ARM: 8054/1: perf: add support for the Cortex-A17 PMU
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
7a017721 27 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 29 select HAVE_ARCH_KGDB
91702175 30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 31 select HAVE_ARCH_TRACEHOOK
b1b3f49c 32 select HAVE_BPF_JIT
171b3f0d 33 select HAVE_CONTEXT_TRACKING
b1b3f49c 34 select HAVE_C_RECORDMCOUNT
19952a92 35 select HAVE_CC_STACKPROTECTOR
b1b3f49c
RK
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_ATTRS
39 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 45 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 48 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 49 select HAVE_KERNEL_GZIP
f9b493ac 50 select HAVE_KERNEL_LZ4
6e8699f7 51 select HAVE_KERNEL_LZMA
b1b3f49c 52 select HAVE_KERNEL_LZO
a7f464f3 53 select HAVE_KERNEL_XZ
b1b3f49c
RK
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MEMBLOCK
171b3f0d 57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 59 select HAVE_PERF_EVENTS
49863894
WD
60 select HAVE_PERF_REGS
61 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 62 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 63 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 64 select HAVE_UID16
31c1fc81 65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 66 select IRQ_FORCED_THREADING
3d92a71a 67 select KTIME_SCALAR
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_GENERIC_SPINLOCK
169 bool
170 default y
171
172config RWSEM_XCHGADD_ALGORITHM
173 bool
174
f0d1b0b3
DH
175config ARCH_HAS_ILOG2_U32
176 bool
f0d1b0b3
DH
177
178config ARCH_HAS_ILOG2_U64
179 bool
f0d1b0b3 180
89c52ed4
BD
181config ARCH_HAS_CPUFREQ
182 bool
183 help
184 Internal node to signify that the ARCH has CPUFREQ support
185 and that the relevant menu configurations are displayed for
186 it.
187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
b89c3b16
AM
191config GENERIC_HWEIGHT
192 bool
193 default y
194
1da177e4
LT
195config GENERIC_CALIBRATE_DELAY
196 bool
197 default y
198
a08b6b79
Z
199config ARCH_MAY_HAVE_PC_FDC
200 bool
201
5ac6da66
CL
202config ZONE_DMA
203 bool
5ac6da66 204
ccd7ab7f
FT
205config NEED_DMA_MAP_STATE
206 def_bool y
207
c7edc9e3
DL
208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
58af4a24
RH
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
1da177e4
LT
214config GENERIC_ISA_DMA
215 bool
216
1da177e4
LT
217config FIQ
218 bool
219
13a5045d
RH
220config NEED_RET_TO_USER
221 bool
222
034d2f5a
AV
223config ARCH_MTD_XIP
224 bool
225
c760fc19
HC
226config VECTORS_BASE
227 hex
6afd6fae 228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
230 default 0x00000000
231 help
19accfd3
RK
232 The base address of exception vectors. This must be two pages
233 in size.
c760fc19 234
dc21af99 235config ARM_PATCH_PHYS_VIRT
c1becedc
RK
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
b511d75d 238 depends on !XIP_KERNEL && MMU
dc21af99
RK
239 depends on !ARCH_REALVIEW || !SPARSEMEM
240 help
111e9a5c
RK
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
dc21af99 244
111e9a5c 245 This can only be used with non-XIP MMU kernels where the base
daece596 246 of physical memory is at a 16MB boundary.
dc21af99 247
c1becedc
RK
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
dc21af99 251
01464226
RH
252config NEED_MACH_GPIO_H
253 bool
254 help
255 Select this when mach/gpio.h is required to provide special
256 definitions for this platform. The need for mach/gpio.h should
257 be avoided when possible.
258
c334bc15
RH
259config NEED_MACH_IO_H
260 bool
261 help
262 Select this when mach/io.h is required to provide special
263 definitions for this platform. The need for mach/io.h should
264 be avoided when possible.
265
0cdc8b92 266config NEED_MACH_MEMORY_H
1b9f95f8
NP
267 bool
268 help
0cdc8b92
NP
269 Select this when mach/memory.h is required to provide special
270 definitions for this platform. The need for mach/memory.h should
271 be avoided when possible.
dc21af99 272
1b9f95f8 273config PHYS_OFFSET
974c0724 274 hex "Physical address of main memory" if MMU
0cdc8b92 275 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 276 default DRAM_BASE if !MMU
111e9a5c 277 help
1b9f95f8
NP
278 Please provide the physical address corresponding to the
279 location of main memory in your system.
cada3c08 280
87e040b6
SG
281config GENERIC_BUG
282 def_bool y
283 depends on BUG
284
1da177e4
LT
285source "init/Kconfig"
286
dc52ddc0
MH
287source "kernel/Kconfig.freezer"
288
1da177e4
LT
289menu "System Type"
290
3c427975
HC
291config MMU
292 bool "MMU-based Paged Memory Management Support"
293 default y
294 help
295 Select if you want MMU-based virtualised addressing space
296 support by paged memory management. If unsure, say 'Y'.
297
ccf50e23
RK
298#
299# The "ARM system type" choice list is ordered alphabetically by option
300# text. Please add new entries in the option alphabetic order.
301#
1da177e4
LT
302choice
303 prompt "ARM system type"
1420b22b
AB
304 default ARCH_VERSATILE if !MMU
305 default ARCH_MULTIPLATFORM if MMU
1da177e4 306
387798b3
RH
307config ARCH_MULTIPLATFORM
308 bool "Allow multiple platforms to be selected"
b1b3f49c 309 depends on MMU
ddb902cc 310 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 311 select ARM_HAS_SG_CHAIN
387798b3
RH
312 select ARM_PATCH_PHYS_VIRT
313 select AUTO_ZRELADDR
66314223 314 select COMMON_CLK
ddb902cc 315 select GENERIC_CLOCKEVENTS
387798b3 316 select MULTI_IRQ_HANDLER
66314223
DN
317 select SPARSE_IRQ
318 select USE_OF
66314223 319
4af6fee1
DS
320config ARCH_INTEGRATOR
321 bool "ARM Ltd. Integrator family"
89c52ed4 322 select ARCH_HAS_CPUFREQ
b1b3f49c 323 select ARM_AMBA
fe989145 324 select ARM_PATCH_PHYS_VIRT
325 select AUTO_ZRELADDR
a613163d 326 select COMMON_CLK
f9a6aa43 327 select COMMON_CLK_VERSATILE
b1b3f49c 328 select GENERIC_CLOCKEVENTS
9904f793 329 select HAVE_TCM
c5a0adb5 330 select ICST
b1b3f49c
RK
331 select MULTI_IRQ_HANDLER
332 select NEED_MACH_MEMORY_H
f4b8b319 333 select PLAT_VERSATILE
695436e3 334 select SPARSE_IRQ
d7057e1d 335 select USE_OF
2389d501 336 select VERSATILE_FPGA_IRQ
4af6fee1
DS
337 help
338 Support for ARM's Integrator platform.
339
340config ARCH_REALVIEW
341 bool "ARM Ltd. RealView family"
b1b3f49c 342 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 343 select ARM_AMBA
b1b3f49c 344 select ARM_TIMER_SP804
f9a6aa43
LW
345 select COMMON_CLK
346 select COMMON_CLK_VERSATILE
ae30ceac 347 select GENERIC_CLOCKEVENTS
b56ba8aa 348 select GPIO_PL061 if GPIOLIB
b1b3f49c 349 select ICST
0cdc8b92 350 select NEED_MACH_MEMORY_H
b1b3f49c
RK
351 select PLAT_VERSATILE
352 select PLAT_VERSATILE_CLCD
4af6fee1
DS
353 help
354 This enables support for ARM Ltd RealView boards.
355
356config ARCH_VERSATILE
357 bool "ARM Ltd. Versatile family"
b1b3f49c 358 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 359 select ARM_AMBA
b1b3f49c 360 select ARM_TIMER_SP804
4af6fee1 361 select ARM_VIC
6d803ba7 362 select CLKDEV_LOOKUP
b1b3f49c 363 select GENERIC_CLOCKEVENTS
aa3831cf 364 select HAVE_MACH_CLKDEV
c5a0adb5 365 select ICST
f4b8b319 366 select PLAT_VERSATILE
3414ba8c 367 select PLAT_VERSATILE_CLCD
b1b3f49c 368 select PLAT_VERSATILE_CLOCK
2389d501 369 select VERSATILE_FPGA_IRQ
4af6fee1
DS
370 help
371 This enables support for ARM Ltd Versatile board.
372
8fc5ffa0
AV
373config ARCH_AT91
374 bool "Atmel AT91"
f373e8c0 375 select ARCH_REQUIRE_GPIOLIB
bd602995 376 select CLKDEV_LOOKUP
e261501d 377 select IRQ_DOMAIN
01464226 378 select NEED_MACH_GPIO_H
1ac02d79 379 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
380 select PINCTRL
381 select PINCTRL_AT91 if USE_OF
4af6fee1 382 help
929e994f
NF
383 This enables support for systems based on Atmel
384 AT91RM9200 and AT91SAM9* processors.
4af6fee1 385
93e22567
RK
386config ARCH_CLPS711X
387 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 388 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 389 select AUTO_ZRELADDR
c99f72ad 390 select CLKSRC_MMIO
93e22567
RK
391 select COMMON_CLK
392 select CPU_ARM720T
4a8355c4 393 select GENERIC_CLOCKEVENTS
6597619f 394 select MFD_SYSCON
93e22567
RK
395 help
396 Support for Cirrus Logic 711x/721x/731x based boards.
397
788c9700
RK
398config ARCH_GEMINI
399 bool "Cortina Systems Gemini"
788c9700 400 select ARCH_REQUIRE_GPIOLIB
f3372c01 401 select CLKSRC_MMIO
b1b3f49c 402 select CPU_FA526
f3372c01 403 select GENERIC_CLOCKEVENTS
788c9700
RK
404 help
405 Support for the Cortina Systems Gemini family SoCs
406
1da177e4
LT
407config ARCH_EBSA110
408 bool "EBSA-110"
b1b3f49c 409 select ARCH_USES_GETTIMEOFFSET
c750815e 410 select CPU_SA110
f7e68bbf 411 select ISA
c334bc15 412 select NEED_MACH_IO_H
0cdc8b92 413 select NEED_MACH_MEMORY_H
ce816fa8 414 select NO_IOPORT_MAP
1da177e4
LT
415 help
416 This is an evaluation board for the StrongARM processor available
f6c8965a 417 from Digital. It has limited hardware on-board, including an
1da177e4
LT
418 Ethernet interface, two PCMCIA sockets, two serial ports and a
419 parallel port.
420
6d85e2b0
UKK
421config ARCH_EFM32
422 bool "Energy Micro efm32"
423 depends on !MMU
424 select ARCH_REQUIRE_GPIOLIB
1df13d9d 425 select AUTO_ZRELADDR
6d85e2b0 426 select ARM_NVIC
6d85e2b0
UKK
427 select CLKSRC_OF
428 select COMMON_CLK
429 select CPU_V7M
430 select GENERIC_CLOCKEVENTS
431 select NO_DMA
ce816fa8 432 select NO_IOPORT_MAP
6d85e2b0
UKK
433 select SPARSE_IRQ
434 select USE_OF
435 help
436 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
437 processors.
438
e7736d47
LB
439config ARCH_EP93XX
440 bool "EP93xx-based"
b1b3f49c
RK
441 select ARCH_HAS_HOLES_MEMORYMODEL
442 select ARCH_REQUIRE_GPIOLIB
443 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
444 select ARM_AMBA
445 select ARM_VIC
6d803ba7 446 select CLKDEV_LOOKUP
b1b3f49c 447 select CPU_ARM920T
5725aeae 448 select NEED_MACH_MEMORY_H
e7736d47
LB
449 help
450 This enables support for the Cirrus EP93xx series of CPUs.
451
1da177e4
LT
452config ARCH_FOOTBRIDGE
453 bool "FootBridge"
c750815e 454 select CPU_SA110
1da177e4 455 select FOOTBRIDGE
4e8d7637 456 select GENERIC_CLOCKEVENTS
d0ee9f40 457 select HAVE_IDE
8ef6e620 458 select NEED_MACH_IO_H if !MMU
0cdc8b92 459 select NEED_MACH_MEMORY_H
f999b8bd
MM
460 help
461 Support for systems based on the DC21285 companion chip
462 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 463
4af6fee1
DS
464config ARCH_NETX
465 bool "Hilscher NetX based"
b1b3f49c 466 select ARM_VIC
234b6ced 467 select CLKSRC_MMIO
c750815e 468 select CPU_ARM926T
2fcfe6b8 469 select GENERIC_CLOCKEVENTS
f999b8bd 470 help
4af6fee1
DS
471 This enables support for systems based on the Hilscher NetX Soc
472
3b938be6
RK
473config ARCH_IOP13XX
474 bool "IOP13xx-based"
475 depends on MMU
b1b3f49c 476 select CPU_XSC3
0cdc8b92 477 select NEED_MACH_MEMORY_H
13a5045d 478 select NEED_RET_TO_USER
b1b3f49c
RK
479 select PCI
480 select PLAT_IOP
481 select VMSPLIT_1G
3b938be6
RK
482 help
483 Support for Intel's IOP13XX (XScale) family of processors.
484
3f7e5815
LB
485config ARCH_IOP32X
486 bool "IOP32x-based"
a4f7e763 487 depends on MMU
b1b3f49c 488 select ARCH_REQUIRE_GPIOLIB
c750815e 489 select CPU_XSCALE
e9004f50 490 select GPIO_IOP
13a5045d 491 select NEED_RET_TO_USER
f7e68bbf 492 select PCI
b1b3f49c 493 select PLAT_IOP
f999b8bd 494 help
3f7e5815
LB
495 Support for Intel's 80219 and IOP32X (XScale) family of
496 processors.
497
498config ARCH_IOP33X
499 bool "IOP33x-based"
500 depends on MMU
b1b3f49c 501 select ARCH_REQUIRE_GPIOLIB
c750815e 502 select CPU_XSCALE
e9004f50 503 select GPIO_IOP
13a5045d 504 select NEED_RET_TO_USER
3f7e5815 505 select PCI
b1b3f49c 506 select PLAT_IOP
3f7e5815
LB
507 help
508 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 509
3b938be6
RK
510config ARCH_IXP4XX
511 bool "IXP4xx-based"
a4f7e763 512 depends on MMU
58af4a24 513 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 514 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 515 select ARCH_REQUIRE_GPIOLIB
234b6ced 516 select CLKSRC_MMIO
c750815e 517 select CPU_XSCALE
b1b3f49c 518 select DMABOUNCE if PCI
3b938be6 519 select GENERIC_CLOCKEVENTS
0b05da72 520 select MIGHT_HAVE_PCI
c334bc15 521 select NEED_MACH_IO_H
9296d94d 522 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 523 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 524 help
3b938be6 525 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 526
edabd38e
SB
527config ARCH_DOVE
528 bool "Marvell Dove"
edabd38e 529 select ARCH_REQUIRE_GPIOLIB
756b2531 530 select CPU_PJ4
edabd38e 531 select GENERIC_CLOCKEVENTS
0f81bd43 532 select MIGHT_HAVE_PCI
171b3f0d 533 select MVEBU_MBUS
9139acd1
SH
534 select PINCTRL
535 select PINCTRL_DOVE
abcda1dc 536 select PLAT_ORION_LEGACY
edabd38e
SB
537 help
538 Support for the Marvell Dove SoC 88AP510
539
651c74c7
SB
540config ARCH_KIRKWOOD
541 bool "Marvell Kirkwood"
0e2ee0c0 542 select ARCH_HAS_CPUFREQ
a8865655 543 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 544 select CPU_FEROCEON
651c74c7 545 select GENERIC_CLOCKEVENTS
171b3f0d 546 select MVEBU_MBUS
b1b3f49c 547 select PCI
1dc831bf 548 select PCI_QUIRKS
f9e75922
AL
549 select PINCTRL
550 select PINCTRL_KIRKWOOD
abcda1dc 551 select PLAT_ORION_LEGACY
651c74c7
SB
552 help
553 Support for the following Marvell Kirkwood series SoCs:
554 88F6180, 88F6192 and 88F6281.
555
794d15b2
SS
556config ARCH_MV78XX0
557 bool "Marvell MV78xx0"
a8865655 558 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 559 select CPU_FEROCEON
794d15b2 560 select GENERIC_CLOCKEVENTS
171b3f0d 561 select MVEBU_MBUS
b1b3f49c 562 select PCI
abcda1dc 563 select PLAT_ORION_LEGACY
794d15b2
SS
564 help
565 Support for the following Marvell MV78xx0 series SoCs:
566 MV781x0, MV782x0.
567
9dd0b194 568config ARCH_ORION5X
585cf175
TP
569 bool "Marvell Orion"
570 depends on MMU
a8865655 571 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 572 select CPU_FEROCEON
51cbff1d 573 select GENERIC_CLOCKEVENTS
171b3f0d 574 select MVEBU_MBUS
b1b3f49c 575 select PCI
abcda1dc 576 select PLAT_ORION_LEGACY
585cf175 577 help
9dd0b194 578 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 579 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 580 Orion-2 (5281), Orion-1-90 (6183).
585cf175 581
788c9700 582config ARCH_MMP
2f7e8fae 583 bool "Marvell PXA168/910/MMP2"
788c9700 584 depends on MMU
788c9700 585 select ARCH_REQUIRE_GPIOLIB
6d803ba7 586 select CLKDEV_LOOKUP
b1b3f49c 587 select GENERIC_ALLOCATOR
788c9700 588 select GENERIC_CLOCKEVENTS
157d2644 589 select GPIO_PXA
c24b3114 590 select IRQ_DOMAIN
0f374561 591 select MULTI_IRQ_HANDLER
7c8f86a4 592 select PINCTRL
788c9700 593 select PLAT_PXA
0bd86961 594 select SPARSE_IRQ
788c9700 595 help
2f7e8fae 596 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
597
598config ARCH_KS8695
599 bool "Micrel/Kendin KS8695"
98830bc9 600 select ARCH_REQUIRE_GPIOLIB
c7e783d6 601 select CLKSRC_MMIO
b1b3f49c 602 select CPU_ARM922T
c7e783d6 603 select GENERIC_CLOCKEVENTS
b1b3f49c 604 select NEED_MACH_MEMORY_H
788c9700
RK
605 help
606 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
607 System-on-Chip devices.
608
788c9700
RK
609config ARCH_W90X900
610 bool "Nuvoton W90X900 CPU"
c52d3d68 611 select ARCH_REQUIRE_GPIOLIB
6d803ba7 612 select CLKDEV_LOOKUP
6fa5d5f7 613 select CLKSRC_MMIO
b1b3f49c 614 select CPU_ARM926T
58b5369e 615 select GENERIC_CLOCKEVENTS
788c9700 616 help
a8bc4ead 617 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
618 At present, the w90x900 has been renamed nuc900, regarding
619 the ARM series product line, you can login the following
620 link address to know more.
621
622 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
623 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 624
93e22567
RK
625config ARCH_LPC32XX
626 bool "NXP LPC32XX"
627 select ARCH_REQUIRE_GPIOLIB
628 select ARM_AMBA
629 select CLKDEV_LOOKUP
630 select CLKSRC_MMIO
631 select CPU_ARM926T
632 select GENERIC_CLOCKEVENTS
633 select HAVE_IDE
93e22567
RK
634 select USE_OF
635 help
636 Support for the NXP LPC32XX family of processors
637
1da177e4 638config ARCH_PXA
2c8086a5 639 bool "PXA2xx/PXA3xx-based"
a4f7e763 640 depends on MMU
89c52ed4 641 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
642 select ARCH_MTD_XIP
643 select ARCH_REQUIRE_GPIOLIB
644 select ARM_CPU_SUSPEND if PM
645 select AUTO_ZRELADDR
6d803ba7 646 select CLKDEV_LOOKUP
234b6ced 647 select CLKSRC_MMIO
981d0f39 648 select GENERIC_CLOCKEVENTS
157d2644 649 select GPIO_PXA
d0ee9f40 650 select HAVE_IDE
b1b3f49c 651 select MULTI_IRQ_HANDLER
b1b3f49c
RK
652 select PLAT_PXA
653 select SPARSE_IRQ
f999b8bd 654 help
2c8086a5 655 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 656
8fc1b0f8
KG
657config ARCH_MSM
658 bool "Qualcomm MSM (non-multiplatform)"
923a081c 659 select ARCH_REQUIRE_GPIOLIB
8cc7f533 660 select COMMON_CLK
b1b3f49c 661 select GENERIC_CLOCKEVENTS
49cbe786 662 help
4b53eb4f
DW
663 Support for Qualcomm MSM/QSD based systems. This runs on the
664 apps processor of the MSM/QSD and depends on a shared memory
665 interface to the modem processor which runs the baseband
666 stack and controls some vital subsystems
667 (clock and power control, etc).
49cbe786 668
bf98c1ea 669config ARCH_SHMOBILE_LEGACY
0d9fd616 670 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 671 select ARCH_SHMOBILE
69469995 672 select ARM_PATCH_PHYS_VIRT
5e93c6b4 673 select CLKDEV_LOOKUP
b1b3f49c 674 select GENERIC_CLOCKEVENTS
4c3ffffd 675 select HAVE_ARM_SCU if SMP
a894fcc2 676 select HAVE_ARM_TWD if SMP
aa3831cf 677 select HAVE_MACH_CLKDEV
3b55658a 678 select HAVE_SMP
ce5ea9f3 679 select MIGHT_HAVE_CACHE_L2X0
60f1435c 680 select MULTI_IRQ_HANDLER
ce816fa8 681 select NO_IOPORT_MAP
2cd3c927 682 select PINCTRL
b1b3f49c
RK
683 select PM_GENERIC_DOMAINS if PM
684 select SPARSE_IRQ
c793c1b0 685 help
0d9fd616
LP
686 Support for Renesas ARM SoC platforms using a non-multiplatform
687 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
688 and RZ families.
c793c1b0 689
1da177e4
LT
690config ARCH_RPC
691 bool "RiscPC"
692 select ARCH_ACORN
a08b6b79 693 select ARCH_MAY_HAVE_PC_FDC
07f841b7 694 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 695 select ARCH_USES_GETTIMEOFFSET
fa04e209 696 select CPU_SA110
b1b3f49c 697 select FIQ
d0ee9f40 698 select HAVE_IDE
b1b3f49c
RK
699 select HAVE_PATA_PLATFORM
700 select ISA_DMA_API
c334bc15 701 select NEED_MACH_IO_H
0cdc8b92 702 select NEED_MACH_MEMORY_H
ce816fa8 703 select NO_IOPORT_MAP
b4811bac 704 select VIRT_TO_BUS
1da177e4
LT
705 help
706 On the Acorn Risc-PC, Linux can support the internal IDE disk and
707 CD-ROM interface, serial and parallel port, and the floppy drive.
708
709config ARCH_SA1100
710 bool "SA1100-based"
89c52ed4 711 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
712 select ARCH_MTD_XIP
713 select ARCH_REQUIRE_GPIOLIB
714 select ARCH_SPARSEMEM_ENABLE
715 select CLKDEV_LOOKUP
716 select CLKSRC_MMIO
1937f5b9 717 select CPU_FREQ
b1b3f49c 718 select CPU_SA1100
3e238be2 719 select GENERIC_CLOCKEVENTS
d0ee9f40 720 select HAVE_IDE
b1b3f49c 721 select ISA
0cdc8b92 722 select NEED_MACH_MEMORY_H
375dec92 723 select SPARSE_IRQ
f999b8bd
MM
724 help
725 Support for StrongARM 11x0 based boards.
1da177e4 726
b130d5c2
KK
727config ARCH_S3C24XX
728 bool "Samsung S3C24XX SoCs"
9d56c02a 729 select ARCH_HAS_CPUFREQ
53650430 730 select ARCH_REQUIRE_GPIOLIB
335cce74 731 select ATAGS
b1b3f49c 732 select CLKDEV_LOOKUP
4280506a 733 select CLKSRC_SAMSUNG_PWM
7f78b6eb 734 select GENERIC_CLOCKEVENTS
880cf071 735 select GPIO_SAMSUNG
20676c15 736 select HAVE_S3C2410_I2C if I2C
b130d5c2 737 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 738 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 739 select MULTI_IRQ_HANDLER
c334bc15 740 select NEED_MACH_IO_H
cd8dc7ae 741 select SAMSUNG_ATAGS
1da177e4 742 help
b130d5c2
KK
743 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
744 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
745 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
746 Samsung SMDK2410 development board (and derivatives).
63b1f51b 747
a08ab637
BD
748config ARCH_S3C64XX
749 bool "Samsung S3C64XX"
b1b3f49c
RK
750 select ARCH_HAS_CPUFREQ
751 select ARCH_REQUIRE_GPIOLIB
1db0287a 752 select ARM_AMBA
89f0ce72 753 select ARM_VIC
335cce74 754 select ATAGS
b1b3f49c 755 select CLKDEV_LOOKUP
4280506a 756 select CLKSRC_SAMSUNG_PWM
b69f460d 757 select COMMON_CLK
70bacadb 758 select CPU_V6K
04a49b71 759 select GENERIC_CLOCKEVENTS
880cf071 760 select GPIO_SAMSUNG
b1b3f49c
RK
761 select HAVE_S3C2410_I2C if I2C
762 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 763 select HAVE_TCM
ce816fa8 764 select NO_IOPORT_MAP
b1b3f49c 765 select PLAT_SAMSUNG
4ab75a3f 766 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
767 select S3C_DEV_NAND
768 select S3C_GPIO_TRACK
cd8dc7ae 769 select SAMSUNG_ATAGS
6e2d9e93 770 select SAMSUNG_WAKEMASK
88f59738 771 select SAMSUNG_WDT_RESET
a08ab637
BD
772 help
773 Samsung S3C64XX series based systems
774
49b7a491
KK
775config ARCH_S5P64X0
776 bool "Samsung S5P6440 S5P6450"
335cce74 777 select ATAGS
d8b22d25 778 select CLKDEV_LOOKUP
4280506a 779 select CLKSRC_SAMSUNG_PWM
b1b3f49c 780 select CPU_V6
9e65bbf2 781 select GENERIC_CLOCKEVENTS
880cf071 782 select GPIO_SAMSUNG
20676c15 783 select HAVE_S3C2410_I2C if I2C
b1b3f49c 784 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 785 select HAVE_S3C_RTC if RTC_CLASS
01464226 786 select NEED_MACH_GPIO_H
cd8dc7ae 787 select SAMSUNG_ATAGS
171b3f0d 788 select SAMSUNG_WDT_RESET
c4ffccdd 789 help
49b7a491
KK
790 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
791 SMDK6450.
c4ffccdd 792
acc84707
MS
793config ARCH_S5PC100
794 bool "Samsung S5PC100"
53650430 795 select ARCH_REQUIRE_GPIOLIB
335cce74 796 select ATAGS
29e8eb0f 797 select CLKDEV_LOOKUP
4280506a 798 select CLKSRC_SAMSUNG_PWM
5a7652f2 799 select CPU_V7
6a5a2e3b 800 select GENERIC_CLOCKEVENTS
880cf071 801 select GPIO_SAMSUNG
20676c15 802 select HAVE_S3C2410_I2C if I2C
c39d8d55 803 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 804 select HAVE_S3C_RTC if RTC_CLASS
01464226 805 select NEED_MACH_GPIO_H
cd8dc7ae 806 select SAMSUNG_ATAGS
171b3f0d 807 select SAMSUNG_WDT_RESET
5a7652f2 808 help
acc84707 809 Samsung S5PC100 series based systems
5a7652f2 810
170f4e42
KK
811config ARCH_S5PV210
812 bool "Samsung S5PV210/S5PC110"
b1b3f49c 813 select ARCH_HAS_CPUFREQ
0f75a96b 814 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 815 select ARCH_SPARSEMEM_ENABLE
335cce74 816 select ATAGS
b2a9dd46 817 select CLKDEV_LOOKUP
4280506a 818 select CLKSRC_SAMSUNG_PWM
b1b3f49c 819 select CPU_V7
9e65bbf2 820 select GENERIC_CLOCKEVENTS
880cf071 821 select GPIO_SAMSUNG
20676c15 822 select HAVE_S3C2410_I2C if I2C
c39d8d55 823 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 824 select HAVE_S3C_RTC if RTC_CLASS
01464226 825 select NEED_MACH_GPIO_H
0cdc8b92 826 select NEED_MACH_MEMORY_H
cd8dc7ae 827 select SAMSUNG_ATAGS
170f4e42
KK
828 help
829 Samsung S5PV210/S5PC110 series based systems
830
83014579 831config ARCH_EXYNOS
93e22567 832 bool "Samsung EXYNOS"
b1b3f49c 833 select ARCH_HAS_CPUFREQ
0f75a96b 834 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 835 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 836 select ARCH_SPARSEMEM_ENABLE
e245f969 837 select ARM_GIC
340fcb5c 838 select COMMON_CLK
b1b3f49c 839 select CPU_V7
cc0e72b8 840 select GENERIC_CLOCKEVENTS
20676c15 841 select HAVE_S3C2410_I2C if I2C
c39d8d55 842 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 843 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 844 select NEED_MACH_MEMORY_H
6e726ea4 845 select SPARSE_IRQ
f8b1ac01 846 select USE_OF
cc0e72b8 847 help
83014579 848 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 849
7c6337e2
KH
850config ARCH_DAVINCI
851 bool "TI DaVinci"
b1b3f49c 852 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 853 select ARCH_REQUIRE_GPIOLIB
6d803ba7 854 select CLKDEV_LOOKUP
20e9969b 855 select GENERIC_ALLOCATOR
b1b3f49c 856 select GENERIC_CLOCKEVENTS
dc7ad3b3 857 select GENERIC_IRQ_CHIP
b1b3f49c 858 select HAVE_IDE
3ad7a42d 859 select TI_PRIV_EDMA
689e331f 860 select USE_OF
b1b3f49c 861 select ZONE_DMA
7c6337e2
KH
862 help
863 Support for TI's DaVinci platform.
864
a0694861
TL
865config ARCH_OMAP1
866 bool "TI OMAP1"
00a36698 867 depends on MMU
89c52ed4 868 select ARCH_HAS_CPUFREQ
9af915da 869 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 870 select ARCH_OMAP
21f47fbc 871 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 872 select CLKDEV_LOOKUP
d6e15d78 873 select CLKSRC_MMIO
b1b3f49c 874 select GENERIC_CLOCKEVENTS
a0694861 875 select GENERIC_IRQ_CHIP
a0694861
TL
876 select HAVE_IDE
877 select IRQ_DOMAIN
878 select NEED_MACH_IO_H if PCCARD
879 select NEED_MACH_MEMORY_H
21f47fbc 880 help
a0694861 881 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 882
1da177e4
LT
883endchoice
884
387798b3
RH
885menu "Multiple platform selection"
886 depends on ARCH_MULTIPLATFORM
887
888comment "CPU Core family selection"
889
f8afae40
AB
890config ARCH_MULTI_V4
891 bool "ARMv4 based platforms (FA526)"
892 depends on !ARCH_MULTI_V6_V7
893 select ARCH_MULTI_V4_V5
894 select CPU_FA526
895
387798b3
RH
896config ARCH_MULTI_V4T
897 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 898 depends on !ARCH_MULTI_V6_V7
b1b3f49c 899 select ARCH_MULTI_V4_V5
24e860fb
AB
900 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
901 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
902 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
903
904config ARCH_MULTI_V5
905 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 906 depends on !ARCH_MULTI_V6_V7
b1b3f49c 907 select ARCH_MULTI_V4_V5
12567bbd 908 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
909 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
910 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
911
912config ARCH_MULTI_V4_V5
913 bool
914
915config ARCH_MULTI_V6
8dda05cc 916 bool "ARMv6 based platforms (ARM11)"
387798b3 917 select ARCH_MULTI_V6_V7
42f4754a 918 select CPU_V6K
387798b3
RH
919
920config ARCH_MULTI_V7
8dda05cc 921 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
922 default y
923 select ARCH_MULTI_V6_V7
b1b3f49c 924 select CPU_V7
90bc8ac7 925 select HAVE_SMP
387798b3
RH
926
927config ARCH_MULTI_V6_V7
928 bool
9352b05b 929 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
930
931config ARCH_MULTI_CPU_AUTO
932 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
933 select ARCH_MULTI_V5
934
935endmenu
936
05e2a3de
RH
937config ARCH_VIRT
938 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 939 select ARM_AMBA
05e2a3de 940 select ARM_GIC
05e2a3de 941 select ARM_PSCI
4b8b5f25 942 select HAVE_ARM_ARCH_TIMER
05e2a3de 943
ccf50e23
RK
944#
945# This is sorted alphabetically by mach-* pathname. However, plat-*
946# Kconfigs may be included either alphabetically (according to the
947# plat- suffix) or along side the corresponding mach-* source.
948#
3e93a22b
GC
949source "arch/arm/mach-mvebu/Kconfig"
950
95b8f20f
RK
951source "arch/arm/mach-at91/Kconfig"
952
8ac49e04
CD
953source "arch/arm/mach-bcm/Kconfig"
954
1c37fa10
SH
955source "arch/arm/mach-berlin/Kconfig"
956
1da177e4
LT
957source "arch/arm/mach-clps711x/Kconfig"
958
d94f944e
AV
959source "arch/arm/mach-cns3xxx/Kconfig"
960
95b8f20f
RK
961source "arch/arm/mach-davinci/Kconfig"
962
963source "arch/arm/mach-dove/Kconfig"
964
e7736d47
LB
965source "arch/arm/mach-ep93xx/Kconfig"
966
1da177e4
LT
967source "arch/arm/mach-footbridge/Kconfig"
968
59d3a193
PZ
969source "arch/arm/mach-gemini/Kconfig"
970
387798b3
RH
971source "arch/arm/mach-highbank/Kconfig"
972
389ee0c2
HZ
973source "arch/arm/mach-hisi/Kconfig"
974
1da177e4
LT
975source "arch/arm/mach-integrator/Kconfig"
976
3f7e5815
LB
977source "arch/arm/mach-iop32x/Kconfig"
978
979source "arch/arm/mach-iop33x/Kconfig"
1da177e4 980
285f5fa7
DW
981source "arch/arm/mach-iop13xx/Kconfig"
982
1da177e4
LT
983source "arch/arm/mach-ixp4xx/Kconfig"
984
828989ad
SS
985source "arch/arm/mach-keystone/Kconfig"
986
95b8f20f
RK
987source "arch/arm/mach-kirkwood/Kconfig"
988
989source "arch/arm/mach-ks8695/Kconfig"
990
95b8f20f
RK
991source "arch/arm/mach-msm/Kconfig"
992
17723fd3
JJ
993source "arch/arm/mach-moxart/Kconfig"
994
794d15b2
SS
995source "arch/arm/mach-mv78xx0/Kconfig"
996
3995eb82 997source "arch/arm/mach-imx/Kconfig"
1da177e4 998
1d3f33d5
SG
999source "arch/arm/mach-mxs/Kconfig"
1000
95b8f20f 1001source "arch/arm/mach-netx/Kconfig"
49cbe786 1002
95b8f20f 1003source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1004
9851ca57
DT
1005source "arch/arm/mach-nspire/Kconfig"
1006
d48af15e
TL
1007source "arch/arm/plat-omap/Kconfig"
1008
1009source "arch/arm/mach-omap1/Kconfig"
1da177e4 1010
1dbae815
TL
1011source "arch/arm/mach-omap2/Kconfig"
1012
9dd0b194 1013source "arch/arm/mach-orion5x/Kconfig"
585cf175 1014
387798b3
RH
1015source "arch/arm/mach-picoxcell/Kconfig"
1016
95b8f20f
RK
1017source "arch/arm/mach-pxa/Kconfig"
1018source "arch/arm/plat-pxa/Kconfig"
585cf175 1019
95b8f20f
RK
1020source "arch/arm/mach-mmp/Kconfig"
1021
8fc1b0f8
KG
1022source "arch/arm/mach-qcom/Kconfig"
1023
95b8f20f
RK
1024source "arch/arm/mach-realview/Kconfig"
1025
d63dc051
HS
1026source "arch/arm/mach-rockchip/Kconfig"
1027
95b8f20f 1028source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1029
cf383678 1030source "arch/arm/plat-samsung/Kconfig"
a21765a7 1031
387798b3
RH
1032source "arch/arm/mach-socfpga/Kconfig"
1033
a7ed099f 1034source "arch/arm/mach-spear/Kconfig"
a21765a7 1035
65ebcc11
SK
1036source "arch/arm/mach-sti/Kconfig"
1037
85fd6d63 1038source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1039
431107ea 1040source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1041
49b7a491 1042source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1043
5a7652f2 1044source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1045
170f4e42
KK
1046source "arch/arm/mach-s5pv210/Kconfig"
1047
83014579 1048source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1049
882d01f9 1050source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1051
3b52634f
MR
1052source "arch/arm/mach-sunxi/Kconfig"
1053
156a0997
BS
1054source "arch/arm/mach-prima2/Kconfig"
1055
c5f80065
EG
1056source "arch/arm/mach-tegra/Kconfig"
1057
95b8f20f 1058source "arch/arm/mach-u300/Kconfig"
1da177e4 1059
95b8f20f 1060source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1061
1062source "arch/arm/mach-versatile/Kconfig"
1063
ceade897 1064source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1065source "arch/arm/plat-versatile/Kconfig"
ceade897 1066
6f35f9a9
TP
1067source "arch/arm/mach-vt8500/Kconfig"
1068
7ec80ddf 1069source "arch/arm/mach-w90x900/Kconfig"
1070
9a45eb69
JC
1071source "arch/arm/mach-zynq/Kconfig"
1072
1da177e4
LT
1073# Definitions to make life easier
1074config ARCH_ACORN
1075 bool
1076
7ae1f7ec
LB
1077config PLAT_IOP
1078 bool
469d3044 1079 select GENERIC_CLOCKEVENTS
7ae1f7ec 1080
69b02f6a
LB
1081config PLAT_ORION
1082 bool
bfe45e0b 1083 select CLKSRC_MMIO
b1b3f49c 1084 select COMMON_CLK
dc7ad3b3 1085 select GENERIC_IRQ_CHIP
278b45b0 1086 select IRQ_DOMAIN
69b02f6a 1087
abcda1dc
TP
1088config PLAT_ORION_LEGACY
1089 bool
1090 select PLAT_ORION
1091
bd5ce433
EM
1092config PLAT_PXA
1093 bool
1094
f4b8b319
RK
1095config PLAT_VERSATILE
1096 bool
1097
e3887714
RK
1098config ARM_TIMER_SP804
1099 bool
bfe45e0b 1100 select CLKSRC_MMIO
7a0eca71 1101 select CLKSRC_OF if OF
e3887714 1102
d9a1beaa
AC
1103source "arch/arm/firmware/Kconfig"
1104
1da177e4
LT
1105source arch/arm/mm/Kconfig
1106
958cab0f
RK
1107config ARM_NR_BANKS
1108 int
1109 default 16 if ARCH_EP93XX
1110 default 8
1111
afe4b25e 1112config IWMMXT
698613b6 1113 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1114 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1115 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1116 help
1117 Enable support for iWMMXt context switching at run time if
1118 running on a CPU that supports it.
1119
52108641 1120config MULTI_IRQ_HANDLER
1121 bool
1122 help
1123 Allow each machine to specify it's own IRQ handler at run time.
1124
3b93e7b0
HC
1125if !MMU
1126source "arch/arm/Kconfig-nommu"
1127endif
1128
3e0a07f8
GC
1129config PJ4B_ERRATA_4742
1130 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1131 depends on CPU_PJ4B && MACH_ARMADA_370
1132 default y
1133 help
1134 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1135 Event (WFE) IDLE states, a specific timing sensitivity exists between
1136 the retiring WFI/WFE instructions and the newly issued subsequent
1137 instructions. This sensitivity can result in a CPU hang scenario.
1138 Workaround:
1139 The software must insert either a Data Synchronization Barrier (DSB)
1140 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1141 instruction
1142
f0c4b8d6
WD
1143config ARM_ERRATA_326103
1144 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1145 depends on CPU_V6
1146 help
1147 Executing a SWP instruction to read-only memory does not set bit 11
1148 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1149 treat the access as a read, preventing a COW from occurring and
1150 causing the faulting task to livelock.
1151
9cba3ccc
CM
1152config ARM_ERRATA_411920
1153 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1154 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1155 help
1156 Invalidation of the Instruction Cache operation can
1157 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1158 It does not affect the MPCore. This option enables the ARM Ltd.
1159 recommended workaround.
1160
7ce236fc
CM
1161config ARM_ERRATA_430973
1162 bool "ARM errata: Stale prediction on replaced interworking branch"
1163 depends on CPU_V7
1164 help
1165 This option enables the workaround for the 430973 Cortex-A8
1166 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1167 interworking branch is replaced with another code sequence at the
1168 same virtual address, whether due to self-modifying code or virtual
1169 to physical address re-mapping, Cortex-A8 does not recover from the
1170 stale interworking branch prediction. This results in Cortex-A8
1171 executing the new code sequence in the incorrect ARM or Thumb state.
1172 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1173 and also flushes the branch target cache at every context switch.
1174 Note that setting specific bits in the ACTLR register may not be
1175 available in non-secure mode.
1176
855c551f
CM
1177config ARM_ERRATA_458693
1178 bool "ARM errata: Processor deadlock when a false hazard is created"
1179 depends on CPU_V7
62e4d357 1180 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1181 help
1182 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1183 erratum. For very specific sequences of memory operations, it is
1184 possible for a hazard condition intended for a cache line to instead
1185 be incorrectly associated with a different cache line. This false
1186 hazard might then cause a processor deadlock. The workaround enables
1187 the L1 caching of the NEON accesses and disables the PLD instruction
1188 in the ACTLR register. Note that setting specific bits in the ACTLR
1189 register may not be available in non-secure mode.
1190
0516e464
CM
1191config ARM_ERRATA_460075
1192 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1193 depends on CPU_V7
62e4d357 1194 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1195 help
1196 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1197 erratum. Any asynchronous access to the L2 cache may encounter a
1198 situation in which recent store transactions to the L2 cache are lost
1199 and overwritten with stale memory contents from external memory. The
1200 workaround disables the write-allocate mode for the L2 cache via the
1201 ACTLR register. Note that setting specific bits in the ACTLR register
1202 may not be available in non-secure mode.
1203
9f05027c
WD
1204config ARM_ERRATA_742230
1205 bool "ARM errata: DMB operation may be faulty"
1206 depends on CPU_V7 && SMP
62e4d357 1207 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1208 help
1209 This option enables the workaround for the 742230 Cortex-A9
1210 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1211 between two write operations may not ensure the correct visibility
1212 ordering of the two writes. This workaround sets a specific bit in
1213 the diagnostic register of the Cortex-A9 which causes the DMB
1214 instruction to behave as a DSB, ensuring the correct behaviour of
1215 the two writes.
1216
a672e99b
WD
1217config ARM_ERRATA_742231
1218 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1219 depends on CPU_V7 && SMP
62e4d357 1220 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1221 help
1222 This option enables the workaround for the 742231 Cortex-A9
1223 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1224 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1225 accessing some data located in the same cache line, may get corrupted
1226 data due to bad handling of the address hazard when the line gets
1227 replaced from one of the CPUs at the same time as another CPU is
1228 accessing it. This workaround sets specific bits in the diagnostic
1229 register of the Cortex-A9 which reduces the linefill issuing
1230 capabilities of the processor.
1231
9e65582a 1232config PL310_ERRATA_588369
fa0ce403 1233 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1234 depends on CACHE_L2X0
9e65582a
SS
1235 help
1236 The PL310 L2 cache controller implements three types of Clean &
1237 Invalidate maintenance operations: by Physical Address
1238 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1239 They are architecturally defined to behave as the execution of a
1240 clean operation followed immediately by an invalidate operation,
1241 both performing to the same memory location. This functionality
1242 is not correctly implemented in PL310 as clean lines are not
2839e06c 1243 invalidated as a result of these operations.
cdf357f1 1244
69155794
JM
1245config ARM_ERRATA_643719
1246 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1247 depends on CPU_V7 && SMP
1248 help
1249 This option enables the workaround for the 643719 Cortex-A9 (prior to
1250 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1251 register returns zero when it should return one. The workaround
1252 corrects this value, ensuring cache maintenance operations which use
1253 it behave as intended and avoiding data corruption.
1254
cdf357f1
WD
1255config ARM_ERRATA_720789
1256 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1257 depends on CPU_V7
cdf357f1
WD
1258 help
1259 This option enables the workaround for the 720789 Cortex-A9 (prior to
1260 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1261 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1262 As a consequence of this erratum, some TLB entries which should be
1263 invalidated are not, resulting in an incoherency in the system page
1264 tables. The workaround changes the TLB flushing routines to invalidate
1265 entries regardless of the ASID.
475d92fc 1266
1f0090a1 1267config PL310_ERRATA_727915
fa0ce403 1268 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1269 depends on CACHE_L2X0
1270 help
1271 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1272 operation (offset 0x7FC). This operation runs in background so that
1273 PL310 can handle normal accesses while it is in progress. Under very
1274 rare circumstances, due to this erratum, write data can be lost when
1275 PL310 treats a cacheable write transaction during a Clean &
1276 Invalidate by Way operation.
1277
475d92fc
WD
1278config ARM_ERRATA_743622
1279 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1280 depends on CPU_V7
62e4d357 1281 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1282 help
1283 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1284 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1285 optimisation in the Cortex-A9 Store Buffer may lead to data
1286 corruption. This workaround sets a specific bit in the diagnostic
1287 register of the Cortex-A9 which disables the Store Buffer
1288 optimisation, preventing the defect from occurring. This has no
1289 visible impact on the overall performance or power consumption of the
1290 processor.
1291
9a27c27c
WD
1292config ARM_ERRATA_751472
1293 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1294 depends on CPU_V7
62e4d357 1295 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1296 help
1297 This option enables the workaround for the 751472 Cortex-A9 (prior
1298 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1299 completion of a following broadcasted operation if the second
1300 operation is received by a CPU before the ICIALLUIS has completed,
1301 potentially leading to corrupted entries in the cache or TLB.
1302
fa0ce403
WD
1303config PL310_ERRATA_753970
1304 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1305 depends on CACHE_PL310
1306 help
1307 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1308
1309 Under some condition the effect of cache sync operation on
1310 the store buffer still remains when the operation completes.
1311 This means that the store buffer is always asked to drain and
1312 this prevents it from merging any further writes. The workaround
1313 is to replace the normal offset of cache sync operation (0x730)
1314 by another offset targeting an unmapped PL310 register 0x740.
1315 This has the same effect as the cache sync operation: store buffer
1316 drain and waiting for all buffers empty.
1317
fcbdc5fe
WD
1318config ARM_ERRATA_754322
1319 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1320 depends on CPU_V7
1321 help
1322 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1323 r3p*) erratum. A speculative memory access may cause a page table walk
1324 which starts prior to an ASID switch but completes afterwards. This
1325 can populate the micro-TLB with a stale entry which may be hit with
1326 the new ASID. This workaround places two dsb instructions in the mm
1327 switching code so that no page table walks can cross the ASID switch.
1328
5dab26af
WD
1329config ARM_ERRATA_754327
1330 bool "ARM errata: no automatic Store Buffer drain"
1331 depends on CPU_V7 && SMP
1332 help
1333 This option enables the workaround for the 754327 Cortex-A9 (prior to
1334 r2p0) erratum. The Store Buffer does not have any automatic draining
1335 mechanism and therefore a livelock may occur if an external agent
1336 continuously polls a memory location waiting to observe an update.
1337 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1338 written polling loops from denying visibility of updates to memory.
1339
145e10e1
CM
1340config ARM_ERRATA_364296
1341 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1342 depends on CPU_V6
145e10e1
CM
1343 help
1344 This options enables the workaround for the 364296 ARM1136
1345 r0p2 erratum (possible cache data corruption with
1346 hit-under-miss enabled). It sets the undocumented bit 31 in
1347 the auxiliary control register and the FI bit in the control
1348 register, thus disabling hit-under-miss without putting the
1349 processor into full low interrupt latency mode. ARM11MPCore
1350 is not affected.
1351
f630c1bd
WD
1352config ARM_ERRATA_764369
1353 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1354 depends on CPU_V7 && SMP
1355 help
1356 This option enables the workaround for erratum 764369
1357 affecting Cortex-A9 MPCore with two or more processors (all
1358 current revisions). Under certain timing circumstances, a data
1359 cache line maintenance operation by MVA targeting an Inner
1360 Shareable memory region may fail to proceed up to either the
1361 Point of Coherency or to the Point of Unification of the
1362 system. This workaround adds a DSB instruction before the
1363 relevant cache maintenance functions and sets a specific bit
1364 in the diagnostic control register of the SCU.
1365
11ed0ba1
WD
1366config PL310_ERRATA_769419
1367 bool "PL310 errata: no automatic Store Buffer drain"
1368 depends on CACHE_L2X0
1369 help
1370 On revisions of the PL310 prior to r3p2, the Store Buffer does
1371 not automatically drain. This can cause normal, non-cacheable
1372 writes to be retained when the memory system is idle, leading
1373 to suboptimal I/O performance for drivers using coherent DMA.
1374 This option adds a write barrier to the cpu_idle loop so that,
1375 on systems with an outer cache, the store buffer is drained
1376 explicitly.
1377
7253b85c
SH
1378config ARM_ERRATA_775420
1379 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1380 depends on CPU_V7
1381 help
1382 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1383 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1384 operation aborts with MMU exception, it might cause the processor
1385 to deadlock. This workaround puts DSB before executing ISB if
1386 an abort may occur on cache maintenance.
1387
93dc6887
CM
1388config ARM_ERRATA_798181
1389 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1390 depends on CPU_V7 && SMP
1391 help
1392 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1393 adequately shooting down all use of the old entries. This
1394 option enables the Linux kernel workaround for this erratum
1395 which sends an IPI to the CPUs that are running the same ASID
1396 as the one being invalidated.
1397
84b6504f
WD
1398config ARM_ERRATA_773022
1399 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1400 depends on CPU_V7
1401 help
1402 This option enables the workaround for the 773022 Cortex-A15
1403 (up to r0p4) erratum. In certain rare sequences of code, the
1404 loop buffer may deliver incorrect instructions. This
1405 workaround disables the loop buffer to avoid the erratum.
1406
1da177e4
LT
1407endmenu
1408
1409source "arch/arm/common/Kconfig"
1410
1da177e4
LT
1411menu "Bus support"
1412
1413config ARM_AMBA
1414 bool
1415
1416config ISA
1417 bool
1da177e4
LT
1418 help
1419 Find out whether you have ISA slots on your motherboard. ISA is the
1420 name of a bus system, i.e. the way the CPU talks to the other stuff
1421 inside your box. Other bus systems are PCI, EISA, MicroChannel
1422 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1423 newer boards don't support it. If you have ISA, say Y, otherwise N.
1424
065909b9 1425# Select ISA DMA controller support
1da177e4
LT
1426config ISA_DMA
1427 bool
065909b9 1428 select ISA_DMA_API
1da177e4 1429
065909b9 1430# Select ISA DMA interface
5cae841b
AV
1431config ISA_DMA_API
1432 bool
5cae841b 1433
1da177e4 1434config PCI
0b05da72 1435 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1436 help
1437 Find out whether you have a PCI motherboard. PCI is the name of a
1438 bus system, i.e. the way the CPU talks to the other stuff inside
1439 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1440 VESA. If you have PCI, say Y, otherwise N.
1441
52882173
AV
1442config PCI_DOMAINS
1443 bool
1444 depends on PCI
1445
b080ac8a
MRJ
1446config PCI_NANOENGINE
1447 bool "BSE nanoEngine PCI support"
1448 depends on SA1100_NANOENGINE
1449 help
1450 Enable PCI on the BSE nanoEngine board.
1451
36e23590
MW
1452config PCI_SYSCALL
1453 def_bool PCI
1454
a0113a99
MR
1455config PCI_HOST_ITE8152
1456 bool
1457 depends on PCI && MACH_ARMCORE
1458 default y
1459 select DMABOUNCE
1460
1da177e4 1461source "drivers/pci/Kconfig"
3f06d157 1462source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1463
1464source "drivers/pcmcia/Kconfig"
1465
1466endmenu
1467
1468menu "Kernel Features"
1469
3b55658a
DM
1470config HAVE_SMP
1471 bool
1472 help
1473 This option should be selected by machines which have an SMP-
1474 capable CPU.
1475
1476 The only effect of this option is to make the SMP-related
1477 options available to the user for configuration.
1478
1da177e4 1479config SMP
bb2d8130 1480 bool "Symmetric Multi-Processing"
fbb4ddac 1481 depends on CPU_V6K || CPU_V7
bc28248e 1482 depends on GENERIC_CLOCKEVENTS
3b55658a 1483 depends on HAVE_SMP
801bb21c 1484 depends on MMU || ARM_MPU
1da177e4
LT
1485 help
1486 This enables support for systems with more than one CPU. If you have
4a474157
RG
1487 a system with only one CPU, say N. If you have a system with more
1488 than one CPU, say Y.
1da177e4 1489
4a474157 1490 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1491 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1492 you say Y here, the kernel will run on many, but not all,
1493 uniprocessor machines. On a uniprocessor machine, the kernel
1494 will run faster if you say N here.
1da177e4 1495
395cf969 1496 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1497 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1498 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1499
1500 If you don't know what to do here, say N.
1501
f00ec48f
RK
1502config SMP_ON_UP
1503 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1504 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1505 default y
1506 help
1507 SMP kernels contain instructions which fail on non-SMP processors.
1508 Enabling this option allows the kernel to modify itself to make
1509 these instructions safe. Disabling it allows about 1K of space
1510 savings.
1511
1512 If you don't know what to do here, say Y.
1513
c9018aab
VG
1514config ARM_CPU_TOPOLOGY
1515 bool "Support cpu topology definition"
1516 depends on SMP && CPU_V7
1517 default y
1518 help
1519 Support ARM cpu topology definition. The MPIDR register defines
1520 affinity between processors which is then used to describe the cpu
1521 topology of an ARM System.
1522
1523config SCHED_MC
1524 bool "Multi-core scheduler support"
1525 depends on ARM_CPU_TOPOLOGY
1526 help
1527 Multi-core scheduler support improves the CPU scheduler's decision
1528 making when dealing with multi-core CPU chips at a cost of slightly
1529 increased overhead in some places. If unsure say N here.
1530
1531config SCHED_SMT
1532 bool "SMT scheduler support"
1533 depends on ARM_CPU_TOPOLOGY
1534 help
1535 Improves the CPU scheduler's decision making when dealing with
1536 MultiThreading at a cost of slightly increased overhead in some
1537 places. If unsure say N here.
1538
a8cbcd92
RK
1539config HAVE_ARM_SCU
1540 bool
a8cbcd92
RK
1541 help
1542 This option enables support for the ARM system coherency unit
1543
8a4da6e3 1544config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1545 bool "Architected timer support"
1546 depends on CPU_V7
8a4da6e3 1547 select ARM_ARCH_TIMER
0c403462 1548 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1549 help
1550 This option enables support for the ARM architected timer
1551
f32f4ce2
RK
1552config HAVE_ARM_TWD
1553 bool
1554 depends on SMP
da4a686a 1555 select CLKSRC_OF if OF
f32f4ce2
RK
1556 help
1557 This options enables support for the ARM timer and watchdog unit
1558
e8db288e
NP
1559config MCPM
1560 bool "Multi-Cluster Power Management"
1561 depends on CPU_V7 && SMP
1562 help
1563 This option provides the common power management infrastructure
1564 for (multi-)cluster based systems, such as big.LITTLE based
1565 systems.
1566
1c33be57
NP
1567config BIG_LITTLE
1568 bool "big.LITTLE support (Experimental)"
1569 depends on CPU_V7 && SMP
1570 select MCPM
1571 help
1572 This option enables support selections for the big.LITTLE
1573 system architecture.
1574
1575config BL_SWITCHER
1576 bool "big.LITTLE switcher support"
1577 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1578 select CPU_PM
1579 select ARM_CPU_SUSPEND
1580 help
1581 The big.LITTLE "switcher" provides the core functionality to
1582 transparently handle transition between a cluster of A15's
1583 and a cluster of A7's in a big.LITTLE system.
1584
b22537c6
NP
1585config BL_SWITCHER_DUMMY_IF
1586 tristate "Simple big.LITTLE switcher user interface"
1587 depends on BL_SWITCHER && DEBUG_KERNEL
1588 help
1589 This is a simple and dummy char dev interface to control
1590 the big.LITTLE switcher core code. It is meant for
1591 debugging purposes only.
1592
8d5796d2
LB
1593choice
1594 prompt "Memory split"
006fa259 1595 depends on MMU
8d5796d2
LB
1596 default VMSPLIT_3G
1597 help
1598 Select the desired split between kernel and user memory.
1599
1600 If you are not absolutely sure what you are doing, leave this
1601 option alone!
1602
1603 config VMSPLIT_3G
1604 bool "3G/1G user/kernel split"
1605 config VMSPLIT_2G
1606 bool "2G/2G user/kernel split"
1607 config VMSPLIT_1G
1608 bool "1G/3G user/kernel split"
1609endchoice
1610
1611config PAGE_OFFSET
1612 hex
006fa259 1613 default PHYS_OFFSET if !MMU
8d5796d2
LB
1614 default 0x40000000 if VMSPLIT_1G
1615 default 0x80000000 if VMSPLIT_2G
1616 default 0xC0000000
1617
1da177e4
LT
1618config NR_CPUS
1619 int "Maximum number of CPUs (2-32)"
1620 range 2 32
1621 depends on SMP
1622 default "4"
1623
a054a811 1624config HOTPLUG_CPU
00b7dede 1625 bool "Support for hot-pluggable CPUs"
40b31360 1626 depends on SMP
a054a811
RK
1627 help
1628 Say Y here to experiment with turning CPUs off and on. CPUs
1629 can be controlled through /sys/devices/system/cpu.
1630
2bdd424f
WD
1631config ARM_PSCI
1632 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1633 depends on CPU_V7
1634 help
1635 Say Y here if you want Linux to communicate with system firmware
1636 implementing the PSCI specification for CPU-centric power
1637 management operations described in ARM document number ARM DEN
1638 0022A ("Power State Coordination Interface System Software on
1639 ARM processors").
1640
2a6ad871
MR
1641# The GPIO number here must be sorted by descending number. In case of
1642# a multiplatform kernel, we just want the highest value required by the
1643# selected platforms.
44986ab0
PDSN
1644config ARCH_NR_GPIO
1645 int
3dea19e8 1646 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1647 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1648 default 392 if ARCH_U8500
01bb914c
TP
1649 default 352 if ARCH_VT8500
1650 default 288 if ARCH_SUNXI
2a6ad871 1651 default 264 if MACH_H4700
44986ab0
PDSN
1652 default 0
1653 help
1654 Maximum number of GPIOs in the system.
1655
1656 If unsure, leave the default value.
1657
d45a398f 1658source kernel/Kconfig.preempt
1da177e4 1659
c9218b16 1660config HZ_FIXED
f8065813 1661 int
b130d5c2 1662 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1663 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1664 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1665 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1666 default 0
c9218b16
RK
1667
1668choice
47d84682 1669 depends on HZ_FIXED = 0
c9218b16
RK
1670 prompt "Timer frequency"
1671
1672config HZ_100
1673 bool "100 Hz"
1674
1675config HZ_200
1676 bool "200 Hz"
1677
1678config HZ_250
1679 bool "250 Hz"
1680
1681config HZ_300
1682 bool "300 Hz"
1683
1684config HZ_500
1685 bool "500 Hz"
1686
1687config HZ_1000
1688 bool "1000 Hz"
1689
1690endchoice
1691
1692config HZ
1693 int
47d84682 1694 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1695 default 100 if HZ_100
1696 default 200 if HZ_200
1697 default 250 if HZ_250
1698 default 300 if HZ_300
1699 default 500 if HZ_500
1700 default 1000
1701
1702config SCHED_HRTICK
1703 def_bool HIGH_RES_TIMERS
f8065813 1704
16c79651 1705config THUMB2_KERNEL
bc7dea00 1706 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1707 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1708 default y if CPU_THUMBONLY
16c79651
CM
1709 select AEABI
1710 select ARM_ASM_UNIFIED
89bace65 1711 select ARM_UNWIND
16c79651
CM
1712 help
1713 By enabling this option, the kernel will be compiled in
1714 Thumb-2 mode. A compiler/assembler that understand the unified
1715 ARM-Thumb syntax is needed.
1716
1717 If unsure, say N.
1718
6f685c5c
DM
1719config THUMB2_AVOID_R_ARM_THM_JUMP11
1720 bool "Work around buggy Thumb-2 short branch relocations in gas"
1721 depends on THUMB2_KERNEL && MODULES
1722 default y
1723 help
1724 Various binutils versions can resolve Thumb-2 branches to
1725 locally-defined, preemptible global symbols as short-range "b.n"
1726 branch instructions.
1727
1728 This is a problem, because there's no guarantee the final
1729 destination of the symbol, or any candidate locations for a
1730 trampoline, are within range of the branch. For this reason, the
1731 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1732 relocation in modules at all, and it makes little sense to add
1733 support.
1734
1735 The symptom is that the kernel fails with an "unsupported
1736 relocation" error when loading some modules.
1737
1738 Until fixed tools are available, passing
1739 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1740 code which hits this problem, at the cost of a bit of extra runtime
1741 stack usage in some cases.
1742
1743 The problem is described in more detail at:
1744 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1745
1746 Only Thumb-2 kernels are affected.
1747
1748 Unless you are sure your tools don't have this problem, say Y.
1749
0becb088
CM
1750config ARM_ASM_UNIFIED
1751 bool
1752
704bdda0
NP
1753config AEABI
1754 bool "Use the ARM EABI to compile the kernel"
1755 help
1756 This option allows for the kernel to be compiled using the latest
1757 ARM ABI (aka EABI). This is only useful if you are using a user
1758 space environment that is also compiled with EABI.
1759
1760 Since there are major incompatibilities between the legacy ABI and
1761 EABI, especially with regard to structure member alignment, this
1762 option also changes the kernel syscall calling convention to
1763 disambiguate both ABIs and allow for backward compatibility support
1764 (selected with CONFIG_OABI_COMPAT).
1765
1766 To use this you need GCC version 4.0.0 or later.
1767
6c90c872 1768config OABI_COMPAT
a73a3ff1 1769 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1770 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1771 help
1772 This option preserves the old syscall interface along with the
1773 new (ARM EABI) one. It also provides a compatibility layer to
1774 intercept syscalls that have structure arguments which layout
1775 in memory differs between the legacy ABI and the new ARM EABI
1776 (only for non "thumb" binaries). This option adds a tiny
1777 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1778
1779 The seccomp filter system will not be available when this is
1780 selected, since there is no way yet to sensibly distinguish
1781 between calling conventions during filtering.
1782
6c90c872
NP
1783 If you know you'll be using only pure EABI user space then you
1784 can say N here. If this option is not selected and you attempt
1785 to execute a legacy ABI binary then the result will be
1786 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1787 at all). If in doubt say N.
6c90c872 1788
eb33575c 1789config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1790 bool
e80d6a24 1791
05944d74
RK
1792config ARCH_SPARSEMEM_ENABLE
1793 bool
1794
07a2f737
RK
1795config ARCH_SPARSEMEM_DEFAULT
1796 def_bool ARCH_SPARSEMEM_ENABLE
1797
05944d74 1798config ARCH_SELECT_MEMORY_MODEL
be370302 1799 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1800
7b7bf499
WD
1801config HAVE_ARCH_PFN_VALID
1802 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1803
053a96ca 1804config HIGHMEM
e8db89a2
RK
1805 bool "High Memory Support"
1806 depends on MMU
053a96ca
NP
1807 help
1808 The address space of ARM processors is only 4 Gigabytes large
1809 and it has to accommodate user address space, kernel address
1810 space as well as some memory mapped IO. That means that, if you
1811 have a large amount of physical memory and/or IO, not all of the
1812 memory can be "permanently mapped" by the kernel. The physical
1813 memory that is not permanently mapped is called "high memory".
1814
1815 Depending on the selected kernel/user memory split, minimum
1816 vmalloc space and actual amount of RAM, you may not need this
1817 option which should result in a slightly faster kernel.
1818
1819 If unsure, say n.
1820
65cec8e3
RK
1821config HIGHPTE
1822 bool "Allocate 2nd-level pagetables from highmem"
1823 depends on HIGHMEM
65cec8e3 1824
1b8873a0
JI
1825config HW_PERF_EVENTS
1826 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1827 depends on PERF_EVENTS
1b8873a0
JI
1828 default y
1829 help
1830 Enable hardware performance counter support for perf events. If
1831 disabled, perf events will use software events only.
1832
1355e2a6
CM
1833config SYS_SUPPORTS_HUGETLBFS
1834 def_bool y
1835 depends on ARM_LPAE
1836
8d962507
CM
1837config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1838 def_bool y
1839 depends on ARM_LPAE
1840
4bfab203
SC
1841config ARCH_WANT_GENERAL_HUGETLB
1842 def_bool y
1843
3f22ab27
DH
1844source "mm/Kconfig"
1845
c1b2d970 1846config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1847 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1848 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1849 default "12" if SOC_AM33XX
6d85e2b0 1850 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1851 default "11"
1852 help
1853 The kernel memory allocator divides physically contiguous memory
1854 blocks into "zones", where each zone is a power of two number of
1855 pages. This option selects the largest power of two that the kernel
1856 keeps in the memory allocator. If you need to allocate very large
1857 blocks of physically contiguous memory, then you may need to
1858 increase this value.
1859
1860 This config option is actually maximum order plus one. For example,
1861 a value of 11 means that the largest free memory block is 2^10 pages.
1862
1da177e4
LT
1863config ALIGNMENT_TRAP
1864 bool
f12d0d7c 1865 depends on CPU_CP15_MMU
1da177e4 1866 default y if !ARCH_EBSA110
e119bfff 1867 select HAVE_PROC_CPU if PROC_FS
1da177e4 1868 help
84eb8d06 1869 ARM processors cannot fetch/store information which is not
1da177e4
LT
1870 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1871 address divisible by 4. On 32-bit ARM processors, these non-aligned
1872 fetch/store instructions will be emulated in software if you say
1873 here, which has a severe performance impact. This is necessary for
1874 correct operation of some network protocols. With an IP-only
1875 configuration it is safe to say N, otherwise say Y.
1876
39ec58f3 1877config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1878 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1879 depends on MMU
39ec58f3
LB
1880 default y if CPU_FEROCEON
1881 help
1882 Implement faster copy_to_user and clear_user methods for CPU
1883 cores where a 8-word STM instruction give significantly higher
1884 memory write throughput than a sequence of individual 32bit stores.
1885
1886 A possible side effect is a slight increase in scheduling latency
1887 between threads sharing the same address space if they invoke
1888 such copy operations with large buffers.
1889
1890 However, if the CPU data cache is using a write-allocate mode,
1891 this option is unlikely to provide any performance gain.
1892
70c70d97
NP
1893config SECCOMP
1894 bool
1895 prompt "Enable seccomp to safely compute untrusted bytecode"
1896 ---help---
1897 This kernel feature is useful for number crunching applications
1898 that may need to compute untrusted bytecode during their
1899 execution. By using pipes or other transports made available to
1900 the process as file descriptors supporting the read/write
1901 syscalls, it's possible to isolate those applications in
1902 their own address space using seccomp. Once seccomp is
1903 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1904 and the task is only allowed to execute a few safe syscalls
1905 defined by each seccomp mode.
1906
06e6295b
SS
1907config SWIOTLB
1908 def_bool y
1909
1910config IOMMU_HELPER
1911 def_bool SWIOTLB
1912
eff8d644
SS
1913config XEN_DOM0
1914 def_bool y
1915 depends on XEN
1916
1917config XEN
1918 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1919 depends on ARM && AEABI && OF
f880b67d 1920 depends on CPU_V7 && !CPU_V6
85323a99 1921 depends on !GENERIC_ATOMIC64
7693decc 1922 depends on MMU
17b7ab80 1923 select ARM_PSCI
83862ccf 1924 select SWIOTLB_XEN
e17b2f11 1925 select ARCH_DMA_ADDR_T_64BIT
eff8d644
SS
1926 help
1927 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1928
1da177e4
LT
1929endmenu
1930
1931menu "Boot options"
1932
9eb8f674
GL
1933config USE_OF
1934 bool "Flattened Device Tree support"
b1b3f49c 1935 select IRQ_DOMAIN
9eb8f674
GL
1936 select OF
1937 select OF_EARLY_FLATTREE
bcedb5f9 1938 select OF_RESERVED_MEM
9eb8f674
GL
1939 help
1940 Include support for flattened device tree machine descriptions.
1941
bd51e2f5
NP
1942config ATAGS
1943 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1944 default y
1945 help
1946 This is the traditional way of passing data to the kernel at boot
1947 time. If you are solely relying on the flattened device tree (or
1948 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1949 to remove ATAGS support from your kernel binary. If unsure,
1950 leave this to y.
1951
1952config DEPRECATED_PARAM_STRUCT
1953 bool "Provide old way to pass kernel parameters"
1954 depends on ATAGS
1955 help
1956 This was deprecated in 2001 and announced to live on for 5 years.
1957 Some old boot loaders still use this way.
1958
1da177e4
LT
1959# Compressed boot loader in ROM. Yes, we really want to ask about
1960# TEXT and BSS so we preserve their values in the config files.
1961config ZBOOT_ROM_TEXT
1962 hex "Compressed ROM boot loader base address"
1963 default "0"
1964 help
1965 The physical address at which the ROM-able zImage is to be
1966 placed in the target. Platforms which normally make use of
1967 ROM-able zImage formats normally set this to a suitable
1968 value in their defconfig file.
1969
1970 If ZBOOT_ROM is not enabled, this has no effect.
1971
1972config ZBOOT_ROM_BSS
1973 hex "Compressed ROM boot loader BSS address"
1974 default "0"
1975 help
f8c440b2
DF
1976 The base address of an area of read/write memory in the target
1977 for the ROM-able zImage which must be available while the
1978 decompressor is running. It must be large enough to hold the
1979 entire decompressed kernel plus an additional 128 KiB.
1980 Platforms which normally make use of ROM-able zImage formats
1981 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1982
1983 If ZBOOT_ROM is not enabled, this has no effect.
1984
1985config ZBOOT_ROM
1986 bool "Compressed boot loader in ROM/flash"
1987 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1988 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1989 help
1990 Say Y here if you intend to execute your compressed kernel image
1991 (zImage) directly from ROM or flash. If unsure, say N.
1992
090ab3ff
SH
1993choice
1994 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1995 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1996 default ZBOOT_ROM_NONE
1997 help
1998 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1999 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
2000 kernel image to an MMC or SD card and boot the kernel straight
2001 from the reset vector. At reset the processor Mask ROM will load
59bf8964 2002 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
2003 rest the kernel image to RAM.
2004
2005config ZBOOT_ROM_NONE
2006 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
2007 help
2008 Do not load image from SD or MMC
2009
f45b1149
SH
2010config ZBOOT_ROM_MMCIF
2011 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 2012 help
090ab3ff
SH
2013 Load image from MMCIF hardware block.
2014
2015config ZBOOT_ROM_SH_MOBILE_SDHI
2016 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2017 help
2018 Load image from SDHI hardware block
2019
2020endchoice
f45b1149 2021
e2a6a3aa
JB
2022config ARM_APPENDED_DTB
2023 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2024 depends on OF
e2a6a3aa
JB
2025 help
2026 With this option, the boot code will look for a device tree binary
2027 (DTB) appended to zImage
2028 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2029
2030 This is meant as a backward compatibility convenience for those
2031 systems with a bootloader that can't be upgraded to accommodate
2032 the documented boot protocol using a device tree.
2033
2034 Beware that there is very little in terms of protection against
2035 this option being confused by leftover garbage in memory that might
2036 look like a DTB header after a reboot if no actual DTB is appended
2037 to zImage. Do not leave this option active in a production kernel
2038 if you don't intend to always append a DTB. Proper passing of the
2039 location into r2 of a bootloader provided DTB is always preferable
2040 to this option.
2041
b90b9a38
NP
2042config ARM_ATAG_DTB_COMPAT
2043 bool "Supplement the appended DTB with traditional ATAG information"
2044 depends on ARM_APPENDED_DTB
2045 help
2046 Some old bootloaders can't be updated to a DTB capable one, yet
2047 they provide ATAGs with memory configuration, the ramdisk address,
2048 the kernel cmdline string, etc. Such information is dynamically
2049 provided by the bootloader and can't always be stored in a static
2050 DTB. To allow a device tree enabled kernel to be used with such
2051 bootloaders, this option allows zImage to extract the information
2052 from the ATAG list and store it at run time into the appended DTB.
2053
d0f34a11
GR
2054choice
2055 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2056 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2057
2058config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2059 bool "Use bootloader kernel arguments if available"
2060 help
2061 Uses the command-line options passed by the boot loader instead of
2062 the device tree bootargs property. If the boot loader doesn't provide
2063 any, the device tree bootargs property will be used.
2064
2065config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2066 bool "Extend with bootloader kernel arguments"
2067 help
2068 The command-line arguments provided by the boot loader will be
2069 appended to the the device tree bootargs property.
2070
2071endchoice
2072
1da177e4
LT
2073config CMDLINE
2074 string "Default kernel command string"
2075 default ""
2076 help
2077 On some architectures (EBSA110 and CATS), there is currently no way
2078 for the boot loader to pass arguments to the kernel. For these
2079 architectures, you should supply some command-line options at build
2080 time by entering them here. As a minimum, you should specify the
2081 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2082
4394c124
VB
2083choice
2084 prompt "Kernel command line type" if CMDLINE != ""
2085 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2086 depends on ATAGS
4394c124
VB
2087
2088config CMDLINE_FROM_BOOTLOADER
2089 bool "Use bootloader kernel arguments if available"
2090 help
2091 Uses the command-line options passed by the boot loader. If
2092 the boot loader doesn't provide any, the default kernel command
2093 string provided in CMDLINE will be used.
2094
2095config CMDLINE_EXTEND
2096 bool "Extend bootloader kernel arguments"
2097 help
2098 The command-line arguments provided by the boot loader will be
2099 appended to the default kernel command string.
2100
92d2040d
AH
2101config CMDLINE_FORCE
2102 bool "Always use the default kernel command string"
92d2040d
AH
2103 help
2104 Always use the default kernel command string, even if the boot
2105 loader passes other arguments to the kernel.
2106 This is useful if you cannot or don't want to change the
2107 command-line options your boot loader passes to the kernel.
4394c124 2108endchoice
92d2040d 2109
1da177e4
LT
2110config XIP_KERNEL
2111 bool "Kernel Execute-In-Place from ROM"
10968131 2112 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2113 help
2114 Execute-In-Place allows the kernel to run from non-volatile storage
2115 directly addressable by the CPU, such as NOR flash. This saves RAM
2116 space since the text section of the kernel is not loaded from flash
2117 to RAM. Read-write sections, such as the data section and stack,
2118 are still copied to RAM. The XIP kernel is not compressed since
2119 it has to run directly from flash, so it will take more space to
2120 store it. The flash address used to link the kernel object files,
2121 and for storing it, is configuration dependent. Therefore, if you
2122 say Y here, you must know the proper physical address where to
2123 store the kernel image depending on your own flash memory usage.
2124
2125 Also note that the make target becomes "make xipImage" rather than
2126 "make zImage" or "make Image". The final kernel binary to put in
2127 ROM memory will be arch/arm/boot/xipImage.
2128
2129 If unsure, say N.
2130
2131config XIP_PHYS_ADDR
2132 hex "XIP Kernel Physical Location"
2133 depends on XIP_KERNEL
2134 default "0x00080000"
2135 help
2136 This is the physical address in your flash memory the kernel will
2137 be linked for and stored to. This address is dependent on your
2138 own flash usage.
2139
c587e4a6
RP
2140config KEXEC
2141 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2142 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2143 help
2144 kexec is a system call that implements the ability to shutdown your
2145 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2146 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2147 you can start any kernel with it, not just Linux.
2148
2149 It is an ongoing process to be certain the hardware in a machine
2150 is properly shutdown, so do not be surprised if this code does not
bf220695 2151 initially work for you.
c587e4a6 2152
4cd9d6f7
RP
2153config ATAGS_PROC
2154 bool "Export atags in procfs"
bd51e2f5 2155 depends on ATAGS && KEXEC
b98d7291 2156 default y
4cd9d6f7
RP
2157 help
2158 Should the atags used to boot the kernel be exported in an "atags"
2159 file in procfs. Useful with kexec.
2160
cb5d39b3
MW
2161config CRASH_DUMP
2162 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2163 help
2164 Generate crash dump after being started by kexec. This should
2165 be normally only set in special crash dump kernels which are
2166 loaded in the main kernel with kexec-tools into a specially
2167 reserved region and then later executed after a crash by
2168 kdump/kexec. The crash dump kernel must be compiled to a
2169 memory address not used by the main kernel
2170
2171 For more details see Documentation/kdump/kdump.txt
2172
e69edc79
EM
2173config AUTO_ZRELADDR
2174 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2175 help
2176 ZRELADDR is the physical address where the decompressed kernel
2177 image will be placed. If AUTO_ZRELADDR is selected, the address
2178 will be determined at run-time by masking the current IP with
2179 0xf8000000. This assumes the zImage being placed in the first 128MB
2180 from start of memory.
2181
1da177e4
LT
2182endmenu
2183
ac9d7efc 2184menu "CPU Power Management"
1da177e4 2185
89c52ed4 2186if ARCH_HAS_CPUFREQ
1da177e4 2187source "drivers/cpufreq/Kconfig"
1da177e4
LT
2188endif
2189
ac9d7efc
RK
2190source "drivers/cpuidle/Kconfig"
2191
2192endmenu
2193
1da177e4
LT
2194menu "Floating point emulation"
2195
2196comment "At least one emulation must be selected"
2197
2198config FPE_NWFPE
2199 bool "NWFPE math emulation"
593c252a 2200 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2201 ---help---
2202 Say Y to include the NWFPE floating point emulator in the kernel.
2203 This is necessary to run most binaries. Linux does not currently
2204 support floating point hardware so you need to say Y here even if
2205 your machine has an FPA or floating point co-processor podule.
2206
2207 You may say N here if you are going to load the Acorn FPEmulator
2208 early in the bootup.
2209
2210config FPE_NWFPE_XP
2211 bool "Support extended precision"
bedf142b 2212 depends on FPE_NWFPE
1da177e4
LT
2213 help
2214 Say Y to include 80-bit support in the kernel floating-point
2215 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2216 Note that gcc does not generate 80-bit operations by default,
2217 so in most cases this option only enlarges the size of the
2218 floating point emulator without any good reason.
2219
2220 You almost surely want to say N here.
2221
2222config FPE_FASTFPE
2223 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2224 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2225 ---help---
2226 Say Y here to include the FAST floating point emulator in the kernel.
2227 This is an experimental much faster emulator which now also has full
2228 precision for the mantissa. It does not support any exceptions.
2229 It is very simple, and approximately 3-6 times faster than NWFPE.
2230
2231 It should be sufficient for most programs. It may be not suitable
2232 for scientific calculations, but you have to check this for yourself.
2233 If you do not feel you need a faster FP emulation you should better
2234 choose NWFPE.
2235
2236config VFP
2237 bool "VFP-format floating point maths"
e399b1a4 2238 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2239 help
2240 Say Y to include VFP support code in the kernel. This is needed
2241 if your hardware includes a VFP unit.
2242
2243 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2244 release notes and additional status information.
2245
2246 Say N if your target does not have VFP hardware.
2247
25ebee02
CM
2248config VFPv3
2249 bool
2250 depends on VFP
2251 default y if CPU_V7
2252
b5872db4
CM
2253config NEON
2254 bool "Advanced SIMD (NEON) Extension support"
2255 depends on VFPv3 && CPU_V7
2256 help
2257 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2258 Extension.
2259
73c132c1
AB
2260config KERNEL_MODE_NEON
2261 bool "Support for NEON in kernel mode"
c4a30c3b 2262 depends on NEON && AEABI
73c132c1
AB
2263 help
2264 Say Y to include support for NEON in kernel mode.
2265
1da177e4
LT
2266endmenu
2267
2268menu "Userspace binary formats"
2269
2270source "fs/Kconfig.binfmt"
2271
2272config ARTHUR
2273 tristate "RISC OS personality"
704bdda0 2274 depends on !AEABI
1da177e4
LT
2275 help
2276 Say Y here to include the kernel code necessary if you want to run
2277 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2278 experimental; if this sounds frightening, say N and sleep in peace.
2279 You can also say M here to compile this support as a module (which
2280 will be called arthur).
2281
2282endmenu
2283
2284menu "Power management options"
2285
eceab4ac 2286source "kernel/power/Kconfig"
1da177e4 2287
f4cb5700 2288config ARCH_SUSPEND_POSSIBLE
4b1082ca 2289 depends on !ARCH_S5PC100
19a0519d 2290 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2291 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2292 def_bool y
2293
15e0d9e3
AB
2294config ARM_CPU_SUSPEND
2295 def_bool PM_SLEEP
2296
603fb42a
SC
2297config ARCH_HIBERNATION_POSSIBLE
2298 bool
2299 depends on MMU
2300 default y if ARCH_SUSPEND_POSSIBLE
2301
1da177e4
LT
2302endmenu
2303
d5950b43
SR
2304source "net/Kconfig"
2305
ac25150f 2306source "drivers/Kconfig"
1da177e4
LT
2307
2308source "fs/Kconfig"
2309
1da177e4
LT
2310source "arch/arm/Kconfig.debug"
2311
2312source "security/Kconfig"
2313
2314source "crypto/Kconfig"
2315
2316source "lib/Kconfig"
749cf76c
CD
2317
2318source "arch/arm/kvm/Kconfig"
This page took 2.081858 seconds and 5 git commands to generate.