Merge remote-tracking branch 'selinux/next'
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
dfd45b61 38 select HAVE_ARCH_HARDENED_USERCOPY
437682ee
AB
39 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
40 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 41 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 42 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 43 select HAVE_ARCH_TRACEHOOK
b329f95d 44 select HAVE_ARM_SMCCC if CPU_V7
6077776b 45 select HAVE_CBPF_JIT
51aaf81f 46 select HAVE_CC_STACKPROTECTOR
171b3f0d 47 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
48 select HAVE_C_RECORDMCOUNT
49 select HAVE_DEBUG_KMEMLEAK
50 select HAVE_DMA_API_DEBUG
b1b3f49c 51 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 52 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 53 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 54 select HAVE_EXIT_THREAD
b1b3f49c 55 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 56 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 57 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
6b90bd4b 58 select HAVE_GCC_PLUGINS
1fe53268 59 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
60 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
61 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 62 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 63 select HAVE_KERNEL_GZIP
f9b493ac 64 select HAVE_KERNEL_LZ4
6e8699f7 65 select HAVE_KERNEL_LZMA
b1b3f49c 66 select HAVE_KERNEL_LZO
a7f464f3 67 select HAVE_KERNEL_XZ
cb1293e2 68 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
69 select HAVE_KRETPROBES if (HAVE_KPROBES)
70 select HAVE_MEMBLOCK
7d485f64 71 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 72 select HAVE_NMI
b1b3f49c 73 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 74 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 75 select HAVE_PERF_EVENTS
49863894
WD
76 select HAVE_PERF_REGS
77 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 78 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 79 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 80 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 81 select HAVE_UID16
31c1fc81 82 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 83 select IRQ_FORCED_THREADING
171b3f0d 84 select MODULES_USE_ELF_REL
84f452b1 85 select NO_BOOTMEM
aa7d5f18
AB
86 select OF_EARLY_FLATTREE if OF
87 select OF_RESERVED_MEM if OF
171b3f0d
RK
88 select OLD_SIGACTION
89 select OLD_SIGSUSPEND3
b1b3f49c
RK
90 select PERF_USE_VMALLOC
91 select RTC_LIB
92 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
93 # Above selects are sorted alphabetically; please add new ones
94 # according to that. Thanks.
1da177e4
LT
95 help
96 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 97 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 98 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 99 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
100 Europe. There is an ARM Linux project with a web page at
101 <http://www.arm.linux.org.uk/>.
102
74facffe 103config ARM_HAS_SG_CHAIN
308c09f1 104 select ARCH_HAS_SG_CHAIN
74facffe
RK
105 bool
106
4ce63fcd
MS
107config NEED_SG_DMA_LENGTH
108 bool
109
110config ARM_DMA_USE_IOMMU
4ce63fcd 111 bool
b1b3f49c
RK
112 select ARM_HAS_SG_CHAIN
113 select NEED_SG_DMA_LENGTH
4ce63fcd 114
60460abf
SWK
115if ARM_DMA_USE_IOMMU
116
117config ARM_DMA_IOMMU_ALIGNMENT
118 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
119 range 4 9
120 default 8
121 help
122 DMA mapping framework by default aligns all buffers to the smallest
123 PAGE_SIZE order which is greater than or equal to the requested buffer
124 size. This works well for buffers up to a few hundreds kilobytes, but
125 for larger buffers it just a waste of address space. Drivers which has
126 relatively small addressing window (like 64Mib) might run out of
127 virtual space with just a few allocations.
128
129 With this parameter you can specify the maximum PAGE_SIZE order for
130 DMA IOMMU buffers. Larger buffers will be aligned only to this
131 specified order. The order is expressed as a power of two multiplied
132 by the PAGE_SIZE.
133
134endif
135
0b05da72
HUK
136config MIGHT_HAVE_PCI
137 bool
138
75e7153a
RB
139config SYS_SUPPORTS_APM_EMULATION
140 bool
141
bc581770
LW
142config HAVE_TCM
143 bool
144 select GENERIC_ALLOCATOR
145
e119bfff
RK
146config HAVE_PROC_CPU
147 bool
148
ce816fa8 149config NO_IOPORT_MAP
5ea81769 150 bool
5ea81769 151
1da177e4
LT
152config EISA
153 bool
154 ---help---
155 The Extended Industry Standard Architecture (EISA) bus was
156 developed as an open alternative to the IBM MicroChannel bus.
157
158 The EISA bus provided some of the features of the IBM MicroChannel
159 bus while maintaining backward compatibility with cards made for
160 the older ISA bus. The EISA bus saw limited use between 1988 and
161 1995 when it was made obsolete by the PCI bus.
162
163 Say Y here if you are building a kernel for an EISA-based machine.
164
165 Otherwise, say N.
166
167config SBUS
168 bool
169
f16fb1ec
RK
170config STACKTRACE_SUPPORT
171 bool
172 default y
173
174config LOCKDEP_SUPPORT
175 bool
176 default y
177
7ad1bcb2
RK
178config TRACE_IRQFLAGS_SUPPORT
179 bool
cb1293e2 180 default !CPU_V7M
7ad1bcb2 181
1da177e4
LT
182config RWSEM_XCHGADD_ALGORITHM
183 bool
8a87411b 184 default y
1da177e4 185
f0d1b0b3
DH
186config ARCH_HAS_ILOG2_U32
187 bool
f0d1b0b3
DH
188
189config ARCH_HAS_ILOG2_U64
190 bool
f0d1b0b3 191
4a1b5733
EV
192config ARCH_HAS_BANDGAP
193 bool
194
a5f4c561
SA
195config FIX_EARLYCON_MEM
196 def_bool y if MMU
197
b89c3b16
AM
198config GENERIC_HWEIGHT
199 bool
200 default y
201
1da177e4
LT
202config GENERIC_CALIBRATE_DELAY
203 bool
204 default y
205
a08b6b79
Z
206config ARCH_MAY_HAVE_PC_FDC
207 bool
208
5ac6da66
CL
209config ZONE_DMA
210 bool
5ac6da66 211
ccd7ab7f
FT
212config NEED_DMA_MAP_STATE
213 def_bool y
214
c7edc9e3
DL
215config ARCH_SUPPORTS_UPROBES
216 def_bool y
217
58af4a24
RH
218config ARCH_HAS_DMA_SET_COHERENT_MASK
219 bool
220
1da177e4
LT
221config GENERIC_ISA_DMA
222 bool
223
1da177e4
LT
224config FIQ
225 bool
226
13a5045d
RH
227config NEED_RET_TO_USER
228 bool
229
034d2f5a
AV
230config ARCH_MTD_XIP
231 bool
232
c760fc19
HC
233config VECTORS_BASE
234 hex
6afd6fae 235 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
236 default DRAM_BASE if REMAP_VECTORS_TO_RAM
237 default 0x00000000
238 help
19accfd3
RK
239 The base address of exception vectors. This must be two pages
240 in size.
c760fc19 241
dc21af99 242config ARM_PATCH_PHYS_VIRT
c1becedc
RK
243 bool "Patch physical to virtual translations at runtime" if EMBEDDED
244 default y
b511d75d 245 depends on !XIP_KERNEL && MMU
dc21af99 246 help
111e9a5c
RK
247 Patch phys-to-virt and virt-to-phys translation functions at
248 boot and module load time according to the position of the
249 kernel in system memory.
dc21af99 250
111e9a5c 251 This can only be used with non-XIP MMU kernels where the base
daece596 252 of physical memory is at a 16MB boundary.
dc21af99 253
c1becedc
RK
254 Only disable this option if you know that you do not require
255 this feature (eg, building a kernel for a single machine) and
256 you need to shrink the kernel to the minimal size.
dc21af99 257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
c6f54a9b 274 depends on !ARM_PATCH_PHYS_VIRT
974c0724 275 default DRAM_BASE if !MMU
c6f54a9b 276 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
277 ARCH_FOOTBRIDGE || \
278 ARCH_INTEGRATOR || \
279 ARCH_IOP13XX || \
280 ARCH_KS8695 || \
8f2c0062 281 ARCH_REALVIEW
c6f54a9b
UKK
282 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
283 default 0x20000000 if ARCH_S5PV210
b8824c9a 284 default 0xc0000000 if ARCH_SA1100
111e9a5c 285 help
1b9f95f8
NP
286 Please provide the physical address corresponding to the
287 location of main memory in your system.
cada3c08 288
87e040b6
SG
289config GENERIC_BUG
290 def_bool y
291 depends on BUG
292
1bcad26e
KS
293config PGTABLE_LEVELS
294 int
295 default 3 if ARM_LPAE
296 default 2
297
1da177e4
LT
298source "init/Kconfig"
299
dc52ddc0
MH
300source "kernel/Kconfig.freezer"
301
1da177e4
LT
302menu "System Type"
303
3c427975
HC
304config MMU
305 bool "MMU-based Paged Memory Management Support"
306 default y
307 help
308 Select if you want MMU-based virtualised addressing space
309 support by paged memory management. If unsure, say 'Y'.
310
e0c25d95
DC
311config ARCH_MMAP_RND_BITS_MIN
312 default 8
313
314config ARCH_MMAP_RND_BITS_MAX
315 default 14 if PAGE_OFFSET=0x40000000
316 default 15 if PAGE_OFFSET=0x80000000
317 default 16
318
ccf50e23
RK
319#
320# The "ARM system type" choice list is ordered alphabetically by option
321# text. Please add new entries in the option alphabetic order.
322#
1da177e4
LT
323choice
324 prompt "ARM system type"
70722803 325 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 326 default ARCH_MULTIPLATFORM if MMU
1da177e4 327
387798b3
RH
328config ARCH_MULTIPLATFORM
329 bool "Allow multiple platforms to be selected"
b1b3f49c 330 depends on MMU
42dc836d 331 select ARM_HAS_SG_CHAIN
387798b3
RH
332 select ARM_PATCH_PHYS_VIRT
333 select AUTO_ZRELADDR
6d0add40 334 select CLKSRC_OF
66314223 335 select COMMON_CLK
ddb902cc 336 select GENERIC_CLOCKEVENTS
08d38beb 337 select MIGHT_HAVE_PCI
387798b3 338 select MULTI_IRQ_HANDLER
66314223
DN
339 select SPARSE_IRQ
340 select USE_OF
66314223 341
9c77bc43
SA
342config ARM_SINGLE_ARMV7M
343 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
344 depends on !MMU
9c77bc43 345 select ARM_NVIC
499f1640 346 select AUTO_ZRELADDR
9c77bc43
SA
347 select CLKSRC_OF
348 select COMMON_CLK
349 select CPU_V7M
350 select GENERIC_CLOCKEVENTS
351 select NO_IOPORT_MAP
352 select SPARSE_IRQ
353 select USE_OF
354
788c9700
RK
355config ARCH_GEMINI
356 bool "Cortina Systems Gemini"
f3372c01 357 select CLKSRC_MMIO
b1b3f49c 358 select CPU_FA526
f3372c01 359 select GENERIC_CLOCKEVENTS
5c34a4e8 360 select GPIOLIB
788c9700
RK
361 help
362 Support for the Cortina Systems Gemini family SoCs
363
1da177e4
LT
364config ARCH_EBSA110
365 bool "EBSA-110"
b1b3f49c 366 select ARCH_USES_GETTIMEOFFSET
c750815e 367 select CPU_SA110
f7e68bbf 368 select ISA
c334bc15 369 select NEED_MACH_IO_H
0cdc8b92 370 select NEED_MACH_MEMORY_H
ce816fa8 371 select NO_IOPORT_MAP
1da177e4
LT
372 help
373 This is an evaluation board for the StrongARM processor available
f6c8965a 374 from Digital. It has limited hardware on-board, including an
1da177e4
LT
375 Ethernet interface, two PCMCIA sockets, two serial ports and a
376 parallel port.
377
e7736d47
LB
378config ARCH_EP93XX
379 bool "EP93xx-based"
b1b3f49c 380 select ARCH_HAS_HOLES_MEMORYMODEL
e7736d47 381 select ARM_AMBA
b8824c9a 382 select ARM_PATCH_PHYS_VIRT
e7736d47 383 select ARM_VIC
b8824c9a 384 select AUTO_ZRELADDR
6d803ba7 385 select CLKDEV_LOOKUP
000bc178 386 select CLKSRC_MMIO
b1b3f49c 387 select CPU_ARM920T
000bc178 388 select GENERIC_CLOCKEVENTS
5c34a4e8 389 select GPIOLIB
e7736d47
LB
390 help
391 This enables support for the Cirrus EP93xx series of CPUs.
392
1da177e4
LT
393config ARCH_FOOTBRIDGE
394 bool "FootBridge"
c750815e 395 select CPU_SA110
1da177e4 396 select FOOTBRIDGE
4e8d7637 397 select GENERIC_CLOCKEVENTS
d0ee9f40 398 select HAVE_IDE
8ef6e620 399 select NEED_MACH_IO_H if !MMU
0cdc8b92 400 select NEED_MACH_MEMORY_H
f999b8bd
MM
401 help
402 Support for systems based on the DC21285 companion chip
403 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 404
4af6fee1
DS
405config ARCH_NETX
406 bool "Hilscher NetX based"
b1b3f49c 407 select ARM_VIC
234b6ced 408 select CLKSRC_MMIO
c750815e 409 select CPU_ARM926T
2fcfe6b8 410 select GENERIC_CLOCKEVENTS
f999b8bd 411 help
4af6fee1
DS
412 This enables support for systems based on the Hilscher NetX Soc
413
3b938be6
RK
414config ARCH_IOP13XX
415 bool "IOP13xx-based"
416 depends on MMU
b1b3f49c 417 select CPU_XSC3
0cdc8b92 418 select NEED_MACH_MEMORY_H
13a5045d 419 select NEED_RET_TO_USER
b1b3f49c
RK
420 select PCI
421 select PLAT_IOP
422 select VMSPLIT_1G
37ebbcff 423 select SPARSE_IRQ
3b938be6
RK
424 help
425 Support for Intel's IOP13XX (XScale) family of processors.
426
3f7e5815
LB
427config ARCH_IOP32X
428 bool "IOP32x-based"
a4f7e763 429 depends on MMU
c750815e 430 select CPU_XSCALE
e9004f50 431 select GPIO_IOP
5c34a4e8 432 select GPIOLIB
13a5045d 433 select NEED_RET_TO_USER
f7e68bbf 434 select PCI
b1b3f49c 435 select PLAT_IOP
f999b8bd 436 help
3f7e5815
LB
437 Support for Intel's 80219 and IOP32X (XScale) family of
438 processors.
439
440config ARCH_IOP33X
441 bool "IOP33x-based"
442 depends on MMU
c750815e 443 select CPU_XSCALE
e9004f50 444 select GPIO_IOP
5c34a4e8 445 select GPIOLIB
13a5045d 446 select NEED_RET_TO_USER
3f7e5815 447 select PCI
b1b3f49c 448 select PLAT_IOP
3f7e5815
LB
449 help
450 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 451
3b938be6
RK
452config ARCH_IXP4XX
453 bool "IXP4xx-based"
a4f7e763 454 depends on MMU
58af4a24 455 select ARCH_HAS_DMA_SET_COHERENT_MASK
51aaf81f 456 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 457 select CLKSRC_MMIO
c750815e 458 select CPU_XSCALE
b1b3f49c 459 select DMABOUNCE if PCI
3b938be6 460 select GENERIC_CLOCKEVENTS
5c34a4e8 461 select GPIOLIB
0b05da72 462 select MIGHT_HAVE_PCI
c334bc15 463 select NEED_MACH_IO_H
9296d94d 464 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 465 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 466 help
3b938be6 467 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 468
edabd38e
SB
469config ARCH_DOVE
470 bool "Marvell Dove"
756b2531 471 select CPU_PJ4
edabd38e 472 select GENERIC_CLOCKEVENTS
5c34a4e8 473 select GPIOLIB
0f81bd43 474 select MIGHT_HAVE_PCI
b8cd337c 475 select MULTI_IRQ_HANDLER
171b3f0d 476 select MVEBU_MBUS
9139acd1
SH
477 select PINCTRL
478 select PINCTRL_DOVE
abcda1dc 479 select PLAT_ORION_LEGACY
0bd86961 480 select SPARSE_IRQ
c5d431e8 481 select PM_GENERIC_DOMAINS if PM
788c9700 482 help
edabd38e 483 Support for the Marvell Dove SoC 88AP510
788c9700
RK
484
485config ARCH_KS8695
486 bool "Micrel/Kendin KS8695"
c7e783d6 487 select CLKSRC_MMIO
b1b3f49c 488 select CPU_ARM922T
c7e783d6 489 select GENERIC_CLOCKEVENTS
5c34a4e8 490 select GPIOLIB
b1b3f49c 491 select NEED_MACH_MEMORY_H
788c9700
RK
492 help
493 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
494 System-on-Chip devices.
495
788c9700
RK
496config ARCH_W90X900
497 bool "Nuvoton W90X900 CPU"
6d803ba7 498 select CLKDEV_LOOKUP
6fa5d5f7 499 select CLKSRC_MMIO
b1b3f49c 500 select CPU_ARM926T
58b5369e 501 select GENERIC_CLOCKEVENTS
5c34a4e8 502 select GPIOLIB
788c9700 503 help
a8bc4ead 504 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
505 At present, the w90x900 has been renamed nuc900, regarding
506 the ARM series product line, you can login the following
507 link address to know more.
508
509 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
510 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 511
93e22567
RK
512config ARCH_LPC32XX
513 bool "NXP LPC32XX"
93e22567
RK
514 select ARM_AMBA
515 select CLKDEV_LOOKUP
c227f127
VZ
516 select CLKSRC_LPC32XX
517 select COMMON_CLK
93e22567
RK
518 select CPU_ARM926T
519 select GENERIC_CLOCKEVENTS
5c34a4e8 520 select GPIOLIB
8cb17b5e
VZ
521 select MULTI_IRQ_HANDLER
522 select SPARSE_IRQ
93e22567
RK
523 select USE_OF
524 help
525 Support for the NXP LPC32XX family of processors
526
1da177e4 527config ARCH_PXA
2c8086a5 528 bool "PXA2xx/PXA3xx-based"
a4f7e763 529 depends on MMU
b1b3f49c 530 select ARCH_MTD_XIP
b1b3f49c
RK
531 select ARM_CPU_SUSPEND if PM
532 select AUTO_ZRELADDR
a1c0a6ad 533 select COMMON_CLK
6d803ba7 534 select CLKDEV_LOOKUP
389d9b58 535 select CLKSRC_PXA
234b6ced 536 select CLKSRC_MMIO
6f6caeaa 537 select CLKSRC_OF
2f202861 538 select CPU_XSCALE if !CPU_XSC3
981d0f39 539 select GENERIC_CLOCKEVENTS
157d2644 540 select GPIO_PXA
5c34a4e8 541 select GPIOLIB
d0ee9f40 542 select HAVE_IDE
d6cf30ca 543 select IRQ_DOMAIN
b1b3f49c 544 select MULTI_IRQ_HANDLER
b1b3f49c
RK
545 select PLAT_PXA
546 select SPARSE_IRQ
f999b8bd 547 help
2c8086a5 548 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
549
550config ARCH_RPC
551 bool "RiscPC"
868e87cc 552 depends on MMU
1da177e4 553 select ARCH_ACORN
a08b6b79 554 select ARCH_MAY_HAVE_PC_FDC
07f841b7 555 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 556 select ARCH_USES_GETTIMEOFFSET
fa04e209 557 select CPU_SA110
b1b3f49c 558 select FIQ
d0ee9f40 559 select HAVE_IDE
b1b3f49c
RK
560 select HAVE_PATA_PLATFORM
561 select ISA_DMA_API
c334bc15 562 select NEED_MACH_IO_H
0cdc8b92 563 select NEED_MACH_MEMORY_H
ce816fa8 564 select NO_IOPORT_MAP
1da177e4
LT
565 help
566 On the Acorn Risc-PC, Linux can support the internal IDE disk and
567 CD-ROM interface, serial and parallel port, and the floppy drive.
568
569config ARCH_SA1100
570 bool "SA1100-based"
b1b3f49c 571 select ARCH_MTD_XIP
b1b3f49c
RK
572 select ARCH_SPARSEMEM_ENABLE
573 select CLKDEV_LOOKUP
574 select CLKSRC_MMIO
389d9b58
DL
575 select CLKSRC_PXA
576 select CLKSRC_OF if OF
1937f5b9 577 select CPU_FREQ
b1b3f49c 578 select CPU_SA1100
3e238be2 579 select GENERIC_CLOCKEVENTS
5c34a4e8 580 select GPIOLIB
d0ee9f40 581 select HAVE_IDE
1eca42b4 582 select IRQ_DOMAIN
b1b3f49c 583 select ISA
affcab32 584 select MULTI_IRQ_HANDLER
0cdc8b92 585 select NEED_MACH_MEMORY_H
375dec92 586 select SPARSE_IRQ
f999b8bd
MM
587 help
588 Support for StrongARM 11x0 based boards.
1da177e4 589
b130d5c2
KK
590config ARCH_S3C24XX
591 bool "Samsung S3C24XX SoCs"
335cce74 592 select ATAGS
b1b3f49c 593 select CLKDEV_LOOKUP
4280506a 594 select CLKSRC_SAMSUNG_PWM
7f78b6eb 595 select GENERIC_CLOCKEVENTS
880cf071 596 select GPIO_SAMSUNG
5c34a4e8 597 select GPIOLIB
20676c15 598 select HAVE_S3C2410_I2C if I2C
b130d5c2 599 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 600 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 601 select MULTI_IRQ_HANDLER
c334bc15 602 select NEED_MACH_IO_H
cd8dc7ae 603 select SAMSUNG_ATAGS
1da177e4 604 help
b130d5c2
KK
605 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
606 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
607 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
608 Samsung SMDK2410 development board (and derivatives).
63b1f51b 609
7c6337e2
KH
610config ARCH_DAVINCI
611 bool "TI DaVinci"
b1b3f49c 612 select ARCH_HAS_HOLES_MEMORYMODEL
6d803ba7 613 select CLKDEV_LOOKUP
ce32c5c5 614 select CPU_ARM926T
20e9969b 615 select GENERIC_ALLOCATOR
b1b3f49c 616 select GENERIC_CLOCKEVENTS
dc7ad3b3 617 select GENERIC_IRQ_CHIP
5c34a4e8 618 select GPIOLIB
b1b3f49c 619 select HAVE_IDE
689e331f 620 select USE_OF
b1b3f49c 621 select ZONE_DMA
7c6337e2
KH
622 help
623 Support for TI's DaVinci platform.
624
a0694861
TL
625config ARCH_OMAP1
626 bool "TI OMAP1"
00a36698 627 depends on MMU
9af915da 628 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 629 select ARCH_OMAP
b1b3f49c 630 select CLKDEV_LOOKUP
d6e15d78 631 select CLKSRC_MMIO
b1b3f49c 632 select GENERIC_CLOCKEVENTS
a0694861 633 select GENERIC_IRQ_CHIP
5c34a4e8 634 select GPIOLIB
a0694861
TL
635 select HAVE_IDE
636 select IRQ_DOMAIN
b694331c 637 select MULTI_IRQ_HANDLER
a0694861
TL
638 select NEED_MACH_IO_H if PCCARD
639 select NEED_MACH_MEMORY_H
685e2d08 640 select SPARSE_IRQ
21f47fbc 641 help
a0694861 642 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 643
1da177e4
LT
644endchoice
645
387798b3
RH
646menu "Multiple platform selection"
647 depends on ARCH_MULTIPLATFORM
648
649comment "CPU Core family selection"
650
f8afae40
AB
651config ARCH_MULTI_V4
652 bool "ARMv4 based platforms (FA526)"
653 depends on !ARCH_MULTI_V6_V7
654 select ARCH_MULTI_V4_V5
655 select CPU_FA526
656
387798b3
RH
657config ARCH_MULTI_V4T
658 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 659 depends on !ARCH_MULTI_V6_V7
b1b3f49c 660 select ARCH_MULTI_V4_V5
24e860fb
AB
661 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
662 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
663 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
664
665config ARCH_MULTI_V5
666 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 667 depends on !ARCH_MULTI_V6_V7
b1b3f49c 668 select ARCH_MULTI_V4_V5
12567bbd 669 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
670 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
671 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
672
673config ARCH_MULTI_V4_V5
674 bool
675
676config ARCH_MULTI_V6
8dda05cc 677 bool "ARMv6 based platforms (ARM11)"
387798b3 678 select ARCH_MULTI_V6_V7
42f4754a 679 select CPU_V6K
387798b3
RH
680
681config ARCH_MULTI_V7
8dda05cc 682 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
683 default y
684 select ARCH_MULTI_V6_V7
b1b3f49c 685 select CPU_V7
90bc8ac7 686 select HAVE_SMP
387798b3
RH
687
688config ARCH_MULTI_V6_V7
689 bool
9352b05b 690 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
691
692config ARCH_MULTI_CPU_AUTO
693 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
694 select ARCH_MULTI_V5
695
696endmenu
697
05e2a3de 698config ARCH_VIRT
e3246542
MY
699 bool "Dummy Virtual Machine"
700 depends on ARCH_MULTI_V7
4b8b5f25 701 select ARM_AMBA
05e2a3de 702 select ARM_GIC
3ee80364 703 select ARM_GIC_V2M if PCI
0b28f1db 704 select ARM_GIC_V3
05e2a3de 705 select ARM_PSCI
4b8b5f25 706 select HAVE_ARM_ARCH_TIMER
05e2a3de 707
ccf50e23
RK
708#
709# This is sorted alphabetically by mach-* pathname. However, plat-*
710# Kconfigs may be included either alphabetically (according to the
711# plat- suffix) or along side the corresponding mach-* source.
712#
3e93a22b
GC
713source "arch/arm/mach-mvebu/Kconfig"
714
445d9b30
TZ
715source "arch/arm/mach-alpine/Kconfig"
716
590b460c
LP
717source "arch/arm/mach-artpec/Kconfig"
718
d9bfc86d
OR
719source "arch/arm/mach-asm9260/Kconfig"
720
95b8f20f
RK
721source "arch/arm/mach-at91/Kconfig"
722
1d22924e
AB
723source "arch/arm/mach-axxia/Kconfig"
724
8ac49e04
CD
725source "arch/arm/mach-bcm/Kconfig"
726
1c37fa10
SH
727source "arch/arm/mach-berlin/Kconfig"
728
1da177e4
LT
729source "arch/arm/mach-clps711x/Kconfig"
730
d94f944e
AV
731source "arch/arm/mach-cns3xxx/Kconfig"
732
95b8f20f
RK
733source "arch/arm/mach-davinci/Kconfig"
734
df8d742e
BS
735source "arch/arm/mach-digicolor/Kconfig"
736
95b8f20f
RK
737source "arch/arm/mach-dove/Kconfig"
738
e7736d47
LB
739source "arch/arm/mach-ep93xx/Kconfig"
740
1da177e4
LT
741source "arch/arm/mach-footbridge/Kconfig"
742
59d3a193
PZ
743source "arch/arm/mach-gemini/Kconfig"
744
387798b3
RH
745source "arch/arm/mach-highbank/Kconfig"
746
389ee0c2
HZ
747source "arch/arm/mach-hisi/Kconfig"
748
1da177e4
LT
749source "arch/arm/mach-integrator/Kconfig"
750
3f7e5815
LB
751source "arch/arm/mach-iop32x/Kconfig"
752
753source "arch/arm/mach-iop33x/Kconfig"
1da177e4 754
285f5fa7
DW
755source "arch/arm/mach-iop13xx/Kconfig"
756
1da177e4
LT
757source "arch/arm/mach-ixp4xx/Kconfig"
758
828989ad
SS
759source "arch/arm/mach-keystone/Kconfig"
760
95b8f20f
RK
761source "arch/arm/mach-ks8695/Kconfig"
762
3b8f5030
CC
763source "arch/arm/mach-meson/Kconfig"
764
17723fd3
JJ
765source "arch/arm/mach-moxart/Kconfig"
766
8c2ed9bc
JS
767source "arch/arm/mach-aspeed/Kconfig"
768
794d15b2
SS
769source "arch/arm/mach-mv78xx0/Kconfig"
770
3995eb82 771source "arch/arm/mach-imx/Kconfig"
1da177e4 772
f682a218
MB
773source "arch/arm/mach-mediatek/Kconfig"
774
1d3f33d5
SG
775source "arch/arm/mach-mxs/Kconfig"
776
95b8f20f 777source "arch/arm/mach-netx/Kconfig"
49cbe786 778
95b8f20f 779source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 780
9851ca57
DT
781source "arch/arm/mach-nspire/Kconfig"
782
d48af15e
TL
783source "arch/arm/plat-omap/Kconfig"
784
785source "arch/arm/mach-omap1/Kconfig"
1da177e4 786
1dbae815
TL
787source "arch/arm/mach-omap2/Kconfig"
788
9dd0b194 789source "arch/arm/mach-orion5x/Kconfig"
585cf175 790
387798b3
RH
791source "arch/arm/mach-picoxcell/Kconfig"
792
95b8f20f
RK
793source "arch/arm/mach-pxa/Kconfig"
794source "arch/arm/plat-pxa/Kconfig"
585cf175 795
95b8f20f
RK
796source "arch/arm/mach-mmp/Kconfig"
797
8c9184b7
NA
798source "arch/arm/mach-oxnas/Kconfig"
799
8fc1b0f8
KG
800source "arch/arm/mach-qcom/Kconfig"
801
95b8f20f
RK
802source "arch/arm/mach-realview/Kconfig"
803
d63dc051
HS
804source "arch/arm/mach-rockchip/Kconfig"
805
95b8f20f 806source "arch/arm/mach-sa1100/Kconfig"
edabd38e 807
387798b3
RH
808source "arch/arm/mach-socfpga/Kconfig"
809
a7ed099f 810source "arch/arm/mach-spear/Kconfig"
a21765a7 811
65ebcc11
SK
812source "arch/arm/mach-sti/Kconfig"
813
85fd6d63 814source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 815
431107ea 816source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 817
170f4e42
KK
818source "arch/arm/mach-s5pv210/Kconfig"
819
83014579 820source "arch/arm/mach-exynos/Kconfig"
e509b289 821source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 822
882d01f9 823source "arch/arm/mach-shmobile/Kconfig"
52c543f9 824
3b52634f
MR
825source "arch/arm/mach-sunxi/Kconfig"
826
156a0997
BS
827source "arch/arm/mach-prima2/Kconfig"
828
d6de5b02
MG
829source "arch/arm/mach-tango/Kconfig"
830
c5f80065
EG
831source "arch/arm/mach-tegra/Kconfig"
832
95b8f20f 833source "arch/arm/mach-u300/Kconfig"
1da177e4 834
ba56a987
MY
835source "arch/arm/mach-uniphier/Kconfig"
836
95b8f20f 837source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
838
839source "arch/arm/mach-versatile/Kconfig"
840
ceade897 841source "arch/arm/mach-vexpress/Kconfig"
420c34e4 842source "arch/arm/plat-versatile/Kconfig"
ceade897 843
6f35f9a9
TP
844source "arch/arm/mach-vt8500/Kconfig"
845
7ec80ddf 846source "arch/arm/mach-w90x900/Kconfig"
847
acede515
JN
848source "arch/arm/mach-zx/Kconfig"
849
9a45eb69
JC
850source "arch/arm/mach-zynq/Kconfig"
851
499f1640
SA
852# ARMv7-M architecture
853config ARCH_EFM32
854 bool "Energy Micro efm32"
855 depends on ARM_SINGLE_ARMV7M
5c34a4e8 856 select GPIOLIB
499f1640
SA
857 help
858 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
859 processors.
860
861config ARCH_LPC18XX
862 bool "NXP LPC18xx/LPC43xx"
863 depends on ARM_SINGLE_ARMV7M
864 select ARCH_HAS_RESET_CONTROLLER
865 select ARM_AMBA
866 select CLKSRC_LPC32XX
867 select PINCTRL
868 help
869 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
870 high performance microcontrollers.
871
872config ARCH_STM32
873 bool "STMicrolectronics STM32"
874 depends on ARM_SINGLE_ARMV7M
875 select ARCH_HAS_RESET_CONTROLLER
876 select ARMV7M_SYSTICK
25263186 877 select CLKSRC_STM32
f64e9804 878 select PINCTRL
499f1640
SA
879 select RESET_CONTROLLER
880 help
881 Support for STMicroelectronics STM32 processors.
882
fa65fc6b
MC
883config MACH_STM32F429
884 bool "STMicrolectronics STM32F429"
885 depends on ARCH_STM32
886 default y
887
1847119d 888config ARCH_MPS2
17bd274e 889 bool "ARM MPS2 platform"
1847119d
VM
890 depends on ARM_SINGLE_ARMV7M
891 select ARM_AMBA
892 select CLKSRC_MPS2
893 help
894 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
895 with a range of available cores like Cortex-M3/M4/M7.
896
897 Please, note that depends which Application Note is used memory map
898 for the platform may vary, so adjustment of RAM base might be needed.
899
1da177e4
LT
900# Definitions to make life easier
901config ARCH_ACORN
902 bool
903
7ae1f7ec
LB
904config PLAT_IOP
905 bool
469d3044 906 select GENERIC_CLOCKEVENTS
7ae1f7ec 907
69b02f6a
LB
908config PLAT_ORION
909 bool
bfe45e0b 910 select CLKSRC_MMIO
b1b3f49c 911 select COMMON_CLK
dc7ad3b3 912 select GENERIC_IRQ_CHIP
278b45b0 913 select IRQ_DOMAIN
69b02f6a 914
abcda1dc
TP
915config PLAT_ORION_LEGACY
916 bool
917 select PLAT_ORION
918
bd5ce433
EM
919config PLAT_PXA
920 bool
921
f4b8b319
RK
922config PLAT_VERSATILE
923 bool
924
d9a1beaa
AC
925source "arch/arm/firmware/Kconfig"
926
1da177e4
LT
927source arch/arm/mm/Kconfig
928
afe4b25e 929config IWMMXT
d93003e8
SH
930 bool "Enable iWMMXt support"
931 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
932 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
933 help
934 Enable support for iWMMXt context switching at run time if
935 running on a CPU that supports it.
936
52108641 937config MULTI_IRQ_HANDLER
938 bool
939 help
940 Allow each machine to specify it's own IRQ handler at run time.
941
3b93e7b0
HC
942if !MMU
943source "arch/arm/Kconfig-nommu"
944endif
945
3e0a07f8
GC
946config PJ4B_ERRATA_4742
947 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
948 depends on CPU_PJ4B && MACH_ARMADA_370
949 default y
950 help
951 When coming out of either a Wait for Interrupt (WFI) or a Wait for
952 Event (WFE) IDLE states, a specific timing sensitivity exists between
953 the retiring WFI/WFE instructions and the newly issued subsequent
954 instructions. This sensitivity can result in a CPU hang scenario.
955 Workaround:
956 The software must insert either a Data Synchronization Barrier (DSB)
957 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
958 instruction
959
f0c4b8d6
WD
960config ARM_ERRATA_326103
961 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
962 depends on CPU_V6
963 help
964 Executing a SWP instruction to read-only memory does not set bit 11
965 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
966 treat the access as a read, preventing a COW from occurring and
967 causing the faulting task to livelock.
968
9cba3ccc
CM
969config ARM_ERRATA_411920
970 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 971 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
972 help
973 Invalidation of the Instruction Cache operation can
974 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
975 It does not affect the MPCore. This option enables the ARM Ltd.
976 recommended workaround.
977
7ce236fc
CM
978config ARM_ERRATA_430973
979 bool "ARM errata: Stale prediction on replaced interworking branch"
980 depends on CPU_V7
981 help
982 This option enables the workaround for the 430973 Cortex-A8
79403cda 983 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
984 interworking branch is replaced with another code sequence at the
985 same virtual address, whether due to self-modifying code or virtual
986 to physical address re-mapping, Cortex-A8 does not recover from the
987 stale interworking branch prediction. This results in Cortex-A8
988 executing the new code sequence in the incorrect ARM or Thumb state.
989 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
990 and also flushes the branch target cache at every context switch.
991 Note that setting specific bits in the ACTLR register may not be
992 available in non-secure mode.
993
855c551f
CM
994config ARM_ERRATA_458693
995 bool "ARM errata: Processor deadlock when a false hazard is created"
996 depends on CPU_V7
62e4d357 997 depends on !ARCH_MULTIPLATFORM
855c551f
CM
998 help
999 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1000 erratum. For very specific sequences of memory operations, it is
1001 possible for a hazard condition intended for a cache line to instead
1002 be incorrectly associated with a different cache line. This false
1003 hazard might then cause a processor deadlock. The workaround enables
1004 the L1 caching of the NEON accesses and disables the PLD instruction
1005 in the ACTLR register. Note that setting specific bits in the ACTLR
1006 register may not be available in non-secure mode.
1007
0516e464
CM
1008config ARM_ERRATA_460075
1009 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1010 depends on CPU_V7
62e4d357 1011 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1012 help
1013 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1014 erratum. Any asynchronous access to the L2 cache may encounter a
1015 situation in which recent store transactions to the L2 cache are lost
1016 and overwritten with stale memory contents from external memory. The
1017 workaround disables the write-allocate mode for the L2 cache via the
1018 ACTLR register. Note that setting specific bits in the ACTLR register
1019 may not be available in non-secure mode.
1020
9f05027c
WD
1021config ARM_ERRATA_742230
1022 bool "ARM errata: DMB operation may be faulty"
1023 depends on CPU_V7 && SMP
62e4d357 1024 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1025 help
1026 This option enables the workaround for the 742230 Cortex-A9
1027 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1028 between two write operations may not ensure the correct visibility
1029 ordering of the two writes. This workaround sets a specific bit in
1030 the diagnostic register of the Cortex-A9 which causes the DMB
1031 instruction to behave as a DSB, ensuring the correct behaviour of
1032 the two writes.
1033
a672e99b
WD
1034config ARM_ERRATA_742231
1035 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1036 depends on CPU_V7 && SMP
62e4d357 1037 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1038 help
1039 This option enables the workaround for the 742231 Cortex-A9
1040 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1041 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1042 accessing some data located in the same cache line, may get corrupted
1043 data due to bad handling of the address hazard when the line gets
1044 replaced from one of the CPUs at the same time as another CPU is
1045 accessing it. This workaround sets specific bits in the diagnostic
1046 register of the Cortex-A9 which reduces the linefill issuing
1047 capabilities of the processor.
1048
69155794
JM
1049config ARM_ERRATA_643719
1050 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1051 depends on CPU_V7 && SMP
e5a5de44 1052 default y
69155794
JM
1053 help
1054 This option enables the workaround for the 643719 Cortex-A9 (prior to
1055 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1056 register returns zero when it should return one. The workaround
1057 corrects this value, ensuring cache maintenance operations which use
1058 it behave as intended and avoiding data corruption.
1059
cdf357f1
WD
1060config ARM_ERRATA_720789
1061 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1062 depends on CPU_V7
cdf357f1
WD
1063 help
1064 This option enables the workaround for the 720789 Cortex-A9 (prior to
1065 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1066 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1067 As a consequence of this erratum, some TLB entries which should be
1068 invalidated are not, resulting in an incoherency in the system page
1069 tables. The workaround changes the TLB flushing routines to invalidate
1070 entries regardless of the ASID.
475d92fc
WD
1071
1072config ARM_ERRATA_743622
1073 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1074 depends on CPU_V7
62e4d357 1075 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1076 help
1077 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1078 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1079 optimisation in the Cortex-A9 Store Buffer may lead to data
1080 corruption. This workaround sets a specific bit in the diagnostic
1081 register of the Cortex-A9 which disables the Store Buffer
1082 optimisation, preventing the defect from occurring. This has no
1083 visible impact on the overall performance or power consumption of the
1084 processor.
1085
9a27c27c
WD
1086config ARM_ERRATA_751472
1087 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1088 depends on CPU_V7
62e4d357 1089 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1090 help
1091 This option enables the workaround for the 751472 Cortex-A9 (prior
1092 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1093 completion of a following broadcasted operation if the second
1094 operation is received by a CPU before the ICIALLUIS has completed,
1095 potentially leading to corrupted entries in the cache or TLB.
1096
fcbdc5fe
WD
1097config ARM_ERRATA_754322
1098 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1099 depends on CPU_V7
1100 help
1101 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1102 r3p*) erratum. A speculative memory access may cause a page table walk
1103 which starts prior to an ASID switch but completes afterwards. This
1104 can populate the micro-TLB with a stale entry which may be hit with
1105 the new ASID. This workaround places two dsb instructions in the mm
1106 switching code so that no page table walks can cross the ASID switch.
1107
5dab26af
WD
1108config ARM_ERRATA_754327
1109 bool "ARM errata: no automatic Store Buffer drain"
1110 depends on CPU_V7 && SMP
1111 help
1112 This option enables the workaround for the 754327 Cortex-A9 (prior to
1113 r2p0) erratum. The Store Buffer does not have any automatic draining
1114 mechanism and therefore a livelock may occur if an external agent
1115 continuously polls a memory location waiting to observe an update.
1116 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1117 written polling loops from denying visibility of updates to memory.
1118
145e10e1
CM
1119config ARM_ERRATA_364296
1120 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1121 depends on CPU_V6
145e10e1
CM
1122 help
1123 This options enables the workaround for the 364296 ARM1136
1124 r0p2 erratum (possible cache data corruption with
1125 hit-under-miss enabled). It sets the undocumented bit 31 in
1126 the auxiliary control register and the FI bit in the control
1127 register, thus disabling hit-under-miss without putting the
1128 processor into full low interrupt latency mode. ARM11MPCore
1129 is not affected.
1130
f630c1bd
WD
1131config ARM_ERRATA_764369
1132 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1133 depends on CPU_V7 && SMP
1134 help
1135 This option enables the workaround for erratum 764369
1136 affecting Cortex-A9 MPCore with two or more processors (all
1137 current revisions). Under certain timing circumstances, a data
1138 cache line maintenance operation by MVA targeting an Inner
1139 Shareable memory region may fail to proceed up to either the
1140 Point of Coherency or to the Point of Unification of the
1141 system. This workaround adds a DSB instruction before the
1142 relevant cache maintenance functions and sets a specific bit
1143 in the diagnostic control register of the SCU.
1144
7253b85c
SH
1145config ARM_ERRATA_775420
1146 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1147 depends on CPU_V7
1148 help
1149 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1150 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1151 operation aborts with MMU exception, it might cause the processor
1152 to deadlock. This workaround puts DSB before executing ISB if
1153 an abort may occur on cache maintenance.
1154
93dc6887
CM
1155config ARM_ERRATA_798181
1156 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1157 depends on CPU_V7 && SMP
1158 help
1159 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1160 adequately shooting down all use of the old entries. This
1161 option enables the Linux kernel workaround for this erratum
1162 which sends an IPI to the CPUs that are running the same ASID
1163 as the one being invalidated.
1164
84b6504f
WD
1165config ARM_ERRATA_773022
1166 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1167 depends on CPU_V7
1168 help
1169 This option enables the workaround for the 773022 Cortex-A15
1170 (up to r0p4) erratum. In certain rare sequences of code, the
1171 loop buffer may deliver incorrect instructions. This
1172 workaround disables the loop buffer to avoid the erratum.
1173
62c0f4a5
DA
1174config ARM_ERRATA_818325_852422
1175 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1176 depends on CPU_V7
1177 help
1178 This option enables the workaround for:
1179 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1180 instruction might deadlock. Fixed in r0p1.
1181 - Cortex-A12 852422: Execution of a sequence of instructions might
1182 lead to either a data corruption or a CPU deadlock. Not fixed in
1183 any Cortex-A12 cores yet.
1184 This workaround for all both errata involves setting bit[12] of the
1185 Feature Register. This bit disables an optimisation applied to a
1186 sequence of 2 instructions that use opposing condition codes.
1187
416bcf21
DA
1188config ARM_ERRATA_821420
1189 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 821420 Cortex-A12
1193 (all revs) erratum. In very rare timing conditions, a sequence
1194 of VMOV to Core registers instructions, for which the second
1195 one is in the shadow of a branch or abort, can lead to a
1196 deadlock when the VMOV instructions are issued out-of-order.
1197
9f6f9354
DA
1198config ARM_ERRATA_825619
1199 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1200 depends on CPU_V7
1201 help
1202 This option enables the workaround for the 825619 Cortex-A12
1203 (all revs) erratum. Within rare timing constraints, executing a
1204 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1205 and Device/Strongly-Ordered loads and stores might cause deadlock
1206
1207config ARM_ERRATA_852421
1208 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1209 depends on CPU_V7
1210 help
1211 This option enables the workaround for the 852421 Cortex-A17
1212 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1213 execution of a DMB ST instruction might fail to properly order
1214 stores from GroupA and stores from GroupB.
1215
62c0f4a5
DA
1216config ARM_ERRATA_852423
1217 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for:
1221 - Cortex-A17 852423: Execution of a sequence of instructions might
1222 lead to either a data corruption or a CPU deadlock. Not fixed in
1223 any Cortex-A17 cores yet.
1224 This is identical to Cortex-A12 erratum 852422. It is a separate
1225 config option from the A12 erratum due to the way errata are checked
1226 for and handled.
1227
1da177e4
LT
1228endmenu
1229
1230source "arch/arm/common/Kconfig"
1231
1da177e4
LT
1232menu "Bus support"
1233
1da177e4
LT
1234config ISA
1235 bool
1da177e4
LT
1236 help
1237 Find out whether you have ISA slots on your motherboard. ISA is the
1238 name of a bus system, i.e. the way the CPU talks to the other stuff
1239 inside your box. Other bus systems are PCI, EISA, MicroChannel
1240 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1241 newer boards don't support it. If you have ISA, say Y, otherwise N.
1242
065909b9 1243# Select ISA DMA controller support
1da177e4
LT
1244config ISA_DMA
1245 bool
065909b9 1246 select ISA_DMA_API
1da177e4 1247
065909b9 1248# Select ISA DMA interface
5cae841b
AV
1249config ISA_DMA_API
1250 bool
5cae841b 1251
1da177e4 1252config PCI
0b05da72 1253 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1254 help
1255 Find out whether you have a PCI motherboard. PCI is the name of a
1256 bus system, i.e. the way the CPU talks to the other stuff inside
1257 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1258 VESA. If you have PCI, say Y, otherwise N.
1259
52882173
AV
1260config PCI_DOMAINS
1261 bool
1262 depends on PCI
1263
8c7d1474
LP
1264config PCI_DOMAINS_GENERIC
1265 def_bool PCI_DOMAINS
1266
b080ac8a
MRJ
1267config PCI_NANOENGINE
1268 bool "BSE nanoEngine PCI support"
1269 depends on SA1100_NANOENGINE
1270 help
1271 Enable PCI on the BSE nanoEngine board.
1272
36e23590
MW
1273config PCI_SYSCALL
1274 def_bool PCI
1275
a0113a99
MR
1276config PCI_HOST_ITE8152
1277 bool
1278 depends on PCI && MACH_ARMCORE
1279 default y
1280 select DMABOUNCE
1281
1da177e4
LT
1282source "drivers/pci/Kconfig"
1283
1284source "drivers/pcmcia/Kconfig"
1285
1286endmenu
1287
1288menu "Kernel Features"
1289
3b55658a
DM
1290config HAVE_SMP
1291 bool
1292 help
1293 This option should be selected by machines which have an SMP-
1294 capable CPU.
1295
1296 The only effect of this option is to make the SMP-related
1297 options available to the user for configuration.
1298
1da177e4 1299config SMP
bb2d8130 1300 bool "Symmetric Multi-Processing"
fbb4ddac 1301 depends on CPU_V6K || CPU_V7
bc28248e 1302 depends on GENERIC_CLOCKEVENTS
3b55658a 1303 depends on HAVE_SMP
801bb21c 1304 depends on MMU || ARM_MPU
0361748f 1305 select IRQ_WORK
1da177e4
LT
1306 help
1307 This enables support for systems with more than one CPU. If you have
4a474157
RG
1308 a system with only one CPU, say N. If you have a system with more
1309 than one CPU, say Y.
1da177e4 1310
4a474157 1311 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1312 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1313 you say Y here, the kernel will run on many, but not all,
1314 uniprocessor machines. On a uniprocessor machine, the kernel
1315 will run faster if you say N here.
1da177e4 1316
395cf969 1317 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1318 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1319 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1320
1321 If you don't know what to do here, say N.
1322
f00ec48f 1323config SMP_ON_UP
5744ff43 1324 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1325 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1326 default y
1327 help
1328 SMP kernels contain instructions which fail on non-SMP processors.
1329 Enabling this option allows the kernel to modify itself to make
1330 these instructions safe. Disabling it allows about 1K of space
1331 savings.
1332
1333 If you don't know what to do here, say Y.
1334
c9018aab
VG
1335config ARM_CPU_TOPOLOGY
1336 bool "Support cpu topology definition"
1337 depends on SMP && CPU_V7
1338 default y
1339 help
1340 Support ARM cpu topology definition. The MPIDR register defines
1341 affinity between processors which is then used to describe the cpu
1342 topology of an ARM System.
1343
1344config SCHED_MC
1345 bool "Multi-core scheduler support"
1346 depends on ARM_CPU_TOPOLOGY
1347 help
1348 Multi-core scheduler support improves the CPU scheduler's decision
1349 making when dealing with multi-core CPU chips at a cost of slightly
1350 increased overhead in some places. If unsure say N here.
1351
1352config SCHED_SMT
1353 bool "SMT scheduler support"
1354 depends on ARM_CPU_TOPOLOGY
1355 help
1356 Improves the CPU scheduler's decision making when dealing with
1357 MultiThreading at a cost of slightly increased overhead in some
1358 places. If unsure say N here.
1359
a8cbcd92
RK
1360config HAVE_ARM_SCU
1361 bool
a8cbcd92
RK
1362 help
1363 This option enables support for the ARM system coherency unit
1364
8a4da6e3 1365config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1366 bool "Architected timer support"
1367 depends on CPU_V7
8a4da6e3 1368 select ARM_ARCH_TIMER
0c403462 1369 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1370 help
1371 This option enables support for the ARM architected timer
1372
f32f4ce2
RK
1373config HAVE_ARM_TWD
1374 bool
da4a686a 1375 select CLKSRC_OF if OF
f32f4ce2
RK
1376 help
1377 This options enables support for the ARM timer and watchdog unit
1378
e8db288e
NP
1379config MCPM
1380 bool "Multi-Cluster Power Management"
1381 depends on CPU_V7 && SMP
1382 help
1383 This option provides the common power management infrastructure
1384 for (multi-)cluster based systems, such as big.LITTLE based
1385 systems.
1386
ebf4a5c5
HZ
1387config MCPM_QUAD_CLUSTER
1388 bool
1389 depends on MCPM
1390 help
1391 To avoid wasting resources unnecessarily, MCPM only supports up
1392 to 2 clusters by default.
1393 Platforms with 3 or 4 clusters that use MCPM must select this
1394 option to allow the additional clusters to be managed.
1395
1c33be57
NP
1396config BIG_LITTLE
1397 bool "big.LITTLE support (Experimental)"
1398 depends on CPU_V7 && SMP
1399 select MCPM
1400 help
1401 This option enables support selections for the big.LITTLE
1402 system architecture.
1403
1404config BL_SWITCHER
1405 bool "big.LITTLE switcher support"
6c044fec 1406 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1407 select CPU_PM
1c33be57
NP
1408 help
1409 The big.LITTLE "switcher" provides the core functionality to
1410 transparently handle transition between a cluster of A15's
1411 and a cluster of A7's in a big.LITTLE system.
1412
b22537c6
NP
1413config BL_SWITCHER_DUMMY_IF
1414 tristate "Simple big.LITTLE switcher user interface"
1415 depends on BL_SWITCHER && DEBUG_KERNEL
1416 help
1417 This is a simple and dummy char dev interface to control
1418 the big.LITTLE switcher core code. It is meant for
1419 debugging purposes only.
1420
8d5796d2
LB
1421choice
1422 prompt "Memory split"
006fa259 1423 depends on MMU
8d5796d2
LB
1424 default VMSPLIT_3G
1425 help
1426 Select the desired split between kernel and user memory.
1427
1428 If you are not absolutely sure what you are doing, leave this
1429 option alone!
1430
1431 config VMSPLIT_3G
1432 bool "3G/1G user/kernel split"
63ce446c
NP
1433 config VMSPLIT_3G_OPT
1434 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1435 config VMSPLIT_2G
1436 bool "2G/2G user/kernel split"
1437 config VMSPLIT_1G
1438 bool "1G/3G user/kernel split"
1439endchoice
1440
1441config PAGE_OFFSET
1442 hex
006fa259 1443 default PHYS_OFFSET if !MMU
8d5796d2
LB
1444 default 0x40000000 if VMSPLIT_1G
1445 default 0x80000000 if VMSPLIT_2G
63ce446c 1446 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1447 default 0xC0000000
1448
1da177e4
LT
1449config NR_CPUS
1450 int "Maximum number of CPUs (2-32)"
1451 range 2 32
1452 depends on SMP
1453 default "4"
1454
a054a811 1455config HOTPLUG_CPU
00b7dede 1456 bool "Support for hot-pluggable CPUs"
40b31360 1457 depends on SMP
a054a811
RK
1458 help
1459 Say Y here to experiment with turning CPUs off and on. CPUs
1460 can be controlled through /sys/devices/system/cpu.
1461
2bdd424f
WD
1462config ARM_PSCI
1463 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1464 depends on HAVE_ARM_SMCCC
be120397 1465 select ARM_PSCI_FW
2bdd424f
WD
1466 help
1467 Say Y here if you want Linux to communicate with system firmware
1468 implementing the PSCI specification for CPU-centric power
1469 management operations described in ARM document number ARM DEN
1470 0022A ("Power State Coordination Interface System Software on
1471 ARM processors").
1472
2a6ad871
MR
1473# The GPIO number here must be sorted by descending number. In case of
1474# a multiplatform kernel, we just want the highest value required by the
1475# selected platforms.
44986ab0
PDSN
1476config ARCH_NR_GPIO
1477 int
b35d2e56
GF
1478 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1479 ARCH_ZYNQ
aa42587a
TF
1480 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1481 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1482 default 416 if ARCH_SUNXI
06b851e5 1483 default 392 if ARCH_U8500
01bb914c 1484 default 352 if ARCH_VT8500
7b5da4c3 1485 default 288 if ARCH_ROCKCHIP
2a6ad871 1486 default 264 if MACH_H4700
44986ab0
PDSN
1487 default 0
1488 help
1489 Maximum number of GPIOs in the system.
1490
1491 If unsure, leave the default value.
1492
d45a398f 1493source kernel/Kconfig.preempt
1da177e4 1494
c9218b16 1495config HZ_FIXED
f8065813 1496 int
070b8b43 1497 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1498 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1499 default 128 if SOC_AT91RM9200
47d84682 1500 default 0
c9218b16
RK
1501
1502choice
47d84682 1503 depends on HZ_FIXED = 0
c9218b16
RK
1504 prompt "Timer frequency"
1505
1506config HZ_100
1507 bool "100 Hz"
1508
1509config HZ_200
1510 bool "200 Hz"
1511
1512config HZ_250
1513 bool "250 Hz"
1514
1515config HZ_300
1516 bool "300 Hz"
1517
1518config HZ_500
1519 bool "500 Hz"
1520
1521config HZ_1000
1522 bool "1000 Hz"
1523
1524endchoice
1525
1526config HZ
1527 int
47d84682 1528 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1529 default 100 if HZ_100
1530 default 200 if HZ_200
1531 default 250 if HZ_250
1532 default 300 if HZ_300
1533 default 500 if HZ_500
1534 default 1000
1535
1536config SCHED_HRTICK
1537 def_bool HIGH_RES_TIMERS
f8065813 1538
16c79651 1539config THUMB2_KERNEL
bc7dea00 1540 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1541 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1542 default y if CPU_THUMBONLY
16c79651
CM
1543 select AEABI
1544 select ARM_ASM_UNIFIED
89bace65 1545 select ARM_UNWIND
16c79651
CM
1546 help
1547 By enabling this option, the kernel will be compiled in
1548 Thumb-2 mode. A compiler/assembler that understand the unified
1549 ARM-Thumb syntax is needed.
1550
1551 If unsure, say N.
1552
6f685c5c
DM
1553config THUMB2_AVOID_R_ARM_THM_JUMP11
1554 bool "Work around buggy Thumb-2 short branch relocations in gas"
1555 depends on THUMB2_KERNEL && MODULES
1556 default y
1557 help
1558 Various binutils versions can resolve Thumb-2 branches to
1559 locally-defined, preemptible global symbols as short-range "b.n"
1560 branch instructions.
1561
1562 This is a problem, because there's no guarantee the final
1563 destination of the symbol, or any candidate locations for a
1564 trampoline, are within range of the branch. For this reason, the
1565 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1566 relocation in modules at all, and it makes little sense to add
1567 support.
1568
1569 The symptom is that the kernel fails with an "unsupported
1570 relocation" error when loading some modules.
1571
1572 Until fixed tools are available, passing
1573 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1574 code which hits this problem, at the cost of a bit of extra runtime
1575 stack usage in some cases.
1576
1577 The problem is described in more detail at:
1578 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1579
1580 Only Thumb-2 kernels are affected.
1581
1582 Unless you are sure your tools don't have this problem, say Y.
1583
0becb088
CM
1584config ARM_ASM_UNIFIED
1585 bool
1586
42f25bdd
NP
1587config ARM_PATCH_IDIV
1588 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1589 depends on CPU_32v7 && !XIP_KERNEL
1590 default y
1591 help
1592 The ARM compiler inserts calls to __aeabi_idiv() and
1593 __aeabi_uidiv() when it needs to perform division on signed
1594 and unsigned integers. Some v7 CPUs have support for the sdiv
1595 and udiv instructions that can be used to implement those
1596 functions.
1597
1598 Enabling this option allows the kernel to modify itself to
1599 replace the first two instructions of these library functions
1600 with the sdiv or udiv plus "bx lr" instructions when the CPU
1601 it is running on supports them. Typically this will be faster
1602 and less power intensive than running the original library
1603 code to do integer division.
1604
704bdda0
NP
1605config AEABI
1606 bool "Use the ARM EABI to compile the kernel"
1607 help
1608 This option allows for the kernel to be compiled using the latest
1609 ARM ABI (aka EABI). This is only useful if you are using a user
1610 space environment that is also compiled with EABI.
1611
1612 Since there are major incompatibilities between the legacy ABI and
1613 EABI, especially with regard to structure member alignment, this
1614 option also changes the kernel syscall calling convention to
1615 disambiguate both ABIs and allow for backward compatibility support
1616 (selected with CONFIG_OABI_COMPAT).
1617
1618 To use this you need GCC version 4.0.0 or later.
1619
6c90c872 1620config OABI_COMPAT
a73a3ff1 1621 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1622 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1623 help
1624 This option preserves the old syscall interface along with the
1625 new (ARM EABI) one. It also provides a compatibility layer to
1626 intercept syscalls that have structure arguments which layout
1627 in memory differs between the legacy ABI and the new ARM EABI
1628 (only for non "thumb" binaries). This option adds a tiny
1629 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1630
1631 The seccomp filter system will not be available when this is
1632 selected, since there is no way yet to sensibly distinguish
1633 between calling conventions during filtering.
1634
6c90c872
NP
1635 If you know you'll be using only pure EABI user space then you
1636 can say N here. If this option is not selected and you attempt
1637 to execute a legacy ABI binary then the result will be
1638 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1639 at all). If in doubt say N.
6c90c872 1640
eb33575c 1641config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1642 bool
e80d6a24 1643
05944d74
RK
1644config ARCH_SPARSEMEM_ENABLE
1645 bool
1646
07a2f737
RK
1647config ARCH_SPARSEMEM_DEFAULT
1648 def_bool ARCH_SPARSEMEM_ENABLE
1649
05944d74 1650config ARCH_SELECT_MEMORY_MODEL
be370302 1651 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1652
7b7bf499
WD
1653config HAVE_ARCH_PFN_VALID
1654 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1655
b8cd51af
SC
1656config HAVE_GENERIC_RCU_GUP
1657 def_bool y
1658 depends on ARM_LPAE
1659
053a96ca 1660config HIGHMEM
e8db89a2
RK
1661 bool "High Memory Support"
1662 depends on MMU
053a96ca
NP
1663 help
1664 The address space of ARM processors is only 4 Gigabytes large
1665 and it has to accommodate user address space, kernel address
1666 space as well as some memory mapped IO. That means that, if you
1667 have a large amount of physical memory and/or IO, not all of the
1668 memory can be "permanently mapped" by the kernel. The physical
1669 memory that is not permanently mapped is called "high memory".
1670
1671 Depending on the selected kernel/user memory split, minimum
1672 vmalloc space and actual amount of RAM, you may not need this
1673 option which should result in a slightly faster kernel.
1674
1675 If unsure, say n.
1676
65cec8e3 1677config HIGHPTE
9a431bd5 1678 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1679 depends on HIGHMEM
9a431bd5 1680 default y
b4d103d1
RK
1681 help
1682 The VM uses one page of physical memory for each page table.
1683 For systems with a lot of processes, this can use a lot of
1684 precious low memory, eventually leading to low memory being
1685 consumed by page tables. Setting this option will allow
1686 user-space 2nd level page tables to reside in high memory.
65cec8e3 1687
a5e090ac
RK
1688config CPU_SW_DOMAIN_PAN
1689 bool "Enable use of CPU domains to implement privileged no-access"
1690 depends on MMU && !ARM_LPAE
1b8873a0
JI
1691 default y
1692 help
a5e090ac
RK
1693 Increase kernel security by ensuring that normal kernel accesses
1694 are unable to access userspace addresses. This can help prevent
1695 use-after-free bugs becoming an exploitable privilege escalation
1696 by ensuring that magic values (such as LIST_POISON) will always
1697 fault when dereferenced.
1698
1699 CPUs with low-vector mappings use a best-efforts implementation.
1700 Their lower 1MB needs to remain accessible for the vectors, but
1701 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1702
1b8873a0 1703config HW_PERF_EVENTS
fa8ad788
MR
1704 def_bool y
1705 depends on ARM_PMU
1b8873a0 1706
1355e2a6
CM
1707config SYS_SUPPORTS_HUGETLBFS
1708 def_bool y
1709 depends on ARM_LPAE
1710
8d962507
CM
1711config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1712 def_bool y
1713 depends on ARM_LPAE
1714
4bfab203
SC
1715config ARCH_WANT_GENERAL_HUGETLB
1716 def_bool y
1717
7d485f64
AB
1718config ARM_MODULE_PLTS
1719 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1720 depends on MODULES
1721 help
1722 Allocate PLTs when loading modules so that jumps and calls whose
1723 targets are too far away for their relative offsets to be encoded
1724 in the instructions themselves can be bounced via veneers in the
1725 module's PLT. This allows modules to be allocated in the generic
1726 vmalloc area after the dedicated module memory area has been
1727 exhausted. The modules will use slightly more memory, but after
1728 rounding up to page size, the actual memory footprint is usually
1729 the same.
1730
1731 Say y if you are getting out of memory errors while loading modules
1732
3f22ab27
DH
1733source "mm/Kconfig"
1734
c1b2d970 1735config FORCE_MAX_ZONEORDER
36d6c928 1736 int "Maximum zone order"
898f08e1 1737 default "12" if SOC_AM33XX
6d85e2b0 1738 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1739 default "11"
1740 help
1741 The kernel memory allocator divides physically contiguous memory
1742 blocks into "zones", where each zone is a power of two number of
1743 pages. This option selects the largest power of two that the kernel
1744 keeps in the memory allocator. If you need to allocate very large
1745 blocks of physically contiguous memory, then you may need to
1746 increase this value.
1747
1748 This config option is actually maximum order plus one. For example,
1749 a value of 11 means that the largest free memory block is 2^10 pages.
1750
1da177e4
LT
1751config ALIGNMENT_TRAP
1752 bool
f12d0d7c 1753 depends on CPU_CP15_MMU
1da177e4 1754 default y if !ARCH_EBSA110
e119bfff 1755 select HAVE_PROC_CPU if PROC_FS
1da177e4 1756 help
84eb8d06 1757 ARM processors cannot fetch/store information which is not
1da177e4
LT
1758 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1759 address divisible by 4. On 32-bit ARM processors, these non-aligned
1760 fetch/store instructions will be emulated in software if you say
1761 here, which has a severe performance impact. This is necessary for
1762 correct operation of some network protocols. With an IP-only
1763 configuration it is safe to say N, otherwise say Y.
1764
39ec58f3 1765config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1766 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1767 depends on MMU
39ec58f3
LB
1768 default y if CPU_FEROCEON
1769 help
1770 Implement faster copy_to_user and clear_user methods for CPU
1771 cores where a 8-word STM instruction give significantly higher
1772 memory write throughput than a sequence of individual 32bit stores.
1773
1774 A possible side effect is a slight increase in scheduling latency
1775 between threads sharing the same address space if they invoke
1776 such copy operations with large buffers.
1777
1778 However, if the CPU data cache is using a write-allocate mode,
1779 this option is unlikely to provide any performance gain.
1780
70c70d97
NP
1781config SECCOMP
1782 bool
1783 prompt "Enable seccomp to safely compute untrusted bytecode"
1784 ---help---
1785 This kernel feature is useful for number crunching applications
1786 that may need to compute untrusted bytecode during their
1787 execution. By using pipes or other transports made available to
1788 the process as file descriptors supporting the read/write
1789 syscalls, it's possible to isolate those applications in
1790 their own address space using seccomp. Once seccomp is
1791 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1792 and the task is only allowed to execute a few safe syscalls
1793 defined by each seccomp mode.
1794
06e6295b
SS
1795config SWIOTLB
1796 def_bool y
1797
1798config IOMMU_HELPER
1799 def_bool SWIOTLB
1800
02c2433b
SS
1801config PARAVIRT
1802 bool "Enable paravirtualization code"
1803 help
1804 This changes the kernel so it can modify itself when it is run
1805 under a hypervisor, potentially improving performance significantly
1806 over full virtualization.
1807
1808config PARAVIRT_TIME_ACCOUNTING
1809 bool "Paravirtual steal time accounting"
1810 select PARAVIRT
1811 default n
1812 help
1813 Select this option to enable fine granularity task steal time
1814 accounting. Time spent executing other tasks in parallel with
1815 the current vCPU is discounted from the vCPU power. To account for
1816 that, there can be a small performance impact.
1817
1818 If in doubt, say N here.
1819
eff8d644
SS
1820config XEN_DOM0
1821 def_bool y
1822 depends on XEN
1823
1824config XEN
c2ba1f7d 1825 bool "Xen guest support on ARM"
85323a99 1826 depends on ARM && AEABI && OF
f880b67d 1827 depends on CPU_V7 && !CPU_V6
85323a99 1828 depends on !GENERIC_ATOMIC64
7693decc 1829 depends on MMU
51aaf81f 1830 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1831 select ARM_PSCI
83862ccf 1832 select SWIOTLB_XEN
02c2433b 1833 select PARAVIRT
eff8d644
SS
1834 help
1835 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1836
1da177e4
LT
1837endmenu
1838
1839menu "Boot options"
1840
9eb8f674
GL
1841config USE_OF
1842 bool "Flattened Device Tree support"
b1b3f49c 1843 select IRQ_DOMAIN
9eb8f674 1844 select OF
9eb8f674
GL
1845 help
1846 Include support for flattened device tree machine descriptions.
1847
bd51e2f5
NP
1848config ATAGS
1849 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1850 default y
1851 help
1852 This is the traditional way of passing data to the kernel at boot
1853 time. If you are solely relying on the flattened device tree (or
1854 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1855 to remove ATAGS support from your kernel binary. If unsure,
1856 leave this to y.
1857
1858config DEPRECATED_PARAM_STRUCT
1859 bool "Provide old way to pass kernel parameters"
1860 depends on ATAGS
1861 help
1862 This was deprecated in 2001 and announced to live on for 5 years.
1863 Some old boot loaders still use this way.
1864
1da177e4
LT
1865# Compressed boot loader in ROM. Yes, we really want to ask about
1866# TEXT and BSS so we preserve their values in the config files.
1867config ZBOOT_ROM_TEXT
1868 hex "Compressed ROM boot loader base address"
1869 default "0"
1870 help
1871 The physical address at which the ROM-able zImage is to be
1872 placed in the target. Platforms which normally make use of
1873 ROM-able zImage formats normally set this to a suitable
1874 value in their defconfig file.
1875
1876 If ZBOOT_ROM is not enabled, this has no effect.
1877
1878config ZBOOT_ROM_BSS
1879 hex "Compressed ROM boot loader BSS address"
1880 default "0"
1881 help
f8c440b2
DF
1882 The base address of an area of read/write memory in the target
1883 for the ROM-able zImage which must be available while the
1884 decompressor is running. It must be large enough to hold the
1885 entire decompressed kernel plus an additional 128 KiB.
1886 Platforms which normally make use of ROM-able zImage formats
1887 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1888
1889 If ZBOOT_ROM is not enabled, this has no effect.
1890
1891config ZBOOT_ROM
1892 bool "Compressed boot loader in ROM/flash"
1893 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1894 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1895 help
1896 Say Y here if you intend to execute your compressed kernel image
1897 (zImage) directly from ROM or flash. If unsure, say N.
1898
e2a6a3aa
JB
1899config ARM_APPENDED_DTB
1900 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1901 depends on OF
e2a6a3aa
JB
1902 help
1903 With this option, the boot code will look for a device tree binary
1904 (DTB) appended to zImage
1905 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1906
1907 This is meant as a backward compatibility convenience for those
1908 systems with a bootloader that can't be upgraded to accommodate
1909 the documented boot protocol using a device tree.
1910
1911 Beware that there is very little in terms of protection against
1912 this option being confused by leftover garbage in memory that might
1913 look like a DTB header after a reboot if no actual DTB is appended
1914 to zImage. Do not leave this option active in a production kernel
1915 if you don't intend to always append a DTB. Proper passing of the
1916 location into r2 of a bootloader provided DTB is always preferable
1917 to this option.
1918
b90b9a38
NP
1919config ARM_ATAG_DTB_COMPAT
1920 bool "Supplement the appended DTB with traditional ATAG information"
1921 depends on ARM_APPENDED_DTB
1922 help
1923 Some old bootloaders can't be updated to a DTB capable one, yet
1924 they provide ATAGs with memory configuration, the ramdisk address,
1925 the kernel cmdline string, etc. Such information is dynamically
1926 provided by the bootloader and can't always be stored in a static
1927 DTB. To allow a device tree enabled kernel to be used with such
1928 bootloaders, this option allows zImage to extract the information
1929 from the ATAG list and store it at run time into the appended DTB.
1930
d0f34a11
GR
1931choice
1932 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1933 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1934
1935config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1936 bool "Use bootloader kernel arguments if available"
1937 help
1938 Uses the command-line options passed by the boot loader instead of
1939 the device tree bootargs property. If the boot loader doesn't provide
1940 any, the device tree bootargs property will be used.
1941
1942config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1943 bool "Extend with bootloader kernel arguments"
1944 help
1945 The command-line arguments provided by the boot loader will be
1946 appended to the the device tree bootargs property.
1947
1948endchoice
1949
1da177e4
LT
1950config CMDLINE
1951 string "Default kernel command string"
1952 default ""
1953 help
1954 On some architectures (EBSA110 and CATS), there is currently no way
1955 for the boot loader to pass arguments to the kernel. For these
1956 architectures, you should supply some command-line options at build
1957 time by entering them here. As a minimum, you should specify the
1958 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1959
4394c124
VB
1960choice
1961 prompt "Kernel command line type" if CMDLINE != ""
1962 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1963 depends on ATAGS
4394c124
VB
1964
1965config CMDLINE_FROM_BOOTLOADER
1966 bool "Use bootloader kernel arguments if available"
1967 help
1968 Uses the command-line options passed by the boot loader. If
1969 the boot loader doesn't provide any, the default kernel command
1970 string provided in CMDLINE will be used.
1971
1972config CMDLINE_EXTEND
1973 bool "Extend bootloader kernel arguments"
1974 help
1975 The command-line arguments provided by the boot loader will be
1976 appended to the default kernel command string.
1977
92d2040d
AH
1978config CMDLINE_FORCE
1979 bool "Always use the default kernel command string"
92d2040d
AH
1980 help
1981 Always use the default kernel command string, even if the boot
1982 loader passes other arguments to the kernel.
1983 This is useful if you cannot or don't want to change the
1984 command-line options your boot loader passes to the kernel.
4394c124 1985endchoice
92d2040d 1986
1da177e4
LT
1987config XIP_KERNEL
1988 bool "Kernel Execute-In-Place from ROM"
10968131 1989 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1990 help
1991 Execute-In-Place allows the kernel to run from non-volatile storage
1992 directly addressable by the CPU, such as NOR flash. This saves RAM
1993 space since the text section of the kernel is not loaded from flash
1994 to RAM. Read-write sections, such as the data section and stack,
1995 are still copied to RAM. The XIP kernel is not compressed since
1996 it has to run directly from flash, so it will take more space to
1997 store it. The flash address used to link the kernel object files,
1998 and for storing it, is configuration dependent. Therefore, if you
1999 say Y here, you must know the proper physical address where to
2000 store the kernel image depending on your own flash memory usage.
2001
2002 Also note that the make target becomes "make xipImage" rather than
2003 "make zImage" or "make Image". The final kernel binary to put in
2004 ROM memory will be arch/arm/boot/xipImage.
2005
2006 If unsure, say N.
2007
2008config XIP_PHYS_ADDR
2009 hex "XIP Kernel Physical Location"
2010 depends on XIP_KERNEL
2011 default "0x00080000"
2012 help
2013 This is the physical address in your flash memory the kernel will
2014 be linked for and stored to. This address is dependent on your
2015 own flash usage.
2016
c587e4a6
RP
2017config KEXEC
2018 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2019 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2020 depends on !CPU_V7M
2965faa5 2021 select KEXEC_CORE
c587e4a6
RP
2022 help
2023 kexec is a system call that implements the ability to shutdown your
2024 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2025 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2026 you can start any kernel with it, not just Linux.
2027
2028 It is an ongoing process to be certain the hardware in a machine
2029 is properly shutdown, so do not be surprised if this code does not
bf220695 2030 initially work for you.
c587e4a6 2031
4cd9d6f7
RP
2032config ATAGS_PROC
2033 bool "Export atags in procfs"
bd51e2f5 2034 depends on ATAGS && KEXEC
b98d7291 2035 default y
4cd9d6f7
RP
2036 help
2037 Should the atags used to boot the kernel be exported in an "atags"
2038 file in procfs. Useful with kexec.
2039
cb5d39b3
MW
2040config CRASH_DUMP
2041 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2042 help
2043 Generate crash dump after being started by kexec. This should
2044 be normally only set in special crash dump kernels which are
2045 loaded in the main kernel with kexec-tools into a specially
2046 reserved region and then later executed after a crash by
2047 kdump/kexec. The crash dump kernel must be compiled to a
2048 memory address not used by the main kernel
2049
2050 For more details see Documentation/kdump/kdump.txt
2051
e69edc79
EM
2052config AUTO_ZRELADDR
2053 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2054 help
2055 ZRELADDR is the physical address where the decompressed kernel
2056 image will be placed. If AUTO_ZRELADDR is selected, the address
2057 will be determined at run-time by masking the current IP with
2058 0xf8000000. This assumes the zImage being placed in the first 128MB
2059 from start of memory.
2060
81a0bc39
RF
2061config EFI_STUB
2062 bool
2063
2064config EFI
2065 bool "UEFI runtime support"
2066 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2067 select UCS2_STRING
2068 select EFI_PARAMS_FROM_FDT
2069 select EFI_STUB
2070 select EFI_ARMSTUB
2071 select EFI_RUNTIME_WRAPPERS
2072 ---help---
2073 This option provides support for runtime services provided
2074 by UEFI firmware (such as non-volatile variables, realtime
2075 clock, and platform reset). A UEFI stub is also provided to
2076 allow the kernel to be booted as an EFI application. This
2077 is only useful for kernels that may run on systems that have
2078 UEFI firmware.
2079
1da177e4
LT
2080endmenu
2081
ac9d7efc 2082menu "CPU Power Management"
1da177e4 2083
1da177e4 2084source "drivers/cpufreq/Kconfig"
1da177e4 2085
ac9d7efc
RK
2086source "drivers/cpuidle/Kconfig"
2087
2088endmenu
2089
1da177e4
LT
2090menu "Floating point emulation"
2091
2092comment "At least one emulation must be selected"
2093
2094config FPE_NWFPE
2095 bool "NWFPE math emulation"
593c252a 2096 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2097 ---help---
2098 Say Y to include the NWFPE floating point emulator in the kernel.
2099 This is necessary to run most binaries. Linux does not currently
2100 support floating point hardware so you need to say Y here even if
2101 your machine has an FPA or floating point co-processor podule.
2102
2103 You may say N here if you are going to load the Acorn FPEmulator
2104 early in the bootup.
2105
2106config FPE_NWFPE_XP
2107 bool "Support extended precision"
bedf142b 2108 depends on FPE_NWFPE
1da177e4
LT
2109 help
2110 Say Y to include 80-bit support in the kernel floating-point
2111 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2112 Note that gcc does not generate 80-bit operations by default,
2113 so in most cases this option only enlarges the size of the
2114 floating point emulator without any good reason.
2115
2116 You almost surely want to say N here.
2117
2118config FPE_FASTFPE
2119 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2120 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2121 ---help---
2122 Say Y here to include the FAST floating point emulator in the kernel.
2123 This is an experimental much faster emulator which now also has full
2124 precision for the mantissa. It does not support any exceptions.
2125 It is very simple, and approximately 3-6 times faster than NWFPE.
2126
2127 It should be sufficient for most programs. It may be not suitable
2128 for scientific calculations, but you have to check this for yourself.
2129 If you do not feel you need a faster FP emulation you should better
2130 choose NWFPE.
2131
2132config VFP
2133 bool "VFP-format floating point maths"
e399b1a4 2134 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2135 help
2136 Say Y to include VFP support code in the kernel. This is needed
2137 if your hardware includes a VFP unit.
2138
2139 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2140 release notes and additional status information.
2141
2142 Say N if your target does not have VFP hardware.
2143
25ebee02
CM
2144config VFPv3
2145 bool
2146 depends on VFP
2147 default y if CPU_V7
2148
b5872db4
CM
2149config NEON
2150 bool "Advanced SIMD (NEON) Extension support"
2151 depends on VFPv3 && CPU_V7
2152 help
2153 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2154 Extension.
2155
73c132c1
AB
2156config KERNEL_MODE_NEON
2157 bool "Support for NEON in kernel mode"
c4a30c3b 2158 depends on NEON && AEABI
73c132c1
AB
2159 help
2160 Say Y to include support for NEON in kernel mode.
2161
1da177e4
LT
2162endmenu
2163
2164menu "Userspace binary formats"
2165
2166source "fs/Kconfig.binfmt"
2167
1da177e4
LT
2168endmenu
2169
2170menu "Power management options"
2171
eceab4ac 2172source "kernel/power/Kconfig"
1da177e4 2173
f4cb5700 2174config ARCH_SUSPEND_POSSIBLE
19a0519d 2175 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2176 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2177 def_bool y
2178
15e0d9e3 2179config ARM_CPU_SUSPEND
8b6f2499 2180 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2181 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2182
603fb42a
SC
2183config ARCH_HIBERNATION_POSSIBLE
2184 bool
2185 depends on MMU
2186 default y if ARCH_SUSPEND_POSSIBLE
2187
1da177e4
LT
2188endmenu
2189
d5950b43
SR
2190source "net/Kconfig"
2191
ac25150f 2192source "drivers/Kconfig"
1da177e4 2193
916f743d
KG
2194source "drivers/firmware/Kconfig"
2195
1da177e4
LT
2196source "fs/Kconfig"
2197
1da177e4
LT
2198source "arch/arm/Kconfig.debug"
2199
2200source "security/Kconfig"
2201
2202source "crypto/Kconfig"
652ccae5
AB
2203if CRYPTO
2204source "arch/arm/crypto/Kconfig"
2205endif
1da177e4
LT
2206
2207source "lib/Kconfig"
749cf76c
CD
2208
2209source "arch/arm/kvm/Kconfig"
This page took 1.453215 seconds and 5 git commands to generate.