cpufreq: s5pv210: Make the driver multiplatform aware
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
7a017721 27 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 29 select HAVE_ARCH_KGDB
91702175 30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 31 select HAVE_ARCH_TRACEHOOK
b1b3f49c 32 select HAVE_BPF_JIT
51aaf81f 33 select HAVE_CC_STACKPROTECTOR
171b3f0d 34 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
35 select HAVE_C_RECORDMCOUNT
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_ATTRS
39 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 45 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 48 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 49 select HAVE_KERNEL_GZIP
f9b493ac 50 select HAVE_KERNEL_LZ4
6e8699f7 51 select HAVE_KERNEL_LZMA
b1b3f49c 52 select HAVE_KERNEL_LZO
a7f464f3 53 select HAVE_KERNEL_XZ
b1b3f49c
RK
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MEMBLOCK
171b3f0d 57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 59 select HAVE_PERF_EVENTS
49863894
WD
60 select HAVE_PERF_REGS
61 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 62 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 63 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 64 select HAVE_UID16
31c1fc81 65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 66 select IRQ_FORCED_THREADING
3d92a71a 67 select KTIME_SCALAR
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_XCHGADD_ALGORITHM
169 bool
8a87411b 170 default y
1da177e4 171
f0d1b0b3
DH
172config ARCH_HAS_ILOG2_U32
173 bool
f0d1b0b3
DH
174
175config ARCH_HAS_ILOG2_U64
176 bool
f0d1b0b3 177
4a1b5733
EV
178config ARCH_HAS_BANDGAP
179 bool
180
b89c3b16
AM
181config GENERIC_HWEIGHT
182 bool
183 default y
184
1da177e4
LT
185config GENERIC_CALIBRATE_DELAY
186 bool
187 default y
188
a08b6b79
Z
189config ARCH_MAY_HAVE_PC_FDC
190 bool
191
5ac6da66
CL
192config ZONE_DMA
193 bool
5ac6da66 194
ccd7ab7f
FT
195config NEED_DMA_MAP_STATE
196 def_bool y
197
c7edc9e3
DL
198config ARCH_SUPPORTS_UPROBES
199 def_bool y
200
58af4a24
RH
201config ARCH_HAS_DMA_SET_COHERENT_MASK
202 bool
203
1da177e4
LT
204config GENERIC_ISA_DMA
205 bool
206
1da177e4
LT
207config FIQ
208 bool
209
13a5045d
RH
210config NEED_RET_TO_USER
211 bool
212
034d2f5a
AV
213config ARCH_MTD_XIP
214 bool
215
c760fc19
HC
216config VECTORS_BASE
217 hex
6afd6fae 218 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
219 default DRAM_BASE if REMAP_VECTORS_TO_RAM
220 default 0x00000000
221 help
19accfd3
RK
222 The base address of exception vectors. This must be two pages
223 in size.
c760fc19 224
dc21af99 225config ARM_PATCH_PHYS_VIRT
c1becedc
RK
226 bool "Patch physical to virtual translations at runtime" if EMBEDDED
227 default y
b511d75d 228 depends on !XIP_KERNEL && MMU
dc21af99
RK
229 depends on !ARCH_REALVIEW || !SPARSEMEM
230 help
111e9a5c
RK
231 Patch phys-to-virt and virt-to-phys translation functions at
232 boot and module load time according to the position of the
233 kernel in system memory.
dc21af99 234
111e9a5c 235 This can only be used with non-XIP MMU kernels where the base
daece596 236 of physical memory is at a 16MB boundary.
dc21af99 237
c1becedc
RK
238 Only disable this option if you know that you do not require
239 this feature (eg, building a kernel for a single machine) and
240 you need to shrink the kernel to the minimal size.
dc21af99 241
01464226
RH
242config NEED_MACH_GPIO_H
243 bool
244 help
245 Select this when mach/gpio.h is required to provide special
246 definitions for this platform. The need for mach/gpio.h should
247 be avoided when possible.
248
c334bc15
RH
249config NEED_MACH_IO_H
250 bool
251 help
252 Select this when mach/io.h is required to provide special
253 definitions for this platform. The need for mach/io.h should
254 be avoided when possible.
255
0cdc8b92 256config NEED_MACH_MEMORY_H
1b9f95f8
NP
257 bool
258 help
0cdc8b92
NP
259 Select this when mach/memory.h is required to provide special
260 definitions for this platform. The need for mach/memory.h should
261 be avoided when possible.
dc21af99 262
1b9f95f8 263config PHYS_OFFSET
974c0724 264 hex "Physical address of main memory" if MMU
0cdc8b92 265 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 266 default DRAM_BASE if !MMU
111e9a5c 267 help
1b9f95f8
NP
268 Please provide the physical address corresponding to the
269 location of main memory in your system.
cada3c08 270
87e040b6
SG
271config GENERIC_BUG
272 def_bool y
273 depends on BUG
274
1da177e4
LT
275source "init/Kconfig"
276
dc52ddc0
MH
277source "kernel/Kconfig.freezer"
278
1da177e4
LT
279menu "System Type"
280
3c427975
HC
281config MMU
282 bool "MMU-based Paged Memory Management Support"
283 default y
284 help
285 Select if you want MMU-based virtualised addressing space
286 support by paged memory management. If unsure, say 'Y'.
287
ccf50e23
RK
288#
289# The "ARM system type" choice list is ordered alphabetically by option
290# text. Please add new entries in the option alphabetic order.
291#
1da177e4
LT
292choice
293 prompt "ARM system type"
1420b22b
AB
294 default ARCH_VERSATILE if !MMU
295 default ARCH_MULTIPLATFORM if MMU
1da177e4 296
387798b3
RH
297config ARCH_MULTIPLATFORM
298 bool "Allow multiple platforms to be selected"
b1b3f49c 299 depends on MMU
ddb902cc 300 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 301 select ARM_HAS_SG_CHAIN
387798b3
RH
302 select ARM_PATCH_PHYS_VIRT
303 select AUTO_ZRELADDR
6d0add40 304 select CLKSRC_OF
66314223 305 select COMMON_CLK
ddb902cc 306 select GENERIC_CLOCKEVENTS
08d38beb 307 select MIGHT_HAVE_PCI
387798b3 308 select MULTI_IRQ_HANDLER
66314223
DN
309 select SPARSE_IRQ
310 select USE_OF
66314223 311
4af6fee1
DS
312config ARCH_INTEGRATOR
313 bool "ARM Ltd. Integrator family"
b1b3f49c 314 select ARM_AMBA
fe989145 315 select ARM_PATCH_PHYS_VIRT
316 select AUTO_ZRELADDR
a613163d 317 select COMMON_CLK
f9a6aa43 318 select COMMON_CLK_VERSATILE
b1b3f49c 319 select GENERIC_CLOCKEVENTS
9904f793 320 select HAVE_TCM
c5a0adb5 321 select ICST
b1b3f49c
RK
322 select MULTI_IRQ_HANDLER
323 select NEED_MACH_MEMORY_H
f4b8b319 324 select PLAT_VERSATILE
695436e3 325 select SPARSE_IRQ
d7057e1d 326 select USE_OF
2389d501 327 select VERSATILE_FPGA_IRQ
4af6fee1
DS
328 help
329 Support for ARM's Integrator platform.
330
331config ARCH_REALVIEW
332 bool "ARM Ltd. RealView family"
b1b3f49c 333 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 334 select ARM_AMBA
b1b3f49c 335 select ARM_TIMER_SP804
f9a6aa43
LW
336 select COMMON_CLK
337 select COMMON_CLK_VERSATILE
ae30ceac 338 select GENERIC_CLOCKEVENTS
b56ba8aa 339 select GPIO_PL061 if GPIOLIB
b1b3f49c 340 select ICST
0cdc8b92 341 select NEED_MACH_MEMORY_H
b1b3f49c
RK
342 select PLAT_VERSATILE
343 select PLAT_VERSATILE_CLCD
4af6fee1
DS
344 help
345 This enables support for ARM Ltd RealView boards.
346
347config ARCH_VERSATILE
348 bool "ARM Ltd. Versatile family"
b1b3f49c 349 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 350 select ARM_AMBA
b1b3f49c 351 select ARM_TIMER_SP804
4af6fee1 352 select ARM_VIC
6d803ba7 353 select CLKDEV_LOOKUP
b1b3f49c 354 select GENERIC_CLOCKEVENTS
aa3831cf 355 select HAVE_MACH_CLKDEV
c5a0adb5 356 select ICST
f4b8b319 357 select PLAT_VERSATILE
3414ba8c 358 select PLAT_VERSATILE_CLCD
b1b3f49c 359 select PLAT_VERSATILE_CLOCK
2389d501 360 select VERSATILE_FPGA_IRQ
4af6fee1
DS
361 help
362 This enables support for ARM Ltd Versatile board.
363
8fc5ffa0
AV
364config ARCH_AT91
365 bool "Atmel AT91"
f373e8c0 366 select ARCH_REQUIRE_GPIOLIB
bd602995 367 select CLKDEV_LOOKUP
e261501d 368 select IRQ_DOMAIN
1ac02d79 369 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
370 select PINCTRL
371 select PINCTRL_AT91 if USE_OF
4af6fee1 372 help
929e994f
NF
373 This enables support for systems based on Atmel
374 AT91RM9200 and AT91SAM9* processors.
4af6fee1 375
93e22567
RK
376config ARCH_CLPS711X
377 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 378 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 379 select AUTO_ZRELADDR
c99f72ad 380 select CLKSRC_MMIO
93e22567
RK
381 select COMMON_CLK
382 select CPU_ARM720T
4a8355c4 383 select GENERIC_CLOCKEVENTS
6597619f 384 select MFD_SYSCON
93e22567
RK
385 help
386 Support for Cirrus Logic 711x/721x/731x based boards.
387
788c9700
RK
388config ARCH_GEMINI
389 bool "Cortina Systems Gemini"
788c9700 390 select ARCH_REQUIRE_GPIOLIB
f3372c01 391 select CLKSRC_MMIO
b1b3f49c 392 select CPU_FA526
f3372c01 393 select GENERIC_CLOCKEVENTS
788c9700
RK
394 help
395 Support for the Cortina Systems Gemini family SoCs
396
1da177e4
LT
397config ARCH_EBSA110
398 bool "EBSA-110"
b1b3f49c 399 select ARCH_USES_GETTIMEOFFSET
c750815e 400 select CPU_SA110
f7e68bbf 401 select ISA
c334bc15 402 select NEED_MACH_IO_H
0cdc8b92 403 select NEED_MACH_MEMORY_H
ce816fa8 404 select NO_IOPORT_MAP
1da177e4
LT
405 help
406 This is an evaluation board for the StrongARM processor available
f6c8965a 407 from Digital. It has limited hardware on-board, including an
1da177e4
LT
408 Ethernet interface, two PCMCIA sockets, two serial ports and a
409 parallel port.
410
6d85e2b0
UKK
411config ARCH_EFM32
412 bool "Energy Micro efm32"
413 depends on !MMU
414 select ARCH_REQUIRE_GPIOLIB
415 select ARM_NVIC
51aaf81f 416 select AUTO_ZRELADDR
6d85e2b0
UKK
417 select CLKSRC_OF
418 select COMMON_CLK
419 select CPU_V7M
420 select GENERIC_CLOCKEVENTS
421 select NO_DMA
ce816fa8 422 select NO_IOPORT_MAP
6d85e2b0
UKK
423 select SPARSE_IRQ
424 select USE_OF
425 help
426 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
427 processors.
428
e7736d47
LB
429config ARCH_EP93XX
430 bool "EP93xx-based"
b1b3f49c
RK
431 select ARCH_HAS_HOLES_MEMORYMODEL
432 select ARCH_REQUIRE_GPIOLIB
433 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
434 select ARM_AMBA
435 select ARM_VIC
6d803ba7 436 select CLKDEV_LOOKUP
b1b3f49c 437 select CPU_ARM920T
5725aeae 438 select NEED_MACH_MEMORY_H
e7736d47
LB
439 help
440 This enables support for the Cirrus EP93xx series of CPUs.
441
1da177e4
LT
442config ARCH_FOOTBRIDGE
443 bool "FootBridge"
c750815e 444 select CPU_SA110
1da177e4 445 select FOOTBRIDGE
4e8d7637 446 select GENERIC_CLOCKEVENTS
d0ee9f40 447 select HAVE_IDE
8ef6e620 448 select NEED_MACH_IO_H if !MMU
0cdc8b92 449 select NEED_MACH_MEMORY_H
f999b8bd
MM
450 help
451 Support for systems based on the DC21285 companion chip
452 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 453
4af6fee1
DS
454config ARCH_NETX
455 bool "Hilscher NetX based"
b1b3f49c 456 select ARM_VIC
234b6ced 457 select CLKSRC_MMIO
c750815e 458 select CPU_ARM926T
2fcfe6b8 459 select GENERIC_CLOCKEVENTS
f999b8bd 460 help
4af6fee1
DS
461 This enables support for systems based on the Hilscher NetX Soc
462
3b938be6
RK
463config ARCH_IOP13XX
464 bool "IOP13xx-based"
465 depends on MMU
b1b3f49c 466 select CPU_XSC3
0cdc8b92 467 select NEED_MACH_MEMORY_H
13a5045d 468 select NEED_RET_TO_USER
b1b3f49c
RK
469 select PCI
470 select PLAT_IOP
471 select VMSPLIT_1G
37ebbcff 472 select SPARSE_IRQ
3b938be6
RK
473 help
474 Support for Intel's IOP13XX (XScale) family of processors.
475
3f7e5815
LB
476config ARCH_IOP32X
477 bool "IOP32x-based"
a4f7e763 478 depends on MMU
b1b3f49c 479 select ARCH_REQUIRE_GPIOLIB
c750815e 480 select CPU_XSCALE
e9004f50 481 select GPIO_IOP
13a5045d 482 select NEED_RET_TO_USER
f7e68bbf 483 select PCI
b1b3f49c 484 select PLAT_IOP
f999b8bd 485 help
3f7e5815
LB
486 Support for Intel's 80219 and IOP32X (XScale) family of
487 processors.
488
489config ARCH_IOP33X
490 bool "IOP33x-based"
491 depends on MMU
b1b3f49c 492 select ARCH_REQUIRE_GPIOLIB
c750815e 493 select CPU_XSCALE
e9004f50 494 select GPIO_IOP
13a5045d 495 select NEED_RET_TO_USER
3f7e5815 496 select PCI
b1b3f49c 497 select PLAT_IOP
3f7e5815
LB
498 help
499 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 500
3b938be6
RK
501config ARCH_IXP4XX
502 bool "IXP4xx-based"
a4f7e763 503 depends on MMU
58af4a24 504 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 505 select ARCH_REQUIRE_GPIOLIB
51aaf81f 506 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 507 select CLKSRC_MMIO
c750815e 508 select CPU_XSCALE
b1b3f49c 509 select DMABOUNCE if PCI
3b938be6 510 select GENERIC_CLOCKEVENTS
0b05da72 511 select MIGHT_HAVE_PCI
c334bc15 512 select NEED_MACH_IO_H
9296d94d 513 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 514 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 515 help
3b938be6 516 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 517
edabd38e
SB
518config ARCH_DOVE
519 bool "Marvell Dove"
edabd38e 520 select ARCH_REQUIRE_GPIOLIB
756b2531 521 select CPU_PJ4
edabd38e 522 select GENERIC_CLOCKEVENTS
0f81bd43 523 select MIGHT_HAVE_PCI
171b3f0d 524 select MVEBU_MBUS
9139acd1
SH
525 select PINCTRL
526 select PINCTRL_DOVE
abcda1dc 527 select PLAT_ORION_LEGACY
edabd38e
SB
528 help
529 Support for the Marvell Dove SoC 88AP510
530
651c74c7
SB
531config ARCH_KIRKWOOD
532 bool "Marvell Kirkwood"
a8865655 533 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 534 select CPU_FEROCEON
651c74c7 535 select GENERIC_CLOCKEVENTS
171b3f0d 536 select MVEBU_MBUS
b1b3f49c 537 select PCI
1dc831bf 538 select PCI_QUIRKS
f9e75922
AL
539 select PINCTRL
540 select PINCTRL_KIRKWOOD
abcda1dc 541 select PLAT_ORION_LEGACY
651c74c7
SB
542 help
543 Support for the following Marvell Kirkwood series SoCs:
544 88F6180, 88F6192 and 88F6281.
545
794d15b2
SS
546config ARCH_MV78XX0
547 bool "Marvell MV78xx0"
a8865655 548 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 549 select CPU_FEROCEON
794d15b2 550 select GENERIC_CLOCKEVENTS
171b3f0d 551 select MVEBU_MBUS
b1b3f49c 552 select PCI
abcda1dc 553 select PLAT_ORION_LEGACY
794d15b2
SS
554 help
555 Support for the following Marvell MV78xx0 series SoCs:
556 MV781x0, MV782x0.
557
9dd0b194 558config ARCH_ORION5X
585cf175
TP
559 bool "Marvell Orion"
560 depends on MMU
a8865655 561 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 562 select CPU_FEROCEON
51cbff1d 563 select GENERIC_CLOCKEVENTS
171b3f0d 564 select MVEBU_MBUS
b1b3f49c 565 select PCI
abcda1dc 566 select PLAT_ORION_LEGACY
585cf175 567 help
9dd0b194 568 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 569 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 570 Orion-2 (5281), Orion-1-90 (6183).
585cf175 571
788c9700 572config ARCH_MMP
2f7e8fae 573 bool "Marvell PXA168/910/MMP2"
788c9700 574 depends on MMU
788c9700 575 select ARCH_REQUIRE_GPIOLIB
6d803ba7 576 select CLKDEV_LOOKUP
b1b3f49c 577 select GENERIC_ALLOCATOR
788c9700 578 select GENERIC_CLOCKEVENTS
157d2644 579 select GPIO_PXA
c24b3114 580 select IRQ_DOMAIN
0f374561 581 select MULTI_IRQ_HANDLER
7c8f86a4 582 select PINCTRL
788c9700 583 select PLAT_PXA
0bd86961 584 select SPARSE_IRQ
788c9700 585 help
2f7e8fae 586 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
587
588config ARCH_KS8695
589 bool "Micrel/Kendin KS8695"
98830bc9 590 select ARCH_REQUIRE_GPIOLIB
c7e783d6 591 select CLKSRC_MMIO
b1b3f49c 592 select CPU_ARM922T
c7e783d6 593 select GENERIC_CLOCKEVENTS
b1b3f49c 594 select NEED_MACH_MEMORY_H
788c9700
RK
595 help
596 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
597 System-on-Chip devices.
598
788c9700
RK
599config ARCH_W90X900
600 bool "Nuvoton W90X900 CPU"
c52d3d68 601 select ARCH_REQUIRE_GPIOLIB
6d803ba7 602 select CLKDEV_LOOKUP
6fa5d5f7 603 select CLKSRC_MMIO
b1b3f49c 604 select CPU_ARM926T
58b5369e 605 select GENERIC_CLOCKEVENTS
788c9700 606 help
a8bc4ead 607 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
608 At present, the w90x900 has been renamed nuc900, regarding
609 the ARM series product line, you can login the following
610 link address to know more.
611
612 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
613 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 614
93e22567
RK
615config ARCH_LPC32XX
616 bool "NXP LPC32XX"
617 select ARCH_REQUIRE_GPIOLIB
618 select ARM_AMBA
619 select CLKDEV_LOOKUP
620 select CLKSRC_MMIO
621 select CPU_ARM926T
622 select GENERIC_CLOCKEVENTS
623 select HAVE_IDE
93e22567
RK
624 select USE_OF
625 help
626 Support for the NXP LPC32XX family of processors
627
1da177e4 628config ARCH_PXA
2c8086a5 629 bool "PXA2xx/PXA3xx-based"
a4f7e763 630 depends on MMU
b1b3f49c
RK
631 select ARCH_MTD_XIP
632 select ARCH_REQUIRE_GPIOLIB
633 select ARM_CPU_SUSPEND if PM
634 select AUTO_ZRELADDR
6d803ba7 635 select CLKDEV_LOOKUP
234b6ced 636 select CLKSRC_MMIO
981d0f39 637 select GENERIC_CLOCKEVENTS
157d2644 638 select GPIO_PXA
d0ee9f40 639 select HAVE_IDE
b1b3f49c 640 select MULTI_IRQ_HANDLER
b1b3f49c
RK
641 select PLAT_PXA
642 select SPARSE_IRQ
f999b8bd 643 help
2c8086a5 644 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 645
8fc1b0f8
KG
646config ARCH_MSM
647 bool "Qualcomm MSM (non-multiplatform)"
923a081c 648 select ARCH_REQUIRE_GPIOLIB
8cc7f533 649 select COMMON_CLK
b1b3f49c 650 select GENERIC_CLOCKEVENTS
49cbe786 651 help
4b53eb4f
DW
652 Support for Qualcomm MSM/QSD based systems. This runs on the
653 apps processor of the MSM/QSD and depends on a shared memory
654 interface to the modem processor which runs the baseband
655 stack and controls some vital subsystems
656 (clock and power control, etc).
49cbe786 657
bf98c1ea 658config ARCH_SHMOBILE_LEGACY
0d9fd616 659 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 660 select ARCH_SHMOBILE
69469995 661 select ARM_PATCH_PHYS_VIRT
5e93c6b4 662 select CLKDEV_LOOKUP
b1b3f49c 663 select GENERIC_CLOCKEVENTS
4c3ffffd 664 select HAVE_ARM_SCU if SMP
a894fcc2 665 select HAVE_ARM_TWD if SMP
aa3831cf 666 select HAVE_MACH_CLKDEV
3b55658a 667 select HAVE_SMP
ce5ea9f3 668 select MIGHT_HAVE_CACHE_L2X0
60f1435c 669 select MULTI_IRQ_HANDLER
ce816fa8 670 select NO_IOPORT_MAP
2cd3c927 671 select PINCTRL
b1b3f49c
RK
672 select PM_GENERIC_DOMAINS if PM
673 select SPARSE_IRQ
c793c1b0 674 help
0d9fd616
LP
675 Support for Renesas ARM SoC platforms using a non-multiplatform
676 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
677 and RZ families.
c793c1b0 678
1da177e4
LT
679config ARCH_RPC
680 bool "RiscPC"
681 select ARCH_ACORN
a08b6b79 682 select ARCH_MAY_HAVE_PC_FDC
07f841b7 683 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 684 select ARCH_USES_GETTIMEOFFSET
fa04e209 685 select CPU_SA110
b1b3f49c 686 select FIQ
d0ee9f40 687 select HAVE_IDE
b1b3f49c
RK
688 select HAVE_PATA_PLATFORM
689 select ISA_DMA_API
c334bc15 690 select NEED_MACH_IO_H
0cdc8b92 691 select NEED_MACH_MEMORY_H
ce816fa8 692 select NO_IOPORT_MAP
b4811bac 693 select VIRT_TO_BUS
1da177e4
LT
694 help
695 On the Acorn Risc-PC, Linux can support the internal IDE disk and
696 CD-ROM interface, serial and parallel port, and the floppy drive.
697
698config ARCH_SA1100
699 bool "SA1100-based"
b1b3f49c
RK
700 select ARCH_MTD_XIP
701 select ARCH_REQUIRE_GPIOLIB
702 select ARCH_SPARSEMEM_ENABLE
703 select CLKDEV_LOOKUP
704 select CLKSRC_MMIO
1937f5b9 705 select CPU_FREQ
b1b3f49c 706 select CPU_SA1100
3e238be2 707 select GENERIC_CLOCKEVENTS
d0ee9f40 708 select HAVE_IDE
b1b3f49c 709 select ISA
0cdc8b92 710 select NEED_MACH_MEMORY_H
375dec92 711 select SPARSE_IRQ
f999b8bd
MM
712 help
713 Support for StrongARM 11x0 based boards.
1da177e4 714
b130d5c2
KK
715config ARCH_S3C24XX
716 bool "Samsung S3C24XX SoCs"
53650430 717 select ARCH_REQUIRE_GPIOLIB
335cce74 718 select ATAGS
b1b3f49c 719 select CLKDEV_LOOKUP
4280506a 720 select CLKSRC_SAMSUNG_PWM
7f78b6eb 721 select GENERIC_CLOCKEVENTS
880cf071 722 select GPIO_SAMSUNG
20676c15 723 select HAVE_S3C2410_I2C if I2C
b130d5c2 724 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 725 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 726 select MULTI_IRQ_HANDLER
c334bc15 727 select NEED_MACH_IO_H
cd8dc7ae 728 select SAMSUNG_ATAGS
1da177e4 729 help
b130d5c2
KK
730 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
731 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
732 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
733 Samsung SMDK2410 development board (and derivatives).
63b1f51b 734
a08ab637
BD
735config ARCH_S3C64XX
736 bool "Samsung S3C64XX"
b1b3f49c 737 select ARCH_REQUIRE_GPIOLIB
1db0287a 738 select ARM_AMBA
89f0ce72 739 select ARM_VIC
335cce74 740 select ATAGS
b1b3f49c 741 select CLKDEV_LOOKUP
4280506a 742 select CLKSRC_SAMSUNG_PWM
ccecba3c 743 select COMMON_CLK_SAMSUNG
70bacadb 744 select CPU_V6K
04a49b71 745 select GENERIC_CLOCKEVENTS
880cf071 746 select GPIO_SAMSUNG
b1b3f49c
RK
747 select HAVE_S3C2410_I2C if I2C
748 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 749 select HAVE_TCM
ce816fa8 750 select NO_IOPORT_MAP
b1b3f49c 751 select PLAT_SAMSUNG
4ab75a3f 752 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
753 select S3C_DEV_NAND
754 select S3C_GPIO_TRACK
cd8dc7ae 755 select SAMSUNG_ATAGS
6e2d9e93 756 select SAMSUNG_WAKEMASK
88f59738 757 select SAMSUNG_WDT_RESET
a08ab637
BD
758 help
759 Samsung S3C64XX series based systems
760
170f4e42
KK
761config ARCH_S5PV210
762 bool "Samsung S5PV210/S5PC110"
0f75a96b 763 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 764 select ARCH_SPARSEMEM_ENABLE
335cce74 765 select ATAGS
b2a9dd46 766 select CLKDEV_LOOKUP
4280506a 767 select CLKSRC_SAMSUNG_PWM
32726d2d 768 select COMMON_CLK_SAMSUNG
b1b3f49c 769 select CPU_V7
9e65bbf2 770 select GENERIC_CLOCKEVENTS
880cf071 771 select GPIO_SAMSUNG
20676c15 772 select HAVE_S3C2410_I2C if I2C
c39d8d55 773 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 774 select HAVE_S3C_RTC if RTC_CLASS
01464226 775 select NEED_MACH_GPIO_H
0cdc8b92 776 select NEED_MACH_MEMORY_H
cd8dc7ae 777 select SAMSUNG_ATAGS
170f4e42
KK
778 help
779 Samsung S5PV210/S5PC110 series based systems
780
7c6337e2
KH
781config ARCH_DAVINCI
782 bool "TI DaVinci"
b1b3f49c 783 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 784 select ARCH_REQUIRE_GPIOLIB
6d803ba7 785 select CLKDEV_LOOKUP
20e9969b 786 select GENERIC_ALLOCATOR
b1b3f49c 787 select GENERIC_CLOCKEVENTS
dc7ad3b3 788 select GENERIC_IRQ_CHIP
b1b3f49c 789 select HAVE_IDE
3ad7a42d 790 select TI_PRIV_EDMA
689e331f 791 select USE_OF
b1b3f49c 792 select ZONE_DMA
7c6337e2
KH
793 help
794 Support for TI's DaVinci platform.
795
a0694861
TL
796config ARCH_OMAP1
797 bool "TI OMAP1"
00a36698 798 depends on MMU
9af915da 799 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 800 select ARCH_OMAP
21f47fbc 801 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 802 select CLKDEV_LOOKUP
d6e15d78 803 select CLKSRC_MMIO
b1b3f49c 804 select GENERIC_CLOCKEVENTS
a0694861 805 select GENERIC_IRQ_CHIP
a0694861
TL
806 select HAVE_IDE
807 select IRQ_DOMAIN
808 select NEED_MACH_IO_H if PCCARD
809 select NEED_MACH_MEMORY_H
21f47fbc 810 help
a0694861 811 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 812
1da177e4
LT
813endchoice
814
387798b3
RH
815menu "Multiple platform selection"
816 depends on ARCH_MULTIPLATFORM
817
818comment "CPU Core family selection"
819
f8afae40
AB
820config ARCH_MULTI_V4
821 bool "ARMv4 based platforms (FA526)"
822 depends on !ARCH_MULTI_V6_V7
823 select ARCH_MULTI_V4_V5
824 select CPU_FA526
825
387798b3
RH
826config ARCH_MULTI_V4T
827 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 828 depends on !ARCH_MULTI_V6_V7
b1b3f49c 829 select ARCH_MULTI_V4_V5
24e860fb
AB
830 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
831 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
832 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
833
834config ARCH_MULTI_V5
835 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 836 depends on !ARCH_MULTI_V6_V7
b1b3f49c 837 select ARCH_MULTI_V4_V5
12567bbd 838 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
839 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
840 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
841
842config ARCH_MULTI_V4_V5
843 bool
844
845config ARCH_MULTI_V6
8dda05cc 846 bool "ARMv6 based platforms (ARM11)"
387798b3 847 select ARCH_MULTI_V6_V7
42f4754a 848 select CPU_V6K
387798b3
RH
849
850config ARCH_MULTI_V7
8dda05cc 851 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
852 default y
853 select ARCH_MULTI_V6_V7
b1b3f49c 854 select CPU_V7
90bc8ac7 855 select HAVE_SMP
387798b3
RH
856
857config ARCH_MULTI_V6_V7
858 bool
9352b05b 859 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
860
861config ARCH_MULTI_CPU_AUTO
862 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
863 select ARCH_MULTI_V5
864
865endmenu
866
05e2a3de
RH
867config ARCH_VIRT
868 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 869 select ARM_AMBA
05e2a3de 870 select ARM_GIC
05e2a3de 871 select ARM_PSCI
4b8b5f25 872 select HAVE_ARM_ARCH_TIMER
05e2a3de 873
ccf50e23
RK
874#
875# This is sorted alphabetically by mach-* pathname. However, plat-*
876# Kconfigs may be included either alphabetically (according to the
877# plat- suffix) or along side the corresponding mach-* source.
878#
3e93a22b
GC
879source "arch/arm/mach-mvebu/Kconfig"
880
95b8f20f
RK
881source "arch/arm/mach-at91/Kconfig"
882
1d22924e
AB
883source "arch/arm/mach-axxia/Kconfig"
884
8ac49e04
CD
885source "arch/arm/mach-bcm/Kconfig"
886
1c37fa10
SH
887source "arch/arm/mach-berlin/Kconfig"
888
1da177e4
LT
889source "arch/arm/mach-clps711x/Kconfig"
890
d94f944e
AV
891source "arch/arm/mach-cns3xxx/Kconfig"
892
95b8f20f
RK
893source "arch/arm/mach-davinci/Kconfig"
894
895source "arch/arm/mach-dove/Kconfig"
896
e7736d47
LB
897source "arch/arm/mach-ep93xx/Kconfig"
898
1da177e4
LT
899source "arch/arm/mach-footbridge/Kconfig"
900
59d3a193
PZ
901source "arch/arm/mach-gemini/Kconfig"
902
387798b3
RH
903source "arch/arm/mach-highbank/Kconfig"
904
389ee0c2
HZ
905source "arch/arm/mach-hisi/Kconfig"
906
1da177e4
LT
907source "arch/arm/mach-integrator/Kconfig"
908
3f7e5815
LB
909source "arch/arm/mach-iop32x/Kconfig"
910
911source "arch/arm/mach-iop33x/Kconfig"
1da177e4 912
285f5fa7
DW
913source "arch/arm/mach-iop13xx/Kconfig"
914
1da177e4
LT
915source "arch/arm/mach-ixp4xx/Kconfig"
916
828989ad
SS
917source "arch/arm/mach-keystone/Kconfig"
918
95b8f20f
RK
919source "arch/arm/mach-kirkwood/Kconfig"
920
921source "arch/arm/mach-ks8695/Kconfig"
922
95b8f20f
RK
923source "arch/arm/mach-msm/Kconfig"
924
17723fd3
JJ
925source "arch/arm/mach-moxart/Kconfig"
926
794d15b2
SS
927source "arch/arm/mach-mv78xx0/Kconfig"
928
3995eb82 929source "arch/arm/mach-imx/Kconfig"
1da177e4 930
1d3f33d5
SG
931source "arch/arm/mach-mxs/Kconfig"
932
95b8f20f 933source "arch/arm/mach-netx/Kconfig"
49cbe786 934
95b8f20f 935source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 936
9851ca57
DT
937source "arch/arm/mach-nspire/Kconfig"
938
d48af15e
TL
939source "arch/arm/plat-omap/Kconfig"
940
941source "arch/arm/mach-omap1/Kconfig"
1da177e4 942
1dbae815
TL
943source "arch/arm/mach-omap2/Kconfig"
944
9dd0b194 945source "arch/arm/mach-orion5x/Kconfig"
585cf175 946
387798b3
RH
947source "arch/arm/mach-picoxcell/Kconfig"
948
95b8f20f
RK
949source "arch/arm/mach-pxa/Kconfig"
950source "arch/arm/plat-pxa/Kconfig"
585cf175 951
95b8f20f
RK
952source "arch/arm/mach-mmp/Kconfig"
953
8fc1b0f8
KG
954source "arch/arm/mach-qcom/Kconfig"
955
95b8f20f
RK
956source "arch/arm/mach-realview/Kconfig"
957
d63dc051
HS
958source "arch/arm/mach-rockchip/Kconfig"
959
95b8f20f 960source "arch/arm/mach-sa1100/Kconfig"
edabd38e 961
387798b3
RH
962source "arch/arm/mach-socfpga/Kconfig"
963
a7ed099f 964source "arch/arm/mach-spear/Kconfig"
a21765a7 965
65ebcc11
SK
966source "arch/arm/mach-sti/Kconfig"
967
85fd6d63 968source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 969
431107ea 970source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 971
170f4e42
KK
972source "arch/arm/mach-s5pv210/Kconfig"
973
83014579 974source "arch/arm/mach-exynos/Kconfig"
e509b289 975source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 976
882d01f9 977source "arch/arm/mach-shmobile/Kconfig"
52c543f9 978
3b52634f
MR
979source "arch/arm/mach-sunxi/Kconfig"
980
156a0997
BS
981source "arch/arm/mach-prima2/Kconfig"
982
c5f80065
EG
983source "arch/arm/mach-tegra/Kconfig"
984
95b8f20f 985source "arch/arm/mach-u300/Kconfig"
1da177e4 986
95b8f20f 987source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
988
989source "arch/arm/mach-versatile/Kconfig"
990
ceade897 991source "arch/arm/mach-vexpress/Kconfig"
420c34e4 992source "arch/arm/plat-versatile/Kconfig"
ceade897 993
6f35f9a9
TP
994source "arch/arm/mach-vt8500/Kconfig"
995
7ec80ddf 996source "arch/arm/mach-w90x900/Kconfig"
997
9a45eb69
JC
998source "arch/arm/mach-zynq/Kconfig"
999
1da177e4
LT
1000# Definitions to make life easier
1001config ARCH_ACORN
1002 bool
1003
7ae1f7ec
LB
1004config PLAT_IOP
1005 bool
469d3044 1006 select GENERIC_CLOCKEVENTS
7ae1f7ec 1007
69b02f6a
LB
1008config PLAT_ORION
1009 bool
bfe45e0b 1010 select CLKSRC_MMIO
b1b3f49c 1011 select COMMON_CLK
dc7ad3b3 1012 select GENERIC_IRQ_CHIP
278b45b0 1013 select IRQ_DOMAIN
69b02f6a 1014
abcda1dc
TP
1015config PLAT_ORION_LEGACY
1016 bool
1017 select PLAT_ORION
1018
bd5ce433
EM
1019config PLAT_PXA
1020 bool
1021
f4b8b319
RK
1022config PLAT_VERSATILE
1023 bool
1024
e3887714
RK
1025config ARM_TIMER_SP804
1026 bool
bfe45e0b 1027 select CLKSRC_MMIO
7a0eca71 1028 select CLKSRC_OF if OF
e3887714 1029
d9a1beaa
AC
1030source "arch/arm/firmware/Kconfig"
1031
1da177e4
LT
1032source arch/arm/mm/Kconfig
1033
afe4b25e 1034config IWMMXT
d93003e8
SH
1035 bool "Enable iWMMXt support"
1036 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1037 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1038 help
1039 Enable support for iWMMXt context switching at run time if
1040 running on a CPU that supports it.
1041
52108641 1042config MULTI_IRQ_HANDLER
1043 bool
1044 help
1045 Allow each machine to specify it's own IRQ handler at run time.
1046
3b93e7b0
HC
1047if !MMU
1048source "arch/arm/Kconfig-nommu"
1049endif
1050
3e0a07f8
GC
1051config PJ4B_ERRATA_4742
1052 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1053 depends on CPU_PJ4B && MACH_ARMADA_370
1054 default y
1055 help
1056 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1057 Event (WFE) IDLE states, a specific timing sensitivity exists between
1058 the retiring WFI/WFE instructions and the newly issued subsequent
1059 instructions. This sensitivity can result in a CPU hang scenario.
1060 Workaround:
1061 The software must insert either a Data Synchronization Barrier (DSB)
1062 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1063 instruction
1064
f0c4b8d6
WD
1065config ARM_ERRATA_326103
1066 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1067 depends on CPU_V6
1068 help
1069 Executing a SWP instruction to read-only memory does not set bit 11
1070 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1071 treat the access as a read, preventing a COW from occurring and
1072 causing the faulting task to livelock.
1073
9cba3ccc
CM
1074config ARM_ERRATA_411920
1075 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1076 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1077 help
1078 Invalidation of the Instruction Cache operation can
1079 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1080 It does not affect the MPCore. This option enables the ARM Ltd.
1081 recommended workaround.
1082
7ce236fc
CM
1083config ARM_ERRATA_430973
1084 bool "ARM errata: Stale prediction on replaced interworking branch"
1085 depends on CPU_V7
1086 help
1087 This option enables the workaround for the 430973 Cortex-A8
1088 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1089 interworking branch is replaced with another code sequence at the
1090 same virtual address, whether due to self-modifying code or virtual
1091 to physical address re-mapping, Cortex-A8 does not recover from the
1092 stale interworking branch prediction. This results in Cortex-A8
1093 executing the new code sequence in the incorrect ARM or Thumb state.
1094 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1095 and also flushes the branch target cache at every context switch.
1096 Note that setting specific bits in the ACTLR register may not be
1097 available in non-secure mode.
1098
855c551f
CM
1099config ARM_ERRATA_458693
1100 bool "ARM errata: Processor deadlock when a false hazard is created"
1101 depends on CPU_V7
62e4d357 1102 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1103 help
1104 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1105 erratum. For very specific sequences of memory operations, it is
1106 possible for a hazard condition intended for a cache line to instead
1107 be incorrectly associated with a different cache line. This false
1108 hazard might then cause a processor deadlock. The workaround enables
1109 the L1 caching of the NEON accesses and disables the PLD instruction
1110 in the ACTLR register. Note that setting specific bits in the ACTLR
1111 register may not be available in non-secure mode.
1112
0516e464
CM
1113config ARM_ERRATA_460075
1114 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1115 depends on CPU_V7
62e4d357 1116 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1117 help
1118 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1119 erratum. Any asynchronous access to the L2 cache may encounter a
1120 situation in which recent store transactions to the L2 cache are lost
1121 and overwritten with stale memory contents from external memory. The
1122 workaround disables the write-allocate mode for the L2 cache via the
1123 ACTLR register. Note that setting specific bits in the ACTLR register
1124 may not be available in non-secure mode.
1125
9f05027c
WD
1126config ARM_ERRATA_742230
1127 bool "ARM errata: DMB operation may be faulty"
1128 depends on CPU_V7 && SMP
62e4d357 1129 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1130 help
1131 This option enables the workaround for the 742230 Cortex-A9
1132 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1133 between two write operations may not ensure the correct visibility
1134 ordering of the two writes. This workaround sets a specific bit in
1135 the diagnostic register of the Cortex-A9 which causes the DMB
1136 instruction to behave as a DSB, ensuring the correct behaviour of
1137 the two writes.
1138
a672e99b
WD
1139config ARM_ERRATA_742231
1140 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1141 depends on CPU_V7 && SMP
62e4d357 1142 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1143 help
1144 This option enables the workaround for the 742231 Cortex-A9
1145 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1146 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1147 accessing some data located in the same cache line, may get corrupted
1148 data due to bad handling of the address hazard when the line gets
1149 replaced from one of the CPUs at the same time as another CPU is
1150 accessing it. This workaround sets specific bits in the diagnostic
1151 register of the Cortex-A9 which reduces the linefill issuing
1152 capabilities of the processor.
1153
69155794
JM
1154config ARM_ERRATA_643719
1155 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1156 depends on CPU_V7 && SMP
1157 help
1158 This option enables the workaround for the 643719 Cortex-A9 (prior to
1159 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1160 register returns zero when it should return one. The workaround
1161 corrects this value, ensuring cache maintenance operations which use
1162 it behave as intended and avoiding data corruption.
1163
cdf357f1
WD
1164config ARM_ERRATA_720789
1165 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1166 depends on CPU_V7
cdf357f1
WD
1167 help
1168 This option enables the workaround for the 720789 Cortex-A9 (prior to
1169 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1170 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1171 As a consequence of this erratum, some TLB entries which should be
1172 invalidated are not, resulting in an incoherency in the system page
1173 tables. The workaround changes the TLB flushing routines to invalidate
1174 entries regardless of the ASID.
475d92fc
WD
1175
1176config ARM_ERRATA_743622
1177 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1178 depends on CPU_V7
62e4d357 1179 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1180 help
1181 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1182 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1183 optimisation in the Cortex-A9 Store Buffer may lead to data
1184 corruption. This workaround sets a specific bit in the diagnostic
1185 register of the Cortex-A9 which disables the Store Buffer
1186 optimisation, preventing the defect from occurring. This has no
1187 visible impact on the overall performance or power consumption of the
1188 processor.
1189
9a27c27c
WD
1190config ARM_ERRATA_751472
1191 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1192 depends on CPU_V7
62e4d357 1193 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1194 help
1195 This option enables the workaround for the 751472 Cortex-A9 (prior
1196 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1197 completion of a following broadcasted operation if the second
1198 operation is received by a CPU before the ICIALLUIS has completed,
1199 potentially leading to corrupted entries in the cache or TLB.
1200
fcbdc5fe
WD
1201config ARM_ERRATA_754322
1202 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1206 r3p*) erratum. A speculative memory access may cause a page table walk
1207 which starts prior to an ASID switch but completes afterwards. This
1208 can populate the micro-TLB with a stale entry which may be hit with
1209 the new ASID. This workaround places two dsb instructions in the mm
1210 switching code so that no page table walks can cross the ASID switch.
1211
5dab26af
WD
1212config ARM_ERRATA_754327
1213 bool "ARM errata: no automatic Store Buffer drain"
1214 depends on CPU_V7 && SMP
1215 help
1216 This option enables the workaround for the 754327 Cortex-A9 (prior to
1217 r2p0) erratum. The Store Buffer does not have any automatic draining
1218 mechanism and therefore a livelock may occur if an external agent
1219 continuously polls a memory location waiting to observe an update.
1220 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1221 written polling loops from denying visibility of updates to memory.
1222
145e10e1
CM
1223config ARM_ERRATA_364296
1224 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1225 depends on CPU_V6
145e10e1
CM
1226 help
1227 This options enables the workaround for the 364296 ARM1136
1228 r0p2 erratum (possible cache data corruption with
1229 hit-under-miss enabled). It sets the undocumented bit 31 in
1230 the auxiliary control register and the FI bit in the control
1231 register, thus disabling hit-under-miss without putting the
1232 processor into full low interrupt latency mode. ARM11MPCore
1233 is not affected.
1234
f630c1bd
WD
1235config ARM_ERRATA_764369
1236 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1237 depends on CPU_V7 && SMP
1238 help
1239 This option enables the workaround for erratum 764369
1240 affecting Cortex-A9 MPCore with two or more processors (all
1241 current revisions). Under certain timing circumstances, a data
1242 cache line maintenance operation by MVA targeting an Inner
1243 Shareable memory region may fail to proceed up to either the
1244 Point of Coherency or to the Point of Unification of the
1245 system. This workaround adds a DSB instruction before the
1246 relevant cache maintenance functions and sets a specific bit
1247 in the diagnostic control register of the SCU.
1248
7253b85c
SH
1249config ARM_ERRATA_775420
1250 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1251 depends on CPU_V7
1252 help
1253 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1254 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1255 operation aborts with MMU exception, it might cause the processor
1256 to deadlock. This workaround puts DSB before executing ISB if
1257 an abort may occur on cache maintenance.
1258
93dc6887
CM
1259config ARM_ERRATA_798181
1260 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1261 depends on CPU_V7 && SMP
1262 help
1263 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1264 adequately shooting down all use of the old entries. This
1265 option enables the Linux kernel workaround for this erratum
1266 which sends an IPI to the CPUs that are running the same ASID
1267 as the one being invalidated.
1268
84b6504f
WD
1269config ARM_ERRATA_773022
1270 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1271 depends on CPU_V7
1272 help
1273 This option enables the workaround for the 773022 Cortex-A15
1274 (up to r0p4) erratum. In certain rare sequences of code, the
1275 loop buffer may deliver incorrect instructions. This
1276 workaround disables the loop buffer to avoid the erratum.
1277
1da177e4
LT
1278endmenu
1279
1280source "arch/arm/common/Kconfig"
1281
1da177e4
LT
1282menu "Bus support"
1283
1284config ARM_AMBA
1285 bool
1286
1287config ISA
1288 bool
1da177e4
LT
1289 help
1290 Find out whether you have ISA slots on your motherboard. ISA is the
1291 name of a bus system, i.e. the way the CPU talks to the other stuff
1292 inside your box. Other bus systems are PCI, EISA, MicroChannel
1293 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1294 newer boards don't support it. If you have ISA, say Y, otherwise N.
1295
065909b9 1296# Select ISA DMA controller support
1da177e4
LT
1297config ISA_DMA
1298 bool
065909b9 1299 select ISA_DMA_API
1da177e4 1300
065909b9 1301# Select ISA DMA interface
5cae841b
AV
1302config ISA_DMA_API
1303 bool
5cae841b 1304
1da177e4 1305config PCI
0b05da72 1306 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1307 help
1308 Find out whether you have a PCI motherboard. PCI is the name of a
1309 bus system, i.e. the way the CPU talks to the other stuff inside
1310 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1311 VESA. If you have PCI, say Y, otherwise N.
1312
52882173
AV
1313config PCI_DOMAINS
1314 bool
1315 depends on PCI
1316
b080ac8a
MRJ
1317config PCI_NANOENGINE
1318 bool "BSE nanoEngine PCI support"
1319 depends on SA1100_NANOENGINE
1320 help
1321 Enable PCI on the BSE nanoEngine board.
1322
36e23590
MW
1323config PCI_SYSCALL
1324 def_bool PCI
1325
a0113a99
MR
1326config PCI_HOST_ITE8152
1327 bool
1328 depends on PCI && MACH_ARMCORE
1329 default y
1330 select DMABOUNCE
1331
1da177e4 1332source "drivers/pci/Kconfig"
3f06d157 1333source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1334
1335source "drivers/pcmcia/Kconfig"
1336
1337endmenu
1338
1339menu "Kernel Features"
1340
3b55658a
DM
1341config HAVE_SMP
1342 bool
1343 help
1344 This option should be selected by machines which have an SMP-
1345 capable CPU.
1346
1347 The only effect of this option is to make the SMP-related
1348 options available to the user for configuration.
1349
1da177e4 1350config SMP
bb2d8130 1351 bool "Symmetric Multi-Processing"
fbb4ddac 1352 depends on CPU_V6K || CPU_V7
bc28248e 1353 depends on GENERIC_CLOCKEVENTS
3b55658a 1354 depends on HAVE_SMP
801bb21c 1355 depends on MMU || ARM_MPU
1da177e4
LT
1356 help
1357 This enables support for systems with more than one CPU. If you have
4a474157
RG
1358 a system with only one CPU, say N. If you have a system with more
1359 than one CPU, say Y.
1da177e4 1360
4a474157 1361 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1362 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1363 you say Y here, the kernel will run on many, but not all,
1364 uniprocessor machines. On a uniprocessor machine, the kernel
1365 will run faster if you say N here.
1da177e4 1366
395cf969 1367 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1368 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1369 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1370
1371 If you don't know what to do here, say N.
1372
f00ec48f
RK
1373config SMP_ON_UP
1374 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1375 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1376 default y
1377 help
1378 SMP kernels contain instructions which fail on non-SMP processors.
1379 Enabling this option allows the kernel to modify itself to make
1380 these instructions safe. Disabling it allows about 1K of space
1381 savings.
1382
1383 If you don't know what to do here, say Y.
1384
c9018aab
VG
1385config ARM_CPU_TOPOLOGY
1386 bool "Support cpu topology definition"
1387 depends on SMP && CPU_V7
1388 default y
1389 help
1390 Support ARM cpu topology definition. The MPIDR register defines
1391 affinity between processors which is then used to describe the cpu
1392 topology of an ARM System.
1393
1394config SCHED_MC
1395 bool "Multi-core scheduler support"
1396 depends on ARM_CPU_TOPOLOGY
1397 help
1398 Multi-core scheduler support improves the CPU scheduler's decision
1399 making when dealing with multi-core CPU chips at a cost of slightly
1400 increased overhead in some places. If unsure say N here.
1401
1402config SCHED_SMT
1403 bool "SMT scheduler support"
1404 depends on ARM_CPU_TOPOLOGY
1405 help
1406 Improves the CPU scheduler's decision making when dealing with
1407 MultiThreading at a cost of slightly increased overhead in some
1408 places. If unsure say N here.
1409
a8cbcd92
RK
1410config HAVE_ARM_SCU
1411 bool
a8cbcd92
RK
1412 help
1413 This option enables support for the ARM system coherency unit
1414
8a4da6e3 1415config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1416 bool "Architected timer support"
1417 depends on CPU_V7
8a4da6e3 1418 select ARM_ARCH_TIMER
0c403462 1419 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1420 help
1421 This option enables support for the ARM architected timer
1422
f32f4ce2
RK
1423config HAVE_ARM_TWD
1424 bool
1425 depends on SMP
da4a686a 1426 select CLKSRC_OF if OF
f32f4ce2
RK
1427 help
1428 This options enables support for the ARM timer and watchdog unit
1429
e8db288e
NP
1430config MCPM
1431 bool "Multi-Cluster Power Management"
1432 depends on CPU_V7 && SMP
1433 help
1434 This option provides the common power management infrastructure
1435 for (multi-)cluster based systems, such as big.LITTLE based
1436 systems.
1437
1c33be57
NP
1438config BIG_LITTLE
1439 bool "big.LITTLE support (Experimental)"
1440 depends on CPU_V7 && SMP
1441 select MCPM
1442 help
1443 This option enables support selections for the big.LITTLE
1444 system architecture.
1445
1446config BL_SWITCHER
1447 bool "big.LITTLE switcher support"
1448 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1449 select ARM_CPU_SUSPEND
51aaf81f 1450 select CPU_PM
1c33be57
NP
1451 help
1452 The big.LITTLE "switcher" provides the core functionality to
1453 transparently handle transition between a cluster of A15's
1454 and a cluster of A7's in a big.LITTLE system.
1455
b22537c6
NP
1456config BL_SWITCHER_DUMMY_IF
1457 tristate "Simple big.LITTLE switcher user interface"
1458 depends on BL_SWITCHER && DEBUG_KERNEL
1459 help
1460 This is a simple and dummy char dev interface to control
1461 the big.LITTLE switcher core code. It is meant for
1462 debugging purposes only.
1463
8d5796d2
LB
1464choice
1465 prompt "Memory split"
006fa259 1466 depends on MMU
8d5796d2
LB
1467 default VMSPLIT_3G
1468 help
1469 Select the desired split between kernel and user memory.
1470
1471 If you are not absolutely sure what you are doing, leave this
1472 option alone!
1473
1474 config VMSPLIT_3G
1475 bool "3G/1G user/kernel split"
1476 config VMSPLIT_2G
1477 bool "2G/2G user/kernel split"
1478 config VMSPLIT_1G
1479 bool "1G/3G user/kernel split"
1480endchoice
1481
1482config PAGE_OFFSET
1483 hex
006fa259 1484 default PHYS_OFFSET if !MMU
8d5796d2
LB
1485 default 0x40000000 if VMSPLIT_1G
1486 default 0x80000000 if VMSPLIT_2G
1487 default 0xC0000000
1488
1da177e4
LT
1489config NR_CPUS
1490 int "Maximum number of CPUs (2-32)"
1491 range 2 32
1492 depends on SMP
1493 default "4"
1494
a054a811 1495config HOTPLUG_CPU
00b7dede 1496 bool "Support for hot-pluggable CPUs"
40b31360 1497 depends on SMP
a054a811
RK
1498 help
1499 Say Y here to experiment with turning CPUs off and on. CPUs
1500 can be controlled through /sys/devices/system/cpu.
1501
2bdd424f
WD
1502config ARM_PSCI
1503 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1504 depends on CPU_V7
1505 help
1506 Say Y here if you want Linux to communicate with system firmware
1507 implementing the PSCI specification for CPU-centric power
1508 management operations described in ARM document number ARM DEN
1509 0022A ("Power State Coordination Interface System Software on
1510 ARM processors").
1511
2a6ad871
MR
1512# The GPIO number here must be sorted by descending number. In case of
1513# a multiplatform kernel, we just want the highest value required by the
1514# selected platforms.
44986ab0
PDSN
1515config ARCH_NR_GPIO
1516 int
3dea19e8 1517 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1518 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
eb171a99 1519 default 416 if ARCH_SUNXI
06b851e5 1520 default 392 if ARCH_U8500
01bb914c 1521 default 352 if ARCH_VT8500
2a6ad871 1522 default 264 if MACH_H4700
44986ab0
PDSN
1523 default 0
1524 help
1525 Maximum number of GPIOs in the system.
1526
1527 If unsure, leave the default value.
1528
d45a398f 1529source kernel/Kconfig.preempt
1da177e4 1530
c9218b16 1531config HZ_FIXED
f8065813 1532 int
070b8b43 1533 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1534 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1535 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1536 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1537 default 0
c9218b16
RK
1538
1539choice
47d84682 1540 depends on HZ_FIXED = 0
c9218b16
RK
1541 prompt "Timer frequency"
1542
1543config HZ_100
1544 bool "100 Hz"
1545
1546config HZ_200
1547 bool "200 Hz"
1548
1549config HZ_250
1550 bool "250 Hz"
1551
1552config HZ_300
1553 bool "300 Hz"
1554
1555config HZ_500
1556 bool "500 Hz"
1557
1558config HZ_1000
1559 bool "1000 Hz"
1560
1561endchoice
1562
1563config HZ
1564 int
47d84682 1565 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1566 default 100 if HZ_100
1567 default 200 if HZ_200
1568 default 250 if HZ_250
1569 default 300 if HZ_300
1570 default 500 if HZ_500
1571 default 1000
1572
1573config SCHED_HRTICK
1574 def_bool HIGH_RES_TIMERS
f8065813 1575
16c79651 1576config THUMB2_KERNEL
bc7dea00 1577 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1578 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1579 default y if CPU_THUMBONLY
16c79651
CM
1580 select AEABI
1581 select ARM_ASM_UNIFIED
89bace65 1582 select ARM_UNWIND
16c79651
CM
1583 help
1584 By enabling this option, the kernel will be compiled in
1585 Thumb-2 mode. A compiler/assembler that understand the unified
1586 ARM-Thumb syntax is needed.
1587
1588 If unsure, say N.
1589
6f685c5c
DM
1590config THUMB2_AVOID_R_ARM_THM_JUMP11
1591 bool "Work around buggy Thumb-2 short branch relocations in gas"
1592 depends on THUMB2_KERNEL && MODULES
1593 default y
1594 help
1595 Various binutils versions can resolve Thumb-2 branches to
1596 locally-defined, preemptible global symbols as short-range "b.n"
1597 branch instructions.
1598
1599 This is a problem, because there's no guarantee the final
1600 destination of the symbol, or any candidate locations for a
1601 trampoline, are within range of the branch. For this reason, the
1602 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1603 relocation in modules at all, and it makes little sense to add
1604 support.
1605
1606 The symptom is that the kernel fails with an "unsupported
1607 relocation" error when loading some modules.
1608
1609 Until fixed tools are available, passing
1610 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1611 code which hits this problem, at the cost of a bit of extra runtime
1612 stack usage in some cases.
1613
1614 The problem is described in more detail at:
1615 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1616
1617 Only Thumb-2 kernels are affected.
1618
1619 Unless you are sure your tools don't have this problem, say Y.
1620
0becb088
CM
1621config ARM_ASM_UNIFIED
1622 bool
1623
704bdda0
NP
1624config AEABI
1625 bool "Use the ARM EABI to compile the kernel"
1626 help
1627 This option allows for the kernel to be compiled using the latest
1628 ARM ABI (aka EABI). This is only useful if you are using a user
1629 space environment that is also compiled with EABI.
1630
1631 Since there are major incompatibilities between the legacy ABI and
1632 EABI, especially with regard to structure member alignment, this
1633 option also changes the kernel syscall calling convention to
1634 disambiguate both ABIs and allow for backward compatibility support
1635 (selected with CONFIG_OABI_COMPAT).
1636
1637 To use this you need GCC version 4.0.0 or later.
1638
6c90c872 1639config OABI_COMPAT
a73a3ff1 1640 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1641 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1642 help
1643 This option preserves the old syscall interface along with the
1644 new (ARM EABI) one. It also provides a compatibility layer to
1645 intercept syscalls that have structure arguments which layout
1646 in memory differs between the legacy ABI and the new ARM EABI
1647 (only for non "thumb" binaries). This option adds a tiny
1648 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1649
1650 The seccomp filter system will not be available when this is
1651 selected, since there is no way yet to sensibly distinguish
1652 between calling conventions during filtering.
1653
6c90c872
NP
1654 If you know you'll be using only pure EABI user space then you
1655 can say N here. If this option is not selected and you attempt
1656 to execute a legacy ABI binary then the result will be
1657 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1658 at all). If in doubt say N.
6c90c872 1659
eb33575c 1660config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1661 bool
e80d6a24 1662
05944d74
RK
1663config ARCH_SPARSEMEM_ENABLE
1664 bool
1665
07a2f737
RK
1666config ARCH_SPARSEMEM_DEFAULT
1667 def_bool ARCH_SPARSEMEM_ENABLE
1668
05944d74 1669config ARCH_SELECT_MEMORY_MODEL
be370302 1670 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1671
7b7bf499
WD
1672config HAVE_ARCH_PFN_VALID
1673 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1674
053a96ca 1675config HIGHMEM
e8db89a2
RK
1676 bool "High Memory Support"
1677 depends on MMU
053a96ca
NP
1678 help
1679 The address space of ARM processors is only 4 Gigabytes large
1680 and it has to accommodate user address space, kernel address
1681 space as well as some memory mapped IO. That means that, if you
1682 have a large amount of physical memory and/or IO, not all of the
1683 memory can be "permanently mapped" by the kernel. The physical
1684 memory that is not permanently mapped is called "high memory".
1685
1686 Depending on the selected kernel/user memory split, minimum
1687 vmalloc space and actual amount of RAM, you may not need this
1688 option which should result in a slightly faster kernel.
1689
1690 If unsure, say n.
1691
65cec8e3
RK
1692config HIGHPTE
1693 bool "Allocate 2nd-level pagetables from highmem"
1694 depends on HIGHMEM
65cec8e3 1695
1b8873a0
JI
1696config HW_PERF_EVENTS
1697 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1698 depends on PERF_EVENTS
1b8873a0
JI
1699 default y
1700 help
1701 Enable hardware performance counter support for perf events. If
1702 disabled, perf events will use software events only.
1703
1355e2a6
CM
1704config SYS_SUPPORTS_HUGETLBFS
1705 def_bool y
1706 depends on ARM_LPAE
1707
8d962507
CM
1708config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1709 def_bool y
1710 depends on ARM_LPAE
1711
4bfab203
SC
1712config ARCH_WANT_GENERAL_HUGETLB
1713 def_bool y
1714
3f22ab27
DH
1715source "mm/Kconfig"
1716
c1b2d970 1717config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1718 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1719 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1720 default "12" if SOC_AM33XX
6d85e2b0 1721 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1722 default "11"
1723 help
1724 The kernel memory allocator divides physically contiguous memory
1725 blocks into "zones", where each zone is a power of two number of
1726 pages. This option selects the largest power of two that the kernel
1727 keeps in the memory allocator. If you need to allocate very large
1728 blocks of physically contiguous memory, then you may need to
1729 increase this value.
1730
1731 This config option is actually maximum order plus one. For example,
1732 a value of 11 means that the largest free memory block is 2^10 pages.
1733
1da177e4
LT
1734config ALIGNMENT_TRAP
1735 bool
f12d0d7c 1736 depends on CPU_CP15_MMU
1da177e4 1737 default y if !ARCH_EBSA110
e119bfff 1738 select HAVE_PROC_CPU if PROC_FS
1da177e4 1739 help
84eb8d06 1740 ARM processors cannot fetch/store information which is not
1da177e4
LT
1741 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1742 address divisible by 4. On 32-bit ARM processors, these non-aligned
1743 fetch/store instructions will be emulated in software if you say
1744 here, which has a severe performance impact. This is necessary for
1745 correct operation of some network protocols. With an IP-only
1746 configuration it is safe to say N, otherwise say Y.
1747
39ec58f3 1748config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1749 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1750 depends on MMU
39ec58f3
LB
1751 default y if CPU_FEROCEON
1752 help
1753 Implement faster copy_to_user and clear_user methods for CPU
1754 cores where a 8-word STM instruction give significantly higher
1755 memory write throughput than a sequence of individual 32bit stores.
1756
1757 A possible side effect is a slight increase in scheduling latency
1758 between threads sharing the same address space if they invoke
1759 such copy operations with large buffers.
1760
1761 However, if the CPU data cache is using a write-allocate mode,
1762 this option is unlikely to provide any performance gain.
1763
70c70d97
NP
1764config SECCOMP
1765 bool
1766 prompt "Enable seccomp to safely compute untrusted bytecode"
1767 ---help---
1768 This kernel feature is useful for number crunching applications
1769 that may need to compute untrusted bytecode during their
1770 execution. By using pipes or other transports made available to
1771 the process as file descriptors supporting the read/write
1772 syscalls, it's possible to isolate those applications in
1773 their own address space using seccomp. Once seccomp is
1774 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1775 and the task is only allowed to execute a few safe syscalls
1776 defined by each seccomp mode.
1777
06e6295b
SS
1778config SWIOTLB
1779 def_bool y
1780
1781config IOMMU_HELPER
1782 def_bool SWIOTLB
1783
eff8d644
SS
1784config XEN_DOM0
1785 def_bool y
1786 depends on XEN
1787
1788config XEN
1789 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1790 depends on ARM && AEABI && OF
f880b67d 1791 depends on CPU_V7 && !CPU_V6
85323a99 1792 depends on !GENERIC_ATOMIC64
7693decc 1793 depends on MMU
51aaf81f 1794 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1795 select ARM_PSCI
83862ccf 1796 select SWIOTLB_XEN
eff8d644
SS
1797 help
1798 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1799
1da177e4
LT
1800endmenu
1801
1802menu "Boot options"
1803
9eb8f674
GL
1804config USE_OF
1805 bool "Flattened Device Tree support"
b1b3f49c 1806 select IRQ_DOMAIN
9eb8f674
GL
1807 select OF
1808 select OF_EARLY_FLATTREE
bcedb5f9 1809 select OF_RESERVED_MEM
9eb8f674
GL
1810 help
1811 Include support for flattened device tree machine descriptions.
1812
bd51e2f5
NP
1813config ATAGS
1814 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1815 default y
1816 help
1817 This is the traditional way of passing data to the kernel at boot
1818 time. If you are solely relying on the flattened device tree (or
1819 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1820 to remove ATAGS support from your kernel binary. If unsure,
1821 leave this to y.
1822
1823config DEPRECATED_PARAM_STRUCT
1824 bool "Provide old way to pass kernel parameters"
1825 depends on ATAGS
1826 help
1827 This was deprecated in 2001 and announced to live on for 5 years.
1828 Some old boot loaders still use this way.
1829
1da177e4
LT
1830# Compressed boot loader in ROM. Yes, we really want to ask about
1831# TEXT and BSS so we preserve their values in the config files.
1832config ZBOOT_ROM_TEXT
1833 hex "Compressed ROM boot loader base address"
1834 default "0"
1835 help
1836 The physical address at which the ROM-able zImage is to be
1837 placed in the target. Platforms which normally make use of
1838 ROM-able zImage formats normally set this to a suitable
1839 value in their defconfig file.
1840
1841 If ZBOOT_ROM is not enabled, this has no effect.
1842
1843config ZBOOT_ROM_BSS
1844 hex "Compressed ROM boot loader BSS address"
1845 default "0"
1846 help
f8c440b2
DF
1847 The base address of an area of read/write memory in the target
1848 for the ROM-able zImage which must be available while the
1849 decompressor is running. It must be large enough to hold the
1850 entire decompressed kernel plus an additional 128 KiB.
1851 Platforms which normally make use of ROM-able zImage formats
1852 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1853
1854 If ZBOOT_ROM is not enabled, this has no effect.
1855
1856config ZBOOT_ROM
1857 bool "Compressed boot loader in ROM/flash"
1858 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1859 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1860 help
1861 Say Y here if you intend to execute your compressed kernel image
1862 (zImage) directly from ROM or flash. If unsure, say N.
1863
090ab3ff
SH
1864choice
1865 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1866 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1867 default ZBOOT_ROM_NONE
1868 help
1869 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1870 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1871 kernel image to an MMC or SD card and boot the kernel straight
1872 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1873 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1874 rest the kernel image to RAM.
1875
1876config ZBOOT_ROM_NONE
1877 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1878 help
1879 Do not load image from SD or MMC
1880
f45b1149
SH
1881config ZBOOT_ROM_MMCIF
1882 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1883 help
090ab3ff
SH
1884 Load image from MMCIF hardware block.
1885
1886config ZBOOT_ROM_SH_MOBILE_SDHI
1887 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1888 help
1889 Load image from SDHI hardware block
1890
1891endchoice
f45b1149 1892
e2a6a3aa
JB
1893config ARM_APPENDED_DTB
1894 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1895 depends on OF
e2a6a3aa
JB
1896 help
1897 With this option, the boot code will look for a device tree binary
1898 (DTB) appended to zImage
1899 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1900
1901 This is meant as a backward compatibility convenience for those
1902 systems with a bootloader that can't be upgraded to accommodate
1903 the documented boot protocol using a device tree.
1904
1905 Beware that there is very little in terms of protection against
1906 this option being confused by leftover garbage in memory that might
1907 look like a DTB header after a reboot if no actual DTB is appended
1908 to zImage. Do not leave this option active in a production kernel
1909 if you don't intend to always append a DTB. Proper passing of the
1910 location into r2 of a bootloader provided DTB is always preferable
1911 to this option.
1912
b90b9a38
NP
1913config ARM_ATAG_DTB_COMPAT
1914 bool "Supplement the appended DTB with traditional ATAG information"
1915 depends on ARM_APPENDED_DTB
1916 help
1917 Some old bootloaders can't be updated to a DTB capable one, yet
1918 they provide ATAGs with memory configuration, the ramdisk address,
1919 the kernel cmdline string, etc. Such information is dynamically
1920 provided by the bootloader and can't always be stored in a static
1921 DTB. To allow a device tree enabled kernel to be used with such
1922 bootloaders, this option allows zImage to extract the information
1923 from the ATAG list and store it at run time into the appended DTB.
1924
d0f34a11
GR
1925choice
1926 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1927 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1928
1929config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1930 bool "Use bootloader kernel arguments if available"
1931 help
1932 Uses the command-line options passed by the boot loader instead of
1933 the device tree bootargs property. If the boot loader doesn't provide
1934 any, the device tree bootargs property will be used.
1935
1936config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1937 bool "Extend with bootloader kernel arguments"
1938 help
1939 The command-line arguments provided by the boot loader will be
1940 appended to the the device tree bootargs property.
1941
1942endchoice
1943
1da177e4
LT
1944config CMDLINE
1945 string "Default kernel command string"
1946 default ""
1947 help
1948 On some architectures (EBSA110 and CATS), there is currently no way
1949 for the boot loader to pass arguments to the kernel. For these
1950 architectures, you should supply some command-line options at build
1951 time by entering them here. As a minimum, you should specify the
1952 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1953
4394c124
VB
1954choice
1955 prompt "Kernel command line type" if CMDLINE != ""
1956 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1957 depends on ATAGS
4394c124
VB
1958
1959config CMDLINE_FROM_BOOTLOADER
1960 bool "Use bootloader kernel arguments if available"
1961 help
1962 Uses the command-line options passed by the boot loader. If
1963 the boot loader doesn't provide any, the default kernel command
1964 string provided in CMDLINE will be used.
1965
1966config CMDLINE_EXTEND
1967 bool "Extend bootloader kernel arguments"
1968 help
1969 The command-line arguments provided by the boot loader will be
1970 appended to the default kernel command string.
1971
92d2040d
AH
1972config CMDLINE_FORCE
1973 bool "Always use the default kernel command string"
92d2040d
AH
1974 help
1975 Always use the default kernel command string, even if the boot
1976 loader passes other arguments to the kernel.
1977 This is useful if you cannot or don't want to change the
1978 command-line options your boot loader passes to the kernel.
4394c124 1979endchoice
92d2040d 1980
1da177e4
LT
1981config XIP_KERNEL
1982 bool "Kernel Execute-In-Place from ROM"
10968131 1983 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1984 help
1985 Execute-In-Place allows the kernel to run from non-volatile storage
1986 directly addressable by the CPU, such as NOR flash. This saves RAM
1987 space since the text section of the kernel is not loaded from flash
1988 to RAM. Read-write sections, such as the data section and stack,
1989 are still copied to RAM. The XIP kernel is not compressed since
1990 it has to run directly from flash, so it will take more space to
1991 store it. The flash address used to link the kernel object files,
1992 and for storing it, is configuration dependent. Therefore, if you
1993 say Y here, you must know the proper physical address where to
1994 store the kernel image depending on your own flash memory usage.
1995
1996 Also note that the make target becomes "make xipImage" rather than
1997 "make zImage" or "make Image". The final kernel binary to put in
1998 ROM memory will be arch/arm/boot/xipImage.
1999
2000 If unsure, say N.
2001
2002config XIP_PHYS_ADDR
2003 hex "XIP Kernel Physical Location"
2004 depends on XIP_KERNEL
2005 default "0x00080000"
2006 help
2007 This is the physical address in your flash memory the kernel will
2008 be linked for and stored to. This address is dependent on your
2009 own flash usage.
2010
c587e4a6
RP
2011config KEXEC
2012 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2013 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2014 help
2015 kexec is a system call that implements the ability to shutdown your
2016 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2017 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2018 you can start any kernel with it, not just Linux.
2019
2020 It is an ongoing process to be certain the hardware in a machine
2021 is properly shutdown, so do not be surprised if this code does not
bf220695 2022 initially work for you.
c587e4a6 2023
4cd9d6f7
RP
2024config ATAGS_PROC
2025 bool "Export atags in procfs"
bd51e2f5 2026 depends on ATAGS && KEXEC
b98d7291 2027 default y
4cd9d6f7
RP
2028 help
2029 Should the atags used to boot the kernel be exported in an "atags"
2030 file in procfs. Useful with kexec.
2031
cb5d39b3
MW
2032config CRASH_DUMP
2033 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2034 help
2035 Generate crash dump after being started by kexec. This should
2036 be normally only set in special crash dump kernels which are
2037 loaded in the main kernel with kexec-tools into a specially
2038 reserved region and then later executed after a crash by
2039 kdump/kexec. The crash dump kernel must be compiled to a
2040 memory address not used by the main kernel
2041
2042 For more details see Documentation/kdump/kdump.txt
2043
e69edc79
EM
2044config AUTO_ZRELADDR
2045 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2046 help
2047 ZRELADDR is the physical address where the decompressed kernel
2048 image will be placed. If AUTO_ZRELADDR is selected, the address
2049 will be determined at run-time by masking the current IP with
2050 0xf8000000. This assumes the zImage being placed in the first 128MB
2051 from start of memory.
2052
1da177e4
LT
2053endmenu
2054
ac9d7efc 2055menu "CPU Power Management"
1da177e4 2056
1da177e4 2057source "drivers/cpufreq/Kconfig"
1da177e4 2058
ac9d7efc
RK
2059source "drivers/cpuidle/Kconfig"
2060
2061endmenu
2062
1da177e4
LT
2063menu "Floating point emulation"
2064
2065comment "At least one emulation must be selected"
2066
2067config FPE_NWFPE
2068 bool "NWFPE math emulation"
593c252a 2069 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2070 ---help---
2071 Say Y to include the NWFPE floating point emulator in the kernel.
2072 This is necessary to run most binaries. Linux does not currently
2073 support floating point hardware so you need to say Y here even if
2074 your machine has an FPA or floating point co-processor podule.
2075
2076 You may say N here if you are going to load the Acorn FPEmulator
2077 early in the bootup.
2078
2079config FPE_NWFPE_XP
2080 bool "Support extended precision"
bedf142b 2081 depends on FPE_NWFPE
1da177e4
LT
2082 help
2083 Say Y to include 80-bit support in the kernel floating-point
2084 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2085 Note that gcc does not generate 80-bit operations by default,
2086 so in most cases this option only enlarges the size of the
2087 floating point emulator without any good reason.
2088
2089 You almost surely want to say N here.
2090
2091config FPE_FASTFPE
2092 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2093 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2094 ---help---
2095 Say Y here to include the FAST floating point emulator in the kernel.
2096 This is an experimental much faster emulator which now also has full
2097 precision for the mantissa. It does not support any exceptions.
2098 It is very simple, and approximately 3-6 times faster than NWFPE.
2099
2100 It should be sufficient for most programs. It may be not suitable
2101 for scientific calculations, but you have to check this for yourself.
2102 If you do not feel you need a faster FP emulation you should better
2103 choose NWFPE.
2104
2105config VFP
2106 bool "VFP-format floating point maths"
e399b1a4 2107 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2108 help
2109 Say Y to include VFP support code in the kernel. This is needed
2110 if your hardware includes a VFP unit.
2111
2112 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2113 release notes and additional status information.
2114
2115 Say N if your target does not have VFP hardware.
2116
25ebee02
CM
2117config VFPv3
2118 bool
2119 depends on VFP
2120 default y if CPU_V7
2121
b5872db4
CM
2122config NEON
2123 bool "Advanced SIMD (NEON) Extension support"
2124 depends on VFPv3 && CPU_V7
2125 help
2126 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2127 Extension.
2128
73c132c1
AB
2129config KERNEL_MODE_NEON
2130 bool "Support for NEON in kernel mode"
c4a30c3b 2131 depends on NEON && AEABI
73c132c1
AB
2132 help
2133 Say Y to include support for NEON in kernel mode.
2134
1da177e4
LT
2135endmenu
2136
2137menu "Userspace binary formats"
2138
2139source "fs/Kconfig.binfmt"
2140
2141config ARTHUR
2142 tristate "RISC OS personality"
704bdda0 2143 depends on !AEABI
1da177e4
LT
2144 help
2145 Say Y here to include the kernel code necessary if you want to run
2146 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2147 experimental; if this sounds frightening, say N and sleep in peace.
2148 You can also say M here to compile this support as a module (which
2149 will be called arthur).
2150
2151endmenu
2152
2153menu "Power management options"
2154
eceab4ac 2155source "kernel/power/Kconfig"
1da177e4 2156
f4cb5700 2157config ARCH_SUSPEND_POSSIBLE
19a0519d 2158 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2159 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2160 def_bool y
2161
15e0d9e3
AB
2162config ARM_CPU_SUSPEND
2163 def_bool PM_SLEEP
2164
603fb42a
SC
2165config ARCH_HIBERNATION_POSSIBLE
2166 bool
2167 depends on MMU
2168 default y if ARCH_SUSPEND_POSSIBLE
2169
1da177e4
LT
2170endmenu
2171
d5950b43
SR
2172source "net/Kconfig"
2173
ac25150f 2174source "drivers/Kconfig"
1da177e4
LT
2175
2176source "fs/Kconfig"
2177
1da177e4
LT
2178source "arch/arm/Kconfig.debug"
2179
2180source "security/Kconfig"
2181
2182source "crypto/Kconfig"
2183
2184source "lib/Kconfig"
749cf76c
CD
2185
2186source "arch/arm/kvm/Kconfig"
This page took 1.213339 seconds and 5 git commands to generate.