Linux 4.5-rc1
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
38 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
39 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 40 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 41 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 42 select HAVE_ARCH_TRACEHOOK
b329f95d 43 select HAVE_ARM_SMCCC if CPU_V7
b1b3f49c 44 select HAVE_BPF_JIT
51aaf81f 45 select HAVE_CC_STACKPROTECTOR
171b3f0d 46 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
47 select HAVE_C_RECORDMCOUNT
48 select HAVE_DEBUG_KMEMLEAK
49 select HAVE_DMA_API_DEBUG
b1b3f49c 50 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 51 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 52 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 53 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 54 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 55 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 56 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
57 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
58 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 59 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 60 select HAVE_KERNEL_GZIP
f9b493ac 61 select HAVE_KERNEL_LZ4
6e8699f7 62 select HAVE_KERNEL_LZMA
b1b3f49c 63 select HAVE_KERNEL_LZO
a7f464f3 64 select HAVE_KERNEL_XZ
cb1293e2 65 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
66 select HAVE_KRETPROBES if (HAVE_KPROBES)
67 select HAVE_MEMBLOCK
7d485f64 68 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 69 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 70 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 71 select HAVE_PERF_EVENTS
49863894
WD
72 select HAVE_PERF_REGS
73 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 74 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 75 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 76 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 77 select HAVE_UID16
31c1fc81 78 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 79 select IRQ_FORCED_THREADING
171b3f0d 80 select MODULES_USE_ELF_REL
84f452b1 81 select NO_BOOTMEM
aa7d5f18
AB
82 select OF_EARLY_FLATTREE if OF
83 select OF_RESERVED_MEM if OF
171b3f0d
RK
84 select OLD_SIGACTION
85 select OLD_SIGSUSPEND3
b1b3f49c
RK
86 select PERF_USE_VMALLOC
87 select RTC_LIB
88 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
89 # Above selects are sorted alphabetically; please add new ones
90 # according to that. Thanks.
1da177e4
LT
91 help
92 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 93 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 94 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 95 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
96 Europe. There is an ARM Linux project with a web page at
97 <http://www.arm.linux.org.uk/>.
98
74facffe 99config ARM_HAS_SG_CHAIN
308c09f1 100 select ARCH_HAS_SG_CHAIN
74facffe
RK
101 bool
102
4ce63fcd
MS
103config NEED_SG_DMA_LENGTH
104 bool
105
106config ARM_DMA_USE_IOMMU
4ce63fcd 107 bool
b1b3f49c
RK
108 select ARM_HAS_SG_CHAIN
109 select NEED_SG_DMA_LENGTH
4ce63fcd 110
60460abf
SWK
111if ARM_DMA_USE_IOMMU
112
113config ARM_DMA_IOMMU_ALIGNMENT
114 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
115 range 4 9
116 default 8
117 help
118 DMA mapping framework by default aligns all buffers to the smallest
119 PAGE_SIZE order which is greater than or equal to the requested buffer
120 size. This works well for buffers up to a few hundreds kilobytes, but
121 for larger buffers it just a waste of address space. Drivers which has
122 relatively small addressing window (like 64Mib) might run out of
123 virtual space with just a few allocations.
124
125 With this parameter you can specify the maximum PAGE_SIZE order for
126 DMA IOMMU buffers. Larger buffers will be aligned only to this
127 specified order. The order is expressed as a power of two multiplied
128 by the PAGE_SIZE.
129
130endif
131
0b05da72
HUK
132config MIGHT_HAVE_PCI
133 bool
134
75e7153a
RB
135config SYS_SUPPORTS_APM_EMULATION
136 bool
137
bc581770
LW
138config HAVE_TCM
139 bool
140 select GENERIC_ALLOCATOR
141
e119bfff
RK
142config HAVE_PROC_CPU
143 bool
144
ce816fa8 145config NO_IOPORT_MAP
5ea81769 146 bool
5ea81769 147
1da177e4
LT
148config EISA
149 bool
150 ---help---
151 The Extended Industry Standard Architecture (EISA) bus was
152 developed as an open alternative to the IBM MicroChannel bus.
153
154 The EISA bus provided some of the features of the IBM MicroChannel
155 bus while maintaining backward compatibility with cards made for
156 the older ISA bus. The EISA bus saw limited use between 1988 and
157 1995 when it was made obsolete by the PCI bus.
158
159 Say Y here if you are building a kernel for an EISA-based machine.
160
161 Otherwise, say N.
162
163config SBUS
164 bool
165
f16fb1ec
RK
166config STACKTRACE_SUPPORT
167 bool
168 default y
169
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
cb1293e2 176 default !CPU_V7M
7ad1bcb2 177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
a5f4c561
SA
191config FIX_EARLYCON_MEM
192 def_bool y if MMU
193
b89c3b16
AM
194config GENERIC_HWEIGHT
195 bool
196 default y
197
1da177e4
LT
198config GENERIC_CALIBRATE_DELAY
199 bool
200 default y
201
a08b6b79
Z
202config ARCH_MAY_HAVE_PC_FDC
203 bool
204
5ac6da66
CL
205config ZONE_DMA
206 bool
5ac6da66 207
ccd7ab7f
FT
208config NEED_DMA_MAP_STATE
209 def_bool y
210
c7edc9e3
DL
211config ARCH_SUPPORTS_UPROBES
212 def_bool y
213
58af4a24
RH
214config ARCH_HAS_DMA_SET_COHERENT_MASK
215 bool
216
1da177e4
LT
217config GENERIC_ISA_DMA
218 bool
219
1da177e4
LT
220config FIQ
221 bool
222
13a5045d
RH
223config NEED_RET_TO_USER
224 bool
225
034d2f5a
AV
226config ARCH_MTD_XIP
227 bool
228
c760fc19
HC
229config VECTORS_BASE
230 hex
6afd6fae 231 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
232 default DRAM_BASE if REMAP_VECTORS_TO_RAM
233 default 0x00000000
234 help
19accfd3
RK
235 The base address of exception vectors. This must be two pages
236 in size.
c760fc19 237
dc21af99 238config ARM_PATCH_PHYS_VIRT
c1becedc
RK
239 bool "Patch physical to virtual translations at runtime" if EMBEDDED
240 default y
b511d75d 241 depends on !XIP_KERNEL && MMU
dc21af99 242 help
111e9a5c
RK
243 Patch phys-to-virt and virt-to-phys translation functions at
244 boot and module load time according to the position of the
245 kernel in system memory.
dc21af99 246
111e9a5c 247 This can only be used with non-XIP MMU kernels where the base
daece596 248 of physical memory is at a 16MB boundary.
dc21af99 249
c1becedc
RK
250 Only disable this option if you know that you do not require
251 this feature (eg, building a kernel for a single machine) and
252 you need to shrink the kernel to the minimal size.
dc21af99 253
c334bc15
RH
254config NEED_MACH_IO_H
255 bool
256 help
257 Select this when mach/io.h is required to provide special
258 definitions for this platform. The need for mach/io.h should
259 be avoided when possible.
260
0cdc8b92 261config NEED_MACH_MEMORY_H
1b9f95f8
NP
262 bool
263 help
0cdc8b92
NP
264 Select this when mach/memory.h is required to provide special
265 definitions for this platform. The need for mach/memory.h should
266 be avoided when possible.
dc21af99 267
1b9f95f8 268config PHYS_OFFSET
974c0724 269 hex "Physical address of main memory" if MMU
c6f54a9b 270 depends on !ARM_PATCH_PHYS_VIRT
974c0724 271 default DRAM_BASE if !MMU
c6f54a9b 272 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
273 ARCH_FOOTBRIDGE || \
274 ARCH_INTEGRATOR || \
275 ARCH_IOP13XX || \
276 ARCH_KS8695 || \
277 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
278 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
279 default 0x20000000 if ARCH_S5PV210
280 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 281 default 0xc0000000 if ARCH_SA1100
111e9a5c 282 help
1b9f95f8
NP
283 Please provide the physical address corresponding to the
284 location of main memory in your system.
cada3c08 285
87e040b6
SG
286config GENERIC_BUG
287 def_bool y
288 depends on BUG
289
1bcad26e
KS
290config PGTABLE_LEVELS
291 int
292 default 3 if ARM_LPAE
293 default 2
294
1da177e4
LT
295source "init/Kconfig"
296
dc52ddc0
MH
297source "kernel/Kconfig.freezer"
298
1da177e4
LT
299menu "System Type"
300
3c427975
HC
301config MMU
302 bool "MMU-based Paged Memory Management Support"
303 default y
304 help
305 Select if you want MMU-based virtualised addressing space
306 support by paged memory management. If unsure, say 'Y'.
307
e0c25d95
DC
308config ARCH_MMAP_RND_BITS_MIN
309 default 8
310
311config ARCH_MMAP_RND_BITS_MAX
312 default 14 if PAGE_OFFSET=0x40000000
313 default 15 if PAGE_OFFSET=0x80000000
314 default 16
315
ccf50e23
RK
316#
317# The "ARM system type" choice list is ordered alphabetically by option
318# text. Please add new entries in the option alphabetic order.
319#
1da177e4
LT
320choice
321 prompt "ARM system type"
70722803 322 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 323 default ARCH_MULTIPLATFORM if MMU
1da177e4 324
387798b3
RH
325config ARCH_MULTIPLATFORM
326 bool "Allow multiple platforms to be selected"
b1b3f49c 327 depends on MMU
ddb902cc 328 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 329 select ARM_HAS_SG_CHAIN
387798b3
RH
330 select ARM_PATCH_PHYS_VIRT
331 select AUTO_ZRELADDR
6d0add40 332 select CLKSRC_OF
66314223 333 select COMMON_CLK
ddb902cc 334 select GENERIC_CLOCKEVENTS
08d38beb 335 select MIGHT_HAVE_PCI
387798b3 336 select MULTI_IRQ_HANDLER
66314223
DN
337 select SPARSE_IRQ
338 select USE_OF
66314223 339
9c77bc43
SA
340config ARM_SINGLE_ARMV7M
341 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
342 depends on !MMU
343 select ARCH_WANT_OPTIONAL_GPIOLIB
344 select ARM_NVIC
499f1640 345 select AUTO_ZRELADDR
9c77bc43
SA
346 select CLKSRC_OF
347 select COMMON_CLK
348 select CPU_V7M
349 select GENERIC_CLOCKEVENTS
350 select NO_IOPORT_MAP
351 select SPARSE_IRQ
352 select USE_OF
353
4af6fee1 354
93e22567
RK
355config ARCH_CLPS711X
356 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 357 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 358 select AUTO_ZRELADDR
c99f72ad 359 select CLKSRC_MMIO
93e22567
RK
360 select COMMON_CLK
361 select CPU_ARM720T
4a8355c4 362 select GENERIC_CLOCKEVENTS
6597619f 363 select MFD_SYSCON
e4e3a37d 364 select SOC_BUS
93e22567
RK
365 help
366 Support for Cirrus Logic 711x/721x/731x based boards.
367
788c9700
RK
368config ARCH_GEMINI
369 bool "Cortina Systems Gemini"
788c9700 370 select ARCH_REQUIRE_GPIOLIB
f3372c01 371 select CLKSRC_MMIO
b1b3f49c 372 select CPU_FA526
f3372c01 373 select GENERIC_CLOCKEVENTS
788c9700
RK
374 help
375 Support for the Cortina Systems Gemini family SoCs
376
1da177e4
LT
377config ARCH_EBSA110
378 bool "EBSA-110"
b1b3f49c 379 select ARCH_USES_GETTIMEOFFSET
c750815e 380 select CPU_SA110
f7e68bbf 381 select ISA
c334bc15 382 select NEED_MACH_IO_H
0cdc8b92 383 select NEED_MACH_MEMORY_H
ce816fa8 384 select NO_IOPORT_MAP
1da177e4
LT
385 help
386 This is an evaluation board for the StrongARM processor available
f6c8965a 387 from Digital. It has limited hardware on-board, including an
1da177e4
LT
388 Ethernet interface, two PCMCIA sockets, two serial ports and a
389 parallel port.
390
e7736d47
LB
391config ARCH_EP93XX
392 bool "EP93xx-based"
b1b3f49c
RK
393 select ARCH_HAS_HOLES_MEMORYMODEL
394 select ARCH_REQUIRE_GPIOLIB
e7736d47 395 select ARM_AMBA
b8824c9a 396 select ARM_PATCH_PHYS_VIRT
e7736d47 397 select ARM_VIC
b8824c9a 398 select AUTO_ZRELADDR
6d803ba7 399 select CLKDEV_LOOKUP
000bc178 400 select CLKSRC_MMIO
b1b3f49c 401 select CPU_ARM920T
000bc178 402 select GENERIC_CLOCKEVENTS
e7736d47
LB
403 help
404 This enables support for the Cirrus EP93xx series of CPUs.
405
1da177e4
LT
406config ARCH_FOOTBRIDGE
407 bool "FootBridge"
c750815e 408 select CPU_SA110
1da177e4 409 select FOOTBRIDGE
4e8d7637 410 select GENERIC_CLOCKEVENTS
d0ee9f40 411 select HAVE_IDE
8ef6e620 412 select NEED_MACH_IO_H if !MMU
0cdc8b92 413 select NEED_MACH_MEMORY_H
f999b8bd
MM
414 help
415 Support for systems based on the DC21285 companion chip
416 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 417
4af6fee1
DS
418config ARCH_NETX
419 bool "Hilscher NetX based"
b1b3f49c 420 select ARM_VIC
234b6ced 421 select CLKSRC_MMIO
c750815e 422 select CPU_ARM926T
2fcfe6b8 423 select GENERIC_CLOCKEVENTS
f999b8bd 424 help
4af6fee1
DS
425 This enables support for systems based on the Hilscher NetX Soc
426
3b938be6
RK
427config ARCH_IOP13XX
428 bool "IOP13xx-based"
429 depends on MMU
b1b3f49c 430 select CPU_XSC3
0cdc8b92 431 select NEED_MACH_MEMORY_H
13a5045d 432 select NEED_RET_TO_USER
b1b3f49c
RK
433 select PCI
434 select PLAT_IOP
435 select VMSPLIT_1G
37ebbcff 436 select SPARSE_IRQ
3b938be6
RK
437 help
438 Support for Intel's IOP13XX (XScale) family of processors.
439
3f7e5815
LB
440config ARCH_IOP32X
441 bool "IOP32x-based"
a4f7e763 442 depends on MMU
b1b3f49c 443 select ARCH_REQUIRE_GPIOLIB
c750815e 444 select CPU_XSCALE
e9004f50 445 select GPIO_IOP
13a5045d 446 select NEED_RET_TO_USER
f7e68bbf 447 select PCI
b1b3f49c 448 select PLAT_IOP
f999b8bd 449 help
3f7e5815
LB
450 Support for Intel's 80219 and IOP32X (XScale) family of
451 processors.
452
453config ARCH_IOP33X
454 bool "IOP33x-based"
455 depends on MMU
b1b3f49c 456 select ARCH_REQUIRE_GPIOLIB
c750815e 457 select CPU_XSCALE
e9004f50 458 select GPIO_IOP
13a5045d 459 select NEED_RET_TO_USER
3f7e5815 460 select PCI
b1b3f49c 461 select PLAT_IOP
3f7e5815
LB
462 help
463 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 464
3b938be6
RK
465config ARCH_IXP4XX
466 bool "IXP4xx-based"
a4f7e763 467 depends on MMU
58af4a24 468 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 469 select ARCH_REQUIRE_GPIOLIB
51aaf81f 470 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 471 select CLKSRC_MMIO
c750815e 472 select CPU_XSCALE
b1b3f49c 473 select DMABOUNCE if PCI
3b938be6 474 select GENERIC_CLOCKEVENTS
0b05da72 475 select MIGHT_HAVE_PCI
c334bc15 476 select NEED_MACH_IO_H
9296d94d 477 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 478 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 479 help
3b938be6 480 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 481
edabd38e
SB
482config ARCH_DOVE
483 bool "Marvell Dove"
edabd38e 484 select ARCH_REQUIRE_GPIOLIB
756b2531 485 select CPU_PJ4
edabd38e 486 select GENERIC_CLOCKEVENTS
0f81bd43 487 select MIGHT_HAVE_PCI
b8cd337c 488 select MULTI_IRQ_HANDLER
171b3f0d 489 select MVEBU_MBUS
9139acd1
SH
490 select PINCTRL
491 select PINCTRL_DOVE
abcda1dc 492 select PLAT_ORION_LEGACY
0bd86961 493 select SPARSE_IRQ
c5d431e8 494 select PM_GENERIC_DOMAINS if PM
788c9700 495 help
edabd38e 496 Support for the Marvell Dove SoC 88AP510
788c9700
RK
497
498config ARCH_KS8695
499 bool "Micrel/Kendin KS8695"
98830bc9 500 select ARCH_REQUIRE_GPIOLIB
c7e783d6 501 select CLKSRC_MMIO
b1b3f49c 502 select CPU_ARM922T
c7e783d6 503 select GENERIC_CLOCKEVENTS
b1b3f49c 504 select NEED_MACH_MEMORY_H
788c9700
RK
505 help
506 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
507 System-on-Chip devices.
508
788c9700
RK
509config ARCH_W90X900
510 bool "Nuvoton W90X900 CPU"
c52d3d68 511 select ARCH_REQUIRE_GPIOLIB
6d803ba7 512 select CLKDEV_LOOKUP
6fa5d5f7 513 select CLKSRC_MMIO
b1b3f49c 514 select CPU_ARM926T
58b5369e 515 select GENERIC_CLOCKEVENTS
788c9700 516 help
a8bc4ead 517 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
518 At present, the w90x900 has been renamed nuc900, regarding
519 the ARM series product line, you can login the following
520 link address to know more.
521
522 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
523 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 524
93e22567
RK
525config ARCH_LPC32XX
526 bool "NXP LPC32XX"
527 select ARCH_REQUIRE_GPIOLIB
528 select ARM_AMBA
529 select CLKDEV_LOOKUP
530 select CLKSRC_MMIO
531 select CPU_ARM926T
532 select GENERIC_CLOCKEVENTS
533 select HAVE_IDE
93e22567
RK
534 select USE_OF
535 help
536 Support for the NXP LPC32XX family of processors
537
1da177e4 538config ARCH_PXA
2c8086a5 539 bool "PXA2xx/PXA3xx-based"
a4f7e763 540 depends on MMU
b1b3f49c
RK
541 select ARCH_MTD_XIP
542 select ARCH_REQUIRE_GPIOLIB
543 select ARM_CPU_SUSPEND if PM
544 select AUTO_ZRELADDR
a1c0a6ad 545 select COMMON_CLK
6d803ba7 546 select CLKDEV_LOOKUP
389d9b58 547 select CLKSRC_PXA
234b6ced 548 select CLKSRC_MMIO
6f6caeaa 549 select CLKSRC_OF
981d0f39 550 select GENERIC_CLOCKEVENTS
157d2644 551 select GPIO_PXA
d0ee9f40 552 select HAVE_IDE
d6cf30ca 553 select IRQ_DOMAIN
b1b3f49c 554 select MULTI_IRQ_HANDLER
b1b3f49c
RK
555 select PLAT_PXA
556 select SPARSE_IRQ
f999b8bd 557 help
2c8086a5 558 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
559
560config ARCH_RPC
561 bool "RiscPC"
868e87cc 562 depends on MMU
1da177e4 563 select ARCH_ACORN
a08b6b79 564 select ARCH_MAY_HAVE_PC_FDC
07f841b7 565 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 566 select ARCH_USES_GETTIMEOFFSET
fa04e209 567 select CPU_SA110
b1b3f49c 568 select FIQ
d0ee9f40 569 select HAVE_IDE
b1b3f49c
RK
570 select HAVE_PATA_PLATFORM
571 select ISA_DMA_API
c334bc15 572 select NEED_MACH_IO_H
0cdc8b92 573 select NEED_MACH_MEMORY_H
ce816fa8 574 select NO_IOPORT_MAP
b4811bac 575 select VIRT_TO_BUS
1da177e4
LT
576 help
577 On the Acorn Risc-PC, Linux can support the internal IDE disk and
578 CD-ROM interface, serial and parallel port, and the floppy drive.
579
580config ARCH_SA1100
581 bool "SA1100-based"
b1b3f49c
RK
582 select ARCH_MTD_XIP
583 select ARCH_REQUIRE_GPIOLIB
584 select ARCH_SPARSEMEM_ENABLE
585 select CLKDEV_LOOKUP
586 select CLKSRC_MMIO
389d9b58
DL
587 select CLKSRC_PXA
588 select CLKSRC_OF if OF
1937f5b9 589 select CPU_FREQ
b1b3f49c 590 select CPU_SA1100
3e238be2 591 select GENERIC_CLOCKEVENTS
d0ee9f40 592 select HAVE_IDE
1eca42b4 593 select IRQ_DOMAIN
b1b3f49c 594 select ISA
affcab32 595 select MULTI_IRQ_HANDLER
0cdc8b92 596 select NEED_MACH_MEMORY_H
375dec92 597 select SPARSE_IRQ
f999b8bd
MM
598 help
599 Support for StrongARM 11x0 based boards.
1da177e4 600
b130d5c2
KK
601config ARCH_S3C24XX
602 bool "Samsung S3C24XX SoCs"
53650430 603 select ARCH_REQUIRE_GPIOLIB
335cce74 604 select ATAGS
b1b3f49c 605 select CLKDEV_LOOKUP
4280506a 606 select CLKSRC_SAMSUNG_PWM
7f78b6eb 607 select GENERIC_CLOCKEVENTS
880cf071 608 select GPIO_SAMSUNG
20676c15 609 select HAVE_S3C2410_I2C if I2C
b130d5c2 610 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 611 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 612 select MULTI_IRQ_HANDLER
c334bc15 613 select NEED_MACH_IO_H
cd8dc7ae 614 select SAMSUNG_ATAGS
1da177e4 615 help
b130d5c2
KK
616 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
617 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
618 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
619 Samsung SMDK2410 development board (and derivatives).
63b1f51b 620
7c6337e2
KH
621config ARCH_DAVINCI
622 bool "TI DaVinci"
b1b3f49c 623 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 624 select ARCH_REQUIRE_GPIOLIB
6d803ba7 625 select CLKDEV_LOOKUP
20e9969b 626 select GENERIC_ALLOCATOR
b1b3f49c 627 select GENERIC_CLOCKEVENTS
dc7ad3b3 628 select GENERIC_IRQ_CHIP
b1b3f49c 629 select HAVE_IDE
689e331f 630 select USE_OF
b1b3f49c 631 select ZONE_DMA
7c6337e2
KH
632 help
633 Support for TI's DaVinci platform.
634
a0694861
TL
635config ARCH_OMAP1
636 bool "TI OMAP1"
00a36698 637 depends on MMU
9af915da 638 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 639 select ARCH_OMAP
21f47fbc 640 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 641 select CLKDEV_LOOKUP
d6e15d78 642 select CLKSRC_MMIO
b1b3f49c 643 select GENERIC_CLOCKEVENTS
a0694861 644 select GENERIC_IRQ_CHIP
a0694861
TL
645 select HAVE_IDE
646 select IRQ_DOMAIN
b694331c 647 select MULTI_IRQ_HANDLER
a0694861
TL
648 select NEED_MACH_IO_H if PCCARD
649 select NEED_MACH_MEMORY_H
685e2d08 650 select SPARSE_IRQ
21f47fbc 651 help
a0694861 652 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 653
1da177e4
LT
654endchoice
655
387798b3
RH
656menu "Multiple platform selection"
657 depends on ARCH_MULTIPLATFORM
658
659comment "CPU Core family selection"
660
f8afae40
AB
661config ARCH_MULTI_V4
662 bool "ARMv4 based platforms (FA526)"
663 depends on !ARCH_MULTI_V6_V7
664 select ARCH_MULTI_V4_V5
665 select CPU_FA526
666
387798b3
RH
667config ARCH_MULTI_V4T
668 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 669 depends on !ARCH_MULTI_V6_V7
b1b3f49c 670 select ARCH_MULTI_V4_V5
24e860fb
AB
671 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
672 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
673 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
674
675config ARCH_MULTI_V5
676 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 677 depends on !ARCH_MULTI_V6_V7
b1b3f49c 678 select ARCH_MULTI_V4_V5
12567bbd 679 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
680 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
681 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
682
683config ARCH_MULTI_V4_V5
684 bool
685
686config ARCH_MULTI_V6
8dda05cc 687 bool "ARMv6 based platforms (ARM11)"
387798b3 688 select ARCH_MULTI_V6_V7
42f4754a 689 select CPU_V6K
387798b3
RH
690
691config ARCH_MULTI_V7
8dda05cc 692 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
693 default y
694 select ARCH_MULTI_V6_V7
b1b3f49c 695 select CPU_V7
90bc8ac7 696 select HAVE_SMP
387798b3
RH
697
698config ARCH_MULTI_V6_V7
699 bool
9352b05b 700 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
701
702config ARCH_MULTI_CPU_AUTO
703 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
704 select ARCH_MULTI_V5
705
706endmenu
707
05e2a3de 708config ARCH_VIRT
e3246542
MY
709 bool "Dummy Virtual Machine"
710 depends on ARCH_MULTI_V7
4b8b5f25 711 select ARM_AMBA
05e2a3de 712 select ARM_GIC
0e2f91e9 713 select ARM_GIC_V2M if PCI_MSI
0b28f1db 714 select ARM_GIC_V3
05e2a3de 715 select ARM_PSCI
4b8b5f25 716 select HAVE_ARM_ARCH_TIMER
05e2a3de 717
ccf50e23
RK
718#
719# This is sorted alphabetically by mach-* pathname. However, plat-*
720# Kconfigs may be included either alphabetically (according to the
721# plat- suffix) or along side the corresponding mach-* source.
722#
3e93a22b
GC
723source "arch/arm/mach-mvebu/Kconfig"
724
445d9b30
TZ
725source "arch/arm/mach-alpine/Kconfig"
726
d9bfc86d
OR
727source "arch/arm/mach-asm9260/Kconfig"
728
95b8f20f
RK
729source "arch/arm/mach-at91/Kconfig"
730
1d22924e
AB
731source "arch/arm/mach-axxia/Kconfig"
732
8ac49e04
CD
733source "arch/arm/mach-bcm/Kconfig"
734
1c37fa10
SH
735source "arch/arm/mach-berlin/Kconfig"
736
1da177e4
LT
737source "arch/arm/mach-clps711x/Kconfig"
738
d94f944e
AV
739source "arch/arm/mach-cns3xxx/Kconfig"
740
95b8f20f
RK
741source "arch/arm/mach-davinci/Kconfig"
742
df8d742e
BS
743source "arch/arm/mach-digicolor/Kconfig"
744
95b8f20f
RK
745source "arch/arm/mach-dove/Kconfig"
746
e7736d47
LB
747source "arch/arm/mach-ep93xx/Kconfig"
748
1da177e4
LT
749source "arch/arm/mach-footbridge/Kconfig"
750
59d3a193
PZ
751source "arch/arm/mach-gemini/Kconfig"
752
387798b3
RH
753source "arch/arm/mach-highbank/Kconfig"
754
389ee0c2
HZ
755source "arch/arm/mach-hisi/Kconfig"
756
1da177e4
LT
757source "arch/arm/mach-integrator/Kconfig"
758
3f7e5815
LB
759source "arch/arm/mach-iop32x/Kconfig"
760
761source "arch/arm/mach-iop33x/Kconfig"
1da177e4 762
285f5fa7
DW
763source "arch/arm/mach-iop13xx/Kconfig"
764
1da177e4
LT
765source "arch/arm/mach-ixp4xx/Kconfig"
766
828989ad
SS
767source "arch/arm/mach-keystone/Kconfig"
768
95b8f20f
RK
769source "arch/arm/mach-ks8695/Kconfig"
770
3b8f5030
CC
771source "arch/arm/mach-meson/Kconfig"
772
17723fd3
JJ
773source "arch/arm/mach-moxart/Kconfig"
774
794d15b2
SS
775source "arch/arm/mach-mv78xx0/Kconfig"
776
3995eb82 777source "arch/arm/mach-imx/Kconfig"
1da177e4 778
f682a218
MB
779source "arch/arm/mach-mediatek/Kconfig"
780
1d3f33d5
SG
781source "arch/arm/mach-mxs/Kconfig"
782
95b8f20f 783source "arch/arm/mach-netx/Kconfig"
49cbe786 784
95b8f20f 785source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 786
9851ca57
DT
787source "arch/arm/mach-nspire/Kconfig"
788
d48af15e
TL
789source "arch/arm/plat-omap/Kconfig"
790
791source "arch/arm/mach-omap1/Kconfig"
1da177e4 792
1dbae815
TL
793source "arch/arm/mach-omap2/Kconfig"
794
9dd0b194 795source "arch/arm/mach-orion5x/Kconfig"
585cf175 796
387798b3
RH
797source "arch/arm/mach-picoxcell/Kconfig"
798
95b8f20f
RK
799source "arch/arm/mach-pxa/Kconfig"
800source "arch/arm/plat-pxa/Kconfig"
585cf175 801
95b8f20f
RK
802source "arch/arm/mach-mmp/Kconfig"
803
8fc1b0f8
KG
804source "arch/arm/mach-qcom/Kconfig"
805
95b8f20f
RK
806source "arch/arm/mach-realview/Kconfig"
807
d63dc051
HS
808source "arch/arm/mach-rockchip/Kconfig"
809
95b8f20f 810source "arch/arm/mach-sa1100/Kconfig"
edabd38e 811
387798b3
RH
812source "arch/arm/mach-socfpga/Kconfig"
813
a7ed099f 814source "arch/arm/mach-spear/Kconfig"
a21765a7 815
65ebcc11
SK
816source "arch/arm/mach-sti/Kconfig"
817
85fd6d63 818source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 819
431107ea 820source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 821
170f4e42
KK
822source "arch/arm/mach-s5pv210/Kconfig"
823
83014579 824source "arch/arm/mach-exynos/Kconfig"
e509b289 825source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 826
882d01f9 827source "arch/arm/mach-shmobile/Kconfig"
52c543f9 828
3b52634f
MR
829source "arch/arm/mach-sunxi/Kconfig"
830
156a0997
BS
831source "arch/arm/mach-prima2/Kconfig"
832
d6de5b02
MG
833source "arch/arm/mach-tango/Kconfig"
834
c5f80065
EG
835source "arch/arm/mach-tegra/Kconfig"
836
95b8f20f 837source "arch/arm/mach-u300/Kconfig"
1da177e4 838
ba56a987
MY
839source "arch/arm/mach-uniphier/Kconfig"
840
95b8f20f 841source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
842
843source "arch/arm/mach-versatile/Kconfig"
844
ceade897 845source "arch/arm/mach-vexpress/Kconfig"
420c34e4 846source "arch/arm/plat-versatile/Kconfig"
ceade897 847
6f35f9a9
TP
848source "arch/arm/mach-vt8500/Kconfig"
849
7ec80ddf 850source "arch/arm/mach-w90x900/Kconfig"
851
acede515
JN
852source "arch/arm/mach-zx/Kconfig"
853
9a45eb69
JC
854source "arch/arm/mach-zynq/Kconfig"
855
499f1640
SA
856# ARMv7-M architecture
857config ARCH_EFM32
858 bool "Energy Micro efm32"
859 depends on ARM_SINGLE_ARMV7M
860 select ARCH_REQUIRE_GPIOLIB
861 help
862 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
863 processors.
864
865config ARCH_LPC18XX
866 bool "NXP LPC18xx/LPC43xx"
867 depends on ARM_SINGLE_ARMV7M
868 select ARCH_HAS_RESET_CONTROLLER
869 select ARM_AMBA
870 select CLKSRC_LPC32XX
871 select PINCTRL
872 help
873 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
874 high performance microcontrollers.
875
876config ARCH_STM32
877 bool "STMicrolectronics STM32"
878 depends on ARM_SINGLE_ARMV7M
879 select ARCH_HAS_RESET_CONTROLLER
880 select ARMV7M_SYSTICK
25263186 881 select CLKSRC_STM32
499f1640
SA
882 select RESET_CONTROLLER
883 help
884 Support for STMicroelectronics STM32 processors.
885
1da177e4
LT
886# Definitions to make life easier
887config ARCH_ACORN
888 bool
889
7ae1f7ec
LB
890config PLAT_IOP
891 bool
469d3044 892 select GENERIC_CLOCKEVENTS
7ae1f7ec 893
69b02f6a
LB
894config PLAT_ORION
895 bool
bfe45e0b 896 select CLKSRC_MMIO
b1b3f49c 897 select COMMON_CLK
dc7ad3b3 898 select GENERIC_IRQ_CHIP
278b45b0 899 select IRQ_DOMAIN
69b02f6a 900
abcda1dc
TP
901config PLAT_ORION_LEGACY
902 bool
903 select PLAT_ORION
904
bd5ce433
EM
905config PLAT_PXA
906 bool
907
f4b8b319
RK
908config PLAT_VERSATILE
909 bool
910
d9a1beaa
AC
911source "arch/arm/firmware/Kconfig"
912
1da177e4
LT
913source arch/arm/mm/Kconfig
914
afe4b25e 915config IWMMXT
d93003e8
SH
916 bool "Enable iWMMXt support"
917 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
918 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
919 help
920 Enable support for iWMMXt context switching at run time if
921 running on a CPU that supports it.
922
52108641 923config MULTI_IRQ_HANDLER
924 bool
925 help
926 Allow each machine to specify it's own IRQ handler at run time.
927
3b93e7b0
HC
928if !MMU
929source "arch/arm/Kconfig-nommu"
930endif
931
3e0a07f8
GC
932config PJ4B_ERRATA_4742
933 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
934 depends on CPU_PJ4B && MACH_ARMADA_370
935 default y
936 help
937 When coming out of either a Wait for Interrupt (WFI) or a Wait for
938 Event (WFE) IDLE states, a specific timing sensitivity exists between
939 the retiring WFI/WFE instructions and the newly issued subsequent
940 instructions. This sensitivity can result in a CPU hang scenario.
941 Workaround:
942 The software must insert either a Data Synchronization Barrier (DSB)
943 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
944 instruction
945
f0c4b8d6
WD
946config ARM_ERRATA_326103
947 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
948 depends on CPU_V6
949 help
950 Executing a SWP instruction to read-only memory does not set bit 11
951 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
952 treat the access as a read, preventing a COW from occurring and
953 causing the faulting task to livelock.
954
9cba3ccc
CM
955config ARM_ERRATA_411920
956 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 957 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
958 help
959 Invalidation of the Instruction Cache operation can
960 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
961 It does not affect the MPCore. This option enables the ARM Ltd.
962 recommended workaround.
963
7ce236fc
CM
964config ARM_ERRATA_430973
965 bool "ARM errata: Stale prediction on replaced interworking branch"
966 depends on CPU_V7
967 help
968 This option enables the workaround for the 430973 Cortex-A8
79403cda 969 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
970 interworking branch is replaced with another code sequence at the
971 same virtual address, whether due to self-modifying code or virtual
972 to physical address re-mapping, Cortex-A8 does not recover from the
973 stale interworking branch prediction. This results in Cortex-A8
974 executing the new code sequence in the incorrect ARM or Thumb state.
975 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
976 and also flushes the branch target cache at every context switch.
977 Note that setting specific bits in the ACTLR register may not be
978 available in non-secure mode.
979
855c551f
CM
980config ARM_ERRATA_458693
981 bool "ARM errata: Processor deadlock when a false hazard is created"
982 depends on CPU_V7
62e4d357 983 depends on !ARCH_MULTIPLATFORM
855c551f
CM
984 help
985 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
986 erratum. For very specific sequences of memory operations, it is
987 possible for a hazard condition intended for a cache line to instead
988 be incorrectly associated with a different cache line. This false
989 hazard might then cause a processor deadlock. The workaround enables
990 the L1 caching of the NEON accesses and disables the PLD instruction
991 in the ACTLR register. Note that setting specific bits in the ACTLR
992 register may not be available in non-secure mode.
993
0516e464
CM
994config ARM_ERRATA_460075
995 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
996 depends on CPU_V7
62e4d357 997 depends on !ARCH_MULTIPLATFORM
0516e464
CM
998 help
999 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1000 erratum. Any asynchronous access to the L2 cache may encounter a
1001 situation in which recent store transactions to the L2 cache are lost
1002 and overwritten with stale memory contents from external memory. The
1003 workaround disables the write-allocate mode for the L2 cache via the
1004 ACTLR register. Note that setting specific bits in the ACTLR register
1005 may not be available in non-secure mode.
1006
9f05027c
WD
1007config ARM_ERRATA_742230
1008 bool "ARM errata: DMB operation may be faulty"
1009 depends on CPU_V7 && SMP
62e4d357 1010 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1011 help
1012 This option enables the workaround for the 742230 Cortex-A9
1013 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1014 between two write operations may not ensure the correct visibility
1015 ordering of the two writes. This workaround sets a specific bit in
1016 the diagnostic register of the Cortex-A9 which causes the DMB
1017 instruction to behave as a DSB, ensuring the correct behaviour of
1018 the two writes.
1019
a672e99b
WD
1020config ARM_ERRATA_742231
1021 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1022 depends on CPU_V7 && SMP
62e4d357 1023 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1024 help
1025 This option enables the workaround for the 742231 Cortex-A9
1026 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1027 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1028 accessing some data located in the same cache line, may get corrupted
1029 data due to bad handling of the address hazard when the line gets
1030 replaced from one of the CPUs at the same time as another CPU is
1031 accessing it. This workaround sets specific bits in the diagnostic
1032 register of the Cortex-A9 which reduces the linefill issuing
1033 capabilities of the processor.
1034
69155794
JM
1035config ARM_ERRATA_643719
1036 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1037 depends on CPU_V7 && SMP
e5a5de44 1038 default y
69155794
JM
1039 help
1040 This option enables the workaround for the 643719 Cortex-A9 (prior to
1041 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1042 register returns zero when it should return one. The workaround
1043 corrects this value, ensuring cache maintenance operations which use
1044 it behave as intended and avoiding data corruption.
1045
cdf357f1
WD
1046config ARM_ERRATA_720789
1047 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1048 depends on CPU_V7
cdf357f1
WD
1049 help
1050 This option enables the workaround for the 720789 Cortex-A9 (prior to
1051 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1052 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1053 As a consequence of this erratum, some TLB entries which should be
1054 invalidated are not, resulting in an incoherency in the system page
1055 tables. The workaround changes the TLB flushing routines to invalidate
1056 entries regardless of the ASID.
475d92fc
WD
1057
1058config ARM_ERRATA_743622
1059 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1060 depends on CPU_V7
62e4d357 1061 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1062 help
1063 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1064 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1065 optimisation in the Cortex-A9 Store Buffer may lead to data
1066 corruption. This workaround sets a specific bit in the diagnostic
1067 register of the Cortex-A9 which disables the Store Buffer
1068 optimisation, preventing the defect from occurring. This has no
1069 visible impact on the overall performance or power consumption of the
1070 processor.
1071
9a27c27c
WD
1072config ARM_ERRATA_751472
1073 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1074 depends on CPU_V7
62e4d357 1075 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1076 help
1077 This option enables the workaround for the 751472 Cortex-A9 (prior
1078 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1079 completion of a following broadcasted operation if the second
1080 operation is received by a CPU before the ICIALLUIS has completed,
1081 potentially leading to corrupted entries in the cache or TLB.
1082
fcbdc5fe
WD
1083config ARM_ERRATA_754322
1084 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1085 depends on CPU_V7
1086 help
1087 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1088 r3p*) erratum. A speculative memory access may cause a page table walk
1089 which starts prior to an ASID switch but completes afterwards. This
1090 can populate the micro-TLB with a stale entry which may be hit with
1091 the new ASID. This workaround places two dsb instructions in the mm
1092 switching code so that no page table walks can cross the ASID switch.
1093
5dab26af
WD
1094config ARM_ERRATA_754327
1095 bool "ARM errata: no automatic Store Buffer drain"
1096 depends on CPU_V7 && SMP
1097 help
1098 This option enables the workaround for the 754327 Cortex-A9 (prior to
1099 r2p0) erratum. The Store Buffer does not have any automatic draining
1100 mechanism and therefore a livelock may occur if an external agent
1101 continuously polls a memory location waiting to observe an update.
1102 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1103 written polling loops from denying visibility of updates to memory.
1104
145e10e1
CM
1105config ARM_ERRATA_364296
1106 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1107 depends on CPU_V6
145e10e1
CM
1108 help
1109 This options enables the workaround for the 364296 ARM1136
1110 r0p2 erratum (possible cache data corruption with
1111 hit-under-miss enabled). It sets the undocumented bit 31 in
1112 the auxiliary control register and the FI bit in the control
1113 register, thus disabling hit-under-miss without putting the
1114 processor into full low interrupt latency mode. ARM11MPCore
1115 is not affected.
1116
f630c1bd
WD
1117config ARM_ERRATA_764369
1118 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1119 depends on CPU_V7 && SMP
1120 help
1121 This option enables the workaround for erratum 764369
1122 affecting Cortex-A9 MPCore with two or more processors (all
1123 current revisions). Under certain timing circumstances, a data
1124 cache line maintenance operation by MVA targeting an Inner
1125 Shareable memory region may fail to proceed up to either the
1126 Point of Coherency or to the Point of Unification of the
1127 system. This workaround adds a DSB instruction before the
1128 relevant cache maintenance functions and sets a specific bit
1129 in the diagnostic control register of the SCU.
1130
7253b85c
SH
1131config ARM_ERRATA_775420
1132 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1133 depends on CPU_V7
1134 help
1135 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1136 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1137 operation aborts with MMU exception, it might cause the processor
1138 to deadlock. This workaround puts DSB before executing ISB if
1139 an abort may occur on cache maintenance.
1140
93dc6887
CM
1141config ARM_ERRATA_798181
1142 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1143 depends on CPU_V7 && SMP
1144 help
1145 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1146 adequately shooting down all use of the old entries. This
1147 option enables the Linux kernel workaround for this erratum
1148 which sends an IPI to the CPUs that are running the same ASID
1149 as the one being invalidated.
1150
84b6504f
WD
1151config ARM_ERRATA_773022
1152 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1153 depends on CPU_V7
1154 help
1155 This option enables the workaround for the 773022 Cortex-A15
1156 (up to r0p4) erratum. In certain rare sequences of code, the
1157 loop buffer may deliver incorrect instructions. This
1158 workaround disables the loop buffer to avoid the erratum.
1159
1da177e4
LT
1160endmenu
1161
1162source "arch/arm/common/Kconfig"
1163
1da177e4
LT
1164menu "Bus support"
1165
1da177e4
LT
1166config ISA
1167 bool
1da177e4
LT
1168 help
1169 Find out whether you have ISA slots on your motherboard. ISA is the
1170 name of a bus system, i.e. the way the CPU talks to the other stuff
1171 inside your box. Other bus systems are PCI, EISA, MicroChannel
1172 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1173 newer boards don't support it. If you have ISA, say Y, otherwise N.
1174
065909b9 1175# Select ISA DMA controller support
1da177e4
LT
1176config ISA_DMA
1177 bool
065909b9 1178 select ISA_DMA_API
1da177e4 1179
065909b9 1180# Select ISA DMA interface
5cae841b
AV
1181config ISA_DMA_API
1182 bool
5cae841b 1183
1da177e4 1184config PCI
0b05da72 1185 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1186 help
1187 Find out whether you have a PCI motherboard. PCI is the name of a
1188 bus system, i.e. the way the CPU talks to the other stuff inside
1189 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1190 VESA. If you have PCI, say Y, otherwise N.
1191
52882173
AV
1192config PCI_DOMAINS
1193 bool
1194 depends on PCI
1195
8c7d1474
LP
1196config PCI_DOMAINS_GENERIC
1197 def_bool PCI_DOMAINS
1198
b080ac8a
MRJ
1199config PCI_NANOENGINE
1200 bool "BSE nanoEngine PCI support"
1201 depends on SA1100_NANOENGINE
1202 help
1203 Enable PCI on the BSE nanoEngine board.
1204
36e23590
MW
1205config PCI_SYSCALL
1206 def_bool PCI
1207
a0113a99
MR
1208config PCI_HOST_ITE8152
1209 bool
1210 depends on PCI && MACH_ARMCORE
1211 default y
1212 select DMABOUNCE
1213
1da177e4 1214source "drivers/pci/Kconfig"
3f06d157 1215source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1216
1217source "drivers/pcmcia/Kconfig"
1218
1219endmenu
1220
1221menu "Kernel Features"
1222
3b55658a
DM
1223config HAVE_SMP
1224 bool
1225 help
1226 This option should be selected by machines which have an SMP-
1227 capable CPU.
1228
1229 The only effect of this option is to make the SMP-related
1230 options available to the user for configuration.
1231
1da177e4 1232config SMP
bb2d8130 1233 bool "Symmetric Multi-Processing"
fbb4ddac 1234 depends on CPU_V6K || CPU_V7
bc28248e 1235 depends on GENERIC_CLOCKEVENTS
3b55658a 1236 depends on HAVE_SMP
801bb21c 1237 depends on MMU || ARM_MPU
0361748f 1238 select IRQ_WORK
1da177e4
LT
1239 help
1240 This enables support for systems with more than one CPU. If you have
4a474157
RG
1241 a system with only one CPU, say N. If you have a system with more
1242 than one CPU, say Y.
1da177e4 1243
4a474157 1244 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1245 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1246 you say Y here, the kernel will run on many, but not all,
1247 uniprocessor machines. On a uniprocessor machine, the kernel
1248 will run faster if you say N here.
1da177e4 1249
395cf969 1250 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1251 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1252 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1253
1254 If you don't know what to do here, say N.
1255
f00ec48f 1256config SMP_ON_UP
5744ff43 1257 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1258 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1259 default y
1260 help
1261 SMP kernels contain instructions which fail on non-SMP processors.
1262 Enabling this option allows the kernel to modify itself to make
1263 these instructions safe. Disabling it allows about 1K of space
1264 savings.
1265
1266 If you don't know what to do here, say Y.
1267
c9018aab
VG
1268config ARM_CPU_TOPOLOGY
1269 bool "Support cpu topology definition"
1270 depends on SMP && CPU_V7
1271 default y
1272 help
1273 Support ARM cpu topology definition. The MPIDR register defines
1274 affinity between processors which is then used to describe the cpu
1275 topology of an ARM System.
1276
1277config SCHED_MC
1278 bool "Multi-core scheduler support"
1279 depends on ARM_CPU_TOPOLOGY
1280 help
1281 Multi-core scheduler support improves the CPU scheduler's decision
1282 making when dealing with multi-core CPU chips at a cost of slightly
1283 increased overhead in some places. If unsure say N here.
1284
1285config SCHED_SMT
1286 bool "SMT scheduler support"
1287 depends on ARM_CPU_TOPOLOGY
1288 help
1289 Improves the CPU scheduler's decision making when dealing with
1290 MultiThreading at a cost of slightly increased overhead in some
1291 places. If unsure say N here.
1292
a8cbcd92
RK
1293config HAVE_ARM_SCU
1294 bool
a8cbcd92
RK
1295 help
1296 This option enables support for the ARM system coherency unit
1297
8a4da6e3 1298config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1299 bool "Architected timer support"
1300 depends on CPU_V7
8a4da6e3 1301 select ARM_ARCH_TIMER
0c403462 1302 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1303 help
1304 This option enables support for the ARM architected timer
1305
f32f4ce2
RK
1306config HAVE_ARM_TWD
1307 bool
da4a686a 1308 select CLKSRC_OF if OF
f32f4ce2
RK
1309 help
1310 This options enables support for the ARM timer and watchdog unit
1311
e8db288e
NP
1312config MCPM
1313 bool "Multi-Cluster Power Management"
1314 depends on CPU_V7 && SMP
1315 help
1316 This option provides the common power management infrastructure
1317 for (multi-)cluster based systems, such as big.LITTLE based
1318 systems.
1319
ebf4a5c5
HZ
1320config MCPM_QUAD_CLUSTER
1321 bool
1322 depends on MCPM
1323 help
1324 To avoid wasting resources unnecessarily, MCPM only supports up
1325 to 2 clusters by default.
1326 Platforms with 3 or 4 clusters that use MCPM must select this
1327 option to allow the additional clusters to be managed.
1328
1c33be57
NP
1329config BIG_LITTLE
1330 bool "big.LITTLE support (Experimental)"
1331 depends on CPU_V7 && SMP
1332 select MCPM
1333 help
1334 This option enables support selections for the big.LITTLE
1335 system architecture.
1336
1337config BL_SWITCHER
1338 bool "big.LITTLE switcher support"
6c044fec 1339 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1c33be57 1340 select ARM_CPU_SUSPEND
51aaf81f 1341 select CPU_PM
1c33be57
NP
1342 help
1343 The big.LITTLE "switcher" provides the core functionality to
1344 transparently handle transition between a cluster of A15's
1345 and a cluster of A7's in a big.LITTLE system.
1346
b22537c6
NP
1347config BL_SWITCHER_DUMMY_IF
1348 tristate "Simple big.LITTLE switcher user interface"
1349 depends on BL_SWITCHER && DEBUG_KERNEL
1350 help
1351 This is a simple and dummy char dev interface to control
1352 the big.LITTLE switcher core code. It is meant for
1353 debugging purposes only.
1354
8d5796d2
LB
1355choice
1356 prompt "Memory split"
006fa259 1357 depends on MMU
8d5796d2
LB
1358 default VMSPLIT_3G
1359 help
1360 Select the desired split between kernel and user memory.
1361
1362 If you are not absolutely sure what you are doing, leave this
1363 option alone!
1364
1365 config VMSPLIT_3G
1366 bool "3G/1G user/kernel split"
63ce446c
NP
1367 config VMSPLIT_3G_OPT
1368 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1369 config VMSPLIT_2G
1370 bool "2G/2G user/kernel split"
1371 config VMSPLIT_1G
1372 bool "1G/3G user/kernel split"
1373endchoice
1374
1375config PAGE_OFFSET
1376 hex
006fa259 1377 default PHYS_OFFSET if !MMU
8d5796d2
LB
1378 default 0x40000000 if VMSPLIT_1G
1379 default 0x80000000 if VMSPLIT_2G
63ce446c 1380 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1381 default 0xC0000000
1382
1da177e4
LT
1383config NR_CPUS
1384 int "Maximum number of CPUs (2-32)"
1385 range 2 32
1386 depends on SMP
1387 default "4"
1388
a054a811 1389config HOTPLUG_CPU
00b7dede 1390 bool "Support for hot-pluggable CPUs"
40b31360 1391 depends on SMP
a054a811
RK
1392 help
1393 Say Y here to experiment with turning CPUs off and on. CPUs
1394 can be controlled through /sys/devices/system/cpu.
1395
2bdd424f
WD
1396config ARM_PSCI
1397 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1398 depends on HAVE_ARM_SMCCC
be120397 1399 select ARM_PSCI_FW
2bdd424f
WD
1400 help
1401 Say Y here if you want Linux to communicate with system firmware
1402 implementing the PSCI specification for CPU-centric power
1403 management operations described in ARM document number ARM DEN
1404 0022A ("Power State Coordination Interface System Software on
1405 ARM processors").
1406
2a6ad871
MR
1407# The GPIO number here must be sorted by descending number. In case of
1408# a multiplatform kernel, we just want the highest value required by the
1409# selected platforms.
44986ab0
PDSN
1410config ARCH_NR_GPIO
1411 int
b35d2e56
GF
1412 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1413 ARCH_ZYNQ
aa42587a
TF
1414 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1415 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1416 default 416 if ARCH_SUNXI
06b851e5 1417 default 392 if ARCH_U8500
01bb914c 1418 default 352 if ARCH_VT8500
7b5da4c3 1419 default 288 if ARCH_ROCKCHIP
2a6ad871 1420 default 264 if MACH_H4700
44986ab0
PDSN
1421 default 0
1422 help
1423 Maximum number of GPIOs in the system.
1424
1425 If unsure, leave the default value.
1426
d45a398f 1427source kernel/Kconfig.preempt
1da177e4 1428
c9218b16 1429config HZ_FIXED
f8065813 1430 int
070b8b43 1431 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1432 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1433 default 128 if SOC_AT91RM9200
47d84682 1434 default 0
c9218b16
RK
1435
1436choice
47d84682 1437 depends on HZ_FIXED = 0
c9218b16
RK
1438 prompt "Timer frequency"
1439
1440config HZ_100
1441 bool "100 Hz"
1442
1443config HZ_200
1444 bool "200 Hz"
1445
1446config HZ_250
1447 bool "250 Hz"
1448
1449config HZ_300
1450 bool "300 Hz"
1451
1452config HZ_500
1453 bool "500 Hz"
1454
1455config HZ_1000
1456 bool "1000 Hz"
1457
1458endchoice
1459
1460config HZ
1461 int
47d84682 1462 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1463 default 100 if HZ_100
1464 default 200 if HZ_200
1465 default 250 if HZ_250
1466 default 300 if HZ_300
1467 default 500 if HZ_500
1468 default 1000
1469
1470config SCHED_HRTICK
1471 def_bool HIGH_RES_TIMERS
f8065813 1472
16c79651 1473config THUMB2_KERNEL
bc7dea00 1474 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1475 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1476 default y if CPU_THUMBONLY
16c79651
CM
1477 select AEABI
1478 select ARM_ASM_UNIFIED
89bace65 1479 select ARM_UNWIND
16c79651
CM
1480 help
1481 By enabling this option, the kernel will be compiled in
1482 Thumb-2 mode. A compiler/assembler that understand the unified
1483 ARM-Thumb syntax is needed.
1484
1485 If unsure, say N.
1486
6f685c5c
DM
1487config THUMB2_AVOID_R_ARM_THM_JUMP11
1488 bool "Work around buggy Thumb-2 short branch relocations in gas"
1489 depends on THUMB2_KERNEL && MODULES
1490 default y
1491 help
1492 Various binutils versions can resolve Thumb-2 branches to
1493 locally-defined, preemptible global symbols as short-range "b.n"
1494 branch instructions.
1495
1496 This is a problem, because there's no guarantee the final
1497 destination of the symbol, or any candidate locations for a
1498 trampoline, are within range of the branch. For this reason, the
1499 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1500 relocation in modules at all, and it makes little sense to add
1501 support.
1502
1503 The symptom is that the kernel fails with an "unsupported
1504 relocation" error when loading some modules.
1505
1506 Until fixed tools are available, passing
1507 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1508 code which hits this problem, at the cost of a bit of extra runtime
1509 stack usage in some cases.
1510
1511 The problem is described in more detail at:
1512 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1513
1514 Only Thumb-2 kernels are affected.
1515
1516 Unless you are sure your tools don't have this problem, say Y.
1517
0becb088
CM
1518config ARM_ASM_UNIFIED
1519 bool
1520
42f25bdd
NP
1521config ARM_PATCH_IDIV
1522 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1523 depends on CPU_32v7 && !XIP_KERNEL
1524 default y
1525 help
1526 The ARM compiler inserts calls to __aeabi_idiv() and
1527 __aeabi_uidiv() when it needs to perform division on signed
1528 and unsigned integers. Some v7 CPUs have support for the sdiv
1529 and udiv instructions that can be used to implement those
1530 functions.
1531
1532 Enabling this option allows the kernel to modify itself to
1533 replace the first two instructions of these library functions
1534 with the sdiv or udiv plus "bx lr" instructions when the CPU
1535 it is running on supports them. Typically this will be faster
1536 and less power intensive than running the original library
1537 code to do integer division.
1538
704bdda0
NP
1539config AEABI
1540 bool "Use the ARM EABI to compile the kernel"
1541 help
1542 This option allows for the kernel to be compiled using the latest
1543 ARM ABI (aka EABI). This is only useful if you are using a user
1544 space environment that is also compiled with EABI.
1545
1546 Since there are major incompatibilities between the legacy ABI and
1547 EABI, especially with regard to structure member alignment, this
1548 option also changes the kernel syscall calling convention to
1549 disambiguate both ABIs and allow for backward compatibility support
1550 (selected with CONFIG_OABI_COMPAT).
1551
1552 To use this you need GCC version 4.0.0 or later.
1553
6c90c872 1554config OABI_COMPAT
a73a3ff1 1555 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1556 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1557 help
1558 This option preserves the old syscall interface along with the
1559 new (ARM EABI) one. It also provides a compatibility layer to
1560 intercept syscalls that have structure arguments which layout
1561 in memory differs between the legacy ABI and the new ARM EABI
1562 (only for non "thumb" binaries). This option adds a tiny
1563 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1564
1565 The seccomp filter system will not be available when this is
1566 selected, since there is no way yet to sensibly distinguish
1567 between calling conventions during filtering.
1568
6c90c872
NP
1569 If you know you'll be using only pure EABI user space then you
1570 can say N here. If this option is not selected and you attempt
1571 to execute a legacy ABI binary then the result will be
1572 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1573 at all). If in doubt say N.
6c90c872 1574
eb33575c 1575config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1576 bool
e80d6a24 1577
05944d74
RK
1578config ARCH_SPARSEMEM_ENABLE
1579 bool
1580
07a2f737
RK
1581config ARCH_SPARSEMEM_DEFAULT
1582 def_bool ARCH_SPARSEMEM_ENABLE
1583
05944d74 1584config ARCH_SELECT_MEMORY_MODEL
be370302 1585 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1586
7b7bf499
WD
1587config HAVE_ARCH_PFN_VALID
1588 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1589
b8cd51af
SC
1590config HAVE_GENERIC_RCU_GUP
1591 def_bool y
1592 depends on ARM_LPAE
1593
053a96ca 1594config HIGHMEM
e8db89a2
RK
1595 bool "High Memory Support"
1596 depends on MMU
053a96ca
NP
1597 help
1598 The address space of ARM processors is only 4 Gigabytes large
1599 and it has to accommodate user address space, kernel address
1600 space as well as some memory mapped IO. That means that, if you
1601 have a large amount of physical memory and/or IO, not all of the
1602 memory can be "permanently mapped" by the kernel. The physical
1603 memory that is not permanently mapped is called "high memory".
1604
1605 Depending on the selected kernel/user memory split, minimum
1606 vmalloc space and actual amount of RAM, you may not need this
1607 option which should result in a slightly faster kernel.
1608
1609 If unsure, say n.
1610
65cec8e3 1611config HIGHPTE
9a431bd5 1612 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1613 depends on HIGHMEM
9a431bd5 1614 default y
b4d103d1
RK
1615 help
1616 The VM uses one page of physical memory for each page table.
1617 For systems with a lot of processes, this can use a lot of
1618 precious low memory, eventually leading to low memory being
1619 consumed by page tables. Setting this option will allow
1620 user-space 2nd level page tables to reside in high memory.
65cec8e3 1621
a5e090ac
RK
1622config CPU_SW_DOMAIN_PAN
1623 bool "Enable use of CPU domains to implement privileged no-access"
1624 depends on MMU && !ARM_LPAE
1b8873a0
JI
1625 default y
1626 help
a5e090ac
RK
1627 Increase kernel security by ensuring that normal kernel accesses
1628 are unable to access userspace addresses. This can help prevent
1629 use-after-free bugs becoming an exploitable privilege escalation
1630 by ensuring that magic values (such as LIST_POISON) will always
1631 fault when dereferenced.
1632
1633 CPUs with low-vector mappings use a best-efforts implementation.
1634 Their lower 1MB needs to remain accessible for the vectors, but
1635 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1636
1b8873a0 1637config HW_PERF_EVENTS
fa8ad788
MR
1638 def_bool y
1639 depends on ARM_PMU
1b8873a0 1640
1355e2a6
CM
1641config SYS_SUPPORTS_HUGETLBFS
1642 def_bool y
1643 depends on ARM_LPAE
1644
8d962507
CM
1645config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1646 def_bool y
1647 depends on ARM_LPAE
1648
4bfab203
SC
1649config ARCH_WANT_GENERAL_HUGETLB
1650 def_bool y
1651
7d485f64
AB
1652config ARM_MODULE_PLTS
1653 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1654 depends on MODULES
1655 help
1656 Allocate PLTs when loading modules so that jumps and calls whose
1657 targets are too far away for their relative offsets to be encoded
1658 in the instructions themselves can be bounced via veneers in the
1659 module's PLT. This allows modules to be allocated in the generic
1660 vmalloc area after the dedicated module memory area has been
1661 exhausted. The modules will use slightly more memory, but after
1662 rounding up to page size, the actual memory footprint is usually
1663 the same.
1664
1665 Say y if you are getting out of memory errors while loading modules
1666
3f22ab27
DH
1667source "mm/Kconfig"
1668
c1b2d970 1669config FORCE_MAX_ZONEORDER
36d6c928 1670 int "Maximum zone order"
898f08e1 1671 default "12" if SOC_AM33XX
6d85e2b0 1672 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1673 default "11"
1674 help
1675 The kernel memory allocator divides physically contiguous memory
1676 blocks into "zones", where each zone is a power of two number of
1677 pages. This option selects the largest power of two that the kernel
1678 keeps in the memory allocator. If you need to allocate very large
1679 blocks of physically contiguous memory, then you may need to
1680 increase this value.
1681
1682 This config option is actually maximum order plus one. For example,
1683 a value of 11 means that the largest free memory block is 2^10 pages.
1684
1da177e4
LT
1685config ALIGNMENT_TRAP
1686 bool
f12d0d7c 1687 depends on CPU_CP15_MMU
1da177e4 1688 default y if !ARCH_EBSA110
e119bfff 1689 select HAVE_PROC_CPU if PROC_FS
1da177e4 1690 help
84eb8d06 1691 ARM processors cannot fetch/store information which is not
1da177e4
LT
1692 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1693 address divisible by 4. On 32-bit ARM processors, these non-aligned
1694 fetch/store instructions will be emulated in software if you say
1695 here, which has a severe performance impact. This is necessary for
1696 correct operation of some network protocols. With an IP-only
1697 configuration it is safe to say N, otherwise say Y.
1698
39ec58f3 1699config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1700 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1701 depends on MMU
39ec58f3
LB
1702 default y if CPU_FEROCEON
1703 help
1704 Implement faster copy_to_user and clear_user methods for CPU
1705 cores where a 8-word STM instruction give significantly higher
1706 memory write throughput than a sequence of individual 32bit stores.
1707
1708 A possible side effect is a slight increase in scheduling latency
1709 between threads sharing the same address space if they invoke
1710 such copy operations with large buffers.
1711
1712 However, if the CPU data cache is using a write-allocate mode,
1713 this option is unlikely to provide any performance gain.
1714
70c70d97
NP
1715config SECCOMP
1716 bool
1717 prompt "Enable seccomp to safely compute untrusted bytecode"
1718 ---help---
1719 This kernel feature is useful for number crunching applications
1720 that may need to compute untrusted bytecode during their
1721 execution. By using pipes or other transports made available to
1722 the process as file descriptors supporting the read/write
1723 syscalls, it's possible to isolate those applications in
1724 their own address space using seccomp. Once seccomp is
1725 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1726 and the task is only allowed to execute a few safe syscalls
1727 defined by each seccomp mode.
1728
06e6295b
SS
1729config SWIOTLB
1730 def_bool y
1731
1732config IOMMU_HELPER
1733 def_bool SWIOTLB
1734
02c2433b
SS
1735config PARAVIRT
1736 bool "Enable paravirtualization code"
1737 help
1738 This changes the kernel so it can modify itself when it is run
1739 under a hypervisor, potentially improving performance significantly
1740 over full virtualization.
1741
1742config PARAVIRT_TIME_ACCOUNTING
1743 bool "Paravirtual steal time accounting"
1744 select PARAVIRT
1745 default n
1746 help
1747 Select this option to enable fine granularity task steal time
1748 accounting. Time spent executing other tasks in parallel with
1749 the current vCPU is discounted from the vCPU power. To account for
1750 that, there can be a small performance impact.
1751
1752 If in doubt, say N here.
1753
eff8d644
SS
1754config XEN_DOM0
1755 def_bool y
1756 depends on XEN
1757
1758config XEN
c2ba1f7d 1759 bool "Xen guest support on ARM"
85323a99 1760 depends on ARM && AEABI && OF
f880b67d 1761 depends on CPU_V7 && !CPU_V6
85323a99 1762 depends on !GENERIC_ATOMIC64
7693decc 1763 depends on MMU
51aaf81f 1764 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1765 select ARM_PSCI
83862ccf 1766 select SWIOTLB_XEN
02c2433b 1767 select PARAVIRT
eff8d644
SS
1768 help
1769 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1770
1da177e4
LT
1771endmenu
1772
1773menu "Boot options"
1774
9eb8f674
GL
1775config USE_OF
1776 bool "Flattened Device Tree support"
b1b3f49c 1777 select IRQ_DOMAIN
9eb8f674 1778 select OF
9eb8f674
GL
1779 help
1780 Include support for flattened device tree machine descriptions.
1781
bd51e2f5
NP
1782config ATAGS
1783 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1784 default y
1785 help
1786 This is the traditional way of passing data to the kernel at boot
1787 time. If you are solely relying on the flattened device tree (or
1788 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1789 to remove ATAGS support from your kernel binary. If unsure,
1790 leave this to y.
1791
1792config DEPRECATED_PARAM_STRUCT
1793 bool "Provide old way to pass kernel parameters"
1794 depends on ATAGS
1795 help
1796 This was deprecated in 2001 and announced to live on for 5 years.
1797 Some old boot loaders still use this way.
1798
1da177e4
LT
1799# Compressed boot loader in ROM. Yes, we really want to ask about
1800# TEXT and BSS so we preserve their values in the config files.
1801config ZBOOT_ROM_TEXT
1802 hex "Compressed ROM boot loader base address"
1803 default "0"
1804 help
1805 The physical address at which the ROM-able zImage is to be
1806 placed in the target. Platforms which normally make use of
1807 ROM-able zImage formats normally set this to a suitable
1808 value in their defconfig file.
1809
1810 If ZBOOT_ROM is not enabled, this has no effect.
1811
1812config ZBOOT_ROM_BSS
1813 hex "Compressed ROM boot loader BSS address"
1814 default "0"
1815 help
f8c440b2
DF
1816 The base address of an area of read/write memory in the target
1817 for the ROM-able zImage which must be available while the
1818 decompressor is running. It must be large enough to hold the
1819 entire decompressed kernel plus an additional 128 KiB.
1820 Platforms which normally make use of ROM-able zImage formats
1821 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1822
1823 If ZBOOT_ROM is not enabled, this has no effect.
1824
1825config ZBOOT_ROM
1826 bool "Compressed boot loader in ROM/flash"
1827 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1828 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1829 help
1830 Say Y here if you intend to execute your compressed kernel image
1831 (zImage) directly from ROM or flash. If unsure, say N.
1832
e2a6a3aa
JB
1833config ARM_APPENDED_DTB
1834 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1835 depends on OF
e2a6a3aa
JB
1836 help
1837 With this option, the boot code will look for a device tree binary
1838 (DTB) appended to zImage
1839 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1840
1841 This is meant as a backward compatibility convenience for those
1842 systems with a bootloader that can't be upgraded to accommodate
1843 the documented boot protocol using a device tree.
1844
1845 Beware that there is very little in terms of protection against
1846 this option being confused by leftover garbage in memory that might
1847 look like a DTB header after a reboot if no actual DTB is appended
1848 to zImage. Do not leave this option active in a production kernel
1849 if you don't intend to always append a DTB. Proper passing of the
1850 location into r2 of a bootloader provided DTB is always preferable
1851 to this option.
1852
b90b9a38
NP
1853config ARM_ATAG_DTB_COMPAT
1854 bool "Supplement the appended DTB with traditional ATAG information"
1855 depends on ARM_APPENDED_DTB
1856 help
1857 Some old bootloaders can't be updated to a DTB capable one, yet
1858 they provide ATAGs with memory configuration, the ramdisk address,
1859 the kernel cmdline string, etc. Such information is dynamically
1860 provided by the bootloader and can't always be stored in a static
1861 DTB. To allow a device tree enabled kernel to be used with such
1862 bootloaders, this option allows zImage to extract the information
1863 from the ATAG list and store it at run time into the appended DTB.
1864
d0f34a11
GR
1865choice
1866 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1867 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1868
1869config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1870 bool "Use bootloader kernel arguments if available"
1871 help
1872 Uses the command-line options passed by the boot loader instead of
1873 the device tree bootargs property. If the boot loader doesn't provide
1874 any, the device tree bootargs property will be used.
1875
1876config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1877 bool "Extend with bootloader kernel arguments"
1878 help
1879 The command-line arguments provided by the boot loader will be
1880 appended to the the device tree bootargs property.
1881
1882endchoice
1883
1da177e4
LT
1884config CMDLINE
1885 string "Default kernel command string"
1886 default ""
1887 help
1888 On some architectures (EBSA110 and CATS), there is currently no way
1889 for the boot loader to pass arguments to the kernel. For these
1890 architectures, you should supply some command-line options at build
1891 time by entering them here. As a minimum, you should specify the
1892 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1893
4394c124
VB
1894choice
1895 prompt "Kernel command line type" if CMDLINE != ""
1896 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1897 depends on ATAGS
4394c124
VB
1898
1899config CMDLINE_FROM_BOOTLOADER
1900 bool "Use bootloader kernel arguments if available"
1901 help
1902 Uses the command-line options passed by the boot loader. If
1903 the boot loader doesn't provide any, the default kernel command
1904 string provided in CMDLINE will be used.
1905
1906config CMDLINE_EXTEND
1907 bool "Extend bootloader kernel arguments"
1908 help
1909 The command-line arguments provided by the boot loader will be
1910 appended to the default kernel command string.
1911
92d2040d
AH
1912config CMDLINE_FORCE
1913 bool "Always use the default kernel command string"
92d2040d
AH
1914 help
1915 Always use the default kernel command string, even if the boot
1916 loader passes other arguments to the kernel.
1917 This is useful if you cannot or don't want to change the
1918 command-line options your boot loader passes to the kernel.
4394c124 1919endchoice
92d2040d 1920
1da177e4
LT
1921config XIP_KERNEL
1922 bool "Kernel Execute-In-Place from ROM"
10968131 1923 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1924 help
1925 Execute-In-Place allows the kernel to run from non-volatile storage
1926 directly addressable by the CPU, such as NOR flash. This saves RAM
1927 space since the text section of the kernel is not loaded from flash
1928 to RAM. Read-write sections, such as the data section and stack,
1929 are still copied to RAM. The XIP kernel is not compressed since
1930 it has to run directly from flash, so it will take more space to
1931 store it. The flash address used to link the kernel object files,
1932 and for storing it, is configuration dependent. Therefore, if you
1933 say Y here, you must know the proper physical address where to
1934 store the kernel image depending on your own flash memory usage.
1935
1936 Also note that the make target becomes "make xipImage" rather than
1937 "make zImage" or "make Image". The final kernel binary to put in
1938 ROM memory will be arch/arm/boot/xipImage.
1939
1940 If unsure, say N.
1941
1942config XIP_PHYS_ADDR
1943 hex "XIP Kernel Physical Location"
1944 depends on XIP_KERNEL
1945 default "0x00080000"
1946 help
1947 This is the physical address in your flash memory the kernel will
1948 be linked for and stored to. This address is dependent on your
1949 own flash usage.
1950
c587e4a6
RP
1951config KEXEC
1952 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1953 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 1954 depends on !CPU_V7M
2965faa5 1955 select KEXEC_CORE
c587e4a6
RP
1956 help
1957 kexec is a system call that implements the ability to shutdown your
1958 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1959 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1960 you can start any kernel with it, not just Linux.
1961
1962 It is an ongoing process to be certain the hardware in a machine
1963 is properly shutdown, so do not be surprised if this code does not
bf220695 1964 initially work for you.
c587e4a6 1965
4cd9d6f7
RP
1966config ATAGS_PROC
1967 bool "Export atags in procfs"
bd51e2f5 1968 depends on ATAGS && KEXEC
b98d7291 1969 default y
4cd9d6f7
RP
1970 help
1971 Should the atags used to boot the kernel be exported in an "atags"
1972 file in procfs. Useful with kexec.
1973
cb5d39b3
MW
1974config CRASH_DUMP
1975 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
1976 help
1977 Generate crash dump after being started by kexec. This should
1978 be normally only set in special crash dump kernels which are
1979 loaded in the main kernel with kexec-tools into a specially
1980 reserved region and then later executed after a crash by
1981 kdump/kexec. The crash dump kernel must be compiled to a
1982 memory address not used by the main kernel
1983
1984 For more details see Documentation/kdump/kdump.txt
1985
e69edc79
EM
1986config AUTO_ZRELADDR
1987 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
1988 help
1989 ZRELADDR is the physical address where the decompressed kernel
1990 image will be placed. If AUTO_ZRELADDR is selected, the address
1991 will be determined at run-time by masking the current IP with
1992 0xf8000000. This assumes the zImage being placed in the first 128MB
1993 from start of memory.
1994
81a0bc39
RF
1995config EFI_STUB
1996 bool
1997
1998config EFI
1999 bool "UEFI runtime support"
2000 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2001 select UCS2_STRING
2002 select EFI_PARAMS_FROM_FDT
2003 select EFI_STUB
2004 select EFI_ARMSTUB
2005 select EFI_RUNTIME_WRAPPERS
2006 ---help---
2007 This option provides support for runtime services provided
2008 by UEFI firmware (such as non-volatile variables, realtime
2009 clock, and platform reset). A UEFI stub is also provided to
2010 allow the kernel to be booted as an EFI application. This
2011 is only useful for kernels that may run on systems that have
2012 UEFI firmware.
2013
1da177e4
LT
2014endmenu
2015
ac9d7efc 2016menu "CPU Power Management"
1da177e4 2017
1da177e4 2018source "drivers/cpufreq/Kconfig"
1da177e4 2019
ac9d7efc
RK
2020source "drivers/cpuidle/Kconfig"
2021
2022endmenu
2023
1da177e4
LT
2024menu "Floating point emulation"
2025
2026comment "At least one emulation must be selected"
2027
2028config FPE_NWFPE
2029 bool "NWFPE math emulation"
593c252a 2030 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2031 ---help---
2032 Say Y to include the NWFPE floating point emulator in the kernel.
2033 This is necessary to run most binaries. Linux does not currently
2034 support floating point hardware so you need to say Y here even if
2035 your machine has an FPA or floating point co-processor podule.
2036
2037 You may say N here if you are going to load the Acorn FPEmulator
2038 early in the bootup.
2039
2040config FPE_NWFPE_XP
2041 bool "Support extended precision"
bedf142b 2042 depends on FPE_NWFPE
1da177e4
LT
2043 help
2044 Say Y to include 80-bit support in the kernel floating-point
2045 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2046 Note that gcc does not generate 80-bit operations by default,
2047 so in most cases this option only enlarges the size of the
2048 floating point emulator without any good reason.
2049
2050 You almost surely want to say N here.
2051
2052config FPE_FASTFPE
2053 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2054 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2055 ---help---
2056 Say Y here to include the FAST floating point emulator in the kernel.
2057 This is an experimental much faster emulator which now also has full
2058 precision for the mantissa. It does not support any exceptions.
2059 It is very simple, and approximately 3-6 times faster than NWFPE.
2060
2061 It should be sufficient for most programs. It may be not suitable
2062 for scientific calculations, but you have to check this for yourself.
2063 If you do not feel you need a faster FP emulation you should better
2064 choose NWFPE.
2065
2066config VFP
2067 bool "VFP-format floating point maths"
e399b1a4 2068 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2069 help
2070 Say Y to include VFP support code in the kernel. This is needed
2071 if your hardware includes a VFP unit.
2072
2073 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2074 release notes and additional status information.
2075
2076 Say N if your target does not have VFP hardware.
2077
25ebee02
CM
2078config VFPv3
2079 bool
2080 depends on VFP
2081 default y if CPU_V7
2082
b5872db4
CM
2083config NEON
2084 bool "Advanced SIMD (NEON) Extension support"
2085 depends on VFPv3 && CPU_V7
2086 help
2087 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2088 Extension.
2089
73c132c1
AB
2090config KERNEL_MODE_NEON
2091 bool "Support for NEON in kernel mode"
c4a30c3b 2092 depends on NEON && AEABI
73c132c1
AB
2093 help
2094 Say Y to include support for NEON in kernel mode.
2095
1da177e4
LT
2096endmenu
2097
2098menu "Userspace binary formats"
2099
2100source "fs/Kconfig.binfmt"
2101
1da177e4
LT
2102endmenu
2103
2104menu "Power management options"
2105
eceab4ac 2106source "kernel/power/Kconfig"
1da177e4 2107
f4cb5700 2108config ARCH_SUSPEND_POSSIBLE
19a0519d 2109 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2110 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2111 def_bool y
2112
15e0d9e3
AB
2113config ARM_CPU_SUSPEND
2114 def_bool PM_SLEEP
2115
603fb42a
SC
2116config ARCH_HIBERNATION_POSSIBLE
2117 bool
2118 depends on MMU
2119 default y if ARCH_SUSPEND_POSSIBLE
2120
1da177e4
LT
2121endmenu
2122
d5950b43
SR
2123source "net/Kconfig"
2124
ac25150f 2125source "drivers/Kconfig"
1da177e4 2126
916f743d
KG
2127source "drivers/firmware/Kconfig"
2128
1da177e4
LT
2129source "fs/Kconfig"
2130
1da177e4
LT
2131source "arch/arm/Kconfig.debug"
2132
2133source "security/Kconfig"
2134
2135source "crypto/Kconfig"
652ccae5
AB
2136if CRYPTO
2137source "arch/arm/crypto/Kconfig"
2138endif
1da177e4
LT
2139
2140source "lib/Kconfig"
749cf76c
CD
2141
2142source "arch/arm/kvm/Kconfig"
This page took 1.437807 seconds and 5 git commands to generate.