ARM: 7886/1: make OABI default to off
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
0cbad9c9 8 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 9 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 10 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 11 select CLONE_BACKWARDS
b1b3f49c 12 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 13 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
4477ca45 14 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 15 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 16 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
17 select GENERIC_IRQ_PROBE
18 select GENERIC_IRQ_SHOW
b1b3f49c 19 select GENERIC_PCI_IOMAP
38ff87f7 20 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
21 select GENERIC_SMP_IDLE_THREAD
22 select GENERIC_STRNCPY_FROM_USER
23 select GENERIC_STRNLEN_USER
24 select HARDIRQS_SW_RESEND
09f05d85 25 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 26 select HAVE_ARCH_KGDB
4095ccc3 27 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 28 select HAVE_ARCH_TRACEHOOK
b1b3f49c 29 select HAVE_BPF_JIT
171b3f0d 30 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
31 select HAVE_C_RECORDMCOUNT
32 select HAVE_DEBUG_KMEMLEAK
33 select HAVE_DMA_API_DEBUG
34 select HAVE_DMA_ATTRS
35 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 36 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 37 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 38 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 39 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 40 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
41 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
42 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 43 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 44 select HAVE_KERNEL_GZIP
f9b493ac 45 select HAVE_KERNEL_LZ4
6e8699f7 46 select HAVE_KERNEL_LZMA
b1b3f49c 47 select HAVE_KERNEL_LZO
a7f464f3 48 select HAVE_KERNEL_XZ
b1b3f49c
RK
49 select HAVE_KPROBES if !XIP_KERNEL
50 select HAVE_KRETPROBES if (HAVE_KPROBES)
51 select HAVE_MEMBLOCK
171b3f0d 52 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 53 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 54 select HAVE_PERF_EVENTS
49863894
WD
55 select HAVE_PERF_REGS
56 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 57 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 58 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 59 select HAVE_UID16
31c1fc81 60 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 61 select IRQ_FORCED_THREADING
3d92a71a 62 select KTIME_SCALAR
171b3f0d
RK
63 select MODULES_USE_ELF_REL
64 select OLD_SIGACTION
65 select OLD_SIGSUSPEND3
b1b3f49c
RK
66 select PERF_USE_VMALLOC
67 select RTC_LIB
68 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
69 # Above selects are sorted alphabetically; please add new ones
70 # according to that. Thanks.
1da177e4
LT
71 help
72 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 73 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 74 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 75 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
76 Europe. There is an ARM Linux project with a web page at
77 <http://www.arm.linux.org.uk/>.
78
74facffe
RK
79config ARM_HAS_SG_CHAIN
80 bool
81
4ce63fcd
MS
82config NEED_SG_DMA_LENGTH
83 bool
84
85config ARM_DMA_USE_IOMMU
4ce63fcd 86 bool
b1b3f49c
RK
87 select ARM_HAS_SG_CHAIN
88 select NEED_SG_DMA_LENGTH
4ce63fcd 89
60460abf
SWK
90if ARM_DMA_USE_IOMMU
91
92config ARM_DMA_IOMMU_ALIGNMENT
93 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
94 range 4 9
95 default 8
96 help
97 DMA mapping framework by default aligns all buffers to the smallest
98 PAGE_SIZE order which is greater than or equal to the requested buffer
99 size. This works well for buffers up to a few hundreds kilobytes, but
100 for larger buffers it just a waste of address space. Drivers which has
101 relatively small addressing window (like 64Mib) might run out of
102 virtual space with just a few allocations.
103
104 With this parameter you can specify the maximum PAGE_SIZE order for
105 DMA IOMMU buffers. Larger buffers will be aligned only to this
106 specified order. The order is expressed as a power of two multiplied
107 by the PAGE_SIZE.
108
109endif
110
1a189b97
RK
111config HAVE_PWM
112 bool
113
0b05da72
HUK
114config MIGHT_HAVE_PCI
115 bool
116
75e7153a
RB
117config SYS_SUPPORTS_APM_EMULATION
118 bool
119
bc581770
LW
120config HAVE_TCM
121 bool
122 select GENERIC_ALLOCATOR
123
e119bfff
RK
124config HAVE_PROC_CPU
125 bool
126
5ea81769
AV
127config NO_IOPORT
128 bool
5ea81769 129
1da177e4
LT
130config EISA
131 bool
132 ---help---
133 The Extended Industry Standard Architecture (EISA) bus was
134 developed as an open alternative to the IBM MicroChannel bus.
135
136 The EISA bus provided some of the features of the IBM MicroChannel
137 bus while maintaining backward compatibility with cards made for
138 the older ISA bus. The EISA bus saw limited use between 1988 and
139 1995 when it was made obsolete by the PCI bus.
140
141 Say Y here if you are building a kernel for an EISA-based machine.
142
143 Otherwise, say N.
144
145config SBUS
146 bool
147
f16fb1ec
RK
148config STACKTRACE_SUPPORT
149 bool
150 default y
151
f76e9154
NP
152config HAVE_LATENCYTOP_SUPPORT
153 bool
154 depends on !SMP
155 default y
156
f16fb1ec
RK
157config LOCKDEP_SUPPORT
158 bool
159 default y
160
7ad1bcb2
RK
161config TRACE_IRQFLAGS_SUPPORT
162 bool
163 default y
164
1da177e4
LT
165config RWSEM_GENERIC_SPINLOCK
166 bool
167 default y
168
169config RWSEM_XCHGADD_ALGORITHM
170 bool
171
f0d1b0b3
DH
172config ARCH_HAS_ILOG2_U32
173 bool
f0d1b0b3
DH
174
175config ARCH_HAS_ILOG2_U64
176 bool
f0d1b0b3 177
89c52ed4
BD
178config ARCH_HAS_CPUFREQ
179 bool
180 help
181 Internal node to signify that the ARCH has CPUFREQ support
182 and that the relevant menu configurations are displayed for
183 it.
184
4a1b5733
EV
185config ARCH_HAS_BANDGAP
186 bool
187
b89c3b16
AM
188config GENERIC_HWEIGHT
189 bool
190 default y
191
1da177e4
LT
192config GENERIC_CALIBRATE_DELAY
193 bool
194 default y
195
a08b6b79
Z
196config ARCH_MAY_HAVE_PC_FDC
197 bool
198
5ac6da66
CL
199config ZONE_DMA
200 bool
5ac6da66 201
ccd7ab7f
FT
202config NEED_DMA_MAP_STATE
203 def_bool y
204
58af4a24
RH
205config ARCH_HAS_DMA_SET_COHERENT_MASK
206 bool
207
1da177e4
LT
208config GENERIC_ISA_DMA
209 bool
210
1da177e4
LT
211config FIQ
212 bool
213
13a5045d
RH
214config NEED_RET_TO_USER
215 bool
216
034d2f5a
AV
217config ARCH_MTD_XIP
218 bool
219
c760fc19
HC
220config VECTORS_BASE
221 hex
6afd6fae 222 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
223 default DRAM_BASE if REMAP_VECTORS_TO_RAM
224 default 0x00000000
225 help
19accfd3
RK
226 The base address of exception vectors. This must be two pages
227 in size.
c760fc19 228
dc21af99 229config ARM_PATCH_PHYS_VIRT
c1becedc
RK
230 bool "Patch physical to virtual translations at runtime" if EMBEDDED
231 default y
b511d75d 232 depends on !XIP_KERNEL && MMU
dc21af99
RK
233 depends on !ARCH_REALVIEW || !SPARSEMEM
234 help
111e9a5c
RK
235 Patch phys-to-virt and virt-to-phys translation functions at
236 boot and module load time according to the position of the
237 kernel in system memory.
dc21af99 238
111e9a5c 239 This can only be used with non-XIP MMU kernels where the base
daece596 240 of physical memory is at a 16MB boundary.
dc21af99 241
c1becedc
RK
242 Only disable this option if you know that you do not require
243 this feature (eg, building a kernel for a single machine) and
244 you need to shrink the kernel to the minimal size.
dc21af99 245
01464226
RH
246config NEED_MACH_GPIO_H
247 bool
248 help
249 Select this when mach/gpio.h is required to provide special
250 definitions for this platform. The need for mach/gpio.h should
251 be avoided when possible.
252
c334bc15
RH
253config NEED_MACH_IO_H
254 bool
255 help
256 Select this when mach/io.h is required to provide special
257 definitions for this platform. The need for mach/io.h should
258 be avoided when possible.
259
0cdc8b92 260config NEED_MACH_MEMORY_H
1b9f95f8
NP
261 bool
262 help
0cdc8b92
NP
263 Select this when mach/memory.h is required to provide special
264 definitions for this platform. The need for mach/memory.h should
265 be avoided when possible.
dc21af99 266
1b9f95f8 267config PHYS_OFFSET
974c0724 268 hex "Physical address of main memory" if MMU
0cdc8b92 269 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 270 default DRAM_BASE if !MMU
111e9a5c 271 help
1b9f95f8
NP
272 Please provide the physical address corresponding to the
273 location of main memory in your system.
cada3c08 274
87e040b6
SG
275config GENERIC_BUG
276 def_bool y
277 depends on BUG
278
1da177e4
LT
279source "init/Kconfig"
280
dc52ddc0
MH
281source "kernel/Kconfig.freezer"
282
1da177e4
LT
283menu "System Type"
284
3c427975
HC
285config MMU
286 bool "MMU-based Paged Memory Management Support"
287 default y
288 help
289 Select if you want MMU-based virtualised addressing space
290 support by paged memory management. If unsure, say 'Y'.
291
ccf50e23
RK
292#
293# The "ARM system type" choice list is ordered alphabetically by option
294# text. Please add new entries in the option alphabetic order.
295#
1da177e4
LT
296choice
297 prompt "ARM system type"
1420b22b
AB
298 default ARCH_VERSATILE if !MMU
299 default ARCH_MULTIPLATFORM if MMU
1da177e4 300
387798b3
RH
301config ARCH_MULTIPLATFORM
302 bool "Allow multiple platforms to be selected"
b1b3f49c 303 depends on MMU
387798b3
RH
304 select ARM_PATCH_PHYS_VIRT
305 select AUTO_ZRELADDR
66314223 306 select COMMON_CLK
387798b3 307 select MULTI_IRQ_HANDLER
66314223
DN
308 select SPARSE_IRQ
309 select USE_OF
66314223 310
4af6fee1
DS
311config ARCH_INTEGRATOR
312 bool "ARM Ltd. Integrator family"
89c52ed4 313 select ARCH_HAS_CPUFREQ
b1b3f49c 314 select ARM_AMBA
a613163d 315 select COMMON_CLK
f9a6aa43 316 select COMMON_CLK_VERSATILE
b1b3f49c 317 select GENERIC_CLOCKEVENTS
9904f793 318 select HAVE_TCM
c5a0adb5 319 select ICST
b1b3f49c
RK
320 select MULTI_IRQ_HANDLER
321 select NEED_MACH_MEMORY_H
f4b8b319 322 select PLAT_VERSATILE
695436e3 323 select SPARSE_IRQ
d7057e1d 324 select USE_OF
2389d501 325 select VERSATILE_FPGA_IRQ
4af6fee1
DS
326 help
327 Support for ARM's Integrator platform.
328
329config ARCH_REALVIEW
330 bool "ARM Ltd. RealView family"
b1b3f49c 331 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 332 select ARM_AMBA
b1b3f49c 333 select ARM_TIMER_SP804
f9a6aa43
LW
334 select COMMON_CLK
335 select COMMON_CLK_VERSATILE
ae30ceac 336 select GENERIC_CLOCKEVENTS
b56ba8aa 337 select GPIO_PL061 if GPIOLIB
b1b3f49c 338 select ICST
0cdc8b92 339 select NEED_MACH_MEMORY_H
b1b3f49c
RK
340 select PLAT_VERSATILE
341 select PLAT_VERSATILE_CLCD
4af6fee1
DS
342 help
343 This enables support for ARM Ltd RealView boards.
344
345config ARCH_VERSATILE
346 bool "ARM Ltd. Versatile family"
b1b3f49c 347 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 348 select ARM_AMBA
b1b3f49c 349 select ARM_TIMER_SP804
4af6fee1 350 select ARM_VIC
6d803ba7 351 select CLKDEV_LOOKUP
b1b3f49c 352 select GENERIC_CLOCKEVENTS
aa3831cf 353 select HAVE_MACH_CLKDEV
c5a0adb5 354 select ICST
f4b8b319 355 select PLAT_VERSATILE
3414ba8c 356 select PLAT_VERSATILE_CLCD
b1b3f49c 357 select PLAT_VERSATILE_CLOCK
2389d501 358 select VERSATILE_FPGA_IRQ
4af6fee1
DS
359 help
360 This enables support for ARM Ltd Versatile board.
361
8fc5ffa0
AV
362config ARCH_AT91
363 bool "Atmel AT91"
f373e8c0 364 select ARCH_REQUIRE_GPIOLIB
bd602995 365 select CLKDEV_LOOKUP
e261501d 366 select IRQ_DOMAIN
01464226 367 select NEED_MACH_GPIO_H
1ac02d79 368 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
369 select PINCTRL
370 select PINCTRL_AT91 if USE_OF
4af6fee1 371 help
929e994f
NF
372 This enables support for systems based on Atmel
373 AT91RM9200 and AT91SAM9* processors.
4af6fee1 374
93e22567
RK
375config ARCH_CLPS711X
376 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 377 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 378 select AUTO_ZRELADDR
c99f72ad 379 select CLKSRC_MMIO
93e22567
RK
380 select COMMON_CLK
381 select CPU_ARM720T
4a8355c4 382 select GENERIC_CLOCKEVENTS
6597619f 383 select MFD_SYSCON
99f04c8f 384 select MULTI_IRQ_HANDLER
0d8be81c 385 select SPARSE_IRQ
93e22567
RK
386 help
387 Support for Cirrus Logic 711x/721x/731x based boards.
388
788c9700
RK
389config ARCH_GEMINI
390 bool "Cortina Systems Gemini"
788c9700 391 select ARCH_REQUIRE_GPIOLIB
f3372c01 392 select CLKSRC_MMIO
b1b3f49c 393 select CPU_FA526
f3372c01 394 select GENERIC_CLOCKEVENTS
788c9700
RK
395 help
396 Support for the Cortina Systems Gemini family SoCs
397
1da177e4
LT
398config ARCH_EBSA110
399 bool "EBSA-110"
b1b3f49c 400 select ARCH_USES_GETTIMEOFFSET
c750815e 401 select CPU_SA110
f7e68bbf 402 select ISA
c334bc15 403 select NEED_MACH_IO_H
0cdc8b92 404 select NEED_MACH_MEMORY_H
b1b3f49c 405 select NO_IOPORT
1da177e4
LT
406 help
407 This is an evaluation board for the StrongARM processor available
f6c8965a 408 from Digital. It has limited hardware on-board, including an
1da177e4
LT
409 Ethernet interface, two PCMCIA sockets, two serial ports and a
410 parallel port.
411
e7736d47
LB
412config ARCH_EP93XX
413 bool "EP93xx-based"
b1b3f49c
RK
414 select ARCH_HAS_HOLES_MEMORYMODEL
415 select ARCH_REQUIRE_GPIOLIB
416 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
417 select ARM_AMBA
418 select ARM_VIC
6d803ba7 419 select CLKDEV_LOOKUP
b1b3f49c 420 select CPU_ARM920T
5725aeae 421 select NEED_MACH_MEMORY_H
e7736d47
LB
422 help
423 This enables support for the Cirrus EP93xx series of CPUs.
424
1da177e4
LT
425config ARCH_FOOTBRIDGE
426 bool "FootBridge"
c750815e 427 select CPU_SA110
1da177e4 428 select FOOTBRIDGE
4e8d7637 429 select GENERIC_CLOCKEVENTS
d0ee9f40 430 select HAVE_IDE
8ef6e620 431 select NEED_MACH_IO_H if !MMU
0cdc8b92 432 select NEED_MACH_MEMORY_H
f999b8bd
MM
433 help
434 Support for systems based on the DC21285 companion chip
435 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 436
4af6fee1
DS
437config ARCH_NETX
438 bool "Hilscher NetX based"
b1b3f49c 439 select ARM_VIC
234b6ced 440 select CLKSRC_MMIO
c750815e 441 select CPU_ARM926T
2fcfe6b8 442 select GENERIC_CLOCKEVENTS
f999b8bd 443 help
4af6fee1
DS
444 This enables support for systems based on the Hilscher NetX Soc
445
3b938be6
RK
446config ARCH_IOP13XX
447 bool "IOP13xx-based"
448 depends on MMU
b1b3f49c 449 select CPU_XSC3
0cdc8b92 450 select NEED_MACH_MEMORY_H
13a5045d 451 select NEED_RET_TO_USER
b1b3f49c
RK
452 select PCI
453 select PLAT_IOP
454 select VMSPLIT_1G
3b938be6
RK
455 help
456 Support for Intel's IOP13XX (XScale) family of processors.
457
3f7e5815
LB
458config ARCH_IOP32X
459 bool "IOP32x-based"
a4f7e763 460 depends on MMU
b1b3f49c 461 select ARCH_REQUIRE_GPIOLIB
c750815e 462 select CPU_XSCALE
e9004f50 463 select GPIO_IOP
13a5045d 464 select NEED_RET_TO_USER
f7e68bbf 465 select PCI
b1b3f49c 466 select PLAT_IOP
f999b8bd 467 help
3f7e5815
LB
468 Support for Intel's 80219 and IOP32X (XScale) family of
469 processors.
470
471config ARCH_IOP33X
472 bool "IOP33x-based"
473 depends on MMU
b1b3f49c 474 select ARCH_REQUIRE_GPIOLIB
c750815e 475 select CPU_XSCALE
e9004f50 476 select GPIO_IOP
13a5045d 477 select NEED_RET_TO_USER
3f7e5815 478 select PCI
b1b3f49c 479 select PLAT_IOP
3f7e5815
LB
480 help
481 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 482
3b938be6
RK
483config ARCH_IXP4XX
484 bool "IXP4xx-based"
a4f7e763 485 depends on MMU
58af4a24 486 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 487 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 488 select ARCH_REQUIRE_GPIOLIB
234b6ced 489 select CLKSRC_MMIO
c750815e 490 select CPU_XSCALE
b1b3f49c 491 select DMABOUNCE if PCI
3b938be6 492 select GENERIC_CLOCKEVENTS
0b05da72 493 select MIGHT_HAVE_PCI
c334bc15 494 select NEED_MACH_IO_H
9296d94d 495 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 496 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 497 help
3b938be6 498 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 499
edabd38e
SB
500config ARCH_DOVE
501 bool "Marvell Dove"
edabd38e 502 select ARCH_REQUIRE_GPIOLIB
756b2531 503 select CPU_PJ4
edabd38e 504 select GENERIC_CLOCKEVENTS
0f81bd43 505 select MIGHT_HAVE_PCI
171b3f0d 506 select MVEBU_MBUS
9139acd1
SH
507 select PINCTRL
508 select PINCTRL_DOVE
abcda1dc 509 select PLAT_ORION_LEGACY
0f81bd43 510 select USB_ARCH_HAS_EHCI
edabd38e
SB
511 help
512 Support for the Marvell Dove SoC 88AP510
513
651c74c7
SB
514config ARCH_KIRKWOOD
515 bool "Marvell Kirkwood"
0e2ee0c0 516 select ARCH_HAS_CPUFREQ
a8865655 517 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 518 select CPU_FEROCEON
651c74c7 519 select GENERIC_CLOCKEVENTS
171b3f0d 520 select MVEBU_MBUS
b1b3f49c 521 select PCI
1dc831bf 522 select PCI_QUIRKS
f9e75922
AL
523 select PINCTRL
524 select PINCTRL_KIRKWOOD
abcda1dc 525 select PLAT_ORION_LEGACY
651c74c7
SB
526 help
527 Support for the following Marvell Kirkwood series SoCs:
528 88F6180, 88F6192 and 88F6281.
529
794d15b2
SS
530config ARCH_MV78XX0
531 bool "Marvell MV78xx0"
a8865655 532 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 533 select CPU_FEROCEON
794d15b2 534 select GENERIC_CLOCKEVENTS
171b3f0d 535 select MVEBU_MBUS
b1b3f49c 536 select PCI
abcda1dc 537 select PLAT_ORION_LEGACY
794d15b2
SS
538 help
539 Support for the following Marvell MV78xx0 series SoCs:
540 MV781x0, MV782x0.
541
9dd0b194 542config ARCH_ORION5X
585cf175
TP
543 bool "Marvell Orion"
544 depends on MMU
a8865655 545 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 546 select CPU_FEROCEON
51cbff1d 547 select GENERIC_CLOCKEVENTS
171b3f0d 548 select MVEBU_MBUS
b1b3f49c 549 select PCI
abcda1dc 550 select PLAT_ORION_LEGACY
585cf175 551 help
9dd0b194 552 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 553 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 554 Orion-2 (5281), Orion-1-90 (6183).
585cf175 555
788c9700 556config ARCH_MMP
2f7e8fae 557 bool "Marvell PXA168/910/MMP2"
788c9700 558 depends on MMU
788c9700 559 select ARCH_REQUIRE_GPIOLIB
6d803ba7 560 select CLKDEV_LOOKUP
b1b3f49c 561 select GENERIC_ALLOCATOR
788c9700 562 select GENERIC_CLOCKEVENTS
157d2644 563 select GPIO_PXA
c24b3114 564 select IRQ_DOMAIN
0f374561 565 select MULTI_IRQ_HANDLER
7c8f86a4 566 select PINCTRL
788c9700 567 select PLAT_PXA
0bd86961 568 select SPARSE_IRQ
788c9700 569 help
2f7e8fae 570 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
571
572config ARCH_KS8695
573 bool "Micrel/Kendin KS8695"
98830bc9 574 select ARCH_REQUIRE_GPIOLIB
c7e783d6 575 select CLKSRC_MMIO
b1b3f49c 576 select CPU_ARM922T
c7e783d6 577 select GENERIC_CLOCKEVENTS
b1b3f49c 578 select NEED_MACH_MEMORY_H
788c9700
RK
579 help
580 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
581 System-on-Chip devices.
582
788c9700
RK
583config ARCH_W90X900
584 bool "Nuvoton W90X900 CPU"
c52d3d68 585 select ARCH_REQUIRE_GPIOLIB
6d803ba7 586 select CLKDEV_LOOKUP
6fa5d5f7 587 select CLKSRC_MMIO
b1b3f49c 588 select CPU_ARM926T
58b5369e 589 select GENERIC_CLOCKEVENTS
788c9700 590 help
a8bc4ead 591 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
592 At present, the w90x900 has been renamed nuc900, regarding
593 the ARM series product line, you can login the following
594 link address to know more.
595
596 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
597 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 598
93e22567
RK
599config ARCH_LPC32XX
600 bool "NXP LPC32XX"
601 select ARCH_REQUIRE_GPIOLIB
602 select ARM_AMBA
603 select CLKDEV_LOOKUP
604 select CLKSRC_MMIO
605 select CPU_ARM926T
606 select GENERIC_CLOCKEVENTS
607 select HAVE_IDE
608 select HAVE_PWM
609 select USB_ARCH_HAS_OHCI
610 select USE_OF
611 help
612 Support for the NXP LPC32XX family of processors
613
1da177e4 614config ARCH_PXA
2c8086a5 615 bool "PXA2xx/PXA3xx-based"
a4f7e763 616 depends on MMU
89c52ed4 617 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
618 select ARCH_MTD_XIP
619 select ARCH_REQUIRE_GPIOLIB
620 select ARM_CPU_SUSPEND if PM
621 select AUTO_ZRELADDR
6d803ba7 622 select CLKDEV_LOOKUP
234b6ced 623 select CLKSRC_MMIO
981d0f39 624 select GENERIC_CLOCKEVENTS
157d2644 625 select GPIO_PXA
d0ee9f40 626 select HAVE_IDE
b1b3f49c 627 select MULTI_IRQ_HANDLER
b1b3f49c
RK
628 select PLAT_PXA
629 select SPARSE_IRQ
f999b8bd 630 help
2c8086a5 631 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 632
788c9700
RK
633config ARCH_MSM
634 bool "Qualcomm MSM"
923a081c 635 select ARCH_REQUIRE_GPIOLIB
c602520f 636 select CLKSRC_OF if OF
8cc7f533 637 select COMMON_CLK
b1b3f49c 638 select GENERIC_CLOCKEVENTS
49cbe786 639 help
4b53eb4f
DW
640 Support for Qualcomm MSM/QSD based systems. This runs on the
641 apps processor of the MSM/QSD and depends on a shared memory
642 interface to the modem processor which runs the baseband
643 stack and controls some vital subsystems
644 (clock and power control, etc).
49cbe786 645
c793c1b0 646config ARCH_SHMOBILE
6d72ad35 647 bool "Renesas SH-Mobile / R-Mobile"
69469995 648 select ARM_PATCH_PHYS_VIRT
5e93c6b4 649 select CLKDEV_LOOKUP
b1b3f49c 650 select GENERIC_CLOCKEVENTS
4c3ffffd 651 select HAVE_ARM_SCU if SMP
a894fcc2 652 select HAVE_ARM_TWD if SMP
aa3831cf 653 select HAVE_MACH_CLKDEV
3b55658a 654 select HAVE_SMP
ce5ea9f3 655 select MIGHT_HAVE_CACHE_L2X0
60f1435c 656 select MULTI_IRQ_HANDLER
b1b3f49c 657 select NO_IOPORT
2cd3c927 658 select PINCTRL
b1b3f49c
RK
659 select PM_GENERIC_DOMAINS if PM
660 select SPARSE_IRQ
c793c1b0 661 help
6d72ad35 662 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 663
1da177e4
LT
664config ARCH_RPC
665 bool "RiscPC"
666 select ARCH_ACORN
a08b6b79 667 select ARCH_MAY_HAVE_PC_FDC
07f841b7 668 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 669 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 670 select FIQ
d0ee9f40 671 select HAVE_IDE
b1b3f49c
RK
672 select HAVE_PATA_PLATFORM
673 select ISA_DMA_API
c334bc15 674 select NEED_MACH_IO_H
0cdc8b92 675 select NEED_MACH_MEMORY_H
b1b3f49c 676 select NO_IOPORT
b4811bac 677 select VIRT_TO_BUS
1da177e4
LT
678 help
679 On the Acorn Risc-PC, Linux can support the internal IDE disk and
680 CD-ROM interface, serial and parallel port, and the floppy drive.
681
682config ARCH_SA1100
683 bool "SA1100-based"
89c52ed4 684 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
685 select ARCH_MTD_XIP
686 select ARCH_REQUIRE_GPIOLIB
687 select ARCH_SPARSEMEM_ENABLE
688 select CLKDEV_LOOKUP
689 select CLKSRC_MMIO
1937f5b9 690 select CPU_FREQ
b1b3f49c 691 select CPU_SA1100
3e238be2 692 select GENERIC_CLOCKEVENTS
d0ee9f40 693 select HAVE_IDE
b1b3f49c 694 select ISA
0cdc8b92 695 select NEED_MACH_MEMORY_H
375dec92 696 select SPARSE_IRQ
f999b8bd
MM
697 help
698 Support for StrongARM 11x0 based boards.
1da177e4 699
b130d5c2
KK
700config ARCH_S3C24XX
701 bool "Samsung S3C24XX SoCs"
9d56c02a 702 select ARCH_HAS_CPUFREQ
53650430 703 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 704 select CLKDEV_LOOKUP
4280506a 705 select CLKSRC_SAMSUNG_PWM
7f78b6eb 706 select GENERIC_CLOCKEVENTS
880cf071 707 select GPIO_SAMSUNG
20676c15 708 select HAVE_S3C2410_I2C if I2C
b130d5c2 709 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 710 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 711 select MULTI_IRQ_HANDLER
01464226 712 select NEED_MACH_GPIO_H
c334bc15 713 select NEED_MACH_IO_H
cd8dc7ae 714 select SAMSUNG_ATAGS
1da177e4 715 help
b130d5c2
KK
716 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
717 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
718 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
719 Samsung SMDK2410 development board (and derivatives).
63b1f51b 720
a08ab637
BD
721config ARCH_S3C64XX
722 bool "Samsung S3C64XX"
b1b3f49c
RK
723 select ARCH_HAS_CPUFREQ
724 select ARCH_REQUIRE_GPIOLIB
89f0ce72 725 select ARM_VIC
b1b3f49c 726 select CLKDEV_LOOKUP
4280506a 727 select CLKSRC_SAMSUNG_PWM
b69f460d 728 select COMMON_CLK
b1b3f49c 729 select CPU_V6
04a49b71 730 select GENERIC_CLOCKEVENTS
880cf071 731 select GPIO_SAMSUNG
b1b3f49c
RK
732 select HAVE_S3C2410_I2C if I2C
733 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 734 select HAVE_TCM
b1b3f49c 735 select NEED_MACH_GPIO_H
89f0ce72 736 select NO_IOPORT
b1b3f49c 737 select PLAT_SAMSUNG
6e2d9e93 738 select PM_GENERIC_DOMAINS
b1b3f49c
RK
739 select S3C_DEV_NAND
740 select S3C_GPIO_TRACK
cd8dc7ae 741 select SAMSUNG_ATAGS
b1b3f49c 742 select SAMSUNG_GPIOLIB_4BIT
6e2d9e93 743 select SAMSUNG_WAKEMASK
88f59738 744 select SAMSUNG_WDT_RESET
89f0ce72 745 select USB_ARCH_HAS_OHCI
a08ab637
BD
746 help
747 Samsung S3C64XX series based systems
748
49b7a491
KK
749config ARCH_S5P64X0
750 bool "Samsung S5P6440 S5P6450"
d8b22d25 751 select CLKDEV_LOOKUP
4280506a 752 select CLKSRC_SAMSUNG_PWM
b1b3f49c 753 select CPU_V6
9e65bbf2 754 select GENERIC_CLOCKEVENTS
880cf071 755 select GPIO_SAMSUNG
20676c15 756 select HAVE_S3C2410_I2C if I2C
b1b3f49c 757 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 758 select HAVE_S3C_RTC if RTC_CLASS
01464226 759 select NEED_MACH_GPIO_H
cd8dc7ae 760 select SAMSUNG_ATAGS
171b3f0d 761 select SAMSUNG_WDT_RESET
c4ffccdd 762 help
49b7a491
KK
763 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
764 SMDK6450.
c4ffccdd 765
acc84707
MS
766config ARCH_S5PC100
767 bool "Samsung S5PC100"
53650430 768 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 769 select CLKDEV_LOOKUP
4280506a 770 select CLKSRC_SAMSUNG_PWM
5a7652f2 771 select CPU_V7
6a5a2e3b 772 select GENERIC_CLOCKEVENTS
880cf071 773 select GPIO_SAMSUNG
20676c15 774 select HAVE_S3C2410_I2C if I2C
c39d8d55 775 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 776 select HAVE_S3C_RTC if RTC_CLASS
01464226 777 select NEED_MACH_GPIO_H
cd8dc7ae 778 select SAMSUNG_ATAGS
171b3f0d 779 select SAMSUNG_WDT_RESET
5a7652f2 780 help
acc84707 781 Samsung S5PC100 series based systems
5a7652f2 782
170f4e42
KK
783config ARCH_S5PV210
784 bool "Samsung S5PV210/S5PC110"
b1b3f49c 785 select ARCH_HAS_CPUFREQ
0f75a96b 786 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 787 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 788 select CLKDEV_LOOKUP
4280506a 789 select CLKSRC_SAMSUNG_PWM
b1b3f49c 790 select CPU_V7
9e65bbf2 791 select GENERIC_CLOCKEVENTS
880cf071 792 select GPIO_SAMSUNG
20676c15 793 select HAVE_S3C2410_I2C if I2C
c39d8d55 794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 795 select HAVE_S3C_RTC if RTC_CLASS
01464226 796 select NEED_MACH_GPIO_H
0cdc8b92 797 select NEED_MACH_MEMORY_H
cd8dc7ae 798 select SAMSUNG_ATAGS
170f4e42
KK
799 help
800 Samsung S5PV210/S5PC110 series based systems
801
83014579 802config ARCH_EXYNOS
93e22567 803 bool "Samsung EXYNOS"
b1b3f49c 804 select ARCH_HAS_CPUFREQ
0f75a96b 805 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 806 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 807 select ARCH_SPARSEMEM_ENABLE
e245f969 808 select ARM_GIC
340fcb5c 809 select COMMON_CLK
b1b3f49c 810 select CPU_V7
cc0e72b8 811 select GENERIC_CLOCKEVENTS
20676c15 812 select HAVE_S3C2410_I2C if I2C
c39d8d55 813 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 814 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 815 select NEED_MACH_MEMORY_H
6e726ea4 816 select SPARSE_IRQ
f8b1ac01 817 select USE_OF
cc0e72b8 818 help
83014579 819 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 820
7c6337e2
KH
821config ARCH_DAVINCI
822 bool "TI DaVinci"
b1b3f49c 823 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 824 select ARCH_REQUIRE_GPIOLIB
6d803ba7 825 select CLKDEV_LOOKUP
20e9969b 826 select GENERIC_ALLOCATOR
b1b3f49c 827 select GENERIC_CLOCKEVENTS
dc7ad3b3 828 select GENERIC_IRQ_CHIP
b1b3f49c 829 select HAVE_IDE
3ad7a42d 830 select TI_PRIV_EDMA
689e331f 831 select USE_OF
b1b3f49c 832 select ZONE_DMA
7c6337e2
KH
833 help
834 Support for TI's DaVinci platform.
835
a0694861
TL
836config ARCH_OMAP1
837 bool "TI OMAP1"
00a36698 838 depends on MMU
89c52ed4 839 select ARCH_HAS_CPUFREQ
9af915da 840 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 841 select ARCH_OMAP
21f47fbc 842 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 843 select CLKDEV_LOOKUP
d6e15d78 844 select CLKSRC_MMIO
b1b3f49c 845 select GENERIC_CLOCKEVENTS
a0694861 846 select GENERIC_IRQ_CHIP
a0694861
TL
847 select HAVE_IDE
848 select IRQ_DOMAIN
849 select NEED_MACH_IO_H if PCCARD
850 select NEED_MACH_MEMORY_H
21f47fbc 851 help
a0694861 852 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 853
1da177e4
LT
854endchoice
855
387798b3
RH
856menu "Multiple platform selection"
857 depends on ARCH_MULTIPLATFORM
858
859comment "CPU Core family selection"
860
387798b3
RH
861config ARCH_MULTI_V4T
862 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 863 depends on !ARCH_MULTI_V6_V7
b1b3f49c 864 select ARCH_MULTI_V4_V5
24e860fb
AB
865 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
866 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
867 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
868
869config ARCH_MULTI_V5
870 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 871 depends on !ARCH_MULTI_V6_V7
b1b3f49c 872 select ARCH_MULTI_V4_V5
24e860fb
AB
873 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
874 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
875 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
876
877config ARCH_MULTI_V4_V5
878 bool
879
880config ARCH_MULTI_V6
8dda05cc 881 bool "ARMv6 based platforms (ARM11)"
387798b3 882 select ARCH_MULTI_V6_V7
b1b3f49c 883 select CPU_V6
387798b3
RH
884
885config ARCH_MULTI_V7
8dda05cc 886 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
887 default y
888 select ARCH_MULTI_V6_V7
b1b3f49c 889 select CPU_V7
387798b3
RH
890
891config ARCH_MULTI_V6_V7
892 bool
893
894config ARCH_MULTI_CPU_AUTO
895 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
896 select ARCH_MULTI_V5
897
898endmenu
899
ccf50e23
RK
900#
901# This is sorted alphabetically by mach-* pathname. However, plat-*
902# Kconfigs may be included either alphabetically (according to the
903# plat- suffix) or along side the corresponding mach-* source.
904#
3e93a22b
GC
905source "arch/arm/mach-mvebu/Kconfig"
906
95b8f20f
RK
907source "arch/arm/mach-at91/Kconfig"
908
8ac49e04
CD
909source "arch/arm/mach-bcm/Kconfig"
910
f1ac922d
SW
911source "arch/arm/mach-bcm2835/Kconfig"
912
1da177e4
LT
913source "arch/arm/mach-clps711x/Kconfig"
914
d94f944e
AV
915source "arch/arm/mach-cns3xxx/Kconfig"
916
95b8f20f
RK
917source "arch/arm/mach-davinci/Kconfig"
918
919source "arch/arm/mach-dove/Kconfig"
920
e7736d47
LB
921source "arch/arm/mach-ep93xx/Kconfig"
922
1da177e4
LT
923source "arch/arm/mach-footbridge/Kconfig"
924
59d3a193
PZ
925source "arch/arm/mach-gemini/Kconfig"
926
387798b3
RH
927source "arch/arm/mach-highbank/Kconfig"
928
1da177e4
LT
929source "arch/arm/mach-integrator/Kconfig"
930
3f7e5815
LB
931source "arch/arm/mach-iop32x/Kconfig"
932
933source "arch/arm/mach-iop33x/Kconfig"
1da177e4 934
285f5fa7
DW
935source "arch/arm/mach-iop13xx/Kconfig"
936
1da177e4
LT
937source "arch/arm/mach-ixp4xx/Kconfig"
938
828989ad
SS
939source "arch/arm/mach-keystone/Kconfig"
940
95b8f20f
RK
941source "arch/arm/mach-kirkwood/Kconfig"
942
943source "arch/arm/mach-ks8695/Kconfig"
944
95b8f20f
RK
945source "arch/arm/mach-msm/Kconfig"
946
794d15b2
SS
947source "arch/arm/mach-mv78xx0/Kconfig"
948
3995eb82 949source "arch/arm/mach-imx/Kconfig"
1da177e4 950
1d3f33d5
SG
951source "arch/arm/mach-mxs/Kconfig"
952
95b8f20f 953source "arch/arm/mach-netx/Kconfig"
49cbe786 954
95b8f20f 955source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 956
9851ca57
DT
957source "arch/arm/mach-nspire/Kconfig"
958
d48af15e
TL
959source "arch/arm/plat-omap/Kconfig"
960
961source "arch/arm/mach-omap1/Kconfig"
1da177e4 962
1dbae815
TL
963source "arch/arm/mach-omap2/Kconfig"
964
9dd0b194 965source "arch/arm/mach-orion5x/Kconfig"
585cf175 966
387798b3
RH
967source "arch/arm/mach-picoxcell/Kconfig"
968
95b8f20f
RK
969source "arch/arm/mach-pxa/Kconfig"
970source "arch/arm/plat-pxa/Kconfig"
585cf175 971
95b8f20f
RK
972source "arch/arm/mach-mmp/Kconfig"
973
974source "arch/arm/mach-realview/Kconfig"
975
d63dc051
HS
976source "arch/arm/mach-rockchip/Kconfig"
977
95b8f20f 978source "arch/arm/mach-sa1100/Kconfig"
edabd38e 979
cf383678 980source "arch/arm/plat-samsung/Kconfig"
a21765a7 981
387798b3
RH
982source "arch/arm/mach-socfpga/Kconfig"
983
a7ed099f 984source "arch/arm/mach-spear/Kconfig"
a21765a7 985
65ebcc11
SK
986source "arch/arm/mach-sti/Kconfig"
987
85fd6d63 988source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 989
431107ea 990source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 991
49b7a491 992source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 993
5a7652f2 994source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 995
170f4e42
KK
996source "arch/arm/mach-s5pv210/Kconfig"
997
83014579 998source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 999
882d01f9 1000source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1001
3b52634f
MR
1002source "arch/arm/mach-sunxi/Kconfig"
1003
156a0997
BS
1004source "arch/arm/mach-prima2/Kconfig"
1005
c5f80065
EG
1006source "arch/arm/mach-tegra/Kconfig"
1007
95b8f20f 1008source "arch/arm/mach-u300/Kconfig"
1da177e4 1009
95b8f20f 1010source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1011
1012source "arch/arm/mach-versatile/Kconfig"
1013
ceade897 1014source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1015source "arch/arm/plat-versatile/Kconfig"
ceade897 1016
2a0ba738
MZ
1017source "arch/arm/mach-virt/Kconfig"
1018
6f35f9a9
TP
1019source "arch/arm/mach-vt8500/Kconfig"
1020
7ec80ddf 1021source "arch/arm/mach-w90x900/Kconfig"
1022
9a45eb69
JC
1023source "arch/arm/mach-zynq/Kconfig"
1024
1da177e4
LT
1025# Definitions to make life easier
1026config ARCH_ACORN
1027 bool
1028
7ae1f7ec
LB
1029config PLAT_IOP
1030 bool
469d3044 1031 select GENERIC_CLOCKEVENTS
7ae1f7ec 1032
69b02f6a
LB
1033config PLAT_ORION
1034 bool
bfe45e0b 1035 select CLKSRC_MMIO
b1b3f49c 1036 select COMMON_CLK
dc7ad3b3 1037 select GENERIC_IRQ_CHIP
278b45b0 1038 select IRQ_DOMAIN
69b02f6a 1039
abcda1dc
TP
1040config PLAT_ORION_LEGACY
1041 bool
1042 select PLAT_ORION
1043
bd5ce433
EM
1044config PLAT_PXA
1045 bool
1046
f4b8b319
RK
1047config PLAT_VERSATILE
1048 bool
1049
e3887714
RK
1050config ARM_TIMER_SP804
1051 bool
bfe45e0b 1052 select CLKSRC_MMIO
7a0eca71 1053 select CLKSRC_OF if OF
e3887714 1054
1da177e4
LT
1055source arch/arm/mm/Kconfig
1056
958cab0f
RK
1057config ARM_NR_BANKS
1058 int
1059 default 16 if ARCH_EP93XX
1060 default 8
1061
afe4b25e 1062config IWMMXT
698613b6 1063 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1064 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1065 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1066 help
1067 Enable support for iWMMXt context switching at run time if
1068 running on a CPU that supports it.
1069
52108641 1070config MULTI_IRQ_HANDLER
1071 bool
1072 help
1073 Allow each machine to specify it's own IRQ handler at run time.
1074
3b93e7b0
HC
1075if !MMU
1076source "arch/arm/Kconfig-nommu"
1077endif
1078
3e0a07f8
GC
1079config PJ4B_ERRATA_4742
1080 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1081 depends on CPU_PJ4B && MACH_ARMADA_370
1082 default y
1083 help
1084 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1085 Event (WFE) IDLE states, a specific timing sensitivity exists between
1086 the retiring WFI/WFE instructions and the newly issued subsequent
1087 instructions. This sensitivity can result in a CPU hang scenario.
1088 Workaround:
1089 The software must insert either a Data Synchronization Barrier (DSB)
1090 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1091 instruction
1092
f0c4b8d6
WD
1093config ARM_ERRATA_326103
1094 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1095 depends on CPU_V6
1096 help
1097 Executing a SWP instruction to read-only memory does not set bit 11
1098 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1099 treat the access as a read, preventing a COW from occurring and
1100 causing the faulting task to livelock.
1101
9cba3ccc
CM
1102config ARM_ERRATA_411920
1103 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1104 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1105 help
1106 Invalidation of the Instruction Cache operation can
1107 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1108 It does not affect the MPCore. This option enables the ARM Ltd.
1109 recommended workaround.
1110
7ce236fc
CM
1111config ARM_ERRATA_430973
1112 bool "ARM errata: Stale prediction on replaced interworking branch"
1113 depends on CPU_V7
1114 help
1115 This option enables the workaround for the 430973 Cortex-A8
1116 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1117 interworking branch is replaced with another code sequence at the
1118 same virtual address, whether due to self-modifying code or virtual
1119 to physical address re-mapping, Cortex-A8 does not recover from the
1120 stale interworking branch prediction. This results in Cortex-A8
1121 executing the new code sequence in the incorrect ARM or Thumb state.
1122 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1123 and also flushes the branch target cache at every context switch.
1124 Note that setting specific bits in the ACTLR register may not be
1125 available in non-secure mode.
1126
855c551f
CM
1127config ARM_ERRATA_458693
1128 bool "ARM errata: Processor deadlock when a false hazard is created"
1129 depends on CPU_V7
62e4d357 1130 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1131 help
1132 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1133 erratum. For very specific sequences of memory operations, it is
1134 possible for a hazard condition intended for a cache line to instead
1135 be incorrectly associated with a different cache line. This false
1136 hazard might then cause a processor deadlock. The workaround enables
1137 the L1 caching of the NEON accesses and disables the PLD instruction
1138 in the ACTLR register. Note that setting specific bits in the ACTLR
1139 register may not be available in non-secure mode.
1140
0516e464
CM
1141config ARM_ERRATA_460075
1142 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1143 depends on CPU_V7
62e4d357 1144 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1145 help
1146 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1147 erratum. Any asynchronous access to the L2 cache may encounter a
1148 situation in which recent store transactions to the L2 cache are lost
1149 and overwritten with stale memory contents from external memory. The
1150 workaround disables the write-allocate mode for the L2 cache via the
1151 ACTLR register. Note that setting specific bits in the ACTLR register
1152 may not be available in non-secure mode.
1153
9f05027c
WD
1154config ARM_ERRATA_742230
1155 bool "ARM errata: DMB operation may be faulty"
1156 depends on CPU_V7 && SMP
62e4d357 1157 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1158 help
1159 This option enables the workaround for the 742230 Cortex-A9
1160 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1161 between two write operations may not ensure the correct visibility
1162 ordering of the two writes. This workaround sets a specific bit in
1163 the diagnostic register of the Cortex-A9 which causes the DMB
1164 instruction to behave as a DSB, ensuring the correct behaviour of
1165 the two writes.
1166
a672e99b
WD
1167config ARM_ERRATA_742231
1168 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1169 depends on CPU_V7 && SMP
62e4d357 1170 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1171 help
1172 This option enables the workaround for the 742231 Cortex-A9
1173 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1174 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1175 accessing some data located in the same cache line, may get corrupted
1176 data due to bad handling of the address hazard when the line gets
1177 replaced from one of the CPUs at the same time as another CPU is
1178 accessing it. This workaround sets specific bits in the diagnostic
1179 register of the Cortex-A9 which reduces the linefill issuing
1180 capabilities of the processor.
1181
9e65582a 1182config PL310_ERRATA_588369
fa0ce403 1183 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1184 depends on CACHE_L2X0
9e65582a
SS
1185 help
1186 The PL310 L2 cache controller implements three types of Clean &
1187 Invalidate maintenance operations: by Physical Address
1188 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1189 They are architecturally defined to behave as the execution of a
1190 clean operation followed immediately by an invalidate operation,
1191 both performing to the same memory location. This functionality
1192 is not correctly implemented in PL310 as clean lines are not
2839e06c 1193 invalidated as a result of these operations.
cdf357f1 1194
69155794
JM
1195config ARM_ERRATA_643719
1196 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1197 depends on CPU_V7 && SMP
1198 help
1199 This option enables the workaround for the 643719 Cortex-A9 (prior to
1200 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1201 register returns zero when it should return one. The workaround
1202 corrects this value, ensuring cache maintenance operations which use
1203 it behave as intended and avoiding data corruption.
1204
cdf357f1
WD
1205config ARM_ERRATA_720789
1206 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1207 depends on CPU_V7
cdf357f1
WD
1208 help
1209 This option enables the workaround for the 720789 Cortex-A9 (prior to
1210 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1211 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1212 As a consequence of this erratum, some TLB entries which should be
1213 invalidated are not, resulting in an incoherency in the system page
1214 tables. The workaround changes the TLB flushing routines to invalidate
1215 entries regardless of the ASID.
475d92fc 1216
1f0090a1 1217config PL310_ERRATA_727915
fa0ce403 1218 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1219 depends on CACHE_L2X0
1220 help
1221 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1222 operation (offset 0x7FC). This operation runs in background so that
1223 PL310 can handle normal accesses while it is in progress. Under very
1224 rare circumstances, due to this erratum, write data can be lost when
1225 PL310 treats a cacheable write transaction during a Clean &
1226 Invalidate by Way operation.
1227
475d92fc
WD
1228config ARM_ERRATA_743622
1229 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1230 depends on CPU_V7
62e4d357 1231 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1232 help
1233 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1234 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1235 optimisation in the Cortex-A9 Store Buffer may lead to data
1236 corruption. This workaround sets a specific bit in the diagnostic
1237 register of the Cortex-A9 which disables the Store Buffer
1238 optimisation, preventing the defect from occurring. This has no
1239 visible impact on the overall performance or power consumption of the
1240 processor.
1241
9a27c27c
WD
1242config ARM_ERRATA_751472
1243 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1244 depends on CPU_V7
62e4d357 1245 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1246 help
1247 This option enables the workaround for the 751472 Cortex-A9 (prior
1248 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1249 completion of a following broadcasted operation if the second
1250 operation is received by a CPU before the ICIALLUIS has completed,
1251 potentially leading to corrupted entries in the cache or TLB.
1252
fa0ce403
WD
1253config PL310_ERRATA_753970
1254 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1255 depends on CACHE_PL310
1256 help
1257 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1258
1259 Under some condition the effect of cache sync operation on
1260 the store buffer still remains when the operation completes.
1261 This means that the store buffer is always asked to drain and
1262 this prevents it from merging any further writes. The workaround
1263 is to replace the normal offset of cache sync operation (0x730)
1264 by another offset targeting an unmapped PL310 register 0x740.
1265 This has the same effect as the cache sync operation: store buffer
1266 drain and waiting for all buffers empty.
1267
fcbdc5fe
WD
1268config ARM_ERRATA_754322
1269 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1270 depends on CPU_V7
1271 help
1272 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1273 r3p*) erratum. A speculative memory access may cause a page table walk
1274 which starts prior to an ASID switch but completes afterwards. This
1275 can populate the micro-TLB with a stale entry which may be hit with
1276 the new ASID. This workaround places two dsb instructions in the mm
1277 switching code so that no page table walks can cross the ASID switch.
1278
5dab26af
WD
1279config ARM_ERRATA_754327
1280 bool "ARM errata: no automatic Store Buffer drain"
1281 depends on CPU_V7 && SMP
1282 help
1283 This option enables the workaround for the 754327 Cortex-A9 (prior to
1284 r2p0) erratum. The Store Buffer does not have any automatic draining
1285 mechanism and therefore a livelock may occur if an external agent
1286 continuously polls a memory location waiting to observe an update.
1287 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1288 written polling loops from denying visibility of updates to memory.
1289
145e10e1
CM
1290config ARM_ERRATA_364296
1291 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1292 depends on CPU_V6
145e10e1
CM
1293 help
1294 This options enables the workaround for the 364296 ARM1136
1295 r0p2 erratum (possible cache data corruption with
1296 hit-under-miss enabled). It sets the undocumented bit 31 in
1297 the auxiliary control register and the FI bit in the control
1298 register, thus disabling hit-under-miss without putting the
1299 processor into full low interrupt latency mode. ARM11MPCore
1300 is not affected.
1301
f630c1bd
WD
1302config ARM_ERRATA_764369
1303 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1304 depends on CPU_V7 && SMP
1305 help
1306 This option enables the workaround for erratum 764369
1307 affecting Cortex-A9 MPCore with two or more processors (all
1308 current revisions). Under certain timing circumstances, a data
1309 cache line maintenance operation by MVA targeting an Inner
1310 Shareable memory region may fail to proceed up to either the
1311 Point of Coherency or to the Point of Unification of the
1312 system. This workaround adds a DSB instruction before the
1313 relevant cache maintenance functions and sets a specific bit
1314 in the diagnostic control register of the SCU.
1315
11ed0ba1
WD
1316config PL310_ERRATA_769419
1317 bool "PL310 errata: no automatic Store Buffer drain"
1318 depends on CACHE_L2X0
1319 help
1320 On revisions of the PL310 prior to r3p2, the Store Buffer does
1321 not automatically drain. This can cause normal, non-cacheable
1322 writes to be retained when the memory system is idle, leading
1323 to suboptimal I/O performance for drivers using coherent DMA.
1324 This option adds a write barrier to the cpu_idle loop so that,
1325 on systems with an outer cache, the store buffer is drained
1326 explicitly.
1327
7253b85c
SH
1328config ARM_ERRATA_775420
1329 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1330 depends on CPU_V7
1331 help
1332 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1333 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1334 operation aborts with MMU exception, it might cause the processor
1335 to deadlock. This workaround puts DSB before executing ISB if
1336 an abort may occur on cache maintenance.
1337
93dc6887
CM
1338config ARM_ERRATA_798181
1339 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1340 depends on CPU_V7 && SMP
1341 help
1342 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1343 adequately shooting down all use of the old entries. This
1344 option enables the Linux kernel workaround for this erratum
1345 which sends an IPI to the CPUs that are running the same ASID
1346 as the one being invalidated.
1347
84b6504f
WD
1348config ARM_ERRATA_773022
1349 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1350 depends on CPU_V7
1351 help
1352 This option enables the workaround for the 773022 Cortex-A15
1353 (up to r0p4) erratum. In certain rare sequences of code, the
1354 loop buffer may deliver incorrect instructions. This
1355 workaround disables the loop buffer to avoid the erratum.
1356
1da177e4
LT
1357endmenu
1358
1359source "arch/arm/common/Kconfig"
1360
1da177e4
LT
1361menu "Bus support"
1362
1363config ARM_AMBA
1364 bool
1365
1366config ISA
1367 bool
1da177e4
LT
1368 help
1369 Find out whether you have ISA slots on your motherboard. ISA is the
1370 name of a bus system, i.e. the way the CPU talks to the other stuff
1371 inside your box. Other bus systems are PCI, EISA, MicroChannel
1372 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1373 newer boards don't support it. If you have ISA, say Y, otherwise N.
1374
065909b9 1375# Select ISA DMA controller support
1da177e4
LT
1376config ISA_DMA
1377 bool
065909b9 1378 select ISA_DMA_API
1da177e4 1379
065909b9 1380# Select ISA DMA interface
5cae841b
AV
1381config ISA_DMA_API
1382 bool
5cae841b 1383
1da177e4 1384config PCI
0b05da72 1385 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1386 help
1387 Find out whether you have a PCI motherboard. PCI is the name of a
1388 bus system, i.e. the way the CPU talks to the other stuff inside
1389 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1390 VESA. If you have PCI, say Y, otherwise N.
1391
52882173
AV
1392config PCI_DOMAINS
1393 bool
1394 depends on PCI
1395
b080ac8a
MRJ
1396config PCI_NANOENGINE
1397 bool "BSE nanoEngine PCI support"
1398 depends on SA1100_NANOENGINE
1399 help
1400 Enable PCI on the BSE nanoEngine board.
1401
36e23590
MW
1402config PCI_SYSCALL
1403 def_bool PCI
1404
a0113a99
MR
1405config PCI_HOST_ITE8152
1406 bool
1407 depends on PCI && MACH_ARMCORE
1408 default y
1409 select DMABOUNCE
1410
1da177e4 1411source "drivers/pci/Kconfig"
3f06d157 1412source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1413
1414source "drivers/pcmcia/Kconfig"
1415
1416endmenu
1417
1418menu "Kernel Features"
1419
3b55658a
DM
1420config HAVE_SMP
1421 bool
1422 help
1423 This option should be selected by machines which have an SMP-
1424 capable CPU.
1425
1426 The only effect of this option is to make the SMP-related
1427 options available to the user for configuration.
1428
1da177e4 1429config SMP
bb2d8130 1430 bool "Symmetric Multi-Processing"
fbb4ddac 1431 depends on CPU_V6K || CPU_V7
bc28248e 1432 depends on GENERIC_CLOCKEVENTS
3b55658a 1433 depends on HAVE_SMP
801bb21c 1434 depends on MMU || ARM_MPU
b1b3f49c 1435 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1436 help
1437 This enables support for systems with more than one CPU. If you have
1438 a system with only one CPU, like most personal computers, say N. If
1439 you have a system with more than one CPU, say Y.
1440
1441 If you say N here, the kernel will run on single and multiprocessor
1442 machines, but will use only one CPU of a multiprocessor machine. If
1443 you say Y here, the kernel will run on many, but not all, single
1444 processor machines. On a single processor machine, the kernel will
1445 run faster if you say N here.
1446
395cf969 1447 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1448 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1449 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1450
1451 If you don't know what to do here, say N.
1452
f00ec48f
RK
1453config SMP_ON_UP
1454 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1455 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1456 default y
1457 help
1458 SMP kernels contain instructions which fail on non-SMP processors.
1459 Enabling this option allows the kernel to modify itself to make
1460 these instructions safe. Disabling it allows about 1K of space
1461 savings.
1462
1463 If you don't know what to do here, say Y.
1464
c9018aab
VG
1465config ARM_CPU_TOPOLOGY
1466 bool "Support cpu topology definition"
1467 depends on SMP && CPU_V7
1468 default y
1469 help
1470 Support ARM cpu topology definition. The MPIDR register defines
1471 affinity between processors which is then used to describe the cpu
1472 topology of an ARM System.
1473
1474config SCHED_MC
1475 bool "Multi-core scheduler support"
1476 depends on ARM_CPU_TOPOLOGY
1477 help
1478 Multi-core scheduler support improves the CPU scheduler's decision
1479 making when dealing with multi-core CPU chips at a cost of slightly
1480 increased overhead in some places. If unsure say N here.
1481
1482config SCHED_SMT
1483 bool "SMT scheduler support"
1484 depends on ARM_CPU_TOPOLOGY
1485 help
1486 Improves the CPU scheduler's decision making when dealing with
1487 MultiThreading at a cost of slightly increased overhead in some
1488 places. If unsure say N here.
1489
a8cbcd92
RK
1490config HAVE_ARM_SCU
1491 bool
a8cbcd92
RK
1492 help
1493 This option enables support for the ARM system coherency unit
1494
8a4da6e3 1495config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1496 bool "Architected timer support"
1497 depends on CPU_V7
8a4da6e3 1498 select ARM_ARCH_TIMER
022c03a2
MZ
1499 help
1500 This option enables support for the ARM architected timer
1501
f32f4ce2
RK
1502config HAVE_ARM_TWD
1503 bool
1504 depends on SMP
da4a686a 1505 select CLKSRC_OF if OF
f32f4ce2
RK
1506 help
1507 This options enables support for the ARM timer and watchdog unit
1508
e8db288e
NP
1509config MCPM
1510 bool "Multi-Cluster Power Management"
1511 depends on CPU_V7 && SMP
1512 help
1513 This option provides the common power management infrastructure
1514 for (multi-)cluster based systems, such as big.LITTLE based
1515 systems.
1516
1c33be57
NP
1517config BIG_LITTLE
1518 bool "big.LITTLE support (Experimental)"
1519 depends on CPU_V7 && SMP
1520 select MCPM
1521 help
1522 This option enables support selections for the big.LITTLE
1523 system architecture.
1524
1525config BL_SWITCHER
1526 bool "big.LITTLE switcher support"
1527 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1528 select CPU_PM
1529 select ARM_CPU_SUSPEND
1530 help
1531 The big.LITTLE "switcher" provides the core functionality to
1532 transparently handle transition between a cluster of A15's
1533 and a cluster of A7's in a big.LITTLE system.
1534
b22537c6
NP
1535config BL_SWITCHER_DUMMY_IF
1536 tristate "Simple big.LITTLE switcher user interface"
1537 depends on BL_SWITCHER && DEBUG_KERNEL
1538 help
1539 This is a simple and dummy char dev interface to control
1540 the big.LITTLE switcher core code. It is meant for
1541 debugging purposes only.
1542
8d5796d2
LB
1543choice
1544 prompt "Memory split"
1545 default VMSPLIT_3G
1546 help
1547 Select the desired split between kernel and user memory.
1548
1549 If you are not absolutely sure what you are doing, leave this
1550 option alone!
1551
1552 config VMSPLIT_3G
1553 bool "3G/1G user/kernel split"
1554 config VMSPLIT_2G
1555 bool "2G/2G user/kernel split"
1556 config VMSPLIT_1G
1557 bool "1G/3G user/kernel split"
1558endchoice
1559
1560config PAGE_OFFSET
1561 hex
1562 default 0x40000000 if VMSPLIT_1G
1563 default 0x80000000 if VMSPLIT_2G
1564 default 0xC0000000
1565
1da177e4
LT
1566config NR_CPUS
1567 int "Maximum number of CPUs (2-32)"
1568 range 2 32
1569 depends on SMP
1570 default "4"
1571
a054a811 1572config HOTPLUG_CPU
00b7dede 1573 bool "Support for hot-pluggable CPUs"
40b31360 1574 depends on SMP
a054a811
RK
1575 help
1576 Say Y here to experiment with turning CPUs off and on. CPUs
1577 can be controlled through /sys/devices/system/cpu.
1578
2bdd424f
WD
1579config ARM_PSCI
1580 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1581 depends on CPU_V7
1582 help
1583 Say Y here if you want Linux to communicate with system firmware
1584 implementing the PSCI specification for CPU-centric power
1585 management operations described in ARM document number ARM DEN
1586 0022A ("Power State Coordination Interface System Software on
1587 ARM processors").
1588
2a6ad871
MR
1589# The GPIO number here must be sorted by descending number. In case of
1590# a multiplatform kernel, we just want the highest value required by the
1591# selected platforms.
44986ab0
PDSN
1592config ARCH_NR_GPIO
1593 int
3dea19e8 1594 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
6d0fc190 1595 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
06b851e5 1596 default 392 if ARCH_U8500
01bb914c
TP
1597 default 352 if ARCH_VT8500
1598 default 288 if ARCH_SUNXI
2a6ad871 1599 default 264 if MACH_H4700
44986ab0
PDSN
1600 default 0
1601 help
1602 Maximum number of GPIOs in the system.
1603
1604 If unsure, leave the default value.
1605
d45a398f 1606source kernel/Kconfig.preempt
1da177e4 1607
c9218b16 1608config HZ_FIXED
f8065813 1609 int
b130d5c2 1610 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1611 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1612 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1613 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
47d84682 1614 default 0
c9218b16
RK
1615
1616choice
47d84682 1617 depends on HZ_FIXED = 0
c9218b16
RK
1618 prompt "Timer frequency"
1619
1620config HZ_100
1621 bool "100 Hz"
1622
1623config HZ_200
1624 bool "200 Hz"
1625
1626config HZ_250
1627 bool "250 Hz"
1628
1629config HZ_300
1630 bool "300 Hz"
1631
1632config HZ_500
1633 bool "500 Hz"
1634
1635config HZ_1000
1636 bool "1000 Hz"
1637
1638endchoice
1639
1640config HZ
1641 int
47d84682 1642 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1643 default 100 if HZ_100
1644 default 200 if HZ_200
1645 default 250 if HZ_250
1646 default 300 if HZ_300
1647 default 500 if HZ_500
1648 default 1000
1649
1650config SCHED_HRTICK
1651 def_bool HIGH_RES_TIMERS
f8065813 1652
b28748fb
RK
1653config SCHED_HRTICK
1654 def_bool HIGH_RES_TIMERS
1655
16c79651 1656config THUMB2_KERNEL
bc7dea00 1657 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1658 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1659 default y if CPU_THUMBONLY
16c79651
CM
1660 select AEABI
1661 select ARM_ASM_UNIFIED
89bace65 1662 select ARM_UNWIND
16c79651
CM
1663 help
1664 By enabling this option, the kernel will be compiled in
1665 Thumb-2 mode. A compiler/assembler that understand the unified
1666 ARM-Thumb syntax is needed.
1667
1668 If unsure, say N.
1669
6f685c5c
DM
1670config THUMB2_AVOID_R_ARM_THM_JUMP11
1671 bool "Work around buggy Thumb-2 short branch relocations in gas"
1672 depends on THUMB2_KERNEL && MODULES
1673 default y
1674 help
1675 Various binutils versions can resolve Thumb-2 branches to
1676 locally-defined, preemptible global symbols as short-range "b.n"
1677 branch instructions.
1678
1679 This is a problem, because there's no guarantee the final
1680 destination of the symbol, or any candidate locations for a
1681 trampoline, are within range of the branch. For this reason, the
1682 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1683 relocation in modules at all, and it makes little sense to add
1684 support.
1685
1686 The symptom is that the kernel fails with an "unsupported
1687 relocation" error when loading some modules.
1688
1689 Until fixed tools are available, passing
1690 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1691 code which hits this problem, at the cost of a bit of extra runtime
1692 stack usage in some cases.
1693
1694 The problem is described in more detail at:
1695 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1696
1697 Only Thumb-2 kernels are affected.
1698
1699 Unless you are sure your tools don't have this problem, say Y.
1700
0becb088
CM
1701config ARM_ASM_UNIFIED
1702 bool
1703
704bdda0
NP
1704config AEABI
1705 bool "Use the ARM EABI to compile the kernel"
1706 help
1707 This option allows for the kernel to be compiled using the latest
1708 ARM ABI (aka EABI). This is only useful if you are using a user
1709 space environment that is also compiled with EABI.
1710
1711 Since there are major incompatibilities between the legacy ABI and
1712 EABI, especially with regard to structure member alignment, this
1713 option also changes the kernel syscall calling convention to
1714 disambiguate both ABIs and allow for backward compatibility support
1715 (selected with CONFIG_OABI_COMPAT).
1716
1717 To use this you need GCC version 4.0.0 or later.
1718
6c90c872 1719config OABI_COMPAT
a73a3ff1 1720 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1721 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1722 help
1723 This option preserves the old syscall interface along with the
1724 new (ARM EABI) one. It also provides a compatibility layer to
1725 intercept syscalls that have structure arguments which layout
1726 in memory differs between the legacy ABI and the new ARM EABI
1727 (only for non "thumb" binaries). This option adds a tiny
1728 overhead to all syscalls and produces a slightly larger kernel.
1729 If you know you'll be using only pure EABI user space then you
1730 can say N here. If this option is not selected and you attempt
1731 to execute a legacy ABI binary then the result will be
1732 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1733 at all). If in doubt say N.
6c90c872 1734
eb33575c 1735config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1736 bool
e80d6a24 1737
05944d74
RK
1738config ARCH_SPARSEMEM_ENABLE
1739 bool
1740
07a2f737
RK
1741config ARCH_SPARSEMEM_DEFAULT
1742 def_bool ARCH_SPARSEMEM_ENABLE
1743
05944d74 1744config ARCH_SELECT_MEMORY_MODEL
be370302 1745 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1746
7b7bf499
WD
1747config HAVE_ARCH_PFN_VALID
1748 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1749
053a96ca 1750config HIGHMEM
e8db89a2
RK
1751 bool "High Memory Support"
1752 depends on MMU
053a96ca
NP
1753 help
1754 The address space of ARM processors is only 4 Gigabytes large
1755 and it has to accommodate user address space, kernel address
1756 space as well as some memory mapped IO. That means that, if you
1757 have a large amount of physical memory and/or IO, not all of the
1758 memory can be "permanently mapped" by the kernel. The physical
1759 memory that is not permanently mapped is called "high memory".
1760
1761 Depending on the selected kernel/user memory split, minimum
1762 vmalloc space and actual amount of RAM, you may not need this
1763 option which should result in a slightly faster kernel.
1764
1765 If unsure, say n.
1766
65cec8e3
RK
1767config HIGHPTE
1768 bool "Allocate 2nd-level pagetables from highmem"
1769 depends on HIGHMEM
65cec8e3 1770
1b8873a0
JI
1771config HW_PERF_EVENTS
1772 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1773 depends on PERF_EVENTS
1b8873a0
JI
1774 default y
1775 help
1776 Enable hardware performance counter support for perf events. If
1777 disabled, perf events will use software events only.
1778
1355e2a6
CM
1779config SYS_SUPPORTS_HUGETLBFS
1780 def_bool y
1781 depends on ARM_LPAE
1782
8d962507
CM
1783config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1784 def_bool y
1785 depends on ARM_LPAE
1786
4bfab203
SC
1787config ARCH_WANT_GENERAL_HUGETLB
1788 def_bool y
1789
3f22ab27
DH
1790source "mm/Kconfig"
1791
c1b2d970
MD
1792config FORCE_MAX_ZONEORDER
1793 int "Maximum zone order" if ARCH_SHMOBILE
1794 range 11 64 if ARCH_SHMOBILE
898f08e1 1795 default "12" if SOC_AM33XX
c1b2d970
MD
1796 default "9" if SA1111
1797 default "11"
1798 help
1799 The kernel memory allocator divides physically contiguous memory
1800 blocks into "zones", where each zone is a power of two number of
1801 pages. This option selects the largest power of two that the kernel
1802 keeps in the memory allocator. If you need to allocate very large
1803 blocks of physically contiguous memory, then you may need to
1804 increase this value.
1805
1806 This config option is actually maximum order plus one. For example,
1807 a value of 11 means that the largest free memory block is 2^10 pages.
1808
1da177e4
LT
1809config ALIGNMENT_TRAP
1810 bool
f12d0d7c 1811 depends on CPU_CP15_MMU
1da177e4 1812 default y if !ARCH_EBSA110
e119bfff 1813 select HAVE_PROC_CPU if PROC_FS
1da177e4 1814 help
84eb8d06 1815 ARM processors cannot fetch/store information which is not
1da177e4
LT
1816 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1817 address divisible by 4. On 32-bit ARM processors, these non-aligned
1818 fetch/store instructions will be emulated in software if you say
1819 here, which has a severe performance impact. This is necessary for
1820 correct operation of some network protocols. With an IP-only
1821 configuration it is safe to say N, otherwise say Y.
1822
39ec58f3 1823config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1824 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1825 depends on MMU
39ec58f3
LB
1826 default y if CPU_FEROCEON
1827 help
1828 Implement faster copy_to_user and clear_user methods for CPU
1829 cores where a 8-word STM instruction give significantly higher
1830 memory write throughput than a sequence of individual 32bit stores.
1831
1832 A possible side effect is a slight increase in scheduling latency
1833 between threads sharing the same address space if they invoke
1834 such copy operations with large buffers.
1835
1836 However, if the CPU data cache is using a write-allocate mode,
1837 this option is unlikely to provide any performance gain.
1838
70c70d97
NP
1839config SECCOMP
1840 bool
1841 prompt "Enable seccomp to safely compute untrusted bytecode"
1842 ---help---
1843 This kernel feature is useful for number crunching applications
1844 that may need to compute untrusted bytecode during their
1845 execution. By using pipes or other transports made available to
1846 the process as file descriptors supporting the read/write
1847 syscalls, it's possible to isolate those applications in
1848 their own address space using seccomp. Once seccomp is
1849 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1850 and the task is only allowed to execute a few safe syscalls
1851 defined by each seccomp mode.
1852
c743f380
NP
1853config CC_STACKPROTECTOR
1854 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1855 help
1856 This option turns on the -fstack-protector GCC feature. This
1857 feature puts, at the beginning of functions, a canary value on
1858 the stack just before the return address, and validates
1859 the value just before actually returning. Stack based buffer
1860 overflows (that need to overwrite this return address) now also
1861 overwrite the canary, which gets detected and the attack is then
1862 neutralized via a kernel panic.
1863 This feature requires gcc version 4.2 or above.
1864
eff8d644
SS
1865config XEN_DOM0
1866 def_bool y
1867 depends on XEN
1868
1869config XEN
1870 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1871 depends on ARM && AEABI && OF
f880b67d 1872 depends on CPU_V7 && !CPU_V6
85323a99 1873 depends on !GENERIC_ATOMIC64
17b7ab80 1874 select ARM_PSCI
eff8d644
SS
1875 help
1876 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1877
1da177e4
LT
1878endmenu
1879
1880menu "Boot options"
1881
9eb8f674
GL
1882config USE_OF
1883 bool "Flattened Device Tree support"
b1b3f49c 1884 select IRQ_DOMAIN
9eb8f674
GL
1885 select OF
1886 select OF_EARLY_FLATTREE
1887 help
1888 Include support for flattened device tree machine descriptions.
1889
bd51e2f5
NP
1890config ATAGS
1891 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1892 default y
1893 help
1894 This is the traditional way of passing data to the kernel at boot
1895 time. If you are solely relying on the flattened device tree (or
1896 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1897 to remove ATAGS support from your kernel binary. If unsure,
1898 leave this to y.
1899
1900config DEPRECATED_PARAM_STRUCT
1901 bool "Provide old way to pass kernel parameters"
1902 depends on ATAGS
1903 help
1904 This was deprecated in 2001 and announced to live on for 5 years.
1905 Some old boot loaders still use this way.
1906
1da177e4
LT
1907# Compressed boot loader in ROM. Yes, we really want to ask about
1908# TEXT and BSS so we preserve their values in the config files.
1909config ZBOOT_ROM_TEXT
1910 hex "Compressed ROM boot loader base address"
1911 default "0"
1912 help
1913 The physical address at which the ROM-able zImage is to be
1914 placed in the target. Platforms which normally make use of
1915 ROM-able zImage formats normally set this to a suitable
1916 value in their defconfig file.
1917
1918 If ZBOOT_ROM is not enabled, this has no effect.
1919
1920config ZBOOT_ROM_BSS
1921 hex "Compressed ROM boot loader BSS address"
1922 default "0"
1923 help
f8c440b2
DF
1924 The base address of an area of read/write memory in the target
1925 for the ROM-able zImage which must be available while the
1926 decompressor is running. It must be large enough to hold the
1927 entire decompressed kernel plus an additional 128 KiB.
1928 Platforms which normally make use of ROM-able zImage formats
1929 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1930
1931 If ZBOOT_ROM is not enabled, this has no effect.
1932
1933config ZBOOT_ROM
1934 bool "Compressed boot loader in ROM/flash"
1935 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1936 help
1937 Say Y here if you intend to execute your compressed kernel image
1938 (zImage) directly from ROM or flash. If unsure, say N.
1939
090ab3ff
SH
1940choice
1941 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1942 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1943 default ZBOOT_ROM_NONE
1944 help
1945 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1946 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1947 kernel image to an MMC or SD card and boot the kernel straight
1948 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1949 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1950 rest the kernel image to RAM.
1951
1952config ZBOOT_ROM_NONE
1953 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1954 help
1955 Do not load image from SD or MMC
1956
f45b1149
SH
1957config ZBOOT_ROM_MMCIF
1958 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1959 help
090ab3ff
SH
1960 Load image from MMCIF hardware block.
1961
1962config ZBOOT_ROM_SH_MOBILE_SDHI
1963 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1964 help
1965 Load image from SDHI hardware block
1966
1967endchoice
f45b1149 1968
e2a6a3aa
JB
1969config ARM_APPENDED_DTB
1970 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1971 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1972 help
1973 With this option, the boot code will look for a device tree binary
1974 (DTB) appended to zImage
1975 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1976
1977 This is meant as a backward compatibility convenience for those
1978 systems with a bootloader that can't be upgraded to accommodate
1979 the documented boot protocol using a device tree.
1980
1981 Beware that there is very little in terms of protection against
1982 this option being confused by leftover garbage in memory that might
1983 look like a DTB header after a reboot if no actual DTB is appended
1984 to zImage. Do not leave this option active in a production kernel
1985 if you don't intend to always append a DTB. Proper passing of the
1986 location into r2 of a bootloader provided DTB is always preferable
1987 to this option.
1988
b90b9a38
NP
1989config ARM_ATAG_DTB_COMPAT
1990 bool "Supplement the appended DTB with traditional ATAG information"
1991 depends on ARM_APPENDED_DTB
1992 help
1993 Some old bootloaders can't be updated to a DTB capable one, yet
1994 they provide ATAGs with memory configuration, the ramdisk address,
1995 the kernel cmdline string, etc. Such information is dynamically
1996 provided by the bootloader and can't always be stored in a static
1997 DTB. To allow a device tree enabled kernel to be used with such
1998 bootloaders, this option allows zImage to extract the information
1999 from the ATAG list and store it at run time into the appended DTB.
2000
d0f34a11
GR
2001choice
2002 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2003 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2004
2005config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2006 bool "Use bootloader kernel arguments if available"
2007 help
2008 Uses the command-line options passed by the boot loader instead of
2009 the device tree bootargs property. If the boot loader doesn't provide
2010 any, the device tree bootargs property will be used.
2011
2012config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2013 bool "Extend with bootloader kernel arguments"
2014 help
2015 The command-line arguments provided by the boot loader will be
2016 appended to the the device tree bootargs property.
2017
2018endchoice
2019
1da177e4
LT
2020config CMDLINE
2021 string "Default kernel command string"
2022 default ""
2023 help
2024 On some architectures (EBSA110 and CATS), there is currently no way
2025 for the boot loader to pass arguments to the kernel. For these
2026 architectures, you should supply some command-line options at build
2027 time by entering them here. As a minimum, you should specify the
2028 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2029
4394c124
VB
2030choice
2031 prompt "Kernel command line type" if CMDLINE != ""
2032 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2033 depends on ATAGS
4394c124
VB
2034
2035config CMDLINE_FROM_BOOTLOADER
2036 bool "Use bootloader kernel arguments if available"
2037 help
2038 Uses the command-line options passed by the boot loader. If
2039 the boot loader doesn't provide any, the default kernel command
2040 string provided in CMDLINE will be used.
2041
2042config CMDLINE_EXTEND
2043 bool "Extend bootloader kernel arguments"
2044 help
2045 The command-line arguments provided by the boot loader will be
2046 appended to the default kernel command string.
2047
92d2040d
AH
2048config CMDLINE_FORCE
2049 bool "Always use the default kernel command string"
92d2040d
AH
2050 help
2051 Always use the default kernel command string, even if the boot
2052 loader passes other arguments to the kernel.
2053 This is useful if you cannot or don't want to change the
2054 command-line options your boot loader passes to the kernel.
4394c124 2055endchoice
92d2040d 2056
1da177e4
LT
2057config XIP_KERNEL
2058 bool "Kernel Execute-In-Place from ROM"
387798b3 2059 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2060 help
2061 Execute-In-Place allows the kernel to run from non-volatile storage
2062 directly addressable by the CPU, such as NOR flash. This saves RAM
2063 space since the text section of the kernel is not loaded from flash
2064 to RAM. Read-write sections, such as the data section and stack,
2065 are still copied to RAM. The XIP kernel is not compressed since
2066 it has to run directly from flash, so it will take more space to
2067 store it. The flash address used to link the kernel object files,
2068 and for storing it, is configuration dependent. Therefore, if you
2069 say Y here, you must know the proper physical address where to
2070 store the kernel image depending on your own flash memory usage.
2071
2072 Also note that the make target becomes "make xipImage" rather than
2073 "make zImage" or "make Image". The final kernel binary to put in
2074 ROM memory will be arch/arm/boot/xipImage.
2075
2076 If unsure, say N.
2077
2078config XIP_PHYS_ADDR
2079 hex "XIP Kernel Physical Location"
2080 depends on XIP_KERNEL
2081 default "0x00080000"
2082 help
2083 This is the physical address in your flash memory the kernel will
2084 be linked for and stored to. This address is dependent on your
2085 own flash usage.
2086
c587e4a6
RP
2087config KEXEC
2088 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2089 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2090 help
2091 kexec is a system call that implements the ability to shutdown your
2092 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2093 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2094 you can start any kernel with it, not just Linux.
2095
2096 It is an ongoing process to be certain the hardware in a machine
2097 is properly shutdown, so do not be surprised if this code does not
bf220695 2098 initially work for you.
c587e4a6 2099
4cd9d6f7
RP
2100config ATAGS_PROC
2101 bool "Export atags in procfs"
bd51e2f5 2102 depends on ATAGS && KEXEC
b98d7291 2103 default y
4cd9d6f7
RP
2104 help
2105 Should the atags used to boot the kernel be exported in an "atags"
2106 file in procfs. Useful with kexec.
2107
cb5d39b3
MW
2108config CRASH_DUMP
2109 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2110 help
2111 Generate crash dump after being started by kexec. This should
2112 be normally only set in special crash dump kernels which are
2113 loaded in the main kernel with kexec-tools into a specially
2114 reserved region and then later executed after a crash by
2115 kdump/kexec. The crash dump kernel must be compiled to a
2116 memory address not used by the main kernel
2117
2118 For more details see Documentation/kdump/kdump.txt
2119
e69edc79
EM
2120config AUTO_ZRELADDR
2121 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2122 depends on !ZBOOT_ROM
e69edc79
EM
2123 help
2124 ZRELADDR is the physical address where the decompressed kernel
2125 image will be placed. If AUTO_ZRELADDR is selected, the address
2126 will be determined at run-time by masking the current IP with
2127 0xf8000000. This assumes the zImage being placed in the first 128MB
2128 from start of memory.
2129
1da177e4
LT
2130endmenu
2131
ac9d7efc 2132menu "CPU Power Management"
1da177e4 2133
89c52ed4 2134if ARCH_HAS_CPUFREQ
1da177e4 2135source "drivers/cpufreq/Kconfig"
1da177e4
LT
2136endif
2137
ac9d7efc
RK
2138source "drivers/cpuidle/Kconfig"
2139
2140endmenu
2141
1da177e4
LT
2142menu "Floating point emulation"
2143
2144comment "At least one emulation must be selected"
2145
2146config FPE_NWFPE
2147 bool "NWFPE math emulation"
593c252a 2148 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2149 ---help---
2150 Say Y to include the NWFPE floating point emulator in the kernel.
2151 This is necessary to run most binaries. Linux does not currently
2152 support floating point hardware so you need to say Y here even if
2153 your machine has an FPA or floating point co-processor podule.
2154
2155 You may say N here if you are going to load the Acorn FPEmulator
2156 early in the bootup.
2157
2158config FPE_NWFPE_XP
2159 bool "Support extended precision"
bedf142b 2160 depends on FPE_NWFPE
1da177e4
LT
2161 help
2162 Say Y to include 80-bit support in the kernel floating-point
2163 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2164 Note that gcc does not generate 80-bit operations by default,
2165 so in most cases this option only enlarges the size of the
2166 floating point emulator without any good reason.
2167
2168 You almost surely want to say N here.
2169
2170config FPE_FASTFPE
2171 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2172 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2173 ---help---
2174 Say Y here to include the FAST floating point emulator in the kernel.
2175 This is an experimental much faster emulator which now also has full
2176 precision for the mantissa. It does not support any exceptions.
2177 It is very simple, and approximately 3-6 times faster than NWFPE.
2178
2179 It should be sufficient for most programs. It may be not suitable
2180 for scientific calculations, but you have to check this for yourself.
2181 If you do not feel you need a faster FP emulation you should better
2182 choose NWFPE.
2183
2184config VFP
2185 bool "VFP-format floating point maths"
e399b1a4 2186 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2187 help
2188 Say Y to include VFP support code in the kernel. This is needed
2189 if your hardware includes a VFP unit.
2190
2191 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2192 release notes and additional status information.
2193
2194 Say N if your target does not have VFP hardware.
2195
25ebee02
CM
2196config VFPv3
2197 bool
2198 depends on VFP
2199 default y if CPU_V7
2200
b5872db4
CM
2201config NEON
2202 bool "Advanced SIMD (NEON) Extension support"
2203 depends on VFPv3 && CPU_V7
2204 help
2205 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2206 Extension.
2207
73c132c1
AB
2208config KERNEL_MODE_NEON
2209 bool "Support for NEON in kernel mode"
c4a30c3b 2210 depends on NEON && AEABI
73c132c1
AB
2211 help
2212 Say Y to include support for NEON in kernel mode.
2213
1da177e4
LT
2214endmenu
2215
2216menu "Userspace binary formats"
2217
2218source "fs/Kconfig.binfmt"
2219
2220config ARTHUR
2221 tristate "RISC OS personality"
704bdda0 2222 depends on !AEABI
1da177e4
LT
2223 help
2224 Say Y here to include the kernel code necessary if you want to run
2225 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2226 experimental; if this sounds frightening, say N and sleep in peace.
2227 You can also say M here to compile this support as a module (which
2228 will be called arthur).
2229
2230endmenu
2231
2232menu "Power management options"
2233
eceab4ac 2234source "kernel/power/Kconfig"
1da177e4 2235
f4cb5700 2236config ARCH_SUSPEND_POSSIBLE
4b1082ca 2237 depends on !ARCH_S5PC100
19a0519d 2238 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2239 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2240 def_bool y
2241
15e0d9e3
AB
2242config ARM_CPU_SUSPEND
2243 def_bool PM_SLEEP
2244
1da177e4
LT
2245endmenu
2246
d5950b43
SR
2247source "net/Kconfig"
2248
ac25150f 2249source "drivers/Kconfig"
1da177e4
LT
2250
2251source "fs/Kconfig"
2252
1da177e4
LT
2253source "arch/arm/Kconfig.debug"
2254
2255source "security/Kconfig"
2256
2257source "crypto/Kconfig"
2258
2259source "lib/Kconfig"
749cf76c
CD
2260
2261source "arch/arm/kvm/Kconfig"
This page took 1.136184 seconds and 5 git commands to generate.