ARM: PRIMA2: use DT_MACHINE_START and convert to generic board
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509 9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
c334bc15
RH
205config NEED_MACH_IO_H
206 bool
207 help
208 Select this when mach/io.h is required to provide special
209 definitions for this platform. The need for mach/io.h should
210 be avoided when possible.
211
0cdc8b92 212config NEED_MACH_MEMORY_H
1b9f95f8
NP
213 bool
214 help
0cdc8b92
NP
215 Select this when mach/memory.h is required to provide special
216 definitions for this platform. The need for mach/memory.h should
217 be avoided when possible.
dc21af99 218
1b9f95f8 219config PHYS_OFFSET
974c0724 220 hex "Physical address of main memory" if MMU
0cdc8b92 221 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 222 default DRAM_BASE if !MMU
111e9a5c 223 help
1b9f95f8
NP
224 Please provide the physical address corresponding to the
225 location of main memory in your system.
cada3c08 226
87e040b6
SG
227config GENERIC_BUG
228 def_bool y
229 depends on BUG
230
1da177e4
LT
231source "init/Kconfig"
232
dc52ddc0
MH
233source "kernel/Kconfig.freezer"
234
1da177e4
LT
235menu "System Type"
236
3c427975
HC
237config MMU
238 bool "MMU-based Paged Memory Management Support"
239 default y
240 help
241 Select if you want MMU-based virtualised addressing space
242 support by paged memory management. If unsure, say 'Y'.
243
ccf50e23
RK
244#
245# The "ARM system type" choice list is ordered alphabetically by option
246# text. Please add new entries in the option alphabetic order.
247#
1da177e4
LT
248choice
249 prompt "ARM system type"
6a0e2430 250 default ARCH_VERSATILE
1da177e4 251
66314223
DN
252config ARCH_SOCFPGA
253 bool "Altera SOCFPGA family"
254 select ARCH_WANT_OPTIONAL_GPIOLIB
255 select ARM_AMBA
256 select ARM_GIC
257 select CACHE_L2X0
258 select CLKDEV_LOOKUP
259 select COMMON_CLK
260 select CPU_V7
261 select DW_APB_TIMER
262 select DW_APB_TIMER_OF
263 select GENERIC_CLOCKEVENTS
264 select GPIO_PL061 if GPIOLIB
265 select HAVE_ARM_SCU
266 select SPARSE_IRQ
267 select USE_OF
268 help
269 This enables support for Altera SOCFPGA Cyclone V platform
270
4af6fee1
DS
271config ARCH_INTEGRATOR
272 bool "ARM Ltd. Integrator family"
273 select ARM_AMBA
89c52ed4 274 select ARCH_HAS_CPUFREQ
a613163d
LW
275 select COMMON_CLK
276 select CLK_VERSATILE
9904f793 277 select HAVE_TCM
c5a0adb5 278 select ICST
13edd86d 279 select GENERIC_CLOCKEVENTS
f4b8b319 280 select PLAT_VERSATILE
c41b16f8 281 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 282 select NEED_MACH_IO_H
0cdc8b92 283 select NEED_MACH_MEMORY_H
695436e3 284 select SPARSE_IRQ
3108e6ab 285 select MULTI_IRQ_HANDLER
4af6fee1
DS
286 help
287 Support for ARM's Integrator platform.
288
289config ARCH_REALVIEW
290 bool "ARM Ltd. RealView family"
291 select ARM_AMBA
6d803ba7 292 select CLKDEV_LOOKUP
aa3831cf 293 select HAVE_MACH_CLKDEV
c5a0adb5 294 select ICST
ae30ceac 295 select GENERIC_CLOCKEVENTS
eb7fffa3 296 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 297 select PLAT_VERSATILE
56a34b03 298 select PLAT_VERSATILE_CLOCK
3cb5ee49 299 select PLAT_VERSATILE_CLCD
e3887714 300 select ARM_TIMER_SP804
b56ba8aa 301 select GPIO_PL061 if GPIOLIB
0cdc8b92 302 select NEED_MACH_MEMORY_H
4af6fee1
DS
303 help
304 This enables support for ARM Ltd RealView boards.
305
306config ARCH_VERSATILE
307 bool "ARM Ltd. Versatile family"
308 select ARM_AMBA
309 select ARM_VIC
6d803ba7 310 select CLKDEV_LOOKUP
aa3831cf 311 select HAVE_MACH_CLKDEV
c5a0adb5 312 select ICST
89df1272 313 select GENERIC_CLOCKEVENTS
bbeddc43 314 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 315 select NEED_MACH_IO_H if PCI
f4b8b319 316 select PLAT_VERSATILE
56a34b03 317 select PLAT_VERSATILE_CLOCK
3414ba8c 318 select PLAT_VERSATILE_CLCD
c41b16f8 319 select PLAT_VERSATILE_FPGA_IRQ
e3887714 320 select ARM_TIMER_SP804
4af6fee1
DS
321 help
322 This enables support for ARM Ltd Versatile board.
323
ceade897
RK
324config ARCH_VEXPRESS
325 bool "ARM Ltd. Versatile Express family"
326 select ARCH_WANT_OPTIONAL_GPIOLIB
327 select ARM_AMBA
328 select ARM_TIMER_SP804
6d803ba7 329 select CLKDEV_LOOKUP
d1b8a775 330 select COMMON_CLK
ceade897 331 select GENERIC_CLOCKEVENTS
ceade897 332 select HAVE_CLK
95c34f83 333 select HAVE_PATA_PLATFORM
ceade897 334 select ICST
ba81f502 335 select NO_IOPORT
ceade897 336 select PLAT_VERSATILE
0fb44b91 337 select PLAT_VERSATILE_CLCD
b2a54ff0 338 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
339 help
340 This enables support for the ARM Ltd Versatile Express boards.
341
8fc5ffa0
AV
342config ARCH_AT91
343 bool "Atmel AT91"
f373e8c0 344 select ARCH_REQUIRE_GPIOLIB
93686ae8 345 select HAVE_CLK
bd602995 346 select CLKDEV_LOOKUP
e261501d 347 select IRQ_DOMAIN
1ac02d79 348 select NEED_MACH_IO_H if PCCARD
4af6fee1 349 help
929e994f
NF
350 This enables support for systems based on Atmel
351 AT91RM9200 and AT91SAM9* processors.
4af6fee1 352
ccf50e23
RK
353config ARCH_BCMRING
354 bool "Broadcom BCMRING"
355 depends on MMU
356 select CPU_V6
357 select ARM_AMBA
82d63734 358 select ARM_TIMER_SP804
6d803ba7 359 select CLKDEV_LOOKUP
ccf50e23
RK
360 select GENERIC_CLOCKEVENTS
361 select ARCH_WANT_OPTIONAL_GPIOLIB
362 help
363 Support for Broadcom's BCMRing platform.
364
220e6cf7
RH
365config ARCH_HIGHBANK
366 bool "Calxeda Highbank-based"
367 select ARCH_WANT_OPTIONAL_GPIOLIB
368 select ARM_AMBA
369 select ARM_GIC
370 select ARM_TIMER_SP804
22d80379 371 select CACHE_L2X0
220e6cf7 372 select CLKDEV_LOOKUP
8d4d9f52 373 select COMMON_CLK
220e6cf7
RH
374 select CPU_V7
375 select GENERIC_CLOCKEVENTS
376 select HAVE_ARM_SCU
3b55658a 377 select HAVE_SMP
fdfa64a4 378 select SPARSE_IRQ
220e6cf7
RH
379 select USE_OF
380 help
381 Support for the Calxeda Highbank SoC based boards.
382
1da177e4 383config ARCH_CLPS711X
0e2fce59 384 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 385 select CPU_ARM720T
5cfc8ee0 386 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 387 select NEED_MACH_MEMORY_H
f999b8bd 388 help
0e2fce59 389 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 390
d94f944e
AV
391config ARCH_CNS3XXX
392 bool "Cavium Networks CNS3XXX family"
00d2711d 393 select CPU_V6K
d94f944e
AV
394 select GENERIC_CLOCKEVENTS
395 select ARM_GIC
ce5ea9f3 396 select MIGHT_HAVE_CACHE_L2X0
0b05da72 397 select MIGHT_HAVE_PCI
5f32f7a0 398 select PCI_DOMAINS if PCI
d94f944e
AV
399 help
400 Support for Cavium Networks CNS3XXX platform.
401
788c9700
RK
402config ARCH_GEMINI
403 bool "Cortina Systems Gemini"
404 select CPU_FA526
788c9700 405 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 406 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
407 help
408 Support for the Cortina Systems Gemini family SoCs
409
3a6cb8ce
AB
410config ARCH_PRIMA2
411 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
412 select CPU_V7
3a6cb8ce 413 select NO_IOPORT
f6387092 414 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce 415 select GENERIC_CLOCKEVENTS
198678b0 416 select COMMON_CLK
3a6cb8ce 417 select GENERIC_IRQ_CHIP
ce5ea9f3 418 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
419 select PINCTRL
420 select PINCTRL_SIRF
3a6cb8ce
AB
421 select USE_OF
422 select ZONE_DMA
423 help
424 Support for CSR SiRFSoC ARM Cortex A9 Platform
425
1da177e4
LT
426config ARCH_EBSA110
427 bool "EBSA-110"
c750815e 428 select CPU_SA110
f7e68bbf 429 select ISA
c5eb2a2b 430 select NO_IOPORT
5cfc8ee0 431 select ARCH_USES_GETTIMEOFFSET
c334bc15 432 select NEED_MACH_IO_H
0cdc8b92 433 select NEED_MACH_MEMORY_H
1da177e4
LT
434 help
435 This is an evaluation board for the StrongARM processor available
f6c8965a 436 from Digital. It has limited hardware on-board, including an
1da177e4
LT
437 Ethernet interface, two PCMCIA sockets, two serial ports and a
438 parallel port.
439
e7736d47
LB
440config ARCH_EP93XX
441 bool "EP93xx-based"
c750815e 442 select CPU_ARM920T
e7736d47
LB
443 select ARM_AMBA
444 select ARM_VIC
6d803ba7 445 select CLKDEV_LOOKUP
7444a72e 446 select ARCH_REQUIRE_GPIOLIB
eb33575c 447 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 448 select ARCH_USES_GETTIMEOFFSET
5725aeae 449 select NEED_MACH_MEMORY_H
e7736d47
LB
450 help
451 This enables support for the Cirrus EP93xx series of CPUs.
452
1da177e4
LT
453config ARCH_FOOTBRIDGE
454 bool "FootBridge"
c750815e 455 select CPU_SA110
1da177e4 456 select FOOTBRIDGE
4e8d7637 457 select GENERIC_CLOCKEVENTS
d0ee9f40 458 select HAVE_IDE
c334bc15 459 select NEED_MACH_IO_H
0cdc8b92 460 select NEED_MACH_MEMORY_H
f999b8bd
MM
461 help
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 464
788c9700
RK
465config ARCH_MXC
466 bool "Freescale MXC/iMX-based"
788c9700 467 select GENERIC_CLOCKEVENTS
788c9700 468 select ARCH_REQUIRE_GPIOLIB
6d803ba7 469 select CLKDEV_LOOKUP
234b6ced 470 select CLKSRC_MMIO
8b6c44f1 471 select GENERIC_IRQ_CHIP
ffa2ea3f 472 select MULTI_IRQ_HANDLER
8842a9e2 473 select SPARSE_IRQ
3e62af82 474 select USE_OF
788c9700
RK
475 help
476 Support for Freescale MXC/iMX-based family of processors
477
1d3f33d5
SG
478config ARCH_MXS
479 bool "Freescale MXS-based"
480 select GENERIC_CLOCKEVENTS
481 select ARCH_REQUIRE_GPIOLIB
b9214b97 482 select CLKDEV_LOOKUP
5c61ddcf 483 select CLKSRC_MMIO
2664681f 484 select COMMON_CLK
6abda3e1 485 select HAVE_CLK_PREPARE
a0f5e363 486 select PINCTRL
6c4d4efb 487 select USE_OF
1d3f33d5
SG
488 help
489 Support for Freescale MXS-based family of processors
490
4af6fee1
DS
491config ARCH_NETX
492 bool "Hilscher NetX based"
234b6ced 493 select CLKSRC_MMIO
c750815e 494 select CPU_ARM926T
4af6fee1 495 select ARM_VIC
2fcfe6b8 496 select GENERIC_CLOCKEVENTS
f999b8bd 497 help
4af6fee1
DS
498 This enables support for systems based on the Hilscher NetX Soc
499
500config ARCH_H720X
501 bool "Hynix HMS720x-based"
c750815e 502 select CPU_ARM720T
4af6fee1 503 select ISA_DMA_API
5cfc8ee0 504 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
505 help
506 This enables support for systems based on the Hynix HMS720x
507
3b938be6
RK
508config ARCH_IOP13XX
509 bool "IOP13xx-based"
510 depends on MMU
c750815e 511 select CPU_XSC3
3b938be6
RK
512 select PLAT_IOP
513 select PCI
514 select ARCH_SUPPORTS_MSI
8d5796d2 515 select VMSPLIT_1G
c334bc15 516 select NEED_MACH_IO_H
0cdc8b92 517 select NEED_MACH_MEMORY_H
13a5045d 518 select NEED_RET_TO_USER
3b938be6
RK
519 help
520 Support for Intel's IOP13XX (XScale) family of processors.
521
3f7e5815
LB
522config ARCH_IOP32X
523 bool "IOP32x-based"
a4f7e763 524 depends on MMU
c750815e 525 select CPU_XSCALE
c334bc15 526 select NEED_MACH_IO_H
13a5045d 527 select NEED_RET_TO_USER
7ae1f7ec 528 select PLAT_IOP
f7e68bbf 529 select PCI
bb2b180c 530 select ARCH_REQUIRE_GPIOLIB
f999b8bd 531 help
3f7e5815
LB
532 Support for Intel's 80219 and IOP32X (XScale) family of
533 processors.
534
535config ARCH_IOP33X
536 bool "IOP33x-based"
537 depends on MMU
c750815e 538 select CPU_XSCALE
c334bc15 539 select NEED_MACH_IO_H
13a5045d 540 select NEED_RET_TO_USER
7ae1f7ec 541 select PLAT_IOP
3f7e5815 542 select PCI
bb2b180c 543 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
544 help
545 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 546
3b938be6
RK
547config ARCH_IXP4XX
548 bool "IXP4xx-based"
a4f7e763 549 depends on MMU
58af4a24 550 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 551 select CLKSRC_MMIO
c750815e 552 select CPU_XSCALE
9dde0ae3 553 select ARCH_REQUIRE_GPIOLIB
3b938be6 554 select GENERIC_CLOCKEVENTS
0b05da72 555 select MIGHT_HAVE_PCI
c334bc15 556 select NEED_MACH_IO_H
485bdde7 557 select DMABOUNCE if PCI
c4713074 558 help
3b938be6 559 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 560
3e93a22b
GC
561config ARCH_MVEBU
562 bool "Marvell SOCs with Device Tree support"
563 select GENERIC_CLOCKEVENTS
564 select MULTI_IRQ_HANDLER
565 select SPARSE_IRQ
566 select CLKSRC_MMIO
567 select GENERIC_IRQ_CHIP
568 select IRQ_DOMAIN
569 select COMMON_CLK
570 help
571 Support for the Marvell SoC Family with device tree support
572
edabd38e
SB
573config ARCH_DOVE
574 bool "Marvell Dove"
7b769bb3 575 select CPU_V7
edabd38e 576 select PCI
edabd38e 577 select ARCH_REQUIRE_GPIOLIB
edabd38e 578 select GENERIC_CLOCKEVENTS
c334bc15 579 select NEED_MACH_IO_H
edabd38e
SB
580 select PLAT_ORION
581 help
582 Support for the Marvell Dove SoC 88AP510
583
651c74c7
SB
584config ARCH_KIRKWOOD
585 bool "Marvell Kirkwood"
c750815e 586 select CPU_FEROCEON
651c74c7 587 select PCI
a8865655 588 select ARCH_REQUIRE_GPIOLIB
651c74c7 589 select GENERIC_CLOCKEVENTS
c334bc15 590 select NEED_MACH_IO_H
651c74c7
SB
591 select PLAT_ORION
592 help
593 Support for the following Marvell Kirkwood series SoCs:
594 88F6180, 88F6192 and 88F6281.
595
40805949
KW
596config ARCH_LPC32XX
597 bool "NXP LPC32XX"
234b6ced 598 select CLKSRC_MMIO
40805949
KW
599 select CPU_ARM926T
600 select ARCH_REQUIRE_GPIOLIB
601 select HAVE_IDE
602 select ARM_AMBA
603 select USB_ARCH_HAS_OHCI
6d803ba7 604 select CLKDEV_LOOKUP
40805949 605 select GENERIC_CLOCKEVENTS
f5c42271 606 select USE_OF
c49a1830 607 select HAVE_PWM
40805949
KW
608 help
609 Support for the NXP LPC32XX family of processors
610
794d15b2
SS
611config ARCH_MV78XX0
612 bool "Marvell MV78xx0"
c750815e 613 select CPU_FEROCEON
794d15b2 614 select PCI
a8865655 615 select ARCH_REQUIRE_GPIOLIB
794d15b2 616 select GENERIC_CLOCKEVENTS
c334bc15 617 select NEED_MACH_IO_H
794d15b2
SS
618 select PLAT_ORION
619 help
620 Support for the following Marvell MV78xx0 series SoCs:
621 MV781x0, MV782x0.
622
9dd0b194 623config ARCH_ORION5X
585cf175
TP
624 bool "Marvell Orion"
625 depends on MMU
c750815e 626 select CPU_FEROCEON
038ee083 627 select PCI
a8865655 628 select ARCH_REQUIRE_GPIOLIB
51cbff1d 629 select GENERIC_CLOCKEVENTS
b5e12229 630 select NEED_MACH_IO_H
69b02f6a 631 select PLAT_ORION
585cf175 632 help
9dd0b194 633 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 634 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 635 Orion-2 (5281), Orion-1-90 (6183).
585cf175 636
788c9700 637config ARCH_MMP
2f7e8fae 638 bool "Marvell PXA168/910/MMP2"
788c9700 639 depends on MMU
788c9700 640 select ARCH_REQUIRE_GPIOLIB
6d803ba7 641 select CLKDEV_LOOKUP
788c9700 642 select GENERIC_CLOCKEVENTS
157d2644 643 select GPIO_PXA
c24b3114 644 select IRQ_DOMAIN
788c9700 645 select PLAT_PXA
0bd86961 646 select SPARSE_IRQ
3c7241bd 647 select GENERIC_ALLOCATOR
788c9700 648 help
2f7e8fae 649 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
650
651config ARCH_KS8695
652 bool "Micrel/Kendin KS8695"
653 select CPU_ARM922T
98830bc9 654 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 655 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 656 select NEED_MACH_MEMORY_H
788c9700
RK
657 help
658 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
659 System-on-Chip devices.
660
788c9700
RK
661config ARCH_W90X900
662 bool "Nuvoton W90X900 CPU"
663 select CPU_ARM926T
c52d3d68 664 select ARCH_REQUIRE_GPIOLIB
6d803ba7 665 select CLKDEV_LOOKUP
6fa5d5f7 666 select CLKSRC_MMIO
58b5369e 667 select GENERIC_CLOCKEVENTS
788c9700 668 help
a8bc4ead 669 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
670 At present, the w90x900 has been renamed nuc900, regarding
671 the ARM series product line, you can login the following
672 link address to know more.
673
674 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
675 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 676
c5f80065
EG
677config ARCH_TEGRA
678 bool "NVIDIA Tegra"
4073723a 679 select CLKDEV_LOOKUP
234b6ced 680 select CLKSRC_MMIO
c5f80065
EG
681 select GENERIC_CLOCKEVENTS
682 select GENERIC_GPIO
683 select HAVE_CLK
3b55658a 684 select HAVE_SMP
ce5ea9f3 685 select MIGHT_HAVE_CACHE_L2X0
c334bc15 686 select NEED_MACH_IO_H if PCI
7056d423 687 select ARCH_HAS_CPUFREQ
2c95b7e0 688 select USE_OF
c5f80065
EG
689 help
690 This enables support for NVIDIA Tegra based systems (Tegra APX,
691 Tegra 6xx and Tegra 2 series).
692
af75655c
JI
693config ARCH_PICOXCELL
694 bool "Picochip picoXcell"
695 select ARCH_REQUIRE_GPIOLIB
696 select ARM_PATCH_PHYS_VIRT
697 select ARM_VIC
698 select CPU_V6K
699 select DW_APB_TIMER
cfda5901 700 select DW_APB_TIMER_OF
af75655c
JI
701 select GENERIC_CLOCKEVENTS
702 select GENERIC_GPIO
af75655c
JI
703 select HAVE_TCM
704 select NO_IOPORT
98e27a5c 705 select SPARSE_IRQ
af75655c
JI
706 select USE_OF
707 help
708 This enables support for systems based on the Picochip picoXcell
709 family of Femtocell devices. The picoxcell support requires device tree
710 for all boards.
711
4af6fee1
DS
712config ARCH_PNX4008
713 bool "Philips Nexperia PNX4008 Mobile"
c750815e 714 select CPU_ARM926T
6d803ba7 715 select CLKDEV_LOOKUP
5cfc8ee0 716 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
717 help
718 This enables support for Philips PNX4008 mobile platform.
719
1da177e4 720config ARCH_PXA
2c8086a5 721 bool "PXA2xx/PXA3xx-based"
a4f7e763 722 depends on MMU
034d2f5a 723 select ARCH_MTD_XIP
89c52ed4 724 select ARCH_HAS_CPUFREQ
6d803ba7 725 select CLKDEV_LOOKUP
234b6ced 726 select CLKSRC_MMIO
7444a72e 727 select ARCH_REQUIRE_GPIOLIB
981d0f39 728 select GENERIC_CLOCKEVENTS
157d2644 729 select GPIO_PXA
bd5ce433 730 select PLAT_PXA
6ac6b817 731 select SPARSE_IRQ
4e234cc0 732 select AUTO_ZRELADDR
8a97ae2f 733 select MULTI_IRQ_HANDLER
15e0d9e3 734 select ARM_CPU_SUSPEND if PM
d0ee9f40 735 select HAVE_IDE
f999b8bd 736 help
2c8086a5 737 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 738
788c9700
RK
739config ARCH_MSM
740 bool "Qualcomm MSM"
4b536b8d 741 select HAVE_CLK
49cbe786 742 select GENERIC_CLOCKEVENTS
923a081c 743 select ARCH_REQUIRE_GPIOLIB
bd32344a 744 select CLKDEV_LOOKUP
49cbe786 745 help
4b53eb4f
DW
746 Support for Qualcomm MSM/QSD based systems. This runs on the
747 apps processor of the MSM/QSD and depends on a shared memory
748 interface to the modem processor which runs the baseband
749 stack and controls some vital subsystems
750 (clock and power control, etc).
49cbe786 751
c793c1b0 752config ARCH_SHMOBILE
6d72ad35
PM
753 bool "Renesas SH-Mobile / R-Mobile"
754 select HAVE_CLK
5e93c6b4 755 select CLKDEV_LOOKUP
aa3831cf 756 select HAVE_MACH_CLKDEV
3b55658a 757 select HAVE_SMP
6d72ad35 758 select GENERIC_CLOCKEVENTS
ce5ea9f3 759 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
760 select NO_IOPORT
761 select SPARSE_IRQ
60f1435c 762 select MULTI_IRQ_HANDLER
e3e01091 763 select PM_GENERIC_DOMAINS if PM
0cdc8b92 764 select NEED_MACH_MEMORY_H
c793c1b0 765 help
6d72ad35 766 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 767
1da177e4
LT
768config ARCH_RPC
769 bool "RiscPC"
770 select ARCH_ACORN
771 select FIQ
a08b6b79 772 select ARCH_MAY_HAVE_PC_FDC
341eb781 773 select HAVE_PATA_PLATFORM
065909b9 774 select ISA_DMA_API
5ea81769 775 select NO_IOPORT
07f841b7 776 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 777 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 778 select HAVE_IDE
c334bc15 779 select NEED_MACH_IO_H
0cdc8b92 780 select NEED_MACH_MEMORY_H
1da177e4
LT
781 help
782 On the Acorn Risc-PC, Linux can support the internal IDE disk and
783 CD-ROM interface, serial and parallel port, and the floppy drive.
784
785config ARCH_SA1100
786 bool "SA1100-based"
234b6ced 787 select CLKSRC_MMIO
c750815e 788 select CPU_SA1100
f7e68bbf 789 select ISA
05944d74 790 select ARCH_SPARSEMEM_ENABLE
034d2f5a 791 select ARCH_MTD_XIP
89c52ed4 792 select ARCH_HAS_CPUFREQ
1937f5b9 793 select CPU_FREQ
3e238be2 794 select GENERIC_CLOCKEVENTS
4a8f8340 795 select CLKDEV_LOOKUP
7444a72e 796 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 797 select HAVE_IDE
0cdc8b92 798 select NEED_MACH_MEMORY_H
375dec92 799 select SPARSE_IRQ
f999b8bd
MM
800 help
801 Support for StrongARM 11x0 based boards.
1da177e4 802
b130d5c2
KK
803config ARCH_S3C24XX
804 bool "Samsung S3C24XX SoCs"
0a938b97 805 select GENERIC_GPIO
9d56c02a 806 select ARCH_HAS_CPUFREQ
9483a578 807 select HAVE_CLK
e83626f2 808 select CLKDEV_LOOKUP
5cfc8ee0 809 select ARCH_USES_GETTIMEOFFSET
20676c15 810 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
811 select HAVE_S3C_RTC if RTC_CLASS
812 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 813 select NEED_MACH_IO_H
1da177e4 814 help
b130d5c2
KK
815 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
816 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
817 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
818 Samsung SMDK2410 development board (and derivatives).
63b1f51b 819
a08ab637
BD
820config ARCH_S3C64XX
821 bool "Samsung S3C64XX"
89f1fa08 822 select PLAT_SAMSUNG
89f0ce72 823 select CPU_V6
89f0ce72 824 select ARM_VIC
a08ab637 825 select HAVE_CLK
6700397a 826 select HAVE_TCM
226e85f4 827 select CLKDEV_LOOKUP
89f0ce72 828 select NO_IOPORT
5cfc8ee0 829 select ARCH_USES_GETTIMEOFFSET
89c52ed4 830 select ARCH_HAS_CPUFREQ
89f0ce72
BD
831 select ARCH_REQUIRE_GPIOLIB
832 select SAMSUNG_CLKSRC
833 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 834 select S3C_GPIO_TRACK
89f0ce72
BD
835 select S3C_DEV_NAND
836 select USB_ARCH_HAS_OHCI
837 select SAMSUNG_GPIOLIB_4BIT
20676c15 838 select HAVE_S3C2410_I2C if I2C
c39d8d55 839 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
840 help
841 Samsung S3C64XX series based systems
842
49b7a491
KK
843config ARCH_S5P64X0
844 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
845 select CPU_V6
846 select GENERIC_GPIO
847 select HAVE_CLK
d8b22d25 848 select CLKDEV_LOOKUP
0665ccc4 849 select CLKSRC_MMIO
c39d8d55 850 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 851 select GENERIC_CLOCKEVENTS
20676c15 852 select HAVE_S3C2410_I2C if I2C
754961a8 853 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 854 help
49b7a491
KK
855 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
856 SMDK6450.
c4ffccdd 857
acc84707
MS
858config ARCH_S5PC100
859 bool "Samsung S5PC100"
5a7652f2
BM
860 select GENERIC_GPIO
861 select HAVE_CLK
29e8eb0f 862 select CLKDEV_LOOKUP
5a7652f2 863 select CPU_V7
925c68cd 864 select ARCH_USES_GETTIMEOFFSET
20676c15 865 select HAVE_S3C2410_I2C if I2C
754961a8 866 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 867 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 868 help
acc84707 869 Samsung S5PC100 series based systems
5a7652f2 870
170f4e42
KK
871config ARCH_S5PV210
872 bool "Samsung S5PV210/S5PC110"
873 select CPU_V7
eecb6a84 874 select ARCH_SPARSEMEM_ENABLE
0f75a96b 875 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
876 select GENERIC_GPIO
877 select HAVE_CLK
b2a9dd46 878 select CLKDEV_LOOKUP
0665ccc4 879 select CLKSRC_MMIO
d8144aea 880 select ARCH_HAS_CPUFREQ
9e65bbf2 881 select GENERIC_CLOCKEVENTS
20676c15 882 select HAVE_S3C2410_I2C if I2C
754961a8 883 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 884 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 885 select NEED_MACH_MEMORY_H
170f4e42
KK
886 help
887 Samsung S5PV210/S5PC110 series based systems
888
83014579
KK
889config ARCH_EXYNOS
890 bool "SAMSUNG EXYNOS"
cc0e72b8 891 select CPU_V7
f567fa6f 892 select ARCH_SPARSEMEM_ENABLE
0f75a96b 893 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
894 select GENERIC_GPIO
895 select HAVE_CLK
badc4f2d 896 select CLKDEV_LOOKUP
b333fb16 897 select ARCH_HAS_CPUFREQ
cc0e72b8 898 select GENERIC_CLOCKEVENTS
754961a8 899 select HAVE_S3C_RTC if RTC_CLASS
20676c15 900 select HAVE_S3C2410_I2C if I2C
c39d8d55 901 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 902 select NEED_MACH_MEMORY_H
cc0e72b8 903 help
83014579 904 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 905
1da177e4
LT
906config ARCH_SHARK
907 bool "Shark"
c750815e 908 select CPU_SA110
f7e68bbf
RK
909 select ISA
910 select ISA_DMA
3bca103a 911 select ZONE_DMA
f7e68bbf 912 select PCI
5cfc8ee0 913 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 914 select NEED_MACH_MEMORY_H
c334bc15 915 select NEED_MACH_IO_H
f999b8bd
MM
916 help
917 Support for the StrongARM based Digital DNARD machine, also known
918 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 919
d98aac75
LW
920config ARCH_U300
921 bool "ST-Ericsson U300 Series"
922 depends on MMU
234b6ced 923 select CLKSRC_MMIO
d98aac75 924 select CPU_ARM926T
bc581770 925 select HAVE_TCM
d98aac75 926 select ARM_AMBA
5485c1e0 927 select ARM_PATCH_PHYS_VIRT
d98aac75 928 select ARM_VIC
d98aac75 929 select GENERIC_CLOCKEVENTS
6d803ba7 930 select CLKDEV_LOOKUP
50667d63 931 select COMMON_CLK
d98aac75 932 select GENERIC_GPIO
cc890cd7 933 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
934 help
935 Support for ST-Ericsson U300 series mobile platforms.
936
ccf50e23
RK
937config ARCH_U8500
938 bool "ST-Ericsson U8500 Series"
67ae14fc 939 depends on MMU
ccf50e23
RK
940 select CPU_V7
941 select ARM_AMBA
ccf50e23 942 select GENERIC_CLOCKEVENTS
6d803ba7 943 select CLKDEV_LOOKUP
94bdc0e2 944 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 945 select ARCH_HAS_CPUFREQ
3b55658a 946 select HAVE_SMP
ce5ea9f3 947 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
948 help
949 Support for ST-Ericsson's Ux500 architecture
950
951config ARCH_NOMADIK
952 bool "STMicroelectronics Nomadik"
953 select ARM_AMBA
954 select ARM_VIC
955 select CPU_ARM926T
4a31bd28 956 select COMMON_CLK
ccf50e23 957 select GENERIC_CLOCKEVENTS
0fa7be40 958 select PINCTRL
ce5ea9f3 959 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
960 select ARCH_REQUIRE_GPIOLIB
961 help
962 Support for the Nomadik platform by ST-Ericsson
963
7c6337e2
KH
964config ARCH_DAVINCI
965 bool "TI DaVinci"
7c6337e2 966 select GENERIC_CLOCKEVENTS
dce1115b 967 select ARCH_REQUIRE_GPIOLIB
3bca103a 968 select ZONE_DMA
9232fcc9 969 select HAVE_IDE
6d803ba7 970 select CLKDEV_LOOKUP
20e9969b 971 select GENERIC_ALLOCATOR
dc7ad3b3 972 select GENERIC_IRQ_CHIP
ae88e05a 973 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
974 help
975 Support for TI's DaVinci platform.
976
3b938be6
RK
977config ARCH_OMAP
978 bool "TI OMAP"
00a36698 979 depends on MMU
9483a578 980 select HAVE_CLK
7444a72e 981 select ARCH_REQUIRE_GPIOLIB
89c52ed4 982 select ARCH_HAS_CPUFREQ
354a183f 983 select CLKSRC_MMIO
06cad098 984 select GENERIC_CLOCKEVENTS
9af915da 985 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 986 help
6e457bb0 987 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 988
cee37e50 989config PLAT_SPEAR
990 bool "ST SPEAr"
991 select ARM_AMBA
992 select ARCH_REQUIRE_GPIOLIB
6d803ba7 993 select CLKDEV_LOOKUP
5df33a62 994 select COMMON_CLK
d6e15d78 995 select CLKSRC_MMIO
cee37e50 996 select GENERIC_CLOCKEVENTS
cee37e50 997 select HAVE_CLK
998 help
999 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1000
21f47fbc
AC
1001config ARCH_VT8500
1002 bool "VIA/WonderMedia 85xx"
1003 select CPU_ARM926T
1004 select GENERIC_GPIO
1005 select ARCH_HAS_CPUFREQ
1006 select GENERIC_CLOCKEVENTS
1007 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1008 help
1009 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1010
b85a3ef4
JL
1011config ARCH_ZYNQ
1012 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1013 select CPU_V7
02c981c0
BD
1014 select GENERIC_CLOCKEVENTS
1015 select CLKDEV_LOOKUP
b85a3ef4
JL
1016 select ARM_GIC
1017 select ARM_AMBA
1018 select ICST
ce5ea9f3 1019 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1020 select USE_OF
02c981c0 1021 help
b85a3ef4 1022 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1023endchoice
1024
ccf50e23
RK
1025#
1026# This is sorted alphabetically by mach-* pathname. However, plat-*
1027# Kconfigs may be included either alphabetically (according to the
1028# plat- suffix) or along side the corresponding mach-* source.
1029#
3e93a22b
GC
1030source "arch/arm/mach-mvebu/Kconfig"
1031
95b8f20f
RK
1032source "arch/arm/mach-at91/Kconfig"
1033
1034source "arch/arm/mach-bcmring/Kconfig"
1035
1da177e4
LT
1036source "arch/arm/mach-clps711x/Kconfig"
1037
d94f944e
AV
1038source "arch/arm/mach-cns3xxx/Kconfig"
1039
95b8f20f
RK
1040source "arch/arm/mach-davinci/Kconfig"
1041
1042source "arch/arm/mach-dove/Kconfig"
1043
e7736d47
LB
1044source "arch/arm/mach-ep93xx/Kconfig"
1045
1da177e4
LT
1046source "arch/arm/mach-footbridge/Kconfig"
1047
59d3a193
PZ
1048source "arch/arm/mach-gemini/Kconfig"
1049
95b8f20f
RK
1050source "arch/arm/mach-h720x/Kconfig"
1051
1da177e4
LT
1052source "arch/arm/mach-integrator/Kconfig"
1053
3f7e5815
LB
1054source "arch/arm/mach-iop32x/Kconfig"
1055
1056source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1057
285f5fa7
DW
1058source "arch/arm/mach-iop13xx/Kconfig"
1059
1da177e4
LT
1060source "arch/arm/mach-ixp4xx/Kconfig"
1061
95b8f20f
RK
1062source "arch/arm/mach-kirkwood/Kconfig"
1063
1064source "arch/arm/mach-ks8695/Kconfig"
1065
95b8f20f
RK
1066source "arch/arm/mach-msm/Kconfig"
1067
794d15b2
SS
1068source "arch/arm/mach-mv78xx0/Kconfig"
1069
95b8f20f 1070source "arch/arm/plat-mxc/Kconfig"
1da177e4 1071
1d3f33d5
SG
1072source "arch/arm/mach-mxs/Kconfig"
1073
95b8f20f 1074source "arch/arm/mach-netx/Kconfig"
49cbe786 1075
95b8f20f
RK
1076source "arch/arm/mach-nomadik/Kconfig"
1077source "arch/arm/plat-nomadik/Kconfig"
1078
d48af15e
TL
1079source "arch/arm/plat-omap/Kconfig"
1080
1081source "arch/arm/mach-omap1/Kconfig"
1da177e4 1082
1dbae815
TL
1083source "arch/arm/mach-omap2/Kconfig"
1084
9dd0b194 1085source "arch/arm/mach-orion5x/Kconfig"
585cf175 1086
95b8f20f
RK
1087source "arch/arm/mach-pxa/Kconfig"
1088source "arch/arm/plat-pxa/Kconfig"
585cf175 1089
95b8f20f
RK
1090source "arch/arm/mach-mmp/Kconfig"
1091
1092source "arch/arm/mach-realview/Kconfig"
1093
1094source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1095
cf383678 1096source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1097source "arch/arm/plat-s3c24xx/Kconfig"
1098
cee37e50 1099source "arch/arm/plat-spear/Kconfig"
a21765a7 1100
85fd6d63 1101source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1102if ARCH_S3C24XX
a21765a7
BD
1103source "arch/arm/mach-s3c2412/Kconfig"
1104source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1105endif
1da177e4 1106
a08ab637 1107if ARCH_S3C64XX
431107ea 1108source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1109endif
1110
49b7a491 1111source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1112
5a7652f2 1113source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1114
170f4e42
KK
1115source "arch/arm/mach-s5pv210/Kconfig"
1116
83014579 1117source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1118
882d01f9 1119source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1120
c5f80065
EG
1121source "arch/arm/mach-tegra/Kconfig"
1122
95b8f20f 1123source "arch/arm/mach-u300/Kconfig"
1da177e4 1124
95b8f20f 1125source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1126
1127source "arch/arm/mach-versatile/Kconfig"
1128
ceade897 1129source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1130source "arch/arm/plat-versatile/Kconfig"
ceade897 1131
21f47fbc
AC
1132source "arch/arm/mach-vt8500/Kconfig"
1133
7ec80ddf 1134source "arch/arm/mach-w90x900/Kconfig"
1135
1da177e4
LT
1136# Definitions to make life easier
1137config ARCH_ACORN
1138 bool
1139
7ae1f7ec
LB
1140config PLAT_IOP
1141 bool
469d3044 1142 select GENERIC_CLOCKEVENTS
7ae1f7ec 1143
69b02f6a
LB
1144config PLAT_ORION
1145 bool
bfe45e0b 1146 select CLKSRC_MMIO
dc7ad3b3 1147 select GENERIC_IRQ_CHIP
278b45b0 1148 select IRQ_DOMAIN
2f129bf4 1149 select COMMON_CLK
69b02f6a 1150
bd5ce433
EM
1151config PLAT_PXA
1152 bool
1153
f4b8b319
RK
1154config PLAT_VERSATILE
1155 bool
1156
e3887714
RK
1157config ARM_TIMER_SP804
1158 bool
bfe45e0b 1159 select CLKSRC_MMIO
a7bf6162 1160 select HAVE_SCHED_CLOCK
e3887714 1161
1da177e4
LT
1162source arch/arm/mm/Kconfig
1163
958cab0f
RK
1164config ARM_NR_BANKS
1165 int
1166 default 16 if ARCH_EP93XX
1167 default 8
1168
afe4b25e
LB
1169config IWMMXT
1170 bool "Enable iWMMXt support"
ef6c8445
HZ
1171 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1172 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1173 help
1174 Enable support for iWMMXt context switching at run time if
1175 running on a CPU that supports it.
1176
1da177e4
LT
1177config XSCALE_PMU
1178 bool
bfc994b5 1179 depends on CPU_XSCALE
1da177e4
LT
1180 default y
1181
0f4f0672 1182config CPU_HAS_PMU
e399b1a4 1183 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1184 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1185 default y
1186 bool
1187
52108641 1188config MULTI_IRQ_HANDLER
1189 bool
1190 help
1191 Allow each machine to specify it's own IRQ handler at run time.
1192
3b93e7b0
HC
1193if !MMU
1194source "arch/arm/Kconfig-nommu"
1195endif
1196
f0c4b8d6
WD
1197config ARM_ERRATA_326103
1198 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1199 depends on CPU_V6
1200 help
1201 Executing a SWP instruction to read-only memory does not set bit 11
1202 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1203 treat the access as a read, preventing a COW from occurring and
1204 causing the faulting task to livelock.
1205
9cba3ccc
CM
1206config ARM_ERRATA_411920
1207 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1208 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1209 help
1210 Invalidation of the Instruction Cache operation can
1211 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1212 It does not affect the MPCore. This option enables the ARM Ltd.
1213 recommended workaround.
1214
7ce236fc
CM
1215config ARM_ERRATA_430973
1216 bool "ARM errata: Stale prediction on replaced interworking branch"
1217 depends on CPU_V7
1218 help
1219 This option enables the workaround for the 430973 Cortex-A8
1220 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1221 interworking branch is replaced with another code sequence at the
1222 same virtual address, whether due to self-modifying code or virtual
1223 to physical address re-mapping, Cortex-A8 does not recover from the
1224 stale interworking branch prediction. This results in Cortex-A8
1225 executing the new code sequence in the incorrect ARM or Thumb state.
1226 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1227 and also flushes the branch target cache at every context switch.
1228 Note that setting specific bits in the ACTLR register may not be
1229 available in non-secure mode.
1230
855c551f
CM
1231config ARM_ERRATA_458693
1232 bool "ARM errata: Processor deadlock when a false hazard is created"
1233 depends on CPU_V7
1234 help
1235 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1236 erratum. For very specific sequences of memory operations, it is
1237 possible for a hazard condition intended for a cache line to instead
1238 be incorrectly associated with a different cache line. This false
1239 hazard might then cause a processor deadlock. The workaround enables
1240 the L1 caching of the NEON accesses and disables the PLD instruction
1241 in the ACTLR register. Note that setting specific bits in the ACTLR
1242 register may not be available in non-secure mode.
1243
0516e464
CM
1244config ARM_ERRATA_460075
1245 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1246 depends on CPU_V7
1247 help
1248 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1249 erratum. Any asynchronous access to the L2 cache may encounter a
1250 situation in which recent store transactions to the L2 cache are lost
1251 and overwritten with stale memory contents from external memory. The
1252 workaround disables the write-allocate mode for the L2 cache via the
1253 ACTLR register. Note that setting specific bits in the ACTLR register
1254 may not be available in non-secure mode.
1255
9f05027c
WD
1256config ARM_ERRATA_742230
1257 bool "ARM errata: DMB operation may be faulty"
1258 depends on CPU_V7 && SMP
1259 help
1260 This option enables the workaround for the 742230 Cortex-A9
1261 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1262 between two write operations may not ensure the correct visibility
1263 ordering of the two writes. This workaround sets a specific bit in
1264 the diagnostic register of the Cortex-A9 which causes the DMB
1265 instruction to behave as a DSB, ensuring the correct behaviour of
1266 the two writes.
1267
a672e99b
WD
1268config ARM_ERRATA_742231
1269 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1270 depends on CPU_V7 && SMP
1271 help
1272 This option enables the workaround for the 742231 Cortex-A9
1273 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1274 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1275 accessing some data located in the same cache line, may get corrupted
1276 data due to bad handling of the address hazard when the line gets
1277 replaced from one of the CPUs at the same time as another CPU is
1278 accessing it. This workaround sets specific bits in the diagnostic
1279 register of the Cortex-A9 which reduces the linefill issuing
1280 capabilities of the processor.
1281
9e65582a 1282config PL310_ERRATA_588369
fa0ce403 1283 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1284 depends on CACHE_L2X0
9e65582a
SS
1285 help
1286 The PL310 L2 cache controller implements three types of Clean &
1287 Invalidate maintenance operations: by Physical Address
1288 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1289 They are architecturally defined to behave as the execution of a
1290 clean operation followed immediately by an invalidate operation,
1291 both performing to the same memory location. This functionality
1292 is not correctly implemented in PL310 as clean lines are not
2839e06c 1293 invalidated as a result of these operations.
cdf357f1
WD
1294
1295config ARM_ERRATA_720789
1296 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1297 depends on CPU_V7
cdf357f1
WD
1298 help
1299 This option enables the workaround for the 720789 Cortex-A9 (prior to
1300 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1301 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1302 As a consequence of this erratum, some TLB entries which should be
1303 invalidated are not, resulting in an incoherency in the system page
1304 tables. The workaround changes the TLB flushing routines to invalidate
1305 entries regardless of the ASID.
475d92fc 1306
1f0090a1 1307config PL310_ERRATA_727915
fa0ce403 1308 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1309 depends on CACHE_L2X0
1310 help
1311 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1312 operation (offset 0x7FC). This operation runs in background so that
1313 PL310 can handle normal accesses while it is in progress. Under very
1314 rare circumstances, due to this erratum, write data can be lost when
1315 PL310 treats a cacheable write transaction during a Clean &
1316 Invalidate by Way operation.
1317
475d92fc
WD
1318config ARM_ERRATA_743622
1319 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1320 depends on CPU_V7
1321 help
1322 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1323 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1324 optimisation in the Cortex-A9 Store Buffer may lead to data
1325 corruption. This workaround sets a specific bit in the diagnostic
1326 register of the Cortex-A9 which disables the Store Buffer
1327 optimisation, preventing the defect from occurring. This has no
1328 visible impact on the overall performance or power consumption of the
1329 processor.
1330
9a27c27c
WD
1331config ARM_ERRATA_751472
1332 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1333 depends on CPU_V7
9a27c27c
WD
1334 help
1335 This option enables the workaround for the 751472 Cortex-A9 (prior
1336 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1337 completion of a following broadcasted operation if the second
1338 operation is received by a CPU before the ICIALLUIS has completed,
1339 potentially leading to corrupted entries in the cache or TLB.
1340
fa0ce403
WD
1341config PL310_ERRATA_753970
1342 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1343 depends on CACHE_PL310
1344 help
1345 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1346
1347 Under some condition the effect of cache sync operation on
1348 the store buffer still remains when the operation completes.
1349 This means that the store buffer is always asked to drain and
1350 this prevents it from merging any further writes. The workaround
1351 is to replace the normal offset of cache sync operation (0x730)
1352 by another offset targeting an unmapped PL310 register 0x740.
1353 This has the same effect as the cache sync operation: store buffer
1354 drain and waiting for all buffers empty.
1355
fcbdc5fe
WD
1356config ARM_ERRATA_754322
1357 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1358 depends on CPU_V7
1359 help
1360 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1361 r3p*) erratum. A speculative memory access may cause a page table walk
1362 which starts prior to an ASID switch but completes afterwards. This
1363 can populate the micro-TLB with a stale entry which may be hit with
1364 the new ASID. This workaround places two dsb instructions in the mm
1365 switching code so that no page table walks can cross the ASID switch.
1366
5dab26af
WD
1367config ARM_ERRATA_754327
1368 bool "ARM errata: no automatic Store Buffer drain"
1369 depends on CPU_V7 && SMP
1370 help
1371 This option enables the workaround for the 754327 Cortex-A9 (prior to
1372 r2p0) erratum. The Store Buffer does not have any automatic draining
1373 mechanism and therefore a livelock may occur if an external agent
1374 continuously polls a memory location waiting to observe an update.
1375 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1376 written polling loops from denying visibility of updates to memory.
1377
145e10e1
CM
1378config ARM_ERRATA_364296
1379 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1380 depends on CPU_V6 && !SMP
1381 help
1382 This options enables the workaround for the 364296 ARM1136
1383 r0p2 erratum (possible cache data corruption with
1384 hit-under-miss enabled). It sets the undocumented bit 31 in
1385 the auxiliary control register and the FI bit in the control
1386 register, thus disabling hit-under-miss without putting the
1387 processor into full low interrupt latency mode. ARM11MPCore
1388 is not affected.
1389
f630c1bd
WD
1390config ARM_ERRATA_764369
1391 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1392 depends on CPU_V7 && SMP
1393 help
1394 This option enables the workaround for erratum 764369
1395 affecting Cortex-A9 MPCore with two or more processors (all
1396 current revisions). Under certain timing circumstances, a data
1397 cache line maintenance operation by MVA targeting an Inner
1398 Shareable memory region may fail to proceed up to either the
1399 Point of Coherency or to the Point of Unification of the
1400 system. This workaround adds a DSB instruction before the
1401 relevant cache maintenance functions and sets a specific bit
1402 in the diagnostic control register of the SCU.
1403
11ed0ba1
WD
1404config PL310_ERRATA_769419
1405 bool "PL310 errata: no automatic Store Buffer drain"
1406 depends on CACHE_L2X0
1407 help
1408 On revisions of the PL310 prior to r3p2, the Store Buffer does
1409 not automatically drain. This can cause normal, non-cacheable
1410 writes to be retained when the memory system is idle, leading
1411 to suboptimal I/O performance for drivers using coherent DMA.
1412 This option adds a write barrier to the cpu_idle loop so that,
1413 on systems with an outer cache, the store buffer is drained
1414 explicitly.
1415
1da177e4
LT
1416endmenu
1417
1418source "arch/arm/common/Kconfig"
1419
1da177e4
LT
1420menu "Bus support"
1421
1422config ARM_AMBA
1423 bool
1424
1425config ISA
1426 bool
1da177e4
LT
1427 help
1428 Find out whether you have ISA slots on your motherboard. ISA is the
1429 name of a bus system, i.e. the way the CPU talks to the other stuff
1430 inside your box. Other bus systems are PCI, EISA, MicroChannel
1431 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1432 newer boards don't support it. If you have ISA, say Y, otherwise N.
1433
065909b9 1434# Select ISA DMA controller support
1da177e4
LT
1435config ISA_DMA
1436 bool
065909b9 1437 select ISA_DMA_API
1da177e4 1438
065909b9 1439# Select ISA DMA interface
5cae841b
AV
1440config ISA_DMA_API
1441 bool
5cae841b 1442
1da177e4 1443config PCI
0b05da72 1444 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1445 help
1446 Find out whether you have a PCI motherboard. PCI is the name of a
1447 bus system, i.e. the way the CPU talks to the other stuff inside
1448 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1449 VESA. If you have PCI, say Y, otherwise N.
1450
52882173
AV
1451config PCI_DOMAINS
1452 bool
1453 depends on PCI
1454
b080ac8a
MRJ
1455config PCI_NANOENGINE
1456 bool "BSE nanoEngine PCI support"
1457 depends on SA1100_NANOENGINE
1458 help
1459 Enable PCI on the BSE nanoEngine board.
1460
36e23590
MW
1461config PCI_SYSCALL
1462 def_bool PCI
1463
1da177e4
LT
1464# Select the host bridge type
1465config PCI_HOST_VIA82C505
1466 bool
1467 depends on PCI && ARCH_SHARK
1468 default y
1469
a0113a99
MR
1470config PCI_HOST_ITE8152
1471 bool
1472 depends on PCI && MACH_ARMCORE
1473 default y
1474 select DMABOUNCE
1475
1da177e4
LT
1476source "drivers/pci/Kconfig"
1477
1478source "drivers/pcmcia/Kconfig"
1479
1480endmenu
1481
1482menu "Kernel Features"
1483
3b55658a
DM
1484config HAVE_SMP
1485 bool
1486 help
1487 This option should be selected by machines which have an SMP-
1488 capable CPU.
1489
1490 The only effect of this option is to make the SMP-related
1491 options available to the user for configuration.
1492
1da177e4 1493config SMP
bb2d8130 1494 bool "Symmetric Multi-Processing"
fbb4ddac 1495 depends on CPU_V6K || CPU_V7
bc28248e 1496 depends on GENERIC_CLOCKEVENTS
3b55658a 1497 depends on HAVE_SMP
9934ebb8 1498 depends on MMU
f6dd9fa5 1499 select USE_GENERIC_SMP_HELPERS
89c3dedf 1500 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1501 help
1502 This enables support for systems with more than one CPU. If you have
1503 a system with only one CPU, like most personal computers, say N. If
1504 you have a system with more than one CPU, say Y.
1505
1506 If you say N here, the kernel will run on single and multiprocessor
1507 machines, but will use only one CPU of a multiprocessor machine. If
1508 you say Y here, the kernel will run on many, but not all, single
1509 processor machines. On a single processor machine, the kernel will
1510 run faster if you say N here.
1511
395cf969 1512 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1513 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1514 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1515
1516 If you don't know what to do here, say N.
1517
f00ec48f
RK
1518config SMP_ON_UP
1519 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1520 depends on EXPERIMENTAL
4d2692a7 1521 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1522 default y
1523 help
1524 SMP kernels contain instructions which fail on non-SMP processors.
1525 Enabling this option allows the kernel to modify itself to make
1526 these instructions safe. Disabling it allows about 1K of space
1527 savings.
1528
1529 If you don't know what to do here, say Y.
1530
c9018aab
VG
1531config ARM_CPU_TOPOLOGY
1532 bool "Support cpu topology definition"
1533 depends on SMP && CPU_V7
1534 default y
1535 help
1536 Support ARM cpu topology definition. The MPIDR register defines
1537 affinity between processors which is then used to describe the cpu
1538 topology of an ARM System.
1539
1540config SCHED_MC
1541 bool "Multi-core scheduler support"
1542 depends on ARM_CPU_TOPOLOGY
1543 help
1544 Multi-core scheduler support improves the CPU scheduler's decision
1545 making when dealing with multi-core CPU chips at a cost of slightly
1546 increased overhead in some places. If unsure say N here.
1547
1548config SCHED_SMT
1549 bool "SMT scheduler support"
1550 depends on ARM_CPU_TOPOLOGY
1551 help
1552 Improves the CPU scheduler's decision making when dealing with
1553 MultiThreading at a cost of slightly increased overhead in some
1554 places. If unsure say N here.
1555
a8cbcd92
RK
1556config HAVE_ARM_SCU
1557 bool
a8cbcd92
RK
1558 help
1559 This option enables support for the ARM system coherency unit
1560
022c03a2
MZ
1561config ARM_ARCH_TIMER
1562 bool "Architected timer support"
1563 depends on CPU_V7
1564 help
1565 This option enables support for the ARM architected timer
1566
f32f4ce2
RK
1567config HAVE_ARM_TWD
1568 bool
1569 depends on SMP
1570 help
1571 This options enables support for the ARM timer and watchdog unit
1572
8d5796d2
LB
1573choice
1574 prompt "Memory split"
1575 default VMSPLIT_3G
1576 help
1577 Select the desired split between kernel and user memory.
1578
1579 If you are not absolutely sure what you are doing, leave this
1580 option alone!
1581
1582 config VMSPLIT_3G
1583 bool "3G/1G user/kernel split"
1584 config VMSPLIT_2G
1585 bool "2G/2G user/kernel split"
1586 config VMSPLIT_1G
1587 bool "1G/3G user/kernel split"
1588endchoice
1589
1590config PAGE_OFFSET
1591 hex
1592 default 0x40000000 if VMSPLIT_1G
1593 default 0x80000000 if VMSPLIT_2G
1594 default 0xC0000000
1595
1da177e4
LT
1596config NR_CPUS
1597 int "Maximum number of CPUs (2-32)"
1598 range 2 32
1599 depends on SMP
1600 default "4"
1601
a054a811
RK
1602config HOTPLUG_CPU
1603 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1604 depends on SMP && HOTPLUG && EXPERIMENTAL
1605 help
1606 Say Y here to experiment with turning CPUs off and on. CPUs
1607 can be controlled through /sys/devices/system/cpu.
1608
37ee16ae
RK
1609config LOCAL_TIMERS
1610 bool "Use local timer interrupts"
971acb9b 1611 depends on SMP
37ee16ae 1612 default y
30d8bead 1613 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1614 help
1615 Enable support for local timers on SMP platforms, rather then the
1616 legacy IPI broadcast method. Local timers allows the system
1617 accounting to be spread across the timer interval, preventing a
1618 "thundering herd" at every timer tick.
1619
44986ab0
PDSN
1620config ARCH_NR_GPIO
1621 int
3dea19e8 1622 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1623 default 355 if ARCH_U8500
9a01ec30 1624 default 264 if MACH_H4700
39f47d9f 1625 default 512 if SOC_OMAP5
44986ab0
PDSN
1626 default 0
1627 help
1628 Maximum number of GPIOs in the system.
1629
1630 If unsure, leave the default value.
1631
d45a398f 1632source kernel/Kconfig.preempt
1da177e4 1633
f8065813
RK
1634config HZ
1635 int
b130d5c2 1636 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1637 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1638 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1639 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1640 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1641 default 100
1642
16c79651 1643config THUMB2_KERNEL
4a50bfe3 1644 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1645 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1646 select AEABI
1647 select ARM_ASM_UNIFIED
89bace65 1648 select ARM_UNWIND
16c79651
CM
1649 help
1650 By enabling this option, the kernel will be compiled in
1651 Thumb-2 mode. A compiler/assembler that understand the unified
1652 ARM-Thumb syntax is needed.
1653
1654 If unsure, say N.
1655
6f685c5c
DM
1656config THUMB2_AVOID_R_ARM_THM_JUMP11
1657 bool "Work around buggy Thumb-2 short branch relocations in gas"
1658 depends on THUMB2_KERNEL && MODULES
1659 default y
1660 help
1661 Various binutils versions can resolve Thumb-2 branches to
1662 locally-defined, preemptible global symbols as short-range "b.n"
1663 branch instructions.
1664
1665 This is a problem, because there's no guarantee the final
1666 destination of the symbol, or any candidate locations for a
1667 trampoline, are within range of the branch. For this reason, the
1668 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1669 relocation in modules at all, and it makes little sense to add
1670 support.
1671
1672 The symptom is that the kernel fails with an "unsupported
1673 relocation" error when loading some modules.
1674
1675 Until fixed tools are available, passing
1676 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1677 code which hits this problem, at the cost of a bit of extra runtime
1678 stack usage in some cases.
1679
1680 The problem is described in more detail at:
1681 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1682
1683 Only Thumb-2 kernels are affected.
1684
1685 Unless you are sure your tools don't have this problem, say Y.
1686
0becb088
CM
1687config ARM_ASM_UNIFIED
1688 bool
1689
704bdda0
NP
1690config AEABI
1691 bool "Use the ARM EABI to compile the kernel"
1692 help
1693 This option allows for the kernel to be compiled using the latest
1694 ARM ABI (aka EABI). This is only useful if you are using a user
1695 space environment that is also compiled with EABI.
1696
1697 Since there are major incompatibilities between the legacy ABI and
1698 EABI, especially with regard to structure member alignment, this
1699 option also changes the kernel syscall calling convention to
1700 disambiguate both ABIs and allow for backward compatibility support
1701 (selected with CONFIG_OABI_COMPAT).
1702
1703 To use this you need GCC version 4.0.0 or later.
1704
6c90c872 1705config OABI_COMPAT
a73a3ff1 1706 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1707 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1708 default y
1709 help
1710 This option preserves the old syscall interface along with the
1711 new (ARM EABI) one. It also provides a compatibility layer to
1712 intercept syscalls that have structure arguments which layout
1713 in memory differs between the legacy ABI and the new ARM EABI
1714 (only for non "thumb" binaries). This option adds a tiny
1715 overhead to all syscalls and produces a slightly larger kernel.
1716 If you know you'll be using only pure EABI user space then you
1717 can say N here. If this option is not selected and you attempt
1718 to execute a legacy ABI binary then the result will be
1719 UNPREDICTABLE (in fact it can be predicted that it won't work
1720 at all). If in doubt say Y.
1721
eb33575c 1722config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1723 bool
e80d6a24 1724
05944d74
RK
1725config ARCH_SPARSEMEM_ENABLE
1726 bool
1727
07a2f737
RK
1728config ARCH_SPARSEMEM_DEFAULT
1729 def_bool ARCH_SPARSEMEM_ENABLE
1730
05944d74 1731config ARCH_SELECT_MEMORY_MODEL
be370302 1732 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1733
7b7bf499
WD
1734config HAVE_ARCH_PFN_VALID
1735 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1736
053a96ca 1737config HIGHMEM
e8db89a2
RK
1738 bool "High Memory Support"
1739 depends on MMU
053a96ca
NP
1740 help
1741 The address space of ARM processors is only 4 Gigabytes large
1742 and it has to accommodate user address space, kernel address
1743 space as well as some memory mapped IO. That means that, if you
1744 have a large amount of physical memory and/or IO, not all of the
1745 memory can be "permanently mapped" by the kernel. The physical
1746 memory that is not permanently mapped is called "high memory".
1747
1748 Depending on the selected kernel/user memory split, minimum
1749 vmalloc space and actual amount of RAM, you may not need this
1750 option which should result in a slightly faster kernel.
1751
1752 If unsure, say n.
1753
65cec8e3
RK
1754config HIGHPTE
1755 bool "Allocate 2nd-level pagetables from highmem"
1756 depends on HIGHMEM
65cec8e3 1757
1b8873a0
JI
1758config HW_PERF_EVENTS
1759 bool "Enable hardware performance counter support for perf events"
fe166148 1760 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1761 default y
1762 help
1763 Enable hardware performance counter support for perf events. If
1764 disabled, perf events will use software events only.
1765
3f22ab27
DH
1766source "mm/Kconfig"
1767
c1b2d970
MD
1768config FORCE_MAX_ZONEORDER
1769 int "Maximum zone order" if ARCH_SHMOBILE
1770 range 11 64 if ARCH_SHMOBILE
1771 default "9" if SA1111
1772 default "11"
1773 help
1774 The kernel memory allocator divides physically contiguous memory
1775 blocks into "zones", where each zone is a power of two number of
1776 pages. This option selects the largest power of two that the kernel
1777 keeps in the memory allocator. If you need to allocate very large
1778 blocks of physically contiguous memory, then you may need to
1779 increase this value.
1780
1781 This config option is actually maximum order plus one. For example,
1782 a value of 11 means that the largest free memory block is 2^10 pages.
1783
1da177e4
LT
1784config LEDS
1785 bool "Timer and CPU usage LEDs"
e055d5bf 1786 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1787 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1788 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1789 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1790 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1791 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1792 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1793 help
1794 If you say Y here, the LEDs on your machine will be used
1795 to provide useful information about your current system status.
1796
1797 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1798 be able to select which LEDs are active using the options below. If
1799 you are compiling a kernel for the EBSA-110 or the LART however, the
1800 red LED will simply flash regularly to indicate that the system is
1801 still functional. It is safe to say Y here if you have a CATS
1802 system, but the driver will do nothing.
1803
1804config LEDS_TIMER
1805 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1806 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1807 || MACH_OMAP_PERSEUS2
1da177e4 1808 depends on LEDS
0567a0c0 1809 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1810 default y if ARCH_EBSA110
1811 help
1812 If you say Y here, one of the system LEDs (the green one on the
1813 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1814 will flash regularly to indicate that the system is still
1815 operational. This is mainly useful to kernel hackers who are
1816 debugging unstable kernels.
1817
1818 The LART uses the same LED for both Timer LED and CPU usage LED
1819 functions. You may choose to use both, but the Timer LED function
1820 will overrule the CPU usage LED.
1821
1822config LEDS_CPU
1823 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1824 !ARCH_OMAP) \
1825 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1826 || MACH_OMAP_PERSEUS2
1da177e4
LT
1827 depends on LEDS
1828 help
1829 If you say Y here, the red LED will be used to give a good real
1830 time indication of CPU usage, by lighting whenever the idle task
1831 is not currently executing.
1832
1833 The LART uses the same LED for both Timer LED and CPU usage LED
1834 functions. You may choose to use both, but the Timer LED function
1835 will overrule the CPU usage LED.
1836
1837config ALIGNMENT_TRAP
1838 bool
f12d0d7c 1839 depends on CPU_CP15_MMU
1da177e4 1840 default y if !ARCH_EBSA110
e119bfff 1841 select HAVE_PROC_CPU if PROC_FS
1da177e4 1842 help
84eb8d06 1843 ARM processors cannot fetch/store information which is not
1da177e4
LT
1844 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1845 address divisible by 4. On 32-bit ARM processors, these non-aligned
1846 fetch/store instructions will be emulated in software if you say
1847 here, which has a severe performance impact. This is necessary for
1848 correct operation of some network protocols. With an IP-only
1849 configuration it is safe to say N, otherwise say Y.
1850
39ec58f3
LB
1851config UACCESS_WITH_MEMCPY
1852 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1853 depends on MMU && EXPERIMENTAL
1854 default y if CPU_FEROCEON
1855 help
1856 Implement faster copy_to_user and clear_user methods for CPU
1857 cores where a 8-word STM instruction give significantly higher
1858 memory write throughput than a sequence of individual 32bit stores.
1859
1860 A possible side effect is a slight increase in scheduling latency
1861 between threads sharing the same address space if they invoke
1862 such copy operations with large buffers.
1863
1864 However, if the CPU data cache is using a write-allocate mode,
1865 this option is unlikely to provide any performance gain.
1866
70c70d97
NP
1867config SECCOMP
1868 bool
1869 prompt "Enable seccomp to safely compute untrusted bytecode"
1870 ---help---
1871 This kernel feature is useful for number crunching applications
1872 that may need to compute untrusted bytecode during their
1873 execution. By using pipes or other transports made available to
1874 the process as file descriptors supporting the read/write
1875 syscalls, it's possible to isolate those applications in
1876 their own address space using seccomp. Once seccomp is
1877 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1878 and the task is only allowed to execute a few safe syscalls
1879 defined by each seccomp mode.
1880
c743f380
NP
1881config CC_STACKPROTECTOR
1882 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1883 depends on EXPERIMENTAL
c743f380
NP
1884 help
1885 This option turns on the -fstack-protector GCC feature. This
1886 feature puts, at the beginning of functions, a canary value on
1887 the stack just before the return address, and validates
1888 the value just before actually returning. Stack based buffer
1889 overflows (that need to overwrite this return address) now also
1890 overwrite the canary, which gets detected and the attack is then
1891 neutralized via a kernel panic.
1892 This feature requires gcc version 4.2 or above.
1893
73a65b3f
UKK
1894config DEPRECATED_PARAM_STRUCT
1895 bool "Provide old way to pass kernel parameters"
1896 help
1897 This was deprecated in 2001 and announced to live on for 5 years.
1898 Some old boot loaders still use this way.
1899
1da177e4
LT
1900endmenu
1901
1902menu "Boot options"
1903
9eb8f674
GL
1904config USE_OF
1905 bool "Flattened Device Tree support"
1906 select OF
1907 select OF_EARLY_FLATTREE
08a543ad 1908 select IRQ_DOMAIN
9eb8f674
GL
1909 help
1910 Include support for flattened device tree machine descriptions.
1911
1da177e4
LT
1912# Compressed boot loader in ROM. Yes, we really want to ask about
1913# TEXT and BSS so we preserve their values in the config files.
1914config ZBOOT_ROM_TEXT
1915 hex "Compressed ROM boot loader base address"
1916 default "0"
1917 help
1918 The physical address at which the ROM-able zImage is to be
1919 placed in the target. Platforms which normally make use of
1920 ROM-able zImage formats normally set this to a suitable
1921 value in their defconfig file.
1922
1923 If ZBOOT_ROM is not enabled, this has no effect.
1924
1925config ZBOOT_ROM_BSS
1926 hex "Compressed ROM boot loader BSS address"
1927 default "0"
1928 help
f8c440b2
DF
1929 The base address of an area of read/write memory in the target
1930 for the ROM-able zImage which must be available while the
1931 decompressor is running. It must be large enough to hold the
1932 entire decompressed kernel plus an additional 128 KiB.
1933 Platforms which normally make use of ROM-able zImage formats
1934 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1935
1936 If ZBOOT_ROM is not enabled, this has no effect.
1937
1938config ZBOOT_ROM
1939 bool "Compressed boot loader in ROM/flash"
1940 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1941 help
1942 Say Y here if you intend to execute your compressed kernel image
1943 (zImage) directly from ROM or flash. If unsure, say N.
1944
090ab3ff
SH
1945choice
1946 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1947 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1948 default ZBOOT_ROM_NONE
1949 help
1950 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1951 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1952 kernel image to an MMC or SD card and boot the kernel straight
1953 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1954 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1955 rest the kernel image to RAM.
1956
1957config ZBOOT_ROM_NONE
1958 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1959 help
1960 Do not load image from SD or MMC
1961
f45b1149
SH
1962config ZBOOT_ROM_MMCIF
1963 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1964 help
090ab3ff
SH
1965 Load image from MMCIF hardware block.
1966
1967config ZBOOT_ROM_SH_MOBILE_SDHI
1968 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1969 help
1970 Load image from SDHI hardware block
1971
1972endchoice
f45b1149 1973
e2a6a3aa
JB
1974config ARM_APPENDED_DTB
1975 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1976 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1977 help
1978 With this option, the boot code will look for a device tree binary
1979 (DTB) appended to zImage
1980 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1981
1982 This is meant as a backward compatibility convenience for those
1983 systems with a bootloader that can't be upgraded to accommodate
1984 the documented boot protocol using a device tree.
1985
1986 Beware that there is very little in terms of protection against
1987 this option being confused by leftover garbage in memory that might
1988 look like a DTB header after a reboot if no actual DTB is appended
1989 to zImage. Do not leave this option active in a production kernel
1990 if you don't intend to always append a DTB. Proper passing of the
1991 location into r2 of a bootloader provided DTB is always preferable
1992 to this option.
1993
b90b9a38
NP
1994config ARM_ATAG_DTB_COMPAT
1995 bool "Supplement the appended DTB with traditional ATAG information"
1996 depends on ARM_APPENDED_DTB
1997 help
1998 Some old bootloaders can't be updated to a DTB capable one, yet
1999 they provide ATAGs with memory configuration, the ramdisk address,
2000 the kernel cmdline string, etc. Such information is dynamically
2001 provided by the bootloader and can't always be stored in a static
2002 DTB. To allow a device tree enabled kernel to be used with such
2003 bootloaders, this option allows zImage to extract the information
2004 from the ATAG list and store it at run time into the appended DTB.
2005
d0f34a11
GR
2006choice
2007 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2008 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2009
2010config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2011 bool "Use bootloader kernel arguments if available"
2012 help
2013 Uses the command-line options passed by the boot loader instead of
2014 the device tree bootargs property. If the boot loader doesn't provide
2015 any, the device tree bootargs property will be used.
2016
2017config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2018 bool "Extend with bootloader kernel arguments"
2019 help
2020 The command-line arguments provided by the boot loader will be
2021 appended to the the device tree bootargs property.
2022
2023endchoice
2024
1da177e4
LT
2025config CMDLINE
2026 string "Default kernel command string"
2027 default ""
2028 help
2029 On some architectures (EBSA110 and CATS), there is currently no way
2030 for the boot loader to pass arguments to the kernel. For these
2031 architectures, you should supply some command-line options at build
2032 time by entering them here. As a minimum, you should specify the
2033 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2034
4394c124
VB
2035choice
2036 prompt "Kernel command line type" if CMDLINE != ""
2037 default CMDLINE_FROM_BOOTLOADER
2038
2039config CMDLINE_FROM_BOOTLOADER
2040 bool "Use bootloader kernel arguments if available"
2041 help
2042 Uses the command-line options passed by the boot loader. If
2043 the boot loader doesn't provide any, the default kernel command
2044 string provided in CMDLINE will be used.
2045
2046config CMDLINE_EXTEND
2047 bool "Extend bootloader kernel arguments"
2048 help
2049 The command-line arguments provided by the boot loader will be
2050 appended to the default kernel command string.
2051
92d2040d
AH
2052config CMDLINE_FORCE
2053 bool "Always use the default kernel command string"
92d2040d
AH
2054 help
2055 Always use the default kernel command string, even if the boot
2056 loader passes other arguments to the kernel.
2057 This is useful if you cannot or don't want to change the
2058 command-line options your boot loader passes to the kernel.
4394c124 2059endchoice
92d2040d 2060
1da177e4
LT
2061config XIP_KERNEL
2062 bool "Kernel Execute-In-Place from ROM"
497b7e94 2063 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2064 help
2065 Execute-In-Place allows the kernel to run from non-volatile storage
2066 directly addressable by the CPU, such as NOR flash. This saves RAM
2067 space since the text section of the kernel is not loaded from flash
2068 to RAM. Read-write sections, such as the data section and stack,
2069 are still copied to RAM. The XIP kernel is not compressed since
2070 it has to run directly from flash, so it will take more space to
2071 store it. The flash address used to link the kernel object files,
2072 and for storing it, is configuration dependent. Therefore, if you
2073 say Y here, you must know the proper physical address where to
2074 store the kernel image depending on your own flash memory usage.
2075
2076 Also note that the make target becomes "make xipImage" rather than
2077 "make zImage" or "make Image". The final kernel binary to put in
2078 ROM memory will be arch/arm/boot/xipImage.
2079
2080 If unsure, say N.
2081
2082config XIP_PHYS_ADDR
2083 hex "XIP Kernel Physical Location"
2084 depends on XIP_KERNEL
2085 default "0x00080000"
2086 help
2087 This is the physical address in your flash memory the kernel will
2088 be linked for and stored to. This address is dependent on your
2089 own flash usage.
2090
c587e4a6
RP
2091config KEXEC
2092 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2093 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2094 help
2095 kexec is a system call that implements the ability to shutdown your
2096 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2097 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2098 you can start any kernel with it, not just Linux.
2099
2100 It is an ongoing process to be certain the hardware in a machine
2101 is properly shutdown, so do not be surprised if this code does not
2102 initially work for you. It may help to enable device hotplugging
2103 support.
2104
4cd9d6f7
RP
2105config ATAGS_PROC
2106 bool "Export atags in procfs"
b98d7291
UL
2107 depends on KEXEC
2108 default y
4cd9d6f7
RP
2109 help
2110 Should the atags used to boot the kernel be exported in an "atags"
2111 file in procfs. Useful with kexec.
2112
cb5d39b3
MW
2113config CRASH_DUMP
2114 bool "Build kdump crash kernel (EXPERIMENTAL)"
2115 depends on EXPERIMENTAL
2116 help
2117 Generate crash dump after being started by kexec. This should
2118 be normally only set in special crash dump kernels which are
2119 loaded in the main kernel with kexec-tools into a specially
2120 reserved region and then later executed after a crash by
2121 kdump/kexec. The crash dump kernel must be compiled to a
2122 memory address not used by the main kernel
2123
2124 For more details see Documentation/kdump/kdump.txt
2125
e69edc79
EM
2126config AUTO_ZRELADDR
2127 bool "Auto calculation of the decompressed kernel image address"
2128 depends on !ZBOOT_ROM && !ARCH_U300
2129 help
2130 ZRELADDR is the physical address where the decompressed kernel
2131 image will be placed. If AUTO_ZRELADDR is selected, the address
2132 will be determined at run-time by masking the current IP with
2133 0xf8000000. This assumes the zImage being placed in the first 128MB
2134 from start of memory.
2135
1da177e4
LT
2136endmenu
2137
ac9d7efc 2138menu "CPU Power Management"
1da177e4 2139
89c52ed4 2140if ARCH_HAS_CPUFREQ
1da177e4
LT
2141
2142source "drivers/cpufreq/Kconfig"
2143
64f102b6
YS
2144config CPU_FREQ_IMX
2145 tristate "CPUfreq driver for i.MX CPUs"
2146 depends on ARCH_MXC && CPU_FREQ
2147 help
2148 This enables the CPUfreq driver for i.MX CPUs.
2149
1da177e4
LT
2150config CPU_FREQ_SA1100
2151 bool
1da177e4
LT
2152
2153config CPU_FREQ_SA1110
2154 bool
1da177e4
LT
2155
2156config CPU_FREQ_INTEGRATOR
2157 tristate "CPUfreq driver for ARM Integrator CPUs"
2158 depends on ARCH_INTEGRATOR && CPU_FREQ
2159 default y
2160 help
2161 This enables the CPUfreq driver for ARM Integrator CPUs.
2162
2163 For details, take a look at <file:Documentation/cpu-freq>.
2164
2165 If in doubt, say Y.
2166
9e2697ff
RK
2167config CPU_FREQ_PXA
2168 bool
2169 depends on CPU_FREQ && ARCH_PXA && PXA25x
2170 default y
ca7d156e 2171 select CPU_FREQ_TABLE
9e2697ff
RK
2172 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2173
9d56c02a
BD
2174config CPU_FREQ_S3C
2175 bool
2176 help
2177 Internal configuration node for common cpufreq on Samsung SoC
2178
2179config CPU_FREQ_S3C24XX
4a50bfe3 2180 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2181 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2182 select CPU_FREQ_S3C
2183 help
2184 This enables the CPUfreq driver for the Samsung S3C24XX family
2185 of CPUs.
2186
2187 For details, take a look at <file:Documentation/cpu-freq>.
2188
2189 If in doubt, say N.
2190
2191config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2192 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2193 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2194 help
2195 Compile in support for changing the PLL frequency from the
2196 S3C24XX series CPUfreq driver. The PLL takes time to settle
2197 after a frequency change, so by default it is not enabled.
2198
2199 This also means that the PLL tables for the selected CPU(s) will
2200 be built which may increase the size of the kernel image.
2201
2202config CPU_FREQ_S3C24XX_DEBUG
2203 bool "Debug CPUfreq Samsung driver core"
2204 depends on CPU_FREQ_S3C24XX
2205 help
2206 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2207
2208config CPU_FREQ_S3C24XX_IODEBUG
2209 bool "Debug CPUfreq Samsung driver IO timing"
2210 depends on CPU_FREQ_S3C24XX
2211 help
2212 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2213
e6d197a6
BD
2214config CPU_FREQ_S3C24XX_DEBUGFS
2215 bool "Export debugfs for CPUFreq"
2216 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2217 help
2218 Export status information via debugfs.
2219
1da177e4
LT
2220endif
2221
ac9d7efc
RK
2222source "drivers/cpuidle/Kconfig"
2223
2224endmenu
2225
1da177e4
LT
2226menu "Floating point emulation"
2227
2228comment "At least one emulation must be selected"
2229
2230config FPE_NWFPE
2231 bool "NWFPE math emulation"
593c252a 2232 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2233 ---help---
2234 Say Y to include the NWFPE floating point emulator in the kernel.
2235 This is necessary to run most binaries. Linux does not currently
2236 support floating point hardware so you need to say Y here even if
2237 your machine has an FPA or floating point co-processor podule.
2238
2239 You may say N here if you are going to load the Acorn FPEmulator
2240 early in the bootup.
2241
2242config FPE_NWFPE_XP
2243 bool "Support extended precision"
bedf142b 2244 depends on FPE_NWFPE
1da177e4
LT
2245 help
2246 Say Y to include 80-bit support in the kernel floating-point
2247 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2248 Note that gcc does not generate 80-bit operations by default,
2249 so in most cases this option only enlarges the size of the
2250 floating point emulator without any good reason.
2251
2252 You almost surely want to say N here.
2253
2254config FPE_FASTFPE
2255 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2256 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2257 ---help---
2258 Say Y here to include the FAST floating point emulator in the kernel.
2259 This is an experimental much faster emulator which now also has full
2260 precision for the mantissa. It does not support any exceptions.
2261 It is very simple, and approximately 3-6 times faster than NWFPE.
2262
2263 It should be sufficient for most programs. It may be not suitable
2264 for scientific calculations, but you have to check this for yourself.
2265 If you do not feel you need a faster FP emulation you should better
2266 choose NWFPE.
2267
2268config VFP
2269 bool "VFP-format floating point maths"
e399b1a4 2270 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2271 help
2272 Say Y to include VFP support code in the kernel. This is needed
2273 if your hardware includes a VFP unit.
2274
2275 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2276 release notes and additional status information.
2277
2278 Say N if your target does not have VFP hardware.
2279
25ebee02
CM
2280config VFPv3
2281 bool
2282 depends on VFP
2283 default y if CPU_V7
2284
b5872db4
CM
2285config NEON
2286 bool "Advanced SIMD (NEON) Extension support"
2287 depends on VFPv3 && CPU_V7
2288 help
2289 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2290 Extension.
2291
1da177e4
LT
2292endmenu
2293
2294menu "Userspace binary formats"
2295
2296source "fs/Kconfig.binfmt"
2297
2298config ARTHUR
2299 tristate "RISC OS personality"
704bdda0 2300 depends on !AEABI
1da177e4
LT
2301 help
2302 Say Y here to include the kernel code necessary if you want to run
2303 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2304 experimental; if this sounds frightening, say N and sleep in peace.
2305 You can also say M here to compile this support as a module (which
2306 will be called arthur).
2307
2308endmenu
2309
2310menu "Power management options"
2311
eceab4ac 2312source "kernel/power/Kconfig"
1da177e4 2313
f4cb5700 2314config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2315 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2316 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2317 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2318 def_bool y
2319
15e0d9e3
AB
2320config ARM_CPU_SUSPEND
2321 def_bool PM_SLEEP
2322
1da177e4
LT
2323endmenu
2324
d5950b43
SR
2325source "net/Kconfig"
2326
ac25150f 2327source "drivers/Kconfig"
1da177e4
LT
2328
2329source "fs/Kconfig"
2330
1da177e4
LT
2331source "arch/arm/Kconfig.debug"
2332
2333source "security/Kconfig"
2334
2335source "crypto/Kconfig"
2336
2337source "lib/Kconfig"
This page took 1.184073 seconds and 5 git commands to generate.