Merge remote-tracking branch 'battery/for-next'
[deliverable/linux.git] / arch / arm / boot / dts / imx50.dtsi
CommitLineData
64972acd
GU
1/*
2 * Copyright 2013 Greg Ungerer <gerg@uclinux.org>
3 * Copyright 2011 Freescale Semiconductor, Inc.
4 * Copyright 2011 Linaro Ltd.
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14#include "skeleton.dtsi"
15#include "imx50-pinfunc.h"
6650d6db 16#include <dt-bindings/clock/imx5-clock.h>
64972acd
GU
17
18/ {
19 aliases {
22970070 20 ethernet0 = &fec;
64972acd
GU
21 gpio0 = &gpio1;
22 gpio1 = &gpio2;
23 gpio2 = &gpio3;
24 gpio3 = &gpio4;
25 gpio4 = &gpio5;
26 gpio5 = &gpio6;
27 serial0 = &uart1;
28 serial1 = &uart2;
29 serial2 = &uart3;
30 serial3 = &uart4;
31 serial4 = &uart5;
32 };
33
34 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37 cpu@0 {
38 device_type = "cpu";
39 compatible = "arm,cortex-a8";
40 reg = <0x0>;
41 };
42 };
43
44 tzic: tz-interrupt-controller@0fffc000 {
45 compatible = "fsl,imx50-tzic", "fsl,imx53-tzic", "fsl,tzic";
46 interrupt-controller;
47 #interrupt-cells = <1>;
48 reg = <0x0fffc000 0x4000>;
49 };
50
51 clocks {
52 #address-cells = <1>;
53 #size-cells = <0>;
54
55 ckil {
56 compatible = "fsl,imx-ckil", "fixed-clock";
4b2b4043 57 #clock-cells = <0>;
64972acd
GU
58 clock-frequency = <32768>;
59 };
60
61 ckih1 {
62 compatible = "fsl,imx-ckih1", "fixed-clock";
4b2b4043 63 #clock-cells = <0>;
64972acd
GU
64 clock-frequency = <22579200>;
65 };
66
67 ckih2 {
68 compatible = "fsl,imx-ckih2", "fixed-clock";
4b2b4043 69 #clock-cells = <0>;
64972acd
GU
70 clock-frequency = <0>;
71 };
72
73 osc {
74 compatible = "fsl,imx-osc", "fixed-clock";
4b2b4043 75 #clock-cells = <0>;
64972acd
GU
76 clock-frequency = <24000000>;
77 };
78 };
79
80 soc {
81 #address-cells = <1>;
82 #size-cells = <1>;
83 compatible = "simple-bus";
84 interrupt-parent = <&tzic>;
85 ranges;
86
87 aips@50000000 { /* AIPS1 */
88 compatible = "fsl,aips-bus", "simple-bus";
89 #address-cells = <1>;
90 #size-cells = <1>;
91 reg = <0x50000000 0x10000000>;
92 ranges;
93
94 spba@50000000 {
95 compatible = "fsl,spba-bus", "simple-bus";
96 #address-cells = <1>;
97 #size-cells = <1>;
98 reg = <0x50000000 0x40000>;
99 ranges;
100
101 esdhc1: esdhc@50004000 {
102 compatible = "fsl,imx50-esdhc";
103 reg = <0x50004000 0x4000>;
104 interrupts = <1>;
6650d6db
LS
105 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
106 <&clks IMX5_CLK_DUMMY>,
107 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
64972acd
GU
108 clock-names = "ipg", "ahb", "per";
109 bus-width = <4>;
110 status = "disabled";
111 };
112
113 esdhc2: esdhc@50008000 {
114 compatible = "fsl,imx50-esdhc";
115 reg = <0x50008000 0x4000>;
116 interrupts = <2>;
6650d6db
LS
117 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
118 <&clks IMX5_CLK_DUMMY>,
119 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
64972acd
GU
120 clock-names = "ipg", "ahb", "per";
121 bus-width = <4>;
122 status = "disabled";
123 };
124
125 uart3: serial@5000c000 {
126 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
127 reg = <0x5000c000 0x4000>;
128 interrupts = <33>;
6650d6db
LS
129 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
130 <&clks IMX5_CLK_UART3_PER_GATE>;
64972acd
GU
131 clock-names = "ipg", "per";
132 status = "disabled";
133 };
134
135 ecspi1: ecspi@50010000 {
136 #address-cells = <1>;
137 #size-cells = <0>;
138 compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
139 reg = <0x50010000 0x4000>;
140 interrupts = <36>;
6650d6db
LS
141 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
142 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
64972acd
GU
143 clock-names = "ipg", "per";
144 status = "disabled";
145 };
146
147 ssi2: ssi@50014000 {
6ff7f51e 148 #sound-dai-cells = <0>;
28f93d0b
MP
149 compatible = "fsl,imx50-ssi",
150 "fsl,imx51-ssi",
151 "fsl,imx21-ssi";
64972acd
GU
152 reg = <0x50014000 0x4000>;
153 interrupts = <30>;
6650d6db 154 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>;
d9a9f38f
MP
155 dmas = <&sdma 24 1 0>,
156 <&sdma 25 1 0>;
157 dma-names = "rx", "tx";
64972acd 158 fsl,fifo-depth = <15>;
64972acd
GU
159 status = "disabled";
160 };
161
162 esdhc3: esdhc@50020000 {
163 compatible = "fsl,imx50-esdhc";
164 reg = <0x50020000 0x4000>;
165 interrupts = <3>;
6650d6db
LS
166 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
167 <&clks IMX5_CLK_DUMMY>,
168 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
64972acd
GU
169 clock-names = "ipg", "ahb", "per";
170 bus-width = <4>;
171 status = "disabled";
172 };
173
174 esdhc4: esdhc@50024000 {
175 compatible = "fsl,imx50-esdhc";
176 reg = <0x50024000 0x4000>;
177 interrupts = <4>;
6650d6db
LS
178 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
179 <&clks IMX5_CLK_DUMMY>,
180 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
64972acd
GU
181 clock-names = "ipg", "ahb", "per";
182 bus-width = <4>;
183 status = "disabled";
184 };
185 };
186
187 usbotg: usb@53f80000 {
188 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
189 reg = <0x53f80000 0x0200>;
190 interrupts = <18>;
6650d6db 191 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
64972acd
GU
192 status = "disabled";
193 };
194
195 usbh1: usb@53f80200 {
196 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
197 reg = <0x53f80200 0x0200>;
198 interrupts = <14>;
6650d6db 199 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
3ec481ed 200 dr_mode = "host";
64972acd
GU
201 status = "disabled";
202 };
203
204 usbh2: usb@53f80400 {
205 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
206 reg = <0x53f80400 0x0200>;
207 interrupts = <16>;
6650d6db 208 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
3ec481ed 209 dr_mode = "host";
64972acd
GU
210 status = "disabled";
211 };
212
213 usbh3: usb@53f80600 {
214 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
215 reg = <0x53f80600 0x0200>;
216 interrupts = <17>;
6650d6db 217 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
3ec481ed 218 dr_mode = "host";
64972acd
GU
219 status = "disabled";
220 };
221
222 gpio1: gpio@53f84000 {
223 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
224 reg = <0x53f84000 0x4000>;
225 interrupts = <50 51>;
226 gpio-controller;
227 #gpio-cells = <2>;
228 interrupt-controller;
229 #interrupt-cells = <2>;
bb728d66 230 gpio-ranges = <&iomuxc 0 151 28>;
64972acd
GU
231 };
232
233 gpio2: gpio@53f88000 {
234 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
235 reg = <0x53f88000 0x4000>;
236 interrupts = <52 53>;
237 gpio-controller;
238 #gpio-cells = <2>;
239 interrupt-controller;
240 #interrupt-cells = <2>;
bb728d66
VZ
241 gpio-ranges = <&iomuxc 0 75 8>, <&iomuxc 8 100 8>,
242 <&iomuxc 16 83 1>, <&iomuxc 17 85 1>,
243 <&iomuxc 18 87 1>, <&iomuxc 19 84 1>,
244 <&iomuxc 20 88 1>, <&iomuxc 21 86 1>;
64972acd
GU
245 };
246
247 gpio3: gpio@53f8c000 {
248 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
249 reg = <0x53f8c000 0x4000>;
250 interrupts = <54 55>;
251 gpio-controller;
252 #gpio-cells = <2>;
253 interrupt-controller;
254 #interrupt-cells = <2>;
bb728d66 255 gpio-ranges = <&iomuxc 0 108 32>;
64972acd
GU
256 };
257
258 gpio4: gpio@53f90000 {
259 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
260 reg = <0x53f90000 0x4000>;
261 interrupts = <56 57>;
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
265 #interrupt-cells = <2>;
bb728d66
VZ
266 gpio-ranges = <&iomuxc 0 8 8>, <&iomuxc 8 45 12>,
267 <&iomuxc 20 140 11>;
64972acd
GU
268 };
269
270 wdog1: wdog@53f98000 {
271 compatible = "fsl,imx50-wdt", "fsl,imx21-wdt";
272 reg = <0x53f98000 0x4000>;
273 interrupts = <58>;
6650d6db 274 clocks = <&clks IMX5_CLK_DUMMY>;
64972acd
GU
275 };
276
277 gpt: timer@53fa0000 {
278 compatible = "fsl,imx50-gpt", "fsl,imx31-gpt";
279 reg = <0x53fa0000 0x4000>;
280 interrupts = <39>;
6650d6db
LS
281 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
282 <&clks IMX5_CLK_GPT_HF_GATE>;
64972acd
GU
283 clock-names = "ipg", "per";
284 };
285
286 iomuxc: iomuxc@53fa8000 {
287 compatible = "fsl,imx50-iomuxc", "fsl,imx53-iomuxc";
288 reg = <0x53fa8000 0x4000>;
289 };
290
291 gpr: iomuxc-gpr@53fa8000 {
292 compatible = "fsl,imx50-iomuxc-gpr", "syscon";
293 reg = <0x53fa8000 0xc>;
294 };
295
296 pwm1: pwm@53fb4000 {
297 #pwm-cells = <2>;
298 compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
299 reg = <0x53fb4000 0x4000>;
6650d6db
LS
300 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
301 <&clks IMX5_CLK_PWM1_HF_GATE>;
64972acd
GU
302 clock-names = "ipg", "per";
303 interrupts = <61>;
304 };
305
306 pwm2: pwm@53fb8000 {
307 #pwm-cells = <2>;
308 compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
309 reg = <0x53fb8000 0x4000>;
6650d6db
LS
310 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
311 <&clks IMX5_CLK_PWM2_HF_GATE>;
64972acd
GU
312 clock-names = "ipg", "per";
313 interrupts = <94>;
314 };
315
316 uart1: serial@53fbc000 {
317 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
318 reg = <0x53fbc000 0x4000>;
319 interrupts = <31>;
6650d6db
LS
320 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
321 <&clks IMX5_CLK_UART1_PER_GATE>;
64972acd
GU
322 clock-names = "ipg", "per";
323 status = "disabled";
324 };
325
326 uart2: serial@53fc0000 {
327 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
328 reg = <0x53fc0000 0x4000>;
329 interrupts = <32>;
6650d6db
LS
330 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
331 <&clks IMX5_CLK_UART2_PER_GATE>;
64972acd
GU
332 clock-names = "ipg", "per";
333 status = "disabled";
334 };
335
336 src: src@53fd0000 {
337 compatible = "fsl,imx50-src", "fsl,imx51-src";
338 reg = <0x53fd0000 0x4000>;
339 #reset-cells = <1>;
340 };
341
342 clks: ccm@53fd4000{
343 compatible = "fsl,imx50-ccm";
344 reg = <0x53fd4000 0x4000>;
345 interrupts = <0 71 0x04 0 72 0x04>;
346 #clock-cells = <1>;
347 };
348
349 gpio5: gpio@53fdc000 {
350 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
351 reg = <0x53fdc000 0x4000>;
352 interrupts = <103 104>;
353 gpio-controller;
354 #gpio-cells = <2>;
355 interrupt-controller;
356 #interrupt-cells = <2>;
bb728d66 357 gpio-ranges = <&iomuxc 0 57 18>, <&iomuxc 18 89 11>;
64972acd
GU
358 };
359
360 gpio6: gpio@53fe0000 {
361 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
362 reg = <0x53fe0000 0x4000>;
363 interrupts = <105 106>;
364 gpio-controller;
365 #gpio-cells = <2>;
366 interrupt-controller;
367 #interrupt-cells = <2>;
bb728d66 368 gpio-ranges = <&iomuxc 0 27 18>, <&iomuxc 18 16 11>;
64972acd
GU
369 };
370
371 i2c3: i2c@53fec000 {
372 #address-cells = <1>;
373 #size-cells = <0>;
374 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
375 reg = <0x53fec000 0x4000>;
376 interrupts = <64>;
6650d6db 377 clocks = <&clks IMX5_CLK_I2C3_GATE>;
64972acd
GU
378 status = "disabled";
379 };
380
381 uart4: serial@53ff0000 {
382 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
383 reg = <0x53ff0000 0x4000>;
384 interrupts = <13>;
6650d6db
LS
385 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
386 <&clks IMX5_CLK_UART4_PER_GATE>;
64972acd
GU
387 clock-names = "ipg", "per";
388 status = "disabled";
389 };
390 };
391
392 aips@60000000 { /* AIPS2 */
393 compatible = "fsl,aips-bus", "simple-bus";
394 #address-cells = <1>;
395 #size-cells = <1>;
396 reg = <0x60000000 0x10000000>;
397 ranges;
398
399 uart5: serial@63f90000 {
400 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
401 reg = <0x63f90000 0x4000>;
402 interrupts = <86>;
6650d6db
LS
403 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
404 <&clks IMX5_CLK_UART5_PER_GATE>;
64972acd
GU
405 clock-names = "ipg", "per";
406 status = "disabled";
407 };
408
409 owire: owire@63fa4000 {
410 compatible = "fsl,imx50-owire", "fsl,imx21-owire";
411 reg = <0x63fa4000 0x4000>;
6650d6db 412 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
64972acd
GU
413 status = "disabled";
414 };
415
416 ecspi2: ecspi@63fac000 {
417 #address-cells = <1>;
418 #size-cells = <0>;
419 compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
420 reg = <0x63fac000 0x4000>;
421 interrupts = <37>;
6650d6db
LS
422 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
423 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
64972acd
GU
424 clock-names = "ipg", "per";
425 status = "disabled";
426 };
427
428 sdma: sdma@63fb0000 {
429 compatible = "fsl,imx50-sdma", "fsl,imx35-sdma";
430 reg = <0x63fb0000 0x4000>;
431 interrupts = <6>;
6650d6db
LS
432 clocks = <&clks IMX5_CLK_SDMA_GATE>,
433 <&clks IMX5_CLK_SDMA_GATE>;
64972acd
GU
434 clock-names = "ipg", "ahb";
435 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx50.bin";
436 };
437
438 cspi: cspi@63fc0000 {
439 #address-cells = <1>;
440 #size-cells = <0>;
441 compatible = "fsl,imx50-cspi", "fsl,imx35-cspi";
442 reg = <0x63fc0000 0x4000>;
443 interrupts = <38>;
6650d6db
LS
444 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
445 <&clks IMX5_CLK_CSPI_IPG_GATE>;
64972acd
GU
446 clock-names = "ipg", "per";
447 status = "disabled";
448 };
449
450 i2c2: i2c@63fc4000 {
451 #address-cells = <1>;
452 #size-cells = <0>;
453 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
454 reg = <0x63fc4000 0x4000>;
455 interrupts = <63>;
6650d6db 456 clocks = <&clks IMX5_CLK_I2C2_GATE>;
64972acd
GU
457 status = "disabled";
458 };
459
460 i2c1: i2c@63fc8000 {
461 #address-cells = <1>;
462 #size-cells = <0>;
463 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
464 reg = <0x63fc8000 0x4000>;
465 interrupts = <62>;
6650d6db 466 clocks = <&clks IMX5_CLK_I2C1_GATE>;
64972acd
GU
467 status = "disabled";
468 };
469
470 ssi1: ssi@63fcc000 {
6ff7f51e 471 #sound-dai-cells = <0>;
28f93d0b
MP
472 compatible = "fsl,imx50-ssi", "fsl,imx51-ssi",
473 "fsl,imx21-ssi";
64972acd
GU
474 reg = <0x63fcc000 0x4000>;
475 interrupts = <29>;
6650d6db 476 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>;
d9a9f38f
MP
477 dmas = <&sdma 28 0 0>,
478 <&sdma 29 0 0>;
479 dma-names = "rx", "tx";
64972acd 480 fsl,fifo-depth = <15>;
64972acd
GU
481 status = "disabled";
482 };
483
484 audmux: audmux@63fd0000 {
485 compatible = "fsl,imx50-audmux", "fsl,imx31-audmux";
486 reg = <0x63fd0000 0x4000>;
487 status = "disabled";
488 };
489
490 fec: ethernet@63fec000 {
491 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
492 reg = <0x63fec000 0x4000>;
493 interrupts = <87>;
6650d6db
LS
494 clocks = <&clks IMX5_CLK_FEC_GATE>,
495 <&clks IMX5_CLK_FEC_GATE>,
496 <&clks IMX5_CLK_FEC_GATE>;
64972acd
GU
497 clock-names = "ipg", "ahb", "ptp";
498 status = "disabled";
499 };
500 };
501 };
502};
This page took 0.160679 seconds and 5 git commands to generate.