Merge remote-tracking branch 'mailbox/mailbox-for-next'
[deliverable/linux.git] / arch / arm / include / asm / assembler.h
CommitLineData
1da177e4 1/*
4baa9922 2 * arch/arm/include/asm/assembler.h
1da177e4
LT
3 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains arm architecture specific defines
11 * for the different processors.
12 *
13 * Do not include any C declarations in this file - it is included by
14 * assembler source.
15 */
2bc58a6f
MD
16#ifndef __ASM_ASSEMBLER_H__
17#define __ASM_ASSEMBLER_H__
18
1da177e4
LT
19#ifndef __ASSEMBLY__
20#error "Only include this from assembly code"
21#endif
22
23#include <asm/ptrace.h>
247055aa 24#include <asm/domain.h>
80c59daf 25#include <asm/opcodes-virt.h>
0b1f68e8 26#include <asm/asm-offsets.h>
9a2b51b6
AR
27#include <asm/page.h>
28#include <asm/thread_info.h>
1da177e4 29
6f6f6a70
RH
30#define IOMEM(x) (x)
31
1da177e4
LT
32/*
33 * Endian independent macros for shifting bytes within registers.
34 */
35#ifndef __ARMEB__
d98b90ea
VK
36#define lspull lsr
37#define lspush lsl
1da177e4
LT
38#define get_byte_0 lsl #0
39#define get_byte_1 lsr #8
40#define get_byte_2 lsr #16
41#define get_byte_3 lsr #24
42#define put_byte_0 lsl #0
43#define put_byte_1 lsl #8
44#define put_byte_2 lsl #16
45#define put_byte_3 lsl #24
46#else
d98b90ea
VK
47#define lspull lsl
48#define lspush lsr
1da177e4
LT
49#define get_byte_0 lsr #24
50#define get_byte_1 lsr #16
51#define get_byte_2 lsr #8
52#define get_byte_3 lsl #0
53#define put_byte_0 lsl #24
54#define put_byte_1 lsl #16
55#define put_byte_2 lsl #8
56#define put_byte_3 lsl #0
57#endif
58
457c2403
BD
59/* Select code for any configuration running in BE8 mode */
60#ifdef CONFIG_CPU_ENDIAN_BE8
61#define ARM_BE8(code...) code
62#else
63#define ARM_BE8(code...)
64#endif
65
1da177e4
LT
66/*
67 * Data preload for architectures that support it
68 */
69#if __LINUX_ARM_ARCH__ >= 5
70#define PLD(code...) code
71#else
72#define PLD(code...)
73#endif
74
2239aff6
NP
75/*
76 * This can be used to enable code to cacheline align the destination
77 * pointer when bulk writing to memory. Experiments on StrongARM and
78 * XScale didn't show this a worthwhile thing to do when the cache is not
79 * set to write-allocate (this would need further testing on XScale when WA
80 * is used).
81 *
82 * On Feroceon there is much to gain however, regardless of cache mode.
83 */
84#ifdef CONFIG_CPU_FEROCEON
85#define CALGN(code...) code
86#else
87#define CALGN(code...)
88#endif
89
1da177e4 90/*
9c42954d 91 * Enable and disable interrupts
1da177e4 92 */
59d1ff3b 93#if __LINUX_ARM_ARCH__ >= 6
0d928b0b 94 .macro disable_irq_notrace
59d1ff3b 95 cpsid i
9c42954d
RK
96 .endm
97
0d928b0b 98 .macro enable_irq_notrace
9c42954d
RK
99 cpsie i
100 .endm
59d1ff3b 101#else
0d928b0b 102 .macro disable_irq_notrace
9c42954d
RK
103 msr cpsr_c, #PSR_I_BIT | SVC_MODE
104 .endm
105
0d928b0b 106 .macro enable_irq_notrace
9c42954d
RK
107 msr cpsr_c, #SVC_MODE
108 .endm
59d1ff3b 109#endif
9c42954d 110
3302cadd 111 .macro asm_trace_hardirqs_off, save=1
0d928b0b 112#if defined(CONFIG_TRACE_IRQFLAGS)
3302cadd 113 .if \save
0d928b0b 114 stmdb sp!, {r0-r3, ip, lr}
3302cadd 115 .endif
0d928b0b 116 bl trace_hardirqs_off
3302cadd 117 .if \save
0d928b0b 118 ldmia sp!, {r0-r3, ip, lr}
3302cadd 119 .endif
0d928b0b
UKK
120#endif
121 .endm
122
3302cadd 123 .macro asm_trace_hardirqs_on, cond=al, save=1
0d928b0b
UKK
124#if defined(CONFIG_TRACE_IRQFLAGS)
125 /*
126 * actually the registers should be pushed and pop'd conditionally, but
127 * after bl the flags are certainly clobbered
128 */
3302cadd 129 .if \save
0d928b0b 130 stmdb sp!, {r0-r3, ip, lr}
3302cadd 131 .endif
0d928b0b 132 bl\cond trace_hardirqs_on
3302cadd 133 .if \save
0d928b0b 134 ldmia sp!, {r0-r3, ip, lr}
3302cadd 135 .endif
0d928b0b
UKK
136#endif
137 .endm
138
3302cadd 139 .macro disable_irq, save=1
0d928b0b 140 disable_irq_notrace
3302cadd 141 asm_trace_hardirqs_off \save
0d928b0b
UKK
142 .endm
143
144 .macro enable_irq
145 asm_trace_hardirqs_on
146 enable_irq_notrace
147 .endm
9c42954d
RK
148/*
149 * Save the current IRQ state and disable IRQs. Note that this macro
150 * assumes FIQs are enabled, and that the processor is in SVC mode.
151 */
152 .macro save_and_disable_irqs, oldcpsr
55bdd694
CM
153#ifdef CONFIG_CPU_V7M
154 mrs \oldcpsr, primask
155#else
9c42954d 156 mrs \oldcpsr, cpsr
55bdd694 157#endif
9c42954d 158 disable_irq
1da177e4
LT
159 .endm
160
8e43a905 161 .macro save_and_disable_irqs_notrace, oldcpsr
b2bf482a
VM
162#ifdef CONFIG_CPU_V7M
163 mrs \oldcpsr, primask
164#else
8e43a905 165 mrs \oldcpsr, cpsr
b2bf482a 166#endif
8e43a905
RV
167 disable_irq_notrace
168 .endm
169
1da177e4
LT
170/*
171 * Restore interrupt state previously stored in a register. We don't
172 * guarantee that this will preserve the flags.
173 */
0d928b0b 174 .macro restore_irqs_notrace, oldcpsr
55bdd694
CM
175#ifdef CONFIG_CPU_V7M
176 msr primask, \oldcpsr
177#else
1da177e4 178 msr cpsr_c, \oldcpsr
55bdd694 179#endif
1da177e4
LT
180 .endm
181
0d928b0b
UKK
182 .macro restore_irqs, oldcpsr
183 tst \oldcpsr, #PSR_I_BIT
01e09a28 184 asm_trace_hardirqs_on cond=eq
0d928b0b
UKK
185 restore_irqs_notrace \oldcpsr
186 .endm
187
14327c66
RK
188/*
189 * Assembly version of "adr rd, BSYM(sym)". This should only be used to
190 * reference local symbols in the same assembly file which are to be
191 * resolved by the assembler. Other usage is undefined.
192 */
193 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
194 .macro badr\c, rd, sym
195#ifdef CONFIG_THUMB2_KERNEL
196 adr\c \rd, \sym + 1
197#else
198 adr\c \rd, \sym
199#endif
200 .endm
201 .endr
202
39ad04cc
CM
203/*
204 * Get current thread_info.
205 */
206 .macro get_thread_info, rd
9a2b51b6 207 ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT )
39ad04cc 208 THUMB( mov \rd, sp )
9a2b51b6
AR
209 THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT )
210 mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
39ad04cc
CM
211 .endm
212
0b1f68e8
CM
213/*
214 * Increment/decrement the preempt count.
215 */
216#ifdef CONFIG_PREEMPT_COUNT
217 .macro inc_preempt_count, ti, tmp
218 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
219 add \tmp, \tmp, #1 @ increment it
220 str \tmp, [\ti, #TI_PREEMPT]
221 .endm
222
223 .macro dec_preempt_count, ti, tmp
224 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
225 sub \tmp, \tmp, #1 @ decrement it
226 str \tmp, [\ti, #TI_PREEMPT]
227 .endm
228
229 .macro dec_preempt_count_ti, ti, tmp
230 get_thread_info \ti
231 dec_preempt_count \ti, \tmp
232 .endm
233#else
234 .macro inc_preempt_count, ti, tmp
235 .endm
236
237 .macro dec_preempt_count, ti, tmp
238 .endm
239
240 .macro dec_preempt_count_ti, ti, tmp
241 .endm
242#endif
243
1da177e4
LT
244#define USER(x...) \
2459999: x; \
4260415f 246 .pushsection __ex_table,"a"; \
1da177e4
LT
247 .align 3; \
248 .long 9999b,9001f; \
4260415f 249 .popsection
bac4e960 250
f00ec48f
RK
251#ifdef CONFIG_SMP
252#define ALT_SMP(instr...) \
2539998: instr
ed3768a8
DM
254/*
255 * Note: if you get assembler errors from ALT_UP() when building with
256 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
257 * ALT_SMP( W(instr) ... )
258 */
f00ec48f
RK
259#define ALT_UP(instr...) \
260 .pushsection ".alt.smp.init", "a" ;\
261 .long 9998b ;\
ed3768a8 2629997: instr ;\
89c6bc58
RK
263 .if . - 9997b == 2 ;\
264 nop ;\
265 .endif ;\
ed3768a8
DM
266 .if . - 9997b != 4 ;\
267 .error "ALT_UP() content must assemble to exactly 4 bytes";\
268 .endif ;\
f00ec48f
RK
269 .popsection
270#define ALT_UP_B(label) \
271 .equ up_b_offset, label - 9998b ;\
272 .pushsection ".alt.smp.init", "a" ;\
273 .long 9998b ;\
ed3768a8 274 W(b) . + up_b_offset ;\
f00ec48f
RK
275 .popsection
276#else
277#define ALT_SMP(instr...)
278#define ALT_UP(instr...) instr
279#define ALT_UP_B(label) b label
280#endif
281
d675d0bc
WD
282/*
283 * Instruction barrier
284 */
285 .macro instr_sync
286#if __LINUX_ARM_ARCH__ >= 7
287 isb
288#elif __LINUX_ARM_ARCH__ == 6
289 mcr p15, 0, r0, c7, c5, 4
290#endif
291 .endm
292
bac4e960
RK
293/*
294 * SMP data memory barrier
295 */
ed3768a8 296 .macro smp_dmb mode
bac4e960
RK
297#ifdef CONFIG_SMP
298#if __LINUX_ARM_ARCH__ >= 7
ed3768a8 299 .ifeqs "\mode","arm"
3ea12806 300 ALT_SMP(dmb ish)
ed3768a8 301 .else
3ea12806 302 ALT_SMP(W(dmb) ish)
ed3768a8 303 .endif
bac4e960 304#elif __LINUX_ARM_ARCH__ == 6
f00ec48f
RK
305 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
306#else
307#error Incompatible SMP platform
bac4e960 308#endif
ed3768a8 309 .ifeqs "\mode","arm"
f00ec48f 310 ALT_UP(nop)
ed3768a8
DM
311 .else
312 ALT_UP(W(nop))
313 .endif
bac4e960
RK
314#endif
315 .endm
b86040a5 316
55bdd694
CM
317#if defined(CONFIG_CPU_V7M)
318 /*
319 * setmode is used to assert to be in svc mode during boot. For v7-M
320 * this is done in __v7m_setup, so setmode can be empty here.
321 */
322 .macro setmode, mode, reg
323 .endm
324#elif defined(CONFIG_THUMB2_KERNEL)
b86040a5
CM
325 .macro setmode, mode, reg
326 mov \reg, #\mode
327 msr cpsr_c, \reg
328 .endm
329#else
330 .macro setmode, mode, reg
331 msr cpsr_c, #\mode
332 .endm
333#endif
8b592783 334
80c59daf
DM
335/*
336 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
337 * a scratch register for the macro to overwrite.
338 *
339 * This macro is intended for forcing the CPU into SVC mode at boot time.
340 * you cannot return to the original mode.
80c59daf
DM
341 */
342.macro safe_svcmode_maskall reg:req
0e0779da 343#if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
80c59daf 344 mrs \reg , cpsr
8e9c24a2
RK
345 eor \reg, \reg, #HYP_MODE
346 tst \reg, #MODE_MASK
80c59daf 347 bic \reg , \reg , #MODE_MASK
8e9c24a2 348 orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
80c59daf 349THUMB( orr \reg , \reg , #PSR_T_BIT )
80c59daf 350 bne 1f
2a552d5e 351 orr \reg, \reg, #PSR_A_BIT
14327c66 352 badr lr, 2f
2a552d5e 353 msr spsr_cxsf, \reg
80c59daf
DM
354 __MSR_ELR_HYP(14)
355 __ERET
2a552d5e 3561: msr cpsr_c, \reg
80c59daf 3572:
1ecec696
DM
358#else
359/*
360 * workaround for possibly broken pre-v6 hardware
361 * (akita, Sharp Zaurus C-1000, PXA270-based)
362 */
363 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
364#endif
80c59daf
DM
365.endm
366
8b592783
CM
367/*
368 * STRT/LDRT access macros with ARM and Thumb-2 variants
369 */
370#ifdef CONFIG_THUMB2_KERNEL
371
4e7682d0 372 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
8b592783
CM
3739999:
374 .if \inc == 1
247055aa 375 \instr\cond\()b\()\t\().w \reg, [\ptr, #\off]
8b592783 376 .elseif \inc == 4
247055aa 377 \instr\cond\()\t\().w \reg, [\ptr, #\off]
8b592783
CM
378 .else
379 .error "Unsupported inc macro argument"
380 .endif
381
4260415f 382 .pushsection __ex_table,"a"
8b592783
CM
383 .align 3
384 .long 9999b, \abort
4260415f 385 .popsection
8b592783
CM
386 .endm
387
388 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
389 @ explicit IT instruction needed because of the label
390 @ introduced by the USER macro
391 .ifnc \cond,al
392 .if \rept == 1
393 itt \cond
394 .elseif \rept == 2
395 ittt \cond
396 .else
397 .error "Unsupported rept macro argument"
398 .endif
399 .endif
400
401 @ Slightly optimised to avoid incrementing the pointer twice
402 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
403 .if \rept == 2
1142b71d 404 usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
8b592783
CM
405 .endif
406
407 add\cond \ptr, #\rept * \inc
408 .endm
409
410#else /* !CONFIG_THUMB2_KERNEL */
411
4e7682d0 412 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
8b592783
CM
413 .rept \rept
4149999:
415 .if \inc == 1
247055aa 416 \instr\cond\()b\()\t \reg, [\ptr], #\inc
8b592783 417 .elseif \inc == 4
247055aa 418 \instr\cond\()\t \reg, [\ptr], #\inc
8b592783
CM
419 .else
420 .error "Unsupported inc macro argument"
421 .endif
422
4260415f 423 .pushsection __ex_table,"a"
8b592783
CM
424 .align 3
425 .long 9999b, \abort
4260415f 426 .popsection
8b592783
CM
427 .endr
428 .endm
429
430#endif /* CONFIG_THUMB2_KERNEL */
431
432 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
433 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
434 .endm
435
436 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
437 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
438 .endm
8f51965e
DM
439
440/* Utility macro for declaring string literals */
441 .macro string name:req, string
442 .type \name , #object
443\name:
444 .asciz "\string"
445 .size \name , . - \name
446 .endm
447
8404663f
RK
448 .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
449#ifndef CONFIG_CPU_USE_DOMAINS
450 adds \tmp, \addr, #\size - 1
451 sbcccs \tmp, \tmp, \limit
452 bcs \bad
453#endif
454 .endm
455
2190fed6 456 .macro uaccess_disable, tmp, isb=1
a5e090ac
RK
457#ifdef CONFIG_CPU_SW_DOMAIN_PAN
458 /*
459 * Whenever we re-enter userspace, the domains should always be
460 * set appropriately.
461 */
462 mov \tmp, #DACR_UACCESS_DISABLE
463 mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register
464 .if \isb
465 instr_sync
466 .endif
467#endif
2190fed6
RK
468 .endm
469
470 .macro uaccess_enable, tmp, isb=1
a5e090ac
RK
471#ifdef CONFIG_CPU_SW_DOMAIN_PAN
472 /*
473 * Whenever we re-enter userspace, the domains should always be
474 * set appropriately.
475 */
476 mov \tmp, #DACR_UACCESS_ENABLE
477 mcr p15, 0, \tmp, c3, c0, 0
478 .if \isb
479 instr_sync
480 .endif
481#endif
2190fed6
RK
482 .endm
483
484 .macro uaccess_save, tmp
a5e090ac
RK
485#ifdef CONFIG_CPU_SW_DOMAIN_PAN
486 mrc p15, 0, \tmp, c3, c0, 0
e6a9dc61 487 str \tmp, [sp, #SVC_DACR]
a5e090ac 488#endif
2190fed6
RK
489 .endm
490
491 .macro uaccess_restore
a5e090ac 492#ifdef CONFIG_CPU_SW_DOMAIN_PAN
e6a9dc61 493 ldr r0, [sp, #SVC_DACR]
a5e090ac
RK
494 mcr p15, 0, r0, c3, c0, 0
495#endif
2190fed6
RK
496 .endm
497
6ebbf2ce
RK
498 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
499 .macro ret\c, reg
500#if __LINUX_ARM_ARCH__ < 6
501 mov\c pc, \reg
502#else
503 .ifeqs "\reg", "lr"
504 bx\c \reg
505 .else
506 mov\c pc, \reg
507 .endif
508#endif
509 .endm
510 .endr
511
512 .macro ret.w, reg
513 ret \reg
514#ifdef CONFIG_THUMB2_KERNEL
515 nop
516#endif
517 .endm
518
2bc58a6f 519#endif /* __ASM_ASSEMBLER_H__ */
This page took 0.8101 seconds and 5 git commands to generate.