Merge branches 'x86/amd', 'x86/vt-d', 'arm/exynos', 'arm/mediatek' and 'arm/renesas...
[deliverable/linux.git] / arch / arm / mach-realview / core.c
CommitLineData
8ad68bbf
CM
1/*
2 * linux/arch/arm/mach-realview/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
8ad68bbf 21#include <linux/init.h>
1be7228d 22#include <linux/platform_device.h>
8ad68bbf 23#include <linux/dma-mapping.h>
edbaa603 24#include <linux/device.h>
8ad68bbf 25#include <linux/interrupt.h>
a62c80e5
RK
26#include <linux/amba/bus.h>
27#include <linux/amba/clcd.h>
11c32d7b 28#include <linux/platform_data/video-clcd-versatile.h>
fced80c7 29#include <linux/io.h>
c5142e84 30#include <linux/smsc911x.h>
b70661c7 31#include <linux/smc91x.h>
6be62ba2 32#include <linux/ata_platform.h>
6ef297f8 33#include <linux/amba/mmci.h>
5a0e3ad6 34#include <linux/gfp.h>
b8b87aef 35#include <linux/mtd/physmap.h>
1c2f87c2 36#include <linux/memblock.h>
8ad68bbf 37
0b7402dc 38#include <clocksource/timer-sp804.h>
6d407a6e 39#include "hardware.h"
8ad68bbf 40#include <asm/irq.h>
68c3d935 41#include <asm/mach-types.h>
c5a0adb5 42#include <asm/hardware/icst.h>
8ad68bbf
CM
43
44#include <asm/mach/arch.h>
8ad68bbf 45#include <asm/mach/irq.h>
8ad68bbf 46#include <asm/mach/map.h>
8ad68bbf 47
6d407a6e 48#include "platform.h"
ee8c9571 49
1da0c89c
RK
50#include <plat/sched_clock.h>
51
8ad68bbf 52#include "core.h"
8ad68bbf 53
8ad68bbf
CM
54#define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
55
667f390b 56static void realview_flash_set_vpp(struct platform_device *pdev, int on)
8ad68bbf
CM
57{
58 u32 val;
59
60 val = __raw_readl(REALVIEW_FLASHCTRL);
61 if (on)
62 val |= REALVIEW_FLASHPROG_FLVPPEN;
63 else
64 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
65 __raw_writel(val, REALVIEW_FLASHCTRL);
66}
67
b8b87aef 68static struct physmap_flash_data realview_flash_data = {
8ad68bbf 69 .width = 4,
8ad68bbf
CM
70 .set_vpp = realview_flash_set_vpp,
71};
72
8ad68bbf 73struct platform_device realview_flash_device = {
b8b87aef 74 .name = "physmap-flash",
8ad68bbf
CM
75 .id = 0,
76 .dev = {
77 .platform_data = &realview_flash_data,
78 },
8ad68bbf
CM
79};
80
a44ddfd5
CM
81int realview_flash_register(struct resource *res, u32 num)
82{
83 realview_flash_device.resource = res;
84 realview_flash_device.num_resources = num;
85 return platform_device_register(&realview_flash_device);
86}
87
c5142e84
SG
88static struct smsc911x_platform_config smsc911x_config = {
89 .flags = SMSC911X_USE_32BIT,
90 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
91 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
92 .phy_interface = PHY_INTERFACE_MODE_MII,
0a5b2f6b
CM
93};
94
b70661c7 95static struct smc91x_platdata smc91x_platdata = {
2fb04fdf
RK
96 .flags = SMC91X_USE_8BIT | SMC91X_USE_16BIT | SMC91X_USE_32BIT |
97 SMC91X_NOWAIT,
b70661c7
AB
98};
99
0a381330 100static struct platform_device realview_eth_device = {
c5142e84 101 .name = "smsc911x",
0a381330
CM
102 .id = 0,
103 .num_resources = 2,
104};
105
106int realview_eth_register(const char *name, struct resource *res)
107{
108 if (name)
109 realview_eth_device.name = name;
110 realview_eth_device.resource = res;
c5142e84
SG
111 if (strcmp(realview_eth_device.name, "smsc911x") == 0)
112 realview_eth_device.dev.platform_data = &smsc911x_config;
b70661c7
AB
113 else
114 realview_eth_device.dev.platform_data = &smc91x_platdata;
0a381330
CM
115
116 return platform_device_register(&realview_eth_device);
7db21712
CM
117}
118
119struct platform_device realview_usb_device = {
120 .name = "isp1760",
121 .num_resources = 2,
122};
123
124int realview_usb_register(struct resource *res)
125{
126 realview_usb_device.resource = res;
127 return platform_device_register(&realview_usb_device);
0a381330
CM
128}
129
6be62ba2
CM
130static struct pata_platform_info pata_platform_data = {
131 .ioport_shift = 1,
132};
133
134static struct resource pata_resources[] = {
135 [0] = {
136 .start = REALVIEW_CF_BASE,
137 .end = REALVIEW_CF_BASE + 0xff,
138 .flags = IORESOURCE_MEM,
139 },
140 [1] = {
141 .start = REALVIEW_CF_BASE + 0x100,
142 .end = REALVIEW_CF_BASE + SZ_4K - 1,
143 .flags = IORESOURCE_MEM,
144 },
145};
146
147struct platform_device realview_cf_device = {
148 .name = "pata_platform",
149 .id = -1,
150 .num_resources = ARRAY_SIZE(pata_resources),
151 .resource = pata_resources,
152 .dev = {
153 .platform_data = &pata_platform_data,
154 },
155};
156
e4ecf2bd
LW
157static struct resource realview_leds_resources[] = {
158 {
159 .start = REALVIEW_SYS_BASE + REALVIEW_SYS_LED_OFFSET,
160 .end = REALVIEW_SYS_BASE + REALVIEW_SYS_LED_OFFSET + 4,
161 .flags = IORESOURCE_MEM,
162 },
163};
164
165struct platform_device realview_leds_device = {
166 .name = "versatile-leds",
167 .id = -1,
168 .num_resources = ARRAY_SIZE(realview_leds_resources),
169 .resource = realview_leds_resources,
170};
171
6b65cd74
RK
172static struct resource realview_i2c_resource = {
173 .start = REALVIEW_I2C_BASE,
174 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
175 .flags = IORESOURCE_MEM,
176};
177
178struct platform_device realview_i2c_device = {
179 .name = "versatile-i2c",
533ad5e6 180 .id = 0,
6b65cd74
RK
181 .num_resources = 1,
182 .resource = &realview_i2c_resource,
183};
184
533ad5e6
CM
185static struct i2c_board_info realview_i2c_board_info[] = {
186 {
64e8be6e 187 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
533ad5e6
CM
188 },
189};
190
191static int __init realview_i2c_init(void)
192{
193 return i2c_register_board_info(0, realview_i2c_board_info,
194 ARRAY_SIZE(realview_i2c_board_info));
195}
196arch_initcall(realview_i2c_init);
197
8ad68bbf
CM
198#define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
199
98b0979f
RK
200/*
201 * This is only used if GPIOLIB support is disabled
202 */
8ad68bbf
CM
203static unsigned int realview_mmc_status(struct device *dev)
204{
205 struct amba_device *adev = container_of(dev, struct amba_device, dev);
206 u32 mask;
207
48f1d5a3
LW
208 if (machine_is_realview_pb1176()) {
209 static bool inserted = false;
210
211 /*
212 * The PB1176 does not have the status register,
213 * assume it is inserted at startup, then invert
214 * for each call so card insertion/removal will
215 * be detected anyway. This will not be called if
216 * GPIO on PL061 is active, which is the proper
217 * way to do this on the PB1176.
218 */
219 inserted = !inserted;
220 return inserted ? 0 : 1;
221 }
222
8ad68bbf
CM
223 if (adev->res.start == REALVIEW_MMCI0_BASE)
224 mask = 1;
225 else
226 mask = 2;
227
74bc8093 228 return readl(REALVIEW_SYSMCI) & mask;
8ad68bbf
CM
229}
230
6ef297f8 231struct mmci_platform_data realview_mmc0_plat_data = {
8ad68bbf
CM
232 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
233 .status = realview_mmc_status,
98b0979f
RK
234 .gpio_wp = 17,
235 .gpio_cd = 16,
29719445 236 .cd_invert = true,
8ad68bbf
CM
237};
238
6ef297f8 239struct mmci_platform_data realview_mmc1_plat_data = {
8ad68bbf
CM
240 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
241 .status = realview_mmc_status,
98b0979f
RK
242 .gpio_wp = 19,
243 .gpio_cd = 18,
29719445 244 .cd_invert = true,
8ad68bbf
CM
245};
246
631e55f9 247void __init realview_init_early(void)
cf30fb4a 248{
631e55f9
RK
249 void __iomem *sys = __io_address(REALVIEW_SYS_BASE);
250
631e55f9 251 versatile_sched_clock_init(sys + REALVIEW_SYS_24MHz_OFFSET, 24000000);
cf30fb4a 252}
cf30fb4a 253
8ad68bbf
CM
254/*
255 * CLCD support.
256 */
8ad68bbf
CM
257#define SYS_CLCD_NLCDIOON (1 << 2)
258#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
259#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
260#define SYS_CLCD_ID_MASK (0x1f << 8)
261#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
262#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
263#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
264#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
265#define SYS_CLCD_ID_VGA (0x1f << 8)
266
8ad68bbf
CM
267/*
268 * Disable all display connectors on the interface module.
269 */
270static void realview_clcd_disable(struct clcd_fb *fb)
271{
272 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
273 u32 val;
274
275 val = readl(sys_clcd);
276 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
277 writel(val, sys_clcd);
278}
279
280/*
281 * Enable the relevant connector on the interface module.
282 */
283static void realview_clcd_enable(struct clcd_fb *fb)
284{
285 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
286 u32 val;
287
8ad68bbf 288 /*
9e7714d0 289 * Enable the PSUs
8ad68bbf 290 */
9e7714d0 291 val = readl(sys_clcd);
8ad68bbf
CM
292 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
293 writel(val, sys_clcd);
294}
295
3cb5ee49
RK
296/*
297 * Detect which LCD panel is connected, and return the appropriate
298 * clcd_panel structure. Note: we do not have any information on
299 * the required timings for the 8.4in panel, so we presently assume
300 * VGA timings.
301 */
8ad68bbf
CM
302static int realview_clcd_setup(struct clcd_fb *fb)
303{
3cb5ee49
RK
304 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
305 const char *panel_name, *vga_panel_name;
c34a1025 306 unsigned long framesize;
3cb5ee49 307 u32 val;
8ad68bbf 308
3cb5ee49 309 if (machine_is_realview_eb()) {
c34a1025
CT
310 /* VGA, 16bpp */
311 framesize = 640 * 480 * 2;
3cb5ee49
RK
312 vga_panel_name = "VGA";
313 } else {
c34a1025
CT
314 /* XVGA, 16bpp */
315 framesize = 1024 * 768 * 2;
3cb5ee49 316 vga_panel_name = "XVGA";
8ad68bbf
CM
317 }
318
3cb5ee49
RK
319 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
320 if (val == SYS_CLCD_ID_SANYO_3_8)
321 panel_name = "Sanyo TM38QV67A02A";
322 else if (val == SYS_CLCD_ID_SANYO_2_5)
323 panel_name = "Sanyo QVGA Portrait";
324 else if (val == SYS_CLCD_ID_EPSON_2_2)
325 panel_name = "Epson L2F50113T00";
326 else if (val == SYS_CLCD_ID_VGA)
327 panel_name = vga_panel_name;
328 else {
329 pr_err("CLCD: unknown LCD panel ID 0x%08x, using VGA\n", val);
330 panel_name = vga_panel_name;
331 }
8ad68bbf 332
3cb5ee49
RK
333 fb->panel = versatile_clcd_get_panel(panel_name);
334 if (!fb->panel)
335 return -EINVAL;
8ad68bbf 336
3cb5ee49 337 return versatile_clcd_setup_dma(fb, framesize);
8ad68bbf
CM
338}
339
340struct clcd_board clcd_plat_data = {
341 .name = "RealView",
3cb5ee49 342 .caps = CLCD_CAP_ALL,
8ad68bbf
CM
343 .check = clcdfb_check,
344 .decode = clcdfb_decode,
345 .disable = realview_clcd_disable,
346 .enable = realview_clcd_enable,
347 .setup = realview_clcd_setup,
3cb5ee49
RK
348 .mmap = versatile_clcd_mmap_dma,
349 .remove = versatile_clcd_remove_dma,
8ad68bbf
CM
350};
351
8ad68bbf
CM
352/*
353 * Where is the timer (VA)?
354 */
80192735
CM
355void __iomem *timer0_va_base;
356void __iomem *timer1_va_base;
357void __iomem *timer2_va_base;
358void __iomem *timer3_va_base;
8ad68bbf 359
8ad68bbf 360/*
a8655e83 361 * Set up the clock source and clock events devices
8ad68bbf 362 */
8cc4c548 363void __init realview_timer_init(unsigned int timer_irq)
8ad68bbf
CM
364{
365 u32 val;
366
367 /*
368 * set clock frequency:
369 * REALVIEW_REFCLK is 32KHz
370 * REALVIEW_TIMCLK is 1MHz
371 */
372 val = readl(__io_address(REALVIEW_SCTL_BASE));
373 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
374 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
375 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
376 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
377 __io_address(REALVIEW_SCTL_BASE));
378
379 /*
380 * Initialise to a known state (all timers off)
381 */
1e5f0519
SH
382 sp804_timer_disable(timer0_va_base);
383 sp804_timer_disable(timer1_va_base);
384 sp804_timer_disable(timer2_va_base);
385 sp804_timer_disable(timer3_va_base);
8ad68bbf 386
fb593cf3 387 sp804_clocksource_init(timer3_va_base, "timer3");
57cc4f7d 388 sp804_clockevents_init(timer0_va_base, timer_irq, "timer0");
8ad68bbf 389}
5b39d154
CM
390
391/*
392 * Setup the memory banks.
393 */
1c2f87c2 394void realview_fixup(struct tag *tags, char **from)
5b39d154
CM
395{
396 /*
397 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
398 * Half of this is mirrored at 0.
399 */
400#ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
1c2f87c2 401 memblock_add(0x70000000, SZ_512M);
5b39d154 402#else
1c2f87c2 403 memblock_add(0, SZ_256M);
5b39d154
CM
404#endif
405}
This page took 0.807533 seconds and 5 git commands to generate.