Merge remote-tracking branch 'regulator/for-next'
[deliverable/linux.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 6 select ACPI_MCFG if ACPI
21266be9 7 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 8 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
8c2c3df3 9 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 10 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 11 select ARCH_HAS_GCOV_PROFILE_ALL
5e4c7549 12 select ARCH_HAS_KCOV
308c09f1 13 select ARCH_HAS_SG_CHAIN
1f85008e 14 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 15 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 16 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 17 select ARCH_SUPPORTS_NUMA_BALANCING
9170100e 18 select ARCH_WANT_OPTIONAL_GPIOLIB
6212a512 19 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 20 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 21 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 22 select ARM_AMBA
1aee5d7a 23 select ARM_ARCH_TIMER
c4188edc 24 select ARM_GIC
875cbf3e 25 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 26 select ARM_GIC_V2M if PCI
021f6537 27 select ARM_GIC_V3
3ee80364 28 select ARM_GIC_V3_ITS if PCI
bff60792 29 select ARM_PSCI_FW
adace895 30 select BUILDTIME_EXTABLE_SORT
db2789b5 31 select CLONE_BACKWARDS
7ca2ef33 32 select COMMON_CLK
166936ba 33 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 34 select DCACHE_WORD_ACCESS
ef37566c 35 select EDAC_SUPPORT
2f34f173 36 select FRAME_POINTER
d4932f9e 37 select GENERIC_ALLOCATOR
8c2c3df3 38 select GENERIC_CLOCKEVENTS
4b3dc967 39 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 40 select GENERIC_CPU_AUTOPROBE
bf4b558e 41 select GENERIC_EARLY_IOREMAP
2314ee4d 42 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
43 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
6544e67b 45 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 46 select GENERIC_PCI_IOMAP
65cd4f6c 47 select GENERIC_SCHED_CLOCK
8c2c3df3 48 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
8c2c3df3 51 select GENERIC_TIME_VSYSCALL
a1ddc74a 52 select HANDLE_DOMAIN_IRQ
8c2c3df3 53 select HARDIRQS_SW_RESEND
5284e1b4 54 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 55 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 56 select HAVE_ARCH_BITREVERSE
faf5b63e 57 select HAVE_ARCH_HARDENED_USERCOPY
324420bf 58 select HAVE_ARCH_HUGE_VMAP
9732cafd 59 select HAVE_ARCH_JUMP_LABEL
f1b9032f 60 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 61 select HAVE_ARCH_KGDB
8f0d3aa9
DC
62 select HAVE_ARCH_MMAP_RND_BITS
63 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 64 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 65 select HAVE_ARCH_TRACEHOOK
8ee70879
YS
66 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
67 select HAVE_ARM_SMCCC
6077776b 68 select HAVE_EBPF_JIT
af64d2aa 69 select HAVE_C_RECORDMCOUNT
c0c264ae 70 select HAVE_CC_STACKPROTECTOR
5284e1b4 71 select HAVE_CMPXCHG_DOUBLE
95eff6b2 72 select HAVE_CMPXCHG_LOCAL
8ee70879 73 select HAVE_CONTEXT_TRACKING
9b2a60c4 74 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 75 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 76 select HAVE_DMA_API_DEBUG
6ac2104d 77 select HAVE_DMA_CONTIGUOUS
bd7d38db 78 select HAVE_DYNAMIC_FTRACE
50afc33a 79 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 80 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
81 select HAVE_FUNCTION_TRACER
82 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 83 select HAVE_GCC_PLUGINS
8c2c3df3 84 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 85 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 86 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 87 select HAVE_MEMBLOCK
1a2db300 88 select HAVE_MEMBLOCK_NODE_MAP if NUMA
55834a77 89 select HAVE_PATA_PLATFORM
8c2c3df3 90 select HAVE_PERF_EVENTS
2ee0d7fd
JP
91 select HAVE_PERF_REGS
92 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 93 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 94 select HAVE_RCU_TABLE_FREE
055b1212 95 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 96 select HAVE_KPROBES
fcfd708b 97 select HAVE_KRETPROBES if HAVE_KPROBES
876945db 98 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 99 select IRQ_DOMAIN
e8557d1f 100 select IRQ_FORCED_THREADING
fea2acaa 101 select MODULES_USE_ELF_RELA
8c2c3df3
CM
102 select NO_BOOTMEM
103 select OF
104 select OF_EARLY_FLATTREE
8ee70879 105 select OF_NUMA if NUMA && OF
9bf14b7c 106 select OF_RESERVED_MEM
0cb0786b 107 select PCI_ECAM if ACPI
aa1e8ec1
CM
108 select POWER_RESET
109 select POWER_SUPPLY
8c2c3df3 110 select SPARSE_IRQ
7ac57a89 111 select SYSCTL_EXCEPTION_TRACE
8c2c3df3
CM
112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
40982fd6
MR
124config DEBUG_RODATA
125 def_bool y
126
030c4d24
MR
127config ARM64_PAGE_SHIFT
128 int
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
131 default 12
132
133config ARM64_CONT_SHIFT
134 int
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
137 default 4
138
8f0d3aa9
DC
139config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
142 default 18
143
144# max bits determined by the following formula:
145# VA_BITS - PAGE_SHIFT - 3
146config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
156 default 18
157
158config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
161 default 11
162
163config ARCH_MMAP_RND_COMPAT_BITS_MAX
164 default 16
165
ce816fa8 166config NO_IOPORT_MAP
d1e6dc91 167 def_bool y if !PCI
8c2c3df3
CM
168
169config STACKTRACE_SUPPORT
170 def_bool y
171
bf0c4e04
JVS
172config ILLEGAL_POINTER_VALUE
173 hex
174 default 0xdead000000000000
175
8c2c3df3
CM
176config LOCKDEP_SUPPORT
177 def_bool y
178
179config TRACE_IRQFLAGS_SUPPORT
180 def_bool y
181
c209f799 182config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
183 def_bool y
184
9fb7410f
DM
185config GENERIC_BUG
186 def_bool y
187 depends on BUG
188
189config GENERIC_BUG_RELATIVE_POINTERS
190 def_bool y
191 depends on GENERIC_BUG
192
8c2c3df3
CM
193config GENERIC_HWEIGHT
194 def_bool y
195
196config GENERIC_CSUM
197 def_bool y
198
199config GENERIC_CALIBRATE_DELAY
200 def_bool y
201
19e7640d 202config ZONE_DMA
8c2c3df3
CM
203 def_bool y
204
29e56940
SC
205config HAVE_GENERIC_RCU_GUP
206 def_bool y
207
8c2c3df3
CM
208config ARCH_DMA_ADDR_T_64BIT
209 def_bool y
210
211config NEED_DMA_MAP_STATE
212 def_bool y
213
214config NEED_SG_DMA_LENGTH
215 def_bool y
216
4b3dc967
WD
217config SMP
218 def_bool y
219
8c2c3df3
CM
220config SWIOTLB
221 def_bool y
222
223config IOMMU_HELPER
224 def_bool SWIOTLB
225
4cfb3613
AB
226config KERNEL_MODE_NEON
227 def_bool y
228
92cc15fc
RH
229config FIX_EARLYCON_MEM
230 def_bool y
231
9f25e6ad
KS
232config PGTABLE_LEVELS
233 int
21539939 234 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
235 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
236 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
237 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
238 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
239 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 240
8c2c3df3
CM
241source "init/Kconfig"
242
243source "kernel/Kconfig.freezer"
244
6a377491 245source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
246
247menu "Bus support"
248
d1e6dc91
LD
249config PCI
250 bool "PCI support"
251 help
252 This feature enables support for PCI bus system. If you say Y
253 here, the kernel will include drivers and infrastructure code
254 to support PCI bus devices.
255
256config PCI_DOMAINS
257 def_bool PCI
258
259config PCI_DOMAINS_GENERIC
260 def_bool PCI
261
262config PCI_SYSCALL
263 def_bool PCI
264
265source "drivers/pci/Kconfig"
d1e6dc91 266
8c2c3df3
CM
267endmenu
268
269menu "Kernel Features"
270
c0a01b84
AP
271menu "ARM errata workarounds via the alternatives framework"
272
273config ARM64_ERRATUM_826319
274 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
275 default y
276 help
277 This option adds an alternative code sequence to work around ARM
278 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
279 AXI master interface and an L2 cache.
280
281 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
282 and is unable to accept a certain write via this interface, it will
283 not progress on read data presented on the read data channel and the
284 system can deadlock.
285
286 The workaround promotes data cache clean instructions to
287 data cache clean-and-invalidate.
288 Please note that this does not necessarily enable the workaround,
289 as it depends on the alternative framework, which will only patch
290 the kernel if an affected CPU is detected.
291
292 If unsure, say Y.
293
294config ARM64_ERRATUM_827319
295 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
296 default y
297 help
298 This option adds an alternative code sequence to work around ARM
299 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
300 master interface and an L2 cache.
301
302 Under certain conditions this erratum can cause a clean line eviction
303 to occur at the same time as another transaction to the same address
304 on the AMBA 5 CHI interface, which can cause data corruption if the
305 interconnect reorders the two transactions.
306
307 The workaround promotes data cache clean instructions to
308 data cache clean-and-invalidate.
309 Please note that this does not necessarily enable the workaround,
310 as it depends on the alternative framework, which will only patch
311 the kernel if an affected CPU is detected.
312
313 If unsure, say Y.
314
315config ARM64_ERRATUM_824069
316 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
317 default y
318 help
319 This option adds an alternative code sequence to work around ARM
320 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
321 to a coherent interconnect.
322
323 If a Cortex-A53 processor is executing a store or prefetch for
324 write instruction at the same time as a processor in another
325 cluster is executing a cache maintenance operation to the same
326 address, then this erratum might cause a clean cache line to be
327 incorrectly marked as dirty.
328
329 The workaround promotes data cache clean instructions to
330 data cache clean-and-invalidate.
331 Please note that this option does not necessarily enable the
332 workaround, as it depends on the alternative framework, which will
333 only patch the kernel if an affected CPU is detected.
334
335 If unsure, say Y.
336
337config ARM64_ERRATUM_819472
338 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
339 default y
340 help
341 This option adds an alternative code sequence to work around ARM
342 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
343 present when it is connected to a coherent interconnect.
344
345 If the processor is executing a load and store exclusive sequence at
346 the same time as a processor in another cluster is executing a cache
347 maintenance operation to the same address, then this erratum might
348 cause data corruption.
349
350 The workaround promotes data cache clean instructions to
351 data cache clean-and-invalidate.
352 Please note that this does not necessarily enable the workaround,
353 as it depends on the alternative framework, which will only patch
354 the kernel if an affected CPU is detected.
355
356 If unsure, say Y.
357
358config ARM64_ERRATUM_832075
359 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
360 default y
361 help
362 This option adds an alternative code sequence to work around ARM
363 erratum 832075 on Cortex-A57 parts up to r1p2.
364
365 Affected Cortex-A57 parts might deadlock when exclusive load/store
366 instructions to Write-Back memory are mixed with Device loads.
367
368 The workaround is to promote device loads to use Load-Acquire
369 semantics.
370 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
371 as it depends on the alternative framework, which will only patch
372 the kernel if an affected CPU is detected.
373
374 If unsure, say Y.
375
376config ARM64_ERRATUM_834220
377 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
378 depends on KVM
379 default y
380 help
381 This option adds an alternative code sequence to work around ARM
382 erratum 834220 on Cortex-A57 parts up to r1p2.
383
384 Affected Cortex-A57 parts might report a Stage 2 translation
385 fault as the result of a Stage 1 fault for load crossing a
386 page boundary when there is a permission or device memory
387 alignment fault at Stage 1 and a translation fault at Stage 2.
388
389 The workaround is to verify that the Stage 1 translation
390 doesn't generate a fault before handling the Stage 2 fault.
391 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
392 as it depends on the alternative framework, which will only patch
393 the kernel if an affected CPU is detected.
394
395 If unsure, say Y.
396
905e8c5d
WD
397config ARM64_ERRATUM_845719
398 bool "Cortex-A53: 845719: a load might read incorrect data"
399 depends on COMPAT
400 default y
401 help
402 This option adds an alternative code sequence to work around ARM
403 erratum 845719 on Cortex-A53 parts up to r0p4.
404
405 When running a compat (AArch32) userspace on an affected Cortex-A53
406 part, a load at EL0 from a virtual address that matches the bottom 32
407 bits of the virtual address used by a recent load at (AArch64) EL1
408 might return incorrect data.
409
410 The workaround is to write the contextidr_el1 register on exception
411 return to a 32-bit task.
412 Please note that this does not necessarily enable the workaround,
413 as it depends on the alternative framework, which will only patch
414 the kernel if an affected CPU is detected.
415
416 If unsure, say Y.
417
df057cc7
WD
418config ARM64_ERRATUM_843419
419 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 420 default y
6ffe9923 421 select ARM64_MODULE_CMODEL_LARGE if MODULES
df057cc7 422 help
6ffe9923
WD
423 This option links the kernel with '--fix-cortex-a53-843419' and
424 builds modules using the large memory model in order to avoid the use
425 of the ADRP instruction, which can cause a subsequent memory access
426 to use an incorrect address on Cortex-A53 parts up to r0p4.
df057cc7
WD
427
428 If unsure, say Y.
429
94100970
RR
430config CAVIUM_ERRATUM_22375
431 bool "Cavium erratum 22375, 24313"
432 default y
433 help
434 Enable workaround for erratum 22375, 24313.
435
436 This implements two gicv3-its errata workarounds for ThunderX. Both
437 with small impact affecting only ITS table allocation.
438
439 erratum 22375: only alloc 8MB table size
440 erratum 24313: ignore memory access type
441
442 The fixes are in ITS initialization and basically ignore memory access
443 type and table size provided by the TYPER and BASER registers.
444
445 If unsure, say Y.
446
fbf8f40e
GK
447config CAVIUM_ERRATUM_23144
448 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
449 depends on NUMA
450 default y
451 help
452 ITS SYNC command hang for cross node io and collections/cpu mapping.
453
454 If unsure, say Y.
455
6d4e11c5
RR
456config CAVIUM_ERRATUM_23154
457 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
458 default y
459 help
460 The gicv3 of ThunderX requires a modified version for
461 reading the IAR status to ensure data synchronization
462 (access to icc_iar1_el1 is not sync'ed before and after).
463
464 If unsure, say Y.
465
104a0c02
AP
466config CAVIUM_ERRATUM_27456
467 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
468 default y
469 help
470 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
471 instructions may cause the icache to become corrupted if it
472 contains data for a non-current ASID. The fix is to
473 invalidate the icache when changing the mm context.
474
475 If unsure, say Y.
476
c0a01b84
AP
477endmenu
478
479
e41ceed0
JL
480choice
481 prompt "Page size"
482 default ARM64_4K_PAGES
483 help
484 Page size (translation granule) configuration.
485
486config ARM64_4K_PAGES
487 bool "4KB"
488 help
489 This feature enables 4KB pages support.
490
44eaacf1
SP
491config ARM64_16K_PAGES
492 bool "16KB"
493 help
494 The system will use 16KB pages support. AArch32 emulation
495 requires applications compiled with 16K (or a multiple of 16K)
496 aligned segments.
497
8c2c3df3 498config ARM64_64K_PAGES
e41ceed0 499 bool "64KB"
8c2c3df3
CM
500 help
501 This feature enables 64KB pages support (4KB by default)
502 allowing only two levels of page tables and faster TLB
db488be3
SP
503 look-up. AArch32 emulation requires applications compiled
504 with 64K aligned segments.
8c2c3df3 505
e41ceed0
JL
506endchoice
507
508choice
509 prompt "Virtual address space size"
510 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 511 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
512 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
513 help
514 Allows choosing one of multiple possible virtual address
515 space sizes. The level of translation table is determined by
516 a combination of page size and virtual address space size.
517
21539939 518config ARM64_VA_BITS_36
56a3f30e 519 bool "36-bit" if EXPERT
21539939
SP
520 depends on ARM64_16K_PAGES
521
e41ceed0
JL
522config ARM64_VA_BITS_39
523 bool "39-bit"
524 depends on ARM64_4K_PAGES
525
526config ARM64_VA_BITS_42
527 bool "42-bit"
528 depends on ARM64_64K_PAGES
529
44eaacf1
SP
530config ARM64_VA_BITS_47
531 bool "47-bit"
532 depends on ARM64_16K_PAGES
533
c79b954b
JL
534config ARM64_VA_BITS_48
535 bool "48-bit"
c79b954b 536
e41ceed0
JL
537endchoice
538
539config ARM64_VA_BITS
540 int
21539939 541 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
542 default 39 if ARM64_VA_BITS_39
543 default 42 if ARM64_VA_BITS_42
44eaacf1 544 default 47 if ARM64_VA_BITS_47
c79b954b 545 default 48 if ARM64_VA_BITS_48
e41ceed0 546
a872013d
WD
547config CPU_BIG_ENDIAN
548 bool "Build big-endian kernel"
549 help
550 Say Y if you plan on running a kernel in big-endian mode.
551
f6e763b9
MB
552config SCHED_MC
553 bool "Multi-core scheduler support"
f6e763b9
MB
554 help
555 Multi-core scheduler support improves the CPU scheduler's decision
556 making when dealing with multi-core CPU chips at a cost of slightly
557 increased overhead in some places. If unsure say N here.
558
559config SCHED_SMT
560 bool "SMT scheduler support"
f6e763b9
MB
561 help
562 Improves the CPU scheduler's decision making when dealing with
563 MultiThreading at a cost of slightly increased overhead in some
564 places. If unsure say N here.
565
8c2c3df3 566config NR_CPUS
62aa9655
GK
567 int "Maximum number of CPUs (2-4096)"
568 range 2 4096
15942853 569 # These have to remain sorted largest to smallest
e3672649 570 default "64"
8c2c3df3 571
9327e2c6
MR
572config HOTPLUG_CPU
573 bool "Support for hot-pluggable CPUs"
217d453d 574 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
575 help
576 Say Y here to experiment with turning CPUs off and on. CPUs
577 can be controlled through /sys/devices/system/cpu.
578
1a2db300
GK
579# Common NUMA Features
580config NUMA
581 bool "Numa Memory Allocation and Scheduler Support"
582 depends on SMP
583 help
584 Enable NUMA (Non Uniform Memory Access) support.
585
586 The kernel will try to allocate memory used by a CPU on the
587 local memory of the CPU and add some more
588 NUMA awareness to the kernel.
589
590config NODES_SHIFT
591 int "Maximum NUMA Nodes (as a power of 2)"
592 range 1 10
593 default "2"
594 depends on NEED_MULTIPLE_NODES
595 help
596 Specify the maximum number of NUMA Nodes available on the target
597 system. Increases memory reserved to accommodate various tables.
598
599config USE_PERCPU_NUMA_NODE_ID
600 def_bool y
601 depends on NUMA
602
7af3a0a9
ZL
603config HAVE_SETUP_PER_CPU_AREA
604 def_bool y
605 depends on NUMA
606
607config NEED_PER_CPU_EMBED_FIRST_CHUNK
608 def_bool y
609 depends on NUMA
610
8c2c3df3 611source kernel/Kconfig.preempt
f90df5e2 612source kernel/Kconfig.hz
8c2c3df3 613
83863f25
LA
614config ARCH_SUPPORTS_DEBUG_PAGEALLOC
615 def_bool y
616
8c2c3df3
CM
617config ARCH_HAS_HOLES_MEMORYMODEL
618 def_bool y if SPARSEMEM
619
620config ARCH_SPARSEMEM_ENABLE
621 def_bool y
622 select SPARSEMEM_VMEMMAP_ENABLE
623
624config ARCH_SPARSEMEM_DEFAULT
625 def_bool ARCH_SPARSEMEM_ENABLE
626
627config ARCH_SELECT_MEMORY_MODEL
628 def_bool ARCH_SPARSEMEM_ENABLE
629
630config HAVE_ARCH_PFN_VALID
631 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
632
633config HW_PERF_EVENTS
6475b2d8
MR
634 def_bool y
635 depends on ARM_PMU
8c2c3df3 636
084bd298
SC
637config SYS_SUPPORTS_HUGETLBFS
638 def_bool y
639
084bd298 640config ARCH_WANT_HUGE_PMD_SHARE
21539939 641 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 642
a41dc0e8
CM
643config ARCH_HAS_CACHE_LINE_SIZE
644 def_bool y
645
8c2c3df3
CM
646source "mm/Kconfig"
647
a1ae65b2
AT
648config SECCOMP
649 bool "Enable seccomp to safely compute untrusted bytecode"
650 ---help---
651 This kernel feature is useful for number crunching applications
652 that may need to compute untrusted bytecode during their
653 execution. By using pipes or other transports made available to
654 the process as file descriptors supporting the read/write
655 syscalls, it's possible to isolate those applications in
656 their own address space using seccomp. Once seccomp is
657 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
658 and the task is only allowed to execute a few safe syscalls
659 defined by each seccomp mode.
660
dfd57bc3
SS
661config PARAVIRT
662 bool "Enable paravirtualization code"
663 help
664 This changes the kernel so it can modify itself when it is run
665 under a hypervisor, potentially improving performance significantly
666 over full virtualization.
667
668config PARAVIRT_TIME_ACCOUNTING
669 bool "Paravirtual steal time accounting"
670 select PARAVIRT
671 default n
672 help
673 Select this option to enable fine granularity task steal time
674 accounting. Time spent executing other tasks in parallel with
675 the current vCPU is discounted from the vCPU power. To account for
676 that, there can be a small performance impact.
677
678 If in doubt, say N here.
679
d28f6df1
GL
680config KEXEC
681 depends on PM_SLEEP_SMP
682 select KEXEC_CORE
683 bool "kexec system call"
684 ---help---
685 kexec is a system call that implements the ability to shutdown your
686 current kernel, and to start another kernel. It is like a reboot
687 but it is independent of the system firmware. And like a reboot
688 you can start any kernel with it, not just Linux.
689
aa42aa13
SS
690config XEN_DOM0
691 def_bool y
692 depends on XEN
693
694config XEN
c2ba1f7d 695 bool "Xen guest support on ARM64"
aa42aa13 696 depends on ARM64 && OF
83862ccf 697 select SWIOTLB_XEN
dfd57bc3 698 select PARAVIRT
aa42aa13
SS
699 help
700 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
701
d03bb145
SC
702config FORCE_MAX_ZONEORDER
703 int
704 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 705 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 706 default "11"
44eaacf1
SP
707 help
708 The kernel memory allocator divides physically contiguous memory
709 blocks into "zones", where each zone is a power of two number of
710 pages. This option selects the largest power of two that the kernel
711 keeps in the memory allocator. If you need to allocate very large
712 blocks of physically contiguous memory, then you may need to
713 increase this value.
714
715 This config option is actually maximum order plus one. For example,
716 a value of 11 means that the largest free memory block is 2^10 pages.
717
718 We make sure that we can allocate upto a HugePage size for each configuration.
719 Hence we have :
720 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
721
722 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
723 4M allocations matching the default size used by generic code.
d03bb145 724
1b907f46
WD
725menuconfig ARMV8_DEPRECATED
726 bool "Emulate deprecated/obsolete ARMv8 instructions"
727 depends on COMPAT
728 help
729 Legacy software support may require certain instructions
730 that have been deprecated or obsoleted in the architecture.
731
732 Enable this config to enable selective emulation of these
733 features.
734
735 If unsure, say Y
736
737if ARMV8_DEPRECATED
738
739config SWP_EMULATION
740 bool "Emulate SWP/SWPB instructions"
741 help
742 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
743 they are always undefined. Say Y here to enable software
744 emulation of these instructions for userspace using LDXR/STXR.
745
746 In some older versions of glibc [<=2.8] SWP is used during futex
747 trylock() operations with the assumption that the code will not
748 be preempted. This invalid assumption may be more likely to fail
749 with SWP emulation enabled, leading to deadlock of the user
750 application.
751
752 NOTE: when accessing uncached shared regions, LDXR/STXR rely
753 on an external transaction monitoring block called a global
754 monitor to maintain update atomicity. If your system does not
755 implement a global monitor, this option can cause programs that
756 perform SWP operations to uncached memory to deadlock.
757
758 If unsure, say Y
759
760config CP15_BARRIER_EMULATION
761 bool "Emulate CP15 Barrier instructions"
762 help
763 The CP15 barrier instructions - CP15ISB, CP15DSB, and
764 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
765 strongly recommended to use the ISB, DSB, and DMB
766 instructions instead.
767
768 Say Y here to enable software emulation of these
769 instructions for AArch32 userspace code. When this option is
770 enabled, CP15 barrier usage is traced which can help
771 identify software that needs updating.
772
773 If unsure, say Y
774
2d888f48
SP
775config SETEND_EMULATION
776 bool "Emulate SETEND instruction"
777 help
778 The SETEND instruction alters the data-endianness of the
779 AArch32 EL0, and is deprecated in ARMv8.
780
781 Say Y here to enable software emulation of the instruction
782 for AArch32 userspace code.
783
784 Note: All the cpus on the system must have mixed endian support at EL0
785 for this feature to be enabled. If a new CPU - which doesn't support mixed
786 endian - is hotplugged in after this feature has been enabled, there could
787 be unexpected results in the applications.
788
789 If unsure, say Y
1b907f46
WD
790endif
791
0e4a0709
WD
792menu "ARMv8.1 architectural features"
793
794config ARM64_HW_AFDBM
795 bool "Support for hardware updates of the Access and Dirty page flags"
796 default y
797 help
798 The ARMv8.1 architecture extensions introduce support for
799 hardware updates of the access and dirty information in page
800 table entries. When enabled in TCR_EL1 (HA and HD bits) on
801 capable processors, accesses to pages with PTE_AF cleared will
802 set this bit instead of raising an access flag fault.
803 Similarly, writes to read-only pages with the DBM bit set will
804 clear the read-only bit (AP[2]) instead of raising a
805 permission fault.
806
807 Kernels built with this configuration option enabled continue
808 to work on pre-ARMv8.1 hardware and the performance impact is
809 minimal. If unsure, say Y.
810
811config ARM64_PAN
812 bool "Enable support for Privileged Access Never (PAN)"
813 default y
814 help
815 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
816 prevents the kernel or hypervisor from accessing user-space (EL0)
817 memory directly.
818
819 Choosing this option will cause any unprotected (not using
820 copy_to_user et al) memory access to fail with a permission fault.
821
822 The feature is detected at runtime, and will remain as a 'nop'
823 instruction if the cpu does not implement the feature.
824
825config ARM64_LSE_ATOMICS
826 bool "Atomic instructions"
827 help
828 As part of the Large System Extensions, ARMv8.1 introduces new
829 atomic instructions that are designed specifically to scale in
830 very large systems.
831
832 Say Y here to make use of these instructions for the in-kernel
833 atomic routines. This incurs a small overhead on CPUs that do
834 not support these instructions and requires the kernel to be
835 built with binutils >= 2.25.
836
1f364c8c
MZ
837config ARM64_VHE
838 bool "Enable support for Virtualization Host Extensions (VHE)"
839 default y
840 help
841 Virtualization Host Extensions (VHE) allow the kernel to run
842 directly at EL2 (instead of EL1) on processors that support
843 it. This leads to better performance for KVM, as they reduce
844 the cost of the world switch.
845
846 Selecting this option allows the VHE feature to be detected
847 at runtime, and does not affect processors that do not
848 implement this feature.
849
0e4a0709
WD
850endmenu
851
f993318b
WD
852menu "ARMv8.2 architectural features"
853
57f4959b
JM
854config ARM64_UAO
855 bool "Enable support for User Access Override (UAO)"
856 default y
857 help
858 User Access Override (UAO; part of the ARMv8.2 Extensions)
859 causes the 'unprivileged' variant of the load/store instructions to
860 be overriden to be privileged.
861
862 This option changes get_user() and friends to use the 'unprivileged'
863 variant of the load/store instructions. This ensures that user-space
864 really did have access to the supplied memory. When addr_limit is
865 set to kernel memory the UAO bit will be set, allowing privileged
866 access to kernel memory.
867
868 Choosing this option will cause copy_to_user() et al to use user-space
869 memory permissions.
870
871 The feature is detected at runtime, the kernel will use the
872 regular load/store instructions if the cpu does not implement the
873 feature.
874
f993318b
WD
875endmenu
876
fd045f6c
AB
877config ARM64_MODULE_CMODEL_LARGE
878 bool
879
880config ARM64_MODULE_PLTS
881 bool
882 select ARM64_MODULE_CMODEL_LARGE
883 select HAVE_MOD_ARCH_SPECIFIC
884
1e48ef7f
AB
885config RELOCATABLE
886 bool
887 help
888 This builds the kernel as a Position Independent Executable (PIE),
889 which retains all relocation metadata required to relocate the
890 kernel binary at runtime to a different virtual address than the
891 address it was linked at.
892 Since AArch64 uses the RELA relocation format, this requires a
893 relocation pass at runtime even if the kernel is loaded at the
894 same address it was linked at.
895
f80fb3a3
AB
896config RANDOMIZE_BASE
897 bool "Randomize the address of the kernel image"
b9c220b5 898 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
899 select RELOCATABLE
900 help
901 Randomizes the virtual address at which the kernel image is
902 loaded, as a security feature that deters exploit attempts
903 relying on knowledge of the location of kernel internals.
904
905 It is the bootloader's job to provide entropy, by passing a
906 random u64 value in /chosen/kaslr-seed at kernel entry.
907
2b5fe07a
AB
908 When booting via the UEFI stub, it will invoke the firmware's
909 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
910 to the kernel proper. In addition, it will randomise the physical
911 location of the kernel Image as well.
912
f80fb3a3
AB
913 If unsure, say N.
914
915config RANDOMIZE_MODULE_REGION_FULL
916 bool "Randomize the module region independently from the core kernel"
917 depends on RANDOMIZE_BASE
918 default y
919 help
920 Randomizes the location of the module region without considering the
921 location of the core kernel. This way, it is impossible for modules
922 to leak information about the location of core kernel data structures
923 but it does imply that function calls between modules and the core
924 kernel will need to be resolved via veneers in the module PLT.
925
926 When this option is not set, the module region will be randomized over
927 a limited range that contains the [_stext, _etext] interval of the
928 core kernel, so branch relocations are always in range.
929
8c2c3df3
CM
930endmenu
931
932menu "Boot options"
933
5e89c55e
LP
934config ARM64_ACPI_PARKING_PROTOCOL
935 bool "Enable support for the ARM64 ACPI parking protocol"
936 depends on ACPI
937 help
938 Enable support for the ARM64 ACPI parking protocol. If disabled
939 the kernel will not allow booting through the ARM64 ACPI parking
940 protocol even if the corresponding data is present in the ACPI
941 MADT table.
942
8c2c3df3
CM
943config CMDLINE
944 string "Default kernel command string"
945 default ""
946 help
947 Provide a set of default command-line options at build time by
948 entering them here. As a minimum, you should specify the the
949 root device (e.g. root=/dev/nfs).
950
951config CMDLINE_FORCE
952 bool "Always use the default kernel command string"
953 help
954 Always use the default kernel command string, even if the boot
955 loader passes other arguments to the kernel.
956 This is useful if you cannot or don't want to change the
957 command-line options your boot loader passes to the kernel.
958
f4f75ad5
AB
959config EFI_STUB
960 bool
961
f84d0275
MS
962config EFI
963 bool "UEFI runtime support"
964 depends on OF && !CPU_BIG_ENDIAN
965 select LIBFDT
966 select UCS2_STRING
967 select EFI_PARAMS_FROM_FDT
e15dd494 968 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
969 select EFI_STUB
970 select EFI_ARMSTUB
f84d0275
MS
971 default y
972 help
973 This option provides support for runtime services provided
974 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
975 clock, and platform reset). A UEFI stub is also provided to
976 allow the kernel to be booted as an EFI application. This
977 is only useful on systems that have UEFI firmware.
f84d0275 978
d1ae8c00
YL
979config DMI
980 bool "Enable support for SMBIOS (DMI) tables"
981 depends on EFI
982 default y
983 help
984 This enables SMBIOS/DMI feature for systems.
985
986 This option is only useful on systems that have UEFI firmware.
987 However, even with this option, the resultant kernel should
988 continue to boot on existing non-UEFI platforms.
989
8c2c3df3
CM
990endmenu
991
992menu "Userspace binary formats"
993
994source "fs/Kconfig.binfmt"
995
996config COMPAT
997 bool "Kernel support for 32-bit EL0"
755e70b7 998 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 999 select COMPAT_BINFMT_ELF
af1839eb 1000 select HAVE_UID16
84b9e9b4 1001 select OLD_SIGSUSPEND3
51682036 1002 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1003 help
1004 This option enables support for a 32-bit EL0 running under a 64-bit
1005 kernel at EL1. AArch32-specific components such as system calls,
1006 the user helper functions, VFP support and the ptrace interface are
1007 handled appropriately by the kernel.
1008
44eaacf1
SP
1009 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1010 that you will only be able to execute AArch32 binaries that were compiled
1011 with page size aligned segments.
a8fcd8b1 1012
8c2c3df3
CM
1013 If you want to execute 32-bit userspace applications, say Y.
1014
1015config SYSVIPC_COMPAT
1016 def_bool y
1017 depends on COMPAT && SYSVIPC
1018
1019endmenu
1020
166936ba
LP
1021menu "Power management options"
1022
1023source "kernel/power/Kconfig"
1024
82869ac5
JM
1025config ARCH_HIBERNATION_POSSIBLE
1026 def_bool y
1027 depends on CPU_PM
1028
1029config ARCH_HIBERNATION_HEADER
1030 def_bool y
1031 depends on HIBERNATION
1032
166936ba
LP
1033config ARCH_SUSPEND_POSSIBLE
1034 def_bool y
1035
166936ba
LP
1036endmenu
1037
1307220d
LP
1038menu "CPU Power Management"
1039
1040source "drivers/cpuidle/Kconfig"
1041
52e7e816
RH
1042source "drivers/cpufreq/Kconfig"
1043
1044endmenu
1045
8c2c3df3
CM
1046source "net/Kconfig"
1047
1048source "drivers/Kconfig"
1049
f84d0275
MS
1050source "drivers/firmware/Kconfig"
1051
b6a02173
GG
1052source "drivers/acpi/Kconfig"
1053
8c2c3df3
CM
1054source "fs/Kconfig"
1055
c3eb5b14
MZ
1056source "arch/arm64/kvm/Kconfig"
1057
8c2c3df3
CM
1058source "arch/arm64/Kconfig.debug"
1059
1060source "security/Kconfig"
1061
1062source "crypto/Kconfig"
2c98833a
AB
1063if CRYPTO
1064source "arch/arm64/crypto/Kconfig"
1065endif
8c2c3df3
CM
1066
1067source "lib/Kconfig"
This page took 0.236956 seconds and 5 git commands to generate.