arm64: Switch to adrp for loading the stub vectors
[deliverable/linux.git] / arch / arm64 / kernel / head.S
CommitLineData
9703d9d7
CM
1/*
2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#include <linux/linkage.h>
24#include <linux/init.h>
021f6537 25#include <linux/irqchip/arm-gic-v3.h>
9703d9d7
CM
26
27#include <asm/assembler.h>
28#include <asm/ptrace.h>
29#include <asm/asm-offsets.h>
c218bca7 30#include <asm/cache.h>
0359b0e2 31#include <asm/cputype.h>
9703d9d7
CM
32#include <asm/memory.h>
33#include <asm/thread_info.h>
34#include <asm/pgtable-hwdef.h>
35#include <asm/pgtable.h>
36#include <asm/page.h>
f35a9205 37#include <asm/virt.h>
9703d9d7 38
9703d9d7
CM
39#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
40
4190312b
AB
41#if (TEXT_OFFSET & 0xfff) != 0
42#error TEXT_OFFSET must be at least 4KB aligned
43#elif (PAGE_OFFSET & 0x1fffff) != 0
da57a369 44#error PAGE_OFFSET must be at least 2MB aligned
4190312b 45#elif TEXT_OFFSET > 0x1fffff
da57a369 46#error TEXT_OFFSET must be less than 2MB
9703d9d7
CM
47#endif
48
bd00cd5f
MR
49 .macro pgtbl, ttb0, ttb1, virt_to_phys
50 ldr \ttb1, =swapper_pg_dir
51 ldr \ttb0, =idmap_pg_dir
52 add \ttb1, \ttb1, \virt_to_phys
53 add \ttb0, \ttb0, \virt_to_phys
9703d9d7
CM
54 .endm
55
56#ifdef CONFIG_ARM64_64K_PAGES
57#define BLOCK_SHIFT PAGE_SHIFT
58#define BLOCK_SIZE PAGE_SIZE
383c2799 59#define TABLE_SHIFT PMD_SHIFT
9703d9d7
CM
60#else
61#define BLOCK_SHIFT SECTION_SHIFT
62#define BLOCK_SIZE SECTION_SIZE
383c2799 63#define TABLE_SHIFT PUD_SHIFT
9703d9d7
CM
64#endif
65
66#define KERNEL_START KERNEL_RAM_VADDR
67#define KERNEL_END _end
68
69/*
70 * Initial memory map attributes.
71 */
72#ifndef CONFIG_SMP
73#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
74#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
75#else
76#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
77#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
78#endif
79
80#ifdef CONFIG_ARM64_64K_PAGES
81#define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
9703d9d7
CM
82#else
83#define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
9703d9d7
CM
84#endif
85
86/*
87 * Kernel startup entry point.
88 * ---------------------------
89 *
90 * The requirements are:
91 * MMU = off, D-cache = off, I-cache = on or off,
92 * x0 = physical address to the FDT blob.
93 *
94 * This code is mostly position independent so you call this at
95 * __pa(PAGE_OFFSET + TEXT_OFFSET).
96 *
97 * Note that the callee-saved registers are used for storing variables
98 * that are useful before the MMU is enabled. The allocations are described
99 * in the entry routines.
100 */
101 __HEAD
102
103 /*
104 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
105 */
3c7f2550
MS
106#ifdef CONFIG_EFI
107efi_head:
108 /*
109 * This add instruction has no meaningful effect except that
110 * its opcode forms the magic "MZ" signature required by UEFI.
111 */
112 add x13, x18, #0x16
113 b stext
114#else
9703d9d7
CM
115 b stext // branch to kernel start, magic
116 .long 0 // reserved
3c7f2550 117#endif
a2c1d73b
MR
118 .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
119 .quad _kernel_size_le // Effective size of kernel image, little-endian
120 .quad _kernel_flags_le // Informative flags, little-endian
4370eec0
RF
121 .quad 0 // reserved
122 .quad 0 // reserved
123 .quad 0 // reserved
124 .byte 0x41 // Magic number, "ARM\x64"
125 .byte 0x52
126 .byte 0x4d
127 .byte 0x64
3c7f2550
MS
128#ifdef CONFIG_EFI
129 .long pe_header - efi_head // Offset to the PE header.
130#else
4370eec0 131 .word 0 // reserved
3c7f2550
MS
132#endif
133
134#ifdef CONFIG_EFI
95b39596
AB
135 .globl stext_offset
136 .set stext_offset, stext - efi_head
3c7f2550
MS
137 .align 3
138pe_header:
139 .ascii "PE"
140 .short 0
141coff_header:
142 .short 0xaa64 // AArch64
143 .short 2 // nr_sections
144 .long 0 // TimeDateStamp
145 .long 0 // PointerToSymbolTable
146 .long 1 // NumberOfSymbols
147 .short section_table - optional_header // SizeOfOptionalHeader
148 .short 0x206 // Characteristics.
149 // IMAGE_FILE_DEBUG_STRIPPED |
150 // IMAGE_FILE_EXECUTABLE_IMAGE |
151 // IMAGE_FILE_LINE_NUMS_STRIPPED
152optional_header:
153 .short 0x20b // PE32+ format
154 .byte 0x02 // MajorLinkerVersion
155 .byte 0x14 // MinorLinkerVersion
c16173fa 156 .long _end - stext // SizeOfCode
3c7f2550
MS
157 .long 0 // SizeOfInitializedData
158 .long 0 // SizeOfUninitializedData
159 .long efi_stub_entry - efi_head // AddressOfEntryPoint
95b39596 160 .long stext_offset // BaseOfCode
3c7f2550
MS
161
162extra_header_fields:
163 .quad 0 // ImageBase
ea6bc80d 164 .long 0x1000 // SectionAlignment
a352ea3e 165 .long PECOFF_FILE_ALIGNMENT // FileAlignment
3c7f2550
MS
166 .short 0 // MajorOperatingSystemVersion
167 .short 0 // MinorOperatingSystemVersion
168 .short 0 // MajorImageVersion
169 .short 0 // MinorImageVersion
170 .short 0 // MajorSubsystemVersion
171 .short 0 // MinorSubsystemVersion
172 .long 0 // Win32VersionValue
173
c16173fa 174 .long _end - efi_head // SizeOfImage
3c7f2550
MS
175
176 // Everything before the kernel image is considered part of the header
95b39596 177 .long stext_offset // SizeOfHeaders
3c7f2550
MS
178 .long 0 // CheckSum
179 .short 0xa // Subsystem (EFI application)
180 .short 0 // DllCharacteristics
181 .quad 0 // SizeOfStackReserve
182 .quad 0 // SizeOfStackCommit
183 .quad 0 // SizeOfHeapReserve
184 .quad 0 // SizeOfHeapCommit
185 .long 0 // LoaderFlags
186 .long 0x6 // NumberOfRvaAndSizes
187
188 .quad 0 // ExportTable
189 .quad 0 // ImportTable
190 .quad 0 // ResourceTable
191 .quad 0 // ExceptionTable
192 .quad 0 // CertificationTable
193 .quad 0 // BaseRelocationTable
194
195 // Section table
196section_table:
197
198 /*
199 * The EFI application loader requires a relocation section
200 * because EFI applications must be relocatable. This is a
201 * dummy section as far as we are concerned.
202 */
203 .ascii ".reloc"
204 .byte 0
205 .byte 0 // end of 0 padding of section name
206 .long 0
207 .long 0
208 .long 0 // SizeOfRawData
209 .long 0 // PointerToRawData
210 .long 0 // PointerToRelocations
211 .long 0 // PointerToLineNumbers
212 .short 0 // NumberOfRelocations
213 .short 0 // NumberOfLineNumbers
214 .long 0x42100040 // Characteristics (section flags)
215
216
217 .ascii ".text"
218 .byte 0
219 .byte 0
220 .byte 0 // end of 0 padding of section name
c16173fa 221 .long _end - stext // VirtualSize
95b39596 222 .long stext_offset // VirtualAddress
3c7f2550 223 .long _edata - stext // SizeOfRawData
95b39596 224 .long stext_offset // PointerToRawData
3c7f2550
MS
225
226 .long 0 // PointerToRelocations (0 for executables)
227 .long 0 // PointerToLineNumbers (0 for executables)
228 .short 0 // NumberOfRelocations (0 for executables)
229 .short 0 // NumberOfLineNumbers (0 for executables)
230 .long 0xe0500020 // Characteristics (section flags)
ea6bc80d
AB
231
232 /*
233 * EFI will load stext onwards at the 4k section alignment
234 * described in the PE/COFF header. To ensure that instruction
235 * sequences using an adrp and a :lo12: immediate will function
236 * correctly at this alignment, we must ensure that stext is
237 * placed at a 4k boundary in the Image to begin with.
238 */
239 .align 12
3c7f2550 240#endif
9703d9d7
CM
241
242ENTRY(stext)
243 mov x21, x0 // x21=FDT
828e9834 244 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
f35a9205 245 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
828e9834 246 bl set_cpu_boot_mode_flag
9703d9d7
CM
247 mrs x22, midr_el1 // x22=cpuid
248 mov x0, x22
249 bl lookup_processor_type
250 mov x23, x0 // x23=current cpu_table
251 cbz x23, __error_p // invalid processor (x23=0)?
9703d9d7
CM
252 bl __vet_fdt
253 bl __create_page_tables // x25=TTBR0, x26=TTBR1
254 /*
255 * The following calls CPU specific code in a position independent
256 * manner. See arch/arm64/mm/proc.S for details. x23 = base of
257 * cpu_info structure selected by lookup_processor_type above.
258 * On return, the CPU will be ready for the MMU to be turned on and
259 * the TCR will have been set.
260 */
261 ldr x27, __switch_data // address to jump to after
262 // MMU has been enabled
263 adr lr, __enable_mmu // return (PIC) address
264 ldr x12, [x23, #CPU_INFO_SETUP]
265 add x12, x12, x28 // __virt_to_phys
266 br x12 // initialise processor
267ENDPROC(stext)
268
269/*
270 * If we're fortunate enough to boot at EL2, ensure that the world is
271 * sane before dropping to EL1.
828e9834
ML
272 *
273 * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
274 * booted in EL1 or EL2 respectively.
9703d9d7
CM
275 */
276ENTRY(el2_setup)
277 mrs x0, CurrentEL
974c8e45 278 cmp x0, #CurrentEL_EL2
9cf71728
ML
279 b.ne 1f
280 mrs x0, sctlr_el2
281CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
282CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
283 msr sctlr_el2, x0
284 b 2f
2851: mrs x0, sctlr_el1
286CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
287CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
288 msr sctlr_el1, x0
828e9834 289 mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
9cf71728 290 isb
9703d9d7
CM
291 ret
292
293 /* Hyp configuration. */
9cf71728 2942: mov x0, #(1 << 31) // 64-bit EL1
9703d9d7
CM
295 msr hcr_el2, x0
296
297 /* Generic timers. */
298 mrs x0, cnthctl_el2
299 orr x0, x0, #3 // Enable EL1 physical timers
300 msr cnthctl_el2, x0
1f75ff0a 301 msr cntvoff_el2, xzr // Clear virtual offset
9703d9d7 302
021f6537
MZ
303#ifdef CONFIG_ARM_GIC_V3
304 /* GICv3 system register access */
305 mrs x0, id_aa64pfr0_el1
306 ubfx x0, x0, #24, #4
307 cmp x0, #1
308 b.ne 3f
309
72c58395 310 mrs_s x0, ICC_SRE_EL2
021f6537
MZ
311 orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
312 orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
72c58395 313 msr_s ICC_SRE_EL2, x0
021f6537 314 isb // Make sure SRE is now set
72c58395 315 msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
021f6537
MZ
316
3173:
318#endif
319
9703d9d7
CM
320 /* Populate ID registers. */
321 mrs x0, midr_el1
322 mrs x1, mpidr_el1
323 msr vpidr_el2, x0
324 msr vmpidr_el2, x1
325
326 /* sctlr_el1 */
327 mov x0, #0x0800 // Set/clear RES{1,0} bits
9cf71728
ML
328CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
329CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
9703d9d7
CM
330 msr sctlr_el1, x0
331
332 /* Coprocessor traps. */
333 mov x0, #0x33ff
334 msr cptr_el2, x0 // Disable copro. traps to EL2
335
336#ifdef CONFIG_COMPAT
337 msr hstr_el2, xzr // Disable CP15 traps to EL2
338#endif
339
7dbfbe5b
MZ
340 /* Stage-2 translation */
341 msr vttbr_el2, xzr
342
712c6ff4 343 /* Hypervisor stub */
ac2dec5f
LA
344 adrp x0, __hyp_stub_vectors
345 add x0, x0, #:lo12:__hyp_stub_vectors
712c6ff4
MZ
346 msr vbar_el2, x0
347
9703d9d7
CM
348 /* spsr */
349 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
350 PSR_MODE_EL1h)
351 msr spsr_el2, x0
352 msr elr_el2, lr
828e9834 353 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
9703d9d7
CM
354 eret
355ENDPROC(el2_setup)
356
828e9834
ML
357/*
358 * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
359 * in x20. See arch/arm64/include/asm/virt.h for more info.
360 */
361ENTRY(set_cpu_boot_mode_flag)
362 ldr x1, =__boot_cpu_mode // Compute __boot_cpu_mode
363 add x1, x1, x28
364 cmp w20, #BOOT_CPU_MODE_EL2
365 b.ne 1f
366 add x1, x1, #4
d0488597
WD
3671: str w20, [x1] // This CPU has booted in EL1
368 dmb sy
369 dc ivac, x1 // Invalidate potentially stale cache line
828e9834
ML
370 ret
371ENDPROC(set_cpu_boot_mode_flag)
372
f35a9205
MZ
373/*
374 * We need to find out the CPU boot mode long after boot, so we need to
375 * store it in a writable variable.
376 *
377 * This is not in .bss, because we set it sufficiently early that the boot-time
378 * zeroing of .bss would clobber it.
379 */
c218bca7 380 .pushsection .data..cacheline_aligned
f35a9205 381ENTRY(__boot_cpu_mode)
c218bca7 382 .align L1_CACHE_SHIFT
f35a9205
MZ
383 .long BOOT_CPU_MODE_EL2
384 .long 0
385 .popsection
386
9703d9d7 387#ifdef CONFIG_SMP
9703d9d7
CM
388 .align 3
3891: .quad .
390 .quad secondary_holding_pen_release
391
392 /*
393 * This provides a "holding pen" for platforms to hold all secondary
394 * cores are held until we're ready for them to initialise.
395 */
396ENTRY(secondary_holding_pen)
828e9834
ML
397 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
398 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
399 bl set_cpu_boot_mode_flag
9703d9d7 400 mrs x0, mpidr_el1
0359b0e2
JM
401 ldr x1, =MPIDR_HWID_BITMASK
402 and x0, x0, x1
9703d9d7
CM
403 adr x1, 1b
404 ldp x2, x3, [x1]
405 sub x1, x1, x2
406 add x3, x3, x1
407pen: ldr x4, [x3]
408 cmp x4, x0
409 b.eq secondary_startup
410 wfe
411 b pen
412ENDPROC(secondary_holding_pen)
652af899
MR
413
414 /*
415 * Secondary entry point that jumps straight into the kernel. Only to
416 * be used where CPUs are brought online dynamically by the kernel.
417 */
418ENTRY(secondary_entry)
652af899 419 bl el2_setup // Drop to EL1
85cc00ea
LP
420 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
421 bl set_cpu_boot_mode_flag
652af899
MR
422 b secondary_startup
423ENDPROC(secondary_entry)
9703d9d7
CM
424
425ENTRY(secondary_startup)
426 /*
427 * Common entry point for secondary CPUs.
428 */
429 mrs x22, midr_el1 // x22=cpuid
430 mov x0, x22
431 bl lookup_processor_type
432 mov x23, x0 // x23=current cpu_table
433 cbz x23, __error_p // invalid processor (x23=0)?
434
bd00cd5f 435 pgtbl x25, x26, x28 // x25=TTBR0, x26=TTBR1
9703d9d7
CM
436 ldr x12, [x23, #CPU_INFO_SETUP]
437 add x12, x12, x28 // __virt_to_phys
438 blr x12 // initialise processor
439
440 ldr x21, =secondary_data
441 ldr x27, =__secondary_switched // address to jump to after enabling the MMU
442 b __enable_mmu
443ENDPROC(secondary_startup)
444
445ENTRY(__secondary_switched)
446 ldr x0, [x21] // get secondary_data.stack
447 mov sp, x0
448 mov x29, #0
449 b secondary_start_kernel
450ENDPROC(__secondary_switched)
451#endif /* CONFIG_SMP */
452
453/*
454 * Setup common bits before finally enabling the MMU. Essentially this is just
455 * loading the page table pointer and vector base registers.
456 *
457 * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
458 * the MMU.
459 */
460__enable_mmu:
461 ldr x5, =vectors
462 msr vbar_el1, x5
463 msr ttbr0_el1, x25 // load TTBR0
464 msr ttbr1_el1, x26 // load TTBR1
465 isb
466 b __turn_mmu_on
467ENDPROC(__enable_mmu)
468
469/*
470 * Enable the MMU. This completely changes the structure of the visible memory
471 * space. You will not be able to trace execution through this.
472 *
473 * x0 = system control register
474 * x27 = *virtual* address to jump to upon completion
475 *
476 * other registers depend on the function called upon completion
909a4069
MR
477 *
478 * We align the entire function to the smallest power of two larger than it to
479 * ensure it fits within a single block map entry. Otherwise were PHYS_OFFSET
480 * close to the end of a 512MB or 1GB block we might require an additional
481 * table to map the entire function.
9703d9d7 482 */
909a4069 483 .align 4
9703d9d7
CM
484__turn_mmu_on:
485 msr sctlr_el1, x0
486 isb
487 br x27
488ENDPROC(__turn_mmu_on)
489
490/*
491 * Calculate the start of physical memory.
492 */
493__calc_phys_offset:
494 adr x0, 1f
495 ldp x1, x2, [x0]
496 sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
497 add x24, x2, x28 // x24 = PHYS_OFFSET
498 ret
499ENDPROC(__calc_phys_offset)
500
501 .align 3
5021: .quad .
503 .quad PAGE_OFFSET
504
505/*
b4a0d8b3 506 * Macro to create a table entry to the next page.
9703d9d7 507 *
b4a0d8b3
CM
508 * tbl: page table address
509 * virt: virtual address
510 * shift: #imm page table shift
511 * ptrs: #imm pointers per table page
512 *
513 * Preserves: virt
514 * Corrupts: tmp1, tmp2
515 * Returns: tbl -> next level table page address
9703d9d7 516 */
b4a0d8b3
CM
517 .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
518 lsr \tmp1, \virt, #\shift
519 and \tmp1, \tmp1, #\ptrs - 1 // table index
520 add \tmp2, \tbl, #PAGE_SIZE
521 orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
522 str \tmp2, [\tbl, \tmp1, lsl #3]
523 add \tbl, \tbl, #PAGE_SIZE // next level table page
c79b954b
JL
524 .endm
525
526/*
527 * Macro to populate the PGD (and possibily PUD) for the corresponding
528 * block entry in the next level (tbl) for the given virtual address.
529 *
b4a0d8b3
CM
530 * Preserves: tbl, next, virt
531 * Corrupts: tmp1, tmp2
c79b954b 532 */
b4a0d8b3
CM
533 .macro create_pgd_entry, tbl, virt, tmp1, tmp2
534 create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
383c2799
CM
535#if SWAPPER_PGTABLE_LEVELS == 3
536 create_table_entry \tbl, \virt, TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
b4a0d8b3 537#endif
9703d9d7
CM
538 .endm
539
540/*
541 * Macro to populate block entries in the page table for the start..end
542 * virtual range (inclusive).
543 *
544 * Preserves: tbl, flags
545 * Corrupts: phys, start, end, pstate
546 */
ea8c2e11 547 .macro create_block_map, tbl, flags, phys, start, end
9703d9d7 548 lsr \phys, \phys, #BLOCK_SHIFT
9703d9d7
CM
549 lsr \start, \start, #BLOCK_SHIFT
550 and \start, \start, #PTRS_PER_PTE - 1 // table index
9703d9d7 551 orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
9703d9d7
CM
552 lsr \end, \end, #BLOCK_SHIFT
553 and \end, \end, #PTRS_PER_PTE - 1 // table end index
9703d9d7 5549999: str \phys, [\tbl, \start, lsl #3] // store the entry
9703d9d7
CM
555 add \start, \start, #1 // next entry
556 add \phys, \phys, #BLOCK_SIZE // next block
557 cmp \start, \end
558 b.ls 9999b
9703d9d7
CM
559 .endm
560
561/*
562 * Setup the initial page tables. We only setup the barest amount which is
563 * required to get the kernel running. The following sections are required:
564 * - identity mapping to enable the MMU (low address, TTBR0)
565 * - first few MB of the kernel linear mapping to jump to once the MMU has
566 * been enabled, including the FDT blob (TTBR1)
bf4b558e 567 * - pgd entry for fixed mappings (TTBR1)
9703d9d7
CM
568 */
569__create_page_tables:
bd00cd5f 570 pgtbl x25, x26, x28 // idmap_pg_dir and swapper_pg_dir addresses
c218bca7
CM
571 mov x27, lr
572
573 /*
574 * Invalidate the idmap and swapper page tables to avoid potential
575 * dirty cache lines being evicted.
576 */
577 mov x0, x25
578 add x1, x26, #SWAPPER_DIR_SIZE
579 bl __inval_cache_range
9703d9d7
CM
580
581 /*
582 * Clear the idmap and swapper page tables.
583 */
584 mov x0, x25
585 add x6, x26, #SWAPPER_DIR_SIZE
5861: stp xzr, xzr, [x0], #16
587 stp xzr, xzr, [x0], #16
588 stp xzr, xzr, [x0], #16
589 stp xzr, xzr, [x0], #16
590 cmp x0, x6
591 b.lo 1b
592
593 ldr x7, =MM_MMUFLAGS
594
595 /*
596 * Create the identity mapping.
597 */
b4a0d8b3 598 mov x0, x25 // idmap_pg_dir
ea8c2e11
CM
599 ldr x3, =KERNEL_START
600 add x3, x3, x28 // __pa(KERNEL_START)
b4a0d8b3 601 create_pgd_entry x0, x3, x5, x6
ea8c2e11
CM
602 ldr x6, =KERNEL_END
603 mov x5, x3 // __pa(KERNEL_START)
604 add x6, x6, x28 // __pa(KERNEL_END)
605 create_block_map x0, x7, x3, x5, x6
9703d9d7
CM
606
607 /*
608 * Map the kernel image (starting with PHYS_OFFSET).
609 */
b4a0d8b3 610 mov x0, x26 // swapper_pg_dir
9703d9d7 611 mov x5, #PAGE_OFFSET
b4a0d8b3 612 create_pgd_entry x0, x5, x3, x6
ea8c2e11 613 ldr x6, =KERNEL_END
9703d9d7
CM
614 mov x3, x24 // phys offset
615 create_block_map x0, x7, x3, x5, x6
616
617 /*
618 * Map the FDT blob (maximum 2MB; must be within 512MB of
619 * PHYS_OFFSET).
620 */
621 mov x3, x21 // FDT phys address
622 and x3, x3, #~((1 << 21) - 1) // 2MB aligned
623 mov x6, #PAGE_OFFSET
624 sub x5, x3, x24 // subtract PHYS_OFFSET
625 tst x5, #~((1 << 29) - 1) // within 512MB?
626 csel x21, xzr, x21, ne // zero the FDT pointer
627 b.ne 1f
628 add x5, x5, x6 // __va(FDT blob)
629 add x6, x5, #1 << 21 // 2MB for the FDT blob
630 sub x6, x6, #1 // inclusive range
631 create_block_map x0, x7, x3, x5, x6
6321:
c218bca7
CM
633 /*
634 * Since the page tables have been populated with non-cacheable
635 * accesses (MMU disabled), invalidate the idmap and swapper page
636 * tables again to remove any speculatively loaded cache lines.
637 */
638 mov x0, x25
639 add x1, x26, #SWAPPER_DIR_SIZE
640 bl __inval_cache_range
641
642 mov lr, x27
9703d9d7
CM
643 ret
644ENDPROC(__create_page_tables)
645 .ltorg
646
647 .align 3
648 .type __switch_data, %object
649__switch_data:
650 .quad __mmap_switched
9703d9d7 651 .quad __bss_start // x6
bd00cd5f 652 .quad __bss_stop // x7
9703d9d7
CM
653 .quad processor_id // x4
654 .quad __fdt_pointer // x5
655 .quad memstart_addr // x6
656 .quad init_thread_union + THREAD_START_SP // sp
657
658/*
659 * The following fragment of code is executed with the MMU on in MMU mode, and
660 * uses absolute addresses; this is not position independent.
661 */
662__mmap_switched:
663 adr x3, __switch_data + 8
664
9703d9d7 665 ldp x6, x7, [x3], #16
9703d9d7
CM
6661: cmp x6, x7
667 b.hs 2f
668 str xzr, [x6], #8 // Clear BSS
669 b 1b
6702:
671 ldp x4, x5, [x3], #16
672 ldr x6, [x3], #8
673 ldr x16, [x3]
674 mov sp, x16
675 str x22, [x4] // Save processor ID
676 str x21, [x5] // Save FDT pointer
677 str x24, [x6] // Save PHYS_OFFSET
678 mov x29, #0
679 b start_kernel
680ENDPROC(__mmap_switched)
681
682/*
683 * Exception handling. Something went wrong and we can't proceed. We ought to
684 * tell the user, but since we don't have any guarantee that we're even
685 * running on the right architecture, we do virtually nothing.
686 */
687__error_p:
688ENDPROC(__error_p)
689
690__error:
6911: nop
692 b 1b
693ENDPROC(__error)
694
695/*
696 * This function gets the processor ID in w0 and searches the cpu_table[] for
697 * a match. It returns a pointer to the struct cpu_info it found. The
698 * cpu_table[] must end with an empty (all zeros) structure.
699 *
700 * This routine can be called via C code and it needs to work with the MMU
701 * both disabled and enabled (the offset is calculated automatically).
702 */
703ENTRY(lookup_processor_type)
704 adr x1, __lookup_processor_type_data
705 ldp x2, x3, [x1]
706 sub x1, x1, x2 // get offset between VA and PA
707 add x3, x3, x1 // convert VA to PA
7081:
709 ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
710 cbz w5, 2f // end of list?
711 and w6, w6, w0
712 cmp w5, w6
713 b.eq 3f
714 add x3, x3, #CPU_INFO_SZ
715 b 1b
7162:
717 mov x3, #0 // unknown processor
7183:
719 mov x0, x3
720 ret
721ENDPROC(lookup_processor_type)
722
723 .align 3
724 .type __lookup_processor_type_data, %object
725__lookup_processor_type_data:
726 .quad .
727 .quad cpu_table
728 .size __lookup_processor_type_data, . - __lookup_processor_type_data
729
730/*
731 * Determine validity of the x21 FDT pointer.
732 * The dtb must be 8-byte aligned and live in the first 512M of memory.
733 */
734__vet_fdt:
735 tst x21, #0x7
736 b.ne 1f
737 cmp x21, x24
738 b.lt 1f
739 mov x0, #(1 << 29)
740 add x0, x0, x24
741 cmp x21, x0
742 b.ge 1f
743 ret
7441:
745 mov x21, #0
746 ret
747ENDPROC(__vet_fdt)
This page took 0.130771 seconds and 5 git commands to generate.