MIPS: KVM: Restore host EBase from ebase variable
[deliverable/linux.git] / arch / mips / include / asm / kvm_host.h
CommitLineData
740765ce
SL
1/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
48a3c4e4
JH
22/* MIPS KVM register ids */
23#define MIPS_CP0_32(_R, _S) \
7bd4acec 24 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
48a3c4e4
JH
25
26#define MIPS_CP0_64(_R, _S) \
7bd4acec 27 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
48a3c4e4
JH
28
29#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
30#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
31#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
32#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
33#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
34#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
35#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
36#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
37#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
38#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
39#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
40#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
41#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
42#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
43#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
44#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
1068eaaf 45#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
48a3c4e4
JH
46#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
47#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
48#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
49#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
50#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
c771607a
JH
51#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
52#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
48a3c4e4
JH
53#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
54#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
55#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
56
740765ce
SL
57
58#define KVM_MAX_VCPUS 1
59#define KVM_USER_MEM_SLOTS 8
60/* memory slots that does not exposed to userspace */
caa1faa7 61#define KVM_PRIVATE_MEM_SLOTS 0
740765ce
SL
62
63#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
920552b2 64#define KVM_HALT_POLL_NS_DEFAULT 500000
740765ce 65
740765ce
SL
66
67
68/* Special address that contains the comm page, used for reducing # of traps */
22027945 69#define KVM_GUEST_COMMPAGE_ADDR 0x0
740765ce
SL
70
71#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
72 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
73
22027945
JH
74#define KVM_GUEST_KUSEG 0x00000000UL
75#define KVM_GUEST_KSEG0 0x40000000UL
76#define KVM_GUEST_KSEG23 0x60000000UL
7f5a1ddc 77#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
22027945 78#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
740765ce
SL
79
80#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
81#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
82#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
83
84/*
85 * Map an address to a certain kernel segment
86 */
87#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
88#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
89#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
90
22027945
JH
91#define KVM_INVALID_PAGE 0xdeadbeef
92#define KVM_INVALID_INST 0xdeadbeef
93#define KVM_INVALID_ADDR 0xdeadbeef
740765ce 94
740765ce 95extern atomic_t kvm_mips_instance;
740765ce
SL
96
97struct kvm_vm_stat {
98 u32 remote_tlb_flush;
99};
100
101struct kvm_vcpu_stat {
102 u32 wait_exits;
103 u32 cache_exits;
104 u32 signal_exits;
105 u32 int_exits;
106 u32 cop_unusable_exits;
107 u32 tlbmod_exits;
108 u32 tlbmiss_ld_exits;
109 u32 tlbmiss_st_exits;
110 u32 addrerr_st_exits;
111 u32 addrerr_ld_exits;
112 u32 syscall_exits;
113 u32 resvd_inst_exits;
114 u32 break_inst_exits;
0a560427 115 u32 trap_inst_exits;
c2537ed9 116 u32 msa_fpe_exits;
1c0cd66a 117 u32 fpe_exits;
c2537ed9 118 u32 msa_disabled_exits;
740765ce 119 u32 flush_dcache_exits;
f7819512 120 u32 halt_successful_poll;
62bea5bf 121 u32 halt_attempted_poll;
3491caf2 122 u32 halt_poll_invalid;
740765ce
SL
123 u32 halt_wakeup;
124};
125
126enum kvm_mips_exit_types {
127 WAIT_EXITS,
128 CACHE_EXITS,
129 SIGNAL_EXITS,
130 INT_EXITS,
131 COP_UNUSABLE_EXITS,
132 TLBMOD_EXITS,
133 TLBMISS_LD_EXITS,
134 TLBMISS_ST_EXITS,
135 ADDRERR_ST_EXITS,
136 ADDRERR_LD_EXITS,
137 SYSCALL_EXITS,
138 RESVD_INST_EXITS,
139 BREAK_INST_EXITS,
0a560427 140 TRAP_INST_EXITS,
c2537ed9 141 MSA_FPE_EXITS,
1c0cd66a 142 FPE_EXITS,
c2537ed9 143 MSA_DISABLED_EXITS,
740765ce
SL
144 FLUSH_DCACHE_EXITS,
145 MAX_KVM_MIPS_EXIT_TYPES
146};
147
148struct kvm_arch_memory_slot {
149};
150
151struct kvm_arch {
152 /* Guest GVA->HPA page table */
153 unsigned long *guest_pmap;
154 unsigned long guest_pmap_npages;
155
156 /* Wired host TLB used for the commpage */
157 int commpage_tlb;
158};
159
22027945
JH
160#define N_MIPS_COPROC_REGS 32
161#define N_MIPS_COPROC_SEL 8
740765ce
SL
162
163struct mips_coproc {
164 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
165#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
166 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
167#endif
168};
169
170/*
171 * Coprocessor 0 register names
172 */
22027945
JH
173#define MIPS_CP0_TLB_INDEX 0
174#define MIPS_CP0_TLB_RANDOM 1
175#define MIPS_CP0_TLB_LOW 2
176#define MIPS_CP0_TLB_LO0 2
177#define MIPS_CP0_TLB_LO1 3
178#define MIPS_CP0_TLB_CONTEXT 4
179#define MIPS_CP0_TLB_PG_MASK 5
180#define MIPS_CP0_TLB_WIRED 6
181#define MIPS_CP0_HWRENA 7
182#define MIPS_CP0_BAD_VADDR 8
183#define MIPS_CP0_COUNT 9
184#define MIPS_CP0_TLB_HI 10
185#define MIPS_CP0_COMPARE 11
186#define MIPS_CP0_STATUS 12
187#define MIPS_CP0_CAUSE 13
188#define MIPS_CP0_EXC_PC 14
189#define MIPS_CP0_PRID 15
190#define MIPS_CP0_CONFIG 16
191#define MIPS_CP0_LLADDR 17
192#define MIPS_CP0_WATCH_LO 18
193#define MIPS_CP0_WATCH_HI 19
194#define MIPS_CP0_TLB_XCONTEXT 20
195#define MIPS_CP0_ECC 26
196#define MIPS_CP0_CACHE_ERR 27
197#define MIPS_CP0_TAG_LO 28
198#define MIPS_CP0_TAG_HI 29
199#define MIPS_CP0_ERROR_PC 30
200#define MIPS_CP0_DEBUG 23
201#define MIPS_CP0_DEPC 24
202#define MIPS_CP0_PERFCNT 25
203#define MIPS_CP0_ERRCTL 26
204#define MIPS_CP0_DATA_LO 28
205#define MIPS_CP0_DATA_HI 29
206#define MIPS_CP0_DESAVE 31
207
208#define MIPS_CP0_CONFIG_SEL 0
209#define MIPS_CP0_CONFIG1_SEL 1
210#define MIPS_CP0_CONFIG2_SEL 2
211#define MIPS_CP0_CONFIG3_SEL 3
c771607a
JH
212#define MIPS_CP0_CONFIG4_SEL 4
213#define MIPS_CP0_CONFIG5_SEL 5
740765ce
SL
214
215/* Config0 register bits */
22027945
JH
216#define CP0C0_M 31
217#define CP0C0_K23 28
218#define CP0C0_KU 25
219#define CP0C0_MDU 20
220#define CP0C0_MM 17
221#define CP0C0_BM 16
222#define CP0C0_BE 15
223#define CP0C0_AT 13
224#define CP0C0_AR 10
225#define CP0C0_MT 7
226#define CP0C0_VI 3
227#define CP0C0_K0 0
740765ce
SL
228
229/* Config1 register bits */
22027945
JH
230#define CP0C1_M 31
231#define CP0C1_MMU 25
232#define CP0C1_IS 22
233#define CP0C1_IL 19
234#define CP0C1_IA 16
235#define CP0C1_DS 13
236#define CP0C1_DL 10
237#define CP0C1_DA 7
238#define CP0C1_C2 6
239#define CP0C1_MD 5
240#define CP0C1_PC 4
241#define CP0C1_WR 3
242#define CP0C1_CA 2
243#define CP0C1_EP 1
244#define CP0C1_FP 0
740765ce
SL
245
246/* Config2 Register bits */
22027945
JH
247#define CP0C2_M 31
248#define CP0C2_TU 28
249#define CP0C2_TS 24
250#define CP0C2_TL 20
251#define CP0C2_TA 16
252#define CP0C2_SU 12
253#define CP0C2_SS 8
254#define CP0C2_SL 4
255#define CP0C2_SA 0
740765ce
SL
256
257/* Config3 Register bits */
22027945
JH
258#define CP0C3_M 31
259#define CP0C3_ISA_ON_EXC 16
260#define CP0C3_ULRI 13
261#define CP0C3_DSPP 10
262#define CP0C3_LPA 7
263#define CP0C3_VEIC 6
264#define CP0C3_VInt 5
265#define CP0C3_SP 4
266#define CP0C3_MT 2
267#define CP0C3_SM 1
268#define CP0C3_TL 0
740765ce 269
740765ce
SL
270/* MMU types, the first four entries have the same layout as the
271 CP0C0_MT field. */
272enum mips_mmu_types {
273 MMU_TYPE_NONE,
274 MMU_TYPE_R4000,
275 MMU_TYPE_RESERVED,
276 MMU_TYPE_FMT,
277 MMU_TYPE_R3000,
278 MMU_TYPE_R6000,
279 MMU_TYPE_R8000
280};
281
740765ce 282/* Resume Flags */
22027945
JH
283#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
284#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
740765ce 285
22027945
JH
286#define RESUME_GUEST 0
287#define RESUME_GUEST_DR RESUME_FLAG_DR
288#define RESUME_HOST RESUME_FLAG_HOST
740765ce
SL
289
290enum emulation_result {
291 EMULATE_DONE, /* no further processing */
292 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
293 EMULATE_FAIL, /* can't emulate this instruction */
294 EMULATE_WAIT, /* WAIT instruction */
295 EMULATE_PRIV_FAIL,
296};
297
22027945
JH
298#define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
299#define MIPS3_PG_V 0x00000002 /* Valid */
300#define MIPS3_PG_NV 0x00000000
301#define MIPS3_PG_D 0x00000004 /* Dirty */
740765ce
SL
302
303#define mips3_paddr_to_tlbpfn(x) \
22027945 304 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
740765ce 305#define mips3_tlbpfn_to_paddr(x) \
22027945 306 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
740765ce 307
22027945
JH
308#define MIPS3_PG_SHIFT 6
309#define MIPS3_PG_FRAME 0x3fffffc0
740765ce 310
22027945 311#define VPN2_MASK 0xffffe000
ca64c2be 312#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
d116e812 313#define TLB_IS_GLOBAL(x) (((x).tlb_lo0 & MIPS3_PG_G) && \
22027945
JH
314 ((x).tlb_lo1 & MIPS3_PG_G))
315#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
ca64c2be 316#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
d116e812
DCZ
317#define TLB_IS_VALID(x, va) (((va) & (1 << PAGE_SHIFT)) \
318 ? ((x).tlb_lo1 & MIPS3_PG_V) \
22027945 319 : ((x).tlb_lo0 & MIPS3_PG_V))
d116e812
DCZ
320#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
321 ((y) & VPN2_MASK & ~(x).tlb_mask))
322#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
ca64c2be 323 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
740765ce
SL
324
325struct kvm_mips_tlb {
326 long tlb_mask;
327 long tlb_hi;
328 long tlb_lo0;
329 long tlb_lo1;
330};
331
98e91b84 332#define KVM_MIPS_FPU_FPU 0x1
539cb89f 333#define KVM_MIPS_FPU_MSA 0x2
98e91b84 334
22027945 335#define KVM_MIPS_GUEST_TLB_SIZE 64
740765ce 336struct kvm_vcpu_arch {
878edf01 337 void *guest_ebase;
797179bc 338 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
740765ce
SL
339 unsigned long host_stack;
340 unsigned long host_gp;
341
342 /* Host CP0 registers used when handling exits from guest */
343 unsigned long host_cp0_badvaddr;
740765ce 344 unsigned long host_cp0_epc;
31cf7498 345 u32 host_cp0_cause;
740765ce
SL
346
347 /* GPRS */
348 unsigned long gprs[32];
349 unsigned long hi;
350 unsigned long lo;
351 unsigned long pc;
352
353 /* FPU State */
354 struct mips_fpu_struct fpu;
98e91b84
JH
355 /* Which FPU state is loaded (KVM_MIPS_FPU_*) */
356 unsigned int fpu_inuse;
740765ce
SL
357
358 /* COP0 State */
359 struct mips_coproc *cop0;
360
361 /* Host KSEG0 address of the EI/DI offset */
362 void *kseg0_commpage;
363
364 u32 io_gpr; /* GPR used as IO source/target */
365
e30492bb 366 struct hrtimer comparecount_timer;
f8239342 367 /* Count timer control KVM register */
bdb7ed86 368 u32 count_ctl;
e30492bb 369 /* Count bias from the raw time */
bdb7ed86 370 u32 count_bias;
e30492bb 371 /* Frequency of timer in Hz */
bdb7ed86 372 u32 count_hz;
e30492bb
JH
373 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
374 s64 count_dyn_bias;
f8239342
JH
375 /* Resume time */
376 ktime_t count_resume;
e30492bb
JH
377 /* Period of timer tick in ns */
378 u64 count_period;
740765ce
SL
379
380 /* Bitmask of exceptions that are pending */
381 unsigned long pending_exceptions;
382
383 /* Bitmask of pending exceptions to be cleared */
384 unsigned long pending_exceptions_clr;
385
31cf7498 386 u32 pending_load_cause;
740765ce
SL
387
388 /* Save/Restore the entryhi register when are are preempted/scheduled back in */
389 unsigned long preempt_entryhi;
390
391 /* S/W Based TLB for guest */
392 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
393
394 /* Cached guest kernel/user ASIDs */
bdb7ed86
JH
395 u32 guest_user_asid[NR_CPUS];
396 u32 guest_kernel_asid[NR_CPUS];
740765ce
SL
397 struct mm_struct guest_kernel_mm, guest_user_mm;
398
740765ce
SL
399 int last_sched_cpu;
400
401 /* WAIT executed */
402 int wait;
98e91b84
JH
403
404 u8 fpu_enabled;
539cb89f 405 u8 msa_enabled;
740765ce
SL
406};
407
408
22027945
JH
409#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
410#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
411#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
412#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
413#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
414#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
415#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
7767b7d2 416#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
22027945
JH
417#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
418#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
419#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
420#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
26f4f3b5
JH
421#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
422#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
22027945
JH
423#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
424#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
425#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
426#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
427#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
428#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
429#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
430#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
431#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
432#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
433#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
434#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
435#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
436#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
437#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
438#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
439#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
440#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
441#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
442#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
443#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
444#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
445#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
446#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
c771607a
JH
447#define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
448#define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
22027945
JH
449#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
450#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
451#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
452#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
453#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
c771607a
JH
454#define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
455#define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
22027945
JH
456#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
457#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
458#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
459
c73c99b0
JH
460/*
461 * Some of the guest registers may be modified asynchronously (e.g. from a
462 * hrtimer callback in hard irq context) and therefore need stronger atomicity
463 * guarantees than other registers.
464 */
465
466static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
467 unsigned long val)
468{
469 unsigned long temp;
470 do {
471 __asm__ __volatile__(
472 " .set mips3 \n"
473 " " __LL "%0, %1 \n"
474 " or %0, %2 \n"
475 " " __SC "%0, %1 \n"
476 " .set mips0 \n"
477 : "=&r" (temp), "+m" (*reg)
478 : "r" (val));
479 } while (unlikely(!temp));
480}
481
482static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
483 unsigned long val)
484{
485 unsigned long temp;
486 do {
487 __asm__ __volatile__(
488 " .set mips3 \n"
489 " " __LL "%0, %1 \n"
490 " and %0, %2 \n"
491 " " __SC "%0, %1 \n"
492 " .set mips0 \n"
493 : "=&r" (temp), "+m" (*reg)
494 : "r" (~val));
495 } while (unlikely(!temp));
496}
497
498static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
499 unsigned long change,
500 unsigned long val)
501{
502 unsigned long temp;
503 do {
504 __asm__ __volatile__(
505 " .set mips3 \n"
506 " " __LL "%0, %1 \n"
507 " and %0, %2 \n"
508 " or %0, %3 \n"
509 " " __SC "%0, %1 \n"
510 " .set mips0 \n"
511 : "=&r" (temp), "+m" (*reg)
512 : "r" (~change), "r" (val & change));
513 } while (unlikely(!temp));
514}
515
22027945
JH
516#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
517#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
c73c99b0
JH
518
519/* Cause can be modified asynchronously from hardirq hrtimer callback */
520#define kvm_set_c0_guest_cause(cop0, val) \
521 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
522#define kvm_clear_c0_guest_cause(cop0, val) \
523 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
22027945 524#define kvm_change_c0_guest_cause(cop0, change, val) \
c73c99b0
JH
525 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
526 change, val)
527
22027945
JH
528#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
529#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
530#define kvm_change_c0_guest_ebase(cop0, change, val) \
531{ \
532 kvm_clear_c0_guest_ebase(cop0, change); \
533 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
740765ce
SL
534}
535
98e91b84
JH
536/* Helpers */
537
538static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
539{
540 return (!__builtin_constant_p(cpu_has_fpu) || cpu_has_fpu) &&
541 vcpu->fpu_enabled;
542}
543
544static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
545{
546 return kvm_mips_guest_can_have_fpu(vcpu) &&
547 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
548}
740765ce 549
539cb89f
JH
550static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
551{
552 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
553 vcpu->msa_enabled;
554}
555
556static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
557{
558 return kvm_mips_guest_can_have_msa(vcpu) &&
559 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
560}
561
740765ce 562struct kvm_mips_callbacks {
2dca3725
JH
563 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
564 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
565 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
566 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
567 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
568 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
569 int (*handle_syscall)(struct kvm_vcpu *vcpu);
570 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
571 int (*handle_break)(struct kvm_vcpu *vcpu);
0a560427 572 int (*handle_trap)(struct kvm_vcpu *vcpu);
c2537ed9 573 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
1c0cd66a 574 int (*handle_fpe)(struct kvm_vcpu *vcpu);
98119ad5 575 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
2dca3725
JH
576 int (*vm_init)(struct kvm *kvm);
577 int (*vcpu_init)(struct kvm_vcpu *vcpu);
578 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
579 gpa_t (*gva_to_gpa)(gva_t gva);
580 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
581 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
582 void (*queue_io_int)(struct kvm_vcpu *vcpu,
583 struct kvm_mips_interrupt *irq);
584 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
585 struct kvm_mips_interrupt *irq);
586 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
bdb7ed86 587 u32 cause);
2dca3725 588 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
bdb7ed86 589 u32 cause);
f8be02da
JH
590 int (*get_one_reg)(struct kvm_vcpu *vcpu,
591 const struct kvm_one_reg *reg, s64 *v);
592 int (*set_one_reg)(struct kvm_vcpu *vcpu,
593 const struct kvm_one_reg *reg, s64 v);
b86ecb37
JH
594 int (*vcpu_get_regs)(struct kvm_vcpu *vcpu);
595 int (*vcpu_set_regs)(struct kvm_vcpu *vcpu);
740765ce
SL
596};
597extern struct kvm_mips_callbacks *kvm_mips_callbacks;
598int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
599
600/* Debug: dump vcpu state */
601int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
602
603/* Trampoline ASM routine to start running in "Guest" context */
604extern int __kvm_mips_vcpu_run(struct kvm_run *run, struct kvm_vcpu *vcpu);
605
539cb89f 606/* FPU/MSA context management */
98e91b84
JH
607void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
608void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
609void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
539cb89f
JH
610void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
611void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
612void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
613void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
98e91b84 614void kvm_own_fpu(struct kvm_vcpu *vcpu);
539cb89f 615void kvm_own_msa(struct kvm_vcpu *vcpu);
98e91b84
JH
616void kvm_drop_fpu(struct kvm_vcpu *vcpu);
617void kvm_lose_fpu(struct kvm_vcpu *vcpu);
618
740765ce 619/* TLB handling */
bdb7ed86 620u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
740765ce 621
bdb7ed86 622u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
740765ce 623
bdb7ed86 624u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
740765ce
SL
625
626extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
627 struct kvm_vcpu *vcpu);
628
629extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
630 struct kvm_vcpu *vcpu);
631
632extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
26ee17ff 633 struct kvm_mips_tlb *tlb);
740765ce 634
31cf7498 635extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
bdb7ed86 636 u32 *opc,
740765ce
SL
637 struct kvm_run *run,
638 struct kvm_vcpu *vcpu);
639
31cf7498 640extern enum emulation_result kvm_mips_handle_tlbmod(u32 cause,
bdb7ed86 641 u32 *opc,
740765ce
SL
642 struct kvm_run *run,
643 struct kvm_vcpu *vcpu);
644
645extern void kvm_mips_dump_host_tlbs(void);
646extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
403015b3
JH
647extern int kvm_mips_host_tlb_write(struct kvm_vcpu *vcpu, unsigned long entryhi,
648 unsigned long entrylo0,
649 unsigned long entrylo1,
650 int flush_dcache_mask);
740765ce
SL
651extern void kvm_mips_flush_host_tlb(int skip_kseg0);
652extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
740765ce
SL
653
654extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
655 unsigned long entryhi);
656extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
657extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
658 unsigned long gva);
659extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
660 struct kvm_vcpu *vcpu);
740765ce 661extern void kvm_local_flush_tlb_all(void);
740765ce
SL
662extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
663extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
664extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
665
666/* Emulation */
bdb7ed86
JH
667u32 kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu);
668enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
740765ce 669
31cf7498 670extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
bdb7ed86 671 u32 *opc,
740765ce
SL
672 struct kvm_run *run,
673 struct kvm_vcpu *vcpu);
674
31cf7498 675extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
bdb7ed86 676 u32 *opc,
740765ce
SL
677 struct kvm_run *run,
678 struct kvm_vcpu *vcpu);
679
31cf7498 680extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
bdb7ed86 681 u32 *opc,
740765ce
SL
682 struct kvm_run *run,
683 struct kvm_vcpu *vcpu);
684
31cf7498 685extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
bdb7ed86 686 u32 *opc,
740765ce
SL
687 struct kvm_run *run,
688 struct kvm_vcpu *vcpu);
689
31cf7498 690extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
bdb7ed86 691 u32 *opc,
740765ce
SL
692 struct kvm_run *run,
693 struct kvm_vcpu *vcpu);
694
31cf7498 695extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
bdb7ed86 696 u32 *opc,
740765ce
SL
697 struct kvm_run *run,
698 struct kvm_vcpu *vcpu);
699
31cf7498 700extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
bdb7ed86 701 u32 *opc,
740765ce
SL
702 struct kvm_run *run,
703 struct kvm_vcpu *vcpu);
704
31cf7498 705extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
bdb7ed86 706 u32 *opc,
740765ce
SL
707 struct kvm_run *run,
708 struct kvm_vcpu *vcpu);
709
31cf7498 710extern enum emulation_result kvm_mips_handle_ri(u32 cause,
bdb7ed86 711 u32 *opc,
740765ce
SL
712 struct kvm_run *run,
713 struct kvm_vcpu *vcpu);
714
31cf7498 715extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
bdb7ed86 716 u32 *opc,
740765ce
SL
717 struct kvm_run *run,
718 struct kvm_vcpu *vcpu);
719
31cf7498 720extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
bdb7ed86 721 u32 *opc,
740765ce
SL
722 struct kvm_run *run,
723 struct kvm_vcpu *vcpu);
724
31cf7498 725extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
bdb7ed86 726 u32 *opc,
0a560427
JH
727 struct kvm_run *run,
728 struct kvm_vcpu *vcpu);
729
31cf7498 730extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
bdb7ed86 731 u32 *opc,
c2537ed9
JH
732 struct kvm_run *run,
733 struct kvm_vcpu *vcpu);
734
31cf7498 735extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
bdb7ed86 736 u32 *opc,
1c0cd66a
JH
737 struct kvm_run *run,
738 struct kvm_vcpu *vcpu);
739
31cf7498 740extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
bdb7ed86 741 u32 *opc,
c2537ed9
JH
742 struct kvm_run *run,
743 struct kvm_vcpu *vcpu);
744
740765ce
SL
745extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
746 struct kvm_run *run);
747
bdb7ed86
JH
748u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
749void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
750void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
e30492bb 751void kvm_mips_init_count(struct kvm_vcpu *vcpu);
f8239342
JH
752int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
753int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
f74a8e22 754int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
e30492bb
JH
755void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
756void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
757enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
740765ce 758
31cf7498 759enum emulation_result kvm_mips_check_privilege(u32 cause,
bdb7ed86 760 u32 *opc,
740765ce
SL
761 struct kvm_run *run,
762 struct kvm_vcpu *vcpu);
763
bdb7ed86
JH
764enum emulation_result kvm_mips_emulate_cache(u32 inst,
765 u32 *opc,
766 u32 cause,
740765ce
SL
767 struct kvm_run *run,
768 struct kvm_vcpu *vcpu);
bdb7ed86
JH
769enum emulation_result kvm_mips_emulate_CP0(u32 inst,
770 u32 *opc,
771 u32 cause,
740765ce
SL
772 struct kvm_run *run,
773 struct kvm_vcpu *vcpu);
bdb7ed86
JH
774enum emulation_result kvm_mips_emulate_store(u32 inst,
775 u32 cause,
740765ce
SL
776 struct kvm_run *run,
777 struct kvm_vcpu *vcpu);
bdb7ed86
JH
778enum emulation_result kvm_mips_emulate_load(u32 inst,
779 u32 cause,
740765ce
SL
780 struct kvm_run *run,
781 struct kvm_vcpu *vcpu);
782
c771607a
JH
783unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
784unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
785unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
786unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
787
740765ce 788/* Dynamic binary translation */
bdb7ed86 789extern int kvm_mips_trans_cache_index(u32 inst, u32 *opc,
740765ce 790 struct kvm_vcpu *vcpu);
bdb7ed86
JH
791extern int kvm_mips_trans_cache_va(u32 inst, u32 *opc, struct kvm_vcpu *vcpu);
792extern int kvm_mips_trans_mfc0(u32 inst, u32 *opc, struct kvm_vcpu *vcpu);
793extern int kvm_mips_trans_mtc0(u32 inst, u32 *opc, struct kvm_vcpu *vcpu);
740765ce
SL
794
795/* Misc */
d98403a5 796extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
740765ce
SL
797extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
798
13a34e06 799static inline void kvm_arch_hardware_disable(void) {}
0865e636
RK
800static inline void kvm_arch_hardware_unsetup(void) {}
801static inline void kvm_arch_sync_events(struct kvm *kvm) {}
802static inline void kvm_arch_free_memslot(struct kvm *kvm,
803 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
15f46015 804static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
0865e636
RK
805static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
806static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
807 struct kvm_memory_slot *slot) {}
808static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
809static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
3217f7c2
CD
810static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
811static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
3491caf2 812static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
740765ce
SL
813
814#endif /* __MIPS_KVM_HOST_H__ */
This page took 0.182949 seconds and 5 git commands to generate.