MIPS: Alchemy: irq: use runtime CPU type detection
[deliverable/linux.git] / arch / mips / mm / tlbex.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
e30ec452 8 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
95affdda 9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
41c594ab 10 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
fd062c84 11 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
41c594ab
RB
12 *
13 * ... and the days got worse and worse and now you see
14 * I've gone completly out of my mind.
15 *
16 * They're coming to take me a away haha
17 * they're coming to take me a away hoho hihi haha
18 * to the funny farm where code is beautiful all the time ...
19 *
20 * (Condolences to Napoleon XIV)
1da177e4
LT
21 */
22
95affdda 23#include <linux/bug.h>
1da177e4
LT
24#include <linux/kernel.h>
25#include <linux/types.h>
631330f5 26#include <linux/smp.h>
1da177e4
LT
27#include <linux/string.h>
28#include <linux/init.h>
29
1da177e4 30#include <asm/mmu_context.h>
1da177e4
LT
31#include <asm/war.h>
32
e30ec452
TS
33#include "uasm.h"
34
aeffdbba 35static inline int r45k_bvahwbug(void)
1da177e4
LT
36{
37 /* XXX: We should probe for the presence of this bug, but we don't. */
38 return 0;
39}
40
aeffdbba 41static inline int r4k_250MHZhwbug(void)
1da177e4
LT
42{
43 /* XXX: We should probe for the presence of this bug, but we don't. */
44 return 0;
45}
46
aeffdbba 47static inline int __maybe_unused bcm1250_m3_war(void)
1da177e4
LT
48{
49 return BCM1250_M3_WAR;
50}
51
aeffdbba 52static inline int __maybe_unused r10000_llsc_war(void)
1da177e4
LT
53{
54 return R10000_LLSC_WAR;
55}
56
8df5beac
MR
57/*
58 * Found by experiment: At least some revisions of the 4kc throw under
59 * some circumstances a machine check exception, triggered by invalid
60 * values in the index register. Delaying the tlbp instruction until
61 * after the next branch, plus adding an additional nop in front of
62 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
63 * why; it's not an issue caused by the core RTL.
64 *
65 */
234fcd14 66static int __cpuinit m4kc_tlbp_war(void)
8df5beac
MR
67{
68 return (current_cpu_data.processor_id & 0xffff00) ==
69 (PRID_COMP_MIPS | PRID_IMP_4KC);
70}
71
e30ec452 72/* Handle labels (which must be positive integers). */
1da177e4 73enum label_id {
e30ec452 74 label_second_part = 1,
1da177e4
LT
75 label_leave,
76 label_vmalloc,
77 label_vmalloc_done,
78 label_tlbw_hazard,
79 label_split,
80 label_nopage_tlbl,
81 label_nopage_tlbs,
82 label_nopage_tlbm,
83 label_smp_pgtable_change,
84 label_r3000_write_probe_fail,
fd062c84
DD
85#ifdef CONFIG_HUGETLB_PAGE
86 label_tlb_huge_update,
87#endif
1da177e4
LT
88};
89
e30ec452
TS
90UASM_L_LA(_second_part)
91UASM_L_LA(_leave)
e30ec452
TS
92UASM_L_LA(_vmalloc)
93UASM_L_LA(_vmalloc_done)
94UASM_L_LA(_tlbw_hazard)
95UASM_L_LA(_split)
96UASM_L_LA(_nopage_tlbl)
97UASM_L_LA(_nopage_tlbs)
98UASM_L_LA(_nopage_tlbm)
99UASM_L_LA(_smp_pgtable_change)
100UASM_L_LA(_r3000_write_probe_fail)
fd062c84
DD
101#ifdef CONFIG_HUGETLB_PAGE
102UASM_L_LA(_tlb_huge_update)
103#endif
656be92f 104
92b1e6a6
FBH
105/*
106 * For debug purposes.
107 */
108static inline void dump_handler(const u32 *handler, int count)
109{
110 int i;
111
112 pr_debug("\t.set push\n");
113 pr_debug("\t.set noreorder\n");
114
115 for (i = 0; i < count; i++)
116 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
117
118 pr_debug("\t.set pop\n");
119}
120
1da177e4
LT
121/* The only general purpose registers allowed in TLB handlers. */
122#define K0 26
123#define K1 27
124
125/* Some CP0 registers */
41c594ab
RB
126#define C0_INDEX 0, 0
127#define C0_ENTRYLO0 2, 0
128#define C0_TCBIND 2, 2
129#define C0_ENTRYLO1 3, 0
130#define C0_CONTEXT 4, 0
fd062c84 131#define C0_PAGEMASK 5, 0
41c594ab
RB
132#define C0_BADVADDR 8, 0
133#define C0_ENTRYHI 10, 0
134#define C0_EPC 14, 0
135#define C0_XCONTEXT 20, 0
1da177e4 136
875d43e7 137#ifdef CONFIG_64BIT
e30ec452 138# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
1da177e4 139#else
e30ec452 140# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
1da177e4
LT
141#endif
142
143/* The worst case length of the handler is around 18 instructions for
144 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
145 * Maximum space available is 32 instructions for R3000 and 64
146 * instructions for R4000.
147 *
148 * We deliberately chose a buffer size of 128, so we won't scribble
149 * over anything important on overflow before we panic.
150 */
234fcd14 151static u32 tlb_handler[128] __cpuinitdata;
1da177e4
LT
152
153/* simply assume worst case size for labels and relocs */
234fcd14
RB
154static struct uasm_label labels[128] __cpuinitdata;
155static struct uasm_reloc relocs[128] __cpuinitdata;
1da177e4 156
82622284
DD
157#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
158/*
159 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
160 * we cannot do r3000 under these circumstances.
161 */
162
1da177e4
LT
163/*
164 * The R3000 TLB handler is simple.
165 */
234fcd14 166static void __cpuinit build_r3000_tlb_refill_handler(void)
1da177e4
LT
167{
168 long pgdc = (long)pgd_current;
169 u32 *p;
170
171 memset(tlb_handler, 0, sizeof(tlb_handler));
172 p = tlb_handler;
173
e30ec452
TS
174 uasm_i_mfc0(&p, K0, C0_BADVADDR);
175 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
176 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
177 uasm_i_srl(&p, K0, K0, 22); /* load delay */
178 uasm_i_sll(&p, K0, K0, 2);
179 uasm_i_addu(&p, K1, K1, K0);
180 uasm_i_mfc0(&p, K0, C0_CONTEXT);
181 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
182 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
183 uasm_i_addu(&p, K1, K1, K0);
184 uasm_i_lw(&p, K0, 0, K1);
185 uasm_i_nop(&p); /* load delay */
186 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
187 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
188 uasm_i_tlbwr(&p); /* cp0 delay */
189 uasm_i_jr(&p, K1);
190 uasm_i_rfe(&p); /* branch delay */
1da177e4
LT
191
192 if (p > tlb_handler + 32)
193 panic("TLB refill handler space exceeded");
194
e30ec452
TS
195 pr_debug("Wrote TLB refill handler (%u instructions).\n",
196 (unsigned int)(p - tlb_handler));
1da177e4 197
91b05e67 198 memcpy((void *)ebase, tlb_handler, 0x80);
92b1e6a6
FBH
199
200 dump_handler((u32 *)ebase, 32);
1da177e4 201}
82622284 202#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
1da177e4
LT
203
204/*
205 * The R4000 TLB handler is much more complicated. We have two
206 * consecutive handler areas with 32 instructions space each.
207 * Since they aren't used at the same time, we can overflow in the
208 * other one.To keep things simple, we first assume linear space,
209 * then we relocate it to the final handler layout as needed.
210 */
234fcd14 211static u32 final_handler[64] __cpuinitdata;
1da177e4
LT
212
213/*
214 * Hazards
215 *
216 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
217 * 2. A timing hazard exists for the TLBP instruction.
218 *
219 * stalling_instruction
220 * TLBP
221 *
222 * The JTLB is being read for the TLBP throughout the stall generated by the
223 * previous instruction. This is not really correct as the stalling instruction
224 * can modify the address used to access the JTLB. The failure symptom is that
225 * the TLBP instruction will use an address created for the stalling instruction
226 * and not the address held in C0_ENHI and thus report the wrong results.
227 *
228 * The software work-around is to not allow the instruction preceding the TLBP
229 * to stall - make it an NOP or some other instruction guaranteed not to stall.
230 *
231 * Errata 2 will not be fixed. This errata is also on the R5000.
232 *
233 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
234 */
234fcd14 235static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
1da177e4 236{
10cc3529 237 switch (current_cpu_type()) {
326e2e1a 238 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
f5b4d956 239 case CPU_R4600:
326e2e1a 240 case CPU_R4700:
1da177e4
LT
241 case CPU_R5000:
242 case CPU_R5000A:
243 case CPU_NEVADA:
e30ec452
TS
244 uasm_i_nop(p);
245 uasm_i_tlbp(p);
1da177e4
LT
246 break;
247
248 default:
e30ec452 249 uasm_i_tlbp(p);
1da177e4
LT
250 break;
251 }
252}
253
254/*
255 * Write random or indexed TLB entry, and care about the hazards from
256 * the preceeding mtc0 and for the following eret.
257 */
258enum tlb_write_entry { tlb_random, tlb_indexed };
259
234fcd14 260static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
e30ec452 261 struct uasm_reloc **r,
1da177e4
LT
262 enum tlb_write_entry wmode)
263{
264 void(*tlbw)(u32 **) = NULL;
265
266 switch (wmode) {
e30ec452
TS
267 case tlb_random: tlbw = uasm_i_tlbwr; break;
268 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
1da177e4
LT
269 }
270
161548bf 271 if (cpu_has_mips_r2) {
41f0e4d0
DD
272 if (cpu_has_mips_r2_exec_hazard)
273 uasm_i_ehb(p);
161548bf
RB
274 tlbw(p);
275 return;
276 }
277
10cc3529 278 switch (current_cpu_type()) {
1da177e4
LT
279 case CPU_R4000PC:
280 case CPU_R4000SC:
281 case CPU_R4000MC:
282 case CPU_R4400PC:
283 case CPU_R4400SC:
284 case CPU_R4400MC:
285 /*
286 * This branch uses up a mtc0 hazard nop slot and saves
287 * two nops after the tlbw instruction.
288 */
e30ec452 289 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
1da177e4 290 tlbw(p);
e30ec452
TS
291 uasm_l_tlbw_hazard(l, *p);
292 uasm_i_nop(p);
1da177e4
LT
293 break;
294
295 case CPU_R4600:
296 case CPU_R4700:
297 case CPU_R5000:
298 case CPU_R5000A:
e30ec452 299 uasm_i_nop(p);
2c93e12c 300 tlbw(p);
e30ec452 301 uasm_i_nop(p);
2c93e12c
MR
302 break;
303
304 case CPU_R4300:
1da177e4
LT
305 case CPU_5KC:
306 case CPU_TX49XX:
bdf21b18 307 case CPU_PR4450:
e30ec452 308 uasm_i_nop(p);
1da177e4
LT
309 tlbw(p);
310 break;
311
312 case CPU_R10000:
313 case CPU_R12000:
44d921b2 314 case CPU_R14000:
1da177e4 315 case CPU_4KC:
b1ec4c8e 316 case CPU_4KEC:
1da177e4 317 case CPU_SB1:
93ce2f52 318 case CPU_SB1A:
1da177e4
LT
319 case CPU_4KSC:
320 case CPU_20KC:
321 case CPU_25KF:
1c0c13eb
AJ
322 case CPU_BCM3302:
323 case CPU_BCM4710:
2a21c730 324 case CPU_LOONGSON2:
0de663ef
MB
325 case CPU_BCM6338:
326 case CPU_BCM6345:
327 case CPU_BCM6348:
328 case CPU_BCM6358:
a644b277 329 case CPU_R5500:
8df5beac 330 if (m4kc_tlbp_war())
e30ec452 331 uasm_i_nop(p);
2f794d09 332 case CPU_ALCHEMY:
1da177e4
LT
333 tlbw(p);
334 break;
335
336 case CPU_NEVADA:
e30ec452 337 uasm_i_nop(p); /* QED specifies 2 nops hazard */
1da177e4
LT
338 /*
339 * This branch uses up a mtc0 hazard nop slot and saves
340 * a nop after the tlbw instruction.
341 */
e30ec452 342 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
1da177e4 343 tlbw(p);
e30ec452 344 uasm_l_tlbw_hazard(l, *p);
1da177e4
LT
345 break;
346
347 case CPU_RM7000:
e30ec452
TS
348 uasm_i_nop(p);
349 uasm_i_nop(p);
350 uasm_i_nop(p);
351 uasm_i_nop(p);
1da177e4
LT
352 tlbw(p);
353 break;
354
1da177e4
LT
355 case CPU_RM9000:
356 /*
357 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
358 * use of the JTLB for instructions should not occur for 4
359 * cpu cycles and use for data translations should not occur
360 * for 3 cpu cycles.
361 */
e30ec452
TS
362 uasm_i_ssnop(p);
363 uasm_i_ssnop(p);
364 uasm_i_ssnop(p);
365 uasm_i_ssnop(p);
1da177e4 366 tlbw(p);
e30ec452
TS
367 uasm_i_ssnop(p);
368 uasm_i_ssnop(p);
369 uasm_i_ssnop(p);
370 uasm_i_ssnop(p);
1da177e4
LT
371 break;
372
373 case CPU_VR4111:
374 case CPU_VR4121:
375 case CPU_VR4122:
376 case CPU_VR4181:
377 case CPU_VR4181A:
e30ec452
TS
378 uasm_i_nop(p);
379 uasm_i_nop(p);
1da177e4 380 tlbw(p);
e30ec452
TS
381 uasm_i_nop(p);
382 uasm_i_nop(p);
1da177e4
LT
383 break;
384
385 case CPU_VR4131:
386 case CPU_VR4133:
7623debf 387 case CPU_R5432:
e30ec452
TS
388 uasm_i_nop(p);
389 uasm_i_nop(p);
1da177e4
LT
390 tlbw(p);
391 break;
392
393 default:
394 panic("No TLB refill handler yet (CPU type: %d)",
395 current_cpu_data.cputype);
396 break;
397 }
398}
399
fd062c84
DD
400#ifdef CONFIG_HUGETLB_PAGE
401static __cpuinit void build_huge_tlb_write_entry(u32 **p,
402 struct uasm_label **l,
403 struct uasm_reloc **r,
404 unsigned int tmp,
405 enum tlb_write_entry wmode)
406{
407 /* Set huge page tlb entry size */
408 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
409 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
410 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
411
412 build_tlb_write_entry(p, l, r, wmode);
413
414 /* Reset default page size */
415 if (PM_DEFAULT_MASK >> 16) {
416 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
417 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
418 uasm_il_b(p, r, label_leave);
419 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
420 } else if (PM_DEFAULT_MASK) {
421 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
422 uasm_il_b(p, r, label_leave);
423 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
424 } else {
425 uasm_il_b(p, r, label_leave);
426 uasm_i_mtc0(p, 0, C0_PAGEMASK);
427 }
428}
429
430/*
431 * Check if Huge PTE is present, if so then jump to LABEL.
432 */
433static void __cpuinit
434build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
435 unsigned int pmd, int lid)
436{
437 UASM_i_LW(p, tmp, 0, pmd);
438 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
439 uasm_il_bnez(p, r, tmp, lid);
440}
441
442static __cpuinit void build_huge_update_entries(u32 **p,
443 unsigned int pte,
444 unsigned int tmp)
445{
446 int small_sequence;
447
448 /*
449 * A huge PTE describes an area the size of the
450 * configured huge page size. This is twice the
451 * of the large TLB entry size we intend to use.
452 * A TLB entry half the size of the configured
453 * huge page size is configured into entrylo0
454 * and entrylo1 to cover the contiguous huge PTE
455 * address space.
456 */
457 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
458
459 /* We can clobber tmp. It isn't used after this.*/
460 if (!small_sequence)
461 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
462
463 UASM_i_SRL(p, pte, pte, 6); /* convert to entrylo */
464 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* load it */
465 /* convert to entrylo1 */
466 if (small_sequence)
467 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
468 else
469 UASM_i_ADDU(p, pte, pte, tmp);
470
471 uasm_i_mtc0(p, pte, C0_ENTRYLO1); /* load it */
472}
473
474static __cpuinit void build_huge_handler_tail(u32 **p,
475 struct uasm_reloc **r,
476 struct uasm_label **l,
477 unsigned int pte,
478 unsigned int ptr)
479{
480#ifdef CONFIG_SMP
481 UASM_i_SC(p, pte, 0, ptr);
482 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
483 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
484#else
485 UASM_i_SW(p, pte, 0, ptr);
486#endif
487 build_huge_update_entries(p, pte, ptr);
488 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
489}
490#endif /* CONFIG_HUGETLB_PAGE */
491
875d43e7 492#ifdef CONFIG_64BIT
1da177e4
LT
493/*
494 * TMP and PTR are scratch.
495 * TMP will be clobbered, PTR will hold the pmd entry.
496 */
234fcd14 497static void __cpuinit
e30ec452 498build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
1da177e4
LT
499 unsigned int tmp, unsigned int ptr)
500{
82622284 501#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1da177e4 502 long pgdc = (long)pgd_current;
82622284 503#endif
1da177e4
LT
504 /*
505 * The vmalloc handling is not in the hotpath.
506 */
e30ec452 507 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
e30ec452 508 uasm_il_bltz(p, r, tmp, label_vmalloc);
e30ec452 509 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
1da177e4 510
82622284
DD
511#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
512 /*
513 * &pgd << 11 stored in CONTEXT [23..63].
514 */
515 UASM_i_MFC0(p, ptr, C0_CONTEXT);
516 uasm_i_dins(p, ptr, 0, 0, 23); /* Clear lower 23 bits of context. */
517 uasm_i_ori(p, ptr, ptr, 0x540); /* 1 0 1 0 1 << 6 xkphys cached */
518 uasm_i_drotr(p, ptr, ptr, 11);
519#elif defined(CONFIG_SMP)
41c594ab
RB
520# ifdef CONFIG_MIPS_MT_SMTC
521 /*
522 * SMTC uses TCBind value as "CPU" index
523 */
e30ec452
TS
524 uasm_i_mfc0(p, ptr, C0_TCBIND);
525 uasm_i_dsrl(p, ptr, ptr, 19);
41c594ab 526# else
1da177e4 527 /*
1b3a6e97 528 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
1da177e4
LT
529 * stored in CONTEXT.
530 */
e30ec452
TS
531 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
532 uasm_i_dsrl(p, ptr, ptr, 23);
82622284 533# endif
e30ec452
TS
534 UASM_i_LA_mostly(p, tmp, pgdc);
535 uasm_i_daddu(p, ptr, ptr, tmp);
536 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
537 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
1da177e4 538#else
e30ec452
TS
539 UASM_i_LA_mostly(p, ptr, pgdc);
540 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
1da177e4
LT
541#endif
542
e30ec452 543 uasm_l_vmalloc_done(l, *p);
242954b5
RB
544
545 if (PGDIR_SHIFT - 3 < 32) /* get pgd offset in bytes */
e30ec452 546 uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
242954b5 547 else
e30ec452
TS
548 uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);
549
550 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
551 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
552 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
553 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
554 uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
555 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
556 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
1da177e4
LT
557}
558
559/*
560 * BVADDR is the faulting address, PTR is scratch.
561 * PTR will hold the pgd for vmalloc.
562 */
234fcd14 563static void __cpuinit
e30ec452 564build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
1da177e4
LT
565 unsigned int bvaddr, unsigned int ptr)
566{
567 long swpd = (long)swapper_pg_dir;
568
e30ec452 569 uasm_l_vmalloc(l, *p);
1da177e4 570
e30ec452
TS
571 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
572 uasm_il_b(p, r, label_vmalloc_done);
573 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
1da177e4 574 } else {
e30ec452
TS
575 UASM_i_LA_mostly(p, ptr, swpd);
576 uasm_il_b(p, r, label_vmalloc_done);
577 if (uasm_in_compat_space_p(swpd))
578 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
619b6e18 579 else
e30ec452 580 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
1da177e4
LT
581 }
582}
583
875d43e7 584#else /* !CONFIG_64BIT */
1da177e4
LT
585
586/*
587 * TMP and PTR are scratch.
588 * TMP will be clobbered, PTR will hold the pgd entry.
589 */
234fcd14 590static void __cpuinit __maybe_unused
1da177e4
LT
591build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
592{
593 long pgdc = (long)pgd_current;
594
595 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
596#ifdef CONFIG_SMP
41c594ab
RB
597#ifdef CONFIG_MIPS_MT_SMTC
598 /*
599 * SMTC uses TCBind value as "CPU" index
600 */
e30ec452
TS
601 uasm_i_mfc0(p, ptr, C0_TCBIND);
602 UASM_i_LA_mostly(p, tmp, pgdc);
603 uasm_i_srl(p, ptr, ptr, 19);
41c594ab
RB
604#else
605 /*
606 * smp_processor_id() << 3 is stored in CONTEXT.
607 */
e30ec452
TS
608 uasm_i_mfc0(p, ptr, C0_CONTEXT);
609 UASM_i_LA_mostly(p, tmp, pgdc);
610 uasm_i_srl(p, ptr, ptr, 23);
41c594ab 611#endif
e30ec452 612 uasm_i_addu(p, ptr, tmp, ptr);
1da177e4 613#else
e30ec452 614 UASM_i_LA_mostly(p, ptr, pgdc);
1da177e4 615#endif
e30ec452
TS
616 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
617 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
618 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
619 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
620 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
1da177e4
LT
621}
622
875d43e7 623#endif /* !CONFIG_64BIT */
1da177e4 624
234fcd14 625static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
1da177e4 626{
242954b5 627 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
1da177e4
LT
628 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
629
10cc3529 630 switch (current_cpu_type()) {
1da177e4
LT
631 case CPU_VR41XX:
632 case CPU_VR4111:
633 case CPU_VR4121:
634 case CPU_VR4122:
635 case CPU_VR4131:
636 case CPU_VR4181:
637 case CPU_VR4181A:
638 case CPU_VR4133:
639 shift += 2;
640 break;
641
642 default:
643 break;
644 }
645
646 if (shift)
e30ec452
TS
647 UASM_i_SRL(p, ctx, ctx, shift);
648 uasm_i_andi(p, ctx, ctx, mask);
1da177e4
LT
649}
650
234fcd14 651static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
1da177e4
LT
652{
653 /*
654 * Bug workaround for the Nevada. It seems as if under certain
655 * circumstances the move from cp0_context might produce a
656 * bogus result when the mfc0 instruction and its consumer are
657 * in a different cacheline or a load instruction, probably any
658 * memory reference, is between them.
659 */
10cc3529 660 switch (current_cpu_type()) {
1da177e4 661 case CPU_NEVADA:
e30ec452 662 UASM_i_LW(p, ptr, 0, ptr);
1da177e4
LT
663 GET_CONTEXT(p, tmp); /* get context reg */
664 break;
665
666 default:
667 GET_CONTEXT(p, tmp); /* get context reg */
e30ec452 668 UASM_i_LW(p, ptr, 0, ptr);
1da177e4
LT
669 break;
670 }
671
672 build_adjust_context(p, tmp);
e30ec452 673 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
1da177e4
LT
674}
675
234fcd14 676static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
1da177e4
LT
677 unsigned int ptep)
678{
679 /*
680 * 64bit address support (36bit on a 32bit CPU) in a 32bit
681 * Kernel is a special case. Only a few CPUs use it.
682 */
683#ifdef CONFIG_64BIT_PHYS_ADDR
684 if (cpu_has_64bits) {
e30ec452
TS
685 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
686 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
687 uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
688 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
689 uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
690 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
1da177e4
LT
691 } else {
692 int pte_off_even = sizeof(pte_t) / 2;
693 int pte_off_odd = pte_off_even + sizeof(pte_t);
694
695 /* The pte entries are pre-shifted */
e30ec452
TS
696 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
697 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
698 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
699 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
1da177e4
LT
700 }
701#else
e30ec452
TS
702 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
703 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1da177e4
LT
704 if (r45k_bvahwbug())
705 build_tlb_probe_entry(p);
e30ec452 706 UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
1da177e4 707 if (r4k_250MHZhwbug())
e30ec452
TS
708 uasm_i_mtc0(p, 0, C0_ENTRYLO0);
709 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
710 UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
1da177e4 711 if (r45k_bvahwbug())
e30ec452 712 uasm_i_mfc0(p, tmp, C0_INDEX);
1da177e4 713 if (r4k_250MHZhwbug())
e30ec452
TS
714 uasm_i_mtc0(p, 0, C0_ENTRYLO1);
715 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
1da177e4
LT
716#endif
717}
718
e6f72d3a
DD
719/*
720 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
721 * because EXL == 0. If we wrap, we can also use the 32 instruction
722 * slots before the XTLB refill exception handler which belong to the
723 * unused TLB refill exception.
724 */
725#define MIPS64_REFILL_INSNS 32
726
234fcd14 727static void __cpuinit build_r4000_tlb_refill_handler(void)
1da177e4
LT
728{
729 u32 *p = tlb_handler;
e30ec452
TS
730 struct uasm_label *l = labels;
731 struct uasm_reloc *r = relocs;
1da177e4
LT
732 u32 *f;
733 unsigned int final_len;
734
735 memset(tlb_handler, 0, sizeof(tlb_handler));
736 memset(labels, 0, sizeof(labels));
737 memset(relocs, 0, sizeof(relocs));
738 memset(final_handler, 0, sizeof(final_handler));
739
740 /*
741 * create the plain linear handler
742 */
743 if (bcm1250_m3_war()) {
e30ec452
TS
744 UASM_i_MFC0(&p, K0, C0_BADVADDR);
745 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
746 uasm_i_xor(&p, K0, K0, K1);
747 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
748 uasm_il_bnez(&p, &r, K0, label_leave);
749 /* No need for uasm_i_nop */
1da177e4
LT
750 }
751
875d43e7 752#ifdef CONFIG_64BIT
1da177e4
LT
753 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
754#else
755 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
756#endif
757
fd062c84
DD
758#ifdef CONFIG_HUGETLB_PAGE
759 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
760#endif
761
1da177e4
LT
762 build_get_ptep(&p, K0, K1);
763 build_update_entries(&p, K0, K1);
764 build_tlb_write_entry(&p, &l, &r, tlb_random);
e30ec452
TS
765 uasm_l_leave(&l, p);
766 uasm_i_eret(&p); /* return from trap */
1da177e4 767
fd062c84
DD
768#ifdef CONFIG_HUGETLB_PAGE
769 uasm_l_tlb_huge_update(&l, p);
770 UASM_i_LW(&p, K0, 0, K1);
771 build_huge_update_entries(&p, K0, K1);
772 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
773#endif
774
875d43e7 775#ifdef CONFIG_64BIT
1da177e4
LT
776 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
777#endif
778
779 /*
780 * Overflow check: For the 64bit handler, we need at least one
781 * free instruction slot for the wrap-around branch. In worst
782 * case, if the intended insertion point is a delay slot, we
4b3f686d 783 * need three, with the second nop'ed and the third being
1da177e4
LT
784 * unused.
785 */
2a21c730
FZ
786 /* Loongson2 ebase is different than r4k, we have more space */
787#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
1da177e4
LT
788 if ((p - tlb_handler) > 64)
789 panic("TLB refill handler space exceeded");
790#else
e6f72d3a
DD
791 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
792 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
793 && uasm_insn_has_bdelay(relocs,
794 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1da177e4
LT
795 panic("TLB refill handler space exceeded");
796#endif
797
798 /*
799 * Now fold the handler in the TLB refill handler space.
800 */
2a21c730 801#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
1da177e4
LT
802 f = final_handler;
803 /* Simplest case, just copy the handler. */
e30ec452 804 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1da177e4 805 final_len = p - tlb_handler;
875d43e7 806#else /* CONFIG_64BIT */
e6f72d3a
DD
807 f = final_handler + MIPS64_REFILL_INSNS;
808 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1da177e4 809 /* Just copy the handler. */
e30ec452 810 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1da177e4
LT
811 final_len = p - tlb_handler;
812 } else {
fd062c84
DD
813#if defined(CONFIG_HUGETLB_PAGE)
814 const enum label_id ls = label_tlb_huge_update;
95affdda
DD
815#else
816 const enum label_id ls = label_vmalloc;
817#endif
818 u32 *split;
819 int ov = 0;
820 int i;
821
822 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
823 ;
824 BUG_ON(i == ARRAY_SIZE(labels));
825 split = labels[i].addr;
1da177e4
LT
826
827 /*
95affdda 828 * See if we have overflown one way or the other.
1da177e4 829 */
95affdda
DD
830 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
831 split < p - MIPS64_REFILL_INSNS)
832 ov = 1;
833
834 if (ov) {
835 /*
836 * Split two instructions before the end. One
837 * for the branch and one for the instruction
838 * in the delay slot.
839 */
840 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
841
842 /*
843 * If the branch would fall in a delay slot,
844 * we must back up an additional instruction
845 * so that it is no longer in a delay slot.
846 */
847 if (uasm_insn_has_bdelay(relocs, split - 1))
848 split--;
849 }
1da177e4 850 /* Copy first part of the handler. */
e30ec452 851 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1da177e4
LT
852 f += split - tlb_handler;
853
95affdda
DD
854 if (ov) {
855 /* Insert branch. */
856 uasm_l_split(&l, final_handler);
857 uasm_il_b(&f, &r, label_split);
858 if (uasm_insn_has_bdelay(relocs, split))
859 uasm_i_nop(&f);
860 else {
861 uasm_copy_handler(relocs, labels,
862 split, split + 1, f);
863 uasm_move_labels(labels, f, f + 1, -1);
864 f++;
865 split++;
866 }
1da177e4
LT
867 }
868
869 /* Copy the rest of the handler. */
e30ec452 870 uasm_copy_handler(relocs, labels, split, p, final_handler);
e6f72d3a
DD
871 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
872 (p - split);
1da177e4 873 }
875d43e7 874#endif /* CONFIG_64BIT */
1da177e4 875
e30ec452
TS
876 uasm_resolve_relocs(relocs, labels);
877 pr_debug("Wrote TLB refill handler (%u instructions).\n",
878 final_len);
1da177e4 879
91b05e67 880 memcpy((void *)ebase, final_handler, 0x100);
92b1e6a6
FBH
881
882 dump_handler((u32 *)ebase, 64);
1da177e4
LT
883}
884
885/*
886 * TLB load/store/modify handlers.
887 *
888 * Only the fastpath gets synthesized at runtime, the slowpath for
889 * do_page_fault remains normal asm.
890 */
891extern void tlb_do_page_fault_0(void);
892extern void tlb_do_page_fault_1(void);
893
1da177e4
LT
894/*
895 * 128 instructions for the fastpath handler is generous and should
896 * never be exceeded.
897 */
898#define FASTPATH_SIZE 128
899
cbdbe07f
FBH
900u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
901u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
902u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
1da177e4 903
234fcd14 904static void __cpuinit
bd1437e4 905iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
1da177e4
LT
906{
907#ifdef CONFIG_SMP
908# ifdef CONFIG_64BIT_PHYS_ADDR
909 if (cpu_has_64bits)
e30ec452 910 uasm_i_lld(p, pte, 0, ptr);
1da177e4
LT
911 else
912# endif
e30ec452 913 UASM_i_LL(p, pte, 0, ptr);
1da177e4
LT
914#else
915# ifdef CONFIG_64BIT_PHYS_ADDR
916 if (cpu_has_64bits)
e30ec452 917 uasm_i_ld(p, pte, 0, ptr);
1da177e4
LT
918 else
919# endif
e30ec452 920 UASM_i_LW(p, pte, 0, ptr);
1da177e4
LT
921#endif
922}
923
234fcd14 924static void __cpuinit
e30ec452 925iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
63b2d2f4 926 unsigned int mode)
1da177e4 927{
63b2d2f4
TS
928#ifdef CONFIG_64BIT_PHYS_ADDR
929 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
930#endif
931
e30ec452 932 uasm_i_ori(p, pte, pte, mode);
1da177e4
LT
933#ifdef CONFIG_SMP
934# ifdef CONFIG_64BIT_PHYS_ADDR
935 if (cpu_has_64bits)
e30ec452 936 uasm_i_scd(p, pte, 0, ptr);
1da177e4
LT
937 else
938# endif
e30ec452 939 UASM_i_SC(p, pte, 0, ptr);
1da177e4
LT
940
941 if (r10000_llsc_war())
e30ec452 942 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
1da177e4 943 else
e30ec452 944 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1da177e4
LT
945
946# ifdef CONFIG_64BIT_PHYS_ADDR
947 if (!cpu_has_64bits) {
e30ec452
TS
948 /* no uasm_i_nop needed */
949 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
950 uasm_i_ori(p, pte, pte, hwmode);
951 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
952 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
953 /* no uasm_i_nop needed */
954 uasm_i_lw(p, pte, 0, ptr);
1da177e4 955 } else
e30ec452 956 uasm_i_nop(p);
1da177e4 957# else
e30ec452 958 uasm_i_nop(p);
1da177e4
LT
959# endif
960#else
961# ifdef CONFIG_64BIT_PHYS_ADDR
962 if (cpu_has_64bits)
e30ec452 963 uasm_i_sd(p, pte, 0, ptr);
1da177e4
LT
964 else
965# endif
e30ec452 966 UASM_i_SW(p, pte, 0, ptr);
1da177e4
LT
967
968# ifdef CONFIG_64BIT_PHYS_ADDR
969 if (!cpu_has_64bits) {
e30ec452
TS
970 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
971 uasm_i_ori(p, pte, pte, hwmode);
972 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
973 uasm_i_lw(p, pte, 0, ptr);
1da177e4
LT
974 }
975# endif
976#endif
977}
978
979/*
980 * Check if PTE is present, if not then jump to LABEL. PTR points to
981 * the page table where this PTE is located, PTE will be re-loaded
982 * with it's original value.
983 */
234fcd14 984static void __cpuinit
bd1437e4 985build_pte_present(u32 **p, struct uasm_reloc **r,
1da177e4
LT
986 unsigned int pte, unsigned int ptr, enum label_id lid)
987{
e30ec452
TS
988 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
989 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
990 uasm_il_bnez(p, r, pte, lid);
bd1437e4 991 iPTE_LW(p, pte, ptr);
1da177e4
LT
992}
993
994/* Make PTE valid, store result in PTR. */
234fcd14 995static void __cpuinit
e30ec452 996build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
1da177e4
LT
997 unsigned int ptr)
998{
63b2d2f4
TS
999 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1000
1001 iPTE_SW(p, r, pte, ptr, mode);
1da177e4
LT
1002}
1003
1004/*
1005 * Check if PTE can be written to, if not branch to LABEL. Regardless
1006 * restore PTE with value from PTR when done.
1007 */
234fcd14 1008static void __cpuinit
bd1437e4 1009build_pte_writable(u32 **p, struct uasm_reloc **r,
1da177e4
LT
1010 unsigned int pte, unsigned int ptr, enum label_id lid)
1011{
e30ec452
TS
1012 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1013 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1014 uasm_il_bnez(p, r, pte, lid);
bd1437e4 1015 iPTE_LW(p, pte, ptr);
1da177e4
LT
1016}
1017
1018/* Make PTE writable, update software status bits as well, then store
1019 * at PTR.
1020 */
234fcd14 1021static void __cpuinit
e30ec452 1022build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
1da177e4
LT
1023 unsigned int ptr)
1024{
63b2d2f4
TS
1025 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1026 | _PAGE_DIRTY);
1027
1028 iPTE_SW(p, r, pte, ptr, mode);
1da177e4
LT
1029}
1030
1031/*
1032 * Check if PTE can be modified, if not branch to LABEL. Regardless
1033 * restore PTE with value from PTR when done.
1034 */
234fcd14 1035static void __cpuinit
bd1437e4 1036build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1da177e4
LT
1037 unsigned int pte, unsigned int ptr, enum label_id lid)
1038{
e30ec452
TS
1039 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
1040 uasm_il_beqz(p, r, pte, lid);
bd1437e4 1041 iPTE_LW(p, pte, ptr);
1da177e4
LT
1042}
1043
82622284 1044#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1da177e4
LT
1045/*
1046 * R3000 style TLB load/store/modify handlers.
1047 */
1048
fded2e50
MR
1049/*
1050 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1051 * Then it returns.
1052 */
234fcd14 1053static void __cpuinit
fded2e50 1054build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
1da177e4 1055{
e30ec452
TS
1056 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1057 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1058 uasm_i_tlbwi(p);
1059 uasm_i_jr(p, tmp);
1060 uasm_i_rfe(p); /* branch delay */
1da177e4
LT
1061}
1062
1063/*
fded2e50
MR
1064 * This places the pte into ENTRYLO0 and writes it with tlbwi
1065 * or tlbwr as appropriate. This is because the index register
1066 * may have the probe fail bit set as a result of a trap on a
1067 * kseg2 access, i.e. without refill. Then it returns.
1da177e4 1068 */
234fcd14 1069static void __cpuinit
e30ec452
TS
1070build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1071 struct uasm_reloc **r, unsigned int pte,
1072 unsigned int tmp)
1073{
1074 uasm_i_mfc0(p, tmp, C0_INDEX);
1075 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1076 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1077 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1078 uasm_i_tlbwi(p); /* cp0 delay */
1079 uasm_i_jr(p, tmp);
1080 uasm_i_rfe(p); /* branch delay */
1081 uasm_l_r3000_write_probe_fail(l, *p);
1082 uasm_i_tlbwr(p); /* cp0 delay */
1083 uasm_i_jr(p, tmp);
1084 uasm_i_rfe(p); /* branch delay */
1da177e4
LT
1085}
1086
234fcd14 1087static void __cpuinit
1da177e4
LT
1088build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1089 unsigned int ptr)
1090{
1091 long pgdc = (long)pgd_current;
1092
e30ec452
TS
1093 uasm_i_mfc0(p, pte, C0_BADVADDR);
1094 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1095 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1096 uasm_i_srl(p, pte, pte, 22); /* load delay */
1097 uasm_i_sll(p, pte, pte, 2);
1098 uasm_i_addu(p, ptr, ptr, pte);
1099 uasm_i_mfc0(p, pte, C0_CONTEXT);
1100 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1101 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1102 uasm_i_addu(p, ptr, ptr, pte);
1103 uasm_i_lw(p, pte, 0, ptr);
1104 uasm_i_tlbp(p); /* load delay */
1da177e4
LT
1105}
1106
234fcd14 1107static void __cpuinit build_r3000_tlb_load_handler(void)
1da177e4
LT
1108{
1109 u32 *p = handle_tlbl;
e30ec452
TS
1110 struct uasm_label *l = labels;
1111 struct uasm_reloc *r = relocs;
1da177e4
LT
1112
1113 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1114 memset(labels, 0, sizeof(labels));
1115 memset(relocs, 0, sizeof(relocs));
1116
1117 build_r3000_tlbchange_handler_head(&p, K0, K1);
bd1437e4 1118 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
e30ec452 1119 uasm_i_nop(&p); /* load delay */
1da177e4 1120 build_make_valid(&p, &r, K0, K1);
fded2e50 1121 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1da177e4 1122
e30ec452
TS
1123 uasm_l_nopage_tlbl(&l, p);
1124 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1125 uasm_i_nop(&p);
1da177e4
LT
1126
1127 if ((p - handle_tlbl) > FASTPATH_SIZE)
1128 panic("TLB load handler fastpath space exceeded");
1129
e30ec452
TS
1130 uasm_resolve_relocs(relocs, labels);
1131 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1132 (unsigned int)(p - handle_tlbl));
1da177e4 1133
92b1e6a6 1134 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
1da177e4
LT
1135}
1136
234fcd14 1137static void __cpuinit build_r3000_tlb_store_handler(void)
1da177e4
LT
1138{
1139 u32 *p = handle_tlbs;
e30ec452
TS
1140 struct uasm_label *l = labels;
1141 struct uasm_reloc *r = relocs;
1da177e4
LT
1142
1143 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1144 memset(labels, 0, sizeof(labels));
1145 memset(relocs, 0, sizeof(relocs));
1146
1147 build_r3000_tlbchange_handler_head(&p, K0, K1);
bd1437e4 1148 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
e30ec452 1149 uasm_i_nop(&p); /* load delay */
1da177e4 1150 build_make_write(&p, &r, K0, K1);
fded2e50 1151 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1da177e4 1152
e30ec452
TS
1153 uasm_l_nopage_tlbs(&l, p);
1154 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1155 uasm_i_nop(&p);
1da177e4
LT
1156
1157 if ((p - handle_tlbs) > FASTPATH_SIZE)
1158 panic("TLB store handler fastpath space exceeded");
1159
e30ec452
TS
1160 uasm_resolve_relocs(relocs, labels);
1161 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1162 (unsigned int)(p - handle_tlbs));
1da177e4 1163
92b1e6a6 1164 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
1da177e4
LT
1165}
1166
234fcd14 1167static void __cpuinit build_r3000_tlb_modify_handler(void)
1da177e4
LT
1168{
1169 u32 *p = handle_tlbm;
e30ec452
TS
1170 struct uasm_label *l = labels;
1171 struct uasm_reloc *r = relocs;
1da177e4
LT
1172
1173 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1174 memset(labels, 0, sizeof(labels));
1175 memset(relocs, 0, sizeof(relocs));
1176
1177 build_r3000_tlbchange_handler_head(&p, K0, K1);
bd1437e4 1178 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
e30ec452 1179 uasm_i_nop(&p); /* load delay */
1da177e4 1180 build_make_write(&p, &r, K0, K1);
fded2e50 1181 build_r3000_pte_reload_tlbwi(&p, K0, K1);
1da177e4 1182
e30ec452
TS
1183 uasm_l_nopage_tlbm(&l, p);
1184 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1185 uasm_i_nop(&p);
1da177e4
LT
1186
1187 if ((p - handle_tlbm) > FASTPATH_SIZE)
1188 panic("TLB modify handler fastpath space exceeded");
1189
e30ec452
TS
1190 uasm_resolve_relocs(relocs, labels);
1191 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1192 (unsigned int)(p - handle_tlbm));
1da177e4 1193
92b1e6a6 1194 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
1da177e4 1195}
82622284 1196#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
1da177e4
LT
1197
1198/*
1199 * R4000 style TLB load/store/modify handlers.
1200 */
234fcd14 1201static void __cpuinit
e30ec452
TS
1202build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1203 struct uasm_reloc **r, unsigned int pte,
1da177e4
LT
1204 unsigned int ptr)
1205{
875d43e7 1206#ifdef CONFIG_64BIT
1da177e4
LT
1207 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1208#else
1209 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1210#endif
1211
fd062c84
DD
1212#ifdef CONFIG_HUGETLB_PAGE
1213 /*
1214 * For huge tlb entries, pmd doesn't contain an address but
1215 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1216 * see if we need to jump to huge tlb processing.
1217 */
1218 build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
1219#endif
1220
e30ec452
TS
1221 UASM_i_MFC0(p, pte, C0_BADVADDR);
1222 UASM_i_LW(p, ptr, 0, ptr);
1223 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1224 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1225 UASM_i_ADDU(p, ptr, ptr, pte);
1da177e4
LT
1226
1227#ifdef CONFIG_SMP
e30ec452
TS
1228 uasm_l_smp_pgtable_change(l, *p);
1229#endif
bd1437e4 1230 iPTE_LW(p, pte, ptr); /* get even pte */
8df5beac
MR
1231 if (!m4kc_tlbp_war())
1232 build_tlb_probe_entry(p);
1da177e4
LT
1233}
1234
234fcd14 1235static void __cpuinit
e30ec452
TS
1236build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1237 struct uasm_reloc **r, unsigned int tmp,
1da177e4
LT
1238 unsigned int ptr)
1239{
e30ec452
TS
1240 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1241 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
1da177e4
LT
1242 build_update_entries(p, tmp, ptr);
1243 build_tlb_write_entry(p, l, r, tlb_indexed);
e30ec452
TS
1244 uasm_l_leave(l, *p);
1245 uasm_i_eret(p); /* return from trap */
1da177e4 1246
875d43e7 1247#ifdef CONFIG_64BIT
1da177e4
LT
1248 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1249#endif
1250}
1251
234fcd14 1252static void __cpuinit build_r4000_tlb_load_handler(void)
1da177e4
LT
1253{
1254 u32 *p = handle_tlbl;
e30ec452
TS
1255 struct uasm_label *l = labels;
1256 struct uasm_reloc *r = relocs;
1da177e4
LT
1257
1258 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1259 memset(labels, 0, sizeof(labels));
1260 memset(relocs, 0, sizeof(relocs));
1261
1262 if (bcm1250_m3_war()) {
e30ec452
TS
1263 UASM_i_MFC0(&p, K0, C0_BADVADDR);
1264 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
1265 uasm_i_xor(&p, K0, K0, K1);
1266 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1267 uasm_il_bnez(&p, &r, K0, label_leave);
1268 /* No need for uasm_i_nop */
1da177e4
LT
1269 }
1270
1271 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
bd1437e4 1272 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
8df5beac
MR
1273 if (m4kc_tlbp_war())
1274 build_tlb_probe_entry(&p);
1da177e4
LT
1275 build_make_valid(&p, &r, K0, K1);
1276 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1277
fd062c84
DD
1278#ifdef CONFIG_HUGETLB_PAGE
1279 /*
1280 * This is the entry point when build_r4000_tlbchange_handler_head
1281 * spots a huge page.
1282 */
1283 uasm_l_tlb_huge_update(&l, p);
1284 iPTE_LW(&p, K0, K1);
1285 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1286 build_tlb_probe_entry(&p);
1287 uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
1288 build_huge_handler_tail(&p, &r, &l, K0, K1);
1289#endif
1290
e30ec452
TS
1291 uasm_l_nopage_tlbl(&l, p);
1292 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1293 uasm_i_nop(&p);
1da177e4
LT
1294
1295 if ((p - handle_tlbl) > FASTPATH_SIZE)
1296 panic("TLB load handler fastpath space exceeded");
1297
e30ec452
TS
1298 uasm_resolve_relocs(relocs, labels);
1299 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1300 (unsigned int)(p - handle_tlbl));
1da177e4 1301
92b1e6a6 1302 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
1da177e4
LT
1303}
1304
234fcd14 1305static void __cpuinit build_r4000_tlb_store_handler(void)
1da177e4
LT
1306{
1307 u32 *p = handle_tlbs;
e30ec452
TS
1308 struct uasm_label *l = labels;
1309 struct uasm_reloc *r = relocs;
1da177e4
LT
1310
1311 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1312 memset(labels, 0, sizeof(labels));
1313 memset(relocs, 0, sizeof(relocs));
1314
1315 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
bd1437e4 1316 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
8df5beac
MR
1317 if (m4kc_tlbp_war())
1318 build_tlb_probe_entry(&p);
1da177e4
LT
1319 build_make_write(&p, &r, K0, K1);
1320 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1321
fd062c84
DD
1322#ifdef CONFIG_HUGETLB_PAGE
1323 /*
1324 * This is the entry point when
1325 * build_r4000_tlbchange_handler_head spots a huge page.
1326 */
1327 uasm_l_tlb_huge_update(&l, p);
1328 iPTE_LW(&p, K0, K1);
1329 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1330 build_tlb_probe_entry(&p);
1331 uasm_i_ori(&p, K0, K0,
1332 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1333 build_huge_handler_tail(&p, &r, &l, K0, K1);
1334#endif
1335
e30ec452
TS
1336 uasm_l_nopage_tlbs(&l, p);
1337 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1338 uasm_i_nop(&p);
1da177e4
LT
1339
1340 if ((p - handle_tlbs) > FASTPATH_SIZE)
1341 panic("TLB store handler fastpath space exceeded");
1342
e30ec452
TS
1343 uasm_resolve_relocs(relocs, labels);
1344 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1345 (unsigned int)(p - handle_tlbs));
1da177e4 1346
92b1e6a6 1347 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
1da177e4
LT
1348}
1349
234fcd14 1350static void __cpuinit build_r4000_tlb_modify_handler(void)
1da177e4
LT
1351{
1352 u32 *p = handle_tlbm;
e30ec452
TS
1353 struct uasm_label *l = labels;
1354 struct uasm_reloc *r = relocs;
1da177e4
LT
1355
1356 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1357 memset(labels, 0, sizeof(labels));
1358 memset(relocs, 0, sizeof(relocs));
1359
1360 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
bd1437e4 1361 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
8df5beac
MR
1362 if (m4kc_tlbp_war())
1363 build_tlb_probe_entry(&p);
1da177e4
LT
1364 /* Present and writable bits set, set accessed and dirty bits. */
1365 build_make_write(&p, &r, K0, K1);
1366 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1367
fd062c84
DD
1368#ifdef CONFIG_HUGETLB_PAGE
1369 /*
1370 * This is the entry point when
1371 * build_r4000_tlbchange_handler_head spots a huge page.
1372 */
1373 uasm_l_tlb_huge_update(&l, p);
1374 iPTE_LW(&p, K0, K1);
1375 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1376 build_tlb_probe_entry(&p);
1377 uasm_i_ori(&p, K0, K0,
1378 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1379 build_huge_handler_tail(&p, &r, &l, K0, K1);
1380#endif
1381
e30ec452
TS
1382 uasm_l_nopage_tlbm(&l, p);
1383 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1384 uasm_i_nop(&p);
1da177e4
LT
1385
1386 if ((p - handle_tlbm) > FASTPATH_SIZE)
1387 panic("TLB modify handler fastpath space exceeded");
1388
e30ec452
TS
1389 uasm_resolve_relocs(relocs, labels);
1390 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1391 (unsigned int)(p - handle_tlbm));
115f2a44 1392
92b1e6a6 1393 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
1da177e4
LT
1394}
1395
234fcd14 1396void __cpuinit build_tlb_refill_handler(void)
1da177e4
LT
1397{
1398 /*
1399 * The refill handler is generated per-CPU, multi-node systems
1400 * may have local storage for it. The other handlers are only
1401 * needed once.
1402 */
1403 static int run_once = 0;
1404
10cc3529 1405 switch (current_cpu_type()) {
1da177e4
LT
1406 case CPU_R2000:
1407 case CPU_R3000:
1408 case CPU_R3000A:
1409 case CPU_R3081E:
1410 case CPU_TX3912:
1411 case CPU_TX3922:
1412 case CPU_TX3927:
82622284 1413#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1da177e4
LT
1414 build_r3000_tlb_refill_handler();
1415 if (!run_once) {
1416 build_r3000_tlb_load_handler();
1417 build_r3000_tlb_store_handler();
1418 build_r3000_tlb_modify_handler();
1419 run_once++;
1420 }
82622284
DD
1421#else
1422 panic("No R3000 TLB refill handler");
1423#endif
1da177e4
LT
1424 break;
1425
1426 case CPU_R6000:
1427 case CPU_R6000A:
1428 panic("No R6000 TLB refill handler yet");
1429 break;
1430
1431 case CPU_R8000:
1432 panic("No R8000 TLB refill handler yet");
1433 break;
1434
1435 default:
1436 build_r4000_tlb_refill_handler();
1437 if (!run_once) {
1438 build_r4000_tlb_load_handler();
1439 build_r4000_tlb_store_handler();
1440 build_r4000_tlb_modify_handler();
1441 run_once++;
1442 }
1443 }
1444}
1d40cfcd 1445
234fcd14 1446void __cpuinit flush_tlb_handlers(void)
1d40cfcd 1447{
e0cee3ee 1448 local_flush_icache_range((unsigned long)handle_tlbl,
1d40cfcd 1449 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
e0cee3ee 1450 local_flush_icache_range((unsigned long)handle_tlbs,
1d40cfcd 1451 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
e0cee3ee 1452 local_flush_icache_range((unsigned long)handle_tlbm,
1d40cfcd
RB
1453 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
1454}
This page took 0.544669 seconds and 5 git commands to generate.