KVM: PPC: Book3S HV: Consolidate code that checks reason for wake from nap
[deliverable/linux.git] / arch / powerpc / include / asm / reg.h
CommitLineData
14cf11af
PM
1/*
2 * Contains the definition of registers common to all PowerPC variants.
3 * If a register definition has been changed in a different PowerPC
4 * variant, we will case it in #ifndef XXX ... #endif, and have the
5 * number used in the Programming Environments Manual For 32-Bit
6 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here.
7 */
8
9f04b9e3
PM
9#ifndef _ASM_POWERPC_REG_H
10#define _ASM_POWERPC_REG_H
14cf11af 11#ifdef __KERNEL__
14cf11af
PM
12
13#include <linux/stringify.h>
9f04b9e3 14#include <asm/cputable.h>
14cf11af
PM
15
16/* Pickup Book E specific registers. */
17#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
18#include <asm/reg_booke.h>
26ef5c09
DG
19#endif /* CONFIG_BOOKE || CONFIG_40x */
20
39aef685
AF
21#ifdef CONFIG_FSL_EMB_PERFMON
22#include <asm/reg_fsl_emb.h>
23#endif
24
26ef5c09
DG
25#ifdef CONFIG_8xx
26#include <asm/reg_8xx.h>
27#endif /* CONFIG_8xx */
14cf11af 28
9f04b9e3
PM
29#define MSR_SF_LG 63 /* Enable 64 bit mode */
30#define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
31#define MSR_HV_LG 60 /* Hypervisor state */
97a0aac9
MN
32#define MSR_TS_T_LG 34 /* Trans Mem state: Transactional */
33#define MSR_TS_S_LG 33 /* Trans Mem state: Suspended */
34#define MSR_TS_LG 33 /* Trans Mem state (2 bits) */
35#define MSR_TM_LG 32 /* Trans Mem Available */
9f04b9e3 36#define MSR_VEC_LG 25 /* Enable AltiVec */
ce48b210 37#define MSR_VSX_LG 23 /* Enable VSX */
9f04b9e3
PM
38#define MSR_POW_LG 18 /* Enable Power Management */
39#define MSR_WE_LG 18 /* Wait State Enable */
40#define MSR_TGPR_LG 17 /* TLB Update registers in use */
41#define MSR_CE_LG 17 /* Critical Interrupt Enable */
42#define MSR_ILE_LG 16 /* Interrupt Little Endian */
43#define MSR_EE_LG 15 /* External Interrupt Enable */
44#define MSR_PR_LG 14 /* Problem State / Privilege Level */
45#define MSR_FP_LG 13 /* Floating Point enable */
46#define MSR_ME_LG 12 /* Machine Check Enable */
47#define MSR_FE0_LG 11 /* Floating Exception mode 0 */
48#define MSR_SE_LG 10 /* Single Step */
49#define MSR_BE_LG 9 /* Branch Trace */
50#define MSR_DE_LG 9 /* Debug Exception Enable */
51#define MSR_FE1_LG 8 /* Floating Exception mode 1 */
52#define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
53#define MSR_IR_LG 5 /* Instruction Relocate */
54#define MSR_DR_LG 4 /* Data Relocate */
55#define MSR_PE_LG 3 /* Protection Enable */
56#define MSR_PX_LG 2 /* Protection Exclusive Mode */
57#define MSR_PMM_LG 2 /* Performance monitor */
58#define MSR_RI_LG 1 /* Recoverable Exception */
59#define MSR_LE_LG 0 /* Little Endian */
14cf11af 60
9f04b9e3
PM
61#ifdef __ASSEMBLY__
62#define __MASK(X) (1<<(X))
63#else
64#define __MASK(X) (1UL<<(X))
65#endif
66
c032524f 67#ifdef CONFIG_PPC64
9f04b9e3
PM
68#define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
69#define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
70#define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
c032524f
PM
71#else
72/* so tests for these bits fail on 32-bit */
73#define MSR_SF 0
74#define MSR_ISF 0
75#define MSR_HV 0
76#endif
77
9f04b9e3 78#define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
ce48b210 79#define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */
9f04b9e3
PM
80#define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
81#define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
82#define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
83#define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
84#define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
85#define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
86#define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
87#define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
88#define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
89#define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
90#define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
91#define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
92#define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
93#define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
94#define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
95#define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
96#define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
97#define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
98#define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
fd582ec8 99#ifndef MSR_PMM
9f04b9e3 100#define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
fd582ec8 101#endif
9f04b9e3
PM
102#define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
103#define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
104
97a0aac9
MN
105#define MSR_TM __MASK(MSR_TM_LG) /* Transactional Mem Available */
106#define MSR_TS_N 0 /* Non-transactional */
107#define MSR_TS_S __MASK(MSR_TS_S_LG) /* Transaction Suspended */
108#define MSR_TS_T __MASK(MSR_TS_T_LG) /* Transaction Transactional */
109#define MSR_TS_MASK (MSR_TS_T | MSR_TS_S) /* Transaction State bits */
110#define MSR_TM_ACTIVE(x) (((x) & MSR_TS_MASK) != 0) /* Transaction active? */
111#define MSR_TM_TRANSACTIONAL(x) (((x) & MSR_TS_MASK) == MSR_TS_T)
112#define MSR_TM_SUSPENDED(x) (((x) & MSR_TS_MASK) == MSR_TS_S)
113
0257c99c 114#if defined(CONFIG_PPC_BOOK3S_64)
9d4a2925
ME
115#define MSR_64BIT MSR_SF
116
0257c99c 117/* Server variant */
ef1967ff
AB
118#define __MSR (MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV)
119#ifdef __BIG_ENDIAN__
120#define MSR_ __MSR
121#else
122#define MSR_ (__MSR | MSR_LE)
123#endif
594bd383
AB
124#define MSR_KERNEL (MSR_ | MSR_64BIT)
125#define MSR_USER32 (MSR_ | MSR_PR | MSR_EE)
126#define MSR_USER64 (MSR_USER32 | MSR_64BIT)
0257c99c 127#elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx)
14cf11af 128/* Default MSR for kernel mode. */
14cf11af 129#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR)
14cf11af 130#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
9f04b9e3 131#endif
14cf11af 132
9d4a2925
ME
133#ifndef MSR_64BIT
134#define MSR_64BIT 0
135#endif
136
14cf11af
PM
137/* Floating Point Status and Control Register (FPSCR) Fields */
138#define FPSCR_FX 0x80000000 /* FPU exception summary */
139#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
140#define FPSCR_VX 0x20000000 /* Invalid operation summary */
141#define FPSCR_OX 0x10000000 /* Overflow exception summary */
142#define FPSCR_UX 0x08000000 /* Underflow exception summary */
143#define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
144#define FPSCR_XX 0x02000000 /* Inexact exception summary */
145#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
146#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
147#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
148#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
149#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
150#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
151#define FPSCR_FR 0x00040000 /* Fraction rounded */
152#define FPSCR_FI 0x00020000 /* Fraction inexact */
153#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
154#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
155#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
156#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
157#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
158#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
159#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
160#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
161#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
162#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
163#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
164#define FPSCR_RN 0x00000003 /* FPU rounding control */
165
39fd0932
KG
166/* Bit definitions for SPEFSCR. */
167#define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */
168#define SPEFSCR_OVH 0x40000000 /* Integer overflow high */
169#define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */
170#define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */
171#define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */
172#define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */
173#define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */
174#define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */
175#define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */
176#define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */
177#define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */
178#define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */
179#define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */
180#define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */
181#define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */
182#define SPEFSCR_OV 0x00004000 /* Integer overflow */
183#define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */
184#define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */
185#define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */
186#define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */
187#define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */
188#define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */
189#define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */
190#define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */
191#define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */
192#define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */
193#define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */
194#define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */
195
14cf11af 196/* Special Purpose Registers (SPRNs)*/
6edc642e
THFL
197
198#ifdef CONFIG_40x
199#define SPRN_PID 0x3B1 /* Process ID */
200#else
201#define SPRN_PID 0x030 /* Process ID */
202#ifdef CONFIG_BOOKE
203#define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
204#endif
205#endif
206
14cf11af 207#define SPRN_CTR 0x009 /* Count Register */
4c198557 208#define SPRN_DSCR 0x11
48404f2e 209#define SPRN_CFAR 0x1c /* Come From Address Register */
de56a948
PM
210#define SPRN_AMR 0x1d /* Authority Mask Register */
211#define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */
212#define SPRN_AMOR 0x15d /* Authority Mask Override Register */
851d2e2f 213#define SPRN_ACOP 0x1F /* Available Coprocessor Register */
97a0aac9
MN
214#define SPRN_TFIAR 0x81 /* Transaction Failure Inst Addr */
215#define SPRN_TEXASR 0x82 /* Transaction EXception & Summary */
216#define SPRN_TEXASRU 0x83 /* '' '' '' Upper 32 */
217#define SPRN_TFHAR 0x80 /* Transaction Failure Handler Addr */
9f04b9e3
PM
218#define SPRN_CTRLF 0x088
219#define SPRN_CTRLT 0x098
c902be71
AB
220#define CTRL_CT 0xc0000000 /* current thread */
221#define CTRL_CT0 0x80000000 /* thread 0 */
222#define CTRL_CT1 0x40000000 /* thread 1 */
223#define CTRL_TE 0x00c00000 /* thread enable */
9f04b9e3 224#define CTRL_RUNLATCH 0x1
a8190a59 225#define SPRN_DAWR 0xB4
b005255e
MN
226#define SPRN_CIABR 0xBB
227#define CIABR_PRIV 0x3
228#define CIABR_PRIV_USER 1
229#define CIABR_PRIV_SUPER 2
230#define CIABR_PRIV_HYPER 3
a8190a59
MN
231#define SPRN_DAWRX 0xBC
232#define DAWRX_USER (1UL << 0)
233#define DAWRX_KERNEL (1UL << 1)
234#define DAWRX_HYP (1UL << 2)
14cf11af 235#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
d49747bd 236#define SPRN_DABR2 0x13D /* e300 */
9176c0b1
JO
237#define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */
238#define DABRX_USER (1UL << 0)
239#define DABRX_KERNEL (1UL << 1)
4474ef05
MN
240#define DABRX_HYP (1UL << 2)
241#define DABRX_BTI (1UL << 3)
242#define DABRX_ALL (DABRX_BTI | DABRX_HYP | DABRX_KERNEL | DABRX_USER)
14cf11af 243#define SPRN_DAR 0x013 /* Data Address Register */
d49747bd 244#define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */
d6b89a19 245#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
14cf11af
PM
246#define DSISR_NOHPTE 0x40000000 /* no translation found */
247#define DSISR_PROTFAULT 0x08000000 /* protection fault */
248#define DSISR_ISSTORE 0x02000000 /* access was a store */
249#define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
250#define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */
697d3899 251#define DSISR_KEYFAULT 0x00200000 /* Key fault */
14cf11af
PM
252#define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
253#define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
254#define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */
255#define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */
93b0f4dc 256#define SPRN_TBU40 0x11E /* Timebase upper 40 bits (hyper, R/W) */
f050982a 257#define SPRN_SPURR 0x134 /* Scaled PURR */
50fb8ebe
BH
258#define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */
259#define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */
260#define SPRN_HDSISR 0x132
261#define SPRN_HDAR 0x133
262#define SPRN_HDEC 0x136 /* Hypervisor Decrementer */
14cf11af 263#define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
50fb8ebe
BH
264#define SPRN_RMOR 0x138 /* Real mode offset register */
265#define SPRN_HRMOR 0x139 /* Real mode offset register */
266#define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */
267#define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */
b005255e
MN
268#define SPRN_IC 0x350 /* Virtual Instruction Count */
269#define SPRN_VTB 0x351 /* Virtual Time Base */
74e400ce
MN
270/* HFSCR and FSCR bit numbers are the same */
271#define FSCR_TAR_LG 8 /* Enable Target Address Register */
272#define FSCR_EBB_LG 7 /* Enable Event Based Branching */
273#define FSCR_TM_LG 5 /* Enable Transactional Memory */
9f24b0c9
PM
274#define FSCR_BHRB_LG 4 /* Enable Branch History Rolling Buffer*/
275#define FSCR_PM_LG 3 /* Enable prob/priv access to PMU SPRs */
74e400ce
MN
276#define FSCR_DSCR_LG 2 /* Enable Data Stream Control Register */
277#define FSCR_VECVSX_LG 1 /* Enable VMX/VSX */
278#define FSCR_FP_LG 0 /* Enable Floating Point */
2468dcf6 279#define SPRN_FSCR 0x099 /* Facility Status & Control Register */
74e400ce
MN
280#define FSCR_TAR __MASK(FSCR_TAR_LG)
281#define FSCR_EBB __MASK(FSCR_EBB_LG)
282#define FSCR_DSCR __MASK(FSCR_DSCR_LG)
04b418c9 283#define SPRN_HFSCR 0xbe /* HV=1 Facility Status & Control Register */
74e400ce
MN
284#define HFSCR_TAR __MASK(FSCR_TAR_LG)
285#define HFSCR_EBB __MASK(FSCR_EBB_LG)
286#define HFSCR_TM __MASK(FSCR_TM_LG)
287#define HFSCR_PM __MASK(FSCR_PM_LG)
288#define HFSCR_BHRB __MASK(FSCR_BHRB_LG)
289#define HFSCR_DSCR __MASK(FSCR_DSCR_LG)
290#define HFSCR_VECVSX __MASK(FSCR_VECVSX_LG)
291#define HFSCR_FP __MASK(FSCR_FP_LG)
2468dcf6 292#define SPRN_TAR 0x32f /* Target Address Register */
1199919b 293#define SPRN_LPCR 0x13E /* LPAR Control Register */
50fb8ebe
BH
294#define LPCR_VPM0 (1ul << (63-0))
295#define LPCR_VPM1 (1ul << (63-1))
296#define LPCR_ISL (1ul << (63-2))
923c53ca 297#define LPCR_VC_SH (63-2)
50fb8ebe 298#define LPCR_DPFD_SH (63-11)
a0144e2a 299#define LPCR_DPFD (7ul << LPCR_DPFD_SH)
da9d1d7f 300#define LPCR_VRMASD (0x1ful << (63-16))
50fb8ebe
BH
301#define LPCR_VRMA_L (1ul << (63-12))
302#define LPCR_VRMA_LP0 (1ul << (63-15))
303#define LPCR_VRMA_LP1 (1ul << (63-16))
923c53ca 304#define LPCR_VRMASD_SH (63-16)
50fb8ebe 305#define LPCR_RMLS 0x1C000000 /* impl dependent rmo limit sel */
aa04b4cc 306#define LPCR_RMLS_SH (63-37)
50fb8ebe 307#define LPCR_ILE 0x02000000 /* !HV irqs set MSR:LE */
b0302722
MN
308#define LPCR_AIL_0 0x00000000 /* MMU off exception offset 0x0 */
309#define LPCR_AIL_3 0x01800000 /* MMU on exception offset 0xc00...4xxx */
50fb8ebe
BH
310#define LPCR_PECE 0x00007000 /* powersave exit cause enable */
311#define LPCR_PECE0 0x00004000 /* ext. exceptions can cause exit */
312#define LPCR_PECE1 0x00002000 /* decrementer can cause exit */
313#define LPCR_PECE2 0x00001000 /* machine check etc can cause exit */
314#define LPCR_MER 0x00000800 /* Mediated External Exception */
4619ac88 315#define LPCR_MER_SH 11
a0144e2a 316#define LPCR_TC 0x00000200 /* Translation control */
923c53ca 317#define LPCR_LPES 0x0000000c
50fb8ebe
BH
318#define LPCR_LPES0 0x00000008 /* LPAR Env selector 0 */
319#define LPCR_LPES1 0x00000004 /* LPAR Env selector 1 */
923c53ca 320#define LPCR_LPES_SH 2
50fb8ebe
BH
321#define LPCR_RMI 0x00000002 /* real mode is cache inhibit */
322#define LPCR_HDICE 0x00000001 /* Hyp Decr enable (HV,PR,EE) */
d30f6e48 323#ifndef SPRN_LPID
50fb8ebe 324#define SPRN_LPID 0x13F /* Logical Partition Identifier */
d30f6e48 325#endif
de56a948 326#define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */
50fb8ebe
BH
327#define SPRN_HMER 0x150 /* Hardware m? error recovery */
328#define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */
388cc6e1
PM
329#define SPRN_PCR 0x152 /* Processor compatibility register */
330#define PCR_VEC_DIS (1ul << (63-0)) /* Vec. disable (bit NA since POWER8) */
331#define PCR_VSX_DIS (1ul << (63-1)) /* VSX disable (bit NA since POWER8) */
5557ae0e
PM
332#define PCR_TM_DIS (1ul << (63-2)) /* Trans. memory disable (POWER8) */
333#define PCR_ARCH_206 0x4 /* Architecture 2.06 */
388cc6e1 334#define PCR_ARCH_205 0x2 /* Architecture 2.05 */
50fb8ebe
BH
335#define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */
336#define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */
337#define SPRN_TLBVPNR 0x155 /* P7 TLB control register */
338#define SPRN_TLBRPNR 0x156 /* P7 TLB control register */
339#define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */
14cf11af
PM
340#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
341#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
342#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
343#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
344#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
345#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
346#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
347#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
348#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
349#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
350#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
351#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
352#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
353#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
354#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
355#define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */
13e7a8e8 356#define SPRN_PPR 0x380 /* SMT Thread status Register */
14cf11af
PM
357
358#define SPRN_DEC 0x016 /* Decrement Register */
359#define SPRN_DER 0x095 /* Debug Enable Regsiter */
360#define DER_RSTE 0x40000000 /* Reset Interrupt */
361#define DER_CHSTPE 0x20000000 /* Check Stop */
362#define DER_MCIE 0x10000000 /* Machine Check Interrupt */
363#define DER_EXTIE 0x02000000 /* External Interrupt */
364#define DER_ALIE 0x01000000 /* Alignment Interrupt */
365#define DER_PRIE 0x00800000 /* Program Interrupt */
366#define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */
367#define DER_DECIE 0x00200000 /* Decrementer Interrupt */
368#define DER_SYSIE 0x00040000 /* System Call Interrupt */
369#define DER_TRE 0x00020000 /* Trace Interrupt */
370#define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */
371#define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */
372#define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */
373#define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */
374#define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */
375#define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */
376#define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */
377#define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */
378#define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */
379#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
b005255e
MN
380#define SPRN_DHDES 0x0B1 /* Directed Hyp. Doorbell Exc. State */
381#define SPRN_DPDES 0x0B0 /* Directed Priv. Doorbell Exc. State */
14cf11af
PM
382#define SPRN_EAR 0x11A /* External Address Register */
383#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
384#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
385#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
969391c5 386#define HID0_HDICE_SH (63 - 23) /* 970 HDEC interrupt enable */
14cf11af
PM
387#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
388#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
389#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
390#define HID0_SBCLK (1<<27)
391#define HID0_EICE (1<<26)
392#define HID0_TBEN (1<<26) /* Timebase enable - 745x */
393#define HID0_ECLK (1<<25)
394#define HID0_PAR (1<<24)
395#define HID0_STEN (1<<24) /* Software table search enable - 745x */
396#define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */
397#define HID0_DOZE (1<<23)
398#define HID0_NAP (1<<22)
399#define HID0_SLEEP (1<<21)
400#define HID0_DPM (1<<20)
401#define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */
402#define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */
403#define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/
404#define HID0_ICE (1<<15) /* Instruction Cache Enable */
405#define HID0_DCE (1<<14) /* Data Cache Enable */
406#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
407#define HID0_DLOCK (1<<12) /* Data Cache Lock */
408#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
409#define HID0_DCI (1<<10) /* Data Cache Invalidate */
410#define HID0_SPD (1<<9) /* Speculative disable */
411#define HID0_DAPUEN (1<<8) /* Debug APU enable */
412#define HID0_SGE (1<<7) /* Store Gathering Enable */
413#define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
fc4033b2 414#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
14cf11af
PM
415#define HID0_LRSTK (1<<4) /* Link register stack - 745x */
416#define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */
417#define HID0_ABE (1<<3) /* Address Broadcast Enable */
418#define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */
419#define HID0_BHTE (1<<2) /* Branch History Table Enable */
420#define HID0_BTCD (1<<1) /* Branch target cache disable */
421#define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */
422#define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */
423
424#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
86985db6 425#ifdef CONFIG_6xx
14cf11af
PM
426#define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */
427#define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */
428#define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */
429#define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */
430#define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */
431#define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */
432#define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */
433#define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */
434#define HID1_PS (1<<16) /* 750FX PLL selection */
86985db6 435#endif
14cf11af 436#define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */
d6d549b2 437#define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */
14cf11af 438#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
d49747bd
SW
439#define SPRN_IABR2 0x3FA /* 83xx */
440#define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */
b005255e 441#define SPRN_IAMR 0x03D /* Instr. Authority Mask Reg */
14cf11af 442#define SPRN_HID4 0x3F4 /* 970 HID4 */
969391c5
PM
443#define HID4_LPES0 (1ul << (63-0)) /* LPAR env. sel. bit 0 */
444#define HID4_RMLS2_SH (63 - 2) /* Real mode limit bottom 2 bits */
445#define HID4_LPID5_SH (63 - 6) /* partition ID bottom 4 bits */
446#define HID4_RMOR_SH (63 - 22) /* real mode offset (16 bits) */
a0144e2a 447#define HID4_RMOR (0xFFFFul << HID4_RMOR_SH)
969391c5
PM
448#define HID4_LPES1 (1 << (63-57)) /* LPAR env. sel. bit 1 */
449#define HID4_RMLS0_SH (63 - 58) /* Real mode limit top bit */
450#define HID4_LPID1_SH 0 /* partition ID top 2 bits */
d6d549b2 451#define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */
14cf11af 452#define SPRN_HID5 0x3F6 /* 970 HID5 */
d6b89a19
MN
453#define SPRN_HID6 0x3F9 /* BE HID 6 */
454#define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */
455#define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */
456#define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */
457#define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */
458#define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */
459#define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */
460#define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */
461#define SPRN_TSC 0x3FD /* Thread switch control on others */
462#define SPRN_TST 0x3FC /* Thread switch timeout on others */
14cf11af
PM
463#if !defined(SPRN_IAC1) && !defined(SPRN_IAC2)
464#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
465#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
466#endif
467#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
468#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
469#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
470#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
471#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
472#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
473#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
474#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
475#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
476#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
477#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
478#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
479#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
480#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
481#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
482#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
483#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
484#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
485#define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */
486#define ICTRL_EICE 0x08000000 /* enable icache parity errs */
487#define ICTRL_EDC 0x04000000 /* enable dcache parity errs */
488#define ICTRL_EICP 0x00000100 /* enable icache par. check */
489#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
490#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
491#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
492#define SPRN_L2CR2 0x3f8
493#define L2CR_L2E 0x80000000 /* L2 enable */
494#define L2CR_L2PE 0x40000000 /* L2 parity enable */
495#define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */
496#define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */
497#define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */
498#define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */
499#define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */
500#define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */
501#define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */
502#define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */
503#define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */
504#define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */
505#define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */
506#define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */
507#define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */
508#define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */
509#define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */
510#define L2CR_L2DO 0x00400000 /* L2 data only */
511#define L2CR_L2I 0x00200000 /* L2 global invalidate */
512#define L2CR_L2CTL 0x00100000 /* L2 RAM control */
513#define L2CR_L2WT 0x00080000 /* L2 write-through */
514#define L2CR_L2TS 0x00040000 /* L2 test support */
515#define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */
516#define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */
517#define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */
518#define L2CR_L2SL 0x00008000 /* L2 DLL slow */
519#define L2CR_L2DF 0x00004000 /* L2 differential clock */
520#define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */
521#define L2CR_L2IP 0x00000001 /* L2 GI in progress */
522#define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */
523#define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */
524#define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */
525#define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */
526#define SPRN_L3CR 0x3FA /* Level 3 Cache Control Regsiter */
527#define L3CR_L3E 0x80000000 /* L3 enable */
528#define L3CR_L3PE 0x40000000 /* L3 data parity enable */
529#define L3CR_L3APE 0x20000000 /* L3 addr parity enable */
530#define L3CR_L3SIZ 0x10000000 /* L3 size */
531#define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */
532#define L3CR_L3RES 0x04000000 /* L3 special reserved bit */
533#define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */
534#define L3CR_L3IO 0x00400000 /* L3 instruction only */
535#define L3CR_L3SPO 0x00040000 /* L3 sample point override */
536#define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */
537#define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */
538#define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */
539#define L3CR_L3HWF 0x00000800 /* L3 hardware flush */
540#define L3CR_L3I 0x00000400 /* L3 global invalidate */
541#define L3CR_L3RT 0x00000300 /* L3 SRAM type */
542#define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */
543#define L3CR_L3DO 0x00000040 /* L3 data only mode */
544#define L3CR_PMEN 0x00000004 /* L3 private memory enable */
545#define L3CR_PMSIZ 0x00000001 /* L3 private memory size */
9f04b9e3 546
14cf11af
PM
547#define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */
548#define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */
549#define SPRN_LDSTCR 0x3f8 /* Load/Store control register */
550#define SPRN_LDSTDB 0x3f4 /* */
551#define SPRN_LR 0x008 /* Link Register */
14cf11af
PM
552#ifndef SPRN_PIR
553#define SPRN_PIR 0x3FF /* Processor Identification Register */
554#endif
42d02b81 555#define SPRN_TIR 0x1BE /* Thread Identification Register */
b005255e 556#define SPRN_PSPB 0x09F /* Problem State Priority Boost reg */
14cf11af
PM
557#define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */
558#define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */
d6b89a19 559#define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */
14cf11af
PM
560#define SPRN_PVR 0x11F /* Processor Version Register */
561#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
562#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
563#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
799d6046 564#define SPRN_ASR 0x118 /* Address Space Register */
14cf11af
PM
565#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
566#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
567#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
568#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
569#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
18ad51dd 570#define SPRN_USPRG3 0x103 /* SPRG3 userspace read */
14cf11af
PM
571#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
572#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
573#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
574#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
575#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
576#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
342d3db7
PM
577#define SRR1_ISI_NOPT 0x40000000 /* ISI: Not found in hash */
578#define SRR1_ISI_N_OR_G 0x10000000 /* ISI: Access is no-exec or G */
579#define SRR1_ISI_PROT 0x08000000 /* ISI: Other protection fault */
c902be71 580#define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */
c902be71
AB
581#define SRR1_WAKESYSERR 0x00300000 /* System error */
582#define SRR1_WAKEEE 0x00200000 /* External interrupt */
583#define SRR1_WAKEMT 0x00280000 /* mtctrl */
50fb8ebe 584#define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
c902be71
AB
585#define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
586#define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */
50fb8ebe
BH
587#define SRR1_WAKERESET 0x00100000 /* System reset */
588#define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */
589#define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained,
590 * may not be recoverable */
591#define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */
592#define SRR1_WS_DEEP 0x00010000 /* All resources maintained */
25a8a02d 593#define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */
28c483b6 594#define SRR1_PROGILL 0x00080000 /* Illegal instruction */
25a8a02d
AG
595#define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */
596#define SRR1_PROGTRAP 0x00020000 /* Trap */
597#define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */
50fb8ebe 598
acf7d768
BH
599#define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */
600#define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */
b92a66a6 601#define HSRR1_DENORM 0x00100000 /* Denorm exception */
c902be71 602
c388cfeb
OJ
603#define SPRN_TBCTL 0x35f /* PA6T Timebase control register */
604#define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */
605#define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */
606#define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */
607#define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */
608
14cf11af
PM
609#ifndef SPRN_SVR
610#define SPRN_SVR 0x11E /* System Version Register */
611#endif
612#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
613/* these bits were defined in inverted endian sense originally, ugh, confusing */
614#define THRM1_TIN (1 << 31)
615#define THRM1_TIV (1 << 30)
616#define THRM1_THRES(x) ((x&0x7f)<<23)
617#define THRM3_SITV(x) ((x&0x3fff)<<1)
618#define THRM1_TID (1<<2)
619#define THRM1_TIE (1<<1)
620#define THRM1_V (1<<0)
621#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
622#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
623#define THRM3_E (1<<0)
624#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
625#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
626#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
627#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
628#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
629#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
630#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
631#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
632#define SPRN_VRSAVE 0x100 /* Vector Register Save Register */
633#define SPRN_XER 0x001 /* Fixed Point Exception Register */
634
d6d549b2
AG
635#define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */
636#define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */
637#define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */
638#define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */
639#define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */
640#define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */
641#define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */
642
4350147a
BH
643#define SPRN_SCOMC 0x114 /* SCOM Access Control */
644#define SPRN_SCOMD 0x115 /* SCOM Access DATA */
645
9f04b9e3
PM
646/* Performance monitor SPRs */
647#ifdef CONFIG_PPC64
648#define SPRN_MMCR0 795
649#define MMCR0_FC 0x80000000UL /* freeze counters */
650#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
651#define MMCR0_KERNEL_DISABLE MMCR0_FCS
652#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
653#define MMCR0_PROBLEM_DISABLE MMCR0_FCP
654#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
655#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
656#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
657#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
658#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
330a1eb7
ME
659#define MMCR0_EBE 0x00100000UL /* Event based branch enable */
660#define MMCR0_PMCC 0x000c0000UL /* PMC control */
661#define MMCR0_PMCC_U6 0x00080000UL /* PMC1-6 are R/W by user (PR) */
9f04b9e3
PM
662#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
663#define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/
664#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
665#define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */
666#define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
7a7a41f9 667#define MMCR0_FC56 0x00000010UL /* freeze counters 5 and 6 */
9f04b9e3
PM
668#define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
669#define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
670#define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
671#define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
672#define SPRN_MMCR1 798
240686c1 673#define SPRN_MMCR2 769
9f04b9e3 674#define SPRN_MMCRA 0x312
0bbd0d4b 675#define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */
81cd5ae3
AB
676#define MMCRA_SDAR_DCACHE_MISS 0x40000000UL
677#define MMCRA_SDAR_ERAT_MISS 0x20000000UL
9f04b9e3
PM
678#define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
679#define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
078f1940 680#define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */
681#define MMCRA_SLOT_SHIFT 24
9f04b9e3 682#define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
0bbd0d4b 683#define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */
e78dbc80
MN
684#define POWER6_MMCRA_SIHV 0x0000040000000000ULL
685#define POWER6_MMCRA_SIPR 0x0000020000000000ULL
686#define POWER6_MMCRA_THRM 0x00000020UL
687#define POWER6_MMCRA_OTHER 0x0000000EUL
e6878835 688
689#define POWER7P_MMCRA_SIAR_VALID 0x10000000 /* P7+ SIAR contents valid */
690#define POWER7P_MMCRA_SDAR_VALID 0x08000000 /* P7+ SDAR contents valid */
691
240686c1
ME
692#define SPRN_MMCRH 316 /* Hypervisor monitor mode control register */
693#define SPRN_MMCRS 894 /* Supervisor monitor mode control register */
694#define SPRN_MMCRC 851 /* Core monitor mode control register */
9353374b
ME
695#define SPRN_EBBHR 804 /* Event based branch handler register */
696#define SPRN_EBBRR 805 /* Event based branch return register */
697#define SPRN_BESCR 806 /* Branch event status and control register */
b005255e 698#define SPRN_WORT 895 /* Workload optimization register - thread */
240686c1 699
9f04b9e3
PM
700#define SPRN_PMC1 787
701#define SPRN_PMC2 788
702#define SPRN_PMC3 789
703#define SPRN_PMC4 790
704#define SPRN_PMC5 791
705#define SPRN_PMC6 792
706#define SPRN_PMC7 793
707#define SPRN_PMC8 794
708#define SPRN_SIAR 780
709#define SPRN_SDAR 781
8f61aa32
ME
710#define SPRN_SIER 784
711#define SIER_SIPR 0x2000000 /* Sampled MSR_PR */
712#define SIER_SIHV 0x1000000 /* Sampled MSR_HV */
713#define SIER_SIAR_VALID 0x0400000 /* SIAR contents valid */
714#define SIER_SDAR_VALID 0x0200000 /* SDAR contents valid */
b005255e
MN
715#define SPRN_TACR 888
716#define SPRN_TCSCR 889
717#define SPRN_CSIGR 890
718#define SPRN_SPMC1 892
719#define SPRN_SPMC2 893
9f04b9e3 720
330a1eb7
ME
721/* When EBB is enabled, some of MMCR0/MMCR2/SIER are user accessible */
722#define MMCR0_USER_MASK (MMCR0_FC | MMCR0_PMXE | MMCR0_PMAO)
723#define MMCR2_USER_MASK 0x4020100804020000UL /* (FC1P|FC2P|FC3P|FC4P|FC5P|FC6P) */
724#define SIER_USER_MASK 0x7fffffUL
725
25fc530e
OJ
726#define SPRN_PA6T_MMCR0 795
727#define PA6T_MMCR0_EN0 0x0000000000000001UL
728#define PA6T_MMCR0_EN1 0x0000000000000002UL
729#define PA6T_MMCR0_EN2 0x0000000000000004UL
730#define PA6T_MMCR0_EN3 0x0000000000000008UL
731#define PA6T_MMCR0_EN4 0x0000000000000010UL
732#define PA6T_MMCR0_EN5 0x0000000000000020UL
733#define PA6T_MMCR0_SUPEN 0x0000000000000040UL
734#define PA6T_MMCR0_PREN 0x0000000000000080UL
735#define PA6T_MMCR0_HYPEN 0x0000000000000100UL
736#define PA6T_MMCR0_FCM0 0x0000000000000200UL
737#define PA6T_MMCR0_FCM1 0x0000000000000400UL
738#define PA6T_MMCR0_INTGEN 0x0000000000000800UL
739#define PA6T_MMCR0_INTEN0 0x0000000000001000UL
740#define PA6T_MMCR0_INTEN1 0x0000000000002000UL
741#define PA6T_MMCR0_INTEN2 0x0000000000004000UL
742#define PA6T_MMCR0_INTEN3 0x0000000000008000UL
743#define PA6T_MMCR0_INTEN4 0x0000000000010000UL
744#define PA6T_MMCR0_INTEN5 0x0000000000020000UL
745#define PA6T_MMCR0_DISCNT 0x0000000000040000UL
746#define PA6T_MMCR0_UOP 0x0000000000080000UL
747#define PA6T_MMCR0_TRG 0x0000000000100000UL
748#define PA6T_MMCR0_TRGEN 0x0000000000200000UL
749#define PA6T_MMCR0_TRGREG 0x0000000001600000UL
750#define PA6T_MMCR0_SIARLOG 0x0000000002000000UL
751#define PA6T_MMCR0_SDARLOG 0x0000000004000000UL
752#define PA6T_MMCR0_PROEN 0x0000000008000000UL
753#define PA6T_MMCR0_PROLOG 0x0000000010000000UL
754#define PA6T_MMCR0_DAMEN2 0x0000000020000000UL
755#define PA6T_MMCR0_DAMEN3 0x0000000040000000UL
756#define PA6T_MMCR0_DAMEN4 0x0000000080000000UL
757#define PA6T_MMCR0_DAMEN5 0x0000000100000000UL
758#define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL
759#define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL
760#define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL
761#define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL
762#define PA6T_MMCR0_HANDDIS 0x0000002000000000UL
763#define PA6T_MMCR0_PCTEN 0x0000004000000000UL
764#define PA6T_MMCR0_SOCEN 0x0000008000000000UL
765#define PA6T_MMCR0_SOCMOD 0x0000010000000000UL
766
767#define SPRN_PA6T_MMCR1 798
768#define PA6T_MMCR1_ES2 0x00000000000000ffUL
769#define PA6T_MMCR1_ES3 0x000000000000ff00UL
770#define PA6T_MMCR1_ES4 0x0000000000ff0000UL
771#define PA6T_MMCR1_ES5 0x00000000ff000000UL
772
2e1957fd
OJ
773#define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */
774#define SPRN_PA6T_UPMC1 772 /* ... */
25fc530e
OJ
775#define SPRN_PA6T_UPMC2 773
776#define SPRN_PA6T_UPMC3 774
777#define SPRN_PA6T_UPMC4 775
778#define SPRN_PA6T_UPMC5 776
2e1957fd
OJ
779#define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */
780#define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */
781#define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */
782#define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */
783#define SPRN_PA6T_PMC0 787
784#define SPRN_PA6T_PMC1 788
785#define SPRN_PA6T_PMC2 789
786#define SPRN_PA6T_PMC3 790
787#define SPRN_PA6T_PMC4 791
788#define SPRN_PA6T_PMC5 792
789#define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */
790#define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */
791#define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */
792#define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */
793
794#define SPRN_PA6T_IER 981 /* Icache Error Register */
795#define SPRN_PA6T_DER 982 /* Dcache Error Register */
796#define SPRN_PA6T_BER 862 /* BIU Error Address Register */
797#define SPRN_PA6T_MER 849 /* MMU Error Register */
798
799#define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */
800#define SPRN_PA6T_IMA1 881 /* ... */
801#define SPRN_PA6T_IMA2 882
802#define SPRN_PA6T_IMA3 883
803#define SPRN_PA6T_IMA4 884
804#define SPRN_PA6T_IMA5 885
805#define SPRN_PA6T_IMA6 886
806#define SPRN_PA6T_IMA7 887
807#define SPRN_PA6T_IMA8 888
808#define SPRN_PA6T_IMA9 889
809#define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */
810#define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */
811#define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */
cda563fb 812#define SPRN_BKMK 1020 /* Cell Bookmark Register */
2e1957fd
OJ
813#define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */
814
6529c13d 815
9f04b9e3 816#else /* 32-bit */
555d97ac
AF
817#define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */
818#define MMCR0_FC 0x80000000UL /* freeze counters */
819#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
820#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
821#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
822#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
823#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
824#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
825#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
826#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
827#define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/
828#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
829#define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */
830#define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */
831
832#define SPRN_MMCR1 956
833#define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */
834#define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */
835#define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */
836#define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */
837#define SPRN_MMCR2 944
838#define SPRN_PMC1 953 /* Performance Counter Register 1 */
839#define SPRN_PMC2 954 /* Performance Counter Register 2 */
840#define SPRN_PMC3 957 /* Performance Counter Register 3 */
841#define SPRN_PMC4 958 /* Performance Counter Register 4 */
842#define SPRN_PMC5 945 /* Performance Counter Register 5 */
843#define SPRN_PMC6 946 /* Performance Counter Register 6 */
844
845#define SPRN_SIAR 955 /* Sampled Instruction Address Register */
9f04b9e3 846
14cf11af
PM
847/* Bit definitions for MMCR0 and PMC1 / PMC2. */
848#define MMCR0_PMC1_CYCLES (1 << 7)
849#define MMCR0_PMC1_ICACHEMISS (5 << 7)
850#define MMCR0_PMC1_DTLB (6 << 7)
851#define MMCR0_PMC2_DCACHEMISS 0x6
852#define MMCR0_PMC2_CYCLES 0x1
853#define MMCR0_PMC2_ITLB 0x7
854#define MMCR0_PMC2_LOADMISSTIME 0x5
9f04b9e3 855#endif
14cf11af 856
ee43eb78
BH
857/*
858 * SPRG usage:
859 *
860 * All 64-bit:
2dd60d79
BH
861 * - SPRG1 stores PACA pointer except 64-bit server in
862 * HV mode in which case it is HSPRG0
ee43eb78
BH
863 *
864 * 64-bit server:
98ae22e1 865 * - SPRG0 scratch for TM recheckpoint/reclaim (reserved for HV on Power4)
063517be 866 * - SPRG2 scratch for exception vectors
18ad51dd 867 * - SPRG3 CPU and NUMA node for VDSO getcpu (user visible)
2dd60d79
BH
868 * - HSPRG0 stores PACA in HV mode
869 * - HSPRG1 scratch for "HV" exceptions
ee43eb78 870 *
13363ab9
BH
871 * 64-bit embedded
872 * - SPRG0 generic exception scratch
873 * - SPRG2 TLB exception stack
8b64a9df
MC
874 * - SPRG3 critical exception scratch and
875 * CPU and NUMA node for VDSO getcpu (user visible)
13363ab9
BH
876 * - SPRG4 unused (user visible)
877 * - SPRG6 TLB miss scratch (user visible, sorry !)
878 * - SPRG7 critical exception scratch
879 * - SPRG8 machine check exception scratch
880 * - SPRG9 debug exception scratch
881 *
ee43eb78
BH
882 * All 32-bit:
883 * - SPRG3 current thread_info pointer
884 * (virtual on BookE, physical on others)
885 *
886 * 32-bit classic:
887 * - SPRG0 scratch for exception vectors
888 * - SPRG1 scratch for exception vectors
889 * - SPRG2 indicator that we are in RTAS
890 * - SPRG4 (603 only) pseudo TLB LRU data
891 *
892 * 32-bit 40x:
893 * - SPRG0 scratch for exception vectors
894 * - SPRG1 scratch for exception vectors
895 * - SPRG2 scratch for exception vectors
896 * - SPRG4 scratch for exception vectors (not 403)
897 * - SPRG5 scratch for exception vectors (not 403)
898 * - SPRG6 scratch for exception vectors (not 403)
899 * - SPRG7 scratch for exception vectors (not 403)
900 *
901 * 32-bit 440 and FSL BookE:
902 * - SPRG0 scratch for exception vectors
903 * - SPRG1 scratch for exception vectors (*)
904 * - SPRG2 scratch for crit interrupts handler
905 * - SPRG4 scratch for exception vectors
906 * - SPRG5 scratch for exception vectors
907 * - SPRG6 scratch for machine check handler
908 * - SPRG7 scratch for exception vectors
909 * - SPRG9 scratch for debug vectors (e500 only)
910 *
911 * Additionally, BookE separates "read" and "write"
912 * of those registers. That allows to use the userspace
913 * readable variant for reads, which can avoid a fault
914 * with KVM type virtualization.
915 *
916 * (*) Under KVM, the host SPRG1 is used to point to
917 * the current VCPU data structure
918 *
919 * 32-bit 8xx:
920 * - SPRG0 scratch for exception vectors
921 * - SPRG1 scratch for exception vectors
922 * - SPRG2 apparently unused but initialized
923 *
924 */
925#ifdef CONFIG_PPC64
063517be 926#define SPRN_SPRG_PACA SPRN_SPRG1
ee43eb78
BH
927#else
928#define SPRN_SPRG_THREAD SPRN_SPRG3
929#endif
930
931#ifdef CONFIG_PPC_BOOK3S_64
063517be 932#define SPRN_SPRG_SCRATCH0 SPRN_SPRG2
2dd60d79
BH
933#define SPRN_SPRG_HPACA SPRN_HSPRG0
934#define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1
935
936#define GET_PACA(rX) \
937 BEGIN_FTR_SECTION_NESTED(66); \
938 mfspr rX,SPRN_SPRG_PACA; \
939 FTR_SECTION_ELSE_NESTED(66); \
940 mfspr rX,SPRN_SPRG_HPACA; \
969391c5 941 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
2dd60d79
BH
942
943#define SET_PACA(rX) \
944 BEGIN_FTR_SECTION_NESTED(66); \
945 mtspr SPRN_SPRG_PACA,rX; \
946 FTR_SECTION_ELSE_NESTED(66); \
947 mtspr SPRN_SPRG_HPACA,rX; \
969391c5 948 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
673b189a
PM
949
950#define GET_SCRATCH0(rX) \
951 BEGIN_FTR_SECTION_NESTED(66); \
952 mfspr rX,SPRN_SPRG_SCRATCH0; \
953 FTR_SECTION_ELSE_NESTED(66); \
954 mfspr rX,SPRN_SPRG_HSCRATCH0; \
969391c5 955 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
673b189a
PM
956
957#define SET_SCRATCH0(rX) \
958 BEGIN_FTR_SECTION_NESTED(66); \
959 mtspr SPRN_SPRG_SCRATCH0,rX; \
960 FTR_SECTION_ELSE_NESTED(66); \
961 mtspr SPRN_SPRG_HSCRATCH0,rX; \
969391c5 962 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
593adf31
PM
963
964#else /* CONFIG_PPC_BOOK3S_64 */
965#define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0
966#define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX
967
ee43eb78
BH
968#endif
969
13363ab9
BH
970#ifdef CONFIG_PPC_BOOK3E_64
971#define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8
8b64a9df 972#define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG3
13363ab9
BH
973#define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9
974#define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2
975#define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6
976#define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0
5473eb1c 977#define SPRN_SPRG_GDBELL_SCRATCH SPRN_SPRG_GEN_SCRATCH
2dd60d79
BH
978
979#define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX
980#define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA
981
13363ab9
BH
982#endif
983
ee43eb78
BH
984#ifdef CONFIG_PPC_BOOK3S_32
985#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
986#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
987#define SPRN_SPRG_RTAS SPRN_SPRG2
988#define SPRN_SPRG_603_LRU SPRN_SPRG4
989#endif
990
991#ifdef CONFIG_40x
992#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
993#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
994#define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
995#define SPRN_SPRG_SCRATCH3 SPRN_SPRG4
996#define SPRN_SPRG_SCRATCH4 SPRN_SPRG5
997#define SPRN_SPRG_SCRATCH5 SPRN_SPRG6
998#define SPRN_SPRG_SCRATCH6 SPRN_SPRG7
999#endif
1000
1001#ifdef CONFIG_BOOKE
1002#define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0
1003#define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0
1004#define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1
1005#define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1
1006#define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2
1007#define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2
1008#define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R
1009#define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W
1010#define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R
1011#define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W
1325a684
AK
1012#define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG1
1013#define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG1
ee43eb78
BH
1014#define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R
1015#define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W
1016#ifdef CONFIG_E200
1017#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R
1018#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W
1019#else
1020#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9
1021#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9
1022#endif
ee43eb78
BH
1023#endif
1024
1025#ifdef CONFIG_8xx
1026#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1027#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
1028#endif
1029
2dd60d79
BH
1030
1031
3a2c48cf
AB
1032/*
1033 * An mtfsf instruction with the L bit set. On CPUs that support this a
52aed7cd 1034 * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored.
3a2c48cf
AB
1035 *
1036 * Until binutils gets the new form of mtfsf, hardwire the instruction.
1037 */
1038#ifdef CONFIG_PPC64
1039#define MTFSF_L(REG) \
1040 .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25))
1041#else
1042#define MTFSF_L(REG) mtfsf 0xff, (REG)
1043#endif
1044
14cf11af
PM
1045/* Processor Version Register (PVR) field extraction */
1046
1047#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
1048#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
1049
d3dbeef6 1050#define pvr_version_is(pvr) (PVR_VER(mfspr(SPRN_PVR)) == (pvr))
9f04b9e3 1051
14cf11af
PM
1052/*
1053 * IBM has further subdivided the standard PowerPC 16-bit version and
1054 * revision subfields of the PVR for the PowerPC 403s into the following:
1055 */
1056
1057#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
1058#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
1059#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
1060#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
1061#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
1062#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
1063
1064/* Processor Version Numbers */
1065
1066#define PVR_403GA 0x00200000
1067#define PVR_403GB 0x00200100
1068#define PVR_403GC 0x00200200
1069#define PVR_403GCX 0x00201400
1070#define PVR_405GP 0x40110000
e7f75ad0 1071#define PVR_476 0x11a52000
df777bd3 1072#define PVR_476FPE 0x7ff50000
14cf11af
PM
1073#define PVR_STB03XXX 0x40310000
1074#define PVR_NP405H 0x41410000
1075#define PVR_NP405L 0x41610000
1076#define PVR_601 0x00010000
1077#define PVR_602 0x00050000
1078#define PVR_603 0x00030000
1079#define PVR_603e 0x00060000
1080#define PVR_603ev 0x00070000
1081#define PVR_603r 0x00071000
1082#define PVR_604 0x00040000
1083#define PVR_604e 0x00090000
1084#define PVR_604r 0x000A0000
1085#define PVR_620 0x00140000
1086#define PVR_740 0x00080000
1087#define PVR_750 PVR_740
1088#define PVR_740P 0x10080000
1089#define PVR_750P PVR_740P
1090#define PVR_7400 0x000C0000
1091#define PVR_7410 0x800C0000
1092#define PVR_7450 0x80000000
1093#define PVR_8540 0x80200000
1094#define PVR_8560 0x80200000
ac6f1203
LY
1095#define PVR_VER_E500V1 0x8020
1096#define PVR_VER_E500V2 0x8021
14cf11af
PM
1097/*
1098 * For the 8xx processors, all of them report the same PVR family for
1099 * the PowerPC core. The various versions of these processors must be
1100 * differentiated by the version number in the Communication Processor
1101 * Module (CPM).
1102 */
1103#define PVR_821 0x00500000
1104#define PVR_823 PVR_821
1105#define PVR_850 PVR_821
1106#define PVR_860 PVR_821
1107#define PVR_8240 0x00810100
1108#define PVR_8245 0x80811014
1109#define PVR_8260 PVR_8240
1110
b4e8c8dd
TS
1111/* 476 Simulator seems to currently have the PVR of the 602... */
1112#define PVR_476_ISS 0x00052000
1113
9f04b9e3 1114/* 64-bit processors */
d3dbeef6
ME
1115#define PVR_NORTHSTAR 0x0033
1116#define PVR_PULSAR 0x0034
1117#define PVR_POWER4 0x0035
1118#define PVR_ICESTAR 0x0036
1119#define PVR_SSTAR 0x0037
1120#define PVR_POWER4p 0x0038
1121#define PVR_970 0x0039
1122#define PVR_POWER5 0x003A
1123#define PVR_POWER5p 0x003B
1124#define PVR_970FX 0x003C
1125#define PVR_POWER6 0x003E
1126#define PVR_POWER7 0x003F
1127#define PVR_630 0x0040
1128#define PVR_630p 0x0041
1129#define PVR_970MP 0x0044
1130#define PVR_970GX 0x0045
22d8ce88 1131#define PVR_POWER7p 0x004A
33959f88
MN
1132#define PVR_POWER8E 0x004B
1133#define PVR_POWER8 0x004D
d3dbeef6
ME
1134#define PVR_BE 0x0070
1135#define PVR_PA6T 0x0090
9f04b9e3 1136
388cc6e1
PM
1137/* "Logical" PVR values defined in PAPR, representing architecture levels */
1138#define PVR_ARCH_204 0x0f000001
1139#define PVR_ARCH_205 0x0f000002
1140#define PVR_ARCH_206 0x0f000003
1141#define PVR_ARCH_206p 0x0f100003
1142#define PVR_ARCH_207 0x0f000004
1143
14cf11af
PM
1144/* Macros for setting and retrieving special purpose registers */
1145#ifndef __ASSEMBLY__
9f04b9e3 1146#define mfmsr() ({unsigned long rval; \
b416c9a1
TC
1147 asm volatile("mfmsr %0" : "=r" (rval) : \
1148 : "memory"); rval;})
0866eb99 1149#ifdef CONFIG_PPC_BOOK3S_64
9f04b9e3 1150#define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
4c75f84f 1151 : : "r" (v) : "memory")
9f04b9e3 1152#define mtmsrd(v) __mtmsrd((v), 0)
f78541dc 1153#define mtmsr(v) mtmsrd(v)
9f04b9e3 1154#else
326ed6a9
SW
1155#define mtmsr(v) asm volatile("mtmsr %0" : \
1156 : "r" ((unsigned long)(v)) \
1157 : "memory")
9f04b9e3 1158#endif
14cf11af 1159
9f04b9e3 1160#define mfspr(rn) ({unsigned long rval; \
14cf11af
PM
1161 asm volatile("mfspr %0," __stringify(rn) \
1162 : "=r" (rval)); rval;})
326ed6a9
SW
1163#define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : \
1164 : "r" ((unsigned long)(v)) \
2fae0a52 1165 : "memory")
14cf11af 1166
859deea9 1167#ifdef __powerpc64__
d52459ca 1168#if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
859deea9
BH
1169#define mftb() ({unsigned long rval; \
1170 asm volatile( \
beb2dc0a 1171 "90: mfspr %0, %2;\n" \
859deea9
BH
1172 "97: cmpwi %0,0;\n" \
1173 " beq- 90b;\n" \
1174 "99:\n" \
1175 ".section __ftr_fixup,\"a\"\n" \
1176 ".align 3\n" \
1177 "98:\n" \
1178 " .llong %1\n" \
1179 " .llong %1\n" \
1180 " .llong 97b-98b\n" \
1181 " .llong 99b-98b\n" \
fac23fe4
ME
1182 " .llong 0\n" \
1183 " .llong 0\n" \
859deea9 1184 ".previous" \
beb2dc0a
SW
1185 : "=r" (rval) \
1186 : "i" (CPU_FTR_CELL_TB_BUG), "i" (SPRN_TBRL)); \
1187 rval;})
859deea9 1188#else
9f04b9e3 1189#define mftb() ({unsigned long rval; \
beb2dc0a
SW
1190 asm volatile("mfspr %0, %1" : \
1191 "=r" (rval) : "i" (SPRN_TBRL)); rval;})
859deea9
BH
1192#endif /* !CONFIG_PPC_CELL */
1193
1194#else /* __powerpc64__ */
1195
9f04b9e3 1196#define mftbl() ({unsigned long rval; \
beb2dc0a
SW
1197 asm volatile("mfspr %0, %1" : "=r" (rval) : \
1198 "i" (SPRN_TBRL)); rval;})
859deea9 1199#define mftbu() ({unsigned long rval; \
beb2dc0a
SW
1200 asm volatile("mfspr %0, %1" : "=r" (rval) : \
1201 "i" (SPRN_TBRU)); rval;})
859deea9 1202#endif /* !__powerpc64__ */
9f04b9e3
PM
1203
1204#define mttbl(v) asm volatile("mttbl %0":: "r"(v))
1205#define mttbu(v) asm volatile("mttbu %0":: "r"(v))
1206
1207#ifdef CONFIG_PPC32
14cf11af
PM
1208#define mfsrin(v) ({unsigned int rval; \
1209 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \
1210 rval;})
9f04b9e3 1211#endif
14cf11af
PM
1212
1213#define proc_trap() asm volatile("trap")
9f04b9e3 1214
fe1952fc
BH
1215#define __get_SP() ({unsigned long sp; \
1216 asm volatile("mr %0,1": "=r" (sp)); sp;})
4350147a
BH
1217
1218extern unsigned long scom970_read(unsigned int address);
1219extern void scom970_write(unsigned int address, unsigned long value);
1220
322b4394
AV
1221struct pt_regs;
1222
1223extern void ppc_save_regs(struct pt_regs *regs);
1224
14cf11af 1225#endif /* __ASSEMBLY__ */
14cf11af 1226#endif /* __KERNEL__ */
9f04b9e3 1227#endif /* _ASM_POWERPC_REG_H */
This page took 0.625468 seconds and 5 git commands to generate.