s390/uaccess: simplify control register updates
[deliverable/linux.git] / arch / s390 / include / asm / processor.h
CommitLineData
1da177e4 1/*
1da177e4 2 * S390 version
a53c8fab 3 * Copyright IBM Corp. 1999
1da177e4
LT
4 * Author(s): Hartmut Penner (hp@de.ibm.com),
5 * Martin Schwidefsky (schwidefsky@de.ibm.com)
6 *
7 * Derived from "include/asm-i386/processor.h"
8 * Copyright (C) 1994, Linus Torvalds
9 */
10
11#ifndef __ASM_S390_PROCESSOR_H
12#define __ASM_S390_PROCESSOR_H
13
eb608fb3
HC
14#ifndef __ASSEMBLY__
15
edd53787 16#include <linux/linkage.h>
a0616cde 17#include <linux/irqflags.h>
e86a6ed6 18#include <asm/cpu.h>
25097bf1 19#include <asm/page.h>
1da177e4 20#include <asm/ptrace.h>
25097bf1 21#include <asm/setup.h>
e4b8b3f3 22#include <asm/runtime_instr.h>
1da177e4 23
1da177e4
LT
24/*
25 * Default implementation of macro that returns current
26 * instruction pointer ("program counter").
27 */
94c12cc7 28#define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
1da177e4 29
e86a6ed6 30static inline void get_cpu_id(struct cpuid *ptr)
72960a02 31{
987bcdac 32 asm volatile("stidp %0" : "=Q" (*ptr));
72960a02
MH
33}
34
31ee4b2f 35extern void s390_adjust_jiffies(void);
638ad34a
MS
36extern const struct seq_operations cpuinfo_op;
37extern int sysctl_ieee_emulation_warnings;
65f22a90 38extern void execve_tail(void);
1da177e4 39
1da177e4 40/*
f481bfaf 41 * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
1da177e4 42 */
f4815ac6 43#ifndef CONFIG_64BIT
1da177e4 44
5a216a20 45#define TASK_SIZE (1UL << 31)
ee6ee55b 46#define TASK_MAX_SIZE (1UL << 31)
5a216a20 47#define TASK_UNMAPPED_BASE (1UL << 30)
1da177e4 48
f4815ac6 49#else /* CONFIG_64BIT */
1da177e4 50
f481bfaf 51#define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
5a216a20
MS
52#define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
53 (1UL << 30) : (1UL << 41))
54#define TASK_SIZE TASK_SIZE_OF(current)
ee6ee55b 55#define TASK_MAX_SIZE (1UL << 53)
1da177e4 56
f4815ac6 57#endif /* CONFIG_64BIT */
1da177e4 58
f4815ac6 59#ifndef CONFIG_64BIT
5a216a20 60#define STACK_TOP (1UL << 31)
6252d702 61#define STACK_TOP_MAX (1UL << 31)
f4815ac6 62#else /* CONFIG_64BIT */
6252d702
MS
63#define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
64#define STACK_TOP_MAX (1UL << 42)
f4815ac6 65#endif /* CONFIG_64BIT */
922a70d3 66
1da177e4
LT
67#define HAVE_ARCH_PICK_MMAP_LAYOUT
68
69typedef struct {
70 __u32 ar4;
71} mm_segment_t;
72
73/*
74 * Thread structure
75 */
76struct thread_struct {
77 s390_fp_regs fp_regs;
78 unsigned int acrs[NUM_ACRS];
79 unsigned long ksp; /* kernel stack pointer */
1da177e4 80 mm_segment_t mm_segment;
e5992f2e 81 unsigned long gmap_addr; /* address of last gmap fault. */
24eb3a82 82 unsigned int gmap_pfault; /* signal of a pending guest pfault */
5e9a2692
MS
83 struct per_regs per_user; /* User specified PER registers */
84 struct per_event per_event; /* Cause of the last PER trap */
d35339a4 85 unsigned long per_flags; /* Flags to control debug behavior */
1da177e4
LT
86 /* pfault_wait is used to block the process on a pfault event */
87 unsigned long pfault_wait;
f2db2e6c 88 struct list_head list;
e4b8b3f3
JG
89 /* cpu runtime instrumentation */
90 struct runtime_instr_cb *ri_cb;
91 int ri_signum;
d35339a4
MS
92#ifdef CONFIG_64BIT
93 unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
94#endif
1da177e4
LT
95};
96
64597f9d
MM
97/* Flag to disable transactions. */
98#define PER_FLAG_NO_TE 1UL
99/* Flag to enable random transaction aborts. */
100#define PER_FLAG_TE_ABORT_RAND 2UL
101/* Flag to specify random transaction abort mode:
102 * - abort each transaction at a random instruction before TEND if set.
103 * - abort random transactions at a random instruction if cleared.
104 */
105#define PER_FLAG_TE_ABORT_RAND_TEND 4UL
d35339a4 106
1da177e4
LT
107typedef struct thread_struct thread_struct;
108
109/*
110 * Stack layout of a C stack frame.
111 */
112#ifndef __PACK_STACK
113struct stack_frame {
114 unsigned long back_chain;
115 unsigned long empty1[5];
116 unsigned long gprs[10];
117 unsigned int empty2[8];
118};
119#else
120struct stack_frame {
121 unsigned long empty1[5];
122 unsigned int empty2[8];
123 unsigned long gprs[10];
124 unsigned long back_chain;
125};
126#endif
127
128#define ARCH_MIN_TASKALIGN 8
129
6f3fa3f0
MS
130#define INIT_THREAD { \
131 .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
132}
1da177e4
LT
133
134/*
135 * Do necessary setup to start up a new thread.
136 */
b50511e4 137#define start_thread(regs, new_psw, new_stackp) do { \
e258d719 138 regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
b50511e4
MS
139 regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
140 regs->gprs[15] = new_stackp; \
65f22a90 141 execve_tail(); \
63506c41
MS
142} while (0)
143
b50511e4 144#define start_thread31(regs, new_psw, new_stackp) do { \
e258d719 145 regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
b50511e4
MS
146 regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
147 regs->gprs[15] = new_stackp; \
148 crst_table_downgrade(current->mm, 1UL << 31); \
65f22a90 149 execve_tail(); \
1da177e4
LT
150} while (0)
151
1da177e4
LT
152/* Forward declaration, a strange C thing */
153struct task_struct;
154struct mm_struct;
df5f8314 155struct seq_file;
1da177e4 156
6668022c
HC
157#ifdef CONFIG_64BIT
158extern void show_cacheinfo(struct seq_file *m);
159#else
160static inline void show_cacheinfo(struct seq_file *m) { }
161#endif
162
1da177e4
LT
163/* Free all resources held by a thread. */
164extern void release_thread(struct task_struct *);
1da177e4 165
1da177e4
LT
166/*
167 * Return saved PC of a blocked thread.
168 */
169extern unsigned long thread_saved_pc(struct task_struct *t);
170
1da177e4 171unsigned long get_wchan(struct task_struct *p);
c7584fb6 172#define task_pt_regs(tsk) ((struct pt_regs *) \
30af7120 173 (task_stack_page(tsk) + THREAD_SIZE) - 1)
c7584fb6
AV
174#define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
175#define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
1da177e4 176
5ebf250d
HC
177/* Has task runtime instrumentation enabled ? */
178#define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
179
a0616cde
DH
180static inline unsigned short stap(void)
181{
182 unsigned short cpu_address;
183
184 asm volatile("stap %0" : "=m" (cpu_address));
185 return cpu_address;
186}
187
1da177e4
LT
188/*
189 * Give up the time slice of the virtual PU.
190 */
abdba61a
HC
191static inline void cpu_relax(void)
192{
193 if (MACHINE_HAS_DIAG44)
c48e0913
HC
194 asm volatile("diag 0,0,68");
195 barrier();
abdba61a 196}
1da177e4 197
083986e8
HC
198#define arch_mutex_cpu_relax() barrier()
199
dc74d7f9
HC
200static inline void psw_set_key(unsigned int key)
201{
202 asm volatile("spka 0(%0)" : : "d" (key));
203}
204
77fa2245
HC
205/*
206 * Set PSW to specified value.
207 */
208static inline void __load_psw(psw_t psw)
209{
f4815ac6 210#ifndef CONFIG_64BIT
987bcdac 211 asm volatile("lpsw %0" : : "Q" (psw) : "cc");
77fa2245 212#else
987bcdac 213 asm volatile("lpswe %0" : : "Q" (psw) : "cc");
77fa2245
HC
214#endif
215}
216
1da177e4
LT
217/*
218 * Set PSW mask to specified value, while leaving the
219 * PSW addr pointing to the next instruction.
220 */
1da177e4
LT
221static inline void __load_psw_mask (unsigned long mask)
222{
223 unsigned long addr;
1da177e4 224 psw_t psw;
77fa2245 225
1da177e4
LT
226 psw.mask = mask;
227
f4815ac6 228#ifndef CONFIG_64BIT
94c12cc7
MS
229 asm volatile(
230 " basr %0,0\n"
231 "0: ahi %0,1f-0b\n"
987bcdac
MS
232 " st %0,%O1+4(%R1)\n"
233 " lpsw %1\n"
1da177e4 234 "1:"
987bcdac 235 : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
f4815ac6 236#else /* CONFIG_64BIT */
94c12cc7
MS
237 asm volatile(
238 " larl %0,1f\n"
987bcdac
MS
239 " stg %0,%O1+8(%R1)\n"
240 " lpswe %1\n"
1da177e4 241 "1:"
987bcdac 242 : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
f4815ac6 243#endif /* CONFIG_64BIT */
1da177e4 244}
ccf45caf
MS
245
246/*
247 * Rewind PSW instruction address by specified number of bytes.
248 */
249static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
250{
f4815ac6 251#ifndef CONFIG_64BIT
ccf45caf
MS
252 if (psw.addr & PSW_ADDR_AMODE)
253 /* 31 bit mode */
254 return (psw.addr - ilc) | PSW_ADDR_AMODE;
255 /* 24 bit mode */
256 return (psw.addr - ilc) & ((1UL << 24) - 1);
257#else
258 unsigned long mask;
259
260 mask = (psw.mask & PSW_MASK_EA) ? -1UL :
261 (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
262 (1UL << 24) - 1;
263 return (psw.addr - ilc) & mask;
264#endif
265}
1da177e4 266
1da177e4
LT
267/*
268 * Function to drop a processor into disabled wait state
269 */
ff2d8b19 270static inline void __noreturn disabled_wait(unsigned long code)
1da177e4 271{
1da177e4 272 unsigned long ctl_buf;
77fa2245 273 psw_t dw_psw;
1da177e4 274
b50511e4 275 dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
77fa2245 276 dw_psw.addr = code;
1da177e4
LT
277 /*
278 * Store status and then load disabled wait psw,
279 * the processor is dead afterwards
280 */
f4815ac6 281#ifndef CONFIG_64BIT
94c12cc7
MS
282 asm volatile(
283 " stctl 0,0,0(%2)\n"
284 " ni 0(%2),0xef\n" /* switch off protection */
285 " lctl 0,0,0(%2)\n"
286 " stpt 0xd8\n" /* store timer */
287 " stckc 0xe0\n" /* store clock comparator */
288 " stpx 0x108\n" /* store prefix register */
289 " stam 0,15,0x120\n" /* store access registers */
290 " std 0,0x160\n" /* store f0 */
291 " std 2,0x168\n" /* store f2 */
292 " std 4,0x170\n" /* store f4 */
293 " std 6,0x178\n" /* store f6 */
294 " stm 0,15,0x180\n" /* store general registers */
295 " stctl 0,15,0x1c0\n" /* store control registers */
296 " oi 0x1c0,0x10\n" /* fake protection bit */
297 " lpsw 0(%1)"
298 : "=m" (ctl_buf)
299 : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
f4815ac6 300#else /* CONFIG_64BIT */
94c12cc7
MS
301 asm volatile(
302 " stctg 0,0,0(%2)\n"
303 " ni 4(%2),0xef\n" /* switch off protection */
304 " lctlg 0,0,0(%2)\n"
305 " lghi 1,0x1000\n"
306 " stpt 0x328(1)\n" /* store timer */
307 " stckc 0x330(1)\n" /* store clock comparator */
308 " stpx 0x318(1)\n" /* store prefix register */
309 " stam 0,15,0x340(1)\n"/* store access registers */
310 " stfpc 0x31c(1)\n" /* store fpu control */
311 " std 0,0x200(1)\n" /* store f0 */
312 " std 1,0x208(1)\n" /* store f1 */
313 " std 2,0x210(1)\n" /* store f2 */
314 " std 3,0x218(1)\n" /* store f3 */
315 " std 4,0x220(1)\n" /* store f4 */
316 " std 5,0x228(1)\n" /* store f5 */
317 " std 6,0x230(1)\n" /* store f6 */
318 " std 7,0x238(1)\n" /* store f7 */
319 " std 8,0x240(1)\n" /* store f8 */
320 " std 9,0x248(1)\n" /* store f9 */
321 " std 10,0x250(1)\n" /* store f10 */
322 " std 11,0x258(1)\n" /* store f11 */
323 " std 12,0x260(1)\n" /* store f12 */
324 " std 13,0x268(1)\n" /* store f13 */
325 " std 14,0x270(1)\n" /* store f14 */
326 " std 15,0x278(1)\n" /* store f15 */
327 " stmg 0,15,0x280(1)\n"/* store general registers */
328 " stctg 0,15,0x380(1)\n"/* store control registers */
329 " oi 0x384(1),0x10\n"/* fake protection bit */
330 " lpswe 0(%1)"
331 : "=m" (ctl_buf)
bdd42b28 332 : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
f4815ac6 333#endif /* CONFIG_64BIT */
edd53787 334 while (1);
1da177e4
LT
335}
336
a0616cde
DH
337/*
338 * Use to set psw mask except for the first byte which
339 * won't be changed by this function.
340 */
341static inline void
342__set_psw_mask(unsigned long mask)
343{
344 __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
345}
346
347#define local_mcck_enable() \
e258d719 348 __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT | PSW_MASK_MCHECK)
a0616cde 349#define local_mcck_disable() \
e258d719 350 __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT)
a0616cde 351
ab14de6c
HC
352/*
353 * Basic Machine Check/Program Check Handler.
354 */
355
356extern void s390_base_mcck_handler(void);
357extern void s390_base_pgm_handler(void);
358extern void s390_base_ext_handler(void);
359
360extern void (*s390_base_mcck_handler_fn)(void);
361extern void (*s390_base_pgm_handler_fn)(void);
362extern void (*s390_base_ext_handler_fn)(void);
363
dfd54cbc
HC
364#define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
365
fbe76568
HC
366extern int memcpy_real(void *, void *, size_t);
367extern void memcpy_absolute(void *, void *, size_t);
368
369#define mem_assign_absolute(dest, val) { \
370 __typeof__(dest) __tmp = (val); \
371 \
372 BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
373 memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
374}
375
eb608fb3
HC
376/*
377 * Helper macro for exception table entries
378 */
379#define EX_TABLE(_fault, _target) \
380 ".section __ex_table,\"a\"\n" \
381 ".align 4\n" \
382 ".long (" #_fault ") - .\n" \
383 ".long (" #_target ") - .\n" \
384 ".previous\n"
385
386#else /* __ASSEMBLY__ */
387
388#define EX_TABLE(_fault, _target) \
389 .section __ex_table,"a" ; \
390 .align 4 ; \
391 .long (_fault) - . ; \
392 .long (_target) - . ; \
393 .previous
394
395#endif /* __ASSEMBLY__ */
396
397#endif /* __ASM_S390_PROCESSOR_H */
This page took 0.688904 seconds and 5 git commands to generate.