x86/xsaves: Detect xsaves/xrstors feature
[deliverable/linux.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
1da177e4 8#include <linux/delay.h>
9766cdbc
JSR
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
1da177e4 12#include <linux/smp.h>
9766cdbc
JSR
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
cdd6c482 16#include <asm/perf_event.h>
1da177e4 17#include <asm/mmu_context.h>
49d859d7 18#include <asm/archrandom.h>
9766cdbc
JSR
19#include <asm/hypervisor.h>
20#include <asm/processor.h>
f649e938 21#include <asm/debugreg.h>
9766cdbc 22#include <asm/sections.h>
8bdbd962
AC
23#include <linux/topology.h>
24#include <linux/cpumask.h>
9766cdbc 25#include <asm/pgtable.h>
60063497 26#include <linux/atomic.h>
9766cdbc
JSR
27#include <asm/proto.h>
28#include <asm/setup.h>
29#include <asm/apic.h>
30#include <asm/desc.h>
31#include <asm/i387.h>
1361b83a 32#include <asm/fpu-internal.h>
27b07da7 33#include <asm/mtrr.h>
8bdbd962 34#include <linux/numa.h>
9766cdbc
JSR
35#include <asm/asm.h>
36#include <asm/cpu.h>
a03a3e28 37#include <asm/mce.h>
9766cdbc 38#include <asm/msr.h>
8d4a4300 39#include <asm/pat.h>
d288e1cf
FY
40#include <asm/microcode.h>
41#include <asm/microcode_intel.h>
e641f5f5
IM
42
43#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 44#include <asm/uv/uv.h>
1da177e4
LT
45#endif
46
47#include "cpu.h"
48
c2d1cec1 49/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 50cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
51cpumask_var_t cpu_callout_mask;
52cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
53
54/* representing cpus for which sibling maps can be computed */
55cpumask_var_t cpu_sibling_setup_mask;
56
2f2f52ba 57/* correctly size the local cpu masks */
4369f1fb 58void __init setup_cpu_local_masks(void)
2f2f52ba
BG
59{
60 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
61 alloc_bootmem_cpumask_var(&cpu_callin_mask);
62 alloc_bootmem_cpumask_var(&cpu_callout_mask);
63 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
64}
65
148f9bb8 66static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
67{
68#ifdef CONFIG_X86_64
27c13ece 69 cpu_detect_cache_sizes(c);
e8055139
OZ
70#else
71 /* Not much we can do here... */
72 /* Check if at least it has cpuid */
73 if (c->cpuid_level == -1) {
74 /* No cpuid. It must be an ancient CPU */
75 if (c->x86 == 4)
76 strcpy(c->x86_model_id, "486");
77 else if (c->x86 == 3)
78 strcpy(c->x86_model_id, "386");
79 }
80#endif
81}
82
148f9bb8 83static const struct cpu_dev default_cpu = {
e8055139
OZ
84 .c_init = default_init,
85 .c_vendor = "Unknown",
86 .c_x86_vendor = X86_VENDOR_UNKNOWN,
87};
88
148f9bb8 89static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 90
06deef89 91DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 92#ifdef CONFIG_X86_64
06deef89
BG
93 /*
94 * We need valid kernel segments for data and code in long mode too
95 * IRET will check the segment types kkeil 2000/10/28
96 * Also sysret mandates a special GDT layout
97 *
9766cdbc 98 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
99 * Hopefully nobody expects them at a fixed place (Wine?)
100 */
1e5de182
AM
101 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
102 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
103 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
104 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 107#else
1e5de182
AM
108 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
109 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
110 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
111 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
112 /*
113 * Segments used for calling PnP BIOS have byte granularity.
114 * They code segments and data segments have fixed 64k limits,
115 * the transfer segment sizes are set at run time.
116 */
6842ef0e 117 /* 32-bit code */
1e5de182 118 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 119 /* 16-bit code */
1e5de182 120 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 121 /* 16-bit data */
1e5de182 122 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 123 /* 16-bit data */
1e5de182 124 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 125 /* 16-bit data */
1e5de182 126 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
127 /*
128 * The APM segments have byte granularity and their bases
129 * are set at run time. All have 64k limits.
130 */
6842ef0e 131 /* 32-bit code */
1e5de182 132 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 133 /* 16-bit code */
1e5de182 134 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 135 /* data */
72c4d853 136 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 137
1e5de182
AM
138 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
139 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 140 GDT_STACK_CANARY_INIT
950ad7ff 141#endif
06deef89 142} };
7a61d35d 143EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 144
0c752a93
SS
145static int __init x86_xsave_setup(char *s)
146{
147 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
6bad06b7 148 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
c6fd893d
SS
149 setup_clear_cpu_cap(X86_FEATURE_AVX);
150 setup_clear_cpu_cap(X86_FEATURE_AVX2);
0c752a93
SS
151 return 1;
152}
153__setup("noxsave", x86_xsave_setup);
154
6bad06b7
SS
155static int __init x86_xsaveopt_setup(char *s)
156{
157 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
158 return 1;
159}
160__setup("noxsaveopt", x86_xsaveopt_setup);
161
ba51dced 162#ifdef CONFIG_X86_32
148f9bb8
PG
163static int cachesize_override = -1;
164static int disable_x86_serial_nr = 1;
1da177e4 165
0a488a53
YL
166static int __init cachesize_setup(char *str)
167{
168 get_option(&str, &cachesize_override);
169 return 1;
170}
171__setup("cachesize=", cachesize_setup);
172
0a488a53
YL
173static int __init x86_fxsr_setup(char *s)
174{
175 setup_clear_cpu_cap(X86_FEATURE_FXSR);
176 setup_clear_cpu_cap(X86_FEATURE_XMM);
177 return 1;
178}
179__setup("nofxsr", x86_fxsr_setup);
180
181static int __init x86_sep_setup(char *s)
182{
183 setup_clear_cpu_cap(X86_FEATURE_SEP);
184 return 1;
185}
186__setup("nosep", x86_sep_setup);
187
188/* Standard macro to see if a specific flag is changeable */
189static inline int flag_is_changeable_p(u32 flag)
190{
191 u32 f1, f2;
192
94f6bac1
KH
193 /*
194 * Cyrix and IDT cpus allow disabling of CPUID
195 * so the code below may return different results
196 * when it is executed before and after enabling
197 * the CPUID. Add "volatile" to not allow gcc to
198 * optimize the subsequent calls to this function.
199 */
0f3fa48a
IM
200 asm volatile ("pushfl \n\t"
201 "pushfl \n\t"
202 "popl %0 \n\t"
203 "movl %0, %1 \n\t"
204 "xorl %2, %0 \n\t"
205 "pushl %0 \n\t"
206 "popfl \n\t"
207 "pushfl \n\t"
208 "popl %0 \n\t"
209 "popfl \n\t"
210
94f6bac1
KH
211 : "=&r" (f1), "=&r" (f2)
212 : "ir" (flag));
0a488a53
YL
213
214 return ((f1^f2) & flag) != 0;
215}
216
217/* Probe for the CPUID instruction */
148f9bb8 218int have_cpuid_p(void)
0a488a53
YL
219{
220 return flag_is_changeable_p(X86_EFLAGS_ID);
221}
222
148f9bb8 223static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 224{
0f3fa48a
IM
225 unsigned long lo, hi;
226
227 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
228 return;
229
230 /* Disable processor serial number: */
231
232 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
233 lo |= 0x200000;
234 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
235
236 printk(KERN_NOTICE "CPU serial number disabled.\n");
237 clear_cpu_cap(c, X86_FEATURE_PN);
238
239 /* Disabling the serial number may affect the cpuid level */
240 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
241}
242
243static int __init x86_serial_nr_setup(char *s)
244{
245 disable_x86_serial_nr = 0;
246 return 1;
247}
248__setup("serialnumber", x86_serial_nr_setup);
ba51dced 249#else
102bbe3a
YL
250static inline int flag_is_changeable_p(u32 flag)
251{
252 return 1;
253}
102bbe3a
YL
254static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
255{
256}
ba51dced 257#endif
0a488a53 258
de5397ad
FY
259static __init int setup_disable_smep(char *arg)
260{
b2cc2a07 261 setup_clear_cpu_cap(X86_FEATURE_SMEP);
de5397ad
FY
262 return 1;
263}
264__setup("nosmep", setup_disable_smep);
265
b2cc2a07 266static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 267{
b2cc2a07
PA
268 if (cpu_has(c, X86_FEATURE_SMEP))
269 set_in_cr4(X86_CR4_SMEP);
de5397ad
FY
270}
271
52b6179a
PA
272static __init int setup_disable_smap(char *arg)
273{
b2cc2a07 274 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
275 return 1;
276}
277__setup("nosmap", setup_disable_smap);
278
b2cc2a07
PA
279static __always_inline void setup_smap(struct cpuinfo_x86 *c)
280{
281 unsigned long eflags;
282
283 /* This should have been cleared long ago */
284 raw_local_save_flags(eflags);
285 BUG_ON(eflags & X86_EFLAGS_AC);
286
03bbd596
PA
287 if (cpu_has(c, X86_FEATURE_SMAP)) {
288#ifdef CONFIG_X86_SMAP
b2cc2a07 289 set_in_cr4(X86_CR4_SMAP);
03bbd596
PA
290#else
291 clear_in_cr4(X86_CR4_SMAP);
292#endif
293 }
de5397ad
FY
294}
295
b38b0665
PA
296/*
297 * Some CPU features depend on higher CPUID levels, which may not always
298 * be available due to CPUID level capping or broken virtualization
299 * software. Add those features to this table to auto-disable them.
300 */
301struct cpuid_dependent_feature {
302 u32 feature;
303 u32 level;
304};
0f3fa48a 305
148f9bb8 306static const struct cpuid_dependent_feature
b38b0665
PA
307cpuid_dependent_features[] = {
308 { X86_FEATURE_MWAIT, 0x00000005 },
309 { X86_FEATURE_DCA, 0x00000009 },
310 { X86_FEATURE_XSAVE, 0x0000000d },
311 { 0, 0 }
312};
313
148f9bb8 314static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
315{
316 const struct cpuid_dependent_feature *df;
9766cdbc 317
b38b0665 318 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
319
320 if (!cpu_has(c, df->feature))
321 continue;
b38b0665
PA
322 /*
323 * Note: cpuid_level is set to -1 if unavailable, but
324 * extended_extended_level is set to 0 if unavailable
325 * and the legitimate extended levels are all negative
326 * when signed; hence the weird messing around with
327 * signs here...
328 */
0f3fa48a 329 if (!((s32)df->level < 0 ?
f6db44df 330 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
331 (s32)df->level > (s32)c->cpuid_level))
332 continue;
333
334 clear_cpu_cap(c, df->feature);
335 if (!warn)
336 continue;
337
338 printk(KERN_WARNING
339 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
340 x86_cap_flags[df->feature], df->level);
b38b0665 341 }
f6db44df 342}
b38b0665 343
102bbe3a
YL
344/*
345 * Naming convention should be: <Name> [(<Codename>)]
346 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
347 * in particular, if CPUID levels 0x80000002..4 are supported, this
348 * isn't used
102bbe3a
YL
349 */
350
351/* Look up CPU names by table lookup. */
148f9bb8 352static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 353{
09dc68d9
JB
354#ifdef CONFIG_X86_32
355 const struct legacy_cpu_model_info *info;
102bbe3a
YL
356
357 if (c->x86_model >= 16)
358 return NULL; /* Range check */
359
360 if (!this_cpu)
361 return NULL;
362
09dc68d9 363 info = this_cpu->legacy_models;
102bbe3a 364
09dc68d9 365 while (info->family) {
102bbe3a
YL
366 if (info->family == c->x86)
367 return info->model_names[c->x86_model];
368 info++;
369 }
09dc68d9 370#endif
102bbe3a
YL
371 return NULL; /* Not found */
372}
373
148f9bb8
PG
374__u32 cpu_caps_cleared[NCAPINTS];
375__u32 cpu_caps_set[NCAPINTS];
7d851c8d 376
11e3a840
JF
377void load_percpu_segment(int cpu)
378{
379#ifdef CONFIG_X86_32
380 loadsegment(fs, __KERNEL_PERCPU);
381#else
382 loadsegment(gs, 0);
383 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
384#endif
60a5317f 385 load_stack_canary_segment();
11e3a840
JF
386}
387
0f3fa48a
IM
388/*
389 * Current gdt points %fs at the "master" per-cpu area: after this,
390 * it's on the real one.
391 */
552be871 392void switch_to_new_gdt(int cpu)
9d31d35b
YL
393{
394 struct desc_ptr gdt_descr;
395
2697fbd5 396 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
397 gdt_descr.size = GDT_SIZE - 1;
398 load_gdt(&gdt_descr);
2697fbd5 399 /* Reload the per-cpu base */
11e3a840
JF
400
401 load_percpu_segment(cpu);
9d31d35b
YL
402}
403
148f9bb8 404static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 405
148f9bb8 406static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
407{
408 unsigned int *v;
409 char *p, *q;
410
3da99c97 411 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 412 return;
1da177e4 413
0f3fa48a 414 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
415 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
416 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
417 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
418 c->x86_model_id[48] = 0;
419
0f3fa48a
IM
420 /*
421 * Intel chips right-justify this string for some dumb reason;
422 * undo that brain damage:
423 */
1da177e4 424 p = q = &c->x86_model_id[0];
34048c9e 425 while (*p == ' ')
9766cdbc 426 p++;
34048c9e 427 if (p != q) {
9766cdbc
JSR
428 while (*p)
429 *q++ = *p++;
430 while (q <= &c->x86_model_id[48])
431 *q++ = '\0'; /* Zero-pad the rest */
1da177e4 432 }
1da177e4
LT
433}
434
148f9bb8 435void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 436{
9d31d35b 437 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 438
3da99c97 439 n = c->extended_cpuid_level;
1da177e4
LT
440
441 if (n >= 0x80000005) {
9d31d35b 442 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 443 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
444#ifdef CONFIG_X86_64
445 /* On K8 L1 TLB is inclusive, so don't count it */
446 c->x86_tlbsize = 0;
447#endif
1da177e4
LT
448 }
449
450 if (n < 0x80000006) /* Some chips just has a large L1. */
451 return;
452
0a488a53 453 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 454 l2size = ecx >> 16;
34048c9e 455
140fc727
YL
456#ifdef CONFIG_X86_64
457 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
458#else
1da177e4 459 /* do processor-specific cache resizing */
09dc68d9
JB
460 if (this_cpu->legacy_cache_size)
461 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
462
463 /* Allow user to override all this if necessary. */
464 if (cachesize_override != -1)
465 l2size = cachesize_override;
466
34048c9e 467 if (l2size == 0)
1da177e4 468 return; /* Again, no L2 cache is possible */
140fc727 469#endif
1da177e4
LT
470
471 c->x86_cache_size = l2size;
1da177e4
LT
472}
473
e0ba94f1
AS
474u16 __read_mostly tlb_lli_4k[NR_INFO];
475u16 __read_mostly tlb_lli_2m[NR_INFO];
476u16 __read_mostly tlb_lli_4m[NR_INFO];
477u16 __read_mostly tlb_lld_4k[NR_INFO];
478u16 __read_mostly tlb_lld_2m[NR_INFO];
479u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 480u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 481
c4211f42
AS
482/*
483 * tlb_flushall_shift shows the balance point in replacing cr3 write
484 * with multiple 'invlpg'. It will do this replacement when
485 * flush_tlb_lines <= active_lines/2^tlb_flushall_shift.
486 * If tlb_flushall_shift is -1, means the replacement will be disabled.
487 */
488s8 __read_mostly tlb_flushall_shift = -1;
489
148f9bb8 490void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
491{
492 if (this_cpu->c_detect_tlb)
493 this_cpu->c_detect_tlb(c);
494
dd360393
KS
495 printk(KERN_INFO "Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n"
496 "Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n"
a9ad773e 497 "tlb_flushall_shift: %d\n",
e0ba94f1
AS
498 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
499 tlb_lli_4m[ENTRIES], tlb_lld_4k[ENTRIES],
c4211f42 500 tlb_lld_2m[ENTRIES], tlb_lld_4m[ENTRIES],
dd360393 501 tlb_lld_1g[ENTRIES], tlb_flushall_shift);
e0ba94f1
AS
502}
503
148f9bb8 504void detect_ht(struct cpuinfo_x86 *c)
1da177e4 505{
97e4db7c 506#ifdef CONFIG_X86_HT
0a488a53
YL
507 u32 eax, ebx, ecx, edx;
508 int index_msb, core_bits;
2eaad1fd 509 static bool printed;
1da177e4 510
0a488a53 511 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 512 return;
1da177e4 513
0a488a53
YL
514 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
515 goto out;
1da177e4 516
1cd78776
YL
517 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
518 return;
1da177e4 519
0a488a53 520 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 521
9d31d35b
YL
522 smp_num_siblings = (ebx & 0xff0000) >> 16;
523
524 if (smp_num_siblings == 1) {
2eaad1fd 525 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
526 goto out;
527 }
9d31d35b 528
0f3fa48a
IM
529 if (smp_num_siblings <= 1)
530 goto out;
9d31d35b 531
0f3fa48a
IM
532 index_msb = get_count_order(smp_num_siblings);
533 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 534
0f3fa48a 535 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 536
0f3fa48a 537 index_msb = get_count_order(smp_num_siblings);
9d31d35b 538
0f3fa48a 539 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 540
0f3fa48a
IM
541 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
542 ((1 << core_bits) - 1);
1da177e4 543
0a488a53 544out:
2eaad1fd 545 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
546 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
547 c->phys_proc_id);
548 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
549 c->cpu_core_id);
2eaad1fd 550 printed = 1;
9d31d35b 551 }
9d31d35b 552#endif
97e4db7c 553}
1da177e4 554
148f9bb8 555static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
556{
557 char *v = c->x86_vendor_id;
0f3fa48a 558 int i;
1da177e4
LT
559
560 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
561 if (!cpu_devs[i])
562 break;
563
564 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
565 (cpu_devs[i]->c_ident[1] &&
566 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 567
10a434fc
YL
568 this_cpu = cpu_devs[i];
569 c->x86_vendor = this_cpu->c_x86_vendor;
570 return;
1da177e4
LT
571 }
572 }
10a434fc 573
a9c56953
MK
574 printk_once(KERN_ERR
575 "CPU: vendor_id '%s' unknown, using generic init.\n" \
576 "CPU: Your system may be unstable.\n", v);
10a434fc 577
fe38d855
CE
578 c->x86_vendor = X86_VENDOR_UNKNOWN;
579 this_cpu = &default_cpu;
1da177e4
LT
580}
581
148f9bb8 582void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 583{
1da177e4 584 /* Get vendor name */
4a148513
HH
585 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
586 (unsigned int *)&c->x86_vendor_id[0],
587 (unsigned int *)&c->x86_vendor_id[8],
588 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 589
1da177e4 590 c->x86 = 4;
9d31d35b 591 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
592 if (c->cpuid_level >= 0x00000001) {
593 u32 junk, tfms, cap0, misc;
0f3fa48a 594
1da177e4 595 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
596 c->x86 = (tfms >> 8) & 0xf;
597 c->x86_model = (tfms >> 4) & 0xf;
598 c->x86_mask = tfms & 0xf;
0f3fa48a 599
f5f786d0 600 if (c->x86 == 0xf)
1da177e4 601 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 602 if (c->x86 >= 0x6)
9d31d35b 603 c->x86_model += ((tfms >> 16) & 0xf) << 4;
0f3fa48a 604
d4387bd3 605 if (cap0 & (1<<19)) {
d4387bd3 606 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 607 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 608 }
1da177e4 609 }
1da177e4 610}
3da99c97 611
148f9bb8 612void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
613{
614 u32 tfms, xlvl;
3da99c97 615 u32 ebx;
093af8d7 616
3da99c97
YL
617 /* Intel-defined flags: level 0x00000001 */
618 if (c->cpuid_level >= 0x00000001) {
619 u32 capability, excap;
0f3fa48a 620
3da99c97
YL
621 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
622 c->x86_capability[0] = capability;
623 c->x86_capability[4] = excap;
624 }
093af8d7 625
bdc802dc
PA
626 /* Additional Intel-defined flags: level 0x00000007 */
627 if (c->cpuid_level >= 0x00000007) {
628 u32 eax, ebx, ecx, edx;
629
630 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
631
2494b030 632 c->x86_capability[9] = ebx;
bdc802dc
PA
633 }
634
6229ad27
FY
635 /* Extended state features: level 0x0000000d */
636 if (c->cpuid_level >= 0x0000000d) {
637 u32 eax, ebx, ecx, edx;
638
639 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
640
641 c->x86_capability[10] = eax;
642 }
643
3da99c97
YL
644 /* AMD-defined flags: level 0x80000001 */
645 xlvl = cpuid_eax(0x80000000);
646 c->extended_cpuid_level = xlvl;
0f3fa48a 647
3da99c97
YL
648 if ((xlvl & 0xffff0000) == 0x80000000) {
649 if (xlvl >= 0x80000001) {
650 c->x86_capability[1] = cpuid_edx(0x80000001);
651 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 652 }
093af8d7 653 }
093af8d7 654
5122c890
YL
655 if (c->extended_cpuid_level >= 0x80000008) {
656 u32 eax = cpuid_eax(0x80000008);
657
658 c->x86_virt_bits = (eax >> 8) & 0xff;
659 c->x86_phys_bits = eax & 0xff;
093af8d7 660 }
13c6c532
JB
661#ifdef CONFIG_X86_32
662 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
663 c->x86_phys_bits = 36;
5122c890 664#endif
e3224234
YL
665
666 if (c->extended_cpuid_level >= 0x80000007)
667 c->x86_power = cpuid_edx(0x80000007);
093af8d7 668
1dedefd1 669 init_scattered_cpuid_features(c);
093af8d7 670}
1da177e4 671
148f9bb8 672static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
673{
674#ifdef CONFIG_X86_32
675 int i;
676
677 /*
678 * First of all, decide if this is a 486 or higher
679 * It's a 486 if we can modify the AC flag
680 */
681 if (flag_is_changeable_p(X86_EFLAGS_AC))
682 c->x86 = 4;
683 else
684 c->x86 = 3;
685
686 for (i = 0; i < X86_VENDOR_NUM; i++)
687 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
688 c->x86_vendor_id[0] = 0;
689 cpu_devs[i]->c_identify(c);
690 if (c->x86_vendor_id[0]) {
691 get_cpu_vendor(c);
692 break;
693 }
694 }
695#endif
696}
697
34048c9e
PC
698/*
699 * Do minimum CPU detection early.
700 * Fields really needed: vendor, cpuid_level, family, model, mask,
701 * cache alignment.
702 * The others are not touched to avoid unwanted side effects.
703 *
704 * WARNING: this function is only called on the BP. Don't add code here
705 * that is supposed to run on all CPUs.
706 */
3da99c97 707static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 708{
6627d242
YL
709#ifdef CONFIG_X86_64
710 c->x86_clflush_size = 64;
13c6c532
JB
711 c->x86_phys_bits = 36;
712 c->x86_virt_bits = 48;
6627d242 713#else
d4387bd3 714 c->x86_clflush_size = 32;
13c6c532
JB
715 c->x86_phys_bits = 32;
716 c->x86_virt_bits = 32;
6627d242 717#endif
0a488a53 718 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 719
3da99c97 720 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 721 c->extended_cpuid_level = 0;
d7cd5611 722
aef93c8b
YL
723 if (!have_cpuid_p())
724 identify_cpu_without_cpuid(c);
725
726 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
727 if (!have_cpuid_p())
728 return;
729
730 cpu_detect(c);
3da99c97 731 get_cpu_vendor(c);
3da99c97 732 get_cpu_cap(c);
60e019eb 733 fpu_detect(c);
12cf105c 734
10a434fc
YL
735 if (this_cpu->c_early_init)
736 this_cpu->c_early_init(c);
093af8d7 737
f6e9456c 738 c->cpu_index = 0;
b38b0665 739 filter_cpuid_features(c, false);
de5397ad 740
a110b5ec
BP
741 if (this_cpu->c_bsp_init)
742 this_cpu->c_bsp_init(c);
c3b83598
BP
743
744 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
d7cd5611
RR
745}
746
9d31d35b
YL
747void __init early_cpu_init(void)
748{
02dde8b4 749 const struct cpu_dev *const *cdev;
10a434fc
YL
750 int count = 0;
751
ac23f253 752#ifdef CONFIG_PROCESSOR_SELECT
9766cdbc 753 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
754#endif
755
10a434fc 756 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 757 const struct cpu_dev *cpudev = *cdev;
9d31d35b 758
10a434fc
YL
759 if (count >= X86_VENDOR_NUM)
760 break;
761 cpu_devs[count] = cpudev;
762 count++;
763
ac23f253 764#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
765 {
766 unsigned int j;
767
768 for (j = 0; j < 2; j++) {
769 if (!cpudev->c_ident[j])
770 continue;
771 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
772 cpudev->c_ident[j]);
773 }
10a434fc 774 }
0388423d 775#endif
10a434fc 776 }
9d31d35b 777 early_identify_cpu(&boot_cpu_data);
d7cd5611 778}
093af8d7 779
b6734c35 780/*
366d4a43
BP
781 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
782 * unfortunately, that's not true in practice because of early VIA
783 * chips and (more importantly) broken virtualizers that are not easy
784 * to detect. In the latter case it doesn't even *fail* reliably, so
785 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 786 * unless we can find a reliable way to detect all the broken cases.
366d4a43 787 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 788 */
148f9bb8 789static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 790{
366d4a43 791#ifdef CONFIG_X86_32
b6734c35 792 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
793#else
794 set_cpu_cap(c, X86_FEATURE_NOPL);
795#endif
d7cd5611
RR
796}
797
148f9bb8 798static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 799{
aef93c8b 800 c->extended_cpuid_level = 0;
1da177e4 801
3da99c97 802 if (!have_cpuid_p())
aef93c8b 803 identify_cpu_without_cpuid(c);
1d67953f 804
aef93c8b 805 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 806 if (!have_cpuid_p())
aef93c8b 807 return;
1da177e4 808
3da99c97 809 cpu_detect(c);
1da177e4 810
3da99c97 811 get_cpu_vendor(c);
1da177e4 812
3da99c97 813 get_cpu_cap(c);
1da177e4 814
3da99c97
YL
815 if (c->cpuid_level >= 0x00000001) {
816 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
817#ifdef CONFIG_X86_32
818# ifdef CONFIG_X86_HT
cb8cc442 819 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 820# else
3da99c97 821 c->apicid = c->initial_apicid;
b89d3b3e
YL
822# endif
823#endif
b89d3b3e 824 c->phys_proc_id = c->initial_apicid;
3da99c97 825 }
1da177e4 826
1b05d60d 827 get_model_name(c); /* Default name */
1da177e4 828
3da99c97 829 detect_nopl(c);
1da177e4 830}
1da177e4
LT
831
832/*
833 * This does the hard work of actually picking apart the CPU stuff...
834 */
148f9bb8 835static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
836{
837 int i;
838
839 c->loops_per_jiffy = loops_per_jiffy;
840 c->x86_cache_size = -1;
841 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
842 c->x86_model = c->x86_mask = 0; /* So far unknown... */
843 c->x86_vendor_id[0] = '\0'; /* Unset */
844 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 845 c->x86_max_cores = 1;
102bbe3a 846 c->x86_coreid_bits = 0;
11fdd252 847#ifdef CONFIG_X86_64
102bbe3a 848 c->x86_clflush_size = 64;
13c6c532
JB
849 c->x86_phys_bits = 36;
850 c->x86_virt_bits = 48;
102bbe3a
YL
851#else
852 c->cpuid_level = -1; /* CPUID not detected */
770d132f 853 c->x86_clflush_size = 32;
13c6c532
JB
854 c->x86_phys_bits = 32;
855 c->x86_virt_bits = 32;
102bbe3a
YL
856#endif
857 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
858 memset(&c->x86_capability, 0, sizeof c->x86_capability);
859
1da177e4
LT
860 generic_identify(c);
861
3898534d 862 if (this_cpu->c_identify)
1da177e4
LT
863 this_cpu->c_identify(c);
864
2759c328
YL
865 /* Clear/Set all flags overriden by options, after probe */
866 for (i = 0; i < NCAPINTS; i++) {
867 c->x86_capability[i] &= ~cpu_caps_cleared[i];
868 c->x86_capability[i] |= cpu_caps_set[i];
869 }
870
102bbe3a 871#ifdef CONFIG_X86_64
cb8cc442 872 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
873#endif
874
1da177e4
LT
875 /*
876 * Vendor-specific initialization. In this section we
877 * canonicalize the feature flags, meaning if there are
878 * features a certain CPU supports which CPUID doesn't
879 * tell us, CPUID claiming incorrect flags, or other bugs,
880 * we handle them here.
881 *
882 * At the end of this section, c->x86_capability better
883 * indicate the features this CPU genuinely supports!
884 */
885 if (this_cpu->c_init)
886 this_cpu->c_init(c);
887
888 /* Disable the PN if appropriate */
889 squash_the_stupid_serial_number(c);
890
b2cc2a07
PA
891 /* Set up SMEP/SMAP */
892 setup_smep(c);
893 setup_smap(c);
894
1da177e4 895 /*
0f3fa48a
IM
896 * The vendor-specific functions might have changed features.
897 * Now we do "generic changes."
1da177e4
LT
898 */
899
b38b0665
PA
900 /* Filter out anything that depends on CPUID levels we don't have */
901 filter_cpuid_features(c, true);
902
1da177e4 903 /* If the model name is still unset, do table lookup. */
34048c9e 904 if (!c->x86_model_id[0]) {
02dde8b4 905 const char *p;
1da177e4 906 p = table_lookup_model(c);
34048c9e 907 if (p)
1da177e4
LT
908 strcpy(c->x86_model_id, p);
909 else
910 /* Last resort... */
911 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 912 c->x86, c->x86_model);
1da177e4
LT
913 }
914
102bbe3a
YL
915#ifdef CONFIG_X86_64
916 detect_ht(c);
917#endif
918
88b094fb 919 init_hypervisor(c);
49d859d7 920 x86_init_rdrand(c);
3e0c3737
YL
921
922 /*
923 * Clear/Set all flags overriden by options, need do it
924 * before following smp all cpus cap AND.
925 */
926 for (i = 0; i < NCAPINTS; i++) {
927 c->x86_capability[i] &= ~cpu_caps_cleared[i];
928 c->x86_capability[i] |= cpu_caps_set[i];
929 }
930
1da177e4
LT
931 /*
932 * On SMP, boot_cpu_data holds the common feature set between
933 * all CPUs; so make sure that we indicate which features are
934 * common between the CPUs. The first time this routine gets
935 * executed, c == &boot_cpu_data.
936 */
34048c9e 937 if (c != &boot_cpu_data) {
1da177e4 938 /* AND the already accumulated flags with these */
9d31d35b 939 for (i = 0; i < NCAPINTS; i++)
1da177e4 940 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
941
942 /* OR, i.e. replicate the bug flags */
943 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
944 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
945 }
946
947 /* Init Machine Check Exception if available. */
5e09954a 948 mcheck_cpu_init(c);
30d432df
AK
949
950 select_idle_routine(c);
102bbe3a 951
de2d9445 952#ifdef CONFIG_NUMA
102bbe3a
YL
953 numa_add_cpu(smp_processor_id());
954#endif
a6c4e076 955}
31ab269a 956
e04d645f
GC
957#ifdef CONFIG_X86_64
958static void vgetcpu_set_mode(void)
959{
960 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
961 vgetcpu_mode = VGETCPU_RDTSCP;
962 else
963 vgetcpu_mode = VGETCPU_LSL;
964}
965#endif
966
a6c4e076
JF
967void __init identify_boot_cpu(void)
968{
969 identify_cpu(&boot_cpu_data);
02c68a02 970 init_amd_e400_c1e_mask();
102bbe3a 971#ifdef CONFIG_X86_32
a6c4e076 972 sysenter_setup();
6fe940d6 973 enable_sep_cpu();
e04d645f
GC
974#else
975 vgetcpu_set_mode();
102bbe3a 976#endif
5b556332 977 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 978}
3b520b23 979
148f9bb8 980void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
981{
982 BUG_ON(c == &boot_cpu_data);
983 identify_cpu(c);
102bbe3a 984#ifdef CONFIG_X86_32
a6c4e076 985 enable_sep_cpu();
102bbe3a 986#endif
a6c4e076 987 mtrr_ap_init();
1da177e4
LT
988}
989
a0854a46 990struct msr_range {
0f3fa48a
IM
991 unsigned min;
992 unsigned max;
a0854a46 993};
1da177e4 994
148f9bb8 995static const struct msr_range msr_range_array[] = {
a0854a46
YL
996 { 0x00000000, 0x00000418},
997 { 0xc0000000, 0xc000040b},
998 { 0xc0010000, 0xc0010142},
999 { 0xc0011000, 0xc001103b},
1000};
1da177e4 1001
148f9bb8 1002static void __print_cpu_msr(void)
a0854a46 1003{
0f3fa48a 1004 unsigned index_min, index_max;
a0854a46
YL
1005 unsigned index;
1006 u64 val;
1007 int i;
a0854a46
YL
1008
1009 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
1010 index_min = msr_range_array[i].min;
1011 index_max = msr_range_array[i].max;
0f3fa48a 1012
a0854a46 1013 for (index = index_min; index < index_max; index++) {
ecd431d9 1014 if (rdmsrl_safe(index, &val))
a0854a46
YL
1015 continue;
1016 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 1017 }
a0854a46
YL
1018 }
1019}
94605eff 1020
148f9bb8 1021static int show_msr;
0f3fa48a 1022
a0854a46
YL
1023static __init int setup_show_msr(char *arg)
1024{
1025 int num;
3dd9d514 1026
a0854a46 1027 get_option(&arg, &num);
3dd9d514 1028
a0854a46
YL
1029 if (num > 0)
1030 show_msr = num;
1031 return 1;
1da177e4 1032}
a0854a46 1033__setup("show_msr=", setup_show_msr);
1da177e4 1034
191679fd
AK
1035static __init int setup_noclflush(char *arg)
1036{
840d2830 1037 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1038 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1039 return 1;
1040}
1041__setup("noclflush", setup_noclflush);
1042
148f9bb8 1043void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1044{
02dde8b4 1045 const char *vendor = NULL;
1da177e4 1046
0f3fa48a 1047 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1048 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1049 } else {
1050 if (c->cpuid_level >= 0)
1051 vendor = c->x86_vendor_id;
1052 }
1da177e4 1053
bd32a8cf 1054 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 1055 printk(KERN_CONT "%s ", vendor);
1da177e4 1056
9d31d35b 1057 if (c->x86_model_id[0])
924e101a 1058 printk(KERN_CONT "%s", strim(c->x86_model_id));
1da177e4 1059 else
9d31d35b 1060 printk(KERN_CONT "%d86", c->x86);
1da177e4 1061
924e101a
BP
1062 printk(KERN_CONT " (fam: %02x, model: %02x", c->x86, c->x86_model);
1063
34048c9e 1064 if (c->x86_mask || c->cpuid_level >= 0)
924e101a 1065 printk(KERN_CONT ", stepping: %02x)\n", c->x86_mask);
1da177e4 1066 else
924e101a 1067 printk(KERN_CONT ")\n");
a0854a46 1068
0b8b8078 1069 print_cpu_msr(c);
21c3fcf3
YL
1070}
1071
148f9bb8 1072void print_cpu_msr(struct cpuinfo_x86 *c)
21c3fcf3 1073{
a0854a46 1074 if (c->cpu_index < show_msr)
21c3fcf3 1075 __print_cpu_msr();
1da177e4
LT
1076}
1077
ac72e788
AK
1078static __init int setup_disablecpuid(char *arg)
1079{
1080 int bit;
0f3fa48a 1081
ac72e788
AK
1082 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1083 setup_clear_cpu_cap(bit);
1084 else
1085 return 0;
0f3fa48a 1086
ac72e788
AK
1087 return 1;
1088}
1089__setup("clearcpuid=", setup_disablecpuid);
1090
198d208d
SR
1091DEFINE_PER_CPU(unsigned long, kernel_stack) =
1092 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1093EXPORT_PER_CPU_SYMBOL(kernel_stack);
1094
d5494d4f 1095#ifdef CONFIG_X86_64
9ff80942 1096struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
629f4f9d
SA
1097struct desc_ptr debug_idt_descr = { NR_VECTORS * 16 - 1,
1098 (unsigned long) debug_idt_table };
d5494d4f 1099
947e76cd 1100DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1101 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1102
bdf977b3
TH
1103/*
1104 * The following four percpu variables are hot. Align current_task to
1105 * cacheline size such that all four fall in the same cacheline.
1106 */
1107DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1108 &init_task;
1109EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1110
bdf977b3
TH
1111DEFINE_PER_CPU(char *, irq_stack_ptr) =
1112 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1113
277d5b40 1114DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1115
c2daa3be
PZ
1116DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1117EXPORT_PER_CPU_SYMBOL(__preempt_count);
1118
7e16838d
LT
1119DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1120
0f3fa48a
IM
1121/*
1122 * Special IST stacks which the CPU switches to when it calls
1123 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1124 * limit), all of them are 4K, except the debug stack which
1125 * is 8K.
1126 */
1127static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1128 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1129 [DEBUG_STACK - 1] = DEBUG_STKSZ
1130};
1131
92d65b23 1132static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1133 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1134
d5494d4f
YL
1135/* May not be marked __init: used by software suspend */
1136void syscall_init(void)
1da177e4 1137{
d5494d4f
YL
1138 /*
1139 * LSTAR and STAR live in a bit strange symbiosis.
1140 * They both write to the same internal register. STAR allows to
1141 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1142 */
1143 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1144 wrmsrl(MSR_LSTAR, system_call);
1145 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 1146
d5494d4f
YL
1147#ifdef CONFIG_IA32_EMULATION
1148 syscall32_cpu_init();
1149#endif
03ae5768 1150
d5494d4f
YL
1151 /* Flags to clear on syscall */
1152 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a
PA
1153 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1154 X86_EFLAGS_IOPL|X86_EFLAGS_AC);
1da177e4 1155}
62111195 1156
d5494d4f
YL
1157/*
1158 * Copies of the original ist values from the tss are only accessed during
1159 * debugging, no special alignment required.
1160 */
1161DEFINE_PER_CPU(struct orig_ist, orig_ist);
1162
228bdaa9 1163static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1164DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1165
1166int is_debug_stack(unsigned long addr)
1167{
42181186
SR
1168 return __get_cpu_var(debug_stack_usage) ||
1169 (addr <= __get_cpu_var(debug_stack_addr) &&
1170 addr > (__get_cpu_var(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9
SR
1171}
1172
629f4f9d 1173DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1174
228bdaa9
SR
1175void debug_stack_set_zero(void)
1176{
629f4f9d
SA
1177 this_cpu_inc(debug_idt_ctr);
1178 load_current_idt();
228bdaa9
SR
1179}
1180
1181void debug_stack_reset(void)
1182{
629f4f9d 1183 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1184 return;
629f4f9d
SA
1185 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1186 load_current_idt();
228bdaa9
SR
1187}
1188
0f3fa48a 1189#else /* CONFIG_X86_64 */
d5494d4f 1190
bdf977b3
TH
1191DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1192EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1193DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1194EXPORT_PER_CPU_SYMBOL(__preempt_count);
27e74da9 1195DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
bdf977b3 1196
60a5317f 1197#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1198DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1199#endif
d5494d4f 1200
0f3fa48a 1201#endif /* CONFIG_X86_64 */
c5413fbe 1202
9766cdbc
JSR
1203/*
1204 * Clear all 6 debug registers:
1205 */
1206static void clear_all_debug_regs(void)
1207{
1208 int i;
1209
1210 for (i = 0; i < 8; i++) {
1211 /* Ignore db4, db5 */
1212 if ((i == 4) || (i == 5))
1213 continue;
1214
1215 set_debugreg(0, i);
1216 }
1217}
c5413fbe 1218
0bb9fef9
JW
1219#ifdef CONFIG_KGDB
1220/*
1221 * Restore debug regs if using kgdbwait and you have a kernel debugger
1222 * connection established.
1223 */
1224static void dbg_restore_debug_regs(void)
1225{
1226 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1227 arch_kgdb_ops.correct_hw_break();
1228}
1229#else /* ! CONFIG_KGDB */
1230#define dbg_restore_debug_regs()
1231#endif /* ! CONFIG_KGDB */
1232
d2cbcc49
RR
1233/*
1234 * cpu_init() initializes state that is per-CPU. Some data is already
1235 * initialized (naturally) in the bootstrap process, such as the GDT
1236 * and IDT. We reload them nevertheless, this function acts as a
1237 * 'CPU state barrier', nothing should get across.
1ba76586 1238 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1239 */
1ba76586 1240#ifdef CONFIG_X86_64
0f3fa48a 1241
148f9bb8 1242void cpu_init(void)
1ba76586 1243{
0fe1e009 1244 struct orig_ist *oist;
1ba76586 1245 struct task_struct *me;
0f3fa48a
IM
1246 struct tss_struct *t;
1247 unsigned long v;
1248 int cpu;
1ba76586
YL
1249 int i;
1250
e6ebf5de
FY
1251 /*
1252 * Load microcode on this cpu if a valid microcode is available.
1253 * This is early microcode loading procedure.
1254 */
1255 load_ucode_ap();
1256
0f3fa48a
IM
1257 cpu = stack_smp_processor_id();
1258 t = &per_cpu(init_tss, cpu);
0fe1e009 1259 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1260
e7a22c1e 1261#ifdef CONFIG_NUMA
27fd185f 1262 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1263 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1264 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1265#endif
1ba76586
YL
1266
1267 me = current;
1268
c2d1cec1 1269 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1ba76586
YL
1270 panic("CPU#%d already initialized!\n", cpu);
1271
2eaad1fd 1272 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586
YL
1273
1274 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1275
1276 /*
1277 * Initialize the per-CPU GDT with the boot GDT,
1278 * and set up the GDT descriptor:
1279 */
1280
552be871 1281 switch_to_new_gdt(cpu);
2697fbd5
BG
1282 loadsegment(fs, 0);
1283
cf910e83 1284 load_current_idt();
1ba76586
YL
1285
1286 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1287 syscall_init();
1288
1289 wrmsrl(MSR_FS_BASE, 0);
1290 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1291 barrier();
1292
4763ed4d 1293 x86_configure_nx();
27fd185f 1294 enable_x2apic();
1ba76586
YL
1295
1296 /*
1297 * set up and load the per-CPU TSS
1298 */
0fe1e009 1299 if (!oist->ist[0]) {
92d65b23 1300 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1301
1ba76586 1302 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1303 estacks += exception_stack_sizes[v];
0fe1e009 1304 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1305 (unsigned long)estacks;
228bdaa9
SR
1306 if (v == DEBUG_STACK-1)
1307 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1308 }
1309 }
1310
1311 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1312
1ba76586
YL
1313 /*
1314 * <= is required because the CPU will access up to
1315 * 8 bits beyond the end of the IO permission bitmap.
1316 */
1317 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1318 t->io_bitmap[i] = ~0UL;
1319
1320 atomic_inc(&init_mm.mm_count);
1321 me->active_mm = &init_mm;
8c5dfd25 1322 BUG_ON(me->mm);
1ba76586
YL
1323 enter_lazy_tlb(&init_mm, me);
1324
1325 load_sp0(t, &current->thread);
1326 set_tss_desc(cpu, t);
1327 load_TR_desc();
1328 load_LDT(&init_mm.context);
1329
0bb9fef9
JW
1330 clear_all_debug_regs();
1331 dbg_restore_debug_regs();
1ba76586
YL
1332
1333 fpu_init();
1334
1ba76586
YL
1335 if (is_uv_system())
1336 uv_cpu_init();
1337}
1338
1339#else
1340
148f9bb8 1341void cpu_init(void)
9ee79a3d 1342{
d2cbcc49
RR
1343 int cpu = smp_processor_id();
1344 struct task_struct *curr = current;
34048c9e 1345 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1346 struct thread_struct *thread = &curr->thread;
62111195 1347
e6ebf5de
FY
1348 show_ucode_info_early();
1349
c2d1cec1 1350 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
62111195 1351 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
9766cdbc
JSR
1352 for (;;)
1353 local_irq_enable();
62111195
JF
1354 }
1355
1356 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1357
1358 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1359 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1360
cf910e83 1361 load_current_idt();
552be871 1362 switch_to_new_gdt(cpu);
1da177e4 1363
1da177e4
LT
1364 /*
1365 * Set up and load the per-CPU TSS and LDT
1366 */
1367 atomic_inc(&init_mm.mm_count);
62111195 1368 curr->active_mm = &init_mm;
8c5dfd25 1369 BUG_ON(curr->mm);
62111195 1370 enter_lazy_tlb(&init_mm, curr);
1da177e4 1371
faca6227 1372 load_sp0(t, thread);
34048c9e 1373 set_tss_desc(cpu, t);
1da177e4
LT
1374 load_TR_desc();
1375 load_LDT(&init_mm.context);
1376
f9a196b8
TG
1377 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1378
22c4e308 1379#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1380 /* Set up doublefault TSS pointer in the GDT */
1381 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1382#endif
1da177e4 1383
9766cdbc 1384 clear_all_debug_regs();
0bb9fef9 1385 dbg_restore_debug_regs();
1da177e4 1386
0e49bf66 1387 fpu_init();
1da177e4 1388}
1ba76586 1389#endif
5700f743
BP
1390
1391#ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
1392void warn_pre_alternatives(void)
1393{
1394 WARN(1, "You're using static_cpu_has before alternatives have run!\n");
1395}
1396EXPORT_SYMBOL_GPL(warn_pre_alternatives);
1397#endif
4a90a99c
BP
1398
1399inline bool __static_cpu_has_safe(u16 bit)
1400{
1401 return boot_cpu_has(bit);
1402}
1403EXPORT_SYMBOL_GPL(__static_cpu_has_safe);
This page took 0.899679 seconds and 5 git commands to generate.