KVM: MMU: lazily drop large spte
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
e495606d 25
edf88417 26#include <linux/kvm_host.h>
6aa8b732
AK
27#include <linux/types.h>
28#include <linux/string.h>
6aa8b732
AK
29#include <linux/mm.h>
30#include <linux/highmem.h>
31#include <linux/module.h>
448353ca 32#include <linux/swap.h>
05da4558 33#include <linux/hugetlb.h>
2f333bcb 34#include <linux/compiler.h>
bc6678a3 35#include <linux/srcu.h>
5a0e3ad6 36#include <linux/slab.h>
bf998156 37#include <linux/uaccess.h>
6aa8b732 38
e495606d
AK
39#include <asm/page.h>
40#include <asm/cmpxchg.h>
4e542370 41#include <asm/io.h>
13673a90 42#include <asm/vmx.h>
6aa8b732 43
18552672
JR
44/*
45 * When setting this variable to true it enables Two-Dimensional-Paging
46 * where the hardware walks 2 page tables:
47 * 1. the guest-virtual to guest-physical
48 * 2. while doing 1. it walks guest-physical to host-physical
49 * If the hardware supports that we don't need to do shadow paging.
50 */
2f333bcb 51bool tdp_enabled = false;
18552672 52
8b1fe17c
XG
53enum {
54 AUDIT_PRE_PAGE_FAULT,
55 AUDIT_POST_PAGE_FAULT,
56 AUDIT_PRE_PTE_WRITE,
6903074c
XG
57 AUDIT_POST_PTE_WRITE,
58 AUDIT_PRE_SYNC,
59 AUDIT_POST_SYNC
8b1fe17c 60};
37a7d8b0 61
8b1fe17c 62#undef MMU_DEBUG
37a7d8b0
AK
63
64#ifdef MMU_DEBUG
65
66#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
67#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
68
69#else
70
71#define pgprintk(x...) do { } while (0)
72#define rmap_printk(x...) do { } while (0)
73
74#endif
75
8b1fe17c 76#ifdef MMU_DEBUG
476bc001 77static bool dbg = 0;
6ada8cca 78module_param(dbg, bool, 0644);
37a7d8b0 79#endif
6aa8b732 80
d6c69ee9
YD
81#ifndef MMU_DEBUG
82#define ASSERT(x) do { } while (0)
83#else
6aa8b732
AK
84#define ASSERT(x) \
85 if (!(x)) { \
86 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
87 __FILE__, __LINE__, #x); \
88 }
d6c69ee9 89#endif
6aa8b732 90
957ed9ef
XG
91#define PTE_PREFETCH_NUM 8
92
00763e41 93#define PT_FIRST_AVAIL_BITS_SHIFT 10
6aa8b732
AK
94#define PT64_SECOND_AVAIL_BITS_SHIFT 52
95
6aa8b732
AK
96#define PT64_LEVEL_BITS 9
97
98#define PT64_LEVEL_SHIFT(level) \
d77c26fc 99 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 100
6aa8b732
AK
101#define PT64_INDEX(address, level)\
102 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
103
104
105#define PT32_LEVEL_BITS 10
106
107#define PT32_LEVEL_SHIFT(level) \
d77c26fc 108 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 109
e04da980
JR
110#define PT32_LVL_OFFSET_MASK(level) \
111 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
112 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
113
114#define PT32_INDEX(address, level)\
115 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
116
117
27aba766 118#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
119#define PT64_DIR_BASE_ADDR_MASK \
120 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
121#define PT64_LVL_ADDR_MASK(level) \
122 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
123 * PT64_LEVEL_BITS))) - 1))
124#define PT64_LVL_OFFSET_MASK(level) \
125 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
126 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
127
128#define PT32_BASE_ADDR_MASK PAGE_MASK
129#define PT32_DIR_BASE_ADDR_MASK \
130 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
131#define PT32_LVL_ADDR_MASK(level) \
132 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
133 * PT32_LEVEL_BITS))) - 1))
6aa8b732 134
53166229
GN
135#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | shadow_user_mask \
136 | shadow_x_mask | shadow_nx_mask)
6aa8b732 137
fe135d2c
AK
138#define ACC_EXEC_MASK 1
139#define ACC_WRITE_MASK PT_WRITABLE_MASK
140#define ACC_USER_MASK PT_USER_MASK
141#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
142
90bb6fc5
AK
143#include <trace/events/kvm.h>
144
07420171
AK
145#define CREATE_TRACE_POINTS
146#include "mmutrace.h"
147
49fde340
XG
148#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
149#define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
1403283a 150
135f8c2b
AK
151#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
152
220f773a
TY
153/* make pte_list_desc fit well in cache line */
154#define PTE_LIST_EXT 3
155
53c07b18
XG
156struct pte_list_desc {
157 u64 *sptes[PTE_LIST_EXT];
158 struct pte_list_desc *more;
cd4a4e53
AK
159};
160
2d11123a
AK
161struct kvm_shadow_walk_iterator {
162 u64 addr;
163 hpa_t shadow_addr;
2d11123a 164 u64 *sptep;
dd3bfd59 165 int level;
2d11123a
AK
166 unsigned index;
167};
168
169#define for_each_shadow_entry(_vcpu, _addr, _walker) \
170 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
171 shadow_walk_okay(&(_walker)); \
172 shadow_walk_next(&(_walker)))
173
c2a2ac2b
XG
174#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
175 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
176 shadow_walk_okay(&(_walker)) && \
177 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
178 __shadow_walk_next(&(_walker), spte))
179
53c07b18 180static struct kmem_cache *pte_list_desc_cache;
d3d25b04 181static struct kmem_cache *mmu_page_header_cache;
45221ab6 182static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 183
7b52345e
SY
184static u64 __read_mostly shadow_nx_mask;
185static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
186static u64 __read_mostly shadow_user_mask;
187static u64 __read_mostly shadow_accessed_mask;
188static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
189static u64 __read_mostly shadow_mmio_mask;
190
191static void mmu_spte_set(u64 *sptep, u64 spte);
e676505a 192static void mmu_free_roots(struct kvm_vcpu *vcpu);
ce88decf
XG
193
194void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
195{
196 shadow_mmio_mask = mmio_mask;
197}
198EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
199
f2fd125d
XG
200/*
201 * spte bits of bit 3 ~ bit 11 are used as low 9 bits of generation number,
202 * the bits of bits 52 ~ bit 61 are used as high 10 bits of generation
203 * number.
204 */
205#define MMIO_SPTE_GEN_LOW_SHIFT 3
206#define MMIO_SPTE_GEN_HIGH_SHIFT 52
207
f8f55942 208#define MMIO_GEN_SHIFT 19
f2fd125d
XG
209#define MMIO_GEN_LOW_SHIFT 9
210#define MMIO_GEN_LOW_MASK ((1 << MMIO_GEN_LOW_SHIFT) - 1)
f8f55942
XG
211#define MMIO_GEN_MASK ((1 << MMIO_GEN_SHIFT) - 1)
212#define MMIO_MAX_GEN ((1 << MMIO_GEN_SHIFT) - 1)
f2fd125d
XG
213
214static u64 generation_mmio_spte_mask(unsigned int gen)
215{
216 u64 mask;
217
218 WARN_ON(gen > MMIO_MAX_GEN);
219
220 mask = (gen & MMIO_GEN_LOW_MASK) << MMIO_SPTE_GEN_LOW_SHIFT;
221 mask |= ((u64)gen >> MMIO_GEN_LOW_SHIFT) << MMIO_SPTE_GEN_HIGH_SHIFT;
222 return mask;
223}
224
225static unsigned int get_mmio_spte_generation(u64 spte)
226{
227 unsigned int gen;
228
229 spte &= ~shadow_mmio_mask;
230
231 gen = (spte >> MMIO_SPTE_GEN_LOW_SHIFT) & MMIO_GEN_LOW_MASK;
232 gen |= (spte >> MMIO_SPTE_GEN_HIGH_SHIFT) << MMIO_GEN_LOW_SHIFT;
233 return gen;
234}
235
f8f55942
XG
236static unsigned int kvm_current_mmio_generation(struct kvm *kvm)
237{
69c9ea93
XG
238 /*
239 * Init kvm generation close to MMIO_MAX_GEN to easily test the
240 * code of handling generation number wrap-around.
241 */
242 return (kvm_memslots(kvm)->generation +
243 MMIO_MAX_GEN - 150) & MMIO_GEN_MASK;
f8f55942
XG
244}
245
f2fd125d
XG
246static void mark_mmio_spte(struct kvm *kvm, u64 *sptep, u64 gfn,
247 unsigned access)
ce88decf 248{
f8f55942
XG
249 unsigned int gen = kvm_current_mmio_generation(kvm);
250 u64 mask = generation_mmio_spte_mask(gen);
95b0430d 251
ce88decf 252 access &= ACC_WRITE_MASK | ACC_USER_MASK;
f2fd125d 253 mask |= shadow_mmio_mask | access | gfn << PAGE_SHIFT;
f2fd125d 254
f8f55942 255 trace_mark_mmio_spte(sptep, gfn, access, gen);
f2fd125d 256 mmu_spte_set(sptep, mask);
ce88decf
XG
257}
258
259static bool is_mmio_spte(u64 spte)
260{
261 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
262}
263
264static gfn_t get_mmio_spte_gfn(u64 spte)
265{
f2fd125d
XG
266 u64 mask = generation_mmio_spte_mask(MMIO_MAX_GEN) | shadow_mmio_mask;
267 return (spte & ~mask) >> PAGE_SHIFT;
ce88decf
XG
268}
269
270static unsigned get_mmio_spte_access(u64 spte)
271{
f2fd125d
XG
272 u64 mask = generation_mmio_spte_mask(MMIO_MAX_GEN) | shadow_mmio_mask;
273 return (spte & ~mask) & ~PAGE_MASK;
ce88decf
XG
274}
275
f2fd125d
XG
276static bool set_mmio_spte(struct kvm *kvm, u64 *sptep, gfn_t gfn,
277 pfn_t pfn, unsigned access)
ce88decf
XG
278{
279 if (unlikely(is_noslot_pfn(pfn))) {
f2fd125d 280 mark_mmio_spte(kvm, sptep, gfn, access);
ce88decf
XG
281 return true;
282 }
283
284 return false;
285}
c7addb90 286
f8f55942
XG
287static bool check_mmio_spte(struct kvm *kvm, u64 spte)
288{
089504c0
XG
289 unsigned int kvm_gen, spte_gen;
290
291 kvm_gen = kvm_current_mmio_generation(kvm);
292 spte_gen = get_mmio_spte_generation(spte);
293
294 trace_check_mmio_spte(spte, kvm_gen, spte_gen);
295 return likely(kvm_gen == spte_gen);
f8f55942
XG
296}
297
82725b20
DE
298static inline u64 rsvd_bits(int s, int e)
299{
300 return ((1ULL << (e - s + 1)) - 1) << s;
301}
302
7b52345e 303void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 304 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
305{
306 shadow_user_mask = user_mask;
307 shadow_accessed_mask = accessed_mask;
308 shadow_dirty_mask = dirty_mask;
309 shadow_nx_mask = nx_mask;
310 shadow_x_mask = x_mask;
311}
312EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
313
6aa8b732
AK
314static int is_cpuid_PSE36(void)
315{
316 return 1;
317}
318
73b1087e
AK
319static int is_nx(struct kvm_vcpu *vcpu)
320{
f6801dff 321 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
322}
323
c7addb90
AK
324static int is_shadow_present_pte(u64 pte)
325{
ce88decf 326 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
327}
328
05da4558
MT
329static int is_large_pte(u64 pte)
330{
331 return pte & PT_PAGE_SIZE_MASK;
332}
333
43a3795a 334static int is_rmap_spte(u64 pte)
cd4a4e53 335{
4b1a80fa 336 return is_shadow_present_pte(pte);
cd4a4e53
AK
337}
338
776e6633
MT
339static int is_last_spte(u64 pte, int level)
340{
341 if (level == PT_PAGE_TABLE_LEVEL)
342 return 1;
852e3c19 343 if (is_large_pte(pte))
776e6633
MT
344 return 1;
345 return 0;
346}
347
35149e21 348static pfn_t spte_to_pfn(u64 pte)
0b49ea86 349{
35149e21 350 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
351}
352
da928521
AK
353static gfn_t pse36_gfn_delta(u32 gpte)
354{
355 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
356
357 return (gpte & PT32_DIR_PSE36_MASK) << shift;
358}
359
603e0651 360#ifdef CONFIG_X86_64
d555c333 361static void __set_spte(u64 *sptep, u64 spte)
e663ee64 362{
603e0651 363 *sptep = spte;
e663ee64
AK
364}
365
603e0651 366static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 367{
603e0651
XG
368 *sptep = spte;
369}
370
371static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
372{
373 return xchg(sptep, spte);
374}
c2a2ac2b
XG
375
376static u64 __get_spte_lockless(u64 *sptep)
377{
378 return ACCESS_ONCE(*sptep);
379}
ce88decf
XG
380
381static bool __check_direct_spte_mmio_pf(u64 spte)
382{
383 /* It is valid if the spte is zapped. */
384 return spte == 0ull;
385}
a9221dd5 386#else
603e0651
XG
387union split_spte {
388 struct {
389 u32 spte_low;
390 u32 spte_high;
391 };
392 u64 spte;
393};
a9221dd5 394
c2a2ac2b
XG
395static void count_spte_clear(u64 *sptep, u64 spte)
396{
397 struct kvm_mmu_page *sp = page_header(__pa(sptep));
398
399 if (is_shadow_present_pte(spte))
400 return;
401
402 /* Ensure the spte is completely set before we increase the count */
403 smp_wmb();
404 sp->clear_spte_count++;
405}
406
603e0651
XG
407static void __set_spte(u64 *sptep, u64 spte)
408{
409 union split_spte *ssptep, sspte;
a9221dd5 410
603e0651
XG
411 ssptep = (union split_spte *)sptep;
412 sspte = (union split_spte)spte;
413
414 ssptep->spte_high = sspte.spte_high;
415
416 /*
417 * If we map the spte from nonpresent to present, We should store
418 * the high bits firstly, then set present bit, so cpu can not
419 * fetch this spte while we are setting the spte.
420 */
421 smp_wmb();
422
423 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
424}
425
603e0651
XG
426static void __update_clear_spte_fast(u64 *sptep, u64 spte)
427{
428 union split_spte *ssptep, sspte;
429
430 ssptep = (union split_spte *)sptep;
431 sspte = (union split_spte)spte;
432
433 ssptep->spte_low = sspte.spte_low;
434
435 /*
436 * If we map the spte from present to nonpresent, we should clear
437 * present bit firstly to avoid vcpu fetch the old high bits.
438 */
439 smp_wmb();
440
441 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 442 count_spte_clear(sptep, spte);
603e0651
XG
443}
444
445static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
446{
447 union split_spte *ssptep, sspte, orig;
448
449 ssptep = (union split_spte *)sptep;
450 sspte = (union split_spte)spte;
451
452 /* xchg acts as a barrier before the setting of the high bits */
453 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
454 orig.spte_high = ssptep->spte_high;
455 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 456 count_spte_clear(sptep, spte);
603e0651
XG
457
458 return orig.spte;
459}
c2a2ac2b
XG
460
461/*
462 * The idea using the light way get the spte on x86_32 guest is from
463 * gup_get_pte(arch/x86/mm/gup.c).
accaefe0
XG
464 *
465 * An spte tlb flush may be pending, because kvm_set_pte_rmapp
466 * coalesces them and we are running out of the MMU lock. Therefore
467 * we need to protect against in-progress updates of the spte.
468 *
469 * Reading the spte while an update is in progress may get the old value
470 * for the high part of the spte. The race is fine for a present->non-present
471 * change (because the high part of the spte is ignored for non-present spte),
472 * but for a present->present change we must reread the spte.
473 *
474 * All such changes are done in two steps (present->non-present and
475 * non-present->present), hence it is enough to count the number of
476 * present->non-present updates: if it changed while reading the spte,
477 * we might have hit the race. This is done using clear_spte_count.
c2a2ac2b
XG
478 */
479static u64 __get_spte_lockless(u64 *sptep)
480{
481 struct kvm_mmu_page *sp = page_header(__pa(sptep));
482 union split_spte spte, *orig = (union split_spte *)sptep;
483 int count;
484
485retry:
486 count = sp->clear_spte_count;
487 smp_rmb();
488
489 spte.spte_low = orig->spte_low;
490 smp_rmb();
491
492 spte.spte_high = orig->spte_high;
493 smp_rmb();
494
495 if (unlikely(spte.spte_low != orig->spte_low ||
496 count != sp->clear_spte_count))
497 goto retry;
498
499 return spte.spte;
500}
ce88decf
XG
501
502static bool __check_direct_spte_mmio_pf(u64 spte)
503{
504 union split_spte sspte = (union split_spte)spte;
505 u32 high_mmio_mask = shadow_mmio_mask >> 32;
506
507 /* It is valid if the spte is zapped. */
508 if (spte == 0ull)
509 return true;
510
511 /* It is valid if the spte is being zapped. */
512 if (sspte.spte_low == 0ull &&
513 (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
514 return true;
515
516 return false;
517}
603e0651
XG
518#endif
519
c7ba5b48
XG
520static bool spte_is_locklessly_modifiable(u64 spte)
521{
feb3eb70
GN
522 return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
523 (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
c7ba5b48
XG
524}
525
8672b721
XG
526static bool spte_has_volatile_bits(u64 spte)
527{
c7ba5b48
XG
528 /*
529 * Always atomicly update spte if it can be updated
530 * out of mmu-lock, it can ensure dirty bit is not lost,
531 * also, it can help us to get a stable is_writable_pte()
532 * to ensure tlb flush is not missed.
533 */
534 if (spte_is_locklessly_modifiable(spte))
535 return true;
536
8672b721
XG
537 if (!shadow_accessed_mask)
538 return false;
539
540 if (!is_shadow_present_pte(spte))
541 return false;
542
4132779b
XG
543 if ((spte & shadow_accessed_mask) &&
544 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
545 return false;
546
547 return true;
548}
549
4132779b
XG
550static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
551{
552 return (old_spte & bit_mask) && !(new_spte & bit_mask);
553}
554
1df9f2dc
XG
555/* Rules for using mmu_spte_set:
556 * Set the sptep from nonpresent to present.
557 * Note: the sptep being assigned *must* be either not present
558 * or in a state where the hardware will not attempt to update
559 * the spte.
560 */
561static void mmu_spte_set(u64 *sptep, u64 new_spte)
562{
563 WARN_ON(is_shadow_present_pte(*sptep));
564 __set_spte(sptep, new_spte);
565}
566
567/* Rules for using mmu_spte_update:
568 * Update the state bits, it means the mapped pfn is not changged.
6e7d0354
XG
569 *
570 * Whenever we overwrite a writable spte with a read-only one we
571 * should flush remote TLBs. Otherwise rmap_write_protect
572 * will find a read-only spte, even though the writable spte
573 * might be cached on a CPU's TLB, the return value indicates this
574 * case.
1df9f2dc 575 */
6e7d0354 576static bool mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 577{
c7ba5b48 578 u64 old_spte = *sptep;
6e7d0354 579 bool ret = false;
4132779b
XG
580
581 WARN_ON(!is_rmap_spte(new_spte));
b79b93f9 582
6e7d0354
XG
583 if (!is_shadow_present_pte(old_spte)) {
584 mmu_spte_set(sptep, new_spte);
585 return ret;
586 }
4132779b 587
c7ba5b48 588 if (!spte_has_volatile_bits(old_spte))
603e0651 589 __update_clear_spte_fast(sptep, new_spte);
4132779b 590 else
603e0651 591 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b 592
c7ba5b48
XG
593 /*
594 * For the spte updated out of mmu-lock is safe, since
595 * we always atomicly update it, see the comments in
596 * spte_has_volatile_bits().
597 */
6e7d0354
XG
598 if (is_writable_pte(old_spte) && !is_writable_pte(new_spte))
599 ret = true;
600
4132779b 601 if (!shadow_accessed_mask)
6e7d0354 602 return ret;
4132779b
XG
603
604 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
605 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
606 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
607 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
6e7d0354
XG
608
609 return ret;
b79b93f9
AK
610}
611
1df9f2dc
XG
612/*
613 * Rules for using mmu_spte_clear_track_bits:
614 * It sets the sptep from present to nonpresent, and track the
615 * state bits, it is used to clear the last level sptep.
616 */
617static int mmu_spte_clear_track_bits(u64 *sptep)
618{
619 pfn_t pfn;
620 u64 old_spte = *sptep;
621
622 if (!spte_has_volatile_bits(old_spte))
603e0651 623 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 624 else
603e0651 625 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc
XG
626
627 if (!is_rmap_spte(old_spte))
628 return 0;
629
630 pfn = spte_to_pfn(old_spte);
86fde74c
XG
631
632 /*
633 * KVM does not hold the refcount of the page used by
634 * kvm mmu, before reclaiming the page, we should
635 * unmap it from mmu first.
636 */
637 WARN_ON(!kvm_is_mmio_pfn(pfn) && !page_count(pfn_to_page(pfn)));
638
1df9f2dc
XG
639 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
640 kvm_set_pfn_accessed(pfn);
641 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
642 kvm_set_pfn_dirty(pfn);
643 return 1;
644}
645
646/*
647 * Rules for using mmu_spte_clear_no_track:
648 * Directly clear spte without caring the state bits of sptep,
649 * it is used to set the upper level spte.
650 */
651static void mmu_spte_clear_no_track(u64 *sptep)
652{
603e0651 653 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
654}
655
c2a2ac2b
XG
656static u64 mmu_spte_get_lockless(u64 *sptep)
657{
658 return __get_spte_lockless(sptep);
659}
660
661static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
662{
c142786c
AK
663 /*
664 * Prevent page table teardown by making any free-er wait during
665 * kvm_flush_remote_tlbs() IPI to all active vcpus.
666 */
667 local_irq_disable();
668 vcpu->mode = READING_SHADOW_PAGE_TABLES;
669 /*
670 * Make sure a following spte read is not reordered ahead of the write
671 * to vcpu->mode.
672 */
673 smp_mb();
c2a2ac2b
XG
674}
675
676static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
677{
c142786c
AK
678 /*
679 * Make sure the write to vcpu->mode is not reordered in front of
680 * reads to sptes. If it does, kvm_commit_zap_page() can see us
681 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
682 */
683 smp_mb();
684 vcpu->mode = OUTSIDE_GUEST_MODE;
685 local_irq_enable();
c2a2ac2b
XG
686}
687
e2dec939 688static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 689 struct kmem_cache *base_cache, int min)
714b93da
AK
690{
691 void *obj;
692
693 if (cache->nobjs >= min)
e2dec939 694 return 0;
714b93da 695 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 696 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 697 if (!obj)
e2dec939 698 return -ENOMEM;
714b93da
AK
699 cache->objects[cache->nobjs++] = obj;
700 }
e2dec939 701 return 0;
714b93da
AK
702}
703
f759e2b4
XG
704static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
705{
706 return cache->nobjs;
707}
708
e8ad9a70
XG
709static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
710 struct kmem_cache *cache)
714b93da
AK
711{
712 while (mc->nobjs)
e8ad9a70 713 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
714}
715
c1158e63 716static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 717 int min)
c1158e63 718{
842f22ed 719 void *page;
c1158e63
AK
720
721 if (cache->nobjs >= min)
722 return 0;
723 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 724 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
725 if (!page)
726 return -ENOMEM;
842f22ed 727 cache->objects[cache->nobjs++] = page;
c1158e63
AK
728 }
729 return 0;
730}
731
732static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
733{
734 while (mc->nobjs)
c4d198d5 735 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
736}
737
2e3e5882 738static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 739{
e2dec939
AK
740 int r;
741
53c07b18 742 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 743 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
744 if (r)
745 goto out;
ad312c7c 746 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
747 if (r)
748 goto out;
ad312c7c 749 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 750 mmu_page_header_cache, 4);
e2dec939
AK
751out:
752 return r;
714b93da
AK
753}
754
755static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
756{
53c07b18
XG
757 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
758 pte_list_desc_cache);
ad312c7c 759 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
760 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
761 mmu_page_header_cache);
714b93da
AK
762}
763
80feb89a 764static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
714b93da
AK
765{
766 void *p;
767
768 BUG_ON(!mc->nobjs);
769 p = mc->objects[--mc->nobjs];
714b93da
AK
770 return p;
771}
772
53c07b18 773static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 774{
80feb89a 775 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
714b93da
AK
776}
777
53c07b18 778static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 779{
53c07b18 780 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
781}
782
2032a93d
LJ
783static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
784{
785 if (!sp->role.direct)
786 return sp->gfns[index];
787
788 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
789}
790
791static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
792{
793 if (sp->role.direct)
794 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
795 else
796 sp->gfns[index] = gfn;
797}
798
05da4558 799/*
d4dbf470
TY
800 * Return the pointer to the large page information for a given gfn,
801 * handling slots that are not large page aligned.
05da4558 802 */
d4dbf470
TY
803static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
804 struct kvm_memory_slot *slot,
805 int level)
05da4558
MT
806{
807 unsigned long idx;
808
fb03cb6f 809 idx = gfn_to_index(gfn, slot->base_gfn, level);
db3fe4eb 810 return &slot->arch.lpage_info[level - 2][idx];
05da4558
MT
811}
812
813static void account_shadowed(struct kvm *kvm, gfn_t gfn)
814{
d25797b2 815 struct kvm_memory_slot *slot;
d4dbf470 816 struct kvm_lpage_info *linfo;
d25797b2 817 int i;
05da4558 818
a1f4d395 819 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
820 for (i = PT_DIRECTORY_LEVEL;
821 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
822 linfo = lpage_info_slot(gfn, slot, i);
823 linfo->write_count += 1;
d25797b2 824 }
332b207d 825 kvm->arch.indirect_shadow_pages++;
05da4558
MT
826}
827
828static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
829{
d25797b2 830 struct kvm_memory_slot *slot;
d4dbf470 831 struct kvm_lpage_info *linfo;
d25797b2 832 int i;
05da4558 833
a1f4d395 834 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
835 for (i = PT_DIRECTORY_LEVEL;
836 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
837 linfo = lpage_info_slot(gfn, slot, i);
838 linfo->write_count -= 1;
839 WARN_ON(linfo->write_count < 0);
d25797b2 840 }
332b207d 841 kvm->arch.indirect_shadow_pages--;
05da4558
MT
842}
843
d25797b2
JR
844static int has_wrprotected_page(struct kvm *kvm,
845 gfn_t gfn,
846 int level)
05da4558 847{
2843099f 848 struct kvm_memory_slot *slot;
d4dbf470 849 struct kvm_lpage_info *linfo;
05da4558 850
a1f4d395 851 slot = gfn_to_memslot(kvm, gfn);
05da4558 852 if (slot) {
d4dbf470
TY
853 linfo = lpage_info_slot(gfn, slot, level);
854 return linfo->write_count;
05da4558
MT
855 }
856
857 return 1;
858}
859
d25797b2 860static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 861{
8f0b1ab6 862 unsigned long page_size;
d25797b2 863 int i, ret = 0;
05da4558 864
8f0b1ab6 865 page_size = kvm_host_page_size(kvm, gfn);
05da4558 866
d25797b2
JR
867 for (i = PT_PAGE_TABLE_LEVEL;
868 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
869 if (page_size >= KVM_HPAGE_SIZE(i))
870 ret = i;
871 else
872 break;
873 }
874
4c2155ce 875 return ret;
05da4558
MT
876}
877
5d163b1c
XG
878static struct kvm_memory_slot *
879gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
880 bool no_dirty_log)
05da4558
MT
881{
882 struct kvm_memory_slot *slot;
5d163b1c
XG
883
884 slot = gfn_to_memslot(vcpu->kvm, gfn);
885 if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
886 (no_dirty_log && slot->dirty_bitmap))
887 slot = NULL;
888
889 return slot;
890}
891
892static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
893{
a0a8eaba 894 return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
936a5fe6
AA
895}
896
897static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
898{
899 int host_level, level, max_level;
05da4558 900
d25797b2
JR
901 host_level = host_mapping_level(vcpu->kvm, large_gfn);
902
903 if (host_level == PT_PAGE_TABLE_LEVEL)
904 return host_level;
905
55dd98c3 906 max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
878403b7
SY
907
908 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
909 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
910 break;
d25797b2
JR
911
912 return level - 1;
05da4558
MT
913}
914
290fc38d 915/*
53c07b18 916 * Pte mapping structures:
cd4a4e53 917 *
53c07b18 918 * If pte_list bit zero is zero, then pte_list point to the spte.
cd4a4e53 919 *
53c07b18
XG
920 * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
921 * pte_list_desc containing more mappings.
53a27b39 922 *
53c07b18 923 * Returns the number of pte entries before the spte was added or zero if
53a27b39
MT
924 * the spte was not added.
925 *
cd4a4e53 926 */
53c07b18
XG
927static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
928 unsigned long *pte_list)
cd4a4e53 929{
53c07b18 930 struct pte_list_desc *desc;
53a27b39 931 int i, count = 0;
cd4a4e53 932
53c07b18
XG
933 if (!*pte_list) {
934 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
935 *pte_list = (unsigned long)spte;
936 } else if (!(*pte_list & 1)) {
937 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
938 desc = mmu_alloc_pte_list_desc(vcpu);
939 desc->sptes[0] = (u64 *)*pte_list;
d555c333 940 desc->sptes[1] = spte;
53c07b18 941 *pte_list = (unsigned long)desc | 1;
cb16a7b3 942 ++count;
cd4a4e53 943 } else {
53c07b18
XG
944 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
945 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
946 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 947 desc = desc->more;
53c07b18 948 count += PTE_LIST_EXT;
53a27b39 949 }
53c07b18
XG
950 if (desc->sptes[PTE_LIST_EXT-1]) {
951 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
952 desc = desc->more;
953 }
d555c333 954 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 955 ++count;
d555c333 956 desc->sptes[i] = spte;
cd4a4e53 957 }
53a27b39 958 return count;
cd4a4e53
AK
959}
960
53c07b18
XG
961static void
962pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
963 int i, struct pte_list_desc *prev_desc)
cd4a4e53
AK
964{
965 int j;
966
53c07b18 967 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 968 ;
d555c333
AK
969 desc->sptes[i] = desc->sptes[j];
970 desc->sptes[j] = NULL;
cd4a4e53
AK
971 if (j != 0)
972 return;
973 if (!prev_desc && !desc->more)
53c07b18 974 *pte_list = (unsigned long)desc->sptes[0];
cd4a4e53
AK
975 else
976 if (prev_desc)
977 prev_desc->more = desc->more;
978 else
53c07b18
XG
979 *pte_list = (unsigned long)desc->more | 1;
980 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
981}
982
53c07b18 983static void pte_list_remove(u64 *spte, unsigned long *pte_list)
cd4a4e53 984{
53c07b18
XG
985 struct pte_list_desc *desc;
986 struct pte_list_desc *prev_desc;
cd4a4e53
AK
987 int i;
988
53c07b18
XG
989 if (!*pte_list) {
990 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 991 BUG();
53c07b18
XG
992 } else if (!(*pte_list & 1)) {
993 rmap_printk("pte_list_remove: %p 1->0\n", spte);
994 if ((u64 *)*pte_list != spte) {
995 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
996 BUG();
997 }
53c07b18 998 *pte_list = 0;
cd4a4e53 999 } else {
53c07b18
XG
1000 rmap_printk("pte_list_remove: %p many->many\n", spte);
1001 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
cd4a4e53
AK
1002 prev_desc = NULL;
1003 while (desc) {
53c07b18 1004 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
d555c333 1005 if (desc->sptes[i] == spte) {
53c07b18 1006 pte_list_desc_remove_entry(pte_list,
714b93da 1007 desc, i,
cd4a4e53
AK
1008 prev_desc);
1009 return;
1010 }
1011 prev_desc = desc;
1012 desc = desc->more;
1013 }
53c07b18 1014 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
1015 BUG();
1016 }
1017}
1018
67052b35
XG
1019typedef void (*pte_list_walk_fn) (u64 *spte);
1020static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
1021{
1022 struct pte_list_desc *desc;
1023 int i;
1024
1025 if (!*pte_list)
1026 return;
1027
1028 if (!(*pte_list & 1))
1029 return fn((u64 *)*pte_list);
1030
1031 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
1032 while (desc) {
1033 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
1034 fn(desc->sptes[i]);
1035 desc = desc->more;
1036 }
1037}
1038
9373e2c0 1039static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
9b9b1492 1040 struct kvm_memory_slot *slot)
53c07b18 1041{
77d11309 1042 unsigned long idx;
53c07b18 1043
77d11309 1044 idx = gfn_to_index(gfn, slot->base_gfn, level);
d89cc617 1045 return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
53c07b18
XG
1046}
1047
9b9b1492
TY
1048/*
1049 * Take gfn and return the reverse mapping to it.
1050 */
1051static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
1052{
1053 struct kvm_memory_slot *slot;
1054
1055 slot = gfn_to_memslot(kvm, gfn);
9373e2c0 1056 return __gfn_to_rmap(gfn, level, slot);
9b9b1492
TY
1057}
1058
f759e2b4
XG
1059static bool rmap_can_add(struct kvm_vcpu *vcpu)
1060{
1061 struct kvm_mmu_memory_cache *cache;
1062
1063 cache = &vcpu->arch.mmu_pte_list_desc_cache;
1064 return mmu_memory_cache_free_objects(cache);
1065}
1066
53c07b18
XG
1067static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1068{
1069 struct kvm_mmu_page *sp;
1070 unsigned long *rmapp;
1071
53c07b18
XG
1072 sp = page_header(__pa(spte));
1073 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
1074 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
1075 return pte_list_add(vcpu, spte, rmapp);
1076}
1077
53c07b18
XG
1078static void rmap_remove(struct kvm *kvm, u64 *spte)
1079{
1080 struct kvm_mmu_page *sp;
1081 gfn_t gfn;
1082 unsigned long *rmapp;
1083
1084 sp = page_header(__pa(spte));
1085 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
1086 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
1087 pte_list_remove(spte, rmapp);
1088}
1089
1e3f42f0
TY
1090/*
1091 * Used by the following functions to iterate through the sptes linked by a
1092 * rmap. All fields are private and not assumed to be used outside.
1093 */
1094struct rmap_iterator {
1095 /* private fields */
1096 struct pte_list_desc *desc; /* holds the sptep if not NULL */
1097 int pos; /* index of the sptep */
1098};
1099
1100/*
1101 * Iteration must be started by this function. This should also be used after
1102 * removing/dropping sptes from the rmap link because in such cases the
1103 * information in the itererator may not be valid.
1104 *
1105 * Returns sptep if found, NULL otherwise.
1106 */
1107static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
1108{
1109 if (!rmap)
1110 return NULL;
1111
1112 if (!(rmap & 1)) {
1113 iter->desc = NULL;
1114 return (u64 *)rmap;
1115 }
1116
1117 iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
1118 iter->pos = 0;
1119 return iter->desc->sptes[iter->pos];
1120}
1121
1122/*
1123 * Must be used with a valid iterator: e.g. after rmap_get_first().
1124 *
1125 * Returns sptep if found, NULL otherwise.
1126 */
1127static u64 *rmap_get_next(struct rmap_iterator *iter)
1128{
1129 if (iter->desc) {
1130 if (iter->pos < PTE_LIST_EXT - 1) {
1131 u64 *sptep;
1132
1133 ++iter->pos;
1134 sptep = iter->desc->sptes[iter->pos];
1135 if (sptep)
1136 return sptep;
1137 }
1138
1139 iter->desc = iter->desc->more;
1140
1141 if (iter->desc) {
1142 iter->pos = 0;
1143 /* desc->sptes[0] cannot be NULL */
1144 return iter->desc->sptes[iter->pos];
1145 }
1146 }
1147
1148 return NULL;
1149}
1150
c3707958 1151static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1152{
1df9f2dc 1153 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1154 rmap_remove(kvm, sptep);
be38d276
AK
1155}
1156
8e22f955
XG
1157
1158static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1159{
1160 if (is_large_pte(*sptep)) {
1161 WARN_ON(page_header(__pa(sptep))->role.level ==
1162 PT_PAGE_TABLE_LEVEL);
1163 drop_spte(kvm, sptep);
1164 --kvm->stat.lpages;
1165 return true;
1166 }
1167
1168 return false;
1169}
1170
1171static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1172{
1173 if (__drop_large_spte(vcpu->kvm, sptep))
1174 kvm_flush_remote_tlbs(vcpu->kvm);
1175}
1176
1177/*
49fde340 1178 * Write-protect on the specified @sptep, @pt_protect indicates whether
c126d94f 1179 * spte write-protection is caused by protecting shadow page table.
49fde340
XG
1180 *
1181 * Note: write protection is difference between drity logging and spte
1182 * protection:
1183 * - for dirty logging, the spte can be set to writable at anytime if
1184 * its dirty bitmap is properly set.
1185 * - for spte protection, the spte can be writable only after unsync-ing
1186 * shadow page.
8e22f955 1187 *
c126d94f 1188 * Return true if tlb need be flushed.
8e22f955 1189 */
c126d94f 1190static bool spte_write_protect(struct kvm *kvm, u64 *sptep, bool pt_protect)
d13bc5b5
XG
1191{
1192 u64 spte = *sptep;
1193
49fde340
XG
1194 if (!is_writable_pte(spte) &&
1195 !(pt_protect && spte_is_locklessly_modifiable(spte)))
d13bc5b5
XG
1196 return false;
1197
1198 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
1199
49fde340
XG
1200 if (pt_protect)
1201 spte &= ~SPTE_MMU_WRITEABLE;
d13bc5b5 1202 spte = spte & ~PT_WRITABLE_MASK;
49fde340 1203
c126d94f 1204 return mmu_spte_update(sptep, spte);
d13bc5b5
XG
1205}
1206
49fde340 1207static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
245c3912 1208 bool pt_protect)
98348e95 1209{
1e3f42f0
TY
1210 u64 *sptep;
1211 struct rmap_iterator iter;
d13bc5b5 1212 bool flush = false;
374cbac0 1213
1e3f42f0
TY
1214 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1215 BUG_ON(!(*sptep & PT_PRESENT_MASK));
a0ed4607 1216
c126d94f 1217 flush |= spte_write_protect(kvm, sptep, pt_protect);
d13bc5b5 1218 sptep = rmap_get_next(&iter);
374cbac0 1219 }
855149aa 1220
d13bc5b5 1221 return flush;
a0ed4607
TY
1222}
1223
5dc99b23
TY
1224/**
1225 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1226 * @kvm: kvm instance
1227 * @slot: slot to protect
1228 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1229 * @mask: indicates which pages we should protect
1230 *
1231 * Used when we do not need to care about huge page mappings: e.g. during dirty
1232 * logging we do not have any such mappings.
1233 */
1234void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1235 struct kvm_memory_slot *slot,
1236 gfn_t gfn_offset, unsigned long mask)
a0ed4607
TY
1237{
1238 unsigned long *rmapp;
a0ed4607 1239
5dc99b23 1240 while (mask) {
65fbe37c
TY
1241 rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1242 PT_PAGE_TABLE_LEVEL, slot);
245c3912 1243 __rmap_write_protect(kvm, rmapp, false);
05da4558 1244
5dc99b23
TY
1245 /* clear the first set bit */
1246 mask &= mask - 1;
1247 }
374cbac0
AK
1248}
1249
2f84569f 1250static bool rmap_write_protect(struct kvm *kvm, u64 gfn)
95d4c16c
TY
1251{
1252 struct kvm_memory_slot *slot;
5dc99b23
TY
1253 unsigned long *rmapp;
1254 int i;
2f84569f 1255 bool write_protected = false;
95d4c16c
TY
1256
1257 slot = gfn_to_memslot(kvm, gfn);
5dc99b23
TY
1258
1259 for (i = PT_PAGE_TABLE_LEVEL;
1260 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
1261 rmapp = __gfn_to_rmap(gfn, i, slot);
245c3912 1262 write_protected |= __rmap_write_protect(kvm, rmapp, true);
5dc99b23
TY
1263 }
1264
1265 return write_protected;
95d4c16c
TY
1266}
1267
8a8365c5 1268static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1269 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1270{
1e3f42f0
TY
1271 u64 *sptep;
1272 struct rmap_iterator iter;
e930bffe
AA
1273 int need_tlb_flush = 0;
1274
1e3f42f0
TY
1275 while ((sptep = rmap_get_first(*rmapp, &iter))) {
1276 BUG_ON(!(*sptep & PT_PRESENT_MASK));
1277 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", sptep, *sptep);
1278
1279 drop_spte(kvm, sptep);
e930bffe
AA
1280 need_tlb_flush = 1;
1281 }
1e3f42f0 1282
e930bffe
AA
1283 return need_tlb_flush;
1284}
1285
8a8365c5 1286static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1287 struct kvm_memory_slot *slot, unsigned long data)
3da0dd43 1288{
1e3f42f0
TY
1289 u64 *sptep;
1290 struct rmap_iterator iter;
3da0dd43 1291 int need_flush = 0;
1e3f42f0 1292 u64 new_spte;
3da0dd43
IE
1293 pte_t *ptep = (pte_t *)data;
1294 pfn_t new_pfn;
1295
1296 WARN_ON(pte_huge(*ptep));
1297 new_pfn = pte_pfn(*ptep);
1e3f42f0
TY
1298
1299 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1300 BUG_ON(!is_shadow_present_pte(*sptep));
1301 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", sptep, *sptep);
1302
3da0dd43 1303 need_flush = 1;
1e3f42f0 1304
3da0dd43 1305 if (pte_write(*ptep)) {
1e3f42f0
TY
1306 drop_spte(kvm, sptep);
1307 sptep = rmap_get_first(*rmapp, &iter);
3da0dd43 1308 } else {
1e3f42f0 1309 new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
3da0dd43
IE
1310 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1311
1312 new_spte &= ~PT_WRITABLE_MASK;
1313 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1314 new_spte &= ~shadow_accessed_mask;
1e3f42f0
TY
1315
1316 mmu_spte_clear_track_bits(sptep);
1317 mmu_spte_set(sptep, new_spte);
1318 sptep = rmap_get_next(&iter);
3da0dd43
IE
1319 }
1320 }
1e3f42f0 1321
3da0dd43
IE
1322 if (need_flush)
1323 kvm_flush_remote_tlbs(kvm);
1324
1325 return 0;
1326}
1327
84504ef3
TY
1328static int kvm_handle_hva_range(struct kvm *kvm,
1329 unsigned long start,
1330 unsigned long end,
1331 unsigned long data,
1332 int (*handler)(struct kvm *kvm,
1333 unsigned long *rmapp,
048212d0 1334 struct kvm_memory_slot *slot,
84504ef3 1335 unsigned long data))
e930bffe 1336{
be6ba0f0 1337 int j;
f395302e 1338 int ret = 0;
bc6678a3 1339 struct kvm_memslots *slots;
be6ba0f0 1340 struct kvm_memory_slot *memslot;
bc6678a3 1341
90d83dc3 1342 slots = kvm_memslots(kvm);
e930bffe 1343
be6ba0f0 1344 kvm_for_each_memslot(memslot, slots) {
84504ef3 1345 unsigned long hva_start, hva_end;
bcd3ef58 1346 gfn_t gfn_start, gfn_end;
e930bffe 1347
84504ef3
TY
1348 hva_start = max(start, memslot->userspace_addr);
1349 hva_end = min(end, memslot->userspace_addr +
1350 (memslot->npages << PAGE_SHIFT));
1351 if (hva_start >= hva_end)
1352 continue;
1353 /*
1354 * {gfn(page) | page intersects with [hva_start, hva_end)} =
bcd3ef58 1355 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
84504ef3 1356 */
bcd3ef58 1357 gfn_start = hva_to_gfn_memslot(hva_start, memslot);
84504ef3 1358 gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
852e3c19 1359
bcd3ef58
TY
1360 for (j = PT_PAGE_TABLE_LEVEL;
1361 j < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++j) {
1362 unsigned long idx, idx_end;
1363 unsigned long *rmapp;
d4dbf470 1364
bcd3ef58
TY
1365 /*
1366 * {idx(page_j) | page_j intersects with
1367 * [hva_start, hva_end)} = {idx, idx+1, ..., idx_end}.
1368 */
1369 idx = gfn_to_index(gfn_start, memslot->base_gfn, j);
1370 idx_end = gfn_to_index(gfn_end - 1, memslot->base_gfn, j);
852e3c19 1371
bcd3ef58 1372 rmapp = __gfn_to_rmap(gfn_start, j, memslot);
d4dbf470 1373
bcd3ef58
TY
1374 for (; idx <= idx_end; ++idx)
1375 ret |= handler(kvm, rmapp++, memslot, data);
e930bffe
AA
1376 }
1377 }
1378
f395302e 1379 return ret;
e930bffe
AA
1380}
1381
84504ef3
TY
1382static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1383 unsigned long data,
1384 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
048212d0 1385 struct kvm_memory_slot *slot,
84504ef3
TY
1386 unsigned long data))
1387{
1388 return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
e930bffe
AA
1389}
1390
1391int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1392{
3da0dd43
IE
1393 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1394}
1395
b3ae2096
TY
1396int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
1397{
1398 return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1399}
1400
3da0dd43
IE
1401void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1402{
8a8365c5 1403 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1404}
1405
8a8365c5 1406static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1407 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1408{
1e3f42f0 1409 u64 *sptep;
79f702a6 1410 struct rmap_iterator uninitialized_var(iter);
e930bffe
AA
1411 int young = 0;
1412
6316e1c8 1413 /*
3f6d8c8a
XH
1414 * In case of absence of EPT Access and Dirty Bits supports,
1415 * emulate the accessed bit for EPT, by checking if this page has
6316e1c8
RR
1416 * an EPT mapping, and clearing it if it does. On the next access,
1417 * a new EPT mapping will be established.
1418 * This has some overhead, but not as much as the cost of swapping
1419 * out actively used pages or breaking up actively used hugepages.
1420 */
f395302e
TY
1421 if (!shadow_accessed_mask) {
1422 young = kvm_unmap_rmapp(kvm, rmapp, slot, data);
1423 goto out;
1424 }
534e38b4 1425
1e3f42f0
TY
1426 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1427 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1428 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1429
3f6d8c8a 1430 if (*sptep & shadow_accessed_mask) {
e930bffe 1431 young = 1;
3f6d8c8a
XH
1432 clear_bit((ffs(shadow_accessed_mask) - 1),
1433 (unsigned long *)sptep);
e930bffe 1434 }
e930bffe 1435 }
f395302e
TY
1436out:
1437 /* @data has hva passed to kvm_age_hva(). */
1438 trace_kvm_age_page(data, slot, young);
e930bffe
AA
1439 return young;
1440}
1441
8ee53820 1442static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1443 struct kvm_memory_slot *slot, unsigned long data)
8ee53820 1444{
1e3f42f0
TY
1445 u64 *sptep;
1446 struct rmap_iterator iter;
8ee53820
AA
1447 int young = 0;
1448
1449 /*
1450 * If there's no access bit in the secondary pte set by the
1451 * hardware it's up to gup-fast/gup to set the access bit in
1452 * the primary pte or in the page structure.
1453 */
1454 if (!shadow_accessed_mask)
1455 goto out;
1456
1e3f42f0
TY
1457 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1458 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1459 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1460
3f6d8c8a 1461 if (*sptep & shadow_accessed_mask) {
8ee53820
AA
1462 young = 1;
1463 break;
1464 }
8ee53820
AA
1465 }
1466out:
1467 return young;
1468}
1469
53a27b39
MT
1470#define RMAP_RECYCLE_THRESHOLD 1000
1471
852e3c19 1472static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
1473{
1474 unsigned long *rmapp;
852e3c19
JR
1475 struct kvm_mmu_page *sp;
1476
1477 sp = page_header(__pa(spte));
53a27b39 1478
852e3c19 1479 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 1480
048212d0 1481 kvm_unmap_rmapp(vcpu->kvm, rmapp, NULL, 0);
53a27b39
MT
1482 kvm_flush_remote_tlbs(vcpu->kvm);
1483}
1484
e930bffe
AA
1485int kvm_age_hva(struct kvm *kvm, unsigned long hva)
1486{
f395302e 1487 return kvm_handle_hva(kvm, hva, hva, kvm_age_rmapp);
e930bffe
AA
1488}
1489
8ee53820
AA
1490int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1491{
1492 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1493}
1494
d6c69ee9 1495#ifdef MMU_DEBUG
47ad8e68 1496static int is_empty_shadow_page(u64 *spt)
6aa8b732 1497{
139bdb2d
AK
1498 u64 *pos;
1499 u64 *end;
1500
47ad8e68 1501 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1502 if (is_shadow_present_pte(*pos)) {
b8688d51 1503 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1504 pos, *pos);
6aa8b732 1505 return 0;
139bdb2d 1506 }
6aa8b732
AK
1507 return 1;
1508}
d6c69ee9 1509#endif
6aa8b732 1510
45221ab6
DH
1511/*
1512 * This value is the sum of all of the kvm instances's
1513 * kvm->arch.n_used_mmu_pages values. We need a global,
1514 * aggregate version in order to make the slab shrinker
1515 * faster
1516 */
1517static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1518{
1519 kvm->arch.n_used_mmu_pages += nr;
1520 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1521}
1522
834be0d8 1523static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
260746c0 1524{
4db35314 1525 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 1526 hlist_del(&sp->hash_link);
bd4c86ea
XG
1527 list_del(&sp->link);
1528 free_page((unsigned long)sp->spt);
834be0d8
GN
1529 if (!sp->role.direct)
1530 free_page((unsigned long)sp->gfns);
e8ad9a70 1531 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1532}
1533
cea0f0e7
AK
1534static unsigned kvm_page_table_hashfn(gfn_t gfn)
1535{
1ae0a13d 1536 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1537}
1538
714b93da 1539static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1540 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1541{
cea0f0e7
AK
1542 if (!parent_pte)
1543 return;
cea0f0e7 1544
67052b35 1545 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1546}
1547
4db35314 1548static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1549 u64 *parent_pte)
1550{
67052b35 1551 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1552}
1553
bcdd9a93
XG
1554static void drop_parent_pte(struct kvm_mmu_page *sp,
1555 u64 *parent_pte)
1556{
1557 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1558 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1559}
1560
67052b35
XG
1561static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
1562 u64 *parent_pte, int direct)
ad8cfbe3 1563{
67052b35 1564 struct kvm_mmu_page *sp;
7ddca7e4 1565
80feb89a
TY
1566 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
1567 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1568 if (!direct)
80feb89a 1569 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1570 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
5304b8d3
XG
1571
1572 /*
1573 * The active_mmu_pages list is the FIFO list, do not move the
1574 * page until it is zapped. kvm_zap_obsolete_pages depends on
1575 * this feature. See the comments in kvm_zap_obsolete_pages().
1576 */
67052b35 1577 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
67052b35
XG
1578 sp->parent_ptes = 0;
1579 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1580 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1581 return sp;
ad8cfbe3
MT
1582}
1583
67052b35 1584static void mark_unsync(u64 *spte);
1047df1f 1585static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1586{
67052b35 1587 pte_list_walk(&sp->parent_ptes, mark_unsync);
0074ff63
MT
1588}
1589
67052b35 1590static void mark_unsync(u64 *spte)
0074ff63 1591{
67052b35 1592 struct kvm_mmu_page *sp;
1047df1f 1593 unsigned int index;
0074ff63 1594
67052b35 1595 sp = page_header(__pa(spte));
1047df1f
XG
1596 index = spte - sp->spt;
1597 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1598 return;
1047df1f 1599 if (sp->unsync_children++)
0074ff63 1600 return;
1047df1f 1601 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1602}
1603
e8bc217a 1604static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1605 struct kvm_mmu_page *sp)
e8bc217a
MT
1606{
1607 return 1;
1608}
1609
a7052897
MT
1610static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1611{
1612}
1613
0f53b5b1
XG
1614static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1615 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1616 const void *pte)
0f53b5b1
XG
1617{
1618 WARN_ON(1);
1619}
1620
60c8aec6
MT
1621#define KVM_PAGE_ARRAY_NR 16
1622
1623struct kvm_mmu_pages {
1624 struct mmu_page_and_offset {
1625 struct kvm_mmu_page *sp;
1626 unsigned int idx;
1627 } page[KVM_PAGE_ARRAY_NR];
1628 unsigned int nr;
1629};
1630
cded19f3
HE
1631static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1632 int idx)
4731d4c7 1633{
60c8aec6 1634 int i;
4731d4c7 1635
60c8aec6
MT
1636 if (sp->unsync)
1637 for (i=0; i < pvec->nr; i++)
1638 if (pvec->page[i].sp == sp)
1639 return 0;
1640
1641 pvec->page[pvec->nr].sp = sp;
1642 pvec->page[pvec->nr].idx = idx;
1643 pvec->nr++;
1644 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1645}
1646
1647static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1648 struct kvm_mmu_pages *pvec)
1649{
1650 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1651
37178b8b 1652 for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
7a8f1a74 1653 struct kvm_mmu_page *child;
4731d4c7
MT
1654 u64 ent = sp->spt[i];
1655
7a8f1a74
XG
1656 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1657 goto clear_child_bitmap;
1658
1659 child = page_header(ent & PT64_BASE_ADDR_MASK);
1660
1661 if (child->unsync_children) {
1662 if (mmu_pages_add(pvec, child, i))
1663 return -ENOSPC;
1664
1665 ret = __mmu_unsync_walk(child, pvec);
1666 if (!ret)
1667 goto clear_child_bitmap;
1668 else if (ret > 0)
1669 nr_unsync_leaf += ret;
1670 else
1671 return ret;
1672 } else if (child->unsync) {
1673 nr_unsync_leaf++;
1674 if (mmu_pages_add(pvec, child, i))
1675 return -ENOSPC;
1676 } else
1677 goto clear_child_bitmap;
1678
1679 continue;
1680
1681clear_child_bitmap:
1682 __clear_bit(i, sp->unsync_child_bitmap);
1683 sp->unsync_children--;
1684 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1685 }
1686
4731d4c7 1687
60c8aec6
MT
1688 return nr_unsync_leaf;
1689}
1690
1691static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1692 struct kvm_mmu_pages *pvec)
1693{
1694 if (!sp->unsync_children)
1695 return 0;
1696
1697 mmu_pages_add(pvec, sp, 0);
1698 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1699}
1700
4731d4c7
MT
1701static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1702{
1703 WARN_ON(!sp->unsync);
5e1b3ddb 1704 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1705 sp->unsync = 0;
1706 --kvm->stat.mmu_unsync;
1707}
1708
7775834a
XG
1709static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1710 struct list_head *invalid_list);
1711static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1712 struct list_head *invalid_list);
4731d4c7 1713
f34d251d
XG
1714/*
1715 * NOTE: we should pay more attention on the zapped-obsolete page
1716 * (is_obsolete_sp(sp) && sp->role.invalid) when you do hash list walk
1717 * since it has been deleted from active_mmu_pages but still can be found
1718 * at hast list.
1719 *
1720 * for_each_gfn_indirect_valid_sp has skipped that kind of page and
1721 * kvm_mmu_get_page(), the only user of for_each_gfn_sp(), has skipped
1722 * all the obsolete pages.
1723 */
1044b030
TY
1724#define for_each_gfn_sp(_kvm, _sp, _gfn) \
1725 hlist_for_each_entry(_sp, \
1726 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
1727 if ((_sp)->gfn != (_gfn)) {} else
1728
1729#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
1730 for_each_gfn_sp(_kvm, _sp, _gfn) \
1731 if ((_sp)->role.direct || (_sp)->role.invalid) {} else
7ae680eb 1732
f918b443 1733/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1734static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1735 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1736{
5b7e0102 1737 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1738 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1739 return 1;
1740 }
1741
f918b443 1742 if (clear_unsync)
1d9dc7e0 1743 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1744
a4a8e6f7 1745 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1746 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1747 return 1;
1748 }
1749
1750 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1751 return 0;
1752}
1753
1d9dc7e0
XG
1754static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1755 struct kvm_mmu_page *sp)
1756{
d98ba053 1757 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1758 int ret;
1759
d98ba053 1760 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1761 if (ret)
d98ba053
XG
1762 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1763
1d9dc7e0
XG
1764 return ret;
1765}
1766
e37fa785
XG
1767#ifdef CONFIG_KVM_MMU_AUDIT
1768#include "mmu_audit.c"
1769#else
1770static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1771static void mmu_audit_disable(void) { }
1772#endif
1773
d98ba053
XG
1774static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1775 struct list_head *invalid_list)
1d9dc7e0 1776{
d98ba053 1777 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1778}
1779
9f1a122f
XG
1780/* @gfn should be write-protected at the call site */
1781static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1782{
9f1a122f 1783 struct kvm_mmu_page *s;
d98ba053 1784 LIST_HEAD(invalid_list);
9f1a122f
XG
1785 bool flush = false;
1786
b67bfe0d 1787 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 1788 if (!s->unsync)
9f1a122f
XG
1789 continue;
1790
1791 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1792 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1793 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1794 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1795 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1796 continue;
1797 }
9f1a122f
XG
1798 flush = true;
1799 }
1800
d98ba053 1801 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1802 if (flush)
1803 kvm_mmu_flush_tlb(vcpu);
1804}
1805
60c8aec6
MT
1806struct mmu_page_path {
1807 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1808 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1809};
1810
60c8aec6
MT
1811#define for_each_sp(pvec, sp, parents, i) \
1812 for (i = mmu_pages_next(&pvec, &parents, -1), \
1813 sp = pvec.page[i].sp; \
1814 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1815 i = mmu_pages_next(&pvec, &parents, i))
1816
cded19f3
HE
1817static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1818 struct mmu_page_path *parents,
1819 int i)
60c8aec6
MT
1820{
1821 int n;
1822
1823 for (n = i+1; n < pvec->nr; n++) {
1824 struct kvm_mmu_page *sp = pvec->page[n].sp;
1825
1826 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1827 parents->idx[0] = pvec->page[n].idx;
1828 return n;
1829 }
1830
1831 parents->parent[sp->role.level-2] = sp;
1832 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1833 }
1834
1835 return n;
1836}
1837
cded19f3 1838static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1839{
60c8aec6
MT
1840 struct kvm_mmu_page *sp;
1841 unsigned int level = 0;
1842
1843 do {
1844 unsigned int idx = parents->idx[level];
4731d4c7 1845
60c8aec6
MT
1846 sp = parents->parent[level];
1847 if (!sp)
1848 return;
1849
1850 --sp->unsync_children;
1851 WARN_ON((int)sp->unsync_children < 0);
1852 __clear_bit(idx, sp->unsync_child_bitmap);
1853 level++;
1854 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1855}
1856
60c8aec6
MT
1857static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1858 struct mmu_page_path *parents,
1859 struct kvm_mmu_pages *pvec)
4731d4c7 1860{
60c8aec6
MT
1861 parents->parent[parent->role.level-1] = NULL;
1862 pvec->nr = 0;
1863}
4731d4c7 1864
60c8aec6
MT
1865static void mmu_sync_children(struct kvm_vcpu *vcpu,
1866 struct kvm_mmu_page *parent)
1867{
1868 int i;
1869 struct kvm_mmu_page *sp;
1870 struct mmu_page_path parents;
1871 struct kvm_mmu_pages pages;
d98ba053 1872 LIST_HEAD(invalid_list);
60c8aec6
MT
1873
1874 kvm_mmu_pages_init(parent, &parents, &pages);
1875 while (mmu_unsync_walk(parent, &pages)) {
2f84569f 1876 bool protected = false;
b1a36821
MT
1877
1878 for_each_sp(pages, sp, parents, i)
1879 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1880
1881 if (protected)
1882 kvm_flush_remote_tlbs(vcpu->kvm);
1883
60c8aec6 1884 for_each_sp(pages, sp, parents, i) {
d98ba053 1885 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1886 mmu_pages_clear_parents(&parents);
1887 }
d98ba053 1888 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1889 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1890 kvm_mmu_pages_init(parent, &parents, &pages);
1891 }
4731d4c7
MT
1892}
1893
c3707958
XG
1894static void init_shadow_page_table(struct kvm_mmu_page *sp)
1895{
1896 int i;
1897
1898 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1899 sp->spt[i] = 0ull;
1900}
1901
a30f47cb
XG
1902static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
1903{
1904 sp->write_flooding_count = 0;
1905}
1906
1907static void clear_sp_write_flooding_count(u64 *spte)
1908{
1909 struct kvm_mmu_page *sp = page_header(__pa(spte));
1910
1911 __clear_sp_write_flooding_count(sp);
1912}
1913
5304b8d3
XG
1914static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
1915{
1916 return unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
1917}
1918
cea0f0e7
AK
1919static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1920 gfn_t gfn,
1921 gva_t gaddr,
1922 unsigned level,
f6e2c02b 1923 int direct,
41074d07 1924 unsigned access,
f7d9c7b7 1925 u64 *parent_pte)
cea0f0e7
AK
1926{
1927 union kvm_mmu_page_role role;
cea0f0e7 1928 unsigned quadrant;
9f1a122f 1929 struct kvm_mmu_page *sp;
9f1a122f 1930 bool need_sync = false;
cea0f0e7 1931
a770f6f2 1932 role = vcpu->arch.mmu.base_role;
cea0f0e7 1933 role.level = level;
f6e2c02b 1934 role.direct = direct;
84b0c8c6 1935 if (role.direct)
5b7e0102 1936 role.cr4_pae = 0;
41074d07 1937 role.access = access;
c5a78f2b
JR
1938 if (!vcpu->arch.mmu.direct_map
1939 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1940 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1941 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1942 role.quadrant = quadrant;
1943 }
b67bfe0d 1944 for_each_gfn_sp(vcpu->kvm, sp, gfn) {
7f52af74
XG
1945 if (is_obsolete_sp(vcpu->kvm, sp))
1946 continue;
1947
7ae680eb
XG
1948 if (!need_sync && sp->unsync)
1949 need_sync = true;
4731d4c7 1950
7ae680eb
XG
1951 if (sp->role.word != role.word)
1952 continue;
4731d4c7 1953
7ae680eb
XG
1954 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1955 break;
e02aa901 1956
7ae680eb
XG
1957 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1958 if (sp->unsync_children) {
a8eeb04a 1959 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
7ae680eb
XG
1960 kvm_mmu_mark_parents_unsync(sp);
1961 } else if (sp->unsync)
1962 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1963
a30f47cb 1964 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
1965 trace_kvm_mmu_get_page(sp, false);
1966 return sp;
1967 }
dfc5aa00 1968 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1969 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1970 if (!sp)
1971 return sp;
4db35314
AK
1972 sp->gfn = gfn;
1973 sp->role = role;
7ae680eb
XG
1974 hlist_add_head(&sp->hash_link,
1975 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1976 if (!direct) {
b1a36821
MT
1977 if (rmap_write_protect(vcpu->kvm, gfn))
1978 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1979 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1980 kvm_sync_pages(vcpu, gfn);
1981
4731d4c7
MT
1982 account_shadowed(vcpu->kvm, gfn);
1983 }
5304b8d3 1984 sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
c3707958 1985 init_shadow_page_table(sp);
f691fe1d 1986 trace_kvm_mmu_get_page(sp, true);
4db35314 1987 return sp;
cea0f0e7
AK
1988}
1989
2d11123a
AK
1990static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1991 struct kvm_vcpu *vcpu, u64 addr)
1992{
1993 iterator->addr = addr;
1994 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1995 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
1996
1997 if (iterator->level == PT64_ROOT_LEVEL &&
1998 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
1999 !vcpu->arch.mmu.direct_map)
2000 --iterator->level;
2001
2d11123a
AK
2002 if (iterator->level == PT32E_ROOT_LEVEL) {
2003 iterator->shadow_addr
2004 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
2005 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
2006 --iterator->level;
2007 if (!iterator->shadow_addr)
2008 iterator->level = 0;
2009 }
2010}
2011
2012static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
2013{
2014 if (iterator->level < PT_PAGE_TABLE_LEVEL)
2015 return false;
4d88954d 2016
2d11123a
AK
2017 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
2018 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
2019 return true;
2020}
2021
c2a2ac2b
XG
2022static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
2023 u64 spte)
2d11123a 2024{
c2a2ac2b 2025 if (is_last_spte(spte, iterator->level)) {
052331be
XG
2026 iterator->level = 0;
2027 return;
2028 }
2029
c2a2ac2b 2030 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
2031 --iterator->level;
2032}
2033
c2a2ac2b
XG
2034static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
2035{
2036 return __shadow_walk_next(iterator, *iterator->sptep);
2037}
2038
7a1638ce 2039static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp, bool accessed)
32ef26a3
AK
2040{
2041 u64 spte;
2042
7a1638ce
YZ
2043 BUILD_BUG_ON(VMX_EPT_READABLE_MASK != PT_PRESENT_MASK ||
2044 VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
2045
24db2734 2046 spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
7a1638ce
YZ
2047 shadow_user_mask | shadow_x_mask;
2048
2049 if (accessed)
2050 spte |= shadow_accessed_mask;
24db2734 2051
1df9f2dc 2052 mmu_spte_set(sptep, spte);
32ef26a3
AK
2053}
2054
a357bd22
AK
2055static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2056 unsigned direct_access)
2057{
2058 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
2059 struct kvm_mmu_page *child;
2060
2061 /*
2062 * For the direct sp, if the guest pte's dirty bit
2063 * changed form clean to dirty, it will corrupt the
2064 * sp's access: allow writable in the read-only sp,
2065 * so we should update the spte at this point to get
2066 * a new sp with the correct access.
2067 */
2068 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
2069 if (child->role.access == direct_access)
2070 return;
2071
bcdd9a93 2072 drop_parent_pte(child, sptep);
a357bd22
AK
2073 kvm_flush_remote_tlbs(vcpu->kvm);
2074 }
2075}
2076
505aef8f 2077static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
2078 u64 *spte)
2079{
2080 u64 pte;
2081 struct kvm_mmu_page *child;
2082
2083 pte = *spte;
2084 if (is_shadow_present_pte(pte)) {
505aef8f 2085 if (is_last_spte(pte, sp->role.level)) {
c3707958 2086 drop_spte(kvm, spte);
505aef8f
XG
2087 if (is_large_pte(pte))
2088 --kvm->stat.lpages;
2089 } else {
38e3b2b2 2090 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2091 drop_parent_pte(child, spte);
38e3b2b2 2092 }
505aef8f
XG
2093 return true;
2094 }
2095
2096 if (is_mmio_spte(pte))
ce88decf 2097 mmu_spte_clear_no_track(spte);
c3707958 2098
505aef8f 2099 return false;
38e3b2b2
XG
2100}
2101
90cb0529 2102static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 2103 struct kvm_mmu_page *sp)
a436036b 2104{
697fe2e2 2105 unsigned i;
697fe2e2 2106
38e3b2b2
XG
2107 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2108 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
2109}
2110
4db35314 2111static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 2112{
4db35314 2113 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
2114}
2115
31aa2b44 2116static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b 2117{
1e3f42f0
TY
2118 u64 *sptep;
2119 struct rmap_iterator iter;
a436036b 2120
1e3f42f0
TY
2121 while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
2122 drop_parent_pte(sp, sptep);
31aa2b44
AK
2123}
2124
60c8aec6 2125static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
2126 struct kvm_mmu_page *parent,
2127 struct list_head *invalid_list)
4731d4c7 2128{
60c8aec6
MT
2129 int i, zapped = 0;
2130 struct mmu_page_path parents;
2131 struct kvm_mmu_pages pages;
4731d4c7 2132
60c8aec6 2133 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 2134 return 0;
60c8aec6
MT
2135
2136 kvm_mmu_pages_init(parent, &parents, &pages);
2137 while (mmu_unsync_walk(parent, &pages)) {
2138 struct kvm_mmu_page *sp;
2139
2140 for_each_sp(pages, sp, parents, i) {
7775834a 2141 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 2142 mmu_pages_clear_parents(&parents);
77662e00 2143 zapped++;
60c8aec6 2144 }
60c8aec6
MT
2145 kvm_mmu_pages_init(parent, &parents, &pages);
2146 }
2147
2148 return zapped;
4731d4c7
MT
2149}
2150
7775834a
XG
2151static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2152 struct list_head *invalid_list)
31aa2b44 2153{
4731d4c7 2154 int ret;
f691fe1d 2155
7775834a 2156 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 2157 ++kvm->stat.mmu_shadow_zapped;
7775834a 2158 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 2159 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 2160 kvm_mmu_unlink_parents(kvm, sp);
5304b8d3 2161
f6e2c02b 2162 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 2163 unaccount_shadowed(kvm, sp->gfn);
5304b8d3 2164
4731d4c7
MT
2165 if (sp->unsync)
2166 kvm_unlink_unsync_page(kvm, sp);
4db35314 2167 if (!sp->root_count) {
54a4f023
GJ
2168 /* Count self */
2169 ret++;
7775834a 2170 list_move(&sp->link, invalid_list);
aa6bd187 2171 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 2172 } else {
5b5c6a5a 2173 list_move(&sp->link, &kvm->arch.active_mmu_pages);
05988d72
GN
2174
2175 /*
2176 * The obsolete pages can not be used on any vcpus.
2177 * See the comments in kvm_mmu_invalidate_zap_all_pages().
2178 */
2179 if (!sp->role.invalid && !is_obsolete_sp(kvm, sp))
2180 kvm_reload_remote_mmus(kvm);
2e53d63a 2181 }
7775834a
XG
2182
2183 sp->role.invalid = 1;
4731d4c7 2184 return ret;
a436036b
AK
2185}
2186
7775834a
XG
2187static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2188 struct list_head *invalid_list)
2189{
945315b9 2190 struct kvm_mmu_page *sp, *nsp;
7775834a
XG
2191
2192 if (list_empty(invalid_list))
2193 return;
2194
c142786c
AK
2195 /*
2196 * wmb: make sure everyone sees our modifications to the page tables
2197 * rmb: make sure we see changes to vcpu->mode
2198 */
2199 smp_mb();
4f022648 2200
c142786c
AK
2201 /*
2202 * Wait for all vcpus to exit guest mode and/or lockless shadow
2203 * page table walks.
2204 */
2205 kvm_flush_remote_tlbs(kvm);
c2a2ac2b 2206
945315b9 2207 list_for_each_entry_safe(sp, nsp, invalid_list, link) {
7775834a 2208 WARN_ON(!sp->role.invalid || sp->root_count);
aa6bd187 2209 kvm_mmu_free_page(sp);
945315b9 2210 }
7775834a
XG
2211}
2212
5da59607
TY
2213static bool prepare_zap_oldest_mmu_page(struct kvm *kvm,
2214 struct list_head *invalid_list)
2215{
2216 struct kvm_mmu_page *sp;
2217
2218 if (list_empty(&kvm->arch.active_mmu_pages))
2219 return false;
2220
2221 sp = list_entry(kvm->arch.active_mmu_pages.prev,
2222 struct kvm_mmu_page, link);
2223 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2224
2225 return true;
2226}
2227
82ce2c96
IE
2228/*
2229 * Changing the number of mmu pages allocated to the vm
49d5ca26 2230 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 2231 */
49d5ca26 2232void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 2233{
d98ba053 2234 LIST_HEAD(invalid_list);
82ce2c96 2235
b34cb590
TY
2236 spin_lock(&kvm->mmu_lock);
2237
49d5ca26 2238 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
5da59607
TY
2239 /* Need to free some mmu pages to achieve the goal. */
2240 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages)
2241 if (!prepare_zap_oldest_mmu_page(kvm, &invalid_list))
2242 break;
82ce2c96 2243
aa6bd187 2244 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2245 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2246 }
82ce2c96 2247
49d5ca26 2248 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
b34cb590
TY
2249
2250 spin_unlock(&kvm->mmu_lock);
82ce2c96
IE
2251}
2252
1cb3f3ae 2253int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2254{
4db35314 2255 struct kvm_mmu_page *sp;
d98ba053 2256 LIST_HEAD(invalid_list);
a436036b
AK
2257 int r;
2258
9ad17b10 2259 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2260 r = 0;
1cb3f3ae 2261 spin_lock(&kvm->mmu_lock);
b67bfe0d 2262 for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
9ad17b10 2263 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2264 sp->role.word);
2265 r = 1;
f41d335a 2266 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2267 }
d98ba053 2268 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2269 spin_unlock(&kvm->mmu_lock);
2270
a436036b 2271 return r;
cea0f0e7 2272}
1cb3f3ae 2273EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2274
74be52e3
SY
2275/*
2276 * The function is based on mtrr_type_lookup() in
2277 * arch/x86/kernel/cpu/mtrr/generic.c
2278 */
2279static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
2280 u64 start, u64 end)
2281{
2282 int i;
2283 u64 base, mask;
2284 u8 prev_match, curr_match;
2285 int num_var_ranges = KVM_NR_VAR_MTRR;
2286
2287 if (!mtrr_state->enabled)
2288 return 0xFF;
2289
2290 /* Make end inclusive end, instead of exclusive */
2291 end--;
2292
2293 /* Look in fixed ranges. Just return the type as per start */
2294 if (mtrr_state->have_fixed && (start < 0x100000)) {
2295 int idx;
2296
2297 if (start < 0x80000) {
2298 idx = 0;
2299 idx += (start >> 16);
2300 return mtrr_state->fixed_ranges[idx];
2301 } else if (start < 0xC0000) {
2302 idx = 1 * 8;
2303 idx += ((start - 0x80000) >> 14);
2304 return mtrr_state->fixed_ranges[idx];
2305 } else if (start < 0x1000000) {
2306 idx = 3 * 8;
2307 idx += ((start - 0xC0000) >> 12);
2308 return mtrr_state->fixed_ranges[idx];
2309 }
2310 }
2311
2312 /*
2313 * Look in variable ranges
2314 * Look of multiple ranges matching this address and pick type
2315 * as per MTRR precedence
2316 */
2317 if (!(mtrr_state->enabled & 2))
2318 return mtrr_state->def_type;
2319
2320 prev_match = 0xFF;
2321 for (i = 0; i < num_var_ranges; ++i) {
2322 unsigned short start_state, end_state;
2323
2324 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
2325 continue;
2326
2327 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
2328 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
2329 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
2330 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
2331
2332 start_state = ((start & mask) == (base & mask));
2333 end_state = ((end & mask) == (base & mask));
2334 if (start_state != end_state)
2335 return 0xFE;
2336
2337 if ((start & mask) != (base & mask))
2338 continue;
2339
2340 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
2341 if (prev_match == 0xFF) {
2342 prev_match = curr_match;
2343 continue;
2344 }
2345
2346 if (prev_match == MTRR_TYPE_UNCACHABLE ||
2347 curr_match == MTRR_TYPE_UNCACHABLE)
2348 return MTRR_TYPE_UNCACHABLE;
2349
2350 if ((prev_match == MTRR_TYPE_WRBACK &&
2351 curr_match == MTRR_TYPE_WRTHROUGH) ||
2352 (prev_match == MTRR_TYPE_WRTHROUGH &&
2353 curr_match == MTRR_TYPE_WRBACK)) {
2354 prev_match = MTRR_TYPE_WRTHROUGH;
2355 curr_match = MTRR_TYPE_WRTHROUGH;
2356 }
2357
2358 if (prev_match != curr_match)
2359 return MTRR_TYPE_UNCACHABLE;
2360 }
2361
2362 if (prev_match != 0xFF)
2363 return prev_match;
2364
2365 return mtrr_state->def_type;
2366}
2367
4b12f0de 2368u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
2369{
2370 u8 mtrr;
2371
2372 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
2373 (gfn << PAGE_SHIFT) + PAGE_SIZE);
2374 if (mtrr == 0xfe || mtrr == 0xff)
2375 mtrr = MTRR_TYPE_WRBACK;
2376 return mtrr;
2377}
4b12f0de 2378EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 2379
9cf5cf5a
XG
2380static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2381{
2382 trace_kvm_mmu_unsync_page(sp);
2383 ++vcpu->kvm->stat.mmu_unsync;
2384 sp->unsync = 1;
2385
2386 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2387}
2388
2389static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 2390{
4731d4c7 2391 struct kvm_mmu_page *s;
9cf5cf5a 2392
b67bfe0d 2393 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 2394 if (s->unsync)
4731d4c7 2395 continue;
9cf5cf5a
XG
2396 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
2397 __kvm_unsync_page(vcpu, s);
4731d4c7 2398 }
4731d4c7
MT
2399}
2400
2401static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2402 bool can_unsync)
2403{
9cf5cf5a 2404 struct kvm_mmu_page *s;
9cf5cf5a
XG
2405 bool need_unsync = false;
2406
b67bfe0d 2407 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
36a2e677
XG
2408 if (!can_unsync)
2409 return 1;
2410
9cf5cf5a 2411 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 2412 return 1;
9cf5cf5a 2413
9bb4f6b1 2414 if (!s->unsync)
9cf5cf5a 2415 need_unsync = true;
4731d4c7 2416 }
9cf5cf5a
XG
2417 if (need_unsync)
2418 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
2419 return 0;
2420}
2421
d555c333 2422static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
c2288505 2423 unsigned pte_access, int level,
c2d0ee46 2424 gfn_t gfn, pfn_t pfn, bool speculative,
9bdbba13 2425 bool can_unsync, bool host_writable)
1c4f1fd6 2426{
6e7d0354 2427 u64 spte;
1e73f9dd 2428 int ret = 0;
64d4d521 2429
f2fd125d 2430 if (set_mmio_spte(vcpu->kvm, sptep, gfn, pfn, pte_access))
ce88decf
XG
2431 return 0;
2432
982c2565 2433 spte = PT_PRESENT_MASK;
947da538 2434 if (!speculative)
3201b5d9 2435 spte |= shadow_accessed_mask;
640d9b0d 2436
7b52345e
SY
2437 if (pte_access & ACC_EXEC_MASK)
2438 spte |= shadow_x_mask;
2439 else
2440 spte |= shadow_nx_mask;
49fde340 2441
1c4f1fd6 2442 if (pte_access & ACC_USER_MASK)
7b52345e 2443 spte |= shadow_user_mask;
49fde340 2444
852e3c19 2445 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2446 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2447 if (tdp_enabled)
4b12f0de
SY
2448 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
2449 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2450
9bdbba13 2451 if (host_writable)
1403283a 2452 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2453 else
2454 pte_access &= ~ACC_WRITE_MASK;
1403283a 2455
35149e21 2456 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6 2457
c2288505 2458 if (pte_access & ACC_WRITE_MASK) {
1c4f1fd6 2459
c2193463 2460 /*
7751babd
XG
2461 * Other vcpu creates new sp in the window between
2462 * mapping_level() and acquiring mmu-lock. We can
2463 * allow guest to retry the access, the mapping can
2464 * be fixed if guest refault.
c2193463 2465 */
852e3c19 2466 if (level > PT_PAGE_TABLE_LEVEL &&
c2193463 2467 has_wrprotected_page(vcpu->kvm, gfn, level))
be38d276 2468 goto done;
38187c83 2469
49fde340 2470 spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
1c4f1fd6 2471
ecc5589f
MT
2472 /*
2473 * Optimization: for pte sync, if spte was writable the hash
2474 * lookup is unnecessary (and expensive). Write protection
2475 * is responsibility of mmu_get_page / kvm_sync_page.
2476 * Same reasoning can be applied to dirty page accounting.
2477 */
8dae4445 2478 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2479 goto set_pte;
2480
4731d4c7 2481 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2482 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2483 __func__, gfn);
1e73f9dd 2484 ret = 1;
1c4f1fd6 2485 pte_access &= ~ACC_WRITE_MASK;
49fde340 2486 spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
1c4f1fd6
AK
2487 }
2488 }
2489
1c4f1fd6
AK
2490 if (pte_access & ACC_WRITE_MASK)
2491 mark_page_dirty(vcpu->kvm, gfn);
2492
38187c83 2493set_pte:
6e7d0354 2494 if (mmu_spte_update(sptep, spte))
b330aa0c 2495 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2496done:
1e73f9dd
MT
2497 return ret;
2498}
2499
d555c333 2500static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
f7616203
XG
2501 unsigned pte_access, int write_fault, int *emulate,
2502 int level, gfn_t gfn, pfn_t pfn, bool speculative,
2503 bool host_writable)
1e73f9dd
MT
2504{
2505 int was_rmapped = 0;
53a27b39 2506 int rmap_count;
1e73f9dd 2507
f7616203
XG
2508 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2509 *sptep, write_fault, gfn);
1e73f9dd 2510
d555c333 2511 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
2512 /*
2513 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2514 * the parent of the now unreachable PTE.
2515 */
852e3c19
JR
2516 if (level > PT_PAGE_TABLE_LEVEL &&
2517 !is_large_pte(*sptep)) {
1e73f9dd 2518 struct kvm_mmu_page *child;
d555c333 2519 u64 pte = *sptep;
1e73f9dd
MT
2520
2521 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2522 drop_parent_pte(child, sptep);
3be2264b 2523 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2524 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2525 pgprintk("hfn old %llx new %llx\n",
d555c333 2526 spte_to_pfn(*sptep), pfn);
c3707958 2527 drop_spte(vcpu->kvm, sptep);
91546356 2528 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2529 } else
2530 was_rmapped = 1;
1e73f9dd 2531 }
852e3c19 2532
c2288505
XG
2533 if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
2534 true, host_writable)) {
1e73f9dd 2535 if (write_fault)
b90a0e6c 2536 *emulate = 1;
5304efde 2537 kvm_mmu_flush_tlb(vcpu);
a378b4e6 2538 }
1e73f9dd 2539
ce88decf
XG
2540 if (unlikely(is_mmio_spte(*sptep) && emulate))
2541 *emulate = 1;
2542
d555c333 2543 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2544 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2545 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2546 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2547 *sptep, sptep);
d555c333 2548 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2549 ++vcpu->kvm->stat.lpages;
2550
ffb61bb3 2551 if (is_shadow_present_pte(*sptep)) {
ffb61bb3
XG
2552 if (!was_rmapped) {
2553 rmap_count = rmap_add(vcpu, sptep, gfn);
2554 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2555 rmap_recycle(vcpu, sptep, gfn);
2556 }
1c4f1fd6 2557 }
cb9aaa30 2558
f3ac1a4b 2559 kvm_release_pfn_clean(pfn);
1c4f1fd6
AK
2560}
2561
957ed9ef
XG
2562static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
2563 bool no_dirty_log)
2564{
2565 struct kvm_memory_slot *slot;
957ed9ef 2566
5d163b1c 2567 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
903816fa 2568 if (!slot)
6c8ee57b 2569 return KVM_PFN_ERR_FAULT;
957ed9ef 2570
037d92dc 2571 return gfn_to_pfn_memslot_atomic(slot, gfn);
957ed9ef
XG
2572}
2573
2574static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2575 struct kvm_mmu_page *sp,
2576 u64 *start, u64 *end)
2577{
2578 struct page *pages[PTE_PREFETCH_NUM];
2579 unsigned access = sp->role.access;
2580 int i, ret;
2581 gfn_t gfn;
2582
2583 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
5d163b1c 2584 if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
957ed9ef
XG
2585 return -1;
2586
2587 ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
2588 if (ret <= 0)
2589 return -1;
2590
2591 for (i = 0; i < ret; i++, gfn++, start++)
f7616203 2592 mmu_set_spte(vcpu, start, access, 0, NULL,
c2288505
XG
2593 sp->role.level, gfn, page_to_pfn(pages[i]),
2594 true, true);
957ed9ef
XG
2595
2596 return 0;
2597}
2598
2599static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2600 struct kvm_mmu_page *sp, u64 *sptep)
2601{
2602 u64 *spte, *start = NULL;
2603 int i;
2604
2605 WARN_ON(!sp->role.direct);
2606
2607 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2608 spte = sp->spt + i;
2609
2610 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2611 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2612 if (!start)
2613 continue;
2614 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2615 break;
2616 start = NULL;
2617 } else if (!start)
2618 start = spte;
2619 }
2620}
2621
2622static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2623{
2624 struct kvm_mmu_page *sp;
2625
2626 /*
2627 * Since it's no accessed bit on EPT, it's no way to
2628 * distinguish between actually accessed translations
2629 * and prefetched, so disable pte prefetch if EPT is
2630 * enabled.
2631 */
2632 if (!shadow_accessed_mask)
2633 return;
2634
2635 sp = page_header(__pa(sptep));
2636 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2637 return;
2638
2639 __direct_pte_prefetch(vcpu, sp, sptep);
2640}
2641
9f652d21 2642static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
2ec4739d
XG
2643 int map_writable, int level, gfn_t gfn, pfn_t pfn,
2644 bool prefault)
140754bc 2645{
9f652d21 2646 struct kvm_shadow_walk_iterator iterator;
140754bc 2647 struct kvm_mmu_page *sp;
b90a0e6c 2648 int emulate = 0;
140754bc 2649 gfn_t pseudo_gfn;
6aa8b732 2650
989c6b34
MT
2651 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2652 return 0;
2653
9f652d21 2654 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2655 if (iterator.level == level) {
f7616203 2656 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
c2288505
XG
2657 write, &emulate, level, gfn, pfn,
2658 prefault, map_writable);
957ed9ef 2659 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2660 ++vcpu->stat.pf_fixed;
2661 break;
6aa8b732
AK
2662 }
2663
404381c5 2664 drop_large_spte(vcpu, iterator.sptep);
c3707958 2665 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2666 u64 base_addr = iterator.addr;
2667
2668 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2669 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2670 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2671 iterator.level - 1,
2672 1, ACC_ALL, iterator.sptep);
140754bc 2673
7a1638ce 2674 link_shadow_page(iterator.sptep, sp, true);
9f652d21
AK
2675 }
2676 }
b90a0e6c 2677 return emulate;
6aa8b732
AK
2678}
2679
77db5cbd 2680static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2681{
77db5cbd
HY
2682 siginfo_t info;
2683
2684 info.si_signo = SIGBUS;
2685 info.si_errno = 0;
2686 info.si_code = BUS_MCEERR_AR;
2687 info.si_addr = (void __user *)address;
2688 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2689
77db5cbd 2690 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2691}
2692
d7c55201 2693static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
bf998156 2694{
4d8b81ab
XG
2695 /*
2696 * Do not cache the mmio info caused by writing the readonly gfn
2697 * into the spte otherwise read access on readonly gfn also can
2698 * caused mmio page fault and treat it as mmio access.
2699 * Return 1 to tell kvm to emulate it.
2700 */
2701 if (pfn == KVM_PFN_ERR_RO_FAULT)
2702 return 1;
2703
e6c1502b 2704 if (pfn == KVM_PFN_ERR_HWPOISON) {
bebb106a 2705 kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
bf998156 2706 return 0;
d7c55201 2707 }
edba23e5 2708
d7c55201 2709 return -EFAULT;
bf998156
HY
2710}
2711
936a5fe6
AA
2712static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
2713 gfn_t *gfnp, pfn_t *pfnp, int *levelp)
2714{
2715 pfn_t pfn = *pfnp;
2716 gfn_t gfn = *gfnp;
2717 int level = *levelp;
2718
2719 /*
2720 * Check if it's a transparent hugepage. If this would be an
2721 * hugetlbfs page, level wouldn't be set to
2722 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2723 * here.
2724 */
81c52c56 2725 if (!is_error_noslot_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
936a5fe6
AA
2726 level == PT_PAGE_TABLE_LEVEL &&
2727 PageTransCompound(pfn_to_page(pfn)) &&
2728 !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
2729 unsigned long mask;
2730 /*
2731 * mmu_notifier_retry was successful and we hold the
2732 * mmu_lock here, so the pmd can't become splitting
2733 * from under us, and in turn
2734 * __split_huge_page_refcount() can't run from under
2735 * us and we can safely transfer the refcount from
2736 * PG_tail to PG_head as we switch the pfn to tail to
2737 * head.
2738 */
2739 *levelp = level = PT_DIRECTORY_LEVEL;
2740 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2741 VM_BUG_ON((gfn & mask) != (pfn & mask));
2742 if (pfn & mask) {
2743 gfn &= ~mask;
2744 *gfnp = gfn;
2745 kvm_release_pfn_clean(pfn);
2746 pfn &= ~mask;
c3586667 2747 kvm_get_pfn(pfn);
936a5fe6
AA
2748 *pfnp = pfn;
2749 }
2750 }
2751}
2752
d7c55201
XG
2753static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
2754 pfn_t pfn, unsigned access, int *ret_val)
2755{
2756 bool ret = true;
2757
2758 /* The pfn is invalid, report the error! */
81c52c56 2759 if (unlikely(is_error_pfn(pfn))) {
d7c55201
XG
2760 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
2761 goto exit;
2762 }
2763
ce88decf 2764 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2765 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201
XG
2766
2767 ret = false;
2768exit:
2769 return ret;
2770}
2771
e5552fd2 2772static bool page_fault_can_be_fast(u32 error_code)
c7ba5b48 2773{
1c118b82
XG
2774 /*
2775 * Do not fix the mmio spte with invalid generation number which
2776 * need to be updated by slow page fault path.
2777 */
2778 if (unlikely(error_code & PFERR_RSVD_MASK))
2779 return false;
2780
c7ba5b48
XG
2781 /*
2782 * #PF can be fast only if the shadow page table is present and it
2783 * is caused by write-protect, that means we just need change the
2784 * W bit of the spte which can be done out of mmu-lock.
2785 */
2786 if (!(error_code & PFERR_PRESENT_MASK) ||
2787 !(error_code & PFERR_WRITE_MASK))
2788 return false;
2789
2790 return true;
2791}
2792
2793static bool
92a476cb
XG
2794fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
2795 u64 *sptep, u64 spte)
c7ba5b48 2796{
c7ba5b48
XG
2797 gfn_t gfn;
2798
2799 WARN_ON(!sp->role.direct);
2800
2801 /*
2802 * The gfn of direct spte is stable since it is calculated
2803 * by sp->gfn.
2804 */
2805 gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
2806
2807 if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
2808 mark_page_dirty(vcpu->kvm, gfn);
2809
2810 return true;
2811}
2812
2813/*
2814 * Return value:
2815 * - true: let the vcpu to access on the same address again.
2816 * - false: let the real page fault path to fix it.
2817 */
2818static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
2819 u32 error_code)
2820{
2821 struct kvm_shadow_walk_iterator iterator;
92a476cb 2822 struct kvm_mmu_page *sp;
c7ba5b48
XG
2823 bool ret = false;
2824 u64 spte = 0ull;
2825
37f6a4e2
MT
2826 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2827 return false;
2828
e5552fd2 2829 if (!page_fault_can_be_fast(error_code))
c7ba5b48
XG
2830 return false;
2831
2832 walk_shadow_page_lockless_begin(vcpu);
2833 for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
2834 if (!is_shadow_present_pte(spte) || iterator.level < level)
2835 break;
2836
2837 /*
2838 * If the mapping has been changed, let the vcpu fault on the
2839 * same address again.
2840 */
2841 if (!is_rmap_spte(spte)) {
2842 ret = true;
2843 goto exit;
2844 }
2845
92a476cb
XG
2846 sp = page_header(__pa(iterator.sptep));
2847 if (!is_last_spte(spte, sp->role.level))
c7ba5b48
XG
2848 goto exit;
2849
2850 /*
2851 * Check if it is a spurious fault caused by TLB lazily flushed.
2852 *
2853 * Need not check the access of upper level table entries since
2854 * they are always ACC_ALL.
2855 */
2856 if (is_writable_pte(spte)) {
2857 ret = true;
2858 goto exit;
2859 }
2860
2861 /*
2862 * Currently, to simplify the code, only the spte write-protected
2863 * by dirty-log can be fast fixed.
2864 */
2865 if (!spte_is_locklessly_modifiable(spte))
2866 goto exit;
2867
c126d94f
XG
2868 /*
2869 * Do not fix write-permission on the large spte since we only dirty
2870 * the first page into the dirty-bitmap in fast_pf_fix_direct_spte()
2871 * that means other pages are missed if its slot is dirty-logged.
2872 *
2873 * Instead, we let the slow page fault path create a normal spte to
2874 * fix the access.
2875 *
2876 * See the comments in kvm_arch_commit_memory_region().
2877 */
2878 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2879 goto exit;
2880
c7ba5b48
XG
2881 /*
2882 * Currently, fast page fault only works for direct mapping since
2883 * the gfn is not stable for indirect shadow page.
2884 * See Documentation/virtual/kvm/locking.txt to get more detail.
2885 */
92a476cb 2886 ret = fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte);
c7ba5b48 2887exit:
a72faf25
XG
2888 trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
2889 spte, ret);
c7ba5b48
XG
2890 walk_shadow_page_lockless_end(vcpu);
2891
2892 return ret;
2893}
2894
78b2c54a 2895static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
060c2abe 2896 gva_t gva, pfn_t *pfn, bool write, bool *writable);
450e0b41 2897static void make_mmu_pages_available(struct kvm_vcpu *vcpu);
060c2abe 2898
c7ba5b48
XG
2899static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
2900 gfn_t gfn, bool prefault)
10589a46
MT
2901{
2902 int r;
852e3c19 2903 int level;
936a5fe6 2904 int force_pt_level;
35149e21 2905 pfn_t pfn;
e930bffe 2906 unsigned long mmu_seq;
c7ba5b48 2907 bool map_writable, write = error_code & PFERR_WRITE_MASK;
aaee2c94 2908
936a5fe6
AA
2909 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
2910 if (likely(!force_pt_level)) {
2911 level = mapping_level(vcpu, gfn);
2912 /*
2913 * This path builds a PAE pagetable - so we can map
2914 * 2mb pages at maximum. Therefore check if the level
2915 * is larger than that.
2916 */
2917 if (level > PT_DIRECTORY_LEVEL)
2918 level = PT_DIRECTORY_LEVEL;
852e3c19 2919
936a5fe6
AA
2920 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2921 } else
2922 level = PT_PAGE_TABLE_LEVEL;
05da4558 2923
c7ba5b48
XG
2924 if (fast_page_fault(vcpu, v, level, error_code))
2925 return 0;
2926
e930bffe 2927 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2928 smp_rmb();
060c2abe 2929
78b2c54a 2930 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 2931 return 0;
aaee2c94 2932
d7c55201
XG
2933 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
2934 return r;
d196e343 2935
aaee2c94 2936 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 2937 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 2938 goto out_unlock;
450e0b41 2939 make_mmu_pages_available(vcpu);
936a5fe6
AA
2940 if (likely(!force_pt_level))
2941 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
2ec4739d
XG
2942 r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
2943 prefault);
aaee2c94
MT
2944 spin_unlock(&vcpu->kvm->mmu_lock);
2945
aaee2c94 2946
10589a46 2947 return r;
e930bffe
AA
2948
2949out_unlock:
2950 spin_unlock(&vcpu->kvm->mmu_lock);
2951 kvm_release_pfn_clean(pfn);
2952 return 0;
10589a46
MT
2953}
2954
2955
17ac10ad
AK
2956static void mmu_free_roots(struct kvm_vcpu *vcpu)
2957{
2958 int i;
4db35314 2959 struct kvm_mmu_page *sp;
d98ba053 2960 LIST_HEAD(invalid_list);
17ac10ad 2961
ad312c7c 2962 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2963 return;
35af577a 2964
81407ca5
JR
2965 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
2966 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
2967 vcpu->arch.mmu.direct_map)) {
ad312c7c 2968 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2969
35af577a 2970 spin_lock(&vcpu->kvm->mmu_lock);
4db35314
AK
2971 sp = page_header(root);
2972 --sp->root_count;
d98ba053
XG
2973 if (!sp->root_count && sp->role.invalid) {
2974 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2975 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2976 }
aaee2c94 2977 spin_unlock(&vcpu->kvm->mmu_lock);
35af577a 2978 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2979 return;
2980 }
35af577a
GN
2981
2982 spin_lock(&vcpu->kvm->mmu_lock);
17ac10ad 2983 for (i = 0; i < 4; ++i) {
ad312c7c 2984 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2985
417726a3 2986 if (root) {
417726a3 2987 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2988 sp = page_header(root);
2989 --sp->root_count;
2e53d63a 2990 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
2991 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2992 &invalid_list);
417726a3 2993 }
ad312c7c 2994 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2995 }
d98ba053 2996 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 2997 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2998 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2999}
3000
8986ecc0
MT
3001static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
3002{
3003 int ret = 0;
3004
3005 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 3006 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
3007 ret = 1;
3008 }
3009
3010 return ret;
3011}
3012
651dd37a
JR
3013static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
3014{
3015 struct kvm_mmu_page *sp;
7ebaf15e 3016 unsigned i;
651dd37a
JR
3017
3018 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3019 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3020 make_mmu_pages_available(vcpu);
651dd37a
JR
3021 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
3022 1, ACC_ALL, NULL);
3023 ++sp->root_count;
3024 spin_unlock(&vcpu->kvm->mmu_lock);
3025 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
3026 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
3027 for (i = 0; i < 4; ++i) {
3028 hpa_t root = vcpu->arch.mmu.pae_root[i];
3029
3030 ASSERT(!VALID_PAGE(root));
3031 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3032 make_mmu_pages_available(vcpu);
649497d1
AK
3033 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
3034 i << 30,
651dd37a
JR
3035 PT32_ROOT_LEVEL, 1, ACC_ALL,
3036 NULL);
3037 root = __pa(sp->spt);
3038 ++sp->root_count;
3039 spin_unlock(&vcpu->kvm->mmu_lock);
3040 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 3041 }
6292757f 3042 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
3043 } else
3044 BUG();
3045
3046 return 0;
3047}
3048
3049static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 3050{
4db35314 3051 struct kvm_mmu_page *sp;
81407ca5
JR
3052 u64 pdptr, pm_mask;
3053 gfn_t root_gfn;
3054 int i;
3bb65a22 3055
5777ed34 3056 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 3057
651dd37a
JR
3058 if (mmu_check_root(vcpu, root_gfn))
3059 return 1;
3060
3061 /*
3062 * Do we shadow a long mode page table? If so we need to
3063 * write-protect the guests page table root.
3064 */
3065 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 3066 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
3067
3068 ASSERT(!VALID_PAGE(root));
651dd37a 3069
8facbbff 3070 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3071 make_mmu_pages_available(vcpu);
651dd37a
JR
3072 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
3073 0, ACC_ALL, NULL);
4db35314
AK
3074 root = __pa(sp->spt);
3075 ++sp->root_count;
8facbbff 3076 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3077 vcpu->arch.mmu.root_hpa = root;
8986ecc0 3078 return 0;
17ac10ad 3079 }
f87f9288 3080
651dd37a
JR
3081 /*
3082 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
3083 * or a PAE 3-level page table. In either case we need to be aware that
3084 * the shadow page table may be a PAE or a long mode page table.
651dd37a 3085 */
81407ca5
JR
3086 pm_mask = PT_PRESENT_MASK;
3087 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
3088 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3089
17ac10ad 3090 for (i = 0; i < 4; ++i) {
ad312c7c 3091 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
3092
3093 ASSERT(!VALID_PAGE(root));
ad312c7c 3094 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 3095 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 3096 if (!is_present_gpte(pdptr)) {
ad312c7c 3097 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
3098 continue;
3099 }
6de4f3ad 3100 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
3101 if (mmu_check_root(vcpu, root_gfn))
3102 return 1;
5a7388c2 3103 }
8facbbff 3104 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3105 make_mmu_pages_available(vcpu);
4db35314 3106 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
651dd37a 3107 PT32_ROOT_LEVEL, 0,
f7d9c7b7 3108 ACC_ALL, NULL);
4db35314
AK
3109 root = __pa(sp->spt);
3110 ++sp->root_count;
8facbbff
AK
3111 spin_unlock(&vcpu->kvm->mmu_lock);
3112
81407ca5 3113 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 3114 }
6292757f 3115 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
3116
3117 /*
3118 * If we shadow a 32 bit page table with a long mode page
3119 * table we enter this path.
3120 */
3121 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3122 if (vcpu->arch.mmu.lm_root == NULL) {
3123 /*
3124 * The additional page necessary for this is only
3125 * allocated on demand.
3126 */
3127
3128 u64 *lm_root;
3129
3130 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
3131 if (lm_root == NULL)
3132 return 1;
3133
3134 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
3135
3136 vcpu->arch.mmu.lm_root = lm_root;
3137 }
3138
3139 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
3140 }
3141
8986ecc0 3142 return 0;
17ac10ad
AK
3143}
3144
651dd37a
JR
3145static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
3146{
3147 if (vcpu->arch.mmu.direct_map)
3148 return mmu_alloc_direct_roots(vcpu);
3149 else
3150 return mmu_alloc_shadow_roots(vcpu);
3151}
3152
0ba73cda
MT
3153static void mmu_sync_roots(struct kvm_vcpu *vcpu)
3154{
3155 int i;
3156 struct kvm_mmu_page *sp;
3157
81407ca5
JR
3158 if (vcpu->arch.mmu.direct_map)
3159 return;
3160
0ba73cda
MT
3161 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3162 return;
6903074c 3163
bebb106a 3164 vcpu_clear_mmio_info(vcpu, ~0ul);
0375f7fa 3165 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 3166 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
3167 hpa_t root = vcpu->arch.mmu.root_hpa;
3168 sp = page_header(root);
3169 mmu_sync_children(vcpu, sp);
0375f7fa 3170 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3171 return;
3172 }
3173 for (i = 0; i < 4; ++i) {
3174 hpa_t root = vcpu->arch.mmu.pae_root[i];
3175
8986ecc0 3176 if (root && VALID_PAGE(root)) {
0ba73cda
MT
3177 root &= PT64_BASE_ADDR_MASK;
3178 sp = page_header(root);
3179 mmu_sync_children(vcpu, sp);
3180 }
3181 }
0375f7fa 3182 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3183}
3184
3185void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3186{
3187 spin_lock(&vcpu->kvm->mmu_lock);
3188 mmu_sync_roots(vcpu);
6cffe8ca 3189 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda 3190}
bfd0a56b 3191EXPORT_SYMBOL_GPL(kvm_mmu_sync_roots);
0ba73cda 3192
1871c602 3193static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 3194 u32 access, struct x86_exception *exception)
6aa8b732 3195{
ab9ae313
AK
3196 if (exception)
3197 exception->error_code = 0;
6aa8b732
AK
3198 return vaddr;
3199}
3200
6539e738 3201static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
3202 u32 access,
3203 struct x86_exception *exception)
6539e738 3204{
ab9ae313
AK
3205 if (exception)
3206 exception->error_code = 0;
6539e738
JR
3207 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
3208}
3209
ce88decf
XG
3210static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3211{
3212 if (direct)
3213 return vcpu_match_mmio_gpa(vcpu, addr);
3214
3215 return vcpu_match_mmio_gva(vcpu, addr);
3216}
3217
3218
3219/*
3220 * On direct hosts, the last spte is only allows two states
3221 * for mmio page fault:
3222 * - It is the mmio spte
3223 * - It is zapped or it is being zapped.
3224 *
3225 * This function completely checks the spte when the last spte
3226 * is not the mmio spte.
3227 */
3228static bool check_direct_spte_mmio_pf(u64 spte)
3229{
3230 return __check_direct_spte_mmio_pf(spte);
3231}
3232
3233static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
3234{
3235 struct kvm_shadow_walk_iterator iterator;
3236 u64 spte = 0ull;
3237
37f6a4e2
MT
3238 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3239 return spte;
3240
ce88decf
XG
3241 walk_shadow_page_lockless_begin(vcpu);
3242 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
3243 if (!is_shadow_present_pte(spte))
3244 break;
3245 walk_shadow_page_lockless_end(vcpu);
3246
3247 return spte;
3248}
3249
ce88decf
XG
3250int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3251{
3252 u64 spte;
3253
3254 if (quickly_check_mmio_pf(vcpu, addr, direct))
b37fbea6 3255 return RET_MMIO_PF_EMULATE;
ce88decf
XG
3256
3257 spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
3258
3259 if (is_mmio_spte(spte)) {
3260 gfn_t gfn = get_mmio_spte_gfn(spte);
3261 unsigned access = get_mmio_spte_access(spte);
3262
f8f55942
XG
3263 if (!check_mmio_spte(vcpu->kvm, spte))
3264 return RET_MMIO_PF_INVALID;
3265
ce88decf
XG
3266 if (direct)
3267 addr = 0;
4f022648
XG
3268
3269 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf 3270 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
b37fbea6 3271 return RET_MMIO_PF_EMULATE;
ce88decf
XG
3272 }
3273
3274 /*
3275 * It's ok if the gva is remapped by other cpus on shadow guest,
3276 * it's a BUG if the gfn is not a mmio page.
3277 */
3278 if (direct && !check_direct_spte_mmio_pf(spte))
b37fbea6 3279 return RET_MMIO_PF_BUG;
ce88decf
XG
3280
3281 /*
3282 * If the page table is zapped by other cpus, let CPU fault again on
3283 * the address.
3284 */
b37fbea6 3285 return RET_MMIO_PF_RETRY;
ce88decf
XG
3286}
3287EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
3288
3289static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
3290 u32 error_code, bool direct)
3291{
3292 int ret;
3293
3294 ret = handle_mmio_page_fault_common(vcpu, addr, direct);
b37fbea6 3295 WARN_ON(ret == RET_MMIO_PF_BUG);
ce88decf
XG
3296 return ret;
3297}
3298
6aa8b732 3299static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 3300 u32 error_code, bool prefault)
6aa8b732 3301{
e833240f 3302 gfn_t gfn;
e2dec939 3303 int r;
6aa8b732 3304
b8688d51 3305 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf 3306
f8f55942
XG
3307 if (unlikely(error_code & PFERR_RSVD_MASK)) {
3308 r = handle_mmio_page_fault(vcpu, gva, error_code, true);
3309
3310 if (likely(r != RET_MMIO_PF_INVALID))
3311 return r;
3312 }
ce88decf 3313
e2dec939
AK
3314 r = mmu_topup_memory_caches(vcpu);
3315 if (r)
3316 return r;
714b93da 3317
6aa8b732 3318 ASSERT(vcpu);
ad312c7c 3319 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3320
e833240f 3321 gfn = gva >> PAGE_SHIFT;
6aa8b732 3322
e833240f 3323 return nonpaging_map(vcpu, gva & PAGE_MASK,
c7ba5b48 3324 error_code, gfn, prefault);
6aa8b732
AK
3325}
3326
7e1fbeac 3327static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3328{
3329 struct kvm_arch_async_pf arch;
fb67e14f 3330
7c90705b 3331 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3332 arch.gfn = gfn;
c4806acd 3333 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3334 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92 3335
e0ead41a 3336 return kvm_setup_async_pf(vcpu, gva, gfn_to_hva(vcpu->kvm, gfn), &arch);
af585b92
GN
3337}
3338
3339static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3340{
3341 if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
3342 kvm_event_needs_reinjection(vcpu)))
3343 return false;
3344
3345 return kvm_x86_ops->interrupt_allowed(vcpu);
3346}
3347
78b2c54a 3348static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
612819c3 3349 gva_t gva, pfn_t *pfn, bool write, bool *writable)
af585b92
GN
3350{
3351 bool async;
3352
612819c3 3353 *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
af585b92
GN
3354
3355 if (!async)
3356 return false; /* *pfn has correct page already */
3357
78b2c54a 3358 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3359 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3360 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3361 trace_kvm_async_pf_doublefault(gva, gfn);
3362 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3363 return true;
3364 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3365 return true;
3366 }
3367
612819c3 3368 *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
af585b92
GN
3369
3370 return false;
3371}
3372
56028d08 3373static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3374 bool prefault)
fb72d167 3375{
35149e21 3376 pfn_t pfn;
fb72d167 3377 int r;
852e3c19 3378 int level;
936a5fe6 3379 int force_pt_level;
05da4558 3380 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3381 unsigned long mmu_seq;
612819c3
MT
3382 int write = error_code & PFERR_WRITE_MASK;
3383 bool map_writable;
fb72d167
JR
3384
3385 ASSERT(vcpu);
3386 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
3387
f8f55942
XG
3388 if (unlikely(error_code & PFERR_RSVD_MASK)) {
3389 r = handle_mmio_page_fault(vcpu, gpa, error_code, true);
3390
3391 if (likely(r != RET_MMIO_PF_INVALID))
3392 return r;
3393 }
ce88decf 3394
fb72d167
JR
3395 r = mmu_topup_memory_caches(vcpu);
3396 if (r)
3397 return r;
3398
936a5fe6
AA
3399 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
3400 if (likely(!force_pt_level)) {
3401 level = mapping_level(vcpu, gfn);
3402 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
3403 } else
3404 level = PT_PAGE_TABLE_LEVEL;
852e3c19 3405
c7ba5b48
XG
3406 if (fast_page_fault(vcpu, gpa, level, error_code))
3407 return 0;
3408
e930bffe 3409 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3410 smp_rmb();
af585b92 3411
78b2c54a 3412 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3413 return 0;
3414
d7c55201
XG
3415 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3416 return r;
3417
fb72d167 3418 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3419 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3420 goto out_unlock;
450e0b41 3421 make_mmu_pages_available(vcpu);
936a5fe6
AA
3422 if (likely(!force_pt_level))
3423 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
612819c3 3424 r = __direct_map(vcpu, gpa, write, map_writable,
2ec4739d 3425 level, gfn, pfn, prefault);
fb72d167 3426 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3427
3428 return r;
e930bffe
AA
3429
3430out_unlock:
3431 spin_unlock(&vcpu->kvm->mmu_lock);
3432 kvm_release_pfn_clean(pfn);
3433 return 0;
fb72d167
JR
3434}
3435
8a3c1a33
PB
3436static void nonpaging_init_context(struct kvm_vcpu *vcpu,
3437 struct kvm_mmu *context)
6aa8b732 3438{
6aa8b732 3439 context->page_fault = nonpaging_page_fault;
6aa8b732 3440 context->gva_to_gpa = nonpaging_gva_to_gpa;
e8bc217a 3441 context->sync_page = nonpaging_sync_page;
a7052897 3442 context->invlpg = nonpaging_invlpg;
0f53b5b1 3443 context->update_pte = nonpaging_update_pte;
cea0f0e7 3444 context->root_level = 0;
6aa8b732 3445 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3446 context->root_hpa = INVALID_PAGE;
c5a78f2b 3447 context->direct_map = true;
2d48a985 3448 context->nx = false;
6aa8b732
AK
3449}
3450
d835dfec 3451void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 3452{
1165f5fe 3453 ++vcpu->stat.tlb_flush;
a8eeb04a 3454 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
6aa8b732 3455}
bfd0a56b 3456EXPORT_SYMBOL_GPL(kvm_mmu_flush_tlb);
6aa8b732 3457
d8d173da 3458void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu)
6aa8b732 3459{
cea0f0e7 3460 mmu_free_roots(vcpu);
6aa8b732
AK
3461}
3462
5777ed34
JR
3463static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3464{
9f8fe504 3465 return kvm_read_cr3(vcpu);
5777ed34
JR
3466}
3467
6389ee94
AK
3468static void inject_page_fault(struct kvm_vcpu *vcpu,
3469 struct x86_exception *fault)
6aa8b732 3470{
6389ee94 3471 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3472}
3473
f2fd125d
XG
3474static bool sync_mmio_spte(struct kvm *kvm, u64 *sptep, gfn_t gfn,
3475 unsigned access, int *nr_present)
ce88decf
XG
3476{
3477 if (unlikely(is_mmio_spte(*sptep))) {
3478 if (gfn != get_mmio_spte_gfn(*sptep)) {
3479 mmu_spte_clear_no_track(sptep);
3480 return true;
3481 }
3482
3483 (*nr_present)++;
f2fd125d 3484 mark_mmio_spte(kvm, sptep, gfn, access);
ce88decf
XG
3485 return true;
3486 }
3487
3488 return false;
3489}
3490
6fd01b71
AK
3491static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
3492{
3493 unsigned index;
3494
3495 index = level - 1;
3496 index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
3497 return mmu->last_pte_bitmap & (1 << index);
3498}
3499
37406aaa
NHE
3500#define PTTYPE_EPT 18 /* arbitrary */
3501#define PTTYPE PTTYPE_EPT
3502#include "paging_tmpl.h"
3503#undef PTTYPE
3504
6aa8b732
AK
3505#define PTTYPE 64
3506#include "paging_tmpl.h"
3507#undef PTTYPE
3508
3509#define PTTYPE 32
3510#include "paging_tmpl.h"
3511#undef PTTYPE
3512
52fde8df 3513static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4d6931c3 3514 struct kvm_mmu *context)
82725b20 3515{
82725b20
DE
3516 int maxphyaddr = cpuid_maxphyaddr(vcpu);
3517 u64 exb_bit_rsvd = 0;
3518
25d92081
YZ
3519 context->bad_mt_xwr = 0;
3520
2d48a985 3521 if (!context->nx)
82725b20 3522 exb_bit_rsvd = rsvd_bits(63, 63);
4d6931c3 3523 switch (context->root_level) {
82725b20
DE
3524 case PT32_ROOT_LEVEL:
3525 /* no rsvd bits for 2 level 4K page table entries */
3526 context->rsvd_bits_mask[0][1] = 0;
3527 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
3528 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
3529
3530 if (!is_pse(vcpu)) {
3531 context->rsvd_bits_mask[1][1] = 0;
3532 break;
3533 }
3534
82725b20
DE
3535 if (is_cpuid_PSE36())
3536 /* 36bits PSE 4MB page */
3537 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
3538 else
3539 /* 32 bits PSE 4MB page */
3540 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3541 break;
3542 case PT32E_ROOT_LEVEL:
20c466b5
DE
3543 context->rsvd_bits_mask[0][2] =
3544 rsvd_bits(maxphyaddr, 63) |
cd9ae5fe 3545 rsvd_bits(5, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 3546 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3547 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
3548 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3549 rsvd_bits(maxphyaddr, 62); /* PTE */
3550 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
3551 rsvd_bits(maxphyaddr, 62) |
3552 rsvd_bits(13, 20); /* large page */
f815bce8 3553 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3554 break;
3555 case PT64_ROOT_LEVEL:
3556 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
cd9ae5fe 3557 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 7);
82725b20 3558 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
cd9ae5fe 3559 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 7);
82725b20 3560 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3561 rsvd_bits(maxphyaddr, 51);
82725b20
DE
3562 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3563 rsvd_bits(maxphyaddr, 51);
3564 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
3565 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
3566 rsvd_bits(maxphyaddr, 51) |
3567 rsvd_bits(13, 29);
82725b20 3568 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3569 rsvd_bits(maxphyaddr, 51) |
3570 rsvd_bits(13, 20); /* large page */
f815bce8 3571 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3572 break;
3573 }
3574}
3575
25d92081
YZ
3576static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
3577 struct kvm_mmu *context, bool execonly)
3578{
3579 int maxphyaddr = cpuid_maxphyaddr(vcpu);
3580 int pte;
3581
3582 context->rsvd_bits_mask[0][3] =
3583 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 7);
3584 context->rsvd_bits_mask[0][2] =
3585 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
3586 context->rsvd_bits_mask[0][1] =
3587 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
3588 context->rsvd_bits_mask[0][0] = rsvd_bits(maxphyaddr, 51);
3589
3590 /* large page */
3591 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
3592 context->rsvd_bits_mask[1][2] =
3593 rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 29);
3594 context->rsvd_bits_mask[1][1] =
3595 rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 20);
3596 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
3597
3598 for (pte = 0; pte < 64; pte++) {
3599 int rwx_bits = pte & 7;
3600 int mt = pte >> 3;
3601 if (mt == 0x2 || mt == 0x3 || mt == 0x7 ||
3602 rwx_bits == 0x2 || rwx_bits == 0x6 ||
3603 (rwx_bits == 0x4 && !execonly))
3604 context->bad_mt_xwr |= (1ull << pte);
3605 }
3606}
3607
97ec8c06 3608void update_permission_bitmask(struct kvm_vcpu *vcpu,
25d92081 3609 struct kvm_mmu *mmu, bool ept)
97d64b78
AK
3610{
3611 unsigned bit, byte, pfec;
3612 u8 map;
66386ade 3613 bool fault, x, w, u, wf, uf, ff, smapf, cr4_smap, cr4_smep, smap = 0;
97d64b78 3614
66386ade 3615 cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
97ec8c06 3616 cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
97d64b78
AK
3617 for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
3618 pfec = byte << 1;
3619 map = 0;
3620 wf = pfec & PFERR_WRITE_MASK;
3621 uf = pfec & PFERR_USER_MASK;
3622 ff = pfec & PFERR_FETCH_MASK;
97ec8c06
FW
3623 /*
3624 * PFERR_RSVD_MASK bit is set in PFEC if the access is not
3625 * subject to SMAP restrictions, and cleared otherwise. The
3626 * bit is only meaningful if the SMAP bit is set in CR4.
3627 */
3628 smapf = !(pfec & PFERR_RSVD_MASK);
97d64b78
AK
3629 for (bit = 0; bit < 8; ++bit) {
3630 x = bit & ACC_EXEC_MASK;
3631 w = bit & ACC_WRITE_MASK;
3632 u = bit & ACC_USER_MASK;
3633
25d92081
YZ
3634 if (!ept) {
3635 /* Not really needed: !nx will cause pte.nx to fault */
3636 x |= !mmu->nx;
3637 /* Allow supervisor writes if !cr0.wp */
3638 w |= !is_write_protection(vcpu) && !uf;
3639 /* Disallow supervisor fetches of user code if cr4.smep */
66386ade 3640 x &= !(cr4_smep && u && !uf);
97ec8c06
FW
3641
3642 /*
3643 * SMAP:kernel-mode data accesses from user-mode
3644 * mappings should fault. A fault is considered
3645 * as a SMAP violation if all of the following
3646 * conditions are ture:
3647 * - X86_CR4_SMAP is set in CR4
3648 * - An user page is accessed
3649 * - Page fault in kernel mode
3650 * - if CPL = 3 or X86_EFLAGS_AC is clear
3651 *
3652 * Here, we cover the first three conditions.
3653 * The fourth is computed dynamically in
3654 * permission_fault() and is in smapf.
3655 *
3656 * Also, SMAP does not affect instruction
3657 * fetches, add the !ff check here to make it
3658 * clearer.
3659 */
3660 smap = cr4_smap && u && !uf && !ff;
25d92081
YZ
3661 } else
3662 /* Not really needed: no U/S accesses on ept */
3663 u = 1;
97d64b78 3664
97ec8c06
FW
3665 fault = (ff && !x) || (uf && !u) || (wf && !w) ||
3666 (smapf && smap);
97d64b78
AK
3667 map |= fault << bit;
3668 }
3669 mmu->permissions[byte] = map;
3670 }
3671}
3672
6fd01b71
AK
3673static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3674{
3675 u8 map;
3676 unsigned level, root_level = mmu->root_level;
3677 const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
3678
3679 if (root_level == PT32E_ROOT_LEVEL)
3680 --root_level;
3681 /* PT_PAGE_TABLE_LEVEL always terminates */
3682 map = 1 | (1 << ps_set_index);
3683 for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
3684 if (level <= PT_PDPE_LEVEL
3685 && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
3686 map |= 1 << (ps_set_index | (level - 1));
3687 }
3688 mmu->last_pte_bitmap = map;
3689}
3690
8a3c1a33
PB
3691static void paging64_init_context_common(struct kvm_vcpu *vcpu,
3692 struct kvm_mmu *context,
3693 int level)
6aa8b732 3694{
2d48a985 3695 context->nx = is_nx(vcpu);
4d6931c3 3696 context->root_level = level;
2d48a985 3697
4d6931c3 3698 reset_rsvds_bits_mask(vcpu, context);
25d92081 3699 update_permission_bitmask(vcpu, context, false);
6fd01b71 3700 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3701
3702 ASSERT(is_pae(vcpu));
6aa8b732 3703 context->page_fault = paging64_page_fault;
6aa8b732 3704 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3705 context->sync_page = paging64_sync_page;
a7052897 3706 context->invlpg = paging64_invlpg;
0f53b5b1 3707 context->update_pte = paging64_update_pte;
17ac10ad 3708 context->shadow_root_level = level;
17c3ba9d 3709 context->root_hpa = INVALID_PAGE;
c5a78f2b 3710 context->direct_map = false;
6aa8b732
AK
3711}
3712
8a3c1a33
PB
3713static void paging64_init_context(struct kvm_vcpu *vcpu,
3714 struct kvm_mmu *context)
17ac10ad 3715{
8a3c1a33 3716 paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3717}
3718
8a3c1a33
PB
3719static void paging32_init_context(struct kvm_vcpu *vcpu,
3720 struct kvm_mmu *context)
6aa8b732 3721{
2d48a985 3722 context->nx = false;
4d6931c3 3723 context->root_level = PT32_ROOT_LEVEL;
2d48a985 3724
4d6931c3 3725 reset_rsvds_bits_mask(vcpu, context);
25d92081 3726 update_permission_bitmask(vcpu, context, false);
6fd01b71 3727 update_last_pte_bitmap(vcpu, context);
6aa8b732 3728
6aa8b732 3729 context->page_fault = paging32_page_fault;
6aa8b732 3730 context->gva_to_gpa = paging32_gva_to_gpa;
e8bc217a 3731 context->sync_page = paging32_sync_page;
a7052897 3732 context->invlpg = paging32_invlpg;
0f53b5b1 3733 context->update_pte = paging32_update_pte;
6aa8b732 3734 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3735 context->root_hpa = INVALID_PAGE;
c5a78f2b 3736 context->direct_map = false;
6aa8b732
AK
3737}
3738
8a3c1a33
PB
3739static void paging32E_init_context(struct kvm_vcpu *vcpu,
3740 struct kvm_mmu *context)
6aa8b732 3741{
8a3c1a33 3742 paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3743}
3744
8a3c1a33 3745static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
fb72d167 3746{
14dfe855 3747 struct kvm_mmu *context = vcpu->arch.walk_mmu;
fb72d167 3748
c445f8ef 3749 context->base_role.word = 0;
fb72d167 3750 context->page_fault = tdp_page_fault;
e8bc217a 3751 context->sync_page = nonpaging_sync_page;
a7052897 3752 context->invlpg = nonpaging_invlpg;
0f53b5b1 3753 context->update_pte = nonpaging_update_pte;
67253af5 3754 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3755 context->root_hpa = INVALID_PAGE;
c5a78f2b 3756 context->direct_map = true;
1c97f0a0 3757 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3758 context->get_cr3 = get_cr3;
e4e517b4 3759 context->get_pdptr = kvm_pdptr_read;
cb659db8 3760 context->inject_page_fault = kvm_inject_page_fault;
fb72d167
JR
3761
3762 if (!is_paging(vcpu)) {
2d48a985 3763 context->nx = false;
fb72d167
JR
3764 context->gva_to_gpa = nonpaging_gva_to_gpa;
3765 context->root_level = 0;
3766 } else if (is_long_mode(vcpu)) {
2d48a985 3767 context->nx = is_nx(vcpu);
fb72d167 3768 context->root_level = PT64_ROOT_LEVEL;
4d6931c3
DB
3769 reset_rsvds_bits_mask(vcpu, context);
3770 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3771 } else if (is_pae(vcpu)) {
2d48a985 3772 context->nx = is_nx(vcpu);
fb72d167 3773 context->root_level = PT32E_ROOT_LEVEL;
4d6931c3
DB
3774 reset_rsvds_bits_mask(vcpu, context);
3775 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3776 } else {
2d48a985 3777 context->nx = false;
fb72d167 3778 context->root_level = PT32_ROOT_LEVEL;
4d6931c3
DB
3779 reset_rsvds_bits_mask(vcpu, context);
3780 context->gva_to_gpa = paging32_gva_to_gpa;
fb72d167
JR
3781 }
3782
25d92081 3783 update_permission_bitmask(vcpu, context, false);
6fd01b71 3784 update_last_pte_bitmap(vcpu, context);
fb72d167
JR
3785}
3786
8a3c1a33 3787void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
6aa8b732 3788{
411c588d 3789 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
6aa8b732 3790 ASSERT(vcpu);
ad312c7c 3791 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
3792
3793 if (!is_paging(vcpu))
8a3c1a33 3794 nonpaging_init_context(vcpu, context);
a9058ecd 3795 else if (is_long_mode(vcpu))
8a3c1a33 3796 paging64_init_context(vcpu, context);
6aa8b732 3797 else if (is_pae(vcpu))
8a3c1a33 3798 paging32E_init_context(vcpu, context);
6aa8b732 3799 else
8a3c1a33 3800 paging32_init_context(vcpu, context);
a770f6f2 3801
2c9afa52 3802 vcpu->arch.mmu.base_role.nxe = is_nx(vcpu);
5b7e0102 3803 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
f43addd4 3804 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
411c588d
AK
3805 vcpu->arch.mmu.base_role.smep_andnot_wp
3806 = smep && !is_write_protection(vcpu);
52fde8df
JR
3807}
3808EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
3809
8a3c1a33 3810void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context,
155a97a3
NHE
3811 bool execonly)
3812{
3813 ASSERT(vcpu);
3814 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
3815
3816 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
3817
3818 context->nx = true;
155a97a3
NHE
3819 context->page_fault = ept_page_fault;
3820 context->gva_to_gpa = ept_gva_to_gpa;
3821 context->sync_page = ept_sync_page;
3822 context->invlpg = ept_invlpg;
3823 context->update_pte = ept_update_pte;
155a97a3
NHE
3824 context->root_level = context->shadow_root_level;
3825 context->root_hpa = INVALID_PAGE;
3826 context->direct_map = false;
3827
3828 update_permission_bitmask(vcpu, context, true);
3829 reset_rsvds_bits_mask_ept(vcpu, context, execonly);
155a97a3
NHE
3830}
3831EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);
3832
8a3c1a33 3833static void init_kvm_softmmu(struct kvm_vcpu *vcpu)
52fde8df 3834{
8a3c1a33 3835 kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
14dfe855
JR
3836 vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
3837 vcpu->arch.walk_mmu->get_cr3 = get_cr3;
e4e517b4 3838 vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
14dfe855 3839 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
6aa8b732
AK
3840}
3841
8a3c1a33 3842static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
02f59dc9
JR
3843{
3844 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
3845
3846 g_context->get_cr3 = get_cr3;
e4e517b4 3847 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
3848 g_context->inject_page_fault = kvm_inject_page_fault;
3849
3850 /*
3851 * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
3852 * translation of l2_gpa to l1_gpa addresses is done using the
3853 * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
3854 * functions between mmu and nested_mmu are swapped.
3855 */
3856 if (!is_paging(vcpu)) {
2d48a985 3857 g_context->nx = false;
02f59dc9
JR
3858 g_context->root_level = 0;
3859 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
3860 } else if (is_long_mode(vcpu)) {
2d48a985 3861 g_context->nx = is_nx(vcpu);
02f59dc9 3862 g_context->root_level = PT64_ROOT_LEVEL;
4d6931c3 3863 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3864 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3865 } else if (is_pae(vcpu)) {
2d48a985 3866 g_context->nx = is_nx(vcpu);
02f59dc9 3867 g_context->root_level = PT32E_ROOT_LEVEL;
4d6931c3 3868 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3869 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3870 } else {
2d48a985 3871 g_context->nx = false;
02f59dc9 3872 g_context->root_level = PT32_ROOT_LEVEL;
4d6931c3 3873 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3874 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
3875 }
3876
25d92081 3877 update_permission_bitmask(vcpu, g_context, false);
6fd01b71 3878 update_last_pte_bitmap(vcpu, g_context);
02f59dc9
JR
3879}
3880
8a3c1a33 3881static void init_kvm_mmu(struct kvm_vcpu *vcpu)
fb72d167 3882{
02f59dc9
JR
3883 if (mmu_is_nested(vcpu))
3884 return init_kvm_nested_mmu(vcpu);
3885 else if (tdp_enabled)
fb72d167
JR
3886 return init_kvm_tdp_mmu(vcpu);
3887 else
3888 return init_kvm_softmmu(vcpu);
3889}
3890
8a3c1a33 3891void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
6aa8b732
AK
3892{
3893 ASSERT(vcpu);
6aa8b732 3894
95f93af4 3895 kvm_mmu_unload(vcpu);
8a3c1a33 3896 init_kvm_mmu(vcpu);
17c3ba9d 3897}
8668a3c4 3898EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
3899
3900int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 3901{
714b93da
AK
3902 int r;
3903
e2dec939 3904 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
3905 if (r)
3906 goto out;
8986ecc0 3907 r = mmu_alloc_roots(vcpu);
e2858b4a 3908 kvm_mmu_sync_roots(vcpu);
8986ecc0
MT
3909 if (r)
3910 goto out;
3662cb1c 3911 /* set_cr3() should ensure TLB has been flushed */
f43addd4 3912 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
3913out:
3914 return r;
6aa8b732 3915}
17c3ba9d
AK
3916EXPORT_SYMBOL_GPL(kvm_mmu_load);
3917
3918void kvm_mmu_unload(struct kvm_vcpu *vcpu)
3919{
3920 mmu_free_roots(vcpu);
95f93af4 3921 WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
17c3ba9d 3922}
4b16184c 3923EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 3924
0028425f 3925static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
3926 struct kvm_mmu_page *sp, u64 *spte,
3927 const void *new)
0028425f 3928{
30945387 3929 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
3930 ++vcpu->kvm->stat.mmu_pde_zapped;
3931 return;
30945387 3932 }
0028425f 3933
4cee5764 3934 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 3935 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
3936}
3937
79539cec
AK
3938static bool need_remote_flush(u64 old, u64 new)
3939{
3940 if (!is_shadow_present_pte(old))
3941 return false;
3942 if (!is_shadow_present_pte(new))
3943 return true;
3944 if ((old ^ new) & PT64_BASE_ADDR_MASK)
3945 return true;
53166229
GN
3946 old ^= shadow_nx_mask;
3947 new ^= shadow_nx_mask;
79539cec
AK
3948 return (old & ~new & PT64_PERM_MASK) != 0;
3949}
3950
0671a8e7
XG
3951static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
3952 bool remote_flush, bool local_flush)
79539cec 3953{
0671a8e7
XG
3954 if (zap_page)
3955 return;
3956
3957 if (remote_flush)
79539cec 3958 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 3959 else if (local_flush)
79539cec
AK
3960 kvm_mmu_flush_tlb(vcpu);
3961}
3962
889e5cbc
XG
3963static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
3964 const u8 *new, int *bytes)
da4a00f0 3965{
889e5cbc
XG
3966 u64 gentry;
3967 int r;
72016f3a 3968
72016f3a
AK
3969 /*
3970 * Assume that the pte write on a page table of the same type
49b26e26
XG
3971 * as the current vcpu paging mode since we update the sptes only
3972 * when they have the same mode.
72016f3a 3973 */
889e5cbc 3974 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 3975 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
3976 *gpa &= ~(gpa_t)7;
3977 *bytes = 8;
116eb3d3 3978 r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, 8);
72016f3a
AK
3979 if (r)
3980 gentry = 0;
08e850c6
AK
3981 new = (const u8 *)&gentry;
3982 }
3983
889e5cbc 3984 switch (*bytes) {
08e850c6
AK
3985 case 4:
3986 gentry = *(const u32 *)new;
3987 break;
3988 case 8:
3989 gentry = *(const u64 *)new;
3990 break;
3991 default:
3992 gentry = 0;
3993 break;
72016f3a
AK
3994 }
3995
889e5cbc
XG
3996 return gentry;
3997}
3998
3999/*
4000 * If we're seeing too many writes to a page, it may no longer be a page table,
4001 * or we may be forking, in which case it is better to unmap the page.
4002 */
a138fe75 4003static bool detect_write_flooding(struct kvm_mmu_page *sp)
889e5cbc 4004{
a30f47cb
XG
4005 /*
4006 * Skip write-flooding detected for the sp whose level is 1, because
4007 * it can become unsync, then the guest page is not write-protected.
4008 */
f71fa31f 4009 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
a30f47cb 4010 return false;
3246af0e 4011
a30f47cb 4012 return ++sp->write_flooding_count >= 3;
889e5cbc
XG
4013}
4014
4015/*
4016 * Misaligned accesses are too much trouble to fix up; also, they usually
4017 * indicate a page is not used as a page table.
4018 */
4019static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
4020 int bytes)
4021{
4022 unsigned offset, pte_size, misaligned;
4023
4024 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4025 gpa, bytes, sp->role.word);
4026
4027 offset = offset_in_page(gpa);
4028 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
4029
4030 /*
4031 * Sometimes, the OS only writes the last one bytes to update status
4032 * bits, for example, in linux, andb instruction is used in clear_bit().
4033 */
4034 if (!(offset & (pte_size - 1)) && bytes == 1)
4035 return false;
4036
889e5cbc
XG
4037 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
4038 misaligned |= bytes < 4;
4039
4040 return misaligned;
4041}
4042
4043static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
4044{
4045 unsigned page_offset, quadrant;
4046 u64 *spte;
4047 int level;
4048
4049 page_offset = offset_in_page(gpa);
4050 level = sp->role.level;
4051 *nspte = 1;
4052 if (!sp->role.cr4_pae) {
4053 page_offset <<= 1; /* 32->64 */
4054 /*
4055 * A 32-bit pde maps 4MB while the shadow pdes map
4056 * only 2MB. So we need to double the offset again
4057 * and zap two pdes instead of one.
4058 */
4059 if (level == PT32_ROOT_LEVEL) {
4060 page_offset &= ~7; /* kill rounding error */
4061 page_offset <<= 1;
4062 *nspte = 2;
4063 }
4064 quadrant = page_offset >> PAGE_SHIFT;
4065 page_offset &= ~PAGE_MASK;
4066 if (quadrant != sp->role.quadrant)
4067 return NULL;
4068 }
4069
4070 spte = &sp->spt[page_offset / sizeof(*spte)];
4071 return spte;
4072}
4073
4074void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
4075 const u8 *new, int bytes)
4076{
4077 gfn_t gfn = gpa >> PAGE_SHIFT;
4078 union kvm_mmu_page_role mask = { .word = 0 };
4079 struct kvm_mmu_page *sp;
889e5cbc
XG
4080 LIST_HEAD(invalid_list);
4081 u64 entry, gentry, *spte;
4082 int npte;
a30f47cb 4083 bool remote_flush, local_flush, zap_page;
889e5cbc
XG
4084
4085 /*
4086 * If we don't have indirect shadow pages, it means no page is
4087 * write-protected, so we can exit simply.
4088 */
4089 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
4090 return;
4091
4092 zap_page = remote_flush = local_flush = false;
4093
4094 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
4095
4096 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
4097
4098 /*
4099 * No need to care whether allocation memory is successful
4100 * or not since pte prefetch is skiped if it does not have
4101 * enough objects in the cache.
4102 */
4103 mmu_topup_memory_caches(vcpu);
4104
4105 spin_lock(&vcpu->kvm->mmu_lock);
4106 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 4107 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 4108
fa1de2bf 4109 mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
b67bfe0d 4110 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
a30f47cb 4111 if (detect_write_misaligned(sp, gpa, bytes) ||
a138fe75 4112 detect_write_flooding(sp)) {
0671a8e7 4113 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 4114 &invalid_list);
4cee5764 4115 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
4116 continue;
4117 }
889e5cbc
XG
4118
4119 spte = get_written_sptes(sp, gpa, &npte);
4120 if (!spte)
4121 continue;
4122
0671a8e7 4123 local_flush = true;
ac1b714e 4124 while (npte--) {
79539cec 4125 entry = *spte;
38e3b2b2 4126 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
4127 if (gentry &&
4128 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 4129 & mask.word) && rmap_can_add(vcpu))
7c562522 4130 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
9bb4f6b1 4131 if (need_remote_flush(entry, *spte))
0671a8e7 4132 remote_flush = true;
ac1b714e 4133 ++spte;
9b7a0325 4134 }
9b7a0325 4135 }
0671a8e7 4136 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 4137 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
0375f7fa 4138 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 4139 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
4140}
4141
a436036b
AK
4142int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
4143{
10589a46
MT
4144 gpa_t gpa;
4145 int r;
a436036b 4146
c5a78f2b 4147 if (vcpu->arch.mmu.direct_map)
60f24784
AK
4148 return 0;
4149
1871c602 4150 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 4151
10589a46 4152 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 4153
10589a46 4154 return r;
a436036b 4155}
577bdc49 4156EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 4157
81f4f76b 4158static void make_mmu_pages_available(struct kvm_vcpu *vcpu)
ebeace86 4159{
d98ba053 4160 LIST_HEAD(invalid_list);
103ad25a 4161
81f4f76b
TY
4162 if (likely(kvm_mmu_available_pages(vcpu->kvm) >= KVM_MIN_FREE_MMU_PAGES))
4163 return;
4164
5da59607
TY
4165 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES) {
4166 if (!prepare_zap_oldest_mmu_page(vcpu->kvm, &invalid_list))
4167 break;
ebeace86 4168
4cee5764 4169 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 4170 }
aa6bd187 4171 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 4172}
ebeace86 4173
1cb3f3ae
XG
4174static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
4175{
4176 if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
4177 return vcpu_match_mmio_gpa(vcpu, addr);
4178
4179 return vcpu_match_mmio_gva(vcpu, addr);
4180}
4181
dc25e89e
AP
4182int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
4183 void *insn, int insn_len)
3067714c 4184{
1cb3f3ae 4185 int r, emulation_type = EMULTYPE_RETRY;
3067714c
AK
4186 enum emulation_result er;
4187
56028d08 4188 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c
AK
4189 if (r < 0)
4190 goto out;
4191
4192 if (!r) {
4193 r = 1;
4194 goto out;
4195 }
4196
1cb3f3ae
XG
4197 if (is_mmio_page_fault(vcpu, cr2))
4198 emulation_type = 0;
4199
4200 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
4201
4202 switch (er) {
4203 case EMULATE_DONE:
4204 return 1;
ac0a48c3 4205 case EMULATE_USER_EXIT:
3067714c 4206 ++vcpu->stat.mmio_exits;
6d77dbfc 4207 /* fall through */
3067714c 4208 case EMULATE_FAIL:
3f5d18a9 4209 return 0;
3067714c
AK
4210 default:
4211 BUG();
4212 }
4213out:
3067714c
AK
4214 return r;
4215}
4216EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
4217
a7052897
MT
4218void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
4219{
a7052897 4220 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
4221 kvm_mmu_flush_tlb(vcpu);
4222 ++vcpu->stat.invlpg;
4223}
4224EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
4225
18552672
JR
4226void kvm_enable_tdp(void)
4227{
4228 tdp_enabled = true;
4229}
4230EXPORT_SYMBOL_GPL(kvm_enable_tdp);
4231
5f4cb662
JR
4232void kvm_disable_tdp(void)
4233{
4234 tdp_enabled = false;
4235}
4236EXPORT_SYMBOL_GPL(kvm_disable_tdp);
4237
6aa8b732
AK
4238static void free_mmu_pages(struct kvm_vcpu *vcpu)
4239{
ad312c7c 4240 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
4241 if (vcpu->arch.mmu.lm_root != NULL)
4242 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
4243}
4244
4245static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
4246{
17ac10ad 4247 struct page *page;
6aa8b732
AK
4248 int i;
4249
4250 ASSERT(vcpu);
4251
17ac10ad
AK
4252 /*
4253 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
4254 * Therefore we need to allocate shadow page tables in the first
4255 * 4GB of memory, which happens to fit the DMA32 zone.
4256 */
4257 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
4258 if (!page)
d7fa6ab2
WY
4259 return -ENOMEM;
4260
ad312c7c 4261 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 4262 for (i = 0; i < 4; ++i)
ad312c7c 4263 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 4264
6aa8b732 4265 return 0;
6aa8b732
AK
4266}
4267
8018c27b 4268int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 4269{
6aa8b732 4270 ASSERT(vcpu);
e459e322
XG
4271
4272 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
4273 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
4274 vcpu->arch.mmu.translate_gpa = translate_gpa;
4275 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 4276
8018c27b
IM
4277 return alloc_mmu_pages(vcpu);
4278}
6aa8b732 4279
8a3c1a33 4280void kvm_mmu_setup(struct kvm_vcpu *vcpu)
8018c27b
IM
4281{
4282 ASSERT(vcpu);
ad312c7c 4283 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 4284
8a3c1a33 4285 init_kvm_mmu(vcpu);
6aa8b732
AK
4286}
4287
90cb0529 4288void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 4289{
b99db1d3
TY
4290 struct kvm_memory_slot *memslot;
4291 gfn_t last_gfn;
4292 int i;
6aa8b732 4293
b99db1d3
TY
4294 memslot = id_to_memslot(kvm->memslots, slot);
4295 last_gfn = memslot->base_gfn + memslot->npages - 1;
6aa8b732 4296
9d1beefb
TY
4297 spin_lock(&kvm->mmu_lock);
4298
b99db1d3
TY
4299 for (i = PT_PAGE_TABLE_LEVEL;
4300 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
4301 unsigned long *rmapp;
4302 unsigned long last_index, index;
6aa8b732 4303
b99db1d3
TY
4304 rmapp = memslot->arch.rmap[i - PT_PAGE_TABLE_LEVEL];
4305 last_index = gfn_to_index(last_gfn, memslot->base_gfn, i);
da8dc75f 4306
b99db1d3
TY
4307 for (index = 0; index <= last_index; ++index, ++rmapp) {
4308 if (*rmapp)
4309 __rmap_write_protect(kvm, rmapp, false);
6b81b05e
TY
4310
4311 if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
4312 kvm_flush_remote_tlbs(kvm);
4313 cond_resched_lock(&kvm->mmu_lock);
4314 }
8234b22e 4315 }
6aa8b732 4316 }
b99db1d3 4317
171d595d 4318 kvm_flush_remote_tlbs(kvm);
9d1beefb 4319 spin_unlock(&kvm->mmu_lock);
6aa8b732 4320}
37a7d8b0 4321
e7d11c7a 4322#define BATCH_ZAP_PAGES 10
5304b8d3
XG
4323static void kvm_zap_obsolete_pages(struct kvm *kvm)
4324{
4325 struct kvm_mmu_page *sp, *node;
e7d11c7a 4326 int batch = 0;
5304b8d3
XG
4327
4328restart:
4329 list_for_each_entry_safe_reverse(sp, node,
4330 &kvm->arch.active_mmu_pages, link) {
e7d11c7a
XG
4331 int ret;
4332
5304b8d3
XG
4333 /*
4334 * No obsolete page exists before new created page since
4335 * active_mmu_pages is the FIFO list.
4336 */
4337 if (!is_obsolete_sp(kvm, sp))
4338 break;
4339
4340 /*
5304b8d3
XG
4341 * Since we are reversely walking the list and the invalid
4342 * list will be moved to the head, skip the invalid page
4343 * can help us to avoid the infinity list walking.
4344 */
4345 if (sp->role.invalid)
4346 continue;
4347
f34d251d
XG
4348 /*
4349 * Need not flush tlb since we only zap the sp with invalid
4350 * generation number.
4351 */
e7d11c7a 4352 if (batch >= BATCH_ZAP_PAGES &&
f34d251d 4353 cond_resched_lock(&kvm->mmu_lock)) {
e7d11c7a 4354 batch = 0;
5304b8d3
XG
4355 goto restart;
4356 }
4357
365c8868
XG
4358 ret = kvm_mmu_prepare_zap_page(kvm, sp,
4359 &kvm->arch.zapped_obsolete_pages);
e7d11c7a
XG
4360 batch += ret;
4361
4362 if (ret)
5304b8d3
XG
4363 goto restart;
4364 }
4365
f34d251d
XG
4366 /*
4367 * Should flush tlb before free page tables since lockless-walking
4368 * may use the pages.
4369 */
365c8868 4370 kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
5304b8d3
XG
4371}
4372
4373/*
4374 * Fast invalidate all shadow pages and use lock-break technique
4375 * to zap obsolete pages.
4376 *
4377 * It's required when memslot is being deleted or VM is being
4378 * destroyed, in these cases, we should ensure that KVM MMU does
4379 * not use any resource of the being-deleted slot or all slots
4380 * after calling the function.
4381 */
4382void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm)
4383{
4384 spin_lock(&kvm->mmu_lock);
35006126 4385 trace_kvm_mmu_invalidate_zap_all_pages(kvm);
5304b8d3
XG
4386 kvm->arch.mmu_valid_gen++;
4387
f34d251d
XG
4388 /*
4389 * Notify all vcpus to reload its shadow page table
4390 * and flush TLB. Then all vcpus will switch to new
4391 * shadow page table with the new mmu_valid_gen.
4392 *
4393 * Note: we should do this under the protection of
4394 * mmu-lock, otherwise, vcpu would purge shadow page
4395 * but miss tlb flush.
4396 */
4397 kvm_reload_remote_mmus(kvm);
4398
5304b8d3
XG
4399 kvm_zap_obsolete_pages(kvm);
4400 spin_unlock(&kvm->mmu_lock);
4401}
4402
365c8868
XG
4403static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
4404{
4405 return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
4406}
4407
f8f55942
XG
4408void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm)
4409{
4410 /*
4411 * The very rare case: if the generation-number is round,
4412 * zap all shadow pages.
f8f55942 4413 */
e6dff7d1 4414 if (unlikely(kvm_current_mmio_generation(kvm) >= MMIO_MAX_GEN)) {
7a2e8aaf 4415 printk_ratelimited(KERN_INFO "kvm: zapping shadow pages for mmio generation wraparound\n");
a8eca9dc 4416 kvm_mmu_invalidate_zap_all_pages(kvm);
7a2e8aaf 4417 }
f8f55942
XG
4418}
4419
70534a73
DC
4420static unsigned long
4421mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
4422{
4423 struct kvm *kvm;
1495f230 4424 int nr_to_scan = sc->nr_to_scan;
70534a73 4425 unsigned long freed = 0;
3ee16c81 4426
2f303b74 4427 spin_lock(&kvm_lock);
3ee16c81
IE
4428
4429 list_for_each_entry(kvm, &vm_list, vm_list) {
3d56cbdf 4430 int idx;
d98ba053 4431 LIST_HEAD(invalid_list);
3ee16c81 4432
35f2d16b
TY
4433 /*
4434 * Never scan more than sc->nr_to_scan VM instances.
4435 * Will not hit this condition practically since we do not try
4436 * to shrink more than one VM and it is very unlikely to see
4437 * !n_used_mmu_pages so many times.
4438 */
4439 if (!nr_to_scan--)
4440 break;
19526396
GN
4441 /*
4442 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
4443 * here. We may skip a VM instance errorneosly, but we do not
4444 * want to shrink a VM that only started to populate its MMU
4445 * anyway.
4446 */
365c8868
XG
4447 if (!kvm->arch.n_used_mmu_pages &&
4448 !kvm_has_zapped_obsolete_pages(kvm))
19526396 4449 continue;
19526396 4450
f656ce01 4451 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 4452 spin_lock(&kvm->mmu_lock);
3ee16c81 4453
365c8868
XG
4454 if (kvm_has_zapped_obsolete_pages(kvm)) {
4455 kvm_mmu_commit_zap_page(kvm,
4456 &kvm->arch.zapped_obsolete_pages);
4457 goto unlock;
4458 }
4459
70534a73
DC
4460 if (prepare_zap_oldest_mmu_page(kvm, &invalid_list))
4461 freed++;
d98ba053 4462 kvm_mmu_commit_zap_page(kvm, &invalid_list);
19526396 4463
365c8868 4464unlock:
3ee16c81 4465 spin_unlock(&kvm->mmu_lock);
f656ce01 4466 srcu_read_unlock(&kvm->srcu, idx);
19526396 4467
70534a73
DC
4468 /*
4469 * unfair on small ones
4470 * per-vm shrinkers cry out
4471 * sadness comes quickly
4472 */
19526396
GN
4473 list_move_tail(&kvm->vm_list, &vm_list);
4474 break;
3ee16c81 4475 }
3ee16c81 4476
2f303b74 4477 spin_unlock(&kvm_lock);
70534a73 4478 return freed;
70534a73
DC
4479}
4480
4481static unsigned long
4482mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc)
4483{
45221ab6 4484 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
4485}
4486
4487static struct shrinker mmu_shrinker = {
70534a73
DC
4488 .count_objects = mmu_shrink_count,
4489 .scan_objects = mmu_shrink_scan,
3ee16c81
IE
4490 .seeks = DEFAULT_SEEKS * 10,
4491};
4492
2ddfd20e 4493static void mmu_destroy_caches(void)
b5a33a75 4494{
53c07b18
XG
4495 if (pte_list_desc_cache)
4496 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
4497 if (mmu_page_header_cache)
4498 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
4499}
4500
4501int kvm_mmu_module_init(void)
4502{
53c07b18
XG
4503 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
4504 sizeof(struct pte_list_desc),
20c2df83 4505 0, 0, NULL);
53c07b18 4506 if (!pte_list_desc_cache)
b5a33a75
AK
4507 goto nomem;
4508
d3d25b04
AK
4509 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
4510 sizeof(struct kvm_mmu_page),
20c2df83 4511 0, 0, NULL);
d3d25b04
AK
4512 if (!mmu_page_header_cache)
4513 goto nomem;
4514
45bf21a8
WY
4515 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
4516 goto nomem;
4517
3ee16c81
IE
4518 register_shrinker(&mmu_shrinker);
4519
b5a33a75
AK
4520 return 0;
4521
4522nomem:
3ee16c81 4523 mmu_destroy_caches();
b5a33a75
AK
4524 return -ENOMEM;
4525}
4526
3ad82a7e
ZX
4527/*
4528 * Caculate mmu pages needed for kvm.
4529 */
4530unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
4531{
3ad82a7e
ZX
4532 unsigned int nr_mmu_pages;
4533 unsigned int nr_pages = 0;
bc6678a3 4534 struct kvm_memslots *slots;
be6ba0f0 4535 struct kvm_memory_slot *memslot;
3ad82a7e 4536
90d83dc3
LJ
4537 slots = kvm_memslots(kvm);
4538
be6ba0f0
XG
4539 kvm_for_each_memslot(memslot, slots)
4540 nr_pages += memslot->npages;
3ad82a7e
ZX
4541
4542 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
4543 nr_mmu_pages = max(nr_mmu_pages,
4544 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
4545
4546 return nr_mmu_pages;
4547}
4548
94d8b056
MT
4549int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
4550{
4551 struct kvm_shadow_walk_iterator iterator;
c2a2ac2b 4552 u64 spte;
94d8b056
MT
4553 int nr_sptes = 0;
4554
37f6a4e2
MT
4555 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4556 return nr_sptes;
4557
c2a2ac2b
XG
4558 walk_shadow_page_lockless_begin(vcpu);
4559 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
4560 sptes[iterator.level-1] = spte;
94d8b056 4561 nr_sptes++;
c2a2ac2b 4562 if (!is_shadow_present_pte(spte))
94d8b056
MT
4563 break;
4564 }
c2a2ac2b 4565 walk_shadow_page_lockless_end(vcpu);
94d8b056
MT
4566
4567 return nr_sptes;
4568}
4569EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
4570
c42fffe3
XG
4571void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
4572{
4573 ASSERT(vcpu);
4574
95f93af4 4575 kvm_mmu_unload(vcpu);
c42fffe3
XG
4576 free_mmu_pages(vcpu);
4577 mmu_free_memory_caches(vcpu);
b034cf01
XG
4578}
4579
b034cf01
XG
4580void kvm_mmu_module_exit(void)
4581{
4582 mmu_destroy_caches();
4583 percpu_counter_destroy(&kvm_total_used_mmu_pages);
4584 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
4585 mmu_audit_disable();
4586}
This page took 0.914952 seconds and 5 git commands to generate.