KVM: MMU: zap pages in batch
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
e495606d 25
edf88417 26#include <linux/kvm_host.h>
6aa8b732
AK
27#include <linux/types.h>
28#include <linux/string.h>
6aa8b732
AK
29#include <linux/mm.h>
30#include <linux/highmem.h>
31#include <linux/module.h>
448353ca 32#include <linux/swap.h>
05da4558 33#include <linux/hugetlb.h>
2f333bcb 34#include <linux/compiler.h>
bc6678a3 35#include <linux/srcu.h>
5a0e3ad6 36#include <linux/slab.h>
bf998156 37#include <linux/uaccess.h>
6aa8b732 38
e495606d
AK
39#include <asm/page.h>
40#include <asm/cmpxchg.h>
4e542370 41#include <asm/io.h>
13673a90 42#include <asm/vmx.h>
6aa8b732 43
18552672
JR
44/*
45 * When setting this variable to true it enables Two-Dimensional-Paging
46 * where the hardware walks 2 page tables:
47 * 1. the guest-virtual to guest-physical
48 * 2. while doing 1. it walks guest-physical to host-physical
49 * If the hardware supports that we don't need to do shadow paging.
50 */
2f333bcb 51bool tdp_enabled = false;
18552672 52
8b1fe17c
XG
53enum {
54 AUDIT_PRE_PAGE_FAULT,
55 AUDIT_POST_PAGE_FAULT,
56 AUDIT_PRE_PTE_WRITE,
6903074c
XG
57 AUDIT_POST_PTE_WRITE,
58 AUDIT_PRE_SYNC,
59 AUDIT_POST_SYNC
8b1fe17c 60};
37a7d8b0 61
8b1fe17c 62#undef MMU_DEBUG
37a7d8b0
AK
63
64#ifdef MMU_DEBUG
65
66#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
67#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
68
69#else
70
71#define pgprintk(x...) do { } while (0)
72#define rmap_printk(x...) do { } while (0)
73
74#endif
75
8b1fe17c 76#ifdef MMU_DEBUG
476bc001 77static bool dbg = 0;
6ada8cca 78module_param(dbg, bool, 0644);
37a7d8b0 79#endif
6aa8b732 80
d6c69ee9
YD
81#ifndef MMU_DEBUG
82#define ASSERT(x) do { } while (0)
83#else
6aa8b732
AK
84#define ASSERT(x) \
85 if (!(x)) { \
86 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
87 __FILE__, __LINE__, #x); \
88 }
d6c69ee9 89#endif
6aa8b732 90
957ed9ef
XG
91#define PTE_PREFETCH_NUM 8
92
00763e41 93#define PT_FIRST_AVAIL_BITS_SHIFT 10
6aa8b732
AK
94#define PT64_SECOND_AVAIL_BITS_SHIFT 52
95
6aa8b732
AK
96#define PT64_LEVEL_BITS 9
97
98#define PT64_LEVEL_SHIFT(level) \
d77c26fc 99 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 100
6aa8b732
AK
101#define PT64_INDEX(address, level)\
102 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
103
104
105#define PT32_LEVEL_BITS 10
106
107#define PT32_LEVEL_SHIFT(level) \
d77c26fc 108 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 109
e04da980
JR
110#define PT32_LVL_OFFSET_MASK(level) \
111 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
112 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
113
114#define PT32_INDEX(address, level)\
115 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
116
117
27aba766 118#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
119#define PT64_DIR_BASE_ADDR_MASK \
120 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
121#define PT64_LVL_ADDR_MASK(level) \
122 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
123 * PT64_LEVEL_BITS))) - 1))
124#define PT64_LVL_OFFSET_MASK(level) \
125 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
126 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
127
128#define PT32_BASE_ADDR_MASK PAGE_MASK
129#define PT32_DIR_BASE_ADDR_MASK \
130 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
131#define PT32_LVL_ADDR_MASK(level) \
132 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
133 * PT32_LEVEL_BITS))) - 1))
6aa8b732 134
79539cec
AK
135#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
136 | PT64_NX_MASK)
6aa8b732 137
fe135d2c
AK
138#define ACC_EXEC_MASK 1
139#define ACC_WRITE_MASK PT_WRITABLE_MASK
140#define ACC_USER_MASK PT_USER_MASK
141#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
142
90bb6fc5
AK
143#include <trace/events/kvm.h>
144
07420171
AK
145#define CREATE_TRACE_POINTS
146#include "mmutrace.h"
147
49fde340
XG
148#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
149#define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
1403283a 150
135f8c2b
AK
151#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
152
220f773a
TY
153/* make pte_list_desc fit well in cache line */
154#define PTE_LIST_EXT 3
155
53c07b18
XG
156struct pte_list_desc {
157 u64 *sptes[PTE_LIST_EXT];
158 struct pte_list_desc *more;
cd4a4e53
AK
159};
160
2d11123a
AK
161struct kvm_shadow_walk_iterator {
162 u64 addr;
163 hpa_t shadow_addr;
2d11123a 164 u64 *sptep;
dd3bfd59 165 int level;
2d11123a
AK
166 unsigned index;
167};
168
169#define for_each_shadow_entry(_vcpu, _addr, _walker) \
170 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
171 shadow_walk_okay(&(_walker)); \
172 shadow_walk_next(&(_walker)))
173
c2a2ac2b
XG
174#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
175 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
176 shadow_walk_okay(&(_walker)) && \
177 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
178 __shadow_walk_next(&(_walker), spte))
179
53c07b18 180static struct kmem_cache *pte_list_desc_cache;
d3d25b04 181static struct kmem_cache *mmu_page_header_cache;
45221ab6 182static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 183
7b52345e
SY
184static u64 __read_mostly shadow_nx_mask;
185static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
186static u64 __read_mostly shadow_user_mask;
187static u64 __read_mostly shadow_accessed_mask;
188static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
189static u64 __read_mostly shadow_mmio_mask;
190
191static void mmu_spte_set(u64 *sptep, u64 spte);
e676505a 192static void mmu_free_roots(struct kvm_vcpu *vcpu);
ce88decf
XG
193
194void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
195{
196 shadow_mmio_mask = mmio_mask;
197}
198EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
199
200static void mark_mmio_spte(u64 *sptep, u64 gfn, unsigned access)
201{
95b0430d
TY
202 struct kvm_mmu_page *sp = page_header(__pa(sptep));
203
ce88decf
XG
204 access &= ACC_WRITE_MASK | ACC_USER_MASK;
205
95b0430d 206 sp->mmio_cached = true;
4f022648 207 trace_mark_mmio_spte(sptep, gfn, access);
ce88decf
XG
208 mmu_spte_set(sptep, shadow_mmio_mask | access | gfn << PAGE_SHIFT);
209}
210
211static bool is_mmio_spte(u64 spte)
212{
213 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
214}
215
216static gfn_t get_mmio_spte_gfn(u64 spte)
217{
218 return (spte & ~shadow_mmio_mask) >> PAGE_SHIFT;
219}
220
221static unsigned get_mmio_spte_access(u64 spte)
222{
223 return (spte & ~shadow_mmio_mask) & ~PAGE_MASK;
224}
225
226static bool set_mmio_spte(u64 *sptep, gfn_t gfn, pfn_t pfn, unsigned access)
227{
228 if (unlikely(is_noslot_pfn(pfn))) {
229 mark_mmio_spte(sptep, gfn, access);
230 return true;
231 }
232
233 return false;
234}
c7addb90 235
82725b20
DE
236static inline u64 rsvd_bits(int s, int e)
237{
238 return ((1ULL << (e - s + 1)) - 1) << s;
239}
240
7b52345e 241void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 242 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
243{
244 shadow_user_mask = user_mask;
245 shadow_accessed_mask = accessed_mask;
246 shadow_dirty_mask = dirty_mask;
247 shadow_nx_mask = nx_mask;
248 shadow_x_mask = x_mask;
249}
250EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
251
6aa8b732
AK
252static int is_cpuid_PSE36(void)
253{
254 return 1;
255}
256
73b1087e
AK
257static int is_nx(struct kvm_vcpu *vcpu)
258{
f6801dff 259 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
260}
261
c7addb90
AK
262static int is_shadow_present_pte(u64 pte)
263{
ce88decf 264 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
265}
266
05da4558
MT
267static int is_large_pte(u64 pte)
268{
269 return pte & PT_PAGE_SIZE_MASK;
270}
271
43a3795a 272static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 273{
439e218a 274 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
275}
276
43a3795a 277static int is_rmap_spte(u64 pte)
cd4a4e53 278{
4b1a80fa 279 return is_shadow_present_pte(pte);
cd4a4e53
AK
280}
281
776e6633
MT
282static int is_last_spte(u64 pte, int level)
283{
284 if (level == PT_PAGE_TABLE_LEVEL)
285 return 1;
852e3c19 286 if (is_large_pte(pte))
776e6633
MT
287 return 1;
288 return 0;
289}
290
35149e21 291static pfn_t spte_to_pfn(u64 pte)
0b49ea86 292{
35149e21 293 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
294}
295
da928521
AK
296static gfn_t pse36_gfn_delta(u32 gpte)
297{
298 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
299
300 return (gpte & PT32_DIR_PSE36_MASK) << shift;
301}
302
603e0651 303#ifdef CONFIG_X86_64
d555c333 304static void __set_spte(u64 *sptep, u64 spte)
e663ee64 305{
603e0651 306 *sptep = spte;
e663ee64
AK
307}
308
603e0651 309static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 310{
603e0651
XG
311 *sptep = spte;
312}
313
314static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
315{
316 return xchg(sptep, spte);
317}
c2a2ac2b
XG
318
319static u64 __get_spte_lockless(u64 *sptep)
320{
321 return ACCESS_ONCE(*sptep);
322}
ce88decf
XG
323
324static bool __check_direct_spte_mmio_pf(u64 spte)
325{
326 /* It is valid if the spte is zapped. */
327 return spte == 0ull;
328}
a9221dd5 329#else
603e0651
XG
330union split_spte {
331 struct {
332 u32 spte_low;
333 u32 spte_high;
334 };
335 u64 spte;
336};
a9221dd5 337
c2a2ac2b
XG
338static void count_spte_clear(u64 *sptep, u64 spte)
339{
340 struct kvm_mmu_page *sp = page_header(__pa(sptep));
341
342 if (is_shadow_present_pte(spte))
343 return;
344
345 /* Ensure the spte is completely set before we increase the count */
346 smp_wmb();
347 sp->clear_spte_count++;
348}
349
603e0651
XG
350static void __set_spte(u64 *sptep, u64 spte)
351{
352 union split_spte *ssptep, sspte;
a9221dd5 353
603e0651
XG
354 ssptep = (union split_spte *)sptep;
355 sspte = (union split_spte)spte;
356
357 ssptep->spte_high = sspte.spte_high;
358
359 /*
360 * If we map the spte from nonpresent to present, We should store
361 * the high bits firstly, then set present bit, so cpu can not
362 * fetch this spte while we are setting the spte.
363 */
364 smp_wmb();
365
366 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
367}
368
603e0651
XG
369static void __update_clear_spte_fast(u64 *sptep, u64 spte)
370{
371 union split_spte *ssptep, sspte;
372
373 ssptep = (union split_spte *)sptep;
374 sspte = (union split_spte)spte;
375
376 ssptep->spte_low = sspte.spte_low;
377
378 /*
379 * If we map the spte from present to nonpresent, we should clear
380 * present bit firstly to avoid vcpu fetch the old high bits.
381 */
382 smp_wmb();
383
384 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 385 count_spte_clear(sptep, spte);
603e0651
XG
386}
387
388static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
389{
390 union split_spte *ssptep, sspte, orig;
391
392 ssptep = (union split_spte *)sptep;
393 sspte = (union split_spte)spte;
394
395 /* xchg acts as a barrier before the setting of the high bits */
396 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
397 orig.spte_high = ssptep->spte_high;
398 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 399 count_spte_clear(sptep, spte);
603e0651
XG
400
401 return orig.spte;
402}
c2a2ac2b
XG
403
404/*
405 * The idea using the light way get the spte on x86_32 guest is from
406 * gup_get_pte(arch/x86/mm/gup.c).
407 * The difference is we can not catch the spte tlb flush if we leave
408 * guest mode, so we emulate it by increase clear_spte_count when spte
409 * is cleared.
410 */
411static u64 __get_spte_lockless(u64 *sptep)
412{
413 struct kvm_mmu_page *sp = page_header(__pa(sptep));
414 union split_spte spte, *orig = (union split_spte *)sptep;
415 int count;
416
417retry:
418 count = sp->clear_spte_count;
419 smp_rmb();
420
421 spte.spte_low = orig->spte_low;
422 smp_rmb();
423
424 spte.spte_high = orig->spte_high;
425 smp_rmb();
426
427 if (unlikely(spte.spte_low != orig->spte_low ||
428 count != sp->clear_spte_count))
429 goto retry;
430
431 return spte.spte;
432}
ce88decf
XG
433
434static bool __check_direct_spte_mmio_pf(u64 spte)
435{
436 union split_spte sspte = (union split_spte)spte;
437 u32 high_mmio_mask = shadow_mmio_mask >> 32;
438
439 /* It is valid if the spte is zapped. */
440 if (spte == 0ull)
441 return true;
442
443 /* It is valid if the spte is being zapped. */
444 if (sspte.spte_low == 0ull &&
445 (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
446 return true;
447
448 return false;
449}
603e0651
XG
450#endif
451
c7ba5b48
XG
452static bool spte_is_locklessly_modifiable(u64 spte)
453{
feb3eb70
GN
454 return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
455 (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
c7ba5b48
XG
456}
457
8672b721
XG
458static bool spte_has_volatile_bits(u64 spte)
459{
c7ba5b48
XG
460 /*
461 * Always atomicly update spte if it can be updated
462 * out of mmu-lock, it can ensure dirty bit is not lost,
463 * also, it can help us to get a stable is_writable_pte()
464 * to ensure tlb flush is not missed.
465 */
466 if (spte_is_locklessly_modifiable(spte))
467 return true;
468
8672b721
XG
469 if (!shadow_accessed_mask)
470 return false;
471
472 if (!is_shadow_present_pte(spte))
473 return false;
474
4132779b
XG
475 if ((spte & shadow_accessed_mask) &&
476 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
477 return false;
478
479 return true;
480}
481
4132779b
XG
482static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
483{
484 return (old_spte & bit_mask) && !(new_spte & bit_mask);
485}
486
1df9f2dc
XG
487/* Rules for using mmu_spte_set:
488 * Set the sptep from nonpresent to present.
489 * Note: the sptep being assigned *must* be either not present
490 * or in a state where the hardware will not attempt to update
491 * the spte.
492 */
493static void mmu_spte_set(u64 *sptep, u64 new_spte)
494{
495 WARN_ON(is_shadow_present_pte(*sptep));
496 __set_spte(sptep, new_spte);
497}
498
499/* Rules for using mmu_spte_update:
500 * Update the state bits, it means the mapped pfn is not changged.
6e7d0354
XG
501 *
502 * Whenever we overwrite a writable spte with a read-only one we
503 * should flush remote TLBs. Otherwise rmap_write_protect
504 * will find a read-only spte, even though the writable spte
505 * might be cached on a CPU's TLB, the return value indicates this
506 * case.
1df9f2dc 507 */
6e7d0354 508static bool mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 509{
c7ba5b48 510 u64 old_spte = *sptep;
6e7d0354 511 bool ret = false;
4132779b
XG
512
513 WARN_ON(!is_rmap_spte(new_spte));
b79b93f9 514
6e7d0354
XG
515 if (!is_shadow_present_pte(old_spte)) {
516 mmu_spte_set(sptep, new_spte);
517 return ret;
518 }
4132779b 519
c7ba5b48 520 if (!spte_has_volatile_bits(old_spte))
603e0651 521 __update_clear_spte_fast(sptep, new_spte);
4132779b 522 else
603e0651 523 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b 524
c7ba5b48
XG
525 /*
526 * For the spte updated out of mmu-lock is safe, since
527 * we always atomicly update it, see the comments in
528 * spte_has_volatile_bits().
529 */
6e7d0354
XG
530 if (is_writable_pte(old_spte) && !is_writable_pte(new_spte))
531 ret = true;
532
4132779b 533 if (!shadow_accessed_mask)
6e7d0354 534 return ret;
4132779b
XG
535
536 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
537 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
538 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
539 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
6e7d0354
XG
540
541 return ret;
b79b93f9
AK
542}
543
1df9f2dc
XG
544/*
545 * Rules for using mmu_spte_clear_track_bits:
546 * It sets the sptep from present to nonpresent, and track the
547 * state bits, it is used to clear the last level sptep.
548 */
549static int mmu_spte_clear_track_bits(u64 *sptep)
550{
551 pfn_t pfn;
552 u64 old_spte = *sptep;
553
554 if (!spte_has_volatile_bits(old_spte))
603e0651 555 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 556 else
603e0651 557 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc
XG
558
559 if (!is_rmap_spte(old_spte))
560 return 0;
561
562 pfn = spte_to_pfn(old_spte);
86fde74c
XG
563
564 /*
565 * KVM does not hold the refcount of the page used by
566 * kvm mmu, before reclaiming the page, we should
567 * unmap it from mmu first.
568 */
569 WARN_ON(!kvm_is_mmio_pfn(pfn) && !page_count(pfn_to_page(pfn)));
570
1df9f2dc
XG
571 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
572 kvm_set_pfn_accessed(pfn);
573 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
574 kvm_set_pfn_dirty(pfn);
575 return 1;
576}
577
578/*
579 * Rules for using mmu_spte_clear_no_track:
580 * Directly clear spte without caring the state bits of sptep,
581 * it is used to set the upper level spte.
582 */
583static void mmu_spte_clear_no_track(u64 *sptep)
584{
603e0651 585 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
586}
587
c2a2ac2b
XG
588static u64 mmu_spte_get_lockless(u64 *sptep)
589{
590 return __get_spte_lockless(sptep);
591}
592
593static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
594{
c142786c
AK
595 /*
596 * Prevent page table teardown by making any free-er wait during
597 * kvm_flush_remote_tlbs() IPI to all active vcpus.
598 */
599 local_irq_disable();
600 vcpu->mode = READING_SHADOW_PAGE_TABLES;
601 /*
602 * Make sure a following spte read is not reordered ahead of the write
603 * to vcpu->mode.
604 */
605 smp_mb();
c2a2ac2b
XG
606}
607
608static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
609{
c142786c
AK
610 /*
611 * Make sure the write to vcpu->mode is not reordered in front of
612 * reads to sptes. If it does, kvm_commit_zap_page() can see us
613 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
614 */
615 smp_mb();
616 vcpu->mode = OUTSIDE_GUEST_MODE;
617 local_irq_enable();
c2a2ac2b
XG
618}
619
e2dec939 620static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 621 struct kmem_cache *base_cache, int min)
714b93da
AK
622{
623 void *obj;
624
625 if (cache->nobjs >= min)
e2dec939 626 return 0;
714b93da 627 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 628 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 629 if (!obj)
e2dec939 630 return -ENOMEM;
714b93da
AK
631 cache->objects[cache->nobjs++] = obj;
632 }
e2dec939 633 return 0;
714b93da
AK
634}
635
f759e2b4
XG
636static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
637{
638 return cache->nobjs;
639}
640
e8ad9a70
XG
641static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
642 struct kmem_cache *cache)
714b93da
AK
643{
644 while (mc->nobjs)
e8ad9a70 645 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
646}
647
c1158e63 648static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 649 int min)
c1158e63 650{
842f22ed 651 void *page;
c1158e63
AK
652
653 if (cache->nobjs >= min)
654 return 0;
655 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 656 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
657 if (!page)
658 return -ENOMEM;
842f22ed 659 cache->objects[cache->nobjs++] = page;
c1158e63
AK
660 }
661 return 0;
662}
663
664static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
665{
666 while (mc->nobjs)
c4d198d5 667 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
668}
669
2e3e5882 670static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 671{
e2dec939
AK
672 int r;
673
53c07b18 674 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 675 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
676 if (r)
677 goto out;
ad312c7c 678 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
679 if (r)
680 goto out;
ad312c7c 681 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 682 mmu_page_header_cache, 4);
e2dec939
AK
683out:
684 return r;
714b93da
AK
685}
686
687static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
688{
53c07b18
XG
689 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
690 pte_list_desc_cache);
ad312c7c 691 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
692 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
693 mmu_page_header_cache);
714b93da
AK
694}
695
80feb89a 696static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
714b93da
AK
697{
698 void *p;
699
700 BUG_ON(!mc->nobjs);
701 p = mc->objects[--mc->nobjs];
714b93da
AK
702 return p;
703}
704
53c07b18 705static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 706{
80feb89a 707 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
714b93da
AK
708}
709
53c07b18 710static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 711{
53c07b18 712 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
713}
714
2032a93d
LJ
715static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
716{
717 if (!sp->role.direct)
718 return sp->gfns[index];
719
720 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
721}
722
723static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
724{
725 if (sp->role.direct)
726 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
727 else
728 sp->gfns[index] = gfn;
729}
730
05da4558 731/*
d4dbf470
TY
732 * Return the pointer to the large page information for a given gfn,
733 * handling slots that are not large page aligned.
05da4558 734 */
d4dbf470
TY
735static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
736 struct kvm_memory_slot *slot,
737 int level)
05da4558
MT
738{
739 unsigned long idx;
740
fb03cb6f 741 idx = gfn_to_index(gfn, slot->base_gfn, level);
db3fe4eb 742 return &slot->arch.lpage_info[level - 2][idx];
05da4558
MT
743}
744
745static void account_shadowed(struct kvm *kvm, gfn_t gfn)
746{
d25797b2 747 struct kvm_memory_slot *slot;
d4dbf470 748 struct kvm_lpage_info *linfo;
d25797b2 749 int i;
05da4558 750
a1f4d395 751 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
752 for (i = PT_DIRECTORY_LEVEL;
753 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
754 linfo = lpage_info_slot(gfn, slot, i);
755 linfo->write_count += 1;
d25797b2 756 }
332b207d 757 kvm->arch.indirect_shadow_pages++;
05da4558
MT
758}
759
760static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
761{
d25797b2 762 struct kvm_memory_slot *slot;
d4dbf470 763 struct kvm_lpage_info *linfo;
d25797b2 764 int i;
05da4558 765
a1f4d395 766 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
767 for (i = PT_DIRECTORY_LEVEL;
768 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d4dbf470
TY
769 linfo = lpage_info_slot(gfn, slot, i);
770 linfo->write_count -= 1;
771 WARN_ON(linfo->write_count < 0);
d25797b2 772 }
332b207d 773 kvm->arch.indirect_shadow_pages--;
05da4558
MT
774}
775
d25797b2
JR
776static int has_wrprotected_page(struct kvm *kvm,
777 gfn_t gfn,
778 int level)
05da4558 779{
2843099f 780 struct kvm_memory_slot *slot;
d4dbf470 781 struct kvm_lpage_info *linfo;
05da4558 782
a1f4d395 783 slot = gfn_to_memslot(kvm, gfn);
05da4558 784 if (slot) {
d4dbf470
TY
785 linfo = lpage_info_slot(gfn, slot, level);
786 return linfo->write_count;
05da4558
MT
787 }
788
789 return 1;
790}
791
d25797b2 792static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 793{
8f0b1ab6 794 unsigned long page_size;
d25797b2 795 int i, ret = 0;
05da4558 796
8f0b1ab6 797 page_size = kvm_host_page_size(kvm, gfn);
05da4558 798
d25797b2
JR
799 for (i = PT_PAGE_TABLE_LEVEL;
800 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
801 if (page_size >= KVM_HPAGE_SIZE(i))
802 ret = i;
803 else
804 break;
805 }
806
4c2155ce 807 return ret;
05da4558
MT
808}
809
5d163b1c
XG
810static struct kvm_memory_slot *
811gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
812 bool no_dirty_log)
05da4558
MT
813{
814 struct kvm_memory_slot *slot;
5d163b1c
XG
815
816 slot = gfn_to_memslot(vcpu->kvm, gfn);
817 if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
818 (no_dirty_log && slot->dirty_bitmap))
819 slot = NULL;
820
821 return slot;
822}
823
824static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
825{
a0a8eaba 826 return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
936a5fe6
AA
827}
828
829static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
830{
831 int host_level, level, max_level;
05da4558 832
d25797b2
JR
833 host_level = host_mapping_level(vcpu->kvm, large_gfn);
834
835 if (host_level == PT_PAGE_TABLE_LEVEL)
836 return host_level;
837
55dd98c3 838 max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
878403b7
SY
839
840 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
841 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
842 break;
d25797b2
JR
843
844 return level - 1;
05da4558
MT
845}
846
290fc38d 847/*
53c07b18 848 * Pte mapping structures:
cd4a4e53 849 *
53c07b18 850 * If pte_list bit zero is zero, then pte_list point to the spte.
cd4a4e53 851 *
53c07b18
XG
852 * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
853 * pte_list_desc containing more mappings.
53a27b39 854 *
53c07b18 855 * Returns the number of pte entries before the spte was added or zero if
53a27b39
MT
856 * the spte was not added.
857 *
cd4a4e53 858 */
53c07b18
XG
859static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
860 unsigned long *pte_list)
cd4a4e53 861{
53c07b18 862 struct pte_list_desc *desc;
53a27b39 863 int i, count = 0;
cd4a4e53 864
53c07b18
XG
865 if (!*pte_list) {
866 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
867 *pte_list = (unsigned long)spte;
868 } else if (!(*pte_list & 1)) {
869 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
870 desc = mmu_alloc_pte_list_desc(vcpu);
871 desc->sptes[0] = (u64 *)*pte_list;
d555c333 872 desc->sptes[1] = spte;
53c07b18 873 *pte_list = (unsigned long)desc | 1;
cb16a7b3 874 ++count;
cd4a4e53 875 } else {
53c07b18
XG
876 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
877 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
878 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 879 desc = desc->more;
53c07b18 880 count += PTE_LIST_EXT;
53a27b39 881 }
53c07b18
XG
882 if (desc->sptes[PTE_LIST_EXT-1]) {
883 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
884 desc = desc->more;
885 }
d555c333 886 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 887 ++count;
d555c333 888 desc->sptes[i] = spte;
cd4a4e53 889 }
53a27b39 890 return count;
cd4a4e53
AK
891}
892
53c07b18
XG
893static void
894pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
895 int i, struct pte_list_desc *prev_desc)
cd4a4e53
AK
896{
897 int j;
898
53c07b18 899 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 900 ;
d555c333
AK
901 desc->sptes[i] = desc->sptes[j];
902 desc->sptes[j] = NULL;
cd4a4e53
AK
903 if (j != 0)
904 return;
905 if (!prev_desc && !desc->more)
53c07b18 906 *pte_list = (unsigned long)desc->sptes[0];
cd4a4e53
AK
907 else
908 if (prev_desc)
909 prev_desc->more = desc->more;
910 else
53c07b18
XG
911 *pte_list = (unsigned long)desc->more | 1;
912 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
913}
914
53c07b18 915static void pte_list_remove(u64 *spte, unsigned long *pte_list)
cd4a4e53 916{
53c07b18
XG
917 struct pte_list_desc *desc;
918 struct pte_list_desc *prev_desc;
cd4a4e53
AK
919 int i;
920
53c07b18
XG
921 if (!*pte_list) {
922 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 923 BUG();
53c07b18
XG
924 } else if (!(*pte_list & 1)) {
925 rmap_printk("pte_list_remove: %p 1->0\n", spte);
926 if ((u64 *)*pte_list != spte) {
927 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
928 BUG();
929 }
53c07b18 930 *pte_list = 0;
cd4a4e53 931 } else {
53c07b18
XG
932 rmap_printk("pte_list_remove: %p many->many\n", spte);
933 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
cd4a4e53
AK
934 prev_desc = NULL;
935 while (desc) {
53c07b18 936 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
d555c333 937 if (desc->sptes[i] == spte) {
53c07b18 938 pte_list_desc_remove_entry(pte_list,
714b93da 939 desc, i,
cd4a4e53
AK
940 prev_desc);
941 return;
942 }
943 prev_desc = desc;
944 desc = desc->more;
945 }
53c07b18 946 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
947 BUG();
948 }
949}
950
67052b35
XG
951typedef void (*pte_list_walk_fn) (u64 *spte);
952static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
953{
954 struct pte_list_desc *desc;
955 int i;
956
957 if (!*pte_list)
958 return;
959
960 if (!(*pte_list & 1))
961 return fn((u64 *)*pte_list);
962
963 desc = (struct pte_list_desc *)(*pte_list & ~1ul);
964 while (desc) {
965 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
966 fn(desc->sptes[i]);
967 desc = desc->more;
968 }
969}
970
9373e2c0 971static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
9b9b1492 972 struct kvm_memory_slot *slot)
53c07b18 973{
77d11309 974 unsigned long idx;
53c07b18 975
77d11309 976 idx = gfn_to_index(gfn, slot->base_gfn, level);
d89cc617 977 return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
53c07b18
XG
978}
979
9b9b1492
TY
980/*
981 * Take gfn and return the reverse mapping to it.
982 */
983static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
984{
985 struct kvm_memory_slot *slot;
986
987 slot = gfn_to_memslot(kvm, gfn);
9373e2c0 988 return __gfn_to_rmap(gfn, level, slot);
9b9b1492
TY
989}
990
f759e2b4
XG
991static bool rmap_can_add(struct kvm_vcpu *vcpu)
992{
993 struct kvm_mmu_memory_cache *cache;
994
995 cache = &vcpu->arch.mmu_pte_list_desc_cache;
996 return mmu_memory_cache_free_objects(cache);
997}
998
53c07b18
XG
999static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1000{
1001 struct kvm_mmu_page *sp;
1002 unsigned long *rmapp;
1003
53c07b18
XG
1004 sp = page_header(__pa(spte));
1005 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
1006 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
1007 return pte_list_add(vcpu, spte, rmapp);
1008}
1009
53c07b18
XG
1010static void rmap_remove(struct kvm *kvm, u64 *spte)
1011{
1012 struct kvm_mmu_page *sp;
1013 gfn_t gfn;
1014 unsigned long *rmapp;
1015
1016 sp = page_header(__pa(spte));
1017 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
1018 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
1019 pte_list_remove(spte, rmapp);
1020}
1021
1e3f42f0
TY
1022/*
1023 * Used by the following functions to iterate through the sptes linked by a
1024 * rmap. All fields are private and not assumed to be used outside.
1025 */
1026struct rmap_iterator {
1027 /* private fields */
1028 struct pte_list_desc *desc; /* holds the sptep if not NULL */
1029 int pos; /* index of the sptep */
1030};
1031
1032/*
1033 * Iteration must be started by this function. This should also be used after
1034 * removing/dropping sptes from the rmap link because in such cases the
1035 * information in the itererator may not be valid.
1036 *
1037 * Returns sptep if found, NULL otherwise.
1038 */
1039static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
1040{
1041 if (!rmap)
1042 return NULL;
1043
1044 if (!(rmap & 1)) {
1045 iter->desc = NULL;
1046 return (u64 *)rmap;
1047 }
1048
1049 iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
1050 iter->pos = 0;
1051 return iter->desc->sptes[iter->pos];
1052}
1053
1054/*
1055 * Must be used with a valid iterator: e.g. after rmap_get_first().
1056 *
1057 * Returns sptep if found, NULL otherwise.
1058 */
1059static u64 *rmap_get_next(struct rmap_iterator *iter)
1060{
1061 if (iter->desc) {
1062 if (iter->pos < PTE_LIST_EXT - 1) {
1063 u64 *sptep;
1064
1065 ++iter->pos;
1066 sptep = iter->desc->sptes[iter->pos];
1067 if (sptep)
1068 return sptep;
1069 }
1070
1071 iter->desc = iter->desc->more;
1072
1073 if (iter->desc) {
1074 iter->pos = 0;
1075 /* desc->sptes[0] cannot be NULL */
1076 return iter->desc->sptes[iter->pos];
1077 }
1078 }
1079
1080 return NULL;
1081}
1082
c3707958 1083static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1084{
1df9f2dc 1085 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1086 rmap_remove(kvm, sptep);
be38d276
AK
1087}
1088
8e22f955
XG
1089
1090static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1091{
1092 if (is_large_pte(*sptep)) {
1093 WARN_ON(page_header(__pa(sptep))->role.level ==
1094 PT_PAGE_TABLE_LEVEL);
1095 drop_spte(kvm, sptep);
1096 --kvm->stat.lpages;
1097 return true;
1098 }
1099
1100 return false;
1101}
1102
1103static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1104{
1105 if (__drop_large_spte(vcpu->kvm, sptep))
1106 kvm_flush_remote_tlbs(vcpu->kvm);
1107}
1108
1109/*
49fde340 1110 * Write-protect on the specified @sptep, @pt_protect indicates whether
6b73a960
MT
1111 * spte writ-protection is caused by protecting shadow page table.
1112 * @flush indicates whether tlb need be flushed.
49fde340
XG
1113 *
1114 * Note: write protection is difference between drity logging and spte
1115 * protection:
1116 * - for dirty logging, the spte can be set to writable at anytime if
1117 * its dirty bitmap is properly set.
1118 * - for spte protection, the spte can be writable only after unsync-ing
1119 * shadow page.
8e22f955 1120 *
6b73a960 1121 * Return true if the spte is dropped.
8e22f955 1122 */
6b73a960
MT
1123static bool
1124spte_write_protect(struct kvm *kvm, u64 *sptep, bool *flush, bool pt_protect)
d13bc5b5
XG
1125{
1126 u64 spte = *sptep;
1127
49fde340
XG
1128 if (!is_writable_pte(spte) &&
1129 !(pt_protect && spte_is_locklessly_modifiable(spte)))
d13bc5b5
XG
1130 return false;
1131
1132 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
1133
6b73a960
MT
1134 if (__drop_large_spte(kvm, sptep)) {
1135 *flush |= true;
1136 return true;
1137 }
1138
49fde340
XG
1139 if (pt_protect)
1140 spte &= ~SPTE_MMU_WRITEABLE;
d13bc5b5 1141 spte = spte & ~PT_WRITABLE_MASK;
49fde340 1142
6b73a960
MT
1143 *flush |= mmu_spte_update(sptep, spte);
1144 return false;
d13bc5b5
XG
1145}
1146
49fde340 1147static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
245c3912 1148 bool pt_protect)
98348e95 1149{
1e3f42f0
TY
1150 u64 *sptep;
1151 struct rmap_iterator iter;
d13bc5b5 1152 bool flush = false;
374cbac0 1153
1e3f42f0
TY
1154 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1155 BUG_ON(!(*sptep & PT_PRESENT_MASK));
6b73a960
MT
1156 if (spte_write_protect(kvm, sptep, &flush, pt_protect)) {
1157 sptep = rmap_get_first(*rmapp, &iter);
1158 continue;
1159 }
a0ed4607 1160
d13bc5b5 1161 sptep = rmap_get_next(&iter);
374cbac0 1162 }
855149aa 1163
d13bc5b5 1164 return flush;
a0ed4607
TY
1165}
1166
5dc99b23
TY
1167/**
1168 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1169 * @kvm: kvm instance
1170 * @slot: slot to protect
1171 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1172 * @mask: indicates which pages we should protect
1173 *
1174 * Used when we do not need to care about huge page mappings: e.g. during dirty
1175 * logging we do not have any such mappings.
1176 */
1177void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1178 struct kvm_memory_slot *slot,
1179 gfn_t gfn_offset, unsigned long mask)
a0ed4607
TY
1180{
1181 unsigned long *rmapp;
a0ed4607 1182
5dc99b23 1183 while (mask) {
65fbe37c
TY
1184 rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1185 PT_PAGE_TABLE_LEVEL, slot);
245c3912 1186 __rmap_write_protect(kvm, rmapp, false);
05da4558 1187
5dc99b23
TY
1188 /* clear the first set bit */
1189 mask &= mask - 1;
1190 }
374cbac0
AK
1191}
1192
2f84569f 1193static bool rmap_write_protect(struct kvm *kvm, u64 gfn)
95d4c16c
TY
1194{
1195 struct kvm_memory_slot *slot;
5dc99b23
TY
1196 unsigned long *rmapp;
1197 int i;
2f84569f 1198 bool write_protected = false;
95d4c16c
TY
1199
1200 slot = gfn_to_memslot(kvm, gfn);
5dc99b23
TY
1201
1202 for (i = PT_PAGE_TABLE_LEVEL;
1203 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
1204 rmapp = __gfn_to_rmap(gfn, i, slot);
245c3912 1205 write_protected |= __rmap_write_protect(kvm, rmapp, true);
5dc99b23
TY
1206 }
1207
1208 return write_protected;
95d4c16c
TY
1209}
1210
8a8365c5 1211static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1212 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1213{
1e3f42f0
TY
1214 u64 *sptep;
1215 struct rmap_iterator iter;
e930bffe
AA
1216 int need_tlb_flush = 0;
1217
1e3f42f0
TY
1218 while ((sptep = rmap_get_first(*rmapp, &iter))) {
1219 BUG_ON(!(*sptep & PT_PRESENT_MASK));
1220 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", sptep, *sptep);
1221
1222 drop_spte(kvm, sptep);
e930bffe
AA
1223 need_tlb_flush = 1;
1224 }
1e3f42f0 1225
e930bffe
AA
1226 return need_tlb_flush;
1227}
1228
8a8365c5 1229static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1230 struct kvm_memory_slot *slot, unsigned long data)
3da0dd43 1231{
1e3f42f0
TY
1232 u64 *sptep;
1233 struct rmap_iterator iter;
3da0dd43 1234 int need_flush = 0;
1e3f42f0 1235 u64 new_spte;
3da0dd43
IE
1236 pte_t *ptep = (pte_t *)data;
1237 pfn_t new_pfn;
1238
1239 WARN_ON(pte_huge(*ptep));
1240 new_pfn = pte_pfn(*ptep);
1e3f42f0
TY
1241
1242 for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
1243 BUG_ON(!is_shadow_present_pte(*sptep));
1244 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", sptep, *sptep);
1245
3da0dd43 1246 need_flush = 1;
1e3f42f0 1247
3da0dd43 1248 if (pte_write(*ptep)) {
1e3f42f0
TY
1249 drop_spte(kvm, sptep);
1250 sptep = rmap_get_first(*rmapp, &iter);
3da0dd43 1251 } else {
1e3f42f0 1252 new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
3da0dd43
IE
1253 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1254
1255 new_spte &= ~PT_WRITABLE_MASK;
1256 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1257 new_spte &= ~shadow_accessed_mask;
1e3f42f0
TY
1258
1259 mmu_spte_clear_track_bits(sptep);
1260 mmu_spte_set(sptep, new_spte);
1261 sptep = rmap_get_next(&iter);
3da0dd43
IE
1262 }
1263 }
1e3f42f0 1264
3da0dd43
IE
1265 if (need_flush)
1266 kvm_flush_remote_tlbs(kvm);
1267
1268 return 0;
1269}
1270
84504ef3
TY
1271static int kvm_handle_hva_range(struct kvm *kvm,
1272 unsigned long start,
1273 unsigned long end,
1274 unsigned long data,
1275 int (*handler)(struct kvm *kvm,
1276 unsigned long *rmapp,
048212d0 1277 struct kvm_memory_slot *slot,
84504ef3 1278 unsigned long data))
e930bffe 1279{
be6ba0f0 1280 int j;
f395302e 1281 int ret = 0;
bc6678a3 1282 struct kvm_memslots *slots;
be6ba0f0 1283 struct kvm_memory_slot *memslot;
bc6678a3 1284
90d83dc3 1285 slots = kvm_memslots(kvm);
e930bffe 1286
be6ba0f0 1287 kvm_for_each_memslot(memslot, slots) {
84504ef3 1288 unsigned long hva_start, hva_end;
bcd3ef58 1289 gfn_t gfn_start, gfn_end;
e930bffe 1290
84504ef3
TY
1291 hva_start = max(start, memslot->userspace_addr);
1292 hva_end = min(end, memslot->userspace_addr +
1293 (memslot->npages << PAGE_SHIFT));
1294 if (hva_start >= hva_end)
1295 continue;
1296 /*
1297 * {gfn(page) | page intersects with [hva_start, hva_end)} =
bcd3ef58 1298 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
84504ef3 1299 */
bcd3ef58 1300 gfn_start = hva_to_gfn_memslot(hva_start, memslot);
84504ef3 1301 gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
852e3c19 1302
bcd3ef58
TY
1303 for (j = PT_PAGE_TABLE_LEVEL;
1304 j < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++j) {
1305 unsigned long idx, idx_end;
1306 unsigned long *rmapp;
d4dbf470 1307
bcd3ef58
TY
1308 /*
1309 * {idx(page_j) | page_j intersects with
1310 * [hva_start, hva_end)} = {idx, idx+1, ..., idx_end}.
1311 */
1312 idx = gfn_to_index(gfn_start, memslot->base_gfn, j);
1313 idx_end = gfn_to_index(gfn_end - 1, memslot->base_gfn, j);
852e3c19 1314
bcd3ef58 1315 rmapp = __gfn_to_rmap(gfn_start, j, memslot);
d4dbf470 1316
bcd3ef58
TY
1317 for (; idx <= idx_end; ++idx)
1318 ret |= handler(kvm, rmapp++, memslot, data);
e930bffe
AA
1319 }
1320 }
1321
f395302e 1322 return ret;
e930bffe
AA
1323}
1324
84504ef3
TY
1325static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1326 unsigned long data,
1327 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
048212d0 1328 struct kvm_memory_slot *slot,
84504ef3
TY
1329 unsigned long data))
1330{
1331 return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
e930bffe
AA
1332}
1333
1334int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1335{
3da0dd43
IE
1336 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1337}
1338
b3ae2096
TY
1339int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
1340{
1341 return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1342}
1343
3da0dd43
IE
1344void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1345{
8a8365c5 1346 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1347}
1348
8a8365c5 1349static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1350 struct kvm_memory_slot *slot, unsigned long data)
e930bffe 1351{
1e3f42f0 1352 u64 *sptep;
79f702a6 1353 struct rmap_iterator uninitialized_var(iter);
e930bffe
AA
1354 int young = 0;
1355
6316e1c8 1356 /*
3f6d8c8a
XH
1357 * In case of absence of EPT Access and Dirty Bits supports,
1358 * emulate the accessed bit for EPT, by checking if this page has
6316e1c8
RR
1359 * an EPT mapping, and clearing it if it does. On the next access,
1360 * a new EPT mapping will be established.
1361 * This has some overhead, but not as much as the cost of swapping
1362 * out actively used pages or breaking up actively used hugepages.
1363 */
f395302e
TY
1364 if (!shadow_accessed_mask) {
1365 young = kvm_unmap_rmapp(kvm, rmapp, slot, data);
1366 goto out;
1367 }
534e38b4 1368
1e3f42f0
TY
1369 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1370 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1371 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1372
3f6d8c8a 1373 if (*sptep & shadow_accessed_mask) {
e930bffe 1374 young = 1;
3f6d8c8a
XH
1375 clear_bit((ffs(shadow_accessed_mask) - 1),
1376 (unsigned long *)sptep);
e930bffe 1377 }
e930bffe 1378 }
f395302e
TY
1379out:
1380 /* @data has hva passed to kvm_age_hva(). */
1381 trace_kvm_age_page(data, slot, young);
e930bffe
AA
1382 return young;
1383}
1384
8ee53820 1385static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
048212d0 1386 struct kvm_memory_slot *slot, unsigned long data)
8ee53820 1387{
1e3f42f0
TY
1388 u64 *sptep;
1389 struct rmap_iterator iter;
8ee53820
AA
1390 int young = 0;
1391
1392 /*
1393 * If there's no access bit in the secondary pte set by the
1394 * hardware it's up to gup-fast/gup to set the access bit in
1395 * the primary pte or in the page structure.
1396 */
1397 if (!shadow_accessed_mask)
1398 goto out;
1399
1e3f42f0
TY
1400 for (sptep = rmap_get_first(*rmapp, &iter); sptep;
1401 sptep = rmap_get_next(&iter)) {
3f6d8c8a 1402 BUG_ON(!is_shadow_present_pte(*sptep));
1e3f42f0 1403
3f6d8c8a 1404 if (*sptep & shadow_accessed_mask) {
8ee53820
AA
1405 young = 1;
1406 break;
1407 }
8ee53820
AA
1408 }
1409out:
1410 return young;
1411}
1412
53a27b39
MT
1413#define RMAP_RECYCLE_THRESHOLD 1000
1414
852e3c19 1415static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
1416{
1417 unsigned long *rmapp;
852e3c19
JR
1418 struct kvm_mmu_page *sp;
1419
1420 sp = page_header(__pa(spte));
53a27b39 1421
852e3c19 1422 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 1423
048212d0 1424 kvm_unmap_rmapp(vcpu->kvm, rmapp, NULL, 0);
53a27b39
MT
1425 kvm_flush_remote_tlbs(vcpu->kvm);
1426}
1427
e930bffe
AA
1428int kvm_age_hva(struct kvm *kvm, unsigned long hva)
1429{
f395302e 1430 return kvm_handle_hva(kvm, hva, hva, kvm_age_rmapp);
e930bffe
AA
1431}
1432
8ee53820
AA
1433int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1434{
1435 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1436}
1437
d6c69ee9 1438#ifdef MMU_DEBUG
47ad8e68 1439static int is_empty_shadow_page(u64 *spt)
6aa8b732 1440{
139bdb2d
AK
1441 u64 *pos;
1442 u64 *end;
1443
47ad8e68 1444 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1445 if (is_shadow_present_pte(*pos)) {
b8688d51 1446 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1447 pos, *pos);
6aa8b732 1448 return 0;
139bdb2d 1449 }
6aa8b732
AK
1450 return 1;
1451}
d6c69ee9 1452#endif
6aa8b732 1453
45221ab6
DH
1454/*
1455 * This value is the sum of all of the kvm instances's
1456 * kvm->arch.n_used_mmu_pages values. We need a global,
1457 * aggregate version in order to make the slab shrinker
1458 * faster
1459 */
1460static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1461{
1462 kvm->arch.n_used_mmu_pages += nr;
1463 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1464}
1465
834be0d8 1466static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
260746c0 1467{
4db35314 1468 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 1469 hlist_del(&sp->hash_link);
bd4c86ea
XG
1470 list_del(&sp->link);
1471 free_page((unsigned long)sp->spt);
834be0d8
GN
1472 if (!sp->role.direct)
1473 free_page((unsigned long)sp->gfns);
e8ad9a70 1474 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1475}
1476
cea0f0e7
AK
1477static unsigned kvm_page_table_hashfn(gfn_t gfn)
1478{
1ae0a13d 1479 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1480}
1481
714b93da 1482static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1483 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1484{
cea0f0e7
AK
1485 if (!parent_pte)
1486 return;
cea0f0e7 1487
67052b35 1488 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1489}
1490
4db35314 1491static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1492 u64 *parent_pte)
1493{
67052b35 1494 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1495}
1496
bcdd9a93
XG
1497static void drop_parent_pte(struct kvm_mmu_page *sp,
1498 u64 *parent_pte)
1499{
1500 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1501 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1502}
1503
67052b35
XG
1504static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
1505 u64 *parent_pte, int direct)
ad8cfbe3 1506{
67052b35 1507 struct kvm_mmu_page *sp;
7ddca7e4 1508
80feb89a
TY
1509 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
1510 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1511 if (!direct)
80feb89a 1512 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1513 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
5304b8d3
XG
1514
1515 /*
1516 * The active_mmu_pages list is the FIFO list, do not move the
1517 * page until it is zapped. kvm_zap_obsolete_pages depends on
1518 * this feature. See the comments in kvm_zap_obsolete_pages().
1519 */
67052b35 1520 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
67052b35
XG
1521 sp->parent_ptes = 0;
1522 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1523 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1524 return sp;
ad8cfbe3
MT
1525}
1526
67052b35 1527static void mark_unsync(u64 *spte);
1047df1f 1528static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1529{
67052b35 1530 pte_list_walk(&sp->parent_ptes, mark_unsync);
0074ff63
MT
1531}
1532
67052b35 1533static void mark_unsync(u64 *spte)
0074ff63 1534{
67052b35 1535 struct kvm_mmu_page *sp;
1047df1f 1536 unsigned int index;
0074ff63 1537
67052b35 1538 sp = page_header(__pa(spte));
1047df1f
XG
1539 index = spte - sp->spt;
1540 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1541 return;
1047df1f 1542 if (sp->unsync_children++)
0074ff63 1543 return;
1047df1f 1544 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1545}
1546
e8bc217a 1547static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1548 struct kvm_mmu_page *sp)
e8bc217a
MT
1549{
1550 return 1;
1551}
1552
a7052897
MT
1553static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1554{
1555}
1556
0f53b5b1
XG
1557static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1558 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1559 const void *pte)
0f53b5b1
XG
1560{
1561 WARN_ON(1);
1562}
1563
60c8aec6
MT
1564#define KVM_PAGE_ARRAY_NR 16
1565
1566struct kvm_mmu_pages {
1567 struct mmu_page_and_offset {
1568 struct kvm_mmu_page *sp;
1569 unsigned int idx;
1570 } page[KVM_PAGE_ARRAY_NR];
1571 unsigned int nr;
1572};
1573
cded19f3
HE
1574static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1575 int idx)
4731d4c7 1576{
60c8aec6 1577 int i;
4731d4c7 1578
60c8aec6
MT
1579 if (sp->unsync)
1580 for (i=0; i < pvec->nr; i++)
1581 if (pvec->page[i].sp == sp)
1582 return 0;
1583
1584 pvec->page[pvec->nr].sp = sp;
1585 pvec->page[pvec->nr].idx = idx;
1586 pvec->nr++;
1587 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1588}
1589
1590static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1591 struct kvm_mmu_pages *pvec)
1592{
1593 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1594
37178b8b 1595 for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
7a8f1a74 1596 struct kvm_mmu_page *child;
4731d4c7
MT
1597 u64 ent = sp->spt[i];
1598
7a8f1a74
XG
1599 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1600 goto clear_child_bitmap;
1601
1602 child = page_header(ent & PT64_BASE_ADDR_MASK);
1603
1604 if (child->unsync_children) {
1605 if (mmu_pages_add(pvec, child, i))
1606 return -ENOSPC;
1607
1608 ret = __mmu_unsync_walk(child, pvec);
1609 if (!ret)
1610 goto clear_child_bitmap;
1611 else if (ret > 0)
1612 nr_unsync_leaf += ret;
1613 else
1614 return ret;
1615 } else if (child->unsync) {
1616 nr_unsync_leaf++;
1617 if (mmu_pages_add(pvec, child, i))
1618 return -ENOSPC;
1619 } else
1620 goto clear_child_bitmap;
1621
1622 continue;
1623
1624clear_child_bitmap:
1625 __clear_bit(i, sp->unsync_child_bitmap);
1626 sp->unsync_children--;
1627 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1628 }
1629
4731d4c7 1630
60c8aec6
MT
1631 return nr_unsync_leaf;
1632}
1633
1634static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1635 struct kvm_mmu_pages *pvec)
1636{
1637 if (!sp->unsync_children)
1638 return 0;
1639
1640 mmu_pages_add(pvec, sp, 0);
1641 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1642}
1643
4731d4c7
MT
1644static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1645{
1646 WARN_ON(!sp->unsync);
5e1b3ddb 1647 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1648 sp->unsync = 0;
1649 --kvm->stat.mmu_unsync;
1650}
1651
7775834a
XG
1652static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1653 struct list_head *invalid_list);
1654static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1655 struct list_head *invalid_list);
4731d4c7 1656
1044b030
TY
1657#define for_each_gfn_sp(_kvm, _sp, _gfn) \
1658 hlist_for_each_entry(_sp, \
1659 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
1660 if ((_sp)->gfn != (_gfn)) {} else
1661
1662#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
1663 for_each_gfn_sp(_kvm, _sp, _gfn) \
1664 if ((_sp)->role.direct || (_sp)->role.invalid) {} else
7ae680eb 1665
f918b443 1666/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1667static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1668 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1669{
5b7e0102 1670 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1671 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1672 return 1;
1673 }
1674
f918b443 1675 if (clear_unsync)
1d9dc7e0 1676 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1677
a4a8e6f7 1678 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1679 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1680 return 1;
1681 }
1682
1683 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1684 return 0;
1685}
1686
1d9dc7e0
XG
1687static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1688 struct kvm_mmu_page *sp)
1689{
d98ba053 1690 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1691 int ret;
1692
d98ba053 1693 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1694 if (ret)
d98ba053
XG
1695 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1696
1d9dc7e0
XG
1697 return ret;
1698}
1699
e37fa785
XG
1700#ifdef CONFIG_KVM_MMU_AUDIT
1701#include "mmu_audit.c"
1702#else
1703static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1704static void mmu_audit_disable(void) { }
1705#endif
1706
d98ba053
XG
1707static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1708 struct list_head *invalid_list)
1d9dc7e0 1709{
d98ba053 1710 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1711}
1712
9f1a122f
XG
1713/* @gfn should be write-protected at the call site */
1714static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1715{
9f1a122f 1716 struct kvm_mmu_page *s;
d98ba053 1717 LIST_HEAD(invalid_list);
9f1a122f
XG
1718 bool flush = false;
1719
b67bfe0d 1720 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 1721 if (!s->unsync)
9f1a122f
XG
1722 continue;
1723
1724 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1725 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1726 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1727 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1728 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1729 continue;
1730 }
9f1a122f
XG
1731 flush = true;
1732 }
1733
d98ba053 1734 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1735 if (flush)
1736 kvm_mmu_flush_tlb(vcpu);
1737}
1738
60c8aec6
MT
1739struct mmu_page_path {
1740 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1741 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1742};
1743
60c8aec6
MT
1744#define for_each_sp(pvec, sp, parents, i) \
1745 for (i = mmu_pages_next(&pvec, &parents, -1), \
1746 sp = pvec.page[i].sp; \
1747 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1748 i = mmu_pages_next(&pvec, &parents, i))
1749
cded19f3
HE
1750static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1751 struct mmu_page_path *parents,
1752 int i)
60c8aec6
MT
1753{
1754 int n;
1755
1756 for (n = i+1; n < pvec->nr; n++) {
1757 struct kvm_mmu_page *sp = pvec->page[n].sp;
1758
1759 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1760 parents->idx[0] = pvec->page[n].idx;
1761 return n;
1762 }
1763
1764 parents->parent[sp->role.level-2] = sp;
1765 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1766 }
1767
1768 return n;
1769}
1770
cded19f3 1771static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1772{
60c8aec6
MT
1773 struct kvm_mmu_page *sp;
1774 unsigned int level = 0;
1775
1776 do {
1777 unsigned int idx = parents->idx[level];
4731d4c7 1778
60c8aec6
MT
1779 sp = parents->parent[level];
1780 if (!sp)
1781 return;
1782
1783 --sp->unsync_children;
1784 WARN_ON((int)sp->unsync_children < 0);
1785 __clear_bit(idx, sp->unsync_child_bitmap);
1786 level++;
1787 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1788}
1789
60c8aec6
MT
1790static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1791 struct mmu_page_path *parents,
1792 struct kvm_mmu_pages *pvec)
4731d4c7 1793{
60c8aec6
MT
1794 parents->parent[parent->role.level-1] = NULL;
1795 pvec->nr = 0;
1796}
4731d4c7 1797
60c8aec6
MT
1798static void mmu_sync_children(struct kvm_vcpu *vcpu,
1799 struct kvm_mmu_page *parent)
1800{
1801 int i;
1802 struct kvm_mmu_page *sp;
1803 struct mmu_page_path parents;
1804 struct kvm_mmu_pages pages;
d98ba053 1805 LIST_HEAD(invalid_list);
60c8aec6
MT
1806
1807 kvm_mmu_pages_init(parent, &parents, &pages);
1808 while (mmu_unsync_walk(parent, &pages)) {
2f84569f 1809 bool protected = false;
b1a36821
MT
1810
1811 for_each_sp(pages, sp, parents, i)
1812 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1813
1814 if (protected)
1815 kvm_flush_remote_tlbs(vcpu->kvm);
1816
60c8aec6 1817 for_each_sp(pages, sp, parents, i) {
d98ba053 1818 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1819 mmu_pages_clear_parents(&parents);
1820 }
d98ba053 1821 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1822 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1823 kvm_mmu_pages_init(parent, &parents, &pages);
1824 }
4731d4c7
MT
1825}
1826
c3707958
XG
1827static void init_shadow_page_table(struct kvm_mmu_page *sp)
1828{
1829 int i;
1830
1831 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1832 sp->spt[i] = 0ull;
1833}
1834
a30f47cb
XG
1835static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
1836{
1837 sp->write_flooding_count = 0;
1838}
1839
1840static void clear_sp_write_flooding_count(u64 *spte)
1841{
1842 struct kvm_mmu_page *sp = page_header(__pa(spte));
1843
1844 __clear_sp_write_flooding_count(sp);
1845}
1846
5304b8d3
XG
1847static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
1848{
1849 return unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
1850}
1851
cea0f0e7
AK
1852static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1853 gfn_t gfn,
1854 gva_t gaddr,
1855 unsigned level,
f6e2c02b 1856 int direct,
41074d07 1857 unsigned access,
f7d9c7b7 1858 u64 *parent_pte)
cea0f0e7
AK
1859{
1860 union kvm_mmu_page_role role;
cea0f0e7 1861 unsigned quadrant;
9f1a122f 1862 struct kvm_mmu_page *sp;
9f1a122f 1863 bool need_sync = false;
cea0f0e7 1864
a770f6f2 1865 role = vcpu->arch.mmu.base_role;
cea0f0e7 1866 role.level = level;
f6e2c02b 1867 role.direct = direct;
84b0c8c6 1868 if (role.direct)
5b7e0102 1869 role.cr4_pae = 0;
41074d07 1870 role.access = access;
c5a78f2b
JR
1871 if (!vcpu->arch.mmu.direct_map
1872 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1873 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1874 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1875 role.quadrant = quadrant;
1876 }
b67bfe0d 1877 for_each_gfn_sp(vcpu->kvm, sp, gfn) {
7f52af74
XG
1878 if (is_obsolete_sp(vcpu->kvm, sp))
1879 continue;
1880
7ae680eb
XG
1881 if (!need_sync && sp->unsync)
1882 need_sync = true;
4731d4c7 1883
7ae680eb
XG
1884 if (sp->role.word != role.word)
1885 continue;
4731d4c7 1886
7ae680eb
XG
1887 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1888 break;
e02aa901 1889
7ae680eb
XG
1890 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1891 if (sp->unsync_children) {
a8eeb04a 1892 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
7ae680eb
XG
1893 kvm_mmu_mark_parents_unsync(sp);
1894 } else if (sp->unsync)
1895 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1896
a30f47cb 1897 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
1898 trace_kvm_mmu_get_page(sp, false);
1899 return sp;
1900 }
dfc5aa00 1901 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1902 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1903 if (!sp)
1904 return sp;
4db35314
AK
1905 sp->gfn = gfn;
1906 sp->role = role;
7ae680eb
XG
1907 hlist_add_head(&sp->hash_link,
1908 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1909 if (!direct) {
b1a36821
MT
1910 if (rmap_write_protect(vcpu->kvm, gfn))
1911 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1912 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1913 kvm_sync_pages(vcpu, gfn);
1914
4731d4c7
MT
1915 account_shadowed(vcpu->kvm, gfn);
1916 }
5304b8d3 1917 sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
c3707958 1918 init_shadow_page_table(sp);
f691fe1d 1919 trace_kvm_mmu_get_page(sp, true);
4db35314 1920 return sp;
cea0f0e7
AK
1921}
1922
2d11123a
AK
1923static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1924 struct kvm_vcpu *vcpu, u64 addr)
1925{
1926 iterator->addr = addr;
1927 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1928 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
1929
1930 if (iterator->level == PT64_ROOT_LEVEL &&
1931 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
1932 !vcpu->arch.mmu.direct_map)
1933 --iterator->level;
1934
2d11123a
AK
1935 if (iterator->level == PT32E_ROOT_LEVEL) {
1936 iterator->shadow_addr
1937 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1938 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1939 --iterator->level;
1940 if (!iterator->shadow_addr)
1941 iterator->level = 0;
1942 }
1943}
1944
1945static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1946{
1947 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1948 return false;
4d88954d 1949
2d11123a
AK
1950 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1951 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1952 return true;
1953}
1954
c2a2ac2b
XG
1955static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
1956 u64 spte)
2d11123a 1957{
c2a2ac2b 1958 if (is_last_spte(spte, iterator->level)) {
052331be
XG
1959 iterator->level = 0;
1960 return;
1961 }
1962
c2a2ac2b 1963 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
1964 --iterator->level;
1965}
1966
c2a2ac2b
XG
1967static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1968{
1969 return __shadow_walk_next(iterator, *iterator->sptep);
1970}
1971
32ef26a3
AK
1972static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
1973{
1974 u64 spte;
1975
24db2734
XG
1976 spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
1977 shadow_user_mask | shadow_x_mask | shadow_accessed_mask;
1978
1df9f2dc 1979 mmu_spte_set(sptep, spte);
32ef26a3
AK
1980}
1981
a357bd22
AK
1982static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1983 unsigned direct_access)
1984{
1985 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
1986 struct kvm_mmu_page *child;
1987
1988 /*
1989 * For the direct sp, if the guest pte's dirty bit
1990 * changed form clean to dirty, it will corrupt the
1991 * sp's access: allow writable in the read-only sp,
1992 * so we should update the spte at this point to get
1993 * a new sp with the correct access.
1994 */
1995 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
1996 if (child->role.access == direct_access)
1997 return;
1998
bcdd9a93 1999 drop_parent_pte(child, sptep);
a357bd22
AK
2000 kvm_flush_remote_tlbs(vcpu->kvm);
2001 }
2002}
2003
505aef8f 2004static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
2005 u64 *spte)
2006{
2007 u64 pte;
2008 struct kvm_mmu_page *child;
2009
2010 pte = *spte;
2011 if (is_shadow_present_pte(pte)) {
505aef8f 2012 if (is_last_spte(pte, sp->role.level)) {
c3707958 2013 drop_spte(kvm, spte);
505aef8f
XG
2014 if (is_large_pte(pte))
2015 --kvm->stat.lpages;
2016 } else {
38e3b2b2 2017 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2018 drop_parent_pte(child, spte);
38e3b2b2 2019 }
505aef8f
XG
2020 return true;
2021 }
2022
2023 if (is_mmio_spte(pte))
ce88decf 2024 mmu_spte_clear_no_track(spte);
c3707958 2025
505aef8f 2026 return false;
38e3b2b2
XG
2027}
2028
90cb0529 2029static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 2030 struct kvm_mmu_page *sp)
a436036b 2031{
697fe2e2 2032 unsigned i;
697fe2e2 2033
38e3b2b2
XG
2034 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2035 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
2036}
2037
4db35314 2038static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 2039{
4db35314 2040 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
2041}
2042
31aa2b44 2043static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b 2044{
1e3f42f0
TY
2045 u64 *sptep;
2046 struct rmap_iterator iter;
a436036b 2047
1e3f42f0
TY
2048 while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
2049 drop_parent_pte(sp, sptep);
31aa2b44
AK
2050}
2051
60c8aec6 2052static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
2053 struct kvm_mmu_page *parent,
2054 struct list_head *invalid_list)
4731d4c7 2055{
60c8aec6
MT
2056 int i, zapped = 0;
2057 struct mmu_page_path parents;
2058 struct kvm_mmu_pages pages;
4731d4c7 2059
60c8aec6 2060 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 2061 return 0;
60c8aec6
MT
2062
2063 kvm_mmu_pages_init(parent, &parents, &pages);
2064 while (mmu_unsync_walk(parent, &pages)) {
2065 struct kvm_mmu_page *sp;
2066
2067 for_each_sp(pages, sp, parents, i) {
7775834a 2068 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 2069 mmu_pages_clear_parents(&parents);
77662e00 2070 zapped++;
60c8aec6 2071 }
60c8aec6
MT
2072 kvm_mmu_pages_init(parent, &parents, &pages);
2073 }
2074
2075 return zapped;
4731d4c7
MT
2076}
2077
7775834a
XG
2078static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2079 struct list_head *invalid_list)
31aa2b44 2080{
4731d4c7 2081 int ret;
f691fe1d 2082
7775834a 2083 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 2084 ++kvm->stat.mmu_shadow_zapped;
7775834a 2085 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 2086 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 2087 kvm_mmu_unlink_parents(kvm, sp);
5304b8d3 2088
f6e2c02b 2089 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 2090 unaccount_shadowed(kvm, sp->gfn);
5304b8d3 2091
4731d4c7
MT
2092 if (sp->unsync)
2093 kvm_unlink_unsync_page(kvm, sp);
4db35314 2094 if (!sp->root_count) {
54a4f023
GJ
2095 /* Count self */
2096 ret++;
7775834a 2097 list_move(&sp->link, invalid_list);
aa6bd187 2098 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 2099 } else {
5b5c6a5a 2100 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
2101 kvm_reload_remote_mmus(kvm);
2102 }
7775834a
XG
2103
2104 sp->role.invalid = 1;
4731d4c7 2105 return ret;
a436036b
AK
2106}
2107
7775834a
XG
2108static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2109 struct list_head *invalid_list)
2110{
945315b9 2111 struct kvm_mmu_page *sp, *nsp;
7775834a
XG
2112
2113 if (list_empty(invalid_list))
2114 return;
2115
c142786c
AK
2116 /*
2117 * wmb: make sure everyone sees our modifications to the page tables
2118 * rmb: make sure we see changes to vcpu->mode
2119 */
2120 smp_mb();
4f022648 2121
c142786c
AK
2122 /*
2123 * Wait for all vcpus to exit guest mode and/or lockless shadow
2124 * page table walks.
2125 */
2126 kvm_flush_remote_tlbs(kvm);
c2a2ac2b 2127
945315b9 2128 list_for_each_entry_safe(sp, nsp, invalid_list, link) {
7775834a 2129 WARN_ON(!sp->role.invalid || sp->root_count);
aa6bd187 2130 kvm_mmu_free_page(sp);
945315b9 2131 }
7775834a
XG
2132}
2133
5da59607
TY
2134static bool prepare_zap_oldest_mmu_page(struct kvm *kvm,
2135 struct list_head *invalid_list)
2136{
2137 struct kvm_mmu_page *sp;
2138
2139 if (list_empty(&kvm->arch.active_mmu_pages))
2140 return false;
2141
2142 sp = list_entry(kvm->arch.active_mmu_pages.prev,
2143 struct kvm_mmu_page, link);
2144 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2145
2146 return true;
2147}
2148
82ce2c96
IE
2149/*
2150 * Changing the number of mmu pages allocated to the vm
49d5ca26 2151 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 2152 */
49d5ca26 2153void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 2154{
d98ba053 2155 LIST_HEAD(invalid_list);
82ce2c96 2156
b34cb590
TY
2157 spin_lock(&kvm->mmu_lock);
2158
49d5ca26 2159 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
5da59607
TY
2160 /* Need to free some mmu pages to achieve the goal. */
2161 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages)
2162 if (!prepare_zap_oldest_mmu_page(kvm, &invalid_list))
2163 break;
82ce2c96 2164
aa6bd187 2165 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2166 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2167 }
82ce2c96 2168
49d5ca26 2169 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
b34cb590
TY
2170
2171 spin_unlock(&kvm->mmu_lock);
82ce2c96
IE
2172}
2173
1cb3f3ae 2174int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2175{
4db35314 2176 struct kvm_mmu_page *sp;
d98ba053 2177 LIST_HEAD(invalid_list);
a436036b
AK
2178 int r;
2179
9ad17b10 2180 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2181 r = 0;
1cb3f3ae 2182 spin_lock(&kvm->mmu_lock);
b67bfe0d 2183 for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
9ad17b10 2184 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2185 sp->role.word);
2186 r = 1;
f41d335a 2187 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2188 }
d98ba053 2189 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2190 spin_unlock(&kvm->mmu_lock);
2191
a436036b 2192 return r;
cea0f0e7 2193}
1cb3f3ae 2194EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2195
74be52e3
SY
2196/*
2197 * The function is based on mtrr_type_lookup() in
2198 * arch/x86/kernel/cpu/mtrr/generic.c
2199 */
2200static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
2201 u64 start, u64 end)
2202{
2203 int i;
2204 u64 base, mask;
2205 u8 prev_match, curr_match;
2206 int num_var_ranges = KVM_NR_VAR_MTRR;
2207
2208 if (!mtrr_state->enabled)
2209 return 0xFF;
2210
2211 /* Make end inclusive end, instead of exclusive */
2212 end--;
2213
2214 /* Look in fixed ranges. Just return the type as per start */
2215 if (mtrr_state->have_fixed && (start < 0x100000)) {
2216 int idx;
2217
2218 if (start < 0x80000) {
2219 idx = 0;
2220 idx += (start >> 16);
2221 return mtrr_state->fixed_ranges[idx];
2222 } else if (start < 0xC0000) {
2223 idx = 1 * 8;
2224 idx += ((start - 0x80000) >> 14);
2225 return mtrr_state->fixed_ranges[idx];
2226 } else if (start < 0x1000000) {
2227 idx = 3 * 8;
2228 idx += ((start - 0xC0000) >> 12);
2229 return mtrr_state->fixed_ranges[idx];
2230 }
2231 }
2232
2233 /*
2234 * Look in variable ranges
2235 * Look of multiple ranges matching this address and pick type
2236 * as per MTRR precedence
2237 */
2238 if (!(mtrr_state->enabled & 2))
2239 return mtrr_state->def_type;
2240
2241 prev_match = 0xFF;
2242 for (i = 0; i < num_var_ranges; ++i) {
2243 unsigned short start_state, end_state;
2244
2245 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
2246 continue;
2247
2248 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
2249 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
2250 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
2251 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
2252
2253 start_state = ((start & mask) == (base & mask));
2254 end_state = ((end & mask) == (base & mask));
2255 if (start_state != end_state)
2256 return 0xFE;
2257
2258 if ((start & mask) != (base & mask))
2259 continue;
2260
2261 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
2262 if (prev_match == 0xFF) {
2263 prev_match = curr_match;
2264 continue;
2265 }
2266
2267 if (prev_match == MTRR_TYPE_UNCACHABLE ||
2268 curr_match == MTRR_TYPE_UNCACHABLE)
2269 return MTRR_TYPE_UNCACHABLE;
2270
2271 if ((prev_match == MTRR_TYPE_WRBACK &&
2272 curr_match == MTRR_TYPE_WRTHROUGH) ||
2273 (prev_match == MTRR_TYPE_WRTHROUGH &&
2274 curr_match == MTRR_TYPE_WRBACK)) {
2275 prev_match = MTRR_TYPE_WRTHROUGH;
2276 curr_match = MTRR_TYPE_WRTHROUGH;
2277 }
2278
2279 if (prev_match != curr_match)
2280 return MTRR_TYPE_UNCACHABLE;
2281 }
2282
2283 if (prev_match != 0xFF)
2284 return prev_match;
2285
2286 return mtrr_state->def_type;
2287}
2288
4b12f0de 2289u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
2290{
2291 u8 mtrr;
2292
2293 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
2294 (gfn << PAGE_SHIFT) + PAGE_SIZE);
2295 if (mtrr == 0xfe || mtrr == 0xff)
2296 mtrr = MTRR_TYPE_WRBACK;
2297 return mtrr;
2298}
4b12f0de 2299EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 2300
9cf5cf5a
XG
2301static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2302{
2303 trace_kvm_mmu_unsync_page(sp);
2304 ++vcpu->kvm->stat.mmu_unsync;
2305 sp->unsync = 1;
2306
2307 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2308}
2309
2310static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 2311{
4731d4c7 2312 struct kvm_mmu_page *s;
9cf5cf5a 2313
b67bfe0d 2314 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 2315 if (s->unsync)
4731d4c7 2316 continue;
9cf5cf5a
XG
2317 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
2318 __kvm_unsync_page(vcpu, s);
4731d4c7 2319 }
4731d4c7
MT
2320}
2321
2322static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2323 bool can_unsync)
2324{
9cf5cf5a 2325 struct kvm_mmu_page *s;
9cf5cf5a
XG
2326 bool need_unsync = false;
2327
b67bfe0d 2328 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
36a2e677
XG
2329 if (!can_unsync)
2330 return 1;
2331
9cf5cf5a 2332 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 2333 return 1;
9cf5cf5a 2334
9bb4f6b1 2335 if (!s->unsync)
9cf5cf5a 2336 need_unsync = true;
4731d4c7 2337 }
9cf5cf5a
XG
2338 if (need_unsync)
2339 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
2340 return 0;
2341}
2342
d555c333 2343static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
c2288505 2344 unsigned pte_access, int level,
c2d0ee46 2345 gfn_t gfn, pfn_t pfn, bool speculative,
9bdbba13 2346 bool can_unsync, bool host_writable)
1c4f1fd6 2347{
6e7d0354 2348 u64 spte;
1e73f9dd 2349 int ret = 0;
64d4d521 2350
ce88decf
XG
2351 if (set_mmio_spte(sptep, gfn, pfn, pte_access))
2352 return 0;
2353
982c2565 2354 spte = PT_PRESENT_MASK;
947da538 2355 if (!speculative)
3201b5d9 2356 spte |= shadow_accessed_mask;
640d9b0d 2357
7b52345e
SY
2358 if (pte_access & ACC_EXEC_MASK)
2359 spte |= shadow_x_mask;
2360 else
2361 spte |= shadow_nx_mask;
49fde340 2362
1c4f1fd6 2363 if (pte_access & ACC_USER_MASK)
7b52345e 2364 spte |= shadow_user_mask;
49fde340 2365
852e3c19 2366 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2367 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2368 if (tdp_enabled)
4b12f0de
SY
2369 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
2370 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2371
9bdbba13 2372 if (host_writable)
1403283a 2373 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2374 else
2375 pte_access &= ~ACC_WRITE_MASK;
1403283a 2376
35149e21 2377 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6 2378
c2288505 2379 if (pte_access & ACC_WRITE_MASK) {
1c4f1fd6 2380
c2193463 2381 /*
7751babd
XG
2382 * Other vcpu creates new sp in the window between
2383 * mapping_level() and acquiring mmu-lock. We can
2384 * allow guest to retry the access, the mapping can
2385 * be fixed if guest refault.
c2193463 2386 */
852e3c19 2387 if (level > PT_PAGE_TABLE_LEVEL &&
c2193463 2388 has_wrprotected_page(vcpu->kvm, gfn, level))
be38d276 2389 goto done;
38187c83 2390
49fde340 2391 spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
1c4f1fd6 2392
ecc5589f
MT
2393 /*
2394 * Optimization: for pte sync, if spte was writable the hash
2395 * lookup is unnecessary (and expensive). Write protection
2396 * is responsibility of mmu_get_page / kvm_sync_page.
2397 * Same reasoning can be applied to dirty page accounting.
2398 */
8dae4445 2399 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2400 goto set_pte;
2401
4731d4c7 2402 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2403 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2404 __func__, gfn);
1e73f9dd 2405 ret = 1;
1c4f1fd6 2406 pte_access &= ~ACC_WRITE_MASK;
49fde340 2407 spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
1c4f1fd6
AK
2408 }
2409 }
2410
1c4f1fd6
AK
2411 if (pte_access & ACC_WRITE_MASK)
2412 mark_page_dirty(vcpu->kvm, gfn);
2413
38187c83 2414set_pte:
6e7d0354 2415 if (mmu_spte_update(sptep, spte))
b330aa0c 2416 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2417done:
1e73f9dd
MT
2418 return ret;
2419}
2420
d555c333 2421static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
f7616203
XG
2422 unsigned pte_access, int write_fault, int *emulate,
2423 int level, gfn_t gfn, pfn_t pfn, bool speculative,
2424 bool host_writable)
1e73f9dd
MT
2425{
2426 int was_rmapped = 0;
53a27b39 2427 int rmap_count;
1e73f9dd 2428
f7616203
XG
2429 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2430 *sptep, write_fault, gfn);
1e73f9dd 2431
d555c333 2432 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
2433 /*
2434 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2435 * the parent of the now unreachable PTE.
2436 */
852e3c19
JR
2437 if (level > PT_PAGE_TABLE_LEVEL &&
2438 !is_large_pte(*sptep)) {
1e73f9dd 2439 struct kvm_mmu_page *child;
d555c333 2440 u64 pte = *sptep;
1e73f9dd
MT
2441
2442 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2443 drop_parent_pte(child, sptep);
3be2264b 2444 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2445 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2446 pgprintk("hfn old %llx new %llx\n",
d555c333 2447 spte_to_pfn(*sptep), pfn);
c3707958 2448 drop_spte(vcpu->kvm, sptep);
91546356 2449 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2450 } else
2451 was_rmapped = 1;
1e73f9dd 2452 }
852e3c19 2453
c2288505
XG
2454 if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
2455 true, host_writable)) {
1e73f9dd 2456 if (write_fault)
b90a0e6c 2457 *emulate = 1;
5304efde 2458 kvm_mmu_flush_tlb(vcpu);
a378b4e6 2459 }
1e73f9dd 2460
ce88decf
XG
2461 if (unlikely(is_mmio_spte(*sptep) && emulate))
2462 *emulate = 1;
2463
d555c333 2464 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2465 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2466 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2467 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2468 *sptep, sptep);
d555c333 2469 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2470 ++vcpu->kvm->stat.lpages;
2471
ffb61bb3 2472 if (is_shadow_present_pte(*sptep)) {
ffb61bb3
XG
2473 if (!was_rmapped) {
2474 rmap_count = rmap_add(vcpu, sptep, gfn);
2475 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2476 rmap_recycle(vcpu, sptep, gfn);
2477 }
1c4f1fd6 2478 }
cb9aaa30 2479
f3ac1a4b 2480 kvm_release_pfn_clean(pfn);
1c4f1fd6
AK
2481}
2482
6aa8b732
AK
2483static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
2484{
e676505a 2485 mmu_free_roots(vcpu);
6aa8b732
AK
2486}
2487
a052b42b
XG
2488static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
2489{
2490 int bit7;
2491
2492 bit7 = (gpte >> 7) & 1;
2493 return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
2494}
2495
957ed9ef
XG
2496static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
2497 bool no_dirty_log)
2498{
2499 struct kvm_memory_slot *slot;
957ed9ef 2500
5d163b1c 2501 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
903816fa 2502 if (!slot)
6c8ee57b 2503 return KVM_PFN_ERR_FAULT;
957ed9ef 2504
037d92dc 2505 return gfn_to_pfn_memslot_atomic(slot, gfn);
957ed9ef
XG
2506}
2507
a052b42b
XG
2508static bool prefetch_invalid_gpte(struct kvm_vcpu *vcpu,
2509 struct kvm_mmu_page *sp, u64 *spte,
2510 u64 gpte)
2511{
2512 if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
2513 goto no_present;
2514
2515 if (!is_present_gpte(gpte))
2516 goto no_present;
2517
2518 if (!(gpte & PT_ACCESSED_MASK))
2519 goto no_present;
2520
2521 return false;
2522
2523no_present:
2524 drop_spte(vcpu->kvm, spte);
2525 return true;
2526}
2527
957ed9ef
XG
2528static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2529 struct kvm_mmu_page *sp,
2530 u64 *start, u64 *end)
2531{
2532 struct page *pages[PTE_PREFETCH_NUM];
2533 unsigned access = sp->role.access;
2534 int i, ret;
2535 gfn_t gfn;
2536
2537 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
5d163b1c 2538 if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
957ed9ef
XG
2539 return -1;
2540
2541 ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
2542 if (ret <= 0)
2543 return -1;
2544
2545 for (i = 0; i < ret; i++, gfn++, start++)
f7616203 2546 mmu_set_spte(vcpu, start, access, 0, NULL,
c2288505
XG
2547 sp->role.level, gfn, page_to_pfn(pages[i]),
2548 true, true);
957ed9ef
XG
2549
2550 return 0;
2551}
2552
2553static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2554 struct kvm_mmu_page *sp, u64 *sptep)
2555{
2556 u64 *spte, *start = NULL;
2557 int i;
2558
2559 WARN_ON(!sp->role.direct);
2560
2561 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2562 spte = sp->spt + i;
2563
2564 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2565 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2566 if (!start)
2567 continue;
2568 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2569 break;
2570 start = NULL;
2571 } else if (!start)
2572 start = spte;
2573 }
2574}
2575
2576static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2577{
2578 struct kvm_mmu_page *sp;
2579
2580 /*
2581 * Since it's no accessed bit on EPT, it's no way to
2582 * distinguish between actually accessed translations
2583 * and prefetched, so disable pte prefetch if EPT is
2584 * enabled.
2585 */
2586 if (!shadow_accessed_mask)
2587 return;
2588
2589 sp = page_header(__pa(sptep));
2590 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2591 return;
2592
2593 __direct_pte_prefetch(vcpu, sp, sptep);
2594}
2595
9f652d21 2596static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
2ec4739d
XG
2597 int map_writable, int level, gfn_t gfn, pfn_t pfn,
2598 bool prefault)
140754bc 2599{
9f652d21 2600 struct kvm_shadow_walk_iterator iterator;
140754bc 2601 struct kvm_mmu_page *sp;
b90a0e6c 2602 int emulate = 0;
140754bc 2603 gfn_t pseudo_gfn;
6aa8b732 2604
9f652d21 2605 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2606 if (iterator.level == level) {
f7616203 2607 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
c2288505
XG
2608 write, &emulate, level, gfn, pfn,
2609 prefault, map_writable);
957ed9ef 2610 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2611 ++vcpu->stat.pf_fixed;
2612 break;
6aa8b732
AK
2613 }
2614
c3707958 2615 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2616 u64 base_addr = iterator.addr;
2617
2618 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2619 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2620 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2621 iterator.level - 1,
2622 1, ACC_ALL, iterator.sptep);
140754bc 2623
24db2734 2624 link_shadow_page(iterator.sptep, sp);
9f652d21
AK
2625 }
2626 }
b90a0e6c 2627 return emulate;
6aa8b732
AK
2628}
2629
77db5cbd 2630static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2631{
77db5cbd
HY
2632 siginfo_t info;
2633
2634 info.si_signo = SIGBUS;
2635 info.si_errno = 0;
2636 info.si_code = BUS_MCEERR_AR;
2637 info.si_addr = (void __user *)address;
2638 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2639
77db5cbd 2640 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2641}
2642
d7c55201 2643static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
bf998156 2644{
4d8b81ab
XG
2645 /*
2646 * Do not cache the mmio info caused by writing the readonly gfn
2647 * into the spte otherwise read access on readonly gfn also can
2648 * caused mmio page fault and treat it as mmio access.
2649 * Return 1 to tell kvm to emulate it.
2650 */
2651 if (pfn == KVM_PFN_ERR_RO_FAULT)
2652 return 1;
2653
e6c1502b 2654 if (pfn == KVM_PFN_ERR_HWPOISON) {
bebb106a 2655 kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
bf998156 2656 return 0;
d7c55201 2657 }
edba23e5 2658
d7c55201 2659 return -EFAULT;
bf998156
HY
2660}
2661
936a5fe6
AA
2662static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
2663 gfn_t *gfnp, pfn_t *pfnp, int *levelp)
2664{
2665 pfn_t pfn = *pfnp;
2666 gfn_t gfn = *gfnp;
2667 int level = *levelp;
2668
2669 /*
2670 * Check if it's a transparent hugepage. If this would be an
2671 * hugetlbfs page, level wouldn't be set to
2672 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2673 * here.
2674 */
81c52c56 2675 if (!is_error_noslot_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
936a5fe6
AA
2676 level == PT_PAGE_TABLE_LEVEL &&
2677 PageTransCompound(pfn_to_page(pfn)) &&
2678 !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
2679 unsigned long mask;
2680 /*
2681 * mmu_notifier_retry was successful and we hold the
2682 * mmu_lock here, so the pmd can't become splitting
2683 * from under us, and in turn
2684 * __split_huge_page_refcount() can't run from under
2685 * us and we can safely transfer the refcount from
2686 * PG_tail to PG_head as we switch the pfn to tail to
2687 * head.
2688 */
2689 *levelp = level = PT_DIRECTORY_LEVEL;
2690 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2691 VM_BUG_ON((gfn & mask) != (pfn & mask));
2692 if (pfn & mask) {
2693 gfn &= ~mask;
2694 *gfnp = gfn;
2695 kvm_release_pfn_clean(pfn);
2696 pfn &= ~mask;
c3586667 2697 kvm_get_pfn(pfn);
936a5fe6
AA
2698 *pfnp = pfn;
2699 }
2700 }
2701}
2702
d7c55201
XG
2703static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
2704 pfn_t pfn, unsigned access, int *ret_val)
2705{
2706 bool ret = true;
2707
2708 /* The pfn is invalid, report the error! */
81c52c56 2709 if (unlikely(is_error_pfn(pfn))) {
d7c55201
XG
2710 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
2711 goto exit;
2712 }
2713
ce88decf 2714 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2715 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201
XG
2716
2717 ret = false;
2718exit:
2719 return ret;
2720}
2721
c7ba5b48
XG
2722static bool page_fault_can_be_fast(struct kvm_vcpu *vcpu, u32 error_code)
2723{
2724 /*
2725 * #PF can be fast only if the shadow page table is present and it
2726 * is caused by write-protect, that means we just need change the
2727 * W bit of the spte which can be done out of mmu-lock.
2728 */
2729 if (!(error_code & PFERR_PRESENT_MASK) ||
2730 !(error_code & PFERR_WRITE_MASK))
2731 return false;
2732
2733 return true;
2734}
2735
2736static bool
2737fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 spte)
2738{
2739 struct kvm_mmu_page *sp = page_header(__pa(sptep));
2740 gfn_t gfn;
2741
2742 WARN_ON(!sp->role.direct);
2743
2744 /*
2745 * The gfn of direct spte is stable since it is calculated
2746 * by sp->gfn.
2747 */
2748 gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
2749
2750 if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
2751 mark_page_dirty(vcpu->kvm, gfn);
2752
2753 return true;
2754}
2755
2756/*
2757 * Return value:
2758 * - true: let the vcpu to access on the same address again.
2759 * - false: let the real page fault path to fix it.
2760 */
2761static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
2762 u32 error_code)
2763{
2764 struct kvm_shadow_walk_iterator iterator;
2765 bool ret = false;
2766 u64 spte = 0ull;
2767
2768 if (!page_fault_can_be_fast(vcpu, error_code))
2769 return false;
2770
2771 walk_shadow_page_lockless_begin(vcpu);
2772 for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
2773 if (!is_shadow_present_pte(spte) || iterator.level < level)
2774 break;
2775
2776 /*
2777 * If the mapping has been changed, let the vcpu fault on the
2778 * same address again.
2779 */
2780 if (!is_rmap_spte(spte)) {
2781 ret = true;
2782 goto exit;
2783 }
2784
2785 if (!is_last_spte(spte, level))
2786 goto exit;
2787
2788 /*
2789 * Check if it is a spurious fault caused by TLB lazily flushed.
2790 *
2791 * Need not check the access of upper level table entries since
2792 * they are always ACC_ALL.
2793 */
2794 if (is_writable_pte(spte)) {
2795 ret = true;
2796 goto exit;
2797 }
2798
2799 /*
2800 * Currently, to simplify the code, only the spte write-protected
2801 * by dirty-log can be fast fixed.
2802 */
2803 if (!spte_is_locklessly_modifiable(spte))
2804 goto exit;
2805
2806 /*
2807 * Currently, fast page fault only works for direct mapping since
2808 * the gfn is not stable for indirect shadow page.
2809 * See Documentation/virtual/kvm/locking.txt to get more detail.
2810 */
2811 ret = fast_pf_fix_direct_spte(vcpu, iterator.sptep, spte);
2812exit:
a72faf25
XG
2813 trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
2814 spte, ret);
c7ba5b48
XG
2815 walk_shadow_page_lockless_end(vcpu);
2816
2817 return ret;
2818}
2819
78b2c54a 2820static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
060c2abe 2821 gva_t gva, pfn_t *pfn, bool write, bool *writable);
450e0b41 2822static void make_mmu_pages_available(struct kvm_vcpu *vcpu);
060c2abe 2823
c7ba5b48
XG
2824static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
2825 gfn_t gfn, bool prefault)
10589a46
MT
2826{
2827 int r;
852e3c19 2828 int level;
936a5fe6 2829 int force_pt_level;
35149e21 2830 pfn_t pfn;
e930bffe 2831 unsigned long mmu_seq;
c7ba5b48 2832 bool map_writable, write = error_code & PFERR_WRITE_MASK;
aaee2c94 2833
936a5fe6
AA
2834 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
2835 if (likely(!force_pt_level)) {
2836 level = mapping_level(vcpu, gfn);
2837 /*
2838 * This path builds a PAE pagetable - so we can map
2839 * 2mb pages at maximum. Therefore check if the level
2840 * is larger than that.
2841 */
2842 if (level > PT_DIRECTORY_LEVEL)
2843 level = PT_DIRECTORY_LEVEL;
852e3c19 2844
936a5fe6
AA
2845 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2846 } else
2847 level = PT_PAGE_TABLE_LEVEL;
05da4558 2848
c7ba5b48
XG
2849 if (fast_page_fault(vcpu, v, level, error_code))
2850 return 0;
2851
e930bffe 2852 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2853 smp_rmb();
060c2abe 2854
78b2c54a 2855 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 2856 return 0;
aaee2c94 2857
d7c55201
XG
2858 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
2859 return r;
d196e343 2860
aaee2c94 2861 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 2862 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 2863 goto out_unlock;
450e0b41 2864 make_mmu_pages_available(vcpu);
936a5fe6
AA
2865 if (likely(!force_pt_level))
2866 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
2ec4739d
XG
2867 r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
2868 prefault);
aaee2c94
MT
2869 spin_unlock(&vcpu->kvm->mmu_lock);
2870
aaee2c94 2871
10589a46 2872 return r;
e930bffe
AA
2873
2874out_unlock:
2875 spin_unlock(&vcpu->kvm->mmu_lock);
2876 kvm_release_pfn_clean(pfn);
2877 return 0;
10589a46
MT
2878}
2879
2880
17ac10ad
AK
2881static void mmu_free_roots(struct kvm_vcpu *vcpu)
2882{
2883 int i;
4db35314 2884 struct kvm_mmu_page *sp;
d98ba053 2885 LIST_HEAD(invalid_list);
17ac10ad 2886
ad312c7c 2887 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2888 return;
35af577a 2889
81407ca5
JR
2890 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
2891 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
2892 vcpu->arch.mmu.direct_map)) {
ad312c7c 2893 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2894
35af577a 2895 spin_lock(&vcpu->kvm->mmu_lock);
4db35314
AK
2896 sp = page_header(root);
2897 --sp->root_count;
d98ba053
XG
2898 if (!sp->root_count && sp->role.invalid) {
2899 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2900 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2901 }
aaee2c94 2902 spin_unlock(&vcpu->kvm->mmu_lock);
35af577a 2903 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2904 return;
2905 }
35af577a
GN
2906
2907 spin_lock(&vcpu->kvm->mmu_lock);
17ac10ad 2908 for (i = 0; i < 4; ++i) {
ad312c7c 2909 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2910
417726a3 2911 if (root) {
417726a3 2912 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2913 sp = page_header(root);
2914 --sp->root_count;
2e53d63a 2915 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
2916 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2917 &invalid_list);
417726a3 2918 }
ad312c7c 2919 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2920 }
d98ba053 2921 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 2922 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2923 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2924}
2925
8986ecc0
MT
2926static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2927{
2928 int ret = 0;
2929
2930 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 2931 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
2932 ret = 1;
2933 }
2934
2935 return ret;
2936}
2937
651dd37a
JR
2938static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
2939{
2940 struct kvm_mmu_page *sp;
7ebaf15e 2941 unsigned i;
651dd37a
JR
2942
2943 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2944 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 2945 make_mmu_pages_available(vcpu);
651dd37a
JR
2946 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
2947 1, ACC_ALL, NULL);
2948 ++sp->root_count;
2949 spin_unlock(&vcpu->kvm->mmu_lock);
2950 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
2951 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
2952 for (i = 0; i < 4; ++i) {
2953 hpa_t root = vcpu->arch.mmu.pae_root[i];
2954
2955 ASSERT(!VALID_PAGE(root));
2956 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 2957 make_mmu_pages_available(vcpu);
649497d1
AK
2958 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
2959 i << 30,
651dd37a
JR
2960 PT32_ROOT_LEVEL, 1, ACC_ALL,
2961 NULL);
2962 root = __pa(sp->spt);
2963 ++sp->root_count;
2964 spin_unlock(&vcpu->kvm->mmu_lock);
2965 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 2966 }
6292757f 2967 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
2968 } else
2969 BUG();
2970
2971 return 0;
2972}
2973
2974static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 2975{
4db35314 2976 struct kvm_mmu_page *sp;
81407ca5
JR
2977 u64 pdptr, pm_mask;
2978 gfn_t root_gfn;
2979 int i;
3bb65a22 2980
5777ed34 2981 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 2982
651dd37a
JR
2983 if (mmu_check_root(vcpu, root_gfn))
2984 return 1;
2985
2986 /*
2987 * Do we shadow a long mode page table? If so we need to
2988 * write-protect the guests page table root.
2989 */
2990 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 2991 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2992
2993 ASSERT(!VALID_PAGE(root));
651dd37a 2994
8facbbff 2995 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 2996 make_mmu_pages_available(vcpu);
651dd37a
JR
2997 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
2998 0, ACC_ALL, NULL);
4db35314
AK
2999 root = __pa(sp->spt);
3000 ++sp->root_count;
8facbbff 3001 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3002 vcpu->arch.mmu.root_hpa = root;
8986ecc0 3003 return 0;
17ac10ad 3004 }
f87f9288 3005
651dd37a
JR
3006 /*
3007 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
3008 * or a PAE 3-level page table. In either case we need to be aware that
3009 * the shadow page table may be a PAE or a long mode page table.
651dd37a 3010 */
81407ca5
JR
3011 pm_mask = PT_PRESENT_MASK;
3012 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
3013 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3014
17ac10ad 3015 for (i = 0; i < 4; ++i) {
ad312c7c 3016 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
3017
3018 ASSERT(!VALID_PAGE(root));
ad312c7c 3019 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 3020 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 3021 if (!is_present_gpte(pdptr)) {
ad312c7c 3022 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
3023 continue;
3024 }
6de4f3ad 3025 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
3026 if (mmu_check_root(vcpu, root_gfn))
3027 return 1;
5a7388c2 3028 }
8facbbff 3029 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3030 make_mmu_pages_available(vcpu);
4db35314 3031 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
651dd37a 3032 PT32_ROOT_LEVEL, 0,
f7d9c7b7 3033 ACC_ALL, NULL);
4db35314
AK
3034 root = __pa(sp->spt);
3035 ++sp->root_count;
8facbbff
AK
3036 spin_unlock(&vcpu->kvm->mmu_lock);
3037
81407ca5 3038 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 3039 }
6292757f 3040 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
3041
3042 /*
3043 * If we shadow a 32 bit page table with a long mode page
3044 * table we enter this path.
3045 */
3046 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3047 if (vcpu->arch.mmu.lm_root == NULL) {
3048 /*
3049 * The additional page necessary for this is only
3050 * allocated on demand.
3051 */
3052
3053 u64 *lm_root;
3054
3055 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
3056 if (lm_root == NULL)
3057 return 1;
3058
3059 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
3060
3061 vcpu->arch.mmu.lm_root = lm_root;
3062 }
3063
3064 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
3065 }
3066
8986ecc0 3067 return 0;
17ac10ad
AK
3068}
3069
651dd37a
JR
3070static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
3071{
3072 if (vcpu->arch.mmu.direct_map)
3073 return mmu_alloc_direct_roots(vcpu);
3074 else
3075 return mmu_alloc_shadow_roots(vcpu);
3076}
3077
0ba73cda
MT
3078static void mmu_sync_roots(struct kvm_vcpu *vcpu)
3079{
3080 int i;
3081 struct kvm_mmu_page *sp;
3082
81407ca5
JR
3083 if (vcpu->arch.mmu.direct_map)
3084 return;
3085
0ba73cda
MT
3086 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3087 return;
6903074c 3088
bebb106a 3089 vcpu_clear_mmio_info(vcpu, ~0ul);
0375f7fa 3090 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 3091 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
3092 hpa_t root = vcpu->arch.mmu.root_hpa;
3093 sp = page_header(root);
3094 mmu_sync_children(vcpu, sp);
0375f7fa 3095 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3096 return;
3097 }
3098 for (i = 0; i < 4; ++i) {
3099 hpa_t root = vcpu->arch.mmu.pae_root[i];
3100
8986ecc0 3101 if (root && VALID_PAGE(root)) {
0ba73cda
MT
3102 root &= PT64_BASE_ADDR_MASK;
3103 sp = page_header(root);
3104 mmu_sync_children(vcpu, sp);
3105 }
3106 }
0375f7fa 3107 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3108}
3109
3110void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3111{
3112 spin_lock(&vcpu->kvm->mmu_lock);
3113 mmu_sync_roots(vcpu);
6cffe8ca 3114 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
3115}
3116
1871c602 3117static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 3118 u32 access, struct x86_exception *exception)
6aa8b732 3119{
ab9ae313
AK
3120 if (exception)
3121 exception->error_code = 0;
6aa8b732
AK
3122 return vaddr;
3123}
3124
6539e738 3125static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
3126 u32 access,
3127 struct x86_exception *exception)
6539e738 3128{
ab9ae313
AK
3129 if (exception)
3130 exception->error_code = 0;
6539e738
JR
3131 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
3132}
3133
ce88decf
XG
3134static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3135{
3136 if (direct)
3137 return vcpu_match_mmio_gpa(vcpu, addr);
3138
3139 return vcpu_match_mmio_gva(vcpu, addr);
3140}
3141
3142
3143/*
3144 * On direct hosts, the last spte is only allows two states
3145 * for mmio page fault:
3146 * - It is the mmio spte
3147 * - It is zapped or it is being zapped.
3148 *
3149 * This function completely checks the spte when the last spte
3150 * is not the mmio spte.
3151 */
3152static bool check_direct_spte_mmio_pf(u64 spte)
3153{
3154 return __check_direct_spte_mmio_pf(spte);
3155}
3156
3157static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
3158{
3159 struct kvm_shadow_walk_iterator iterator;
3160 u64 spte = 0ull;
3161
3162 walk_shadow_page_lockless_begin(vcpu);
3163 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
3164 if (!is_shadow_present_pte(spte))
3165 break;
3166 walk_shadow_page_lockless_end(vcpu);
3167
3168 return spte;
3169}
3170
3171/*
3172 * If it is a real mmio page fault, return 1 and emulat the instruction
3173 * directly, return 0 to let CPU fault again on the address, -1 is
3174 * returned if bug is detected.
3175 */
3176int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3177{
3178 u64 spte;
3179
3180 if (quickly_check_mmio_pf(vcpu, addr, direct))
3181 return 1;
3182
3183 spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
3184
3185 if (is_mmio_spte(spte)) {
3186 gfn_t gfn = get_mmio_spte_gfn(spte);
3187 unsigned access = get_mmio_spte_access(spte);
3188
3189 if (direct)
3190 addr = 0;
4f022648
XG
3191
3192 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf
XG
3193 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
3194 return 1;
3195 }
3196
3197 /*
3198 * It's ok if the gva is remapped by other cpus on shadow guest,
3199 * it's a BUG if the gfn is not a mmio page.
3200 */
3201 if (direct && !check_direct_spte_mmio_pf(spte))
3202 return -1;
3203
3204 /*
3205 * If the page table is zapped by other cpus, let CPU fault again on
3206 * the address.
3207 */
3208 return 0;
3209}
3210EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
3211
3212static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
3213 u32 error_code, bool direct)
3214{
3215 int ret;
3216
3217 ret = handle_mmio_page_fault_common(vcpu, addr, direct);
3218 WARN_ON(ret < 0);
3219 return ret;
3220}
3221
6aa8b732 3222static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 3223 u32 error_code, bool prefault)
6aa8b732 3224{
e833240f 3225 gfn_t gfn;
e2dec939 3226 int r;
6aa8b732 3227
b8688d51 3228 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf
XG
3229
3230 if (unlikely(error_code & PFERR_RSVD_MASK))
3231 return handle_mmio_page_fault(vcpu, gva, error_code, true);
3232
e2dec939
AK
3233 r = mmu_topup_memory_caches(vcpu);
3234 if (r)
3235 return r;
714b93da 3236
6aa8b732 3237 ASSERT(vcpu);
ad312c7c 3238 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3239
e833240f 3240 gfn = gva >> PAGE_SHIFT;
6aa8b732 3241
e833240f 3242 return nonpaging_map(vcpu, gva & PAGE_MASK,
c7ba5b48 3243 error_code, gfn, prefault);
6aa8b732
AK
3244}
3245
7e1fbeac 3246static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3247{
3248 struct kvm_arch_async_pf arch;
fb67e14f 3249
7c90705b 3250 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3251 arch.gfn = gfn;
c4806acd 3252 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3253 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92
GN
3254
3255 return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
3256}
3257
3258static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3259{
3260 if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
3261 kvm_event_needs_reinjection(vcpu)))
3262 return false;
3263
3264 return kvm_x86_ops->interrupt_allowed(vcpu);
3265}
3266
78b2c54a 3267static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
612819c3 3268 gva_t gva, pfn_t *pfn, bool write, bool *writable)
af585b92
GN
3269{
3270 bool async;
3271
612819c3 3272 *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
af585b92
GN
3273
3274 if (!async)
3275 return false; /* *pfn has correct page already */
3276
78b2c54a 3277 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3278 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3279 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3280 trace_kvm_async_pf_doublefault(gva, gfn);
3281 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3282 return true;
3283 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3284 return true;
3285 }
3286
612819c3 3287 *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
af585b92
GN
3288
3289 return false;
3290}
3291
56028d08 3292static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3293 bool prefault)
fb72d167 3294{
35149e21 3295 pfn_t pfn;
fb72d167 3296 int r;
852e3c19 3297 int level;
936a5fe6 3298 int force_pt_level;
05da4558 3299 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3300 unsigned long mmu_seq;
612819c3
MT
3301 int write = error_code & PFERR_WRITE_MASK;
3302 bool map_writable;
fb72d167
JR
3303
3304 ASSERT(vcpu);
3305 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
3306
ce88decf
XG
3307 if (unlikely(error_code & PFERR_RSVD_MASK))
3308 return handle_mmio_page_fault(vcpu, gpa, error_code, true);
3309
fb72d167
JR
3310 r = mmu_topup_memory_caches(vcpu);
3311 if (r)
3312 return r;
3313
936a5fe6
AA
3314 force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
3315 if (likely(!force_pt_level)) {
3316 level = mapping_level(vcpu, gfn);
3317 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
3318 } else
3319 level = PT_PAGE_TABLE_LEVEL;
852e3c19 3320
c7ba5b48
XG
3321 if (fast_page_fault(vcpu, gpa, level, error_code))
3322 return 0;
3323
e930bffe 3324 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3325 smp_rmb();
af585b92 3326
78b2c54a 3327 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3328 return 0;
3329
d7c55201
XG
3330 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3331 return r;
3332
fb72d167 3333 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3334 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3335 goto out_unlock;
450e0b41 3336 make_mmu_pages_available(vcpu);
936a5fe6
AA
3337 if (likely(!force_pt_level))
3338 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
612819c3 3339 r = __direct_map(vcpu, gpa, write, map_writable,
2ec4739d 3340 level, gfn, pfn, prefault);
fb72d167 3341 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3342
3343 return r;
e930bffe
AA
3344
3345out_unlock:
3346 spin_unlock(&vcpu->kvm->mmu_lock);
3347 kvm_release_pfn_clean(pfn);
3348 return 0;
fb72d167
JR
3349}
3350
6aa8b732
AK
3351static void nonpaging_free(struct kvm_vcpu *vcpu)
3352{
17ac10ad 3353 mmu_free_roots(vcpu);
6aa8b732
AK
3354}
3355
52fde8df
JR
3356static int nonpaging_init_context(struct kvm_vcpu *vcpu,
3357 struct kvm_mmu *context)
6aa8b732 3358{
6aa8b732
AK
3359 context->new_cr3 = nonpaging_new_cr3;
3360 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
3361 context->gva_to_gpa = nonpaging_gva_to_gpa;
3362 context->free = nonpaging_free;
e8bc217a 3363 context->sync_page = nonpaging_sync_page;
a7052897 3364 context->invlpg = nonpaging_invlpg;
0f53b5b1 3365 context->update_pte = nonpaging_update_pte;
cea0f0e7 3366 context->root_level = 0;
6aa8b732 3367 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3368 context->root_hpa = INVALID_PAGE;
c5a78f2b 3369 context->direct_map = true;
2d48a985 3370 context->nx = false;
6aa8b732
AK
3371 return 0;
3372}
3373
d835dfec 3374void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 3375{
1165f5fe 3376 ++vcpu->stat.tlb_flush;
a8eeb04a 3377 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
6aa8b732
AK
3378}
3379
3380static void paging_new_cr3(struct kvm_vcpu *vcpu)
3381{
9f8fe504 3382 pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
cea0f0e7 3383 mmu_free_roots(vcpu);
6aa8b732
AK
3384}
3385
5777ed34
JR
3386static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3387{
9f8fe504 3388 return kvm_read_cr3(vcpu);
5777ed34
JR
3389}
3390
6389ee94
AK
3391static void inject_page_fault(struct kvm_vcpu *vcpu,
3392 struct x86_exception *fault)
6aa8b732 3393{
6389ee94 3394 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3395}
3396
6aa8b732
AK
3397static void paging_free(struct kvm_vcpu *vcpu)
3398{
3399 nonpaging_free(vcpu);
3400}
3401
8ea667f2
AK
3402static inline void protect_clean_gpte(unsigned *access, unsigned gpte)
3403{
3404 unsigned mask;
3405
3406 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
3407
3408 mask = (unsigned)~ACC_WRITE_MASK;
3409 /* Allow write access to dirty gptes */
3410 mask |= (gpte >> (PT_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) & PT_WRITABLE_MASK;
3411 *access &= mask;
3412}
3413
ce88decf
XG
3414static bool sync_mmio_spte(u64 *sptep, gfn_t gfn, unsigned access,
3415 int *nr_present)
3416{
3417 if (unlikely(is_mmio_spte(*sptep))) {
3418 if (gfn != get_mmio_spte_gfn(*sptep)) {
3419 mmu_spte_clear_no_track(sptep);
3420 return true;
3421 }
3422
3423 (*nr_present)++;
3424 mark_mmio_spte(sptep, gfn, access);
3425 return true;
3426 }
3427
3428 return false;
3429}
3430
3d34adec
AK
3431static inline unsigned gpte_access(struct kvm_vcpu *vcpu, u64 gpte)
3432{
3433 unsigned access;
3434
3435 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
3436 access &= ~(gpte >> PT64_NX_SHIFT);
3437
3438 return access;
3439}
3440
6fd01b71
AK
3441static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
3442{
3443 unsigned index;
3444
3445 index = level - 1;
3446 index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
3447 return mmu->last_pte_bitmap & (1 << index);
3448}
3449
6aa8b732
AK
3450#define PTTYPE 64
3451#include "paging_tmpl.h"
3452#undef PTTYPE
3453
3454#define PTTYPE 32
3455#include "paging_tmpl.h"
3456#undef PTTYPE
3457
52fde8df 3458static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4d6931c3 3459 struct kvm_mmu *context)
82725b20 3460{
82725b20
DE
3461 int maxphyaddr = cpuid_maxphyaddr(vcpu);
3462 u64 exb_bit_rsvd = 0;
3463
2d48a985 3464 if (!context->nx)
82725b20 3465 exb_bit_rsvd = rsvd_bits(63, 63);
4d6931c3 3466 switch (context->root_level) {
82725b20
DE
3467 case PT32_ROOT_LEVEL:
3468 /* no rsvd bits for 2 level 4K page table entries */
3469 context->rsvd_bits_mask[0][1] = 0;
3470 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
3471 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
3472
3473 if (!is_pse(vcpu)) {
3474 context->rsvd_bits_mask[1][1] = 0;
3475 break;
3476 }
3477
82725b20
DE
3478 if (is_cpuid_PSE36())
3479 /* 36bits PSE 4MB page */
3480 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
3481 else
3482 /* 32 bits PSE 4MB page */
3483 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3484 break;
3485 case PT32E_ROOT_LEVEL:
20c466b5
DE
3486 context->rsvd_bits_mask[0][2] =
3487 rsvd_bits(maxphyaddr, 63) |
3488 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 3489 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3490 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
3491 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3492 rsvd_bits(maxphyaddr, 62); /* PTE */
3493 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
3494 rsvd_bits(maxphyaddr, 62) |
3495 rsvd_bits(13, 20); /* large page */
f815bce8 3496 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3497 break;
3498 case PT64_ROOT_LEVEL:
3499 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
3500 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3501 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
3502 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
3503 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3504 rsvd_bits(maxphyaddr, 51);
82725b20
DE
3505 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3506 rsvd_bits(maxphyaddr, 51);
3507 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
3508 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
3509 rsvd_bits(maxphyaddr, 51) |
3510 rsvd_bits(13, 29);
82725b20 3511 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3512 rsvd_bits(maxphyaddr, 51) |
3513 rsvd_bits(13, 20); /* large page */
f815bce8 3514 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
3515 break;
3516 }
3517}
3518
97d64b78
AK
3519static void update_permission_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3520{
3521 unsigned bit, byte, pfec;
3522 u8 map;
3523 bool fault, x, w, u, wf, uf, ff, smep;
3524
3525 smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
3526 for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
3527 pfec = byte << 1;
3528 map = 0;
3529 wf = pfec & PFERR_WRITE_MASK;
3530 uf = pfec & PFERR_USER_MASK;
3531 ff = pfec & PFERR_FETCH_MASK;
3532 for (bit = 0; bit < 8; ++bit) {
3533 x = bit & ACC_EXEC_MASK;
3534 w = bit & ACC_WRITE_MASK;
3535 u = bit & ACC_USER_MASK;
3536
3537 /* Not really needed: !nx will cause pte.nx to fault */
3538 x |= !mmu->nx;
3539 /* Allow supervisor writes if !cr0.wp */
3540 w |= !is_write_protection(vcpu) && !uf;
3541 /* Disallow supervisor fetches of user code if cr4.smep */
3542 x &= !(smep && u && !uf);
3543
3544 fault = (ff && !x) || (uf && !u) || (wf && !w);
3545 map |= fault << bit;
3546 }
3547 mmu->permissions[byte] = map;
3548 }
3549}
3550
6fd01b71
AK
3551static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3552{
3553 u8 map;
3554 unsigned level, root_level = mmu->root_level;
3555 const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
3556
3557 if (root_level == PT32E_ROOT_LEVEL)
3558 --root_level;
3559 /* PT_PAGE_TABLE_LEVEL always terminates */
3560 map = 1 | (1 << ps_set_index);
3561 for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
3562 if (level <= PT_PDPE_LEVEL
3563 && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
3564 map |= 1 << (ps_set_index | (level - 1));
3565 }
3566 mmu->last_pte_bitmap = map;
3567}
3568
52fde8df
JR
3569static int paging64_init_context_common(struct kvm_vcpu *vcpu,
3570 struct kvm_mmu *context,
3571 int level)
6aa8b732 3572{
2d48a985 3573 context->nx = is_nx(vcpu);
4d6931c3 3574 context->root_level = level;
2d48a985 3575
4d6931c3 3576 reset_rsvds_bits_mask(vcpu, context);
97d64b78 3577 update_permission_bitmask(vcpu, context);
6fd01b71 3578 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3579
3580 ASSERT(is_pae(vcpu));
3581 context->new_cr3 = paging_new_cr3;
3582 context->page_fault = paging64_page_fault;
6aa8b732 3583 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3584 context->sync_page = paging64_sync_page;
a7052897 3585 context->invlpg = paging64_invlpg;
0f53b5b1 3586 context->update_pte = paging64_update_pte;
6aa8b732 3587 context->free = paging_free;
17ac10ad 3588 context->shadow_root_level = level;
17c3ba9d 3589 context->root_hpa = INVALID_PAGE;
c5a78f2b 3590 context->direct_map = false;
6aa8b732
AK
3591 return 0;
3592}
3593
52fde8df
JR
3594static int paging64_init_context(struct kvm_vcpu *vcpu,
3595 struct kvm_mmu *context)
17ac10ad 3596{
52fde8df 3597 return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3598}
3599
52fde8df
JR
3600static int paging32_init_context(struct kvm_vcpu *vcpu,
3601 struct kvm_mmu *context)
6aa8b732 3602{
2d48a985 3603 context->nx = false;
4d6931c3 3604 context->root_level = PT32_ROOT_LEVEL;
2d48a985 3605
4d6931c3 3606 reset_rsvds_bits_mask(vcpu, context);
97d64b78 3607 update_permission_bitmask(vcpu, context);
6fd01b71 3608 update_last_pte_bitmap(vcpu, context);
6aa8b732
AK
3609
3610 context->new_cr3 = paging_new_cr3;
3611 context->page_fault = paging32_page_fault;
6aa8b732
AK
3612 context->gva_to_gpa = paging32_gva_to_gpa;
3613 context->free = paging_free;
e8bc217a 3614 context->sync_page = paging32_sync_page;
a7052897 3615 context->invlpg = paging32_invlpg;
0f53b5b1 3616 context->update_pte = paging32_update_pte;
6aa8b732 3617 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3618 context->root_hpa = INVALID_PAGE;
c5a78f2b 3619 context->direct_map = false;
6aa8b732
AK
3620 return 0;
3621}
3622
52fde8df
JR
3623static int paging32E_init_context(struct kvm_vcpu *vcpu,
3624 struct kvm_mmu *context)
6aa8b732 3625{
52fde8df 3626 return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3627}
3628
fb72d167
JR
3629static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
3630{
14dfe855 3631 struct kvm_mmu *context = vcpu->arch.walk_mmu;
fb72d167 3632
c445f8ef 3633 context->base_role.word = 0;
fb72d167
JR
3634 context->new_cr3 = nonpaging_new_cr3;
3635 context->page_fault = tdp_page_fault;
3636 context->free = nonpaging_free;
e8bc217a 3637 context->sync_page = nonpaging_sync_page;
a7052897 3638 context->invlpg = nonpaging_invlpg;
0f53b5b1 3639 context->update_pte = nonpaging_update_pte;
67253af5 3640 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3641 context->root_hpa = INVALID_PAGE;
c5a78f2b 3642 context->direct_map = true;
1c97f0a0 3643 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3644 context->get_cr3 = get_cr3;
e4e517b4 3645 context->get_pdptr = kvm_pdptr_read;
cb659db8 3646 context->inject_page_fault = kvm_inject_page_fault;
fb72d167
JR
3647
3648 if (!is_paging(vcpu)) {
2d48a985 3649 context->nx = false;
fb72d167
JR
3650 context->gva_to_gpa = nonpaging_gva_to_gpa;
3651 context->root_level = 0;
3652 } else if (is_long_mode(vcpu)) {
2d48a985 3653 context->nx = is_nx(vcpu);
fb72d167 3654 context->root_level = PT64_ROOT_LEVEL;
4d6931c3
DB
3655 reset_rsvds_bits_mask(vcpu, context);
3656 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3657 } else if (is_pae(vcpu)) {
2d48a985 3658 context->nx = is_nx(vcpu);
fb72d167 3659 context->root_level = PT32E_ROOT_LEVEL;
4d6931c3
DB
3660 reset_rsvds_bits_mask(vcpu, context);
3661 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3662 } else {
2d48a985 3663 context->nx = false;
fb72d167 3664 context->root_level = PT32_ROOT_LEVEL;
4d6931c3
DB
3665 reset_rsvds_bits_mask(vcpu, context);
3666 context->gva_to_gpa = paging32_gva_to_gpa;
fb72d167
JR
3667 }
3668
97d64b78 3669 update_permission_bitmask(vcpu, context);
6fd01b71 3670 update_last_pte_bitmap(vcpu, context);
97d64b78 3671
fb72d167
JR
3672 return 0;
3673}
3674
52fde8df 3675int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
6aa8b732 3676{
a770f6f2 3677 int r;
411c588d 3678 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
6aa8b732 3679 ASSERT(vcpu);
ad312c7c 3680 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
3681
3682 if (!is_paging(vcpu))
52fde8df 3683 r = nonpaging_init_context(vcpu, context);
a9058ecd 3684 else if (is_long_mode(vcpu))
52fde8df 3685 r = paging64_init_context(vcpu, context);
6aa8b732 3686 else if (is_pae(vcpu))
52fde8df 3687 r = paging32E_init_context(vcpu, context);
6aa8b732 3688 else
52fde8df 3689 r = paging32_init_context(vcpu, context);
a770f6f2 3690
2c9afa52 3691 vcpu->arch.mmu.base_role.nxe = is_nx(vcpu);
5b7e0102 3692 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
f43addd4 3693 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
411c588d
AK
3694 vcpu->arch.mmu.base_role.smep_andnot_wp
3695 = smep && !is_write_protection(vcpu);
52fde8df
JR
3696
3697 return r;
3698}
3699EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
3700
3701static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
3702{
14dfe855 3703 int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
52fde8df 3704
14dfe855
JR
3705 vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
3706 vcpu->arch.walk_mmu->get_cr3 = get_cr3;
e4e517b4 3707 vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
14dfe855 3708 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
a770f6f2
AK
3709
3710 return r;
6aa8b732
AK
3711}
3712
02f59dc9
JR
3713static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
3714{
3715 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
3716
3717 g_context->get_cr3 = get_cr3;
e4e517b4 3718 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
3719 g_context->inject_page_fault = kvm_inject_page_fault;
3720
3721 /*
3722 * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
3723 * translation of l2_gpa to l1_gpa addresses is done using the
3724 * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
3725 * functions between mmu and nested_mmu are swapped.
3726 */
3727 if (!is_paging(vcpu)) {
2d48a985 3728 g_context->nx = false;
02f59dc9
JR
3729 g_context->root_level = 0;
3730 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
3731 } else if (is_long_mode(vcpu)) {
2d48a985 3732 g_context->nx = is_nx(vcpu);
02f59dc9 3733 g_context->root_level = PT64_ROOT_LEVEL;
4d6931c3 3734 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3735 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3736 } else if (is_pae(vcpu)) {
2d48a985 3737 g_context->nx = is_nx(vcpu);
02f59dc9 3738 g_context->root_level = PT32E_ROOT_LEVEL;
4d6931c3 3739 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3740 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
3741 } else {
2d48a985 3742 g_context->nx = false;
02f59dc9 3743 g_context->root_level = PT32_ROOT_LEVEL;
4d6931c3 3744 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
3745 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
3746 }
3747
97d64b78 3748 update_permission_bitmask(vcpu, g_context);
6fd01b71 3749 update_last_pte_bitmap(vcpu, g_context);
97d64b78 3750
02f59dc9
JR
3751 return 0;
3752}
3753
fb72d167
JR
3754static int init_kvm_mmu(struct kvm_vcpu *vcpu)
3755{
02f59dc9
JR
3756 if (mmu_is_nested(vcpu))
3757 return init_kvm_nested_mmu(vcpu);
3758 else if (tdp_enabled)
fb72d167
JR
3759 return init_kvm_tdp_mmu(vcpu);
3760 else
3761 return init_kvm_softmmu(vcpu);
3762}
3763
6aa8b732
AK
3764static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
3765{
3766 ASSERT(vcpu);
62ad0755
SY
3767 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
3768 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 3769 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
3770}
3771
3772int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
3773{
3774 destroy_kvm_mmu(vcpu);
f8f7e5ee 3775 return init_kvm_mmu(vcpu);
17c3ba9d 3776}
8668a3c4 3777EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
3778
3779int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 3780{
714b93da
AK
3781 int r;
3782
e2dec939 3783 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
3784 if (r)
3785 goto out;
8986ecc0 3786 r = mmu_alloc_roots(vcpu);
e2858b4a 3787 kvm_mmu_sync_roots(vcpu);
8986ecc0
MT
3788 if (r)
3789 goto out;
3662cb1c 3790 /* set_cr3() should ensure TLB has been flushed */
f43addd4 3791 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
3792out:
3793 return r;
6aa8b732 3794}
17c3ba9d
AK
3795EXPORT_SYMBOL_GPL(kvm_mmu_load);
3796
3797void kvm_mmu_unload(struct kvm_vcpu *vcpu)
3798{
3799 mmu_free_roots(vcpu);
3800}
4b16184c 3801EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 3802
0028425f 3803static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
3804 struct kvm_mmu_page *sp, u64 *spte,
3805 const void *new)
0028425f 3806{
30945387 3807 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
3808 ++vcpu->kvm->stat.mmu_pde_zapped;
3809 return;
30945387 3810 }
0028425f 3811
4cee5764 3812 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 3813 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
3814}
3815
79539cec
AK
3816static bool need_remote_flush(u64 old, u64 new)
3817{
3818 if (!is_shadow_present_pte(old))
3819 return false;
3820 if (!is_shadow_present_pte(new))
3821 return true;
3822 if ((old ^ new) & PT64_BASE_ADDR_MASK)
3823 return true;
3824 old ^= PT64_NX_MASK;
3825 new ^= PT64_NX_MASK;
3826 return (old & ~new & PT64_PERM_MASK) != 0;
3827}
3828
0671a8e7
XG
3829static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
3830 bool remote_flush, bool local_flush)
79539cec 3831{
0671a8e7
XG
3832 if (zap_page)
3833 return;
3834
3835 if (remote_flush)
79539cec 3836 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 3837 else if (local_flush)
79539cec
AK
3838 kvm_mmu_flush_tlb(vcpu);
3839}
3840
889e5cbc
XG
3841static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
3842 const u8 *new, int *bytes)
da4a00f0 3843{
889e5cbc
XG
3844 u64 gentry;
3845 int r;
72016f3a 3846
72016f3a
AK
3847 /*
3848 * Assume that the pte write on a page table of the same type
49b26e26
XG
3849 * as the current vcpu paging mode since we update the sptes only
3850 * when they have the same mode.
72016f3a 3851 */
889e5cbc 3852 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 3853 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
3854 *gpa &= ~(gpa_t)7;
3855 *bytes = 8;
116eb3d3 3856 r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, 8);
72016f3a
AK
3857 if (r)
3858 gentry = 0;
08e850c6
AK
3859 new = (const u8 *)&gentry;
3860 }
3861
889e5cbc 3862 switch (*bytes) {
08e850c6
AK
3863 case 4:
3864 gentry = *(const u32 *)new;
3865 break;
3866 case 8:
3867 gentry = *(const u64 *)new;
3868 break;
3869 default:
3870 gentry = 0;
3871 break;
72016f3a
AK
3872 }
3873
889e5cbc
XG
3874 return gentry;
3875}
3876
3877/*
3878 * If we're seeing too many writes to a page, it may no longer be a page table,
3879 * or we may be forking, in which case it is better to unmap the page.
3880 */
a138fe75 3881static bool detect_write_flooding(struct kvm_mmu_page *sp)
889e5cbc 3882{
a30f47cb
XG
3883 /*
3884 * Skip write-flooding detected for the sp whose level is 1, because
3885 * it can become unsync, then the guest page is not write-protected.
3886 */
f71fa31f 3887 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
a30f47cb 3888 return false;
3246af0e 3889
a30f47cb 3890 return ++sp->write_flooding_count >= 3;
889e5cbc
XG
3891}
3892
3893/*
3894 * Misaligned accesses are too much trouble to fix up; also, they usually
3895 * indicate a page is not used as a page table.
3896 */
3897static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
3898 int bytes)
3899{
3900 unsigned offset, pte_size, misaligned;
3901
3902 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
3903 gpa, bytes, sp->role.word);
3904
3905 offset = offset_in_page(gpa);
3906 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
3907
3908 /*
3909 * Sometimes, the OS only writes the last one bytes to update status
3910 * bits, for example, in linux, andb instruction is used in clear_bit().
3911 */
3912 if (!(offset & (pte_size - 1)) && bytes == 1)
3913 return false;
3914
889e5cbc
XG
3915 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
3916 misaligned |= bytes < 4;
3917
3918 return misaligned;
3919}
3920
3921static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
3922{
3923 unsigned page_offset, quadrant;
3924 u64 *spte;
3925 int level;
3926
3927 page_offset = offset_in_page(gpa);
3928 level = sp->role.level;
3929 *nspte = 1;
3930 if (!sp->role.cr4_pae) {
3931 page_offset <<= 1; /* 32->64 */
3932 /*
3933 * A 32-bit pde maps 4MB while the shadow pdes map
3934 * only 2MB. So we need to double the offset again
3935 * and zap two pdes instead of one.
3936 */
3937 if (level == PT32_ROOT_LEVEL) {
3938 page_offset &= ~7; /* kill rounding error */
3939 page_offset <<= 1;
3940 *nspte = 2;
3941 }
3942 quadrant = page_offset >> PAGE_SHIFT;
3943 page_offset &= ~PAGE_MASK;
3944 if (quadrant != sp->role.quadrant)
3945 return NULL;
3946 }
3947
3948 spte = &sp->spt[page_offset / sizeof(*spte)];
3949 return spte;
3950}
3951
3952void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
3953 const u8 *new, int bytes)
3954{
3955 gfn_t gfn = gpa >> PAGE_SHIFT;
3956 union kvm_mmu_page_role mask = { .word = 0 };
3957 struct kvm_mmu_page *sp;
889e5cbc
XG
3958 LIST_HEAD(invalid_list);
3959 u64 entry, gentry, *spte;
3960 int npte;
a30f47cb 3961 bool remote_flush, local_flush, zap_page;
889e5cbc
XG
3962
3963 /*
3964 * If we don't have indirect shadow pages, it means no page is
3965 * write-protected, so we can exit simply.
3966 */
3967 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
3968 return;
3969
3970 zap_page = remote_flush = local_flush = false;
3971
3972 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
3973
3974 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
3975
3976 /*
3977 * No need to care whether allocation memory is successful
3978 * or not since pte prefetch is skiped if it does not have
3979 * enough objects in the cache.
3980 */
3981 mmu_topup_memory_caches(vcpu);
3982
3983 spin_lock(&vcpu->kvm->mmu_lock);
3984 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 3985 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 3986
fa1de2bf 3987 mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
b67bfe0d 3988 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
a30f47cb 3989 if (detect_write_misaligned(sp, gpa, bytes) ||
a138fe75 3990 detect_write_flooding(sp)) {
0671a8e7 3991 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 3992 &invalid_list);
4cee5764 3993 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
3994 continue;
3995 }
889e5cbc
XG
3996
3997 spte = get_written_sptes(sp, gpa, &npte);
3998 if (!spte)
3999 continue;
4000
0671a8e7 4001 local_flush = true;
ac1b714e 4002 while (npte--) {
79539cec 4003 entry = *spte;
38e3b2b2 4004 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
4005 if (gentry &&
4006 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 4007 & mask.word) && rmap_can_add(vcpu))
7c562522 4008 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
9bb4f6b1 4009 if (need_remote_flush(entry, *spte))
0671a8e7 4010 remote_flush = true;
ac1b714e 4011 ++spte;
9b7a0325 4012 }
9b7a0325 4013 }
0671a8e7 4014 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 4015 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
0375f7fa 4016 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 4017 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
4018}
4019
a436036b
AK
4020int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
4021{
10589a46
MT
4022 gpa_t gpa;
4023 int r;
a436036b 4024
c5a78f2b 4025 if (vcpu->arch.mmu.direct_map)
60f24784
AK
4026 return 0;
4027
1871c602 4028 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 4029
10589a46 4030 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 4031
10589a46 4032 return r;
a436036b 4033}
577bdc49 4034EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 4035
81f4f76b 4036static void make_mmu_pages_available(struct kvm_vcpu *vcpu)
ebeace86 4037{
d98ba053 4038 LIST_HEAD(invalid_list);
103ad25a 4039
81f4f76b
TY
4040 if (likely(kvm_mmu_available_pages(vcpu->kvm) >= KVM_MIN_FREE_MMU_PAGES))
4041 return;
4042
5da59607
TY
4043 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES) {
4044 if (!prepare_zap_oldest_mmu_page(vcpu->kvm, &invalid_list))
4045 break;
ebeace86 4046
4cee5764 4047 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 4048 }
aa6bd187 4049 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 4050}
ebeace86 4051
1cb3f3ae
XG
4052static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
4053{
4054 if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
4055 return vcpu_match_mmio_gpa(vcpu, addr);
4056
4057 return vcpu_match_mmio_gva(vcpu, addr);
4058}
4059
dc25e89e
AP
4060int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
4061 void *insn, int insn_len)
3067714c 4062{
1cb3f3ae 4063 int r, emulation_type = EMULTYPE_RETRY;
3067714c
AK
4064 enum emulation_result er;
4065
56028d08 4066 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c
AK
4067 if (r < 0)
4068 goto out;
4069
4070 if (!r) {
4071 r = 1;
4072 goto out;
4073 }
4074
1cb3f3ae
XG
4075 if (is_mmio_page_fault(vcpu, cr2))
4076 emulation_type = 0;
4077
4078 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
4079
4080 switch (er) {
4081 case EMULATE_DONE:
4082 return 1;
4083 case EMULATE_DO_MMIO:
4084 ++vcpu->stat.mmio_exits;
6d77dbfc 4085 /* fall through */
3067714c 4086 case EMULATE_FAIL:
3f5d18a9 4087 return 0;
3067714c
AK
4088 default:
4089 BUG();
4090 }
4091out:
3067714c
AK
4092 return r;
4093}
4094EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
4095
a7052897
MT
4096void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
4097{
a7052897 4098 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
4099 kvm_mmu_flush_tlb(vcpu);
4100 ++vcpu->stat.invlpg;
4101}
4102EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
4103
18552672
JR
4104void kvm_enable_tdp(void)
4105{
4106 tdp_enabled = true;
4107}
4108EXPORT_SYMBOL_GPL(kvm_enable_tdp);
4109
5f4cb662
JR
4110void kvm_disable_tdp(void)
4111{
4112 tdp_enabled = false;
4113}
4114EXPORT_SYMBOL_GPL(kvm_disable_tdp);
4115
6aa8b732
AK
4116static void free_mmu_pages(struct kvm_vcpu *vcpu)
4117{
ad312c7c 4118 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
4119 if (vcpu->arch.mmu.lm_root != NULL)
4120 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
4121}
4122
4123static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
4124{
17ac10ad 4125 struct page *page;
6aa8b732
AK
4126 int i;
4127
4128 ASSERT(vcpu);
4129
17ac10ad
AK
4130 /*
4131 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
4132 * Therefore we need to allocate shadow page tables in the first
4133 * 4GB of memory, which happens to fit the DMA32 zone.
4134 */
4135 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
4136 if (!page)
d7fa6ab2
WY
4137 return -ENOMEM;
4138
ad312c7c 4139 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 4140 for (i = 0; i < 4; ++i)
ad312c7c 4141 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 4142
6aa8b732 4143 return 0;
6aa8b732
AK
4144}
4145
8018c27b 4146int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 4147{
6aa8b732 4148 ASSERT(vcpu);
e459e322
XG
4149
4150 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
4151 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
4152 vcpu->arch.mmu.translate_gpa = translate_gpa;
4153 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 4154
8018c27b
IM
4155 return alloc_mmu_pages(vcpu);
4156}
6aa8b732 4157
8018c27b
IM
4158int kvm_mmu_setup(struct kvm_vcpu *vcpu)
4159{
4160 ASSERT(vcpu);
ad312c7c 4161 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 4162
8018c27b 4163 return init_kvm_mmu(vcpu);
6aa8b732
AK
4164}
4165
90cb0529 4166void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 4167{
b99db1d3
TY
4168 struct kvm_memory_slot *memslot;
4169 gfn_t last_gfn;
4170 int i;
6aa8b732 4171
b99db1d3
TY
4172 memslot = id_to_memslot(kvm->memslots, slot);
4173 last_gfn = memslot->base_gfn + memslot->npages - 1;
6aa8b732 4174
9d1beefb
TY
4175 spin_lock(&kvm->mmu_lock);
4176
b99db1d3
TY
4177 for (i = PT_PAGE_TABLE_LEVEL;
4178 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
4179 unsigned long *rmapp;
4180 unsigned long last_index, index;
6aa8b732 4181
b99db1d3
TY
4182 rmapp = memslot->arch.rmap[i - PT_PAGE_TABLE_LEVEL];
4183 last_index = gfn_to_index(last_gfn, memslot->base_gfn, i);
da8dc75f 4184
b99db1d3
TY
4185 for (index = 0; index <= last_index; ++index, ++rmapp) {
4186 if (*rmapp)
4187 __rmap_write_protect(kvm, rmapp, false);
6b81b05e
TY
4188
4189 if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
4190 kvm_flush_remote_tlbs(kvm);
4191 cond_resched_lock(&kvm->mmu_lock);
4192 }
8234b22e 4193 }
6aa8b732 4194 }
b99db1d3 4195
171d595d 4196 kvm_flush_remote_tlbs(kvm);
9d1beefb 4197 spin_unlock(&kvm->mmu_lock);
6aa8b732 4198}
37a7d8b0 4199
e7d11c7a 4200#define BATCH_ZAP_PAGES 10
5304b8d3
XG
4201static void kvm_zap_obsolete_pages(struct kvm *kvm)
4202{
4203 struct kvm_mmu_page *sp, *node;
4204 LIST_HEAD(invalid_list);
e7d11c7a 4205 int batch = 0;
5304b8d3
XG
4206
4207restart:
4208 list_for_each_entry_safe_reverse(sp, node,
4209 &kvm->arch.active_mmu_pages, link) {
e7d11c7a
XG
4210 int ret;
4211
5304b8d3
XG
4212 /*
4213 * No obsolete page exists before new created page since
4214 * active_mmu_pages is the FIFO list.
4215 */
4216 if (!is_obsolete_sp(kvm, sp))
4217 break;
4218
4219 /*
5304b8d3
XG
4220 * Since we are reversely walking the list and the invalid
4221 * list will be moved to the head, skip the invalid page
4222 * can help us to avoid the infinity list walking.
4223 */
4224 if (sp->role.invalid)
4225 continue;
4226
e7d11c7a
XG
4227 if (batch >= BATCH_ZAP_PAGES &&
4228 (need_resched() || spin_needbreak(&kvm->mmu_lock))) {
4229 batch = 0;
5304b8d3
XG
4230 kvm_mmu_commit_zap_page(kvm, &invalid_list);
4231 cond_resched_lock(&kvm->mmu_lock);
4232 goto restart;
4233 }
4234
e7d11c7a
XG
4235 ret = kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
4236 batch += ret;
4237
4238 if (ret)
5304b8d3
XG
4239 goto restart;
4240 }
4241
4242 kvm_mmu_commit_zap_page(kvm, &invalid_list);
4243}
4244
4245/*
4246 * Fast invalidate all shadow pages and use lock-break technique
4247 * to zap obsolete pages.
4248 *
4249 * It's required when memslot is being deleted or VM is being
4250 * destroyed, in these cases, we should ensure that KVM MMU does
4251 * not use any resource of the being-deleted slot or all slots
4252 * after calling the function.
4253 */
4254void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm)
4255{
4256 spin_lock(&kvm->mmu_lock);
35006126 4257 trace_kvm_mmu_invalidate_zap_all_pages(kvm);
5304b8d3
XG
4258 kvm->arch.mmu_valid_gen++;
4259
4260 kvm_zap_obsolete_pages(kvm);
4261 spin_unlock(&kvm->mmu_lock);
4262}
4263
982b3394
TY
4264void kvm_mmu_zap_mmio_sptes(struct kvm *kvm)
4265{
4266 struct kvm_mmu_page *sp, *node;
4267 LIST_HEAD(invalid_list);
4268
4269 spin_lock(&kvm->mmu_lock);
4270restart:
4271 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link) {
4272 if (!sp->mmio_cached)
4273 continue;
4274 if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
4275 goto restart;
4276 }
4277
4278 kvm_mmu_commit_zap_page(kvm, &invalid_list);
4279 spin_unlock(&kvm->mmu_lock);
4280}
4281
1495f230 4282static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
4283{
4284 struct kvm *kvm;
1495f230 4285 int nr_to_scan = sc->nr_to_scan;
45221ab6
DH
4286
4287 if (nr_to_scan == 0)
4288 goto out;
3ee16c81 4289
e935b837 4290 raw_spin_lock(&kvm_lock);
3ee16c81
IE
4291
4292 list_for_each_entry(kvm, &vm_list, vm_list) {
3d56cbdf 4293 int idx;
d98ba053 4294 LIST_HEAD(invalid_list);
3ee16c81 4295
35f2d16b
TY
4296 /*
4297 * Never scan more than sc->nr_to_scan VM instances.
4298 * Will not hit this condition practically since we do not try
4299 * to shrink more than one VM and it is very unlikely to see
4300 * !n_used_mmu_pages so many times.
4301 */
4302 if (!nr_to_scan--)
4303 break;
19526396
GN
4304 /*
4305 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
4306 * here. We may skip a VM instance errorneosly, but we do not
4307 * want to shrink a VM that only started to populate its MMU
4308 * anyway.
4309 */
35f2d16b 4310 if (!kvm->arch.n_used_mmu_pages)
19526396 4311 continue;
19526396 4312
f656ce01 4313 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 4314 spin_lock(&kvm->mmu_lock);
3ee16c81 4315
5da59607 4316 prepare_zap_oldest_mmu_page(kvm, &invalid_list);
d98ba053 4317 kvm_mmu_commit_zap_page(kvm, &invalid_list);
19526396 4318
3ee16c81 4319 spin_unlock(&kvm->mmu_lock);
f656ce01 4320 srcu_read_unlock(&kvm->srcu, idx);
19526396
GN
4321
4322 list_move_tail(&kvm->vm_list, &vm_list);
4323 break;
3ee16c81 4324 }
3ee16c81 4325
e935b837 4326 raw_spin_unlock(&kvm_lock);
3ee16c81 4327
45221ab6
DH
4328out:
4329 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
4330}
4331
4332static struct shrinker mmu_shrinker = {
4333 .shrink = mmu_shrink,
4334 .seeks = DEFAULT_SEEKS * 10,
4335};
4336
2ddfd20e 4337static void mmu_destroy_caches(void)
b5a33a75 4338{
53c07b18
XG
4339 if (pte_list_desc_cache)
4340 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
4341 if (mmu_page_header_cache)
4342 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
4343}
4344
4345int kvm_mmu_module_init(void)
4346{
53c07b18
XG
4347 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
4348 sizeof(struct pte_list_desc),
20c2df83 4349 0, 0, NULL);
53c07b18 4350 if (!pte_list_desc_cache)
b5a33a75
AK
4351 goto nomem;
4352
d3d25b04
AK
4353 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
4354 sizeof(struct kvm_mmu_page),
20c2df83 4355 0, 0, NULL);
d3d25b04
AK
4356 if (!mmu_page_header_cache)
4357 goto nomem;
4358
45bf21a8
WY
4359 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
4360 goto nomem;
4361
3ee16c81
IE
4362 register_shrinker(&mmu_shrinker);
4363
b5a33a75
AK
4364 return 0;
4365
4366nomem:
3ee16c81 4367 mmu_destroy_caches();
b5a33a75
AK
4368 return -ENOMEM;
4369}
4370
3ad82a7e
ZX
4371/*
4372 * Caculate mmu pages needed for kvm.
4373 */
4374unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
4375{
3ad82a7e
ZX
4376 unsigned int nr_mmu_pages;
4377 unsigned int nr_pages = 0;
bc6678a3 4378 struct kvm_memslots *slots;
be6ba0f0 4379 struct kvm_memory_slot *memslot;
3ad82a7e 4380
90d83dc3
LJ
4381 slots = kvm_memslots(kvm);
4382
be6ba0f0
XG
4383 kvm_for_each_memslot(memslot, slots)
4384 nr_pages += memslot->npages;
3ad82a7e
ZX
4385
4386 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
4387 nr_mmu_pages = max(nr_mmu_pages,
4388 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
4389
4390 return nr_mmu_pages;
4391}
4392
94d8b056
MT
4393int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
4394{
4395 struct kvm_shadow_walk_iterator iterator;
c2a2ac2b 4396 u64 spte;
94d8b056
MT
4397 int nr_sptes = 0;
4398
c2a2ac2b
XG
4399 walk_shadow_page_lockless_begin(vcpu);
4400 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
4401 sptes[iterator.level-1] = spte;
94d8b056 4402 nr_sptes++;
c2a2ac2b 4403 if (!is_shadow_present_pte(spte))
94d8b056
MT
4404 break;
4405 }
c2a2ac2b 4406 walk_shadow_page_lockless_end(vcpu);
94d8b056
MT
4407
4408 return nr_sptes;
4409}
4410EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
4411
c42fffe3
XG
4412void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
4413{
4414 ASSERT(vcpu);
4415
4416 destroy_kvm_mmu(vcpu);
4417 free_mmu_pages(vcpu);
4418 mmu_free_memory_caches(vcpu);
b034cf01
XG
4419}
4420
b034cf01
XG
4421void kvm_mmu_module_exit(void)
4422{
4423 mmu_destroy_caches();
4424 percpu_counter_destroy(&kvm_total_used_mmu_pages);
4425 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
4426 mmu_audit_disable();
4427}
This page took 0.871222 seconds and 5 git commands to generate.