xen/PMU: Intercept PMU-related MSR and APIC accesses
[deliverable/linux.git] / arch / x86 / xen / enlighten.c
CommitLineData
5ead97c8
JF
1/*
2 * Core of Xen paravirt_ops implementation.
3 *
4 * This file contains the xen_paravirt_ops structure itself, and the
5 * implementations for:
6 * - privileged instructions
7 * - interrupt flags
8 * - segment operations
9 * - booting and setup
10 *
11 * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
12 */
13
38e20b07 14#include <linux/cpu.h>
5ead97c8
JF
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/smp.h>
18#include <linux/preempt.h>
f120f13e 19#include <linux/hardirq.h>
5ead97c8
JF
20#include <linux/percpu.h>
21#include <linux/delay.h>
22#include <linux/start_kernel.h>
23#include <linux/sched.h>
6cac5a92 24#include <linux/kprobes.h>
5ead97c8
JF
25#include <linux/bootmem.h>
26#include <linux/module.h>
f4f97b3e
JF
27#include <linux/mm.h>
28#include <linux/page-flags.h>
29#include <linux/highmem.h>
b8c2d3df 30#include <linux/console.h>
5d990b62 31#include <linux/pci.h>
5a0e3ad6 32#include <linux/gfp.h>
236260b9 33#include <linux/memblock.h>
96f28bc6 34#include <linux/edd.h>
5ead97c8 35
1ccbf534 36#include <xen/xen.h>
0ec53ecf 37#include <xen/events.h>
5ead97c8 38#include <xen/interface/xen.h>
ecbf29cd 39#include <xen/interface/version.h>
5ead97c8
JF
40#include <xen/interface/physdev.h>
41#include <xen/interface/vcpu.h>
bee6ab53 42#include <xen/interface/memory.h>
f221b04f 43#include <xen/interface/nmi.h>
cef12ee5 44#include <xen/interface/xen-mca.h>
5ead97c8
JF
45#include <xen/features.h>
46#include <xen/page.h>
38e20b07 47#include <xen/hvm.h>
084a2a4e 48#include <xen/hvc-console.h>
211063dc 49#include <xen/acpi.h>
5ead97c8
JF
50
51#include <asm/paravirt.h>
7b6aa335 52#include <asm/apic.h>
5ead97c8 53#include <asm/page.h>
b5401a96 54#include <asm/xen/pci.h>
5ead97c8
JF
55#include <asm/xen/hypercall.h>
56#include <asm/xen/hypervisor.h>
57#include <asm/fixmap.h>
58#include <asm/processor.h>
707ebbc8 59#include <asm/proto.h>
1153968a 60#include <asm/msr-index.h>
6cac5a92 61#include <asm/traps.h>
5ead97c8
JF
62#include <asm/setup.h>
63#include <asm/desc.h>
817a824b 64#include <asm/pgalloc.h>
5ead97c8 65#include <asm/pgtable.h>
f87e4cac 66#include <asm/tlbflush.h>
fefa629a 67#include <asm/reboot.h>
577eebea 68#include <asm/stackprotector.h>
bee6ab53 69#include <asm/hypervisor.h>
f221b04f 70#include <asm/mach_traps.h>
73c154c6 71#include <asm/mwait.h>
76a8df7b 72#include <asm/pci_x86.h>
c79c4982 73#include <asm/pat.h>
73c154c6
KRW
74
75#ifdef CONFIG_ACPI
76#include <linux/acpi.h>
77#include <asm/acpi.h>
78#include <acpi/pdc_intel.h>
79#include <acpi/processor.h>
80#include <xen/interface/platform.h>
81#endif
5ead97c8
JF
82
83#include "xen-ops.h"
3b827c1b 84#include "mmu.h"
f447d56d 85#include "smp.h"
5ead97c8 86#include "multicalls.h"
65d0cf0b 87#include "pmu.h"
5ead97c8
JF
88
89EXPORT_SYMBOL_GPL(hypercall_page);
90
a520996a
KRW
91/*
92 * Pointer to the xen_vcpu_info structure or
93 * &HYPERVISOR_shared_info->vcpu_info[cpu]. See xen_hvm_init_shared_info
94 * and xen_vcpu_setup for details. By default it points to share_info->vcpu_info
95 * but if the hypervisor supports VCPUOP_register_vcpu_info then it can point
96 * to xen_vcpu_info. The pointer is used in __xen_evtchn_do_upcall to
97 * acknowledge pending events.
98 * Also more subtly it is used by the patched version of irq enable/disable
99 * e.g. xen_irq_enable_direct and xen_iret in PV mode.
100 *
101 * The desire to be able to do those mask/unmask operations as a single
102 * instruction by using the per-cpu offset held in %gs is the real reason
103 * vcpu info is in a per-cpu pointer and the original reason for this
104 * hypercall.
105 *
106 */
5ead97c8 107DEFINE_PER_CPU(struct vcpu_info *, xen_vcpu);
a520996a
KRW
108
109/*
110 * Per CPU pages used if hypervisor supports VCPUOP_register_vcpu_info
111 * hypercall. This can be used both in PV and PVHVM mode. The structure
112 * overrides the default per_cpu(xen_vcpu, cpu) value.
113 */
5ead97c8 114DEFINE_PER_CPU(struct vcpu_info, xen_vcpu_info);
9f79991d 115
6e833587
JF
116enum xen_domain_type xen_domain_type = XEN_NATIVE;
117EXPORT_SYMBOL_GPL(xen_domain_type);
118
7e77506a
IC
119unsigned long *machine_to_phys_mapping = (void *)MACH2PHYS_VIRT_START;
120EXPORT_SYMBOL(machine_to_phys_mapping);
ccbcdf7c
JB
121unsigned long machine_to_phys_nr;
122EXPORT_SYMBOL(machine_to_phys_nr);
7e77506a 123
5ead97c8
JF
124struct start_info *xen_start_info;
125EXPORT_SYMBOL_GPL(xen_start_info);
126
a0d695c8 127struct shared_info xen_dummy_shared_info;
60223a32 128
38341432
JF
129void *xen_initial_gdt;
130
bee6ab53 131RESERVE_BRK(shared_info_page_brk, PAGE_SIZE);
38e20b07
SY
132__read_mostly int xen_have_vector_callback;
133EXPORT_SYMBOL_GPL(xen_have_vector_callback);
bee6ab53 134
60223a32
JF
135/*
136 * Point at some empty memory to start with. We map the real shared_info
137 * page as soon as fixmap is up and running.
138 */
4648da7c 139struct shared_info *HYPERVISOR_shared_info = &xen_dummy_shared_info;
60223a32
JF
140
141/*
142 * Flag to determine whether vcpu info placement is available on all
143 * VCPUs. We assume it is to start with, and then set it to zero on
144 * the first failure. This is because it can succeed on some VCPUs
145 * and not others, since it can involve hypervisor memory allocation,
146 * or because the guest failed to guarantee all the appropriate
147 * constraints on all VCPUs (ie buffer can't cross a page boundary).
148 *
149 * Note that any particular CPU may be using a placed vcpu structure,
150 * but we can only optimise if the all are.
151 *
152 * 0: not available, 1: available
153 */
e4d04071 154static int have_vcpu_info_placement = 1;
60223a32 155
1c32cdc6
DV
156struct tls_descs {
157 struct desc_struct desc[3];
158};
159
160/*
161 * Updating the 3 TLS descriptors in the GDT on every task switch is
162 * surprisingly expensive so we avoid updating them if they haven't
163 * changed. Since Xen writes different descriptors than the one
164 * passed in the update_descriptor hypercall we keep shadow copies to
165 * compare against.
166 */
167static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
168
c06ee78d
MR
169static void clamp_max_cpus(void)
170{
171#ifdef CONFIG_SMP
172 if (setup_max_cpus > MAX_VIRT_CPUS)
173 setup_max_cpus = MAX_VIRT_CPUS;
174#endif
175}
176
9c7a7942 177static void xen_vcpu_setup(int cpu)
5ead97c8 178{
60223a32
JF
179 struct vcpu_register_vcpu_info info;
180 int err;
181 struct vcpu_info *vcpup;
182
a0d695c8 183 BUG_ON(HYPERVISOR_shared_info == &xen_dummy_shared_info);
60223a32 184
7f1fc268
KRW
185 /*
186 * This path is called twice on PVHVM - first during bootup via
187 * smp_init -> xen_hvm_cpu_notify, and then if the VCPU is being
188 * hotplugged: cpu_up -> xen_hvm_cpu_notify.
189 * As we can only do the VCPUOP_register_vcpu_info once lets
190 * not over-write its result.
191 *
192 * For PV it is called during restore (xen_vcpu_restore) and bootup
193 * (xen_setup_vcpu_info_placement). The hotplug mechanism does not
194 * use this function.
195 */
196 if (xen_hvm_domain()) {
197 if (per_cpu(xen_vcpu, cpu) == &per_cpu(xen_vcpu_info, cpu))
198 return;
199 }
c06ee78d
MR
200 if (cpu < MAX_VIRT_CPUS)
201 per_cpu(xen_vcpu,cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
60223a32 202
c06ee78d
MR
203 if (!have_vcpu_info_placement) {
204 if (cpu >= MAX_VIRT_CPUS)
205 clamp_max_cpus();
206 return;
207 }
60223a32 208
c06ee78d 209 vcpup = &per_cpu(xen_vcpu_info, cpu);
9976b39b 210 info.mfn = arbitrary_virt_to_mfn(vcpup);
60223a32
JF
211 info.offset = offset_in_page(vcpup);
212
60223a32
JF
213 /* Check to see if the hypervisor will put the vcpu_info
214 structure where we want it, which allows direct access via
a520996a
KRW
215 a percpu-variable.
216 N.B. This hypercall can _only_ be called once per CPU. Subsequent
217 calls will error out with -EINVAL. This is due to the fact that
218 hypervisor has no unregister variant and this hypercall does not
219 allow to over-write info.mfn and info.offset.
220 */
60223a32
JF
221 err = HYPERVISOR_vcpu_op(VCPUOP_register_vcpu_info, cpu, &info);
222
223 if (err) {
224 printk(KERN_DEBUG "register_vcpu_info failed: err=%d\n", err);
225 have_vcpu_info_placement = 0;
c06ee78d 226 clamp_max_cpus();
60223a32
JF
227 } else {
228 /* This cpu is using the registered vcpu info, even if
229 later ones fail to. */
230 per_cpu(xen_vcpu, cpu) = vcpup;
60223a32 231 }
5ead97c8
JF
232}
233
9c7a7942
JF
234/*
235 * On restore, set the vcpu placement up again.
236 * If it fails, then we're in a bad state, since
237 * we can't back out from using it...
238 */
239void xen_vcpu_restore(void)
240{
3905bb2a 241 int cpu;
9c7a7942 242
9d328a94 243 for_each_possible_cpu(cpu) {
3905bb2a 244 bool other_cpu = (cpu != smp_processor_id());
9d328a94 245 bool is_up = HYPERVISOR_vcpu_op(VCPUOP_is_up, cpu, NULL);
9c7a7942 246
9d328a94 247 if (other_cpu && is_up &&
3905bb2a
JF
248 HYPERVISOR_vcpu_op(VCPUOP_down, cpu, NULL))
249 BUG();
9c7a7942 250
3905bb2a 251 xen_setup_runstate_info(cpu);
9c7a7942 252
3905bb2a 253 if (have_vcpu_info_placement)
9c7a7942 254 xen_vcpu_setup(cpu);
9c7a7942 255
9d328a94 256 if (other_cpu && is_up &&
3905bb2a
JF
257 HYPERVISOR_vcpu_op(VCPUOP_up, cpu, NULL))
258 BUG();
9c7a7942
JF
259 }
260}
261
5ead97c8
JF
262static void __init xen_banner(void)
263{
95c7c23b
JF
264 unsigned version = HYPERVISOR_xen_version(XENVER_version, NULL);
265 struct xen_extraversion extra;
266 HYPERVISOR_xen_version(XENVER_extraversion, &extra);
267
d285d683
MR
268 pr_info("Booting paravirtualized kernel %son %s\n",
269 xen_feature(XENFEAT_auto_translated_physmap) ?
270 "with PVH extensions " : "", pv_info.name);
95c7c23b
JF
271 printk(KERN_INFO "Xen version: %d.%d%s%s\n",
272 version >> 16, version & 0xffff, extra.extraversion,
e57778a1 273 xen_feature(XENFEAT_mmu_pt_update_preserve_ad) ? " (preserve-AD)" : "");
5ead97c8 274}
394b40f6
KRW
275/* Check if running on Xen version (major, minor) or later */
276bool
277xen_running_on_version_or_later(unsigned int major, unsigned int minor)
278{
279 unsigned int version;
280
281 if (!xen_domain())
282 return false;
283
284 version = HYPERVISOR_xen_version(XENVER_version, NULL);
285 if ((((version >> 16) == major) && ((version & 0xffff) >= minor)) ||
286 ((version >> 16) > major))
287 return true;
288 return false;
289}
5ead97c8 290
5e626254
AP
291#define CPUID_THERM_POWER_LEAF 6
292#define APERFMPERF_PRESENT 0
293
e826fe1b
JF
294static __read_mostly unsigned int cpuid_leaf1_edx_mask = ~0;
295static __read_mostly unsigned int cpuid_leaf1_ecx_mask = ~0;
296
73c154c6
KRW
297static __read_mostly unsigned int cpuid_leaf1_ecx_set_mask;
298static __read_mostly unsigned int cpuid_leaf5_ecx_val;
299static __read_mostly unsigned int cpuid_leaf5_edx_val;
300
65ea5b03
PA
301static void xen_cpuid(unsigned int *ax, unsigned int *bx,
302 unsigned int *cx, unsigned int *dx)
5ead97c8 303{
82d64699 304 unsigned maskebx = ~0;
e826fe1b 305 unsigned maskecx = ~0;
5ead97c8 306 unsigned maskedx = ~0;
73c154c6 307 unsigned setecx = 0;
5ead97c8
JF
308 /*
309 * Mask out inconvenient features, to try and disable as many
310 * unsupported kernel subsystems as possible.
311 */
82d64699
JF
312 switch (*ax) {
313 case 1:
e826fe1b 314 maskecx = cpuid_leaf1_ecx_mask;
73c154c6 315 setecx = cpuid_leaf1_ecx_set_mask;
e826fe1b 316 maskedx = cpuid_leaf1_edx_mask;
82d64699
JF
317 break;
318
73c154c6
KRW
319 case CPUID_MWAIT_LEAF:
320 /* Synthesize the values.. */
321 *ax = 0;
322 *bx = 0;
323 *cx = cpuid_leaf5_ecx_val;
324 *dx = cpuid_leaf5_edx_val;
325 return;
326
5e626254
AP
327 case CPUID_THERM_POWER_LEAF:
328 /* Disabling APERFMPERF for kernel usage */
329 maskecx = ~(1 << APERFMPERF_PRESENT);
330 break;
331
82d64699
JF
332 case 0xb:
333 /* Suppress extended topology stuff */
334 maskebx = 0;
335 break;
e826fe1b 336 }
5ead97c8
JF
337
338 asm(XEN_EMULATE_PREFIX "cpuid"
65ea5b03
PA
339 : "=a" (*ax),
340 "=b" (*bx),
341 "=c" (*cx),
342 "=d" (*dx)
343 : "0" (*ax), "2" (*cx));
e826fe1b 344
82d64699 345 *bx &= maskebx;
e826fe1b 346 *cx &= maskecx;
73c154c6 347 *cx |= setecx;
65ea5b03 348 *dx &= maskedx;
73c154c6 349
5ead97c8
JF
350}
351
73c154c6
KRW
352static bool __init xen_check_mwait(void)
353{
e3aa4e61 354#ifdef CONFIG_ACPI
73c154c6
KRW
355 struct xen_platform_op op = {
356 .cmd = XENPF_set_processor_pminfo,
357 .u.set_pminfo.id = -1,
358 .u.set_pminfo.type = XEN_PM_PDC,
359 };
360 uint32_t buf[3];
361 unsigned int ax, bx, cx, dx;
362 unsigned int mwait_mask;
363
364 /* We need to determine whether it is OK to expose the MWAIT
365 * capability to the kernel to harvest deeper than C3 states from ACPI
366 * _CST using the processor_harvest_xen.c module. For this to work, we
367 * need to gather the MWAIT_LEAF values (which the cstate.c code
368 * checks against). The hypervisor won't expose the MWAIT flag because
369 * it would break backwards compatibility; so we will find out directly
370 * from the hardware and hypercall.
371 */
372 if (!xen_initial_domain())
373 return false;
374
e3aa4e61
LJ
375 /*
376 * When running under platform earlier than Xen4.2, do not expose
377 * mwait, to avoid the risk of loading native acpi pad driver
378 */
379 if (!xen_running_on_version_or_later(4, 2))
380 return false;
381
73c154c6
KRW
382 ax = 1;
383 cx = 0;
384
385 native_cpuid(&ax, &bx, &cx, &dx);
386
387 mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
388 (1 << (X86_FEATURE_MWAIT % 32));
389
390 if ((cx & mwait_mask) != mwait_mask)
391 return false;
392
393 /* We need to emulate the MWAIT_LEAF and for that we need both
394 * ecx and edx. The hypercall provides only partial information.
395 */
396
397 ax = CPUID_MWAIT_LEAF;
398 bx = 0;
399 cx = 0;
400 dx = 0;
401
402 native_cpuid(&ax, &bx, &cx, &dx);
403
404 /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
405 * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
406 */
407 buf[0] = ACPI_PDC_REVISION_ID;
408 buf[1] = 1;
409 buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
410
411 set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
412
413 if ((HYPERVISOR_dom0_op(&op) == 0) &&
414 (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
415 cpuid_leaf5_ecx_val = cx;
416 cpuid_leaf5_edx_val = dx;
417 }
418 return true;
419#else
420 return false;
421#endif
422}
ad3062a0 423static void __init xen_init_cpuid_mask(void)
e826fe1b
JF
424{
425 unsigned int ax, bx, cx, dx;
947ccf9c 426 unsigned int xsave_mask;
e826fe1b
JF
427
428 cpuid_leaf1_edx_mask =
cef12ee5 429 ~((1 << X86_FEATURE_MTRR) | /* disable MTRR */
e826fe1b
JF
430 (1 << X86_FEATURE_ACC)); /* thermal monitoring */
431
432 if (!xen_initial_domain())
433 cpuid_leaf1_edx_mask &=
6efa20e4 434 ~((1 << X86_FEATURE_ACPI)); /* disable ACPI */
4ea9b9ac
ZD
435
436 cpuid_leaf1_ecx_mask &= ~(1 << (X86_FEATURE_X2APIC % 32));
437
947ccf9c 438 ax = 1;
5e287830 439 cx = 0;
d285d683 440 cpuid(1, &ax, &bx, &cx, &dx);
e826fe1b 441
947ccf9c
SH
442 xsave_mask =
443 (1 << (X86_FEATURE_XSAVE % 32)) |
444 (1 << (X86_FEATURE_OSXSAVE % 32));
445
446 /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
447 if ((cx & xsave_mask) != xsave_mask)
448 cpuid_leaf1_ecx_mask &= ~xsave_mask; /* disable XSAVE & OSXSAVE */
73c154c6
KRW
449 if (xen_check_mwait())
450 cpuid_leaf1_ecx_set_mask = (1 << (X86_FEATURE_MWAIT % 32));
e826fe1b
JF
451}
452
5ead97c8
JF
453static void xen_set_debugreg(int reg, unsigned long val)
454{
455 HYPERVISOR_set_debugreg(reg, val);
456}
457
458static unsigned long xen_get_debugreg(int reg)
459{
460 return HYPERVISOR_get_debugreg(reg);
461}
462
224101ed 463static void xen_end_context_switch(struct task_struct *next)
5ead97c8 464{
5ead97c8 465 xen_mc_flush();
224101ed 466 paravirt_end_context_switch(next);
5ead97c8
JF
467}
468
469static unsigned long xen_store_tr(void)
470{
471 return 0;
472}
473
a05d2eba 474/*
cef43bf6
JF
475 * Set the page permissions for a particular virtual address. If the
476 * address is a vmalloc mapping (or other non-linear mapping), then
477 * find the linear mapping of the page and also set its protections to
478 * match.
a05d2eba
JF
479 */
480static void set_aliased_prot(void *v, pgprot_t prot)
481{
482 int level;
483 pte_t *ptep;
484 pte_t pte;
485 unsigned long pfn;
486 struct page *page;
aa1acff3 487 unsigned char dummy;
a05d2eba
JF
488
489 ptep = lookup_address((unsigned long)v, &level);
490 BUG_ON(ptep == NULL);
491
492 pfn = pte_pfn(*ptep);
493 page = pfn_to_page(pfn);
494
495 pte = pfn_pte(pfn, prot);
496
aa1acff3
AL
497 /*
498 * Careful: update_va_mapping() will fail if the virtual address
499 * we're poking isn't populated in the page tables. We don't
500 * need to worry about the direct map (that's always in the page
501 * tables), but we need to be careful about vmap space. In
502 * particular, the top level page table can lazily propagate
503 * entries between processes, so if we've switched mms since we
504 * vmapped the target in the first place, we might not have the
505 * top-level page table entry populated.
506 *
507 * We disable preemption because we want the same mm active when
508 * we probe the target and when we issue the hypercall. We'll
509 * have the same nominal mm, but if we're a kernel thread, lazy
510 * mm dropping could change our pgd.
511 *
512 * Out of an abundance of caution, this uses __get_user() to fault
513 * in the target address just in case there's some obscure case
514 * in which the target address isn't readable.
515 */
516
517 preempt_disable();
518
519 pagefault_disable(); /* Avoid warnings due to being atomic. */
520 __get_user(dummy, (unsigned char __user __force *)v);
521 pagefault_enable();
522
a05d2eba
JF
523 if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
524 BUG();
525
526 if (!PageHighMem(page)) {
527 void *av = __va(PFN_PHYS(pfn));
528
529 if (av != v)
530 if (HYPERVISOR_update_va_mapping((unsigned long)av, pte, 0))
531 BUG();
532 } else
533 kmap_flush_unused();
aa1acff3
AL
534
535 preempt_enable();
a05d2eba
JF
536}
537
38ffbe66
JF
538static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
539{
a05d2eba 540 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
541 int i;
542
aa1acff3
AL
543 /*
544 * We need to mark the all aliases of the LDT pages RO. We
545 * don't need to call vm_flush_aliases(), though, since that's
546 * only responsible for flushing aliases out the TLBs, not the
547 * page tables, and Xen will flush the TLB for us if needed.
548 *
549 * To avoid confusing future readers: none of this is necessary
550 * to load the LDT. The hypervisor only checks this when the
551 * LDT is faulted in due to subsequent descriptor access.
552 */
553
a05d2eba
JF
554 for(i = 0; i < entries; i += entries_per_page)
555 set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
38ffbe66
JF
556}
557
558static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
559{
a05d2eba 560 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
561 int i;
562
a05d2eba
JF
563 for(i = 0; i < entries; i += entries_per_page)
564 set_aliased_prot(ldt + i, PAGE_KERNEL);
38ffbe66
JF
565}
566
5ead97c8
JF
567static void xen_set_ldt(const void *addr, unsigned entries)
568{
5ead97c8
JF
569 struct mmuext_op *op;
570 struct multicall_space mcs = xen_mc_entry(sizeof(*op));
571
ab78f7ad
JF
572 trace_xen_cpu_set_ldt(addr, entries);
573
5ead97c8
JF
574 op = mcs.args;
575 op->cmd = MMUEXT_SET_LDT;
4dbf7af6 576 op->arg1.linear_addr = (unsigned long)addr;
5ead97c8
JF
577 op->arg2.nr_ents = entries;
578
579 MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
580
581 xen_mc_issue(PARAVIRT_LAZY_CPU);
582}
583
6b68f01b 584static void xen_load_gdt(const struct desc_ptr *dtr)
5ead97c8 585{
5ead97c8
JF
586 unsigned long va = dtr->address;
587 unsigned int size = dtr->size + 1;
588 unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
3ce5fa7e 589 unsigned long frames[pages];
5ead97c8 590 int f;
5ead97c8 591
577eebea
JF
592 /*
593 * A GDT can be up to 64k in size, which corresponds to 8192
594 * 8-byte entries, or 16 4k pages..
595 */
5ead97c8
JF
596
597 BUG_ON(size > 65536);
598 BUG_ON(va & ~PAGE_MASK);
599
5ead97c8 600 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
6ed6bf42 601 int level;
577eebea 602 pte_t *ptep;
6ed6bf42
JF
603 unsigned long pfn, mfn;
604 void *virt;
605
577eebea
JF
606 /*
607 * The GDT is per-cpu and is in the percpu data area.
608 * That can be virtually mapped, so we need to do a
609 * page-walk to get the underlying MFN for the
610 * hypercall. The page can also be in the kernel's
611 * linear range, so we need to RO that mapping too.
612 */
613 ptep = lookup_address(va, &level);
6ed6bf42
JF
614 BUG_ON(ptep == NULL);
615
616 pfn = pte_pfn(*ptep);
617 mfn = pfn_to_mfn(pfn);
618 virt = __va(PFN_PHYS(pfn));
619
620 frames[f] = mfn;
9976b39b 621
5ead97c8 622 make_lowmem_page_readonly((void *)va);
6ed6bf42 623 make_lowmem_page_readonly(virt);
5ead97c8
JF
624 }
625
3ce5fa7e
JF
626 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
627 BUG();
5ead97c8
JF
628}
629
577eebea
JF
630/*
631 * load_gdt for early boot, when the gdt is only mapped once
632 */
ad3062a0 633static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
577eebea
JF
634{
635 unsigned long va = dtr->address;
636 unsigned int size = dtr->size + 1;
637 unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
638 unsigned long frames[pages];
639 int f;
640
641 /*
642 * A GDT can be up to 64k in size, which corresponds to 8192
643 * 8-byte entries, or 16 4k pages..
644 */
645
646 BUG_ON(size > 65536);
647 BUG_ON(va & ~PAGE_MASK);
648
649 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
650 pte_t pte;
651 unsigned long pfn, mfn;
652
653 pfn = virt_to_pfn(va);
654 mfn = pfn_to_mfn(pfn);
655
656 pte = pfn_pte(pfn, PAGE_KERNEL_RO);
657
658 if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
659 BUG();
660
661 frames[f] = mfn;
662 }
663
664 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
665 BUG();
666}
667
59290362
DV
668static inline bool desc_equal(const struct desc_struct *d1,
669 const struct desc_struct *d2)
670{
671 return d1->a == d2->a && d1->b == d2->b;
672}
673
5ead97c8
JF
674static void load_TLS_descriptor(struct thread_struct *t,
675 unsigned int cpu, unsigned int i)
676{
1c32cdc6
DV
677 struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
678 struct desc_struct *gdt;
679 xmaddr_t maddr;
680 struct multicall_space mc;
681
682 if (desc_equal(shadow, &t->tls_array[i]))
683 return;
684
685 *shadow = t->tls_array[i];
686
687 gdt = get_cpu_gdt_table(cpu);
688 maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
689 mc = __xen_mc_entry(0);
5ead97c8
JF
690
691 MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
692}
693
694static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
695{
8b84ad94 696 /*
ccbeed3a
TH
697 * XXX sleazy hack: If we're being called in a lazy-cpu zone
698 * and lazy gs handling is enabled, it means we're in a
699 * context switch, and %gs has just been saved. This means we
700 * can zero it out to prevent faults on exit from the
701 * hypervisor if the next process has no %gs. Either way, it
702 * has been saved, and the new value will get loaded properly.
703 * This will go away as soon as Xen has been modified to not
704 * save/restore %gs for normal hypercalls.
8a95408e
EH
705 *
706 * On x86_64, this hack is not used for %gs, because gs points
707 * to KERNEL_GS_BASE (and uses it for PDA references), so we
708 * must not zero %gs on x86_64
709 *
710 * For x86_64, we need to zero %fs, otherwise we may get an
711 * exception between the new %fs descriptor being loaded and
712 * %fs being effectively cleared at __switch_to().
8b84ad94 713 */
8a95408e
EH
714 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU) {
715#ifdef CONFIG_X86_32
ccbeed3a 716 lazy_load_gs(0);
8a95408e
EH
717#else
718 loadsegment(fs, 0);
719#endif
720 }
721
722 xen_mc_batch();
723
724 load_TLS_descriptor(t, cpu, 0);
725 load_TLS_descriptor(t, cpu, 1);
726 load_TLS_descriptor(t, cpu, 2);
727
728 xen_mc_issue(PARAVIRT_LAZY_CPU);
5ead97c8
JF
729}
730
a8fc1089
EH
731#ifdef CONFIG_X86_64
732static void xen_load_gs_index(unsigned int idx)
733{
734 if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
735 BUG();
5ead97c8 736}
a8fc1089 737#endif
5ead97c8
JF
738
739static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
75b8bb3e 740 const void *ptr)
5ead97c8 741{
cef43bf6 742 xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
75b8bb3e 743 u64 entry = *(u64 *)ptr;
5ead97c8 744
ab78f7ad
JF
745 trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
746
f120f13e
JF
747 preempt_disable();
748
5ead97c8
JF
749 xen_mc_flush();
750 if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
751 BUG();
f120f13e
JF
752
753 preempt_enable();
5ead97c8
JF
754}
755
e176d367 756static int cvt_gate_to_trap(int vector, const gate_desc *val,
5ead97c8
JF
757 struct trap_info *info)
758{
6cac5a92
JF
759 unsigned long addr;
760
6d02c426 761 if (val->type != GATE_TRAP && val->type != GATE_INTERRUPT)
5ead97c8
JF
762 return 0;
763
764 info->vector = vector;
6cac5a92
JF
765
766 addr = gate_offset(*val);
767#ifdef CONFIG_X86_64
b80119bb
JF
768 /*
769 * Look for known traps using IST, and substitute them
770 * appropriately. The debugger ones are the only ones we care
05e36006
LJ
771 * about. Xen will handle faults like double_fault,
772 * so we should never see them. Warn if
b80119bb
JF
773 * there's an unexpected IST-using fault handler.
774 */
6cac5a92
JF
775 if (addr == (unsigned long)debug)
776 addr = (unsigned long)xen_debug;
777 else if (addr == (unsigned long)int3)
778 addr = (unsigned long)xen_int3;
779 else if (addr == (unsigned long)stack_segment)
780 addr = (unsigned long)xen_stack_segment;
6efa20e4 781 else if (addr == (unsigned long)double_fault) {
b80119bb
JF
782 /* Don't need to handle these */
783 return 0;
784#ifdef CONFIG_X86_MCE
785 } else if (addr == (unsigned long)machine_check) {
05e36006
LJ
786 /*
787 * when xen hypervisor inject vMCE to guest,
788 * use native mce handler to handle it
789 */
790 ;
b80119bb 791#endif
6efa20e4
KRW
792 } else if (addr == (unsigned long)nmi)
793 /*
794 * Use the native version as well.
795 */
796 ;
797 else {
b80119bb
JF
798 /* Some other trap using IST? */
799 if (WARN_ON(val->ist != 0))
800 return 0;
801 }
6cac5a92
JF
802#endif /* CONFIG_X86_64 */
803 info->address = addr;
804
e176d367
EH
805 info->cs = gate_segment(*val);
806 info->flags = val->dpl;
5ead97c8 807 /* interrupt gates clear IF */
6d02c426
JF
808 if (val->type == GATE_INTERRUPT)
809 info->flags |= 1 << 2;
5ead97c8
JF
810
811 return 1;
812}
813
814/* Locations of each CPU's IDT */
6b68f01b 815static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
5ead97c8
JF
816
817/* Set an IDT entry. If the entry is part of the current IDT, then
818 also update Xen. */
8d947344 819static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
5ead97c8 820{
5ead97c8 821 unsigned long p = (unsigned long)&dt[entrynum];
f120f13e
JF
822 unsigned long start, end;
823
ab78f7ad
JF
824 trace_xen_cpu_write_idt_entry(dt, entrynum, g);
825
f120f13e
JF
826 preempt_disable();
827
780f36d8
CL
828 start = __this_cpu_read(idt_desc.address);
829 end = start + __this_cpu_read(idt_desc.size) + 1;
5ead97c8
JF
830
831 xen_mc_flush();
832
8d947344 833 native_write_idt_entry(dt, entrynum, g);
5ead97c8
JF
834
835 if (p >= start && (p + 8) <= end) {
836 struct trap_info info[2];
837
838 info[1].address = 0;
839
e176d367 840 if (cvt_gate_to_trap(entrynum, g, &info[0]))
5ead97c8
JF
841 if (HYPERVISOR_set_trap_table(info))
842 BUG();
843 }
f120f13e
JF
844
845 preempt_enable();
5ead97c8
JF
846}
847
6b68f01b 848static void xen_convert_trap_info(const struct desc_ptr *desc,
f87e4cac 849 struct trap_info *traps)
5ead97c8 850{
5ead97c8
JF
851 unsigned in, out, count;
852
e176d367 853 count = (desc->size+1) / sizeof(gate_desc);
5ead97c8
JF
854 BUG_ON(count > 256);
855
5ead97c8 856 for (in = out = 0; in < count; in++) {
e176d367 857 gate_desc *entry = (gate_desc*)(desc->address) + in;
5ead97c8 858
e176d367 859 if (cvt_gate_to_trap(in, entry, &traps[out]))
5ead97c8
JF
860 out++;
861 }
862 traps[out].address = 0;
f87e4cac
JF
863}
864
865void xen_copy_trap_info(struct trap_info *traps)
866{
89cbc767 867 const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
f87e4cac
JF
868
869 xen_convert_trap_info(desc, traps);
f87e4cac
JF
870}
871
872/* Load a new IDT into Xen. In principle this can be per-CPU, so we
873 hold a spinlock to protect the static traps[] array (static because
874 it avoids allocation, and saves stack space). */
6b68f01b 875static void xen_load_idt(const struct desc_ptr *desc)
f87e4cac
JF
876{
877 static DEFINE_SPINLOCK(lock);
878 static struct trap_info traps[257];
f87e4cac 879
ab78f7ad
JF
880 trace_xen_cpu_load_idt(desc);
881
f87e4cac
JF
882 spin_lock(&lock);
883
89cbc767 884 memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
f120f13e 885
f87e4cac 886 xen_convert_trap_info(desc, traps);
5ead97c8
JF
887
888 xen_mc_flush();
889 if (HYPERVISOR_set_trap_table(traps))
890 BUG();
891
892 spin_unlock(&lock);
893}
894
895/* Write a GDT descriptor entry. Ignore LDT descriptors, since
896 they're handled differently. */
897static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
014b15be 898 const void *desc, int type)
5ead97c8 899{
ab78f7ad
JF
900 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
901
f120f13e
JF
902 preempt_disable();
903
014b15be
GOC
904 switch (type) {
905 case DESC_LDT:
906 case DESC_TSS:
5ead97c8
JF
907 /* ignore */
908 break;
909
910 default: {
9976b39b 911 xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
5ead97c8
JF
912
913 xen_mc_flush();
014b15be 914 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
5ead97c8
JF
915 BUG();
916 }
917
918 }
f120f13e
JF
919
920 preempt_enable();
5ead97c8
JF
921}
922
577eebea
JF
923/*
924 * Version of write_gdt_entry for use at early boot-time needed to
925 * update an entry as simply as possible.
926 */
ad3062a0 927static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
577eebea
JF
928 const void *desc, int type)
929{
ab78f7ad
JF
930 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
931
577eebea
JF
932 switch (type) {
933 case DESC_LDT:
934 case DESC_TSS:
935 /* ignore */
936 break;
937
938 default: {
939 xmaddr_t maddr = virt_to_machine(&dt[entry]);
940
941 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
942 dt[entry] = *(struct desc_struct *)desc;
943 }
944
945 }
946}
947
faca6227 948static void xen_load_sp0(struct tss_struct *tss,
a05d2eba 949 struct thread_struct *thread)
5ead97c8 950{
ab78f7ad
JF
951 struct multicall_space mcs;
952
953 mcs = xen_mc_entry(0);
faca6227 954 MULTI_stack_switch(mcs.mc, __KERNEL_DS, thread->sp0);
5ead97c8 955 xen_mc_issue(PARAVIRT_LAZY_CPU);
8ef46a67 956 tss->x86_tss.sp0 = thread->sp0;
5ead97c8
JF
957}
958
959static void xen_set_iopl_mask(unsigned mask)
960{
961 struct physdev_set_iopl set_iopl;
962
963 /* Force the change at ring 0. */
964 set_iopl.iopl = (mask == 0) ? 1 : (mask >> 12) & 3;
965 HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
966}
967
968static void xen_io_delay(void)
969{
970}
971
7b1333aa
JF
972static void xen_clts(void)
973{
974 struct multicall_space mcs;
975
976 mcs = xen_mc_entry(0);
977
978 MULTI_fpu_taskswitch(mcs.mc, 0);
979
980 xen_mc_issue(PARAVIRT_LAZY_CPU);
981}
982
a789ed5f
JF
983static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
984
985static unsigned long xen_read_cr0(void)
986{
2113f469 987 unsigned long cr0 = this_cpu_read(xen_cr0_value);
a789ed5f
JF
988
989 if (unlikely(cr0 == 0)) {
990 cr0 = native_read_cr0();
2113f469 991 this_cpu_write(xen_cr0_value, cr0);
a789ed5f
JF
992 }
993
994 return cr0;
995}
996
7b1333aa
JF
997static void xen_write_cr0(unsigned long cr0)
998{
999 struct multicall_space mcs;
1000
2113f469 1001 this_cpu_write(xen_cr0_value, cr0);
a789ed5f 1002
7b1333aa
JF
1003 /* Only pay attention to cr0.TS; everything else is
1004 ignored. */
1005 mcs = xen_mc_entry(0);
1006
1007 MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
1008
1009 xen_mc_issue(PARAVIRT_LAZY_CPU);
1010}
1011
5ead97c8
JF
1012static void xen_write_cr4(unsigned long cr4)
1013{
2956a351
JF
1014 cr4 &= ~X86_CR4_PGE;
1015 cr4 &= ~X86_CR4_PSE;
1016
1017 native_write_cr4(cr4);
5ead97c8 1018}
1a7bbda5
KRW
1019#ifdef CONFIG_X86_64
1020static inline unsigned long xen_read_cr8(void)
1021{
1022 return 0;
1023}
1024static inline void xen_write_cr8(unsigned long val)
1025{
1026 BUG_ON(val);
1027}
1028#endif
31795b47
BO
1029
1030static u64 xen_read_msr_safe(unsigned int msr, int *err)
1031{
1032 u64 val;
1033
6b08cd63
BO
1034 if (pmu_msr_read(msr, &val, err))
1035 return val;
1036
31795b47
BO
1037 val = native_read_msr_safe(msr, err);
1038 switch (msr) {
1039 case MSR_IA32_APICBASE:
1040#ifdef CONFIG_X86_X2APIC
1041 if (!(cpuid_ecx(1) & (1 << (X86_FEATURE_X2APIC & 31))))
1042#endif
1043 val &= ~X2APIC_ENABLE;
1044 break;
1045 }
1046 return val;
1047}
1048
1153968a
JF
1049static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
1050{
1051 int ret;
1052
1053 ret = 0;
1054
f63c2f24 1055 switch (msr) {
1153968a
JF
1056#ifdef CONFIG_X86_64
1057 unsigned which;
1058 u64 base;
1059
1060 case MSR_FS_BASE: which = SEGBASE_FS; goto set;
1061 case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
1062 case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
1063
1064 set:
1065 base = ((u64)high << 32) | low;
1066 if (HYPERVISOR_set_segment_base(which, base) != 0)
0cc0213e 1067 ret = -EIO;
1153968a
JF
1068 break;
1069#endif
d89961e2
JF
1070
1071 case MSR_STAR:
1072 case MSR_CSTAR:
1073 case MSR_LSTAR:
1074 case MSR_SYSCALL_MASK:
1075 case MSR_IA32_SYSENTER_CS:
1076 case MSR_IA32_SYSENTER_ESP:
1077 case MSR_IA32_SYSENTER_EIP:
1078 /* Fast syscall setup is all done in hypercalls, so
1079 these are all ignored. Stub them out here to stop
1080 Xen console noise. */
41f2e477 1081
1153968a 1082 default:
6b08cd63
BO
1083 if (!pmu_msr_write(msr, low, high, &ret))
1084 ret = native_write_msr_safe(msr, low, high);
1153968a
JF
1085 }
1086
1087 return ret;
1088}
1089
0e91398f 1090void xen_setup_shared_info(void)
5ead97c8
JF
1091{
1092 if (!xen_feature(XENFEAT_auto_translated_physmap)) {
15664f96
JF
1093 set_fixmap(FIX_PARAVIRT_BOOTMAP,
1094 xen_start_info->shared_info);
1095
1096 HYPERVISOR_shared_info =
1097 (struct shared_info *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
5ead97c8
JF
1098 } else
1099 HYPERVISOR_shared_info =
1100 (struct shared_info *)__va(xen_start_info->shared_info);
1101
2e8fe719
JF
1102#ifndef CONFIG_SMP
1103 /* In UP this is as good a place as any to set up shared info */
1104 xen_setup_vcpu_info_placement();
1105#endif
d5edbc1f
JF
1106
1107 xen_setup_mfn_list_list();
2e8fe719
JF
1108}
1109
5f054e31 1110/* This is called once we have the cpu_possible_mask */
0e91398f 1111void xen_setup_vcpu_info_placement(void)
60223a32
JF
1112{
1113 int cpu;
1114
1115 for_each_possible_cpu(cpu)
1116 xen_vcpu_setup(cpu);
1117
1118 /* xen_vcpu_setup managed to place the vcpu_info within the
2771374d
MR
1119 * percpu area for all cpus, so make use of it. Note that for
1120 * PVH we want to use native IRQ mechanism. */
1121 if (have_vcpu_info_placement && !xen_pvh_domain()) {
ecb93d1c
JF
1122 pv_irq_ops.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
1123 pv_irq_ops.restore_fl = __PV_IS_CALLEE_SAVE(xen_restore_fl_direct);
1124 pv_irq_ops.irq_disable = __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
1125 pv_irq_ops.irq_enable = __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
93b1eab3 1126 pv_mmu_ops.read_cr2 = xen_read_cr2_direct;
60223a32 1127 }
5ead97c8
JF
1128}
1129
ab144f5e
AK
1130static unsigned xen_patch(u8 type, u16 clobbers, void *insnbuf,
1131 unsigned long addr, unsigned len)
6487673b
JF
1132{
1133 char *start, *end, *reloc;
1134 unsigned ret;
1135
1136 start = end = reloc = NULL;
1137
93b1eab3
JF
1138#define SITE(op, x) \
1139 case PARAVIRT_PATCH(op.x): \
6487673b
JF
1140 if (have_vcpu_info_placement) { \
1141 start = (char *)xen_##x##_direct; \
1142 end = xen_##x##_direct_end; \
1143 reloc = xen_##x##_direct_reloc; \
1144 } \
1145 goto patch_site
1146
1147 switch (type) {
93b1eab3
JF
1148 SITE(pv_irq_ops, irq_enable);
1149 SITE(pv_irq_ops, irq_disable);
1150 SITE(pv_irq_ops, save_fl);
1151 SITE(pv_irq_ops, restore_fl);
6487673b
JF
1152#undef SITE
1153
1154 patch_site:
1155 if (start == NULL || (end-start) > len)
1156 goto default_patch;
1157
ab144f5e 1158 ret = paravirt_patch_insns(insnbuf, len, start, end);
6487673b
JF
1159
1160 /* Note: because reloc is assigned from something that
1161 appears to be an array, gcc assumes it's non-null,
1162 but doesn't know its relationship with start and
1163 end. */
1164 if (reloc > start && reloc < end) {
1165 int reloc_off = reloc - start;
ab144f5e
AK
1166 long *relocp = (long *)(insnbuf + reloc_off);
1167 long delta = start - (char *)addr;
6487673b
JF
1168
1169 *relocp += delta;
1170 }
1171 break;
1172
1173 default_patch:
1174 default:
ab144f5e
AK
1175 ret = paravirt_patch_default(type, clobbers, insnbuf,
1176 addr, len);
6487673b
JF
1177 break;
1178 }
1179
1180 return ret;
1181}
1182
ad3062a0 1183static const struct pv_info xen_info __initconst = {
5ead97c8
JF
1184 .paravirt_enabled = 1,
1185 .shared_kernel_pmd = 0,
1186
318f5a2a
AL
1187#ifdef CONFIG_X86_64
1188 .extra_user_64bit_cs = FLAT_USER_CS64,
1189#endif
1190
5ead97c8 1191 .name = "Xen",
93b1eab3 1192};
5ead97c8 1193
ad3062a0 1194static const struct pv_init_ops xen_init_ops __initconst = {
6487673b 1195 .patch = xen_patch,
93b1eab3 1196};
5ead97c8 1197
ad3062a0 1198static const struct pv_cpu_ops xen_cpu_ops __initconst = {
5ead97c8
JF
1199 .cpuid = xen_cpuid,
1200
1201 .set_debugreg = xen_set_debugreg,
1202 .get_debugreg = xen_get_debugreg,
1203
7b1333aa 1204 .clts = xen_clts,
5ead97c8 1205
a789ed5f 1206 .read_cr0 = xen_read_cr0,
7b1333aa 1207 .write_cr0 = xen_write_cr0,
5ead97c8 1208
5ead97c8
JF
1209 .read_cr4 = native_read_cr4,
1210 .read_cr4_safe = native_read_cr4_safe,
1211 .write_cr4 = xen_write_cr4,
1212
1a7bbda5
KRW
1213#ifdef CONFIG_X86_64
1214 .read_cr8 = xen_read_cr8,
1215 .write_cr8 = xen_write_cr8,
1216#endif
1217
5ead97c8
JF
1218 .wbinvd = native_wbinvd,
1219
31795b47 1220 .read_msr = xen_read_msr_safe,
1153968a 1221 .write_msr = xen_write_msr_safe,
1ab46fd3 1222
5ead97c8 1223 .read_tsc = native_read_tsc,
65d0cf0b 1224 .read_pmc = xen_read_pmc,
5ead97c8 1225
cd0608e7
KRW
1226 .read_tscp = native_read_tscp,
1227
81e103f1 1228 .iret = xen_iret,
6fcac6d3
JF
1229#ifdef CONFIG_X86_64
1230 .usergs_sysret32 = xen_sysret32,
1231 .usergs_sysret64 = xen_sysret64,
aac82d31
AL
1232#else
1233 .irq_enable_sysexit = xen_sysexit,
6fcac6d3 1234#endif
5ead97c8
JF
1235
1236 .load_tr_desc = paravirt_nop,
1237 .set_ldt = xen_set_ldt,
1238 .load_gdt = xen_load_gdt,
1239 .load_idt = xen_load_idt,
1240 .load_tls = xen_load_tls,
a8fc1089
EH
1241#ifdef CONFIG_X86_64
1242 .load_gs_index = xen_load_gs_index,
1243#endif
5ead97c8 1244
38ffbe66
JF
1245 .alloc_ldt = xen_alloc_ldt,
1246 .free_ldt = xen_free_ldt,
1247
5ead97c8
JF
1248 .store_idt = native_store_idt,
1249 .store_tr = xen_store_tr,
1250
1251 .write_ldt_entry = xen_write_ldt_entry,
1252 .write_gdt_entry = xen_write_gdt_entry,
1253 .write_idt_entry = xen_write_idt_entry,
faca6227 1254 .load_sp0 = xen_load_sp0,
5ead97c8
JF
1255
1256 .set_iopl_mask = xen_set_iopl_mask,
1257 .io_delay = xen_io_delay,
1258
952d1d70
JF
1259 /* Xen takes care of %gs when switching to usermode for us */
1260 .swapgs = paravirt_nop,
1261
224101ed
JF
1262 .start_context_switch = paravirt_start_context_switch,
1263 .end_context_switch = xen_end_context_switch,
93b1eab3
JF
1264};
1265
ad3062a0 1266static const struct pv_apic_ops xen_apic_ops __initconst = {
5ead97c8 1267#ifdef CONFIG_X86_LOCAL_APIC
5ead97c8
JF
1268 .startup_ipi_hook = paravirt_nop,
1269#endif
93b1eab3
JF
1270};
1271
fefa629a
JF
1272static void xen_reboot(int reason)
1273{
349c709f 1274 struct sched_shutdown r = { .reason = reason };
65d0cf0b
BO
1275 int cpu;
1276
1277 for_each_online_cpu(cpu)
1278 xen_pmu_finish(cpu);
349c709f 1279
349c709f 1280 if (HYPERVISOR_sched_op(SCHEDOP_shutdown, &r))
fefa629a
JF
1281 BUG();
1282}
1283
1284static void xen_restart(char *msg)
1285{
1286 xen_reboot(SHUTDOWN_reboot);
1287}
1288
1289static void xen_emergency_restart(void)
1290{
1291 xen_reboot(SHUTDOWN_reboot);
1292}
1293
1294static void xen_machine_halt(void)
1295{
1296 xen_reboot(SHUTDOWN_poweroff);
1297}
1298
b2abe506
TG
1299static void xen_machine_power_off(void)
1300{
1301 if (pm_power_off)
1302 pm_power_off();
1303 xen_reboot(SHUTDOWN_poweroff);
1304}
1305
fefa629a
JF
1306static void xen_crash_shutdown(struct pt_regs *regs)
1307{
1308 xen_reboot(SHUTDOWN_crash);
1309}
1310
f09f6d19
DD
1311static int
1312xen_panic_event(struct notifier_block *this, unsigned long event, void *ptr)
1313{
086748e5 1314 xen_reboot(SHUTDOWN_crash);
f09f6d19
DD
1315 return NOTIFY_DONE;
1316}
1317
1318static struct notifier_block xen_panic_block = {
1319 .notifier_call= xen_panic_event,
bc5eb201 1320 .priority = INT_MIN
f09f6d19
DD
1321};
1322
1323int xen_panic_handler_init(void)
1324{
1325 atomic_notifier_chain_register(&panic_notifier_list, &xen_panic_block);
1326 return 0;
1327}
1328
ad3062a0 1329static const struct machine_ops xen_machine_ops __initconst = {
fefa629a
JF
1330 .restart = xen_restart,
1331 .halt = xen_machine_halt,
b2abe506 1332 .power_off = xen_machine_power_off,
fefa629a
JF
1333 .shutdown = xen_machine_halt,
1334 .crash_shutdown = xen_crash_shutdown,
1335 .emergency_restart = xen_emergency_restart,
1336};
1337
f221b04f
JB
1338static unsigned char xen_get_nmi_reason(void)
1339{
1340 unsigned char reason = 0;
1341
1342 /* Construct a value which looks like it came from port 0x61. */
1343 if (test_bit(_XEN_NMIREASON_io_error,
1344 &HYPERVISOR_shared_info->arch.nmi_reason))
1345 reason |= NMI_REASON_IOCHK;
1346 if (test_bit(_XEN_NMIREASON_pci_serr,
1347 &HYPERVISOR_shared_info->arch.nmi_reason))
1348 reason |= NMI_REASON_SERR;
1349
1350 return reason;
1351}
1352
96f28bc6
DV
1353static void __init xen_boot_params_init_edd(void)
1354{
1355#if IS_ENABLED(CONFIG_EDD)
1356 struct xen_platform_op op;
1357 struct edd_info *edd_info;
1358 u32 *mbr_signature;
1359 unsigned nr;
1360 int ret;
1361
1362 edd_info = boot_params.eddbuf;
1363 mbr_signature = boot_params.edd_mbr_sig_buffer;
1364
1365 op.cmd = XENPF_firmware_info;
1366
1367 op.u.firmware_info.type = XEN_FW_DISK_INFO;
1368 for (nr = 0; nr < EDDMAXNR; nr++) {
1369 struct edd_info *info = edd_info + nr;
1370
1371 op.u.firmware_info.index = nr;
1372 info->params.length = sizeof(info->params);
1373 set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
1374 &info->params);
1375 ret = HYPERVISOR_dom0_op(&op);
1376 if (ret)
1377 break;
1378
1379#define C(x) info->x = op.u.firmware_info.u.disk_info.x
1380 C(device);
1381 C(version);
1382 C(interface_support);
1383 C(legacy_max_cylinder);
1384 C(legacy_max_head);
1385 C(legacy_sectors_per_track);
1386#undef C
1387 }
1388 boot_params.eddbuf_entries = nr;
1389
1390 op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
1391 for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
1392 op.u.firmware_info.index = nr;
1393 ret = HYPERVISOR_dom0_op(&op);
1394 if (ret)
1395 break;
1396 mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
1397 }
1398 boot_params.edd_mbr_sig_buf_entries = nr;
1399#endif
1400}
1401
577eebea
JF
1402/*
1403 * Set up the GDT and segment registers for -fstack-protector. Until
1404 * we do this, we have to be careful not to call any stack-protected
1405 * function, which is most of the kernel.
5840c84b
MR
1406 *
1407 * Note, that it is __ref because the only caller of this after init
1408 * is PVH which is not going to use xen_load_gdt_boot or other
1409 * __init functions.
577eebea 1410 */
c9f6e997 1411static void __ref xen_setup_gdt(int cpu)
577eebea 1412{
8d656bbe
MR
1413 if (xen_feature(XENFEAT_auto_translated_physmap)) {
1414#ifdef CONFIG_X86_64
1415 unsigned long dummy;
1416
5840c84b
MR
1417 load_percpu_segment(cpu); /* We need to access per-cpu area */
1418 switch_to_new_gdt(cpu); /* GDT and GS set */
8d656bbe
MR
1419
1420 /* We are switching of the Xen provided GDT to our HVM mode
1421 * GDT. The new GDT has __KERNEL_CS with CS.L = 1
1422 * and we are jumping to reload it.
1423 */
1424 asm volatile ("pushq %0\n"
1425 "leaq 1f(%%rip),%0\n"
1426 "pushq %0\n"
1427 "lretq\n"
1428 "1:\n"
1429 : "=&r" (dummy) : "0" (__KERNEL_CS));
1430
1431 /*
1432 * While not needed, we also set the %es, %ds, and %fs
1433 * to zero. We don't care about %ss as it is NULL.
1434 * Strictly speaking this is not needed as Xen zeros those
1435 * out (and also MSR_FS_BASE, MSR_GS_BASE, MSR_KERNEL_GS_BASE)
1436 *
1437 * Linux zeros them in cpu_init() and in secondary_startup_64
1438 * (for BSP).
1439 */
1440 loadsegment(es, 0);
1441 loadsegment(ds, 0);
1442 loadsegment(fs, 0);
1443#else
1444 /* PVH: TODO Implement. */
1445 BUG();
1446#endif
1447 return; /* PVH does not need any PV GDT ops. */
1448 }
577eebea
JF
1449 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry_boot;
1450 pv_cpu_ops.load_gdt = xen_load_gdt_boot;
1451
1452 setup_stack_canary_segment(0);
1453 switch_to_new_gdt(0);
1454
1455 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry;
1456 pv_cpu_ops.load_gdt = xen_load_gdt;
1457}
1458
a2ef5dc2 1459#ifdef CONFIG_XEN_PVH
c9f6e997
RPM
1460/*
1461 * A PV guest starts with default flags that are not set for PVH, set them
1462 * here asap.
1463 */
1464static void xen_pvh_set_cr_flags(int cpu)
1465{
1466
1467 /* Some of these are setup in 'secondary_startup_64'. The others:
1468 * X86_CR0_TS, X86_CR0_PE, X86_CR0_ET are set by Xen for HVM guests
1469 * (which PVH shared codepaths), while X86_CR0_PG is for PVH. */
1470 write_cr0(read_cr0() | X86_CR0_MP | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM);
afca5013
MR
1471
1472 if (!cpu)
1473 return;
1474 /*
1475 * For BSP, PSE PGE are set in probe_page_size_mask(), for APs
21c4cd10 1476 * set them here. For all, OSFXSR OSXMMEXCPT are set in fpu__init_cpu().
afca5013
MR
1477 */
1478 if (cpu_has_pse)
375074cc 1479 cr4_set_bits_and_update_boot(X86_CR4_PSE);
afca5013
MR
1480
1481 if (cpu_has_pge)
375074cc 1482 cr4_set_bits_and_update_boot(X86_CR4_PGE);
c9f6e997
RPM
1483}
1484
1485/*
1486 * Note, that it is ref - because the only caller of this after init
1487 * is PVH which is not going to use xen_load_gdt_boot or other
1488 * __init functions.
1489 */
1490void __ref xen_pvh_secondary_vcpu_init(int cpu)
1491{
1492 xen_setup_gdt(cpu);
1493 xen_pvh_set_cr_flags(cpu);
1494}
1495
d285d683
MR
1496static void __init xen_pvh_early_guest_init(void)
1497{
1498 if (!xen_feature(XENFEAT_auto_translated_physmap))
1499 return;
1500
c9f6e997
RPM
1501 if (!xen_feature(XENFEAT_hvm_callback_vector))
1502 return;
1503
1504 xen_have_vector_callback = 1;
a2ef5dc2
MR
1505
1506 xen_pvh_early_cpu_init(0, false);
c9f6e997 1507 xen_pvh_set_cr_flags(0);
d285d683
MR
1508
1509#ifdef CONFIG_X86_32
1510 BUG(); /* PVH: Implement proper support. */
1511#endif
1512}
a2ef5dc2 1513#endif /* CONFIG_XEN_PVH */
d285d683 1514
5ead97c8 1515/* First C function to be called on Xen boot */
2605fc21 1516asmlinkage __visible void __init xen_start_kernel(void)
5ead97c8 1517{
ec35a69c 1518 struct physdev_set_iopl set_iopl;
d1e9abd6 1519 unsigned long initrd_start = 0;
9cd25aac 1520 u64 pat;
ec35a69c 1521 int rc;
5ead97c8
JF
1522
1523 if (!xen_start_info)
1524 return;
1525
6e833587
JF
1526 xen_domain_type = XEN_PV_DOMAIN;
1527
d285d683 1528 xen_setup_features();
a2ef5dc2 1529#ifdef CONFIG_XEN_PVH
d285d683 1530 xen_pvh_early_guest_init();
a2ef5dc2 1531#endif
7e77506a
IC
1532 xen_setup_machphys_mapping();
1533
5ead97c8 1534 /* Install Xen paravirt ops */
93b1eab3
JF
1535 pv_info = xen_info;
1536 pv_init_ops = xen_init_ops;
93b1eab3 1537 pv_apic_ops = xen_apic_ops;
f221b04f 1538 if (!xen_pvh_domain()) {
d285d683 1539 pv_cpu_ops = xen_cpu_ops;
93b1eab3 1540
f221b04f
JB
1541 x86_platform.get_nmi_reason = xen_get_nmi_reason;
1542 }
1543
abacaadc
DV
1544 if (xen_feature(XENFEAT_auto_translated_physmap))
1545 x86_init.resources.memory_setup = xen_auto_xlated_memory_setup;
1546 else
1547 x86_init.resources.memory_setup = xen_memory_setup;
42bbdb43 1548 x86_init.oem.arch_setup = xen_arch_setup;
6f30c1ac 1549 x86_init.oem.banner = xen_banner;
845b3944 1550
409771d2 1551 xen_init_time_ops();
93b1eab3 1552
ce2eef33 1553 /*
577eebea 1554 * Set up some pagetable state before starting to set any ptes.
ce2eef33 1555 */
577eebea 1556
973df35e
JF
1557 xen_init_mmu_ops();
1558
577eebea
JF
1559 /* Prevent unwanted bits from being set in PTEs. */
1560 __supported_pte_mask &= ~_PAGE_GLOBAL;
577eebea 1561
817a824b
IC
1562 /*
1563 * Prevent page tables from being allocated in highmem, even
1564 * if CONFIG_HIGHPTE is enabled.
1565 */
1566 __userpte_alloc_gfp &= ~__GFP_HIGHMEM;
1567
b75fe4e5 1568 /* Work out if we support NX */
4763ed4d 1569 x86_configure_nx();
b75fe4e5 1570
577eebea 1571 /* Get mfn list */
696fd7c5 1572 xen_build_dynamic_phys_to_machine();
577eebea
JF
1573
1574 /*
1575 * Set up kernel GDT and segment registers, mainly so that
1576 * -fstack-protector code can be executed.
1577 */
5840c84b 1578 xen_setup_gdt(0);
0d1edf46 1579
ce2eef33 1580 xen_init_irq_ops();
e826fe1b
JF
1581 xen_init_cpuid_mask();
1582
94a8c3c2 1583#ifdef CONFIG_X86_LOCAL_APIC
ad66dd34 1584 /*
94a8c3c2 1585 * set up the basic apic ops.
ad66dd34 1586 */
feb44f1f 1587 xen_init_apic();
ad66dd34 1588#endif
93b1eab3 1589
e57778a1
JF
1590 if (xen_feature(XENFEAT_mmu_pt_update_preserve_ad)) {
1591 pv_mmu_ops.ptep_modify_prot_start = xen_ptep_modify_prot_start;
1592 pv_mmu_ops.ptep_modify_prot_commit = xen_ptep_modify_prot_commit;
1593 }
1594
fefa629a
JF
1595 machine_ops = xen_machine_ops;
1596
38341432
JF
1597 /*
1598 * The only reliable way to retain the initial address of the
1599 * percpu gdt_page is to remember it here, so we can go and
1600 * mark it RW later, when the initial percpu area is freed.
1601 */
1602 xen_initial_gdt = &per_cpu(gdt_page, 0);
795f99b6 1603
a9e7062d 1604 xen_smp_init();
5ead97c8 1605
c1f5db1a
IC
1606#ifdef CONFIG_ACPI_NUMA
1607 /*
1608 * The pages we from Xen are not related to machine pages, so
1609 * any NUMA information the kernel tries to get from ACPI will
1610 * be meaningless. Prevent it from trying.
1611 */
1612 acpi_numa = -1;
c79c4982 1613#endif
60223a32 1614 /* Don't do the full vcpu_info placement stuff until we have a
2e8fe719 1615 possible map and a non-dummy shared_info. */
60223a32 1616 per_cpu(xen_vcpu, 0) = &HYPERVISOR_shared_info->vcpu_info[0];
5ead97c8 1617
55d80856 1618 local_irq_disable();
2ce802f6 1619 early_boot_irqs_disabled = true;
55d80856 1620
084a2a4e 1621 xen_raw_console_write("mapping kernel into physical memory\n");
6c2681c8
JG
1622 xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base,
1623 xen_start_info->nr_pages);
1624 xen_reserve_special_pages();
5ead97c8 1625
47591df5
JG
1626 /*
1627 * Modify the cache mode translation tables to match Xen's PAT
1628 * configuration.
1629 */
9cd25aac
BP
1630 rdmsrl(MSR_IA32_CR_PAT, pat);
1631 pat_init_cache_modes(pat);
47591df5 1632
5ead97c8
JF
1633 /* keep using Xen gdt for now; no urgent need to change it */
1634
e68266b7 1635#ifdef CONFIG_X86_32
93b1eab3 1636 pv_info.kernel_rpl = 1;
5ead97c8 1637 if (xen_feature(XENFEAT_supervisor_mode_kernel))
93b1eab3 1638 pv_info.kernel_rpl = 0;
e68266b7
IC
1639#else
1640 pv_info.kernel_rpl = 0;
1641#endif
5ead97c8 1642 /* set the limit of our address space */
fb1d8404 1643 xen_reserve_top();
5ead97c8 1644
d285d683
MR
1645 /* PVH: runs at default kernel iopl of 0 */
1646 if (!xen_pvh_domain()) {
1647 /*
1648 * We used to do this in xen_arch_setup, but that is too late
1649 * on AMD were early_cpu_init (run before ->arch_setup()) calls
1650 * early_amd_init which pokes 0xcf8 port.
1651 */
1652 set_iopl.iopl = 1;
1653 rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
1654 if (rc != 0)
1655 xen_raw_printk("physdev_op failed %d\n", rc);
1656 }
ec35a69c 1657
7d087b68 1658#ifdef CONFIG_X86_32
5ead97c8
JF
1659 /* set up basic CPUID stuff */
1660 cpu_detect(&new_cpu_data);
60e019eb 1661 set_cpu_cap(&new_cpu_data, X86_FEATURE_FPU);
d560bc61 1662 new_cpu_data.wp_works_ok = 1;
5ead97c8 1663 new_cpu_data.x86_capability[0] = cpuid_edx(1);
7d087b68 1664#endif
5ead97c8 1665
d1e9abd6
JG
1666 if (xen_start_info->mod_start) {
1667 if (xen_start_info->flags & SIF_MOD_START_PFN)
1668 initrd_start = PFN_PHYS(xen_start_info->mod_start);
1669 else
1670 initrd_start = __pa(xen_start_info->mod_start);
1671 }
1672
5ead97c8 1673 /* Poke various useful things into boot_params */
30c82645 1674 boot_params.hdr.type_of_loader = (9 << 4) | 0;
d1e9abd6 1675 boot_params.hdr.ramdisk_image = initrd_start;
30c82645 1676 boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
b7c3c5c1 1677 boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
5ead97c8 1678
6e833587 1679 if (!xen_initial_domain()) {
83abc70a 1680 add_preferred_console("xenboot", 0, NULL);
9e124fe1 1681 add_preferred_console("tty", 0, NULL);
b8c2d3df 1682 add_preferred_console("hvc", 0, NULL);
b5401a96
AN
1683 if (pci_xen)
1684 x86_init.pci.arch_init = pci_xen_init;
5d990b62 1685 } else {
c2419b4a
JF
1686 const struct dom0_vga_console_info *info =
1687 (void *)((char *)xen_start_info +
1688 xen_start_info->console.dom0.info_off);
ffb8b233
KRW
1689 struct xen_platform_op op = {
1690 .cmd = XENPF_firmware_info,
1691 .interface_version = XENPF_INTERFACE_VERSION,
1692 .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
1693 };
c2419b4a
JF
1694
1695 xen_init_vga(info, xen_start_info->console.dom0.info_size);
1696 xen_start_info->console.domU.mfn = 0;
1697 xen_start_info->console.domU.evtchn = 0;
1698
ffb8b233
KRW
1699 if (HYPERVISOR_dom0_op(&op) == 0)
1700 boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
1701
5d990b62
CW
1702 /* Make sure ACS will be enabled */
1703 pci_request_acs();
211063dc
KRW
1704
1705 xen_acpi_sleep_register();
bd49940a
KRW
1706
1707 /* Avoid searching for BIOS MP tables */
1708 x86_init.mpparse.find_smp_config = x86_init_noop;
1709 x86_init.mpparse.get_smp_config = x86_init_uint_noop;
96f28bc6
DV
1710
1711 xen_boot_params_init_edd();
9e124fe1 1712 }
76a8df7b
DV
1713#ifdef CONFIG_PCI
1714 /* PCI BIOS service won't work from a PV guest. */
1715 pci_probe &= ~PCI_PROBE_BIOS;
1716#endif
084a2a4e
JF
1717 xen_raw_console_write("about to get started...\n");
1718
499d19b8
JF
1719 xen_setup_runstate_info(0);
1720
c7341d6a 1721 xen_efi_init();
be81c8a1 1722
5ead97c8 1723 /* Start the world */
f5d36de0 1724#ifdef CONFIG_X86_32
f0d43100 1725 i386_start_kernel();
f5d36de0 1726#else
5054daa2 1727 cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
084a2a4e 1728 x86_64_start_reservations((char *)__pa_symbol(&boot_params));
f5d36de0 1729#endif
5ead97c8 1730}
bee6ab53 1731
e9daff24 1732void __ref xen_hvm_init_shared_info(void)
bee6ab53 1733{
e9daff24 1734 int cpu;
bee6ab53 1735 struct xen_add_to_physmap xatp;
e9daff24 1736 static struct shared_info *shared_info_page = 0;
bee6ab53 1737
e9daff24
KRW
1738 if (!shared_info_page)
1739 shared_info_page = (struct shared_info *)
1740 extend_brk(PAGE_SIZE, PAGE_SIZE);
bee6ab53
SY
1741 xatp.domid = DOMID_SELF;
1742 xatp.idx = 0;
1743 xatp.space = XENMAPSPACE_shared_info;
e9daff24 1744 xatp.gpfn = __pa(shared_info_page) >> PAGE_SHIFT;
bee6ab53
SY
1745 if (HYPERVISOR_memory_op(XENMEM_add_to_physmap, &xatp))
1746 BUG();
1747
e9daff24 1748 HYPERVISOR_shared_info = (struct shared_info *)shared_info_page;
bee6ab53 1749
016b6f5f
SS
1750 /* xen_vcpu is a pointer to the vcpu_info struct in the shared_info
1751 * page, we use it in the event channel upcall and in some pvclock
1752 * related functions. We don't need the vcpu_info placement
1753 * optimizations because we don't use any pv_mmu or pv_irq op on
e9daff24
KRW
1754 * HVM.
1755 * When xen_hvm_init_shared_info is run at boot time only vcpu 0 is
1756 * online but xen_hvm_init_shared_info is run at resume time too and
1757 * in that case multiple vcpus might be online. */
1758 for_each_online_cpu(cpu) {
d5b17dbf
KRW
1759 /* Leave it to be NULL. */
1760 if (cpu >= MAX_VIRT_CPUS)
1761 continue;
016b6f5f
SS
1762 per_cpu(xen_vcpu, cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
1763 }
bee6ab53
SY
1764}
1765
e9daff24 1766#ifdef CONFIG_XEN_PVHVM
4ff2d062
OH
1767static void __init init_hvm_pv_info(void)
1768{
e9daff24 1769 int major, minor;
5eb65be2 1770 uint32_t eax, ebx, ecx, edx, pages, msr, base;
4ff2d062
OH
1771 u64 pfn;
1772
1773 base = xen_cpuid_base();
e9daff24
KRW
1774 cpuid(base + 1, &eax, &ebx, &ecx, &edx);
1775
1776 major = eax >> 16;
1777 minor = eax & 0xffff;
1778 printk(KERN_INFO "Xen version %d.%d.\n", major, minor);
1779
4ff2d062
OH
1780 cpuid(base + 2, &pages, &msr, &ecx, &edx);
1781
1782 pfn = __pa(hypercall_page);
1783 wrmsr_safe(msr, (u32)pfn, (u32)(pfn >> 32));
1784
1785 xen_setup_features();
1786
1787 pv_info.name = "Xen HVM";
1788
1789 xen_domain_type = XEN_HVM_DOMAIN;
1790}
1791
148f9bb8
PG
1792static int xen_hvm_cpu_notify(struct notifier_block *self, unsigned long action,
1793 void *hcpu)
38e20b07
SY
1794{
1795 int cpu = (long)hcpu;
1796 switch (action) {
1797 case CPU_UP_PREPARE:
90d4f553 1798 xen_vcpu_setup(cpu);
7918c92a 1799 if (xen_have_vector_callback) {
7918c92a
KRW
1800 if (xen_feature(XENFEAT_hvm_safe_pvclock))
1801 xen_setup_timer(cpu);
1802 }
38e20b07
SY
1803 break;
1804 default:
1805 break;
1806 }
1807 return NOTIFY_OK;
1808}
1809
148f9bb8 1810static struct notifier_block xen_hvm_cpu_notifier = {
38e20b07
SY
1811 .notifier_call = xen_hvm_cpu_notify,
1812};
1813
bee6ab53
SY
1814static void __init xen_hvm_guest_init(void)
1815{
a71dbdaa
BO
1816 if (xen_pv_domain())
1817 return;
1818
4ff2d062 1819 init_hvm_pv_info();
bee6ab53 1820
016b6f5f 1821 xen_hvm_init_shared_info();
38e20b07 1822
669b0ae9
VC
1823 xen_panic_handler_init();
1824
38e20b07
SY
1825 if (xen_feature(XENFEAT_hvm_callback_vector))
1826 xen_have_vector_callback = 1;
99bbb3a8 1827 xen_hvm_smp_init();
38e20b07 1828 register_cpu_notifier(&xen_hvm_cpu_notifier);
c1c5413a 1829 xen_unplug_emulated_devices();
38e20b07 1830 x86_init.irqs.intr_init = xen_init_IRQ;
409771d2 1831 xen_hvm_init_time_ops();
59151001 1832 xen_hvm_init_mmu_ops();
bee6ab53 1833}
a71dbdaa 1834#endif
bee6ab53 1835
8d693b91
KRW
1836static bool xen_nopv = false;
1837static __init int xen_parse_nopv(char *arg)
1838{
1839 xen_nopv = true;
1840 return 0;
1841}
1842early_param("xen_nopv", xen_parse_nopv);
1843
a71dbdaa 1844static uint32_t __init xen_platform(void)
bee6ab53 1845{
8d693b91
KRW
1846 if (xen_nopv)
1847 return 0;
1848
9df56f19 1849 return xen_cpuid_base();
bee6ab53
SY
1850}
1851
d9b8ca84
SY
1852bool xen_hvm_need_lapic(void)
1853{
8d693b91
KRW
1854 if (xen_nopv)
1855 return false;
d9b8ca84
SY
1856 if (xen_pv_domain())
1857 return false;
1858 if (!xen_hvm_domain())
1859 return false;
1860 if (xen_feature(XENFEAT_hvm_pirqs) && xen_have_vector_callback)
1861 return false;
1862 return true;
1863}
1864EXPORT_SYMBOL_GPL(xen_hvm_need_lapic);
1865
a71dbdaa
BO
1866static void xen_set_cpu_features(struct cpuinfo_x86 *c)
1867{
1868 if (xen_pv_domain())
1869 clear_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1870}
1871
1872const struct hypervisor_x86 x86_hyper_xen = {
1873 .name = "Xen",
1874 .detect = xen_platform,
1875#ifdef CONFIG_XEN_PVHVM
bee6ab53 1876 .init_platform = xen_hvm_guest_init,
a71dbdaa 1877#endif
4cca6ea0 1878 .x2apic_available = xen_x2apic_para_available,
a71dbdaa 1879 .set_cpu_features = xen_set_cpu_features,
bee6ab53 1880};
a71dbdaa 1881EXPORT_SYMBOL(x86_hyper_xen);
This page took 0.644762 seconds and 5 git commands to generate.