Update to reflect changes in Emacs 22.0.50.
[deliverable/binutils-gdb.git] / cpu / ChangeLog
CommitLineData
458f7770
DD
12006-01-06 DJ Delorie <dj@redhat.com>
2
3 * m32c.cpu (mov.w:q): Fix mode.
4 (push32.b.imm): Likewise, for the comment.
5
d031aafb
NS
62005-12-16 Nathan Sidwell <nathan@codesourcery.com>
7
8 Second part of ms1 to mt renaming.
9 * mt.cpu (define-arch, define-isa): Set name to mt.
10 (define-mach): Adjust.
11 * mt.opc (CGEN_ASM_HASH): Update.
12 (mt_asm_hash, mt_cgen_insn_supported): Renamed.
13 (parse_loopsize, parse_imm16): Adjust.
14
eda87aba
DD
152005-12-13 DJ Delorie <dj@redhat.com>
16
17 * m32c.cpu (jsri): Fix order so register names aren't treated as
18 symbols.
19 (indexb, indexbd, indexbs, indexl, indexld, indexls, indexw,
20 indexwd, indexws): Fix encodings.
21
4970f871
NS
222005-12-12 Nathan Sidwell <nathan@codesourcery.com>
23
24 * mt.cpu: Rename from ms1.cpu.
25 * mt.opc: Rename from ms1.opc.
26
48ad8298
HPN
272005-12-06 Hans-Peter Nilsson <hp@axis.com>
28
29 * cris.cpu (simplecris-common-writable-specregs)
30 (simplecris-common-readable-specregs): Split from
31 simplecris-common-specregs. All users changed.
32 (cris-implemented-writable-specregs-v0)
33 (cris-implemented-readable-specregs-v0): Similar from
34 cris-implemented-specregs-v0.
35 (cris-implemented-writable-specregs-v3)
36 (cris-implemented-readable-specregs-v3)
37 (cris-implemented-writable-specregs-v8)
38 (cris-implemented-readable-specregs-v8)
39 (cris-implemented-writable-specregs-v10)
40 (cris-implemented-readable-specregs-v10)
41 (cris-implemented-writable-specregs-v32)
42 (cris-implemented-readable-specregs-v32): Similar.
43 (bdap-32-pc, move-m-pcplus-p0, move-m-spplus-p8): New
44 insns and specializations.
45
6f84a2a6
NS
462005-11-08 Nathan Sidwell <nathan@codesourcery.com>
47
48 Add ms2
49 * ms1.cpu (ms2, ms2bf): New architecture variant, cpu, machine and
50 model.
51 (f-uu8, f-uu1, f-imm16l, f-loopo, f-cb1sel, f-cb2sel, f-cb1incr,
52 f-cb2incr, f-rc3): New fields.
53 (LOOP): New instruction.
54 (JAL-HAZARD): New hazard.
55 (imm16o, loopsize, imm16l, rc3, cb1sel, cb2sel, cb1incr, cb2incr):
56 New operands.
57 (mul, muli, dbnz, iflush): Enable for ms2
58 (jal, reti): Has JAL-HAZARD.
59 (ldctxt, ldfb, stfb): Only ms1.
60 (fbcb): Only ms1,ms1-003.
61 (wfbinc, mefbinc, wfbincr, mwfbincr, fbcbincs, mfbcbincs,
62 fbcbincrs, mfbcbincrs): Enable for ms2.
63 (loop, loopu, dfbc, dwfb, fbwfb, dfbr): New ms2 insns.
64 * ms1.opc (parse_loopsize): New.
65 (parse_imm16): hi16/lo16 relocs are applicable to IMM16L.
66 (print_pcrel): New.
67
95b96521
DB
682005-10-28 Dave Brolley <brolley@redhat.com>
69
70 Contribute the following change:
71 2003-09-24 Dave Brolley <brolley@redhat.com>
72
73 * frv.opc: Use CGEN_ATTR_VALUE_ENUM_TYPE in place of
74 CGEN_ATTR_VALUE_TYPE.
75 * m32c.opc (m32c_cgen_insn_supported): Use CGEN_INSN_BITSET_ATTR_VALUE.
76 Use cgen_bitset_intersect_p.
77
c6552317
DD
782005-10-27 DJ Delorie <dj@redhat.com>
79
80 * m32c.cpu (Imm-8-s4n, Imm-12-s4n): New.
81 (arith-jnz16-imm4-dst-defn, arith-jnz32-imm4-dst-defn,
82 arith-jnz-imm4-dst-mach, arith-jnz-imm4-dst): Keep track of which
83 imm operand is needed.
84 (adjnz, sbjnz): Pass the right operands.
85 (unary-insn-defn, unary16-defn, unary32-defn, unary-insn-mach,
86 unary-insn): Add -g variants for opcodes that need to support :G.
87 (not.BW:G, push.BW:G): Call it.
88 (stzx16-imm8-imm8-dsp8sb, stzx16-imm8-imm8-dsp8fb,
89 stzx16-imm8-imm8-abs16): Fix operand typos.
90 * m32c.opc (m32c_asm_hash): Support bnCND.
91 (parse_signed4n, print_signed4n): New.
92
f75eb1c0
DD
932005-10-26 DJ Delorie <dj@redhat.com>
94
95 * m32c.cpu (f-dsp-8-s24, Dsp-8-s24): New.
96 (mov-dspsp-dst-defn, mov-src-dspsp-defn, mov16-dspsp-dst-defn,
97 mov16-src-dspsp-defn, mov32-dspsp-dst-defn, mov32-src-dspsp-defn):
98 dsp8[sp] is signed.
99 (mov.WL:S #imm,A0/A1): dsp24 is signed (i.e. -0x800000..0xffffff).
100 (mov.BW:S r0,r1): Fix typo r1l->r1.
101 (tst): Allow :G suffix.
102 * m32c.opc (parse_signed24): New, for -0x800000..0xffffff.
103
e277c00b
AM
1042005-10-26 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
105
106 * m32r.opc (parse_hi16): Do not assume a 32-bit host word size.
107
92e0a941
DD
1082005-10-25 DJ Delorie <dj@redhat.com>
109
110 * m32c.cpu (add16-bQ-sp,add16-wQ-sp): Fix to allow either width by
111 making one a macro of the other.
112
a1a280bb
DD
1132005-10-21 DJ Delorie <dj@redhat.com>
114
115 * m32c.cpu (lde, ste): Add dsp[a0] and [a1a] addressing.
116 (indexb, indexbd, indexbs, indexw, indexwd, indexws, indexl,
117 indexld, indexls): .w variants have `1' bit.
118 (rot32.b): QI, not SI.
119 (rot32.w): HI, not SI.
120 (xchg16): HI for .w variant.
121
e74eb924
NC
1222005-10-19 Nick Clifton <nickc@redhat.com>
123
124 * m32r.opc (parse_slo16): Fix bad application of previous patch.
125
5e03663f
NC
1262005-10-18 Andreas Schwab <schwab@suse.de>
127
128 * m32r.opc (parse_slo16): Better version of previous patch.
129
ab7c9a26
NC
1302005-10-14 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
131
132 * cpu/m32r.opc (parse_slo16): Do not assume a 32-bit host word
133 size.
134
fd54057a
DD
1352005-07-25 DJ Delorie <dj@redhat.com>
136
137 * m32c.opc (parse_unsigned8): Add %dsp8().
138 (parse_signed8): Add %hi8().
139 (parse_unsigned16): Add %dsp16().
140 (parse_signed16): Add %lo16() and %hi16().
141 (parse_lab_5_3): Make valuep a bfd_vma *.
142
85da3a56
NC
1432005-07-18 Nick Clifton <nickc@redhat.com>
144
145 * m32c.cpu (f-16-8, f-24-8, f-32-16, f-dsp-8-u24): New opcode
146 components.
147 (f-lab32-jmp-s): Fix insertion sequence.
148 (Dsp-8-u24, Lab-5-3, Lab32-jmp-s): New operands.
149 (Dsp-40-s8): Make parameter be signed.
150 (Dsp-40-s16): Likewise.
151 (Dsp-48-s8): Likewise.
152 (Dsp-48-s16): Likewise.
153 (Imm-13-u3): Likewise. (Despite its name!)
154 (BitBase16-16-s8): Make the parameter be unsigned.
155 (BitBase16-8-u11-S): Likewise.
156 (Lab-8-8, Lab-8-16, Lab-16-8, jcnd16-5, jcnd16, jcnd32, jmp16.s,
157 jmp16.b, jmp16.w, jmp32.s, jmp32.b, jmp32.w, jsp16.w, jsr32.w): Allow
158 relaxation.
159
160 * m32c.opc: Fix formatting.
161 Use safe-ctype.h instead of ctype.h
162 Move duplicated code sequences into a macro.
163 Fix compile time warnings about signedness mismatches.
164 Remove dead code.
165 (parse_lab_5_3): New parser function.
166
aa260854
JB
1672005-07-16 Jim Blandy <jimb@redhat.com>
168
169 * m32c.opc (m32c_cgen_insn_supported): Use int, not CGEN_BITSET,
170 to represent isa sets.
171
0a665bfd
JB
1722005-07-15 Jim Blandy <jimb@redhat.com>
173
174 * m32c.cpu, m32c.opc: Fix copyright.
175
49f58d10
JB
1762005-07-14 Jim Blandy <jimb@redhat.com>
177
178 * m32c.cpu, m32c.opc: Machine description for the Renesas M32C.
179
0e6b69be
AM
1802005-07-14 Alan Modra <amodra@bigpond.net.au>
181
182 * ms1.opc (print_dollarhex): Correct format string.
183
f9210e37
AM
1842005-07-06 Alan Modra <amodra@bigpond.net.au>
185
186 * iq2000.cpu: Include from binutils cpu dir.
187
3ec2b351
NC
1882005-07-05 Nick Clifton <nickc@redhat.com>
189
190 * iq2000.opc (parse_lo16, parse_mlo16): Make value parameter
191 unsigned in order to avoid compile time warnings about sign
192 conflicts.
193
194 * ms1.opc (parse_*): Likewise.
195 (parse_imm16): Use a "void *" as it is passed both signed and
196 unsigned arguments.
197
47b0e7ad
NC
1982005-07-01 Nick Clifton <nickc@redhat.com>
199
200 * frv.opc: Update to ISO C90 function declaration style.
201 * iq2000.opc: Likewise.
202 * m32r.opc: Likewise.
203 * sh.opc: Likewise.
204
b081650b
DB
2052005-06-15 Dave Brolley <brolley@redhat.com>
206
207 Contributed by Red Hat.
208 * ms1.cpu: New file. Written by Nick Clifton, Stan Cox.
209 * ms1.opc: New file. Written by Stan Cox.
210
e172dbf8
NC
2112005-05-10 Nick Clifton <nickc@redhat.com>
212
213 * Update the address and phone number of the FSF organization in
214 the GPL notices in the following files:
215 cris.cpu, frv.cpu, frv.opc, iq10.cpu, iq2000.opc, iq2000m.cpu,
216 m32r.cpu, m32r.opc, sh.cpu, sh.opc, sh64-compact.cpu,
217 sh64-media.cpu, simplify.inc
218
b2d52a48
AM
2192005-02-24 Alan Modra <amodra@bigpond.net.au>
220
221 * frv.opc (parse_A): Warning fix.
222
33b71eeb
NC
2232005-02-23 Nick Clifton <nickc@redhat.com>
224
225 * frv.opc: Fixed compile time warnings about differing signed'ness
226 of pointers passed to functions.
227 * m32r.opc: Likewise.
228
bc18c937
NC
2292005-02-11 Nick Clifton <nickc@redhat.com>
230
231 * iq2000.opc (parse_jtargq10): Change type of valuep argument to
232 'bfd_vma *' in order avoid compile time warning message.
233
46da9a19
HPN
2342005-01-28 Hans-Peter Nilsson <hp@axis.com>
235
236 * cris.cpu (mstep): Add missing insn.
237
90219bd0
AO
2382005-01-25 Alexandre Oliva <aoliva@redhat.com>
239
240 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
241 * frv.cpu: Add support for TLS annotations in loads and calll.
242 * frv.opc (parse_symbolic_address): New.
243 (parse_ldd_annotation): New.
244 (parse_call_annotation): New.
245 (parse_ld_annotation): New.
246 (parse_ulo16, parse_uslo16): Use parse_symbolic_address.
247 Introduce TLS relocations.
248 (parse_d12, parse_s12, parse_u12): Likewise.
249 (parse_uhi16): Likewise. Fix constant checking on 64-bit host.
250 (parse_call_label, print_at): New.
251
c3d75c30
HPN
2522004-12-21 Mikael Starvik <starvik@axis.com>
253
254 * cris.cpu (cris-set-mem): Correct integral write semantics.
255
68800d83
HPN
2562004-11-29 Hans-Peter Nilsson <hp@axis.com>
257
258 * cris.cpu: New file.
259
4bd1d37b
NC
2602004-11-15 Michael K. Lechner <mike.lechner@gmail.com>
261
262 * iq2000.cpu: Added quotes around macro arguments so that they
263 will work with newer versions of guile.
264
4030fa5a
NC
2652004-10-27 Nick Clifton <nickc@redhat.com>
266
267 * iq2000m.cpu (pkrlr1, pkrlr30, rbr1, rbr30, rxr1, rxr30, wbr1,
268 wbr1u, wbr30, wbr30u, wxr1, wxr1u, wxr30, wxr30u): Add an index
269 operand.
270 * iq2000.cpu (dnop index): Rename to _index to avoid complications
271 with guile.
272
ac28a1cb
RS
2732004-08-27 Richard Sandiford <rsandifo@redhat.com>
274
275 * frv.cpu (cfmovs): Change UNIT attribute to FMALL.
276
dc4c54bb
NC
2772004-05-15 Nick Clifton <nickc@redhat.com>
278
279 * iq2000.opc (iq2000_cgen_insn_supported): Make 'insn' argument const.
280
f4453dfa
NC
2812004-03-30 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
282
283 * m32r.opc (parse_hi16): Fixed shigh(0xffff8000) bug.
284
676a64f4
RS
2852004-03-01 Richard Sandiford <rsandifo@redhat.com>
286
287 * frv.cpu (define-arch frv): Add fr450 mach.
288 (define-mach fr450): New.
289 (define-model fr450): New. Add profile units to every fr450 insn.
290 (define-attr UNIT): Add MDCUTSSI.
291 (define-attr FR450-MAJOR): New enum. Add to every fr450 insn.
292 (define-attr AUDIO): New boolean.
293 (f-LRAE, f-LRAD, f-LRAS, f-TLBPRopx, f-TLBPRL)
294 (f-LRA-null, f-TLBPR-null): New fields.
295 (scr0, scr1, scr2, scr3, imavr1, damvr1, cxnr, ttbr)
296 (tplr, tppr, tpxr, timerh, timerl, timerd, btbr): New SPRs.
297 (LRAE, LRAD, LRAS, TLBPRopx, TLBPRL): New operands.
298 (LRA-null, TLBPR-null): New macros.
299 (iacc-multiply-r-r, slass, scutss, int-arith-ss-r-r): Add AUDIO attr.
300 (load-real-address): New macro.
301 (lrai, lrad, tlbpr): New instructions.
302 (media-cut-acc, media-cut-acc-ss): Add fr450-major argument.
303 (mcut, mcuti, mcutss, mcutssi): Adjust accordingly.
304 (mdcutssi): Change UNIT attribute to MDCUTSSI.
305 (media-low-clear-semantics, media-scope-limit-semantics)
306 (media-quad-limit, media-quad-shift): New macros.
307 (mqlclrhs, mqlmths, mqsllhi, mqsrahi): New instructions.
308 * frv.opc (frv_is_branch_major, frv_is_float_major, frv_is_media_major)
309 (frv_is_branch_insn, frv_is_float_insn, frv_is_media_insn)
310 (frv_vliw_reset, frv_vliw_add_insn): Handle bfd_mach_fr450.
311 (fr450_unit_mapping): New array.
312 (fr400_unit_mapping, fr500_unit_mapping, fr550_unit_mapping): Add entry
313 for new MDCUTSSI unit.
314 (fr450_check_insn_major_constraints): New function.
315 (check_insn_major_constraints): Use it.
316
c7a48b9a
RS
3172004-03-01 Richard Sandiford <rsandifo@redhat.com>
318
319 * frv.cpu (nsdiv, nudiv, nsdivi, nudivi): Remove fr400 profiling unit.
320 (scutss): Change unit to I0.
321 (calll, callil, ccalll): Add missing FR550-MAJOR and profile unit.
322 (mqsaths): Fix FR400-MAJOR categorization.
323 (media-quad-multiply-cross-acc, media-quad-cross-multiply-cross-acc)
324 (media-quad-cross-multiply-acc): Change unit from MDUALACC to FMALL.
325 * frv.opc (fr400_check_insn_major_constraints): Check for (M-2,M-1)
326 combinations.
327
8ae0baa2
RS
3282004-03-01 Richard Sandiford <rsandifo@redhat.com>
329
330 * frv.cpu (r-store, r-store-dual, r-store-quad): Delete.
331 (rstb, rsth, rst, rstd, rstq): Delete.
332 (rstbf, rsthf, rstf, rstdf, rstqf): Delete.
333
8ee9a8b2
NC
3342004-02-23 Nick Clifton <nickc@redhat.com>
335
336 * Apply these patches from Renesas:
337
338 2004-02-10 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
339
340 * cpu/m32r.opc (my_print_insn): Fixed incorrect output when
341 disassembling codes for 0x*2 addresses.
342
343 2003-12-15 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
344
345 * cpu/m32r.cpu: Add PIPE_O attribute to "pop" instruction.
346
347 2003-12-03 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
348
349 * cpu/m32r.cpu : Add new model m32r2.
350 Add new instructions.
351 Replace occurrances of 'Mitsubishi' with 'Renesas'.
352 Changed PIPE attr of push from O to OS.
353 Care for Little-endian of M32R.
354 * cpu/m32r.opc (CGEN_DIS_HASH, my_print_insn):
355 Care for Little-endian of M32R.
356 (parse_slo16): signed extension for value.
357
299d901c
AC
3582004-02-20 Andrew Cagney <cagney@redhat.com>
359
e866a257
AC
360 * m32r.opc, m32r.cpu: New files. Written by , Doug Evans, Nick
361 Clifton, Ben Elliston, Matthew Green, and Andrew Haley.
362
299d901c
AC
363 * sh.cpu, sh.opc, sh64-compact.cpu, sh64-media.cpu: New files, all
364 written by Ben Elliston.
365
cb10e79a
RS
3662004-01-14 Richard Sandiford <rsandifo@redhat.com>
367
368 * frv.cpu (UNIT): Add IACC.
369 (iacc-multiply-r-r): Use it.
370 * frv.opc (fr400_unit_mapping): Add entry for IACC.
371 (fr500_unit_mapping, fr550_unit_mapping): Likewise.
372
d4e4dc14
AO
3732004-01-06 Alexandre Oliva <aoliva@redhat.com>
374
375 2003-12-19 Alexandre Oliva <aoliva@redhat.com>
376 * frv.opc (parse_ulo16, parse_uhi16, parse_d12): Fix some
377 cut&paste errors in shifting/truncating numerical operands.
378 2003-08-08 Alexandre Oliva <aoliva@redhat.com>
379 * frv.opc (parse_ulo16): Parse gotofflo and gotofffuncdesclo.
380 (parse_uslo16): Likewise.
381 (parse_uhi16): Parse gotoffhi and gotofffuncdeschi.
382 (parse_d12): Parse gotoff12 and gotofffuncdesc12.
383 (parse_s12): Likewise.
384 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
385 * frv.opc (parse_ulo16): Parse gotlo and gotfuncdesclo.
386 (parse_uslo16): Likewise.
387 (parse_uhi16): Parse gothi and gotfuncdeschi.
388 (parse_d12): Parse got12 and gotfuncdesc12.
389 (parse_s12): Likewise.
390
1340b9a9
DB
3912003-10-10 Dave Brolley <brolley@redhat.com>
392
393 * frv.cpu (dnpmop): New p-macro.
394 (GRdoublek): Use dnpmop.
395 (CPRdoublek, FRdoublei, FRdoublej, FRdoublek): Ditto.
396 (store-double-r-r): Use (.sym regtype doublek).
397 (r-store-double): Ditto.
398 (store-double-r-r-u): Ditto.
399 (conditional-store-double): Ditto.
400 (conditional-store-double-u): Ditto.
401 (store-double-r-simm): Ditto.
402 (fmovs): Assign to UNIT FMALL.
403
ac7c07ac
DB
4042003-10-06 Dave Brolley <brolley@redhat.com>
405
406 * frv.cpu, frv.opc: Add support for fr550.
407
d0312406
DB
4082003-09-24 Dave Brolley <brolley@redhat.com>
409
410 * frv.cpu (u-commit): New modelling unit for fr500.
411 (mwtaccg): Use frv_ref_SI to reference ACC40Sk as an input operand.
412 (commit-r): Use u-commit model for fr500.
413 (commit): Ditto.
414 (conditional-float-binary-op): Take profiling data as an argument.
415 Update callers.
416 (ne-float-binary-op): Ditto.
417
c6945302
MS
4182003-09-19 Michael Snyder <msnyder@redhat.com>
419
420 * frv.cpu (nldqi): Delete unimplemented instruction.
421
23600bb3
DB
4222003-09-12 Dave Brolley <brolley@redhat.com>
423
424 * frv.cpu (u-clrgr, u-clrfr): New units of model fr500.
425 (clear-ne-flag-r): Pass insn profiling in as an argument. Call
426 frv_ref_SI to get input register referenced for profiling.
427 (clear-ne-flag-all): Pass insn profiling in as an argument.
428 (clrgr,clrfr,clrga,clrfa): Add profiling information.
429
6f18ad70
MS
4302003-09-11 Michael Snyder <msnyder@redhat.com>
431
432 * frv.cpu: Typographical corrections.
433
96486995
DB
4342003-09-09 Dave Brolley <brolley@redhat.com>
435
436 * frv.cpu (media-dual-complex): Change UNIT to FMALL.
437 (conditional-media-dual-complex, media-quad-complex): Likewise.
438
0457efce
DB
4392003-09-04 Dave Brolley <brolley@redhat.com>
440
441 * frv.cpu (register-transfer): Pass in all attributes in on argument.
442 Update all callers.
443 (conditional-register-transfer): Ditto.
444 (cache-preload): Ditto.
445 (floating-point-conversion): Ditto.
446 (floating-point-neg): Ditto.
447 (float-abs): Ditto.
448 (float-binary-op-s): Ditto.
449 (conditional-float-binary-op): Ditto.
450 (ne-float-binary-op): Ditto.
451 (float-dual-arith): Ditto.
452 (ne-float-dual-arith): Ditto.
453
8caa9169
DB
4542003-09-03 Dave Brolley <brolley@redhat.com>
455
456 * frv.opc (parse_A, parse_A0, parse_A1): New parse handlers.
457 * frv.cpu (UNIT): Add IALL, FMALL, FMLOW, STORE, SCAN, DCPL, MDUALACC,
458 MCLRACC-1.
459 (A): Removed operand.
460 (A0,A1): New operands replace operand A.
461 (mnop): Now a real insn
462 (mclracc): Removed insn.
463 (mclracc-0, mclracc-1): New insns replace mclracc.
464 (all insns): Use new UNIT attributes.
465
6d9ab561
NC
4662003-08-21 Nick Clifton <nickc@redhat.com>
467
468 * frv.cpu (mbtoh): Replace input parameter to u-media-dual-expand
469 and u-media-dual-btoh with output parameter.
470 (cmbtoh): Add profiling hack.
471
741a7751
NC
4722003-08-19 Michael Snyder <msnyder@redhat.com>
473
474 * frv.cpu: Fix typo, Frintkeven -> FRintkeven
475
5b5b78da
DE
4762003-06-10 Doug Evans <dje@sebabeach.org>
477
478 * frv.cpu: Add IDOC attribute.
479
539ee71a
AC
4802003-06-06 Andrew Cagney <cagney@redhat.com>
481
482 Contributed by Red Hat.
483 * iq2000.cpu: New file. Written by Ben Elliston, Jeff Johnston,
484 Stan Cox, and Frank Ch. Eigler.
485 * iq2000.opc: New file. Written by Ben Elliston, Frank
486 Ch. Eigler, Chris Moller, Jeff Johnston, and Stan Cox.
487 * iq2000m.cpu: New file. Written by Jeff Johnston.
488 * iq10.cpu: New file. Written by Jeff Johnston.
489
36c3ae24
NC
4902003-06-05 Nick Clifton <nickc@redhat.com>
491
492 * frv.cpu (FRintieven): New operand. An even-numbered only
493 version of the FRinti operand.
494 (FRintjeven): Likewise for FRintj.
495 (FRintkeven): Likewise for FRintk.
496 (mdcutssi, media-dual-word-rotate-r-r, mqsaths,
497 media-quad-arith-sat-semantics, media-quad-arith-sat,
498 conditional-media-quad-arith-sat, mdunpackh,
499 media-quad-multiply-semantics, media-quad-multiply,
500 conditional-media-quad-multiply, media-quad-complex-i,
501 media-quad-multiply-acc-semantics, media-quad-multiply-acc,
502 conditional-media-quad-multiply-acc, munpackh,
503 media-quad-multiply-cross-acc-semantics, mdpackh,
504 media-quad-multiply-cross-acc, mbtoh-semantics,
505 media-quad-cross-multiply-cross-acc-semantics,
506 media-quad-cross-multiply-cross-acc, mbtoh, mhtob-semantics,
507 media-quad-cross-multiply-acc-semantics, cmbtoh,
508 media-quad-cross-multiply-acc, media-quad-complex, mhtob,
509 media-expand-halfword-to-double-semantics, mexpdhd, cmexpdhd,
510 cmhtob): Use new operands.
511 * frv.opc (CGEN_VERBOSE_ASSEMBLER_ERRORS): Define.
0e6b69be 512 (parse_even_register): New function.
36c3ae24 513
75798298
NC
5142003-06-03 Nick Clifton <nickc@redhat.com>
515
516 * frv.cpu (media-dual-word-rotate-r-r): Use a signed 6-bit
517 immediate value not unsigned.
518
9aab5aa3
AC
5192003-06-03 Andrew Cagney <cagney@redhat.com>
520
521 Contributed by Red Hat.
522 * frv.cpu: New file. Written by Dave Brolley, Catherine Moore,
523 and Eric Christopher.
524 * frv.opc: New file. Written by Catherine Moore, and Dave
525 Brolley.
526 * simplify.inc: New file. Written by Doug Evans.
527
2739f79a
AC
5282003-05-02 Andrew Cagney <cagney@redhat.com>
529
530 * New file.
531
532\f
533Local Variables:
534mode: change-log
535left-margin: 8
536fill-column: 74
537version-control: never
538End:
This page took 0.142678 seconds and 4 git commands to generate.