huge pagecache: mmap_sem is unlocked when truncation splits pmd
[deliverable/linux.git] / drivers / clk / clk-mux.c
CommitLineData
9d9f78ed
MT
1/*
2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Simple multiplexer clock implementation
11 */
12
9d9f78ed
MT
13#include <linux/clk-provider.h>
14#include <linux/module.h>
15#include <linux/slab.h>
16#include <linux/io.h>
17#include <linux/err.h>
18
19/*
20 * DOC: basic adjustable multiplexer clock that cannot gate
21 *
22 * Traits of this clock:
23 * prepare - clk_prepare only ensures that parents are prepared
24 * enable - clk_enable only ensures that parents are enabled
25 * rate - rate is only affected by parent switching. No clk_set_rate support
26 * parent - parent is adjustable through clk_set_parent
27 */
28
9d9f78ed
MT
29static u8 clk_mux_get_parent(struct clk_hw *hw)
30{
31 struct clk_mux *mux = to_clk_mux(hw);
497295af 32 int num_parents = clk_hw_get_num_parents(hw);
9d9f78ed
MT
33 u32 val;
34
35 /*
36 * FIXME need a mux-specific flag to determine if val is bitwise or numeric
37 * e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges from 0x1
38 * to 0x7 (index starts at one)
39 * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
40 * val = 0x4 really means "bit 2, index starts at bit 0"
41 */
aa514ce3 42 val = clk_readl(mux->reg) >> mux->shift;
ce4f3313
PDS
43 val &= mux->mask;
44
45 if (mux->table) {
46 int i;
47
48 for (i = 0; i < num_parents; i++)
49 if (mux->table[i] == val)
50 return i;
51 return -EINVAL;
52 }
9d9f78ed
MT
53
54 if (val && (mux->flags & CLK_MUX_INDEX_BIT))
55 val = ffs(val) - 1;
56
57 if (val && (mux->flags & CLK_MUX_INDEX_ONE))
58 val--;
59
ce4f3313 60 if (val >= num_parents)
9d9f78ed
MT
61 return -EINVAL;
62
63 return val;
64}
9d9f78ed
MT
65
66static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
67{
68 struct clk_mux *mux = to_clk_mux(hw);
69 u32 val;
70 unsigned long flags = 0;
71
3837bd27 72 if (mux->table) {
ce4f3313 73 index = mux->table[index];
3837bd27 74 } else {
ce4f3313 75 if (mux->flags & CLK_MUX_INDEX_BIT)
6793b3cd 76 index = 1 << index;
ce4f3313
PDS
77
78 if (mux->flags & CLK_MUX_INDEX_ONE)
79 index++;
80 }
9d9f78ed
MT
81
82 if (mux->lock)
83 spin_lock_irqsave(mux->lock, flags);
661e2180
SB
84 else
85 __acquire(mux->lock);
9d9f78ed 86
ba492e90
HZ
87 if (mux->flags & CLK_MUX_HIWORD_MASK) {
88 val = mux->mask << (mux->shift + 16);
89 } else {
aa514ce3 90 val = clk_readl(mux->reg);
ba492e90
HZ
91 val &= ~(mux->mask << mux->shift);
92 }
9d9f78ed 93 val |= index << mux->shift;
aa514ce3 94 clk_writel(val, mux->reg);
9d9f78ed
MT
95
96 if (mux->lock)
97 spin_unlock_irqrestore(mux->lock, flags);
661e2180
SB
98 else
99 __release(mux->lock);
9d9f78ed
MT
100
101 return 0;
102}
9d9f78ed 103
822c250e 104const struct clk_ops clk_mux_ops = {
9d9f78ed
MT
105 .get_parent = clk_mux_get_parent,
106 .set_parent = clk_mux_set_parent,
e366fdd7 107 .determine_rate = __clk_mux_determine_rate,
9d9f78ed
MT
108};
109EXPORT_SYMBOL_GPL(clk_mux_ops);
110
c57acd14
TF
111const struct clk_ops clk_mux_ro_ops = {
112 .get_parent = clk_mux_get_parent,
113};
114EXPORT_SYMBOL_GPL(clk_mux_ro_ops);
115
ce4f3313 116struct clk *clk_register_mux_table(struct device *dev, const char *name,
2893c379
SH
117 const char * const *parent_names, u8 num_parents,
118 unsigned long flags,
ce4f3313
PDS
119 void __iomem *reg, u8 shift, u32 mask,
120 u8 clk_mux_flags, u32 *table, spinlock_t *lock)
9d9f78ed
MT
121{
122 struct clk_mux *mux;
27d54591 123 struct clk *clk;
0197b3ea 124 struct clk_init_data init;
ba492e90
HZ
125 u8 width = 0;
126
127 if (clk_mux_flags & CLK_MUX_HIWORD_MASK) {
128 width = fls(mask) - ffs(mask) + 1;
129 if (width + shift > 16) {
130 pr_err("mux value exceeds LOWORD field\n");
131 return ERR_PTR(-EINVAL);
132 }
133 }
9d9f78ed 134
27d54591 135 /* allocate the mux */
10363b58 136 mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
9d9f78ed
MT
137 if (!mux) {
138 pr_err("%s: could not allocate mux clk\n", __func__);
139 return ERR_PTR(-ENOMEM);
140 }
141
0197b3ea 142 init.name = name;
c57acd14
TF
143 if (clk_mux_flags & CLK_MUX_READ_ONLY)
144 init.ops = &clk_mux_ro_ops;
145 else
146 init.ops = &clk_mux_ops;
f7d8caad 147 init.flags = flags | CLK_IS_BASIC;
0197b3ea
SK
148 init.parent_names = parent_names;
149 init.num_parents = num_parents;
150
9d9f78ed
MT
151 /* struct clk_mux assignments */
152 mux->reg = reg;
153 mux->shift = shift;
ce4f3313 154 mux->mask = mask;
9d9f78ed
MT
155 mux->flags = clk_mux_flags;
156 mux->lock = lock;
ce4f3313 157 mux->table = table;
31df9db9 158 mux->hw.init = &init;
9d9f78ed 159
0197b3ea 160 clk = clk_register(dev, &mux->hw);
27d54591
MT
161
162 if (IS_ERR(clk))
163 kfree(mux);
164
165 return clk;
9d9f78ed 166}
5cfe10bb 167EXPORT_SYMBOL_GPL(clk_register_mux_table);
ce4f3313
PDS
168
169struct clk *clk_register_mux(struct device *dev, const char *name,
2893c379
SH
170 const char * const *parent_names, u8 num_parents,
171 unsigned long flags,
ce4f3313
PDS
172 void __iomem *reg, u8 shift, u8 width,
173 u8 clk_mux_flags, spinlock_t *lock)
174{
175 u32 mask = BIT(width) - 1;
176
177 return clk_register_mux_table(dev, name, parent_names, num_parents,
178 flags, reg, shift, mask, clk_mux_flags,
179 NULL, lock);
180}
5cfe10bb 181EXPORT_SYMBOL_GPL(clk_register_mux);
4e3c021f
KK
182
183void clk_unregister_mux(struct clk *clk)
184{
185 struct clk_mux *mux;
186 struct clk_hw *hw;
187
188 hw = __clk_get_hw(clk);
189 if (!hw)
190 return;
191
192 mux = to_clk_mux(hw);
193
194 clk_unregister(clk);
195 kfree(mux);
196}
197EXPORT_SYMBOL_GPL(clk_unregister_mux);
This page took 0.201452 seconds and 5 git commands to generate.