Merge remote-tracking branch 'iommu/next'
[deliverable/linux.git] / drivers / dma / coh901318.c
CommitLineData
61f135b9
LW
1/*
2 * driver/dma/coh901318.c
3 *
4 * Copyright (C) 2007-2009 ST-Ericsson
5 * License terms: GNU General Public License (GPL) version 2
6 * DMA driver for COH 901 318
7 * Author: Per Friden <per.friden@stericsson.com>
8 */
9
10#include <linux/init.h>
11#include <linux/module.h>
12#include <linux/kernel.h> /* printk() */
13#include <linux/fs.h> /* everything... */
b7f080cf 14#include <linux/scatterlist.h>
61f135b9
LW
15#include <linux/slab.h> /* kmalloc() */
16#include <linux/dmaengine.h>
17#include <linux/platform_device.h>
18#include <linux/device.h>
19#include <linux/irqreturn.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/uaccess.h>
23#include <linux/debugfs.h>
9f575d97 24#include <linux/platform_data/dma-coh901318.h>
faadc6e3 25#include <linux/of_dma.h>
61f135b9 26
2b9277ad 27#include "coh901318.h"
d2ebfb33 28#include "dmaengine.h"
61f135b9 29
03b5357c
LW
30#define COH901318_MOD32_MASK (0x1F)
31#define COH901318_WORD_MASK (0xFFFFFFFF)
32/* INT_STATUS - Interrupt Status Registers 32bit (R/-) */
33#define COH901318_INT_STATUS1 (0x0000)
34#define COH901318_INT_STATUS2 (0x0004)
35/* TC_INT_STATUS - Terminal Count Interrupt Status Registers 32bit (R/-) */
36#define COH901318_TC_INT_STATUS1 (0x0008)
37#define COH901318_TC_INT_STATUS2 (0x000C)
38/* TC_INT_CLEAR - Terminal Count Interrupt Clear Registers 32bit (-/W) */
39#define COH901318_TC_INT_CLEAR1 (0x0010)
40#define COH901318_TC_INT_CLEAR2 (0x0014)
41/* RAW_TC_INT_STATUS - Raw Term Count Interrupt Status Registers 32bit (R/-) */
42#define COH901318_RAW_TC_INT_STATUS1 (0x0018)
43#define COH901318_RAW_TC_INT_STATUS2 (0x001C)
44/* BE_INT_STATUS - Bus Error Interrupt Status Registers 32bit (R/-) */
45#define COH901318_BE_INT_STATUS1 (0x0020)
46#define COH901318_BE_INT_STATUS2 (0x0024)
47/* BE_INT_CLEAR - Bus Error Interrupt Clear Registers 32bit (-/W) */
48#define COH901318_BE_INT_CLEAR1 (0x0028)
49#define COH901318_BE_INT_CLEAR2 (0x002C)
50/* RAW_BE_INT_STATUS - Raw Term Count Interrupt Status Registers 32bit (R/-) */
51#define COH901318_RAW_BE_INT_STATUS1 (0x0030)
52#define COH901318_RAW_BE_INT_STATUS2 (0x0034)
53
54/*
55 * CX_CFG - Channel Configuration Registers 32bit (R/W)
56 */
57#define COH901318_CX_CFG (0x0100)
58#define COH901318_CX_CFG_SPACING (0x04)
59/* Channel enable activates tha dma job */
60#define COH901318_CX_CFG_CH_ENABLE (0x00000001)
61#define COH901318_CX_CFG_CH_DISABLE (0x00000000)
62/* Request Mode */
63#define COH901318_CX_CFG_RM_MASK (0x00000006)
64#define COH901318_CX_CFG_RM_MEMORY_TO_MEMORY (0x0 << 1)
65#define COH901318_CX_CFG_RM_PRIMARY_TO_MEMORY (0x1 << 1)
66#define COH901318_CX_CFG_RM_MEMORY_TO_PRIMARY (0x1 << 1)
67#define COH901318_CX_CFG_RM_PRIMARY_TO_SECONDARY (0x3 << 1)
68#define COH901318_CX_CFG_RM_SECONDARY_TO_PRIMARY (0x3 << 1)
69/* Linked channel request field. RM must == 11 */
70#define COH901318_CX_CFG_LCRF_SHIFT 3
71#define COH901318_CX_CFG_LCRF_MASK (0x000001F8)
72#define COH901318_CX_CFG_LCR_DISABLE (0x00000000)
73/* Terminal Counter Interrupt Request Mask */
74#define COH901318_CX_CFG_TC_IRQ_ENABLE (0x00000200)
75#define COH901318_CX_CFG_TC_IRQ_DISABLE (0x00000000)
76/* Bus Error interrupt Mask */
77#define COH901318_CX_CFG_BE_IRQ_ENABLE (0x00000400)
78#define COH901318_CX_CFG_BE_IRQ_DISABLE (0x00000000)
79
80/*
81 * CX_STAT - Channel Status Registers 32bit (R/-)
82 */
83#define COH901318_CX_STAT (0x0200)
84#define COH901318_CX_STAT_SPACING (0x04)
85#define COH901318_CX_STAT_RBE_IRQ_IND (0x00000008)
86#define COH901318_CX_STAT_RTC_IRQ_IND (0x00000004)
87#define COH901318_CX_STAT_ACTIVE (0x00000002)
88#define COH901318_CX_STAT_ENABLED (0x00000001)
89
90/*
91 * CX_CTRL - Channel Control Registers 32bit (R/W)
92 */
93#define COH901318_CX_CTRL (0x0400)
94#define COH901318_CX_CTRL_SPACING (0x10)
95/* Transfer Count Enable */
96#define COH901318_CX_CTRL_TC_ENABLE (0x00001000)
97#define COH901318_CX_CTRL_TC_DISABLE (0x00000000)
98/* Transfer Count Value 0 - 4095 */
99#define COH901318_CX_CTRL_TC_VALUE_MASK (0x00000FFF)
100/* Burst count */
101#define COH901318_CX_CTRL_BURST_COUNT_MASK (0x0000E000)
102#define COH901318_CX_CTRL_BURST_COUNT_64_BYTES (0x7 << 13)
103#define COH901318_CX_CTRL_BURST_COUNT_48_BYTES (0x6 << 13)
104#define COH901318_CX_CTRL_BURST_COUNT_32_BYTES (0x5 << 13)
105#define COH901318_CX_CTRL_BURST_COUNT_16_BYTES (0x4 << 13)
106#define COH901318_CX_CTRL_BURST_COUNT_8_BYTES (0x3 << 13)
107#define COH901318_CX_CTRL_BURST_COUNT_4_BYTES (0x2 << 13)
108#define COH901318_CX_CTRL_BURST_COUNT_2_BYTES (0x1 << 13)
109#define COH901318_CX_CTRL_BURST_COUNT_1_BYTE (0x0 << 13)
110/* Source bus size */
111#define COH901318_CX_CTRL_SRC_BUS_SIZE_MASK (0x00030000)
112#define COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS (0x2 << 16)
113#define COH901318_CX_CTRL_SRC_BUS_SIZE_16_BITS (0x1 << 16)
114#define COH901318_CX_CTRL_SRC_BUS_SIZE_8_BITS (0x0 << 16)
115/* Source address increment */
116#define COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE (0x00040000)
117#define COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE (0x00000000)
118/* Destination Bus Size */
119#define COH901318_CX_CTRL_DST_BUS_SIZE_MASK (0x00180000)
120#define COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS (0x2 << 19)
121#define COH901318_CX_CTRL_DST_BUS_SIZE_16_BITS (0x1 << 19)
122#define COH901318_CX_CTRL_DST_BUS_SIZE_8_BITS (0x0 << 19)
123/* Destination address increment */
124#define COH901318_CX_CTRL_DST_ADDR_INC_ENABLE (0x00200000)
125#define COH901318_CX_CTRL_DST_ADDR_INC_DISABLE (0x00000000)
126/* Master Mode (Master2 is only connected to MSL) */
127#define COH901318_CX_CTRL_MASTER_MODE_MASK (0x00C00000)
128#define COH901318_CX_CTRL_MASTER_MODE_M2R_M1W (0x3 << 22)
129#define COH901318_CX_CTRL_MASTER_MODE_M1R_M2W (0x2 << 22)
130#define COH901318_CX_CTRL_MASTER_MODE_M2RW (0x1 << 22)
131#define COH901318_CX_CTRL_MASTER_MODE_M1RW (0x0 << 22)
132/* Terminal Count flag to PER enable */
133#define COH901318_CX_CTRL_TCP_ENABLE (0x01000000)
134#define COH901318_CX_CTRL_TCP_DISABLE (0x00000000)
135/* Terminal Count flags to CPU enable */
136#define COH901318_CX_CTRL_TC_IRQ_ENABLE (0x02000000)
137#define COH901318_CX_CTRL_TC_IRQ_DISABLE (0x00000000)
138/* Hand shake to peripheral */
139#define COH901318_CX_CTRL_HSP_ENABLE (0x04000000)
140#define COH901318_CX_CTRL_HSP_DISABLE (0x00000000)
141#define COH901318_CX_CTRL_HSS_ENABLE (0x08000000)
142#define COH901318_CX_CTRL_HSS_DISABLE (0x00000000)
143/* DMA mode */
144#define COH901318_CX_CTRL_DDMA_MASK (0x30000000)
145#define COH901318_CX_CTRL_DDMA_LEGACY (0x0 << 28)
146#define COH901318_CX_CTRL_DDMA_DEMAND_DMA1 (0x1 << 28)
147#define COH901318_CX_CTRL_DDMA_DEMAND_DMA2 (0x2 << 28)
148/* Primary Request Data Destination */
149#define COH901318_CX_CTRL_PRDD_MASK (0x40000000)
150#define COH901318_CX_CTRL_PRDD_DEST (0x1 << 30)
151#define COH901318_CX_CTRL_PRDD_SOURCE (0x0 << 30)
152
153/*
154 * CX_SRC_ADDR - Channel Source Address Registers 32bit (R/W)
155 */
156#define COH901318_CX_SRC_ADDR (0x0404)
157#define COH901318_CX_SRC_ADDR_SPACING (0x10)
158
159/*
160 * CX_DST_ADDR - Channel Destination Address Registers 32bit R/W
161 */
162#define COH901318_CX_DST_ADDR (0x0408)
163#define COH901318_CX_DST_ADDR_SPACING (0x10)
164
165/*
166 * CX_LNK_ADDR - Channel Link Address Registers 32bit (R/W)
167 */
168#define COH901318_CX_LNK_ADDR (0x040C)
169#define COH901318_CX_LNK_ADDR_SPACING (0x10)
170#define COH901318_CX_LNK_LINK_IMMEDIATE (0x00000001)
171
172/**
173 * struct coh901318_params - parameters for DMAC configuration
174 * @config: DMA config register
175 * @ctrl_lli_last: DMA control register for the last lli in the list
176 * @ctrl_lli: DMA control register for an lli
177 * @ctrl_lli_chained: DMA control register for a chained lli
178 */
179struct coh901318_params {
180 u32 config;
181 u32 ctrl_lli_last;
182 u32 ctrl_lli;
183 u32 ctrl_lli_chained;
184};
185
186/**
187 * struct coh_dma_channel - dma channel base
188 * @name: ascii name of dma channel
189 * @number: channel id number
190 * @desc_nbr_max: number of preallocated descriptors
191 * @priority_high: prio of channel, 0 low otherwise high.
192 * @param: configuration parameters
193 */
194struct coh_dma_channel {
195 const char name[32];
196 const int number;
197 const int desc_nbr_max;
198 const int priority_high;
199 const struct coh901318_params param;
200};
201
03b5357c
LW
202/**
203 * struct powersave - DMA power save structure
204 * @lock: lock protecting data in this struct
205 * @started_channels: bit mask indicating active dma channels
206 */
207struct powersave {
208 spinlock_t lock;
209 u64 started_channels;
210};
211
24dbcd8a
LW
212/* points out all dma slave channels.
213 * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
214 * Select all channels from A to B, end of list is marked with -1,-1
215 */
216static int dma_slave_channels[] = {
217 U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
218 U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
219
220/* points out all dma memcpy channels. */
221static int dma_memcpy_channels[] = {
222 U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
223
24dbcd8a
LW
224#define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
225 COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
226 COH901318_CX_CFG_LCR_DISABLE | \
227 COH901318_CX_CFG_TC_IRQ_ENABLE | \
228 COH901318_CX_CFG_BE_IRQ_ENABLE)
229#define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
230 COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
231 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
232 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
233 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
234 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
235 COH901318_CX_CTRL_MASTER_MODE_M1RW | \
236 COH901318_CX_CTRL_TCP_DISABLE | \
237 COH901318_CX_CTRL_TC_IRQ_DISABLE | \
238 COH901318_CX_CTRL_HSP_DISABLE | \
239 COH901318_CX_CTRL_HSS_DISABLE | \
240 COH901318_CX_CTRL_DDMA_LEGACY | \
241 COH901318_CX_CTRL_PRDD_SOURCE)
242#define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
243 COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
244 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
245 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
246 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
247 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
248 COH901318_CX_CTRL_MASTER_MODE_M1RW | \
249 COH901318_CX_CTRL_TCP_DISABLE | \
250 COH901318_CX_CTRL_TC_IRQ_DISABLE | \
251 COH901318_CX_CTRL_HSP_DISABLE | \
252 COH901318_CX_CTRL_HSS_DISABLE | \
253 COH901318_CX_CTRL_DDMA_LEGACY | \
254 COH901318_CX_CTRL_PRDD_SOURCE)
255#define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
256 COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
257 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
258 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
259 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
260 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
261 COH901318_CX_CTRL_MASTER_MODE_M1RW | \
262 COH901318_CX_CTRL_TCP_DISABLE | \
263 COH901318_CX_CTRL_TC_IRQ_ENABLE | \
264 COH901318_CX_CTRL_HSP_DISABLE | \
265 COH901318_CX_CTRL_HSS_DISABLE | \
266 COH901318_CX_CTRL_DDMA_LEGACY | \
267 COH901318_CX_CTRL_PRDD_SOURCE)
268
f57b7cb4 269static const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
24dbcd8a
LW
270 {
271 .number = U300_DMA_MSL_TX_0,
272 .name = "MSL TX 0",
273 .priority_high = 0,
24dbcd8a
LW
274 },
275 {
276 .number = U300_DMA_MSL_TX_1,
277 .name = "MSL TX 1",
278 .priority_high = 0,
24dbcd8a
LW
279 .param.config = COH901318_CX_CFG_CH_DISABLE |
280 COH901318_CX_CFG_LCR_DISABLE |
281 COH901318_CX_CFG_TC_IRQ_ENABLE |
282 COH901318_CX_CFG_BE_IRQ_ENABLE,
283 .param.ctrl_lli_chained = 0 |
284 COH901318_CX_CTRL_TC_ENABLE |
285 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
286 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
287 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
288 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
289 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
290 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
291 COH901318_CX_CTRL_TCP_DISABLE |
292 COH901318_CX_CTRL_TC_IRQ_DISABLE |
293 COH901318_CX_CTRL_HSP_ENABLE |
294 COH901318_CX_CTRL_HSS_DISABLE |
295 COH901318_CX_CTRL_DDMA_LEGACY |
296 COH901318_CX_CTRL_PRDD_SOURCE,
297 .param.ctrl_lli = 0 |
298 COH901318_CX_CTRL_TC_ENABLE |
299 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
300 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
301 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
302 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
303 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
304 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
305 COH901318_CX_CTRL_TCP_ENABLE |
306 COH901318_CX_CTRL_TC_IRQ_DISABLE |
307 COH901318_CX_CTRL_HSP_ENABLE |
308 COH901318_CX_CTRL_HSS_DISABLE |
309 COH901318_CX_CTRL_DDMA_LEGACY |
310 COH901318_CX_CTRL_PRDD_SOURCE,
311 .param.ctrl_lli_last = 0 |
312 COH901318_CX_CTRL_TC_ENABLE |
313 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
314 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
315 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
316 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
317 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
318 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
319 COH901318_CX_CTRL_TCP_ENABLE |
320 COH901318_CX_CTRL_TC_IRQ_ENABLE |
321 COH901318_CX_CTRL_HSP_ENABLE |
322 COH901318_CX_CTRL_HSS_DISABLE |
323 COH901318_CX_CTRL_DDMA_LEGACY |
324 COH901318_CX_CTRL_PRDD_SOURCE,
325 },
326 {
327 .number = U300_DMA_MSL_TX_2,
328 .name = "MSL TX 2",
329 .priority_high = 0,
24dbcd8a
LW
330 .param.config = COH901318_CX_CFG_CH_DISABLE |
331 COH901318_CX_CFG_LCR_DISABLE |
332 COH901318_CX_CFG_TC_IRQ_ENABLE |
333 COH901318_CX_CFG_BE_IRQ_ENABLE,
334 .param.ctrl_lli_chained = 0 |
335 COH901318_CX_CTRL_TC_ENABLE |
336 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
337 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
338 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
339 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
340 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
341 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
342 COH901318_CX_CTRL_TCP_DISABLE |
343 COH901318_CX_CTRL_TC_IRQ_DISABLE |
344 COH901318_CX_CTRL_HSP_ENABLE |
345 COH901318_CX_CTRL_HSS_DISABLE |
346 COH901318_CX_CTRL_DDMA_LEGACY |
347 COH901318_CX_CTRL_PRDD_SOURCE,
348 .param.ctrl_lli = 0 |
349 COH901318_CX_CTRL_TC_ENABLE |
350 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
351 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
352 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
353 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
354 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
355 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
356 COH901318_CX_CTRL_TCP_ENABLE |
357 COH901318_CX_CTRL_TC_IRQ_DISABLE |
358 COH901318_CX_CTRL_HSP_ENABLE |
359 COH901318_CX_CTRL_HSS_DISABLE |
360 COH901318_CX_CTRL_DDMA_LEGACY |
361 COH901318_CX_CTRL_PRDD_SOURCE,
362 .param.ctrl_lli_last = 0 |
363 COH901318_CX_CTRL_TC_ENABLE |
364 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
365 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
366 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
367 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
368 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
369 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
370 COH901318_CX_CTRL_TCP_ENABLE |
371 COH901318_CX_CTRL_TC_IRQ_ENABLE |
372 COH901318_CX_CTRL_HSP_ENABLE |
373 COH901318_CX_CTRL_HSS_DISABLE |
374 COH901318_CX_CTRL_DDMA_LEGACY |
375 COH901318_CX_CTRL_PRDD_SOURCE,
376 .desc_nbr_max = 10,
377 },
378 {
379 .number = U300_DMA_MSL_TX_3,
380 .name = "MSL TX 3",
381 .priority_high = 0,
24dbcd8a
LW
382 .param.config = COH901318_CX_CFG_CH_DISABLE |
383 COH901318_CX_CFG_LCR_DISABLE |
384 COH901318_CX_CFG_TC_IRQ_ENABLE |
385 COH901318_CX_CFG_BE_IRQ_ENABLE,
386 .param.ctrl_lli_chained = 0 |
387 COH901318_CX_CTRL_TC_ENABLE |
388 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
389 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
390 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
391 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
392 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
393 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
394 COH901318_CX_CTRL_TCP_DISABLE |
395 COH901318_CX_CTRL_TC_IRQ_DISABLE |
396 COH901318_CX_CTRL_HSP_ENABLE |
397 COH901318_CX_CTRL_HSS_DISABLE |
398 COH901318_CX_CTRL_DDMA_LEGACY |
399 COH901318_CX_CTRL_PRDD_SOURCE,
400 .param.ctrl_lli = 0 |
401 COH901318_CX_CTRL_TC_ENABLE |
402 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
403 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
404 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
405 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
406 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
407 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
408 COH901318_CX_CTRL_TCP_ENABLE |
409 COH901318_CX_CTRL_TC_IRQ_DISABLE |
410 COH901318_CX_CTRL_HSP_ENABLE |
411 COH901318_CX_CTRL_HSS_DISABLE |
412 COH901318_CX_CTRL_DDMA_LEGACY |
413 COH901318_CX_CTRL_PRDD_SOURCE,
414 .param.ctrl_lli_last = 0 |
415 COH901318_CX_CTRL_TC_ENABLE |
416 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
417 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
418 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
419 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
420 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
421 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
422 COH901318_CX_CTRL_TCP_ENABLE |
423 COH901318_CX_CTRL_TC_IRQ_ENABLE |
424 COH901318_CX_CTRL_HSP_ENABLE |
425 COH901318_CX_CTRL_HSS_DISABLE |
426 COH901318_CX_CTRL_DDMA_LEGACY |
427 COH901318_CX_CTRL_PRDD_SOURCE,
428 },
429 {
430 .number = U300_DMA_MSL_TX_4,
431 .name = "MSL TX 4",
432 .priority_high = 0,
24dbcd8a
LW
433 .param.config = COH901318_CX_CFG_CH_DISABLE |
434 COH901318_CX_CFG_LCR_DISABLE |
435 COH901318_CX_CFG_TC_IRQ_ENABLE |
436 COH901318_CX_CFG_BE_IRQ_ENABLE,
437 .param.ctrl_lli_chained = 0 |
438 COH901318_CX_CTRL_TC_ENABLE |
439 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
440 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
441 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
442 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
443 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
444 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
445 COH901318_CX_CTRL_TCP_DISABLE |
446 COH901318_CX_CTRL_TC_IRQ_DISABLE |
447 COH901318_CX_CTRL_HSP_ENABLE |
448 COH901318_CX_CTRL_HSS_DISABLE |
449 COH901318_CX_CTRL_DDMA_LEGACY |
450 COH901318_CX_CTRL_PRDD_SOURCE,
451 .param.ctrl_lli = 0 |
452 COH901318_CX_CTRL_TC_ENABLE |
453 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
454 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
455 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
456 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
457 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
458 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
459 COH901318_CX_CTRL_TCP_ENABLE |
460 COH901318_CX_CTRL_TC_IRQ_DISABLE |
461 COH901318_CX_CTRL_HSP_ENABLE |
462 COH901318_CX_CTRL_HSS_DISABLE |
463 COH901318_CX_CTRL_DDMA_LEGACY |
464 COH901318_CX_CTRL_PRDD_SOURCE,
465 .param.ctrl_lli_last = 0 |
466 COH901318_CX_CTRL_TC_ENABLE |
467 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
468 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
469 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
470 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
471 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
472 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
473 COH901318_CX_CTRL_TCP_ENABLE |
474 COH901318_CX_CTRL_TC_IRQ_ENABLE |
475 COH901318_CX_CTRL_HSP_ENABLE |
476 COH901318_CX_CTRL_HSS_DISABLE |
477 COH901318_CX_CTRL_DDMA_LEGACY |
478 COH901318_CX_CTRL_PRDD_SOURCE,
479 },
480 {
481 .number = U300_DMA_MSL_TX_5,
482 .name = "MSL TX 5",
483 .priority_high = 0,
24dbcd8a
LW
484 },
485 {
486 .number = U300_DMA_MSL_TX_6,
487 .name = "MSL TX 6",
488 .priority_high = 0,
24dbcd8a
LW
489 },
490 {
491 .number = U300_DMA_MSL_RX_0,
492 .name = "MSL RX 0",
493 .priority_high = 0,
24dbcd8a
LW
494 },
495 {
496 .number = U300_DMA_MSL_RX_1,
497 .name = "MSL RX 1",
498 .priority_high = 0,
24dbcd8a
LW
499 .param.config = COH901318_CX_CFG_CH_DISABLE |
500 COH901318_CX_CFG_LCR_DISABLE |
501 COH901318_CX_CFG_TC_IRQ_ENABLE |
502 COH901318_CX_CFG_BE_IRQ_ENABLE,
503 .param.ctrl_lli_chained = 0 |
504 COH901318_CX_CTRL_TC_ENABLE |
505 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
506 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
507 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
508 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
509 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
510 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
511 COH901318_CX_CTRL_TCP_DISABLE |
512 COH901318_CX_CTRL_TC_IRQ_DISABLE |
513 COH901318_CX_CTRL_HSP_ENABLE |
514 COH901318_CX_CTRL_HSS_DISABLE |
515 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
516 COH901318_CX_CTRL_PRDD_DEST,
517 .param.ctrl_lli = 0,
518 .param.ctrl_lli_last = 0 |
519 COH901318_CX_CTRL_TC_ENABLE |
520 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
521 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
522 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
523 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
524 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
525 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
526 COH901318_CX_CTRL_TCP_DISABLE |
527 COH901318_CX_CTRL_TC_IRQ_ENABLE |
528 COH901318_CX_CTRL_HSP_ENABLE |
529 COH901318_CX_CTRL_HSS_DISABLE |
530 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
531 COH901318_CX_CTRL_PRDD_DEST,
532 },
533 {
534 .number = U300_DMA_MSL_RX_2,
535 .name = "MSL RX 2",
536 .priority_high = 0,
24dbcd8a
LW
537 .param.config = COH901318_CX_CFG_CH_DISABLE |
538 COH901318_CX_CFG_LCR_DISABLE |
539 COH901318_CX_CFG_TC_IRQ_ENABLE |
540 COH901318_CX_CFG_BE_IRQ_ENABLE,
541 .param.ctrl_lli_chained = 0 |
542 COH901318_CX_CTRL_TC_ENABLE |
543 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
544 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
545 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
546 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
547 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
548 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
549 COH901318_CX_CTRL_TCP_DISABLE |
550 COH901318_CX_CTRL_TC_IRQ_DISABLE |
551 COH901318_CX_CTRL_HSP_ENABLE |
552 COH901318_CX_CTRL_HSS_DISABLE |
553 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
554 COH901318_CX_CTRL_PRDD_DEST,
555 .param.ctrl_lli = 0 |
556 COH901318_CX_CTRL_TC_ENABLE |
557 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
558 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
559 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
560 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
561 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
562 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
563 COH901318_CX_CTRL_TCP_DISABLE |
564 COH901318_CX_CTRL_TC_IRQ_ENABLE |
565 COH901318_CX_CTRL_HSP_ENABLE |
566 COH901318_CX_CTRL_HSS_DISABLE |
567 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
568 COH901318_CX_CTRL_PRDD_DEST,
569 .param.ctrl_lli_last = 0 |
570 COH901318_CX_CTRL_TC_ENABLE |
571 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
572 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
573 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
574 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
575 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
576 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
577 COH901318_CX_CTRL_TCP_DISABLE |
578 COH901318_CX_CTRL_TC_IRQ_ENABLE |
579 COH901318_CX_CTRL_HSP_ENABLE |
580 COH901318_CX_CTRL_HSS_DISABLE |
581 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
582 COH901318_CX_CTRL_PRDD_DEST,
583 },
584 {
585 .number = U300_DMA_MSL_RX_3,
586 .name = "MSL RX 3",
587 .priority_high = 0,
24dbcd8a
LW
588 .param.config = COH901318_CX_CFG_CH_DISABLE |
589 COH901318_CX_CFG_LCR_DISABLE |
590 COH901318_CX_CFG_TC_IRQ_ENABLE |
591 COH901318_CX_CFG_BE_IRQ_ENABLE,
592 .param.ctrl_lli_chained = 0 |
593 COH901318_CX_CTRL_TC_ENABLE |
594 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
595 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
596 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
597 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
598 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
599 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
600 COH901318_CX_CTRL_TCP_DISABLE |
601 COH901318_CX_CTRL_TC_IRQ_DISABLE |
602 COH901318_CX_CTRL_HSP_ENABLE |
603 COH901318_CX_CTRL_HSS_DISABLE |
604 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
605 COH901318_CX_CTRL_PRDD_DEST,
606 .param.ctrl_lli = 0 |
607 COH901318_CX_CTRL_TC_ENABLE |
608 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
609 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
610 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
611 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
612 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
613 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
614 COH901318_CX_CTRL_TCP_DISABLE |
615 COH901318_CX_CTRL_TC_IRQ_ENABLE |
616 COH901318_CX_CTRL_HSP_ENABLE |
617 COH901318_CX_CTRL_HSS_DISABLE |
618 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
619 COH901318_CX_CTRL_PRDD_DEST,
620 .param.ctrl_lli_last = 0 |
621 COH901318_CX_CTRL_TC_ENABLE |
622 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
623 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
624 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
625 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
626 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
627 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
628 COH901318_CX_CTRL_TCP_DISABLE |
629 COH901318_CX_CTRL_TC_IRQ_ENABLE |
630 COH901318_CX_CTRL_HSP_ENABLE |
631 COH901318_CX_CTRL_HSS_DISABLE |
632 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
633 COH901318_CX_CTRL_PRDD_DEST,
634 },
635 {
636 .number = U300_DMA_MSL_RX_4,
637 .name = "MSL RX 4",
638 .priority_high = 0,
24dbcd8a
LW
639 .param.config = COH901318_CX_CFG_CH_DISABLE |
640 COH901318_CX_CFG_LCR_DISABLE |
641 COH901318_CX_CFG_TC_IRQ_ENABLE |
642 COH901318_CX_CFG_BE_IRQ_ENABLE,
643 .param.ctrl_lli_chained = 0 |
644 COH901318_CX_CTRL_TC_ENABLE |
645 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
646 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
647 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
648 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
649 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
650 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
651 COH901318_CX_CTRL_TCP_DISABLE |
652 COH901318_CX_CTRL_TC_IRQ_DISABLE |
653 COH901318_CX_CTRL_HSP_ENABLE |
654 COH901318_CX_CTRL_HSS_DISABLE |
655 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
656 COH901318_CX_CTRL_PRDD_DEST,
657 .param.ctrl_lli = 0 |
658 COH901318_CX_CTRL_TC_ENABLE |
659 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
660 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
661 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
662 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
663 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
664 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
665 COH901318_CX_CTRL_TCP_DISABLE |
666 COH901318_CX_CTRL_TC_IRQ_ENABLE |
667 COH901318_CX_CTRL_HSP_ENABLE |
668 COH901318_CX_CTRL_HSS_DISABLE |
669 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
670 COH901318_CX_CTRL_PRDD_DEST,
671 .param.ctrl_lli_last = 0 |
672 COH901318_CX_CTRL_TC_ENABLE |
673 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
674 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
675 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
676 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
677 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
678 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
679 COH901318_CX_CTRL_TCP_DISABLE |
680 COH901318_CX_CTRL_TC_IRQ_ENABLE |
681 COH901318_CX_CTRL_HSP_ENABLE |
682 COH901318_CX_CTRL_HSS_DISABLE |
683 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
684 COH901318_CX_CTRL_PRDD_DEST,
685 },
686 {
687 .number = U300_DMA_MSL_RX_5,
688 .name = "MSL RX 5",
689 .priority_high = 0,
24dbcd8a
LW
690 .param.config = COH901318_CX_CFG_CH_DISABLE |
691 COH901318_CX_CFG_LCR_DISABLE |
692 COH901318_CX_CFG_TC_IRQ_ENABLE |
693 COH901318_CX_CFG_BE_IRQ_ENABLE,
694 .param.ctrl_lli_chained = 0 |
695 COH901318_CX_CTRL_TC_ENABLE |
696 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
697 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
698 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
699 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
700 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
701 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
702 COH901318_CX_CTRL_TCP_DISABLE |
703 COH901318_CX_CTRL_TC_IRQ_DISABLE |
704 COH901318_CX_CTRL_HSP_ENABLE |
705 COH901318_CX_CTRL_HSS_DISABLE |
706 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
707 COH901318_CX_CTRL_PRDD_DEST,
708 .param.ctrl_lli = 0 |
709 COH901318_CX_CTRL_TC_ENABLE |
710 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
711 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
712 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
713 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
714 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
715 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
716 COH901318_CX_CTRL_TCP_DISABLE |
717 COH901318_CX_CTRL_TC_IRQ_ENABLE |
718 COH901318_CX_CTRL_HSP_ENABLE |
719 COH901318_CX_CTRL_HSS_DISABLE |
720 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
721 COH901318_CX_CTRL_PRDD_DEST,
722 .param.ctrl_lli_last = 0 |
723 COH901318_CX_CTRL_TC_ENABLE |
724 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
725 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
726 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
727 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
728 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
729 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
730 COH901318_CX_CTRL_TCP_DISABLE |
731 COH901318_CX_CTRL_TC_IRQ_ENABLE |
732 COH901318_CX_CTRL_HSP_ENABLE |
733 COH901318_CX_CTRL_HSS_DISABLE |
734 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
735 COH901318_CX_CTRL_PRDD_DEST,
736 },
737 {
738 .number = U300_DMA_MSL_RX_6,
739 .name = "MSL RX 6",
740 .priority_high = 0,
24dbcd8a
LW
741 },
742 /*
743 * Don't set up device address, burst count or size of src
744 * or dst bus for this peripheral - handled by PrimeCell
745 * DMA extension.
746 */
747 {
748 .number = U300_DMA_MMCSD_RX_TX,
749 .name = "MMCSD RX TX",
750 .priority_high = 0,
751 .param.config = COH901318_CX_CFG_CH_DISABLE |
752 COH901318_CX_CFG_LCR_DISABLE |
753 COH901318_CX_CFG_TC_IRQ_ENABLE |
754 COH901318_CX_CFG_BE_IRQ_ENABLE,
755 .param.ctrl_lli_chained = 0 |
756 COH901318_CX_CTRL_TC_ENABLE |
757 COH901318_CX_CTRL_MASTER_MODE_M1RW |
758 COH901318_CX_CTRL_TCP_ENABLE |
759 COH901318_CX_CTRL_TC_IRQ_DISABLE |
760 COH901318_CX_CTRL_HSP_ENABLE |
761 COH901318_CX_CTRL_HSS_DISABLE |
762 COH901318_CX_CTRL_DDMA_LEGACY,
763 .param.ctrl_lli = 0 |
764 COH901318_CX_CTRL_TC_ENABLE |
765 COH901318_CX_CTRL_MASTER_MODE_M1RW |
766 COH901318_CX_CTRL_TCP_ENABLE |
767 COH901318_CX_CTRL_TC_IRQ_DISABLE |
768 COH901318_CX_CTRL_HSP_ENABLE |
769 COH901318_CX_CTRL_HSS_DISABLE |
770 COH901318_CX_CTRL_DDMA_LEGACY,
771 .param.ctrl_lli_last = 0 |
772 COH901318_CX_CTRL_TC_ENABLE |
773 COH901318_CX_CTRL_MASTER_MODE_M1RW |
774 COH901318_CX_CTRL_TCP_DISABLE |
775 COH901318_CX_CTRL_TC_IRQ_ENABLE |
776 COH901318_CX_CTRL_HSP_ENABLE |
777 COH901318_CX_CTRL_HSS_DISABLE |
778 COH901318_CX_CTRL_DDMA_LEGACY,
779
780 },
781 {
782 .number = U300_DMA_MSPRO_TX,
783 .name = "MSPRO TX",
784 .priority_high = 0,
785 },
786 {
787 .number = U300_DMA_MSPRO_RX,
788 .name = "MSPRO RX",
789 .priority_high = 0,
790 },
791 /*
792 * Don't set up device address, burst count or size of src
793 * or dst bus for this peripheral - handled by PrimeCell
794 * DMA extension.
795 */
796 {
797 .number = U300_DMA_UART0_TX,
798 .name = "UART0 TX",
799 .priority_high = 0,
800 .param.config = COH901318_CX_CFG_CH_DISABLE |
801 COH901318_CX_CFG_LCR_DISABLE |
802 COH901318_CX_CFG_TC_IRQ_ENABLE |
803 COH901318_CX_CFG_BE_IRQ_ENABLE,
804 .param.ctrl_lli_chained = 0 |
805 COH901318_CX_CTRL_TC_ENABLE |
806 COH901318_CX_CTRL_MASTER_MODE_M1RW |
807 COH901318_CX_CTRL_TCP_ENABLE |
808 COH901318_CX_CTRL_TC_IRQ_DISABLE |
809 COH901318_CX_CTRL_HSP_ENABLE |
810 COH901318_CX_CTRL_HSS_DISABLE |
811 COH901318_CX_CTRL_DDMA_LEGACY,
812 .param.ctrl_lli = 0 |
813 COH901318_CX_CTRL_TC_ENABLE |
814 COH901318_CX_CTRL_MASTER_MODE_M1RW |
815 COH901318_CX_CTRL_TCP_ENABLE |
816 COH901318_CX_CTRL_TC_IRQ_ENABLE |
817 COH901318_CX_CTRL_HSP_ENABLE |
818 COH901318_CX_CTRL_HSS_DISABLE |
819 COH901318_CX_CTRL_DDMA_LEGACY,
820 .param.ctrl_lli_last = 0 |
821 COH901318_CX_CTRL_TC_ENABLE |
822 COH901318_CX_CTRL_MASTER_MODE_M1RW |
823 COH901318_CX_CTRL_TCP_ENABLE |
824 COH901318_CX_CTRL_TC_IRQ_ENABLE |
825 COH901318_CX_CTRL_HSP_ENABLE |
826 COH901318_CX_CTRL_HSS_DISABLE |
827 COH901318_CX_CTRL_DDMA_LEGACY,
828 },
829 {
830 .number = U300_DMA_UART0_RX,
831 .name = "UART0 RX",
832 .priority_high = 0,
833 .param.config = COH901318_CX_CFG_CH_DISABLE |
834 COH901318_CX_CFG_LCR_DISABLE |
835 COH901318_CX_CFG_TC_IRQ_ENABLE |
836 COH901318_CX_CFG_BE_IRQ_ENABLE,
837 .param.ctrl_lli_chained = 0 |
838 COH901318_CX_CTRL_TC_ENABLE |
839 COH901318_CX_CTRL_MASTER_MODE_M1RW |
840 COH901318_CX_CTRL_TCP_ENABLE |
841 COH901318_CX_CTRL_TC_IRQ_DISABLE |
842 COH901318_CX_CTRL_HSP_ENABLE |
843 COH901318_CX_CTRL_HSS_DISABLE |
844 COH901318_CX_CTRL_DDMA_LEGACY,
845 .param.ctrl_lli = 0 |
846 COH901318_CX_CTRL_TC_ENABLE |
847 COH901318_CX_CTRL_MASTER_MODE_M1RW |
848 COH901318_CX_CTRL_TCP_ENABLE |
849 COH901318_CX_CTRL_TC_IRQ_ENABLE |
850 COH901318_CX_CTRL_HSP_ENABLE |
851 COH901318_CX_CTRL_HSS_DISABLE |
852 COH901318_CX_CTRL_DDMA_LEGACY,
853 .param.ctrl_lli_last = 0 |
854 COH901318_CX_CTRL_TC_ENABLE |
855 COH901318_CX_CTRL_MASTER_MODE_M1RW |
856 COH901318_CX_CTRL_TCP_ENABLE |
857 COH901318_CX_CTRL_TC_IRQ_ENABLE |
858 COH901318_CX_CTRL_HSP_ENABLE |
859 COH901318_CX_CTRL_HSS_DISABLE |
860 COH901318_CX_CTRL_DDMA_LEGACY,
861 },
862 {
863 .number = U300_DMA_APEX_TX,
864 .name = "APEX TX",
865 .priority_high = 0,
866 },
867 {
868 .number = U300_DMA_APEX_RX,
869 .name = "APEX RX",
870 .priority_high = 0,
871 },
872 {
873 .number = U300_DMA_PCM_I2S0_TX,
874 .name = "PCM I2S0 TX",
875 .priority_high = 1,
24dbcd8a
LW
876 .param.config = COH901318_CX_CFG_CH_DISABLE |
877 COH901318_CX_CFG_LCR_DISABLE |
878 COH901318_CX_CFG_TC_IRQ_ENABLE |
879 COH901318_CX_CFG_BE_IRQ_ENABLE,
880 .param.ctrl_lli_chained = 0 |
881 COH901318_CX_CTRL_TC_ENABLE |
882 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
883 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
884 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
885 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
886 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
887 COH901318_CX_CTRL_MASTER_MODE_M1RW |
888 COH901318_CX_CTRL_TCP_DISABLE |
889 COH901318_CX_CTRL_TC_IRQ_DISABLE |
890 COH901318_CX_CTRL_HSP_ENABLE |
891 COH901318_CX_CTRL_HSS_DISABLE |
892 COH901318_CX_CTRL_DDMA_LEGACY |
893 COH901318_CX_CTRL_PRDD_SOURCE,
894 .param.ctrl_lli = 0 |
895 COH901318_CX_CTRL_TC_ENABLE |
896 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
897 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
898 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
899 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
900 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
901 COH901318_CX_CTRL_MASTER_MODE_M1RW |
902 COH901318_CX_CTRL_TCP_ENABLE |
903 COH901318_CX_CTRL_TC_IRQ_DISABLE |
904 COH901318_CX_CTRL_HSP_ENABLE |
905 COH901318_CX_CTRL_HSS_DISABLE |
906 COH901318_CX_CTRL_DDMA_LEGACY |
907 COH901318_CX_CTRL_PRDD_SOURCE,
908 .param.ctrl_lli_last = 0 |
909 COH901318_CX_CTRL_TC_ENABLE |
910 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
911 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
912 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
913 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
914 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
915 COH901318_CX_CTRL_MASTER_MODE_M1RW |
916 COH901318_CX_CTRL_TCP_ENABLE |
917 COH901318_CX_CTRL_TC_IRQ_DISABLE |
918 COH901318_CX_CTRL_HSP_ENABLE |
919 COH901318_CX_CTRL_HSS_DISABLE |
920 COH901318_CX_CTRL_DDMA_LEGACY |
921 COH901318_CX_CTRL_PRDD_SOURCE,
922 },
923 {
924 .number = U300_DMA_PCM_I2S0_RX,
925 .name = "PCM I2S0 RX",
926 .priority_high = 1,
24dbcd8a
LW
927 .param.config = COH901318_CX_CFG_CH_DISABLE |
928 COH901318_CX_CFG_LCR_DISABLE |
929 COH901318_CX_CFG_TC_IRQ_ENABLE |
930 COH901318_CX_CFG_BE_IRQ_ENABLE,
931 .param.ctrl_lli_chained = 0 |
932 COH901318_CX_CTRL_TC_ENABLE |
933 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
934 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
935 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
936 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
937 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
938 COH901318_CX_CTRL_MASTER_MODE_M1RW |
939 COH901318_CX_CTRL_TCP_DISABLE |
940 COH901318_CX_CTRL_TC_IRQ_DISABLE |
941 COH901318_CX_CTRL_HSP_ENABLE |
942 COH901318_CX_CTRL_HSS_DISABLE |
943 COH901318_CX_CTRL_DDMA_LEGACY |
944 COH901318_CX_CTRL_PRDD_DEST,
945 .param.ctrl_lli = 0 |
946 COH901318_CX_CTRL_TC_ENABLE |
947 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
948 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
949 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
950 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
951 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
952 COH901318_CX_CTRL_MASTER_MODE_M1RW |
953 COH901318_CX_CTRL_TCP_ENABLE |
954 COH901318_CX_CTRL_TC_IRQ_DISABLE |
955 COH901318_CX_CTRL_HSP_ENABLE |
956 COH901318_CX_CTRL_HSS_DISABLE |
957 COH901318_CX_CTRL_DDMA_LEGACY |
958 COH901318_CX_CTRL_PRDD_DEST,
959 .param.ctrl_lli_last = 0 |
960 COH901318_CX_CTRL_TC_ENABLE |
961 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
962 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
963 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
964 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
965 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
966 COH901318_CX_CTRL_MASTER_MODE_M1RW |
967 COH901318_CX_CTRL_TCP_ENABLE |
968 COH901318_CX_CTRL_TC_IRQ_ENABLE |
969 COH901318_CX_CTRL_HSP_ENABLE |
970 COH901318_CX_CTRL_HSS_DISABLE |
971 COH901318_CX_CTRL_DDMA_LEGACY |
972 COH901318_CX_CTRL_PRDD_DEST,
973 },
974 {
975 .number = U300_DMA_PCM_I2S1_TX,
976 .name = "PCM I2S1 TX",
977 .priority_high = 1,
24dbcd8a
LW
978 .param.config = COH901318_CX_CFG_CH_DISABLE |
979 COH901318_CX_CFG_LCR_DISABLE |
980 COH901318_CX_CFG_TC_IRQ_ENABLE |
981 COH901318_CX_CFG_BE_IRQ_ENABLE,
982 .param.ctrl_lli_chained = 0 |
983 COH901318_CX_CTRL_TC_ENABLE |
984 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
985 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
986 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
987 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
988 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
989 COH901318_CX_CTRL_MASTER_MODE_M1RW |
990 COH901318_CX_CTRL_TCP_DISABLE |
991 COH901318_CX_CTRL_TC_IRQ_DISABLE |
992 COH901318_CX_CTRL_HSP_ENABLE |
993 COH901318_CX_CTRL_HSS_DISABLE |
994 COH901318_CX_CTRL_DDMA_LEGACY |
995 COH901318_CX_CTRL_PRDD_SOURCE,
996 .param.ctrl_lli = 0 |
997 COH901318_CX_CTRL_TC_ENABLE |
998 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
999 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1000 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
1001 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1002 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
1003 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1004 COH901318_CX_CTRL_TCP_ENABLE |
1005 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1006 COH901318_CX_CTRL_HSP_ENABLE |
1007 COH901318_CX_CTRL_HSS_DISABLE |
1008 COH901318_CX_CTRL_DDMA_LEGACY |
1009 COH901318_CX_CTRL_PRDD_SOURCE,
1010 .param.ctrl_lli_last = 0 |
1011 COH901318_CX_CTRL_TC_ENABLE |
1012 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1013 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1014 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
1015 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1016 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
1017 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1018 COH901318_CX_CTRL_TCP_ENABLE |
1019 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1020 COH901318_CX_CTRL_HSP_ENABLE |
1021 COH901318_CX_CTRL_HSS_DISABLE |
1022 COH901318_CX_CTRL_DDMA_LEGACY |
1023 COH901318_CX_CTRL_PRDD_SOURCE,
1024 },
1025 {
1026 .number = U300_DMA_PCM_I2S1_RX,
1027 .name = "PCM I2S1 RX",
1028 .priority_high = 1,
24dbcd8a
LW
1029 .param.config = COH901318_CX_CFG_CH_DISABLE |
1030 COH901318_CX_CFG_LCR_DISABLE |
1031 COH901318_CX_CFG_TC_IRQ_ENABLE |
1032 COH901318_CX_CFG_BE_IRQ_ENABLE,
1033 .param.ctrl_lli_chained = 0 |
1034 COH901318_CX_CTRL_TC_ENABLE |
1035 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1036 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1037 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1038 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1039 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1040 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1041 COH901318_CX_CTRL_TCP_DISABLE |
1042 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1043 COH901318_CX_CTRL_HSP_ENABLE |
1044 COH901318_CX_CTRL_HSS_DISABLE |
1045 COH901318_CX_CTRL_DDMA_LEGACY |
1046 COH901318_CX_CTRL_PRDD_DEST,
1047 .param.ctrl_lli = 0 |
1048 COH901318_CX_CTRL_TC_ENABLE |
1049 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1050 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1051 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1052 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1053 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1054 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1055 COH901318_CX_CTRL_TCP_ENABLE |
1056 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1057 COH901318_CX_CTRL_HSP_ENABLE |
1058 COH901318_CX_CTRL_HSS_DISABLE |
1059 COH901318_CX_CTRL_DDMA_LEGACY |
1060 COH901318_CX_CTRL_PRDD_DEST,
1061 .param.ctrl_lli_last = 0 |
1062 COH901318_CX_CTRL_TC_ENABLE |
1063 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1064 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1065 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1066 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1067 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1068 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1069 COH901318_CX_CTRL_TCP_ENABLE |
1070 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1071 COH901318_CX_CTRL_HSP_ENABLE |
1072 COH901318_CX_CTRL_HSS_DISABLE |
1073 COH901318_CX_CTRL_DDMA_LEGACY |
1074 COH901318_CX_CTRL_PRDD_DEST,
1075 },
1076 {
1077 .number = U300_DMA_XGAM_CDI,
1078 .name = "XGAM CDI",
1079 .priority_high = 0,
1080 },
1081 {
1082 .number = U300_DMA_XGAM_PDI,
1083 .name = "XGAM PDI",
1084 .priority_high = 0,
1085 },
1086 /*
1087 * Don't set up device address, burst count or size of src
1088 * or dst bus for this peripheral - handled by PrimeCell
1089 * DMA extension.
1090 */
1091 {
1092 .number = U300_DMA_SPI_TX,
1093 .name = "SPI TX",
1094 .priority_high = 0,
1095 .param.config = COH901318_CX_CFG_CH_DISABLE |
1096 COH901318_CX_CFG_LCR_DISABLE |
1097 COH901318_CX_CFG_TC_IRQ_ENABLE |
1098 COH901318_CX_CFG_BE_IRQ_ENABLE,
1099 .param.ctrl_lli_chained = 0 |
1100 COH901318_CX_CTRL_TC_ENABLE |
1101 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1102 COH901318_CX_CTRL_TCP_DISABLE |
1103 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1104 COH901318_CX_CTRL_HSP_ENABLE |
1105 COH901318_CX_CTRL_HSS_DISABLE |
1106 COH901318_CX_CTRL_DDMA_LEGACY,
1107 .param.ctrl_lli = 0 |
1108 COH901318_CX_CTRL_TC_ENABLE |
1109 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1110 COH901318_CX_CTRL_TCP_DISABLE |
1111 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1112 COH901318_CX_CTRL_HSP_ENABLE |
1113 COH901318_CX_CTRL_HSS_DISABLE |
1114 COH901318_CX_CTRL_DDMA_LEGACY,
1115 .param.ctrl_lli_last = 0 |
1116 COH901318_CX_CTRL_TC_ENABLE |
1117 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1118 COH901318_CX_CTRL_TCP_DISABLE |
1119 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1120 COH901318_CX_CTRL_HSP_ENABLE |
1121 COH901318_CX_CTRL_HSS_DISABLE |
1122 COH901318_CX_CTRL_DDMA_LEGACY,
1123 },
1124 {
1125 .number = U300_DMA_SPI_RX,
1126 .name = "SPI RX",
1127 .priority_high = 0,
1128 .param.config = COH901318_CX_CFG_CH_DISABLE |
1129 COH901318_CX_CFG_LCR_DISABLE |
1130 COH901318_CX_CFG_TC_IRQ_ENABLE |
1131 COH901318_CX_CFG_BE_IRQ_ENABLE,
1132 .param.ctrl_lli_chained = 0 |
1133 COH901318_CX_CTRL_TC_ENABLE |
1134 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1135 COH901318_CX_CTRL_TCP_DISABLE |
1136 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1137 COH901318_CX_CTRL_HSP_ENABLE |
1138 COH901318_CX_CTRL_HSS_DISABLE |
1139 COH901318_CX_CTRL_DDMA_LEGACY,
1140 .param.ctrl_lli = 0 |
1141 COH901318_CX_CTRL_TC_ENABLE |
1142 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1143 COH901318_CX_CTRL_TCP_DISABLE |
1144 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1145 COH901318_CX_CTRL_HSP_ENABLE |
1146 COH901318_CX_CTRL_HSS_DISABLE |
1147 COH901318_CX_CTRL_DDMA_LEGACY,
1148 .param.ctrl_lli_last = 0 |
1149 COH901318_CX_CTRL_TC_ENABLE |
1150 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1151 COH901318_CX_CTRL_TCP_DISABLE |
1152 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1153 COH901318_CX_CTRL_HSP_ENABLE |
1154 COH901318_CX_CTRL_HSS_DISABLE |
1155 COH901318_CX_CTRL_DDMA_LEGACY,
1156
1157 },
1158 {
1159 .number = U300_DMA_GENERAL_PURPOSE_0,
1160 .name = "GENERAL 00",
1161 .priority_high = 0,
1162
1163 .param.config = flags_memcpy_config,
1164 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1165 .param.ctrl_lli = flags_memcpy_lli,
1166 .param.ctrl_lli_last = flags_memcpy_lli_last,
1167 },
1168 {
1169 .number = U300_DMA_GENERAL_PURPOSE_1,
1170 .name = "GENERAL 01",
1171 .priority_high = 0,
1172
1173 .param.config = flags_memcpy_config,
1174 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1175 .param.ctrl_lli = flags_memcpy_lli,
1176 .param.ctrl_lli_last = flags_memcpy_lli_last,
1177 },
1178 {
1179 .number = U300_DMA_GENERAL_PURPOSE_2,
1180 .name = "GENERAL 02",
1181 .priority_high = 0,
1182
1183 .param.config = flags_memcpy_config,
1184 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1185 .param.ctrl_lli = flags_memcpy_lli,
1186 .param.ctrl_lli_last = flags_memcpy_lli_last,
1187 },
1188 {
1189 .number = U300_DMA_GENERAL_PURPOSE_3,
1190 .name = "GENERAL 03",
1191 .priority_high = 0,
1192
1193 .param.config = flags_memcpy_config,
1194 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1195 .param.ctrl_lli = flags_memcpy_lli,
1196 .param.ctrl_lli_last = flags_memcpy_lli_last,
1197 },
1198 {
1199 .number = U300_DMA_GENERAL_PURPOSE_4,
1200 .name = "GENERAL 04",
1201 .priority_high = 0,
1202
1203 .param.config = flags_memcpy_config,
1204 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1205 .param.ctrl_lli = flags_memcpy_lli,
1206 .param.ctrl_lli_last = flags_memcpy_lli_last,
1207 },
1208 {
1209 .number = U300_DMA_GENERAL_PURPOSE_5,
1210 .name = "GENERAL 05",
1211 .priority_high = 0,
1212
1213 .param.config = flags_memcpy_config,
1214 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1215 .param.ctrl_lli = flags_memcpy_lli,
1216 .param.ctrl_lli_last = flags_memcpy_lli_last,
1217 },
1218 {
1219 .number = U300_DMA_GENERAL_PURPOSE_6,
1220 .name = "GENERAL 06",
1221 .priority_high = 0,
1222
1223 .param.config = flags_memcpy_config,
1224 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1225 .param.ctrl_lli = flags_memcpy_lli,
1226 .param.ctrl_lli_last = flags_memcpy_lli_last,
1227 },
1228 {
1229 .number = U300_DMA_GENERAL_PURPOSE_7,
1230 .name = "GENERAL 07",
1231 .priority_high = 0,
1232
1233 .param.config = flags_memcpy_config,
1234 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1235 .param.ctrl_lli = flags_memcpy_lli,
1236 .param.ctrl_lli_last = flags_memcpy_lli_last,
1237 },
1238 {
1239 .number = U300_DMA_GENERAL_PURPOSE_8,
1240 .name = "GENERAL 08",
1241 .priority_high = 0,
1242
1243 .param.config = flags_memcpy_config,
1244 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1245 .param.ctrl_lli = flags_memcpy_lli,
1246 .param.ctrl_lli_last = flags_memcpy_lli_last,
1247 },
1248 {
1249 .number = U300_DMA_UART1_TX,
1250 .name = "UART1 TX",
1251 .priority_high = 0,
1252 },
1253 {
1254 .number = U300_DMA_UART1_RX,
1255 .name = "UART1 RX",
1256 .priority_high = 0,
1257 }
1258};
1259
61f135b9
LW
1260#define COHC_2_DEV(cohc) (&cohc->chan.dev->device)
1261
1262#ifdef VERBOSE_DEBUG
1263#define COH_DBG(x) ({ if (1) x; 0; })
1264#else
1265#define COH_DBG(x) ({ if (0) x; 0; })
1266#endif
1267
1268struct coh901318_desc {
1269 struct dma_async_tx_descriptor desc;
1270 struct list_head node;
1271 struct scatterlist *sg;
1272 unsigned int sg_len;
cecd87da 1273 struct coh901318_lli *lli;
db8196df 1274 enum dma_transfer_direction dir;
61f135b9 1275 unsigned long flags;
b89243dd
LW
1276 u32 head_config;
1277 u32 head_ctrl;
61f135b9
LW
1278};
1279
1280struct coh901318_base {
1281 struct device *dev;
1282 void __iomem *virtbase;
7bb45f66 1283 unsigned int irq;
61f135b9
LW
1284 struct coh901318_pool pool;
1285 struct powersave pm;
1286 struct dma_device dma_slave;
1287 struct dma_device dma_memcpy;
1288 struct coh901318_chan *chans;
61f135b9
LW
1289};
1290
1291struct coh901318_chan {
1292 spinlock_t lock;
1293 int allocated;
61f135b9
LW
1294 int id;
1295 int stopped;
1296
1297 struct work_struct free_work;
1298 struct dma_chan chan;
1299
1300 struct tasklet_struct tasklet;
1301
1302 struct list_head active;
1303 struct list_head queue;
1304 struct list_head free;
1305
1306 unsigned long nbr_active_done;
1307 unsigned long busy;
61f135b9 1308
9aab4d6f
LW
1309 u32 addr;
1310 u32 ctrl;
128f904a 1311
61f135b9
LW
1312 struct coh901318_base *base;
1313};
1314
1315static void coh901318_list_print(struct coh901318_chan *cohc,
1316 struct coh901318_lli *lli)
1317{
848ad121 1318 struct coh901318_lli *l = lli;
61f135b9
LW
1319 int i = 0;
1320
848ad121 1321 while (l) {
61f135b9 1322 dev_vdbg(COHC_2_DEV(cohc), "i %d, lli %p, ctrl 0x%x, src 0x%x"
848ad121 1323 ", dst 0x%x, link 0x%x virt_link_addr 0x%p\n",
61f135b9 1324 i, l, l->control, l->src_addr, l->dst_addr,
848ad121 1325 l->link_addr, l->virt_link_addr);
61f135b9 1326 i++;
848ad121 1327 l = l->virt_link_addr;
61f135b9
LW
1328 }
1329}
1330
1331#ifdef CONFIG_DEBUG_FS
1332
1333#define COH901318_DEBUGFS_ASSIGN(x, y) (x = y)
1334
1335static struct coh901318_base *debugfs_dma_base;
1336static struct dentry *dma_dentry;
1337
61f135b9
LW
1338static int coh901318_debugfs_read(struct file *file, char __user *buf,
1339 size_t count, loff_t *f_pos)
1340{
1341 u64 started_channels = debugfs_dma_base->pm.started_channels;
1342 int pool_count = debugfs_dma_base->pool.debugfs_pool_counter;
61f135b9
LW
1343 char *dev_buf;
1344 char *tmp;
5d30b427
AV
1345 int ret;
1346 int i;
61f135b9
LW
1347
1348 dev_buf = kmalloc(4*1024, GFP_KERNEL);
1349 if (dev_buf == NULL)
5d30b427 1350 return -ENOMEM;
61f135b9
LW
1351 tmp = dev_buf;
1352
848ad121 1353 tmp += sprintf(tmp, "DMA -- enabled dma channels\n");
61f135b9 1354
73b31eae 1355 for (i = 0; i < U300_DMA_CHANNELS; i++)
61f135b9
LW
1356 if (started_channels & (1 << i))
1357 tmp += sprintf(tmp, "channel %d\n", i);
1358
1359 tmp += sprintf(tmp, "Pool alloc nbr %d\n", pool_count);
61f135b9 1360
5d30b427
AV
1361 ret = simple_read_from_buffer(buf, count, f_pos, dev_buf,
1362 tmp - dev_buf);
61f135b9
LW
1363 kfree(dev_buf);
1364 return ret;
61f135b9
LW
1365}
1366
1367static const struct file_operations coh901318_debugfs_status_operations = {
234e3405 1368 .open = simple_open,
61f135b9 1369 .read = coh901318_debugfs_read,
6038f373 1370 .llseek = default_llseek,
61f135b9
LW
1371};
1372
1373
1374static int __init init_coh901318_debugfs(void)
1375{
1376
1377 dma_dentry = debugfs_create_dir("dma", NULL);
1378
1379 (void) debugfs_create_file("status",
1380 S_IFREG | S_IRUGO,
1381 dma_dentry, NULL,
1382 &coh901318_debugfs_status_operations);
1383 return 0;
1384}
1385
1386static void __exit exit_coh901318_debugfs(void)
1387{
1388 debugfs_remove_recursive(dma_dentry);
1389}
1390
1391module_init(init_coh901318_debugfs);
1392module_exit(exit_coh901318_debugfs);
1393#else
1394
1395#define COH901318_DEBUGFS_ASSIGN(x, y)
1396
1397#endif /* CONFIG_DEBUG_FS */
1398
1399static inline struct coh901318_chan *to_coh901318_chan(struct dma_chan *chan)
1400{
1401 return container_of(chan, struct coh901318_chan, chan);
1402}
1403
61f135b9
LW
1404static inline const struct coh901318_params *
1405cohc_chan_param(struct coh901318_chan *cohc)
1406{
73b31eae 1407 return &chan_config[cohc->id].param;
61f135b9
LW
1408}
1409
1410static inline const struct coh_dma_channel *
1411cohc_chan_conf(struct coh901318_chan *cohc)
1412{
73b31eae 1413 return &chan_config[cohc->id];
61f135b9
LW
1414}
1415
1416static void enable_powersave(struct coh901318_chan *cohc)
1417{
1418 unsigned long flags;
1419 struct powersave *pm = &cohc->base->pm;
1420
1421 spin_lock_irqsave(&pm->lock, flags);
1422
1423 pm->started_channels &= ~(1ULL << cohc->id);
1424
61f135b9
LW
1425 spin_unlock_irqrestore(&pm->lock, flags);
1426}
1427static void disable_powersave(struct coh901318_chan *cohc)
1428{
1429 unsigned long flags;
1430 struct powersave *pm = &cohc->base->pm;
1431
1432 spin_lock_irqsave(&pm->lock, flags);
1433
61f135b9
LW
1434 pm->started_channels |= (1ULL << cohc->id);
1435
1436 spin_unlock_irqrestore(&pm->lock, flags);
1437}
1438
1439static inline int coh901318_set_ctrl(struct coh901318_chan *cohc, u32 control)
1440{
1441 int channel = cohc->id;
1442 void __iomem *virtbase = cohc->base->virtbase;
1443
1444 writel(control,
1445 virtbase + COH901318_CX_CTRL +
1446 COH901318_CX_CTRL_SPACING * channel);
1447 return 0;
1448}
1449
1450static inline int coh901318_set_conf(struct coh901318_chan *cohc, u32 conf)
1451{
1452 int channel = cohc->id;
1453 void __iomem *virtbase = cohc->base->virtbase;
1454
1455 writel(conf,
1456 virtbase + COH901318_CX_CFG +
1457 COH901318_CX_CFG_SPACING*channel);
1458 return 0;
1459}
1460
1461
1462static int coh901318_start(struct coh901318_chan *cohc)
1463{
1464 u32 val;
1465 int channel = cohc->id;
1466 void __iomem *virtbase = cohc->base->virtbase;
1467
1468 disable_powersave(cohc);
1469
1470 val = readl(virtbase + COH901318_CX_CFG +
1471 COH901318_CX_CFG_SPACING * channel);
1472
1473 /* Enable channel */
1474 val |= COH901318_CX_CFG_CH_ENABLE;
1475 writel(val, virtbase + COH901318_CX_CFG +
1476 COH901318_CX_CFG_SPACING * channel);
1477
1478 return 0;
1479}
1480
1481static int coh901318_prep_linked_list(struct coh901318_chan *cohc,
cecd87da 1482 struct coh901318_lli *lli)
61f135b9
LW
1483{
1484 int channel = cohc->id;
1485 void __iomem *virtbase = cohc->base->virtbase;
1486
1487 BUG_ON(readl(virtbase + COH901318_CX_STAT +
1488 COH901318_CX_STAT_SPACING*channel) &
1489 COH901318_CX_STAT_ACTIVE);
1490
cecd87da 1491 writel(lli->src_addr,
61f135b9
LW
1492 virtbase + COH901318_CX_SRC_ADDR +
1493 COH901318_CX_SRC_ADDR_SPACING * channel);
1494
cecd87da 1495 writel(lli->dst_addr, virtbase +
61f135b9
LW
1496 COH901318_CX_DST_ADDR +
1497 COH901318_CX_DST_ADDR_SPACING * channel);
1498
cecd87da 1499 writel(lli->link_addr, virtbase + COH901318_CX_LNK_ADDR +
61f135b9
LW
1500 COH901318_CX_LNK_ADDR_SPACING * channel);
1501
cecd87da 1502 writel(lli->control, virtbase + COH901318_CX_CTRL +
61f135b9
LW
1503 COH901318_CX_CTRL_SPACING * channel);
1504
1505 return 0;
1506}
61f135b9
LW
1507
1508static struct coh901318_desc *
1509coh901318_desc_get(struct coh901318_chan *cohc)
1510{
1511 struct coh901318_desc *desc;
1512
1513 if (list_empty(&cohc->free)) {
1514 /* alloc new desc because we're out of used ones
1515 * TODO: alloc a pile of descs instead of just one,
1516 * avoid many small allocations.
1517 */
b87108a7 1518 desc = kzalloc(sizeof(struct coh901318_desc), GFP_NOWAIT);
61f135b9
LW
1519 if (desc == NULL)
1520 goto out;
1521 INIT_LIST_HEAD(&desc->node);
b87108a7 1522 dma_async_tx_descriptor_init(&desc->desc, &cohc->chan);
61f135b9
LW
1523 } else {
1524 /* Reuse an old desc. */
1525 desc = list_first_entry(&cohc->free,
1526 struct coh901318_desc,
1527 node);
1528 list_del(&desc->node);
b87108a7
LW
1529 /* Initialize it a bit so it's not insane */
1530 desc->sg = NULL;
1531 desc->sg_len = 0;
1532 desc->desc.callback = NULL;
1533 desc->desc.callback_param = NULL;
61f135b9
LW
1534 }
1535
1536 out:
1537 return desc;
1538}
1539
1540static void
1541coh901318_desc_free(struct coh901318_chan *cohc, struct coh901318_desc *cohd)
1542{
1543 list_add_tail(&cohd->node, &cohc->free);
1544}
1545
1546/* call with irq lock held */
1547static void
1548coh901318_desc_submit(struct coh901318_chan *cohc, struct coh901318_desc *desc)
1549{
1550 list_add_tail(&desc->node, &cohc->active);
61f135b9
LW
1551}
1552
1553static struct coh901318_desc *
1554coh901318_first_active_get(struct coh901318_chan *cohc)
1555{
1556 struct coh901318_desc *d;
1557
1558 if (list_empty(&cohc->active))
1559 return NULL;
1560
1561 d = list_first_entry(&cohc->active,
1562 struct coh901318_desc,
1563 node);
1564 return d;
1565}
1566
1567static void
1568coh901318_desc_remove(struct coh901318_desc *cohd)
1569{
1570 list_del(&cohd->node);
1571}
1572
1573static void
1574coh901318_desc_queue(struct coh901318_chan *cohc, struct coh901318_desc *desc)
1575{
1576 list_add_tail(&desc->node, &cohc->queue);
1577}
1578
1579static struct coh901318_desc *
1580coh901318_first_queued(struct coh901318_chan *cohc)
1581{
1582 struct coh901318_desc *d;
1583
1584 if (list_empty(&cohc->queue))
1585 return NULL;
1586
1587 d = list_first_entry(&cohc->queue,
1588 struct coh901318_desc,
1589 node);
1590 return d;
1591}
1592
84c8447c
LW
1593static inline u32 coh901318_get_bytes_in_lli(struct coh901318_lli *in_lli)
1594{
1595 struct coh901318_lli *lli = in_lli;
1596 u32 bytes = 0;
1597
1598 while (lli) {
1599 bytes += lli->control & COH901318_CX_CTRL_TC_VALUE_MASK;
1600 lli = lli->virt_link_addr;
1601 }
1602 return bytes;
1603}
1604
61f135b9 1605/*
84c8447c
LW
1606 * Get the number of bytes left to transfer on this channel,
1607 * it is unwise to call this before stopping the channel for
1608 * absolute measures, but for a rough guess you can still call
1609 * it.
61f135b9 1610 */
07934481 1611static u32 coh901318_get_bytes_left(struct dma_chan *chan)
61f135b9 1612{
61f135b9 1613 struct coh901318_chan *cohc = to_coh901318_chan(chan);
84c8447c
LW
1614 struct coh901318_desc *cohd;
1615 struct list_head *pos;
1616 unsigned long flags;
1617 u32 left = 0;
1618 int i = 0;
61f135b9
LW
1619
1620 spin_lock_irqsave(&cohc->lock, flags);
1621
84c8447c
LW
1622 /*
1623 * If there are many queued jobs, we iterate and add the
1624 * size of them all. We take a special look on the first
1625 * job though, since it is probably active.
1626 */
1627 list_for_each(pos, &cohc->active) {
1628 /*
1629 * The first job in the list will be working on the
1630 * hardware. The job can be stopped but still active,
1631 * so that the transfer counter is somewhere inside
1632 * the buffer.
1633 */
1634 cohd = list_entry(pos, struct coh901318_desc, node);
1635
1636 if (i == 0) {
1637 struct coh901318_lli *lli;
1638 dma_addr_t ladd;
1639
1640 /* Read current transfer count value */
1641 left = readl(cohc->base->virtbase +
1642 COH901318_CX_CTRL +
1643 COH901318_CX_CTRL_SPACING * cohc->id) &
1644 COH901318_CX_CTRL_TC_VALUE_MASK;
1645
1646 /* See if the transfer is linked... */
1647 ladd = readl(cohc->base->virtbase +
1648 COH901318_CX_LNK_ADDR +
1649 COH901318_CX_LNK_ADDR_SPACING *
1650 cohc->id) &
1651 ~COH901318_CX_LNK_LINK_IMMEDIATE;
1652 /* Single transaction */
1653 if (!ladd)
1654 continue;
1655
1656 /*
1657 * Linked transaction, follow the lli, find the
1658 * currently processing lli, and proceed to the next
1659 */
1660 lli = cohd->lli;
1661 while (lli && lli->link_addr != ladd)
1662 lli = lli->virt_link_addr;
1663
1664 if (lli)
1665 lli = lli->virt_link_addr;
1666
1667 /*
1668 * Follow remaining lli links around to count the total
1669 * number of bytes left
1670 */
1671 left += coh901318_get_bytes_in_lli(lli);
1672 } else {
1673 left += coh901318_get_bytes_in_lli(cohd->lli);
1674 }
1675 i++;
1676 }
1677
1678 /* Also count bytes in the queued jobs */
1679 list_for_each(pos, &cohc->queue) {
1680 cohd = list_entry(pos, struct coh901318_desc, node);
1681 left += coh901318_get_bytes_in_lli(cohd->lli);
1682 }
61f135b9
LW
1683
1684 spin_unlock_irqrestore(&cohc->lock, flags);
1685
84c8447c 1686 return left;
61f135b9 1687}
61f135b9 1688
c3635c78
LW
1689/*
1690 * Pauses a transfer without losing data. Enables power save.
1691 * Use this function in conjunction with coh901318_resume.
1692 */
4d76bbed 1693static int coh901318_pause(struct dma_chan *chan)
61f135b9
LW
1694{
1695 u32 val;
1696 unsigned long flags;
1697 struct coh901318_chan *cohc = to_coh901318_chan(chan);
1698 int channel = cohc->id;
1699 void __iomem *virtbase = cohc->base->virtbase;
1700
1701 spin_lock_irqsave(&cohc->lock, flags);
1702
1703 /* Disable channel in HW */
1704 val = readl(virtbase + COH901318_CX_CFG +
1705 COH901318_CX_CFG_SPACING * channel);
1706
25985edc 1707 /* Stopping infinite transfer */
61f135b9
LW
1708 if ((val & COH901318_CX_CTRL_TC_ENABLE) == 0 &&
1709 (val & COH901318_CX_CFG_CH_ENABLE))
1710 cohc->stopped = 1;
1711
1712
1713 val &= ~COH901318_CX_CFG_CH_ENABLE;
1714 /* Enable twice, HW bug work around */
1715 writel(val, virtbase + COH901318_CX_CFG +
1716 COH901318_CX_CFG_SPACING * channel);
1717 writel(val, virtbase + COH901318_CX_CFG +
1718 COH901318_CX_CFG_SPACING * channel);
1719
1720 /* Spin-wait for it to actually go inactive */
1721 while (readl(virtbase + COH901318_CX_STAT+COH901318_CX_STAT_SPACING *
1722 channel) & COH901318_CX_STAT_ACTIVE)
1723 cpu_relax();
1724
1725 /* Check if we stopped an active job */
1726 if ((readl(virtbase + COH901318_CX_CTRL+COH901318_CX_CTRL_SPACING *
1727 channel) & COH901318_CX_CTRL_TC_VALUE_MASK) > 0)
1728 cohc->stopped = 1;
1729
1730 enable_powersave(cohc);
1731
1732 spin_unlock_irqrestore(&cohc->lock, flags);
4d76bbed 1733 return 0;
61f135b9 1734}
61f135b9 1735
c3635c78 1736/* Resumes a transfer that has been stopped via 300_dma_stop(..).
61f135b9
LW
1737 Power save is handled.
1738*/
4d76bbed 1739static int coh901318_resume(struct dma_chan *chan)
61f135b9
LW
1740{
1741 u32 val;
1742 unsigned long flags;
1743 struct coh901318_chan *cohc = to_coh901318_chan(chan);
1744 int channel = cohc->id;
1745
1746 spin_lock_irqsave(&cohc->lock, flags);
1747
1748 disable_powersave(cohc);
1749
1750 if (cohc->stopped) {
1751 /* Enable channel in HW */
1752 val = readl(cohc->base->virtbase + COH901318_CX_CFG +
1753 COH901318_CX_CFG_SPACING * channel);
1754
1755 val |= COH901318_CX_CFG_CH_ENABLE;
1756
1757 writel(val, cohc->base->virtbase + COH901318_CX_CFG +
1758 COH901318_CX_CFG_SPACING*channel);
1759
1760 cohc->stopped = 0;
1761 }
1762
1763 spin_unlock_irqrestore(&cohc->lock, flags);
4d76bbed 1764 return 0;
61f135b9 1765}
61f135b9
LW
1766
1767bool coh901318_filter_id(struct dma_chan *chan, void *chan_id)
1768{
1769 unsigned int ch_nr = (unsigned int) chan_id;
1770
1771 if (ch_nr == to_coh901318_chan(chan)->id)
1772 return true;
1773
1774 return false;
1775}
1776EXPORT_SYMBOL(coh901318_filter_id);
1777
faadc6e3
LW
1778struct coh901318_filter_args {
1779 struct coh901318_base *base;
1780 unsigned int ch_nr;
1781};
1782
1783static bool coh901318_filter_base_and_id(struct dma_chan *chan, void *data)
1784{
1785 struct coh901318_filter_args *args = data;
1786
1787 if (&args->base->dma_slave == chan->device &&
1788 args->ch_nr == to_coh901318_chan(chan)->id)
1789 return true;
1790
1791 return false;
1792}
1793
1794static struct dma_chan *coh901318_xlate(struct of_phandle_args *dma_spec,
1795 struct of_dma *ofdma)
1796{
1797 struct coh901318_filter_args args = {
1798 .base = ofdma->of_dma_data,
1799 .ch_nr = dma_spec->args[0],
1800 };
1801 dma_cap_mask_t cap;
1802 dma_cap_zero(cap);
1803 dma_cap_set(DMA_SLAVE, cap);
1804
1805 return dma_request_channel(cap, coh901318_filter_base_and_id, &args);
1806}
61f135b9
LW
1807/*
1808 * DMA channel allocation
1809 */
1810static int coh901318_config(struct coh901318_chan *cohc,
1811 struct coh901318_params *param)
1812{
1813 unsigned long flags;
1814 const struct coh901318_params *p;
1815 int channel = cohc->id;
1816 void __iomem *virtbase = cohc->base->virtbase;
1817
1818 spin_lock_irqsave(&cohc->lock, flags);
1819
1820 if (param)
1821 p = param;
1822 else
73b31eae 1823 p = cohc_chan_param(cohc);
61f135b9
LW
1824
1825 /* Clear any pending BE or TC interrupt */
1826 if (channel < 32) {
1827 writel(1 << channel, virtbase + COH901318_BE_INT_CLEAR1);
1828 writel(1 << channel, virtbase + COH901318_TC_INT_CLEAR1);
1829 } else {
1830 writel(1 << (channel - 32), virtbase +
1831 COH901318_BE_INT_CLEAR2);
1832 writel(1 << (channel - 32), virtbase +
1833 COH901318_TC_INT_CLEAR2);
1834 }
1835
1836 coh901318_set_conf(cohc, p->config);
1837 coh901318_set_ctrl(cohc, p->ctrl_lli_last);
1838
1839 spin_unlock_irqrestore(&cohc->lock, flags);
1840
1841 return 0;
1842}
1843
1844/* must lock when calling this function
1845 * start queued jobs, if any
1846 * TODO: start all queued jobs in one go
1847 *
1848 * Returns descriptor if queued job is started otherwise NULL.
1849 * If the queue is empty NULL is returned.
1850 */
1851static struct coh901318_desc *coh901318_queue_start(struct coh901318_chan *cohc)
1852{
cecd87da 1853 struct coh901318_desc *cohd;
61f135b9 1854
cecd87da
LW
1855 /*
1856 * start queued jobs, if any
61f135b9
LW
1857 * TODO: transmit all queued jobs in one go
1858 */
cecd87da 1859 cohd = coh901318_first_queued(cohc);
61f135b9 1860
cecd87da 1861 if (cohd != NULL) {
61f135b9 1862 /* Remove from queue */
cecd87da 1863 coh901318_desc_remove(cohd);
61f135b9
LW
1864 /* initiate DMA job */
1865 cohc->busy = 1;
1866
cecd87da 1867 coh901318_desc_submit(cohc, cohd);
61f135b9 1868
b89243dd
LW
1869 /* Program the transaction head */
1870 coh901318_set_conf(cohc, cohd->head_config);
1871 coh901318_set_ctrl(cohc, cohd->head_ctrl);
cecd87da 1872 coh901318_prep_linked_list(cohc, cohd->lli);
61f135b9 1873
cecd87da 1874 /* start dma job on this channel */
61f135b9
LW
1875 coh901318_start(cohc);
1876
1877 }
1878
cecd87da 1879 return cohd;
61f135b9
LW
1880}
1881
848ad121
LW
1882/*
1883 * This tasklet is called from the interrupt handler to
1884 * handle each descriptor (DMA job) that is sent to a channel.
1885 */
61f135b9
LW
1886static void dma_tasklet(unsigned long data)
1887{
1888 struct coh901318_chan *cohc = (struct coh901318_chan *) data;
1889 struct coh901318_desc *cohd_fin;
1890 unsigned long flags;
3ab553d9 1891 struct dmaengine_desc_callback cb;
61f135b9 1892
848ad121
LW
1893 dev_vdbg(COHC_2_DEV(cohc), "[%s] chan_id %d"
1894 " nbr_active_done %ld\n", __func__,
1895 cohc->id, cohc->nbr_active_done);
1896
61f135b9
LW
1897 spin_lock_irqsave(&cohc->lock, flags);
1898
848ad121 1899 /* get first active descriptor entry from list */
61f135b9
LW
1900 cohd_fin = coh901318_first_active_get(cohc);
1901
61f135b9
LW
1902 if (cohd_fin == NULL)
1903 goto err;
1904
0b58828c 1905 /* locate callback to client */
3ab553d9 1906 dmaengine_desc_get_callback(&cohd_fin->desc, &cb);
61f135b9 1907
0b58828c 1908 /* sign this job as completed on the channel */
f7fbce07 1909 dma_cookie_complete(&cohd_fin->desc);
61f135b9 1910
0b58828c 1911 /* release the lli allocation and remove the descriptor */
cecd87da 1912 coh901318_lli_free(&cohc->base->pool, &cohd_fin->lli);
61f135b9 1913
0b58828c
LW
1914 /* return desc to free-list */
1915 coh901318_desc_remove(cohd_fin);
1916 coh901318_desc_free(cohc, cohd_fin);
61f135b9 1917
0b58828c 1918 spin_unlock_irqrestore(&cohc->lock, flags);
61f135b9 1919
0b58828c 1920 /* Call the callback when we're done */
3ab553d9 1921 dmaengine_desc_callback_invoke(&cb, NULL);
61f135b9 1922
0b58828c 1923 spin_lock_irqsave(&cohc->lock, flags);
61f135b9 1924
848ad121
LW
1925 /*
1926 * If another interrupt fired while the tasklet was scheduling,
1927 * we don't get called twice, so we have this number of active
1928 * counter that keep track of the number of IRQs expected to
1929 * be handled for this channel. If there happen to be more than
1930 * one IRQ to be ack:ed, we simply schedule this tasklet again.
1931 */
0b58828c 1932 cohc->nbr_active_done--;
61f135b9 1933 if (cohc->nbr_active_done) {
848ad121
LW
1934 dev_dbg(COHC_2_DEV(cohc), "scheduling tasklet again, new IRQs "
1935 "came in while we were scheduling this tasklet\n");
61f135b9
LW
1936 if (cohc_chan_conf(cohc)->priority_high)
1937 tasklet_hi_schedule(&cohc->tasklet);
1938 else
1939 tasklet_schedule(&cohc->tasklet);
1940 }
61f135b9 1941
0b58828c 1942 spin_unlock_irqrestore(&cohc->lock, flags);
61f135b9
LW
1943
1944 return;
1945
1946 err:
1947 spin_unlock_irqrestore(&cohc->lock, flags);
1948 dev_err(COHC_2_DEV(cohc), "[%s] No active dma desc\n", __func__);
1949}
1950
1951
1952/* called from interrupt context */
1953static void dma_tc_handle(struct coh901318_chan *cohc)
1954{
cecd87da
LW
1955 /*
1956 * If the channel is not allocated, then we shouldn't have
1957 * any TC interrupts on it.
1958 */
1959 if (!cohc->allocated) {
1960 dev_err(COHC_2_DEV(cohc), "spurious interrupt from "
1961 "unallocated channel\n");
61f135b9 1962 return;
cecd87da 1963 }
61f135b9 1964
0b58828c 1965 spin_lock(&cohc->lock);
61f135b9 1966
cecd87da
LW
1967 /*
1968 * When we reach this point, at least one queue item
1969 * should have been moved over from cohc->queue to
1970 * cohc->active and run to completion, that is why we're
1971 * getting a terminal count interrupt is it not?
1972 * If you get this BUG() the most probable cause is that
1973 * the individual nodes in the lli chain have IRQ enabled,
1974 * so check your platform config for lli chain ctrl.
1975 */
1976 BUG_ON(list_empty(&cohc->active));
1977
61f135b9
LW
1978 cohc->nbr_active_done++;
1979
cecd87da
LW
1980 /*
1981 * This attempt to take a job from cohc->queue, put it
1982 * into cohc->active and start it.
1983 */
0b58828c 1984 if (coh901318_queue_start(cohc) == NULL)
61f135b9
LW
1985 cohc->busy = 0;
1986
0b58828c
LW
1987 spin_unlock(&cohc->lock);
1988
cecd87da
LW
1989 /*
1990 * This tasklet will remove items from cohc->active
1991 * and thus terminates them.
1992 */
61f135b9
LW
1993 if (cohc_chan_conf(cohc)->priority_high)
1994 tasklet_hi_schedule(&cohc->tasklet);
1995 else
1996 tasklet_schedule(&cohc->tasklet);
1997}
1998
1999
2000static irqreturn_t dma_irq_handler(int irq, void *dev_id)
2001{
2002 u32 status1;
2003 u32 status2;
2004 int i;
2005 int ch;
2006 struct coh901318_base *base = dev_id;
2007 struct coh901318_chan *cohc;
2008 void __iomem *virtbase = base->virtbase;
2009
2010 status1 = readl(virtbase + COH901318_INT_STATUS1);
2011 status2 = readl(virtbase + COH901318_INT_STATUS2);
2012
2013 if (unlikely(status1 == 0 && status2 == 0)) {
2014 dev_warn(base->dev, "spurious DMA IRQ from no channel!\n");
2015 return IRQ_HANDLED;
2016 }
2017
2018 /* TODO: consider handle IRQ in tasklet here to
2019 * minimize interrupt latency */
2020
2021 /* Check the first 32 DMA channels for IRQ */
2022 while (status1) {
2023 /* Find first bit set, return as a number. */
2024 i = ffs(status1) - 1;
2025 ch = i;
2026
2027 cohc = &base->chans[ch];
2028 spin_lock(&cohc->lock);
2029
2030 /* Mask off this bit */
2031 status1 &= ~(1 << i);
2032 /* Check the individual channel bits */
2033 if (test_bit(i, virtbase + COH901318_BE_INT_STATUS1)) {
2034 dev_crit(COHC_2_DEV(cohc),
2035 "DMA bus error on channel %d!\n", ch);
2036 BUG_ON(1);
2037 /* Clear BE interrupt */
2038 __set_bit(i, virtbase + COH901318_BE_INT_CLEAR1);
2039 } else {
2040 /* Caused by TC, really? */
2041 if (unlikely(!test_bit(i, virtbase +
2042 COH901318_TC_INT_STATUS1))) {
2043 dev_warn(COHC_2_DEV(cohc),
2044 "ignoring interrupt not caused by terminal count on channel %d\n", ch);
2045 /* Clear TC interrupt */
2046 BUG_ON(1);
2047 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR1);
2048 } else {
2049 /* Enable powersave if transfer has finished */
2050 if (!(readl(virtbase + COH901318_CX_STAT +
2051 COH901318_CX_STAT_SPACING*ch) &
2052 COH901318_CX_STAT_ENABLED)) {
2053 enable_powersave(cohc);
2054 }
2055
2056 /* Must clear TC interrupt before calling
2057 * dma_tc_handle
bc0b44c3 2058 * in case tc_handle initiate a new dma job
61f135b9
LW
2059 */
2060 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR1);
2061
2062 dma_tc_handle(cohc);
2063 }
2064 }
2065 spin_unlock(&cohc->lock);
2066 }
2067
2068 /* Check the remaining 32 DMA channels for IRQ */
2069 while (status2) {
2070 /* Find first bit set, return as a number. */
2071 i = ffs(status2) - 1;
2072 ch = i + 32;
2073 cohc = &base->chans[ch];
2074 spin_lock(&cohc->lock);
2075
2076 /* Mask off this bit */
2077 status2 &= ~(1 << i);
2078 /* Check the individual channel bits */
2079 if (test_bit(i, virtbase + COH901318_BE_INT_STATUS2)) {
2080 dev_crit(COHC_2_DEV(cohc),
2081 "DMA bus error on channel %d!\n", ch);
2082 /* Clear BE interrupt */
2083 BUG_ON(1);
2084 __set_bit(i, virtbase + COH901318_BE_INT_CLEAR2);
2085 } else {
2086 /* Caused by TC, really? */
2087 if (unlikely(!test_bit(i, virtbase +
2088 COH901318_TC_INT_STATUS2))) {
2089 dev_warn(COHC_2_DEV(cohc),
2090 "ignoring interrupt not caused by terminal count on channel %d\n", ch);
2091 /* Clear TC interrupt */
2092 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR2);
2093 BUG_ON(1);
2094 } else {
2095 /* Enable powersave if transfer has finished */
2096 if (!(readl(virtbase + COH901318_CX_STAT +
2097 COH901318_CX_STAT_SPACING*ch) &
2098 COH901318_CX_STAT_ENABLED)) {
2099 enable_powersave(cohc);
2100 }
2101 /* Must clear TC interrupt before calling
2102 * dma_tc_handle
bc0b44c3 2103 * in case tc_handle initiate a new dma job
61f135b9
LW
2104 */
2105 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR2);
2106
2107 dma_tc_handle(cohc);
2108 }
2109 }
2110 spin_unlock(&cohc->lock);
2111 }
2112
2113 return IRQ_HANDLED;
2114}
2115
6782af11
MR
2116static int coh901318_terminate_all(struct dma_chan *chan)
2117{
2118 unsigned long flags;
2119 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2120 struct coh901318_desc *cohd;
2121 void __iomem *virtbase = cohc->base->virtbase;
2122
2123 /* The remainder of this function terminates the transfer */
2124 coh901318_pause(chan);
2125 spin_lock_irqsave(&cohc->lock, flags);
2126
2127 /* Clear any pending BE or TC interrupt */
2128 if (cohc->id < 32) {
2129 writel(1 << cohc->id, virtbase + COH901318_BE_INT_CLEAR1);
2130 writel(1 << cohc->id, virtbase + COH901318_TC_INT_CLEAR1);
2131 } else {
2132 writel(1 << (cohc->id - 32), virtbase +
2133 COH901318_BE_INT_CLEAR2);
2134 writel(1 << (cohc->id - 32), virtbase +
2135 COH901318_TC_INT_CLEAR2);
2136 }
2137
2138 enable_powersave(cohc);
2139
2140 while ((cohd = coh901318_first_active_get(cohc))) {
2141 /* release the lli allocation*/
2142 coh901318_lli_free(&cohc->base->pool, &cohd->lli);
2143
2144 /* return desc to free-list */
2145 coh901318_desc_remove(cohd);
2146 coh901318_desc_free(cohc, cohd);
2147 }
2148
2149 while ((cohd = coh901318_first_queued(cohc))) {
2150 /* release the lli allocation*/
2151 coh901318_lli_free(&cohc->base->pool, &cohd->lli);
2152
2153 /* return desc to free-list */
2154 coh901318_desc_remove(cohd);
2155 coh901318_desc_free(cohc, cohd);
2156 }
2157
2158
2159 cohc->nbr_active_done = 0;
2160 cohc->busy = 0;
2161
2162 spin_unlock_irqrestore(&cohc->lock, flags);
2163
2164 return 0;
2165}
2166
61f135b9
LW
2167static int coh901318_alloc_chan_resources(struct dma_chan *chan)
2168{
2169 struct coh901318_chan *cohc = to_coh901318_chan(chan);
84c8447c 2170 unsigned long flags;
61f135b9
LW
2171
2172 dev_vdbg(COHC_2_DEV(cohc), "[%s] DMA channel %d\n",
2173 __func__, cohc->id);
2174
2175 if (chan->client_count > 1)
2176 return -EBUSY;
2177
84c8447c
LW
2178 spin_lock_irqsave(&cohc->lock, flags);
2179
61f135b9
LW
2180 coh901318_config(cohc, NULL);
2181
2182 cohc->allocated = 1;
d3ee98cd 2183 dma_cookie_init(chan);
61f135b9 2184
84c8447c
LW
2185 spin_unlock_irqrestore(&cohc->lock, flags);
2186
61f135b9
LW
2187 return 1;
2188}
2189
2190static void
2191coh901318_free_chan_resources(struct dma_chan *chan)
2192{
2193 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2194 int channel = cohc->id;
2195 unsigned long flags;
2196
2197 spin_lock_irqsave(&cohc->lock, flags);
2198
2199 /* Disable HW */
2200 writel(0x00000000U, cohc->base->virtbase + COH901318_CX_CFG +
2201 COH901318_CX_CFG_SPACING*channel);
2202 writel(0x00000000U, cohc->base->virtbase + COH901318_CX_CTRL +
2203 COH901318_CX_CTRL_SPACING*channel);
2204
2205 cohc->allocated = 0;
2206
2207 spin_unlock_irqrestore(&cohc->lock, flags);
2208
6782af11 2209 coh901318_terminate_all(chan);
61f135b9
LW
2210}
2211
2212
2213static dma_cookie_t
2214coh901318_tx_submit(struct dma_async_tx_descriptor *tx)
2215{
2216 struct coh901318_desc *cohd = container_of(tx, struct coh901318_desc,
2217 desc);
2218 struct coh901318_chan *cohc = to_coh901318_chan(tx->chan);
2219 unsigned long flags;
884485e1 2220 dma_cookie_t cookie;
61f135b9
LW
2221
2222 spin_lock_irqsave(&cohc->lock, flags);
884485e1 2223 cookie = dma_cookie_assign(tx);
61f135b9
LW
2224
2225 coh901318_desc_queue(cohc, cohd);
2226
2227 spin_unlock_irqrestore(&cohc->lock, flags);
2228
884485e1 2229 return cookie;
61f135b9
LW
2230}
2231
2232static struct dma_async_tx_descriptor *
2233coh901318_prep_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
2234 size_t size, unsigned long flags)
2235{
cecd87da 2236 struct coh901318_lli *lli;
61f135b9
LW
2237 struct coh901318_desc *cohd;
2238 unsigned long flg;
2239 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2240 int lli_len;
2241 u32 ctrl_last = cohc_chan_param(cohc)->ctrl_lli_last;
b87108a7 2242 int ret;
61f135b9
LW
2243
2244 spin_lock_irqsave(&cohc->lock, flg);
2245
2246 dev_vdbg(COHC_2_DEV(cohc),
2247 "[%s] channel %d src 0x%x dest 0x%x size %d\n",
2248 __func__, cohc->id, src, dest, size);
2249
2250 if (flags & DMA_PREP_INTERRUPT)
2251 /* Trigger interrupt after last lli */
2252 ctrl_last |= COH901318_CX_CTRL_TC_IRQ_ENABLE;
2253
2254 lli_len = size >> MAX_DMA_PACKET_SIZE_SHIFT;
2255 if ((lli_len << MAX_DMA_PACKET_SIZE_SHIFT) < size)
2256 lli_len++;
2257
cecd87da 2258 lli = coh901318_lli_alloc(&cohc->base->pool, lli_len);
61f135b9 2259
cecd87da 2260 if (lli == NULL)
61f135b9
LW
2261 goto err;
2262
b87108a7 2263 ret = coh901318_lli_fill_memcpy(
cecd87da 2264 &cohc->base->pool, lli, src, size, dest,
b87108a7
LW
2265 cohc_chan_param(cohc)->ctrl_lli_chained,
2266 ctrl_last);
2267 if (ret)
2268 goto err;
61f135b9 2269
cecd87da 2270 COH_DBG(coh901318_list_print(cohc, lli));
61f135b9 2271
b87108a7
LW
2272 /* Pick a descriptor to handle this transfer */
2273 cohd = coh901318_desc_get(cohc);
cecd87da 2274 cohd->lli = lli;
b87108a7 2275 cohd->flags = flags;
61f135b9
LW
2276 cohd->desc.tx_submit = coh901318_tx_submit;
2277
2278 spin_unlock_irqrestore(&cohc->lock, flg);
2279
2280 return &cohd->desc;
2281 err:
2282 spin_unlock_irqrestore(&cohc->lock, flg);
2283 return NULL;
2284}
2285
2286static struct dma_async_tx_descriptor *
2287coh901318_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
db8196df 2288 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 2289 unsigned long flags, void *context)
61f135b9
LW
2290{
2291 struct coh901318_chan *cohc = to_coh901318_chan(chan);
cecd87da 2292 struct coh901318_lli *lli;
61f135b9 2293 struct coh901318_desc *cohd;
516fd430 2294 const struct coh901318_params *params;
61f135b9
LW
2295 struct scatterlist *sg;
2296 int len = 0;
2297 int size;
2298 int i;
2299 u32 ctrl_chained = cohc_chan_param(cohc)->ctrl_lli_chained;
2300 u32 ctrl = cohc_chan_param(cohc)->ctrl_lli;
2301 u32 ctrl_last = cohc_chan_param(cohc)->ctrl_lli_last;
516fd430 2302 u32 config;
61f135b9 2303 unsigned long flg;
0b58828c 2304 int ret;
61f135b9
LW
2305
2306 if (!sgl)
2307 goto out;
fdaf9c4b 2308 if (sg_dma_len(sgl) == 0)
61f135b9
LW
2309 goto out;
2310
2311 spin_lock_irqsave(&cohc->lock, flg);
2312
2313 dev_vdbg(COHC_2_DEV(cohc), "[%s] sg_len %d dir %d\n",
2314 __func__, sg_len, direction);
2315
2316 if (flags & DMA_PREP_INTERRUPT)
2317 /* Trigger interrupt after last lli */
2318 ctrl_last |= COH901318_CX_CTRL_TC_IRQ_ENABLE;
2319
516fd430
LW
2320 params = cohc_chan_param(cohc);
2321 config = params->config;
128f904a
LW
2322 /*
2323 * Add runtime-specific control on top, make
2324 * sure the bits you set per peripheral channel are
2325 * cleared in the default config from the platform.
2326 */
9aab4d6f
LW
2327 ctrl_chained |= cohc->ctrl;
2328 ctrl_last |= cohc->ctrl;
2329 ctrl |= cohc->ctrl;
516fd430 2330
db8196df 2331 if (direction == DMA_MEM_TO_DEV) {
61f135b9
LW
2332 u32 tx_flags = COH901318_CX_CTRL_PRDD_SOURCE |
2333 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE;
2334
516fd430 2335 config |= COH901318_CX_CFG_RM_MEMORY_TO_PRIMARY;
61f135b9
LW
2336 ctrl_chained |= tx_flags;
2337 ctrl_last |= tx_flags;
2338 ctrl |= tx_flags;
db8196df 2339 } else if (direction == DMA_DEV_TO_MEM) {
61f135b9
LW
2340 u32 rx_flags = COH901318_CX_CTRL_PRDD_DEST |
2341 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE;
2342
516fd430 2343 config |= COH901318_CX_CFG_RM_PRIMARY_TO_MEMORY;
61f135b9
LW
2344 ctrl_chained |= rx_flags;
2345 ctrl_last |= rx_flags;
2346 ctrl |= rx_flags;
2347 } else
2348 goto err_direction;
2349
61f135b9
LW
2350 /* The dma only supports transmitting packages up to
2351 * MAX_DMA_PACKET_SIZE. Calculate to total number of
2352 * dma elemts required to send the entire sg list
2353 */
2354 for_each_sg(sgl, sg, sg_len, i) {
2355 unsigned int factor;
2356 size = sg_dma_len(sg);
2357
2358 if (size <= MAX_DMA_PACKET_SIZE) {
2359 len++;
2360 continue;
2361 }
2362
2363 factor = size >> MAX_DMA_PACKET_SIZE_SHIFT;
2364 if ((factor << MAX_DMA_PACKET_SIZE_SHIFT) < size)
2365 factor++;
2366
2367 len += factor;
2368 }
2369
848ad121 2370 pr_debug("Allocate %d lli:s for this transfer\n", len);
cecd87da 2371 lli = coh901318_lli_alloc(&cohc->base->pool, len);
61f135b9 2372
cecd87da 2373 if (lli == NULL)
61f135b9
LW
2374 goto err_dma_alloc;
2375
cecd87da
LW
2376 /* initiate allocated lli list */
2377 ret = coh901318_lli_fill_sg(&cohc->base->pool, lli, sgl, sg_len,
9aab4d6f 2378 cohc->addr,
0b58828c
LW
2379 ctrl_chained,
2380 ctrl,
2381 ctrl_last,
2382 direction, COH901318_CX_CTRL_TC_IRQ_ENABLE);
2383 if (ret)
2384 goto err_lli_fill;
61f135b9 2385
128f904a 2386
cecd87da 2387 COH_DBG(coh901318_list_print(cohc, lli));
61f135b9 2388
b87108a7
LW
2389 /* Pick a descriptor to handle this transfer */
2390 cohd = coh901318_desc_get(cohc);
b89243dd
LW
2391 cohd->head_config = config;
2392 /*
2393 * Set the default head ctrl for the channel to the one from the
2394 * lli, things may have changed due to odd buffer alignment
2395 * etc.
2396 */
2397 cohd->head_ctrl = lli->control;
b87108a7
LW
2398 cohd->dir = direction;
2399 cohd->flags = flags;
2400 cohd->desc.tx_submit = coh901318_tx_submit;
cecd87da 2401 cohd->lli = lli;
b87108a7 2402
61f135b9
LW
2403 spin_unlock_irqrestore(&cohc->lock, flg);
2404
2405 return &cohd->desc;
0b58828c 2406 err_lli_fill:
61f135b9
LW
2407 err_dma_alloc:
2408 err_direction:
61f135b9
LW
2409 spin_unlock_irqrestore(&cohc->lock, flg);
2410 out:
2411 return NULL;
2412}
2413
2414static enum dma_status
07934481
LW
2415coh901318_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2416 struct dma_tx_state *txstate)
61f135b9
LW
2417{
2418 struct coh901318_chan *cohc = to_coh901318_chan(chan);
96a2af41 2419 enum dma_status ret;
61f135b9 2420
96a2af41 2421 ret = dma_cookie_status(chan, cookie, txstate);
95b0aa3e 2422 if (ret == DMA_COMPLETE || !txstate)
9b562639
AS
2423 return ret;
2424
96a2af41 2425 dma_set_residue(txstate, coh901318_get_bytes_left(chan));
61f135b9 2426
07934481
LW
2427 if (ret == DMA_IN_PROGRESS && cohc->stopped)
2428 ret = DMA_PAUSED;
61f135b9
LW
2429
2430 return ret;
2431}
2432
2433static void
2434coh901318_issue_pending(struct dma_chan *chan)
2435{
2436 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2437 unsigned long flags;
2438
2439 spin_lock_irqsave(&cohc->lock, flags);
2440
cecd87da
LW
2441 /*
2442 * Busy means that pending jobs are already being processed,
2443 * and then there is no point in starting the queue: the
2444 * terminal count interrupt on the channel will take the next
2445 * job on the queue and execute it anyway.
2446 */
61f135b9
LW
2447 if (!cohc->busy)
2448 coh901318_queue_start(cohc);
2449
2450 spin_unlock_irqrestore(&cohc->lock, flags);
2451}
2452
128f904a
LW
2453/*
2454 * Here we wrap in the runtime dma control interface
2455 */
2456struct burst_table {
2457 int burst_8bit;
2458 int burst_16bit;
2459 int burst_32bit;
2460 u32 reg;
2461};
2462
2463static const struct burst_table burst_sizes[] = {
2464 {
2465 .burst_8bit = 64,
2466 .burst_16bit = 32,
2467 .burst_32bit = 16,
2468 .reg = COH901318_CX_CTRL_BURST_COUNT_64_BYTES,
2469 },
2470 {
2471 .burst_8bit = 48,
2472 .burst_16bit = 24,
2473 .burst_32bit = 12,
2474 .reg = COH901318_CX_CTRL_BURST_COUNT_48_BYTES,
2475 },
2476 {
2477 .burst_8bit = 32,
2478 .burst_16bit = 16,
2479 .burst_32bit = 8,
2480 .reg = COH901318_CX_CTRL_BURST_COUNT_32_BYTES,
2481 },
2482 {
2483 .burst_8bit = 16,
2484 .burst_16bit = 8,
2485 .burst_32bit = 4,
2486 .reg = COH901318_CX_CTRL_BURST_COUNT_16_BYTES,
2487 },
2488 {
2489 .burst_8bit = 8,
2490 .burst_16bit = 4,
2491 .burst_32bit = 2,
2492 .reg = COH901318_CX_CTRL_BURST_COUNT_8_BYTES,
2493 },
2494 {
2495 .burst_8bit = 4,
2496 .burst_16bit = 2,
2497 .burst_32bit = 1,
2498 .reg = COH901318_CX_CTRL_BURST_COUNT_4_BYTES,
2499 },
2500 {
2501 .burst_8bit = 2,
2502 .burst_16bit = 1,
2503 .burst_32bit = 0,
2504 .reg = COH901318_CX_CTRL_BURST_COUNT_2_BYTES,
2505 },
2506 {
2507 .burst_8bit = 1,
2508 .burst_16bit = 0,
2509 .burst_32bit = 0,
2510 .reg = COH901318_CX_CTRL_BURST_COUNT_1_BYTE,
2511 },
2512};
2513
4d76bbed
AB
2514static int coh901318_dma_set_runtimeconfig(struct dma_chan *chan,
2515 struct dma_slave_config *config)
128f904a
LW
2516{
2517 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2518 dma_addr_t addr;
2519 enum dma_slave_buswidth addr_width;
2520 u32 maxburst;
9aab4d6f 2521 u32 ctrl = 0;
128f904a
LW
2522 int i = 0;
2523
2524 /* We only support mem to per or per to mem transfers */
db8196df 2525 if (config->direction == DMA_DEV_TO_MEM) {
128f904a
LW
2526 addr = config->src_addr;
2527 addr_width = config->src_addr_width;
2528 maxburst = config->src_maxburst;
db8196df 2529 } else if (config->direction == DMA_MEM_TO_DEV) {
128f904a
LW
2530 addr = config->dst_addr;
2531 addr_width = config->dst_addr_width;
2532 maxburst = config->dst_maxburst;
2533 } else {
2534 dev_err(COHC_2_DEV(cohc), "illegal channel mode\n");
4d76bbed 2535 return -EINVAL;
128f904a
LW
2536 }
2537
2538 dev_dbg(COHC_2_DEV(cohc), "configure channel for %d byte transfers\n",
2539 addr_width);
2540 switch (addr_width) {
2541 case DMA_SLAVE_BUSWIDTH_1_BYTE:
9aab4d6f 2542 ctrl |=
128f904a
LW
2543 COH901318_CX_CTRL_SRC_BUS_SIZE_8_BITS |
2544 COH901318_CX_CTRL_DST_BUS_SIZE_8_BITS;
2545
2546 while (i < ARRAY_SIZE(burst_sizes)) {
2547 if (burst_sizes[i].burst_8bit <= maxburst)
2548 break;
2549 i++;
2550 }
2551
2552 break;
2553 case DMA_SLAVE_BUSWIDTH_2_BYTES:
9aab4d6f 2554 ctrl |=
128f904a
LW
2555 COH901318_CX_CTRL_SRC_BUS_SIZE_16_BITS |
2556 COH901318_CX_CTRL_DST_BUS_SIZE_16_BITS;
2557
2558 while (i < ARRAY_SIZE(burst_sizes)) {
2559 if (burst_sizes[i].burst_16bit <= maxburst)
2560 break;
2561 i++;
2562 }
2563
2564 break;
2565 case DMA_SLAVE_BUSWIDTH_4_BYTES:
2566 /* Direction doesn't matter here, it's 32/32 bits */
9aab4d6f 2567 ctrl |=
128f904a
LW
2568 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
2569 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS;
2570
2571 while (i < ARRAY_SIZE(burst_sizes)) {
2572 if (burst_sizes[i].burst_32bit <= maxburst)
2573 break;
2574 i++;
2575 }
2576
2577 break;
2578 default:
2579 dev_err(COHC_2_DEV(cohc),
2580 "bad runtimeconfig: alien address width\n");
4d76bbed 2581 return -EINVAL;
128f904a
LW
2582 }
2583
9aab4d6f 2584 ctrl |= burst_sizes[i].reg;
128f904a
LW
2585 dev_dbg(COHC_2_DEV(cohc),
2586 "selected burst size %d bytes for address width %d bytes, maxburst %d\n",
2587 burst_sizes[i].burst_8bit, addr_width, maxburst);
2588
9aab4d6f
LW
2589 cohc->addr = addr;
2590 cohc->ctrl = ctrl;
4d76bbed
AB
2591
2592 return 0;
128f904a
LW
2593}
2594
4d76bbed
AB
2595static void coh901318_base_init(struct dma_device *dma, const int *pick_chans,
2596 struct coh901318_base *base)
61f135b9
LW
2597{
2598 int chans_i;
2599 int i = 0;
2600 struct coh901318_chan *cohc;
2601
2602 INIT_LIST_HEAD(&dma->channels);
2603
2604 for (chans_i = 0; pick_chans[chans_i] != -1; chans_i += 2) {
2605 for (i = pick_chans[chans_i]; i <= pick_chans[chans_i+1]; i++) {
2606 cohc = &base->chans[i];
2607
2608 cohc->base = base;
2609 cohc->chan.device = dma;
2610 cohc->id = i;
2611
2612 /* TODO: do we really need this lock if only one
2613 * client is connected to each channel?
2614 */
2615
2616 spin_lock_init(&cohc->lock);
2617
61f135b9
LW
2618 cohc->nbr_active_done = 0;
2619 cohc->busy = 0;
2620 INIT_LIST_HEAD(&cohc->free);
2621 INIT_LIST_HEAD(&cohc->active);
2622 INIT_LIST_HEAD(&cohc->queue);
2623
2624 tasklet_init(&cohc->tasklet, dma_tasklet,
2625 (unsigned long) cohc);
2626
2627 list_add_tail(&cohc->chan.device_node,
2628 &dma->channels);
2629 }
2630 }
2631}
2632
2633static int __init coh901318_probe(struct platform_device *pdev)
2634{
2635 int err = 0;
61f135b9
LW
2636 struct coh901318_base *base;
2637 int irq;
2638 struct resource *io;
2639
2640 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2641 if (!io)
f7ceb362 2642 return -ENODEV;
61f135b9
LW
2643
2644 /* Map DMA controller registers to virtual memory */
f7ceb362
LW
2645 if (devm_request_mem_region(&pdev->dev,
2646 io->start,
2647 resource_size(io),
2648 pdev->dev.driver->name) == NULL)
2649 return -ENOMEM;
61f135b9 2650
f7ceb362
LW
2651 base = devm_kzalloc(&pdev->dev,
2652 ALIGN(sizeof(struct coh901318_base), 4) +
73b31eae 2653 U300_DMA_CHANNELS *
f7ceb362
LW
2654 sizeof(struct coh901318_chan),
2655 GFP_KERNEL);
61f135b9 2656 if (!base)
f7ceb362 2657 return -ENOMEM;
61f135b9
LW
2658
2659 base->chans = ((void *)base) + ALIGN(sizeof(struct coh901318_base), 4);
2660
f7ceb362
LW
2661 base->virtbase = devm_ioremap(&pdev->dev, io->start, resource_size(io));
2662 if (!base->virtbase)
2663 return -ENOMEM;
61f135b9
LW
2664
2665 base->dev = &pdev->dev;
61f135b9
LW
2666 spin_lock_init(&base->pm.lock);
2667 base->pm.started_channels = 0;
2668
2669 COH901318_DEBUGFS_ASSIGN(debugfs_dma_base, base);
2670
61f135b9
LW
2671 irq = platform_get_irq(pdev, 0);
2672 if (irq < 0)
f7ceb362
LW
2673 return irq;
2674
05864648 2675 err = devm_request_irq(&pdev->dev, irq, dma_irq_handler, 0,
f7ceb362
LW
2676 "coh901318", base);
2677 if (err)
2678 return err;
61f135b9 2679
7bb45f66
VK
2680 base->irq = irq;
2681
61f135b9
LW
2682 err = coh901318_pool_create(&base->pool, &pdev->dev,
2683 sizeof(struct coh901318_lli),
2684 32);
2685 if (err)
f7ceb362 2686 return err;
61f135b9
LW
2687
2688 /* init channels for device transfers */
73b31eae 2689 coh901318_base_init(&base->dma_slave, dma_slave_channels,
61f135b9
LW
2690 base);
2691
2692 dma_cap_zero(base->dma_slave.cap_mask);
2693 dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
2694
2695 base->dma_slave.device_alloc_chan_resources = coh901318_alloc_chan_resources;
2696 base->dma_slave.device_free_chan_resources = coh901318_free_chan_resources;
2697 base->dma_slave.device_prep_slave_sg = coh901318_prep_slave_sg;
07934481 2698 base->dma_slave.device_tx_status = coh901318_tx_status;
61f135b9 2699 base->dma_slave.device_issue_pending = coh901318_issue_pending;
6782af11
MR
2700 base->dma_slave.device_config = coh901318_dma_set_runtimeconfig;
2701 base->dma_slave.device_pause = coh901318_pause;
2702 base->dma_slave.device_resume = coh901318_resume;
2703 base->dma_slave.device_terminate_all = coh901318_terminate_all;
61f135b9
LW
2704 base->dma_slave.dev = &pdev->dev;
2705
2706 err = dma_async_device_register(&base->dma_slave);
2707
2708 if (err)
2709 goto err_register_slave;
2710
2711 /* init channels for memcpy */
73b31eae 2712 coh901318_base_init(&base->dma_memcpy, dma_memcpy_channels,
61f135b9
LW
2713 base);
2714
2715 dma_cap_zero(base->dma_memcpy.cap_mask);
2716 dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
2717
2718 base->dma_memcpy.device_alloc_chan_resources = coh901318_alloc_chan_resources;
2719 base->dma_memcpy.device_free_chan_resources = coh901318_free_chan_resources;
2720 base->dma_memcpy.device_prep_dma_memcpy = coh901318_prep_memcpy;
07934481 2721 base->dma_memcpy.device_tx_status = coh901318_tx_status;
61f135b9 2722 base->dma_memcpy.device_issue_pending = coh901318_issue_pending;
6782af11
MR
2723 base->dma_memcpy.device_config = coh901318_dma_set_runtimeconfig;
2724 base->dma_memcpy.device_pause = coh901318_pause;
2725 base->dma_memcpy.device_resume = coh901318_resume;
2726 base->dma_memcpy.device_terminate_all = coh901318_terminate_all;
61f135b9 2727 base->dma_memcpy.dev = &pdev->dev;
516fd430
LW
2728 /*
2729 * This controller can only access address at even 32bit boundaries,
2730 * i.e. 2^2
2731 */
77a68e56 2732 base->dma_memcpy.copy_align = DMAENGINE_ALIGN_4_BYTES;
61f135b9
LW
2733 err = dma_async_device_register(&base->dma_memcpy);
2734
2735 if (err)
2736 goto err_register_memcpy;
2737
faadc6e3
LW
2738 err = of_dma_controller_register(pdev->dev.of_node, coh901318_xlate,
2739 base);
2740 if (err)
2741 goto err_register_of_dma;
2742
f7ceb362 2743 platform_set_drvdata(pdev, base);
848ad121 2744 dev_info(&pdev->dev, "Initialized COH901318 DMA on virtual base 0x%08x\n",
61f135b9
LW
2745 (u32) base->virtbase);
2746
2747 return err;
2748
faadc6e3
LW
2749 err_register_of_dma:
2750 dma_async_device_unregister(&base->dma_memcpy);
61f135b9
LW
2751 err_register_memcpy:
2752 dma_async_device_unregister(&base->dma_slave);
2753 err_register_slave:
2754 coh901318_pool_destroy(&base->pool);
61f135b9
LW
2755 return err;
2756}
85abae17
VK
2757static void coh901318_base_remove(struct coh901318_base *base, const int *pick_chans)
2758{
2759 int chans_i;
2760 int i = 0;
2761 struct coh901318_chan *cohc;
2762
2763 for (chans_i = 0; pick_chans[chans_i] != -1; chans_i += 2) {
2764 for (i = pick_chans[chans_i]; i <= pick_chans[chans_i+1]; i++) {
2765 cohc = &base->chans[i];
2766
2767 tasklet_kill(&cohc->tasklet);
2768 }
2769 }
2770
2771}
61f135b9 2772
1d1bbd30 2773static int coh901318_remove(struct platform_device *pdev)
61f135b9
LW
2774{
2775 struct coh901318_base *base = platform_get_drvdata(pdev);
2776
7bb45f66
VK
2777 devm_free_irq(&pdev->dev, base->irq, base);
2778
85abae17
VK
2779 coh901318_base_remove(base, dma_slave_channels);
2780 coh901318_base_remove(base, dma_memcpy_channels);
2781
faadc6e3 2782 of_dma_controller_free(pdev->dev.of_node);
61f135b9
LW
2783 dma_async_device_unregister(&base->dma_memcpy);
2784 dma_async_device_unregister(&base->dma_slave);
2785 coh901318_pool_destroy(&base->pool);
61f135b9
LW
2786 return 0;
2787}
2788
faadc6e3
LW
2789static const struct of_device_id coh901318_dt_match[] = {
2790 { .compatible = "stericsson,coh901318" },
2791 {},
2792};
61f135b9
LW
2793
2794static struct platform_driver coh901318_driver = {
1d1bbd30 2795 .remove = coh901318_remove,
61f135b9
LW
2796 .driver = {
2797 .name = "coh901318",
faadc6e3 2798 .of_match_table = coh901318_dt_match,
61f135b9
LW
2799 },
2800};
2801
f57b7cb4 2802static int __init coh901318_init(void)
61f135b9
LW
2803{
2804 return platform_driver_probe(&coh901318_driver, coh901318_probe);
2805}
a0eb221a 2806subsys_initcall(coh901318_init);
61f135b9 2807
f57b7cb4 2808static void __exit coh901318_exit(void)
61f135b9
LW
2809{
2810 platform_driver_unregister(&coh901318_driver);
2811}
2812module_exit(coh901318_exit);
2813
2814MODULE_LICENSE("GPL");
2815MODULE_AUTHOR("Per Friden");
This page took 0.418694 seconds and 5 git commands to generate.