gpio: pca953x: initialize ret to zero to avoid returning garbage
[deliverable/linux.git] / drivers / gpio / gpio-pca953x.c
CommitLineData
9e60fdcf 1/*
1e191695 2 * PCA953x 4/8/16/24/40 bit I/O ports
9e60fdcf 3 *
4 * Copyright (C) 2005 Ben Gardner <bgardner@wabtec.com>
5 * Copyright (C) 2007 Marvell International Ltd.
6 *
7 * Derived from drivers/i2c/chips/pca9539.c
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 */
13
14#include <linux/module.h>
15#include <linux/init.h>
d120c17f 16#include <linux/gpio.h>
89ea8bbe 17#include <linux/interrupt.h>
9e60fdcf 18#include <linux/i2c.h>
5877457a 19#include <linux/platform_data/pca953x.h>
5a0e3ad6 20#include <linux/slab.h>
9b8e3ec3 21#include <asm/unaligned.h>
1965d303 22#include <linux/of_platform.h>
f32517bf 23#include <linux/acpi.h>
e23efa31 24#include <linux/regulator/consumer.h>
9e60fdcf 25
33226ffd
HZ
26#define PCA953X_INPUT 0
27#define PCA953X_OUTPUT 1
28#define PCA953X_INVERT 2
29#define PCA953X_DIRECTION 3
30
ae79c190
AS
31#define REG_ADDR_AI 0x80
32
33226ffd
HZ
33#define PCA957X_IN 0
34#define PCA957X_INVRT 1
35#define PCA957X_BKEN 2
36#define PCA957X_PUPD 3
37#define PCA957X_CFG 4
38#define PCA957X_OUT 5
39#define PCA957X_MSK 6
40#define PCA957X_INTS 7
41
44896bea
YL
42#define PCAL953X_IN_LATCH 34
43#define PCAL953X_INT_MASK 37
44#define PCAL953X_INT_STAT 38
45
33226ffd
HZ
46#define PCA_GPIO_MASK 0x00FF
47#define PCA_INT 0x0100
8c7a92da 48#define PCA_PCAL 0x0200
33226ffd
HZ
49#define PCA953X_TYPE 0x1000
50#define PCA957X_TYPE 0x2000
c6664149
AS
51#define PCA_TYPE_MASK 0xF000
52
53#define PCA_CHIP_TYPE(x) ((x) & PCA_TYPE_MASK)
89ea8bbe 54
3760f736 55static const struct i2c_device_id pca953x_id[] = {
89f5df01 56 { "pca9505", 40 | PCA953X_TYPE | PCA_INT, },
33226ffd
HZ
57 { "pca9534", 8 | PCA953X_TYPE | PCA_INT, },
58 { "pca9535", 16 | PCA953X_TYPE | PCA_INT, },
59 { "pca9536", 4 | PCA953X_TYPE, },
60 { "pca9537", 4 | PCA953X_TYPE | PCA_INT, },
61 { "pca9538", 8 | PCA953X_TYPE | PCA_INT, },
62 { "pca9539", 16 | PCA953X_TYPE | PCA_INT, },
63 { "pca9554", 8 | PCA953X_TYPE | PCA_INT, },
64 { "pca9555", 16 | PCA953X_TYPE | PCA_INT, },
65 { "pca9556", 8 | PCA953X_TYPE, },
66 { "pca9557", 8 | PCA953X_TYPE, },
67 { "pca9574", 8 | PCA957X_TYPE | PCA_INT, },
68 { "pca9575", 16 | PCA957X_TYPE | PCA_INT, },
eb32b5aa 69 { "pca9698", 40 | PCA953X_TYPE, },
33226ffd 70
747e42a1
AS
71 { "pcal9555a", 16 | PCA953X_TYPE | PCA_INT | PCA_PCAL, },
72
33226ffd
HZ
73 { "max7310", 8 | PCA953X_TYPE, },
74 { "max7312", 16 | PCA953X_TYPE | PCA_INT, },
75 { "max7313", 16 | PCA953X_TYPE | PCA_INT, },
76 { "max7315", 8 | PCA953X_TYPE | PCA_INT, },
77 { "pca6107", 8 | PCA953X_TYPE | PCA_INT, },
78 { "tca6408", 8 | PCA953X_TYPE | PCA_INT, },
79 { "tca6416", 16 | PCA953X_TYPE | PCA_INT, },
ae79c190 80 { "tca6424", 24 | PCA953X_TYPE | PCA_INT, },
2db8aba8 81 { "tca9539", 16 | PCA953X_TYPE | PCA_INT, },
e73760a6 82 { "xra1202", 8 | PCA953X_TYPE },
3760f736 83 { }
f5e8ff48 84};
3760f736 85MODULE_DEVICE_TABLE(i2c, pca953x_id);
9e60fdcf 86
f32517bf 87static const struct acpi_device_id pca953x_acpi_ids[] = {
44896bea 88 { "INT3491", 16 | PCA953X_TYPE | PCA_INT | PCA_PCAL, },
f32517bf
AS
89 { }
90};
91MODULE_DEVICE_TABLE(acpi, pca953x_acpi_ids);
92
f5f0b7aa
GC
93#define MAX_BANK 5
94#define BANK_SZ 8
95
a246b819 96#define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ)
f5f0b7aa 97
53661f3b
BG
98struct pca953x_reg_config {
99 int direction;
100 int output;
101 int input;
102};
103
104static const struct pca953x_reg_config pca953x_regs = {
105 .direction = PCA953X_DIRECTION,
106 .output = PCA953X_OUTPUT,
107 .input = PCA953X_INPUT,
108};
109
110static const struct pca953x_reg_config pca957x_regs = {
111 .direction = PCA957X_CFG,
112 .output = PCA957X_OUT,
113 .input = PCA957X_IN,
114};
115
f3dc3630 116struct pca953x_chip {
9e60fdcf 117 unsigned gpio_start;
f5f0b7aa
GC
118 u8 reg_output[MAX_BANK];
119 u8 reg_direction[MAX_BANK];
6e20fb18 120 struct mutex i2c_lock;
9e60fdcf 121
89ea8bbe
MZ
122#ifdef CONFIG_GPIO_PCA953X_IRQ
123 struct mutex irq_lock;
f5f0b7aa
GC
124 u8 irq_mask[MAX_BANK];
125 u8 irq_stat[MAX_BANK];
126 u8 irq_trig_raise[MAX_BANK];
127 u8 irq_trig_fall[MAX_BANK];
89ea8bbe
MZ
128#endif
129
9e60fdcf 130 struct i2c_client *client;
131 struct gpio_chip gpio_chip;
62154991 132 const char *const *names;
c6664149 133 unsigned long driver_data;
e23efa31 134 struct regulator *regulator;
53661f3b
BG
135
136 const struct pca953x_reg_config *regs;
7acc66e3
BG
137
138 int (*write_regs)(struct pca953x_chip *, int, u8 *);
c6e3cf01 139 int (*read_regs)(struct pca953x_chip *, int, u8 *);
9e60fdcf 140};
141
f5f0b7aa
GC
142static int pca953x_read_single(struct pca953x_chip *chip, int reg, u32 *val,
143 int off)
144{
145 int ret;
146 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
147 int offset = off / BANK_SZ;
148
149 ret = i2c_smbus_read_byte_data(chip->client,
150 (reg << bank_shift) + offset);
151 *val = ret;
152
153 if (ret < 0) {
154 dev_err(&chip->client->dev, "failed reading register\n");
155 return ret;
156 }
157
158 return 0;
159}
160
161static int pca953x_write_single(struct pca953x_chip *chip, int reg, u32 val,
162 int off)
163{
8c7a92da 164 int ret;
f5f0b7aa
GC
165 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
166 int offset = off / BANK_SZ;
167
168 ret = i2c_smbus_write_byte_data(chip->client,
169 (reg << bank_shift) + offset, val);
170
171 if (ret < 0) {
172 dev_err(&chip->client->dev, "failed writing register\n");
173 return ret;
174 }
175
176 return 0;
177}
178
7acc66e3 179static int pca953x_write_regs_8(struct pca953x_chip *chip, int reg, u8 *val)
9e60fdcf 180{
7acc66e3
BG
181 return i2c_smbus_write_byte_data(chip->client, reg, *val);
182}
f5e8ff48 183
7acc66e3
BG
184static int pca953x_write_regs_16(struct pca953x_chip *chip, int reg, u8 *val)
185{
186 __le16 word = cpu_to_le16(get_unaligned((u16 *)val));
c4d1cbd7 187
7acc66e3
BG
188 return i2c_smbus_write_word_data(chip->client,
189 reg << 1, (__force u16)word);
190}
191
192static int pca957x_write_regs_16(struct pca953x_chip *chip, int reg, u8 *val)
193{
194 int ret;
195
196 ret = i2c_smbus_write_byte_data(chip->client, reg << 1, val[0]);
197 if (ret < 0)
198 return ret;
199
200 return i2c_smbus_write_byte_data(chip->client, (reg << 1) + 1, val[1]);
201}
f5e8ff48 202
7acc66e3
BG
203static int pca953x_write_regs_24(struct pca953x_chip *chip, int reg, u8 *val)
204{
205 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
206
207 return i2c_smbus_write_i2c_block_data(chip->client,
208 (reg << bank_shift) | REG_ADDR_AI,
209 NBANK(chip), val);
210}
211
212static int pca953x_write_regs(struct pca953x_chip *chip, int reg, u8 *val)
213{
214 int ret = 0;
215
216 ret = chip->write_regs(chip, reg, val);
f5e8ff48
GL
217 if (ret < 0) {
218 dev_err(&chip->client->dev, "failed writing register\n");
ab5dc372 219 return ret;
f5e8ff48
GL
220 }
221
222 return 0;
9e60fdcf 223}
224
c6e3cf01 225static int pca953x_read_regs_8(struct pca953x_chip *chip, int reg, u8 *val)
9e60fdcf 226{
227 int ret;
228
c6e3cf01
BG
229 ret = i2c_smbus_read_byte_data(chip->client, reg);
230 *val = ret;
f5f0b7aa 231
c6e3cf01
BG
232 return ret;
233}
234
235static int pca953x_read_regs_16(struct pca953x_chip *chip, int reg, u8 *val)
236{
237 int ret;
238
239 ret = i2c_smbus_read_word_data(chip->client, reg << 1);
240 val[0] = (u16)ret & 0xFF;
241 val[1] = (u16)ret >> 8;
242
243 return ret;
244}
245
246static int pca953x_read_regs_24(struct pca953x_chip *chip, int reg, u8 *val)
247{
248 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
249
250 return i2c_smbus_read_i2c_block_data(chip->client,
251 (reg << bank_shift) | REG_ADDR_AI,
252 NBANK(chip), val);
253}
254
255static int pca953x_read_regs(struct pca953x_chip *chip, int reg, u8 *val)
256{
257 int ret;
258
259 ret = chip->read_regs(chip, reg, val);
9e60fdcf 260 if (ret < 0) {
261 dev_err(&chip->client->dev, "failed reading register\n");
ab5dc372 262 return ret;
9e60fdcf 263 }
264
9e60fdcf 265 return 0;
266}
267
f3dc3630 268static int pca953x_gpio_direction_input(struct gpio_chip *gc, unsigned off)
9e60fdcf 269{
468e67f6 270 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa 271 u8 reg_val;
53661f3b 272 int ret;
9e60fdcf 273
6e20fb18 274 mutex_lock(&chip->i2c_lock);
f5f0b7aa 275 reg_val = chip->reg_direction[off / BANK_SZ] | (1u << (off % BANK_SZ));
33226ffd 276
53661f3b 277 ret = pca953x_write_single(chip, chip->regs->direction, reg_val, off);
9e60fdcf 278 if (ret)
6e20fb18 279 goto exit;
9e60fdcf 280
f5f0b7aa 281 chip->reg_direction[off / BANK_SZ] = reg_val;
6e20fb18
RS
282exit:
283 mutex_unlock(&chip->i2c_lock);
284 return ret;
9e60fdcf 285}
286
f3dc3630 287static int pca953x_gpio_direction_output(struct gpio_chip *gc,
9e60fdcf 288 unsigned off, int val)
289{
468e67f6 290 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa 291 u8 reg_val;
53661f3b 292 int ret;
9e60fdcf 293
6e20fb18 294 mutex_lock(&chip->i2c_lock);
9e60fdcf 295 /* set output level */
296 if (val)
f5f0b7aa
GC
297 reg_val = chip->reg_output[off / BANK_SZ]
298 | (1u << (off % BANK_SZ));
9e60fdcf 299 else
f5f0b7aa
GC
300 reg_val = chip->reg_output[off / BANK_SZ]
301 & ~(1u << (off % BANK_SZ));
9e60fdcf 302
53661f3b 303 ret = pca953x_write_single(chip, chip->regs->output, reg_val, off);
9e60fdcf 304 if (ret)
6e20fb18 305 goto exit;
9e60fdcf 306
f5f0b7aa 307 chip->reg_output[off / BANK_SZ] = reg_val;
9e60fdcf 308
309 /* then direction */
f5f0b7aa 310 reg_val = chip->reg_direction[off / BANK_SZ] & ~(1u << (off % BANK_SZ));
53661f3b 311 ret = pca953x_write_single(chip, chip->regs->direction, reg_val, off);
9e60fdcf 312 if (ret)
6e20fb18 313 goto exit;
9e60fdcf 314
f5f0b7aa 315 chip->reg_direction[off / BANK_SZ] = reg_val;
6e20fb18
RS
316exit:
317 mutex_unlock(&chip->i2c_lock);
318 return ret;
9e60fdcf 319}
320
f3dc3630 321static int pca953x_gpio_get_value(struct gpio_chip *gc, unsigned off)
9e60fdcf 322{
468e67f6 323 struct pca953x_chip *chip = gpiochip_get_data(gc);
ae79c190 324 u32 reg_val;
53661f3b 325 int ret;
9e60fdcf 326
6e20fb18 327 mutex_lock(&chip->i2c_lock);
53661f3b 328 ret = pca953x_read_single(chip, chip->regs->input, &reg_val, off);
6e20fb18 329 mutex_unlock(&chip->i2c_lock);
9e60fdcf 330 if (ret < 0) {
331 /* NOTE: diagnostic already emitted; that's all we should
332 * do unless gpio_*_value_cansleep() calls become different
333 * from their nonsleeping siblings (and report faults).
334 */
335 return 0;
336 }
337
40a625da 338 return (reg_val & (1u << (off % BANK_SZ))) ? 1 : 0;
9e60fdcf 339}
340
f3dc3630 341static void pca953x_gpio_set_value(struct gpio_chip *gc, unsigned off, int val)
9e60fdcf 342{
468e67f6 343 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa 344 u8 reg_val;
53661f3b 345 int ret;
9e60fdcf 346
6e20fb18 347 mutex_lock(&chip->i2c_lock);
9e60fdcf 348 if (val)
f5f0b7aa
GC
349 reg_val = chip->reg_output[off / BANK_SZ]
350 | (1u << (off % BANK_SZ));
9e60fdcf 351 else
f5f0b7aa
GC
352 reg_val = chip->reg_output[off / BANK_SZ]
353 & ~(1u << (off % BANK_SZ));
9e60fdcf 354
53661f3b 355 ret = pca953x_write_single(chip, chip->regs->output, reg_val, off);
9e60fdcf 356 if (ret)
6e20fb18 357 goto exit;
9e60fdcf 358
f5f0b7aa 359 chip->reg_output[off / BANK_SZ] = reg_val;
6e20fb18
RS
360exit:
361 mutex_unlock(&chip->i2c_lock);
9e60fdcf 362}
363
b4818afe 364static void pca953x_gpio_set_multiple(struct gpio_chip *gc,
ea3d579d 365 unsigned long *mask, unsigned long *bits)
b4818afe 366{
468e67f6 367 struct pca953x_chip *chip = gpiochip_get_data(gc);
ea3d579d
BG
368 unsigned int bank_mask, bank_val;
369 int bank_shift, bank;
b4818afe 370 u8 reg_val[MAX_BANK];
53661f3b 371 int ret;
ea3d579d
BG
372
373 bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
b4818afe 374
b4818afe
PR
375 memcpy(reg_val, chip->reg_output, NBANK(chip));
376 mutex_lock(&chip->i2c_lock);
ea3d579d
BG
377 for (bank = 0; bank < NBANK(chip); bank++) {
378 bank_mask = mask[bank / sizeof(*mask)] >>
379 ((bank % sizeof(*mask)) * 8);
380 if (bank_mask) {
381 bank_val = bits[bank / sizeof(*bits)] >>
382 ((bank % sizeof(*bits)) * 8);
383 reg_val[bank] = (reg_val[bank] & ~bank_mask) | bank_val;
b4818afe
PR
384 }
385 }
ea3d579d 386
53661f3b
BG
387 ret = i2c_smbus_write_i2c_block_data(chip->client,
388 chip->regs->output << bank_shift,
389 NBANK(chip), reg_val);
b4818afe
PR
390 if (ret)
391 goto exit;
392
393 memcpy(chip->reg_output, reg_val, NBANK(chip));
394exit:
395 mutex_unlock(&chip->i2c_lock);
396}
397
f5e8ff48 398static void pca953x_setup_gpio(struct pca953x_chip *chip, int gpios)
9e60fdcf 399{
400 struct gpio_chip *gc;
401
402 gc = &chip->gpio_chip;
403
f3dc3630
GL
404 gc->direction_input = pca953x_gpio_direction_input;
405 gc->direction_output = pca953x_gpio_direction_output;
406 gc->get = pca953x_gpio_get_value;
407 gc->set = pca953x_gpio_set_value;
b4818afe 408 gc->set_multiple = pca953x_gpio_set_multiple;
9fb1f39e 409 gc->can_sleep = true;
9e60fdcf 410
411 gc->base = chip->gpio_start;
f5e8ff48
GL
412 gc->ngpio = gpios;
413 gc->label = chip->client->name;
58383c78 414 gc->parent = &chip->client->dev;
d72cbed0 415 gc->owner = THIS_MODULE;
77906a54 416 gc->names = chip->names;
9e60fdcf 417}
418
89ea8bbe 419#ifdef CONFIG_GPIO_PCA953X_IRQ
6f5cfc0e 420static void pca953x_irq_mask(struct irq_data *d)
89ea8bbe 421{
7bcbce55 422 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 423 struct pca953x_chip *chip = gpiochip_get_data(gc);
89ea8bbe 424
f5f0b7aa 425 chip->irq_mask[d->hwirq / BANK_SZ] &= ~(1 << (d->hwirq % BANK_SZ));
89ea8bbe
MZ
426}
427
6f5cfc0e 428static void pca953x_irq_unmask(struct irq_data *d)
89ea8bbe 429{
7bcbce55 430 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 431 struct pca953x_chip *chip = gpiochip_get_data(gc);
89ea8bbe 432
f5f0b7aa 433 chip->irq_mask[d->hwirq / BANK_SZ] |= 1 << (d->hwirq % BANK_SZ);
89ea8bbe
MZ
434}
435
6f5cfc0e 436static void pca953x_irq_bus_lock(struct irq_data *d)
89ea8bbe 437{
7bcbce55 438 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 439 struct pca953x_chip *chip = gpiochip_get_data(gc);
89ea8bbe
MZ
440
441 mutex_lock(&chip->irq_lock);
442}
443
6f5cfc0e 444static void pca953x_irq_bus_sync_unlock(struct irq_data *d)
89ea8bbe 445{
7bcbce55 446 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 447 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa
GC
448 u8 new_irqs;
449 int level, i;
44896bea
YL
450 u8 invert_irq_mask[MAX_BANK];
451
452 if (chip->driver_data & PCA_PCAL) {
453 /* Enable latch on interrupt-enabled inputs */
454 pca953x_write_regs(chip, PCAL953X_IN_LATCH, chip->irq_mask);
455
456 for (i = 0; i < NBANK(chip); i++)
457 invert_irq_mask[i] = ~chip->irq_mask[i];
458
459 /* Unmask enabled interrupts */
460 pca953x_write_regs(chip, PCAL953X_INT_MASK, invert_irq_mask);
461 }
a2cb9aeb
MZ
462
463 /* Look for any newly setup interrupt */
f5f0b7aa
GC
464 for (i = 0; i < NBANK(chip); i++) {
465 new_irqs = chip->irq_trig_fall[i] | chip->irq_trig_raise[i];
466 new_irqs &= ~chip->reg_direction[i];
467
468 while (new_irqs) {
469 level = __ffs(new_irqs);
470 pca953x_gpio_direction_input(&chip->gpio_chip,
471 level + (BANK_SZ * i));
472 new_irqs &= ~(1 << level);
473 }
a2cb9aeb 474 }
89ea8bbe
MZ
475
476 mutex_unlock(&chip->irq_lock);
477}
478
6f5cfc0e 479static int pca953x_irq_set_type(struct irq_data *d, unsigned int type)
89ea8bbe 480{
7bcbce55 481 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 482 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa
GC
483 int bank_nb = d->hwirq / BANK_SZ;
484 u8 mask = 1 << (d->hwirq % BANK_SZ);
89ea8bbe
MZ
485
486 if (!(type & IRQ_TYPE_EDGE_BOTH)) {
487 dev_err(&chip->client->dev, "irq %d: unsupported type %d\n",
6f5cfc0e 488 d->irq, type);
89ea8bbe
MZ
489 return -EINVAL;
490 }
491
492 if (type & IRQ_TYPE_EDGE_FALLING)
f5f0b7aa 493 chip->irq_trig_fall[bank_nb] |= mask;
89ea8bbe 494 else
f5f0b7aa 495 chip->irq_trig_fall[bank_nb] &= ~mask;
89ea8bbe
MZ
496
497 if (type & IRQ_TYPE_EDGE_RISING)
f5f0b7aa 498 chip->irq_trig_raise[bank_nb] |= mask;
89ea8bbe 499 else
f5f0b7aa 500 chip->irq_trig_raise[bank_nb] &= ~mask;
89ea8bbe 501
a2cb9aeb 502 return 0;
89ea8bbe
MZ
503}
504
505static struct irq_chip pca953x_irq_chip = {
506 .name = "pca953x",
6f5cfc0e
LB
507 .irq_mask = pca953x_irq_mask,
508 .irq_unmask = pca953x_irq_unmask,
509 .irq_bus_lock = pca953x_irq_bus_lock,
510 .irq_bus_sync_unlock = pca953x_irq_bus_sync_unlock,
511 .irq_set_type = pca953x_irq_set_type,
89ea8bbe
MZ
512};
513
b6ac1280 514static bool pca953x_irq_pending(struct pca953x_chip *chip, u8 *pending)
89ea8bbe 515{
f5f0b7aa
GC
516 u8 cur_stat[MAX_BANK];
517 u8 old_stat[MAX_BANK];
b6ac1280
JS
518 bool pending_seen = false;
519 bool trigger_seen = false;
520 u8 trigger[MAX_BANK];
53661f3b 521 int ret, i;
33226ffd 522
44896bea
YL
523 if (chip->driver_data & PCA_PCAL) {
524 /* Read the current interrupt status from the device */
525 ret = pca953x_read_regs(chip, PCAL953X_INT_STAT, trigger);
526 if (ret)
527 return false;
528
529 /* Check latched inputs and clear interrupt status */
530 ret = pca953x_read_regs(chip, PCA953X_INPUT, cur_stat);
531 if (ret)
532 return false;
533
534 for (i = 0; i < NBANK(chip); i++) {
535 /* Apply filter for rising/falling edge selection */
536 pending[i] = (~cur_stat[i] & chip->irq_trig_fall[i]) |
537 (cur_stat[i] & chip->irq_trig_raise[i]);
538 pending[i] &= trigger[i];
539 if (pending[i])
540 pending_seen = true;
541 }
542
543 return pending_seen;
544 }
545
53661f3b 546 ret = pca953x_read_regs(chip, chip->regs->input, cur_stat);
89ea8bbe 547 if (ret)
b6ac1280 548 return false;
89ea8bbe
MZ
549
550 /* Remove output pins from the equation */
f5f0b7aa
GC
551 for (i = 0; i < NBANK(chip); i++)
552 cur_stat[i] &= chip->reg_direction[i];
89ea8bbe 553
f5f0b7aa 554 memcpy(old_stat, chip->irq_stat, NBANK(chip));
89ea8bbe 555
f5f0b7aa
GC
556 for (i = 0; i < NBANK(chip); i++) {
557 trigger[i] = (cur_stat[i] ^ old_stat[i]) & chip->irq_mask[i];
b6ac1280
JS
558 if (trigger[i])
559 trigger_seen = true;
f5f0b7aa
GC
560 }
561
b6ac1280
JS
562 if (!trigger_seen)
563 return false;
89ea8bbe 564
f5f0b7aa 565 memcpy(chip->irq_stat, cur_stat, NBANK(chip));
89ea8bbe 566
f5f0b7aa
GC
567 for (i = 0; i < NBANK(chip); i++) {
568 pending[i] = (old_stat[i] & chip->irq_trig_fall[i]) |
569 (cur_stat[i] & chip->irq_trig_raise[i]);
570 pending[i] &= trigger[i];
b6ac1280
JS
571 if (pending[i])
572 pending_seen = true;
f5f0b7aa 573 }
89ea8bbe 574
b6ac1280 575 return pending_seen;
89ea8bbe
MZ
576}
577
578static irqreturn_t pca953x_irq_handler(int irq, void *devid)
579{
580 struct pca953x_chip *chip = devid;
f5f0b7aa
GC
581 u8 pending[MAX_BANK];
582 u8 level;
3275d072 583 unsigned nhandled = 0;
f5f0b7aa 584 int i;
89ea8bbe 585
f5f0b7aa 586 if (!pca953x_irq_pending(chip, pending))
3275d072 587 return IRQ_NONE;
89ea8bbe 588
f5f0b7aa
GC
589 for (i = 0; i < NBANK(chip); i++) {
590 while (pending[i]) {
591 level = __ffs(pending[i]);
7bcbce55 592 handle_nested_irq(irq_find_mapping(chip->gpio_chip.irqdomain,
f5f0b7aa
GC
593 level + (BANK_SZ * i)));
594 pending[i] &= ~(1 << level);
3275d072 595 nhandled++;
f5f0b7aa
GC
596 }
597 }
89ea8bbe 598
3275d072 599 return (nhandled > 0) ? IRQ_HANDLED : IRQ_NONE;
89ea8bbe
MZ
600}
601
602static int pca953x_irq_setup(struct pca953x_chip *chip,
c6dcf592 603 int irq_base)
89ea8bbe
MZ
604{
605 struct i2c_client *client = chip->client;
53661f3b 606 int ret, i;
89ea8bbe 607
4bb93349 608 if (client->irq && irq_base != -1
c6664149 609 && (chip->driver_data & PCA_INT)) {
89ea8bbe 610
53661f3b
BG
611 ret = pca953x_read_regs(chip,
612 chip->regs->input, chip->irq_stat);
89ea8bbe 613 if (ret)
b42748c9 614 return ret;
89ea8bbe
MZ
615
616 /*
617 * There is no way to know which GPIO line generated the
618 * interrupt. We have to rely on the previous read for
619 * this purpose.
620 */
f5f0b7aa
GC
621 for (i = 0; i < NBANK(chip); i++)
622 chip->irq_stat[i] &= chip->reg_direction[i];
89ea8bbe
MZ
623 mutex_init(&chip->irq_lock);
624
b42748c9
LW
625 ret = devm_request_threaded_irq(&client->dev,
626 client->irq,
89ea8bbe
MZ
627 NULL,
628 pca953x_irq_handler,
91329132
TS
629 IRQF_TRIGGER_LOW | IRQF_ONESHOT |
630 IRQF_SHARED,
89ea8bbe
MZ
631 dev_name(&client->dev), chip);
632 if (ret) {
633 dev_err(&client->dev, "failed to request irq %d\n",
634 client->irq);
0e8f2fda 635 return ret;
89ea8bbe
MZ
636 }
637
7bcbce55
LW
638 ret = gpiochip_irqchip_add(&chip->gpio_chip,
639 &pca953x_irq_chip,
640 irq_base,
641 handle_simple_irq,
642 IRQ_TYPE_NONE);
643 if (ret) {
644 dev_err(&client->dev,
645 "could not connect irqchip to gpiochip\n");
646 return ret;
647 }
fdd50409
GS
648
649 gpiochip_set_chained_irqchip(&chip->gpio_chip,
650 &pca953x_irq_chip,
651 client->irq, NULL);
89ea8bbe
MZ
652 }
653
654 return 0;
89ea8bbe
MZ
655}
656
89ea8bbe
MZ
657#else /* CONFIG_GPIO_PCA953X_IRQ */
658static int pca953x_irq_setup(struct pca953x_chip *chip,
c6dcf592 659 int irq_base)
89ea8bbe
MZ
660{
661 struct i2c_client *client = chip->client;
89ea8bbe 662
c6664149 663 if (irq_base != -1 && (chip->driver_data & PCA_INT))
89ea8bbe
MZ
664 dev_warn(&client->dev, "interrupt support not compiled in\n");
665
666 return 0;
667}
89ea8bbe
MZ
668#endif
669
3836309d 670static int device_pca953x_init(struct pca953x_chip *chip, u32 invert)
33226ffd
HZ
671{
672 int ret;
f5f0b7aa 673 u8 val[MAX_BANK];
33226ffd 674
53661f3b
BG
675 chip->regs = &pca953x_regs;
676
677 ret = pca953x_read_regs(chip, chip->regs->output, chip->reg_output);
33226ffd
HZ
678 if (ret)
679 goto out;
680
53661f3b
BG
681 ret = pca953x_read_regs(chip, chip->regs->direction,
682 chip->reg_direction);
33226ffd
HZ
683 if (ret)
684 goto out;
685
686 /* set platform specific polarity inversion */
f5f0b7aa
GC
687 if (invert)
688 memset(val, 0xFF, NBANK(chip));
689 else
690 memset(val, 0, NBANK(chip));
691
692 ret = pca953x_write_regs(chip, PCA953X_INVERT, val);
33226ffd
HZ
693out:
694 return ret;
695}
696
3836309d 697static int device_pca957x_init(struct pca953x_chip *chip, u32 invert)
33226ffd
HZ
698{
699 int ret;
f5f0b7aa 700 u8 val[MAX_BANK];
33226ffd 701
53661f3b
BG
702 chip->regs = &pca957x_regs;
703
704 ret = pca953x_read_regs(chip, chip->regs->output, chip->reg_output);
33226ffd
HZ
705 if (ret)
706 goto out;
53661f3b
BG
707 ret = pca953x_read_regs(chip, chip->regs->direction,
708 chip->reg_direction);
33226ffd
HZ
709 if (ret)
710 goto out;
711
712 /* set platform specific polarity inversion */
f5f0b7aa
GC
713 if (invert)
714 memset(val, 0xFF, NBANK(chip));
715 else
716 memset(val, 0, NBANK(chip));
c75a3772
NK
717 ret = pca953x_write_regs(chip, PCA957X_INVRT, val);
718 if (ret)
719 goto out;
33226ffd 720
20a8a968 721 /* To enable register 6, 7 to control pull up and pull down */
f5f0b7aa 722 memset(val, 0x02, NBANK(chip));
c75a3772
NK
723 ret = pca953x_write_regs(chip, PCA957X_BKEN, val);
724 if (ret)
725 goto out;
33226ffd
HZ
726
727 return 0;
728out:
729 return ret;
730}
731
6f29c9af
BD
732static const struct of_device_id pca953x_dt_ids[];
733
3836309d 734static int pca953x_probe(struct i2c_client *client,
3760f736 735 const struct i2c_device_id *id)
9e60fdcf 736{
f3dc3630
GL
737 struct pca953x_platform_data *pdata;
738 struct pca953x_chip *chip;
6a7b36aa 739 int irq_base = 0;
7ea2aa20 740 int ret;
6a7b36aa 741 u32 invert = 0;
e23efa31 742 struct regulator *reg;
9e60fdcf 743
b42748c9
LW
744 chip = devm_kzalloc(&client->dev,
745 sizeof(struct pca953x_chip), GFP_KERNEL);
1965d303
NC
746 if (chip == NULL)
747 return -ENOMEM;
748
e56aee18 749 pdata = dev_get_platdata(&client->dev);
c6dcf592
DJ
750 if (pdata) {
751 irq_base = pdata->irq_base;
752 chip->gpio_start = pdata->gpio_base;
753 invert = pdata->invert;
754 chip->names = pdata->names;
755 } else {
4bb93349
MP
756 chip->gpio_start = -1;
757 irq_base = 0;
1965d303 758 }
9e60fdcf 759
760 chip->client = client;
761
e23efa31
PR
762 reg = devm_regulator_get(&client->dev, "vcc");
763 if (IS_ERR(reg)) {
764 ret = PTR_ERR(reg);
765 if (ret != -EPROBE_DEFER)
766 dev_err(&client->dev, "reg get err: %d\n", ret);
767 return ret;
768 }
769 ret = regulator_enable(reg);
770 if (ret) {
771 dev_err(&client->dev, "reg en err: %d\n", ret);
772 return ret;
773 }
774 chip->regulator = reg;
775
f32517bf
AS
776 if (id) {
777 chip->driver_data = id->driver_data;
778 } else {
779 const struct acpi_device_id *id;
6f29c9af 780 const struct of_device_id *match;
f32517bf 781
6f29c9af
BD
782 match = of_match_device(pca953x_dt_ids, &client->dev);
783 if (match) {
784 chip->driver_data = (int)(uintptr_t)match->data;
785 } else {
786 id = acpi_match_device(pca953x_acpi_ids, &client->dev);
e23efa31
PR
787 if (!id) {
788 ret = -ENODEV;
789 goto err_exit;
790 }
f32517bf 791
6f29c9af
BD
792 chip->driver_data = id->driver_data;
793 }
f32517bf
AS
794 }
795
6e20fb18
RS
796 mutex_init(&chip->i2c_lock);
797
9e60fdcf 798 /* initialize cached registers from their original values.
799 * we can't share this chip with another i2c master.
800 */
c6664149 801 pca953x_setup_gpio(chip, chip->driver_data & PCA_GPIO_MASK);
f5e8ff48 802
7acc66e3
BG
803 if (chip->gpio_chip.ngpio <= 8) {
804 chip->write_regs = pca953x_write_regs_8;
c6e3cf01 805 chip->read_regs = pca953x_read_regs_8;
7acc66e3
BG
806 } else if (chip->gpio_chip.ngpio >= 24) {
807 chip->write_regs = pca953x_write_regs_24;
c6e3cf01 808 chip->read_regs = pca953x_read_regs_24;
7acc66e3
BG
809 } else {
810 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE)
811 chip->write_regs = pca953x_write_regs_16;
812 else
813 chip->write_regs = pca957x_write_regs_16;
c6e3cf01 814 chip->read_regs = pca953x_read_regs_16;
7acc66e3
BG
815 }
816
60f547be 817 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE)
7ea2aa20 818 ret = device_pca953x_init(chip, invert);
33226ffd 819 else
7ea2aa20
WS
820 ret = device_pca957x_init(chip, invert);
821 if (ret)
e23efa31 822 goto err_exit;
9e60fdcf 823
0ece84f5 824 ret = devm_gpiochip_add_data(&client->dev, &chip->gpio_chip, chip);
89ea8bbe 825 if (ret)
e23efa31 826 goto err_exit;
f5e8ff48 827
c6664149 828 ret = pca953x_irq_setup(chip, irq_base);
9e60fdcf 829 if (ret)
e23efa31 830 goto err_exit;
9e60fdcf 831
c6dcf592 832 if (pdata && pdata->setup) {
9e60fdcf 833 ret = pdata->setup(client, chip->gpio_chip.base,
834 chip->gpio_chip.ngpio, pdata->context);
835 if (ret < 0)
836 dev_warn(&client->dev, "setup failed, %d\n", ret);
837 }
838
839 i2c_set_clientdata(client, chip);
840 return 0;
e23efa31
PR
841
842err_exit:
843 regulator_disable(chip->regulator);
844 return ret;
9e60fdcf 845}
846
f3dc3630 847static int pca953x_remove(struct i2c_client *client)
9e60fdcf 848{
e56aee18 849 struct pca953x_platform_data *pdata = dev_get_platdata(&client->dev);
f3dc3630 850 struct pca953x_chip *chip = i2c_get_clientdata(client);
313b9a99 851 int ret = 0;
9e60fdcf 852
c6dcf592 853 if (pdata && pdata->teardown) {
9e60fdcf 854 ret = pdata->teardown(client, chip->gpio_chip.base,
855 chip->gpio_chip.ngpio, pdata->context);
e23efa31 856 if (ret < 0)
9e60fdcf 857 dev_err(&client->dev, "%s failed, %d\n",
858 "teardown", ret);
bf62efeb
AB
859 } else {
860 ret = 0;
9e60fdcf 861 }
862
e23efa31
PR
863 regulator_disable(chip->regulator);
864
865 return ret;
9e60fdcf 866}
867
6f29c9af
BD
868/* convenience to stop overlong match-table lines */
869#define OF_953X(__nrgpio, __int) (void *)(__nrgpio | PCA953X_TYPE | __int)
870#define OF_957X(__nrgpio, __int) (void *)(__nrgpio | PCA957X_TYPE | __int)
871
ed32620e 872static const struct of_device_id pca953x_dt_ids[] = {
6f29c9af
BD
873 { .compatible = "nxp,pca9505", .data = OF_953X(40, PCA_INT), },
874 { .compatible = "nxp,pca9534", .data = OF_953X( 8, PCA_INT), },
875 { .compatible = "nxp,pca9535", .data = OF_953X(16, PCA_INT), },
876 { .compatible = "nxp,pca9536", .data = OF_953X( 4, 0), },
877 { .compatible = "nxp,pca9537", .data = OF_953X( 4, PCA_INT), },
878 { .compatible = "nxp,pca9538", .data = OF_953X( 8, PCA_INT), },
879 { .compatible = "nxp,pca9539", .data = OF_953X(16, PCA_INT), },
880 { .compatible = "nxp,pca9554", .data = OF_953X( 8, PCA_INT), },
881 { .compatible = "nxp,pca9555", .data = OF_953X(16, PCA_INT), },
882 { .compatible = "nxp,pca9556", .data = OF_953X( 8, 0), },
883 { .compatible = "nxp,pca9557", .data = OF_953X( 8, 0), },
884 { .compatible = "nxp,pca9574", .data = OF_957X( 8, PCA_INT), },
885 { .compatible = "nxp,pca9575", .data = OF_957X(16, PCA_INT), },
886 { .compatible = "nxp,pca9698", .data = OF_953X(40, 0), },
887
888 { .compatible = "maxim,max7310", .data = OF_953X( 8, 0), },
889 { .compatible = "maxim,max7312", .data = OF_953X(16, PCA_INT), },
890 { .compatible = "maxim,max7313", .data = OF_953X(16, PCA_INT), },
891 { .compatible = "maxim,max7315", .data = OF_953X( 8, PCA_INT), },
892
893 { .compatible = "ti,pca6107", .data = OF_953X( 8, PCA_INT), },
353661df 894 { .compatible = "ti,pca9536", .data = OF_953X( 4, 0), },
6f29c9af
BD
895 { .compatible = "ti,tca6408", .data = OF_953X( 8, PCA_INT), },
896 { .compatible = "ti,tca6416", .data = OF_953X(16, PCA_INT), },
897 { .compatible = "ti,tca6424", .data = OF_953X(24, PCA_INT), },
898
899 { .compatible = "onsemi,pca9654", .data = OF_953X( 8, PCA_INT), },
900
901 { .compatible = "exar,xra1202", .data = OF_953X( 8, 0), },
ed32620e
MR
902 { }
903};
904
905MODULE_DEVICE_TABLE(of, pca953x_dt_ids);
906
f3dc3630 907static struct i2c_driver pca953x_driver = {
9e60fdcf 908 .driver = {
f3dc3630 909 .name = "pca953x",
ed32620e 910 .of_match_table = pca953x_dt_ids,
f32517bf 911 .acpi_match_table = ACPI_PTR(pca953x_acpi_ids),
9e60fdcf 912 },
f3dc3630
GL
913 .probe = pca953x_probe,
914 .remove = pca953x_remove,
3760f736 915 .id_table = pca953x_id,
9e60fdcf 916};
917
f3dc3630 918static int __init pca953x_init(void)
9e60fdcf 919{
f3dc3630 920 return i2c_add_driver(&pca953x_driver);
9e60fdcf 921}
2f8d1197
DB
922/* register after i2c postcore initcall and before
923 * subsys initcalls that may rely on these GPIOs
924 */
925subsys_initcall(pca953x_init);
9e60fdcf 926
f3dc3630 927static void __exit pca953x_exit(void)
9e60fdcf 928{
f3dc3630 929 i2c_del_driver(&pca953x_driver);
9e60fdcf 930}
f3dc3630 931module_exit(pca953x_exit);
9e60fdcf 932
933MODULE_AUTHOR("eric miao <eric.miao@marvell.com>");
f3dc3630 934MODULE_DESCRIPTION("GPIO expander driver for PCA953x");
9e60fdcf 935MODULE_LICENSE("GPL");
This page took 0.537687 seconds and 5 git commands to generate.