gpio: pl061: use gpiochip data pointer
[deliverable/linux.git] / drivers / gpio / gpio-pxa.c
CommitLineData
1c44f5f1 1/*
38f539a6 2 * linux/arch/arm/plat-pxa/gpio.c
1c44f5f1
PZ
3 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
7a4d5079 14#include <linux/module.h>
389eda15
HZ
15#include <linux/clk.h>
16#include <linux/err.h>
2f8163ba 17#include <linux/gpio.h>
157d2644 18#include <linux/gpio-pxa.h>
1c44f5f1 19#include <linux/init.h>
ae4f4cfd 20#include <linux/interrupt.h>
e3630db1 21#include <linux/irq.h>
7a4d5079 22#include <linux/irqdomain.h>
de88cbb7 23#include <linux/irqchip/chained_irq.h>
fced80c7 24#include <linux/io.h>
7a4d5079
HZ
25#include <linux/of.h>
26#include <linux/of_device.h>
a770d946 27#include <linux/pinctrl/consumer.h>
157d2644 28#include <linux/platform_device.h>
2eaa03b5 29#include <linux/syscore_ops.h>
4aa78264 30#include <linux/slab.h>
1c44f5f1 31
157d2644
HZ
32/*
33 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
34 * one set of registers. The register offsets are organized below:
35 *
36 * GPLR GPDR GPSR GPCR GRER GFER GEDR
37 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
38 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
39 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
40 *
41 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
42 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
43 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
44 *
684bba2f
RH
45 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
46 *
157d2644
HZ
47 * NOTE:
48 * BANK 3 is only available on PXA27x and later processors.
684bba2f
RH
49 * BANK 4 and 5 are only available on PXA935, PXA1928
50 * BANK 6 is only available on PXA1928
157d2644
HZ
51 */
52
53#define GPLR_OFFSET 0x00
54#define GPDR_OFFSET 0x0C
55#define GPSR_OFFSET 0x18
56#define GPCR_OFFSET 0x24
57#define GRER_OFFSET 0x30
58#define GFER_OFFSET 0x3C
59#define GEDR_OFFSET 0x48
60#define GAFR_OFFSET 0x54
be24168f 61#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
157d2644 62
1e970b7d 63#define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
1c44f5f1 64
3b8e285c 65int pxa_last_gpio;
9450be76 66static int irq_base;
3b8e285c 67
fc0589ca 68struct pxa_gpio_bank {
0807da59 69 void __iomem *regbase;
0807da59
EM
70 unsigned long irq_mask;
71 unsigned long irq_edge_rise;
72 unsigned long irq_edge_fall;
73
74#ifdef CONFIG_PM
75 unsigned long saved_gplr;
76 unsigned long saved_gpdr;
77 unsigned long saved_grer;
78 unsigned long saved_gfer;
79#endif
1c44f5f1
PZ
80};
81
fc0589ca
RJ
82struct pxa_gpio_chip {
83 struct device *dev;
84 struct gpio_chip chip;
85 struct pxa_gpio_bank *banks;
384ca3c6 86 struct irq_domain *irqdomain;
fc0589ca
RJ
87
88 int irq0;
89 int irq1;
90 int (*set_wake)(unsigned int gpio, unsigned int on);
91};
92
2cab0292 93enum pxa_gpio_type {
4929f5a8
HZ
94 PXA25X_GPIO = 0,
95 PXA26X_GPIO,
96 PXA27X_GPIO,
97 PXA3XX_GPIO,
98 PXA93X_GPIO,
99 MMP_GPIO = 0x10,
2cab0292 100 MMP2_GPIO,
684bba2f 101 PXA1928_GPIO,
2cab0292
HZ
102};
103
104struct pxa_gpio_id {
105 enum pxa_gpio_type type;
106 int gpio_nums;
4929f5a8
HZ
107};
108
0807da59 109static DEFINE_SPINLOCK(gpio_lock);
fc0589ca 110static struct pxa_gpio_chip *pxa_gpio_chip;
2cab0292 111static enum pxa_gpio_type gpio_type;
0807da59 112
2cab0292
HZ
113static struct pxa_gpio_id pxa25x_id = {
114 .type = PXA25X_GPIO,
115 .gpio_nums = 85,
116};
117
118static struct pxa_gpio_id pxa26x_id = {
119 .type = PXA26X_GPIO,
120 .gpio_nums = 90,
121};
122
123static struct pxa_gpio_id pxa27x_id = {
124 .type = PXA27X_GPIO,
125 .gpio_nums = 121,
126};
127
128static struct pxa_gpio_id pxa3xx_id = {
129 .type = PXA3XX_GPIO,
130 .gpio_nums = 128,
131};
132
133static struct pxa_gpio_id pxa93x_id = {
134 .type = PXA93X_GPIO,
135 .gpio_nums = 192,
136};
137
138static struct pxa_gpio_id mmp_id = {
139 .type = MMP_GPIO,
140 .gpio_nums = 128,
141};
142
143static struct pxa_gpio_id mmp2_id = {
144 .type = MMP2_GPIO,
145 .gpio_nums = 192,
146};
147
684bba2f
RH
148static struct pxa_gpio_id pxa1928_id = {
149 .type = PXA1928_GPIO,
150 .gpio_nums = 224,
151};
152
fc0589ca
RJ
153#define for_each_gpio_bank(i, b, pc) \
154 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
0807da59 155
fc0589ca 156static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
0807da59 157{
fc0589ca
RJ
158 struct pxa_gpio_chip *pxa_chip =
159 container_of(c, struct pxa_gpio_chip, chip);
160
161 return pxa_chip;
0807da59 162}
fc0589ca
RJ
163static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
164{
165 struct pxa_gpio_bank *bank = chip_to_pxachip(c)->banks + (gpio / 32);
0807da59 166
fc0589ca
RJ
167 return bank->regbase;
168}
169
170static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
171 unsigned gpio)
0807da59 172{
fc0589ca 173 return chip_to_pxachip(c)->banks + gpio / 32;
0807da59
EM
174}
175
4929f5a8
HZ
176static inline int gpio_is_pxa_type(int type)
177{
178 return (type & MMP_GPIO) == 0;
179}
180
181static inline int gpio_is_mmp_type(int type)
182{
183 return (type & MMP_GPIO) != 0;
184}
185
157d2644
HZ
186/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
187 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
188 */
189static inline int __gpio_is_inverted(int gpio)
190{
191 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
192 return 1;
193 return 0;
194}
195
196/*
197 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
198 * function of a GPIO, and GPDRx cannot be altered once configured. It
199 * is attributed as "occupied" here (I know this terminology isn't
200 * accurate, you are welcome to propose a better one :-)
201 */
fc0589ca 202static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
157d2644 203{
157d2644
HZ
204 void __iomem *base;
205 unsigned long gafr = 0, gpdr = 0;
206 int ret, af = 0, dir = 0;
207
fc0589ca 208 base = gpio_bank_base(&pchip->chip, gpio);
157d2644
HZ
209 gpdr = readl_relaxed(base + GPDR_OFFSET);
210
211 switch (gpio_type) {
212 case PXA25X_GPIO:
213 case PXA26X_GPIO:
214 case PXA27X_GPIO:
215 gafr = readl_relaxed(base + GAFR_OFFSET);
216 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
217 dir = gpdr & GPIO_bit(gpio);
218
219 if (__gpio_is_inverted(gpio))
220 ret = (af != 1) || (dir == 0);
221 else
222 ret = (af != 0) || (dir != 0);
223 break;
224 default:
225 ret = gpdr & GPIO_bit(gpio);
226 break;
227 }
228 return ret;
229}
230
384ca3c6 231int pxa_irq_to_gpio(int irq)
4929f5a8 232{
384ca3c6
RJ
233 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
234 int irq_gpio0;
235
236 irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
237 if (irq_gpio0 > 0)
238 return irq - irq_gpio0;
239
240 return irq_gpio0;
4929f5a8
HZ
241}
242
384ca3c6 243static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
4929f5a8 244{
384ca3c6
RJ
245 struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
246
247 return irq_find_mapping(pchip->irqdomain, offset);
4929f5a8
HZ
248}
249
1c44f5f1
PZ
250static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
251{
fc0589ca
RJ
252 void __iomem *base = gpio_bank_base(chip, offset);
253 uint32_t value, mask = GPIO_bit(offset);
0807da59 254 unsigned long flags;
a770d946
RJ
255 int ret;
256
257 ret = pinctrl_gpio_direction_input(chip->base + offset);
258 if (!ret)
259 return 0;
0807da59
EM
260
261 spin_lock_irqsave(&gpio_lock, flags);
262
df664d20 263 value = readl_relaxed(base + GPDR_OFFSET);
067455aa
EM
264 if (__gpio_is_inverted(chip->base + offset))
265 value |= mask;
266 else
267 value &= ~mask;
df664d20 268 writel_relaxed(value, base + GPDR_OFFSET);
1c44f5f1 269
0807da59 270 spin_unlock_irqrestore(&gpio_lock, flags);
1c44f5f1
PZ
271 return 0;
272}
273
274static int pxa_gpio_direction_output(struct gpio_chip *chip,
0807da59 275 unsigned offset, int value)
1c44f5f1 276{
fc0589ca
RJ
277 void __iomem *base = gpio_bank_base(chip, offset);
278 uint32_t tmp, mask = GPIO_bit(offset);
0807da59 279 unsigned long flags;
a770d946 280 int ret;
0807da59 281
df664d20 282 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
0807da59 283
a770d946
RJ
284 ret = pinctrl_gpio_direction_output(chip->base + offset);
285 if (!ret)
286 return 0;
287
0807da59
EM
288 spin_lock_irqsave(&gpio_lock, flags);
289
df664d20 290 tmp = readl_relaxed(base + GPDR_OFFSET);
067455aa
EM
291 if (__gpio_is_inverted(chip->base + offset))
292 tmp &= ~mask;
293 else
294 tmp |= mask;
df664d20 295 writel_relaxed(tmp, base + GPDR_OFFSET);
1c44f5f1 296
0807da59 297 spin_unlock_irqrestore(&gpio_lock, flags);
1c44f5f1
PZ
298 return 0;
299}
300
1c44f5f1
PZ
301static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
302{
fc0589ca
RJ
303 void __iomem *base = gpio_bank_base(chip, offset);
304 u32 gplr = readl_relaxed(base + GPLR_OFFSET);
305
306 return !!(gplr & GPIO_bit(offset));
1c44f5f1
PZ
307}
308
1c44f5f1
PZ
309static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
310{
fc0589ca
RJ
311 void __iomem *base = gpio_bank_base(chip, offset);
312
313 writel_relaxed(GPIO_bit(offset),
314 base + (value ? GPSR_OFFSET : GPCR_OFFSET));
1c44f5f1
PZ
315}
316
72121572
DM
317#ifdef CONFIG_OF_GPIO
318static int pxa_gpio_of_xlate(struct gpio_chip *gc,
319 const struct of_phandle_args *gpiospec,
320 u32 *flags)
321{
322 if (gpiospec->args[0] > pxa_last_gpio)
323 return -EINVAL;
324
72121572
DM
325 if (flags)
326 *flags = gpiospec->args[1];
327
fc0589ca 328 return gpiospec->args[0];
72121572
DM
329}
330#endif
331
a770d946
RJ
332static int pxa_gpio_request(struct gpio_chip *chip, unsigned int offset)
333{
334 return pinctrl_request_gpio(chip->base + offset);
335}
336
337static void pxa_gpio_free(struct gpio_chip *chip, unsigned int offset)
338{
339 pinctrl_free_gpio(chip->base + offset);
340}
341
fc0589ca 342static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio,
384ca3c6 343 struct device_node *np, void __iomem *regbase)
a58fbcd8 344{
fc0589ca
RJ
345 int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
346 struct pxa_gpio_bank *bank;
a58fbcd8 347
fc0589ca
RJ
348 pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
349 GFP_KERNEL);
350 if (!pchip->banks)
0807da59 351 return -ENOMEM;
a58fbcd8 352
fc0589ca
RJ
353 pchip->chip.label = "gpio-pxa";
354 pchip->chip.direction_input = pxa_gpio_direction_input;
355 pchip->chip.direction_output = pxa_gpio_direction_output;
356 pchip->chip.get = pxa_gpio_get;
357 pchip->chip.set = pxa_gpio_set;
358 pchip->chip.to_irq = pxa_gpio_to_irq;
359 pchip->chip.ngpio = ngpio;
a770d946
RJ
360 pchip->chip.request = pxa_gpio_request;
361 pchip->chip.free = pxa_gpio_free;
72121572 362#ifdef CONFIG_OF_GPIO
384ca3c6 363 pchip->chip.of_node = np;
fc0589ca
RJ
364 pchip->chip.of_xlate = pxa_gpio_of_xlate;
365 pchip->chip.of_gpio_n_cells = 2;
72121572 366#endif
0807da59 367
fc0589ca
RJ
368 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
369 bank = pchip->banks + i;
370 bank->regbase = regbase + BANK_OFF(i);
0807da59 371 }
fc0589ca
RJ
372
373 return gpiochip_add(&pchip->chip);
0807da59 374}
e3630db1 375
a8f6faeb
EM
376/* Update only those GRERx and GFERx edge detection register bits if those
377 * bits are set in c->irq_mask
378 */
fc0589ca 379static inline void update_edge_detect(struct pxa_gpio_bank *c)
a8f6faeb
EM
380{
381 uint32_t grer, gfer;
382
df664d20
HZ
383 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
384 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
a8f6faeb
EM
385 grer |= c->irq_edge_rise & c->irq_mask;
386 gfer |= c->irq_edge_fall & c->irq_mask;
df664d20
HZ
387 writel_relaxed(grer, c->regbase + GRER_OFFSET);
388 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
a8f6faeb
EM
389}
390
a3f4c927 391static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
e3630db1 392{
384ca3c6
RJ
393 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
394 unsigned int gpio = irqd_to_hwirq(d);
fc0589ca 395 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
0807da59 396 unsigned long gpdr, mask = GPIO_bit(gpio);
e3630db1 397
e3630db1 398 if (type == IRQ_TYPE_PROBE) {
399 /* Don't mess with enabled GPIOs using preconfigured edges or
400 * GPIOs set to alternate function or to output during probe
401 */
0807da59 402 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
e3630db1 403 return 0;
689c04a3 404
fc0589ca 405 if (__gpio_is_occupied(pchip, gpio))
e3630db1 406 return 0;
689c04a3 407
e3630db1 408 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
409 }
410
df664d20 411 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
0807da59 412
067455aa 413 if (__gpio_is_inverted(gpio))
df664d20 414 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
067455aa 415 else
df664d20 416 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
e3630db1 417
418 if (type & IRQ_TYPE_EDGE_RISING)
0807da59 419 c->irq_edge_rise |= mask;
e3630db1 420 else
0807da59 421 c->irq_edge_rise &= ~mask;
e3630db1 422
423 if (type & IRQ_TYPE_EDGE_FALLING)
0807da59 424 c->irq_edge_fall |= mask;
e3630db1 425 else
0807da59 426 c->irq_edge_fall &= ~mask;
e3630db1 427
a8f6faeb 428 update_edge_detect(c);
e3630db1 429
a3f4c927 430 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
e3630db1 431 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
432 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
433 return 0;
434}
435
384ca3c6 436static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
e3630db1 437{
fc0589ca 438 int loop, gpio, n, handled = 0;
0807da59 439 unsigned long gedr;
384ca3c6 440 struct pxa_gpio_chip *pchip = d;
fc0589ca 441 struct pxa_gpio_bank *c;
0d2ee5d7 442
e3630db1 443 do {
e3630db1 444 loop = 0;
fc0589ca 445 for_each_gpio_bank(gpio, c, pchip) {
df664d20 446 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
0807da59 447 gedr = gedr & c->irq_mask;
df664d20 448 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
e3630db1 449
d724f1c9 450 for_each_set_bit(n, &gedr, BITS_PER_LONG) {
0807da59 451 loop = 1;
e3630db1 452
fc0589ca 453 generic_handle_irq(gpio_to_irq(gpio + n));
0807da59 454 }
e3630db1 455 }
384ca3c6 456 handled += loop;
e3630db1 457 } while (loop);
0d2ee5d7 458
384ca3c6
RJ
459 return handled ? IRQ_HANDLED : IRQ_NONE;
460}
461
462static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
463{
464 struct pxa_gpio_chip *pchip = d;
465
466 if (in_irq == pchip->irq0) {
467 generic_handle_irq(gpio_to_irq(0));
468 } else if (in_irq == pchip->irq1) {
469 generic_handle_irq(gpio_to_irq(1));
470 } else {
471 pr_err("%s() unknown irq %d\n", __func__, in_irq);
472 return IRQ_NONE;
473 }
474 return IRQ_HANDLED;
e3630db1 475}
476
a3f4c927 477static void pxa_ack_muxed_gpio(struct irq_data *d)
e3630db1 478{
384ca3c6
RJ
479 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
480 unsigned int gpio = irqd_to_hwirq(d);
fc0589ca 481 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
0807da59 482
fc0589ca 483 writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
e3630db1 484}
485
a3f4c927 486static void pxa_mask_muxed_gpio(struct irq_data *d)
e3630db1 487{
384ca3c6
RJ
488 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
489 unsigned int gpio = irqd_to_hwirq(d);
fc0589ca
RJ
490 struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
491 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
0807da59
EM
492 uint32_t grer, gfer;
493
fc0589ca 494 b->irq_mask &= ~GPIO_bit(gpio);
0807da59 495
fc0589ca
RJ
496 grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
497 gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
498 writel_relaxed(grer, base + GRER_OFFSET);
499 writel_relaxed(gfer, base + GFER_OFFSET);
e3630db1 500}
501
b95ace54
RJ
502static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
503{
384ca3c6
RJ
504 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
505 unsigned int gpio = irqd_to_hwirq(d);
b95ace54 506
fc0589ca
RJ
507 if (pchip->set_wake)
508 return pchip->set_wake(gpio, on);
b95ace54
RJ
509 else
510 return 0;
511}
512
a3f4c927 513static void pxa_unmask_muxed_gpio(struct irq_data *d)
e3630db1 514{
384ca3c6
RJ
515 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
516 unsigned int gpio = irqd_to_hwirq(d);
fc0589ca 517 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
0807da59
EM
518
519 c->irq_mask |= GPIO_bit(gpio);
a8f6faeb 520 update_edge_detect(c);
e3630db1 521}
522
523static struct irq_chip pxa_muxed_gpio_chip = {
524 .name = "GPIO",
a3f4c927
LB
525 .irq_ack = pxa_ack_muxed_gpio,
526 .irq_mask = pxa_mask_muxed_gpio,
527 .irq_unmask = pxa_unmask_muxed_gpio,
528 .irq_set_type = pxa_gpio_irq_type,
b95ace54 529 .irq_set_wake = pxa_gpio_set_wake,
e3630db1 530};
531
2cab0292 532static int pxa_gpio_nums(struct platform_device *pdev)
478e223c 533{
2cab0292
HZ
534 const struct platform_device_id *id = platform_get_device_id(pdev);
535 struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
478e223c
HZ
536 int count = 0;
537
2cab0292
HZ
538 switch (pxa_id->type) {
539 case PXA25X_GPIO:
540 case PXA26X_GPIO:
541 case PXA27X_GPIO:
542 case PXA3XX_GPIO:
543 case PXA93X_GPIO:
544 case MMP_GPIO:
545 case MMP2_GPIO:
684bba2f 546 case PXA1928_GPIO:
2cab0292
HZ
547 gpio_type = pxa_id->type;
548 count = pxa_id->gpio_nums - 1;
549 break;
550 default:
551 count = -EINVAL;
552 break;
478e223c 553 }
478e223c
HZ
554 return count;
555}
556
7a4d5079
HZ
557static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
558 irq_hw_number_t hw)
559{
560 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
561 handle_edge_irq);
384ca3c6 562 irq_set_chip_data(irq, d->host_data);
23393d49 563 irq_set_noprobe(irq);
7a4d5079
HZ
564 return 0;
565}
566
567const struct irq_domain_ops pxa_irq_domain_ops = {
568 .map = pxa_irq_domain_map,
72121572 569 .xlate = irq_domain_xlate_twocell,
7a4d5079
HZ
570};
571
0440091b
RJ
572#ifdef CONFIG_OF
573static const struct of_device_id pxa_gpio_dt_ids[] = {
574 { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
575 { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
576 { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
577 { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
578 { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
579 { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
580 { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
581 { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
582 {}
583};
584
fc0589ca
RJ
585static int pxa_gpio_probe_dt(struct platform_device *pdev,
586 struct pxa_gpio_chip *pchip)
7a4d5079 587{
fc0589ca 588 int nr_gpios;
7a4d5079
HZ
589 const struct of_device_id *of_id =
590 of_match_device(pxa_gpio_dt_ids, &pdev->dev);
f8731174 591 const struct pxa_gpio_id *gpio_id;
7a4d5079 592
f8731174 593 if (!of_id || !of_id->data) {
7a4d5079
HZ
594 dev_err(&pdev->dev, "Failed to find gpio controller\n");
595 return -EFAULT;
596 }
f8731174
HZ
597 gpio_id = of_id->data;
598 gpio_type = gpio_id->type;
7a4d5079 599
f8731174 600 nr_gpios = gpio_id->gpio_nums;
7a4d5079
HZ
601 pxa_last_gpio = nr_gpios - 1;
602
603 irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0);
604 if (irq_base < 0) {
605 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
fc0589ca 606 return irq_base;
7a4d5079 607 }
384ca3c6 608 return irq_base;
7a4d5079
HZ
609}
610#else
fc0589ca 611#define pxa_gpio_probe_dt(pdev, pchip) (-1)
7a4d5079
HZ
612#endif
613
3836309d 614static int pxa_gpio_probe(struct platform_device *pdev)
e3630db1 615{
fc0589ca
RJ
616 struct pxa_gpio_chip *pchip;
617 struct pxa_gpio_bank *c;
157d2644 618 struct resource *res;
389eda15 619 struct clk *clk;
b95ace54 620 struct pxa_gpio_platform_data *info;
fc0589ca 621 void __iomem *gpio_reg_base;
384ca3c6 622 int gpio, ret;
157d2644 623 int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
e3630db1 624
fc0589ca
RJ
625 pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
626 if (!pchip)
627 return -ENOMEM;
628 pchip->dev = &pdev->dev;
629
b8f649f1
HZ
630 info = dev_get_platdata(&pdev->dev);
631 if (info) {
632 irq_base = info->irq_base;
633 if (irq_base <= 0)
634 return -EINVAL;
2cab0292 635 pxa_last_gpio = pxa_gpio_nums(pdev);
fc0589ca 636 pchip->set_wake = info->gpio_set_wake;
9450be76 637 } else {
384ca3c6
RJ
638 irq_base = pxa_gpio_probe_dt(pdev, pchip);
639 if (irq_base < 0)
b8f649f1 640 return -EINVAL;
9450be76
DM
641 }
642
478e223c 643 if (!pxa_last_gpio)
157d2644
HZ
644 return -EINVAL;
645
384ca3c6
RJ
646 pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
647 pxa_last_gpio + 1, irq_base,
648 0, &pxa_irq_domain_ops, pchip);
41d107ad
DC
649 if (!pchip->irqdomain)
650 return -ENOMEM;
384ca3c6 651
157d2644
HZ
652 irq0 = platform_get_irq_byname(pdev, "gpio0");
653 irq1 = platform_get_irq_byname(pdev, "gpio1");
654 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
655 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
656 || (irq_mux <= 0))
657 return -EINVAL;
384ca3c6
RJ
658
659 pchip->irq0 = irq0;
660 pchip->irq1 = irq1;
157d2644 661 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
8852b2f7
RJ
662 gpio_reg_base = devm_ioremap(&pdev->dev, res->start,
663 resource_size(res));
157d2644
HZ
664 if (!gpio_reg_base)
665 return -EINVAL;
666
667 if (irq0 > 0)
668 gpio_offset = 2;
e3630db1 669
389eda15
HZ
670 clk = clk_get(&pdev->dev, NULL);
671 if (IS_ERR(clk)) {
672 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
673 PTR_ERR(clk));
389eda15
HZ
674 return PTR_ERR(clk);
675 }
6ab49f42 676 ret = clk_prepare_enable(clk);
389eda15
HZ
677 if (ret) {
678 clk_put(clk);
389eda15
HZ
679 return ret;
680 }
389eda15 681
0807da59 682 /* Initialize GPIO chips */
384ca3c6
RJ
683 ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, pdev->dev.of_node,
684 gpio_reg_base);
fc0589ca
RJ
685 if (ret) {
686 clk_put(clk);
687 return ret;
688 }
0807da59 689
e3630db1 690 /* clear all GPIO edge detects */
fc0589ca 691 for_each_gpio_bank(gpio, c, pchip) {
df664d20
HZ
692 writel_relaxed(0, c->regbase + GFER_OFFSET);
693 writel_relaxed(0, c->regbase + GRER_OFFSET);
e37f4af7 694 writel_relaxed(~0, c->regbase + GEDR_OFFSET);
be24168f
HZ
695 /* unmask GPIO edge detect for AP side */
696 if (gpio_is_mmp_type(gpio_type))
697 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
e3630db1 698 }
699
384ca3c6
RJ
700 if (irq0 > 0) {
701 ret = devm_request_irq(&pdev->dev,
702 irq0, pxa_gpio_direct_handler, 0,
703 "gpio-0", pchip);
704 if (ret)
705 dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
706 ret);
e3630db1 707 }
384ca3c6
RJ
708 if (irq1 > 0) {
709 ret = devm_request_irq(&pdev->dev,
710 irq1, pxa_gpio_direct_handler, 0,
711 "gpio-1", pchip);
712 if (ret)
713 dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
714 ret);
715 }
716 ret = devm_request_irq(&pdev->dev,
717 irq_mux, pxa_gpio_demux_handler, 0,
718 "gpio-mux", pchip);
719 if (ret)
720 dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
721 ret);
e3630db1 722
fc0589ca 723 pxa_gpio_chip = pchip;
ae4f4cfd 724
157d2644
HZ
725 return 0;
726}
727
2cab0292
HZ
728static const struct platform_device_id gpio_id_table[] = {
729 { "pxa25x-gpio", (unsigned long)&pxa25x_id },
730 { "pxa26x-gpio", (unsigned long)&pxa26x_id },
731 { "pxa27x-gpio", (unsigned long)&pxa27x_id },
732 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
733 { "pxa93x-gpio", (unsigned long)&pxa93x_id },
734 { "mmp-gpio", (unsigned long)&mmp_id },
735 { "mmp2-gpio", (unsigned long)&mmp2_id },
684bba2f 736 { "pxa1928-gpio", (unsigned long)&pxa1928_id },
2cab0292
HZ
737 { },
738};
739
157d2644
HZ
740static struct platform_driver pxa_gpio_driver = {
741 .probe = pxa_gpio_probe,
742 .driver = {
743 .name = "pxa-gpio",
f43e04ec 744 .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
157d2644 745 },
2cab0292 746 .id_table = gpio_id_table,
157d2644 747};
cf3fa17c 748
eae122b8 749static int __init pxa_gpio_legacy_init(void)
cf3fa17c 750{
eae122b8
RJ
751 if (of_have_populated_dt())
752 return 0;
753
cf3fa17c
LW
754 return platform_driver_register(&pxa_gpio_driver);
755}
eae122b8
RJ
756postcore_initcall(pxa_gpio_legacy_init);
757
758static int __init pxa_gpio_dt_init(void)
759{
760 if (of_have_populated_dt())
761 return platform_driver_register(&pxa_gpio_driver);
762
763 return 0;
764}
765device_initcall(pxa_gpio_dt_init);
663707c1 766
767#ifdef CONFIG_PM
2eaa03b5 768static int pxa_gpio_suspend(void)
663707c1 769{
fc0589ca
RJ
770 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
771 struct pxa_gpio_bank *c;
0807da59 772 int gpio;
663707c1 773
fc0589ca 774 for_each_gpio_bank(gpio, c, pchip) {
df664d20
HZ
775 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
776 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
777 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
778 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
663707c1 779
780 /* Clear GPIO transition detect bits */
df664d20 781 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
663707c1 782 }
783 return 0;
784}
785
2eaa03b5 786static void pxa_gpio_resume(void)
663707c1 787{
fc0589ca
RJ
788 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
789 struct pxa_gpio_bank *c;
0807da59 790 int gpio;
663707c1 791
fc0589ca 792 for_each_gpio_bank(gpio, c, pchip) {
663707c1 793 /* restore level with set/clear */
e37f4af7 794 writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
df664d20 795 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
663707c1 796
df664d20
HZ
797 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
798 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
799 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
663707c1 800 }
663707c1 801}
802#else
803#define pxa_gpio_suspend NULL
804#define pxa_gpio_resume NULL
805#endif
806
2eaa03b5 807struct syscore_ops pxa_gpio_syscore_ops = {
663707c1 808 .suspend = pxa_gpio_suspend,
809 .resume = pxa_gpio_resume,
810};
157d2644
HZ
811
812static int __init pxa_gpio_sysinit(void)
813{
814 register_syscore_ops(&pxa_gpio_syscore_ops);
815 return 0;
816}
817postcore_initcall(pxa_gpio_sysinit);
This page took 0.524449 seconds and 5 git commands to generate.