Merge tag 'arc-4.6-rc7-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/vgupta/arc
[deliverable/linux.git] / drivers / gpio / gpio-sch.c
CommitLineData
be9b06b2 1/*
c103de24 2 * GPIO interface for Intel Poulsbo SCH
be9b06b2
DT
3 *
4 * Copyright (c) 2010 CompuLab Ltd
5 * Author: Denis Turischev <denis@compulab.co.il>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/io.h>
25#include <linux/errno.h>
26#include <linux/acpi.h>
27#include <linux/platform_device.h>
f04ddfcd 28#include <linux/pci_ids.h>
be9b06b2
DT
29
30#include <linux/gpio.h>
31
c479ff09
MW
32#define GEN 0x00
33#define GIO 0x04
34#define GLV 0x08
35
36struct sch_gpio {
37 struct gpio_chip chip;
38 spinlock_t lock;
39 unsigned short iobase;
40 unsigned short core_base;
41 unsigned short resume_base;
42};
be9b06b2 43
c479ff09
MW
44static unsigned sch_gpio_offset(struct sch_gpio *sch, unsigned gpio,
45 unsigned reg)
be9b06b2 46{
c479ff09 47 unsigned base = 0;
be9b06b2 48
c479ff09
MW
49 if (gpio >= sch->resume_base) {
50 gpio -= sch->resume_base;
51 base += 0x20;
52 }
be9b06b2 53
c479ff09 54 return base + reg + gpio / 8;
be9b06b2
DT
55}
56
c479ff09 57static unsigned sch_gpio_bit(struct sch_gpio *sch, unsigned gpio)
be9b06b2 58{
c479ff09
MW
59 if (gpio >= sch->resume_base)
60 gpio -= sch->resume_base;
61 return gpio % 8;
be9b06b2
DT
62}
63
920dfd82 64static int sch_gpio_reg_get(struct gpio_chip *gc, unsigned gpio, unsigned reg)
be9b06b2 65{
737c8fcc 66 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 67 unsigned short offset, bit;
920dfd82 68 u8 reg_val;
be9b06b2 69
920dfd82 70 offset = sch_gpio_offset(sch, gpio, reg);
c479ff09 71 bit = sch_gpio_bit(sch, gpio);
be9b06b2 72
920dfd82 73 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
1e0d9823 74
920dfd82 75 return reg_val;
be9b06b2
DT
76}
77
920dfd82
CRSF
78static void sch_gpio_reg_set(struct gpio_chip *gc, unsigned gpio, unsigned reg,
79 int val)
be9b06b2 80{
737c8fcc 81 struct sch_gpio *sch = gpiochip_get_data(gc);
3cbf1822 82 unsigned short offset, bit;
920dfd82 83 u8 reg_val;
be9b06b2 84
920dfd82
CRSF
85 offset = sch_gpio_offset(sch, gpio, reg);
86 bit = sch_gpio_bit(sch, gpio);
be9b06b2 87
920dfd82 88 reg_val = inb(sch->iobase + offset);
3cbf1822 89
920dfd82
CRSF
90 if (val)
91 outb(reg_val | BIT(bit), sch->iobase + offset);
92 else
93 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
94}
be9b06b2 95
920dfd82
CRSF
96static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned gpio_num)
97{
737c8fcc 98 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 99
920dfd82
CRSF
100 spin_lock(&sch->lock);
101 sch_gpio_reg_set(gc, gpio_num, GIO, 1);
c479ff09 102 spin_unlock(&sch->lock);
be9b06b2
DT
103 return 0;
104}
105
c479ff09 106static int sch_gpio_get(struct gpio_chip *gc, unsigned gpio_num)
be9b06b2 107{
920dfd82 108 return sch_gpio_reg_get(gc, gpio_num, GLV);
be9b06b2
DT
109}
110
c479ff09 111static void sch_gpio_set(struct gpio_chip *gc, unsigned gpio_num, int val)
be9b06b2 112{
737c8fcc 113 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 114
c479ff09 115 spin_lock(&sch->lock);
920dfd82 116 sch_gpio_reg_set(gc, gpio_num, GLV, val);
c479ff09 117 spin_unlock(&sch->lock);
be9b06b2
DT
118}
119
c479ff09
MW
120static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned gpio_num,
121 int val)
be9b06b2 122{
737c8fcc 123 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 124
c479ff09 125 spin_lock(&sch->lock);
920dfd82 126 sch_gpio_reg_set(gc, gpio_num, GIO, 0);
c479ff09 127 spin_unlock(&sch->lock);
1e0d9823
DK
128
129 /*
c479ff09
MW
130 * according to the datasheet, writing to the level register has no
131 * effect when GPIO is programmed as input.
132 * Actually the the level register is read-only when configured as input.
133 * Thus presetting the output level before switching to output is _NOT_ possible.
134 * Hence we set the level after configuring the GPIO as output.
135 * But we cannot prevent a short low pulse if direction is set to high
136 * and an external pull-up is connected.
137 */
138 sch_gpio_set(gc, gpio_num, val);
be9b06b2
DT
139 return 0;
140}
141
c479ff09
MW
142static struct gpio_chip sch_gpio_chip = {
143 .label = "sch_gpio",
be9b06b2 144 .owner = THIS_MODULE,
c479ff09
MW
145 .direction_input = sch_gpio_direction_in,
146 .get = sch_gpio_get,
147 .direction_output = sch_gpio_direction_out,
148 .set = sch_gpio_set,
be9b06b2
DT
149};
150
3836309d 151static int sch_gpio_probe(struct platform_device *pdev)
be9b06b2 152{
c479ff09 153 struct sch_gpio *sch;
be9b06b2 154 struct resource *res;
f04ddfcd 155
c479ff09
MW
156 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
157 if (!sch)
158 return -ENOMEM;
be9b06b2
DT
159
160 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
161 if (!res)
162 return -EBUSY;
163
c479ff09
MW
164 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
165 pdev->name))
be9b06b2
DT
166 return -EBUSY;
167
c479ff09
MW
168 spin_lock_init(&sch->lock);
169 sch->iobase = res->start;
170 sch->chip = sch_gpio_chip;
171 sch->chip.label = dev_name(&pdev->dev);
58383c78 172 sch->chip.parent = &pdev->dev;
be9b06b2 173
c479ff09 174 switch (pdev->id) {
be41cf58 175 case PCI_DEVICE_ID_INTEL_SCH_LPC:
c479ff09
MW
176 sch->core_base = 0;
177 sch->resume_base = 10;
178 sch->chip.ngpio = 14;
179
be41cf58
LN
180 /*
181 * GPIO[6:0] enabled by default
182 * GPIO7 is configured by the CMC as SLPIOVR
183 * Enable GPIO[9:8] core powered gpios explicitly
184 */
920dfd82
CRSF
185 sch_gpio_reg_set(&sch->chip, 8, GEN, 1);
186 sch_gpio_reg_set(&sch->chip, 9, GEN, 1);
be41cf58
LN
187 /*
188 * SUS_GPIO[2:0] enabled by default
189 * Enable SUS_GPIO3 resume powered gpio explicitly
190 */
920dfd82 191 sch_gpio_reg_set(&sch->chip, 13, GEN, 1);
be41cf58
LN
192 break;
193
194 case PCI_DEVICE_ID_INTEL_ITC_LPC:
c479ff09
MW
195 sch->core_base = 0;
196 sch->resume_base = 5;
197 sch->chip.ngpio = 14;
be41cf58
LN
198 break;
199
200 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
c479ff09
MW
201 sch->core_base = 0;
202 sch->resume_base = 21;
203 sch->chip.ngpio = 30;
be41cf58
LN
204 break;
205
92021490
CRSF
206 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
207 sch->core_base = 0;
208 sch->resume_base = 2;
209 sch->chip.ngpio = 8;
210 break;
211
be41cf58 212 default:
c479ff09 213 return -ENODEV;
f04ddfcd 214 }
be9b06b2 215
c479ff09 216 platform_set_drvdata(pdev, sch);
be9b06b2 217
c1411464 218 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
be9b06b2
DT
219}
220
221static struct platform_driver sch_gpio_driver = {
222 .driver = {
223 .name = "sch_gpio",
be9b06b2
DT
224 },
225 .probe = sch_gpio_probe,
be9b06b2
DT
226};
227
6f61415e 228module_platform_driver(sch_gpio_driver);
be9b06b2
DT
229
230MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
231MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
232MODULE_LICENSE("GPL");
233MODULE_ALIAS("platform:sch_gpio");
This page took 0.360318 seconds and 5 git commands to generate.