Merge remote-tracking branch 'tpmdd/next'
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_uvd.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Christian König <deathsimple@vodafone.de>
29 */
30
31#include <linux/firmware.h>
32#include <linux/module.h>
33#include <drm/drmP.h>
34#include <drm/drm.h>
35
36#include "amdgpu.h"
37#include "amdgpu_pm.h"
38#include "amdgpu_uvd.h"
39#include "cikd.h"
40#include "uvd/uvd_4_2_d.h"
41
42/* 1 second timeout */
08086635 43#define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
4cb5877c
CK
44
45/* Firmware versions for VI */
46#define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
47#define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
48#define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
49#define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
50
8e008dd7 51/* Polaris10/11 firmware version */
4cb5877c 52#define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
d38ceaf9
AD
53
54/* Firmware Names */
55#ifdef CONFIG_DRM_AMDGPU_CIK
56#define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
edf600da
CK
57#define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
58#define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
59#define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
d38ceaf9
AD
60#define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
61#endif
c65444fe
JZ
62#define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
63#define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
974ee3db 64#define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
a39c8cea 65#define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
2cc0c0b5 66#define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
925a51c4 67#define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
d38ceaf9
AD
68
69/**
70 * amdgpu_uvd_cs_ctx - Command submission parser context
71 *
72 * Used for emulating virtual memory support on UVD 4.2.
73 */
74struct amdgpu_uvd_cs_ctx {
75 struct amdgpu_cs_parser *parser;
76 unsigned reg, count;
77 unsigned data0, data1;
78 unsigned idx;
79 unsigned ib_idx;
80
81 /* does the IB has a msg command */
82 bool has_msg_cmd;
83
84 /* minimum buffer sizes */
85 unsigned *buf_sizes;
86};
87
88#ifdef CONFIG_DRM_AMDGPU_CIK
89MODULE_FIRMWARE(FIRMWARE_BONAIRE);
90MODULE_FIRMWARE(FIRMWARE_KABINI);
91MODULE_FIRMWARE(FIRMWARE_KAVERI);
92MODULE_FIRMWARE(FIRMWARE_HAWAII);
93MODULE_FIRMWARE(FIRMWARE_MULLINS);
94#endif
95MODULE_FIRMWARE(FIRMWARE_TONGA);
96MODULE_FIRMWARE(FIRMWARE_CARRIZO);
974ee3db 97MODULE_FIRMWARE(FIRMWARE_FIJI);
a39c8cea 98MODULE_FIRMWARE(FIRMWARE_STONEY);
2cc0c0b5
FC
99MODULE_FIRMWARE(FIRMWARE_POLARIS10);
100MODULE_FIRMWARE(FIRMWARE_POLARIS11);
d38ceaf9 101
d38ceaf9
AD
102static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
103
104int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
105{
ead833ec
CK
106 struct amdgpu_ring *ring;
107 struct amd_sched_rq *rq;
d38ceaf9
AD
108 unsigned long bo_size;
109 const char *fw_name;
110 const struct common_firmware_header *hdr;
111 unsigned version_major, version_minor, family_id;
112 int i, r;
113
114 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
115
116 switch (adev->asic_type) {
117#ifdef CONFIG_DRM_AMDGPU_CIK
118 case CHIP_BONAIRE:
119 fw_name = FIRMWARE_BONAIRE;
120 break;
121 case CHIP_KABINI:
122 fw_name = FIRMWARE_KABINI;
123 break;
124 case CHIP_KAVERI:
125 fw_name = FIRMWARE_KAVERI;
126 break;
127 case CHIP_HAWAII:
128 fw_name = FIRMWARE_HAWAII;
129 break;
130 case CHIP_MULLINS:
131 fw_name = FIRMWARE_MULLINS;
132 break;
133#endif
134 case CHIP_TONGA:
135 fw_name = FIRMWARE_TONGA;
136 break;
974ee3db
DZ
137 case CHIP_FIJI:
138 fw_name = FIRMWARE_FIJI;
139 break;
d38ceaf9
AD
140 case CHIP_CARRIZO:
141 fw_name = FIRMWARE_CARRIZO;
142 break;
a39c8cea
SL
143 case CHIP_STONEY:
144 fw_name = FIRMWARE_STONEY;
145 break;
2cc0c0b5
FC
146 case CHIP_POLARIS10:
147 fw_name = FIRMWARE_POLARIS10;
38d75817 148 break;
2cc0c0b5
FC
149 case CHIP_POLARIS11:
150 fw_name = FIRMWARE_POLARIS11;
38d75817 151 break;
d38ceaf9
AD
152 default:
153 return -EINVAL;
154 }
155
156 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
157 if (r) {
158 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
159 fw_name);
160 return r;
161 }
162
163 r = amdgpu_ucode_validate(adev->uvd.fw);
164 if (r) {
165 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
166 fw_name);
167 release_firmware(adev->uvd.fw);
168 adev->uvd.fw = NULL;
169 return r;
170 }
171
c0365541
AN
172 /* Set the default UVD handles that the firmware can handle */
173 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
174
d38ceaf9
AD
175 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
176 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
177 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
178 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
179 DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
180 version_major, version_minor, family_id);
181
c0365541
AN
182 /*
183 * Limit the number of UVD handles depending on microcode major
184 * and minor versions. The firmware version which has 40 UVD
185 * instances support is 1.80. So all subsequent versions should
186 * also have the same support.
187 */
188 if ((version_major > 0x01) ||
189 ((version_major == 0x01) && (version_minor >= 0x50)))
190 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
191
562e2689
SJ
192 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
193 (family_id << 8));
194
8e008dd7
SJ
195 if ((adev->asic_type == CHIP_POLARIS10 ||
196 adev->asic_type == CHIP_POLARIS11) &&
197 (adev->uvd.fw_version < FW_1_66_16))
198 DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
199 version_major, version_minor);
200
d38ceaf9 201 bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
c0365541
AN
202 + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
203 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
4b62e697
CK
204 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
205 AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.vcpu_bo,
206 &adev->uvd.gpu_addr, &adev->uvd.cpu_addr);
d38ceaf9
AD
207 if (r) {
208 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
209 return r;
210 }
211
ead833ec
CK
212 ring = &adev->uvd.ring;
213 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
214 r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
215 rq, amdgpu_sched_jobs);
216 if (r != 0) {
217 DRM_ERROR("Failed setting up UVD run queue.\n");
218 return r;
219 }
220
c0365541 221 for (i = 0; i < adev->uvd.max_handles; ++i) {
d38ceaf9
AD
222 atomic_set(&adev->uvd.handles[i], 0);
223 adev->uvd.filp[i] = NULL;
224 }
225
226 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
5fc3aeeb 227 if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
d38ceaf9
AD
228 adev->uvd.address_64_bit = true;
229
4cb5877c
CK
230 switch (adev->asic_type) {
231 case CHIP_TONGA:
232 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
233 break;
234 case CHIP_CARRIZO:
235 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
236 break;
237 case CHIP_FIJI:
238 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
239 break;
240 case CHIP_STONEY:
241 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
242 break;
243 default:
244 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
245 }
246
d38ceaf9
AD
247 return 0;
248}
249
250int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
251{
252 int r;
253
05f19eb5 254 kfree(adev->uvd.saved_bo);
d38ceaf9 255
ead833ec
CK
256 amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
257
05f19eb5
ML
258 if (adev->uvd.vcpu_bo) {
259 r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
260 if (!r) {
261 amdgpu_bo_kunmap(adev->uvd.vcpu_bo);
262 amdgpu_bo_unpin(adev->uvd.vcpu_bo);
263 amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
264 }
d38ceaf9 265
05f19eb5
ML
266 amdgpu_bo_unref(&adev->uvd.vcpu_bo);
267 }
d38ceaf9
AD
268
269 amdgpu_ring_fini(&adev->uvd.ring);
270
271 release_firmware(adev->uvd.fw);
272
273 return 0;
274}
275
276int amdgpu_uvd_suspend(struct amdgpu_device *adev)
277{
3f99dd81
LL
278 unsigned size;
279 void *ptr;
3f99dd81 280 int i;
d38ceaf9
AD
281
282 if (adev->uvd.vcpu_bo == NULL)
283 return 0;
284
c0365541 285 for (i = 0; i < adev->uvd.max_handles; ++i)
3f99dd81
LL
286 if (atomic_read(&adev->uvd.handles[i]))
287 break;
288
289 if (i == AMDGPU_MAX_UVD_HANDLES)
290 return 0;
291
85cc88f0
RZ
292 cancel_delayed_work_sync(&adev->uvd.idle_work);
293
3f99dd81 294 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
3f99dd81 295 ptr = adev->uvd.cpu_addr;
d38ceaf9 296
3f99dd81
LL
297 adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
298 if (!adev->uvd.saved_bo)
299 return -ENOMEM;
d38ceaf9 300
ba0b2275 301 memcpy_fromio(adev->uvd.saved_bo, ptr, size);
d38ceaf9
AD
302
303 return 0;
304}
305
306int amdgpu_uvd_resume(struct amdgpu_device *adev)
307{
308 unsigned size;
309 void *ptr;
d38ceaf9
AD
310
311 if (adev->uvd.vcpu_bo == NULL)
312 return -EINVAL;
313
d38ceaf9 314 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
d38ceaf9 315 ptr = adev->uvd.cpu_addr;
d38ceaf9 316
3f99dd81 317 if (adev->uvd.saved_bo != NULL) {
ba0b2275 318 memcpy_toio(ptr, adev->uvd.saved_bo, size);
3f99dd81
LL
319 kfree(adev->uvd.saved_bo);
320 adev->uvd.saved_bo = NULL;
d23be4e3
LL
321 } else {
322 const struct common_firmware_header *hdr;
323 unsigned offset;
324
325 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
326 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
ba0b2275
CK
327 memcpy_toio(adev->uvd.cpu_addr, adev->uvd.fw->data + offset,
328 le32_to_cpu(hdr->ucode_size_bytes));
d23be4e3
LL
329 size -= le32_to_cpu(hdr->ucode_size_bytes);
330 ptr += le32_to_cpu(hdr->ucode_size_bytes);
ba0b2275 331 memset_io(ptr, 0, size);
d23be4e3 332 }
d38ceaf9
AD
333
334 return 0;
335}
336
337void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
338{
339 struct amdgpu_ring *ring = &adev->uvd.ring;
340 int i, r;
341
c0365541 342 for (i = 0; i < adev->uvd.max_handles; ++i) {
d38ceaf9
AD
343 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
344 if (handle != 0 && adev->uvd.filp[i] == filp) {
0e3f154a 345 struct fence *fence;
d38ceaf9 346
d7af97db
CK
347 r = amdgpu_uvd_get_destroy_msg(ring, handle,
348 false, &fence);
d38ceaf9
AD
349 if (r) {
350 DRM_ERROR("Error destroying UVD (%d)!\n", r);
351 continue;
352 }
353
0e3f154a
CZ
354 fence_wait(fence, false);
355 fence_put(fence);
d38ceaf9
AD
356
357 adev->uvd.filp[i] = NULL;
358 atomic_set(&adev->uvd.handles[i], 0);
359 }
360 }
361}
362
363static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *rbo)
364{
365 int i;
366 for (i = 0; i < rbo->placement.num_placement; ++i) {
367 rbo->placements[i].fpfn = 0 >> PAGE_SHIFT;
368 rbo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
369 }
370}
371
372/**
373 * amdgpu_uvd_cs_pass1 - first parsing round
374 *
375 * @ctx: UVD parser context
376 *
377 * Make sure UVD message and feedback buffers are in VRAM and
378 * nobody is violating an 256MB boundary.
379 */
380static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
381{
382 struct amdgpu_bo_va_mapping *mapping;
383 struct amdgpu_bo *bo;
384 uint32_t cmd, lo, hi;
385 uint64_t addr;
386 int r = 0;
387
388 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
389 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
390 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
391
392 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
393 if (mapping == NULL) {
394 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
395 return -EINVAL;
396 }
397
398 if (!ctx->parser->adev->uvd.address_64_bit) {
399 /* check if it's a message or feedback command */
400 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
401 if (cmd == 0x0 || cmd == 0x3) {
402 /* yes, force it into VRAM */
403 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
404 amdgpu_ttm_placement_from_domain(bo, domain);
405 }
406 amdgpu_uvd_force_into_uvd_segment(bo);
407
408 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
409 }
410
411 return r;
412}
413
414/**
415 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
416 *
417 * @msg: pointer to message structure
418 * @buf_sizes: returned buffer sizes
419 *
420 * Peek into the decode message and calculate the necessary buffer sizes.
421 */
8e008dd7
SJ
422static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
423 unsigned buf_sizes[])
d38ceaf9
AD
424{
425 unsigned stream_type = msg[4];
426 unsigned width = msg[6];
427 unsigned height = msg[7];
428 unsigned dpb_size = msg[9];
429 unsigned pitch = msg[28];
430 unsigned level = msg[57];
431
432 unsigned width_in_mb = width / 16;
433 unsigned height_in_mb = ALIGN(height / 16, 2);
434 unsigned fs_in_mb = width_in_mb * height_in_mb;
435
21df89a5 436 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
e5a6858d 437 unsigned min_ctx_size = ~0;
d38ceaf9
AD
438
439 image_size = width * height;
440 image_size += image_size / 2;
441 image_size = ALIGN(image_size, 1024);
442
443 switch (stream_type) {
444 case 0: /* H264 */
d38ceaf9
AD
445 switch(level) {
446 case 30:
447 num_dpb_buffer = 8100 / fs_in_mb;
448 break;
449 case 31:
450 num_dpb_buffer = 18000 / fs_in_mb;
451 break;
452 case 32:
453 num_dpb_buffer = 20480 / fs_in_mb;
454 break;
455 case 41:
456 num_dpb_buffer = 32768 / fs_in_mb;
457 break;
458 case 42:
459 num_dpb_buffer = 34816 / fs_in_mb;
460 break;
461 case 50:
462 num_dpb_buffer = 110400 / fs_in_mb;
463 break;
464 case 51:
465 num_dpb_buffer = 184320 / fs_in_mb;
466 break;
467 default:
468 num_dpb_buffer = 184320 / fs_in_mb;
469 break;
470 }
471 num_dpb_buffer++;
472 if (num_dpb_buffer > 17)
473 num_dpb_buffer = 17;
474
475 /* reference picture buffer */
476 min_dpb_size = image_size * num_dpb_buffer;
477
478 /* macroblock context buffer */
479 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
480
481 /* IT surface buffer */
482 min_dpb_size += width_in_mb * height_in_mb * 32;
483 break;
484
485 case 1: /* VC1 */
486
487 /* reference picture buffer */
488 min_dpb_size = image_size * 3;
489
490 /* CONTEXT_BUFFER */
491 min_dpb_size += width_in_mb * height_in_mb * 128;
492
493 /* IT surface buffer */
494 min_dpb_size += width_in_mb * 64;
495
496 /* DB surface buffer */
497 min_dpb_size += width_in_mb * 128;
498
499 /* BP */
500 tmp = max(width_in_mb, height_in_mb);
501 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
502 break;
503
504 case 3: /* MPEG2 */
505
506 /* reference picture buffer */
507 min_dpb_size = image_size * 3;
508 break;
509
510 case 4: /* MPEG4 */
511
512 /* reference picture buffer */
513 min_dpb_size = image_size * 3;
514
515 /* CM */
516 min_dpb_size += width_in_mb * height_in_mb * 64;
517
518 /* IT surface buffer */
519 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
520 break;
521
8e008dd7
SJ
522 case 7: /* H264 Perf */
523 switch(level) {
524 case 30:
525 num_dpb_buffer = 8100 / fs_in_mb;
526 break;
527 case 31:
528 num_dpb_buffer = 18000 / fs_in_mb;
529 break;
530 case 32:
531 num_dpb_buffer = 20480 / fs_in_mb;
532 break;
533 case 41:
534 num_dpb_buffer = 32768 / fs_in_mb;
535 break;
536 case 42:
537 num_dpb_buffer = 34816 / fs_in_mb;
538 break;
539 case 50:
540 num_dpb_buffer = 110400 / fs_in_mb;
541 break;
542 case 51:
543 num_dpb_buffer = 184320 / fs_in_mb;
544 break;
545 default:
546 num_dpb_buffer = 184320 / fs_in_mb;
547 break;
548 }
549 num_dpb_buffer++;
550 if (num_dpb_buffer > 17)
551 num_dpb_buffer = 17;
552
553 /* reference picture buffer */
554 min_dpb_size = image_size * num_dpb_buffer;
555
4cb5877c 556 if (!adev->uvd.use_ctx_buf){
8e008dd7
SJ
557 /* macroblock context buffer */
558 min_dpb_size +=
559 width_in_mb * height_in_mb * num_dpb_buffer * 192;
560
561 /* IT surface buffer */
562 min_dpb_size += width_in_mb * height_in_mb * 32;
563 } else {
564 /* macroblock context buffer */
565 min_ctx_size =
566 width_in_mb * height_in_mb * num_dpb_buffer * 192;
567 }
568 break;
569
86fa0bdc
CK
570 case 16: /* H265 */
571 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
572 image_size = ALIGN(image_size, 256);
573
574 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
575 min_dpb_size = image_size * num_dpb_buffer;
8c8bac59
BZ
576 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
577 * 16 * num_dpb_buffer + 52 * 1024;
86fa0bdc
CK
578 break;
579
d38ceaf9
AD
580 default:
581 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
582 return -EINVAL;
583 }
584
585 if (width > pitch) {
586 DRM_ERROR("Invalid UVD decoding target pitch!\n");
587 return -EINVAL;
588 }
589
590 if (dpb_size < min_dpb_size) {
591 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
592 dpb_size, min_dpb_size);
593 return -EINVAL;
594 }
595
596 buf_sizes[0x1] = dpb_size;
597 buf_sizes[0x2] = image_size;
8c8bac59 598 buf_sizes[0x4] = min_ctx_size;
d38ceaf9
AD
599 return 0;
600}
601
602/**
603 * amdgpu_uvd_cs_msg - handle UVD message
604 *
605 * @ctx: UVD parser context
606 * @bo: buffer object containing the message
607 * @offset: offset into the buffer object
608 *
609 * Peek into the UVD message and extract the session id.
610 * Make sure that we don't open up to many sessions.
611 */
612static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
613 struct amdgpu_bo *bo, unsigned offset)
614{
615 struct amdgpu_device *adev = ctx->parser->adev;
616 int32_t *msg, msg_type, handle;
d38ceaf9 617 void *ptr;
4127a59e
CK
618 long r;
619 int i;
d38ceaf9
AD
620
621 if (offset & 0x3F) {
622 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
623 return -EINVAL;
624 }
625
d38ceaf9
AD
626 r = amdgpu_bo_kmap(bo, &ptr);
627 if (r) {
4127a59e 628 DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
d38ceaf9
AD
629 return r;
630 }
631
632 msg = ptr + offset;
633
634 msg_type = msg[1];
635 handle = msg[2];
636
637 if (handle == 0) {
638 DRM_ERROR("Invalid UVD handle!\n");
639 return -EINVAL;
640 }
641
5146419e
LL
642 switch (msg_type) {
643 case 0:
644 /* it's a create msg, calc image size (width * height) */
645 amdgpu_bo_kunmap(bo);
646
647 /* try to alloc a new handle */
c0365541 648 for (i = 0; i < adev->uvd.max_handles; ++i) {
5146419e
LL
649 if (atomic_read(&adev->uvd.handles[i]) == handle) {
650 DRM_ERROR("Handle 0x%x already in use!\n", handle);
651 return -EINVAL;
652 }
653
654 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
655 adev->uvd.filp[i] = ctx->parser->filp;
656 return 0;
657 }
658 }
659
660 DRM_ERROR("No more free UVD handles!\n");
7129d3ae 661 return -ENOSPC;
5146419e
LL
662
663 case 1:
d38ceaf9 664 /* it's a decode msg, calc buffer sizes */
8e008dd7 665 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
d38ceaf9
AD
666 amdgpu_bo_kunmap(bo);
667 if (r)
668 return r;
669
5146419e 670 /* validate the handle */
c0365541 671 for (i = 0; i < adev->uvd.max_handles; ++i) {
5146419e
LL
672 if (atomic_read(&adev->uvd.handles[i]) == handle) {
673 if (adev->uvd.filp[i] != ctx->parser->filp) {
674 DRM_ERROR("UVD handle collision detected!\n");
675 return -EINVAL;
676 }
677 return 0;
678 }
679 }
680
681 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
682 return -ENOENT;
683
684 case 2:
d38ceaf9 685 /* it's a destroy msg, free the handle */
c0365541 686 for (i = 0; i < adev->uvd.max_handles; ++i)
d38ceaf9
AD
687 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
688 amdgpu_bo_kunmap(bo);
689 return 0;
d38ceaf9 690
5146419e
LL
691 default:
692 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
693 return -EINVAL;
d38ceaf9 694 }
5146419e 695 BUG();
d38ceaf9
AD
696 return -EINVAL;
697}
698
699/**
700 * amdgpu_uvd_cs_pass2 - second parsing round
701 *
702 * @ctx: UVD parser context
703 *
704 * Patch buffer addresses, make sure buffer sizes are correct.
705 */
706static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
707{
708 struct amdgpu_bo_va_mapping *mapping;
709 struct amdgpu_bo *bo;
d38ceaf9
AD
710 uint32_t cmd, lo, hi;
711 uint64_t start, end;
712 uint64_t addr;
713 int r;
714
715 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
716 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
717 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
718
719 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
720 if (mapping == NULL)
721 return -EINVAL;
722
723 start = amdgpu_bo_gpu_offset(bo);
724
725 end = (mapping->it.last + 1 - mapping->it.start);
726 end = end * AMDGPU_GPU_PAGE_SIZE + start;
727
728 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
729 start += addr;
730
7270f839
CK
731 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
732 lower_32_bits(start));
733 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
734 upper_32_bits(start));
d38ceaf9
AD
735
736 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
737 if (cmd < 0x4) {
738 if ((end - start) < ctx->buf_sizes[cmd]) {
739 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
740 (unsigned)(end - start),
741 ctx->buf_sizes[cmd]);
742 return -EINVAL;
743 }
744
8c8bac59
BZ
745 } else if (cmd == 0x206) {
746 if ((end - start) < ctx->buf_sizes[4]) {
747 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
748 (unsigned)(end - start),
749 ctx->buf_sizes[4]);
750 return -EINVAL;
751 }
d38ceaf9
AD
752 } else if ((cmd != 0x100) && (cmd != 0x204)) {
753 DRM_ERROR("invalid UVD command %X!\n", cmd);
754 return -EINVAL;
755 }
756
757 if (!ctx->parser->adev->uvd.address_64_bit) {
758 if ((start >> 28) != ((end - 1) >> 28)) {
759 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
760 start, end);
761 return -EINVAL;
762 }
763
764 if ((cmd == 0 || cmd == 0x3) &&
765 (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
766 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
767 start, end);
768 return -EINVAL;
769 }
770 }
771
772 if (cmd == 0) {
773 ctx->has_msg_cmd = true;
774 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
775 if (r)
776 return r;
777 } else if (!ctx->has_msg_cmd) {
778 DRM_ERROR("Message needed before other commands are send!\n");
779 return -EINVAL;
780 }
781
782 return 0;
783}
784
785/**
786 * amdgpu_uvd_cs_reg - parse register writes
787 *
788 * @ctx: UVD parser context
789 * @cb: callback function
790 *
791 * Parse the register writes, call cb on each complete command.
792 */
793static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
794 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
795{
50838c8c 796 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
d38ceaf9
AD
797 int i, r;
798
799 ctx->idx++;
800 for (i = 0; i <= ctx->count; ++i) {
801 unsigned reg = ctx->reg + i;
802
803 if (ctx->idx >= ib->length_dw) {
804 DRM_ERROR("Register command after end of CS!\n");
805 return -EINVAL;
806 }
807
808 switch (reg) {
809 case mmUVD_GPCOM_VCPU_DATA0:
810 ctx->data0 = ctx->idx;
811 break;
812 case mmUVD_GPCOM_VCPU_DATA1:
813 ctx->data1 = ctx->idx;
814 break;
815 case mmUVD_GPCOM_VCPU_CMD:
816 r = cb(ctx);
817 if (r)
818 return r;
819 break;
820 case mmUVD_ENGINE_CNTL:
8dd31d74 821 case mmUVD_NO_OP:
d38ceaf9
AD
822 break;
823 default:
824 DRM_ERROR("Invalid reg 0x%X!\n", reg);
825 return -EINVAL;
826 }
827 ctx->idx++;
828 }
829 return 0;
830}
831
832/**
833 * amdgpu_uvd_cs_packets - parse UVD packets
834 *
835 * @ctx: UVD parser context
836 * @cb: callback function
837 *
838 * Parse the command stream packets.
839 */
840static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
841 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
842{
50838c8c 843 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
d38ceaf9
AD
844 int r;
845
846 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
847 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
848 unsigned type = CP_PACKET_GET_TYPE(cmd);
849 switch (type) {
850 case PACKET_TYPE0:
851 ctx->reg = CP_PACKET0_GET_REG(cmd);
852 ctx->count = CP_PACKET_GET_COUNT(cmd);
853 r = amdgpu_uvd_cs_reg(ctx, cb);
854 if (r)
855 return r;
856 break;
857 case PACKET_TYPE2:
858 ++ctx->idx;
859 break;
860 default:
861 DRM_ERROR("Unknown packet type %d !\n", type);
862 return -EINVAL;
863 }
864 }
865 return 0;
866}
867
868/**
869 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
870 *
871 * @parser: Command submission parser context
872 *
873 * Parse the command stream, patch in addresses as necessary.
874 */
875int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
876{
877 struct amdgpu_uvd_cs_ctx ctx = {};
878 unsigned buf_sizes[] = {
879 [0x00000000] = 2048,
8c8bac59
BZ
880 [0x00000001] = 0xFFFFFFFF,
881 [0x00000002] = 0xFFFFFFFF,
d38ceaf9 882 [0x00000003] = 2048,
8c8bac59 883 [0x00000004] = 0xFFFFFFFF,
d38ceaf9 884 };
50838c8c 885 struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
d38ceaf9
AD
886 int r;
887
888 if (ib->length_dw % 16) {
889 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
890 ib->length_dw);
891 return -EINVAL;
892 }
893
894 ctx.parser = parser;
895 ctx.buf_sizes = buf_sizes;
896 ctx.ib_idx = ib_idx;
897
898 /* first round, make sure the buffers are actually in the UVD segment */
899 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
900 if (r)
901 return r;
902
903 /* second round, patch buffer addresses into the command stream */
904 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
905 if (r)
906 return r;
907
908 if (!ctx.has_msg_cmd) {
909 DRM_ERROR("UVD-IBs need a msg command!\n");
910 return -EINVAL;
911 }
912
d38ceaf9
AD
913 return 0;
914}
915
d7af97db
CK
916static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
917 bool direct, struct fence **fence)
d38ceaf9
AD
918{
919 struct ttm_validate_buffer tv;
920 struct ww_acquire_ctx ticket;
921 struct list_head head;
d71518b5
CK
922 struct amdgpu_job *job;
923 struct amdgpu_ib *ib;
1763552e 924 struct fence *f = NULL;
7b5ec431 925 struct amdgpu_device *adev = ring->adev;
d38ceaf9
AD
926 uint64_t addr;
927 int i, r;
928
929 memset(&tv, 0, sizeof(tv));
930 tv.bo = &bo->tbo;
931
932 INIT_LIST_HEAD(&head);
933 list_add(&tv.head, &head);
934
935 r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
936 if (r)
937 return r;
938
939 if (!bo->adev->uvd.address_64_bit) {
940 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
941 amdgpu_uvd_force_into_uvd_segment(bo);
942 }
943
944 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
945 if (r)
946 goto err;
d71518b5
CK
947
948 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
7b5ec431 949 if (r)
d71518b5 950 goto err;
d38ceaf9 951
d71518b5 952 ib = &job->ibs[0];
d38ceaf9 953 addr = amdgpu_bo_gpu_offset(bo);
7b5ec431
CZ
954 ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
955 ib->ptr[1] = addr;
956 ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
957 ib->ptr[3] = addr >> 32;
958 ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
959 ib->ptr[5] = 0;
c8b4f288
AD
960 for (i = 6; i < 16; i += 2) {
961 ib->ptr[i] = PACKET0(mmUVD_NO_OP, 0);
962 ib->ptr[i+1] = 0;
963 }
7b5ec431 964 ib->length_dw = 16;
d38ceaf9 965
d7af97db 966 if (direct) {
c5637837 967 r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
22a77cf6 968 job->fence = fence_get(f);
d7af97db
CK
969 if (r)
970 goto err_free;
971
972 amdgpu_job_free(job);
973 } else {
ead833ec 974 r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
d7af97db
CK
975 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
976 if (r)
977 goto err_free;
978 }
d38ceaf9 979
1763552e 980 ttm_eu_fence_buffer_objects(&ticket, &head, f);
d38ceaf9 981
7b5ec431 982 if (fence)
1763552e 983 *fence = fence_get(f);
d38ceaf9 984 amdgpu_bo_unref(&bo);
281b4223 985 fence_put(f);
7b5ec431 986
7b5ec431 987 return 0;
d71518b5
CK
988
989err_free:
990 amdgpu_job_free(job);
991
d38ceaf9
AD
992err:
993 ttm_eu_backoff_reservation(&ticket, &head);
994 return r;
995}
996
997/* multiple fence commands without any stream commands in between can
998 crash the vcpu so just try to emmit a dummy create/destroy msg to
999 avoid this */
1000int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
0e3f154a 1001 struct fence **fence)
d38ceaf9
AD
1002{
1003 struct amdgpu_device *adev = ring->adev;
1004 struct amdgpu_bo *bo;
1005 uint32_t *msg;
1006 int r, i;
1007
1008 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
857d913d
AD
1009 AMDGPU_GEM_DOMAIN_VRAM,
1010 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
72d7668b 1011 NULL, NULL, &bo);
d38ceaf9
AD
1012 if (r)
1013 return r;
1014
1015 r = amdgpu_bo_reserve(bo, false);
1016 if (r) {
1017 amdgpu_bo_unref(&bo);
1018 return r;
1019 }
1020
1021 r = amdgpu_bo_kmap(bo, (void **)&msg);
1022 if (r) {
1023 amdgpu_bo_unreserve(bo);
1024 amdgpu_bo_unref(&bo);
1025 return r;
1026 }
1027
1028 /* stitch together an UVD create msg */
1029 msg[0] = cpu_to_le32(0x00000de4);
1030 msg[1] = cpu_to_le32(0x00000000);
1031 msg[2] = cpu_to_le32(handle);
1032 msg[3] = cpu_to_le32(0x00000000);
1033 msg[4] = cpu_to_le32(0x00000000);
1034 msg[5] = cpu_to_le32(0x00000000);
1035 msg[6] = cpu_to_le32(0x00000000);
1036 msg[7] = cpu_to_le32(0x00000780);
1037 msg[8] = cpu_to_le32(0x00000440);
1038 msg[9] = cpu_to_le32(0x00000000);
1039 msg[10] = cpu_to_le32(0x01b37000);
1040 for (i = 11; i < 1024; ++i)
1041 msg[i] = cpu_to_le32(0x0);
1042
1043 amdgpu_bo_kunmap(bo);
1044 amdgpu_bo_unreserve(bo);
1045
d7af97db 1046 return amdgpu_uvd_send_msg(ring, bo, true, fence);
d38ceaf9
AD
1047}
1048
1049int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
d7af97db 1050 bool direct, struct fence **fence)
d38ceaf9
AD
1051{
1052 struct amdgpu_device *adev = ring->adev;
1053 struct amdgpu_bo *bo;
1054 uint32_t *msg;
1055 int r, i;
1056
1057 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
857d913d
AD
1058 AMDGPU_GEM_DOMAIN_VRAM,
1059 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
72d7668b 1060 NULL, NULL, &bo);
d38ceaf9
AD
1061 if (r)
1062 return r;
1063
1064 r = amdgpu_bo_reserve(bo, false);
1065 if (r) {
1066 amdgpu_bo_unref(&bo);
1067 return r;
1068 }
1069
1070 r = amdgpu_bo_kmap(bo, (void **)&msg);
1071 if (r) {
1072 amdgpu_bo_unreserve(bo);
1073 amdgpu_bo_unref(&bo);
1074 return r;
1075 }
1076
1077 /* stitch together an UVD destroy msg */
1078 msg[0] = cpu_to_le32(0x00000de4);
1079 msg[1] = cpu_to_le32(0x00000002);
1080 msg[2] = cpu_to_le32(handle);
1081 msg[3] = cpu_to_le32(0x00000000);
1082 for (i = 4; i < 1024; ++i)
1083 msg[i] = cpu_to_le32(0x0);
1084
1085 amdgpu_bo_kunmap(bo);
1086 amdgpu_bo_unreserve(bo);
1087
d7af97db 1088 return amdgpu_uvd_send_msg(ring, bo, direct, fence);
d38ceaf9
AD
1089}
1090
1091static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1092{
1093 struct amdgpu_device *adev =
1094 container_of(work, struct amdgpu_device, uvd.idle_work.work);
713c0021 1095 unsigned fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
d38ceaf9 1096
713c0021 1097 if (fences == 0) {
d38ceaf9
AD
1098 if (adev->pm.dpm_enabled) {
1099 amdgpu_dpm_enable_uvd(adev, false);
1100 } else {
1101 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1102 }
1103 } else {
08086635 1104 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
d38ceaf9
AD
1105 }
1106}
1107
c4120d55 1108void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
d38ceaf9 1109{
c4120d55 1110 struct amdgpu_device *adev = ring->adev;
d38ceaf9 1111 bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
d38ceaf9
AD
1112
1113 if (set_clocks) {
1114 if (adev->pm.dpm_enabled) {
1115 amdgpu_dpm_enable_uvd(adev, true);
1116 } else {
1117 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
1118 }
1119 }
1120}
c4120d55
CK
1121
1122void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1123{
1124 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1125}
8de190c9
CK
1126
1127/**
1128 * amdgpu_uvd_ring_test_ib - test ib execution
1129 *
1130 * @ring: amdgpu_ring pointer
1131 *
1132 * Test if we can successfully execute an IB
1133 */
bbec97aa 1134int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
8de190c9 1135{
bbec97aa
CK
1136 struct fence *fence;
1137 long r;
8de190c9
CK
1138
1139 r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
1140 if (r) {
bbec97aa 1141 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
8de190c9
CK
1142 goto error;
1143 }
1144
1145 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
1146 if (r) {
bbec97aa 1147 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
8de190c9
CK
1148 goto error;
1149 }
1150
bbec97aa
CK
1151 r = fence_wait_timeout(fence, false, timeout);
1152 if (r == 0) {
1153 DRM_ERROR("amdgpu: IB test timed out.\n");
1154 r = -ETIMEDOUT;
1155 } else if (r < 0) {
1156 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
1157 } else {
1158 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
1159 r = 0;
8de190c9 1160 }
bbec97aa 1161
8de190c9 1162 fence_put(fence);
c2a4c5b7
JC
1163
1164error:
8de190c9
CK
1165 return r;
1166}
This page took 0.154306 seconds and 5 git commands to generate.