Merge tag 'drm-intel-next-2016-02-14' of git://anongit.freedesktop.org/drm-intel...
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vce.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 * Authors: Christian König <christian.koenig@amd.com>
26 */
27
28#include <linux/firmware.h>
29#include <linux/module.h>
30#include <drm/drmP.h>
31#include <drm/drm.h>
32
33#include "amdgpu.h"
34#include "amdgpu_pm.h"
35#include "amdgpu_vce.h"
36#include "cikd.h"
37
38/* 1 second timeout */
39#define VCE_IDLE_TIMEOUT_MS 1000
40
41/* Firmware Names */
42#ifdef CONFIG_DRM_AMDGPU_CIK
43#define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
44#define FIRMWARE_KABINI "radeon/kabini_vce.bin"
45#define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
46#define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
47#define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
48#endif
c65444fe
JZ
49#define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
50#define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
188a9bcd 51#define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
cfaba566 52#define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
d38ceaf9
AD
53
54#ifdef CONFIG_DRM_AMDGPU_CIK
55MODULE_FIRMWARE(FIRMWARE_BONAIRE);
56MODULE_FIRMWARE(FIRMWARE_KABINI);
57MODULE_FIRMWARE(FIRMWARE_KAVERI);
58MODULE_FIRMWARE(FIRMWARE_HAWAII);
59MODULE_FIRMWARE(FIRMWARE_MULLINS);
60#endif
61MODULE_FIRMWARE(FIRMWARE_TONGA);
62MODULE_FIRMWARE(FIRMWARE_CARRIZO);
188a9bcd 63MODULE_FIRMWARE(FIRMWARE_FIJI);
cfaba566 64MODULE_FIRMWARE(FIRMWARE_STONEY);
d38ceaf9
AD
65
66static void amdgpu_vce_idle_work_handler(struct work_struct *work);
67
68/**
69 * amdgpu_vce_init - allocate memory, load vce firmware
70 *
71 * @adev: amdgpu_device pointer
72 *
73 * First step to get VCE online, allocate memory and load the firmware
74 */
e9822622 75int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
d38ceaf9 76{
c594989c
CK
77 struct amdgpu_ring *ring;
78 struct amd_sched_rq *rq;
d38ceaf9
AD
79 const char *fw_name;
80 const struct common_firmware_header *hdr;
81 unsigned ucode_version, version_major, version_minor, binary_id;
82 int i, r;
83
84 INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
85
86 switch (adev->asic_type) {
87#ifdef CONFIG_DRM_AMDGPU_CIK
88 case CHIP_BONAIRE:
89 fw_name = FIRMWARE_BONAIRE;
90 break;
91 case CHIP_KAVERI:
92 fw_name = FIRMWARE_KAVERI;
93 break;
94 case CHIP_KABINI:
95 fw_name = FIRMWARE_KABINI;
96 break;
97 case CHIP_HAWAII:
98 fw_name = FIRMWARE_HAWAII;
99 break;
100 case CHIP_MULLINS:
101 fw_name = FIRMWARE_MULLINS;
102 break;
103#endif
104 case CHIP_TONGA:
105 fw_name = FIRMWARE_TONGA;
106 break;
107 case CHIP_CARRIZO:
108 fw_name = FIRMWARE_CARRIZO;
109 break;
188a9bcd
AD
110 case CHIP_FIJI:
111 fw_name = FIRMWARE_FIJI;
112 break;
cfaba566
SL
113 case CHIP_STONEY:
114 fw_name = FIRMWARE_STONEY;
115 break;
d38ceaf9
AD
116
117 default:
118 return -EINVAL;
119 }
120
121 r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
122 if (r) {
123 dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
124 fw_name);
125 return r;
126 }
127
128 r = amdgpu_ucode_validate(adev->vce.fw);
129 if (r) {
130 dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
131 fw_name);
132 release_firmware(adev->vce.fw);
133 adev->vce.fw = NULL;
134 return r;
135 }
136
137 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
138
139 ucode_version = le32_to_cpu(hdr->ucode_version);
140 version_major = (ucode_version >> 20) & 0xfff;
141 version_minor = (ucode_version >> 8) & 0xfff;
142 binary_id = ucode_version & 0xff;
143 DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
144 version_major, version_minor, binary_id);
145 adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
146 (binary_id << 8));
147
148 /* allocate firmware, stack and heap BO */
149
d38ceaf9 150 r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
857d913d
AD
151 AMDGPU_GEM_DOMAIN_VRAM,
152 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
72d7668b 153 NULL, NULL, &adev->vce.vcpu_bo);
d38ceaf9
AD
154 if (r) {
155 dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
156 return r;
157 }
158
159 r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
160 if (r) {
161 amdgpu_bo_unref(&adev->vce.vcpu_bo);
162 dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
163 return r;
164 }
165
166 r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
167 &adev->vce.gpu_addr);
168 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
169 if (r) {
170 amdgpu_bo_unref(&adev->vce.vcpu_bo);
171 dev_err(adev->dev, "(%d) VCE bo pin failed\n", r);
172 return r;
173 }
174
c594989c
CK
175
176 ring = &adev->vce.ring[0];
177 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
178 r = amd_sched_entity_init(&ring->sched, &adev->vce.entity,
179 rq, amdgpu_sched_jobs);
180 if (r != 0) {
181 DRM_ERROR("Failed setting up VCE run queue.\n");
182 return r;
183 }
184
d38ceaf9
AD
185 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
186 atomic_set(&adev->vce.handles[i], 0);
187 adev->vce.filp[i] = NULL;
188 }
189
190 return 0;
191}
192
193/**
194 * amdgpu_vce_fini - free memory
195 *
196 * @adev: amdgpu_device pointer
197 *
198 * Last step on VCE teardown, free firmware memory
199 */
200int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
201{
202 if (adev->vce.vcpu_bo == NULL)
203 return 0;
204
c594989c
CK
205 amd_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
206
d38ceaf9
AD
207 amdgpu_bo_unref(&adev->vce.vcpu_bo);
208
209 amdgpu_ring_fini(&adev->vce.ring[0]);
210 amdgpu_ring_fini(&adev->vce.ring[1]);
211
212 release_firmware(adev->vce.fw);
213
214 return 0;
215}
216
217/**
218 * amdgpu_vce_suspend - unpin VCE fw memory
219 *
220 * @adev: amdgpu_device pointer
221 *
222 */
223int amdgpu_vce_suspend(struct amdgpu_device *adev)
224{
225 int i;
226
227 if (adev->vce.vcpu_bo == NULL)
228 return 0;
229
230 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
231 if (atomic_read(&adev->vce.handles[i]))
232 break;
233
234 if (i == AMDGPU_MAX_VCE_HANDLES)
235 return 0;
236
237 /* TODO: suspending running encoding sessions isn't supported */
238 return -EINVAL;
239}
240
241/**
242 * amdgpu_vce_resume - pin VCE fw memory
243 *
244 * @adev: amdgpu_device pointer
245 *
246 */
247int amdgpu_vce_resume(struct amdgpu_device *adev)
248{
249 void *cpu_addr;
250 const struct common_firmware_header *hdr;
251 unsigned offset;
252 int r;
253
254 if (adev->vce.vcpu_bo == NULL)
255 return -EINVAL;
256
257 r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
258 if (r) {
259 dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
260 return r;
261 }
262
263 r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
264 if (r) {
265 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
266 dev_err(adev->dev, "(%d) VCE map failed\n", r);
267 return r;
268 }
269
270 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
271 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
272 memcpy(cpu_addr, (adev->vce.fw->data) + offset,
273 (adev->vce.fw->size) - offset);
274
275 amdgpu_bo_kunmap(adev->vce.vcpu_bo);
276
277 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
278
279 return 0;
280}
281
282/**
283 * amdgpu_vce_idle_work_handler - power off VCE
284 *
285 * @work: pointer to work structure
286 *
287 * power of VCE when it's not used any more
288 */
289static void amdgpu_vce_idle_work_handler(struct work_struct *work)
290{
291 struct amdgpu_device *adev =
292 container_of(work, struct amdgpu_device, vce.idle_work.work);
293
294 if ((amdgpu_fence_count_emitted(&adev->vce.ring[0]) == 0) &&
295 (amdgpu_fence_count_emitted(&adev->vce.ring[1]) == 0)) {
296 if (adev->pm.dpm_enabled) {
297 amdgpu_dpm_enable_vce(adev, false);
298 } else {
299 amdgpu_asic_set_vce_clocks(adev, 0, 0);
300 }
301 } else {
302 schedule_delayed_work(&adev->vce.idle_work,
303 msecs_to_jiffies(VCE_IDLE_TIMEOUT_MS));
304 }
305}
306
307/**
308 * amdgpu_vce_note_usage - power up VCE
309 *
310 * @adev: amdgpu_device pointer
311 *
312 * Make sure VCE is powerd up when we want to use it
313 */
314static void amdgpu_vce_note_usage(struct amdgpu_device *adev)
315{
316 bool streams_changed = false;
317 bool set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
318 set_clocks &= schedule_delayed_work(&adev->vce.idle_work,
319 msecs_to_jiffies(VCE_IDLE_TIMEOUT_MS));
320
321 if (adev->pm.dpm_enabled) {
322 /* XXX figure out if the streams changed */
323 streams_changed = false;
324 }
325
326 if (set_clocks || streams_changed) {
327 if (adev->pm.dpm_enabled) {
328 amdgpu_dpm_enable_vce(adev, true);
329 } else {
330 amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
331 }
332 }
333}
334
335/**
336 * amdgpu_vce_free_handles - free still open VCE handles
337 *
338 * @adev: amdgpu_device pointer
339 * @filp: drm file pointer
340 *
341 * Close all VCE handles still open by this file pointer
342 */
343void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
344{
345 struct amdgpu_ring *ring = &adev->vce.ring[0];
346 int i, r;
347 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
348 uint32_t handle = atomic_read(&adev->vce.handles[i]);
349 if (!handle || adev->vce.filp[i] != filp)
350 continue;
351
352 amdgpu_vce_note_usage(adev);
353
9f2ade33 354 r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
d38ceaf9
AD
355 if (r)
356 DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
357
358 adev->vce.filp[i] = NULL;
359 atomic_set(&adev->vce.handles[i], 0);
360 }
361}
362
363/**
364 * amdgpu_vce_get_create_msg - generate a VCE create msg
365 *
366 * @adev: amdgpu_device pointer
367 * @ring: ring we should submit the msg to
368 * @handle: VCE session handle to use
369 * @fence: optional fence to return
370 *
371 * Open up a stream for HW test
372 */
373int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
ed40bfb8 374 struct fence **fence)
d38ceaf9
AD
375{
376 const unsigned ib_size_dw = 1024;
d71518b5
CK
377 struct amdgpu_job *job;
378 struct amdgpu_ib *ib;
1763552e 379 struct fence *f = NULL;
d38ceaf9
AD
380 uint64_t dummy;
381 int i, r;
382
d71518b5
CK
383 r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
384 if (r)
d38ceaf9 385 return r;
d71518b5
CK
386
387 ib = &job->ibs[0];
d38ceaf9 388
8128765c 389 dummy = ib->gpu_addr + 1024;
d38ceaf9
AD
390
391 /* stitch together an VCE create msg */
8128765c
CZ
392 ib->length_dw = 0;
393 ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
394 ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
395 ib->ptr[ib->length_dw++] = handle;
396
d66f8e48
LL
397 if ((ring->adev->vce.fw_version >> 24) >= 52)
398 ib->ptr[ib->length_dw++] = 0x00000040; /* len */
399 else
400 ib->ptr[ib->length_dw++] = 0x00000030; /* len */
8128765c
CZ
401 ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
402 ib->ptr[ib->length_dw++] = 0x00000000;
403 ib->ptr[ib->length_dw++] = 0x00000042;
404 ib->ptr[ib->length_dw++] = 0x0000000a;
405 ib->ptr[ib->length_dw++] = 0x00000001;
406 ib->ptr[ib->length_dw++] = 0x00000080;
407 ib->ptr[ib->length_dw++] = 0x00000060;
408 ib->ptr[ib->length_dw++] = 0x00000100;
409 ib->ptr[ib->length_dw++] = 0x00000100;
410 ib->ptr[ib->length_dw++] = 0x0000000c;
411 ib->ptr[ib->length_dw++] = 0x00000000;
d66f8e48
LL
412 if ((ring->adev->vce.fw_version >> 24) >= 52) {
413 ib->ptr[ib->length_dw++] = 0x00000000;
414 ib->ptr[ib->length_dw++] = 0x00000000;
415 ib->ptr[ib->length_dw++] = 0x00000000;
416 ib->ptr[ib->length_dw++] = 0x00000000;
417 }
8128765c
CZ
418
419 ib->ptr[ib->length_dw++] = 0x00000014; /* len */
420 ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
421 ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
422 ib->ptr[ib->length_dw++] = dummy;
423 ib->ptr[ib->length_dw++] = 0x00000001;
424
425 for (i = ib->length_dw; i < ib_size_dw; ++i)
426 ib->ptr[i] = 0x0;
427
e86f9cee
CK
428 r = amdgpu_ib_schedule(ring, 1, ib, AMDGPU_FENCE_OWNER_UNDEFINED,
429 NULL, &f);
8128765c
CZ
430 if (r)
431 goto err;
9f2ade33
CK
432
433 amdgpu_job_free(job);
d38ceaf9 434 if (fence)
1763552e 435 *fence = fence_get(f);
281b4223 436 fence_put(f);
cadf97b1 437 return 0;
d71518b5 438
8128765c 439err:
d71518b5 440 amdgpu_job_free(job);
d38ceaf9
AD
441 return r;
442}
443
444/**
445 * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
446 *
447 * @adev: amdgpu_device pointer
448 * @ring: ring we should submit the msg to
449 * @handle: VCE session handle to use
450 * @fence: optional fence to return
451 *
452 * Close up a stream for HW test or if userspace failed to do so
453 */
454int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
9f2ade33 455 bool direct, struct fence **fence)
d38ceaf9
AD
456{
457 const unsigned ib_size_dw = 1024;
d71518b5
CK
458 struct amdgpu_job *job;
459 struct amdgpu_ib *ib;
1763552e 460 struct fence *f = NULL;
d38ceaf9
AD
461 uint64_t dummy;
462 int i, r;
463
d71518b5
CK
464 r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
465 if (r)
d38ceaf9 466 return r;
d38ceaf9 467
d71518b5 468 ib = &job->ibs[0];
8128765c 469 dummy = ib->gpu_addr + 1024;
d38ceaf9
AD
470
471 /* stitch together an VCE destroy msg */
8128765c
CZ
472 ib->length_dw = 0;
473 ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
474 ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
475 ib->ptr[ib->length_dw++] = handle;
476
477 ib->ptr[ib->length_dw++] = 0x00000014; /* len */
478 ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
479 ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
480 ib->ptr[ib->length_dw++] = dummy;
481 ib->ptr[ib->length_dw++] = 0x00000001;
482
483 ib->ptr[ib->length_dw++] = 0x00000008; /* len */
484 ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
485
486 for (i = ib->length_dw; i < ib_size_dw; ++i)
487 ib->ptr[i] = 0x0;
9f2ade33
CK
488
489 if (direct) {
490 r = amdgpu_ib_schedule(ring, 1, ib,
e86f9cee
CK
491 AMDGPU_FENCE_OWNER_UNDEFINED,
492 NULL, &f);
9f2ade33
CK
493 if (r)
494 goto err;
495
496 amdgpu_job_free(job);
497 } else {
c594989c 498 r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
9f2ade33
CK
499 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
500 if (r)
501 goto err;
502 }
503
d38ceaf9 504 if (fence)
1763552e 505 *fence = fence_get(f);
281b4223 506 fence_put(f);
cadf97b1 507 return 0;
d71518b5 508
8128765c 509err:
d71518b5 510 amdgpu_job_free(job);
d38ceaf9
AD
511 return r;
512}
513
514/**
515 * amdgpu_vce_cs_reloc - command submission relocation
516 *
517 * @p: parser context
518 * @lo: address of lower dword
519 * @hi: address of higher dword
f1689ec1 520 * @size: minimum size
d38ceaf9
AD
521 *
522 * Patch relocation inside command stream with real buffer address
523 */
f1689ec1 524static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
dc78330a 525 int lo, int hi, unsigned size, uint32_t index)
d38ceaf9
AD
526{
527 struct amdgpu_bo_va_mapping *mapping;
d38ceaf9
AD
528 struct amdgpu_bo *bo;
529 uint64_t addr;
530
dc78330a
CK
531 if (index == 0xffffffff)
532 index = 0;
533
d38ceaf9
AD
534 addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
535 ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
dc78330a 536 addr += ((uint64_t)size) * ((uint64_t)index);
d38ceaf9
AD
537
538 mapping = amdgpu_cs_find_mapping(p, addr, &bo);
539 if (mapping == NULL) {
dc78330a
CK
540 DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
541 addr, lo, hi, size, index);
d38ceaf9
AD
542 return -EINVAL;
543 }
544
f1689ec1
CK
545 if ((addr + (uint64_t)size) >
546 ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
547 DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
548 addr, lo, hi);
549 return -EINVAL;
550 }
551
d38ceaf9
AD
552 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
553 addr += amdgpu_bo_gpu_offset(bo);
dc78330a 554 addr -= ((uint64_t)size) * ((uint64_t)index);
d38ceaf9 555
7270f839
CK
556 amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
557 amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
d38ceaf9
AD
558
559 return 0;
560}
561
f1689ec1
CK
562/**
563 * amdgpu_vce_validate_handle - validate stream handle
564 *
565 * @p: parser context
566 * @handle: handle to validate
2f4b9368 567 * @allocated: allocated a new handle?
f1689ec1
CK
568 *
569 * Validates the handle and return the found session index or -EINVAL
570 * we we don't have another free session index.
571 */
572static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
2f4b9368 573 uint32_t handle, bool *allocated)
f1689ec1
CK
574{
575 unsigned i;
576
2f4b9368
CK
577 *allocated = false;
578
f1689ec1
CK
579 /* validate the handle */
580 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
2f4b9368
CK
581 if (atomic_read(&p->adev->vce.handles[i]) == handle) {
582 if (p->adev->vce.filp[i] != p->filp) {
583 DRM_ERROR("VCE handle collision detected!\n");
584 return -EINVAL;
585 }
f1689ec1 586 return i;
2f4b9368 587 }
f1689ec1
CK
588 }
589
590 /* handle not found try to alloc a new one */
591 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
592 if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
593 p->adev->vce.filp[i] = p->filp;
594 p->adev->vce.img_size[i] = 0;
2f4b9368 595 *allocated = true;
f1689ec1
CK
596 return i;
597 }
598 }
599
600 DRM_ERROR("No more free VCE handles!\n");
601 return -EINVAL;
602}
603
d38ceaf9
AD
604/**
605 * amdgpu_vce_cs_parse - parse and validate the command stream
606 *
607 * @p: parser context
608 *
609 */
610int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
611{
50838c8c 612 struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
dc78330a 613 unsigned fb_idx = 0, bs_idx = 0;
f1689ec1
CK
614 int session_idx = -1;
615 bool destroyed = false;
2f4b9368
CK
616 bool created = false;
617 bool allocated = false;
f1689ec1
CK
618 uint32_t tmp, handle = 0;
619 uint32_t *size = &tmp;
2f4b9368 620 int i, r = 0, idx = 0;
d38ceaf9
AD
621
622 amdgpu_vce_note_usage(p->adev);
623
624 while (idx < ib->length_dw) {
625 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
626 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
627
628 if ((len < 8) || (len & 3)) {
629 DRM_ERROR("invalid VCE command length (%d)!\n", len);
2f4b9368
CK
630 r = -EINVAL;
631 goto out;
d38ceaf9
AD
632 }
633
f1689ec1
CK
634 if (destroyed) {
635 DRM_ERROR("No other command allowed after destroy!\n");
2f4b9368
CK
636 r = -EINVAL;
637 goto out;
f1689ec1
CK
638 }
639
d38ceaf9
AD
640 switch (cmd) {
641 case 0x00000001: // session
642 handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
2f4b9368
CK
643 session_idx = amdgpu_vce_validate_handle(p, handle,
644 &allocated);
f1689ec1
CK
645 if (session_idx < 0)
646 return session_idx;
647 size = &p->adev->vce.img_size[session_idx];
d38ceaf9
AD
648 break;
649
650 case 0x00000002: // task info
dc78330a
CK
651 fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
652 bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
f1689ec1
CK
653 break;
654
d38ceaf9 655 case 0x01000001: // create
2f4b9368
CK
656 created = true;
657 if (!allocated) {
658 DRM_ERROR("Handle already in use!\n");
659 r = -EINVAL;
660 goto out;
661 }
662
f1689ec1
CK
663 *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
664 amdgpu_get_ib_value(p, ib_idx, idx + 10) *
665 8 * 3 / 2;
666 break;
667
d38ceaf9
AD
668 case 0x04000001: // config extension
669 case 0x04000002: // pic control
670 case 0x04000005: // rate control
671 case 0x04000007: // motion estimation
672 case 0x04000008: // rdo
673 case 0x04000009: // vui
674 case 0x05000002: // auxiliary buffer
675 break;
676
677 case 0x03000001: // encode
f1689ec1 678 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
dc78330a 679 *size, 0);
d38ceaf9 680 if (r)
2f4b9368 681 goto out;
d38ceaf9 682
f1689ec1 683 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
dc78330a 684 *size / 3, 0);
d38ceaf9 685 if (r)
2f4b9368 686 goto out;
d38ceaf9
AD
687 break;
688
689 case 0x02000001: // destroy
f1689ec1 690 destroyed = true;
d38ceaf9
AD
691 break;
692
693 case 0x05000001: // context buffer
f1689ec1 694 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
dc78330a 695 *size * 2, 0);
f1689ec1 696 if (r)
2f4b9368 697 goto out;
f1689ec1
CK
698 break;
699
d38ceaf9 700 case 0x05000004: // video bitstream buffer
f1689ec1
CK
701 tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
702 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
dc78330a 703 tmp, bs_idx);
f1689ec1 704 if (r)
2f4b9368 705 goto out;
f1689ec1
CK
706 break;
707
d38ceaf9 708 case 0x05000005: // feedback buffer
f1689ec1 709 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
dc78330a 710 4096, fb_idx);
d38ceaf9 711 if (r)
2f4b9368 712 goto out;
d38ceaf9
AD
713 break;
714
715 default:
716 DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
2f4b9368
CK
717 r = -EINVAL;
718 goto out;
d38ceaf9
AD
719 }
720
f1689ec1
CK
721 if (session_idx == -1) {
722 DRM_ERROR("no session command at start of IB\n");
2f4b9368
CK
723 r = -EINVAL;
724 goto out;
f1689ec1
CK
725 }
726
d38ceaf9
AD
727 idx += len / 4;
728 }
729
2f4b9368
CK
730 if (allocated && !created) {
731 DRM_ERROR("New session without create command!\n");
732 r = -ENOENT;
733 }
734
735out:
736 if ((!r && destroyed) || (r && allocated)) {
737 /*
738 * IB contains a destroy msg or we have allocated an
739 * handle and got an error, anyway free the handle
740 */
d38ceaf9
AD
741 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
742 atomic_cmpxchg(&p->adev->vce.handles[i], handle, 0);
d38ceaf9
AD
743 }
744
2f4b9368 745 return r;
d38ceaf9
AD
746}
747
d38ceaf9
AD
748/**
749 * amdgpu_vce_ring_emit_ib - execute indirect buffer
750 *
751 * @ring: engine to use
752 * @ib: the IB to execute
753 *
754 */
755void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
756{
757 amdgpu_ring_write(ring, VCE_CMD_IB);
758 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
759 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
760 amdgpu_ring_write(ring, ib->length_dw);
761}
762
763/**
764 * amdgpu_vce_ring_emit_fence - add a fence command to the ring
765 *
766 * @ring: engine to use
767 * @fence: the fence
768 *
769 */
770void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 771 unsigned flags)
d38ceaf9 772{
890ee23f 773 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
d38ceaf9
AD
774
775 amdgpu_ring_write(ring, VCE_CMD_FENCE);
776 amdgpu_ring_write(ring, addr);
777 amdgpu_ring_write(ring, upper_32_bits(addr));
778 amdgpu_ring_write(ring, seq);
779 amdgpu_ring_write(ring, VCE_CMD_TRAP);
780 amdgpu_ring_write(ring, VCE_CMD_END);
781}
782
783/**
784 * amdgpu_vce_ring_test_ring - test if VCE ring is working
785 *
786 * @ring: the engine to test on
787 *
788 */
789int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
790{
791 struct amdgpu_device *adev = ring->adev;
792 uint32_t rptr = amdgpu_ring_get_rptr(ring);
793 unsigned i;
794 int r;
795
a27de35c 796 r = amdgpu_ring_alloc(ring, 16);
d38ceaf9
AD
797 if (r) {
798 DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
799 ring->idx, r);
800 return r;
801 }
802 amdgpu_ring_write(ring, VCE_CMD_END);
a27de35c 803 amdgpu_ring_commit(ring);
d38ceaf9
AD
804
805 for (i = 0; i < adev->usec_timeout; i++) {
806 if (amdgpu_ring_get_rptr(ring) != rptr)
807 break;
808 DRM_UDELAY(1);
809 }
810
811 if (i < adev->usec_timeout) {
812 DRM_INFO("ring test on %d succeeded in %d usecs\n",
813 ring->idx, i);
814 } else {
815 DRM_ERROR("amdgpu: ring %d test failed\n",
816 ring->idx);
817 r = -ETIMEDOUT;
818 }
819
820 return r;
821}
822
823/**
824 * amdgpu_vce_ring_test_ib - test if VCE IBs are working
825 *
826 * @ring: the engine to test on
827 *
828 */
829int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring)
830{
ed40bfb8 831 struct fence *fence = NULL;
d38ceaf9
AD
832 int r;
833
898e50d4
LL
834 /* skip vce ring1 ib test for now, since it's not reliable */
835 if (ring == &ring->adev->vce.ring[1])
836 return 0;
837
d38ceaf9
AD
838 r = amdgpu_vce_get_create_msg(ring, 1, NULL);
839 if (r) {
840 DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
841 goto error;
842 }
843
9f2ade33 844 r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
d38ceaf9
AD
845 if (r) {
846 DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
847 goto error;
848 }
849
ed40bfb8 850 r = fence_wait(fence, false);
d38ceaf9
AD
851 if (r) {
852 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
853 } else {
854 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
855 }
856error:
ed40bfb8 857 fence_put(fence);
d38ceaf9
AD
858 return r;
859}
This page took 0.097694 seconds and 5 git commands to generate.