i915: remove pm_qos request on error
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7
JB
60 PIPE_C,
61 I915_MAX_PIPES
317c35d1 62};
9db4a9c7 63#define pipe_name(p) ((p) + 'A')
317c35d1 64
a5c961d1
PZ
65enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
80824003
JB
73enum plane {
74 PLANE_A = 0,
75 PLANE_B,
9db4a9c7 76 PLANE_C,
80824003 77};
9db4a9c7 78#define plane_name(p) ((p) + 'A')
52440211 79
06da8da2
VS
80#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
2b139522
ED
82enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
e4607fcf
CML
92#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
b97186f0
PZ
104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
f52e353e 114 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 115 POWER_DOMAIN_VGA,
fbeeaa23 116 POWER_DOMAIN_AUDIO,
baa70707 117 POWER_DOMAIN_INIT,
bddc7645
ID
118
119 POWER_DOMAIN_NUM,
b97186f0
PZ
120};
121
bddc7645
ID
122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
b97186f0
PZ
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 130
bddc7645
ID
131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 138
1d843f9d
EE
139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
2a2d5482
CW
152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 158
7eb552ae 159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 160
6c2b7c12
DV
161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
e7b903d2
DV
165struct drm_i915_private;
166
46edb027
DV
167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
173#define I915_NUM_PLLS 2
174
5358901f 175struct intel_dpll_hw_state {
66e985c0 176 uint32_t dpll;
8bcc2795 177 uint32_t dpll_md;
66e985c0
DV
178 uint32_t fp0;
179 uint32_t fp1;
5358901f
DV
180};
181
e72f9fbf 182struct intel_shared_dpll {
ee7b9f93
JB
183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
5358901f 189 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
e7b903d2
DV
192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
5358901f
DV
196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
ee7b9f93 199};
ee7b9f93 200
e69d0bc1
DV
201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
6441ab5f
PZ
214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
1da177e4
LT
220/* Interface history:
221 *
222 * 1.1: Original.
0d6aa60b
DA
223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
de227f5f 225 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 226 * 1.5: Add vblank pipe configuration
2228ed67
MCA
227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
1da177e4
LT
229 */
230#define DRIVER_MAJOR 1
2228ed67 231#define DRIVER_MINOR 6
1da177e4
LT
232#define DRIVER_PATCHLEVEL 0
233
23bc5982 234#define WATCH_LISTS 0
42d6ab48 235#define WATCH_GTT 0
673a394b 236
71acb5eb
DA
237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
05394f39 246 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
247};
248
0a3e67a4
JB
249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
8ee1c3db 254struct intel_opregion {
5bc4418b
BW
255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
01fe9dbd 262 u32 __iomem *lid_state;
91a60f20 263 struct work_struct asle_work;
8ee1c3db 264};
44834a67 265#define OPREGION_SIZE (8*1024)
8ee1c3db 266
6ef3d427
CW
267struct intel_overlay;
268struct intel_overlay_error_state;
269
7c1c2871
DA
270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
de151cf6 274#define I915_FENCE_REG_NONE -1
42b5aeab
VS
275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
278
279struct drm_i915_fence_reg {
007cc8ac 280 struct list_head lru_list;
caea7476 281 struct drm_i915_gem_object *obj;
1690e1eb 282 int pin_count;
de151cf6 283};
7c1c2871 284
9b9d172d 285struct sdvo_device_mapping {
e957d772 286 u8 initialized;
9b9d172d 287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
e957d772 290 u8 i2c_pin;
b1083333 291 u8 ddc_pin;
9b9d172d 292};
293
c4a1d9e4
CW
294struct intel_display_error_state;
295
63eeaf38 296struct drm_i915_error_state {
742cbee8 297 struct kref ref;
63eeaf38
JB
298 u32 eir;
299 u32 pgtbl_er;
be998e2e 300 u32 ier;
b9a3906b 301 u32 ccid;
0f3b6849
CW
302 u32 derrmr;
303 u32 forcewake;
9574b3fe 304 bool waiting[I915_NUM_RINGS];
9db4a9c7 305 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
306 u32 tail[I915_NUM_RINGS];
307 u32 head[I915_NUM_RINGS];
0f3b6849 308 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
309 u32 ipeir[I915_NUM_RINGS];
310 u32 ipehr[I915_NUM_RINGS];
311 u32 instdone[I915_NUM_RINGS];
312 u32 acthd[I915_NUM_RINGS];
7e3b8737 313 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 314 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 315 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
316 /* our own tracking of ring head and tail */
317 u32 cpu_ring_head[I915_NUM_RINGS];
318 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 319 u32 error; /* gen6+ */
71e172e8 320 u32 err_int; /* gen7 */
94e39e28 321 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
322 u32 instpm[I915_NUM_RINGS];
323 u32 instps[I915_NUM_RINGS];
050ee91f 324 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 325 u32 seqno[I915_NUM_RINGS];
3dda20a9 326 u64 bbaddr[I915_NUM_RINGS];
33f3f518
DV
327 u32 fault_reg[I915_NUM_RINGS];
328 u32 done_reg;
c1cd90ed 329 u32 faddr[I915_NUM_RINGS];
4b9de737 330 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 331 struct timeval time;
52d39a21
CW
332 struct drm_i915_error_ring {
333 struct drm_i915_error_object {
334 int page_count;
335 u32 gtt_offset;
336 u32 *pages[0];
8c123e54 337 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
338 struct drm_i915_error_request {
339 long jiffies;
340 u32 seqno;
ee4f42b1 341 u32 tail;
52d39a21
CW
342 } *requests;
343 int num_requests;
344 } ring[I915_NUM_RINGS];
9df30794 345 struct drm_i915_error_buffer {
a779e5ab 346 u32 size;
9df30794 347 u32 name;
0201f1ec 348 u32 rseqno, wseqno;
9df30794
CW
349 u32 gtt_offset;
350 u32 read_domains;
351 u32 write_domain;
4b9de737 352 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
353 s32 pinned:2;
354 u32 tiling:2;
355 u32 dirty:1;
356 u32 purgeable:1;
5d1333fc 357 s32 ring:4;
f56383cb 358 u32 cache_level:3;
95f5301d
BW
359 } **active_bo, **pinned_bo;
360 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 361 struct intel_overlay_error_state *overlay;
c4a1d9e4 362 struct intel_display_error_state *display;
da661464
MK
363 int hangcheck_score[I915_NUM_RINGS];
364 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
365};
366
7bd688cd 367struct intel_connector;
b8cecdf5 368struct intel_crtc_config;
0e8ffe1b 369struct intel_crtc;
ee9300bb
DV
370struct intel_limit;
371struct dpll;
b8cecdf5 372
e70236a8 373struct drm_i915_display_funcs {
ee5382ae 374 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 375 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
376 void (*disable_fbc)(struct drm_device *dev);
377 int (*get_display_clock_speed)(struct drm_device *dev);
378 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
379 /**
380 * find_dpll() - Find the best values for the PLL
381 * @limit: limits for the PLL
382 * @crtc: current CRTC
383 * @target: target frequency in kHz
384 * @refclk: reference clock frequency in kHz
385 * @match_clock: if provided, @best_clock P divider must
386 * match the P divider from @match_clock
387 * used for LVDS downclocking
388 * @best_clock: best PLL values found
389 *
390 * Returns true on success, false on failure.
391 */
392 bool (*find_dpll)(const struct intel_limit *limit,
393 struct drm_crtc *crtc,
394 int target, int refclk,
395 struct dpll *match_clock,
396 struct dpll *best_clock);
46ba614c 397 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
398 void (*update_sprite_wm)(struct drm_plane *plane,
399 struct drm_crtc *crtc,
4c4ff43a 400 uint32_t sprite_width, int pixel_size,
bdd57d03 401 bool enable, bool scaled);
47fab737 402 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
403 /* Returns the active state of the crtc, and if the crtc is active,
404 * fills out the pipe-config with the hw state. */
405 bool (*get_pipe_config)(struct intel_crtc *,
406 struct intel_crtc_config *);
f564048e 407 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
408 int x, int y,
409 struct drm_framebuffer *old_fb);
76e5a89c
DV
410 void (*crtc_enable)(struct drm_crtc *crtc);
411 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 412 void (*off)(struct drm_crtc *crtc);
e0dac65e 413 void (*write_eld)(struct drm_connector *connector,
34427052
JN
414 struct drm_crtc *crtc,
415 struct drm_display_mode *mode);
674cf967 416 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 417 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
418 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
419 struct drm_framebuffer *fb,
ed8d1975
KP
420 struct drm_i915_gem_object *obj,
421 uint32_t flags);
17638cd6
JB
422 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
423 int x, int y);
20afbda2 424 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
425 /* clock updates for mode set */
426 /* cursor updates */
427 /* render clock increase/decrease */
428 /* display clock increase/decrease */
429 /* pll clock increase/decrease */
7bd688cd
JN
430
431 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
432 uint32_t (*get_backlight)(struct intel_connector *connector);
433 void (*set_backlight)(struct intel_connector *connector,
434 uint32_t level);
435 void (*disable_backlight)(struct intel_connector *connector);
436 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
437};
438
907b28c5 439struct intel_uncore_funcs {
c8d9a590
D
440 void (*force_wake_get)(struct drm_i915_private *dev_priv,
441 int fw_engine);
442 void (*force_wake_put)(struct drm_i915_private *dev_priv,
443 int fw_engine);
0b274481
BW
444
445 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
446 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
447 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
448 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
449
450 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
451 uint8_t val, bool trace);
452 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
453 uint16_t val, bool trace);
454 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
455 uint32_t val, bool trace);
456 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
457 uint64_t val, bool trace);
990bbdad
CW
458};
459
907b28c5
CW
460struct intel_uncore {
461 spinlock_t lock; /** lock is also taken in irq contexts. */
462
463 struct intel_uncore_funcs funcs;
464
465 unsigned fifo_count;
466 unsigned forcewake_count;
aec347ab 467
940aece4
D
468 unsigned fw_rendercount;
469 unsigned fw_mediacount;
470
aec347ab 471 struct delayed_work force_wake_work;
907b28c5
CW
472};
473
79fc46df
DL
474#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
475 func(is_mobile) sep \
476 func(is_i85x) sep \
477 func(is_i915g) sep \
478 func(is_i945gm) sep \
479 func(is_g33) sep \
480 func(need_gfx_hws) sep \
481 func(is_g4x) sep \
482 func(is_pineview) sep \
483 func(is_broadwater) sep \
484 func(is_crestline) sep \
485 func(is_ivybridge) sep \
486 func(is_valleyview) sep \
487 func(is_haswell) sep \
b833d685 488 func(is_preliminary) sep \
79fc46df
DL
489 func(has_fbc) sep \
490 func(has_pipe_cxsr) sep \
491 func(has_hotplug) sep \
492 func(cursor_needs_physical) sep \
493 func(has_overlay) sep \
494 func(overlay_needs_physical) sep \
495 func(supports_tv) sep \
dd93be58 496 func(has_llc) sep \
30568c45
DL
497 func(has_ddi) sep \
498 func(has_fpga_dbg)
c96ea64e 499
a587f779
DL
500#define DEFINE_FLAG(name) u8 name:1
501#define SEP_SEMICOLON ;
c96ea64e 502
cfdf1fa2 503struct intel_device_info {
10fce67a 504 u32 display_mmio_offset;
7eb552ae 505 u8 num_pipes:3;
c96c3a8c 506 u8 gen;
73ae478c 507 u8 ring_mask; /* Rings supported by the HW */
a587f779 508 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
509};
510
a587f779
DL
511#undef DEFINE_FLAG
512#undef SEP_SEMICOLON
513
7faf1ab2
DV
514enum i915_cache_level {
515 I915_CACHE_NONE = 0,
350ec881
CW
516 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
517 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
518 caches, eg sampler/render caches, and the
519 large Last-Level-Cache. LLC is coherent with
520 the CPU, but L3 is only visible to the GPU. */
651d794f 521 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
522};
523
2d04befb
KG
524typedef uint32_t gen6_gtt_pte_t;
525
853ba5d2 526struct i915_address_space {
93bd8649 527 struct drm_mm mm;
853ba5d2 528 struct drm_device *dev;
a7bbbd63 529 struct list_head global_link;
853ba5d2
BW
530 unsigned long start; /* Start offset always 0 for dri2 */
531 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
532
533 struct {
534 dma_addr_t addr;
535 struct page *page;
536 } scratch;
537
5cef07e1
BW
538 /**
539 * List of objects currently involved in rendering.
540 *
541 * Includes buffers having the contents of their GPU caches
542 * flushed, not necessarily primitives. last_rendering_seqno
543 * represents when the rendering involved will be completed.
544 *
545 * A reference is held on the buffer while on this list.
546 */
547 struct list_head active_list;
548
549 /**
550 * LRU list of objects which are not in the ringbuffer and
551 * are ready to unbind, but are still in the GTT.
552 *
553 * last_rendering_seqno is 0 while an object is in this list.
554 *
555 * A reference is not held on the buffer while on this list,
556 * as merely being GTT-bound shouldn't prevent its being
557 * freed, and we'll pull it off the list in the free path.
558 */
559 struct list_head inactive_list;
560
853ba5d2
BW
561 /* FIXME: Need a more generic return type */
562 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
563 enum i915_cache_level level,
564 bool valid); /* Create a valid PTE */
853ba5d2
BW
565 void (*clear_range)(struct i915_address_space *vm,
566 unsigned int first_entry,
828c7908
BW
567 unsigned int num_entries,
568 bool use_scratch);
853ba5d2
BW
569 void (*insert_entries)(struct i915_address_space *vm,
570 struct sg_table *st,
571 unsigned int first_entry,
572 enum i915_cache_level cache_level);
573 void (*cleanup)(struct i915_address_space *vm);
574};
575
5d4545ae
BW
576/* The Graphics Translation Table is the way in which GEN hardware translates a
577 * Graphics Virtual Address into a Physical Address. In addition to the normal
578 * collateral associated with any va->pa translations GEN hardware also has a
579 * portion of the GTT which can be mapped by the CPU and remain both coherent
580 * and correct (in cases like swizzling). That region is referred to as GMADR in
581 * the spec.
582 */
583struct i915_gtt {
853ba5d2 584 struct i915_address_space base;
baa09f5f 585 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
586
587 unsigned long mappable_end; /* End offset that we can CPU map */
588 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
589 phys_addr_t mappable_base; /* PA of our GMADR */
590
591 /** "Graphics Stolen Memory" holds the global PTEs */
592 void __iomem *gsm;
a81cc00c
BW
593
594 bool do_idle_maps;
7faf1ab2 595
911bdf0a 596 int mtrr;
7faf1ab2
DV
597
598 /* global gtt ops */
baa09f5f 599 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
600 size_t *stolen, phys_addr_t *mappable_base,
601 unsigned long *mappable_end);
5d4545ae 602};
853ba5d2 603#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 604
1d2a314c 605struct i915_hw_ppgtt {
853ba5d2 606 struct i915_address_space base;
1d2a314c 607 unsigned num_pd_entries;
37aca44a
BW
608 union {
609 struct page **pt_pages;
610 struct page *gen8_pt_pages;
611 };
612 struct page *pd_pages;
613 int num_pd_pages;
614 int num_pt_pages;
615 union {
616 uint32_t pd_offset;
617 dma_addr_t pd_dma_addr[4];
618 };
619 union {
620 dma_addr_t *pt_dma_addr;
621 dma_addr_t *gen8_pt_dma_addr[4];
622 };
b7c36d25 623 int (*enable)(struct drm_device *dev);
1d2a314c
DV
624};
625
0b02e798
BW
626/**
627 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
628 * VMA's presence cannot be guaranteed before binding, or after unbinding the
629 * object into/from the address space.
630 *
631 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
632 * will always be <= an objects lifetime. So object refcounting should cover us.
633 */
634struct i915_vma {
635 struct drm_mm_node node;
636 struct drm_i915_gem_object *obj;
637 struct i915_address_space *vm;
638
ca191b13
BW
639 /** This object's place on the active/inactive lists */
640 struct list_head mm_list;
641
2f633156 642 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
643
644 /** This vma's place in the batchbuffer or on the eviction list */
645 struct list_head exec_list;
646
27173f1f
BW
647 /**
648 * Used for performing relocations during execbuffer insertion.
649 */
650 struct hlist_node exec_node;
651 unsigned long exec_handle;
652 struct drm_i915_gem_exec_object2 *exec_entry;
653
1d2a314c
DV
654};
655
e59ec13d
MK
656struct i915_ctx_hang_stats {
657 /* This context had batch pending when hang was declared */
658 unsigned batch_pending;
659
660 /* This context had batch active when hang was declared */
661 unsigned batch_active;
be62acb4
MK
662
663 /* Time when this context was last blamed for a GPU reset */
664 unsigned long guilty_ts;
665
666 /* This context is banned to submit more work */
667 bool banned;
e59ec13d 668};
40521054
BW
669
670/* This must match up with the value previously used for execbuf2.rsvd1. */
671#define DEFAULT_CONTEXT_ID 0
672struct i915_hw_context {
dce3271b 673 struct kref ref;
40521054 674 int id;
e0556841 675 bool is_initialized;
3ccfd19d 676 uint8_t remap_slice;
40521054
BW
677 struct drm_i915_file_private *file_priv;
678 struct intel_ring_buffer *ring;
679 struct drm_i915_gem_object *obj;
e59ec13d 680 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
681
682 struct list_head link;
40521054
BW
683};
684
5c3fe8b0
BW
685struct i915_fbc {
686 unsigned long size;
687 unsigned int fb_id;
688 enum plane plane;
689 int y;
690
691 struct drm_mm_node *compressed_fb;
692 struct drm_mm_node *compressed_llb;
693
694 struct intel_fbc_work {
695 struct delayed_work work;
696 struct drm_crtc *crtc;
697 struct drm_framebuffer *fb;
5c3fe8b0
BW
698 } *fbc_work;
699
29ebf90f
CW
700 enum no_fbc_reason {
701 FBC_OK, /* FBC is enabled */
702 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
703 FBC_NO_OUTPUT, /* no outputs enabled to compress */
704 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
705 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
706 FBC_MODE_TOO_LARGE, /* mode too large for compression */
707 FBC_BAD_PLANE, /* fbc not supported on plane */
708 FBC_NOT_TILED, /* buffer not tiled */
709 FBC_MULTIPLE_PIPES, /* more than one pipe active */
710 FBC_MODULE_PARAM,
711 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
712 } no_fbc_reason;
b5e50c3f
JB
713};
714
a031d709
RV
715struct i915_psr {
716 bool sink_support;
717 bool source_ok;
3f51e471 718};
5c3fe8b0 719
3bad0781 720enum intel_pch {
f0350830 721 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
722 PCH_IBX, /* Ibexpeak PCH */
723 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 724 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 725 PCH_NOP,
3bad0781
ZW
726};
727
988d6ee8
PZ
728enum intel_sbi_destination {
729 SBI_ICLK,
730 SBI_MPHY,
731};
732
b690e96c 733#define QUIRK_PIPEA_FORCE (1<<0)
435793df 734#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 735#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 736
8be48d92 737struct intel_fbdev;
1630fe75 738struct intel_fbc_work;
38651674 739
c2b9152f
DV
740struct intel_gmbus {
741 struct i2c_adapter adapter;
f2ce9faf 742 u32 force_bit;
c2b9152f 743 u32 reg0;
36c785f0 744 u32 gpio_reg;
c167a6fc 745 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
746 struct drm_i915_private *dev_priv;
747};
748
f4c956ad 749struct i915_suspend_saved_registers {
ba8bbcf6
JB
750 u8 saveLBB;
751 u32 saveDSPACNTR;
752 u32 saveDSPBCNTR;
e948e994 753 u32 saveDSPARB;
ba8bbcf6
JB
754 u32 savePIPEACONF;
755 u32 savePIPEBCONF;
756 u32 savePIPEASRC;
757 u32 savePIPEBSRC;
758 u32 saveFPA0;
759 u32 saveFPA1;
760 u32 saveDPLL_A;
761 u32 saveDPLL_A_MD;
762 u32 saveHTOTAL_A;
763 u32 saveHBLANK_A;
764 u32 saveHSYNC_A;
765 u32 saveVTOTAL_A;
766 u32 saveVBLANK_A;
767 u32 saveVSYNC_A;
768 u32 saveBCLRPAT_A;
5586c8bc 769 u32 saveTRANSACONF;
42048781
ZW
770 u32 saveTRANS_HTOTAL_A;
771 u32 saveTRANS_HBLANK_A;
772 u32 saveTRANS_HSYNC_A;
773 u32 saveTRANS_VTOTAL_A;
774 u32 saveTRANS_VBLANK_A;
775 u32 saveTRANS_VSYNC_A;
0da3ea12 776 u32 savePIPEASTAT;
ba8bbcf6
JB
777 u32 saveDSPASTRIDE;
778 u32 saveDSPASIZE;
779 u32 saveDSPAPOS;
585fb111 780 u32 saveDSPAADDR;
ba8bbcf6
JB
781 u32 saveDSPASURF;
782 u32 saveDSPATILEOFF;
783 u32 savePFIT_PGM_RATIOS;
0eb96d6e 784 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
785 u32 saveBLC_PWM_CTL;
786 u32 saveBLC_PWM_CTL2;
07bf139b 787 u32 saveBLC_HIST_CTL_B;
42048781
ZW
788 u32 saveBLC_CPU_PWM_CTL;
789 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
790 u32 saveFPB0;
791 u32 saveFPB1;
792 u32 saveDPLL_B;
793 u32 saveDPLL_B_MD;
794 u32 saveHTOTAL_B;
795 u32 saveHBLANK_B;
796 u32 saveHSYNC_B;
797 u32 saveVTOTAL_B;
798 u32 saveVBLANK_B;
799 u32 saveVSYNC_B;
800 u32 saveBCLRPAT_B;
5586c8bc 801 u32 saveTRANSBCONF;
42048781
ZW
802 u32 saveTRANS_HTOTAL_B;
803 u32 saveTRANS_HBLANK_B;
804 u32 saveTRANS_HSYNC_B;
805 u32 saveTRANS_VTOTAL_B;
806 u32 saveTRANS_VBLANK_B;
807 u32 saveTRANS_VSYNC_B;
0da3ea12 808 u32 savePIPEBSTAT;
ba8bbcf6
JB
809 u32 saveDSPBSTRIDE;
810 u32 saveDSPBSIZE;
811 u32 saveDSPBPOS;
585fb111 812 u32 saveDSPBADDR;
ba8bbcf6
JB
813 u32 saveDSPBSURF;
814 u32 saveDSPBTILEOFF;
585fb111
JB
815 u32 saveVGA0;
816 u32 saveVGA1;
817 u32 saveVGA_PD;
ba8bbcf6
JB
818 u32 saveVGACNTRL;
819 u32 saveADPA;
820 u32 saveLVDS;
585fb111
JB
821 u32 savePP_ON_DELAYS;
822 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
823 u32 saveDVOA;
824 u32 saveDVOB;
825 u32 saveDVOC;
826 u32 savePP_ON;
827 u32 savePP_OFF;
828 u32 savePP_CONTROL;
585fb111 829 u32 savePP_DIVISOR;
ba8bbcf6
JB
830 u32 savePFIT_CONTROL;
831 u32 save_palette_a[256];
832 u32 save_palette_b[256];
06027f91 833 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
834 u32 saveFBC_CFB_BASE;
835 u32 saveFBC_LL_BASE;
836 u32 saveFBC_CONTROL;
837 u32 saveFBC_CONTROL2;
0da3ea12
JB
838 u32 saveIER;
839 u32 saveIIR;
840 u32 saveIMR;
42048781
ZW
841 u32 saveDEIER;
842 u32 saveDEIMR;
843 u32 saveGTIER;
844 u32 saveGTIMR;
845 u32 saveFDI_RXA_IMR;
846 u32 saveFDI_RXB_IMR;
1f84e550 847 u32 saveCACHE_MODE_0;
1f84e550 848 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
849 u32 saveSWF0[16];
850 u32 saveSWF1[16];
851 u32 saveSWF2[3];
852 u8 saveMSR;
853 u8 saveSR[8];
123f794f 854 u8 saveGR[25];
ba8bbcf6 855 u8 saveAR_INDEX;
a59e122a 856 u8 saveAR[21];
ba8bbcf6 857 u8 saveDACMASK;
a59e122a 858 u8 saveCR[37];
4b9de737 859 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
860 u32 saveCURACNTR;
861 u32 saveCURAPOS;
862 u32 saveCURABASE;
863 u32 saveCURBCNTR;
864 u32 saveCURBPOS;
865 u32 saveCURBBASE;
866 u32 saveCURSIZE;
a4fc5ed6
KP
867 u32 saveDP_B;
868 u32 saveDP_C;
869 u32 saveDP_D;
870 u32 savePIPEA_GMCH_DATA_M;
871 u32 savePIPEB_GMCH_DATA_M;
872 u32 savePIPEA_GMCH_DATA_N;
873 u32 savePIPEB_GMCH_DATA_N;
874 u32 savePIPEA_DP_LINK_M;
875 u32 savePIPEB_DP_LINK_M;
876 u32 savePIPEA_DP_LINK_N;
877 u32 savePIPEB_DP_LINK_N;
42048781
ZW
878 u32 saveFDI_RXA_CTL;
879 u32 saveFDI_TXA_CTL;
880 u32 saveFDI_RXB_CTL;
881 u32 saveFDI_TXB_CTL;
882 u32 savePFA_CTL_1;
883 u32 savePFB_CTL_1;
884 u32 savePFA_WIN_SZ;
885 u32 savePFB_WIN_SZ;
886 u32 savePFA_WIN_POS;
887 u32 savePFB_WIN_POS;
5586c8bc
ZW
888 u32 savePCH_DREF_CONTROL;
889 u32 saveDISP_ARB_CTL;
890 u32 savePIPEA_DATA_M1;
891 u32 savePIPEA_DATA_N1;
892 u32 savePIPEA_LINK_M1;
893 u32 savePIPEA_LINK_N1;
894 u32 savePIPEB_DATA_M1;
895 u32 savePIPEB_DATA_N1;
896 u32 savePIPEB_LINK_M1;
897 u32 savePIPEB_LINK_N1;
b5b72e89 898 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 899 u32 savePCH_PORT_HOTPLUG;
f4c956ad 900};
c85aa885
DV
901
902struct intel_gen6_power_mgmt {
59cdb63d 903 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
904 struct work_struct work;
905 u32 pm_iir;
59cdb63d 906
c85aa885
DV
907 /* The below variables an all the rps hw state are protected by
908 * dev->struct mutext. */
909 u8 cur_delay;
910 u8 min_delay;
911 u8 max_delay;
52ceb908 912 u8 rpe_delay;
dd75fdc8
CW
913 u8 rp1_delay;
914 u8 rp0_delay;
31c77388 915 u8 hw_max;
1a01ab3b 916
dd75fdc8
CW
917 int last_adj;
918 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
919
c0951f0c 920 bool enabled;
1a01ab3b 921 struct delayed_work delayed_resume_work;
4fc688ce
JB
922
923 /*
924 * Protects RPS/RC6 register access and PCU communication.
925 * Must be taken after struct_mutex if nested.
926 */
927 struct mutex hw_lock;
c85aa885
DV
928};
929
1a240d4d
DV
930/* defined intel_pm.c */
931extern spinlock_t mchdev_lock;
932
c85aa885
DV
933struct intel_ilk_power_mgmt {
934 u8 cur_delay;
935 u8 min_delay;
936 u8 max_delay;
937 u8 fmax;
938 u8 fstart;
939
940 u64 last_count1;
941 unsigned long last_time1;
942 unsigned long chipset_power;
943 u64 last_count2;
944 struct timespec last_time2;
945 unsigned long gfx_power;
946 u8 corr;
947
948 int c_m;
949 int r_t;
3e373948
DV
950
951 struct drm_i915_gem_object *pwrctx;
952 struct drm_i915_gem_object *renderctx;
c85aa885
DV
953};
954
a38911a3
WX
955/* Power well structure for haswell */
956struct i915_power_well {
c1ca727f 957 const char *name;
6f3ef5dd 958 bool always_on;
a38911a3
WX
959 /* power well enable/disable usage count */
960 int count;
c1ca727f
ID
961 unsigned long domains;
962 void *data;
963 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
964 bool enable);
965 bool (*is_enabled)(struct drm_device *dev,
966 struct i915_power_well *power_well);
a38911a3
WX
967};
968
83c00f55 969struct i915_power_domains {
baa70707
ID
970 /*
971 * Power wells needed for initialization at driver init and suspend
972 * time are on. They are kept on until after the first modeset.
973 */
974 bool init_power_on;
c1ca727f 975 int power_well_count;
baa70707 976
83c00f55 977 struct mutex lock;
1da51581 978 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 979 struct i915_power_well *power_wells;
83c00f55
ID
980};
981
231f42a4
DV
982struct i915_dri1_state {
983 unsigned allow_batchbuffer : 1;
984 u32 __iomem *gfx_hws_cpu_addr;
985
986 unsigned int cpp;
987 int back_offset;
988 int front_offset;
989 int current_page;
990 int page_flipping;
991
992 uint32_t counter;
993};
994
db1b76ca
DV
995struct i915_ums_state {
996 /**
997 * Flag if the X Server, and thus DRM, is not currently in
998 * control of the device.
999 *
1000 * This is set between LeaveVT and EnterVT. It needs to be
1001 * replaced with a semaphore. It also needs to be
1002 * transitioned away from for kernel modesetting.
1003 */
1004 int mm_suspended;
1005};
1006
35a85ac6 1007#define MAX_L3_SLICES 2
a4da4fa4 1008struct intel_l3_parity {
35a85ac6 1009 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1010 struct work_struct error_work;
35a85ac6 1011 int which_slice;
a4da4fa4
DV
1012};
1013
4b5aed62 1014struct i915_gem_mm {
4b5aed62
DV
1015 /** Memory allocator for GTT stolen memory */
1016 struct drm_mm stolen;
4b5aed62
DV
1017 /** List of all objects in gtt_space. Used to restore gtt
1018 * mappings on resume */
1019 struct list_head bound_list;
1020 /**
1021 * List of objects which are not bound to the GTT (thus
1022 * are idle and not used by the GPU) but still have
1023 * (presumably uncached) pages still attached.
1024 */
1025 struct list_head unbound_list;
1026
1027 /** Usable portion of the GTT for GEM */
1028 unsigned long stolen_base; /* limited to low memory (32-bit) */
1029
4b5aed62
DV
1030 /** PPGTT used for aliasing the PPGTT with the GTT */
1031 struct i915_hw_ppgtt *aliasing_ppgtt;
1032
1033 struct shrinker inactive_shrinker;
1034 bool shrinker_no_lock_stealing;
1035
4b5aed62
DV
1036 /** LRU list of objects with fence regs on them. */
1037 struct list_head fence_list;
1038
1039 /**
1040 * We leave the user IRQ off as much as possible,
1041 * but this means that requests will finish and never
1042 * be retired once the system goes idle. Set a timer to
1043 * fire periodically while the ring is running. When it
1044 * fires, go retire requests.
1045 */
1046 struct delayed_work retire_work;
1047
b29c19b6
CW
1048 /**
1049 * When we detect an idle GPU, we want to turn on
1050 * powersaving features. So once we see that there
1051 * are no more requests outstanding and no more
1052 * arrive within a small period of time, we fire
1053 * off the idle_work.
1054 */
1055 struct delayed_work idle_work;
1056
4b5aed62
DV
1057 /**
1058 * Are we in a non-interruptible section of code like
1059 * modesetting?
1060 */
1061 bool interruptible;
1062
4b5aed62
DV
1063 /** Bit 6 swizzling required for X tiling */
1064 uint32_t bit_6_swizzle_x;
1065 /** Bit 6 swizzling required for Y tiling */
1066 uint32_t bit_6_swizzle_y;
1067
1068 /* storage for physical objects */
1069 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1070
1071 /* accounting, useful for userland debugging */
c20e8355 1072 spinlock_t object_stat_lock;
4b5aed62
DV
1073 size_t object_memory;
1074 u32 object_count;
1075};
1076
edc3d884
MK
1077struct drm_i915_error_state_buf {
1078 unsigned bytes;
1079 unsigned size;
1080 int err;
1081 u8 *buf;
1082 loff_t start;
1083 loff_t pos;
1084};
1085
fc16b48b
MK
1086struct i915_error_state_file_priv {
1087 struct drm_device *dev;
1088 struct drm_i915_error_state *error;
1089};
1090
99584db3
DV
1091struct i915_gpu_error {
1092 /* For hangcheck timer */
1093#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1094#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1095 /* Hang gpu twice in this window and your context gets banned */
1096#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1097
99584db3 1098 struct timer_list hangcheck_timer;
99584db3
DV
1099
1100 /* For reset and error_state handling. */
1101 spinlock_t lock;
1102 /* Protected by the above dev->gpu_error.lock. */
1103 struct drm_i915_error_state *first_error;
1104 struct work_struct work;
99584db3 1105
094f9a54
CW
1106
1107 unsigned long missed_irq_rings;
1108
1f83fee0 1109 /**
2ac0f450 1110 * State variable controlling the reset flow and count
1f83fee0 1111 *
2ac0f450
MK
1112 * This is a counter which gets incremented when reset is triggered,
1113 * and again when reset has been handled. So odd values (lowest bit set)
1114 * means that reset is in progress and even values that
1115 * (reset_counter >> 1):th reset was successfully completed.
1116 *
1117 * If reset is not completed succesfully, the I915_WEDGE bit is
1118 * set meaning that hardware is terminally sour and there is no
1119 * recovery. All waiters on the reset_queue will be woken when
1120 * that happens.
1121 *
1122 * This counter is used by the wait_seqno code to notice that reset
1123 * event happened and it needs to restart the entire ioctl (since most
1124 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1125 *
1126 * This is important for lock-free wait paths, where no contended lock
1127 * naturally enforces the correct ordering between the bail-out of the
1128 * waiter and the gpu reset work code.
1f83fee0
DV
1129 */
1130 atomic_t reset_counter;
1131
1f83fee0 1132#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1133#define I915_WEDGED (1 << 31)
1f83fee0
DV
1134
1135 /**
1136 * Waitqueue to signal when the reset has completed. Used by clients
1137 * that wait for dev_priv->mm.wedged to settle.
1138 */
1139 wait_queue_head_t reset_queue;
33196ded 1140
99584db3
DV
1141 /* For gpu hang simulation. */
1142 unsigned int stop_rings;
094f9a54
CW
1143
1144 /* For missed irq/seqno simulation. */
1145 unsigned int test_irq_rings;
99584db3
DV
1146};
1147
b8efb17b
ZR
1148enum modeset_restore {
1149 MODESET_ON_LID_OPEN,
1150 MODESET_DONE,
1151 MODESET_SUSPENDED,
1152};
1153
6acab15a
PZ
1154struct ddi_vbt_port_info {
1155 uint8_t hdmi_level_shift;
311a2094
PZ
1156
1157 uint8_t supports_dvi:1;
1158 uint8_t supports_hdmi:1;
1159 uint8_t supports_dp:1;
6acab15a
PZ
1160};
1161
41aa3448
RV
1162struct intel_vbt_data {
1163 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1164 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1165
1166 /* Feature bits */
1167 unsigned int int_tv_support:1;
1168 unsigned int lvds_dither:1;
1169 unsigned int lvds_vbt:1;
1170 unsigned int int_crt_support:1;
1171 unsigned int lvds_use_ssc:1;
1172 unsigned int display_clock_mode:1;
1173 unsigned int fdi_rx_polarity_inverted:1;
1174 int lvds_ssc_freq;
1175 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1176
1177 /* eDP */
1178 int edp_rate;
1179 int edp_lanes;
1180 int edp_preemphasis;
1181 int edp_vswing;
1182 bool edp_initialized;
1183 bool edp_support;
1184 int edp_bpp;
1185 struct edp_power_seq edp_pps;
1186
f00076d2
JN
1187 struct {
1188 u16 pwm_freq_hz;
1189 bool active_low_pwm;
1190 } backlight;
1191
d17c5443
SK
1192 /* MIPI DSI */
1193 struct {
1194 u16 panel_id;
1195 } dsi;
1196
41aa3448
RV
1197 int crt_ddc_pin;
1198
1199 int child_dev_num;
768f69c9 1200 union child_device_config *child_dev;
6acab15a
PZ
1201
1202 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1203};
1204
77c122bc
VS
1205enum intel_ddb_partitioning {
1206 INTEL_DDB_PART_1_2,
1207 INTEL_DDB_PART_5_6, /* IVB+ */
1208};
1209
1fd527cc
VS
1210struct intel_wm_level {
1211 bool enable;
1212 uint32_t pri_val;
1213 uint32_t spr_val;
1214 uint32_t cur_val;
1215 uint32_t fbc_val;
1216};
1217
820c1980 1218struct ilk_wm_values {
609cedef
VS
1219 uint32_t wm_pipe[3];
1220 uint32_t wm_lp[3];
1221 uint32_t wm_lp_spr[3];
1222 uint32_t wm_linetime[3];
1223 bool enable_fbc_wm;
1224 enum intel_ddb_partitioning partitioning;
1225};
1226
c67a470b
PZ
1227/*
1228 * This struct tracks the state needed for the Package C8+ feature.
1229 *
1230 * Package states C8 and deeper are really deep PC states that can only be
1231 * reached when all the devices on the system allow it, so even if the graphics
1232 * device allows PC8+, it doesn't mean the system will actually get to these
1233 * states.
1234 *
1235 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1236 * is disabled and the GPU is idle. When these conditions are met, we manually
1237 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1238 * refclk to Fclk.
1239 *
1240 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1241 * the state of some registers, so when we come back from PC8+ we need to
1242 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1243 * need to take care of the registers kept by RC6.
1244 *
1245 * The interrupt disabling is part of the requirements. We can only leave the
1246 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1247 * can lock the machine.
1248 *
1249 * Ideally every piece of our code that needs PC8+ disabled would call
1250 * hsw_disable_package_c8, which would increment disable_count and prevent the
1251 * system from reaching PC8+. But we don't have a symmetric way to do this for
1252 * everything, so we have the requirements_met and gpu_idle variables. When we
1253 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1254 * increase it in the opposite case. The requirements_met variable is true when
1255 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1256 * variable is true when the GPU is idle.
1257 *
1258 * In addition to everything, we only actually enable PC8+ if disable_count
1259 * stays at zero for at least some seconds. This is implemented with the
1260 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1261 * consecutive times when all screens are disabled and some background app
1262 * queries the state of our connectors, or we have some application constantly
1263 * waking up to use the GPU. Only after the enable_work function actually
1264 * enables PC8+ the "enable" variable will become true, which means that it can
1265 * be false even if disable_count is 0.
1266 *
1267 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1268 * goes back to false exactly before we reenable the IRQs. We use this variable
1269 * to check if someone is trying to enable/disable IRQs while they're supposed
1270 * to be disabled. This shouldn't happen and we'll print some error messages in
1271 * case it happens, but if it actually happens we'll also update the variables
1272 * inside struct regsave so when we restore the IRQs they will contain the
1273 * latest expected values.
1274 *
1275 * For more, read "Display Sequences for Package C8" on our documentation.
1276 */
1277struct i915_package_c8 {
1278 bool requirements_met;
1279 bool gpu_idle;
1280 bool irqs_disabled;
1281 /* Only true after the delayed work task actually enables it. */
1282 bool enabled;
1283 int disable_count;
1284 struct mutex lock;
1285 struct delayed_work enable_work;
1286
1287 struct {
1288 uint32_t deimr;
1289 uint32_t sdeimr;
1290 uint32_t gtimr;
1291 uint32_t gtier;
1292 uint32_t gen6_pmimr;
1293 } regsave;
1294};
1295
8a187455
PZ
1296struct i915_runtime_pm {
1297 bool suspended;
1298};
1299
926321d5
DV
1300enum intel_pipe_crc_source {
1301 INTEL_PIPE_CRC_SOURCE_NONE,
1302 INTEL_PIPE_CRC_SOURCE_PLANE1,
1303 INTEL_PIPE_CRC_SOURCE_PLANE2,
1304 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1305 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1306 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1307 INTEL_PIPE_CRC_SOURCE_TV,
1308 INTEL_PIPE_CRC_SOURCE_DP_B,
1309 INTEL_PIPE_CRC_SOURCE_DP_C,
1310 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1311 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1312 INTEL_PIPE_CRC_SOURCE_MAX,
1313};
1314
8bf1e9f1 1315struct intel_pipe_crc_entry {
ac2300d4 1316 uint32_t frame;
8bf1e9f1
SH
1317 uint32_t crc[5];
1318};
1319
b2c88f5b 1320#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1321struct intel_pipe_crc {
d538bbdf
DL
1322 spinlock_t lock;
1323 bool opened; /* exclusive access to the result file */
e5f75aca 1324 struct intel_pipe_crc_entry *entries;
926321d5 1325 enum intel_pipe_crc_source source;
d538bbdf 1326 int head, tail;
07144428 1327 wait_queue_head_t wq;
8bf1e9f1
SH
1328};
1329
f4c956ad
DV
1330typedef struct drm_i915_private {
1331 struct drm_device *dev;
42dcedd4 1332 struct kmem_cache *slab;
f4c956ad
DV
1333
1334 const struct intel_device_info *info;
1335
1336 int relative_constants_mode;
1337
1338 void __iomem *regs;
1339
907b28c5 1340 struct intel_uncore uncore;
f4c956ad
DV
1341
1342 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1343
28c70f16 1344
f4c956ad
DV
1345 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1346 * controller on different i2c buses. */
1347 struct mutex gmbus_mutex;
1348
1349 /**
1350 * Base address of the gmbus and gpio block.
1351 */
1352 uint32_t gpio_mmio_base;
1353
28c70f16
DV
1354 wait_queue_head_t gmbus_wait_queue;
1355
f4c956ad
DV
1356 struct pci_dev *bridge_dev;
1357 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1358 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1359
1360 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1361 struct resource mch_res;
1362
1363 atomic_t irq_received;
1364
1365 /* protects the irq masks */
1366 spinlock_t irq_lock;
1367
9ee32fea
DV
1368 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1369 struct pm_qos_request pm_qos;
1370
f4c956ad 1371 /* DPIO indirect register protection */
09153000 1372 struct mutex dpio_lock;
f4c956ad
DV
1373
1374 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1375 union {
1376 u32 irq_mask;
1377 u32 de_irq_mask[I915_MAX_PIPES];
1378 };
f4c956ad 1379 u32 gt_irq_mask;
605cd25b 1380 u32 pm_irq_mask;
f4c956ad 1381
f4c956ad 1382 struct work_struct hotplug_work;
52d7eced 1383 bool enable_hotplug_processing;
b543fb04
EE
1384 struct {
1385 unsigned long hpd_last_jiffies;
1386 int hpd_cnt;
1387 enum {
1388 HPD_ENABLED = 0,
1389 HPD_DISABLED = 1,
1390 HPD_MARK_DISABLED = 2
1391 } hpd_mark;
1392 } hpd_stats[HPD_NUM_PINS];
142e2398 1393 u32 hpd_event_bits;
ac4c16c5 1394 struct timer_list hotplug_reenable_timer;
f4c956ad 1395
7f1f3851 1396 int num_plane;
f4c956ad 1397
5c3fe8b0 1398 struct i915_fbc fbc;
f4c956ad 1399 struct intel_opregion opregion;
41aa3448 1400 struct intel_vbt_data vbt;
f4c956ad
DV
1401
1402 /* overlay */
1403 struct intel_overlay *overlay;
f4c956ad 1404
58c68779
JN
1405 /* backlight registers and fields in struct intel_panel */
1406 spinlock_t backlight_lock;
31ad8ec6 1407
f4c956ad 1408 /* LVDS info */
f4c956ad
DV
1409 bool no_aux_handshake;
1410
f4c956ad
DV
1411 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1412 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1413 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1414
1415 unsigned int fsb_freq, mem_freq, is_ddr3;
1416
645416f5
DV
1417 /**
1418 * wq - Driver workqueue for GEM.
1419 *
1420 * NOTE: Work items scheduled here are not allowed to grab any modeset
1421 * locks, for otherwise the flushing done in the pageflip code will
1422 * result in deadlocks.
1423 */
f4c956ad
DV
1424 struct workqueue_struct *wq;
1425
1426 /* Display functions */
1427 struct drm_i915_display_funcs display;
1428
1429 /* PCH chipset type */
1430 enum intel_pch pch_type;
17a303ec 1431 unsigned short pch_id;
f4c956ad
DV
1432
1433 unsigned long quirks;
1434
b8efb17b
ZR
1435 enum modeset_restore modeset_restore;
1436 struct mutex modeset_restore_lock;
673a394b 1437
a7bbbd63 1438 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1439 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1440
4b5aed62 1441 struct i915_gem_mm mm;
8781342d 1442
8781342d
DV
1443 /* Kernel Modesetting */
1444
9b9d172d 1445 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1446
27f8227b
JB
1447 struct drm_crtc *plane_to_crtc_mapping[3];
1448 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1449 wait_queue_head_t pending_flip_queue;
1450
c4597872
DV
1451#ifdef CONFIG_DEBUG_FS
1452 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1453#endif
1454
e72f9fbf
DV
1455 int num_shared_dpll;
1456 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1457 struct intel_ddi_plls ddi_plls;
e4607fcf 1458 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1459
652c393a
JB
1460 /* Reclocking support */
1461 bool render_reclock_avail;
1462 bool lvds_downclock_avail;
18f9ed12
ZY
1463 /* indicates the reduced downclock for LVDS*/
1464 int lvds_downclock;
652c393a 1465 u16 orig_clock;
f97108d1 1466
c4804411 1467 bool mchbar_need_disable;
f97108d1 1468
a4da4fa4
DV
1469 struct intel_l3_parity l3_parity;
1470
59124506
BW
1471 /* Cannot be determined by PCIID. You must always read a register. */
1472 size_t ellc_size;
1473
c6a828d3 1474 /* gen6+ rps state */
c85aa885 1475 struct intel_gen6_power_mgmt rps;
c6a828d3 1476
20e4d407
DV
1477 /* ilk-only ips/rps state. Everything in here is protected by the global
1478 * mchdev_lock in intel_pm.c */
c85aa885 1479 struct intel_ilk_power_mgmt ips;
b5e50c3f 1480
83c00f55 1481 struct i915_power_domains power_domains;
a38911a3 1482
a031d709 1483 struct i915_psr psr;
3f51e471 1484
99584db3 1485 struct i915_gpu_error gpu_error;
ae681d96 1486
c9cddffc
JB
1487 struct drm_i915_gem_object *vlv_pctx;
1488
4520f53a 1489#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1490 /* list of fbdev register on this device */
1491 struct intel_fbdev *fbdev;
4520f53a 1492#endif
e953fd7b 1493
073f34d9
JB
1494 /*
1495 * The console may be contended at resume, but we don't
1496 * want it to block on it.
1497 */
1498 struct work_struct console_resume_work;
1499
e953fd7b 1500 struct drm_property *broadcast_rgb_property;
3f43c48d 1501 struct drm_property *force_audio_property;
e3689190 1502
254f965c 1503 uint32_t hw_context_size;
a33afea5 1504 struct list_head context_list;
f4c956ad 1505
3e68320e 1506 u32 fdi_rx_config;
68d18ad7 1507
f4c956ad 1508 struct i915_suspend_saved_registers regfile;
231f42a4 1509
53615a5e
VS
1510 struct {
1511 /*
1512 * Raw watermark latency values:
1513 * in 0.1us units for WM0,
1514 * in 0.5us units for WM1+.
1515 */
1516 /* primary */
1517 uint16_t pri_latency[5];
1518 /* sprite */
1519 uint16_t spr_latency[5];
1520 /* cursor */
1521 uint16_t cur_latency[5];
609cedef
VS
1522
1523 /* current hardware state */
820c1980 1524 struct ilk_wm_values hw;
53615a5e
VS
1525 } wm;
1526
c67a470b
PZ
1527 struct i915_package_c8 pc8;
1528
8a187455
PZ
1529 struct i915_runtime_pm pm;
1530
231f42a4
DV
1531 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1532 * here! */
1533 struct i915_dri1_state dri1;
db1b76ca
DV
1534 /* Old ums support infrastructure, same warning applies. */
1535 struct i915_ums_state ums;
1da177e4
LT
1536} drm_i915_private_t;
1537
2c1792a1
CW
1538static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1539{
1540 return dev->dev_private;
1541}
1542
b4519513
CW
1543/* Iterate over initialised rings */
1544#define for_each_ring(ring__, dev_priv__, i__) \
1545 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1546 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1547
b1d7e4b4
WF
1548enum hdmi_force_audio {
1549 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1550 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1551 HDMI_AUDIO_AUTO, /* trust EDID */
1552 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1553};
1554
190d6cd5 1555#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1556
37e680a1
CW
1557struct drm_i915_gem_object_ops {
1558 /* Interface between the GEM object and its backing storage.
1559 * get_pages() is called once prior to the use of the associated set
1560 * of pages before to binding them into the GTT, and put_pages() is
1561 * called after we no longer need them. As we expect there to be
1562 * associated cost with migrating pages between the backing storage
1563 * and making them available for the GPU (e.g. clflush), we may hold
1564 * onto the pages after they are no longer referenced by the GPU
1565 * in case they may be used again shortly (for example migrating the
1566 * pages to a different memory domain within the GTT). put_pages()
1567 * will therefore most likely be called when the object itself is
1568 * being released or under memory pressure (where we attempt to
1569 * reap pages for the shrinker).
1570 */
1571 int (*get_pages)(struct drm_i915_gem_object *);
1572 void (*put_pages)(struct drm_i915_gem_object *);
1573};
1574
673a394b 1575struct drm_i915_gem_object {
c397b908 1576 struct drm_gem_object base;
673a394b 1577
37e680a1
CW
1578 const struct drm_i915_gem_object_ops *ops;
1579
2f633156
BW
1580 /** List of VMAs backed by this object */
1581 struct list_head vma_list;
1582
c1ad11fc
CW
1583 /** Stolen memory for this object, instead of being backed by shmem. */
1584 struct drm_mm_node *stolen;
35c20a60 1585 struct list_head global_list;
673a394b 1586
69dc4987 1587 struct list_head ring_list;
b25cb2f8
BW
1588 /** Used in execbuf to temporarily hold a ref */
1589 struct list_head obj_exec_link;
673a394b
EA
1590
1591 /**
65ce3027
CW
1592 * This is set if the object is on the active lists (has pending
1593 * rendering and so a non-zero seqno), and is not set if it i s on
1594 * inactive (ready to be unbound) list.
673a394b 1595 */
0206e353 1596 unsigned int active:1;
673a394b
EA
1597
1598 /**
1599 * This is set if the object has been written to since last bound
1600 * to the GTT
1601 */
0206e353 1602 unsigned int dirty:1;
778c3544
DV
1603
1604 /**
1605 * Fence register bits (if any) for this object. Will be set
1606 * as needed when mapped into the GTT.
1607 * Protected by dev->struct_mutex.
778c3544 1608 */
4b9de737 1609 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1610
778c3544
DV
1611 /**
1612 * Advice: are the backing pages purgeable?
1613 */
0206e353 1614 unsigned int madv:2;
778c3544 1615
778c3544
DV
1616 /**
1617 * Current tiling mode for the object.
1618 */
0206e353 1619 unsigned int tiling_mode:2;
5d82e3e6
CW
1620 /**
1621 * Whether the tiling parameters for the currently associated fence
1622 * register have changed. Note that for the purposes of tracking
1623 * tiling changes we also treat the unfenced register, the register
1624 * slot that the object occupies whilst it executes a fenced
1625 * command (such as BLT on gen2/3), as a "fence".
1626 */
1627 unsigned int fence_dirty:1;
778c3544
DV
1628
1629 /** How many users have pinned this object in GTT space. The following
1630 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1631 * (via user_pin_count), execbuffer (objects are not allowed multiple
1632 * times for the same batchbuffer), and the framebuffer code. When
1633 * switching/pageflipping, the framebuffer code has at most two buffers
1634 * pinned per crtc.
1635 *
1636 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1637 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1638 unsigned int pin_count:4;
778c3544 1639#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1640
75e9e915
DV
1641 /**
1642 * Is the object at the current location in the gtt mappable and
1643 * fenceable? Used to avoid costly recalculations.
1644 */
0206e353 1645 unsigned int map_and_fenceable:1;
75e9e915 1646
fb7d516a
DV
1647 /**
1648 * Whether the current gtt mapping needs to be mappable (and isn't just
1649 * mappable by accident). Track pin and fault separate for a more
1650 * accurate mappable working set.
1651 */
0206e353
AJ
1652 unsigned int fault_mappable:1;
1653 unsigned int pin_mappable:1;
cc98b413 1654 unsigned int pin_display:1;
fb7d516a 1655
caea7476
CW
1656 /*
1657 * Is the GPU currently using a fence to access this buffer,
1658 */
1659 unsigned int pending_fenced_gpu_access:1;
1660 unsigned int fenced_gpu_access:1;
1661
651d794f 1662 unsigned int cache_level:3;
93dfb40c 1663
7bddb01f 1664 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1665 unsigned int has_global_gtt_mapping:1;
9da3da66 1666 unsigned int has_dma_mapping:1;
7bddb01f 1667
9da3da66 1668 struct sg_table *pages;
a5570178 1669 int pages_pin_count;
673a394b 1670
1286ff73 1671 /* prime dma-buf support */
9a70cc2a
DA
1672 void *dma_buf_vmapping;
1673 int vmapping_count;
1674
caea7476
CW
1675 struct intel_ring_buffer *ring;
1676
1c293ea3 1677 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1678 uint32_t last_read_seqno;
1679 uint32_t last_write_seqno;
caea7476
CW
1680 /** Breadcrumb of last fenced GPU access to the buffer. */
1681 uint32_t last_fenced_seqno;
673a394b 1682
778c3544 1683 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1684 uint32_t stride;
673a394b 1685
80075d49
DV
1686 /** References from framebuffers, locks out tiling changes. */
1687 unsigned long framebuffer_references;
1688
280b713b 1689 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1690 unsigned long *bit_17;
280b713b 1691
79e53945 1692 /** User space pin count and filp owning the pin */
aa5f8021 1693 unsigned long user_pin_count;
79e53945 1694 struct drm_file *pin_filp;
71acb5eb
DA
1695
1696 /** for phy allocated objects */
1697 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1698};
b45305fc 1699#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1700
62b8b215 1701#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1702
673a394b
EA
1703/**
1704 * Request queue structure.
1705 *
1706 * The request queue allows us to note sequence numbers that have been emitted
1707 * and may be associated with active buffers to be retired.
1708 *
1709 * By keeping this list, we can avoid having to do questionable
1710 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1711 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1712 */
1713struct drm_i915_gem_request {
852835f3
ZN
1714 /** On Which ring this request was generated */
1715 struct intel_ring_buffer *ring;
1716
673a394b
EA
1717 /** GEM sequence number associated with this request. */
1718 uint32_t seqno;
1719
7d736f4f
MK
1720 /** Position in the ringbuffer of the start of the request */
1721 u32 head;
1722
1723 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1724 u32 tail;
1725
0e50e96b
MK
1726 /** Context related to this request */
1727 struct i915_hw_context *ctx;
1728
7d736f4f
MK
1729 /** Batch buffer related to this request if any */
1730 struct drm_i915_gem_object *batch_obj;
1731
673a394b
EA
1732 /** Time at which this request was emitted, in jiffies. */
1733 unsigned long emitted_jiffies;
1734
b962442e 1735 /** global list entry for this request */
673a394b 1736 struct list_head list;
b962442e 1737
f787a5f5 1738 struct drm_i915_file_private *file_priv;
b962442e
EA
1739 /** file_priv list entry for this request */
1740 struct list_head client_list;
673a394b
EA
1741};
1742
1743struct drm_i915_file_private {
b29c19b6
CW
1744 struct drm_i915_private *dev_priv;
1745
673a394b 1746 struct {
99057c81 1747 spinlock_t lock;
b962442e 1748 struct list_head request_list;
b29c19b6 1749 struct delayed_work idle_work;
673a394b 1750 } mm;
40521054 1751 struct idr context_idr;
e59ec13d
MK
1752
1753 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1754 atomic_t rps_wait_boost;
673a394b
EA
1755};
1756
2c1792a1 1757#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1758
ffbab09b
VS
1759#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1760#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1761#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1762#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1763#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1764#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1765#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1766#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1767#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1768#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1769#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1770#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1771#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1772#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1773#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1774#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1775#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1776#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1777#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1778 (dev)->pdev->device == 0x0152 || \
1779 (dev)->pdev->device == 0x015a)
1780#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1781 (dev)->pdev->device == 0x0106 || \
1782 (dev)->pdev->device == 0x010A)
70a3eb7a 1783#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1784#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1785#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1786#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1787#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1788 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1789#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1790 (((dev)->pdev->device & 0xf) == 0x2 || \
1791 ((dev)->pdev->device & 0xf) == 0x6 || \
1792 ((dev)->pdev->device & 0xf) == 0xe))
1793#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1794 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1795#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1796#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1797 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1798#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1799
85436696
JB
1800/*
1801 * The genX designation typically refers to the render engine, so render
1802 * capability related checks should use IS_GEN, while display and other checks
1803 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1804 * chips, etc.).
1805 */
cae5852d
ZN
1806#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1807#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1808#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1809#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1810#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1811#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1812#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1813
73ae478c
BW
1814#define RENDER_RING (1<<RCS)
1815#define BSD_RING (1<<VCS)
1816#define BLT_RING (1<<BCS)
1817#define VEBOX_RING (1<<VECS)
1818#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1819#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1820#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1821#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1822#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1823#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1824
254f965c 1825#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1826#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1827
05394f39 1828#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1829#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1830
b45305fc
DV
1831/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1832#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1833
cae5852d
ZN
1834/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1835 * rows, which changed the alignment requirements and fence programming.
1836 */
1837#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1838 IS_I915GM(dev)))
1839#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1840#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1841#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1842#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1843#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1844
1845#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1846#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1847#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1848
2a114cc1 1849#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1850
dd93be58 1851#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1852#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1853#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1854#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1855#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1856
17a303ec
PZ
1857#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1858#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1859#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1860#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1861#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1862#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1863
2c1792a1 1864#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1865#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1866#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1867#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1868#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1869#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1870
040d2baa
BW
1871/* DPF == dynamic parity feature */
1872#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1873#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1874
c8735b0c
BW
1875#define GT_FREQUENCY_MULTIPLIER 50
1876
05394f39
CW
1877#include "i915_trace.h"
1878
baa70943 1879extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1880extern int i915_max_ioctl;
a35d9d3c
BW
1881extern unsigned int i915_fbpercrtc __always_unused;
1882extern int i915_panel_ignore_lid __read_mostly;
1883extern unsigned int i915_powersave __read_mostly;
f45b5557 1884extern int i915_semaphores __read_mostly;
a35d9d3c 1885extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1886extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1887extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1888extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1889extern int i915_enable_rc6 __read_mostly;
4415e63b 1890extern int i915_enable_fbc __read_mostly;
a35d9d3c 1891extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1892extern int i915_enable_ppgtt __read_mostly;
105b7c11 1893extern int i915_enable_psr __read_mostly;
0a3af268 1894extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1895extern int i915_disable_power_well __read_mostly;
3c4ca58c 1896extern int i915_enable_ips __read_mostly;
2385bdf0 1897extern bool i915_fastboot __read_mostly;
c67a470b 1898extern int i915_enable_pc8 __read_mostly;
90058745 1899extern int i915_pc8_timeout __read_mostly;
0b74b508 1900extern bool i915_prefault_disable __read_mostly;
b3a83639 1901
6a9ee8af
DA
1902extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1903extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1904extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1905extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1906
1da177e4 1907 /* i915_dma.c */
d05c617e 1908void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1909extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1910extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1911extern int i915_driver_unload(struct drm_device *);
673a394b 1912extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1913extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1914extern void i915_driver_preclose(struct drm_device *dev,
1915 struct drm_file *file_priv);
673a394b
EA
1916extern void i915_driver_postclose(struct drm_device *dev,
1917 struct drm_file *file_priv);
84b1fd10 1918extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1919#ifdef CONFIG_COMPAT
0d6aa60b
DA
1920extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1921 unsigned long arg);
c43b5634 1922#endif
673a394b 1923extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1924 struct drm_clip_rect *box,
1925 int DR1, int DR4);
8e96d9c4 1926extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1927extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1928extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1929extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1930extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1931extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1932
073f34d9 1933extern void intel_console_resume(struct work_struct *work);
af6061af 1934
1da177e4 1935/* i915_irq.c */
10cd45b6 1936void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1937void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1938
f71d4af4 1939extern void intel_irq_init(struct drm_device *dev);
20afbda2 1940extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1941
1942extern void intel_uncore_sanitize(struct drm_device *dev);
1943extern void intel_uncore_early_sanitize(struct drm_device *dev);
1944extern void intel_uncore_init(struct drm_device *dev);
907b28c5 1945extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1946extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1947
7c463586 1948void
3b6c42e8 1949i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1950
1951void
3b6c42e8 1952i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1953
673a394b
EA
1954/* i915_gem.c */
1955int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1956 struct drm_file *file_priv);
1957int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1958 struct drm_file *file_priv);
1959int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1960 struct drm_file *file_priv);
1961int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1962 struct drm_file *file_priv);
1963int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1964 struct drm_file *file_priv);
de151cf6
JB
1965int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1966 struct drm_file *file_priv);
673a394b
EA
1967int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1968 struct drm_file *file_priv);
1969int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1970 struct drm_file *file_priv);
1971int i915_gem_execbuffer(struct drm_device *dev, void *data,
1972 struct drm_file *file_priv);
76446cac
JB
1973int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1974 struct drm_file *file_priv);
673a394b
EA
1975int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1976 struct drm_file *file_priv);
1977int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1978 struct drm_file *file_priv);
1979int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1980 struct drm_file *file_priv);
199adf40
BW
1981int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1982 struct drm_file *file);
1983int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1984 struct drm_file *file);
673a394b
EA
1985int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1986 struct drm_file *file_priv);
3ef94daa
CW
1987int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1988 struct drm_file *file_priv);
673a394b
EA
1989int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1990 struct drm_file *file_priv);
1991int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1992 struct drm_file *file_priv);
1993int i915_gem_set_tiling(struct drm_device *dev, void *data,
1994 struct drm_file *file_priv);
1995int i915_gem_get_tiling(struct drm_device *dev, void *data,
1996 struct drm_file *file_priv);
5a125c3c
EA
1997int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1998 struct drm_file *file_priv);
23ba4fd0
BW
1999int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2000 struct drm_file *file_priv);
673a394b 2001void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2002void *i915_gem_object_alloc(struct drm_device *dev);
2003void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2004void i915_gem_object_init(struct drm_i915_gem_object *obj,
2005 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2006struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2007 size_t size);
673a394b 2008void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2009void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2010
2021746e 2011int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2012 struct i915_address_space *vm,
2021746e 2013 uint32_t alignment,
86a1ee26
CW
2014 bool map_and_fenceable,
2015 bool nonblocking);
05394f39 2016void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2017int __must_check i915_vma_unbind(struct i915_vma *vma);
2018int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2019int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2020void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2021void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2022void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2023
37e680a1 2024int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2025static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2026{
67d5a50c
ID
2027 struct sg_page_iter sg_iter;
2028
2029 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2030 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2031
2032 return NULL;
9da3da66 2033}
a5570178
CW
2034static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2035{
2036 BUG_ON(obj->pages == NULL);
2037 obj->pages_pin_count++;
2038}
2039static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2040{
2041 BUG_ON(obj->pages_pin_count == 0);
2042 obj->pages_pin_count--;
2043}
2044
54cf91dc 2045int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2046int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2047 struct intel_ring_buffer *to);
e2d05a8b
BW
2048void i915_vma_move_to_active(struct i915_vma *vma,
2049 struct intel_ring_buffer *ring);
ff72145b
DA
2050int i915_gem_dumb_create(struct drm_file *file_priv,
2051 struct drm_device *dev,
2052 struct drm_mode_create_dumb *args);
2053int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2054 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2055/**
2056 * Returns true if seq1 is later than seq2.
2057 */
2058static inline bool
2059i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2060{
2061 return (int32_t)(seq1 - seq2) >= 0;
2062}
2063
fca26bb4
MK
2064int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2065int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2066int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2067int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2068
9a5a53b3 2069static inline bool
1690e1eb
CW
2070i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2071{
2072 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2073 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2074 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2075 return true;
2076 } else
2077 return false;
1690e1eb
CW
2078}
2079
2080static inline void
2081i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2082{
2083 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2084 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2085 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2086 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2087 }
2088}
2089
b29c19b6 2090bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2091void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2092int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2093 bool interruptible);
1f83fee0
DV
2094static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2095{
2096 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2097 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2098}
2099
2100static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2101{
2ac0f450
MK
2102 return atomic_read(&error->reset_counter) & I915_WEDGED;
2103}
2104
2105static inline u32 i915_reset_count(struct i915_gpu_error *error)
2106{
2107 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2108}
a71d8d94 2109
069efc1d 2110void i915_gem_reset(struct drm_device *dev);
000433b6 2111bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2112int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2113int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2114int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2115int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2116void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2117void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2118int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2119int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2120int __i915_add_request(struct intel_ring_buffer *ring,
2121 struct drm_file *file,
7d736f4f 2122 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2123 u32 *seqno);
2124#define i915_add_request(ring, seqno) \
854c94a7 2125 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2126int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2127 uint32_t seqno);
de151cf6 2128int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2129int __must_check
2130i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2131 bool write);
2132int __must_check
dabdfe02
CW
2133i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2134int __must_check
2da3b9b9
CW
2135i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2136 u32 alignment,
2021746e 2137 struct intel_ring_buffer *pipelined);
cc98b413 2138void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2139int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2140 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2141 int id,
2142 int align);
71acb5eb 2143void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2144 struct drm_i915_gem_object *obj);
71acb5eb 2145void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2146int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2147void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2148
0fa87796
ID
2149uint32_t
2150i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2151uint32_t
d865110c
ID
2152i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2153 int tiling_mode, bool fenced);
467cffba 2154
e4ffd173
CW
2155int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2156 enum i915_cache_level cache_level);
2157
1286ff73
DV
2158struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2159 struct dma_buf *dma_buf);
2160
2161struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2162 struct drm_gem_object *gem_obj, int flags);
2163
19b2dbde
CW
2164void i915_gem_restore_fences(struct drm_device *dev);
2165
a70a3148
BW
2166unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2167 struct i915_address_space *vm);
2168bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2169bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2170 struct i915_address_space *vm);
2171unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2172 struct i915_address_space *vm);
2173struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2174 struct i915_address_space *vm);
accfef2e
BW
2175struct i915_vma *
2176i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2177 struct i915_address_space *vm);
5c2abbea
BW
2178
2179struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2180
a70a3148
BW
2181/* Some GGTT VM helpers */
2182#define obj_to_ggtt(obj) \
2183 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2184static inline bool i915_is_ggtt(struct i915_address_space *vm)
2185{
2186 struct i915_address_space *ggtt =
2187 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2188 return vm == ggtt;
2189}
2190
2191static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2192{
2193 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2194}
2195
2196static inline unsigned long
2197i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2198{
2199 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2200}
2201
2202static inline unsigned long
2203i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2204{
2205 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2206}
c37e2204
BW
2207
2208static inline int __must_check
2209i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2210 uint32_t alignment,
2211 bool map_and_fenceable,
2212 bool nonblocking)
2213{
2214 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2215 map_and_fenceable, nonblocking);
2216}
a70a3148 2217
254f965c 2218/* i915_gem_context.c */
8245be31 2219int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2220void i915_gem_context_fini(struct drm_device *dev);
254f965c 2221void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2222int i915_switch_context(struct intel_ring_buffer *ring,
2223 struct drm_file *file, int to_id);
dce3271b
MK
2224void i915_gem_context_free(struct kref *ctx_ref);
2225static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2226{
2227 kref_get(&ctx->ref);
2228}
2229
2230static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2231{
2232 kref_put(&ctx->ref, i915_gem_context_free);
2233}
2234
c0bb617a 2235struct i915_ctx_hang_stats * __must_check
11fa3384 2236i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2237 struct drm_file *file,
2238 u32 id);
84624813
BW
2239int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2240 struct drm_file *file);
2241int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *file);
1286ff73 2243
76aaf220 2244/* i915_gem_gtt.c */
1d2a314c 2245void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2246void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2247 struct drm_i915_gem_object *obj,
2248 enum i915_cache_level cache_level);
2249void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2250 struct drm_i915_gem_object *obj);
1d2a314c 2251
828c7908
BW
2252void i915_check_and_clear_faults(struct drm_device *dev);
2253void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2254void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2255int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2256void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2257 enum i915_cache_level cache_level);
05394f39 2258void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2259void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2260void i915_gem_init_global_gtt(struct drm_device *dev);
2261void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2262 unsigned long mappable_end, unsigned long end);
e76e9aeb 2263int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2264static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2265{
2266 if (INTEL_INFO(dev)->gen < 6)
2267 intel_gtt_chipset_flush();
2268}
2269
76aaf220 2270
b47eb4a2 2271/* i915_gem_evict.c */
f6cd1f15
BW
2272int __must_check i915_gem_evict_something(struct drm_device *dev,
2273 struct i915_address_space *vm,
2274 int min_size,
42d6ab48
CW
2275 unsigned alignment,
2276 unsigned cache_level,
86a1ee26
CW
2277 bool mappable,
2278 bool nonblock);
68c8c17f 2279int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2280int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2281
9797fbfb
CW
2282/* i915_gem_stolen.c */
2283int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2284int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2285void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2286void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2287struct drm_i915_gem_object *
2288i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2289struct drm_i915_gem_object *
2290i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2291 u32 stolen_offset,
2292 u32 gtt_offset,
2293 u32 size);
0104fdbb 2294void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2295
673a394b 2296/* i915_gem_tiling.c */
2c1792a1 2297static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2298{
2299 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2300
2301 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2302 obj->tiling_mode != I915_TILING_NONE;
2303}
2304
673a394b 2305void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2306void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2307void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2308
2309/* i915_gem_debug.c */
23bc5982
CW
2310#if WATCH_LISTS
2311int i915_verify_lists(struct drm_device *dev);
673a394b 2312#else
23bc5982 2313#define i915_verify_lists(dev) 0
673a394b 2314#endif
1da177e4 2315
2017263e 2316/* i915_debugfs.c */
27c202ad
BG
2317int i915_debugfs_init(struct drm_minor *minor);
2318void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2319#ifdef CONFIG_DEBUG_FS
07144428
DL
2320void intel_display_crc_init(struct drm_device *dev);
2321#else
f8c168fa 2322static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2323#endif
84734a04
MK
2324
2325/* i915_gpu_error.c */
edc3d884
MK
2326__printf(2, 3)
2327void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2328int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2329 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2330int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2331 size_t count, loff_t pos);
2332static inline void i915_error_state_buf_release(
2333 struct drm_i915_error_state_buf *eb)
2334{
2335 kfree(eb->buf);
2336}
84734a04
MK
2337void i915_capture_error_state(struct drm_device *dev);
2338void i915_error_state_get(struct drm_device *dev,
2339 struct i915_error_state_file_priv *error_priv);
2340void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2341void i915_destroy_error_state(struct drm_device *dev);
2342
2343void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2344const char *i915_cache_level_str(int type);
2017263e 2345
317c35d1
JB
2346/* i915_suspend.c */
2347extern int i915_save_state(struct drm_device *dev);
2348extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2349
d8157a36
DV
2350/* i915_ums.c */
2351void i915_save_display_reg(struct drm_device *dev);
2352void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2353
0136db58
BW
2354/* i915_sysfs.c */
2355void i915_setup_sysfs(struct drm_device *dev_priv);
2356void i915_teardown_sysfs(struct drm_device *dev_priv);
2357
f899fc64
CW
2358/* intel_i2c.c */
2359extern int intel_setup_gmbus(struct drm_device *dev);
2360extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2361static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2362{
2ed06c93 2363 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2364}
2365
2366extern struct i2c_adapter *intel_gmbus_get_adapter(
2367 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2368extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2369extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2370static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2371{
2372 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2373}
f899fc64
CW
2374extern void intel_i2c_reset(struct drm_device *dev);
2375
3b617967 2376/* intel_opregion.c */
9c4b0a68 2377struct intel_encoder;
44834a67
CW
2378extern int intel_opregion_setup(struct drm_device *dev);
2379#ifdef CONFIG_ACPI
2380extern void intel_opregion_init(struct drm_device *dev);
2381extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2382extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2383extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2384 bool enable);
ecbc5cf3
JN
2385extern int intel_opregion_notify_adapter(struct drm_device *dev,
2386 pci_power_t state);
65e082c9 2387#else
44834a67
CW
2388static inline void intel_opregion_init(struct drm_device *dev) { return; }
2389static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2390static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2391static inline int
2392intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2393{
2394 return 0;
2395}
ecbc5cf3
JN
2396static inline int
2397intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2398{
2399 return 0;
2400}
65e082c9 2401#endif
8ee1c3db 2402
723bfd70
JB
2403/* intel_acpi.c */
2404#ifdef CONFIG_ACPI
2405extern void intel_register_dsm_handler(void);
2406extern void intel_unregister_dsm_handler(void);
2407#else
2408static inline void intel_register_dsm_handler(void) { return; }
2409static inline void intel_unregister_dsm_handler(void) { return; }
2410#endif /* CONFIG_ACPI */
2411
79e53945 2412/* modesetting */
f817586c 2413extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2414extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2415extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2416extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2417extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2418extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2419extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2420 bool force_restore);
44cec740 2421extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2422extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2423extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2424extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2425extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2426extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2427extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2428extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2429extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2430extern void intel_detect_pch(struct drm_device *dev);
2431extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2432extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2433
2911a35b 2434extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2435int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2436 struct drm_file *file);
b6359918
MK
2437int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2438 struct drm_file *file);
575155a9 2439
6ef3d427
CW
2440/* overlay */
2441extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2442extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2443 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2444
2445extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2446extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2447 struct drm_device *dev,
2448 struct intel_display_error_state *error);
6ef3d427 2449
b7287d80
BW
2450/* On SNB platform, before reading ring registers forcewake bit
2451 * must be set to prevent GT core from power down and stale values being
2452 * returned.
2453 */
c8d9a590
D
2454void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2455void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2456
42c0526c
BW
2457int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2458int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2459
2460/* intel_sideband.c */
64936258
JN
2461u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2462void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2463u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2464u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2465void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2466u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2467void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2468u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2469void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2470u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2471void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2472u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2473void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2474u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2475void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2476u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2477 enum intel_sbi_destination destination);
2478void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2479 enum intel_sbi_destination destination);
e9fe51c6
SK
2480u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2481void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2482
2ec3815f
VS
2483int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2484int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2485
940aece4
D
2486void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2487void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2488
2489#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2490 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2491 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2492 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2493 ((reg) >= 0x2E000 && (reg) < 0x30000))
2494
2495#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2496 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2497 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2498 ((reg) >= 0x30000 && (reg) < 0x40000))
2499
c8d9a590
D
2500#define FORCEWAKE_RENDER (1 << 0)
2501#define FORCEWAKE_MEDIA (1 << 1)
2502#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2503
2504
0b274481
BW
2505#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2506#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2507
2508#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2509#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2510#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2511#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2512
2513#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2514#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2515#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2516#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2517
2518#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2519#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2520
2521#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2522#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2523
55bc60db
VS
2524/* "Broadcast RGB" property */
2525#define INTEL_BROADCAST_RGB_AUTO 0
2526#define INTEL_BROADCAST_RGB_FULL 1
2527#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2528
766aa1c4
VS
2529static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2530{
2531 if (HAS_PCH_SPLIT(dev))
2532 return CPU_VGACNTRL;
2533 else if (IS_VALLEYVIEW(dev))
2534 return VLV_VGACNTRL;
2535 else
2536 return VGACNTRL;
2537}
2538
2bb4629a
VS
2539static inline void __user *to_user_ptr(u64 address)
2540{
2541 return (void __user *)(uintptr_t)address;
2542}
2543
df97729f
ID
2544static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2545{
2546 unsigned long j = msecs_to_jiffies(m);
2547
2548 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2549}
2550
2551static inline unsigned long
2552timespec_to_jiffies_timeout(const struct timespec *value)
2553{
2554 unsigned long j = timespec_to_jiffies(value);
2555
2556 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2557}
2558
1da177e4 2559#endif
This page took 0.908494 seconds and 5 git commands to generate.