drm/i915: drop unnecessary clearing of pch dp transcoder timings
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
585fb111 44
1da177e4
LT
45/* General customization:
46 */
47
48#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
49
50#define DRIVER_NAME "i915"
51#define DRIVER_DESC "Intel Graphics"
673a394b 52#define DRIVER_DATE "20080730"
1da177e4 53
317c35d1
JB
54enum pipe {
55 PIPE_A = 0,
56 PIPE_B,
9db4a9c7
JB
57 PIPE_C,
58 I915_MAX_PIPES
317c35d1 59};
9db4a9c7 60#define pipe_name(p) ((p) + 'A')
317c35d1 61
a5c961d1
PZ
62enum transcoder {
63 TRANSCODER_A = 0,
64 TRANSCODER_B,
65 TRANSCODER_C,
66 TRANSCODER_EDP = 0xF,
67};
68#define transcoder_name(t) ((t) + 'A')
69
80824003
JB
70enum plane {
71 PLANE_A = 0,
72 PLANE_B,
9db4a9c7 73 PLANE_C,
80824003 74};
9db4a9c7 75#define plane_name(p) ((p) + 'A')
52440211 76
2b139522
ED
77enum port {
78 PORT_A = 0,
79 PORT_B,
80 PORT_C,
81 PORT_D,
82 PORT_E,
83 I915_MAX_PORTS
84};
85#define port_name(p) ((p) + 'A')
86
2a2d5482
CW
87#define I915_GEM_GPU_DOMAINS \
88 (I915_GEM_DOMAIN_RENDER | \
89 I915_GEM_DOMAIN_SAMPLER | \
90 I915_GEM_DOMAIN_COMMAND | \
91 I915_GEM_DOMAIN_INSTRUCTION | \
92 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 93
9db4a9c7
JB
94#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
95
6c2b7c12
DV
96#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
97 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
98 if ((intel_encoder)->base.crtc == (__crtc))
99
ee7b9f93
JB
100struct intel_pch_pll {
101 int refcount; /* count of number of CRTCs sharing this PLL */
102 int active; /* count of number of active CRTCs (i.e. DPMS on) */
103 bool on; /* is the PLL actually active? Disabled during modeset */
104 int pll_reg;
105 int fp0_reg;
106 int fp1_reg;
107};
108#define I915_NUM_PLLS 2
109
6441ab5f
PZ
110struct intel_ddi_plls {
111 int spll_refcount;
112 int wrpll1_refcount;
113 int wrpll2_refcount;
114};
115
1da177e4
LT
116/* Interface history:
117 *
118 * 1.1: Original.
0d6aa60b
DA
119 * 1.2: Add Power Management
120 * 1.3: Add vblank support
de227f5f 121 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 122 * 1.5: Add vblank pipe configuration
2228ed67
MCA
123 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
124 * - Support vertical blank on secondary display pipe
1da177e4
LT
125 */
126#define DRIVER_MAJOR 1
2228ed67 127#define DRIVER_MINOR 6
1da177e4
LT
128#define DRIVER_PATCHLEVEL 0
129
673a394b 130#define WATCH_COHERENCY 0
23bc5982 131#define WATCH_LISTS 0
42d6ab48 132#define WATCH_GTT 0
673a394b 133
71acb5eb
DA
134#define I915_GEM_PHYS_CURSOR_0 1
135#define I915_GEM_PHYS_CURSOR_1 2
136#define I915_GEM_PHYS_OVERLAY_REGS 3
137#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
138
139struct drm_i915_gem_phys_object {
140 int id;
141 struct page **page_list;
142 drm_dma_handle_t *handle;
05394f39 143 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
144};
145
0a3e67a4
JB
146struct opregion_header;
147struct opregion_acpi;
148struct opregion_swsci;
149struct opregion_asle;
8d715f00 150struct drm_i915_private;
0a3e67a4 151
8ee1c3db 152struct intel_opregion {
5bc4418b
BW
153 struct opregion_header __iomem *header;
154 struct opregion_acpi __iomem *acpi;
155 struct opregion_swsci __iomem *swsci;
156 struct opregion_asle __iomem *asle;
157 void __iomem *vbt;
01fe9dbd 158 u32 __iomem *lid_state;
8ee1c3db 159};
44834a67 160#define OPREGION_SIZE (8*1024)
8ee1c3db 161
6ef3d427
CW
162struct intel_overlay;
163struct intel_overlay_error_state;
164
7c1c2871
DA
165struct drm_i915_master_private {
166 drm_local_map_t *sarea;
167 struct _drm_i915_sarea *sarea_priv;
168};
de151cf6 169#define I915_FENCE_REG_NONE -1
4b9de737
DV
170#define I915_MAX_NUM_FENCES 16
171/* 16 fences + sign bit for FENCE_REG_NONE */
172#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
173
174struct drm_i915_fence_reg {
007cc8ac 175 struct list_head lru_list;
caea7476 176 struct drm_i915_gem_object *obj;
1690e1eb 177 int pin_count;
de151cf6 178};
7c1c2871 179
9b9d172d 180struct sdvo_device_mapping {
e957d772 181 u8 initialized;
9b9d172d 182 u8 dvo_port;
183 u8 slave_addr;
184 u8 dvo_wiring;
e957d772 185 u8 i2c_pin;
b1083333 186 u8 ddc_pin;
9b9d172d 187};
188
c4a1d9e4
CW
189struct intel_display_error_state;
190
63eeaf38 191struct drm_i915_error_state {
742cbee8 192 struct kref ref;
63eeaf38
JB
193 u32 eir;
194 u32 pgtbl_er;
be998e2e 195 u32 ier;
b9a3906b 196 u32 ccid;
9574b3fe 197 bool waiting[I915_NUM_RINGS];
9db4a9c7 198 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
199 u32 tail[I915_NUM_RINGS];
200 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
201 u32 ipeir[I915_NUM_RINGS];
202 u32 ipehr[I915_NUM_RINGS];
203 u32 instdone[I915_NUM_RINGS];
204 u32 acthd[I915_NUM_RINGS];
7e3b8737 205 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 206 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 207 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
208 /* our own tracking of ring head and tail */
209 u32 cpu_ring_head[I915_NUM_RINGS];
210 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 211 u32 error; /* gen6+ */
71e172e8 212 u32 err_int; /* gen7 */
c1cd90ed
DV
213 u32 instpm[I915_NUM_RINGS];
214 u32 instps[I915_NUM_RINGS];
050ee91f 215 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 216 u32 seqno[I915_NUM_RINGS];
9df30794 217 u64 bbaddr;
33f3f518
DV
218 u32 fault_reg[I915_NUM_RINGS];
219 u32 done_reg;
c1cd90ed 220 u32 faddr[I915_NUM_RINGS];
4b9de737 221 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 222 struct timeval time;
52d39a21
CW
223 struct drm_i915_error_ring {
224 struct drm_i915_error_object {
225 int page_count;
226 u32 gtt_offset;
227 u32 *pages[0];
228 } *ringbuffer, *batchbuffer;
229 struct drm_i915_error_request {
230 long jiffies;
231 u32 seqno;
ee4f42b1 232 u32 tail;
52d39a21
CW
233 } *requests;
234 int num_requests;
235 } ring[I915_NUM_RINGS];
9df30794 236 struct drm_i915_error_buffer {
a779e5ab 237 u32 size;
9df30794 238 u32 name;
0201f1ec 239 u32 rseqno, wseqno;
9df30794
CW
240 u32 gtt_offset;
241 u32 read_domains;
242 u32 write_domain;
4b9de737 243 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
244 s32 pinned:2;
245 u32 tiling:2;
246 u32 dirty:1;
247 u32 purgeable:1;
5d1333fc 248 s32 ring:4;
93dfb40c 249 u32 cache_level:2;
c724e8a9
CW
250 } *active_bo, *pinned_bo;
251 u32 active_bo_count, pinned_bo_count;
6ef3d427 252 struct intel_overlay_error_state *overlay;
c4a1d9e4 253 struct intel_display_error_state *display;
63eeaf38
JB
254};
255
e70236a8 256struct drm_i915_display_funcs {
ee5382ae 257 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
258 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
259 void (*disable_fbc)(struct drm_device *dev);
260 int (*get_display_clock_speed)(struct drm_device *dev);
261 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 262 void (*update_wm)(struct drm_device *dev);
b840d907
JB
263 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
264 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
265 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
266 struct drm_display_mode *mode);
47fab737 267 void (*modeset_global_resources)(struct drm_device *dev);
f564048e
EA
268 int (*crtc_mode_set)(struct drm_crtc *crtc,
269 struct drm_display_mode *mode,
270 struct drm_display_mode *adjusted_mode,
271 int x, int y,
272 struct drm_framebuffer *old_fb);
76e5a89c
DV
273 void (*crtc_enable)(struct drm_crtc *crtc);
274 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 275 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
276 void (*write_eld)(struct drm_connector *connector,
277 struct drm_crtc *crtc);
674cf967 278 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 279 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
280 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
281 struct drm_framebuffer *fb,
282 struct drm_i915_gem_object *obj);
17638cd6
JB
283 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
284 int x, int y);
e70236a8
JB
285 /* clock updates for mode set */
286 /* cursor updates */
287 /* render clock increase/decrease */
288 /* display clock increase/decrease */
289 /* pll clock increase/decrease */
e70236a8
JB
290};
291
990bbdad
CW
292struct drm_i915_gt_funcs {
293 void (*force_wake_get)(struct drm_i915_private *dev_priv);
294 void (*force_wake_put)(struct drm_i915_private *dev_priv);
295};
296
c96ea64e
DV
297#define DEV_INFO_FLAGS \
298 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
302 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
303 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
304 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
305 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
306 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
307 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
308 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
309 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
310 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
311 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
312 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
314 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
315 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
316 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
317 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
318 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
319 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
320 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
321 DEV_INFO_FLAG(has_llc)
322
cfdf1fa2 323struct intel_device_info {
c96c3a8c 324 u8 gen;
0206e353
AJ
325 u8 is_mobile:1;
326 u8 is_i85x:1;
327 u8 is_i915g:1;
328 u8 is_i945gm:1;
329 u8 is_g33:1;
330 u8 need_gfx_hws:1;
331 u8 is_g4x:1;
332 u8 is_pineview:1;
333 u8 is_broadwater:1;
334 u8 is_crestline:1;
335 u8 is_ivybridge:1;
70a3eb7a 336 u8 is_valleyview:1;
b7884eb4 337 u8 has_force_wake:1;
4cae9ae0 338 u8 is_haswell:1;
0206e353
AJ
339 u8 has_fbc:1;
340 u8 has_pipe_cxsr:1;
341 u8 has_hotplug:1;
342 u8 cursor_needs_physical:1;
343 u8 has_overlay:1;
344 u8 overlay_needs_physical:1;
345 u8 supports_tv:1;
346 u8 has_bsd_ring:1;
347 u8 has_blt_ring:1;
3d29b842 348 u8 has_llc:1;
cfdf1fa2
KH
349};
350
1d2a314c
DV
351#define I915_PPGTT_PD_ENTRIES 512
352#define I915_PPGTT_PT_ENTRIES 1024
353struct i915_hw_ppgtt {
8f2c59f0 354 struct drm_device *dev;
1d2a314c
DV
355 unsigned num_pd_entries;
356 struct page **pt_pages;
357 uint32_t pd_offset;
358 dma_addr_t *pt_dma_addr;
359 dma_addr_t scratch_page_dma_addr;
360};
361
40521054
BW
362
363/* This must match up with the value previously used for execbuf2.rsvd1. */
364#define DEFAULT_CONTEXT_ID 0
365struct i915_hw_context {
366 int id;
e0556841 367 bool is_initialized;
40521054
BW
368 struct drm_i915_file_private *file_priv;
369 struct intel_ring_buffer *ring;
370 struct drm_i915_gem_object *obj;
371};
372
b5e50c3f 373enum no_fbc_reason {
bed4a673 374 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
375 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
376 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
377 FBC_MODE_TOO_LARGE, /* mode too large for compression */
378 FBC_BAD_PLANE, /* fbc not supported on plane */
379 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 380 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 381 FBC_MODULE_PARAM,
b5e50c3f
JB
382};
383
3bad0781 384enum intel_pch {
f0350830 385 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
386 PCH_IBX, /* Ibexpeak PCH */
387 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 388 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
389};
390
b690e96c 391#define QUIRK_PIPEA_FORCE (1<<0)
435793df 392#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 393#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 394
8be48d92 395struct intel_fbdev;
1630fe75 396struct intel_fbc_work;
38651674 397
c2b9152f
DV
398struct intel_gmbus {
399 struct i2c_adapter adapter;
f2ce9faf 400 u32 force_bit;
c2b9152f 401 u32 reg0;
36c785f0 402 u32 gpio_reg;
c167a6fc 403 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
404 struct drm_i915_private *dev_priv;
405};
406
f4c956ad 407struct i915_suspend_saved_registers {
ba8bbcf6
JB
408 u8 saveLBB;
409 u32 saveDSPACNTR;
410 u32 saveDSPBCNTR;
e948e994 411 u32 saveDSPARB;
ba8bbcf6
JB
412 u32 savePIPEACONF;
413 u32 savePIPEBCONF;
414 u32 savePIPEASRC;
415 u32 savePIPEBSRC;
416 u32 saveFPA0;
417 u32 saveFPA1;
418 u32 saveDPLL_A;
419 u32 saveDPLL_A_MD;
420 u32 saveHTOTAL_A;
421 u32 saveHBLANK_A;
422 u32 saveHSYNC_A;
423 u32 saveVTOTAL_A;
424 u32 saveVBLANK_A;
425 u32 saveVSYNC_A;
426 u32 saveBCLRPAT_A;
5586c8bc 427 u32 saveTRANSACONF;
42048781
ZW
428 u32 saveTRANS_HTOTAL_A;
429 u32 saveTRANS_HBLANK_A;
430 u32 saveTRANS_HSYNC_A;
431 u32 saveTRANS_VTOTAL_A;
432 u32 saveTRANS_VBLANK_A;
433 u32 saveTRANS_VSYNC_A;
0da3ea12 434 u32 savePIPEASTAT;
ba8bbcf6
JB
435 u32 saveDSPASTRIDE;
436 u32 saveDSPASIZE;
437 u32 saveDSPAPOS;
585fb111 438 u32 saveDSPAADDR;
ba8bbcf6
JB
439 u32 saveDSPASURF;
440 u32 saveDSPATILEOFF;
441 u32 savePFIT_PGM_RATIOS;
0eb96d6e 442 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
443 u32 saveBLC_PWM_CTL;
444 u32 saveBLC_PWM_CTL2;
42048781
ZW
445 u32 saveBLC_CPU_PWM_CTL;
446 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
447 u32 saveFPB0;
448 u32 saveFPB1;
449 u32 saveDPLL_B;
450 u32 saveDPLL_B_MD;
451 u32 saveHTOTAL_B;
452 u32 saveHBLANK_B;
453 u32 saveHSYNC_B;
454 u32 saveVTOTAL_B;
455 u32 saveVBLANK_B;
456 u32 saveVSYNC_B;
457 u32 saveBCLRPAT_B;
5586c8bc 458 u32 saveTRANSBCONF;
42048781
ZW
459 u32 saveTRANS_HTOTAL_B;
460 u32 saveTRANS_HBLANK_B;
461 u32 saveTRANS_HSYNC_B;
462 u32 saveTRANS_VTOTAL_B;
463 u32 saveTRANS_VBLANK_B;
464 u32 saveTRANS_VSYNC_B;
0da3ea12 465 u32 savePIPEBSTAT;
ba8bbcf6
JB
466 u32 saveDSPBSTRIDE;
467 u32 saveDSPBSIZE;
468 u32 saveDSPBPOS;
585fb111 469 u32 saveDSPBADDR;
ba8bbcf6
JB
470 u32 saveDSPBSURF;
471 u32 saveDSPBTILEOFF;
585fb111
JB
472 u32 saveVGA0;
473 u32 saveVGA1;
474 u32 saveVGA_PD;
ba8bbcf6
JB
475 u32 saveVGACNTRL;
476 u32 saveADPA;
477 u32 saveLVDS;
585fb111
JB
478 u32 savePP_ON_DELAYS;
479 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
480 u32 saveDVOA;
481 u32 saveDVOB;
482 u32 saveDVOC;
483 u32 savePP_ON;
484 u32 savePP_OFF;
485 u32 savePP_CONTROL;
585fb111 486 u32 savePP_DIVISOR;
ba8bbcf6
JB
487 u32 savePFIT_CONTROL;
488 u32 save_palette_a[256];
489 u32 save_palette_b[256];
06027f91 490 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
491 u32 saveFBC_CFB_BASE;
492 u32 saveFBC_LL_BASE;
493 u32 saveFBC_CONTROL;
494 u32 saveFBC_CONTROL2;
0da3ea12
JB
495 u32 saveIER;
496 u32 saveIIR;
497 u32 saveIMR;
42048781
ZW
498 u32 saveDEIER;
499 u32 saveDEIMR;
500 u32 saveGTIER;
501 u32 saveGTIMR;
502 u32 saveFDI_RXA_IMR;
503 u32 saveFDI_RXB_IMR;
1f84e550 504 u32 saveCACHE_MODE_0;
1f84e550 505 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
506 u32 saveSWF0[16];
507 u32 saveSWF1[16];
508 u32 saveSWF2[3];
509 u8 saveMSR;
510 u8 saveSR[8];
123f794f 511 u8 saveGR[25];
ba8bbcf6 512 u8 saveAR_INDEX;
a59e122a 513 u8 saveAR[21];
ba8bbcf6 514 u8 saveDACMASK;
a59e122a 515 u8 saveCR[37];
4b9de737 516 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
517 u32 saveCURACNTR;
518 u32 saveCURAPOS;
519 u32 saveCURABASE;
520 u32 saveCURBCNTR;
521 u32 saveCURBPOS;
522 u32 saveCURBBASE;
523 u32 saveCURSIZE;
a4fc5ed6
KP
524 u32 saveDP_B;
525 u32 saveDP_C;
526 u32 saveDP_D;
527 u32 savePIPEA_GMCH_DATA_M;
528 u32 savePIPEB_GMCH_DATA_M;
529 u32 savePIPEA_GMCH_DATA_N;
530 u32 savePIPEB_GMCH_DATA_N;
531 u32 savePIPEA_DP_LINK_M;
532 u32 savePIPEB_DP_LINK_M;
533 u32 savePIPEA_DP_LINK_N;
534 u32 savePIPEB_DP_LINK_N;
42048781
ZW
535 u32 saveFDI_RXA_CTL;
536 u32 saveFDI_TXA_CTL;
537 u32 saveFDI_RXB_CTL;
538 u32 saveFDI_TXB_CTL;
539 u32 savePFA_CTL_1;
540 u32 savePFB_CTL_1;
541 u32 savePFA_WIN_SZ;
542 u32 savePFB_WIN_SZ;
543 u32 savePFA_WIN_POS;
544 u32 savePFB_WIN_POS;
5586c8bc
ZW
545 u32 savePCH_DREF_CONTROL;
546 u32 saveDISP_ARB_CTL;
547 u32 savePIPEA_DATA_M1;
548 u32 savePIPEA_DATA_N1;
549 u32 savePIPEA_LINK_M1;
550 u32 savePIPEA_LINK_N1;
551 u32 savePIPEB_DATA_M1;
552 u32 savePIPEB_DATA_N1;
553 u32 savePIPEB_LINK_M1;
554 u32 savePIPEB_LINK_N1;
b5b72e89 555 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 556 u32 savePCH_PORT_HOTPLUG;
f4c956ad 557};
c85aa885
DV
558
559struct intel_gen6_power_mgmt {
560 struct work_struct work;
561 u32 pm_iir;
562 /* lock - irqsave spinlock that protectects the work_struct and
563 * pm_iir. */
564 spinlock_t lock;
565
566 /* The below variables an all the rps hw state are protected by
567 * dev->struct mutext. */
568 u8 cur_delay;
569 u8 min_delay;
570 u8 max_delay;
1a01ab3b
JB
571
572 struct delayed_work delayed_resume_work;
4fc688ce
JB
573
574 /*
575 * Protects RPS/RC6 register access and PCU communication.
576 * Must be taken after struct_mutex if nested.
577 */
578 struct mutex hw_lock;
c85aa885
DV
579};
580
1a240d4d
DV
581/* defined intel_pm.c */
582extern spinlock_t mchdev_lock;
583
c85aa885
DV
584struct intel_ilk_power_mgmt {
585 u8 cur_delay;
586 u8 min_delay;
587 u8 max_delay;
588 u8 fmax;
589 u8 fstart;
590
591 u64 last_count1;
592 unsigned long last_time1;
593 unsigned long chipset_power;
594 u64 last_count2;
595 struct timespec last_time2;
596 unsigned long gfx_power;
597 u8 corr;
598
599 int c_m;
600 int r_t;
3e373948
DV
601
602 struct drm_i915_gem_object *pwrctx;
603 struct drm_i915_gem_object *renderctx;
c85aa885
DV
604};
605
231f42a4
DV
606struct i915_dri1_state {
607 unsigned allow_batchbuffer : 1;
608 u32 __iomem *gfx_hws_cpu_addr;
609
610 unsigned int cpp;
611 int back_offset;
612 int front_offset;
613 int current_page;
614 int page_flipping;
615
616 uint32_t counter;
617};
618
a4da4fa4
DV
619struct intel_l3_parity {
620 u32 *remap_info;
621 struct work_struct error_work;
622};
623
f4c956ad
DV
624typedef struct drm_i915_private {
625 struct drm_device *dev;
42dcedd4 626 struct kmem_cache *slab;
f4c956ad
DV
627
628 const struct intel_device_info *info;
629
630 int relative_constants_mode;
631
632 void __iomem *regs;
633
634 struct drm_i915_gt_funcs gt;
635 /** gt_fifo_count and the subsequent register write are synchronized
636 * with dev->struct_mutex. */
637 unsigned gt_fifo_count;
638 /** forcewake_count is protected by gt_lock */
639 unsigned forcewake_count;
640 /** gt_lock is also taken in irq contexts. */
99057c81 641 spinlock_t gt_lock;
f4c956ad
DV
642
643 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
644
28c70f16 645
f4c956ad
DV
646 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
647 * controller on different i2c buses. */
648 struct mutex gmbus_mutex;
649
650 /**
651 * Base address of the gmbus and gpio block.
652 */
653 uint32_t gpio_mmio_base;
654
28c70f16
DV
655 wait_queue_head_t gmbus_wait_queue;
656
f4c956ad
DV
657 struct pci_dev *bridge_dev;
658 struct intel_ring_buffer ring[I915_NUM_RINGS];
659 uint32_t next_seqno;
660
661 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
662 struct resource mch_res;
663
664 atomic_t irq_received;
665
666 /* protects the irq masks */
667 spinlock_t irq_lock;
668
9ee32fea
DV
669 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
670 struct pm_qos_request pm_qos;
671
f4c956ad
DV
672 /* DPIO indirect register protection */
673 spinlock_t dpio_lock;
674
675 /** Cached value of IMR to avoid reads in updating the bitfield */
676 u32 pipestat[2];
677 u32 irq_mask;
678 u32 gt_irq_mask;
679 u32 pch_irq_mask;
680
681 u32 hotplug_supported_mask;
682 struct work_struct hotplug_work;
52d7eced 683 bool enable_hotplug_processing;
f4c956ad
DV
684
685 int num_pipe;
686 int num_pch_pll;
687
688 /* For hangcheck timer */
689#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
690#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
691 struct timer_list hangcheck_timer;
692 int hangcheck_count;
693 uint32_t last_acthd[I915_NUM_RINGS];
694 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
695
696 unsigned int stop_rings;
697
698 unsigned long cfb_size;
699 unsigned int cfb_fb;
700 enum plane cfb_plane;
701 int cfb_y;
702 struct intel_fbc_work *fbc_work;
703
704 struct intel_opregion opregion;
705
706 /* overlay */
707 struct intel_overlay *overlay;
708 bool sprite_scaling_enabled;
709
710 /* LVDS info */
711 int backlight_level; /* restore backlight to this value */
712 bool backlight_enabled;
713 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
714 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
715
716 /* Feature bits from the VBIOS */
717 unsigned int int_tv_support:1;
718 unsigned int lvds_dither:1;
719 unsigned int lvds_vbt:1;
720 unsigned int int_crt_support:1;
721 unsigned int lvds_use_ssc:1;
722 unsigned int display_clock_mode:1;
723 int lvds_ssc_freq;
724 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
725 struct {
726 int rate;
727 int lanes;
728 int preemphasis;
729 int vswing;
730
731 bool initialized;
732 bool support;
733 int bpp;
734 struct edp_power_seq pps;
735 } edp;
736 bool no_aux_handshake;
737
738 int crt_ddc_pin;
739 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
740 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
741 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
742
743 unsigned int fsb_freq, mem_freq, is_ddr3;
744
745 spinlock_t error_lock;
746 /* Protected by dev->error_lock. */
747 struct drm_i915_error_state *first_error;
748 struct work_struct error_work;
749 struct completion error_completion;
750 struct workqueue_struct *wq;
751
752 /* Display functions */
753 struct drm_i915_display_funcs display;
754
755 /* PCH chipset type */
756 enum intel_pch pch_type;
17a303ec 757 unsigned short pch_id;
f4c956ad
DV
758
759 unsigned long quirks;
760
761 /* Register state */
762 bool modeset_on_lid;
673a394b
EA
763
764 struct {
19966754 765 /** Bridge to intel-gtt-ko */
e76e9aeb 766 struct intel_gtt *gtt;
19966754 767 /** Memory allocator for GTT stolen memory */
fe669bf8 768 struct drm_mm stolen;
19966754 769 /** Memory allocator for GTT */
673a394b 770 struct drm_mm gtt_space;
93a37f20
DV
771 /** List of all objects in gtt_space. Used to restore gtt
772 * mappings on resume */
6c085a72
CW
773 struct list_head bound_list;
774 /**
775 * List of objects which are not bound to the GTT (thus
776 * are idle and not used by the GPU) but still have
777 * (presumably uncached) pages still attached.
778 */
779 struct list_head unbound_list;
bee4a186
CW
780
781 /** Usable portion of the GTT for GEM */
782 unsigned long gtt_start;
a6e0aa42 783 unsigned long gtt_mappable_end;
bee4a186 784 unsigned long gtt_end;
e12a2d53 785 unsigned long stolen_base; /* limited to low memory (32-bit) */
673a394b 786
0839ccb8 787 struct io_mapping *gtt_mapping;
dd2757f8 788 phys_addr_t gtt_base_addr;
ab657db1 789 int gtt_mtrr;
0839ccb8 790
1d2a314c
DV
791 /** PPGTT used for aliasing the PPGTT with the GTT */
792 struct i915_hw_ppgtt *aliasing_ppgtt;
793
17250b71 794 struct shrinker inactive_shrinker;
31169714 795
69dc4987
CW
796 /**
797 * List of objects currently involved in rendering.
798 *
799 * Includes buffers having the contents of their GPU caches
800 * flushed, not necessarily primitives. last_rendering_seqno
801 * represents when the rendering involved will be completed.
802 *
803 * A reference is held on the buffer while on this list.
804 */
805 struct list_head active_list;
806
673a394b
EA
807 /**
808 * LRU list of objects which are not in the ringbuffer and
809 * are ready to unbind, but are still in the GTT.
810 *
ce44b0ea
EA
811 * last_rendering_seqno is 0 while an object is in this list.
812 *
673a394b
EA
813 * A reference is not held on the buffer while on this list,
814 * as merely being GTT-bound shouldn't prevent its being
815 * freed, and we'll pull it off the list in the free path.
816 */
817 struct list_head inactive_list;
818
a09ba7fa
EA
819 /** LRU list of objects with fence regs on them. */
820 struct list_head fence_list;
821
673a394b
EA
822 /**
823 * We leave the user IRQ off as much as possible,
824 * but this means that requests will finish and never
825 * be retired once the system goes idle. Set a timer to
826 * fire periodically while the ring is running. When it
827 * fires, go retire requests.
828 */
829 struct delayed_work retire_work;
830
ce453d81
CW
831 /**
832 * Are we in a non-interruptible section of code like
833 * modesetting?
834 */
835 bool interruptible;
836
673a394b
EA
837 /**
838 * Flag if the X Server, and thus DRM, is not currently in
839 * control of the device.
840 *
841 * This is set between LeaveVT and EnterVT. It needs to be
842 * replaced with a semaphore. It also needs to be
843 * transitioned away from for kernel modesetting.
844 */
845 int suspended;
846
847 /**
848 * Flag if the hardware appears to be wedged.
849 *
850 * This is set when attempts to idle the device timeout.
25985edc 851 * It prevents command submission from occurring and makes
673a394b
EA
852 * every pending request fail
853 */
ba1234d1 854 atomic_t wedged;
673a394b
EA
855
856 /** Bit 6 swizzling required for X tiling */
857 uint32_t bit_6_swizzle_x;
858 /** Bit 6 swizzling required for Y tiling */
859 uint32_t bit_6_swizzle_y;
71acb5eb
DA
860
861 /* storage for physical objects */
862 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 863
73aa808f 864 /* accounting, useful for userland debugging */
73aa808f 865 size_t gtt_total;
6299f992
CW
866 size_t mappable_gtt_total;
867 size_t object_memory;
73aa808f 868 u32 object_count;
673a394b 869 } mm;
8781342d 870
8781342d
DV
871 /* Kernel Modesetting */
872
9b9d172d 873 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
874 /* indicate whether the LVDS_BORDER should be enabled or not */
875 unsigned int lvds_border_bits;
1d8e1c75
CW
876 /* Panel fitter placement and size for Ironlake+ */
877 u32 pch_pf_pos, pch_pf_size;
652c393a 878
27f8227b
JB
879 struct drm_crtc *plane_to_crtc_mapping[3];
880 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
881 wait_queue_head_t pending_flip_queue;
882
ee7b9f93 883 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 884 struct intel_ddi_plls ddi_plls;
ee7b9f93 885
652c393a
JB
886 /* Reclocking support */
887 bool render_reclock_avail;
888 bool lvds_downclock_avail;
18f9ed12
ZY
889 /* indicates the reduced downclock for LVDS*/
890 int lvds_downclock;
652c393a 891 u16 orig_clock;
6363ee6f
ZY
892 int child_dev_num;
893 struct child_device_config *child_dev;
f97108d1 894
c4804411 895 bool mchbar_need_disable;
f97108d1 896
a4da4fa4
DV
897 struct intel_l3_parity l3_parity;
898
c6a828d3 899 /* gen6+ rps state */
c85aa885 900 struct intel_gen6_power_mgmt rps;
c6a828d3 901
20e4d407
DV
902 /* ilk-only ips/rps state. Everything in here is protected by the global
903 * mchdev_lock in intel_pm.c */
c85aa885 904 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
905
906 enum no_fbc_reason no_fbc_reason;
38651674 907
20bf377e
JB
908 struct drm_mm_node *compressed_fb;
909 struct drm_mm_node *compressed_llb;
34dc4d44 910
ae681d96
CW
911 unsigned long last_gpu_reset;
912
8be48d92
DA
913 /* list of fbdev register on this device */
914 struct intel_fbdev *fbdev;
e953fd7b 915
073f34d9
JB
916 /*
917 * The console may be contended at resume, but we don't
918 * want it to block on it.
919 */
920 struct work_struct console_resume_work;
921
aaa6fd2a
MG
922 struct backlight_device *backlight;
923
e953fd7b 924 struct drm_property *broadcast_rgb_property;
3f43c48d 925 struct drm_property *force_audio_property;
e3689190 926
254f965c
BW
927 bool hw_contexts_disabled;
928 uint32_t hw_context_size;
f4c956ad
DV
929
930 struct i915_suspend_saved_registers regfile;
231f42a4
DV
931
932 /* Old dri1 support infrastructure, beware the dragons ya fools entering
933 * here! */
934 struct i915_dri1_state dri1;
1da177e4
LT
935} drm_i915_private_t;
936
b4519513
CW
937/* Iterate over initialised rings */
938#define for_each_ring(ring__, dev_priv__, i__) \
939 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
940 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
941
b1d7e4b4
WF
942enum hdmi_force_audio {
943 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
944 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
945 HDMI_AUDIO_AUTO, /* trust EDID */
946 HDMI_AUDIO_ON, /* force turn on HDMI audio */
947};
948
93dfb40c 949enum i915_cache_level {
e6994aee 950 I915_CACHE_NONE = 0,
93dfb40c 951 I915_CACHE_LLC,
e6994aee 952 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
953};
954
ed2f3452
CW
955#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
956
37e680a1
CW
957struct drm_i915_gem_object_ops {
958 /* Interface between the GEM object and its backing storage.
959 * get_pages() is called once prior to the use of the associated set
960 * of pages before to binding them into the GTT, and put_pages() is
961 * called after we no longer need them. As we expect there to be
962 * associated cost with migrating pages between the backing storage
963 * and making them available for the GPU (e.g. clflush), we may hold
964 * onto the pages after they are no longer referenced by the GPU
965 * in case they may be used again shortly (for example migrating the
966 * pages to a different memory domain within the GTT). put_pages()
967 * will therefore most likely be called when the object itself is
968 * being released or under memory pressure (where we attempt to
969 * reap pages for the shrinker).
970 */
971 int (*get_pages)(struct drm_i915_gem_object *);
972 void (*put_pages)(struct drm_i915_gem_object *);
973};
974
673a394b 975struct drm_i915_gem_object {
c397b908 976 struct drm_gem_object base;
673a394b 977
37e680a1
CW
978 const struct drm_i915_gem_object_ops *ops;
979
673a394b
EA
980 /** Current space allocated to this object in the GTT, if any. */
981 struct drm_mm_node *gtt_space;
c1ad11fc
CW
982 /** Stolen memory for this object, instead of being backed by shmem. */
983 struct drm_mm_node *stolen;
93a37f20 984 struct list_head gtt_list;
673a394b 985
65ce3027 986 /** This object's place on the active/inactive lists */
69dc4987
CW
987 struct list_head ring_list;
988 struct list_head mm_list;
432e58ed
CW
989 /** This object's place in the batchbuffer or on the eviction list */
990 struct list_head exec_list;
673a394b
EA
991
992 /**
65ce3027
CW
993 * This is set if the object is on the active lists (has pending
994 * rendering and so a non-zero seqno), and is not set if it i s on
995 * inactive (ready to be unbound) list.
673a394b 996 */
0206e353 997 unsigned int active:1;
673a394b
EA
998
999 /**
1000 * This is set if the object has been written to since last bound
1001 * to the GTT
1002 */
0206e353 1003 unsigned int dirty:1;
778c3544
DV
1004
1005 /**
1006 * Fence register bits (if any) for this object. Will be set
1007 * as needed when mapped into the GTT.
1008 * Protected by dev->struct_mutex.
778c3544 1009 */
4b9de737 1010 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1011
778c3544
DV
1012 /**
1013 * Advice: are the backing pages purgeable?
1014 */
0206e353 1015 unsigned int madv:2;
778c3544 1016
778c3544
DV
1017 /**
1018 * Current tiling mode for the object.
1019 */
0206e353 1020 unsigned int tiling_mode:2;
5d82e3e6
CW
1021 /**
1022 * Whether the tiling parameters for the currently associated fence
1023 * register have changed. Note that for the purposes of tracking
1024 * tiling changes we also treat the unfenced register, the register
1025 * slot that the object occupies whilst it executes a fenced
1026 * command (such as BLT on gen2/3), as a "fence".
1027 */
1028 unsigned int fence_dirty:1;
778c3544
DV
1029
1030 /** How many users have pinned this object in GTT space. The following
1031 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1032 * (via user_pin_count), execbuffer (objects are not allowed multiple
1033 * times for the same batchbuffer), and the framebuffer code. When
1034 * switching/pageflipping, the framebuffer code has at most two buffers
1035 * pinned per crtc.
1036 *
1037 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1038 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1039 unsigned int pin_count:4;
778c3544 1040#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1041
75e9e915
DV
1042 /**
1043 * Is the object at the current location in the gtt mappable and
1044 * fenceable? Used to avoid costly recalculations.
1045 */
0206e353 1046 unsigned int map_and_fenceable:1;
75e9e915 1047
fb7d516a
DV
1048 /**
1049 * Whether the current gtt mapping needs to be mappable (and isn't just
1050 * mappable by accident). Track pin and fault separate for a more
1051 * accurate mappable working set.
1052 */
0206e353
AJ
1053 unsigned int fault_mappable:1;
1054 unsigned int pin_mappable:1;
fb7d516a 1055
caea7476
CW
1056 /*
1057 * Is the GPU currently using a fence to access this buffer,
1058 */
1059 unsigned int pending_fenced_gpu_access:1;
1060 unsigned int fenced_gpu_access:1;
1061
93dfb40c
CW
1062 unsigned int cache_level:2;
1063
7bddb01f 1064 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1065 unsigned int has_global_gtt_mapping:1;
9da3da66 1066 unsigned int has_dma_mapping:1;
7bddb01f 1067
9da3da66 1068 struct sg_table *pages;
a5570178 1069 int pages_pin_count;
673a394b 1070
1286ff73 1071 /* prime dma-buf support */
9a70cc2a
DA
1072 void *dma_buf_vmapping;
1073 int vmapping_count;
1074
67731b87
CW
1075 /**
1076 * Used for performing relocations during execbuffer insertion.
1077 */
1078 struct hlist_node exec_node;
1079 unsigned long exec_handle;
6fe4f140 1080 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1081
673a394b
EA
1082 /**
1083 * Current offset of the object in GTT space.
1084 *
1085 * This is the same as gtt_space->start
1086 */
1087 uint32_t gtt_offset;
e67b8ce1 1088
caea7476
CW
1089 struct intel_ring_buffer *ring;
1090
1c293ea3 1091 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1092 uint32_t last_read_seqno;
1093 uint32_t last_write_seqno;
caea7476
CW
1094 /** Breadcrumb of last fenced GPU access to the buffer. */
1095 uint32_t last_fenced_seqno;
673a394b 1096
778c3544 1097 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1098 uint32_t stride;
673a394b 1099
280b713b 1100 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1101 unsigned long *bit_17;
280b713b 1102
79e53945
JB
1103 /** User space pin count and filp owning the pin */
1104 uint32_t user_pin_count;
1105 struct drm_file *pin_filp;
71acb5eb
DA
1106
1107 /** for phy allocated objects */
1108 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1109
6b95a207
KH
1110 /**
1111 * Number of crtcs where this object is currently the fb, but
1112 * will be page flipped away on the next vblank. When it
1113 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1114 */
1115 atomic_t pending_flip;
673a394b
EA
1116};
1117
62b8b215 1118#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1119
673a394b
EA
1120/**
1121 * Request queue structure.
1122 *
1123 * The request queue allows us to note sequence numbers that have been emitted
1124 * and may be associated with active buffers to be retired.
1125 *
1126 * By keeping this list, we can avoid having to do questionable
1127 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1128 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1129 */
1130struct drm_i915_gem_request {
852835f3
ZN
1131 /** On Which ring this request was generated */
1132 struct intel_ring_buffer *ring;
1133
673a394b
EA
1134 /** GEM sequence number associated with this request. */
1135 uint32_t seqno;
1136
a71d8d94
CW
1137 /** Postion in the ringbuffer of the end of the request */
1138 u32 tail;
1139
673a394b
EA
1140 /** Time at which this request was emitted, in jiffies. */
1141 unsigned long emitted_jiffies;
1142
b962442e 1143 /** global list entry for this request */
673a394b 1144 struct list_head list;
b962442e 1145
f787a5f5 1146 struct drm_i915_file_private *file_priv;
b962442e
EA
1147 /** file_priv list entry for this request */
1148 struct list_head client_list;
673a394b
EA
1149};
1150
1151struct drm_i915_file_private {
1152 struct {
99057c81 1153 spinlock_t lock;
b962442e 1154 struct list_head request_list;
673a394b 1155 } mm;
40521054 1156 struct idr context_idr;
673a394b
EA
1157};
1158
cae5852d
ZN
1159#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1160
1161#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1162#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1163#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1164#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1165#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1166#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1167#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1168#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1169#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1170#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1171#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1172#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1173#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1174#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1175#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1176#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1177#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1178#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1179#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1180#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1181 (dev)->pci_device == 0x0152 || \
1182 (dev)->pci_device == 0x015a)
70a3eb7a 1183#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1184#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1185#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1186#define IS_ULT(dev) (IS_HASWELL(dev) && \
1187 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1188
85436696
JB
1189/*
1190 * The genX designation typically refers to the render engine, so render
1191 * capability related checks should use IS_GEN, while display and other checks
1192 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1193 * chips, etc.).
1194 */
cae5852d
ZN
1195#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1196#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1197#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1198#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1199#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1200#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1201
1202#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1203#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1204#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1205#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1206
254f965c 1207#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1208#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1209
05394f39 1210#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1211#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1212
1213/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1214 * rows, which changed the alignment requirements and fence programming.
1215 */
1216#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1217 IS_I915GM(dev)))
1218#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1219#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1220#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1221#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1222#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1223#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1224/* dsparb controlled by hw only */
1225#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1226
1227#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1228#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1229#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1230
eceae481 1231#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1232
affa9354
PZ
1233#define HAS_DDI(dev) (IS_HASWELL(dev))
1234
17a303ec
PZ
1235#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1236#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1237#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1238#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1239#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1240#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1241
cae5852d 1242#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1243#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1244#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1245#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1246#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1247
b7884eb4
DV
1248#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1249
f27b9265 1250#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1251
c8735b0c
BW
1252#define GT_FREQUENCY_MULTIPLIER 50
1253
05394f39
CW
1254#include "i915_trace.h"
1255
83b7f9ac
ED
1256/**
1257 * RC6 is a special power stage which allows the GPU to enter an very
1258 * low-voltage mode when idle, using down to 0V while at this stage. This
1259 * stage is entered automatically when the GPU is idle when RC6 support is
1260 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1261 *
1262 * There are different RC6 modes available in Intel GPU, which differentiate
1263 * among each other with the latency required to enter and leave RC6 and
1264 * voltage consumed by the GPU in different states.
1265 *
1266 * The combination of the following flags define which states GPU is allowed
1267 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1268 * RC6pp is deepest RC6. Their support by hardware varies according to the
1269 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1270 * which brings the most power savings; deeper states save more power, but
1271 * require higher latency to switch to and wake up.
1272 */
1273#define INTEL_RC6_ENABLE (1<<0)
1274#define INTEL_RC6p_ENABLE (1<<1)
1275#define INTEL_RC6pp_ENABLE (1<<2)
1276
c153f45f 1277extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1278extern int i915_max_ioctl;
a35d9d3c
BW
1279extern unsigned int i915_fbpercrtc __always_unused;
1280extern int i915_panel_ignore_lid __read_mostly;
1281extern unsigned int i915_powersave __read_mostly;
f45b5557 1282extern int i915_semaphores __read_mostly;
a35d9d3c 1283extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1284extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1285extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1286extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1287extern int i915_enable_rc6 __read_mostly;
4415e63b 1288extern int i915_enable_fbc __read_mostly;
a35d9d3c 1289extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1290extern int i915_enable_ppgtt __read_mostly;
0a3af268 1291extern unsigned int i915_preliminary_hw_support __read_mostly;
b3a83639 1292
6a9ee8af
DA
1293extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1294extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1295extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1296extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1297
1da177e4 1298 /* i915_dma.c */
d05c617e 1299void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1300extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1301extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1302extern int i915_driver_unload(struct drm_device *);
673a394b 1303extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1304extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1305extern void i915_driver_preclose(struct drm_device *dev,
1306 struct drm_file *file_priv);
673a394b
EA
1307extern void i915_driver_postclose(struct drm_device *dev,
1308 struct drm_file *file_priv);
84b1fd10 1309extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1310#ifdef CONFIG_COMPAT
0d6aa60b
DA
1311extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1312 unsigned long arg);
c43b5634 1313#endif
673a394b 1314extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1315 struct drm_clip_rect *box,
1316 int DR1, int DR4);
8e96d9c4 1317extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1318extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1319extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1320extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1321extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1322extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1323
073f34d9 1324extern void intel_console_resume(struct work_struct *work);
af6061af 1325
1da177e4 1326/* i915_irq.c */
f65d9421 1327void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1328void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1329
f71d4af4 1330extern void intel_irq_init(struct drm_device *dev);
990bbdad 1331extern void intel_gt_init(struct drm_device *dev);
16995a9f 1332extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1333
742cbee8
DV
1334void i915_error_state_free(struct kref *error_ref);
1335
7c463586
KP
1336void
1337i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1338
1339void
1340i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1341
0206e353 1342void intel_enable_asle(struct drm_device *dev);
01c66889 1343
3bd3c932
CW
1344#ifdef CONFIG_DEBUG_FS
1345extern void i915_destroy_error_state(struct drm_device *dev);
1346#else
1347#define i915_destroy_error_state(x)
1348#endif
1349
7c463586 1350
673a394b
EA
1351/* i915_gem.c */
1352int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv);
1354int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1355 struct drm_file *file_priv);
1356int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *file_priv);
1358int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1359 struct drm_file *file_priv);
1360int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1361 struct drm_file *file_priv);
de151cf6
JB
1362int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1363 struct drm_file *file_priv);
673a394b
EA
1364int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1365 struct drm_file *file_priv);
1366int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1367 struct drm_file *file_priv);
1368int i915_gem_execbuffer(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
76446cac
JB
1370int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1371 struct drm_file *file_priv);
673a394b
EA
1372int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
1374int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1375 struct drm_file *file_priv);
1376int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1377 struct drm_file *file_priv);
199adf40
BW
1378int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1379 struct drm_file *file);
1380int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1381 struct drm_file *file);
673a394b
EA
1382int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *file_priv);
3ef94daa
CW
1384int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1385 struct drm_file *file_priv);
673a394b
EA
1386int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1387 struct drm_file *file_priv);
1388int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1389 struct drm_file *file_priv);
1390int i915_gem_set_tiling(struct drm_device *dev, void *data,
1391 struct drm_file *file_priv);
1392int i915_gem_get_tiling(struct drm_device *dev, void *data,
1393 struct drm_file *file_priv);
5a125c3c
EA
1394int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1395 struct drm_file *file_priv);
23ba4fd0
BW
1396int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1397 struct drm_file *file_priv);
673a394b 1398void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1399void *i915_gem_object_alloc(struct drm_device *dev);
1400void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1401int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1402void i915_gem_object_init(struct drm_i915_gem_object *obj,
1403 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1404struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1405 size_t size);
673a394b 1406void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1407
2021746e
CW
1408int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1409 uint32_t alignment,
86a1ee26
CW
1410 bool map_and_fenceable,
1411 bool nonblocking);
05394f39 1412void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1413int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1414void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1415void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1416
37e680a1 1417int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1418static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1419{
1420 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1421 int nents = obj->pages->nents;
1422 while (nents > SG_MAX_SINGLE_ALLOC) {
1423 if (n < SG_MAX_SINGLE_ALLOC - 1)
1424 break;
1425
9da3da66
CW
1426 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1427 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1428 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1429 }
1430 return sg_page(sg+n);
1431}
a5570178
CW
1432static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1433{
1434 BUG_ON(obj->pages == NULL);
1435 obj->pages_pin_count++;
1436}
1437static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1438{
1439 BUG_ON(obj->pages_pin_count == 0);
1440 obj->pages_pin_count--;
1441}
1442
54cf91dc 1443int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1444int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1445 struct intel_ring_buffer *to);
54cf91dc 1446void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1447 struct intel_ring_buffer *ring);
54cf91dc 1448
ff72145b
DA
1449int i915_gem_dumb_create(struct drm_file *file_priv,
1450 struct drm_device *dev,
1451 struct drm_mode_create_dumb *args);
1452int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1453 uint32_t handle, uint64_t *offset);
1454int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1455 uint32_t handle);
f787a5f5
CW
1456/**
1457 * Returns true if seq1 is later than seq2.
1458 */
1459static inline bool
1460i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1461{
1462 return (int32_t)(seq1 - seq2) >= 0;
1463}
1464
9d773091 1465extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
54cf91dc 1466
06d98131 1467int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1468int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1469
9a5a53b3 1470static inline bool
1690e1eb
CW
1471i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1472{
1473 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1474 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1475 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1476 return true;
1477 } else
1478 return false;
1690e1eb
CW
1479}
1480
1481static inline void
1482i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1483{
1484 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1485 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1486 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1487 }
1488}
1489
b09a1fec 1490void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1491void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1492int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1493 bool interruptible);
a71d8d94 1494
069efc1d 1495void i915_gem_reset(struct drm_device *dev);
05394f39 1496void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1497int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1498 uint32_t read_domains,
1499 uint32_t write_domain);
a8198eea 1500int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1501int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1502int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1503void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1504void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1505void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1506void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1507int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1508int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1509int i915_add_request(struct intel_ring_buffer *ring,
1510 struct drm_file *file,
acb868d3 1511 u32 *seqno);
199b2bc2
BW
1512int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1513 uint32_t seqno);
de151cf6 1514int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1515int __must_check
1516i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1517 bool write);
1518int __must_check
dabdfe02
CW
1519i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1520int __must_check
2da3b9b9
CW
1521i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1522 u32 alignment,
2021746e 1523 struct intel_ring_buffer *pipelined);
71acb5eb 1524int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1525 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1526 int id,
1527 int align);
71acb5eb 1528void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1529 struct drm_i915_gem_object *obj);
71acb5eb 1530void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1531void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1532
467cffba 1533uint32_t
e28f8711
CW
1534i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1535 uint32_t size,
1536 int tiling_mode);
467cffba 1537
e4ffd173
CW
1538int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1539 enum i915_cache_level cache_level);
1540
1286ff73
DV
1541struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1542 struct dma_buf *dma_buf);
1543
1544struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1545 struct drm_gem_object *gem_obj, int flags);
1546
254f965c
BW
1547/* i915_gem_context.c */
1548void i915_gem_context_init(struct drm_device *dev);
1549void i915_gem_context_fini(struct drm_device *dev);
254f965c 1550void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1551int i915_switch_context(struct intel_ring_buffer *ring,
1552 struct drm_file *file, int to_id);
84624813
BW
1553int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1554 struct drm_file *file);
1555int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1556 struct drm_file *file);
1286ff73 1557
76aaf220 1558/* i915_gem_gtt.c */
1d2a314c
DV
1559int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1560void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1561void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1562 struct drm_i915_gem_object *obj,
1563 enum i915_cache_level cache_level);
1564void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1565 struct drm_i915_gem_object *obj);
1d2a314c 1566
76aaf220 1567void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1568int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1569void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1570 enum i915_cache_level cache_level);
05394f39 1571void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1572void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1573void i915_gem_init_global_gtt(struct drm_device *dev,
1574 unsigned long start,
1575 unsigned long mappable_end,
1576 unsigned long end);
e76e9aeb
BW
1577int i915_gem_gtt_init(struct drm_device *dev);
1578void i915_gem_gtt_fini(struct drm_device *dev);
d09105c6 1579static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1580{
1581 if (INTEL_INFO(dev)->gen < 6)
1582 intel_gtt_chipset_flush();
1583}
1584
76aaf220 1585
b47eb4a2 1586/* i915_gem_evict.c */
2021746e 1587int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1588 unsigned alignment,
1589 unsigned cache_level,
86a1ee26
CW
1590 bool mappable,
1591 bool nonblock);
6c085a72 1592int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1593
9797fbfb
CW
1594/* i915_gem_stolen.c */
1595int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1596int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1597void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1598void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1599struct drm_i915_gem_object *
1600i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1601void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1602
673a394b
EA
1603/* i915_gem_tiling.c */
1604void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1605void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1606void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1607
1608/* i915_gem_debug.c */
05394f39 1609void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1610 const char *where, uint32_t mark);
23bc5982
CW
1611#if WATCH_LISTS
1612int i915_verify_lists(struct drm_device *dev);
673a394b 1613#else
23bc5982 1614#define i915_verify_lists(dev) 0
673a394b 1615#endif
05394f39
CW
1616void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1617 int handle);
1618void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1619 const char *where, uint32_t mark);
1da177e4 1620
2017263e 1621/* i915_debugfs.c */
27c202ad
BG
1622int i915_debugfs_init(struct drm_minor *minor);
1623void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1624
317c35d1
JB
1625/* i915_suspend.c */
1626extern int i915_save_state(struct drm_device *dev);
1627extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1628
1629/* i915_suspend.c */
1630extern int i915_save_state(struct drm_device *dev);
1631extern int i915_restore_state(struct drm_device *dev);
317c35d1 1632
0136db58
BW
1633/* i915_sysfs.c */
1634void i915_setup_sysfs(struct drm_device *dev_priv);
1635void i915_teardown_sysfs(struct drm_device *dev_priv);
1636
f899fc64
CW
1637/* intel_i2c.c */
1638extern int intel_setup_gmbus(struct drm_device *dev);
1639extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1640extern inline bool intel_gmbus_is_port_valid(unsigned port)
1641{
2ed06c93 1642 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1643}
1644
1645extern struct i2c_adapter *intel_gmbus_get_adapter(
1646 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1647extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1648extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1649extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1650{
1651 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1652}
f899fc64
CW
1653extern void intel_i2c_reset(struct drm_device *dev);
1654
3b617967 1655/* intel_opregion.c */
44834a67
CW
1656extern int intel_opregion_setup(struct drm_device *dev);
1657#ifdef CONFIG_ACPI
1658extern void intel_opregion_init(struct drm_device *dev);
1659extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1660extern void intel_opregion_asle_intr(struct drm_device *dev);
1661extern void intel_opregion_gse_intr(struct drm_device *dev);
1662extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1663#else
44834a67
CW
1664static inline void intel_opregion_init(struct drm_device *dev) { return; }
1665static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1666static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1667static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1668static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1669#endif
8ee1c3db 1670
723bfd70
JB
1671/* intel_acpi.c */
1672#ifdef CONFIG_ACPI
1673extern void intel_register_dsm_handler(void);
1674extern void intel_unregister_dsm_handler(void);
1675#else
1676static inline void intel_register_dsm_handler(void) { return; }
1677static inline void intel_unregister_dsm_handler(void) { return; }
1678#endif /* CONFIG_ACPI */
1679
79e53945 1680/* modesetting */
f817586c 1681extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1682extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1683extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1684extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1685extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1686extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1687 bool force_restore);
ee5382ae 1688extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1689extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1690extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1691extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1692extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1693extern void intel_detect_pch(struct drm_device *dev);
1694extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1695extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1696
2911a35b 1697extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1698int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1699 struct drm_file *file);
575155a9 1700
6ef3d427 1701/* overlay */
3bd3c932 1702#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1703extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1704extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1705
1706extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1707extern void intel_display_print_error_state(struct seq_file *m,
1708 struct drm_device *dev,
1709 struct intel_display_error_state *error);
3bd3c932 1710#endif
6ef3d427 1711
b7287d80
BW
1712/* On SNB platform, before reading ring registers forcewake bit
1713 * must be set to prevent GT core from power down and stale values being
1714 * returned.
1715 */
fcca7926
BW
1716void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1717void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1718int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1719
42c0526c
BW
1720int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1721int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1722
5f75377d 1723#define __i915_read(x, y) \
f7000883 1724 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1725
5f75377d
KP
1726__i915_read(8, b)
1727__i915_read(16, w)
1728__i915_read(32, l)
1729__i915_read(64, q)
1730#undef __i915_read
1731
1732#define __i915_write(x, y) \
f7000883
AK
1733 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1734
5f75377d
KP
1735__i915_write(8, b)
1736__i915_write(16, w)
1737__i915_write(32, l)
1738__i915_write(64, q)
1739#undef __i915_write
1740
1741#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1742#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1743
1744#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1745#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1746#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1747#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1748
1749#define I915_READ(reg) i915_read32(dev_priv, (reg))
1750#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1751#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1752#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1753
1754#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1755#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1756
1757#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1758#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1759
ba4f01a3 1760
1da177e4 1761#endif
This page took 0.817591 seconds and 5 git commands to generate.