drm/i915: fix build warning on format specifier mismatch
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0
DV
146 uint32_t dpll;
147 uint32_t fp0;
148 uint32_t fp1;
5358901f
DV
149};
150
e72f9fbf 151struct intel_shared_dpll {
ee7b9f93
JB
152 int refcount; /* count of number of CRTCs sharing this PLL */
153 int active; /* count of number of active CRTCs (i.e. DPMS on) */
154 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
155 const char *name;
156 /* should match the index in the dev_priv->shared_dplls array */
157 enum intel_dpll_id id;
5358901f 158 struct intel_dpll_hw_state hw_state;
e7b903d2
DV
159 void (*enable)(struct drm_i915_private *dev_priv,
160 struct intel_shared_dpll *pll);
161 void (*disable)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
5358901f
DV
163 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll,
165 struct intel_dpll_hw_state *hw_state);
ee7b9f93 166};
ee7b9f93 167
e69d0bc1
DV
168/* Used by dp and fdi links */
169struct intel_link_m_n {
170 uint32_t tu;
171 uint32_t gmch_m;
172 uint32_t gmch_n;
173 uint32_t link_m;
174 uint32_t link_n;
175};
176
177void intel_link_compute_m_n(int bpp, int nlanes,
178 int pixel_clock, int link_clock,
179 struct intel_link_m_n *m_n);
180
6441ab5f
PZ
181struct intel_ddi_plls {
182 int spll_refcount;
183 int wrpll1_refcount;
184 int wrpll2_refcount;
185};
186
1da177e4
LT
187/* Interface history:
188 *
189 * 1.1: Original.
0d6aa60b
DA
190 * 1.2: Add Power Management
191 * 1.3: Add vblank support
de227f5f 192 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 193 * 1.5: Add vblank pipe configuration
2228ed67
MCA
194 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
195 * - Support vertical blank on secondary display pipe
1da177e4
LT
196 */
197#define DRIVER_MAJOR 1
2228ed67 198#define DRIVER_MINOR 6
1da177e4
LT
199#define DRIVER_PATCHLEVEL 0
200
673a394b 201#define WATCH_COHERENCY 0
23bc5982 202#define WATCH_LISTS 0
42d6ab48 203#define WATCH_GTT 0
673a394b 204
71acb5eb
DA
205#define I915_GEM_PHYS_CURSOR_0 1
206#define I915_GEM_PHYS_CURSOR_1 2
207#define I915_GEM_PHYS_OVERLAY_REGS 3
208#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
209
210struct drm_i915_gem_phys_object {
211 int id;
212 struct page **page_list;
213 drm_dma_handle_t *handle;
05394f39 214 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
215};
216
0a3e67a4
JB
217struct opregion_header;
218struct opregion_acpi;
219struct opregion_swsci;
220struct opregion_asle;
221
8ee1c3db 222struct intel_opregion {
5bc4418b
BW
223 struct opregion_header __iomem *header;
224 struct opregion_acpi __iomem *acpi;
225 struct opregion_swsci __iomem *swsci;
226 struct opregion_asle __iomem *asle;
227 void __iomem *vbt;
01fe9dbd 228 u32 __iomem *lid_state;
8ee1c3db 229};
44834a67 230#define OPREGION_SIZE (8*1024)
8ee1c3db 231
6ef3d427
CW
232struct intel_overlay;
233struct intel_overlay_error_state;
234
7c1c2871
DA
235struct drm_i915_master_private {
236 drm_local_map_t *sarea;
237 struct _drm_i915_sarea *sarea_priv;
238};
de151cf6 239#define I915_FENCE_REG_NONE -1
42b5aeab
VS
240#define I915_MAX_NUM_FENCES 32
241/* 32 fences + sign bit for FENCE_REG_NONE */
242#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
243
244struct drm_i915_fence_reg {
007cc8ac 245 struct list_head lru_list;
caea7476 246 struct drm_i915_gem_object *obj;
1690e1eb 247 int pin_count;
de151cf6 248};
7c1c2871 249
9b9d172d 250struct sdvo_device_mapping {
e957d772 251 u8 initialized;
9b9d172d 252 u8 dvo_port;
253 u8 slave_addr;
254 u8 dvo_wiring;
e957d772 255 u8 i2c_pin;
b1083333 256 u8 ddc_pin;
9b9d172d 257};
258
c4a1d9e4
CW
259struct intel_display_error_state;
260
63eeaf38 261struct drm_i915_error_state {
742cbee8 262 struct kref ref;
63eeaf38
JB
263 u32 eir;
264 u32 pgtbl_er;
be998e2e 265 u32 ier;
b9a3906b 266 u32 ccid;
0f3b6849
CW
267 u32 derrmr;
268 u32 forcewake;
9574b3fe 269 bool waiting[I915_NUM_RINGS];
9db4a9c7 270 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
271 u32 tail[I915_NUM_RINGS];
272 u32 head[I915_NUM_RINGS];
0f3b6849 273 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
274 u32 ipeir[I915_NUM_RINGS];
275 u32 ipehr[I915_NUM_RINGS];
276 u32 instdone[I915_NUM_RINGS];
277 u32 acthd[I915_NUM_RINGS];
7e3b8737 278 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 279 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 280 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
281 /* our own tracking of ring head and tail */
282 u32 cpu_ring_head[I915_NUM_RINGS];
283 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 284 u32 error; /* gen6+ */
71e172e8 285 u32 err_int; /* gen7 */
c1cd90ed
DV
286 u32 instpm[I915_NUM_RINGS];
287 u32 instps[I915_NUM_RINGS];
050ee91f 288 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 289 u32 seqno[I915_NUM_RINGS];
9df30794 290 u64 bbaddr;
33f3f518
DV
291 u32 fault_reg[I915_NUM_RINGS];
292 u32 done_reg;
c1cd90ed 293 u32 faddr[I915_NUM_RINGS];
4b9de737 294 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 295 struct timeval time;
52d39a21
CW
296 struct drm_i915_error_ring {
297 struct drm_i915_error_object {
298 int page_count;
299 u32 gtt_offset;
300 u32 *pages[0];
8c123e54 301 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
302 struct drm_i915_error_request {
303 long jiffies;
304 u32 seqno;
ee4f42b1 305 u32 tail;
52d39a21
CW
306 } *requests;
307 int num_requests;
308 } ring[I915_NUM_RINGS];
9df30794 309 struct drm_i915_error_buffer {
a779e5ab 310 u32 size;
9df30794 311 u32 name;
0201f1ec 312 u32 rseqno, wseqno;
9df30794
CW
313 u32 gtt_offset;
314 u32 read_domains;
315 u32 write_domain;
4b9de737 316 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
317 s32 pinned:2;
318 u32 tiling:2;
319 u32 dirty:1;
320 u32 purgeable:1;
5d1333fc 321 s32 ring:4;
93dfb40c 322 u32 cache_level:2;
c724e8a9
CW
323 } *active_bo, *pinned_bo;
324 u32 active_bo_count, pinned_bo_count;
6ef3d427 325 struct intel_overlay_error_state *overlay;
c4a1d9e4 326 struct intel_display_error_state *display;
63eeaf38
JB
327};
328
b8cecdf5 329struct intel_crtc_config;
0e8ffe1b 330struct intel_crtc;
ee9300bb
DV
331struct intel_limit;
332struct dpll;
b8cecdf5 333
e70236a8 334struct drm_i915_display_funcs {
ee5382ae 335 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
336 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
337 void (*disable_fbc)(struct drm_device *dev);
338 int (*get_display_clock_speed)(struct drm_device *dev);
339 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
340 /**
341 * find_dpll() - Find the best values for the PLL
342 * @limit: limits for the PLL
343 * @crtc: current CRTC
344 * @target: target frequency in kHz
345 * @refclk: reference clock frequency in kHz
346 * @match_clock: if provided, @best_clock P divider must
347 * match the P divider from @match_clock
348 * used for LVDS downclocking
349 * @best_clock: best PLL values found
350 *
351 * Returns true on success, false on failure.
352 */
353 bool (*find_dpll)(const struct intel_limit *limit,
354 struct drm_crtc *crtc,
355 int target, int refclk,
356 struct dpll *match_clock,
357 struct dpll *best_clock);
d210246a 358 void (*update_wm)(struct drm_device *dev);
b840d907 359 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
4c4ff43a
PZ
360 uint32_t sprite_width, int pixel_size,
361 bool enable);
47fab737 362 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
363 /* Returns the active state of the crtc, and if the crtc is active,
364 * fills out the pipe-config with the hw state. */
365 bool (*get_pipe_config)(struct intel_crtc *,
366 struct intel_crtc_config *);
f564048e 367 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
368 int x, int y,
369 struct drm_framebuffer *old_fb);
76e5a89c
DV
370 void (*crtc_enable)(struct drm_crtc *crtc);
371 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 372 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
373 void (*write_eld)(struct drm_connector *connector,
374 struct drm_crtc *crtc);
674cf967 375 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 376 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
377 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
378 struct drm_framebuffer *fb,
379 struct drm_i915_gem_object *obj);
17638cd6
JB
380 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
381 int x, int y);
20afbda2 382 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
383 /* clock updates for mode set */
384 /* cursor updates */
385 /* render clock increase/decrease */
386 /* display clock increase/decrease */
387 /* pll clock increase/decrease */
e70236a8
JB
388};
389
990bbdad
CW
390struct drm_i915_gt_funcs {
391 void (*force_wake_get)(struct drm_i915_private *dev_priv);
392 void (*force_wake_put)(struct drm_i915_private *dev_priv);
393};
394
79fc46df
DL
395#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
396 func(is_mobile) sep \
397 func(is_i85x) sep \
398 func(is_i915g) sep \
399 func(is_i945gm) sep \
400 func(is_g33) sep \
401 func(need_gfx_hws) sep \
402 func(is_g4x) sep \
403 func(is_pineview) sep \
404 func(is_broadwater) sep \
405 func(is_crestline) sep \
406 func(is_ivybridge) sep \
407 func(is_valleyview) sep \
408 func(is_haswell) sep \
409 func(has_force_wake) sep \
410 func(has_fbc) sep \
411 func(has_pipe_cxsr) sep \
412 func(has_hotplug) sep \
413 func(cursor_needs_physical) sep \
414 func(has_overlay) sep \
415 func(overlay_needs_physical) sep \
416 func(supports_tv) sep \
417 func(has_bsd_ring) sep \
418 func(has_blt_ring) sep \
f72a1183 419 func(has_vebox_ring) sep \
dd93be58 420 func(has_llc) sep \
30568c45
DL
421 func(has_ddi) sep \
422 func(has_fpga_dbg)
c96ea64e 423
a587f779
DL
424#define DEFINE_FLAG(name) u8 name:1
425#define SEP_SEMICOLON ;
c96ea64e 426
cfdf1fa2 427struct intel_device_info {
10fce67a 428 u32 display_mmio_offset;
7eb552ae 429 u8 num_pipes:3;
c96c3a8c 430 u8 gen;
a587f779 431 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
432};
433
a587f779
DL
434#undef DEFINE_FLAG
435#undef SEP_SEMICOLON
436
7faf1ab2
DV
437enum i915_cache_level {
438 I915_CACHE_NONE = 0,
439 I915_CACHE_LLC,
440 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
441};
442
2d04befb
KG
443typedef uint32_t gen6_gtt_pte_t;
444
5d4545ae
BW
445/* The Graphics Translation Table is the way in which GEN hardware translates a
446 * Graphics Virtual Address into a Physical Address. In addition to the normal
447 * collateral associated with any va->pa translations GEN hardware also has a
448 * portion of the GTT which can be mapped by the CPU and remain both coherent
449 * and correct (in cases like swizzling). That region is referred to as GMADR in
450 * the spec.
451 */
452struct i915_gtt {
453 unsigned long start; /* Start offset of used GTT */
454 size_t total; /* Total size GTT can map */
baa09f5f 455 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
456
457 unsigned long mappable_end; /* End offset that we can CPU map */
458 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
459 phys_addr_t mappable_base; /* PA of our GMADR */
460
461 /** "Graphics Stolen Memory" holds the global PTEs */
462 void __iomem *gsm;
a81cc00c
BW
463
464 bool do_idle_maps;
9c61a32d
BW
465 dma_addr_t scratch_page_dma;
466 struct page *scratch_page;
7faf1ab2
DV
467
468 /* global gtt ops */
baa09f5f 469 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
470 size_t *stolen, phys_addr_t *mappable_base,
471 unsigned long *mappable_end);
baa09f5f 472 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
473 void (*gtt_clear_range)(struct drm_device *dev,
474 unsigned int first_entry,
475 unsigned int num_entries);
476 void (*gtt_insert_entries)(struct drm_device *dev,
477 struct sg_table *st,
478 unsigned int pg_start,
479 enum i915_cache_level cache_level);
2d04befb
KG
480 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
481 dma_addr_t addr,
482 enum i915_cache_level level);
5d4545ae 483};
a54c0c27 484#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 485
1d2a314c
DV
486#define I915_PPGTT_PD_ENTRIES 512
487#define I915_PPGTT_PT_ENTRIES 1024
488struct i915_hw_ppgtt {
8f2c59f0 489 struct drm_device *dev;
1d2a314c
DV
490 unsigned num_pd_entries;
491 struct page **pt_pages;
492 uint32_t pd_offset;
493 dma_addr_t *pt_dma_addr;
494 dma_addr_t scratch_page_dma_addr;
def886c3
DV
495
496 /* pte functions, mirroring the interface of the global gtt. */
497 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
498 unsigned int first_entry,
499 unsigned int num_entries);
500 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
501 struct sg_table *st,
502 unsigned int pg_start,
503 enum i915_cache_level cache_level);
2d04befb
KG
504 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
505 dma_addr_t addr,
506 enum i915_cache_level level);
b7c36d25 507 int (*enable)(struct drm_device *dev);
3440d265 508 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
509};
510
e59ec13d
MK
511struct i915_ctx_hang_stats {
512 /* This context had batch pending when hang was declared */
513 unsigned batch_pending;
514
515 /* This context had batch active when hang was declared */
516 unsigned batch_active;
517};
40521054
BW
518
519/* This must match up with the value previously used for execbuf2.rsvd1. */
520#define DEFAULT_CONTEXT_ID 0
521struct i915_hw_context {
dce3271b 522 struct kref ref;
40521054 523 int id;
e0556841 524 bool is_initialized;
40521054
BW
525 struct drm_i915_file_private *file_priv;
526 struct intel_ring_buffer *ring;
527 struct drm_i915_gem_object *obj;
e59ec13d 528 struct i915_ctx_hang_stats hang_stats;
40521054
BW
529};
530
b5e50c3f 531enum no_fbc_reason {
bed4a673 532 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
533 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
534 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
535 FBC_MODE_TOO_LARGE, /* mode too large for compression */
536 FBC_BAD_PLANE, /* fbc not supported on plane */
537 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 538 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 539 FBC_MODULE_PARAM,
b5e50c3f
JB
540};
541
3bad0781 542enum intel_pch {
f0350830 543 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
544 PCH_IBX, /* Ibexpeak PCH */
545 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 546 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 547 PCH_NOP,
3bad0781
ZW
548};
549
988d6ee8
PZ
550enum intel_sbi_destination {
551 SBI_ICLK,
552 SBI_MPHY,
553};
554
b690e96c 555#define QUIRK_PIPEA_FORCE (1<<0)
435793df 556#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 557#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 558
8be48d92 559struct intel_fbdev;
1630fe75 560struct intel_fbc_work;
38651674 561
c2b9152f
DV
562struct intel_gmbus {
563 struct i2c_adapter adapter;
f2ce9faf 564 u32 force_bit;
c2b9152f 565 u32 reg0;
36c785f0 566 u32 gpio_reg;
c167a6fc 567 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
568 struct drm_i915_private *dev_priv;
569};
570
f4c956ad 571struct i915_suspend_saved_registers {
ba8bbcf6
JB
572 u8 saveLBB;
573 u32 saveDSPACNTR;
574 u32 saveDSPBCNTR;
e948e994 575 u32 saveDSPARB;
ba8bbcf6
JB
576 u32 savePIPEACONF;
577 u32 savePIPEBCONF;
578 u32 savePIPEASRC;
579 u32 savePIPEBSRC;
580 u32 saveFPA0;
581 u32 saveFPA1;
582 u32 saveDPLL_A;
583 u32 saveDPLL_A_MD;
584 u32 saveHTOTAL_A;
585 u32 saveHBLANK_A;
586 u32 saveHSYNC_A;
587 u32 saveVTOTAL_A;
588 u32 saveVBLANK_A;
589 u32 saveVSYNC_A;
590 u32 saveBCLRPAT_A;
5586c8bc 591 u32 saveTRANSACONF;
42048781
ZW
592 u32 saveTRANS_HTOTAL_A;
593 u32 saveTRANS_HBLANK_A;
594 u32 saveTRANS_HSYNC_A;
595 u32 saveTRANS_VTOTAL_A;
596 u32 saveTRANS_VBLANK_A;
597 u32 saveTRANS_VSYNC_A;
0da3ea12 598 u32 savePIPEASTAT;
ba8bbcf6
JB
599 u32 saveDSPASTRIDE;
600 u32 saveDSPASIZE;
601 u32 saveDSPAPOS;
585fb111 602 u32 saveDSPAADDR;
ba8bbcf6
JB
603 u32 saveDSPASURF;
604 u32 saveDSPATILEOFF;
605 u32 savePFIT_PGM_RATIOS;
0eb96d6e 606 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
607 u32 saveBLC_PWM_CTL;
608 u32 saveBLC_PWM_CTL2;
42048781
ZW
609 u32 saveBLC_CPU_PWM_CTL;
610 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
611 u32 saveFPB0;
612 u32 saveFPB1;
613 u32 saveDPLL_B;
614 u32 saveDPLL_B_MD;
615 u32 saveHTOTAL_B;
616 u32 saveHBLANK_B;
617 u32 saveHSYNC_B;
618 u32 saveVTOTAL_B;
619 u32 saveVBLANK_B;
620 u32 saveVSYNC_B;
621 u32 saveBCLRPAT_B;
5586c8bc 622 u32 saveTRANSBCONF;
42048781
ZW
623 u32 saveTRANS_HTOTAL_B;
624 u32 saveTRANS_HBLANK_B;
625 u32 saveTRANS_HSYNC_B;
626 u32 saveTRANS_VTOTAL_B;
627 u32 saveTRANS_VBLANK_B;
628 u32 saveTRANS_VSYNC_B;
0da3ea12 629 u32 savePIPEBSTAT;
ba8bbcf6
JB
630 u32 saveDSPBSTRIDE;
631 u32 saveDSPBSIZE;
632 u32 saveDSPBPOS;
585fb111 633 u32 saveDSPBADDR;
ba8bbcf6
JB
634 u32 saveDSPBSURF;
635 u32 saveDSPBTILEOFF;
585fb111
JB
636 u32 saveVGA0;
637 u32 saveVGA1;
638 u32 saveVGA_PD;
ba8bbcf6
JB
639 u32 saveVGACNTRL;
640 u32 saveADPA;
641 u32 saveLVDS;
585fb111
JB
642 u32 savePP_ON_DELAYS;
643 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
644 u32 saveDVOA;
645 u32 saveDVOB;
646 u32 saveDVOC;
647 u32 savePP_ON;
648 u32 savePP_OFF;
649 u32 savePP_CONTROL;
585fb111 650 u32 savePP_DIVISOR;
ba8bbcf6
JB
651 u32 savePFIT_CONTROL;
652 u32 save_palette_a[256];
653 u32 save_palette_b[256];
06027f91 654 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
655 u32 saveFBC_CFB_BASE;
656 u32 saveFBC_LL_BASE;
657 u32 saveFBC_CONTROL;
658 u32 saveFBC_CONTROL2;
0da3ea12
JB
659 u32 saveIER;
660 u32 saveIIR;
661 u32 saveIMR;
42048781
ZW
662 u32 saveDEIER;
663 u32 saveDEIMR;
664 u32 saveGTIER;
665 u32 saveGTIMR;
666 u32 saveFDI_RXA_IMR;
667 u32 saveFDI_RXB_IMR;
1f84e550 668 u32 saveCACHE_MODE_0;
1f84e550 669 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
670 u32 saveSWF0[16];
671 u32 saveSWF1[16];
672 u32 saveSWF2[3];
673 u8 saveMSR;
674 u8 saveSR[8];
123f794f 675 u8 saveGR[25];
ba8bbcf6 676 u8 saveAR_INDEX;
a59e122a 677 u8 saveAR[21];
ba8bbcf6 678 u8 saveDACMASK;
a59e122a 679 u8 saveCR[37];
4b9de737 680 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
681 u32 saveCURACNTR;
682 u32 saveCURAPOS;
683 u32 saveCURABASE;
684 u32 saveCURBCNTR;
685 u32 saveCURBPOS;
686 u32 saveCURBBASE;
687 u32 saveCURSIZE;
a4fc5ed6
KP
688 u32 saveDP_B;
689 u32 saveDP_C;
690 u32 saveDP_D;
691 u32 savePIPEA_GMCH_DATA_M;
692 u32 savePIPEB_GMCH_DATA_M;
693 u32 savePIPEA_GMCH_DATA_N;
694 u32 savePIPEB_GMCH_DATA_N;
695 u32 savePIPEA_DP_LINK_M;
696 u32 savePIPEB_DP_LINK_M;
697 u32 savePIPEA_DP_LINK_N;
698 u32 savePIPEB_DP_LINK_N;
42048781
ZW
699 u32 saveFDI_RXA_CTL;
700 u32 saveFDI_TXA_CTL;
701 u32 saveFDI_RXB_CTL;
702 u32 saveFDI_TXB_CTL;
703 u32 savePFA_CTL_1;
704 u32 savePFB_CTL_1;
705 u32 savePFA_WIN_SZ;
706 u32 savePFB_WIN_SZ;
707 u32 savePFA_WIN_POS;
708 u32 savePFB_WIN_POS;
5586c8bc
ZW
709 u32 savePCH_DREF_CONTROL;
710 u32 saveDISP_ARB_CTL;
711 u32 savePIPEA_DATA_M1;
712 u32 savePIPEA_DATA_N1;
713 u32 savePIPEA_LINK_M1;
714 u32 savePIPEA_LINK_N1;
715 u32 savePIPEB_DATA_M1;
716 u32 savePIPEB_DATA_N1;
717 u32 savePIPEB_LINK_M1;
718 u32 savePIPEB_LINK_N1;
b5b72e89 719 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 720 u32 savePCH_PORT_HOTPLUG;
f4c956ad 721};
c85aa885
DV
722
723struct intel_gen6_power_mgmt {
724 struct work_struct work;
52ceb908 725 struct delayed_work vlv_work;
c85aa885
DV
726 u32 pm_iir;
727 /* lock - irqsave spinlock that protectects the work_struct and
728 * pm_iir. */
729 spinlock_t lock;
730
731 /* The below variables an all the rps hw state are protected by
732 * dev->struct mutext. */
733 u8 cur_delay;
734 u8 min_delay;
735 u8 max_delay;
52ceb908 736 u8 rpe_delay;
31c77388 737 u8 hw_max;
1a01ab3b
JB
738
739 struct delayed_work delayed_resume_work;
4fc688ce
JB
740
741 /*
742 * Protects RPS/RC6 register access and PCU communication.
743 * Must be taken after struct_mutex if nested.
744 */
745 struct mutex hw_lock;
c85aa885
DV
746};
747
1a240d4d
DV
748/* defined intel_pm.c */
749extern spinlock_t mchdev_lock;
750
c85aa885
DV
751struct intel_ilk_power_mgmt {
752 u8 cur_delay;
753 u8 min_delay;
754 u8 max_delay;
755 u8 fmax;
756 u8 fstart;
757
758 u64 last_count1;
759 unsigned long last_time1;
760 unsigned long chipset_power;
761 u64 last_count2;
762 struct timespec last_time2;
763 unsigned long gfx_power;
764 u8 corr;
765
766 int c_m;
767 int r_t;
3e373948
DV
768
769 struct drm_i915_gem_object *pwrctx;
770 struct drm_i915_gem_object *renderctx;
c85aa885
DV
771};
772
a38911a3
WX
773/* Power well structure for haswell */
774struct i915_power_well {
775 struct drm_device *device;
776 spinlock_t lock;
777 /* power well enable/disable usage count */
778 int count;
779 int i915_request;
780};
781
231f42a4
DV
782struct i915_dri1_state {
783 unsigned allow_batchbuffer : 1;
784 u32 __iomem *gfx_hws_cpu_addr;
785
786 unsigned int cpp;
787 int back_offset;
788 int front_offset;
789 int current_page;
790 int page_flipping;
791
792 uint32_t counter;
793};
794
a4da4fa4
DV
795struct intel_l3_parity {
796 u32 *remap_info;
797 struct work_struct error_work;
798};
799
4b5aed62 800struct i915_gem_mm {
4b5aed62
DV
801 /** Memory allocator for GTT stolen memory */
802 struct drm_mm stolen;
803 /** Memory allocator for GTT */
804 struct drm_mm gtt_space;
805 /** List of all objects in gtt_space. Used to restore gtt
806 * mappings on resume */
807 struct list_head bound_list;
808 /**
809 * List of objects which are not bound to the GTT (thus
810 * are idle and not used by the GPU) but still have
811 * (presumably uncached) pages still attached.
812 */
813 struct list_head unbound_list;
814
815 /** Usable portion of the GTT for GEM */
816 unsigned long stolen_base; /* limited to low memory (32-bit) */
817
818 int gtt_mtrr;
819
820 /** PPGTT used for aliasing the PPGTT with the GTT */
821 struct i915_hw_ppgtt *aliasing_ppgtt;
822
823 struct shrinker inactive_shrinker;
824 bool shrinker_no_lock_stealing;
825
826 /**
827 * List of objects currently involved in rendering.
828 *
829 * Includes buffers having the contents of their GPU caches
830 * flushed, not necessarily primitives. last_rendering_seqno
831 * represents when the rendering involved will be completed.
832 *
833 * A reference is held on the buffer while on this list.
834 */
835 struct list_head active_list;
836
837 /**
838 * LRU list of objects which are not in the ringbuffer and
839 * are ready to unbind, but are still in the GTT.
840 *
841 * last_rendering_seqno is 0 while an object is in this list.
842 *
843 * A reference is not held on the buffer while on this list,
844 * as merely being GTT-bound shouldn't prevent its being
845 * freed, and we'll pull it off the list in the free path.
846 */
847 struct list_head inactive_list;
848
849 /** LRU list of objects with fence regs on them. */
850 struct list_head fence_list;
851
852 /**
853 * We leave the user IRQ off as much as possible,
854 * but this means that requests will finish and never
855 * be retired once the system goes idle. Set a timer to
856 * fire periodically while the ring is running. When it
857 * fires, go retire requests.
858 */
859 struct delayed_work retire_work;
860
861 /**
862 * Are we in a non-interruptible section of code like
863 * modesetting?
864 */
865 bool interruptible;
866
867 /**
868 * Flag if the X Server, and thus DRM, is not currently in
869 * control of the device.
870 *
871 * This is set between LeaveVT and EnterVT. It needs to be
872 * replaced with a semaphore. It also needs to be
873 * transitioned away from for kernel modesetting.
874 */
875 int suspended;
876
4b5aed62
DV
877 /** Bit 6 swizzling required for X tiling */
878 uint32_t bit_6_swizzle_x;
879 /** Bit 6 swizzling required for Y tiling */
880 uint32_t bit_6_swizzle_y;
881
882 /* storage for physical objects */
883 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
884
885 /* accounting, useful for userland debugging */
886 size_t object_memory;
887 u32 object_count;
888};
889
edc3d884
MK
890struct drm_i915_error_state_buf {
891 unsigned bytes;
892 unsigned size;
893 int err;
894 u8 *buf;
895 loff_t start;
896 loff_t pos;
897};
898
99584db3
DV
899struct i915_gpu_error {
900 /* For hangcheck timer */
901#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
902#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
903 struct timer_list hangcheck_timer;
99584db3
DV
904
905 /* For reset and error_state handling. */
906 spinlock_t lock;
907 /* Protected by the above dev->gpu_error.lock. */
908 struct drm_i915_error_state *first_error;
909 struct work_struct work;
99584db3
DV
910
911 unsigned long last_reset;
912
1f83fee0 913 /**
f69061be 914 * State variable and reset counter controlling the reset flow
1f83fee0 915 *
f69061be
DV
916 * Upper bits are for the reset counter. This counter is used by the
917 * wait_seqno code to race-free noticed that a reset event happened and
918 * that it needs to restart the entire ioctl (since most likely the
919 * seqno it waited for won't ever signal anytime soon).
920 *
921 * This is important for lock-free wait paths, where no contended lock
922 * naturally enforces the correct ordering between the bail-out of the
923 * waiter and the gpu reset work code.
1f83fee0
DV
924 *
925 * Lowest bit controls the reset state machine: Set means a reset is in
926 * progress. This state will (presuming we don't have any bugs) decay
927 * into either unset (successful reset) or the special WEDGED value (hw
928 * terminally sour). All waiters on the reset_queue will be woken when
929 * that happens.
930 */
931 atomic_t reset_counter;
932
933 /**
934 * Special values/flags for reset_counter
935 *
936 * Note that the code relies on
937 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
938 * being true.
939 */
940#define I915_RESET_IN_PROGRESS_FLAG 1
941#define I915_WEDGED 0xffffffff
942
943 /**
944 * Waitqueue to signal when the reset has completed. Used by clients
945 * that wait for dev_priv->mm.wedged to settle.
946 */
947 wait_queue_head_t reset_queue;
33196ded 948
99584db3
DV
949 /* For gpu hang simulation. */
950 unsigned int stop_rings;
951};
952
b8efb17b
ZR
953enum modeset_restore {
954 MODESET_ON_LID_OPEN,
955 MODESET_DONE,
956 MODESET_SUSPENDED,
957};
958
41aa3448
RV
959struct intel_vbt_data {
960 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
961 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
962
963 /* Feature bits */
964 unsigned int int_tv_support:1;
965 unsigned int lvds_dither:1;
966 unsigned int lvds_vbt:1;
967 unsigned int int_crt_support:1;
968 unsigned int lvds_use_ssc:1;
969 unsigned int display_clock_mode:1;
970 unsigned int fdi_rx_polarity_inverted:1;
971 int lvds_ssc_freq;
972 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
973
974 /* eDP */
975 int edp_rate;
976 int edp_lanes;
977 int edp_preemphasis;
978 int edp_vswing;
979 bool edp_initialized;
980 bool edp_support;
981 int edp_bpp;
982 struct edp_power_seq edp_pps;
983
984 int crt_ddc_pin;
985
986 int child_dev_num;
987 struct child_device_config *child_dev;
988};
989
f4c956ad
DV
990typedef struct drm_i915_private {
991 struct drm_device *dev;
42dcedd4 992 struct kmem_cache *slab;
f4c956ad
DV
993
994 const struct intel_device_info *info;
995
996 int relative_constants_mode;
997
998 void __iomem *regs;
999
1000 struct drm_i915_gt_funcs gt;
1001 /** gt_fifo_count and the subsequent register write are synchronized
1002 * with dev->struct_mutex. */
1003 unsigned gt_fifo_count;
1004 /** forcewake_count is protected by gt_lock */
1005 unsigned forcewake_count;
1006 /** gt_lock is also taken in irq contexts. */
99057c81 1007 spinlock_t gt_lock;
f4c956ad
DV
1008
1009 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1010
28c70f16 1011
f4c956ad
DV
1012 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1013 * controller on different i2c buses. */
1014 struct mutex gmbus_mutex;
1015
1016 /**
1017 * Base address of the gmbus and gpio block.
1018 */
1019 uint32_t gpio_mmio_base;
1020
28c70f16
DV
1021 wait_queue_head_t gmbus_wait_queue;
1022
f4c956ad
DV
1023 struct pci_dev *bridge_dev;
1024 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1025 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1026
1027 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1028 struct resource mch_res;
1029
1030 atomic_t irq_received;
1031
1032 /* protects the irq masks */
1033 spinlock_t irq_lock;
1034
9ee32fea
DV
1035 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1036 struct pm_qos_request pm_qos;
1037
f4c956ad 1038 /* DPIO indirect register protection */
09153000 1039 struct mutex dpio_lock;
f4c956ad
DV
1040
1041 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1042 u32 irq_mask;
1043 u32 gt_irq_mask;
f4c956ad 1044
f4c956ad 1045 struct work_struct hotplug_work;
52d7eced 1046 bool enable_hotplug_processing;
b543fb04
EE
1047 struct {
1048 unsigned long hpd_last_jiffies;
1049 int hpd_cnt;
1050 enum {
1051 HPD_ENABLED = 0,
1052 HPD_DISABLED = 1,
1053 HPD_MARK_DISABLED = 2
1054 } hpd_mark;
1055 } hpd_stats[HPD_NUM_PINS];
142e2398 1056 u32 hpd_event_bits;
ac4c16c5 1057 struct timer_list hotplug_reenable_timer;
f4c956ad 1058
7f1f3851 1059 int num_plane;
f4c956ad 1060
f4c956ad
DV
1061 unsigned long cfb_size;
1062 unsigned int cfb_fb;
1063 enum plane cfb_plane;
1064 int cfb_y;
1065 struct intel_fbc_work *fbc_work;
1066
1067 struct intel_opregion opregion;
41aa3448 1068 struct intel_vbt_data vbt;
f4c956ad
DV
1069
1070 /* overlay */
1071 struct intel_overlay *overlay;
2c6602df 1072 unsigned int sprite_scaling_enabled;
f4c956ad 1073
31ad8ec6
JN
1074 /* backlight */
1075 struct {
1076 int level;
1077 bool enabled;
8ba2d185 1078 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1079 struct backlight_device *device;
1080 } backlight;
1081
f4c956ad 1082 /* LVDS info */
f4c956ad
DV
1083 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1084 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
f4c956ad
DV
1085 bool no_aux_handshake;
1086
f4c956ad
DV
1087 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1088 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1089 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1090
1091 unsigned int fsb_freq, mem_freq, is_ddr3;
1092
f4c956ad
DV
1093 struct workqueue_struct *wq;
1094
1095 /* Display functions */
1096 struct drm_i915_display_funcs display;
1097
1098 /* PCH chipset type */
1099 enum intel_pch pch_type;
17a303ec 1100 unsigned short pch_id;
f4c956ad
DV
1101
1102 unsigned long quirks;
1103
b8efb17b
ZR
1104 enum modeset_restore modeset_restore;
1105 struct mutex modeset_restore_lock;
673a394b 1106
5d4545ae
BW
1107 struct i915_gtt gtt;
1108
4b5aed62 1109 struct i915_gem_mm mm;
8781342d 1110
8781342d
DV
1111 /* Kernel Modesetting */
1112
9b9d172d 1113 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1114
27f8227b
JB
1115 struct drm_crtc *plane_to_crtc_mapping[3];
1116 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1117 wait_queue_head_t pending_flip_queue;
1118
e72f9fbf
DV
1119 int num_shared_dpll;
1120 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1121 struct intel_ddi_plls ddi_plls;
ee7b9f93 1122
652c393a
JB
1123 /* Reclocking support */
1124 bool render_reclock_avail;
1125 bool lvds_downclock_avail;
18f9ed12
ZY
1126 /* indicates the reduced downclock for LVDS*/
1127 int lvds_downclock;
652c393a 1128 u16 orig_clock;
f97108d1 1129
c4804411 1130 bool mchbar_need_disable;
f97108d1 1131
a4da4fa4
DV
1132 struct intel_l3_parity l3_parity;
1133
c6a828d3 1134 /* gen6+ rps state */
c85aa885 1135 struct intel_gen6_power_mgmt rps;
c6a828d3 1136
20e4d407
DV
1137 /* ilk-only ips/rps state. Everything in here is protected by the global
1138 * mchdev_lock in intel_pm.c */
c85aa885 1139 struct intel_ilk_power_mgmt ips;
b5e50c3f 1140
a38911a3
WX
1141 /* Haswell power well */
1142 struct i915_power_well power_well;
1143
b5e50c3f 1144 enum no_fbc_reason no_fbc_reason;
38651674 1145
20bf377e
JB
1146 struct drm_mm_node *compressed_fb;
1147 struct drm_mm_node *compressed_llb;
34dc4d44 1148
99584db3 1149 struct i915_gpu_error gpu_error;
ae681d96 1150
c9cddffc
JB
1151 struct drm_i915_gem_object *vlv_pctx;
1152
8be48d92
DA
1153 /* list of fbdev register on this device */
1154 struct intel_fbdev *fbdev;
e953fd7b 1155
073f34d9
JB
1156 /*
1157 * The console may be contended at resume, but we don't
1158 * want it to block on it.
1159 */
1160 struct work_struct console_resume_work;
1161
e953fd7b 1162 struct drm_property *broadcast_rgb_property;
3f43c48d 1163 struct drm_property *force_audio_property;
e3689190 1164
254f965c
BW
1165 bool hw_contexts_disabled;
1166 uint32_t hw_context_size;
f4c956ad 1167
3e68320e 1168 u32 fdi_rx_config;
68d18ad7 1169
f4c956ad 1170 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1171
1172 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1173 * here! */
1174 struct i915_dri1_state dri1;
1da177e4
LT
1175} drm_i915_private_t;
1176
b4519513
CW
1177/* Iterate over initialised rings */
1178#define for_each_ring(ring__, dev_priv__, i__) \
1179 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1180 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1181
b1d7e4b4
WF
1182enum hdmi_force_audio {
1183 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1184 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1185 HDMI_AUDIO_AUTO, /* trust EDID */
1186 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1187};
1188
ed2f3452
CW
1189#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1190
37e680a1
CW
1191struct drm_i915_gem_object_ops {
1192 /* Interface between the GEM object and its backing storage.
1193 * get_pages() is called once prior to the use of the associated set
1194 * of pages before to binding them into the GTT, and put_pages() is
1195 * called after we no longer need them. As we expect there to be
1196 * associated cost with migrating pages between the backing storage
1197 * and making them available for the GPU (e.g. clflush), we may hold
1198 * onto the pages after they are no longer referenced by the GPU
1199 * in case they may be used again shortly (for example migrating the
1200 * pages to a different memory domain within the GTT). put_pages()
1201 * will therefore most likely be called when the object itself is
1202 * being released or under memory pressure (where we attempt to
1203 * reap pages for the shrinker).
1204 */
1205 int (*get_pages)(struct drm_i915_gem_object *);
1206 void (*put_pages)(struct drm_i915_gem_object *);
1207};
1208
673a394b 1209struct drm_i915_gem_object {
c397b908 1210 struct drm_gem_object base;
673a394b 1211
37e680a1
CW
1212 const struct drm_i915_gem_object_ops *ops;
1213
673a394b
EA
1214 /** Current space allocated to this object in the GTT, if any. */
1215 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1216 /** Stolen memory for this object, instead of being backed by shmem. */
1217 struct drm_mm_node *stolen;
35c20a60 1218 struct list_head global_list;
673a394b 1219
65ce3027 1220 /** This object's place on the active/inactive lists */
69dc4987
CW
1221 struct list_head ring_list;
1222 struct list_head mm_list;
432e58ed
CW
1223 /** This object's place in the batchbuffer or on the eviction list */
1224 struct list_head exec_list;
673a394b
EA
1225
1226 /**
65ce3027
CW
1227 * This is set if the object is on the active lists (has pending
1228 * rendering and so a non-zero seqno), and is not set if it i s on
1229 * inactive (ready to be unbound) list.
673a394b 1230 */
0206e353 1231 unsigned int active:1;
673a394b
EA
1232
1233 /**
1234 * This is set if the object has been written to since last bound
1235 * to the GTT
1236 */
0206e353 1237 unsigned int dirty:1;
778c3544
DV
1238
1239 /**
1240 * Fence register bits (if any) for this object. Will be set
1241 * as needed when mapped into the GTT.
1242 * Protected by dev->struct_mutex.
778c3544 1243 */
4b9de737 1244 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1245
778c3544
DV
1246 /**
1247 * Advice: are the backing pages purgeable?
1248 */
0206e353 1249 unsigned int madv:2;
778c3544 1250
778c3544
DV
1251 /**
1252 * Current tiling mode for the object.
1253 */
0206e353 1254 unsigned int tiling_mode:2;
5d82e3e6
CW
1255 /**
1256 * Whether the tiling parameters for the currently associated fence
1257 * register have changed. Note that for the purposes of tracking
1258 * tiling changes we also treat the unfenced register, the register
1259 * slot that the object occupies whilst it executes a fenced
1260 * command (such as BLT on gen2/3), as a "fence".
1261 */
1262 unsigned int fence_dirty:1;
778c3544
DV
1263
1264 /** How many users have pinned this object in GTT space. The following
1265 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1266 * (via user_pin_count), execbuffer (objects are not allowed multiple
1267 * times for the same batchbuffer), and the framebuffer code. When
1268 * switching/pageflipping, the framebuffer code has at most two buffers
1269 * pinned per crtc.
1270 *
1271 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1272 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1273 unsigned int pin_count:4;
778c3544 1274#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1275
75e9e915
DV
1276 /**
1277 * Is the object at the current location in the gtt mappable and
1278 * fenceable? Used to avoid costly recalculations.
1279 */
0206e353 1280 unsigned int map_and_fenceable:1;
75e9e915 1281
fb7d516a
DV
1282 /**
1283 * Whether the current gtt mapping needs to be mappable (and isn't just
1284 * mappable by accident). Track pin and fault separate for a more
1285 * accurate mappable working set.
1286 */
0206e353
AJ
1287 unsigned int fault_mappable:1;
1288 unsigned int pin_mappable:1;
fb7d516a 1289
caea7476
CW
1290 /*
1291 * Is the GPU currently using a fence to access this buffer,
1292 */
1293 unsigned int pending_fenced_gpu_access:1;
1294 unsigned int fenced_gpu_access:1;
1295
93dfb40c
CW
1296 unsigned int cache_level:2;
1297
7bddb01f 1298 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1299 unsigned int has_global_gtt_mapping:1;
9da3da66 1300 unsigned int has_dma_mapping:1;
7bddb01f 1301
9da3da66 1302 struct sg_table *pages;
a5570178 1303 int pages_pin_count;
673a394b 1304
1286ff73 1305 /* prime dma-buf support */
9a70cc2a
DA
1306 void *dma_buf_vmapping;
1307 int vmapping_count;
1308
67731b87
CW
1309 /**
1310 * Used for performing relocations during execbuffer insertion.
1311 */
1312 struct hlist_node exec_node;
1313 unsigned long exec_handle;
6fe4f140 1314 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1315
673a394b
EA
1316 /**
1317 * Current offset of the object in GTT space.
1318 *
1319 * This is the same as gtt_space->start
1320 */
1321 uint32_t gtt_offset;
e67b8ce1 1322
caea7476
CW
1323 struct intel_ring_buffer *ring;
1324
1c293ea3 1325 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1326 uint32_t last_read_seqno;
1327 uint32_t last_write_seqno;
caea7476
CW
1328 /** Breadcrumb of last fenced GPU access to the buffer. */
1329 uint32_t last_fenced_seqno;
673a394b 1330
778c3544 1331 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1332 uint32_t stride;
673a394b 1333
280b713b 1334 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1335 unsigned long *bit_17;
280b713b 1336
79e53945
JB
1337 /** User space pin count and filp owning the pin */
1338 uint32_t user_pin_count;
1339 struct drm_file *pin_filp;
71acb5eb
DA
1340
1341 /** for phy allocated objects */
1342 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1343};
b45305fc 1344#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1345
62b8b215 1346#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1347
673a394b
EA
1348/**
1349 * Request queue structure.
1350 *
1351 * The request queue allows us to note sequence numbers that have been emitted
1352 * and may be associated with active buffers to be retired.
1353 *
1354 * By keeping this list, we can avoid having to do questionable
1355 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1356 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1357 */
1358struct drm_i915_gem_request {
852835f3
ZN
1359 /** On Which ring this request was generated */
1360 struct intel_ring_buffer *ring;
1361
673a394b
EA
1362 /** GEM sequence number associated with this request. */
1363 uint32_t seqno;
1364
7d736f4f
MK
1365 /** Position in the ringbuffer of the start of the request */
1366 u32 head;
1367
1368 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1369 u32 tail;
1370
0e50e96b
MK
1371 /** Context related to this request */
1372 struct i915_hw_context *ctx;
1373
7d736f4f
MK
1374 /** Batch buffer related to this request if any */
1375 struct drm_i915_gem_object *batch_obj;
1376
673a394b
EA
1377 /** Time at which this request was emitted, in jiffies. */
1378 unsigned long emitted_jiffies;
1379
b962442e 1380 /** global list entry for this request */
673a394b 1381 struct list_head list;
b962442e 1382
f787a5f5 1383 struct drm_i915_file_private *file_priv;
b962442e
EA
1384 /** file_priv list entry for this request */
1385 struct list_head client_list;
673a394b
EA
1386};
1387
1388struct drm_i915_file_private {
1389 struct {
99057c81 1390 spinlock_t lock;
b962442e 1391 struct list_head request_list;
673a394b 1392 } mm;
40521054 1393 struct idr context_idr;
e59ec13d
MK
1394
1395 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1396};
1397
cae5852d
ZN
1398#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1399
1400#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1401#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1402#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1403#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1404#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1405#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1406#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1407#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1408#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1409#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1410#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1411#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1412#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1413#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1414#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1415#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1416#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1417#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1418#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1419#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1420 (dev)->pci_device == 0x0152 || \
1421 (dev)->pci_device == 0x015a)
6547fbdb
DV
1422#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1423 (dev)->pci_device == 0x0106 || \
1424 (dev)->pci_device == 0x010A)
70a3eb7a 1425#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1426#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1427#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1428#define IS_ULT(dev) (IS_HASWELL(dev) && \
1429 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1430
85436696
JB
1431/*
1432 * The genX designation typically refers to the render engine, so render
1433 * capability related checks should use IS_GEN, while display and other checks
1434 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1435 * chips, etc.).
1436 */
cae5852d
ZN
1437#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1438#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1439#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1440#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1441#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1442#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1443
1444#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1445#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1446#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1447#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1448#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1449
254f965c 1450#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1451#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1452
05394f39 1453#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1454#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1455
b45305fc
DV
1456/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1457#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1458
cae5852d
ZN
1459/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1460 * rows, which changed the alignment requirements and fence programming.
1461 */
1462#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1463 IS_I915GM(dev)))
1464#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1465#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1466#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1467#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1468#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1469#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1470/* dsparb controlled by hw only */
1471#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1472
1473#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1474#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1475#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1476
eceae481 1477#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1478
dd93be58 1479#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1480#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1481#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1482
17a303ec
PZ
1483#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1484#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1485#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1486#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1487#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1488#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1489
cae5852d 1490#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1491#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1492#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1493#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1494#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1495#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1496
b7884eb4
DV
1497#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1498
f27b9265 1499#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1500
c8735b0c
BW
1501#define GT_FREQUENCY_MULTIPLIER 50
1502
05394f39
CW
1503#include "i915_trace.h"
1504
83b7f9ac
ED
1505/**
1506 * RC6 is a special power stage which allows the GPU to enter an very
1507 * low-voltage mode when idle, using down to 0V while at this stage. This
1508 * stage is entered automatically when the GPU is idle when RC6 support is
1509 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1510 *
1511 * There are different RC6 modes available in Intel GPU, which differentiate
1512 * among each other with the latency required to enter and leave RC6 and
1513 * voltage consumed by the GPU in different states.
1514 *
1515 * The combination of the following flags define which states GPU is allowed
1516 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1517 * RC6pp is deepest RC6. Their support by hardware varies according to the
1518 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1519 * which brings the most power savings; deeper states save more power, but
1520 * require higher latency to switch to and wake up.
1521 */
1522#define INTEL_RC6_ENABLE (1<<0)
1523#define INTEL_RC6p_ENABLE (1<<1)
1524#define INTEL_RC6pp_ENABLE (1<<2)
1525
c153f45f 1526extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1527extern int i915_max_ioctl;
a35d9d3c
BW
1528extern unsigned int i915_fbpercrtc __always_unused;
1529extern int i915_panel_ignore_lid __read_mostly;
1530extern unsigned int i915_powersave __read_mostly;
f45b5557 1531extern int i915_semaphores __read_mostly;
a35d9d3c 1532extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1533extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1534extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1535extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1536extern int i915_enable_rc6 __read_mostly;
4415e63b 1537extern int i915_enable_fbc __read_mostly;
a35d9d3c 1538extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1539extern int i915_enable_ppgtt __read_mostly;
0a3af268 1540extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1541extern int i915_disable_power_well __read_mostly;
3c4ca58c 1542extern int i915_enable_ips __read_mostly;
b3a83639 1543
6a9ee8af
DA
1544extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1545extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1546extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1547extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1548
1da177e4 1549 /* i915_dma.c */
d05c617e 1550void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1551extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1552extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1553extern int i915_driver_unload(struct drm_device *);
673a394b 1554extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1555extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1556extern void i915_driver_preclose(struct drm_device *dev,
1557 struct drm_file *file_priv);
673a394b
EA
1558extern void i915_driver_postclose(struct drm_device *dev,
1559 struct drm_file *file_priv);
84b1fd10 1560extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1561#ifdef CONFIG_COMPAT
0d6aa60b
DA
1562extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1563 unsigned long arg);
c43b5634 1564#endif
673a394b 1565extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1566 struct drm_clip_rect *box,
1567 int DR1, int DR4);
8e96d9c4 1568extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1569extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1570extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1571extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1572extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1573extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1574
073f34d9 1575extern void intel_console_resume(struct work_struct *work);
af6061af 1576
1da177e4 1577/* i915_irq.c */
f65d9421 1578void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1579void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1580
f71d4af4 1581extern void intel_irq_init(struct drm_device *dev);
20afbda2 1582extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1583extern void intel_gt_init(struct drm_device *dev);
16995a9f 1584extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1585
742cbee8
DV
1586void i915_error_state_free(struct kref *error_ref);
1587
7c463586
KP
1588void
1589i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1590
1591void
1592i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1593
3bd3c932
CW
1594#ifdef CONFIG_DEBUG_FS
1595extern void i915_destroy_error_state(struct drm_device *dev);
1596#else
1597#define i915_destroy_error_state(x)
1598#endif
1599
7c463586 1600
673a394b
EA
1601/* i915_gem.c */
1602int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1603 struct drm_file *file_priv);
1604int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1605 struct drm_file *file_priv);
1606int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1607 struct drm_file *file_priv);
1608int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file_priv);
1610int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1611 struct drm_file *file_priv);
de151cf6
JB
1612int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1613 struct drm_file *file_priv);
673a394b
EA
1614int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1615 struct drm_file *file_priv);
1616int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1617 struct drm_file *file_priv);
1618int i915_gem_execbuffer(struct drm_device *dev, void *data,
1619 struct drm_file *file_priv);
76446cac
JB
1620int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1621 struct drm_file *file_priv);
673a394b
EA
1622int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1623 struct drm_file *file_priv);
1624int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1625 struct drm_file *file_priv);
1626int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1627 struct drm_file *file_priv);
199adf40
BW
1628int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1629 struct drm_file *file);
1630int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1631 struct drm_file *file);
673a394b
EA
1632int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1633 struct drm_file *file_priv);
3ef94daa
CW
1634int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1635 struct drm_file *file_priv);
673a394b
EA
1636int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1637 struct drm_file *file_priv);
1638int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1639 struct drm_file *file_priv);
1640int i915_gem_set_tiling(struct drm_device *dev, void *data,
1641 struct drm_file *file_priv);
1642int i915_gem_get_tiling(struct drm_device *dev, void *data,
1643 struct drm_file *file_priv);
5a125c3c
EA
1644int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1645 struct drm_file *file_priv);
23ba4fd0
BW
1646int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1647 struct drm_file *file_priv);
673a394b 1648void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1649void *i915_gem_object_alloc(struct drm_device *dev);
1650void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1651int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1652void i915_gem_object_init(struct drm_i915_gem_object *obj,
1653 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1654struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1655 size_t size);
673a394b 1656void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1657
2021746e
CW
1658int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1659 uint32_t alignment,
86a1ee26
CW
1660 bool map_and_fenceable,
1661 bool nonblocking);
05394f39 1662void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1663int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1664int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1665void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1666void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1667
37e680a1 1668int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1669static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1670{
67d5a50c
ID
1671 struct sg_page_iter sg_iter;
1672
1673 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1674 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1675
1676 return NULL;
9da3da66 1677}
a5570178
CW
1678static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1679{
1680 BUG_ON(obj->pages == NULL);
1681 obj->pages_pin_count++;
1682}
1683static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1684{
1685 BUG_ON(obj->pages_pin_count == 0);
1686 obj->pages_pin_count--;
1687}
1688
54cf91dc 1689int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1690int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1691 struct intel_ring_buffer *to);
54cf91dc 1692void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1693 struct intel_ring_buffer *ring);
54cf91dc 1694
ff72145b
DA
1695int i915_gem_dumb_create(struct drm_file *file_priv,
1696 struct drm_device *dev,
1697 struct drm_mode_create_dumb *args);
1698int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1699 uint32_t handle, uint64_t *offset);
1700int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1701 uint32_t handle);
f787a5f5
CW
1702/**
1703 * Returns true if seq1 is later than seq2.
1704 */
1705static inline bool
1706i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1707{
1708 return (int32_t)(seq1 - seq2) >= 0;
1709}
1710
fca26bb4
MK
1711int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1712int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1713int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1714int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1715
9a5a53b3 1716static inline bool
1690e1eb
CW
1717i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1718{
1719 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1720 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1721 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1722 return true;
1723 } else
1724 return false;
1690e1eb
CW
1725}
1726
1727static inline void
1728i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1729{
1730 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1731 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1732 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1733 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1734 }
1735}
1736
b09a1fec 1737void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1738void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1739int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1740 bool interruptible);
1f83fee0
DV
1741static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1742{
1743 return unlikely(atomic_read(&error->reset_counter)
1744 & I915_RESET_IN_PROGRESS_FLAG);
1745}
1746
1747static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1748{
1749 return atomic_read(&error->reset_counter) == I915_WEDGED;
1750}
a71d8d94 1751
069efc1d 1752void i915_gem_reset(struct drm_device *dev);
05394f39 1753void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1754int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1755 uint32_t read_domains,
1756 uint32_t write_domain);
a8198eea 1757int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1758int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1759int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1760void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1761void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1762void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1763int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1764int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1765int __i915_add_request(struct intel_ring_buffer *ring,
1766 struct drm_file *file,
7d736f4f 1767 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1768 u32 *seqno);
1769#define i915_add_request(ring, seqno) \
854c94a7 1770 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1771int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1772 uint32_t seqno);
de151cf6 1773int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1774int __must_check
1775i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1776 bool write);
1777int __must_check
dabdfe02
CW
1778i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1779int __must_check
2da3b9b9
CW
1780i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1781 u32 alignment,
2021746e 1782 struct intel_ring_buffer *pipelined);
71acb5eb 1783int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1784 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1785 int id,
1786 int align);
71acb5eb 1787void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1788 struct drm_i915_gem_object *obj);
71acb5eb 1789void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1790void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1791
0fa87796
ID
1792uint32_t
1793i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1794uint32_t
d865110c
ID
1795i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1796 int tiling_mode, bool fenced);
467cffba 1797
e4ffd173
CW
1798int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1799 enum i915_cache_level cache_level);
1800
1286ff73
DV
1801struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1802 struct dma_buf *dma_buf);
1803
1804struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1805 struct drm_gem_object *gem_obj, int flags);
1806
254f965c
BW
1807/* i915_gem_context.c */
1808void i915_gem_context_init(struct drm_device *dev);
1809void i915_gem_context_fini(struct drm_device *dev);
254f965c 1810void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1811int i915_switch_context(struct intel_ring_buffer *ring,
1812 struct drm_file *file, int to_id);
dce3271b
MK
1813void i915_gem_context_free(struct kref *ctx_ref);
1814static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1815{
1816 kref_get(&ctx->ref);
1817}
1818
1819static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1820{
1821 kref_put(&ctx->ref, i915_gem_context_free);
1822}
1823
c0bb617a
MK
1824struct i915_ctx_hang_stats * __must_check
1825i915_gem_context_get_hang_stats(struct intel_ring_buffer *ring,
1826 struct drm_file *file,
1827 u32 id);
84624813
BW
1828int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *file);
1830int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *file);
1286ff73 1832
76aaf220 1833/* i915_gem_gtt.c */
1d2a314c 1834void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1835void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1836 struct drm_i915_gem_object *obj,
1837 enum i915_cache_level cache_level);
1838void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1839 struct drm_i915_gem_object *obj);
1d2a314c 1840
76aaf220 1841void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1842int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1843void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1844 enum i915_cache_level cache_level);
05394f39 1845void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1846void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1847void i915_gem_init_global_gtt(struct drm_device *dev);
1848void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1849 unsigned long mappable_end, unsigned long end);
e76e9aeb 1850int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1851static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1852{
1853 if (INTEL_INFO(dev)->gen < 6)
1854 intel_gtt_chipset_flush();
1855}
1856
76aaf220 1857
b47eb4a2 1858/* i915_gem_evict.c */
2021746e 1859int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1860 unsigned alignment,
1861 unsigned cache_level,
86a1ee26
CW
1862 bool mappable,
1863 bool nonblock);
6c085a72 1864int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1865
9797fbfb
CW
1866/* i915_gem_stolen.c */
1867int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1868int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1869void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1870void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1871struct drm_i915_gem_object *
1872i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1873struct drm_i915_gem_object *
1874i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1875 u32 stolen_offset,
1876 u32 gtt_offset,
1877 u32 size);
0104fdbb 1878void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1879
673a394b 1880/* i915_gem_tiling.c */
e9b73c67
CW
1881inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1882{
1883 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1884
1885 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1886 obj->tiling_mode != I915_TILING_NONE;
1887}
1888
673a394b 1889void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1890void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1891void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1892
1893/* i915_gem_debug.c */
05394f39 1894void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1895 const char *where, uint32_t mark);
23bc5982
CW
1896#if WATCH_LISTS
1897int i915_verify_lists(struct drm_device *dev);
673a394b 1898#else
23bc5982 1899#define i915_verify_lists(dev) 0
673a394b 1900#endif
05394f39
CW
1901void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1902 int handle);
1903void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1904 const char *where, uint32_t mark);
1da177e4 1905
2017263e 1906/* i915_debugfs.c */
27c202ad
BG
1907int i915_debugfs_init(struct drm_minor *minor);
1908void i915_debugfs_cleanup(struct drm_minor *minor);
edc3d884
MK
1909__printf(2, 3)
1910void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2017263e 1911
317c35d1
JB
1912/* i915_suspend.c */
1913extern int i915_save_state(struct drm_device *dev);
1914extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1915
d8157a36
DV
1916/* i915_ums.c */
1917void i915_save_display_reg(struct drm_device *dev);
1918void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1919
0136db58
BW
1920/* i915_sysfs.c */
1921void i915_setup_sysfs(struct drm_device *dev_priv);
1922void i915_teardown_sysfs(struct drm_device *dev_priv);
1923
f899fc64
CW
1924/* intel_i2c.c */
1925extern int intel_setup_gmbus(struct drm_device *dev);
1926extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 1927static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 1928{
2ed06c93 1929 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1930}
1931
1932extern struct i2c_adapter *intel_gmbus_get_adapter(
1933 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1934extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1935extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 1936static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
1937{
1938 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1939}
f899fc64
CW
1940extern void intel_i2c_reset(struct drm_device *dev);
1941
3b617967 1942/* intel_opregion.c */
44834a67
CW
1943extern int intel_opregion_setup(struct drm_device *dev);
1944#ifdef CONFIG_ACPI
1945extern void intel_opregion_init(struct drm_device *dev);
1946extern void intel_opregion_fini(struct drm_device *dev);
3b617967 1947extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 1948#else
44834a67
CW
1949static inline void intel_opregion_init(struct drm_device *dev) { return; }
1950static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 1951static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 1952#endif
8ee1c3db 1953
723bfd70
JB
1954/* intel_acpi.c */
1955#ifdef CONFIG_ACPI
1956extern void intel_register_dsm_handler(void);
1957extern void intel_unregister_dsm_handler(void);
1958#else
1959static inline void intel_register_dsm_handler(void) { return; }
1960static inline void intel_unregister_dsm_handler(void) { return; }
1961#endif /* CONFIG_ACPI */
1962
79e53945 1963/* modesetting */
f817586c 1964extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 1965extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 1966extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1967extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1968extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1969extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1970extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1971 bool force_restore);
44cec740 1972extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1973extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1974extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1975extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1976extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1977extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
1978extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1979extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1980extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
1981extern void intel_detect_pch(struct drm_device *dev);
1982extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1983extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1984
2911a35b 1985extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1986int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1987 struct drm_file *file);
575155a9 1988
6ef3d427 1989/* overlay */
3bd3c932 1990#ifdef CONFIG_DEBUG_FS
6ef3d427 1991extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
1992extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1993 struct intel_overlay_error_state *error);
c4a1d9e4
CW
1994
1995extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 1996extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
1997 struct drm_device *dev,
1998 struct intel_display_error_state *error);
3bd3c932 1999#endif
6ef3d427 2000
b7287d80
BW
2001/* On SNB platform, before reading ring registers forcewake bit
2002 * must be set to prevent GT core from power down and stale values being
2003 * returned.
2004 */
fcca7926
BW
2005void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2006void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 2007int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 2008
42c0526c
BW
2009int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2010int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2011
2012/* intel_sideband.c */
64936258
JN
2013u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2014void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2015u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
2016u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2017void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2018u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2019 enum intel_sbi_destination destination);
2020void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2021 enum intel_sbi_destination destination);
0a073b84 2022
855ba3be
JB
2023int vlv_gpu_freq(int ddr_freq, int val);
2024int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2025
5f75377d 2026#define __i915_read(x, y) \
f7000883 2027 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 2028
5f75377d
KP
2029__i915_read(8, b)
2030__i915_read(16, w)
2031__i915_read(32, l)
2032__i915_read(64, q)
2033#undef __i915_read
2034
2035#define __i915_write(x, y) \
f7000883
AK
2036 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
2037
5f75377d
KP
2038__i915_write(8, b)
2039__i915_write(16, w)
2040__i915_write(32, l)
2041__i915_write(64, q)
2042#undef __i915_write
2043
2044#define I915_READ8(reg) i915_read8(dev_priv, (reg))
2045#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
2046
2047#define I915_READ16(reg) i915_read16(dev_priv, (reg))
2048#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
2049#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
2050#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
2051
2052#define I915_READ(reg) i915_read32(dev_priv, (reg))
2053#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
2054#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
2055#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
2056
2057#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
2058#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
2059
2060#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2061#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2062
55bc60db
VS
2063/* "Broadcast RGB" property */
2064#define INTEL_BROADCAST_RGB_AUTO 0
2065#define INTEL_BROADCAST_RGB_FULL 1
2066#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2067
766aa1c4
VS
2068static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2069{
2070 if (HAS_PCH_SPLIT(dev))
2071 return CPU_VGACNTRL;
2072 else if (IS_VALLEYVIEW(dev))
2073 return VLV_VGACNTRL;
2074 else
2075 return VGACNTRL;
2076}
2077
2bb4629a
VS
2078static inline void __user *to_user_ptr(u64 address)
2079{
2080 return (void __user *)(uintptr_t)address;
2081}
2082
df97729f
ID
2083static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2084{
2085 unsigned long j = msecs_to_jiffies(m);
2086
2087 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2088}
2089
2090static inline unsigned long
2091timespec_to_jiffies_timeout(const struct timespec *value)
2092{
2093 unsigned long j = timespec_to_jiffies(value);
2094
2095 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2096}
2097
1da177e4 2098#endif
This page took 0.756175 seconds and 5 git commands to generate.