drm/i915: Read out the power sequencer port assignment on resume on vlv/chv
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
3eebaec6 58#define DRIVER_DATE "20141024"
1da177e4 59
317c35d1 60enum pipe {
752aa88a 61 INVALID_PIPE = -1,
317c35d1
JB
62 PIPE_A = 0,
63 PIPE_B,
9db4a9c7 64 PIPE_C,
a57c774a
AK
65 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
317c35d1 67};
9db4a9c7 68#define pipe_name(p) ((p) + 'A')
317c35d1 69
a5c961d1
PZ
70enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
a57c774a
AK
74 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
a5c961d1
PZ
76};
77#define transcoder_name(t) ((t) + 'A')
78
84139d1e
DL
79/*
80 * This is the maximum (across all platforms) number of planes (primary +
81 * sprites) that can be active at the same time on one pipe.
82 *
83 * This value doesn't count the cursor plane.
84 */
85#define I915_MAX_PLANES 3
86
80824003
JB
87enum plane {
88 PLANE_A = 0,
89 PLANE_B,
9db4a9c7 90 PLANE_C,
80824003 91};
9db4a9c7 92#define plane_name(p) ((p) + 'A')
52440211 93
d615a166 94#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 95
2b139522
ED
96enum port {
97 PORT_A = 0,
98 PORT_B,
99 PORT_C,
100 PORT_D,
101 PORT_E,
102 I915_MAX_PORTS
103};
104#define port_name(p) ((p) + 'A')
105
a09caddd 106#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
107
108enum dpio_channel {
109 DPIO_CH0,
110 DPIO_CH1
111};
112
113enum dpio_phy {
114 DPIO_PHY0,
115 DPIO_PHY1
116};
117
b97186f0
PZ
118enum intel_display_power_domain {
119 POWER_DOMAIN_PIPE_A,
120 POWER_DOMAIN_PIPE_B,
121 POWER_DOMAIN_PIPE_C,
122 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
123 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
124 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
125 POWER_DOMAIN_TRANSCODER_A,
126 POWER_DOMAIN_TRANSCODER_B,
127 POWER_DOMAIN_TRANSCODER_C,
f52e353e 128 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
129 POWER_DOMAIN_PORT_DDI_A_2_LANES,
130 POWER_DOMAIN_PORT_DDI_A_4_LANES,
131 POWER_DOMAIN_PORT_DDI_B_2_LANES,
132 POWER_DOMAIN_PORT_DDI_B_4_LANES,
133 POWER_DOMAIN_PORT_DDI_C_2_LANES,
134 POWER_DOMAIN_PORT_DDI_C_4_LANES,
135 POWER_DOMAIN_PORT_DDI_D_2_LANES,
136 POWER_DOMAIN_PORT_DDI_D_4_LANES,
137 POWER_DOMAIN_PORT_DSI,
138 POWER_DOMAIN_PORT_CRT,
139 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 140 POWER_DOMAIN_VGA,
fbeeaa23 141 POWER_DOMAIN_AUDIO,
bd2bb1b9 142 POWER_DOMAIN_PLLS,
baa70707 143 POWER_DOMAIN_INIT,
bddc7645
ID
144
145 POWER_DOMAIN_NUM,
b97186f0
PZ
146};
147
148#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
149#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
150 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
151#define POWER_DOMAIN_TRANSCODER(tran) \
152 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
153 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 154
1d843f9d
EE
155enum hpd_pin {
156 HPD_NONE = 0,
157 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
158 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
159 HPD_CRT,
160 HPD_SDVO_B,
161 HPD_SDVO_C,
162 HPD_PORT_B,
163 HPD_PORT_C,
164 HPD_PORT_D,
165 HPD_NUM_PINS
166};
167
2a2d5482
CW
168#define I915_GEM_GPU_DOMAINS \
169 (I915_GEM_DOMAIN_RENDER | \
170 I915_GEM_DOMAIN_SAMPLER | \
171 I915_GEM_DOMAIN_COMMAND | \
172 I915_GEM_DOMAIN_INSTRUCTION | \
173 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 174
055e393f
DL
175#define for_each_pipe(__dev_priv, __p) \
176 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
177#define for_each_plane(pipe, p) \
178 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 179#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 180
d79b814d
DL
181#define for_each_crtc(dev, crtc) \
182 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
183
d063ae48
DL
184#define for_each_intel_crtc(dev, intel_crtc) \
185 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
186
b2784e15
DL
187#define for_each_intel_encoder(dev, intel_encoder) \
188 list_for_each_entry(intel_encoder, \
189 &(dev)->mode_config.encoder_list, \
190 base.head)
191
6c2b7c12
DV
192#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
193 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
194 if ((intel_encoder)->base.crtc == (__crtc))
195
53f5e3ca
JB
196#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
197 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
198 if ((intel_connector)->base.encoder == (__encoder))
199
b04c5bd6
BF
200#define for_each_power_domain(domain, mask) \
201 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
202 if ((1 << (domain)) & (mask))
203
e7b903d2 204struct drm_i915_private;
ad46cb53 205struct i915_mm_struct;
5cc9ed4b 206struct i915_mmu_object;
e7b903d2 207
46edb027
DV
208enum intel_dpll_id {
209 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
210 /* real shared dpll ids must be >= 0 */
9cd86933
DV
211 DPLL_ID_PCH_PLL_A = 0,
212 DPLL_ID_PCH_PLL_B = 1,
213 DPLL_ID_WRPLL1 = 0,
214 DPLL_ID_WRPLL2 = 1,
46edb027
DV
215};
216#define I915_NUM_PLLS 2
217
5358901f 218struct intel_dpll_hw_state {
dcfc3552 219 /* i9xx, pch plls */
66e985c0 220 uint32_t dpll;
8bcc2795 221 uint32_t dpll_md;
66e985c0
DV
222 uint32_t fp0;
223 uint32_t fp1;
dcfc3552
DL
224
225 /* hsw, bdw */
d452c5b6 226 uint32_t wrpll;
5358901f
DV
227};
228
e72f9fbf 229struct intel_shared_dpll {
ee7b9f93
JB
230 int refcount; /* count of number of CRTCs sharing this PLL */
231 int active; /* count of number of active CRTCs (i.e. DPMS on) */
232 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
233 const char *name;
234 /* should match the index in the dev_priv->shared_dplls array */
235 enum intel_dpll_id id;
5358901f 236 struct intel_dpll_hw_state hw_state;
96f6128c
DV
237 /* The mode_set hook is optional and should be used together with the
238 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
239 void (*mode_set)(struct drm_i915_private *dev_priv,
240 struct intel_shared_dpll *pll);
e7b903d2
DV
241 void (*enable)(struct drm_i915_private *dev_priv,
242 struct intel_shared_dpll *pll);
243 void (*disable)(struct drm_i915_private *dev_priv,
244 struct intel_shared_dpll *pll);
5358901f
DV
245 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
246 struct intel_shared_dpll *pll,
247 struct intel_dpll_hw_state *hw_state);
ee7b9f93 248};
ee7b9f93 249
e69d0bc1
DV
250/* Used by dp and fdi links */
251struct intel_link_m_n {
252 uint32_t tu;
253 uint32_t gmch_m;
254 uint32_t gmch_n;
255 uint32_t link_m;
256 uint32_t link_n;
257};
258
259void intel_link_compute_m_n(int bpp, int nlanes,
260 int pixel_clock, int link_clock,
261 struct intel_link_m_n *m_n);
262
1da177e4
LT
263/* Interface history:
264 *
265 * 1.1: Original.
0d6aa60b
DA
266 * 1.2: Add Power Management
267 * 1.3: Add vblank support
de227f5f 268 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 269 * 1.5: Add vblank pipe configuration
2228ed67
MCA
270 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
271 * - Support vertical blank on secondary display pipe
1da177e4
LT
272 */
273#define DRIVER_MAJOR 1
2228ed67 274#define DRIVER_MINOR 6
1da177e4
LT
275#define DRIVER_PATCHLEVEL 0
276
23bc5982 277#define WATCH_LISTS 0
42d6ab48 278#define WATCH_GTT 0
673a394b 279
0a3e67a4
JB
280struct opregion_header;
281struct opregion_acpi;
282struct opregion_swsci;
283struct opregion_asle;
284
8ee1c3db 285struct intel_opregion {
5bc4418b
BW
286 struct opregion_header __iomem *header;
287 struct opregion_acpi __iomem *acpi;
288 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
289 u32 swsci_gbda_sub_functions;
290 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
291 struct opregion_asle __iomem *asle;
292 void __iomem *vbt;
01fe9dbd 293 u32 __iomem *lid_state;
91a60f20 294 struct work_struct asle_work;
8ee1c3db 295};
44834a67 296#define OPREGION_SIZE (8*1024)
8ee1c3db 297
6ef3d427
CW
298struct intel_overlay;
299struct intel_overlay_error_state;
300
ba8286fa
DV
301struct drm_local_map;
302
7c1c2871 303struct drm_i915_master_private {
ba8286fa 304 struct drm_local_map *sarea;
7c1c2871
DA
305 struct _drm_i915_sarea *sarea_priv;
306};
de151cf6 307#define I915_FENCE_REG_NONE -1
42b5aeab
VS
308#define I915_MAX_NUM_FENCES 32
309/* 32 fences + sign bit for FENCE_REG_NONE */
310#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
311
312struct drm_i915_fence_reg {
007cc8ac 313 struct list_head lru_list;
caea7476 314 struct drm_i915_gem_object *obj;
1690e1eb 315 int pin_count;
de151cf6 316};
7c1c2871 317
9b9d172d 318struct sdvo_device_mapping {
e957d772 319 u8 initialized;
9b9d172d 320 u8 dvo_port;
321 u8 slave_addr;
322 u8 dvo_wiring;
e957d772 323 u8 i2c_pin;
b1083333 324 u8 ddc_pin;
9b9d172d 325};
326
c4a1d9e4
CW
327struct intel_display_error_state;
328
63eeaf38 329struct drm_i915_error_state {
742cbee8 330 struct kref ref;
585b0288
BW
331 struct timeval time;
332
cb383002 333 char error_msg[128];
48b031e3 334 u32 reset_count;
62d5d69b 335 u32 suspend_count;
cb383002 336
585b0288 337 /* Generic register state */
63eeaf38
JB
338 u32 eir;
339 u32 pgtbl_er;
be998e2e 340 u32 ier;
885ea5a8 341 u32 gtier[4];
b9a3906b 342 u32 ccid;
0f3b6849
CW
343 u32 derrmr;
344 u32 forcewake;
585b0288
BW
345 u32 error; /* gen6+ */
346 u32 err_int; /* gen7 */
347 u32 done_reg;
91ec5d11
BW
348 u32 gac_eco;
349 u32 gam_ecochk;
350 u32 gab_ctl;
351 u32 gfx_mode;
585b0288 352 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
353 u64 fence[I915_MAX_NUM_FENCES];
354 struct intel_overlay_error_state *overlay;
355 struct intel_display_error_state *display;
0ca36d78 356 struct drm_i915_error_object *semaphore_obj;
585b0288 357
52d39a21 358 struct drm_i915_error_ring {
372fbb8e 359 bool valid;
362b8af7
BW
360 /* Software tracked state */
361 bool waiting;
362 int hangcheck_score;
363 enum intel_ring_hangcheck_action hangcheck_action;
364 int num_requests;
365
366 /* our own tracking of ring head and tail */
367 u32 cpu_ring_head;
368 u32 cpu_ring_tail;
369
370 u32 semaphore_seqno[I915_NUM_RINGS - 1];
371
372 /* Register state */
373 u32 tail;
374 u32 head;
375 u32 ctl;
376 u32 hws;
377 u32 ipeir;
378 u32 ipehr;
379 u32 instdone;
362b8af7
BW
380 u32 bbstate;
381 u32 instpm;
382 u32 instps;
383 u32 seqno;
384 u64 bbaddr;
50877445 385 u64 acthd;
362b8af7 386 u32 fault_reg;
13ffadd1 387 u64 faddr;
362b8af7
BW
388 u32 rc_psmi; /* sleep state */
389 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
390
52d39a21
CW
391 struct drm_i915_error_object {
392 int page_count;
393 u32 gtt_offset;
394 u32 *pages[0];
ab0e7ff9 395 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 396
52d39a21
CW
397 struct drm_i915_error_request {
398 long jiffies;
399 u32 seqno;
ee4f42b1 400 u32 tail;
52d39a21 401 } *requests;
6c7a01ec
BW
402
403 struct {
404 u32 gfx_mode;
405 union {
406 u64 pdp[4];
407 u32 pp_dir_base;
408 };
409 } vm_info;
ab0e7ff9
CW
410
411 pid_t pid;
412 char comm[TASK_COMM_LEN];
52d39a21 413 } ring[I915_NUM_RINGS];
3a448734 414
9df30794 415 struct drm_i915_error_buffer {
a779e5ab 416 u32 size;
9df30794 417 u32 name;
0201f1ec 418 u32 rseqno, wseqno;
9df30794
CW
419 u32 gtt_offset;
420 u32 read_domains;
421 u32 write_domain;
4b9de737 422 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
423 s32 pinned:2;
424 u32 tiling:2;
425 u32 dirty:1;
426 u32 purgeable:1;
5cc9ed4b 427 u32 userptr:1;
5d1333fc 428 s32 ring:4;
f56383cb 429 u32 cache_level:3;
95f5301d 430 } **active_bo, **pinned_bo;
6c7a01ec 431
95f5301d 432 u32 *active_bo_count, *pinned_bo_count;
3a448734 433 u32 vm_count;
63eeaf38
JB
434};
435
7bd688cd 436struct intel_connector;
820d2d77 437struct intel_encoder;
b8cecdf5 438struct intel_crtc_config;
46f297fb 439struct intel_plane_config;
0e8ffe1b 440struct intel_crtc;
ee9300bb
DV
441struct intel_limit;
442struct dpll;
b8cecdf5 443
e70236a8 444struct drm_i915_display_funcs {
ee5382ae 445 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 446 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
447 void (*disable_fbc)(struct drm_device *dev);
448 int (*get_display_clock_speed)(struct drm_device *dev);
449 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
450 /**
451 * find_dpll() - Find the best values for the PLL
452 * @limit: limits for the PLL
453 * @crtc: current CRTC
454 * @target: target frequency in kHz
455 * @refclk: reference clock frequency in kHz
456 * @match_clock: if provided, @best_clock P divider must
457 * match the P divider from @match_clock
458 * used for LVDS downclocking
459 * @best_clock: best PLL values found
460 *
461 * Returns true on success, false on failure.
462 */
463 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 464 struct intel_crtc *crtc,
ee9300bb
DV
465 int target, int refclk,
466 struct dpll *match_clock,
467 struct dpll *best_clock);
46ba614c 468 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
469 void (*update_sprite_wm)(struct drm_plane *plane,
470 struct drm_crtc *crtc,
ed57cb8a
DL
471 uint32_t sprite_width, uint32_t sprite_height,
472 int pixel_size, bool enable, bool scaled);
47fab737 473 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
474 /* Returns the active state of the crtc, and if the crtc is active,
475 * fills out the pipe-config with the hw state. */
476 bool (*get_pipe_config)(struct intel_crtc *,
477 struct intel_crtc_config *);
46f297fb
JB
478 void (*get_plane_config)(struct intel_crtc *,
479 struct intel_plane_config *);
c7653199 480 int (*crtc_mode_set)(struct intel_crtc *crtc,
f564048e
EA
481 int x, int y,
482 struct drm_framebuffer *old_fb);
76e5a89c
DV
483 void (*crtc_enable)(struct drm_crtc *crtc);
484 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 485 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
486 void (*audio_codec_enable)(struct drm_connector *connector,
487 struct intel_encoder *encoder,
488 struct drm_display_mode *mode);
489 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 490 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 491 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
492 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
493 struct drm_framebuffer *fb,
ed8d1975 494 struct drm_i915_gem_object *obj,
a4872ba6 495 struct intel_engine_cs *ring,
ed8d1975 496 uint32_t flags);
29b9bde6
DV
497 void (*update_primary_plane)(struct drm_crtc *crtc,
498 struct drm_framebuffer *fb,
499 int x, int y);
20afbda2 500 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
501 /* clock updates for mode set */
502 /* cursor updates */
503 /* render clock increase/decrease */
504 /* display clock increase/decrease */
505 /* pll clock increase/decrease */
7bd688cd
JN
506
507 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
508 uint32_t (*get_backlight)(struct intel_connector *connector);
509 void (*set_backlight)(struct intel_connector *connector,
510 uint32_t level);
511 void (*disable_backlight)(struct intel_connector *connector);
512 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
513};
514
907b28c5 515struct intel_uncore_funcs {
c8d9a590
D
516 void (*force_wake_get)(struct drm_i915_private *dev_priv,
517 int fw_engine);
518 void (*force_wake_put)(struct drm_i915_private *dev_priv,
519 int fw_engine);
0b274481
BW
520
521 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
522 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
523 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
524 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
525
526 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
527 uint8_t val, bool trace);
528 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
529 uint16_t val, bool trace);
530 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
531 uint32_t val, bool trace);
532 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
533 uint64_t val, bool trace);
990bbdad
CW
534};
535
907b28c5
CW
536struct intel_uncore {
537 spinlock_t lock; /** lock is also taken in irq contexts. */
538
539 struct intel_uncore_funcs funcs;
540
541 unsigned fifo_count;
542 unsigned forcewake_count;
aec347ab 543
940aece4
D
544 unsigned fw_rendercount;
545 unsigned fw_mediacount;
546
8232644c 547 struct timer_list force_wake_timer;
907b28c5
CW
548};
549
79fc46df
DL
550#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
551 func(is_mobile) sep \
552 func(is_i85x) sep \
553 func(is_i915g) sep \
554 func(is_i945gm) sep \
555 func(is_g33) sep \
556 func(need_gfx_hws) sep \
557 func(is_g4x) sep \
558 func(is_pineview) sep \
559 func(is_broadwater) sep \
560 func(is_crestline) sep \
561 func(is_ivybridge) sep \
562 func(is_valleyview) sep \
563 func(is_haswell) sep \
7201c0b3 564 func(is_skylake) sep \
b833d685 565 func(is_preliminary) sep \
79fc46df
DL
566 func(has_fbc) sep \
567 func(has_pipe_cxsr) sep \
568 func(has_hotplug) sep \
569 func(cursor_needs_physical) sep \
570 func(has_overlay) sep \
571 func(overlay_needs_physical) sep \
572 func(supports_tv) sep \
dd93be58 573 func(has_llc) sep \
30568c45
DL
574 func(has_ddi) sep \
575 func(has_fpga_dbg)
c96ea64e 576
a587f779
DL
577#define DEFINE_FLAG(name) u8 name:1
578#define SEP_SEMICOLON ;
c96ea64e 579
cfdf1fa2 580struct intel_device_info {
10fce67a 581 u32 display_mmio_offset;
87f1f465 582 u16 device_id;
7eb552ae 583 u8 num_pipes:3;
d615a166 584 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 585 u8 gen;
73ae478c 586 u8 ring_mask; /* Rings supported by the HW */
a587f779 587 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
588 /* Register offsets for the various display pipes and transcoders */
589 int pipe_offsets[I915_MAX_TRANSCODERS];
590 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 591 int palette_offsets[I915_MAX_PIPES];
5efb3e28 592 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
593};
594
a587f779
DL
595#undef DEFINE_FLAG
596#undef SEP_SEMICOLON
597
7faf1ab2
DV
598enum i915_cache_level {
599 I915_CACHE_NONE = 0,
350ec881
CW
600 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
601 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
602 caches, eg sampler/render caches, and the
603 large Last-Level-Cache. LLC is coherent with
604 the CPU, but L3 is only visible to the GPU. */
651d794f 605 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
606};
607
e59ec13d
MK
608struct i915_ctx_hang_stats {
609 /* This context had batch pending when hang was declared */
610 unsigned batch_pending;
611
612 /* This context had batch active when hang was declared */
613 unsigned batch_active;
be62acb4
MK
614
615 /* Time when this context was last blamed for a GPU reset */
616 unsigned long guilty_ts;
617
618 /* This context is banned to submit more work */
619 bool banned;
e59ec13d 620};
40521054
BW
621
622/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 623#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
624/**
625 * struct intel_context - as the name implies, represents a context.
626 * @ref: reference count.
627 * @user_handle: userspace tracking identity for this context.
628 * @remap_slice: l3 row remapping information.
629 * @file_priv: filp associated with this context (NULL for global default
630 * context).
631 * @hang_stats: information about the role of this context in possible GPU
632 * hangs.
633 * @vm: virtual memory space used by this context.
634 * @legacy_hw_ctx: render context backing object and whether it is correctly
635 * initialized (legacy ring submission mechanism only).
636 * @link: link in the global list of contexts.
637 *
638 * Contexts are memory images used by the hardware to store copies of their
639 * internal state.
640 */
273497e5 641struct intel_context {
dce3271b 642 struct kref ref;
821d66dd 643 int user_handle;
3ccfd19d 644 uint8_t remap_slice;
40521054 645 struct drm_i915_file_private *file_priv;
e59ec13d 646 struct i915_ctx_hang_stats hang_stats;
ae6c4806 647 struct i915_hw_ppgtt *ppgtt;
a33afea5 648
c9e003af 649 /* Legacy ring buffer submission */
ea0c76f8
OM
650 struct {
651 struct drm_i915_gem_object *rcs_state;
652 bool initialized;
653 } legacy_hw_ctx;
654
c9e003af 655 /* Execlists */
564ddb2f 656 bool rcs_initialized;
c9e003af
OM
657 struct {
658 struct drm_i915_gem_object *state;
84c2377f 659 struct intel_ringbuffer *ringbuf;
c9e003af
OM
660 } engine[I915_NUM_RINGS];
661
a33afea5 662 struct list_head link;
40521054
BW
663};
664
5c3fe8b0
BW
665struct i915_fbc {
666 unsigned long size;
5e59f717 667 unsigned threshold;
5c3fe8b0
BW
668 unsigned int fb_id;
669 enum plane plane;
670 int y;
671
c4213885 672 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
673 struct drm_mm_node *compressed_llb;
674
da46f936
RV
675 bool false_color;
676
9adccc60
PZ
677 /* Tracks whether the HW is actually enabled, not whether the feature is
678 * possible. */
679 bool enabled;
680
1d73c2a8
RV
681 /* On gen8 some rings cannont perform fbc clean operation so for now
682 * we are doing this on SW with mmio.
683 * This variable works in the opposite information direction
684 * of ring->fbc_dirty telling software on frontbuffer tracking
685 * to perform the cache clean on sw side.
686 */
687 bool need_sw_cache_clean;
688
5c3fe8b0
BW
689 struct intel_fbc_work {
690 struct delayed_work work;
691 struct drm_crtc *crtc;
692 struct drm_framebuffer *fb;
5c3fe8b0
BW
693 } *fbc_work;
694
29ebf90f
CW
695 enum no_fbc_reason {
696 FBC_OK, /* FBC is enabled */
697 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
698 FBC_NO_OUTPUT, /* no outputs enabled to compress */
699 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
700 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
701 FBC_MODE_TOO_LARGE, /* mode too large for compression */
702 FBC_BAD_PLANE, /* fbc not supported on plane */
703 FBC_NOT_TILED, /* buffer not tiled */
704 FBC_MULTIPLE_PIPES, /* more than one pipe active */
705 FBC_MODULE_PARAM,
706 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
707 } no_fbc_reason;
b5e50c3f
JB
708};
709
439d7ac0
PB
710struct i915_drrs {
711 struct intel_connector *connector;
712};
713
2807cf69 714struct intel_dp;
a031d709 715struct i915_psr {
f0355c4a 716 struct mutex lock;
a031d709
RV
717 bool sink_support;
718 bool source_ok;
2807cf69 719 struct intel_dp *enabled;
7c8f8a70
RV
720 bool active;
721 struct delayed_work work;
9ca15301 722 unsigned busy_frontbuffer_bits;
3f51e471 723};
5c3fe8b0 724
3bad0781 725enum intel_pch {
f0350830 726 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
727 PCH_IBX, /* Ibexpeak PCH */
728 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 729 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 730 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 731 PCH_NOP,
3bad0781
ZW
732};
733
988d6ee8
PZ
734enum intel_sbi_destination {
735 SBI_ICLK,
736 SBI_MPHY,
737};
738
b690e96c 739#define QUIRK_PIPEA_FORCE (1<<0)
435793df 740#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 741#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 742#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 743#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 744
8be48d92 745struct intel_fbdev;
1630fe75 746struct intel_fbc_work;
38651674 747
c2b9152f
DV
748struct intel_gmbus {
749 struct i2c_adapter adapter;
f2ce9faf 750 u32 force_bit;
c2b9152f 751 u32 reg0;
36c785f0 752 u32 gpio_reg;
c167a6fc 753 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
754 struct drm_i915_private *dev_priv;
755};
756
f4c956ad 757struct i915_suspend_saved_registers {
ba8bbcf6
JB
758 u8 saveLBB;
759 u32 saveDSPACNTR;
760 u32 saveDSPBCNTR;
e948e994 761 u32 saveDSPARB;
ba8bbcf6
JB
762 u32 savePIPEACONF;
763 u32 savePIPEBCONF;
764 u32 savePIPEASRC;
765 u32 savePIPEBSRC;
766 u32 saveFPA0;
767 u32 saveFPA1;
768 u32 saveDPLL_A;
769 u32 saveDPLL_A_MD;
770 u32 saveHTOTAL_A;
771 u32 saveHBLANK_A;
772 u32 saveHSYNC_A;
773 u32 saveVTOTAL_A;
774 u32 saveVBLANK_A;
775 u32 saveVSYNC_A;
776 u32 saveBCLRPAT_A;
5586c8bc 777 u32 saveTRANSACONF;
42048781
ZW
778 u32 saveTRANS_HTOTAL_A;
779 u32 saveTRANS_HBLANK_A;
780 u32 saveTRANS_HSYNC_A;
781 u32 saveTRANS_VTOTAL_A;
782 u32 saveTRANS_VBLANK_A;
783 u32 saveTRANS_VSYNC_A;
0da3ea12 784 u32 savePIPEASTAT;
ba8bbcf6
JB
785 u32 saveDSPASTRIDE;
786 u32 saveDSPASIZE;
787 u32 saveDSPAPOS;
585fb111 788 u32 saveDSPAADDR;
ba8bbcf6
JB
789 u32 saveDSPASURF;
790 u32 saveDSPATILEOFF;
791 u32 savePFIT_PGM_RATIOS;
0eb96d6e 792 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
793 u32 saveBLC_PWM_CTL;
794 u32 saveBLC_PWM_CTL2;
07bf139b 795 u32 saveBLC_HIST_CTL_B;
42048781
ZW
796 u32 saveBLC_CPU_PWM_CTL;
797 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
798 u32 saveFPB0;
799 u32 saveFPB1;
800 u32 saveDPLL_B;
801 u32 saveDPLL_B_MD;
802 u32 saveHTOTAL_B;
803 u32 saveHBLANK_B;
804 u32 saveHSYNC_B;
805 u32 saveVTOTAL_B;
806 u32 saveVBLANK_B;
807 u32 saveVSYNC_B;
808 u32 saveBCLRPAT_B;
5586c8bc 809 u32 saveTRANSBCONF;
42048781
ZW
810 u32 saveTRANS_HTOTAL_B;
811 u32 saveTRANS_HBLANK_B;
812 u32 saveTRANS_HSYNC_B;
813 u32 saveTRANS_VTOTAL_B;
814 u32 saveTRANS_VBLANK_B;
815 u32 saveTRANS_VSYNC_B;
0da3ea12 816 u32 savePIPEBSTAT;
ba8bbcf6
JB
817 u32 saveDSPBSTRIDE;
818 u32 saveDSPBSIZE;
819 u32 saveDSPBPOS;
585fb111 820 u32 saveDSPBADDR;
ba8bbcf6
JB
821 u32 saveDSPBSURF;
822 u32 saveDSPBTILEOFF;
585fb111
JB
823 u32 saveVGA0;
824 u32 saveVGA1;
825 u32 saveVGA_PD;
ba8bbcf6
JB
826 u32 saveVGACNTRL;
827 u32 saveADPA;
828 u32 saveLVDS;
585fb111
JB
829 u32 savePP_ON_DELAYS;
830 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
831 u32 saveDVOA;
832 u32 saveDVOB;
833 u32 saveDVOC;
834 u32 savePP_ON;
835 u32 savePP_OFF;
836 u32 savePP_CONTROL;
585fb111 837 u32 savePP_DIVISOR;
ba8bbcf6
JB
838 u32 savePFIT_CONTROL;
839 u32 save_palette_a[256];
840 u32 save_palette_b[256];
ba8bbcf6 841 u32 saveFBC_CONTROL;
0da3ea12
JB
842 u32 saveIER;
843 u32 saveIIR;
844 u32 saveIMR;
42048781
ZW
845 u32 saveDEIER;
846 u32 saveDEIMR;
847 u32 saveGTIER;
848 u32 saveGTIMR;
849 u32 saveFDI_RXA_IMR;
850 u32 saveFDI_RXB_IMR;
1f84e550 851 u32 saveCACHE_MODE_0;
1f84e550 852 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
853 u32 saveSWF0[16];
854 u32 saveSWF1[16];
855 u32 saveSWF2[3];
856 u8 saveMSR;
857 u8 saveSR[8];
123f794f 858 u8 saveGR[25];
ba8bbcf6 859 u8 saveAR_INDEX;
a59e122a 860 u8 saveAR[21];
ba8bbcf6 861 u8 saveDACMASK;
a59e122a 862 u8 saveCR[37];
4b9de737 863 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
864 u32 saveCURACNTR;
865 u32 saveCURAPOS;
866 u32 saveCURABASE;
867 u32 saveCURBCNTR;
868 u32 saveCURBPOS;
869 u32 saveCURBBASE;
870 u32 saveCURSIZE;
a4fc5ed6
KP
871 u32 saveDP_B;
872 u32 saveDP_C;
873 u32 saveDP_D;
874 u32 savePIPEA_GMCH_DATA_M;
875 u32 savePIPEB_GMCH_DATA_M;
876 u32 savePIPEA_GMCH_DATA_N;
877 u32 savePIPEB_GMCH_DATA_N;
878 u32 savePIPEA_DP_LINK_M;
879 u32 savePIPEB_DP_LINK_M;
880 u32 savePIPEA_DP_LINK_N;
881 u32 savePIPEB_DP_LINK_N;
42048781
ZW
882 u32 saveFDI_RXA_CTL;
883 u32 saveFDI_TXA_CTL;
884 u32 saveFDI_RXB_CTL;
885 u32 saveFDI_TXB_CTL;
886 u32 savePFA_CTL_1;
887 u32 savePFB_CTL_1;
888 u32 savePFA_WIN_SZ;
889 u32 savePFB_WIN_SZ;
890 u32 savePFA_WIN_POS;
891 u32 savePFB_WIN_POS;
5586c8bc
ZW
892 u32 savePCH_DREF_CONTROL;
893 u32 saveDISP_ARB_CTL;
894 u32 savePIPEA_DATA_M1;
895 u32 savePIPEA_DATA_N1;
896 u32 savePIPEA_LINK_M1;
897 u32 savePIPEA_LINK_N1;
898 u32 savePIPEB_DATA_M1;
899 u32 savePIPEB_DATA_N1;
900 u32 savePIPEB_LINK_M1;
901 u32 savePIPEB_LINK_N1;
b5b72e89 902 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 903 u32 savePCH_PORT_HOTPLUG;
f4c956ad 904};
c85aa885 905
ddeea5b0
ID
906struct vlv_s0ix_state {
907 /* GAM */
908 u32 wr_watermark;
909 u32 gfx_prio_ctrl;
910 u32 arb_mode;
911 u32 gfx_pend_tlb0;
912 u32 gfx_pend_tlb1;
913 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
914 u32 media_max_req_count;
915 u32 gfx_max_req_count;
916 u32 render_hwsp;
917 u32 ecochk;
918 u32 bsd_hwsp;
919 u32 blt_hwsp;
920 u32 tlb_rd_addr;
921
922 /* MBC */
923 u32 g3dctl;
924 u32 gsckgctl;
925 u32 mbctl;
926
927 /* GCP */
928 u32 ucgctl1;
929 u32 ucgctl3;
930 u32 rcgctl1;
931 u32 rcgctl2;
932 u32 rstctl;
933 u32 misccpctl;
934
935 /* GPM */
936 u32 gfxpause;
937 u32 rpdeuhwtc;
938 u32 rpdeuc;
939 u32 ecobus;
940 u32 pwrdwnupctl;
941 u32 rp_down_timeout;
942 u32 rp_deucsw;
943 u32 rcubmabdtmr;
944 u32 rcedata;
945 u32 spare2gh;
946
947 /* Display 1 CZ domain */
948 u32 gt_imr;
949 u32 gt_ier;
950 u32 pm_imr;
951 u32 pm_ier;
952 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
953
954 /* GT SA CZ domain */
955 u32 tilectl;
956 u32 gt_fifoctl;
957 u32 gtlc_wake_ctrl;
958 u32 gtlc_survive;
959 u32 pmwgicz;
960
961 /* Display 2 CZ domain */
962 u32 gu_ctl0;
963 u32 gu_ctl1;
964 u32 clock_gate_dis2;
965};
966
bf225f20
CW
967struct intel_rps_ei {
968 u32 cz_clock;
969 u32 render_c0;
970 u32 media_c0;
31685c25
D
971};
972
c85aa885 973struct intel_gen6_power_mgmt {
59cdb63d 974 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
975 struct work_struct work;
976 u32 pm_iir;
59cdb63d 977
b39fb297
BW
978 /* Frequencies are stored in potentially platform dependent multiples.
979 * In other words, *_freq needs to be multiplied by X to be interesting.
980 * Soft limits are those which are used for the dynamic reclocking done
981 * by the driver (raise frequencies under heavy loads, and lower for
982 * lighter loads). Hard limits are those imposed by the hardware.
983 *
984 * A distinction is made for overclocking, which is never enabled by
985 * default, and is considered to be above the hard limit if it's
986 * possible at all.
987 */
988 u8 cur_freq; /* Current frequency (cached, may not == HW) */
989 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
990 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
991 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
992 u8 min_freq; /* AKA RPn. Minimum frequency */
993 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
994 u8 rp1_freq; /* "less than" RP0 power/freqency */
995 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 996 u32 cz_freq;
1a01ab3b 997
31685c25 998 u32 ei_interrupt_count;
1a01ab3b 999
dd75fdc8
CW
1000 int last_adj;
1001 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1002
c0951f0c 1003 bool enabled;
1a01ab3b 1004 struct delayed_work delayed_resume_work;
4fc688ce 1005
bf225f20
CW
1006 /* manual wa residency calculations */
1007 struct intel_rps_ei up_ei, down_ei;
1008
4fc688ce
JB
1009 /*
1010 * Protects RPS/RC6 register access and PCU communication.
1011 * Must be taken after struct_mutex if nested.
1012 */
1013 struct mutex hw_lock;
c85aa885
DV
1014};
1015
1a240d4d
DV
1016/* defined intel_pm.c */
1017extern spinlock_t mchdev_lock;
1018
c85aa885
DV
1019struct intel_ilk_power_mgmt {
1020 u8 cur_delay;
1021 u8 min_delay;
1022 u8 max_delay;
1023 u8 fmax;
1024 u8 fstart;
1025
1026 u64 last_count1;
1027 unsigned long last_time1;
1028 unsigned long chipset_power;
1029 u64 last_count2;
5ed0bdf2 1030 u64 last_time2;
c85aa885
DV
1031 unsigned long gfx_power;
1032 u8 corr;
1033
1034 int c_m;
1035 int r_t;
3e373948
DV
1036
1037 struct drm_i915_gem_object *pwrctx;
1038 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1039};
1040
c6cb582e
ID
1041struct drm_i915_private;
1042struct i915_power_well;
1043
1044struct i915_power_well_ops {
1045 /*
1046 * Synchronize the well's hw state to match the current sw state, for
1047 * example enable/disable it based on the current refcount. Called
1048 * during driver init and resume time, possibly after first calling
1049 * the enable/disable handlers.
1050 */
1051 void (*sync_hw)(struct drm_i915_private *dev_priv,
1052 struct i915_power_well *power_well);
1053 /*
1054 * Enable the well and resources that depend on it (for example
1055 * interrupts located on the well). Called after the 0->1 refcount
1056 * transition.
1057 */
1058 void (*enable)(struct drm_i915_private *dev_priv,
1059 struct i915_power_well *power_well);
1060 /*
1061 * Disable the well and resources that depend on it. Called after
1062 * the 1->0 refcount transition.
1063 */
1064 void (*disable)(struct drm_i915_private *dev_priv,
1065 struct i915_power_well *power_well);
1066 /* Returns the hw enabled state. */
1067 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1068 struct i915_power_well *power_well);
1069};
1070
a38911a3
WX
1071/* Power well structure for haswell */
1072struct i915_power_well {
c1ca727f 1073 const char *name;
6f3ef5dd 1074 bool always_on;
a38911a3
WX
1075 /* power well enable/disable usage count */
1076 int count;
bfafe93a
ID
1077 /* cached hw enabled state */
1078 bool hw_enabled;
c1ca727f 1079 unsigned long domains;
77961eb9 1080 unsigned long data;
c6cb582e 1081 const struct i915_power_well_ops *ops;
a38911a3
WX
1082};
1083
83c00f55 1084struct i915_power_domains {
baa70707
ID
1085 /*
1086 * Power wells needed for initialization at driver init and suspend
1087 * time are on. They are kept on until after the first modeset.
1088 */
1089 bool init_power_on;
0d116a29 1090 bool initializing;
c1ca727f 1091 int power_well_count;
baa70707 1092
83c00f55 1093 struct mutex lock;
1da51581 1094 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1095 struct i915_power_well *power_wells;
83c00f55
ID
1096};
1097
231f42a4
DV
1098struct i915_dri1_state {
1099 unsigned allow_batchbuffer : 1;
1100 u32 __iomem *gfx_hws_cpu_addr;
1101
1102 unsigned int cpp;
1103 int back_offset;
1104 int front_offset;
1105 int current_page;
1106 int page_flipping;
1107
1108 uint32_t counter;
1109};
1110
db1b76ca
DV
1111struct i915_ums_state {
1112 /**
1113 * Flag if the X Server, and thus DRM, is not currently in
1114 * control of the device.
1115 *
1116 * This is set between LeaveVT and EnterVT. It needs to be
1117 * replaced with a semaphore. It also needs to be
1118 * transitioned away from for kernel modesetting.
1119 */
1120 int mm_suspended;
1121};
1122
35a85ac6 1123#define MAX_L3_SLICES 2
a4da4fa4 1124struct intel_l3_parity {
35a85ac6 1125 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1126 struct work_struct error_work;
35a85ac6 1127 int which_slice;
a4da4fa4
DV
1128};
1129
4b5aed62 1130struct i915_gem_mm {
4b5aed62
DV
1131 /** Memory allocator for GTT stolen memory */
1132 struct drm_mm stolen;
4b5aed62
DV
1133 /** List of all objects in gtt_space. Used to restore gtt
1134 * mappings on resume */
1135 struct list_head bound_list;
1136 /**
1137 * List of objects which are not bound to the GTT (thus
1138 * are idle and not used by the GPU) but still have
1139 * (presumably uncached) pages still attached.
1140 */
1141 struct list_head unbound_list;
1142
1143 /** Usable portion of the GTT for GEM */
1144 unsigned long stolen_base; /* limited to low memory (32-bit) */
1145
4b5aed62
DV
1146 /** PPGTT used for aliasing the PPGTT with the GTT */
1147 struct i915_hw_ppgtt *aliasing_ppgtt;
1148
2cfcd32a 1149 struct notifier_block oom_notifier;
ceabbba5 1150 struct shrinker shrinker;
4b5aed62
DV
1151 bool shrinker_no_lock_stealing;
1152
4b5aed62
DV
1153 /** LRU list of objects with fence regs on them. */
1154 struct list_head fence_list;
1155
1156 /**
1157 * We leave the user IRQ off as much as possible,
1158 * but this means that requests will finish and never
1159 * be retired once the system goes idle. Set a timer to
1160 * fire periodically while the ring is running. When it
1161 * fires, go retire requests.
1162 */
1163 struct delayed_work retire_work;
1164
b29c19b6
CW
1165 /**
1166 * When we detect an idle GPU, we want to turn on
1167 * powersaving features. So once we see that there
1168 * are no more requests outstanding and no more
1169 * arrive within a small period of time, we fire
1170 * off the idle_work.
1171 */
1172 struct delayed_work idle_work;
1173
4b5aed62
DV
1174 /**
1175 * Are we in a non-interruptible section of code like
1176 * modesetting?
1177 */
1178 bool interruptible;
1179
f62a0076
CW
1180 /**
1181 * Is the GPU currently considered idle, or busy executing userspace
1182 * requests? Whilst idle, we attempt to power down the hardware and
1183 * display clocks. In order to reduce the effect on performance, there
1184 * is a slight delay before we do so.
1185 */
1186 bool busy;
1187
bdf1e7e3
DV
1188 /* the indicator for dispatch video commands on two BSD rings */
1189 int bsd_ring_dispatch_index;
1190
4b5aed62
DV
1191 /** Bit 6 swizzling required for X tiling */
1192 uint32_t bit_6_swizzle_x;
1193 /** Bit 6 swizzling required for Y tiling */
1194 uint32_t bit_6_swizzle_y;
1195
4b5aed62 1196 /* accounting, useful for userland debugging */
c20e8355 1197 spinlock_t object_stat_lock;
4b5aed62
DV
1198 size_t object_memory;
1199 u32 object_count;
1200};
1201
edc3d884 1202struct drm_i915_error_state_buf {
0a4cd7c8 1203 struct drm_i915_private *i915;
edc3d884
MK
1204 unsigned bytes;
1205 unsigned size;
1206 int err;
1207 u8 *buf;
1208 loff_t start;
1209 loff_t pos;
1210};
1211
fc16b48b
MK
1212struct i915_error_state_file_priv {
1213 struct drm_device *dev;
1214 struct drm_i915_error_state *error;
1215};
1216
99584db3
DV
1217struct i915_gpu_error {
1218 /* For hangcheck timer */
1219#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1220#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1221 /* Hang gpu twice in this window and your context gets banned */
1222#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1223
99584db3 1224 struct timer_list hangcheck_timer;
99584db3
DV
1225
1226 /* For reset and error_state handling. */
1227 spinlock_t lock;
1228 /* Protected by the above dev->gpu_error.lock. */
1229 struct drm_i915_error_state *first_error;
1230 struct work_struct work;
99584db3 1231
094f9a54
CW
1232
1233 unsigned long missed_irq_rings;
1234
1f83fee0 1235 /**
2ac0f450 1236 * State variable controlling the reset flow and count
1f83fee0 1237 *
2ac0f450
MK
1238 * This is a counter which gets incremented when reset is triggered,
1239 * and again when reset has been handled. So odd values (lowest bit set)
1240 * means that reset is in progress and even values that
1241 * (reset_counter >> 1):th reset was successfully completed.
1242 *
1243 * If reset is not completed succesfully, the I915_WEDGE bit is
1244 * set meaning that hardware is terminally sour and there is no
1245 * recovery. All waiters on the reset_queue will be woken when
1246 * that happens.
1247 *
1248 * This counter is used by the wait_seqno code to notice that reset
1249 * event happened and it needs to restart the entire ioctl (since most
1250 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1251 *
1252 * This is important for lock-free wait paths, where no contended lock
1253 * naturally enforces the correct ordering between the bail-out of the
1254 * waiter and the gpu reset work code.
1f83fee0
DV
1255 */
1256 atomic_t reset_counter;
1257
1f83fee0 1258#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1259#define I915_WEDGED (1 << 31)
1f83fee0
DV
1260
1261 /**
1262 * Waitqueue to signal when the reset has completed. Used by clients
1263 * that wait for dev_priv->mm.wedged to settle.
1264 */
1265 wait_queue_head_t reset_queue;
33196ded 1266
88b4aa87
MK
1267 /* Userspace knobs for gpu hang simulation;
1268 * combines both a ring mask, and extra flags
1269 */
1270 u32 stop_rings;
1271#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1272#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1273
1274 /* For missed irq/seqno simulation. */
1275 unsigned int test_irq_rings;
6689c167
MA
1276
1277 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1278 bool reload_in_reset;
99584db3
DV
1279};
1280
b8efb17b
ZR
1281enum modeset_restore {
1282 MODESET_ON_LID_OPEN,
1283 MODESET_DONE,
1284 MODESET_SUSPENDED,
1285};
1286
6acab15a 1287struct ddi_vbt_port_info {
ce4dd49e
DL
1288 /*
1289 * This is an index in the HDMI/DVI DDI buffer translation table.
1290 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1291 * populate this field.
1292 */
1293#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1294 uint8_t hdmi_level_shift;
311a2094
PZ
1295
1296 uint8_t supports_dvi:1;
1297 uint8_t supports_hdmi:1;
1298 uint8_t supports_dp:1;
6acab15a
PZ
1299};
1300
83a7280e
PB
1301enum drrs_support_type {
1302 DRRS_NOT_SUPPORTED = 0,
1303 STATIC_DRRS_SUPPORT = 1,
1304 SEAMLESS_DRRS_SUPPORT = 2
1305};
1306
41aa3448
RV
1307struct intel_vbt_data {
1308 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1309 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1310
1311 /* Feature bits */
1312 unsigned int int_tv_support:1;
1313 unsigned int lvds_dither:1;
1314 unsigned int lvds_vbt:1;
1315 unsigned int int_crt_support:1;
1316 unsigned int lvds_use_ssc:1;
1317 unsigned int display_clock_mode:1;
1318 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1319 unsigned int has_mipi:1;
41aa3448
RV
1320 int lvds_ssc_freq;
1321 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1322
83a7280e
PB
1323 enum drrs_support_type drrs_type;
1324
41aa3448
RV
1325 /* eDP */
1326 int edp_rate;
1327 int edp_lanes;
1328 int edp_preemphasis;
1329 int edp_vswing;
1330 bool edp_initialized;
1331 bool edp_support;
1332 int edp_bpp;
1333 struct edp_power_seq edp_pps;
1334
f00076d2
JN
1335 struct {
1336 u16 pwm_freq_hz;
39fbc9c8 1337 bool present;
f00076d2 1338 bool active_low_pwm;
1de6068e 1339 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1340 } backlight;
1341
d17c5443
SK
1342 /* MIPI DSI */
1343 struct {
3e6bd011 1344 u16 port;
d17c5443 1345 u16 panel_id;
d3b542fc
SK
1346 struct mipi_config *config;
1347 struct mipi_pps_data *pps;
1348 u8 seq_version;
1349 u32 size;
1350 u8 *data;
1351 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1352 } dsi;
1353
41aa3448
RV
1354 int crt_ddc_pin;
1355
1356 int child_dev_num;
768f69c9 1357 union child_device_config *child_dev;
6acab15a
PZ
1358
1359 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1360};
1361
77c122bc
VS
1362enum intel_ddb_partitioning {
1363 INTEL_DDB_PART_1_2,
1364 INTEL_DDB_PART_5_6, /* IVB+ */
1365};
1366
1fd527cc
VS
1367struct intel_wm_level {
1368 bool enable;
1369 uint32_t pri_val;
1370 uint32_t spr_val;
1371 uint32_t cur_val;
1372 uint32_t fbc_val;
1373};
1374
820c1980 1375struct ilk_wm_values {
609cedef
VS
1376 uint32_t wm_pipe[3];
1377 uint32_t wm_lp[3];
1378 uint32_t wm_lp_spr[3];
1379 uint32_t wm_linetime[3];
1380 bool enable_fbc_wm;
1381 enum intel_ddb_partitioning partitioning;
1382};
1383
c67a470b 1384/*
765dab67
PZ
1385 * This struct helps tracking the state needed for runtime PM, which puts the
1386 * device in PCI D3 state. Notice that when this happens, nothing on the
1387 * graphics device works, even register access, so we don't get interrupts nor
1388 * anything else.
c67a470b 1389 *
765dab67
PZ
1390 * Every piece of our code that needs to actually touch the hardware needs to
1391 * either call intel_runtime_pm_get or call intel_display_power_get with the
1392 * appropriate power domain.
a8a8bd54 1393 *
765dab67
PZ
1394 * Our driver uses the autosuspend delay feature, which means we'll only really
1395 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1396 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1397 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1398 *
1399 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1400 * goes back to false exactly before we reenable the IRQs. We use this variable
1401 * to check if someone is trying to enable/disable IRQs while they're supposed
1402 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1403 * case it happens.
c67a470b 1404 *
765dab67 1405 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1406 */
5d584b2e
PZ
1407struct i915_runtime_pm {
1408 bool suspended;
2aeb7d3a 1409 bool irqs_enabled;
c67a470b
PZ
1410};
1411
926321d5
DV
1412enum intel_pipe_crc_source {
1413 INTEL_PIPE_CRC_SOURCE_NONE,
1414 INTEL_PIPE_CRC_SOURCE_PLANE1,
1415 INTEL_PIPE_CRC_SOURCE_PLANE2,
1416 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1417 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1418 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1419 INTEL_PIPE_CRC_SOURCE_TV,
1420 INTEL_PIPE_CRC_SOURCE_DP_B,
1421 INTEL_PIPE_CRC_SOURCE_DP_C,
1422 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1423 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1424 INTEL_PIPE_CRC_SOURCE_MAX,
1425};
1426
8bf1e9f1 1427struct intel_pipe_crc_entry {
ac2300d4 1428 uint32_t frame;
8bf1e9f1
SH
1429 uint32_t crc[5];
1430};
1431
b2c88f5b 1432#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1433struct intel_pipe_crc {
d538bbdf
DL
1434 spinlock_t lock;
1435 bool opened; /* exclusive access to the result file */
e5f75aca 1436 struct intel_pipe_crc_entry *entries;
926321d5 1437 enum intel_pipe_crc_source source;
d538bbdf 1438 int head, tail;
07144428 1439 wait_queue_head_t wq;
8bf1e9f1
SH
1440};
1441
f99d7069
DV
1442struct i915_frontbuffer_tracking {
1443 struct mutex lock;
1444
1445 /*
1446 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1447 * scheduled flips.
1448 */
1449 unsigned busy_bits;
1450 unsigned flip_bits;
1451};
1452
7225342a
MK
1453struct i915_wa_reg {
1454 u32 addr;
1455 u32 value;
1456 /* bitmask representing WA bits */
1457 u32 mask;
1458};
1459
1460#define I915_MAX_WA_REGS 16
1461
1462struct i915_workarounds {
1463 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1464 u32 count;
1465};
1466
77fec556 1467struct drm_i915_private {
f4c956ad 1468 struct drm_device *dev;
42dcedd4 1469 struct kmem_cache *slab;
f4c956ad 1470
5c969aa7 1471 const struct intel_device_info info;
f4c956ad
DV
1472
1473 int relative_constants_mode;
1474
1475 void __iomem *regs;
1476
907b28c5 1477 struct intel_uncore uncore;
f4c956ad
DV
1478
1479 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1480
28c70f16 1481
f4c956ad
DV
1482 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1483 * controller on different i2c buses. */
1484 struct mutex gmbus_mutex;
1485
1486 /**
1487 * Base address of the gmbus and gpio block.
1488 */
1489 uint32_t gpio_mmio_base;
1490
b6fdd0f2
SS
1491 /* MMIO base address for MIPI regs */
1492 uint32_t mipi_mmio_base;
1493
28c70f16
DV
1494 wait_queue_head_t gmbus_wait_queue;
1495
f4c956ad 1496 struct pci_dev *bridge_dev;
a4872ba6 1497 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1498 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1499 uint32_t last_seqno, next_seqno;
f4c956ad 1500
ba8286fa 1501 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1502 struct resource mch_res;
1503
f4c956ad
DV
1504 /* protects the irq masks */
1505 spinlock_t irq_lock;
1506
84c33a64
SG
1507 /* protects the mmio flip data */
1508 spinlock_t mmio_flip_lock;
1509
f8b79e58
ID
1510 bool display_irqs_enabled;
1511
9ee32fea
DV
1512 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1513 struct pm_qos_request pm_qos;
1514
f4c956ad 1515 /* DPIO indirect register protection */
09153000 1516 struct mutex dpio_lock;
f4c956ad
DV
1517
1518 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1519 union {
1520 u32 irq_mask;
1521 u32 de_irq_mask[I915_MAX_PIPES];
1522 };
f4c956ad 1523 u32 gt_irq_mask;
605cd25b 1524 u32 pm_irq_mask;
a6706b45 1525 u32 pm_rps_events;
91d181dd 1526 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1527
f4c956ad 1528 struct work_struct hotplug_work;
b543fb04
EE
1529 struct {
1530 unsigned long hpd_last_jiffies;
1531 int hpd_cnt;
1532 enum {
1533 HPD_ENABLED = 0,
1534 HPD_DISABLED = 1,
1535 HPD_MARK_DISABLED = 2
1536 } hpd_mark;
1537 } hpd_stats[HPD_NUM_PINS];
142e2398 1538 u32 hpd_event_bits;
6323751d 1539 struct delayed_work hotplug_reenable_work;
f4c956ad 1540
5c3fe8b0 1541 struct i915_fbc fbc;
439d7ac0 1542 struct i915_drrs drrs;
f4c956ad 1543 struct intel_opregion opregion;
41aa3448 1544 struct intel_vbt_data vbt;
f4c956ad 1545
d9ceb816
JB
1546 bool preserve_bios_swizzle;
1547
f4c956ad
DV
1548 /* overlay */
1549 struct intel_overlay *overlay;
f4c956ad 1550
58c68779 1551 /* backlight registers and fields in struct intel_panel */
07f11d49 1552 struct mutex backlight_lock;
31ad8ec6 1553
f4c956ad 1554 /* LVDS info */
f4c956ad
DV
1555 bool no_aux_handshake;
1556
e39b999a
VS
1557 /* protects panel power sequencer state */
1558 struct mutex pps_mutex;
1559
f4c956ad
DV
1560 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1561 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1562 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1563
1564 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1565 unsigned int vlv_cdclk_freq;
f4c956ad 1566
645416f5
DV
1567 /**
1568 * wq - Driver workqueue for GEM.
1569 *
1570 * NOTE: Work items scheduled here are not allowed to grab any modeset
1571 * locks, for otherwise the flushing done in the pageflip code will
1572 * result in deadlocks.
1573 */
f4c956ad
DV
1574 struct workqueue_struct *wq;
1575
1576 /* Display functions */
1577 struct drm_i915_display_funcs display;
1578
1579 /* PCH chipset type */
1580 enum intel_pch pch_type;
17a303ec 1581 unsigned short pch_id;
f4c956ad
DV
1582
1583 unsigned long quirks;
1584
b8efb17b
ZR
1585 enum modeset_restore modeset_restore;
1586 struct mutex modeset_restore_lock;
673a394b 1587
a7bbbd63 1588 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1589 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1590
4b5aed62 1591 struct i915_gem_mm mm;
ad46cb53
CW
1592 DECLARE_HASHTABLE(mm_structs, 7);
1593 struct mutex mm_lock;
8781342d 1594
8781342d
DV
1595 /* Kernel Modesetting */
1596
9b9d172d 1597 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1598
76c4ac04
DL
1599 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1600 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1601 wait_queue_head_t pending_flip_queue;
1602
c4597872
DV
1603#ifdef CONFIG_DEBUG_FS
1604 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1605#endif
1606
e72f9fbf
DV
1607 int num_shared_dpll;
1608 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1609 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1610
7225342a 1611 struct i915_workarounds workarounds;
888b5995 1612
652c393a
JB
1613 /* Reclocking support */
1614 bool render_reclock_avail;
1615 bool lvds_downclock_avail;
18f9ed12
ZY
1616 /* indicates the reduced downclock for LVDS*/
1617 int lvds_downclock;
f99d7069
DV
1618
1619 struct i915_frontbuffer_tracking fb_tracking;
1620
652c393a 1621 u16 orig_clock;
f97108d1 1622
c4804411 1623 bool mchbar_need_disable;
f97108d1 1624
a4da4fa4
DV
1625 struct intel_l3_parity l3_parity;
1626
59124506
BW
1627 /* Cannot be determined by PCIID. You must always read a register. */
1628 size_t ellc_size;
1629
c6a828d3 1630 /* gen6+ rps state */
c85aa885 1631 struct intel_gen6_power_mgmt rps;
c6a828d3 1632
20e4d407
DV
1633 /* ilk-only ips/rps state. Everything in here is protected by the global
1634 * mchdev_lock in intel_pm.c */
c85aa885 1635 struct intel_ilk_power_mgmt ips;
b5e50c3f 1636
83c00f55 1637 struct i915_power_domains power_domains;
a38911a3 1638
a031d709 1639 struct i915_psr psr;
3f51e471 1640
99584db3 1641 struct i915_gpu_error gpu_error;
ae681d96 1642
c9cddffc
JB
1643 struct drm_i915_gem_object *vlv_pctx;
1644
4520f53a 1645#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1646 /* list of fbdev register on this device */
1647 struct intel_fbdev *fbdev;
82e3b8c1 1648 struct work_struct fbdev_suspend_work;
4520f53a 1649#endif
e953fd7b
CW
1650
1651 struct drm_property *broadcast_rgb_property;
3f43c48d 1652 struct drm_property *force_audio_property;
e3689190 1653
254f965c 1654 uint32_t hw_context_size;
a33afea5 1655 struct list_head context_list;
f4c956ad 1656
3e68320e 1657 u32 fdi_rx_config;
68d18ad7 1658
842f1c8b 1659 u32 suspend_count;
f4c956ad 1660 struct i915_suspend_saved_registers regfile;
ddeea5b0 1661 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1662
53615a5e
VS
1663 struct {
1664 /*
1665 * Raw watermark latency values:
1666 * in 0.1us units for WM0,
1667 * in 0.5us units for WM1+.
1668 */
1669 /* primary */
1670 uint16_t pri_latency[5];
1671 /* sprite */
1672 uint16_t spr_latency[5];
1673 /* cursor */
1674 uint16_t cur_latency[5];
609cedef
VS
1675
1676 /* current hardware state */
820c1980 1677 struct ilk_wm_values hw;
53615a5e
VS
1678 } wm;
1679
8a187455
PZ
1680 struct i915_runtime_pm pm;
1681
13cf5504
DA
1682 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1683 u32 long_hpd_port_mask;
1684 u32 short_hpd_port_mask;
1685 struct work_struct dig_port_work;
1686
0e32b39c
DA
1687 /*
1688 * if we get a HPD irq from DP and a HPD irq from non-DP
1689 * the non-DP HPD could block the workqueue on a mode config
1690 * mutex getting, that userspace may have taken. However
1691 * userspace is waiting on the DP workqueue to run which is
1692 * blocked behind the non-DP one.
1693 */
1694 struct workqueue_struct *dp_wq;
1695
69769f9a
VS
1696 uint32_t bios_vgacntr;
1697
231f42a4
DV
1698 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1699 * here! */
1700 struct i915_dri1_state dri1;
db1b76ca
DV
1701 /* Old ums support infrastructure, same warning applies. */
1702 struct i915_ums_state ums;
bdf1e7e3 1703
a83014d3
OM
1704 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1705 struct {
1706 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1707 struct intel_engine_cs *ring,
1708 struct intel_context *ctx,
1709 struct drm_i915_gem_execbuffer2 *args,
1710 struct list_head *vmas,
1711 struct drm_i915_gem_object *batch_obj,
1712 u64 exec_start, u32 flags);
1713 int (*init_rings)(struct drm_device *dev);
1714 void (*cleanup_ring)(struct intel_engine_cs *ring);
1715 void (*stop_ring)(struct intel_engine_cs *ring);
1716 } gt;
1717
bdf1e7e3
DV
1718 /*
1719 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1720 * will be rejected. Instead look for a better place.
1721 */
77fec556 1722};
1da177e4 1723
2c1792a1
CW
1724static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1725{
1726 return dev->dev_private;
1727}
1728
b4519513
CW
1729/* Iterate over initialised rings */
1730#define for_each_ring(ring__, dev_priv__, i__) \
1731 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1732 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1733
b1d7e4b4
WF
1734enum hdmi_force_audio {
1735 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1736 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1737 HDMI_AUDIO_AUTO, /* trust EDID */
1738 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1739};
1740
190d6cd5 1741#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1742
37e680a1
CW
1743struct drm_i915_gem_object_ops {
1744 /* Interface between the GEM object and its backing storage.
1745 * get_pages() is called once prior to the use of the associated set
1746 * of pages before to binding them into the GTT, and put_pages() is
1747 * called after we no longer need them. As we expect there to be
1748 * associated cost with migrating pages between the backing storage
1749 * and making them available for the GPU (e.g. clflush), we may hold
1750 * onto the pages after they are no longer referenced by the GPU
1751 * in case they may be used again shortly (for example migrating the
1752 * pages to a different memory domain within the GTT). put_pages()
1753 * will therefore most likely be called when the object itself is
1754 * being released or under memory pressure (where we attempt to
1755 * reap pages for the shrinker).
1756 */
1757 int (*get_pages)(struct drm_i915_gem_object *);
1758 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1759 int (*dmabuf_export)(struct drm_i915_gem_object *);
1760 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1761};
1762
a071fa00
DV
1763/*
1764 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1765 * considered to be the frontbuffer for the given plane interface-vise. This
1766 * doesn't mean that the hw necessarily already scans it out, but that any
1767 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1768 *
1769 * We have one bit per pipe and per scanout plane type.
1770 */
1771#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1772#define INTEL_FRONTBUFFER_BITS \
1773 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1774#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1775 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1776#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1777 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1778#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1779 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1780#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1781 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1782#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1783 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1784
673a394b 1785struct drm_i915_gem_object {
c397b908 1786 struct drm_gem_object base;
673a394b 1787
37e680a1
CW
1788 const struct drm_i915_gem_object_ops *ops;
1789
2f633156
BW
1790 /** List of VMAs backed by this object */
1791 struct list_head vma_list;
1792
c1ad11fc
CW
1793 /** Stolen memory for this object, instead of being backed by shmem. */
1794 struct drm_mm_node *stolen;
35c20a60 1795 struct list_head global_list;
673a394b 1796
69dc4987 1797 struct list_head ring_list;
b25cb2f8
BW
1798 /** Used in execbuf to temporarily hold a ref */
1799 struct list_head obj_exec_link;
673a394b
EA
1800
1801 /**
65ce3027
CW
1802 * This is set if the object is on the active lists (has pending
1803 * rendering and so a non-zero seqno), and is not set if it i s on
1804 * inactive (ready to be unbound) list.
673a394b 1805 */
0206e353 1806 unsigned int active:1;
673a394b
EA
1807
1808 /**
1809 * This is set if the object has been written to since last bound
1810 * to the GTT
1811 */
0206e353 1812 unsigned int dirty:1;
778c3544
DV
1813
1814 /**
1815 * Fence register bits (if any) for this object. Will be set
1816 * as needed when mapped into the GTT.
1817 * Protected by dev->struct_mutex.
778c3544 1818 */
4b9de737 1819 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1820
778c3544
DV
1821 /**
1822 * Advice: are the backing pages purgeable?
1823 */
0206e353 1824 unsigned int madv:2;
778c3544 1825
778c3544
DV
1826 /**
1827 * Current tiling mode for the object.
1828 */
0206e353 1829 unsigned int tiling_mode:2;
5d82e3e6
CW
1830 /**
1831 * Whether the tiling parameters for the currently associated fence
1832 * register have changed. Note that for the purposes of tracking
1833 * tiling changes we also treat the unfenced register, the register
1834 * slot that the object occupies whilst it executes a fenced
1835 * command (such as BLT on gen2/3), as a "fence".
1836 */
1837 unsigned int fence_dirty:1;
778c3544 1838
75e9e915
DV
1839 /**
1840 * Is the object at the current location in the gtt mappable and
1841 * fenceable? Used to avoid costly recalculations.
1842 */
0206e353 1843 unsigned int map_and_fenceable:1;
75e9e915 1844
fb7d516a
DV
1845 /**
1846 * Whether the current gtt mapping needs to be mappable (and isn't just
1847 * mappable by accident). Track pin and fault separate for a more
1848 * accurate mappable working set.
1849 */
0206e353
AJ
1850 unsigned int fault_mappable:1;
1851 unsigned int pin_mappable:1;
cc98b413 1852 unsigned int pin_display:1;
fb7d516a 1853
24f3a8cf
AG
1854 /*
1855 * Is the object to be mapped as read-only to the GPU
1856 * Only honoured if hardware has relevant pte bit
1857 */
1858 unsigned long gt_ro:1;
651d794f 1859 unsigned int cache_level:3;
93dfb40c 1860
9da3da66 1861 unsigned int has_dma_mapping:1;
7bddb01f 1862
a071fa00
DV
1863 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1864
9da3da66 1865 struct sg_table *pages;
a5570178 1866 int pages_pin_count;
673a394b 1867
1286ff73 1868 /* prime dma-buf support */
9a70cc2a
DA
1869 void *dma_buf_vmapping;
1870 int vmapping_count;
1871
a4872ba6 1872 struct intel_engine_cs *ring;
caea7476 1873
1c293ea3 1874 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1875 uint32_t last_read_seqno;
1876 uint32_t last_write_seqno;
caea7476
CW
1877 /** Breadcrumb of last fenced GPU access to the buffer. */
1878 uint32_t last_fenced_seqno;
673a394b 1879
778c3544 1880 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1881 uint32_t stride;
673a394b 1882
80075d49
DV
1883 /** References from framebuffers, locks out tiling changes. */
1884 unsigned long framebuffer_references;
1885
280b713b 1886 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1887 unsigned long *bit_17;
280b713b 1888
79e53945 1889 /** User space pin count and filp owning the pin */
aa5f8021 1890 unsigned long user_pin_count;
79e53945 1891 struct drm_file *pin_filp;
71acb5eb
DA
1892
1893 /** for phy allocated objects */
ba8286fa 1894 struct drm_dma_handle *phys_handle;
673a394b 1895
5cc9ed4b
CW
1896 union {
1897 struct i915_gem_userptr {
1898 uintptr_t ptr;
1899 unsigned read_only :1;
1900 unsigned workers :4;
1901#define I915_GEM_USERPTR_MAX_WORKERS 15
1902
ad46cb53
CW
1903 struct i915_mm_struct *mm;
1904 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1905 struct work_struct *work;
1906 } userptr;
1907 };
1908};
62b8b215 1909#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1910
a071fa00
DV
1911void i915_gem_track_fb(struct drm_i915_gem_object *old,
1912 struct drm_i915_gem_object *new,
1913 unsigned frontbuffer_bits);
1914
673a394b
EA
1915/**
1916 * Request queue structure.
1917 *
1918 * The request queue allows us to note sequence numbers that have been emitted
1919 * and may be associated with active buffers to be retired.
1920 *
1921 * By keeping this list, we can avoid having to do questionable
1922 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1923 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1924 */
1925struct drm_i915_gem_request {
852835f3 1926 /** On Which ring this request was generated */
a4872ba6 1927 struct intel_engine_cs *ring;
852835f3 1928
673a394b
EA
1929 /** GEM sequence number associated with this request. */
1930 uint32_t seqno;
1931
7d736f4f
MK
1932 /** Position in the ringbuffer of the start of the request */
1933 u32 head;
1934
1935 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1936 u32 tail;
1937
0e50e96b 1938 /** Context related to this request */
273497e5 1939 struct intel_context *ctx;
0e50e96b 1940
7d736f4f
MK
1941 /** Batch buffer related to this request if any */
1942 struct drm_i915_gem_object *batch_obj;
1943
673a394b
EA
1944 /** Time at which this request was emitted, in jiffies. */
1945 unsigned long emitted_jiffies;
1946
b962442e 1947 /** global list entry for this request */
673a394b 1948 struct list_head list;
b962442e 1949
f787a5f5 1950 struct drm_i915_file_private *file_priv;
b962442e
EA
1951 /** file_priv list entry for this request */
1952 struct list_head client_list;
673a394b
EA
1953};
1954
1955struct drm_i915_file_private {
b29c19b6 1956 struct drm_i915_private *dev_priv;
ab0e7ff9 1957 struct drm_file *file;
b29c19b6 1958
673a394b 1959 struct {
99057c81 1960 spinlock_t lock;
b962442e 1961 struct list_head request_list;
b29c19b6 1962 struct delayed_work idle_work;
673a394b 1963 } mm;
40521054 1964 struct idr context_idr;
e59ec13d 1965
b29c19b6 1966 atomic_t rps_wait_boost;
a4872ba6 1967 struct intel_engine_cs *bsd_ring;
673a394b
EA
1968};
1969
351e3db2
BV
1970/*
1971 * A command that requires special handling by the command parser.
1972 */
1973struct drm_i915_cmd_descriptor {
1974 /*
1975 * Flags describing how the command parser processes the command.
1976 *
1977 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1978 * a length mask if not set
1979 * CMD_DESC_SKIP: The command is allowed but does not follow the
1980 * standard length encoding for the opcode range in
1981 * which it falls
1982 * CMD_DESC_REJECT: The command is never allowed
1983 * CMD_DESC_REGISTER: The command should be checked against the
1984 * register whitelist for the appropriate ring
1985 * CMD_DESC_MASTER: The command is allowed if the submitting process
1986 * is the DRM master
1987 */
1988 u32 flags;
1989#define CMD_DESC_FIXED (1<<0)
1990#define CMD_DESC_SKIP (1<<1)
1991#define CMD_DESC_REJECT (1<<2)
1992#define CMD_DESC_REGISTER (1<<3)
1993#define CMD_DESC_BITMASK (1<<4)
1994#define CMD_DESC_MASTER (1<<5)
1995
1996 /*
1997 * The command's unique identification bits and the bitmask to get them.
1998 * This isn't strictly the opcode field as defined in the spec and may
1999 * also include type, subtype, and/or subop fields.
2000 */
2001 struct {
2002 u32 value;
2003 u32 mask;
2004 } cmd;
2005
2006 /*
2007 * The command's length. The command is either fixed length (i.e. does
2008 * not include a length field) or has a length field mask. The flag
2009 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2010 * a length mask. All command entries in a command table must include
2011 * length information.
2012 */
2013 union {
2014 u32 fixed;
2015 u32 mask;
2016 } length;
2017
2018 /*
2019 * Describes where to find a register address in the command to check
2020 * against the ring's register whitelist. Only valid if flags has the
2021 * CMD_DESC_REGISTER bit set.
2022 */
2023 struct {
2024 u32 offset;
2025 u32 mask;
2026 } reg;
2027
2028#define MAX_CMD_DESC_BITMASKS 3
2029 /*
2030 * Describes command checks where a particular dword is masked and
2031 * compared against an expected value. If the command does not match
2032 * the expected value, the parser rejects it. Only valid if flags has
2033 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2034 * are valid.
d4d48035
BV
2035 *
2036 * If the check specifies a non-zero condition_mask then the parser
2037 * only performs the check when the bits specified by condition_mask
2038 * are non-zero.
351e3db2
BV
2039 */
2040 struct {
2041 u32 offset;
2042 u32 mask;
2043 u32 expected;
d4d48035
BV
2044 u32 condition_offset;
2045 u32 condition_mask;
351e3db2
BV
2046 } bits[MAX_CMD_DESC_BITMASKS];
2047};
2048
2049/*
2050 * A table of commands requiring special handling by the command parser.
2051 *
2052 * Each ring has an array of tables. Each table consists of an array of command
2053 * descriptors, which must be sorted with command opcodes in ascending order.
2054 */
2055struct drm_i915_cmd_table {
2056 const struct drm_i915_cmd_descriptor *table;
2057 int count;
2058};
2059
dbbe9127 2060/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2061#define __I915__(p) ({ \
2062 struct drm_i915_private *__p; \
2063 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2064 __p = (struct drm_i915_private *)p; \
2065 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2066 __p = to_i915((struct drm_device *)p); \
2067 else \
2068 BUILD_BUG(); \
2069 __p; \
2070})
dbbe9127 2071#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2072#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2073
87f1f465
CW
2074#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2075#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2076#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2077#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2078#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2079#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2080#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2081#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2082#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2083#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2084#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2085#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2086#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2087#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2088#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2089#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2090#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2091#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2092#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2093 INTEL_DEVID(dev) == 0x0152 || \
2094 INTEL_DEVID(dev) == 0x015a)
2095#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2096 INTEL_DEVID(dev) == 0x0106 || \
2097 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2098#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2099#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2100#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2101#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2102#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2103#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2104#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2105 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2106#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2107 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2108 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2109 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2110#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2111 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2112#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2113 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2114#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2115 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2116/* ULX machines are also considered ULT. */
87f1f465
CW
2117#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2118 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2119#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2120
85436696
JB
2121/*
2122 * The genX designation typically refers to the render engine, so render
2123 * capability related checks should use IS_GEN, while display and other checks
2124 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2125 * chips, etc.).
2126 */
cae5852d
ZN
2127#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2128#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2129#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2130#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2131#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2132#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2133#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2134#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2135
73ae478c
BW
2136#define RENDER_RING (1<<RCS)
2137#define BSD_RING (1<<VCS)
2138#define BLT_RING (1<<BCS)
2139#define VEBOX_RING (1<<VECS)
845f74a7 2140#define BSD2_RING (1<<VCS2)
63c42e56 2141#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2142#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2143#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2144#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2145#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2146#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2147 __I915__(dev)->ellc_size)
cae5852d
ZN
2148#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2149
254f965c 2150#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2151#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2152#define USES_PPGTT(dev) (i915.enable_ppgtt)
2153#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2154
05394f39 2155#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2156#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2157
b45305fc
DV
2158/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2159#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2160/*
2161 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2162 * even when in MSI mode. This results in spurious interrupt warnings if the
2163 * legacy irq no. is shared with another device. The kernel then disables that
2164 * interrupt source and so prevents the other device from working properly.
2165 */
2166#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2167#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2168
cae5852d
ZN
2169/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2170 * rows, which changed the alignment requirements and fence programming.
2171 */
2172#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2173 IS_I915GM(dev)))
2174#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2175#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2176#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2177#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2178#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2179
2180#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2181#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2182#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2183
dbf7786e 2184#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2185
dd93be58 2186#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2187#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2188#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2189#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2190 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2191#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2192#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2193
17a303ec
PZ
2194#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2195#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2196#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2197#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2198#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2199#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2200#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2201#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2202
f2fbc690 2203#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2204#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2205#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2206#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2207#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2208#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2209#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2210
5fafe292
SJ
2211#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2212
040d2baa
BW
2213/* DPF == dynamic parity feature */
2214#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2215#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2216
c8735b0c
BW
2217#define GT_FREQUENCY_MULTIPLIER 50
2218
05394f39
CW
2219#include "i915_trace.h"
2220
baa70943 2221extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2222extern int i915_max_ioctl;
2223
fc49b3da
ID
2224extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2225extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2226extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2227extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2228
d330a953
JN
2229/* i915_params.c */
2230struct i915_params {
2231 int modeset;
2232 int panel_ignore_lid;
2233 unsigned int powersave;
2234 int semaphores;
2235 unsigned int lvds_downclock;
2236 int lvds_channel_mode;
2237 int panel_use_ssc;
2238 int vbt_sdvo_panel_type;
2239 int enable_rc6;
2240 int enable_fbc;
d330a953 2241 int enable_ppgtt;
127f1003 2242 int enable_execlists;
d330a953
JN
2243 int enable_psr;
2244 unsigned int preliminary_hw_support;
2245 int disable_power_well;
2246 int enable_ips;
e5aa6541 2247 int invert_brightness;
351e3db2 2248 int enable_cmd_parser;
e5aa6541
DL
2249 /* leave bools at the end to not create holes */
2250 bool enable_hangcheck;
2251 bool fastboot;
d330a953
JN
2252 bool prefault_disable;
2253 bool reset;
a0bae57f 2254 bool disable_display;
7a10dfa6 2255 bool disable_vtd_wa;
84c33a64 2256 int use_mmio_flip;
5978118c 2257 bool mmio_debug;
d330a953
JN
2258};
2259extern struct i915_params i915 __read_mostly;
2260
1da177e4 2261 /* i915_dma.c */
d05c617e 2262void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2263extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2264extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2265extern int i915_driver_unload(struct drm_device *);
2885f6ac 2266extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2267extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2268extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2269 struct drm_file *file);
673a394b 2270extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2271 struct drm_file *file);
84b1fd10 2272extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2273#ifdef CONFIG_COMPAT
0d6aa60b
DA
2274extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2275 unsigned long arg);
c43b5634 2276#endif
673a394b 2277extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2278 struct drm_clip_rect *box,
2279 int DR1, int DR4);
8e96d9c4 2280extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2281extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2282extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2283extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2284extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2285extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2286int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2287void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2288
1da177e4 2289/* i915_irq.c */
10cd45b6 2290void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2291__printf(3, 4)
2292void i915_handle_error(struct drm_device *dev, bool wedged,
2293 const char *fmt, ...);
1da177e4 2294
76c3552f
D
2295void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2296 int new_delay);
b963291c
DV
2297extern void intel_irq_init(struct drm_i915_private *dev_priv);
2298extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2299int intel_irq_install(struct drm_i915_private *dev_priv);
2300void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2301
2302extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2303extern void intel_uncore_early_sanitize(struct drm_device *dev,
2304 bool restore_forcewake);
907b28c5 2305extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2306extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2307extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2308extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2309
7c463586 2310void
50227e1c 2311i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2312 u32 status_mask);
7c463586
KP
2313
2314void
50227e1c 2315i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2316 u32 status_mask);
7c463586 2317
f8b79e58
ID
2318void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2319void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2320void
2321ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2322void
2323ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2324void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2325 uint32_t interrupt_mask,
2326 uint32_t enabled_irq_mask);
2327#define ibx_enable_display_interrupt(dev_priv, bits) \
2328 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2329#define ibx_disable_display_interrupt(dev_priv, bits) \
2330 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2331
673a394b
EA
2332/* i915_gem.c */
2333int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2334 struct drm_file *file_priv);
2335int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2336 struct drm_file *file_priv);
2337int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2338 struct drm_file *file_priv);
2339int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2340 struct drm_file *file_priv);
2341int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2342 struct drm_file *file_priv);
de151cf6
JB
2343int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
673a394b
EA
2345int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file_priv);
2347int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
ba8b7ccb
OM
2349void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2350 struct intel_engine_cs *ring);
2351void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2352 struct drm_file *file,
2353 struct intel_engine_cs *ring,
2354 struct drm_i915_gem_object *obj);
a83014d3
OM
2355int i915_gem_ringbuffer_submission(struct drm_device *dev,
2356 struct drm_file *file,
2357 struct intel_engine_cs *ring,
2358 struct intel_context *ctx,
2359 struct drm_i915_gem_execbuffer2 *args,
2360 struct list_head *vmas,
2361 struct drm_i915_gem_object *batch_obj,
2362 u64 exec_start, u32 flags);
673a394b
EA
2363int i915_gem_execbuffer(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
76446cac
JB
2365int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2366 struct drm_file *file_priv);
673a394b
EA
2367int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2368 struct drm_file *file_priv);
2369int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2370 struct drm_file *file_priv);
2371int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2372 struct drm_file *file_priv);
199adf40
BW
2373int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2374 struct drm_file *file);
2375int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2376 struct drm_file *file);
673a394b
EA
2377int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2378 struct drm_file *file_priv);
3ef94daa
CW
2379int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2380 struct drm_file *file_priv);
673a394b
EA
2381int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2382 struct drm_file *file_priv);
2383int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2384 struct drm_file *file_priv);
2385int i915_gem_set_tiling(struct drm_device *dev, void *data,
2386 struct drm_file *file_priv);
2387int i915_gem_get_tiling(struct drm_device *dev, void *data,
2388 struct drm_file *file_priv);
5cc9ed4b
CW
2389int i915_gem_init_userptr(struct drm_device *dev);
2390int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2391 struct drm_file *file);
5a125c3c
EA
2392int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2393 struct drm_file *file_priv);
23ba4fd0
BW
2394int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2395 struct drm_file *file_priv);
673a394b 2396void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2397unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2398 long target,
2399 unsigned flags);
2400#define I915_SHRINK_PURGEABLE 0x1
2401#define I915_SHRINK_UNBOUND 0x2
2402#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2403void *i915_gem_object_alloc(struct drm_device *dev);
2404void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2405void i915_gem_object_init(struct drm_i915_gem_object *obj,
2406 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2407struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2408 size_t size);
7e0d96bc
BW
2409void i915_init_vm(struct drm_i915_private *dev_priv,
2410 struct i915_address_space *vm);
673a394b 2411void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2412void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2413
1ec9e26d
DV
2414#define PIN_MAPPABLE 0x1
2415#define PIN_NONBLOCK 0x2
bf3d149b 2416#define PIN_GLOBAL 0x4
d23db88c
CW
2417#define PIN_OFFSET_BIAS 0x8
2418#define PIN_OFFSET_MASK (~4095)
2021746e 2419int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2420 struct i915_address_space *vm,
2021746e 2421 uint32_t alignment,
d23db88c 2422 uint64_t flags);
07fe0b12 2423int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2424int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2425void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2426void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2427void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2428
4c914c0c
BV
2429int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2430 int *needs_clflush);
2431
37e680a1 2432int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2433static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2434{
67d5a50c
ID
2435 struct sg_page_iter sg_iter;
2436
2437 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2438 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2439
2440 return NULL;
9da3da66 2441}
a5570178
CW
2442static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2443{
2444 BUG_ON(obj->pages == NULL);
2445 obj->pages_pin_count++;
2446}
2447static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2448{
2449 BUG_ON(obj->pages_pin_count == 0);
2450 obj->pages_pin_count--;
2451}
2452
54cf91dc 2453int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2454int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2455 struct intel_engine_cs *to);
e2d05a8b 2456void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2457 struct intel_engine_cs *ring);
ff72145b
DA
2458int i915_gem_dumb_create(struct drm_file *file_priv,
2459 struct drm_device *dev,
2460 struct drm_mode_create_dumb *args);
2461int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2462 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2463/**
2464 * Returns true if seq1 is later than seq2.
2465 */
2466static inline bool
2467i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2468{
2469 return (int32_t)(seq1 - seq2) >= 0;
2470}
2471
fca26bb4
MK
2472int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2473int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2474int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2475int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2476
d8ffa60b
DV
2477bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2478void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2479
8d9fc7fd 2480struct drm_i915_gem_request *
a4872ba6 2481i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2482
b29c19b6 2483bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2484void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2485int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2486 bool interruptible);
84c33a64
SG
2487int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2488
1f83fee0
DV
2489static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2490{
2491 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2492 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2493}
2494
2495static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2496{
2ac0f450
MK
2497 return atomic_read(&error->reset_counter) & I915_WEDGED;
2498}
2499
2500static inline u32 i915_reset_count(struct i915_gpu_error *error)
2501{
2502 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2503}
a71d8d94 2504
88b4aa87
MK
2505static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2506{
2507 return dev_priv->gpu_error.stop_rings == 0 ||
2508 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2509}
2510
2511static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2512{
2513 return dev_priv->gpu_error.stop_rings == 0 ||
2514 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2515}
2516
069efc1d 2517void i915_gem_reset(struct drm_device *dev);
000433b6 2518bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2519int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2520int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2521int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2522int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2523int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2524void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2525void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2526int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2527int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2528int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2529 struct drm_file *file,
7d736f4f 2530 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2531 u32 *seqno);
2532#define i915_add_request(ring, seqno) \
854c94a7 2533 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2534int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2535 uint32_t seqno);
de151cf6 2536int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2537int __must_check
2538i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2539 bool write);
2540int __must_check
dabdfe02
CW
2541i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2542int __must_check
2da3b9b9
CW
2543i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2544 u32 alignment,
a4872ba6 2545 struct intel_engine_cs *pipelined);
cc98b413 2546void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2547int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2548 int align);
b29c19b6 2549int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2550void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2551
0fa87796
ID
2552uint32_t
2553i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2554uint32_t
d865110c
ID
2555i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2556 int tiling_mode, bool fenced);
467cffba 2557
e4ffd173
CW
2558int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2559 enum i915_cache_level cache_level);
2560
1286ff73
DV
2561struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2562 struct dma_buf *dma_buf);
2563
2564struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2565 struct drm_gem_object *gem_obj, int flags);
2566
19b2dbde
CW
2567void i915_gem_restore_fences(struct drm_device *dev);
2568
a70a3148
BW
2569unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2570 struct i915_address_space *vm);
2571bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2572bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2573 struct i915_address_space *vm);
2574unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2575 struct i915_address_space *vm);
2576struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2577 struct i915_address_space *vm);
accfef2e
BW
2578struct i915_vma *
2579i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2580 struct i915_address_space *vm);
5c2abbea
BW
2581
2582struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2583static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2584 struct i915_vma *vma;
2585 list_for_each_entry(vma, &obj->vma_list, vma_link)
2586 if (vma->pin_count > 0)
2587 return true;
2588 return false;
2589}
5c2abbea 2590
a70a3148 2591/* Some GGTT VM helpers */
5dc383b0 2592#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2593 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2594static inline bool i915_is_ggtt(struct i915_address_space *vm)
2595{
2596 struct i915_address_space *ggtt =
2597 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2598 return vm == ggtt;
2599}
2600
841cd773
DV
2601static inline struct i915_hw_ppgtt *
2602i915_vm_to_ppgtt(struct i915_address_space *vm)
2603{
2604 WARN_ON(i915_is_ggtt(vm));
2605
2606 return container_of(vm, struct i915_hw_ppgtt, base);
2607}
2608
2609
a70a3148
BW
2610static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2611{
5dc383b0 2612 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2613}
2614
2615static inline unsigned long
2616i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2617{
5dc383b0 2618 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2619}
2620
2621static inline unsigned long
2622i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2623{
5dc383b0 2624 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2625}
c37e2204
BW
2626
2627static inline int __must_check
2628i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2629 uint32_t alignment,
1ec9e26d 2630 unsigned flags)
c37e2204 2631{
5dc383b0
DV
2632 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2633 alignment, flags | PIN_GLOBAL);
c37e2204 2634}
a70a3148 2635
b287110e
DV
2636static inline int
2637i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2638{
2639 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2640}
2641
2642void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2643
254f965c 2644/* i915_gem_context.c */
8245be31 2645int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2646void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2647void i915_gem_context_reset(struct drm_device *dev);
e422b888 2648int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2649int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2650void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2651int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2652 struct intel_context *to);
2653struct intel_context *
41bde553 2654i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2655void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2656struct drm_i915_gem_object *
2657i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2658static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2659{
691e6415 2660 kref_get(&ctx->ref);
dce3271b
MK
2661}
2662
273497e5 2663static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2664{
691e6415 2665 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2666}
2667
273497e5 2668static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2669{
821d66dd 2670 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2671}
2672
84624813
BW
2673int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2674 struct drm_file *file);
2675int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2676 struct drm_file *file);
1286ff73 2677
679845ed
BW
2678/* i915_gem_evict.c */
2679int __must_check i915_gem_evict_something(struct drm_device *dev,
2680 struct i915_address_space *vm,
2681 int min_size,
2682 unsigned alignment,
2683 unsigned cache_level,
d23db88c
CW
2684 unsigned long start,
2685 unsigned long end,
1ec9e26d 2686 unsigned flags);
679845ed
BW
2687int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2688int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2689
0260c420 2690/* belongs in i915_gem_gtt.h */
d09105c6 2691static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2692{
2693 if (INTEL_INFO(dev)->gen < 6)
2694 intel_gtt_chipset_flush();
2695}
246cbfb5 2696
9797fbfb
CW
2697/* i915_gem_stolen.c */
2698int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2699int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2700void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2701void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2702struct drm_i915_gem_object *
2703i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2704struct drm_i915_gem_object *
2705i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2706 u32 stolen_offset,
2707 u32 gtt_offset,
2708 u32 size);
9797fbfb 2709
673a394b 2710/* i915_gem_tiling.c */
2c1792a1 2711static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2712{
50227e1c 2713 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2714
2715 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2716 obj->tiling_mode != I915_TILING_NONE;
2717}
2718
673a394b 2719void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2720void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2721void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2722
2723/* i915_gem_debug.c */
23bc5982
CW
2724#if WATCH_LISTS
2725int i915_verify_lists(struct drm_device *dev);
673a394b 2726#else
23bc5982 2727#define i915_verify_lists(dev) 0
673a394b 2728#endif
1da177e4 2729
2017263e 2730/* i915_debugfs.c */
27c202ad
BG
2731int i915_debugfs_init(struct drm_minor *minor);
2732void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2733#ifdef CONFIG_DEBUG_FS
07144428
DL
2734void intel_display_crc_init(struct drm_device *dev);
2735#else
f8c168fa 2736static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2737#endif
84734a04
MK
2738
2739/* i915_gpu_error.c */
edc3d884
MK
2740__printf(2, 3)
2741void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2742int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2743 const struct i915_error_state_file_priv *error);
4dc955f7 2744int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2745 struct drm_i915_private *i915,
4dc955f7
MK
2746 size_t count, loff_t pos);
2747static inline void i915_error_state_buf_release(
2748 struct drm_i915_error_state_buf *eb)
2749{
2750 kfree(eb->buf);
2751}
58174462
MK
2752void i915_capture_error_state(struct drm_device *dev, bool wedge,
2753 const char *error_msg);
84734a04
MK
2754void i915_error_state_get(struct drm_device *dev,
2755 struct i915_error_state_file_priv *error_priv);
2756void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2757void i915_destroy_error_state(struct drm_device *dev);
2758
2759void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2760const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2761
351e3db2 2762/* i915_cmd_parser.c */
d728c8ef 2763int i915_cmd_parser_get_version(void);
a4872ba6
OM
2764int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2765void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2766bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2767int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2768 struct drm_i915_gem_object *batch_obj,
2769 u32 batch_start_offset,
2770 bool is_master);
2771
317c35d1
JB
2772/* i915_suspend.c */
2773extern int i915_save_state(struct drm_device *dev);
2774extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2775
d8157a36
DV
2776/* i915_ums.c */
2777void i915_save_display_reg(struct drm_device *dev);
2778void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2779
0136db58
BW
2780/* i915_sysfs.c */
2781void i915_setup_sysfs(struct drm_device *dev_priv);
2782void i915_teardown_sysfs(struct drm_device *dev_priv);
2783
f899fc64
CW
2784/* intel_i2c.c */
2785extern int intel_setup_gmbus(struct drm_device *dev);
2786extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2787static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2788{
2ed06c93 2789 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2790}
2791
2792extern struct i2c_adapter *intel_gmbus_get_adapter(
2793 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2794extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2795extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2796static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2797{
2798 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2799}
f899fc64
CW
2800extern void intel_i2c_reset(struct drm_device *dev);
2801
3b617967 2802/* intel_opregion.c */
44834a67 2803#ifdef CONFIG_ACPI
27d50c82 2804extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2805extern void intel_opregion_init(struct drm_device *dev);
2806extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2807extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2808extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2809 bool enable);
ecbc5cf3
JN
2810extern int intel_opregion_notify_adapter(struct drm_device *dev,
2811 pci_power_t state);
65e082c9 2812#else
27d50c82 2813static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2814static inline void intel_opregion_init(struct drm_device *dev) { return; }
2815static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2816static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2817static inline int
2818intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2819{
2820 return 0;
2821}
ecbc5cf3
JN
2822static inline int
2823intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2824{
2825 return 0;
2826}
65e082c9 2827#endif
8ee1c3db 2828
723bfd70
JB
2829/* intel_acpi.c */
2830#ifdef CONFIG_ACPI
2831extern void intel_register_dsm_handler(void);
2832extern void intel_unregister_dsm_handler(void);
2833#else
2834static inline void intel_register_dsm_handler(void) { return; }
2835static inline void intel_unregister_dsm_handler(void) { return; }
2836#endif /* CONFIG_ACPI */
2837
79e53945 2838/* modesetting */
f817586c 2839extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2840extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2841extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2842extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2843extern void intel_connector_unregister(struct intel_connector *);
28d52043 2844extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2845extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2846 bool force_restore);
44cec740 2847extern void i915_redisable_vga(struct drm_device *dev);
04098753 2848extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2849extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2850extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2851extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2852extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2853extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2854extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2855extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2856extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2857 bool enable);
0206e353
AJ
2858extern void intel_detect_pch(struct drm_device *dev);
2859extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2860extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2861
2911a35b 2862extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2863int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file);
b6359918
MK
2865int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file);
575155a9 2867
84c33a64
SG
2868void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2869
6ef3d427
CW
2870/* overlay */
2871extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2872extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2873 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2874
2875extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2876extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2877 struct drm_device *dev,
2878 struct intel_display_error_state *error);
6ef3d427 2879
b7287d80
BW
2880/* On SNB platform, before reading ring registers forcewake bit
2881 * must be set to prevent GT core from power down and stale values being
2882 * returned.
2883 */
c8d9a590
D
2884void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2885void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2886void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2887
42c0526c
BW
2888int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2889int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2890
2891/* intel_sideband.c */
64936258
JN
2892u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2893void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2894u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2895u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2896void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2897u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2898void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2899u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2900void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2901u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2902void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2903u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2904void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2905u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2906void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2907u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2908 enum intel_sbi_destination destination);
2909void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2910 enum intel_sbi_destination destination);
e9fe51c6
SK
2911u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2912void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2913
2ec3815f
VS
2914int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2915int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2916
c8d9a590
D
2917#define FORCEWAKE_RENDER (1 << 0)
2918#define FORCEWAKE_MEDIA (1 << 1)
2919#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2920
2921
0b274481
BW
2922#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2923#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2924
2925#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2926#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2927#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2928#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2929
2930#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2931#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2932#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2933#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2934
698b3135
CW
2935/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2936 * will be implemented using 2 32-bit writes in an arbitrary order with
2937 * an arbitrary delay between them. This can cause the hardware to
2938 * act upon the intermediate value, possibly leading to corruption and
2939 * machine death. You have been warned.
2940 */
0b274481
BW
2941#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2942#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2943
50877445
CW
2944#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2945 u32 upper = I915_READ(upper_reg); \
2946 u32 lower = I915_READ(lower_reg); \
2947 u32 tmp = I915_READ(upper_reg); \
2948 if (upper != tmp) { \
2949 upper = tmp; \
2950 lower = I915_READ(lower_reg); \
2951 WARN_ON(I915_READ(upper_reg) != upper); \
2952 } \
2953 (u64)upper << 32 | lower; })
2954
cae5852d
ZN
2955#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2956#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2957
55bc60db
VS
2958/* "Broadcast RGB" property */
2959#define INTEL_BROADCAST_RGB_AUTO 0
2960#define INTEL_BROADCAST_RGB_FULL 1
2961#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2962
766aa1c4
VS
2963static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2964{
92e23b99 2965 if (IS_VALLEYVIEW(dev))
766aa1c4 2966 return VLV_VGACNTRL;
92e23b99
SJ
2967 else if (INTEL_INFO(dev)->gen >= 5)
2968 return CPU_VGACNTRL;
766aa1c4
VS
2969 else
2970 return VGACNTRL;
2971}
2972
2bb4629a
VS
2973static inline void __user *to_user_ptr(u64 address)
2974{
2975 return (void __user *)(uintptr_t)address;
2976}
2977
df97729f
ID
2978static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2979{
2980 unsigned long j = msecs_to_jiffies(m);
2981
2982 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2983}
2984
2985static inline unsigned long
2986timespec_to_jiffies_timeout(const struct timespec *value)
2987{
2988 unsigned long j = timespec_to_jiffies(value);
2989
2990 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2991}
2992
dce56b3c
PZ
2993/*
2994 * If you need to wait X milliseconds between events A and B, but event B
2995 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2996 * when event A happened, then just before event B you call this function and
2997 * pass the timestamp as the first argument, and X as the second argument.
2998 */
2999static inline void
3000wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3001{
ec5e0cfb 3002 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3003
3004 /*
3005 * Don't re-read the value of "jiffies" every time since it may change
3006 * behind our back and break the math.
3007 */
3008 tmp_jiffies = jiffies;
3009 target_jiffies = timestamp_jiffies +
3010 msecs_to_jiffies_timeout(to_wait_ms);
3011
3012 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3013 remaining_jiffies = target_jiffies - tmp_jiffies;
3014 while (remaining_jiffies)
3015 remaining_jiffies =
3016 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3017 }
3018}
3019
1da177e4 3020#endif
This page took 1.048205 seconds and 5 git commands to generate.