drm/i915: Remove distinction between DDI 2 vs 4 lanes
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
33a732f4 53#include "intel_guc.h"
585fb111 54
1da177e4
LT
55/* General customization:
56 */
57
1da177e4
LT
58#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
aed8bbd4 60#define DRIVER_DATE "20151023"
1da177e4 61
c883ef1b 62#undef WARN_ON
5f77eeb0
DV
63/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
4eee4920 71#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
72#endif
73
cd9bfacb 74#undef WARN_ON_ONCE
4eee4920 75#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 76
5f77eeb0
DV
77#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
c883ef1b 79
e2c719b7
RC
80/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
2f3408c7 91 WARN(1, format); \
e2c719b7
RC
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
2f3408c7 102 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
c883ef1b 108
42a8ca4c
JN
109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
317c35d1 114enum pipe {
752aa88a 115 INVALID_PIPE = -1,
317c35d1
JB
116 PIPE_A = 0,
117 PIPE_B,
9db4a9c7 118 PIPE_C,
a57c774a
AK
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
317c35d1 121};
9db4a9c7 122#define pipe_name(p) ((p) + 'A')
317c35d1 123
a5c961d1
PZ
124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
a57c774a
AK
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
a5c961d1
PZ
130};
131#define transcoder_name(t) ((t) + 'A')
132
84139d1e 133/*
31409e97
MR
134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
84139d1e 138 */
80824003
JB
139enum plane {
140 PLANE_A = 0,
141 PLANE_B,
9db4a9c7 142 PLANE_C,
31409e97
MR
143 PLANE_CURSOR,
144 I915_MAX_PLANES,
80824003 145};
9db4a9c7 146#define plane_name(p) ((p) + 'A')
52440211 147
d615a166 148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 149
2b139522
ED
150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
a09caddd 160#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
b97186f0
PZ
172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
f52e353e 182 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
183 POWER_DOMAIN_PORT_DDI_A_LANES,
184 POWER_DOMAIN_PORT_DDI_B_LANES,
185 POWER_DOMAIN_PORT_DDI_C_LANES,
186 POWER_DOMAIN_PORT_DDI_D_LANES,
187 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
188 POWER_DOMAIN_PORT_DSI,
189 POWER_DOMAIN_PORT_CRT,
190 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 191 POWER_DOMAIN_VGA,
fbeeaa23 192 POWER_DOMAIN_AUDIO,
bd2bb1b9 193 POWER_DOMAIN_PLLS,
1407121a
S
194 POWER_DOMAIN_AUX_A,
195 POWER_DOMAIN_AUX_B,
196 POWER_DOMAIN_AUX_C,
197 POWER_DOMAIN_AUX_D,
f0ab43e6 198 POWER_DOMAIN_GMBUS,
baa70707 199 POWER_DOMAIN_INIT,
bddc7645
ID
200
201 POWER_DOMAIN_NUM,
b97186f0
PZ
202};
203
204#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
205#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
206 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
207#define POWER_DOMAIN_TRANSCODER(tran) \
208 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
209 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 210
1d843f9d
EE
211enum hpd_pin {
212 HPD_NONE = 0,
1d843f9d
EE
213 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
214 HPD_CRT,
215 HPD_SDVO_B,
216 HPD_SDVO_C,
cc24fcdc 217 HPD_PORT_A,
1d843f9d
EE
218 HPD_PORT_B,
219 HPD_PORT_C,
220 HPD_PORT_D,
26951caf 221 HPD_PORT_E,
1d843f9d
EE
222 HPD_NUM_PINS
223};
224
c91711f9
JN
225#define for_each_hpd_pin(__pin) \
226 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
227
5fcece80
JN
228struct i915_hotplug {
229 struct work_struct hotplug_work;
230
231 struct {
232 unsigned long last_jiffies;
233 int count;
234 enum {
235 HPD_ENABLED = 0,
236 HPD_DISABLED = 1,
237 HPD_MARK_DISABLED = 2
238 } state;
239 } stats[HPD_NUM_PINS];
240 u32 event_bits;
241 struct delayed_work reenable_work;
242
243 struct intel_digital_port *irq_port[I915_MAX_PORTS];
244 u32 long_port_mask;
245 u32 short_port_mask;
246 struct work_struct dig_port_work;
247
248 /*
249 * if we get a HPD irq from DP and a HPD irq from non-DP
250 * the non-DP HPD could block the workqueue on a mode config
251 * mutex getting, that userspace may have taken. However
252 * userspace is waiting on the DP workqueue to run which is
253 * blocked behind the non-DP one.
254 */
255 struct workqueue_struct *dp_wq;
256};
257
2a2d5482
CW
258#define I915_GEM_GPU_DOMAINS \
259 (I915_GEM_DOMAIN_RENDER | \
260 I915_GEM_DOMAIN_SAMPLER | \
261 I915_GEM_DOMAIN_COMMAND | \
262 I915_GEM_DOMAIN_INSTRUCTION | \
263 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 264
055e393f
DL
265#define for_each_pipe(__dev_priv, __p) \
266 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
267#define for_each_plane(__dev_priv, __pipe, __p) \
268 for ((__p) = 0; \
269 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
270 (__p)++)
3bdcfc0c
DL
271#define for_each_sprite(__dev_priv, __p, __s) \
272 for ((__s) = 0; \
273 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
274 (__s)++)
9db4a9c7 275
d79b814d
DL
276#define for_each_crtc(dev, crtc) \
277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
278
27321ae8
ML
279#define for_each_intel_plane(dev, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &dev->mode_config.plane_list, \
282 base.head)
283
262cd2e1
VS
284#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
285 list_for_each_entry(intel_plane, \
286 &(dev)->mode_config.plane_list, \
287 base.head) \
288 if ((intel_plane)->pipe == (intel_crtc)->pipe)
289
d063ae48
DL
290#define for_each_intel_crtc(dev, intel_crtc) \
291 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
292
b2784e15
DL
293#define for_each_intel_encoder(dev, intel_encoder) \
294 list_for_each_entry(intel_encoder, \
295 &(dev)->mode_config.encoder_list, \
296 base.head)
297
3a3371ff
ACO
298#define for_each_intel_connector(dev, intel_connector) \
299 list_for_each_entry(intel_connector, \
300 &dev->mode_config.connector_list, \
301 base.head)
302
6c2b7c12
DV
303#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
304 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
305 if ((intel_encoder)->base.crtc == (__crtc))
306
53f5e3ca
JB
307#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
308 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
309 if ((intel_connector)->base.encoder == (__encoder))
310
b04c5bd6
BF
311#define for_each_power_domain(domain, mask) \
312 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
313 if ((1 << (domain)) & (mask))
314
e7b903d2 315struct drm_i915_private;
ad46cb53 316struct i915_mm_struct;
5cc9ed4b 317struct i915_mmu_object;
e7b903d2 318
a6f766f3
CW
319struct drm_i915_file_private {
320 struct drm_i915_private *dev_priv;
321 struct drm_file *file;
322
323 struct {
324 spinlock_t lock;
325 struct list_head request_list;
d0bc54f2
CW
326/* 20ms is a fairly arbitrary limit (greater than the average frame time)
327 * chosen to prevent the CPU getting more than a frame ahead of the GPU
328 * (when using lax throttling for the frontbuffer). We also use it to
329 * offer free GPU waitboosts for severely congested workloads.
330 */
331#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
332 } mm;
333 struct idr context_idr;
334
2e1b8730
CW
335 struct intel_rps_client {
336 struct list_head link;
337 unsigned boosts;
338 } rps;
a6f766f3 339
2e1b8730 340 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
341};
342
46edb027
DV
343enum intel_dpll_id {
344 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
345 /* real shared dpll ids must be >= 0 */
9cd86933
DV
346 DPLL_ID_PCH_PLL_A = 0,
347 DPLL_ID_PCH_PLL_B = 1,
429d47d5 348 /* hsw/bdw */
9cd86933
DV
349 DPLL_ID_WRPLL1 = 0,
350 DPLL_ID_WRPLL2 = 1,
429d47d5
S
351 /* skl */
352 DPLL_ID_SKL_DPLL1 = 0,
353 DPLL_ID_SKL_DPLL2 = 1,
354 DPLL_ID_SKL_DPLL3 = 2,
46edb027 355};
429d47d5 356#define I915_NUM_PLLS 3
46edb027 357
5358901f 358struct intel_dpll_hw_state {
dcfc3552 359 /* i9xx, pch plls */
66e985c0 360 uint32_t dpll;
8bcc2795 361 uint32_t dpll_md;
66e985c0
DV
362 uint32_t fp0;
363 uint32_t fp1;
dcfc3552
DL
364
365 /* hsw, bdw */
d452c5b6 366 uint32_t wrpll;
d1a2dc78
S
367
368 /* skl */
369 /*
370 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 371 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
372 * the register. This allows us to easily compare the state to share
373 * the DPLL.
374 */
375 uint32_t ctrl1;
376 /* HDMI only, 0 when used for DP */
377 uint32_t cfgcr1, cfgcr2;
dfb82408
S
378
379 /* bxt */
05712c15
ID
380 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
381 pcsdw12;
5358901f
DV
382};
383
3e369b76 384struct intel_shared_dpll_config {
1e6f2ddc 385 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
386 struct intel_dpll_hw_state hw_state;
387};
388
389struct intel_shared_dpll {
390 struct intel_shared_dpll_config config;
8bd31e67 391
ee7b9f93
JB
392 int active; /* count of number of active CRTCs (i.e. DPMS on) */
393 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
394 const char *name;
395 /* should match the index in the dev_priv->shared_dplls array */
396 enum intel_dpll_id id;
96f6128c
DV
397 /* The mode_set hook is optional and should be used together with the
398 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
399 void (*mode_set)(struct drm_i915_private *dev_priv,
400 struct intel_shared_dpll *pll);
e7b903d2
DV
401 void (*enable)(struct drm_i915_private *dev_priv,
402 struct intel_shared_dpll *pll);
403 void (*disable)(struct drm_i915_private *dev_priv,
404 struct intel_shared_dpll *pll);
5358901f
DV
405 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
406 struct intel_shared_dpll *pll,
407 struct intel_dpll_hw_state *hw_state);
ee7b9f93 408};
ee7b9f93 409
429d47d5
S
410#define SKL_DPLL0 0
411#define SKL_DPLL1 1
412#define SKL_DPLL2 2
413#define SKL_DPLL3 3
414
e69d0bc1
DV
415/* Used by dp and fdi links */
416struct intel_link_m_n {
417 uint32_t tu;
418 uint32_t gmch_m;
419 uint32_t gmch_n;
420 uint32_t link_m;
421 uint32_t link_n;
422};
423
424void intel_link_compute_m_n(int bpp, int nlanes,
425 int pixel_clock, int link_clock,
426 struct intel_link_m_n *m_n);
427
1da177e4
LT
428/* Interface history:
429 *
430 * 1.1: Original.
0d6aa60b
DA
431 * 1.2: Add Power Management
432 * 1.3: Add vblank support
de227f5f 433 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 434 * 1.5: Add vblank pipe configuration
2228ed67
MCA
435 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
436 * - Support vertical blank on secondary display pipe
1da177e4
LT
437 */
438#define DRIVER_MAJOR 1
2228ed67 439#define DRIVER_MINOR 6
1da177e4
LT
440#define DRIVER_PATCHLEVEL 0
441
23bc5982 442#define WATCH_LISTS 0
673a394b 443
0a3e67a4
JB
444struct opregion_header;
445struct opregion_acpi;
446struct opregion_swsci;
447struct opregion_asle;
448
8ee1c3db 449struct intel_opregion {
115719fc
WD
450 struct opregion_header *header;
451 struct opregion_acpi *acpi;
452 struct opregion_swsci *swsci;
ebde53c7
JN
453 u32 swsci_gbda_sub_functions;
454 u32 swsci_sbcb_sub_functions;
115719fc
WD
455 struct opregion_asle *asle;
456 void *vbt;
457 u32 *lid_state;
91a60f20 458 struct work_struct asle_work;
8ee1c3db 459};
44834a67 460#define OPREGION_SIZE (8*1024)
8ee1c3db 461
6ef3d427
CW
462struct intel_overlay;
463struct intel_overlay_error_state;
464
de151cf6 465#define I915_FENCE_REG_NONE -1
42b5aeab
VS
466#define I915_MAX_NUM_FENCES 32
467/* 32 fences + sign bit for FENCE_REG_NONE */
468#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
469
470struct drm_i915_fence_reg {
007cc8ac 471 struct list_head lru_list;
caea7476 472 struct drm_i915_gem_object *obj;
1690e1eb 473 int pin_count;
de151cf6 474};
7c1c2871 475
9b9d172d 476struct sdvo_device_mapping {
e957d772 477 u8 initialized;
9b9d172d 478 u8 dvo_port;
479 u8 slave_addr;
480 u8 dvo_wiring;
e957d772 481 u8 i2c_pin;
b1083333 482 u8 ddc_pin;
9b9d172d 483};
484
c4a1d9e4
CW
485struct intel_display_error_state;
486
63eeaf38 487struct drm_i915_error_state {
742cbee8 488 struct kref ref;
585b0288
BW
489 struct timeval time;
490
cb383002 491 char error_msg[128];
eb5be9d0 492 int iommu;
48b031e3 493 u32 reset_count;
62d5d69b 494 u32 suspend_count;
cb383002 495
585b0288 496 /* Generic register state */
63eeaf38
JB
497 u32 eir;
498 u32 pgtbl_er;
be998e2e 499 u32 ier;
885ea5a8 500 u32 gtier[4];
b9a3906b 501 u32 ccid;
0f3b6849
CW
502 u32 derrmr;
503 u32 forcewake;
585b0288
BW
504 u32 error; /* gen6+ */
505 u32 err_int; /* gen7 */
6c826f34
MK
506 u32 fault_data0; /* gen8, gen9 */
507 u32 fault_data1; /* gen8, gen9 */
585b0288 508 u32 done_reg;
91ec5d11
BW
509 u32 gac_eco;
510 u32 gam_ecochk;
511 u32 gab_ctl;
512 u32 gfx_mode;
585b0288 513 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
514 u64 fence[I915_MAX_NUM_FENCES];
515 struct intel_overlay_error_state *overlay;
516 struct intel_display_error_state *display;
0ca36d78 517 struct drm_i915_error_object *semaphore_obj;
585b0288 518
52d39a21 519 struct drm_i915_error_ring {
372fbb8e 520 bool valid;
362b8af7
BW
521 /* Software tracked state */
522 bool waiting;
523 int hangcheck_score;
524 enum intel_ring_hangcheck_action hangcheck_action;
525 int num_requests;
526
527 /* our own tracking of ring head and tail */
528 u32 cpu_ring_head;
529 u32 cpu_ring_tail;
530
531 u32 semaphore_seqno[I915_NUM_RINGS - 1];
532
533 /* Register state */
94f8cf10 534 u32 start;
362b8af7
BW
535 u32 tail;
536 u32 head;
537 u32 ctl;
538 u32 hws;
539 u32 ipeir;
540 u32 ipehr;
541 u32 instdone;
362b8af7
BW
542 u32 bbstate;
543 u32 instpm;
544 u32 instps;
545 u32 seqno;
546 u64 bbaddr;
50877445 547 u64 acthd;
362b8af7 548 u32 fault_reg;
13ffadd1 549 u64 faddr;
362b8af7
BW
550 u32 rc_psmi; /* sleep state */
551 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
552
52d39a21
CW
553 struct drm_i915_error_object {
554 int page_count;
e1f12325 555 u64 gtt_offset;
52d39a21 556 u32 *pages[0];
ab0e7ff9 557 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 558
52d39a21
CW
559 struct drm_i915_error_request {
560 long jiffies;
561 u32 seqno;
ee4f42b1 562 u32 tail;
52d39a21 563 } *requests;
6c7a01ec
BW
564
565 struct {
566 u32 gfx_mode;
567 union {
568 u64 pdp[4];
569 u32 pp_dir_base;
570 };
571 } vm_info;
ab0e7ff9
CW
572
573 pid_t pid;
574 char comm[TASK_COMM_LEN];
52d39a21 575 } ring[I915_NUM_RINGS];
3a448734 576
9df30794 577 struct drm_i915_error_buffer {
a779e5ab 578 u32 size;
9df30794 579 u32 name;
b4716185 580 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 581 u64 gtt_offset;
9df30794
CW
582 u32 read_domains;
583 u32 write_domain;
4b9de737 584 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
585 s32 pinned:2;
586 u32 tiling:2;
587 u32 dirty:1;
588 u32 purgeable:1;
5cc9ed4b 589 u32 userptr:1;
5d1333fc 590 s32 ring:4;
f56383cb 591 u32 cache_level:3;
95f5301d 592 } **active_bo, **pinned_bo;
6c7a01ec 593
95f5301d 594 u32 *active_bo_count, *pinned_bo_count;
3a448734 595 u32 vm_count;
63eeaf38
JB
596};
597
7bd688cd 598struct intel_connector;
820d2d77 599struct intel_encoder;
5cec258b 600struct intel_crtc_state;
5724dbd1 601struct intel_initial_plane_config;
0e8ffe1b 602struct intel_crtc;
ee9300bb
DV
603struct intel_limit;
604struct dpll;
b8cecdf5 605
e70236a8 606struct drm_i915_display_funcs {
e70236a8
JB
607 int (*get_display_clock_speed)(struct drm_device *dev);
608 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
609 /**
610 * find_dpll() - Find the best values for the PLL
611 * @limit: limits for the PLL
612 * @crtc: current CRTC
613 * @target: target frequency in kHz
614 * @refclk: reference clock frequency in kHz
615 * @match_clock: if provided, @best_clock P divider must
616 * match the P divider from @match_clock
617 * used for LVDS downclocking
618 * @best_clock: best PLL values found
619 *
620 * Returns true on success, false on failure.
621 */
622 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 623 struct intel_crtc_state *crtc_state,
ee9300bb
DV
624 int target, int refclk,
625 struct dpll *match_clock,
626 struct dpll *best_clock);
86c8bbbe
MR
627 int (*compute_pipe_wm)(struct intel_crtc *crtc,
628 struct drm_atomic_state *state);
46ba614c 629 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
630 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
631 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
632 /* Returns the active state of the crtc, and if the crtc is active,
633 * fills out the pipe-config with the hw state. */
634 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 635 struct intel_crtc_state *);
5724dbd1
DL
636 void (*get_initial_plane_config)(struct intel_crtc *,
637 struct intel_initial_plane_config *);
190f68c5
ACO
638 int (*crtc_compute_clock)(struct intel_crtc *crtc,
639 struct intel_crtc_state *crtc_state);
76e5a89c
DV
640 void (*crtc_enable)(struct drm_crtc *crtc);
641 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
642 void (*audio_codec_enable)(struct drm_connector *connector,
643 struct intel_encoder *encoder,
5e7234c9 644 const struct drm_display_mode *adjusted_mode);
69bfe1a9 645 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 646 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 647 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
648 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
649 struct drm_framebuffer *fb,
ed8d1975 650 struct drm_i915_gem_object *obj,
6258fbe2 651 struct drm_i915_gem_request *req,
ed8d1975 652 uint32_t flags);
29b9bde6
DV
653 void (*update_primary_plane)(struct drm_crtc *crtc,
654 struct drm_framebuffer *fb,
655 int x, int y);
20afbda2 656 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
657 /* clock updates for mode set */
658 /* cursor updates */
659 /* render clock increase/decrease */
660 /* display clock increase/decrease */
661 /* pll clock increase/decrease */
e70236a8
JB
662};
663
48c1026a
MK
664enum forcewake_domain_id {
665 FW_DOMAIN_ID_RENDER = 0,
666 FW_DOMAIN_ID_BLITTER,
667 FW_DOMAIN_ID_MEDIA,
668
669 FW_DOMAIN_ID_COUNT
670};
671
672enum forcewake_domains {
673 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
674 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
675 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
676 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
677 FORCEWAKE_BLITTER |
678 FORCEWAKE_MEDIA)
679};
680
907b28c5 681struct intel_uncore_funcs {
c8d9a590 682 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 683 enum forcewake_domains domains);
c8d9a590 684 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 685 enum forcewake_domains domains);
0b274481
BW
686
687 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
688 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
689 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
690 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691
692 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
693 uint8_t val, bool trace);
694 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
695 uint16_t val, bool trace);
696 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
697 uint32_t val, bool trace);
698 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
699 uint64_t val, bool trace);
990bbdad
CW
700};
701
907b28c5
CW
702struct intel_uncore {
703 spinlock_t lock; /** lock is also taken in irq contexts. */
704
705 struct intel_uncore_funcs funcs;
706
707 unsigned fifo_count;
48c1026a 708 enum forcewake_domains fw_domains;
b2cff0db
CW
709
710 struct intel_uncore_forcewake_domain {
711 struct drm_i915_private *i915;
48c1026a 712 enum forcewake_domain_id id;
b2cff0db
CW
713 unsigned wake_count;
714 struct timer_list timer;
05a2fb15
MK
715 u32 reg_set;
716 u32 val_set;
717 u32 val_clear;
718 u32 reg_ack;
719 u32 reg_post;
720 u32 val_reset;
b2cff0db 721 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
722};
723
724/* Iterate over initialised fw domains */
725#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
726 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
727 (i__) < FW_DOMAIN_ID_COUNT; \
728 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
729 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
730
731#define for_each_fw_domain(domain__, dev_priv__, i__) \
732 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 733
b6e7d894
DL
734#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
735#define CSR_VERSION_MAJOR(version) ((version) >> 16)
736#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
737
eb805623 738struct intel_csr {
8144ac59 739 struct work_struct work;
eb805623 740 const char *fw_path;
a7f749f9 741 uint32_t *dmc_payload;
eb805623 742 uint32_t dmc_fw_size;
b6e7d894 743 uint32_t version;
eb805623
DV
744 uint32_t mmio_count;
745 uint32_t mmioaddr[8];
746 uint32_t mmiodata[8];
747};
748
79fc46df
DL
749#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
750 func(is_mobile) sep \
751 func(is_i85x) sep \
752 func(is_i915g) sep \
753 func(is_i945gm) sep \
754 func(is_g33) sep \
755 func(need_gfx_hws) sep \
756 func(is_g4x) sep \
757 func(is_pineview) sep \
758 func(is_broadwater) sep \
759 func(is_crestline) sep \
760 func(is_ivybridge) sep \
761 func(is_valleyview) sep \
762 func(is_haswell) sep \
7201c0b3 763 func(is_skylake) sep \
7526ac19 764 func(is_broxton) sep \
ef11bdb3 765 func(is_kabylake) sep \
b833d685 766 func(is_preliminary) sep \
79fc46df
DL
767 func(has_fbc) sep \
768 func(has_pipe_cxsr) sep \
769 func(has_hotplug) sep \
770 func(cursor_needs_physical) sep \
771 func(has_overlay) sep \
772 func(overlay_needs_physical) sep \
773 func(supports_tv) sep \
dd93be58 774 func(has_llc) sep \
30568c45
DL
775 func(has_ddi) sep \
776 func(has_fpga_dbg)
c96ea64e 777
a587f779
DL
778#define DEFINE_FLAG(name) u8 name:1
779#define SEP_SEMICOLON ;
c96ea64e 780
cfdf1fa2 781struct intel_device_info {
10fce67a 782 u32 display_mmio_offset;
87f1f465 783 u16 device_id;
7eb552ae 784 u8 num_pipes:3;
d615a166 785 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 786 u8 gen;
73ae478c 787 u8 ring_mask; /* Rings supported by the HW */
a587f779 788 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
789 /* Register offsets for the various display pipes and transcoders */
790 int pipe_offsets[I915_MAX_TRANSCODERS];
791 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 792 int palette_offsets[I915_MAX_PIPES];
5efb3e28 793 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
794
795 /* Slice/subslice/EU info */
796 u8 slice_total;
797 u8 subslice_total;
798 u8 subslice_per_slice;
799 u8 eu_total;
800 u8 eu_per_subslice;
b7668791
DL
801 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
802 u8 subslice_7eu[3];
3873218f
JM
803 u8 has_slice_pg:1;
804 u8 has_subslice_pg:1;
805 u8 has_eu_pg:1;
cfdf1fa2
KH
806};
807
a587f779
DL
808#undef DEFINE_FLAG
809#undef SEP_SEMICOLON
810
7faf1ab2
DV
811enum i915_cache_level {
812 I915_CACHE_NONE = 0,
350ec881
CW
813 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
814 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
815 caches, eg sampler/render caches, and the
816 large Last-Level-Cache. LLC is coherent with
817 the CPU, but L3 is only visible to the GPU. */
651d794f 818 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
819};
820
e59ec13d
MK
821struct i915_ctx_hang_stats {
822 /* This context had batch pending when hang was declared */
823 unsigned batch_pending;
824
825 /* This context had batch active when hang was declared */
826 unsigned batch_active;
be62acb4
MK
827
828 /* Time when this context was last blamed for a GPU reset */
829 unsigned long guilty_ts;
830
676fa572
CW
831 /* If the contexts causes a second GPU hang within this time,
832 * it is permanently banned from submitting any more work.
833 */
834 unsigned long ban_period_seconds;
835
be62acb4
MK
836 /* This context is banned to submit more work */
837 bool banned;
e59ec13d 838};
40521054
BW
839
840/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 841#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
842
843#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
844/**
845 * struct intel_context - as the name implies, represents a context.
846 * @ref: reference count.
847 * @user_handle: userspace tracking identity for this context.
848 * @remap_slice: l3 row remapping information.
b1b38278
DW
849 * @flags: context specific flags:
850 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
851 * @file_priv: filp associated with this context (NULL for global default
852 * context).
853 * @hang_stats: information about the role of this context in possible GPU
854 * hangs.
7df113e4 855 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
856 * @legacy_hw_ctx: render context backing object and whether it is correctly
857 * initialized (legacy ring submission mechanism only).
858 * @link: link in the global list of contexts.
859 *
860 * Contexts are memory images used by the hardware to store copies of their
861 * internal state.
862 */
273497e5 863struct intel_context {
dce3271b 864 struct kref ref;
821d66dd 865 int user_handle;
3ccfd19d 866 uint8_t remap_slice;
9ea4feec 867 struct drm_i915_private *i915;
b1b38278 868 int flags;
40521054 869 struct drm_i915_file_private *file_priv;
e59ec13d 870 struct i915_ctx_hang_stats hang_stats;
ae6c4806 871 struct i915_hw_ppgtt *ppgtt;
a33afea5 872
c9e003af 873 /* Legacy ring buffer submission */
ea0c76f8
OM
874 struct {
875 struct drm_i915_gem_object *rcs_state;
876 bool initialized;
877 } legacy_hw_ctx;
878
c9e003af
OM
879 /* Execlists */
880 struct {
881 struct drm_i915_gem_object *state;
84c2377f 882 struct intel_ringbuffer *ringbuf;
a7cbedec 883 int pin_count;
c9e003af
OM
884 } engine[I915_NUM_RINGS];
885
a33afea5 886 struct list_head link;
40521054
BW
887};
888
a4001f1b
PZ
889enum fb_op_origin {
890 ORIGIN_GTT,
891 ORIGIN_CPU,
892 ORIGIN_CS,
893 ORIGIN_FLIP,
74b4ea1e 894 ORIGIN_DIRTYFB,
a4001f1b
PZ
895};
896
5c3fe8b0 897struct i915_fbc {
25ad93fd
PZ
898 /* This is always the inner lock when overlapping with struct_mutex and
899 * it's the outer lock when overlapping with stolen_lock. */
900 struct mutex lock;
60ee5cd2 901 unsigned long uncompressed_size;
5e59f717 902 unsigned threshold;
5c3fe8b0 903 unsigned int fb_id;
dbef0f15
PZ
904 unsigned int possible_framebuffer_bits;
905 unsigned int busy_bits;
e35fef21 906 struct intel_crtc *crtc;
5c3fe8b0
BW
907 int y;
908
c4213885 909 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
910 struct drm_mm_node *compressed_llb;
911
da46f936
RV
912 bool false_color;
913
9adccc60
PZ
914 /* Tracks whether the HW is actually enabled, not whether the feature is
915 * possible. */
916 bool enabled;
917
5c3fe8b0
BW
918 struct intel_fbc_work {
919 struct delayed_work work;
220285f2 920 struct intel_crtc *crtc;
5c3fe8b0 921 struct drm_framebuffer *fb;
5c3fe8b0
BW
922 } *fbc_work;
923
bf6189c6 924 const char *no_fbc_reason;
ff2a3117 925
7733b49b 926 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 927 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 928 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
929};
930
96178eeb
VK
931/**
932 * HIGH_RR is the highest eDP panel refresh rate read from EDID
933 * LOW_RR is the lowest eDP panel refresh rate found from EDID
934 * parsing for same resolution.
935 */
936enum drrs_refresh_rate_type {
937 DRRS_HIGH_RR,
938 DRRS_LOW_RR,
939 DRRS_MAX_RR, /* RR count */
940};
941
942enum drrs_support_type {
943 DRRS_NOT_SUPPORTED = 0,
944 STATIC_DRRS_SUPPORT = 1,
945 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
946};
947
2807cf69 948struct intel_dp;
96178eeb
VK
949struct i915_drrs {
950 struct mutex mutex;
951 struct delayed_work work;
952 struct intel_dp *dp;
953 unsigned busy_frontbuffer_bits;
954 enum drrs_refresh_rate_type refresh_rate_type;
955 enum drrs_support_type type;
956};
957
a031d709 958struct i915_psr {
f0355c4a 959 struct mutex lock;
a031d709
RV
960 bool sink_support;
961 bool source_ok;
2807cf69 962 struct intel_dp *enabled;
7c8f8a70
RV
963 bool active;
964 struct delayed_work work;
9ca15301 965 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
966 bool psr2_support;
967 bool aux_frame_sync;
3f51e471 968};
5c3fe8b0 969
3bad0781 970enum intel_pch {
f0350830 971 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
972 PCH_IBX, /* Ibexpeak PCH */
973 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 974 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 975 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 976 PCH_NOP,
3bad0781
ZW
977};
978
988d6ee8
PZ
979enum intel_sbi_destination {
980 SBI_ICLK,
981 SBI_MPHY,
982};
983
b690e96c 984#define QUIRK_PIPEA_FORCE (1<<0)
435793df 985#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 986#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 987#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 988#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 989#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 990
8be48d92 991struct intel_fbdev;
1630fe75 992struct intel_fbc_work;
38651674 993
c2b9152f
DV
994struct intel_gmbus {
995 struct i2c_adapter adapter;
f2ce9faf 996 u32 force_bit;
c2b9152f 997 u32 reg0;
36c785f0 998 u32 gpio_reg;
c167a6fc 999 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1000 struct drm_i915_private *dev_priv;
1001};
1002
f4c956ad 1003struct i915_suspend_saved_registers {
e948e994 1004 u32 saveDSPARB;
ba8bbcf6 1005 u32 saveLVDS;
585fb111
JB
1006 u32 savePP_ON_DELAYS;
1007 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1008 u32 savePP_ON;
1009 u32 savePP_OFF;
1010 u32 savePP_CONTROL;
585fb111 1011 u32 savePP_DIVISOR;
ba8bbcf6 1012 u32 saveFBC_CONTROL;
1f84e550 1013 u32 saveCACHE_MODE_0;
1f84e550 1014 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1015 u32 saveSWF0[16];
1016 u32 saveSWF1[16];
85fa792b 1017 u32 saveSWF3[3];
4b9de737 1018 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1019 u32 savePCH_PORT_HOTPLUG;
9f49c376 1020 u16 saveGCDGMBUS;
f4c956ad 1021};
c85aa885 1022
ddeea5b0
ID
1023struct vlv_s0ix_state {
1024 /* GAM */
1025 u32 wr_watermark;
1026 u32 gfx_prio_ctrl;
1027 u32 arb_mode;
1028 u32 gfx_pend_tlb0;
1029 u32 gfx_pend_tlb1;
1030 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1031 u32 media_max_req_count;
1032 u32 gfx_max_req_count;
1033 u32 render_hwsp;
1034 u32 ecochk;
1035 u32 bsd_hwsp;
1036 u32 blt_hwsp;
1037 u32 tlb_rd_addr;
1038
1039 /* MBC */
1040 u32 g3dctl;
1041 u32 gsckgctl;
1042 u32 mbctl;
1043
1044 /* GCP */
1045 u32 ucgctl1;
1046 u32 ucgctl3;
1047 u32 rcgctl1;
1048 u32 rcgctl2;
1049 u32 rstctl;
1050 u32 misccpctl;
1051
1052 /* GPM */
1053 u32 gfxpause;
1054 u32 rpdeuhwtc;
1055 u32 rpdeuc;
1056 u32 ecobus;
1057 u32 pwrdwnupctl;
1058 u32 rp_down_timeout;
1059 u32 rp_deucsw;
1060 u32 rcubmabdtmr;
1061 u32 rcedata;
1062 u32 spare2gh;
1063
1064 /* Display 1 CZ domain */
1065 u32 gt_imr;
1066 u32 gt_ier;
1067 u32 pm_imr;
1068 u32 pm_ier;
1069 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1070
1071 /* GT SA CZ domain */
1072 u32 tilectl;
1073 u32 gt_fifoctl;
1074 u32 gtlc_wake_ctrl;
1075 u32 gtlc_survive;
1076 u32 pmwgicz;
1077
1078 /* Display 2 CZ domain */
1079 u32 gu_ctl0;
1080 u32 gu_ctl1;
9c25210f 1081 u32 pcbr;
ddeea5b0
ID
1082 u32 clock_gate_dis2;
1083};
1084
bf225f20
CW
1085struct intel_rps_ei {
1086 u32 cz_clock;
1087 u32 render_c0;
1088 u32 media_c0;
31685c25
D
1089};
1090
c85aa885 1091struct intel_gen6_power_mgmt {
d4d70aa5
ID
1092 /*
1093 * work, interrupts_enabled and pm_iir are protected by
1094 * dev_priv->irq_lock
1095 */
c85aa885 1096 struct work_struct work;
d4d70aa5 1097 bool interrupts_enabled;
c85aa885 1098 u32 pm_iir;
59cdb63d 1099
b39fb297
BW
1100 /* Frequencies are stored in potentially platform dependent multiples.
1101 * In other words, *_freq needs to be multiplied by X to be interesting.
1102 * Soft limits are those which are used for the dynamic reclocking done
1103 * by the driver (raise frequencies under heavy loads, and lower for
1104 * lighter loads). Hard limits are those imposed by the hardware.
1105 *
1106 * A distinction is made for overclocking, which is never enabled by
1107 * default, and is considered to be above the hard limit if it's
1108 * possible at all.
1109 */
1110 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1111 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1112 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1113 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1114 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1115 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1116 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1117 u8 rp1_freq; /* "less than" RP0 power/freqency */
1118 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1119
8fb55197
CW
1120 u8 up_threshold; /* Current %busy required to uplock */
1121 u8 down_threshold; /* Current %busy required to downclock */
1122
dd75fdc8
CW
1123 int last_adj;
1124 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1125
8d3afd7d
CW
1126 spinlock_t client_lock;
1127 struct list_head clients;
1128 bool client_boost;
1129
c0951f0c 1130 bool enabled;
1a01ab3b 1131 struct delayed_work delayed_resume_work;
1854d5ca 1132 unsigned boosts;
4fc688ce 1133
2e1b8730 1134 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1135
bf225f20
CW
1136 /* manual wa residency calculations */
1137 struct intel_rps_ei up_ei, down_ei;
1138
4fc688ce
JB
1139 /*
1140 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1141 * Must be taken after struct_mutex if nested. Note that
1142 * this lock may be held for long periods of time when
1143 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1144 */
1145 struct mutex hw_lock;
c85aa885
DV
1146};
1147
1a240d4d
DV
1148/* defined intel_pm.c */
1149extern spinlock_t mchdev_lock;
1150
c85aa885
DV
1151struct intel_ilk_power_mgmt {
1152 u8 cur_delay;
1153 u8 min_delay;
1154 u8 max_delay;
1155 u8 fmax;
1156 u8 fstart;
1157
1158 u64 last_count1;
1159 unsigned long last_time1;
1160 unsigned long chipset_power;
1161 u64 last_count2;
5ed0bdf2 1162 u64 last_time2;
c85aa885
DV
1163 unsigned long gfx_power;
1164 u8 corr;
1165
1166 int c_m;
1167 int r_t;
1168};
1169
c6cb582e
ID
1170struct drm_i915_private;
1171struct i915_power_well;
1172
1173struct i915_power_well_ops {
1174 /*
1175 * Synchronize the well's hw state to match the current sw state, for
1176 * example enable/disable it based on the current refcount. Called
1177 * during driver init and resume time, possibly after first calling
1178 * the enable/disable handlers.
1179 */
1180 void (*sync_hw)(struct drm_i915_private *dev_priv,
1181 struct i915_power_well *power_well);
1182 /*
1183 * Enable the well and resources that depend on it (for example
1184 * interrupts located on the well). Called after the 0->1 refcount
1185 * transition.
1186 */
1187 void (*enable)(struct drm_i915_private *dev_priv,
1188 struct i915_power_well *power_well);
1189 /*
1190 * Disable the well and resources that depend on it. Called after
1191 * the 1->0 refcount transition.
1192 */
1193 void (*disable)(struct drm_i915_private *dev_priv,
1194 struct i915_power_well *power_well);
1195 /* Returns the hw enabled state. */
1196 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1197 struct i915_power_well *power_well);
1198};
1199
a38911a3
WX
1200/* Power well structure for haswell */
1201struct i915_power_well {
c1ca727f 1202 const char *name;
6f3ef5dd 1203 bool always_on;
a38911a3
WX
1204 /* power well enable/disable usage count */
1205 int count;
bfafe93a
ID
1206 /* cached hw enabled state */
1207 bool hw_enabled;
c1ca727f 1208 unsigned long domains;
77961eb9 1209 unsigned long data;
c6cb582e 1210 const struct i915_power_well_ops *ops;
a38911a3
WX
1211};
1212
83c00f55 1213struct i915_power_domains {
baa70707
ID
1214 /*
1215 * Power wells needed for initialization at driver init and suspend
1216 * time are on. They are kept on until after the first modeset.
1217 */
1218 bool init_power_on;
0d116a29 1219 bool initializing;
c1ca727f 1220 int power_well_count;
baa70707 1221
83c00f55 1222 struct mutex lock;
1da51581 1223 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1224 struct i915_power_well *power_wells;
83c00f55
ID
1225};
1226
35a85ac6 1227#define MAX_L3_SLICES 2
a4da4fa4 1228struct intel_l3_parity {
35a85ac6 1229 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1230 struct work_struct error_work;
35a85ac6 1231 int which_slice;
a4da4fa4
DV
1232};
1233
4b5aed62 1234struct i915_gem_mm {
4b5aed62
DV
1235 /** Memory allocator for GTT stolen memory */
1236 struct drm_mm stolen;
92e97d2f
PZ
1237 /** Protects the usage of the GTT stolen memory allocator. This is
1238 * always the inner lock when overlapping with struct_mutex. */
1239 struct mutex stolen_lock;
1240
4b5aed62
DV
1241 /** List of all objects in gtt_space. Used to restore gtt
1242 * mappings on resume */
1243 struct list_head bound_list;
1244 /**
1245 * List of objects which are not bound to the GTT (thus
1246 * are idle and not used by the GPU) but still have
1247 * (presumably uncached) pages still attached.
1248 */
1249 struct list_head unbound_list;
1250
1251 /** Usable portion of the GTT for GEM */
1252 unsigned long stolen_base; /* limited to low memory (32-bit) */
1253
4b5aed62
DV
1254 /** PPGTT used for aliasing the PPGTT with the GTT */
1255 struct i915_hw_ppgtt *aliasing_ppgtt;
1256
2cfcd32a 1257 struct notifier_block oom_notifier;
ceabbba5 1258 struct shrinker shrinker;
4b5aed62
DV
1259 bool shrinker_no_lock_stealing;
1260
4b5aed62
DV
1261 /** LRU list of objects with fence regs on them. */
1262 struct list_head fence_list;
1263
1264 /**
1265 * We leave the user IRQ off as much as possible,
1266 * but this means that requests will finish and never
1267 * be retired once the system goes idle. Set a timer to
1268 * fire periodically while the ring is running. When it
1269 * fires, go retire requests.
1270 */
1271 struct delayed_work retire_work;
1272
b29c19b6
CW
1273 /**
1274 * When we detect an idle GPU, we want to turn on
1275 * powersaving features. So once we see that there
1276 * are no more requests outstanding and no more
1277 * arrive within a small period of time, we fire
1278 * off the idle_work.
1279 */
1280 struct delayed_work idle_work;
1281
4b5aed62
DV
1282 /**
1283 * Are we in a non-interruptible section of code like
1284 * modesetting?
1285 */
1286 bool interruptible;
1287
f62a0076
CW
1288 /**
1289 * Is the GPU currently considered idle, or busy executing userspace
1290 * requests? Whilst idle, we attempt to power down the hardware and
1291 * display clocks. In order to reduce the effect on performance, there
1292 * is a slight delay before we do so.
1293 */
1294 bool busy;
1295
bdf1e7e3
DV
1296 /* the indicator for dispatch video commands on two BSD rings */
1297 int bsd_ring_dispatch_index;
1298
4b5aed62
DV
1299 /** Bit 6 swizzling required for X tiling */
1300 uint32_t bit_6_swizzle_x;
1301 /** Bit 6 swizzling required for Y tiling */
1302 uint32_t bit_6_swizzle_y;
1303
4b5aed62 1304 /* accounting, useful for userland debugging */
c20e8355 1305 spinlock_t object_stat_lock;
4b5aed62
DV
1306 size_t object_memory;
1307 u32 object_count;
1308};
1309
edc3d884 1310struct drm_i915_error_state_buf {
0a4cd7c8 1311 struct drm_i915_private *i915;
edc3d884
MK
1312 unsigned bytes;
1313 unsigned size;
1314 int err;
1315 u8 *buf;
1316 loff_t start;
1317 loff_t pos;
1318};
1319
fc16b48b
MK
1320struct i915_error_state_file_priv {
1321 struct drm_device *dev;
1322 struct drm_i915_error_state *error;
1323};
1324
99584db3
DV
1325struct i915_gpu_error {
1326 /* For hangcheck timer */
1327#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1328#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1329 /* Hang gpu twice in this window and your context gets banned */
1330#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1331
737b1506
CW
1332 struct workqueue_struct *hangcheck_wq;
1333 struct delayed_work hangcheck_work;
99584db3
DV
1334
1335 /* For reset and error_state handling. */
1336 spinlock_t lock;
1337 /* Protected by the above dev->gpu_error.lock. */
1338 struct drm_i915_error_state *first_error;
094f9a54
CW
1339
1340 unsigned long missed_irq_rings;
1341
1f83fee0 1342 /**
2ac0f450 1343 * State variable controlling the reset flow and count
1f83fee0 1344 *
2ac0f450
MK
1345 * This is a counter which gets incremented when reset is triggered,
1346 * and again when reset has been handled. So odd values (lowest bit set)
1347 * means that reset is in progress and even values that
1348 * (reset_counter >> 1):th reset was successfully completed.
1349 *
1350 * If reset is not completed succesfully, the I915_WEDGE bit is
1351 * set meaning that hardware is terminally sour and there is no
1352 * recovery. All waiters on the reset_queue will be woken when
1353 * that happens.
1354 *
1355 * This counter is used by the wait_seqno code to notice that reset
1356 * event happened and it needs to restart the entire ioctl (since most
1357 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1358 *
1359 * This is important for lock-free wait paths, where no contended lock
1360 * naturally enforces the correct ordering between the bail-out of the
1361 * waiter and the gpu reset work code.
1f83fee0
DV
1362 */
1363 atomic_t reset_counter;
1364
1f83fee0 1365#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1366#define I915_WEDGED (1 << 31)
1f83fee0
DV
1367
1368 /**
1369 * Waitqueue to signal when the reset has completed. Used by clients
1370 * that wait for dev_priv->mm.wedged to settle.
1371 */
1372 wait_queue_head_t reset_queue;
33196ded 1373
88b4aa87
MK
1374 /* Userspace knobs for gpu hang simulation;
1375 * combines both a ring mask, and extra flags
1376 */
1377 u32 stop_rings;
1378#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1379#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1380
1381 /* For missed irq/seqno simulation. */
1382 unsigned int test_irq_rings;
6689c167
MA
1383
1384 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1385 bool reload_in_reset;
99584db3
DV
1386};
1387
b8efb17b
ZR
1388enum modeset_restore {
1389 MODESET_ON_LID_OPEN,
1390 MODESET_DONE,
1391 MODESET_SUSPENDED,
1392};
1393
500ea70d
RV
1394#define DP_AUX_A 0x40
1395#define DP_AUX_B 0x10
1396#define DP_AUX_C 0x20
1397#define DP_AUX_D 0x30
1398
11c1b657
XZ
1399#define DDC_PIN_B 0x05
1400#define DDC_PIN_C 0x04
1401#define DDC_PIN_D 0x06
1402
6acab15a 1403struct ddi_vbt_port_info {
ce4dd49e
DL
1404 /*
1405 * This is an index in the HDMI/DVI DDI buffer translation table.
1406 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1407 * populate this field.
1408 */
1409#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1410 uint8_t hdmi_level_shift;
311a2094
PZ
1411
1412 uint8_t supports_dvi:1;
1413 uint8_t supports_hdmi:1;
1414 uint8_t supports_dp:1;
500ea70d
RV
1415
1416 uint8_t alternate_aux_channel;
11c1b657 1417 uint8_t alternate_ddc_pin;
75067dde
AK
1418
1419 uint8_t dp_boost_level;
1420 uint8_t hdmi_boost_level;
6acab15a
PZ
1421};
1422
bfd7ebda
RV
1423enum psr_lines_to_wait {
1424 PSR_0_LINES_TO_WAIT = 0,
1425 PSR_1_LINE_TO_WAIT,
1426 PSR_4_LINES_TO_WAIT,
1427 PSR_8_LINES_TO_WAIT
83a7280e
PB
1428};
1429
41aa3448
RV
1430struct intel_vbt_data {
1431 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1432 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1433
1434 /* Feature bits */
1435 unsigned int int_tv_support:1;
1436 unsigned int lvds_dither:1;
1437 unsigned int lvds_vbt:1;
1438 unsigned int int_crt_support:1;
1439 unsigned int lvds_use_ssc:1;
1440 unsigned int display_clock_mode:1;
1441 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1442 unsigned int has_mipi:1;
41aa3448
RV
1443 int lvds_ssc_freq;
1444 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1445
83a7280e
PB
1446 enum drrs_support_type drrs_type;
1447
41aa3448
RV
1448 /* eDP */
1449 int edp_rate;
1450 int edp_lanes;
1451 int edp_preemphasis;
1452 int edp_vswing;
1453 bool edp_initialized;
1454 bool edp_support;
1455 int edp_bpp;
1456 struct edp_power_seq edp_pps;
1457
bfd7ebda
RV
1458 struct {
1459 bool full_link;
1460 bool require_aux_wakeup;
1461 int idle_frames;
1462 enum psr_lines_to_wait lines_to_wait;
1463 int tp1_wakeup_time;
1464 int tp2_tp3_wakeup_time;
1465 } psr;
1466
f00076d2
JN
1467 struct {
1468 u16 pwm_freq_hz;
39fbc9c8 1469 bool present;
f00076d2 1470 bool active_low_pwm;
1de6068e 1471 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1472 } backlight;
1473
d17c5443
SK
1474 /* MIPI DSI */
1475 struct {
3e6bd011 1476 u16 port;
d17c5443 1477 u16 panel_id;
d3b542fc
SK
1478 struct mipi_config *config;
1479 struct mipi_pps_data *pps;
1480 u8 seq_version;
1481 u32 size;
1482 u8 *data;
1483 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1484 } dsi;
1485
41aa3448
RV
1486 int crt_ddc_pin;
1487
1488 int child_dev_num;
768f69c9 1489 union child_device_config *child_dev;
6acab15a
PZ
1490
1491 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1492};
1493
77c122bc
VS
1494enum intel_ddb_partitioning {
1495 INTEL_DDB_PART_1_2,
1496 INTEL_DDB_PART_5_6, /* IVB+ */
1497};
1498
1fd527cc
VS
1499struct intel_wm_level {
1500 bool enable;
1501 uint32_t pri_val;
1502 uint32_t spr_val;
1503 uint32_t cur_val;
1504 uint32_t fbc_val;
1505};
1506
820c1980 1507struct ilk_wm_values {
609cedef
VS
1508 uint32_t wm_pipe[3];
1509 uint32_t wm_lp[3];
1510 uint32_t wm_lp_spr[3];
1511 uint32_t wm_linetime[3];
1512 bool enable_fbc_wm;
1513 enum intel_ddb_partitioning partitioning;
1514};
1515
262cd2e1
VS
1516struct vlv_pipe_wm {
1517 uint16_t primary;
1518 uint16_t sprite[2];
1519 uint8_t cursor;
1520};
ae80152d 1521
262cd2e1
VS
1522struct vlv_sr_wm {
1523 uint16_t plane;
1524 uint8_t cursor;
1525};
ae80152d 1526
262cd2e1
VS
1527struct vlv_wm_values {
1528 struct vlv_pipe_wm pipe[3];
1529 struct vlv_sr_wm sr;
0018fda1
VS
1530 struct {
1531 uint8_t cursor;
1532 uint8_t sprite[2];
1533 uint8_t primary;
1534 } ddl[3];
6eb1a681
VS
1535 uint8_t level;
1536 bool cxsr;
0018fda1
VS
1537};
1538
c193924e 1539struct skl_ddb_entry {
16160e3d 1540 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1541};
1542
1543static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1544{
16160e3d 1545 return entry->end - entry->start;
c193924e
DL
1546}
1547
08db6652
DL
1548static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1549 const struct skl_ddb_entry *e2)
1550{
1551 if (e1->start == e2->start && e1->end == e2->end)
1552 return true;
1553
1554 return false;
1555}
1556
c193924e 1557struct skl_ddb_allocation {
34bb56af 1558 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1559 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1560 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1561};
1562
2ac96d2a
PB
1563struct skl_wm_values {
1564 bool dirty[I915_MAX_PIPES];
c193924e 1565 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1566 uint32_t wm_linetime[I915_MAX_PIPES];
1567 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1568 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1569};
1570
1571struct skl_wm_level {
1572 bool plane_en[I915_MAX_PLANES];
1573 uint16_t plane_res_b[I915_MAX_PLANES];
1574 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1575};
1576
c67a470b 1577/*
765dab67
PZ
1578 * This struct helps tracking the state needed for runtime PM, which puts the
1579 * device in PCI D3 state. Notice that when this happens, nothing on the
1580 * graphics device works, even register access, so we don't get interrupts nor
1581 * anything else.
c67a470b 1582 *
765dab67
PZ
1583 * Every piece of our code that needs to actually touch the hardware needs to
1584 * either call intel_runtime_pm_get or call intel_display_power_get with the
1585 * appropriate power domain.
a8a8bd54 1586 *
765dab67
PZ
1587 * Our driver uses the autosuspend delay feature, which means we'll only really
1588 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1589 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1590 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1591 *
1592 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1593 * goes back to false exactly before we reenable the IRQs. We use this variable
1594 * to check if someone is trying to enable/disable IRQs while they're supposed
1595 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1596 * case it happens.
c67a470b 1597 *
765dab67 1598 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1599 */
5d584b2e
PZ
1600struct i915_runtime_pm {
1601 bool suspended;
2aeb7d3a 1602 bool irqs_enabled;
c67a470b
PZ
1603};
1604
926321d5
DV
1605enum intel_pipe_crc_source {
1606 INTEL_PIPE_CRC_SOURCE_NONE,
1607 INTEL_PIPE_CRC_SOURCE_PLANE1,
1608 INTEL_PIPE_CRC_SOURCE_PLANE2,
1609 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1610 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1611 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1612 INTEL_PIPE_CRC_SOURCE_TV,
1613 INTEL_PIPE_CRC_SOURCE_DP_B,
1614 INTEL_PIPE_CRC_SOURCE_DP_C,
1615 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1616 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1617 INTEL_PIPE_CRC_SOURCE_MAX,
1618};
1619
8bf1e9f1 1620struct intel_pipe_crc_entry {
ac2300d4 1621 uint32_t frame;
8bf1e9f1
SH
1622 uint32_t crc[5];
1623};
1624
b2c88f5b 1625#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1626struct intel_pipe_crc {
d538bbdf
DL
1627 spinlock_t lock;
1628 bool opened; /* exclusive access to the result file */
e5f75aca 1629 struct intel_pipe_crc_entry *entries;
926321d5 1630 enum intel_pipe_crc_source source;
d538bbdf 1631 int head, tail;
07144428 1632 wait_queue_head_t wq;
8bf1e9f1
SH
1633};
1634
f99d7069
DV
1635struct i915_frontbuffer_tracking {
1636 struct mutex lock;
1637
1638 /*
1639 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1640 * scheduled flips.
1641 */
1642 unsigned busy_bits;
1643 unsigned flip_bits;
1644};
1645
7225342a
MK
1646struct i915_wa_reg {
1647 u32 addr;
1648 u32 value;
1649 /* bitmask representing WA bits */
1650 u32 mask;
1651};
1652
1653#define I915_MAX_WA_REGS 16
1654
1655struct i915_workarounds {
1656 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1657 u32 count;
1658};
1659
cf9d2890
YZ
1660struct i915_virtual_gpu {
1661 bool active;
1662};
1663
5f19e2bf
JH
1664struct i915_execbuffer_params {
1665 struct drm_device *dev;
1666 struct drm_file *file;
1667 uint32_t dispatch_flags;
1668 uint32_t args_batch_start_offset;
af98714e 1669 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1670 struct intel_engine_cs *ring;
1671 struct drm_i915_gem_object *batch_obj;
1672 struct intel_context *ctx;
6a6ae79a 1673 struct drm_i915_gem_request *request;
5f19e2bf
JH
1674};
1675
aa363136
MR
1676/* used in computing the new watermarks state */
1677struct intel_wm_config {
1678 unsigned int num_pipes_active;
1679 bool sprites_enabled;
1680 bool sprites_scaled;
1681};
1682
77fec556 1683struct drm_i915_private {
f4c956ad 1684 struct drm_device *dev;
efab6d8d 1685 struct kmem_cache *objects;
e20d2ab7 1686 struct kmem_cache *vmas;
efab6d8d 1687 struct kmem_cache *requests;
f4c956ad 1688
5c969aa7 1689 const struct intel_device_info info;
f4c956ad
DV
1690
1691 int relative_constants_mode;
1692
1693 void __iomem *regs;
1694
907b28c5 1695 struct intel_uncore uncore;
f4c956ad 1696
cf9d2890
YZ
1697 struct i915_virtual_gpu vgpu;
1698
33a732f4
AD
1699 struct intel_guc guc;
1700
eb805623
DV
1701 struct intel_csr csr;
1702
5ea6e5e3 1703 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1704
f4c956ad
DV
1705 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1706 * controller on different i2c buses. */
1707 struct mutex gmbus_mutex;
1708
1709 /**
1710 * Base address of the gmbus and gpio block.
1711 */
1712 uint32_t gpio_mmio_base;
1713
b6fdd0f2
SS
1714 /* MMIO base address for MIPI regs */
1715 uint32_t mipi_mmio_base;
1716
443a389f
VS
1717 uint32_t psr_mmio_base;
1718
28c70f16
DV
1719 wait_queue_head_t gmbus_wait_queue;
1720
f4c956ad 1721 struct pci_dev *bridge_dev;
a4872ba6 1722 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1723 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1724 uint32_t last_seqno, next_seqno;
f4c956ad 1725
ba8286fa 1726 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1727 struct resource mch_res;
1728
f4c956ad
DV
1729 /* protects the irq masks */
1730 spinlock_t irq_lock;
1731
84c33a64
SG
1732 /* protects the mmio flip data */
1733 spinlock_t mmio_flip_lock;
1734
f8b79e58
ID
1735 bool display_irqs_enabled;
1736
9ee32fea
DV
1737 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1738 struct pm_qos_request pm_qos;
1739
a580516d
VS
1740 /* Sideband mailbox protection */
1741 struct mutex sb_lock;
f4c956ad
DV
1742
1743 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1744 union {
1745 u32 irq_mask;
1746 u32 de_irq_mask[I915_MAX_PIPES];
1747 };
f4c956ad 1748 u32 gt_irq_mask;
605cd25b 1749 u32 pm_irq_mask;
a6706b45 1750 u32 pm_rps_events;
91d181dd 1751 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1752
5fcece80 1753 struct i915_hotplug hotplug;
5c3fe8b0 1754 struct i915_fbc fbc;
439d7ac0 1755 struct i915_drrs drrs;
f4c956ad 1756 struct intel_opregion opregion;
41aa3448 1757 struct intel_vbt_data vbt;
f4c956ad 1758
d9ceb816
JB
1759 bool preserve_bios_swizzle;
1760
f4c956ad
DV
1761 /* overlay */
1762 struct intel_overlay *overlay;
f4c956ad 1763
58c68779 1764 /* backlight registers and fields in struct intel_panel */
07f11d49 1765 struct mutex backlight_lock;
31ad8ec6 1766
f4c956ad 1767 /* LVDS info */
f4c956ad
DV
1768 bool no_aux_handshake;
1769
e39b999a
VS
1770 /* protects panel power sequencer state */
1771 struct mutex pps_mutex;
1772
f4c956ad
DV
1773 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1774 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1775 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1776
1777 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1778 unsigned int skl_boot_cdclk;
44913155 1779 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1780 unsigned int max_dotclk_freq;
6bcda4f0 1781 unsigned int hpll_freq;
bfa7df01 1782 unsigned int czclk_freq;
f4c956ad 1783
645416f5
DV
1784 /**
1785 * wq - Driver workqueue for GEM.
1786 *
1787 * NOTE: Work items scheduled here are not allowed to grab any modeset
1788 * locks, for otherwise the flushing done in the pageflip code will
1789 * result in deadlocks.
1790 */
f4c956ad
DV
1791 struct workqueue_struct *wq;
1792
1793 /* Display functions */
1794 struct drm_i915_display_funcs display;
1795
1796 /* PCH chipset type */
1797 enum intel_pch pch_type;
17a303ec 1798 unsigned short pch_id;
f4c956ad
DV
1799
1800 unsigned long quirks;
1801
b8efb17b
ZR
1802 enum modeset_restore modeset_restore;
1803 struct mutex modeset_restore_lock;
673a394b 1804
a7bbbd63 1805 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1806 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1807
4b5aed62 1808 struct i915_gem_mm mm;
ad46cb53
CW
1809 DECLARE_HASHTABLE(mm_structs, 7);
1810 struct mutex mm_lock;
8781342d 1811
8781342d
DV
1812 /* Kernel Modesetting */
1813
9b9d172d 1814 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1815
76c4ac04
DL
1816 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1817 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1818 wait_queue_head_t pending_flip_queue;
1819
c4597872
DV
1820#ifdef CONFIG_DEBUG_FS
1821 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1822#endif
1823
e72f9fbf
DV
1824 int num_shared_dpll;
1825 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1826 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1827
7225342a 1828 struct i915_workarounds workarounds;
888b5995 1829
652c393a
JB
1830 /* Reclocking support */
1831 bool render_reclock_avail;
f99d7069
DV
1832
1833 struct i915_frontbuffer_tracking fb_tracking;
1834
652c393a 1835 u16 orig_clock;
f97108d1 1836
c4804411 1837 bool mchbar_need_disable;
f97108d1 1838
a4da4fa4
DV
1839 struct intel_l3_parity l3_parity;
1840
59124506
BW
1841 /* Cannot be determined by PCIID. You must always read a register. */
1842 size_t ellc_size;
1843
c6a828d3 1844 /* gen6+ rps state */
c85aa885 1845 struct intel_gen6_power_mgmt rps;
c6a828d3 1846
20e4d407
DV
1847 /* ilk-only ips/rps state. Everything in here is protected by the global
1848 * mchdev_lock in intel_pm.c */
c85aa885 1849 struct intel_ilk_power_mgmt ips;
b5e50c3f 1850
83c00f55 1851 struct i915_power_domains power_domains;
a38911a3 1852
a031d709 1853 struct i915_psr psr;
3f51e471 1854
99584db3 1855 struct i915_gpu_error gpu_error;
ae681d96 1856
c9cddffc
JB
1857 struct drm_i915_gem_object *vlv_pctx;
1858
0695726e 1859#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1860 /* list of fbdev register on this device */
1861 struct intel_fbdev *fbdev;
82e3b8c1 1862 struct work_struct fbdev_suspend_work;
4520f53a 1863#endif
e953fd7b
CW
1864
1865 struct drm_property *broadcast_rgb_property;
3f43c48d 1866 struct drm_property *force_audio_property;
e3689190 1867
58fddc28 1868 /* hda/i915 audio component */
51e1d83c 1869 struct i915_audio_component *audio_component;
58fddc28 1870 bool audio_component_registered;
4a21ef7d
LY
1871 /**
1872 * av_mutex - mutex for audio/video sync
1873 *
1874 */
1875 struct mutex av_mutex;
58fddc28 1876
254f965c 1877 uint32_t hw_context_size;
a33afea5 1878 struct list_head context_list;
f4c956ad 1879
3e68320e 1880 u32 fdi_rx_config;
68d18ad7 1881
70722468
VS
1882 u32 chv_phy_control;
1883
842f1c8b 1884 u32 suspend_count;
f4c956ad 1885 struct i915_suspend_saved_registers regfile;
ddeea5b0 1886 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1887
53615a5e
VS
1888 struct {
1889 /*
1890 * Raw watermark latency values:
1891 * in 0.1us units for WM0,
1892 * in 0.5us units for WM1+.
1893 */
1894 /* primary */
1895 uint16_t pri_latency[5];
1896 /* sprite */
1897 uint16_t spr_latency[5];
1898 /* cursor */
1899 uint16_t cur_latency[5];
2af30a5c
PB
1900 /*
1901 * Raw watermark memory latency values
1902 * for SKL for all 8 levels
1903 * in 1us units.
1904 */
1905 uint16_t skl_latency[8];
609cedef 1906
aa363136
MR
1907 /* Committed wm config */
1908 struct intel_wm_config config;
1909
2d41c0b5
PB
1910 /*
1911 * The skl_wm_values structure is a bit too big for stack
1912 * allocation, so we keep the staging struct where we store
1913 * intermediate results here instead.
1914 */
1915 struct skl_wm_values skl_results;
1916
609cedef 1917 /* current hardware state */
2d41c0b5
PB
1918 union {
1919 struct ilk_wm_values hw;
1920 struct skl_wm_values skl_hw;
0018fda1 1921 struct vlv_wm_values vlv;
2d41c0b5 1922 };
58590c14
VS
1923
1924 uint8_t max_level;
53615a5e
VS
1925 } wm;
1926
8a187455
PZ
1927 struct i915_runtime_pm pm;
1928
a83014d3
OM
1929 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1930 struct {
5f19e2bf 1931 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1932 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1933 struct list_head *vmas);
a83014d3
OM
1934 int (*init_rings)(struct drm_device *dev);
1935 void (*cleanup_ring)(struct intel_engine_cs *ring);
1936 void (*stop_ring)(struct intel_engine_cs *ring);
1937 } gt;
1938
9e458034
SJ
1939 bool edp_low_vswing;
1940
3be60de9
VS
1941 /* perform PHY state sanity checks? */
1942 bool chv_phy_assert[2];
1943
bdf1e7e3
DV
1944 /*
1945 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1946 * will be rejected. Instead look for a better place.
1947 */
77fec556 1948};
1da177e4 1949
2c1792a1
CW
1950static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1951{
1952 return dev->dev_private;
1953}
1954
888d0d42
ID
1955static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1956{
1957 return to_i915(dev_get_drvdata(dev));
1958}
1959
33a732f4
AD
1960static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1961{
1962 return container_of(guc, struct drm_i915_private, guc);
1963}
1964
b4519513
CW
1965/* Iterate over initialised rings */
1966#define for_each_ring(ring__, dev_priv__, i__) \
1967 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1968 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1969
b1d7e4b4
WF
1970enum hdmi_force_audio {
1971 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1972 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1973 HDMI_AUDIO_AUTO, /* trust EDID */
1974 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1975};
1976
190d6cd5 1977#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1978
37e680a1
CW
1979struct drm_i915_gem_object_ops {
1980 /* Interface between the GEM object and its backing storage.
1981 * get_pages() is called once prior to the use of the associated set
1982 * of pages before to binding them into the GTT, and put_pages() is
1983 * called after we no longer need them. As we expect there to be
1984 * associated cost with migrating pages between the backing storage
1985 * and making them available for the GPU (e.g. clflush), we may hold
1986 * onto the pages after they are no longer referenced by the GPU
1987 * in case they may be used again shortly (for example migrating the
1988 * pages to a different memory domain within the GTT). put_pages()
1989 * will therefore most likely be called when the object itself is
1990 * being released or under memory pressure (where we attempt to
1991 * reap pages for the shrinker).
1992 */
1993 int (*get_pages)(struct drm_i915_gem_object *);
1994 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1995 int (*dmabuf_export)(struct drm_i915_gem_object *);
1996 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1997};
1998
a071fa00
DV
1999/*
2000 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2001 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2002 * doesn't mean that the hw necessarily already scans it out, but that any
2003 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2004 *
2005 * We have one bit per pipe and per scanout plane type.
2006 */
d1b9d039
SAK
2007#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2008#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2009#define INTEL_FRONTBUFFER_BITS \
2010 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2011#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2012 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2013#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2014 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2015#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2016 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2017#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2018 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2019#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2020 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2021
673a394b 2022struct drm_i915_gem_object {
c397b908 2023 struct drm_gem_object base;
673a394b 2024
37e680a1
CW
2025 const struct drm_i915_gem_object_ops *ops;
2026
2f633156
BW
2027 /** List of VMAs backed by this object */
2028 struct list_head vma_list;
2029
c1ad11fc
CW
2030 /** Stolen memory for this object, instead of being backed by shmem. */
2031 struct drm_mm_node *stolen;
35c20a60 2032 struct list_head global_list;
673a394b 2033
b4716185 2034 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2035 /** Used in execbuf to temporarily hold a ref */
2036 struct list_head obj_exec_link;
673a394b 2037
8d9d5744 2038 struct list_head batch_pool_link;
493018dc 2039
673a394b 2040 /**
65ce3027
CW
2041 * This is set if the object is on the active lists (has pending
2042 * rendering and so a non-zero seqno), and is not set if it i s on
2043 * inactive (ready to be unbound) list.
673a394b 2044 */
b4716185 2045 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2046
2047 /**
2048 * This is set if the object has been written to since last bound
2049 * to the GTT
2050 */
0206e353 2051 unsigned int dirty:1;
778c3544
DV
2052
2053 /**
2054 * Fence register bits (if any) for this object. Will be set
2055 * as needed when mapped into the GTT.
2056 * Protected by dev->struct_mutex.
778c3544 2057 */
4b9de737 2058 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2059
778c3544
DV
2060 /**
2061 * Advice: are the backing pages purgeable?
2062 */
0206e353 2063 unsigned int madv:2;
778c3544 2064
778c3544
DV
2065 /**
2066 * Current tiling mode for the object.
2067 */
0206e353 2068 unsigned int tiling_mode:2;
5d82e3e6
CW
2069 /**
2070 * Whether the tiling parameters for the currently associated fence
2071 * register have changed. Note that for the purposes of tracking
2072 * tiling changes we also treat the unfenced register, the register
2073 * slot that the object occupies whilst it executes a fenced
2074 * command (such as BLT on gen2/3), as a "fence".
2075 */
2076 unsigned int fence_dirty:1;
778c3544 2077
75e9e915
DV
2078 /**
2079 * Is the object at the current location in the gtt mappable and
2080 * fenceable? Used to avoid costly recalculations.
2081 */
0206e353 2082 unsigned int map_and_fenceable:1;
75e9e915 2083
fb7d516a
DV
2084 /**
2085 * Whether the current gtt mapping needs to be mappable (and isn't just
2086 * mappable by accident). Track pin and fault separate for a more
2087 * accurate mappable working set.
2088 */
0206e353 2089 unsigned int fault_mappable:1;
fb7d516a 2090
24f3a8cf
AG
2091 /*
2092 * Is the object to be mapped as read-only to the GPU
2093 * Only honoured if hardware has relevant pte bit
2094 */
2095 unsigned long gt_ro:1;
651d794f 2096 unsigned int cache_level:3;
0f71979a 2097 unsigned int cache_dirty:1;
93dfb40c 2098
a071fa00
DV
2099 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2100
8a0c39b1
TU
2101 unsigned int pin_display;
2102
9da3da66 2103 struct sg_table *pages;
a5570178 2104 int pages_pin_count;
ee286370
CW
2105 struct get_page {
2106 struct scatterlist *sg;
2107 int last;
2108 } get_page;
673a394b 2109
1286ff73 2110 /* prime dma-buf support */
9a70cc2a
DA
2111 void *dma_buf_vmapping;
2112 int vmapping_count;
2113
b4716185
CW
2114 /** Breadcrumb of last rendering to the buffer.
2115 * There can only be one writer, but we allow for multiple readers.
2116 * If there is a writer that necessarily implies that all other
2117 * read requests are complete - but we may only be lazily clearing
2118 * the read requests. A read request is naturally the most recent
2119 * request on a ring, so we may have two different write and read
2120 * requests on one ring where the write request is older than the
2121 * read request. This allows for the CPU to read from an active
2122 * buffer by only waiting for the write to complete.
2123 * */
2124 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2125 struct drm_i915_gem_request *last_write_req;
caea7476 2126 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2127 struct drm_i915_gem_request *last_fenced_req;
673a394b 2128
778c3544 2129 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2130 uint32_t stride;
673a394b 2131
80075d49
DV
2132 /** References from framebuffers, locks out tiling changes. */
2133 unsigned long framebuffer_references;
2134
280b713b 2135 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2136 unsigned long *bit_17;
280b713b 2137
5cc9ed4b 2138 union {
6a2c4232
CW
2139 /** for phy allocated objects */
2140 struct drm_dma_handle *phys_handle;
2141
5cc9ed4b
CW
2142 struct i915_gem_userptr {
2143 uintptr_t ptr;
2144 unsigned read_only :1;
2145 unsigned workers :4;
2146#define I915_GEM_USERPTR_MAX_WORKERS 15
2147
ad46cb53
CW
2148 struct i915_mm_struct *mm;
2149 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2150 struct work_struct *work;
2151 } userptr;
2152 };
2153};
62b8b215 2154#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2155
a071fa00
DV
2156void i915_gem_track_fb(struct drm_i915_gem_object *old,
2157 struct drm_i915_gem_object *new,
2158 unsigned frontbuffer_bits);
2159
673a394b
EA
2160/**
2161 * Request queue structure.
2162 *
2163 * The request queue allows us to note sequence numbers that have been emitted
2164 * and may be associated with active buffers to be retired.
2165 *
97b2a6a1
JH
2166 * By keeping this list, we can avoid having to do questionable sequence
2167 * number comparisons on buffer last_read|write_seqno. It also allows an
2168 * emission time to be associated with the request for tracking how far ahead
2169 * of the GPU the submission is.
b3a38998
NH
2170 *
2171 * The requests are reference counted, so upon creation they should have an
2172 * initial reference taken using kref_init
673a394b
EA
2173 */
2174struct drm_i915_gem_request {
abfe262a
JH
2175 struct kref ref;
2176
852835f3 2177 /** On Which ring this request was generated */
efab6d8d 2178 struct drm_i915_private *i915;
a4872ba6 2179 struct intel_engine_cs *ring;
852835f3 2180
673a394b
EA
2181 /** GEM sequence number associated with this request. */
2182 uint32_t seqno;
2183
7d736f4f
MK
2184 /** Position in the ringbuffer of the start of the request */
2185 u32 head;
2186
72f95afa
NH
2187 /**
2188 * Position in the ringbuffer of the start of the postfix.
2189 * This is required to calculate the maximum available ringbuffer
2190 * space without overwriting the postfix.
2191 */
2192 u32 postfix;
2193
2194 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2195 u32 tail;
2196
b3a38998 2197 /**
a8c6ecb3 2198 * Context and ring buffer related to this request
b3a38998
NH
2199 * Contexts are refcounted, so when this request is associated with a
2200 * context, we must increment the context's refcount, to guarantee that
2201 * it persists while any request is linked to it. Requests themselves
2202 * are also refcounted, so the request will only be freed when the last
2203 * reference to it is dismissed, and the code in
2204 * i915_gem_request_free() will then decrement the refcount on the
2205 * context.
2206 */
273497e5 2207 struct intel_context *ctx;
98e1bd4a 2208 struct intel_ringbuffer *ringbuf;
0e50e96b 2209
dc4be607
JH
2210 /** Batch buffer related to this request if any (used for
2211 error state dump only) */
7d736f4f
MK
2212 struct drm_i915_gem_object *batch_obj;
2213
673a394b
EA
2214 /** Time at which this request was emitted, in jiffies. */
2215 unsigned long emitted_jiffies;
2216
b962442e 2217 /** global list entry for this request */
673a394b 2218 struct list_head list;
b962442e 2219
f787a5f5 2220 struct drm_i915_file_private *file_priv;
b962442e
EA
2221 /** file_priv list entry for this request */
2222 struct list_head client_list;
67e2937b 2223
071c92de
MK
2224 /** process identifier submitting this request */
2225 struct pid *pid;
2226
6d3d8274
NH
2227 /**
2228 * The ELSP only accepts two elements at a time, so we queue
2229 * context/tail pairs on a given queue (ring->execlist_queue) until the
2230 * hardware is available. The queue serves a double purpose: we also use
2231 * it to keep track of the up to 2 contexts currently in the hardware
2232 * (usually one in execution and the other queued up by the GPU): We
2233 * only remove elements from the head of the queue when the hardware
2234 * informs us that an element has been completed.
2235 *
2236 * All accesses to the queue are mediated by a spinlock
2237 * (ring->execlist_lock).
2238 */
2239
2240 /** Execlist link in the submission queue.*/
2241 struct list_head execlist_link;
2242
2243 /** Execlists no. of times this request has been sent to the ELSP */
2244 int elsp_submitted;
2245
673a394b
EA
2246};
2247
6689cb2b 2248int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2249 struct intel_context *ctx,
2250 struct drm_i915_gem_request **req_out);
29b1b415 2251void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2252void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2253int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2254 struct drm_file *file);
abfe262a 2255
b793a00a
JH
2256static inline uint32_t
2257i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2258{
2259 return req ? req->seqno : 0;
2260}
2261
2262static inline struct intel_engine_cs *
2263i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2264{
2265 return req ? req->ring : NULL;
2266}
2267
b2cfe0ab 2268static inline struct drm_i915_gem_request *
abfe262a
JH
2269i915_gem_request_reference(struct drm_i915_gem_request *req)
2270{
b2cfe0ab
CW
2271 if (req)
2272 kref_get(&req->ref);
2273 return req;
abfe262a
JH
2274}
2275
2276static inline void
2277i915_gem_request_unreference(struct drm_i915_gem_request *req)
2278{
f245860e 2279 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2280 kref_put(&req->ref, i915_gem_request_free);
2281}
2282
41037f9f
CW
2283static inline void
2284i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2285{
b833bb61
ML
2286 struct drm_device *dev;
2287
2288 if (!req)
2289 return;
41037f9f 2290
b833bb61
ML
2291 dev = req->ring->dev;
2292 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2293 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2294}
2295
abfe262a
JH
2296static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2297 struct drm_i915_gem_request *src)
2298{
2299 if (src)
2300 i915_gem_request_reference(src);
2301
2302 if (*pdst)
2303 i915_gem_request_unreference(*pdst);
2304
2305 *pdst = src;
2306}
2307
1b5a433a
JH
2308/*
2309 * XXX: i915_gem_request_completed should be here but currently needs the
2310 * definition of i915_seqno_passed() which is below. It will be moved in
2311 * a later patch when the call to i915_seqno_passed() is obsoleted...
2312 */
2313
351e3db2
BV
2314/*
2315 * A command that requires special handling by the command parser.
2316 */
2317struct drm_i915_cmd_descriptor {
2318 /*
2319 * Flags describing how the command parser processes the command.
2320 *
2321 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2322 * a length mask if not set
2323 * CMD_DESC_SKIP: The command is allowed but does not follow the
2324 * standard length encoding for the opcode range in
2325 * which it falls
2326 * CMD_DESC_REJECT: The command is never allowed
2327 * CMD_DESC_REGISTER: The command should be checked against the
2328 * register whitelist for the appropriate ring
2329 * CMD_DESC_MASTER: The command is allowed if the submitting process
2330 * is the DRM master
2331 */
2332 u32 flags;
2333#define CMD_DESC_FIXED (1<<0)
2334#define CMD_DESC_SKIP (1<<1)
2335#define CMD_DESC_REJECT (1<<2)
2336#define CMD_DESC_REGISTER (1<<3)
2337#define CMD_DESC_BITMASK (1<<4)
2338#define CMD_DESC_MASTER (1<<5)
2339
2340 /*
2341 * The command's unique identification bits and the bitmask to get them.
2342 * This isn't strictly the opcode field as defined in the spec and may
2343 * also include type, subtype, and/or subop fields.
2344 */
2345 struct {
2346 u32 value;
2347 u32 mask;
2348 } cmd;
2349
2350 /*
2351 * The command's length. The command is either fixed length (i.e. does
2352 * not include a length field) or has a length field mask. The flag
2353 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2354 * a length mask. All command entries in a command table must include
2355 * length information.
2356 */
2357 union {
2358 u32 fixed;
2359 u32 mask;
2360 } length;
2361
2362 /*
2363 * Describes where to find a register address in the command to check
2364 * against the ring's register whitelist. Only valid if flags has the
2365 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2366 *
2367 * A non-zero step value implies that the command may access multiple
2368 * registers in sequence (e.g. LRI), in that case step gives the
2369 * distance in dwords between individual offset fields.
351e3db2
BV
2370 */
2371 struct {
2372 u32 offset;
2373 u32 mask;
6a65c5b9 2374 u32 step;
351e3db2
BV
2375 } reg;
2376
2377#define MAX_CMD_DESC_BITMASKS 3
2378 /*
2379 * Describes command checks where a particular dword is masked and
2380 * compared against an expected value. If the command does not match
2381 * the expected value, the parser rejects it. Only valid if flags has
2382 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2383 * are valid.
d4d48035
BV
2384 *
2385 * If the check specifies a non-zero condition_mask then the parser
2386 * only performs the check when the bits specified by condition_mask
2387 * are non-zero.
351e3db2
BV
2388 */
2389 struct {
2390 u32 offset;
2391 u32 mask;
2392 u32 expected;
d4d48035
BV
2393 u32 condition_offset;
2394 u32 condition_mask;
351e3db2
BV
2395 } bits[MAX_CMD_DESC_BITMASKS];
2396};
2397
2398/*
2399 * A table of commands requiring special handling by the command parser.
2400 *
2401 * Each ring has an array of tables. Each table consists of an array of command
2402 * descriptors, which must be sorted with command opcodes in ascending order.
2403 */
2404struct drm_i915_cmd_table {
2405 const struct drm_i915_cmd_descriptor *table;
2406 int count;
2407};
2408
dbbe9127 2409/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2410#define __I915__(p) ({ \
2411 struct drm_i915_private *__p; \
2412 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2413 __p = (struct drm_i915_private *)p; \
2414 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2415 __p = to_i915((struct drm_device *)p); \
2416 else \
2417 BUILD_BUG(); \
2418 __p; \
2419})
dbbe9127 2420#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2421#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2422#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2423
e87a005d
JN
2424#define REVID_FOREVER 0xff
2425/*
2426 * Return true if revision is in range [since,until] inclusive.
2427 *
2428 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2429 */
2430#define IS_REVID(p, since, until) \
2431 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2432
87f1f465
CW
2433#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2434#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2435#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2436#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2437#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2438#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2439#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2440#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2441#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2442#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2443#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2444#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2445#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2446#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2447#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2448#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2449#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2450#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2451#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2452 INTEL_DEVID(dev) == 0x0152 || \
2453 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2454#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2455#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2456#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2457#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2458#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2459#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2460#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2461#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2462#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2463 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2464#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2465 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2466 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2467 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2468/* ULX machines are also considered ULT. */
2469#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2470 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2471#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2472 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2473#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2474 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2475#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2476 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2477/* ULX machines are also considered ULT. */
87f1f465
CW
2478#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2479 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2480#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2481 INTEL_DEVID(dev) == 0x1913 || \
2482 INTEL_DEVID(dev) == 0x1916 || \
2483 INTEL_DEVID(dev) == 0x1921 || \
2484 INTEL_DEVID(dev) == 0x1926)
2485#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2486 INTEL_DEVID(dev) == 0x1915 || \
2487 INTEL_DEVID(dev) == 0x191E)
7a58bad0
SAK
2488#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2489 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2490#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2491 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2492
b833d685 2493#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2494
ef712bb4
JN
2495#define SKL_REVID_A0 0x0
2496#define SKL_REVID_B0 0x1
2497#define SKL_REVID_C0 0x2
2498#define SKL_REVID_D0 0x3
2499#define SKL_REVID_E0 0x4
2500#define SKL_REVID_F0 0x5
2501
e87a005d
JN
2502#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2503
ef712bb4 2504#define BXT_REVID_A0 0x0
fffda3f4 2505#define BXT_REVID_A1 0x1
ef712bb4
JN
2506#define BXT_REVID_B0 0x3
2507#define BXT_REVID_C0 0x9
6c74c87f 2508
e87a005d
JN
2509#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2510
85436696
JB
2511/*
2512 * The genX designation typically refers to the render engine, so render
2513 * capability related checks should use IS_GEN, while display and other checks
2514 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2515 * chips, etc.).
2516 */
cae5852d
ZN
2517#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2518#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2519#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2520#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2521#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2522#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2523#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2524#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2525
73ae478c
BW
2526#define RENDER_RING (1<<RCS)
2527#define BSD_RING (1<<VCS)
2528#define BLT_RING (1<<BCS)
2529#define VEBOX_RING (1<<VECS)
845f74a7 2530#define BSD2_RING (1<<VCS2)
63c42e56 2531#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2532#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2533#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2534#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2535#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2536#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2537 __I915__(dev)->ellc_size)
cae5852d
ZN
2538#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2539
254f965c 2540#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2541#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2542#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2543#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2544#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2545
05394f39 2546#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2547#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2548
b45305fc
DV
2549/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2550#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2551/*
2552 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2553 * even when in MSI mode. This results in spurious interrupt warnings if the
2554 * legacy irq no. is shared with another device. The kernel then disables that
2555 * interrupt source and so prevents the other device from working properly.
2556 */
2557#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2558#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2559
cae5852d
ZN
2560/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2561 * rows, which changed the alignment requirements and fence programming.
2562 */
2563#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2564 IS_I915GM(dev)))
cae5852d
ZN
2565#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2566#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2567
2568#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2569#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2570#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2571
dbf7786e 2572#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2573
0c9b3715
JN
2574#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2575 INTEL_INFO(dev)->gen >= 9)
2576
dd93be58 2577#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2578#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2579#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2580 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2581 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2582#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2583 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
ef11bdb3 2584 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
58abf1da
RV
2585#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2586#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2587
7b403ffb 2588#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2589
33a732f4
AD
2590#define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2591#define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2592
a9ed33ca
AJ
2593#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2594 INTEL_INFO(dev)->gen >= 8)
2595
97d3308a 2596#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
430b7ad5 2597 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
97d3308a 2598
17a303ec
PZ
2599#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2600#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2601#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2602#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2603#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2604#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2605#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2606#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2607#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
17a303ec 2608
f2fbc690 2609#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2610#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2611#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2612#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
cae5852d
ZN
2613#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2614#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2615#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2616#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2617
5fafe292
SJ
2618#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2619
040d2baa
BW
2620/* DPF == dynamic parity feature */
2621#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2622#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2623
c8735b0c 2624#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2625#define GEN9_FREQ_SCALER 3
c8735b0c 2626
05394f39
CW
2627#include "i915_trace.h"
2628
baa70943 2629extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2630extern int i915_max_ioctl;
2631
1751fcf9
ML
2632extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2633extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2634
d330a953
JN
2635/* i915_params.c */
2636struct i915_params {
2637 int modeset;
2638 int panel_ignore_lid;
d330a953 2639 int semaphores;
d330a953
JN
2640 int lvds_channel_mode;
2641 int panel_use_ssc;
2642 int vbt_sdvo_panel_type;
2643 int enable_rc6;
2644 int enable_fbc;
d330a953 2645 int enable_ppgtt;
127f1003 2646 int enable_execlists;
d330a953
JN
2647 int enable_psr;
2648 unsigned int preliminary_hw_support;
2649 int disable_power_well;
2650 int enable_ips;
e5aa6541 2651 int invert_brightness;
351e3db2 2652 int enable_cmd_parser;
e5aa6541
DL
2653 /* leave bools at the end to not create holes */
2654 bool enable_hangcheck;
d330a953 2655 bool prefault_disable;
5bedeb2d 2656 bool load_detect_test;
d330a953 2657 bool reset;
a0bae57f 2658 bool disable_display;
7a10dfa6 2659 bool disable_vtd_wa;
63dc0449
AD
2660 bool enable_guc_submission;
2661 int guc_log_level;
84c33a64 2662 int use_mmio_flip;
48572edd 2663 int mmio_debug;
e2c719b7 2664 bool verbose_state_checks;
c5b852f3 2665 bool nuclear_pageflip;
9e458034 2666 int edp_vswing;
d330a953
JN
2667};
2668extern struct i915_params i915 __read_mostly;
2669
1da177e4 2670 /* i915_dma.c */
22eae947 2671extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2672extern int i915_driver_unload(struct drm_device *);
2885f6ac 2673extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2674extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2675extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2676 struct drm_file *file);
673a394b 2677extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2678 struct drm_file *file);
c43b5634 2679#ifdef CONFIG_COMPAT
0d6aa60b
DA
2680extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2681 unsigned long arg);
c43b5634 2682#endif
8e96d9c4 2683extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2684extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2685extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2686extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2687extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2688extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2689extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2690int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2691
77913b39
JN
2692/* intel_hotplug.c */
2693void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2694void intel_hpd_init(struct drm_i915_private *dev_priv);
2695void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2696void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2697bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2698
1da177e4 2699/* i915_irq.c */
10cd45b6 2700void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2701__printf(3, 4)
2702void i915_handle_error(struct drm_device *dev, bool wedged,
2703 const char *fmt, ...);
1da177e4 2704
b963291c 2705extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2706int intel_irq_install(struct drm_i915_private *dev_priv);
2707void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2708
2709extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2710extern void intel_uncore_early_sanitize(struct drm_device *dev,
2711 bool restore_forcewake);
907b28c5 2712extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2713extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2714extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2715extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2716const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2717void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2718 enum forcewake_domains domains);
59bad947 2719void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2720 enum forcewake_domains domains);
a6111f7b
CW
2721/* Like above but the caller must manage the uncore.lock itself.
2722 * Must be used with I915_READ_FW and friends.
2723 */
2724void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2725 enum forcewake_domains domains);
2726void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2727 enum forcewake_domains domains);
59bad947 2728void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2729static inline bool intel_vgpu_active(struct drm_device *dev)
2730{
2731 return to_i915(dev)->vgpu.active;
2732}
b1f14ad0 2733
7c463586 2734void
50227e1c 2735i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2736 u32 status_mask);
7c463586
KP
2737
2738void
50227e1c 2739i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2740 u32 status_mask);
7c463586 2741
f8b79e58
ID
2742void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2743void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2744void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2745 uint32_t mask,
2746 uint32_t bits);
47339cd9
DV
2747void
2748ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2749void
2750ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2751void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2752 uint32_t interrupt_mask,
2753 uint32_t enabled_irq_mask);
2754#define ibx_enable_display_interrupt(dev_priv, bits) \
2755 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2756#define ibx_disable_display_interrupt(dev_priv, bits) \
2757 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2758
673a394b 2759/* i915_gem.c */
673a394b
EA
2760int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
2762int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
2764int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
2766int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
de151cf6
JB
2768int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2769 struct drm_file *file_priv);
673a394b
EA
2770int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2771 struct drm_file *file_priv);
2772int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2773 struct drm_file *file_priv);
ba8b7ccb 2774void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2775 struct drm_i915_gem_request *req);
adeca76d 2776void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2777int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2778 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2779 struct list_head *vmas);
673a394b
EA
2780int i915_gem_execbuffer(struct drm_device *dev, void *data,
2781 struct drm_file *file_priv);
76446cac
JB
2782int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2783 struct drm_file *file_priv);
673a394b
EA
2784int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file_priv);
199adf40
BW
2786int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file);
2788int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file);
673a394b
EA
2790int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
3ef94daa
CW
2792int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
673a394b
EA
2794int i915_gem_set_tiling(struct drm_device *dev, void *data,
2795 struct drm_file *file_priv);
2796int i915_gem_get_tiling(struct drm_device *dev, void *data,
2797 struct drm_file *file_priv);
5cc9ed4b
CW
2798int i915_gem_init_userptr(struct drm_device *dev);
2799int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2800 struct drm_file *file);
5a125c3c
EA
2801int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2802 struct drm_file *file_priv);
23ba4fd0
BW
2803int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2804 struct drm_file *file_priv);
673a394b 2805void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2806void *i915_gem_object_alloc(struct drm_device *dev);
2807void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2808void i915_gem_object_init(struct drm_i915_gem_object *obj,
2809 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2810struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2811 size_t size);
ea70299d
DG
2812struct drm_i915_gem_object *i915_gem_object_create_from_data(
2813 struct drm_device *dev, const void *data, size_t size);
673a394b 2814void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2815void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2816
0875546c
DV
2817/* Flags used by pin/bind&friends. */
2818#define PIN_MAPPABLE (1<<0)
2819#define PIN_NONBLOCK (1<<1)
2820#define PIN_GLOBAL (1<<2)
2821#define PIN_OFFSET_BIAS (1<<3)
2822#define PIN_USER (1<<4)
2823#define PIN_UPDATE (1<<5)
101b506a
MT
2824#define PIN_ZONE_4G (1<<6)
2825#define PIN_HIGH (1<<7)
d23db88c 2826#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2827int __must_check
2828i915_gem_object_pin(struct drm_i915_gem_object *obj,
2829 struct i915_address_space *vm,
2830 uint32_t alignment,
2831 uint64_t flags);
2832int __must_check
2833i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2834 const struct i915_ggtt_view *view,
2835 uint32_t alignment,
2836 uint64_t flags);
fe14d5f4
TU
2837
2838int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2839 u32 flags);
07fe0b12 2840int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2841/*
2842 * BEWARE: Do not use the function below unless you can _absolutely_
2843 * _guarantee_ VMA in question is _not in use_ anywhere.
2844 */
2845int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2846int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2847void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2848void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2849
4c914c0c
BV
2850int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2851 int *needs_clflush);
2852
37e680a1 2853int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2854
2855static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2856{
ee286370
CW
2857 return sg->length >> PAGE_SHIFT;
2858}
67d5a50c 2859
ee286370
CW
2860static inline struct page *
2861i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2862{
ee286370
CW
2863 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2864 return NULL;
67d5a50c 2865
ee286370
CW
2866 if (n < obj->get_page.last) {
2867 obj->get_page.sg = obj->pages->sgl;
2868 obj->get_page.last = 0;
2869 }
67d5a50c 2870
ee286370
CW
2871 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2872 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2873 if (unlikely(sg_is_chain(obj->get_page.sg)))
2874 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2875 }
67d5a50c 2876
ee286370 2877 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2878}
ee286370 2879
a5570178
CW
2880static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2881{
2882 BUG_ON(obj->pages == NULL);
2883 obj->pages_pin_count++;
2884}
2885static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2886{
2887 BUG_ON(obj->pages_pin_count == 0);
2888 obj->pages_pin_count--;
2889}
2890
54cf91dc 2891int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2892int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2893 struct intel_engine_cs *to,
2894 struct drm_i915_gem_request **to_req);
e2d05a8b 2895void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2896 struct drm_i915_gem_request *req);
ff72145b
DA
2897int i915_gem_dumb_create(struct drm_file *file_priv,
2898 struct drm_device *dev,
2899 struct drm_mode_create_dumb *args);
da6b51d0
DA
2900int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2901 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2902/**
2903 * Returns true if seq1 is later than seq2.
2904 */
2905static inline bool
2906i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2907{
2908 return (int32_t)(seq1 - seq2) >= 0;
2909}
2910
1b5a433a
JH
2911static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2912 bool lazy_coherency)
2913{
2914 u32 seqno;
2915
2916 BUG_ON(req == NULL);
2917
2918 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2919
2920 return i915_seqno_passed(seqno, req->seqno);
2921}
2922
fca26bb4
MK
2923int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2924int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2925
8d9fc7fd 2926struct drm_i915_gem_request *
a4872ba6 2927i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2928
b29c19b6 2929bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2930void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2931int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2932 bool interruptible);
84c33a64 2933
1f83fee0
DV
2934static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2935{
2936 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2937 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2938}
2939
2940static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2941{
2ac0f450
MK
2942 return atomic_read(&error->reset_counter) & I915_WEDGED;
2943}
2944
2945static inline u32 i915_reset_count(struct i915_gpu_error *error)
2946{
2947 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2948}
a71d8d94 2949
88b4aa87
MK
2950static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2951{
2952 return dev_priv->gpu_error.stop_rings == 0 ||
2953 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2954}
2955
2956static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2957{
2958 return dev_priv->gpu_error.stop_rings == 0 ||
2959 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2960}
2961
069efc1d 2962void i915_gem_reset(struct drm_device *dev);
000433b6 2963bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2964int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2965int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2966int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2967int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2968void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2969void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2970int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2971int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2972void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2973 struct drm_i915_gem_object *batch_obj,
2974 bool flush_caches);
75289874 2975#define i915_add_request(req) \
fcfa423c 2976 __i915_add_request(req, NULL, true)
75289874 2977#define i915_add_request_no_flush(req) \
fcfa423c 2978 __i915_add_request(req, NULL, false)
9c654818 2979int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2980 unsigned reset_counter,
2981 bool interruptible,
2982 s64 *timeout,
2e1b8730 2983 struct intel_rps_client *rps);
a4b3a571 2984int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2985int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2986int __must_check
2e2f351d
CW
2987i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2988 bool readonly);
2989int __must_check
2021746e
CW
2990i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2991 bool write);
2992int __must_check
dabdfe02
CW
2993i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2994int __must_check
2da3b9b9
CW
2995i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2996 u32 alignment,
e6617330
TU
2997 const struct i915_ggtt_view *view);
2998void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2999 const struct i915_ggtt_view *view);
00731155 3000int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3001 int align);
b29c19b6 3002int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3003void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3004
0fa87796
ID
3005uint32_t
3006i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3007uint32_t
d865110c
ID
3008i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3009 int tiling_mode, bool fenced);
467cffba 3010
e4ffd173
CW
3011int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3012 enum i915_cache_level cache_level);
3013
1286ff73
DV
3014struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3015 struct dma_buf *dma_buf);
3016
3017struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3018 struct drm_gem_object *gem_obj, int flags);
3019
088e0df4
MT
3020u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3021 const struct i915_ggtt_view *view);
3022u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3023 struct i915_address_space *vm);
3024static inline u64
ec7adb6e 3025i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3026{
9abc4648 3027 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3028}
ec7adb6e 3029
a70a3148 3030bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3031bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3032 const struct i915_ggtt_view *view);
a70a3148 3033bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3034 struct i915_address_space *vm);
fe14d5f4 3035
a70a3148
BW
3036unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3037 struct i915_address_space *vm);
fe14d5f4 3038struct i915_vma *
ec7adb6e
JL
3039i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3040 struct i915_address_space *vm);
3041struct i915_vma *
3042i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3043 const struct i915_ggtt_view *view);
fe14d5f4 3044
accfef2e
BW
3045struct i915_vma *
3046i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3047 struct i915_address_space *vm);
3048struct i915_vma *
3049i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3050 const struct i915_ggtt_view *view);
5c2abbea 3051
ec7adb6e
JL
3052static inline struct i915_vma *
3053i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3054{
3055 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3056}
ec7adb6e 3057bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3058
a70a3148 3059/* Some GGTT VM helpers */
5dc383b0 3060#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3061 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3062static inline bool i915_is_ggtt(struct i915_address_space *vm)
3063{
3064 struct i915_address_space *ggtt =
3065 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3066 return vm == ggtt;
3067}
3068
841cd773
DV
3069static inline struct i915_hw_ppgtt *
3070i915_vm_to_ppgtt(struct i915_address_space *vm)
3071{
3072 WARN_ON(i915_is_ggtt(vm));
3073
3074 return container_of(vm, struct i915_hw_ppgtt, base);
3075}
3076
3077
a70a3148
BW
3078static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3079{
9abc4648 3080 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3081}
3082
3083static inline unsigned long
3084i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3085{
5dc383b0 3086 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3087}
c37e2204
BW
3088
3089static inline int __must_check
3090i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3091 uint32_t alignment,
1ec9e26d 3092 unsigned flags)
c37e2204 3093{
5dc383b0
DV
3094 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3095 alignment, flags | PIN_GLOBAL);
c37e2204 3096}
a70a3148 3097
b287110e
DV
3098static inline int
3099i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3100{
3101 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3102}
3103
e6617330
TU
3104void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3105 const struct i915_ggtt_view *view);
3106static inline void
3107i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3108{
3109 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3110}
b287110e 3111
41a36b73
DV
3112/* i915_gem_fence.c */
3113int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3114int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3115
3116bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3117void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3118
3119void i915_gem_restore_fences(struct drm_device *dev);
3120
7f96ecaf
DV
3121void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3122void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3123void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3124
254f965c 3125/* i915_gem_context.c */
8245be31 3126int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3127void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3128void i915_gem_context_reset(struct drm_device *dev);
e422b888 3129int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3130int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3131void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3132int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3133struct intel_context *
41bde553 3134i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3135void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3136struct drm_i915_gem_object *
3137i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3138static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3139{
691e6415 3140 kref_get(&ctx->ref);
dce3271b
MK
3141}
3142
273497e5 3143static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3144{
691e6415 3145 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3146}
3147
273497e5 3148static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3149{
821d66dd 3150 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3151}
3152
84624813
BW
3153int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file);
3155int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file);
c9dc0f35
CW
3157int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
3159int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3160 struct drm_file *file_priv);
1286ff73 3161
679845ed
BW
3162/* i915_gem_evict.c */
3163int __must_check i915_gem_evict_something(struct drm_device *dev,
3164 struct i915_address_space *vm,
3165 int min_size,
3166 unsigned alignment,
3167 unsigned cache_level,
d23db88c
CW
3168 unsigned long start,
3169 unsigned long end,
1ec9e26d 3170 unsigned flags);
679845ed 3171int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3172
0260c420 3173/* belongs in i915_gem_gtt.h */
d09105c6 3174static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3175{
3176 if (INTEL_INFO(dev)->gen < 6)
3177 intel_gtt_chipset_flush();
3178}
246cbfb5 3179
9797fbfb 3180/* i915_gem_stolen.c */
d713fd49
PZ
3181int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3182 struct drm_mm_node *node, u64 size,
3183 unsigned alignment);
a9da512b
PZ
3184int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3185 struct drm_mm_node *node, u64 size,
3186 unsigned alignment, u64 start,
3187 u64 end);
d713fd49
PZ
3188void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3189 struct drm_mm_node *node);
9797fbfb
CW
3190int i915_gem_init_stolen(struct drm_device *dev);
3191void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3192struct drm_i915_gem_object *
3193i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3194struct drm_i915_gem_object *
3195i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3196 u32 stolen_offset,
3197 u32 gtt_offset,
3198 u32 size);
9797fbfb 3199
be6a0376
DV
3200/* i915_gem_shrinker.c */
3201unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3202 unsigned long target,
be6a0376
DV
3203 unsigned flags);
3204#define I915_SHRINK_PURGEABLE 0x1
3205#define I915_SHRINK_UNBOUND 0x2
3206#define I915_SHRINK_BOUND 0x4
5763ff04 3207#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3208unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3209void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3210
3211
673a394b 3212/* i915_gem_tiling.c */
2c1792a1 3213static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3214{
50227e1c 3215 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3216
3217 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3218 obj->tiling_mode != I915_TILING_NONE;
3219}
3220
673a394b 3221/* i915_gem_debug.c */
23bc5982
CW
3222#if WATCH_LISTS
3223int i915_verify_lists(struct drm_device *dev);
673a394b 3224#else
23bc5982 3225#define i915_verify_lists(dev) 0
673a394b 3226#endif
1da177e4 3227
2017263e 3228/* i915_debugfs.c */
27c202ad
BG
3229int i915_debugfs_init(struct drm_minor *minor);
3230void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3231#ifdef CONFIG_DEBUG_FS
249e87de 3232int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3233void intel_display_crc_init(struct drm_device *dev);
3234#else
101057fa
DV
3235static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3236{ return 0; }
f8c168fa 3237static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3238#endif
84734a04
MK
3239
3240/* i915_gpu_error.c */
edc3d884
MK
3241__printf(2, 3)
3242void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3243int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3244 const struct i915_error_state_file_priv *error);
4dc955f7 3245int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3246 struct drm_i915_private *i915,
4dc955f7
MK
3247 size_t count, loff_t pos);
3248static inline void i915_error_state_buf_release(
3249 struct drm_i915_error_state_buf *eb)
3250{
3251 kfree(eb->buf);
3252}
58174462
MK
3253void i915_capture_error_state(struct drm_device *dev, bool wedge,
3254 const char *error_msg);
84734a04
MK
3255void i915_error_state_get(struct drm_device *dev,
3256 struct i915_error_state_file_priv *error_priv);
3257void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3258void i915_destroy_error_state(struct drm_device *dev);
3259
3260void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3261const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3262
351e3db2 3263/* i915_cmd_parser.c */
d728c8ef 3264int i915_cmd_parser_get_version(void);
a4872ba6
OM
3265int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3266void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3267bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3268int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3269 struct drm_i915_gem_object *batch_obj,
78a42377 3270 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3271 u32 batch_start_offset,
b9ffd80e 3272 u32 batch_len,
351e3db2
BV
3273 bool is_master);
3274
317c35d1
JB
3275/* i915_suspend.c */
3276extern int i915_save_state(struct drm_device *dev);
3277extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3278
0136db58
BW
3279/* i915_sysfs.c */
3280void i915_setup_sysfs(struct drm_device *dev_priv);
3281void i915_teardown_sysfs(struct drm_device *dev_priv);
3282
f899fc64
CW
3283/* intel_i2c.c */
3284extern int intel_setup_gmbus(struct drm_device *dev);
3285extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3286extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3287 unsigned int pin);
3bd7d909 3288
0184df46
JN
3289extern struct i2c_adapter *
3290intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3291extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3292extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3293static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3294{
3295 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3296}
f899fc64
CW
3297extern void intel_i2c_reset(struct drm_device *dev);
3298
3b617967 3299/* intel_opregion.c */
44834a67 3300#ifdef CONFIG_ACPI
27d50c82 3301extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3302extern void intel_opregion_init(struct drm_device *dev);
3303extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3304extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3305extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3306 bool enable);
ecbc5cf3
JN
3307extern int intel_opregion_notify_adapter(struct drm_device *dev,
3308 pci_power_t state);
65e082c9 3309#else
27d50c82 3310static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3311static inline void intel_opregion_init(struct drm_device *dev) { return; }
3312static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3313static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3314static inline int
3315intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3316{
3317 return 0;
3318}
ecbc5cf3
JN
3319static inline int
3320intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3321{
3322 return 0;
3323}
65e082c9 3324#endif
8ee1c3db 3325
723bfd70
JB
3326/* intel_acpi.c */
3327#ifdef CONFIG_ACPI
3328extern void intel_register_dsm_handler(void);
3329extern void intel_unregister_dsm_handler(void);
3330#else
3331static inline void intel_register_dsm_handler(void) { return; }
3332static inline void intel_unregister_dsm_handler(void) { return; }
3333#endif /* CONFIG_ACPI */
3334
79e53945 3335/* modesetting */
f817586c 3336extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3337extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3338extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3339extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3340extern void intel_connector_unregister(struct intel_connector *);
28d52043 3341extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3342extern void intel_display_resume(struct drm_device *dev);
44cec740 3343extern void i915_redisable_vga(struct drm_device *dev);
04098753 3344extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3345extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3346extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3347extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3348extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3349 bool enable);
0206e353
AJ
3350extern void intel_detect_pch(struct drm_device *dev);
3351extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3352extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3353
2911a35b 3354extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3355int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3356 struct drm_file *file);
b6359918
MK
3357int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3358 struct drm_file *file);
575155a9 3359
6ef3d427
CW
3360/* overlay */
3361extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3362extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3363 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3364
3365extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3366extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3367 struct drm_device *dev,
3368 struct intel_display_error_state *error);
6ef3d427 3369
151a49d0
TR
3370int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3371int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3372
3373/* intel_sideband.c */
707b6e3d
D
3374u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3375void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3376u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3377u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3378void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3379u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3380void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3381u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3382void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3383u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3384void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3385u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3386void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3387u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3388void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3389u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3390 enum intel_sbi_destination destination);
3391void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3392 enum intel_sbi_destination destination);
e9fe51c6
SK
3393u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3394void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3395
616bc820
VS
3396int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3397int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3398
0b274481
BW
3399#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3400#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3401
3402#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3403#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3404#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3405#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3406
3407#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3408#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3409#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3410#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3411
698b3135
CW
3412/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3413 * will be implemented using 2 32-bit writes in an arbitrary order with
3414 * an arbitrary delay between them. This can cause the hardware to
3415 * act upon the intermediate value, possibly leading to corruption and
3416 * machine death. You have been warned.
3417 */
0b274481
BW
3418#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3419#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3420
50877445 3421#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3422 u32 upper, lower, old_upper, loop = 0; \
3423 upper = I915_READ(upper_reg); \
ee0a227b 3424 do { \
acd29f7b 3425 old_upper = upper; \
ee0a227b 3426 lower = I915_READ(lower_reg); \
acd29f7b
CW
3427 upper = I915_READ(upper_reg); \
3428 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3429 (u64)upper << 32 | lower; })
50877445 3430
cae5852d
ZN
3431#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3432#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3433
75aa3f63
VS
3434#define __raw_read(x, s) \
3435static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3436 uint32_t reg) \
3437{ \
3438 return read##s(dev_priv->regs + reg); \
3439}
3440
3441#define __raw_write(x, s) \
3442static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3443 uint32_t reg, uint##x##_t val) \
3444{ \
3445 write##s(val, dev_priv->regs + reg); \
3446}
3447__raw_read(8, b)
3448__raw_read(16, w)
3449__raw_read(32, l)
3450__raw_read(64, q)
3451
3452__raw_write(8, b)
3453__raw_write(16, w)
3454__raw_write(32, l)
3455__raw_write(64, q)
3456
3457#undef __raw_read
3458#undef __raw_write
3459
a6111f7b
CW
3460/* These are untraced mmio-accessors that are only valid to be used inside
3461 * criticial sections inside IRQ handlers where forcewake is explicitly
3462 * controlled.
3463 * Think twice, and think again, before using these.
3464 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3465 * intel_uncore_forcewake_irqunlock().
3466 */
75aa3f63
VS
3467#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3468#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3469#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3470
55bc60db
VS
3471/* "Broadcast RGB" property */
3472#define INTEL_BROADCAST_RGB_AUTO 0
3473#define INTEL_BROADCAST_RGB_FULL 1
3474#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3475
766aa1c4
VS
3476static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3477{
92e23b99 3478 if (IS_VALLEYVIEW(dev))
766aa1c4 3479 return VLV_VGACNTRL;
92e23b99
SJ
3480 else if (INTEL_INFO(dev)->gen >= 5)
3481 return CPU_VGACNTRL;
766aa1c4
VS
3482 else
3483 return VGACNTRL;
3484}
3485
2bb4629a
VS
3486static inline void __user *to_user_ptr(u64 address)
3487{
3488 return (void __user *)(uintptr_t)address;
3489}
3490
df97729f
ID
3491static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3492{
3493 unsigned long j = msecs_to_jiffies(m);
3494
3495 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3496}
3497
7bd0e226
DV
3498static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3499{
3500 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3501}
3502
df97729f
ID
3503static inline unsigned long
3504timespec_to_jiffies_timeout(const struct timespec *value)
3505{
3506 unsigned long j = timespec_to_jiffies(value);
3507
3508 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3509}
3510
dce56b3c
PZ
3511/*
3512 * If you need to wait X milliseconds between events A and B, but event B
3513 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3514 * when event A happened, then just before event B you call this function and
3515 * pass the timestamp as the first argument, and X as the second argument.
3516 */
3517static inline void
3518wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3519{
ec5e0cfb 3520 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3521
3522 /*
3523 * Don't re-read the value of "jiffies" every time since it may change
3524 * behind our back and break the math.
3525 */
3526 tmp_jiffies = jiffies;
3527 target_jiffies = timestamp_jiffies +
3528 msecs_to_jiffies_timeout(to_wait_ms);
3529
3530 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3531 remaining_jiffies = target_jiffies - tmp_jiffies;
3532 while (remaining_jiffies)
3533 remaining_jiffies =
3534 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3535 }
3536}
3537
581c26e8
JH
3538static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3539 struct drm_i915_gem_request *req)
3540{
3541 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3542 i915_gem_request_assign(&ring->trace_irq_req, req);
3543}
3544
1da177e4 3545#endif
This page took 1.605312 seconds and 5 git commands to generate.