drm/i915: Slaughter the thundering i915_wait_request herd
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
585fb111 64
0ad35fed
ZW
65#include "intel_gvt.h"
66
1da177e4
LT
67/* General customization:
68 */
69
1da177e4
LT
70#define DRIVER_NAME "i915"
71#define DRIVER_DESC "Intel Graphics"
a02b0109 72#define DRIVER_DATE "20160620"
1da177e4 73
c883ef1b 74#undef WARN_ON
5f77eeb0
DV
75/* Many gcc seem to no see through this and fall over :( */
76#if 0
77#define WARN_ON(x) ({ \
78 bool __i915_warn_cond = (x); \
79 if (__builtin_constant_p(__i915_warn_cond)) \
80 BUILD_BUG_ON(__i915_warn_cond); \
81 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
82#else
152b2262 83#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
84#endif
85
cd9bfacb 86#undef WARN_ON_ONCE
152b2262 87#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 88
5f77eeb0
DV
89#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
90 (long) (x), __func__);
c883ef1b 91
e2c719b7
RC
92/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
32753cb8
JL
101 if (unlikely(__ret_warn_on)) \
102 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 103 DRM_ERROR(format); \
e2c719b7
RC
104 unlikely(__ret_warn_on); \
105})
106
152b2262
JL
107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 109
4fec15d1
ID
110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
113
42a8ca4c
JN
114static inline const char *yesno(bool v)
115{
116 return v ? "yes" : "no";
117}
118
87ad3212
JN
119static inline const char *onoff(bool v)
120{
121 return v ? "on" : "off";
122}
123
317c35d1 124enum pipe {
752aa88a 125 INVALID_PIPE = -1,
317c35d1
JB
126 PIPE_A = 0,
127 PIPE_B,
9db4a9c7 128 PIPE_C,
a57c774a
AK
129 _PIPE_EDP,
130 I915_MAX_PIPES = _PIPE_EDP
317c35d1 131};
9db4a9c7 132#define pipe_name(p) ((p) + 'A')
317c35d1 133
a5c961d1
PZ
134enum transcoder {
135 TRANSCODER_A = 0,
136 TRANSCODER_B,
137 TRANSCODER_C,
a57c774a 138 TRANSCODER_EDP,
4d1de975
JN
139 TRANSCODER_DSI_A,
140 TRANSCODER_DSI_C,
a57c774a 141 I915_MAX_TRANSCODERS
a5c961d1 142};
da205630
JN
143
144static inline const char *transcoder_name(enum transcoder transcoder)
145{
146 switch (transcoder) {
147 case TRANSCODER_A:
148 return "A";
149 case TRANSCODER_B:
150 return "B";
151 case TRANSCODER_C:
152 return "C";
153 case TRANSCODER_EDP:
154 return "EDP";
4d1de975
JN
155 case TRANSCODER_DSI_A:
156 return "DSI A";
157 case TRANSCODER_DSI_C:
158 return "DSI C";
da205630
JN
159 default:
160 return "<invalid>";
161 }
162}
a5c961d1 163
4d1de975
JN
164static inline bool transcoder_is_dsi(enum transcoder transcoder)
165{
166 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
167}
168
84139d1e 169/*
31409e97
MR
170 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
171 * number of planes per CRTC. Not all platforms really have this many planes,
172 * which means some arrays of size I915_MAX_PLANES may have unused entries
173 * between the topmost sprite plane and the cursor plane.
84139d1e 174 */
80824003
JB
175enum plane {
176 PLANE_A = 0,
177 PLANE_B,
9db4a9c7 178 PLANE_C,
31409e97
MR
179 PLANE_CURSOR,
180 I915_MAX_PLANES,
80824003 181};
9db4a9c7 182#define plane_name(p) ((p) + 'A')
52440211 183
d615a166 184#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 185
2b139522
ED
186enum port {
187 PORT_A = 0,
188 PORT_B,
189 PORT_C,
190 PORT_D,
191 PORT_E,
192 I915_MAX_PORTS
193};
194#define port_name(p) ((p) + 'A')
195
a09caddd 196#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
197
198enum dpio_channel {
199 DPIO_CH0,
200 DPIO_CH1
201};
202
203enum dpio_phy {
204 DPIO_PHY0,
205 DPIO_PHY1
206};
207
b97186f0
PZ
208enum intel_display_power_domain {
209 POWER_DOMAIN_PIPE_A,
210 POWER_DOMAIN_PIPE_B,
211 POWER_DOMAIN_PIPE_C,
212 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
215 POWER_DOMAIN_TRANSCODER_A,
216 POWER_DOMAIN_TRANSCODER_B,
217 POWER_DOMAIN_TRANSCODER_C,
f52e353e 218 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
219 POWER_DOMAIN_TRANSCODER_DSI_A,
220 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
221 POWER_DOMAIN_PORT_DDI_A_LANES,
222 POWER_DOMAIN_PORT_DDI_B_LANES,
223 POWER_DOMAIN_PORT_DDI_C_LANES,
224 POWER_DOMAIN_PORT_DDI_D_LANES,
225 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
226 POWER_DOMAIN_PORT_DSI,
227 POWER_DOMAIN_PORT_CRT,
228 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 229 POWER_DOMAIN_VGA,
fbeeaa23 230 POWER_DOMAIN_AUDIO,
bd2bb1b9 231 POWER_DOMAIN_PLLS,
1407121a
S
232 POWER_DOMAIN_AUX_A,
233 POWER_DOMAIN_AUX_B,
234 POWER_DOMAIN_AUX_C,
235 POWER_DOMAIN_AUX_D,
f0ab43e6 236 POWER_DOMAIN_GMBUS,
dfa57627 237 POWER_DOMAIN_MODESET,
baa70707 238 POWER_DOMAIN_INIT,
bddc7645
ID
239
240 POWER_DOMAIN_NUM,
b97186f0
PZ
241};
242
243#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
244#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
245 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
246#define POWER_DOMAIN_TRANSCODER(tran) \
247 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
248 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 249
1d843f9d
EE
250enum hpd_pin {
251 HPD_NONE = 0,
1d843f9d
EE
252 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
253 HPD_CRT,
254 HPD_SDVO_B,
255 HPD_SDVO_C,
cc24fcdc 256 HPD_PORT_A,
1d843f9d
EE
257 HPD_PORT_B,
258 HPD_PORT_C,
259 HPD_PORT_D,
26951caf 260 HPD_PORT_E,
1d843f9d
EE
261 HPD_NUM_PINS
262};
263
c91711f9
JN
264#define for_each_hpd_pin(__pin) \
265 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
266
5fcece80
JN
267struct i915_hotplug {
268 struct work_struct hotplug_work;
269
270 struct {
271 unsigned long last_jiffies;
272 int count;
273 enum {
274 HPD_ENABLED = 0,
275 HPD_DISABLED = 1,
276 HPD_MARK_DISABLED = 2
277 } state;
278 } stats[HPD_NUM_PINS];
279 u32 event_bits;
280 struct delayed_work reenable_work;
281
282 struct intel_digital_port *irq_port[I915_MAX_PORTS];
283 u32 long_port_mask;
284 u32 short_port_mask;
285 struct work_struct dig_port_work;
286
287 /*
288 * if we get a HPD irq from DP and a HPD irq from non-DP
289 * the non-DP HPD could block the workqueue on a mode config
290 * mutex getting, that userspace may have taken. However
291 * userspace is waiting on the DP workqueue to run which is
292 * blocked behind the non-DP one.
293 */
294 struct workqueue_struct *dp_wq;
295};
296
2a2d5482
CW
297#define I915_GEM_GPU_DOMAINS \
298 (I915_GEM_DOMAIN_RENDER | \
299 I915_GEM_DOMAIN_SAMPLER | \
300 I915_GEM_DOMAIN_COMMAND | \
301 I915_GEM_DOMAIN_INSTRUCTION | \
302 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 303
055e393f
DL
304#define for_each_pipe(__dev_priv, __p) \
305 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
306#define for_each_pipe_masked(__dev_priv, __p, __mask) \
307 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
308 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
309#define for_each_plane(__dev_priv, __pipe, __p) \
310 for ((__p) = 0; \
311 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
312 (__p)++)
3bdcfc0c
DL
313#define for_each_sprite(__dev_priv, __p, __s) \
314 for ((__s) = 0; \
315 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
316 (__s)++)
9db4a9c7 317
c3aeadc8
JN
318#define for_each_port_masked(__port, __ports_mask) \
319 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
320 for_each_if ((__ports_mask) & (1 << (__port)))
321
d79b814d
DL
322#define for_each_crtc(dev, crtc) \
323 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
324
27321ae8
ML
325#define for_each_intel_plane(dev, intel_plane) \
326 list_for_each_entry(intel_plane, \
327 &dev->mode_config.plane_list, \
328 base.head)
329
c107acfe
MR
330#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
331 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
332 base.head) \
333 for_each_if ((plane_mask) & \
334 (1 << drm_plane_index(&intel_plane->base)))
335
262cd2e1
VS
336#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
337 list_for_each_entry(intel_plane, \
338 &(dev)->mode_config.plane_list, \
339 base.head) \
95150bdf 340 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 341
d063ae48
DL
342#define for_each_intel_crtc(dev, intel_crtc) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
344
98d39494
MR
345#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
346 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
347 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
348
b2784e15
DL
349#define for_each_intel_encoder(dev, intel_encoder) \
350 list_for_each_entry(intel_encoder, \
351 &(dev)->mode_config.encoder_list, \
352 base.head)
353
3a3371ff
ACO
354#define for_each_intel_connector(dev, intel_connector) \
355 list_for_each_entry(intel_connector, \
356 &dev->mode_config.connector_list, \
357 base.head)
358
6c2b7c12
DV
359#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
360 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 361 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 362
53f5e3ca
JB
363#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
364 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 365 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 366
b04c5bd6
BF
367#define for_each_power_domain(domain, mask) \
368 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 369 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 370
e7b903d2 371struct drm_i915_private;
ad46cb53 372struct i915_mm_struct;
5cc9ed4b 373struct i915_mmu_object;
e7b903d2 374
a6f766f3
CW
375struct drm_i915_file_private {
376 struct drm_i915_private *dev_priv;
377 struct drm_file *file;
378
379 struct {
380 spinlock_t lock;
381 struct list_head request_list;
d0bc54f2
CW
382/* 20ms is a fairly arbitrary limit (greater than the average frame time)
383 * chosen to prevent the CPU getting more than a frame ahead of the GPU
384 * (when using lax throttling for the frontbuffer). We also use it to
385 * offer free GPU waitboosts for severely congested workloads.
386 */
387#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
388 } mm;
389 struct idr context_idr;
390
2e1b8730
CW
391 struct intel_rps_client {
392 struct list_head link;
393 unsigned boosts;
394 } rps;
a6f766f3 395
de1add36 396 unsigned int bsd_ring;
a6f766f3
CW
397};
398
e69d0bc1
DV
399/* Used by dp and fdi links */
400struct intel_link_m_n {
401 uint32_t tu;
402 uint32_t gmch_m;
403 uint32_t gmch_n;
404 uint32_t link_m;
405 uint32_t link_n;
406};
407
408void intel_link_compute_m_n(int bpp, int nlanes,
409 int pixel_clock, int link_clock,
410 struct intel_link_m_n *m_n);
411
1da177e4
LT
412/* Interface history:
413 *
414 * 1.1: Original.
0d6aa60b
DA
415 * 1.2: Add Power Management
416 * 1.3: Add vblank support
de227f5f 417 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 418 * 1.5: Add vblank pipe configuration
2228ed67
MCA
419 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
420 * - Support vertical blank on secondary display pipe
1da177e4
LT
421 */
422#define DRIVER_MAJOR 1
2228ed67 423#define DRIVER_MINOR 6
1da177e4
LT
424#define DRIVER_PATCHLEVEL 0
425
23bc5982 426#define WATCH_LISTS 0
673a394b 427
0a3e67a4
JB
428struct opregion_header;
429struct opregion_acpi;
430struct opregion_swsci;
431struct opregion_asle;
432
8ee1c3db 433struct intel_opregion {
115719fc
WD
434 struct opregion_header *header;
435 struct opregion_acpi *acpi;
436 struct opregion_swsci *swsci;
ebde53c7
JN
437 u32 swsci_gbda_sub_functions;
438 u32 swsci_sbcb_sub_functions;
115719fc 439 struct opregion_asle *asle;
04ebaadb 440 void *rvda;
82730385 441 const void *vbt;
ada8f955 442 u32 vbt_size;
115719fc 443 u32 *lid_state;
91a60f20 444 struct work_struct asle_work;
8ee1c3db 445};
44834a67 446#define OPREGION_SIZE (8*1024)
8ee1c3db 447
6ef3d427
CW
448struct intel_overlay;
449struct intel_overlay_error_state;
450
de151cf6 451#define I915_FENCE_REG_NONE -1
42b5aeab
VS
452#define I915_MAX_NUM_FENCES 32
453/* 32 fences + sign bit for FENCE_REG_NONE */
454#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
455
456struct drm_i915_fence_reg {
007cc8ac 457 struct list_head lru_list;
caea7476 458 struct drm_i915_gem_object *obj;
1690e1eb 459 int pin_count;
de151cf6 460};
7c1c2871 461
9b9d172d 462struct sdvo_device_mapping {
e957d772 463 u8 initialized;
9b9d172d 464 u8 dvo_port;
465 u8 slave_addr;
466 u8 dvo_wiring;
e957d772 467 u8 i2c_pin;
b1083333 468 u8 ddc_pin;
9b9d172d 469};
470
c4a1d9e4
CW
471struct intel_display_error_state;
472
63eeaf38 473struct drm_i915_error_state {
742cbee8 474 struct kref ref;
585b0288
BW
475 struct timeval time;
476
cb383002 477 char error_msg[128];
eb5be9d0 478 int iommu;
48b031e3 479 u32 reset_count;
62d5d69b 480 u32 suspend_count;
cb383002 481
585b0288 482 /* Generic register state */
63eeaf38
JB
483 u32 eir;
484 u32 pgtbl_er;
be998e2e 485 u32 ier;
885ea5a8 486 u32 gtier[4];
b9a3906b 487 u32 ccid;
0f3b6849
CW
488 u32 derrmr;
489 u32 forcewake;
585b0288
BW
490 u32 error; /* gen6+ */
491 u32 err_int; /* gen7 */
6c826f34
MK
492 u32 fault_data0; /* gen8, gen9 */
493 u32 fault_data1; /* gen8, gen9 */
585b0288 494 u32 done_reg;
91ec5d11
BW
495 u32 gac_eco;
496 u32 gam_ecochk;
497 u32 gab_ctl;
498 u32 gfx_mode;
585b0288 499 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
500 u64 fence[I915_MAX_NUM_FENCES];
501 struct intel_overlay_error_state *overlay;
502 struct intel_display_error_state *display;
0ca36d78 503 struct drm_i915_error_object *semaphore_obj;
585b0288 504
52d39a21 505 struct drm_i915_error_ring {
372fbb8e 506 bool valid;
362b8af7
BW
507 /* Software tracked state */
508 bool waiting;
688e6c72 509 int num_waiters;
362b8af7
BW
510 int hangcheck_score;
511 enum intel_ring_hangcheck_action hangcheck_action;
512 int num_requests;
513
514 /* our own tracking of ring head and tail */
515 u32 cpu_ring_head;
516 u32 cpu_ring_tail;
517
14fd0d6d 518 u32 last_seqno;
666796da 519 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
520
521 /* Register state */
94f8cf10 522 u32 start;
362b8af7
BW
523 u32 tail;
524 u32 head;
525 u32 ctl;
526 u32 hws;
527 u32 ipeir;
528 u32 ipehr;
529 u32 instdone;
362b8af7
BW
530 u32 bbstate;
531 u32 instpm;
532 u32 instps;
533 u32 seqno;
534 u64 bbaddr;
50877445 535 u64 acthd;
362b8af7 536 u32 fault_reg;
13ffadd1 537 u64 faddr;
362b8af7 538 u32 rc_psmi; /* sleep state */
666796da 539 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 540
52d39a21
CW
541 struct drm_i915_error_object {
542 int page_count;
e1f12325 543 u64 gtt_offset;
52d39a21 544 u32 *pages[0];
ab0e7ff9 545 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 546
f85db059 547 struct drm_i915_error_object *wa_ctx;
548
52d39a21
CW
549 struct drm_i915_error_request {
550 long jiffies;
551 u32 seqno;
ee4f42b1 552 u32 tail;
52d39a21 553 } *requests;
6c7a01ec 554
688e6c72
CW
555 struct drm_i915_error_waiter {
556 char comm[TASK_COMM_LEN];
557 pid_t pid;
558 u32 seqno;
559 } *waiters;
560
6c7a01ec
BW
561 struct {
562 u32 gfx_mode;
563 union {
564 u64 pdp[4];
565 u32 pp_dir_base;
566 };
567 } vm_info;
ab0e7ff9
CW
568
569 pid_t pid;
570 char comm[TASK_COMM_LEN];
666796da 571 } ring[I915_NUM_ENGINES];
3a448734 572
9df30794 573 struct drm_i915_error_buffer {
a779e5ab 574 u32 size;
9df30794 575 u32 name;
666796da 576 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 577 u64 gtt_offset;
9df30794
CW
578 u32 read_domains;
579 u32 write_domain;
4b9de737 580 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
581 s32 pinned:2;
582 u32 tiling:2;
583 u32 dirty:1;
584 u32 purgeable:1;
5cc9ed4b 585 u32 userptr:1;
5d1333fc 586 s32 ring:4;
f56383cb 587 u32 cache_level:3;
95f5301d 588 } **active_bo, **pinned_bo;
6c7a01ec 589
95f5301d 590 u32 *active_bo_count, *pinned_bo_count;
3a448734 591 u32 vm_count;
63eeaf38
JB
592};
593
7bd688cd 594struct intel_connector;
820d2d77 595struct intel_encoder;
5cec258b 596struct intel_crtc_state;
5724dbd1 597struct intel_initial_plane_config;
0e8ffe1b 598struct intel_crtc;
ee9300bb
DV
599struct intel_limit;
600struct dpll;
b8cecdf5 601
e70236a8 602struct drm_i915_display_funcs {
e70236a8
JB
603 int (*get_display_clock_speed)(struct drm_device *dev);
604 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 605 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
606 int (*compute_intermediate_wm)(struct drm_device *dev,
607 struct intel_crtc *intel_crtc,
608 struct intel_crtc_state *newstate);
609 void (*initial_watermarks)(struct intel_crtc_state *cstate);
610 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 611 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 612 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
613 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
614 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
615 /* Returns the active state of the crtc, and if the crtc is active,
616 * fills out the pipe-config with the hw state. */
617 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 618 struct intel_crtc_state *);
5724dbd1
DL
619 void (*get_initial_plane_config)(struct intel_crtc *,
620 struct intel_initial_plane_config *);
190f68c5
ACO
621 int (*crtc_compute_clock)(struct intel_crtc *crtc,
622 struct intel_crtc_state *crtc_state);
76e5a89c
DV
623 void (*crtc_enable)(struct drm_crtc *crtc);
624 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
625 void (*audio_codec_enable)(struct drm_connector *connector,
626 struct intel_encoder *encoder,
5e7234c9 627 const struct drm_display_mode *adjusted_mode);
69bfe1a9 628 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 629 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 630 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
631 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
632 struct drm_framebuffer *fb,
633 struct drm_i915_gem_object *obj,
634 struct drm_i915_gem_request *req,
635 uint32_t flags);
91d14251 636 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
637 /* clock updates for mode set */
638 /* cursor updates */
639 /* render clock increase/decrease */
640 /* display clock increase/decrease */
641 /* pll clock increase/decrease */
8563b1e8 642
b95c5321
ML
643 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
644 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
645};
646
48c1026a
MK
647enum forcewake_domain_id {
648 FW_DOMAIN_ID_RENDER = 0,
649 FW_DOMAIN_ID_BLITTER,
650 FW_DOMAIN_ID_MEDIA,
651
652 FW_DOMAIN_ID_COUNT
653};
654
655enum forcewake_domains {
656 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
657 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
658 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
659 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
660 FORCEWAKE_BLITTER |
661 FORCEWAKE_MEDIA)
662};
663
3756685a
TU
664#define FW_REG_READ (1)
665#define FW_REG_WRITE (2)
666
667enum forcewake_domains
668intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
669 i915_reg_t reg, unsigned int op);
670
907b28c5 671struct intel_uncore_funcs {
c8d9a590 672 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 673 enum forcewake_domains domains);
c8d9a590 674 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 675 enum forcewake_domains domains);
0b274481 676
f0f59a00
VS
677 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
678 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
679 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
680 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 681
f0f59a00 682 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 683 uint8_t val, bool trace);
f0f59a00 684 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 685 uint16_t val, bool trace);
f0f59a00 686 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 687 uint32_t val, bool trace);
f0f59a00 688 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 689 uint64_t val, bool trace);
990bbdad
CW
690};
691
907b28c5
CW
692struct intel_uncore {
693 spinlock_t lock; /** lock is also taken in irq contexts. */
694
695 struct intel_uncore_funcs funcs;
696
697 unsigned fifo_count;
48c1026a 698 enum forcewake_domains fw_domains;
b2cff0db
CW
699
700 struct intel_uncore_forcewake_domain {
701 struct drm_i915_private *i915;
48c1026a 702 enum forcewake_domain_id id;
33c582c1 703 enum forcewake_domains mask;
b2cff0db 704 unsigned wake_count;
a57a4a67 705 struct hrtimer timer;
f0f59a00 706 i915_reg_t reg_set;
05a2fb15
MK
707 u32 val_set;
708 u32 val_clear;
f0f59a00
VS
709 i915_reg_t reg_ack;
710 i915_reg_t reg_post;
05a2fb15 711 u32 val_reset;
b2cff0db 712 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
713
714 int unclaimed_mmio_check;
b2cff0db
CW
715};
716
717/* Iterate over initialised fw domains */
33c582c1
TU
718#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
719 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
720 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
721 (domain__)++) \
722 for_each_if ((mask__) & (domain__)->mask)
723
724#define for_each_fw_domain(domain__, dev_priv__) \
725 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 726
b6e7d894
DL
727#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
728#define CSR_VERSION_MAJOR(version) ((version) >> 16)
729#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
730
eb805623 731struct intel_csr {
8144ac59 732 struct work_struct work;
eb805623 733 const char *fw_path;
a7f749f9 734 uint32_t *dmc_payload;
eb805623 735 uint32_t dmc_fw_size;
b6e7d894 736 uint32_t version;
eb805623 737 uint32_t mmio_count;
f0f59a00 738 i915_reg_t mmioaddr[8];
eb805623 739 uint32_t mmiodata[8];
832dba88 740 uint32_t dc_state;
a37baf3b 741 uint32_t allowed_dc_mask;
eb805623
DV
742};
743
79fc46df
DL
744#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
745 func(is_mobile) sep \
746 func(is_i85x) sep \
747 func(is_i915g) sep \
748 func(is_i945gm) sep \
749 func(is_g33) sep \
750 func(need_gfx_hws) sep \
751 func(is_g4x) sep \
752 func(is_pineview) sep \
753 func(is_broadwater) sep \
754 func(is_crestline) sep \
755 func(is_ivybridge) sep \
756 func(is_valleyview) sep \
666a4537 757 func(is_cherryview) sep \
79fc46df 758 func(is_haswell) sep \
ab0d24ac 759 func(is_broadwell) sep \
7201c0b3 760 func(is_skylake) sep \
7526ac19 761 func(is_broxton) sep \
ef11bdb3 762 func(is_kabylake) sep \
b833d685 763 func(is_preliminary) sep \
79fc46df
DL
764 func(has_fbc) sep \
765 func(has_pipe_cxsr) sep \
766 func(has_hotplug) sep \
767 func(cursor_needs_physical) sep \
768 func(has_overlay) sep \
769 func(overlay_needs_physical) sep \
770 func(supports_tv) sep \
dd93be58 771 func(has_llc) sep \
ca377809 772 func(has_snoop) sep \
30568c45 773 func(has_ddi) sep \
33e141ed 774 func(has_fpga_dbg) sep \
775 func(has_pooled_eu)
c96ea64e 776
a587f779
DL
777#define DEFINE_FLAG(name) u8 name:1
778#define SEP_SEMICOLON ;
c96ea64e 779
cfdf1fa2 780struct intel_device_info {
10fce67a 781 u32 display_mmio_offset;
87f1f465 782 u16 device_id;
ac208a8b 783 u8 num_pipes;
d615a166 784 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 785 u8 gen;
ae5702d2 786 u16 gen_mask;
73ae478c 787 u8 ring_mask; /* Rings supported by the HW */
a587f779 788 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
789 /* Register offsets for the various display pipes and transcoders */
790 int pipe_offsets[I915_MAX_TRANSCODERS];
791 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 792 int palette_offsets[I915_MAX_PIPES];
5efb3e28 793 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
794
795 /* Slice/subslice/EU info */
796 u8 slice_total;
797 u8 subslice_total;
798 u8 subslice_per_slice;
799 u8 eu_total;
800 u8 eu_per_subslice;
33e141ed 801 u8 min_eu_in_pool;
b7668791
DL
802 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
803 u8 subslice_7eu[3];
3873218f
JM
804 u8 has_slice_pg:1;
805 u8 has_subslice_pg:1;
806 u8 has_eu_pg:1;
82cf435b
LL
807
808 struct color_luts {
809 u16 degamma_lut_size;
810 u16 gamma_lut_size;
811 } color;
cfdf1fa2
KH
812};
813
a587f779
DL
814#undef DEFINE_FLAG
815#undef SEP_SEMICOLON
816
7faf1ab2
DV
817enum i915_cache_level {
818 I915_CACHE_NONE = 0,
350ec881
CW
819 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
820 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
821 caches, eg sampler/render caches, and the
822 large Last-Level-Cache. LLC is coherent with
823 the CPU, but L3 is only visible to the GPU. */
651d794f 824 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
825};
826
e59ec13d
MK
827struct i915_ctx_hang_stats {
828 /* This context had batch pending when hang was declared */
829 unsigned batch_pending;
830
831 /* This context had batch active when hang was declared */
832 unsigned batch_active;
be62acb4
MK
833
834 /* Time when this context was last blamed for a GPU reset */
835 unsigned long guilty_ts;
836
676fa572
CW
837 /* If the contexts causes a second GPU hang within this time,
838 * it is permanently banned from submitting any more work.
839 */
840 unsigned long ban_period_seconds;
841
be62acb4
MK
842 /* This context is banned to submit more work */
843 bool banned;
e59ec13d 844};
40521054
BW
845
846/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 847#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 848
31b7a88d 849/**
e2efd130 850 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
851 * @ref: reference count.
852 * @user_handle: userspace tracking identity for this context.
853 * @remap_slice: l3 row remapping information.
b1b38278
DW
854 * @flags: context specific flags:
855 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
856 * @file_priv: filp associated with this context (NULL for global default
857 * context).
858 * @hang_stats: information about the role of this context in possible GPU
859 * hangs.
7df113e4 860 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
861 * @legacy_hw_ctx: render context backing object and whether it is correctly
862 * initialized (legacy ring submission mechanism only).
863 * @link: link in the global list of contexts.
864 *
865 * Contexts are memory images used by the hardware to store copies of their
866 * internal state.
867 */
e2efd130 868struct i915_gem_context {
dce3271b 869 struct kref ref;
9ea4feec 870 struct drm_i915_private *i915;
40521054 871 struct drm_i915_file_private *file_priv;
ae6c4806 872 struct i915_hw_ppgtt *ppgtt;
a33afea5 873
8d59bc6a
CW
874 struct i915_ctx_hang_stats hang_stats;
875
5d1808ec 876 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 877 unsigned long flags;
5d1808ec 878 unsigned hw_id;
8d59bc6a
CW
879 u32 user_handle;
880#define CONTEXT_NO_ZEROMAP (1<<0)
5d1808ec 881
0cb26a8e
CW
882 u32 ggtt_alignment;
883
9021ad03 884 struct intel_context {
c9e003af 885 struct drm_i915_gem_object *state;
84c2377f 886 struct intel_ringbuffer *ringbuf;
ca82580c 887 struct i915_vma *lrc_vma;
82352e90 888 uint32_t *lrc_reg_state;
8d59bc6a
CW
889 u64 lrc_desc;
890 int pin_count;
24f1d3cc 891 bool initialised;
666796da 892 } engine[I915_NUM_ENGINES];
bcd794c2 893 u32 ring_size;
c01fc532 894 u32 desc_template;
3c7ba635 895 struct atomic_notifier_head status_notifier;
80a9a8db 896 bool execlists_force_single_submission;
c9e003af 897
a33afea5 898 struct list_head link;
8d59bc6a
CW
899
900 u8 remap_slice;
40521054
BW
901};
902
a4001f1b
PZ
903enum fb_op_origin {
904 ORIGIN_GTT,
905 ORIGIN_CPU,
906 ORIGIN_CS,
907 ORIGIN_FLIP,
74b4ea1e 908 ORIGIN_DIRTYFB,
a4001f1b
PZ
909};
910
ab34a7e8 911struct intel_fbc {
25ad93fd
PZ
912 /* This is always the inner lock when overlapping with struct_mutex and
913 * it's the outer lock when overlapping with stolen_lock. */
914 struct mutex lock;
5e59f717 915 unsigned threshold;
dbef0f15
PZ
916 unsigned int possible_framebuffer_bits;
917 unsigned int busy_bits;
010cf73d 918 unsigned int visible_pipes_mask;
e35fef21 919 struct intel_crtc *crtc;
5c3fe8b0 920
c4213885 921 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
922 struct drm_mm_node *compressed_llb;
923
da46f936
RV
924 bool false_color;
925
d029bcad 926 bool enabled;
0e631adc 927 bool active;
9adccc60 928
aaf78d27
PZ
929 struct intel_fbc_state_cache {
930 struct {
931 unsigned int mode_flags;
932 uint32_t hsw_bdw_pixel_rate;
933 } crtc;
934
935 struct {
936 unsigned int rotation;
937 int src_w;
938 int src_h;
939 bool visible;
940 } plane;
941
942 struct {
943 u64 ilk_ggtt_offset;
aaf78d27
PZ
944 uint32_t pixel_format;
945 unsigned int stride;
946 int fence_reg;
947 unsigned int tiling_mode;
948 } fb;
949 } state_cache;
950
b183b3f1
PZ
951 struct intel_fbc_reg_params {
952 struct {
953 enum pipe pipe;
954 enum plane plane;
955 unsigned int fence_y_offset;
956 } crtc;
957
958 struct {
959 u64 ggtt_offset;
b183b3f1
PZ
960 uint32_t pixel_format;
961 unsigned int stride;
962 int fence_reg;
963 } fb;
964
965 int cfb_size;
966 } params;
967
5c3fe8b0 968 struct intel_fbc_work {
128d7356 969 bool scheduled;
ca18d51d 970 u32 scheduled_vblank;
128d7356 971 struct work_struct work;
128d7356 972 } work;
5c3fe8b0 973
bf6189c6 974 const char *no_fbc_reason;
b5e50c3f
JB
975};
976
96178eeb
VK
977/**
978 * HIGH_RR is the highest eDP panel refresh rate read from EDID
979 * LOW_RR is the lowest eDP panel refresh rate found from EDID
980 * parsing for same resolution.
981 */
982enum drrs_refresh_rate_type {
983 DRRS_HIGH_RR,
984 DRRS_LOW_RR,
985 DRRS_MAX_RR, /* RR count */
986};
987
988enum drrs_support_type {
989 DRRS_NOT_SUPPORTED = 0,
990 STATIC_DRRS_SUPPORT = 1,
991 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
992};
993
2807cf69 994struct intel_dp;
96178eeb
VK
995struct i915_drrs {
996 struct mutex mutex;
997 struct delayed_work work;
998 struct intel_dp *dp;
999 unsigned busy_frontbuffer_bits;
1000 enum drrs_refresh_rate_type refresh_rate_type;
1001 enum drrs_support_type type;
1002};
1003
a031d709 1004struct i915_psr {
f0355c4a 1005 struct mutex lock;
a031d709
RV
1006 bool sink_support;
1007 bool source_ok;
2807cf69 1008 struct intel_dp *enabled;
7c8f8a70
RV
1009 bool active;
1010 struct delayed_work work;
9ca15301 1011 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1012 bool psr2_support;
1013 bool aux_frame_sync;
60e5ffe3 1014 bool link_standby;
3f51e471 1015};
5c3fe8b0 1016
3bad0781 1017enum intel_pch {
f0350830 1018 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1019 PCH_IBX, /* Ibexpeak PCH */
1020 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1021 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1022 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1023 PCH_NOP,
3bad0781
ZW
1024};
1025
988d6ee8
PZ
1026enum intel_sbi_destination {
1027 SBI_ICLK,
1028 SBI_MPHY,
1029};
1030
b690e96c 1031#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1032#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1033#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1034#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1035#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1036#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1037
8be48d92 1038struct intel_fbdev;
1630fe75 1039struct intel_fbc_work;
38651674 1040
c2b9152f
DV
1041struct intel_gmbus {
1042 struct i2c_adapter adapter;
3e4d44e0 1043#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1044 u32 force_bit;
c2b9152f 1045 u32 reg0;
f0f59a00 1046 i915_reg_t gpio_reg;
c167a6fc 1047 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1048 struct drm_i915_private *dev_priv;
1049};
1050
f4c956ad 1051struct i915_suspend_saved_registers {
e948e994 1052 u32 saveDSPARB;
ba8bbcf6 1053 u32 saveLVDS;
585fb111
JB
1054 u32 savePP_ON_DELAYS;
1055 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1056 u32 savePP_ON;
1057 u32 savePP_OFF;
1058 u32 savePP_CONTROL;
585fb111 1059 u32 savePP_DIVISOR;
ba8bbcf6 1060 u32 saveFBC_CONTROL;
1f84e550 1061 u32 saveCACHE_MODE_0;
1f84e550 1062 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1063 u32 saveSWF0[16];
1064 u32 saveSWF1[16];
85fa792b 1065 u32 saveSWF3[3];
4b9de737 1066 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1067 u32 savePCH_PORT_HOTPLUG;
9f49c376 1068 u16 saveGCDGMBUS;
f4c956ad 1069};
c85aa885 1070
ddeea5b0
ID
1071struct vlv_s0ix_state {
1072 /* GAM */
1073 u32 wr_watermark;
1074 u32 gfx_prio_ctrl;
1075 u32 arb_mode;
1076 u32 gfx_pend_tlb0;
1077 u32 gfx_pend_tlb1;
1078 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1079 u32 media_max_req_count;
1080 u32 gfx_max_req_count;
1081 u32 render_hwsp;
1082 u32 ecochk;
1083 u32 bsd_hwsp;
1084 u32 blt_hwsp;
1085 u32 tlb_rd_addr;
1086
1087 /* MBC */
1088 u32 g3dctl;
1089 u32 gsckgctl;
1090 u32 mbctl;
1091
1092 /* GCP */
1093 u32 ucgctl1;
1094 u32 ucgctl3;
1095 u32 rcgctl1;
1096 u32 rcgctl2;
1097 u32 rstctl;
1098 u32 misccpctl;
1099
1100 /* GPM */
1101 u32 gfxpause;
1102 u32 rpdeuhwtc;
1103 u32 rpdeuc;
1104 u32 ecobus;
1105 u32 pwrdwnupctl;
1106 u32 rp_down_timeout;
1107 u32 rp_deucsw;
1108 u32 rcubmabdtmr;
1109 u32 rcedata;
1110 u32 spare2gh;
1111
1112 /* Display 1 CZ domain */
1113 u32 gt_imr;
1114 u32 gt_ier;
1115 u32 pm_imr;
1116 u32 pm_ier;
1117 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1118
1119 /* GT SA CZ domain */
1120 u32 tilectl;
1121 u32 gt_fifoctl;
1122 u32 gtlc_wake_ctrl;
1123 u32 gtlc_survive;
1124 u32 pmwgicz;
1125
1126 /* Display 2 CZ domain */
1127 u32 gu_ctl0;
1128 u32 gu_ctl1;
9c25210f 1129 u32 pcbr;
ddeea5b0
ID
1130 u32 clock_gate_dis2;
1131};
1132
bf225f20
CW
1133struct intel_rps_ei {
1134 u32 cz_clock;
1135 u32 render_c0;
1136 u32 media_c0;
31685c25
D
1137};
1138
c85aa885 1139struct intel_gen6_power_mgmt {
d4d70aa5
ID
1140 /*
1141 * work, interrupts_enabled and pm_iir are protected by
1142 * dev_priv->irq_lock
1143 */
c85aa885 1144 struct work_struct work;
d4d70aa5 1145 bool interrupts_enabled;
c85aa885 1146 u32 pm_iir;
59cdb63d 1147
1800ad25
SAK
1148 u32 pm_intr_keep;
1149
b39fb297
BW
1150 /* Frequencies are stored in potentially platform dependent multiples.
1151 * In other words, *_freq needs to be multiplied by X to be interesting.
1152 * Soft limits are those which are used for the dynamic reclocking done
1153 * by the driver (raise frequencies under heavy loads, and lower for
1154 * lighter loads). Hard limits are those imposed by the hardware.
1155 *
1156 * A distinction is made for overclocking, which is never enabled by
1157 * default, and is considered to be above the hard limit if it's
1158 * possible at all.
1159 */
1160 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1161 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1162 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1163 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1164 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1165 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1166 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1167 u8 rp1_freq; /* "less than" RP0 power/freqency */
1168 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1169 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1170
8fb55197
CW
1171 u8 up_threshold; /* Current %busy required to uplock */
1172 u8 down_threshold; /* Current %busy required to downclock */
1173
dd75fdc8
CW
1174 int last_adj;
1175 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1176
8d3afd7d
CW
1177 spinlock_t client_lock;
1178 struct list_head clients;
1179 bool client_boost;
1180
c0951f0c 1181 bool enabled;
1a01ab3b 1182 struct delayed_work delayed_resume_work;
1854d5ca 1183 unsigned boosts;
4fc688ce 1184
2e1b8730 1185 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1186
bf225f20
CW
1187 /* manual wa residency calculations */
1188 struct intel_rps_ei up_ei, down_ei;
1189
4fc688ce
JB
1190 /*
1191 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1192 * Must be taken after struct_mutex if nested. Note that
1193 * this lock may be held for long periods of time when
1194 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1195 */
1196 struct mutex hw_lock;
c85aa885
DV
1197};
1198
1a240d4d
DV
1199/* defined intel_pm.c */
1200extern spinlock_t mchdev_lock;
1201
c85aa885
DV
1202struct intel_ilk_power_mgmt {
1203 u8 cur_delay;
1204 u8 min_delay;
1205 u8 max_delay;
1206 u8 fmax;
1207 u8 fstart;
1208
1209 u64 last_count1;
1210 unsigned long last_time1;
1211 unsigned long chipset_power;
1212 u64 last_count2;
5ed0bdf2 1213 u64 last_time2;
c85aa885
DV
1214 unsigned long gfx_power;
1215 u8 corr;
1216
1217 int c_m;
1218 int r_t;
1219};
1220
c6cb582e
ID
1221struct drm_i915_private;
1222struct i915_power_well;
1223
1224struct i915_power_well_ops {
1225 /*
1226 * Synchronize the well's hw state to match the current sw state, for
1227 * example enable/disable it based on the current refcount. Called
1228 * during driver init and resume time, possibly after first calling
1229 * the enable/disable handlers.
1230 */
1231 void (*sync_hw)(struct drm_i915_private *dev_priv,
1232 struct i915_power_well *power_well);
1233 /*
1234 * Enable the well and resources that depend on it (for example
1235 * interrupts located on the well). Called after the 0->1 refcount
1236 * transition.
1237 */
1238 void (*enable)(struct drm_i915_private *dev_priv,
1239 struct i915_power_well *power_well);
1240 /*
1241 * Disable the well and resources that depend on it. Called after
1242 * the 1->0 refcount transition.
1243 */
1244 void (*disable)(struct drm_i915_private *dev_priv,
1245 struct i915_power_well *power_well);
1246 /* Returns the hw enabled state. */
1247 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1248 struct i915_power_well *power_well);
1249};
1250
a38911a3
WX
1251/* Power well structure for haswell */
1252struct i915_power_well {
c1ca727f 1253 const char *name;
6f3ef5dd 1254 bool always_on;
a38911a3
WX
1255 /* power well enable/disable usage count */
1256 int count;
bfafe93a
ID
1257 /* cached hw enabled state */
1258 bool hw_enabled;
c1ca727f 1259 unsigned long domains;
77961eb9 1260 unsigned long data;
c6cb582e 1261 const struct i915_power_well_ops *ops;
a38911a3
WX
1262};
1263
83c00f55 1264struct i915_power_domains {
baa70707
ID
1265 /*
1266 * Power wells needed for initialization at driver init and suspend
1267 * time are on. They are kept on until after the first modeset.
1268 */
1269 bool init_power_on;
0d116a29 1270 bool initializing;
c1ca727f 1271 int power_well_count;
baa70707 1272
83c00f55 1273 struct mutex lock;
1da51581 1274 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1275 struct i915_power_well *power_wells;
83c00f55
ID
1276};
1277
35a85ac6 1278#define MAX_L3_SLICES 2
a4da4fa4 1279struct intel_l3_parity {
35a85ac6 1280 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1281 struct work_struct error_work;
35a85ac6 1282 int which_slice;
a4da4fa4
DV
1283};
1284
4b5aed62 1285struct i915_gem_mm {
4b5aed62
DV
1286 /** Memory allocator for GTT stolen memory */
1287 struct drm_mm stolen;
92e97d2f
PZ
1288 /** Protects the usage of the GTT stolen memory allocator. This is
1289 * always the inner lock when overlapping with struct_mutex. */
1290 struct mutex stolen_lock;
1291
4b5aed62
DV
1292 /** List of all objects in gtt_space. Used to restore gtt
1293 * mappings on resume */
1294 struct list_head bound_list;
1295 /**
1296 * List of objects which are not bound to the GTT (thus
1297 * are idle and not used by the GPU) but still have
1298 * (presumably uncached) pages still attached.
1299 */
1300 struct list_head unbound_list;
1301
1302 /** Usable portion of the GTT for GEM */
1303 unsigned long stolen_base; /* limited to low memory (32-bit) */
1304
4b5aed62
DV
1305 /** PPGTT used for aliasing the PPGTT with the GTT */
1306 struct i915_hw_ppgtt *aliasing_ppgtt;
1307
2cfcd32a 1308 struct notifier_block oom_notifier;
e87666b5 1309 struct notifier_block vmap_notifier;
ceabbba5 1310 struct shrinker shrinker;
4b5aed62
DV
1311 bool shrinker_no_lock_stealing;
1312
4b5aed62
DV
1313 /** LRU list of objects with fence regs on them. */
1314 struct list_head fence_list;
1315
1316 /**
1317 * We leave the user IRQ off as much as possible,
1318 * but this means that requests will finish and never
1319 * be retired once the system goes idle. Set a timer to
1320 * fire periodically while the ring is running. When it
1321 * fires, go retire requests.
1322 */
1323 struct delayed_work retire_work;
1324
b29c19b6
CW
1325 /**
1326 * When we detect an idle GPU, we want to turn on
1327 * powersaving features. So once we see that there
1328 * are no more requests outstanding and no more
1329 * arrive within a small period of time, we fire
1330 * off the idle_work.
1331 */
1332 struct delayed_work idle_work;
1333
4b5aed62
DV
1334 /**
1335 * Are we in a non-interruptible section of code like
1336 * modesetting?
1337 */
1338 bool interruptible;
1339
f62a0076
CW
1340 /**
1341 * Is the GPU currently considered idle, or busy executing userspace
1342 * requests? Whilst idle, we attempt to power down the hardware and
1343 * display clocks. In order to reduce the effect on performance, there
1344 * is a slight delay before we do so.
1345 */
1346 bool busy;
1347
bdf1e7e3 1348 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1349 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1350
4b5aed62
DV
1351 /** Bit 6 swizzling required for X tiling */
1352 uint32_t bit_6_swizzle_x;
1353 /** Bit 6 swizzling required for Y tiling */
1354 uint32_t bit_6_swizzle_y;
1355
4b5aed62 1356 /* accounting, useful for userland debugging */
c20e8355 1357 spinlock_t object_stat_lock;
4b5aed62
DV
1358 size_t object_memory;
1359 u32 object_count;
1360};
1361
edc3d884 1362struct drm_i915_error_state_buf {
0a4cd7c8 1363 struct drm_i915_private *i915;
edc3d884
MK
1364 unsigned bytes;
1365 unsigned size;
1366 int err;
1367 u8 *buf;
1368 loff_t start;
1369 loff_t pos;
1370};
1371
fc16b48b
MK
1372struct i915_error_state_file_priv {
1373 struct drm_device *dev;
1374 struct drm_i915_error_state *error;
1375};
1376
99584db3
DV
1377struct i915_gpu_error {
1378 /* For hangcheck timer */
1379#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1380#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1381 /* Hang gpu twice in this window and your context gets banned */
1382#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1383
737b1506 1384 struct delayed_work hangcheck_work;
99584db3
DV
1385
1386 /* For reset and error_state handling. */
1387 spinlock_t lock;
1388 /* Protected by the above dev->gpu_error.lock. */
1389 struct drm_i915_error_state *first_error;
094f9a54
CW
1390
1391 unsigned long missed_irq_rings;
1392
1f83fee0 1393 /**
2ac0f450 1394 * State variable controlling the reset flow and count
1f83fee0 1395 *
2ac0f450
MK
1396 * This is a counter which gets incremented when reset is triggered,
1397 * and again when reset has been handled. So odd values (lowest bit set)
1398 * means that reset is in progress and even values that
1399 * (reset_counter >> 1):th reset was successfully completed.
1400 *
1401 * If reset is not completed succesfully, the I915_WEDGE bit is
1402 * set meaning that hardware is terminally sour and there is no
1403 * recovery. All waiters on the reset_queue will be woken when
1404 * that happens.
1405 *
1406 * This counter is used by the wait_seqno code to notice that reset
1407 * event happened and it needs to restart the entire ioctl (since most
1408 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1409 *
1410 * This is important for lock-free wait paths, where no contended lock
1411 * naturally enforces the correct ordering between the bail-out of the
1412 * waiter and the gpu reset work code.
1f83fee0
DV
1413 */
1414 atomic_t reset_counter;
1415
1f83fee0 1416#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1417#define I915_WEDGED (1 << 31)
1f83fee0 1418
1f15b76f
CW
1419 /**
1420 * Waitqueue to signal when a hang is detected. Used to for waiters
1421 * to release the struct_mutex for the reset to procede.
1422 */
1423 wait_queue_head_t wait_queue;
1424
1f83fee0
DV
1425 /**
1426 * Waitqueue to signal when the reset has completed. Used by clients
1427 * that wait for dev_priv->mm.wedged to settle.
1428 */
1429 wait_queue_head_t reset_queue;
33196ded 1430
88b4aa87
MK
1431 /* Userspace knobs for gpu hang simulation;
1432 * combines both a ring mask, and extra flags
1433 */
1434 u32 stop_rings;
1435#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1436#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1437
1438 /* For missed irq/seqno simulation. */
688e6c72 1439 unsigned long test_irq_rings;
99584db3
DV
1440};
1441
b8efb17b
ZR
1442enum modeset_restore {
1443 MODESET_ON_LID_OPEN,
1444 MODESET_DONE,
1445 MODESET_SUSPENDED,
1446};
1447
500ea70d
RV
1448#define DP_AUX_A 0x40
1449#define DP_AUX_B 0x10
1450#define DP_AUX_C 0x20
1451#define DP_AUX_D 0x30
1452
11c1b657
XZ
1453#define DDC_PIN_B 0x05
1454#define DDC_PIN_C 0x04
1455#define DDC_PIN_D 0x06
1456
6acab15a 1457struct ddi_vbt_port_info {
ce4dd49e
DL
1458 /*
1459 * This is an index in the HDMI/DVI DDI buffer translation table.
1460 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1461 * populate this field.
1462 */
1463#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1464 uint8_t hdmi_level_shift;
311a2094
PZ
1465
1466 uint8_t supports_dvi:1;
1467 uint8_t supports_hdmi:1;
1468 uint8_t supports_dp:1;
500ea70d
RV
1469
1470 uint8_t alternate_aux_channel;
11c1b657 1471 uint8_t alternate_ddc_pin;
75067dde
AK
1472
1473 uint8_t dp_boost_level;
1474 uint8_t hdmi_boost_level;
6acab15a
PZ
1475};
1476
bfd7ebda
RV
1477enum psr_lines_to_wait {
1478 PSR_0_LINES_TO_WAIT = 0,
1479 PSR_1_LINE_TO_WAIT,
1480 PSR_4_LINES_TO_WAIT,
1481 PSR_8_LINES_TO_WAIT
83a7280e
PB
1482};
1483
41aa3448
RV
1484struct intel_vbt_data {
1485 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1486 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1487
1488 /* Feature bits */
1489 unsigned int int_tv_support:1;
1490 unsigned int lvds_dither:1;
1491 unsigned int lvds_vbt:1;
1492 unsigned int int_crt_support:1;
1493 unsigned int lvds_use_ssc:1;
1494 unsigned int display_clock_mode:1;
1495 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1496 unsigned int panel_type:4;
41aa3448
RV
1497 int lvds_ssc_freq;
1498 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1499
83a7280e
PB
1500 enum drrs_support_type drrs_type;
1501
6aa23e65
JN
1502 struct {
1503 int rate;
1504 int lanes;
1505 int preemphasis;
1506 int vswing;
06411f08 1507 bool low_vswing;
6aa23e65
JN
1508 bool initialized;
1509 bool support;
1510 int bpp;
1511 struct edp_power_seq pps;
1512 } edp;
41aa3448 1513
bfd7ebda
RV
1514 struct {
1515 bool full_link;
1516 bool require_aux_wakeup;
1517 int idle_frames;
1518 enum psr_lines_to_wait lines_to_wait;
1519 int tp1_wakeup_time;
1520 int tp2_tp3_wakeup_time;
1521 } psr;
1522
f00076d2
JN
1523 struct {
1524 u16 pwm_freq_hz;
39fbc9c8 1525 bool present;
f00076d2 1526 bool active_low_pwm;
1de6068e 1527 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1528 enum intel_backlight_type type;
f00076d2
JN
1529 } backlight;
1530
d17c5443
SK
1531 /* MIPI DSI */
1532 struct {
1533 u16 panel_id;
d3b542fc
SK
1534 struct mipi_config *config;
1535 struct mipi_pps_data *pps;
1536 u8 seq_version;
1537 u32 size;
1538 u8 *data;
8d3ed2f3 1539 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1540 } dsi;
1541
41aa3448
RV
1542 int crt_ddc_pin;
1543
1544 int child_dev_num;
768f69c9 1545 union child_device_config *child_dev;
6acab15a
PZ
1546
1547 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1548 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1549};
1550
77c122bc
VS
1551enum intel_ddb_partitioning {
1552 INTEL_DDB_PART_1_2,
1553 INTEL_DDB_PART_5_6, /* IVB+ */
1554};
1555
1fd527cc
VS
1556struct intel_wm_level {
1557 bool enable;
1558 uint32_t pri_val;
1559 uint32_t spr_val;
1560 uint32_t cur_val;
1561 uint32_t fbc_val;
1562};
1563
820c1980 1564struct ilk_wm_values {
609cedef
VS
1565 uint32_t wm_pipe[3];
1566 uint32_t wm_lp[3];
1567 uint32_t wm_lp_spr[3];
1568 uint32_t wm_linetime[3];
1569 bool enable_fbc_wm;
1570 enum intel_ddb_partitioning partitioning;
1571};
1572
262cd2e1
VS
1573struct vlv_pipe_wm {
1574 uint16_t primary;
1575 uint16_t sprite[2];
1576 uint8_t cursor;
1577};
ae80152d 1578
262cd2e1
VS
1579struct vlv_sr_wm {
1580 uint16_t plane;
1581 uint8_t cursor;
1582};
ae80152d 1583
262cd2e1
VS
1584struct vlv_wm_values {
1585 struct vlv_pipe_wm pipe[3];
1586 struct vlv_sr_wm sr;
0018fda1
VS
1587 struct {
1588 uint8_t cursor;
1589 uint8_t sprite[2];
1590 uint8_t primary;
1591 } ddl[3];
6eb1a681
VS
1592 uint8_t level;
1593 bool cxsr;
0018fda1
VS
1594};
1595
c193924e 1596struct skl_ddb_entry {
16160e3d 1597 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1598};
1599
1600static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1601{
16160e3d 1602 return entry->end - entry->start;
c193924e
DL
1603}
1604
08db6652
DL
1605static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1606 const struct skl_ddb_entry *e2)
1607{
1608 if (e1->start == e2->start && e1->end == e2->end)
1609 return true;
1610
1611 return false;
1612}
1613
c193924e 1614struct skl_ddb_allocation {
34bb56af 1615 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1616 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1617 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1618};
1619
2ac96d2a 1620struct skl_wm_values {
2b4b9f35 1621 unsigned dirty_pipes;
c193924e 1622 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1623 uint32_t wm_linetime[I915_MAX_PIPES];
1624 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1625 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1626};
1627
1628struct skl_wm_level {
1629 bool plane_en[I915_MAX_PLANES];
1630 uint16_t plane_res_b[I915_MAX_PLANES];
1631 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1632};
1633
c67a470b 1634/*
765dab67
PZ
1635 * This struct helps tracking the state needed for runtime PM, which puts the
1636 * device in PCI D3 state. Notice that when this happens, nothing on the
1637 * graphics device works, even register access, so we don't get interrupts nor
1638 * anything else.
c67a470b 1639 *
765dab67
PZ
1640 * Every piece of our code that needs to actually touch the hardware needs to
1641 * either call intel_runtime_pm_get or call intel_display_power_get with the
1642 * appropriate power domain.
a8a8bd54 1643 *
765dab67
PZ
1644 * Our driver uses the autosuspend delay feature, which means we'll only really
1645 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1646 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1647 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1648 *
1649 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1650 * goes back to false exactly before we reenable the IRQs. We use this variable
1651 * to check if someone is trying to enable/disable IRQs while they're supposed
1652 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1653 * case it happens.
c67a470b 1654 *
765dab67 1655 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1656 */
5d584b2e 1657struct i915_runtime_pm {
1f814dac 1658 atomic_t wakeref_count;
2b19efeb 1659 atomic_t atomic_seq;
5d584b2e 1660 bool suspended;
2aeb7d3a 1661 bool irqs_enabled;
c67a470b
PZ
1662};
1663
926321d5
DV
1664enum intel_pipe_crc_source {
1665 INTEL_PIPE_CRC_SOURCE_NONE,
1666 INTEL_PIPE_CRC_SOURCE_PLANE1,
1667 INTEL_PIPE_CRC_SOURCE_PLANE2,
1668 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1669 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1670 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1671 INTEL_PIPE_CRC_SOURCE_TV,
1672 INTEL_PIPE_CRC_SOURCE_DP_B,
1673 INTEL_PIPE_CRC_SOURCE_DP_C,
1674 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1675 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1676 INTEL_PIPE_CRC_SOURCE_MAX,
1677};
1678
8bf1e9f1 1679struct intel_pipe_crc_entry {
ac2300d4 1680 uint32_t frame;
8bf1e9f1
SH
1681 uint32_t crc[5];
1682};
1683
b2c88f5b 1684#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1685struct intel_pipe_crc {
d538bbdf
DL
1686 spinlock_t lock;
1687 bool opened; /* exclusive access to the result file */
e5f75aca 1688 struct intel_pipe_crc_entry *entries;
926321d5 1689 enum intel_pipe_crc_source source;
d538bbdf 1690 int head, tail;
07144428 1691 wait_queue_head_t wq;
8bf1e9f1
SH
1692};
1693
f99d7069
DV
1694struct i915_frontbuffer_tracking {
1695 struct mutex lock;
1696
1697 /*
1698 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1699 * scheduled flips.
1700 */
1701 unsigned busy_bits;
1702 unsigned flip_bits;
1703};
1704
7225342a 1705struct i915_wa_reg {
f0f59a00 1706 i915_reg_t addr;
7225342a
MK
1707 u32 value;
1708 /* bitmask representing WA bits */
1709 u32 mask;
1710};
1711
33136b06
AS
1712/*
1713 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1714 * allowing it for RCS as we don't foresee any requirement of having
1715 * a whitelist for other engines. When it is really required for
1716 * other engines then the limit need to be increased.
1717 */
1718#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1719
1720struct i915_workarounds {
1721 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1722 u32 count;
666796da 1723 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1724};
1725
cf9d2890
YZ
1726struct i915_virtual_gpu {
1727 bool active;
1728};
1729
5f19e2bf
JH
1730struct i915_execbuffer_params {
1731 struct drm_device *dev;
1732 struct drm_file *file;
1733 uint32_t dispatch_flags;
1734 uint32_t args_batch_start_offset;
af98714e 1735 uint64_t batch_obj_vm_offset;
4a570db5 1736 struct intel_engine_cs *engine;
5f19e2bf 1737 struct drm_i915_gem_object *batch_obj;
e2efd130 1738 struct i915_gem_context *ctx;
6a6ae79a 1739 struct drm_i915_gem_request *request;
5f19e2bf
JH
1740};
1741
aa363136
MR
1742/* used in computing the new watermarks state */
1743struct intel_wm_config {
1744 unsigned int num_pipes_active;
1745 bool sprites_enabled;
1746 bool sprites_scaled;
1747};
1748
77fec556 1749struct drm_i915_private {
8f460e2c
CW
1750 struct drm_device drm;
1751
f4c956ad 1752 struct drm_device *dev;
efab6d8d 1753 struct kmem_cache *objects;
e20d2ab7 1754 struct kmem_cache *vmas;
efab6d8d 1755 struct kmem_cache *requests;
f4c956ad 1756
5c969aa7 1757 const struct intel_device_info info;
f4c956ad
DV
1758
1759 int relative_constants_mode;
1760
1761 void __iomem *regs;
1762
907b28c5 1763 struct intel_uncore uncore;
f4c956ad 1764
cf9d2890
YZ
1765 struct i915_virtual_gpu vgpu;
1766
0ad35fed
ZW
1767 struct intel_gvt gvt;
1768
33a732f4
AD
1769 struct intel_guc guc;
1770
eb805623
DV
1771 struct intel_csr csr;
1772
5ea6e5e3 1773 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1774
f4c956ad
DV
1775 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1776 * controller on different i2c buses. */
1777 struct mutex gmbus_mutex;
1778
1779 /**
1780 * Base address of the gmbus and gpio block.
1781 */
1782 uint32_t gpio_mmio_base;
1783
b6fdd0f2
SS
1784 /* MMIO base address for MIPI regs */
1785 uint32_t mipi_mmio_base;
1786
443a389f
VS
1787 uint32_t psr_mmio_base;
1788
28c70f16
DV
1789 wait_queue_head_t gmbus_wait_queue;
1790
f4c956ad 1791 struct pci_dev *bridge_dev;
0ca5fa3a 1792 struct i915_gem_context *kernel_context;
666796da 1793 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1794 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1795 uint32_t last_seqno, next_seqno;
f4c956ad 1796
ba8286fa 1797 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1798 struct resource mch_res;
1799
f4c956ad
DV
1800 /* protects the irq masks */
1801 spinlock_t irq_lock;
1802
84c33a64
SG
1803 /* protects the mmio flip data */
1804 spinlock_t mmio_flip_lock;
1805
f8b79e58
ID
1806 bool display_irqs_enabled;
1807
9ee32fea
DV
1808 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1809 struct pm_qos_request pm_qos;
1810
a580516d
VS
1811 /* Sideband mailbox protection */
1812 struct mutex sb_lock;
f4c956ad
DV
1813
1814 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1815 union {
1816 u32 irq_mask;
1817 u32 de_irq_mask[I915_MAX_PIPES];
1818 };
f4c956ad 1819 u32 gt_irq_mask;
605cd25b 1820 u32 pm_irq_mask;
a6706b45 1821 u32 pm_rps_events;
91d181dd 1822 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1823
5fcece80 1824 struct i915_hotplug hotplug;
ab34a7e8 1825 struct intel_fbc fbc;
439d7ac0 1826 struct i915_drrs drrs;
f4c956ad 1827 struct intel_opregion opregion;
41aa3448 1828 struct intel_vbt_data vbt;
f4c956ad 1829
d9ceb816
JB
1830 bool preserve_bios_swizzle;
1831
f4c956ad
DV
1832 /* overlay */
1833 struct intel_overlay *overlay;
f4c956ad 1834
58c68779 1835 /* backlight registers and fields in struct intel_panel */
07f11d49 1836 struct mutex backlight_lock;
31ad8ec6 1837
f4c956ad 1838 /* LVDS info */
f4c956ad
DV
1839 bool no_aux_handshake;
1840
e39b999a
VS
1841 /* protects panel power sequencer state */
1842 struct mutex pps_mutex;
1843
f4c956ad 1844 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1845 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1846
1847 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1848 unsigned int skl_preferred_vco_freq;
1a617b77 1849 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1850 unsigned int max_dotclk_freq;
e7dc33f3 1851 unsigned int rawclk_freq;
6bcda4f0 1852 unsigned int hpll_freq;
bfa7df01 1853 unsigned int czclk_freq;
f4c956ad 1854
63911d72 1855 struct {
709e05c3 1856 unsigned int vco, ref;
63911d72
VS
1857 } cdclk_pll;
1858
645416f5
DV
1859 /**
1860 * wq - Driver workqueue for GEM.
1861 *
1862 * NOTE: Work items scheduled here are not allowed to grab any modeset
1863 * locks, for otherwise the flushing done in the pageflip code will
1864 * result in deadlocks.
1865 */
f4c956ad
DV
1866 struct workqueue_struct *wq;
1867
1868 /* Display functions */
1869 struct drm_i915_display_funcs display;
1870
1871 /* PCH chipset type */
1872 enum intel_pch pch_type;
17a303ec 1873 unsigned short pch_id;
f4c956ad
DV
1874
1875 unsigned long quirks;
1876
b8efb17b
ZR
1877 enum modeset_restore modeset_restore;
1878 struct mutex modeset_restore_lock;
e2c8b870 1879 struct drm_atomic_state *modeset_restore_state;
673a394b 1880
a7bbbd63 1881 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1882 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1883
4b5aed62 1884 struct i915_gem_mm mm;
ad46cb53
CW
1885 DECLARE_HASHTABLE(mm_structs, 7);
1886 struct mutex mm_lock;
8781342d 1887
5d1808ec
CW
1888 /* The hw wants to have a stable context identifier for the lifetime
1889 * of the context (for OA, PASID, faults, etc). This is limited
1890 * in execlists to 21 bits.
1891 */
1892 struct ida context_hw_ida;
1893#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1894
8781342d
DV
1895 /* Kernel Modesetting */
1896
76c4ac04
DL
1897 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1898 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1899 wait_queue_head_t pending_flip_queue;
1900
c4597872
DV
1901#ifdef CONFIG_DEBUG_FS
1902 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1903#endif
1904
565602d7 1905 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1906 int num_shared_dpll;
1907 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1908 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1909
fbf6d879
ML
1910 /*
1911 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1912 * Must be global rather than per dpll, because on some platforms
1913 * plls share registers.
1914 */
1915 struct mutex dpll_lock;
1916
565602d7
ML
1917 unsigned int active_crtcs;
1918 unsigned int min_pixclk[I915_MAX_PIPES];
1919
e4607fcf 1920 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1921
7225342a 1922 struct i915_workarounds workarounds;
888b5995 1923
f99d7069
DV
1924 struct i915_frontbuffer_tracking fb_tracking;
1925
652c393a 1926 u16 orig_clock;
f97108d1 1927
c4804411 1928 bool mchbar_need_disable;
f97108d1 1929
a4da4fa4
DV
1930 struct intel_l3_parity l3_parity;
1931
59124506 1932 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1933 u32 edram_cap;
59124506 1934
c6a828d3 1935 /* gen6+ rps state */
c85aa885 1936 struct intel_gen6_power_mgmt rps;
c6a828d3 1937
20e4d407
DV
1938 /* ilk-only ips/rps state. Everything in here is protected by the global
1939 * mchdev_lock in intel_pm.c */
c85aa885 1940 struct intel_ilk_power_mgmt ips;
b5e50c3f 1941
83c00f55 1942 struct i915_power_domains power_domains;
a38911a3 1943
a031d709 1944 struct i915_psr psr;
3f51e471 1945
99584db3 1946 struct i915_gpu_error gpu_error;
ae681d96 1947
c9cddffc
JB
1948 struct drm_i915_gem_object *vlv_pctx;
1949
0695726e 1950#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1951 /* list of fbdev register on this device */
1952 struct intel_fbdev *fbdev;
82e3b8c1 1953 struct work_struct fbdev_suspend_work;
4520f53a 1954#endif
e953fd7b
CW
1955
1956 struct drm_property *broadcast_rgb_property;
3f43c48d 1957 struct drm_property *force_audio_property;
e3689190 1958
58fddc28 1959 /* hda/i915 audio component */
51e1d83c 1960 struct i915_audio_component *audio_component;
58fddc28 1961 bool audio_component_registered;
4a21ef7d
LY
1962 /**
1963 * av_mutex - mutex for audio/video sync
1964 *
1965 */
1966 struct mutex av_mutex;
58fddc28 1967
254f965c 1968 uint32_t hw_context_size;
a33afea5 1969 struct list_head context_list;
f4c956ad 1970
3e68320e 1971 u32 fdi_rx_config;
68d18ad7 1972
c231775c 1973 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1974 u32 chv_phy_control;
c231775c
VS
1975 /*
1976 * Shadows for CHV DPLL_MD regs to keep the state
1977 * checker somewhat working in the presence hardware
1978 * crappiness (can't read out DPLL_MD for pipes B & C).
1979 */
1980 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1981 u32 bxt_phy_grc;
70722468 1982
842f1c8b 1983 u32 suspend_count;
bc87229f 1984 bool suspended_to_idle;
f4c956ad 1985 struct i915_suspend_saved_registers regfile;
ddeea5b0 1986 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1987
53615a5e
VS
1988 struct {
1989 /*
1990 * Raw watermark latency values:
1991 * in 0.1us units for WM0,
1992 * in 0.5us units for WM1+.
1993 */
1994 /* primary */
1995 uint16_t pri_latency[5];
1996 /* sprite */
1997 uint16_t spr_latency[5];
1998 /* cursor */
1999 uint16_t cur_latency[5];
2af30a5c
PB
2000 /*
2001 * Raw watermark memory latency values
2002 * for SKL for all 8 levels
2003 * in 1us units.
2004 */
2005 uint16_t skl_latency[8];
609cedef 2006
2d41c0b5
PB
2007 /*
2008 * The skl_wm_values structure is a bit too big for stack
2009 * allocation, so we keep the staging struct where we store
2010 * intermediate results here instead.
2011 */
2012 struct skl_wm_values skl_results;
2013
609cedef 2014 /* current hardware state */
2d41c0b5
PB
2015 union {
2016 struct ilk_wm_values hw;
2017 struct skl_wm_values skl_hw;
0018fda1 2018 struct vlv_wm_values vlv;
2d41c0b5 2019 };
58590c14
VS
2020
2021 uint8_t max_level;
ed4a6a7c
MR
2022
2023 /*
2024 * Should be held around atomic WM register writing; also
2025 * protects * intel_crtc->wm.active and
2026 * cstate->wm.need_postvbl_update.
2027 */
2028 struct mutex wm_mutex;
279e99d7
MR
2029
2030 /*
2031 * Set during HW readout of watermarks/DDB. Some platforms
2032 * need to know when we're still using BIOS-provided values
2033 * (which we don't fully trust).
2034 */
2035 bool distrust_bios_wm;
53615a5e
VS
2036 } wm;
2037
8a187455
PZ
2038 struct i915_runtime_pm pm;
2039
a83014d3
OM
2040 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2041 struct {
5f19e2bf 2042 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2043 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2044 struct list_head *vmas);
117897f4
TU
2045 int (*init_engines)(struct drm_device *dev);
2046 void (*cleanup_engine)(struct intel_engine_cs *engine);
2047 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2048 } gt;
2049
3be60de9
VS
2050 /* perform PHY state sanity checks? */
2051 bool chv_phy_assert[2];
2052
0bdf5a05
TI
2053 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2054
bdf1e7e3
DV
2055 /*
2056 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2057 * will be rejected. Instead look for a better place.
2058 */
77fec556 2059};
1da177e4 2060
2c1792a1
CW
2061static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2062{
091387c1 2063 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2064}
2065
888d0d42
ID
2066static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2067{
2068 return to_i915(dev_get_drvdata(dev));
2069}
2070
33a732f4
AD
2071static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2072{
2073 return container_of(guc, struct drm_i915_private, guc);
2074}
2075
b4ac5afc
DG
2076/* Simple iterator over all initialised engines */
2077#define for_each_engine(engine__, dev_priv__) \
2078 for ((engine__) = &(dev_priv__)->engine[0]; \
2079 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2080 (engine__)++) \
2081 for_each_if (intel_engine_initialized(engine__))
b4519513 2082
c3232b18
DG
2083/* Iterator with engine_id */
2084#define for_each_engine_id(engine__, dev_priv__, id__) \
2085 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2086 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2087 (engine__)++) \
2088 for_each_if (((id__) = (engine__)->id, \
2089 intel_engine_initialized(engine__)))
2090
2091/* Iterator over subset of engines selected by mask */
ee4b6faf 2092#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2093 for ((engine__) = &(dev_priv__)->engine[0]; \
2094 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2095 (engine__)++) \
2096 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2097 intel_engine_initialized(engine__))
ee4b6faf 2098
b1d7e4b4
WF
2099enum hdmi_force_audio {
2100 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2101 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2102 HDMI_AUDIO_AUTO, /* trust EDID */
2103 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2104};
2105
190d6cd5 2106#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2107
37e680a1 2108struct drm_i915_gem_object_ops {
de472664
CW
2109 unsigned int flags;
2110#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2111
37e680a1
CW
2112 /* Interface between the GEM object and its backing storage.
2113 * get_pages() is called once prior to the use of the associated set
2114 * of pages before to binding them into the GTT, and put_pages() is
2115 * called after we no longer need them. As we expect there to be
2116 * associated cost with migrating pages between the backing storage
2117 * and making them available for the GPU (e.g. clflush), we may hold
2118 * onto the pages after they are no longer referenced by the GPU
2119 * in case they may be used again shortly (for example migrating the
2120 * pages to a different memory domain within the GTT). put_pages()
2121 * will therefore most likely be called when the object itself is
2122 * being released or under memory pressure (where we attempt to
2123 * reap pages for the shrinker).
2124 */
2125 int (*get_pages)(struct drm_i915_gem_object *);
2126 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2127
5cc9ed4b
CW
2128 int (*dmabuf_export)(struct drm_i915_gem_object *);
2129 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2130};
2131
a071fa00
DV
2132/*
2133 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2134 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2135 * doesn't mean that the hw necessarily already scans it out, but that any
2136 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2137 *
2138 * We have one bit per pipe and per scanout plane type.
2139 */
d1b9d039
SAK
2140#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2141#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2142#define INTEL_FRONTBUFFER_BITS \
2143 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2144#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2145 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2146#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2147 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2148#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2149 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2150#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2151 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2152#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2153 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2154
673a394b 2155struct drm_i915_gem_object {
c397b908 2156 struct drm_gem_object base;
673a394b 2157
37e680a1
CW
2158 const struct drm_i915_gem_object_ops *ops;
2159
2f633156
BW
2160 /** List of VMAs backed by this object */
2161 struct list_head vma_list;
2162
c1ad11fc
CW
2163 /** Stolen memory for this object, instead of being backed by shmem. */
2164 struct drm_mm_node *stolen;
35c20a60 2165 struct list_head global_list;
673a394b 2166
117897f4 2167 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2168 /** Used in execbuf to temporarily hold a ref */
2169 struct list_head obj_exec_link;
673a394b 2170
8d9d5744 2171 struct list_head batch_pool_link;
493018dc 2172
673a394b 2173 /**
65ce3027
CW
2174 * This is set if the object is on the active lists (has pending
2175 * rendering and so a non-zero seqno), and is not set if it i s on
2176 * inactive (ready to be unbound) list.
673a394b 2177 */
666796da 2178 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2179
2180 /**
2181 * This is set if the object has been written to since last bound
2182 * to the GTT
2183 */
0206e353 2184 unsigned int dirty:1;
778c3544
DV
2185
2186 /**
2187 * Fence register bits (if any) for this object. Will be set
2188 * as needed when mapped into the GTT.
2189 * Protected by dev->struct_mutex.
778c3544 2190 */
4b9de737 2191 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2192
778c3544
DV
2193 /**
2194 * Advice: are the backing pages purgeable?
2195 */
0206e353 2196 unsigned int madv:2;
778c3544 2197
778c3544
DV
2198 /**
2199 * Current tiling mode for the object.
2200 */
0206e353 2201 unsigned int tiling_mode:2;
5d82e3e6
CW
2202 /**
2203 * Whether the tiling parameters for the currently associated fence
2204 * register have changed. Note that for the purposes of tracking
2205 * tiling changes we also treat the unfenced register, the register
2206 * slot that the object occupies whilst it executes a fenced
2207 * command (such as BLT on gen2/3), as a "fence".
2208 */
2209 unsigned int fence_dirty:1;
778c3544 2210
75e9e915
DV
2211 /**
2212 * Is the object at the current location in the gtt mappable and
2213 * fenceable? Used to avoid costly recalculations.
2214 */
0206e353 2215 unsigned int map_and_fenceable:1;
75e9e915 2216
fb7d516a
DV
2217 /**
2218 * Whether the current gtt mapping needs to be mappable (and isn't just
2219 * mappable by accident). Track pin and fault separate for a more
2220 * accurate mappable working set.
2221 */
0206e353 2222 unsigned int fault_mappable:1;
fb7d516a 2223
24f3a8cf
AG
2224 /*
2225 * Is the object to be mapped as read-only to the GPU
2226 * Only honoured if hardware has relevant pte bit
2227 */
2228 unsigned long gt_ro:1;
651d794f 2229 unsigned int cache_level:3;
0f71979a 2230 unsigned int cache_dirty:1;
93dfb40c 2231
a071fa00
DV
2232 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2233
aeecc969 2234 unsigned int has_wc_mmap;
8a0c39b1
TU
2235 unsigned int pin_display;
2236
9da3da66 2237 struct sg_table *pages;
a5570178 2238 int pages_pin_count;
ee286370
CW
2239 struct get_page {
2240 struct scatterlist *sg;
2241 int last;
2242 } get_page;
0a798eb9 2243 void *mapping;
9a70cc2a 2244
b4716185
CW
2245 /** Breadcrumb of last rendering to the buffer.
2246 * There can only be one writer, but we allow for multiple readers.
2247 * If there is a writer that necessarily implies that all other
2248 * read requests are complete - but we may only be lazily clearing
2249 * the read requests. A read request is naturally the most recent
2250 * request on a ring, so we may have two different write and read
2251 * requests on one ring where the write request is older than the
2252 * read request. This allows for the CPU to read from an active
2253 * buffer by only waiting for the write to complete.
2254 * */
666796da 2255 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2256 struct drm_i915_gem_request *last_write_req;
caea7476 2257 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2258 struct drm_i915_gem_request *last_fenced_req;
673a394b 2259
778c3544 2260 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2261 uint32_t stride;
673a394b 2262
80075d49
DV
2263 /** References from framebuffers, locks out tiling changes. */
2264 unsigned long framebuffer_references;
2265
280b713b 2266 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2267 unsigned long *bit_17;
280b713b 2268
5cc9ed4b 2269 union {
6a2c4232
CW
2270 /** for phy allocated objects */
2271 struct drm_dma_handle *phys_handle;
2272
5cc9ed4b
CW
2273 struct i915_gem_userptr {
2274 uintptr_t ptr;
2275 unsigned read_only :1;
2276 unsigned workers :4;
2277#define I915_GEM_USERPTR_MAX_WORKERS 15
2278
ad46cb53
CW
2279 struct i915_mm_struct *mm;
2280 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2281 struct work_struct *work;
2282 } userptr;
2283 };
2284};
62b8b215 2285#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2286
b9bcd14a
CW
2287static inline bool
2288i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2289{
2290 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2291}
2292
85d1225e
DG
2293/*
2294 * Optimised SGL iterator for GEM objects
2295 */
2296static __always_inline struct sgt_iter {
2297 struct scatterlist *sgp;
2298 union {
2299 unsigned long pfn;
2300 dma_addr_t dma;
2301 };
2302 unsigned int curr;
2303 unsigned int max;
2304} __sgt_iter(struct scatterlist *sgl, bool dma) {
2305 struct sgt_iter s = { .sgp = sgl };
2306
2307 if (s.sgp) {
2308 s.max = s.curr = s.sgp->offset;
2309 s.max += s.sgp->length;
2310 if (dma)
2311 s.dma = sg_dma_address(s.sgp);
2312 else
2313 s.pfn = page_to_pfn(sg_page(s.sgp));
2314 }
2315
2316 return s;
2317}
2318
63d15326
DG
2319/**
2320 * __sg_next - return the next scatterlist entry in a list
2321 * @sg: The current sg entry
2322 *
2323 * Description:
2324 * If the entry is the last, return NULL; otherwise, step to the next
2325 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2326 * otherwise just return the pointer to the current element.
2327 **/
2328static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2329{
2330#ifdef CONFIG_DEBUG_SG
2331 BUG_ON(sg->sg_magic != SG_MAGIC);
2332#endif
2333 return sg_is_last(sg) ? NULL :
2334 likely(!sg_is_chain(++sg)) ? sg :
2335 sg_chain_ptr(sg);
2336}
2337
85d1225e
DG
2338/**
2339 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2340 * @__dmap: DMA address (output)
2341 * @__iter: 'struct sgt_iter' (iterator state, internal)
2342 * @__sgt: sg_table to iterate over (input)
2343 */
2344#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2345 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2346 ((__dmap) = (__iter).dma + (__iter).curr); \
2347 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2348 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2349
2350/**
2351 * for_each_sgt_page - iterate over the pages of the given sg_table
2352 * @__pp: page pointer (output)
2353 * @__iter: 'struct sgt_iter' (iterator state, internal)
2354 * @__sgt: sg_table to iterate over (input)
2355 */
2356#define for_each_sgt_page(__pp, __iter, __sgt) \
2357 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2358 ((__pp) = (__iter).pfn == 0 ? NULL : \
2359 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2360 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2361 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2362
673a394b
EA
2363/**
2364 * Request queue structure.
2365 *
2366 * The request queue allows us to note sequence numbers that have been emitted
2367 * and may be associated with active buffers to be retired.
2368 *
97b2a6a1
JH
2369 * By keeping this list, we can avoid having to do questionable sequence
2370 * number comparisons on buffer last_read|write_seqno. It also allows an
2371 * emission time to be associated with the request for tracking how far ahead
2372 * of the GPU the submission is.
b3a38998
NH
2373 *
2374 * The requests are reference counted, so upon creation they should have an
2375 * initial reference taken using kref_init
673a394b
EA
2376 */
2377struct drm_i915_gem_request {
abfe262a
JH
2378 struct kref ref;
2379
852835f3 2380 /** On Which ring this request was generated */
efab6d8d 2381 struct drm_i915_private *i915;
4a570db5 2382 struct intel_engine_cs *engine;
852835f3 2383
821485dc
CW
2384 /** GEM sequence number associated with the previous request,
2385 * when the HWS breadcrumb is equal to this the GPU is processing
2386 * this request.
2387 */
2388 u32 previous_seqno;
2389
2390 /** GEM sequence number associated with this request,
2391 * when the HWS breadcrumb is equal or greater than this the GPU
2392 * has finished processing this request.
2393 */
2394 u32 seqno;
673a394b 2395
7d736f4f
MK
2396 /** Position in the ringbuffer of the start of the request */
2397 u32 head;
2398
72f95afa
NH
2399 /**
2400 * Position in the ringbuffer of the start of the postfix.
2401 * This is required to calculate the maximum available ringbuffer
2402 * space without overwriting the postfix.
2403 */
2404 u32 postfix;
2405
2406 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2407 u32 tail;
2408
0251a963
CW
2409 /** Preallocate space in the ringbuffer for the emitting the request */
2410 u32 reserved_space;
2411
b3a38998 2412 /**
a8c6ecb3 2413 * Context and ring buffer related to this request
b3a38998
NH
2414 * Contexts are refcounted, so when this request is associated with a
2415 * context, we must increment the context's refcount, to guarantee that
2416 * it persists while any request is linked to it. Requests themselves
2417 * are also refcounted, so the request will only be freed when the last
2418 * reference to it is dismissed, and the code in
2419 * i915_gem_request_free() will then decrement the refcount on the
2420 * context.
2421 */
e2efd130 2422 struct i915_gem_context *ctx;
98e1bd4a 2423 struct intel_ringbuffer *ringbuf;
0e50e96b 2424
a16a4052
CW
2425 /**
2426 * Context related to the previous request.
2427 * As the contexts are accessed by the hardware until the switch is
2428 * completed to a new context, the hardware may still be writing
2429 * to the context object after the breadcrumb is visible. We must
2430 * not unpin/unbind/prune that object whilst still active and so
2431 * we keep the previous context pinned until the following (this)
2432 * request is retired.
2433 */
e2efd130 2434 struct i915_gem_context *previous_context;
a16a4052 2435
dc4be607
JH
2436 /** Batch buffer related to this request if any (used for
2437 error state dump only) */
7d736f4f
MK
2438 struct drm_i915_gem_object *batch_obj;
2439
673a394b
EA
2440 /** Time at which this request was emitted, in jiffies. */
2441 unsigned long emitted_jiffies;
2442
b962442e 2443 /** global list entry for this request */
673a394b 2444 struct list_head list;
b962442e 2445
f787a5f5 2446 struct drm_i915_file_private *file_priv;
b962442e
EA
2447 /** file_priv list entry for this request */
2448 struct list_head client_list;
67e2937b 2449
071c92de
MK
2450 /** process identifier submitting this request */
2451 struct pid *pid;
2452
6d3d8274
NH
2453 /**
2454 * The ELSP only accepts two elements at a time, so we queue
2455 * context/tail pairs on a given queue (ring->execlist_queue) until the
2456 * hardware is available. The queue serves a double purpose: we also use
2457 * it to keep track of the up to 2 contexts currently in the hardware
2458 * (usually one in execution and the other queued up by the GPU): We
2459 * only remove elements from the head of the queue when the hardware
2460 * informs us that an element has been completed.
2461 *
2462 * All accesses to the queue are mediated by a spinlock
2463 * (ring->execlist_lock).
2464 */
2465
2466 /** Execlist link in the submission queue.*/
2467 struct list_head execlist_link;
2468
2469 /** Execlists no. of times this request has been sent to the ELSP */
2470 int elsp_submitted;
2471
a3d12761
TU
2472 /** Execlists context hardware id. */
2473 unsigned ctx_hw_id;
673a394b
EA
2474};
2475
26827088
DG
2476struct drm_i915_gem_request * __must_check
2477i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2478 struct i915_gem_context *ctx);
abfe262a 2479void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2480int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2481 struct drm_file *file);
abfe262a 2482
b793a00a
JH
2483static inline uint32_t
2484i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2485{
2486 return req ? req->seqno : 0;
2487}
2488
2489static inline struct intel_engine_cs *
666796da 2490i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2491{
4a570db5 2492 return req ? req->engine : NULL;
b793a00a
JH
2493}
2494
b2cfe0ab 2495static inline struct drm_i915_gem_request *
abfe262a
JH
2496i915_gem_request_reference(struct drm_i915_gem_request *req)
2497{
b2cfe0ab
CW
2498 if (req)
2499 kref_get(&req->ref);
2500 return req;
abfe262a
JH
2501}
2502
2503static inline void
2504i915_gem_request_unreference(struct drm_i915_gem_request *req)
2505{
2506 kref_put(&req->ref, i915_gem_request_free);
2507}
2508
2509static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2510 struct drm_i915_gem_request *src)
2511{
2512 if (src)
2513 i915_gem_request_reference(src);
2514
2515 if (*pdst)
2516 i915_gem_request_unreference(*pdst);
2517
2518 *pdst = src;
2519}
2520
1b5a433a
JH
2521/*
2522 * XXX: i915_gem_request_completed should be here but currently needs the
2523 * definition of i915_seqno_passed() which is below. It will be moved in
2524 * a later patch when the call to i915_seqno_passed() is obsoleted...
2525 */
2526
351e3db2
BV
2527/*
2528 * A command that requires special handling by the command parser.
2529 */
2530struct drm_i915_cmd_descriptor {
2531 /*
2532 * Flags describing how the command parser processes the command.
2533 *
2534 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2535 * a length mask if not set
2536 * CMD_DESC_SKIP: The command is allowed but does not follow the
2537 * standard length encoding for the opcode range in
2538 * which it falls
2539 * CMD_DESC_REJECT: The command is never allowed
2540 * CMD_DESC_REGISTER: The command should be checked against the
2541 * register whitelist for the appropriate ring
2542 * CMD_DESC_MASTER: The command is allowed if the submitting process
2543 * is the DRM master
2544 */
2545 u32 flags;
2546#define CMD_DESC_FIXED (1<<0)
2547#define CMD_DESC_SKIP (1<<1)
2548#define CMD_DESC_REJECT (1<<2)
2549#define CMD_DESC_REGISTER (1<<3)
2550#define CMD_DESC_BITMASK (1<<4)
2551#define CMD_DESC_MASTER (1<<5)
2552
2553 /*
2554 * The command's unique identification bits and the bitmask to get them.
2555 * This isn't strictly the opcode field as defined in the spec and may
2556 * also include type, subtype, and/or subop fields.
2557 */
2558 struct {
2559 u32 value;
2560 u32 mask;
2561 } cmd;
2562
2563 /*
2564 * The command's length. The command is either fixed length (i.e. does
2565 * not include a length field) or has a length field mask. The flag
2566 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2567 * a length mask. All command entries in a command table must include
2568 * length information.
2569 */
2570 union {
2571 u32 fixed;
2572 u32 mask;
2573 } length;
2574
2575 /*
2576 * Describes where to find a register address in the command to check
2577 * against the ring's register whitelist. Only valid if flags has the
2578 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2579 *
2580 * A non-zero step value implies that the command may access multiple
2581 * registers in sequence (e.g. LRI), in that case step gives the
2582 * distance in dwords between individual offset fields.
351e3db2
BV
2583 */
2584 struct {
2585 u32 offset;
2586 u32 mask;
6a65c5b9 2587 u32 step;
351e3db2
BV
2588 } reg;
2589
2590#define MAX_CMD_DESC_BITMASKS 3
2591 /*
2592 * Describes command checks where a particular dword is masked and
2593 * compared against an expected value. If the command does not match
2594 * the expected value, the parser rejects it. Only valid if flags has
2595 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2596 * are valid.
d4d48035
BV
2597 *
2598 * If the check specifies a non-zero condition_mask then the parser
2599 * only performs the check when the bits specified by condition_mask
2600 * are non-zero.
351e3db2
BV
2601 */
2602 struct {
2603 u32 offset;
2604 u32 mask;
2605 u32 expected;
d4d48035
BV
2606 u32 condition_offset;
2607 u32 condition_mask;
351e3db2
BV
2608 } bits[MAX_CMD_DESC_BITMASKS];
2609};
2610
2611/*
2612 * A table of commands requiring special handling by the command parser.
2613 *
2614 * Each ring has an array of tables. Each table consists of an array of command
2615 * descriptors, which must be sorted with command opcodes in ascending order.
2616 */
2617struct drm_i915_cmd_table {
2618 const struct drm_i915_cmd_descriptor *table;
2619 int count;
2620};
2621
dbbe9127 2622/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2623#define __I915__(p) ({ \
2624 struct drm_i915_private *__p; \
2625 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2626 __p = (struct drm_i915_private *)p; \
2627 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2628 __p = to_i915((struct drm_device *)p); \
2629 else \
2630 BUILD_BUG(); \
2631 __p; \
2632})
dbbe9127 2633#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2634#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2635#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2636
e87a005d 2637#define REVID_FOREVER 0xff
091387c1 2638#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2639
2640#define GEN_FOREVER (0)
2641/*
2642 * Returns true if Gen is in inclusive range [Start, End].
2643 *
2644 * Use GEN_FOREVER for unbound start and or end.
2645 */
2646#define IS_GEN(p, s, e) ({ \
2647 unsigned int __s = (s), __e = (e); \
2648 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2649 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2650 if ((__s) != GEN_FOREVER) \
2651 __s = (s) - 1; \
2652 if ((__e) == GEN_FOREVER) \
2653 __e = BITS_PER_LONG - 1; \
2654 else \
2655 __e = (e) - 1; \
2656 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2657})
2658
e87a005d
JN
2659/*
2660 * Return true if revision is in range [since,until] inclusive.
2661 *
2662 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2663 */
2664#define IS_REVID(p, since, until) \
2665 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2666
87f1f465
CW
2667#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2668#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2669#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2670#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2671#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2672#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2673#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2674#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2675#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2676#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2677#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2678#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2679#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2680#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2681#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2682#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2683#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2684#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2685#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2686 INTEL_DEVID(dev) == 0x0152 || \
2687 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2688#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2689#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2690#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2691#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2692#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2693#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2694#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2695#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2696#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2697 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2698#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2699 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2700 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2701 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2702/* ULX machines are also considered ULT. */
2703#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2704 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2705#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2706 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2707#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2708 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2709#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2710 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2711/* ULX machines are also considered ULT. */
87f1f465
CW
2712#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2713 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2714#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2715 INTEL_DEVID(dev) == 0x1913 || \
2716 INTEL_DEVID(dev) == 0x1916 || \
2717 INTEL_DEVID(dev) == 0x1921 || \
2718 INTEL_DEVID(dev) == 0x1926)
2719#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2720 INTEL_DEVID(dev) == 0x1915 || \
2721 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2722#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2723 INTEL_DEVID(dev) == 0x5913 || \
2724 INTEL_DEVID(dev) == 0x5916 || \
2725 INTEL_DEVID(dev) == 0x5921 || \
2726 INTEL_DEVID(dev) == 0x5926)
2727#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2728 INTEL_DEVID(dev) == 0x5915 || \
2729 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2730#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2731 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2732#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2733 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2734
b833d685 2735#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2736
ef712bb4
JN
2737#define SKL_REVID_A0 0x0
2738#define SKL_REVID_B0 0x1
2739#define SKL_REVID_C0 0x2
2740#define SKL_REVID_D0 0x3
2741#define SKL_REVID_E0 0x4
2742#define SKL_REVID_F0 0x5
2743
e87a005d
JN
2744#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2745
ef712bb4 2746#define BXT_REVID_A0 0x0
fffda3f4 2747#define BXT_REVID_A1 0x1
ef712bb4
JN
2748#define BXT_REVID_B0 0x3
2749#define BXT_REVID_C0 0x9
6c74c87f 2750
e87a005d
JN
2751#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2752
c033a37c
MK
2753#define KBL_REVID_A0 0x0
2754#define KBL_REVID_B0 0x1
fe905819
MK
2755#define KBL_REVID_C0 0x2
2756#define KBL_REVID_D0 0x3
2757#define KBL_REVID_E0 0x4
c033a37c
MK
2758
2759#define IS_KBL_REVID(p, since, until) \
2760 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2761
85436696
JB
2762/*
2763 * The genX designation typically refers to the render engine, so render
2764 * capability related checks should use IS_GEN, while display and other checks
2765 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2766 * chips, etc.).
2767 */
ae5702d2
TU
2768#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2769#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2770#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2771#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2772#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2773#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2774#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2775#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2776
a19d6ff2
TU
2777#define ENGINE_MASK(id) BIT(id)
2778#define RENDER_RING ENGINE_MASK(RCS)
2779#define BSD_RING ENGINE_MASK(VCS)
2780#define BLT_RING ENGINE_MASK(BCS)
2781#define VEBOX_RING ENGINE_MASK(VECS)
2782#define BSD2_RING ENGINE_MASK(VCS2)
2783#define ALL_ENGINES (~0)
2784
2785#define HAS_ENGINE(dev_priv, id) \
2786 (INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id))
2787
2788#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2789#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2790#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2791#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2792
63c42e56 2793#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2794#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2795#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2796#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2797 HAS_EDRAM(dev))
cae5852d
ZN
2798#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2799
254f965c 2800#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2801#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2802#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2803#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2804#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2805
05394f39 2806#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2807#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2808
b45305fc
DV
2809/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2810#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2811
2812/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2813#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2814 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2815 IS_SKL_GT3(dev_priv) || \
2816 IS_SKL_GT4(dev_priv))
185c66e5 2817
4e6b788c
DV
2818/*
2819 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2820 * even when in MSI mode. This results in spurious interrupt warnings if the
2821 * legacy irq no. is shared with another device. The kernel then disables that
2822 * interrupt source and so prevents the other device from working properly.
2823 */
2824#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2825#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2826
cae5852d
ZN
2827/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2828 * rows, which changed the alignment requirements and fence programming.
2829 */
2830#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2831 IS_I915GM(dev)))
cae5852d
ZN
2832#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2833#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2834
2835#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2836#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2837#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2838
dbf7786e 2839#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2840
0c9b3715
JN
2841#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2842 INTEL_INFO(dev)->gen >= 9)
2843
dd93be58 2844#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2845#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2846#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2847 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2848 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2849#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2850 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2851 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2852 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2853#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2854#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2855
7b403ffb 2856#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2857
1a3d1898
DG
2858/*
2859 * For now, anything with a GuC requires uCode loading, and then supports
2860 * command submission once loaded. But these are logically independent
2861 * properties, so we have separate macros to test them.
2862 */
2863#define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2864#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2865#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2866
a9ed33ca
AJ
2867#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2868 INTEL_INFO(dev)->gen >= 8)
2869
97d3308a 2870#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2871 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2872 !IS_BROXTON(dev))
97d3308a 2873
33e141ed 2874#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2875
17a303ec
PZ
2876#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2877#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2878#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2879#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2880#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2881#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2882#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2883#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2884#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2885#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2886#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2887
f2fbc690 2888#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2889#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2890#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2891#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2892#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2893#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2894#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2895#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2896#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2897
666a4537
WB
2898#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2899 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2900
040d2baa
BW
2901/* DPF == dynamic parity feature */
2902#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2903#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2904
c8735b0c 2905#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2906#define GEN9_FREQ_SCALER 3
c8735b0c 2907
05394f39
CW
2908#include "i915_trace.h"
2909
1751fcf9
ML
2910extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2911extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2912
c033666a
CW
2913int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2914 int enable_ppgtt);
0e4ca100 2915
0673ad47 2916/* i915_drv.c */
d15d7538
ID
2917void __printf(3, 4)
2918__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2919 const char *fmt, ...);
2920
2921#define i915_report_error(dev_priv, fmt, ...) \
2922 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2923
c43b5634 2924#ifdef CONFIG_COMPAT
0d6aa60b
DA
2925extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2926 unsigned long arg);
c43b5634 2927#endif
dc97997a
CW
2928extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2929extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2930extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2931extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2932extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2933extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2934extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2935extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2936extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2937int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2938
77913b39 2939/* intel_hotplug.c */
91d14251
TU
2940void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2941 u32 pin_mask, u32 long_mask);
77913b39
JN
2942void intel_hpd_init(struct drm_i915_private *dev_priv);
2943void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2944void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2945bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2946
1da177e4 2947/* i915_irq.c */
26a02b8f
CW
2948static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2949{
2950 unsigned long delay;
2951
2952 if (unlikely(!i915.enable_hangcheck))
2953 return;
2954
2955 /* Don't continually defer the hangcheck so that it is always run at
2956 * least once after work has been scheduled on any ring. Otherwise,
2957 * we will ignore a hung ring if a second ring is kept busy.
2958 */
2959
2960 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2961 queue_delayed_work(system_long_wq,
2962 &dev_priv->gpu_error.hangcheck_work, delay);
2963}
2964
58174462 2965__printf(3, 4)
c033666a
CW
2966void i915_handle_error(struct drm_i915_private *dev_priv,
2967 u32 engine_mask,
58174462 2968 const char *fmt, ...);
1da177e4 2969
b963291c 2970extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2971int intel_irq_install(struct drm_i915_private *dev_priv);
2972void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2973
dc97997a
CW
2974extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2975extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2976 bool restore_forcewake);
dc97997a 2977extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2978extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2979extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2980extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2981extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2982 bool restore);
48c1026a 2983const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2984void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2985 enum forcewake_domains domains);
59bad947 2986void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2987 enum forcewake_domains domains);
a6111f7b
CW
2988/* Like above but the caller must manage the uncore.lock itself.
2989 * Must be used with I915_READ_FW and friends.
2990 */
2991void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2992 enum forcewake_domains domains);
2993void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2994 enum forcewake_domains domains);
3accaf7e
MK
2995u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2996
59bad947 2997void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2998
1758b90e
CW
2999int intel_wait_for_register(struct drm_i915_private *dev_priv,
3000 i915_reg_t reg,
3001 const u32 mask,
3002 const u32 value,
3003 const unsigned long timeout_ms);
3004int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3005 i915_reg_t reg,
3006 const u32 mask,
3007 const u32 value,
3008 const unsigned long timeout_ms);
3009
0ad35fed
ZW
3010static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3011{
3012 return dev_priv->gvt.initialized;
3013}
3014
c033666a 3015static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3016{
c033666a 3017 return dev_priv->vgpu.active;
cf9d2890 3018}
b1f14ad0 3019
7c463586 3020void
50227e1c 3021i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3022 u32 status_mask);
7c463586
KP
3023
3024void
50227e1c 3025i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3026 u32 status_mask);
7c463586 3027
f8b79e58
ID
3028void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3029void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3030void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3031 uint32_t mask,
3032 uint32_t bits);
fbdedaea
VS
3033void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3034 uint32_t interrupt_mask,
3035 uint32_t enabled_irq_mask);
3036static inline void
3037ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3038{
3039 ilk_update_display_irq(dev_priv, bits, bits);
3040}
3041static inline void
3042ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3043{
3044 ilk_update_display_irq(dev_priv, bits, 0);
3045}
013d3752
VS
3046void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3047 enum pipe pipe,
3048 uint32_t interrupt_mask,
3049 uint32_t enabled_irq_mask);
3050static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3051 enum pipe pipe, uint32_t bits)
3052{
3053 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3054}
3055static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3056 enum pipe pipe, uint32_t bits)
3057{
3058 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3059}
47339cd9
DV
3060void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3061 uint32_t interrupt_mask,
3062 uint32_t enabled_irq_mask);
14443261
VS
3063static inline void
3064ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3065{
3066 ibx_display_interrupt_update(dev_priv, bits, bits);
3067}
3068static inline void
3069ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3070{
3071 ibx_display_interrupt_update(dev_priv, bits, 0);
3072}
3073
673a394b 3074/* i915_gem.c */
673a394b
EA
3075int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3076 struct drm_file *file_priv);
3077int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3078 struct drm_file *file_priv);
3079int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3080 struct drm_file *file_priv);
3081int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3082 struct drm_file *file_priv);
de151cf6
JB
3083int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3084 struct drm_file *file_priv);
673a394b
EA
3085int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3086 struct drm_file *file_priv);
3087int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3088 struct drm_file *file_priv);
ba8b7ccb 3089void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 3090 struct drm_i915_gem_request *req);
5f19e2bf 3091int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 3092 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 3093 struct list_head *vmas);
673a394b
EA
3094int i915_gem_execbuffer(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
76446cac
JB
3096int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
673a394b
EA
3098int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3099 struct drm_file *file_priv);
199adf40
BW
3100int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3101 struct drm_file *file);
3102int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3103 struct drm_file *file);
673a394b
EA
3104int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file_priv);
3ef94daa
CW
3106int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file_priv);
673a394b
EA
3108int i915_gem_set_tiling(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
3110int i915_gem_get_tiling(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
72778cb2 3112void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3113int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3114 struct drm_file *file);
5a125c3c
EA
3115int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3116 struct drm_file *file_priv);
23ba4fd0
BW
3117int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3118 struct drm_file *file_priv);
d64aa096
ID
3119void i915_gem_load_init(struct drm_device *dev);
3120void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3121void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3122int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3123
42dcedd4
CW
3124void *i915_gem_object_alloc(struct drm_device *dev);
3125void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3126void i915_gem_object_init(struct drm_i915_gem_object *obj,
3127 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3128struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3129 size_t size);
ea70299d
DG
3130struct drm_i915_gem_object *i915_gem_object_create_from_data(
3131 struct drm_device *dev, const void *data, size_t size);
673a394b 3132void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 3133void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 3134
0875546c
DV
3135/* Flags used by pin/bind&friends. */
3136#define PIN_MAPPABLE (1<<0)
3137#define PIN_NONBLOCK (1<<1)
3138#define PIN_GLOBAL (1<<2)
3139#define PIN_OFFSET_BIAS (1<<3)
3140#define PIN_USER (1<<4)
3141#define PIN_UPDATE (1<<5)
101b506a
MT
3142#define PIN_ZONE_4G (1<<6)
3143#define PIN_HIGH (1<<7)
506a8e87 3144#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3145#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3146int __must_check
3147i915_gem_object_pin(struct drm_i915_gem_object *obj,
3148 struct i915_address_space *vm,
3149 uint32_t alignment,
3150 uint64_t flags);
3151int __must_check
3152i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3153 const struct i915_ggtt_view *view,
3154 uint32_t alignment,
3155 uint64_t flags);
fe14d5f4
TU
3156
3157int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3158 u32 flags);
d0710abb 3159void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3160int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3161/*
3162 * BEWARE: Do not use the function below unless you can _absolutely_
3163 * _guarantee_ VMA in question is _not in use_ anywhere.
3164 */
3165int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3166int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3167void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3168void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3169
4c914c0c
BV
3170int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3171 int *needs_clflush);
3172
37e680a1 3173int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3174
3175static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3176{
ee286370
CW
3177 return sg->length >> PAGE_SHIFT;
3178}
67d5a50c 3179
033908ae
DG
3180struct page *
3181i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3182
341be1cd
CW
3183static inline dma_addr_t
3184i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3185{
3186 if (n < obj->get_page.last) {
3187 obj->get_page.sg = obj->pages->sgl;
3188 obj->get_page.last = 0;
3189 }
3190
3191 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3192 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3193 if (unlikely(sg_is_chain(obj->get_page.sg)))
3194 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3195 }
3196
3197 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3198}
3199
ee286370
CW
3200static inline struct page *
3201i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3202{
ee286370
CW
3203 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3204 return NULL;
67d5a50c 3205
ee286370
CW
3206 if (n < obj->get_page.last) {
3207 obj->get_page.sg = obj->pages->sgl;
3208 obj->get_page.last = 0;
3209 }
67d5a50c 3210
ee286370
CW
3211 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3212 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3213 if (unlikely(sg_is_chain(obj->get_page.sg)))
3214 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3215 }
67d5a50c 3216
ee286370 3217 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3218}
ee286370 3219
a5570178
CW
3220static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3221{
3222 BUG_ON(obj->pages == NULL);
3223 obj->pages_pin_count++;
3224}
0a798eb9 3225
a5570178
CW
3226static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3227{
3228 BUG_ON(obj->pages_pin_count == 0);
3229 obj->pages_pin_count--;
3230}
3231
0a798eb9
CW
3232/**
3233 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3234 * @obj - the object to map into kernel address space
3235 *
3236 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3237 * pages and then returns a contiguous mapping of the backing storage into
3238 * the kernel address space.
3239 *
8305216f
DG
3240 * The caller must hold the struct_mutex, and is responsible for calling
3241 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3242 *
8305216f
DG
3243 * Returns the pointer through which to access the mapped object, or an
3244 * ERR_PTR() on error.
0a798eb9
CW
3245 */
3246void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3247
3248/**
3249 * i915_gem_object_unpin_map - releases an earlier mapping
3250 * @obj - the object to unmap
3251 *
3252 * After pinning the object and mapping its pages, once you are finished
3253 * with your access, call i915_gem_object_unpin_map() to release the pin
3254 * upon the mapping. Once the pin count reaches zero, that mapping may be
3255 * removed.
3256 *
3257 * The caller must hold the struct_mutex.
3258 */
3259static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3260{
3261 lockdep_assert_held(&obj->base.dev->struct_mutex);
3262 i915_gem_object_unpin_pages(obj);
3263}
3264
54cf91dc 3265int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3266int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3267 struct intel_engine_cs *to,
3268 struct drm_i915_gem_request **to_req);
e2d05a8b 3269void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3270 struct drm_i915_gem_request *req);
ff72145b
DA
3271int i915_gem_dumb_create(struct drm_file *file_priv,
3272 struct drm_device *dev,
3273 struct drm_mode_create_dumb *args);
da6b51d0
DA
3274int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3275 uint32_t handle, uint64_t *offset);
85d1225e
DG
3276
3277void i915_gem_track_fb(struct drm_i915_gem_object *old,
3278 struct drm_i915_gem_object *new,
3279 unsigned frontbuffer_bits);
3280
f787a5f5
CW
3281/**
3282 * Returns true if seq1 is later than seq2.
3283 */
3284static inline bool
3285i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3286{
3287 return (int32_t)(seq1 - seq2) >= 0;
3288}
3289
821485dc
CW
3290static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3291 bool lazy_coherency)
3292{
c04e0f3b
CW
3293 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3294 req->engine->irq_seqno_barrier(req->engine);
3295 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3296 req->previous_seqno);
821485dc
CW
3297}
3298
1b5a433a
JH
3299static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3300 bool lazy_coherency)
3301{
c04e0f3b
CW
3302 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3303 req->engine->irq_seqno_barrier(req->engine);
3304 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3305 req->seqno);
1b5a433a
JH
3306}
3307
c033666a 3308int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3309int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3310
8d9fc7fd 3311struct drm_i915_gem_request *
0bc40be8 3312i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3313
c033666a 3314bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3315void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3316
c19ae989
CW
3317static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3318{
3319 return atomic_read(&error->reset_counter);
3320}
3321
3322static inline bool __i915_reset_in_progress(u32 reset)
3323{
3324 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3325}
3326
3327static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3328{
3329 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3330}
3331
3332static inline bool __i915_terminally_wedged(u32 reset)
3333{
3334 return unlikely(reset & I915_WEDGED);
3335}
3336
1f83fee0
DV
3337static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3338{
c19ae989
CW
3339 return __i915_reset_in_progress(i915_reset_counter(error));
3340}
3341
3342static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3343{
3344 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3345}
3346
3347static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3348{
c19ae989 3349 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3350}
3351
3352static inline u32 i915_reset_count(struct i915_gpu_error *error)
3353{
c19ae989 3354 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3355}
a71d8d94 3356
88b4aa87
MK
3357static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3358{
3359 return dev_priv->gpu_error.stop_rings == 0 ||
3360 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3361}
3362
3363static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3364{
3365 return dev_priv->gpu_error.stop_rings == 0 ||
3366 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3367}
3368
069efc1d 3369void i915_gem_reset(struct drm_device *dev);
000433b6 3370bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3371int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3372int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3373int __must_check i915_gem_init_hw(struct drm_device *dev);
3374void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3375void i915_gem_cleanup_engines(struct drm_device *dev);
6e5a5beb 3376int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
45c5f202 3377int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3378void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3379 struct drm_i915_gem_object *batch_obj,
3380 bool flush_caches);
75289874 3381#define i915_add_request(req) \
fcfa423c 3382 __i915_add_request(req, NULL, true)
75289874 3383#define i915_add_request_no_flush(req) \
fcfa423c 3384 __i915_add_request(req, NULL, false)
9c654818 3385int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3386 bool interruptible,
3387 s64 *timeout,
2e1b8730 3388 struct intel_rps_client *rps);
a4b3a571 3389int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3390int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3391int __must_check
2e2f351d
CW
3392i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3393 bool readonly);
3394int __must_check
2021746e
CW
3395i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3396 bool write);
3397int __must_check
dabdfe02
CW
3398i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3399int __must_check
2da3b9b9
CW
3400i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3401 u32 alignment,
e6617330
TU
3402 const struct i915_ggtt_view *view);
3403void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3404 const struct i915_ggtt_view *view);
00731155 3405int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3406 int align);
b29c19b6 3407int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3408void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3409
0fa87796
ID
3410uint32_t
3411i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3412uint32_t
d865110c
ID
3413i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3414 int tiling_mode, bool fenced);
467cffba 3415
e4ffd173
CW
3416int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3417 enum i915_cache_level cache_level);
3418
1286ff73
DV
3419struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3420 struct dma_buf *dma_buf);
3421
3422struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3423 struct drm_gem_object *gem_obj, int flags);
3424
088e0df4
MT
3425u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3426 const struct i915_ggtt_view *view);
3427u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3428 struct i915_address_space *vm);
3429static inline u64
ec7adb6e 3430i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3431{
9abc4648 3432 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3433}
ec7adb6e 3434
a70a3148 3435bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3436bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3437 const struct i915_ggtt_view *view);
a70a3148 3438bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3439 struct i915_address_space *vm);
fe14d5f4 3440
fe14d5f4 3441struct i915_vma *
ec7adb6e
JL
3442i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3443 struct i915_address_space *vm);
3444struct i915_vma *
3445i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3446 const struct i915_ggtt_view *view);
fe14d5f4 3447
accfef2e
BW
3448struct i915_vma *
3449i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3450 struct i915_address_space *vm);
3451struct i915_vma *
3452i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3453 const struct i915_ggtt_view *view);
5c2abbea 3454
ec7adb6e
JL
3455static inline struct i915_vma *
3456i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3457{
3458 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3459}
ec7adb6e 3460bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3461
a70a3148 3462/* Some GGTT VM helpers */
841cd773
DV
3463static inline struct i915_hw_ppgtt *
3464i915_vm_to_ppgtt(struct i915_address_space *vm)
3465{
841cd773
DV
3466 return container_of(vm, struct i915_hw_ppgtt, base);
3467}
3468
3469
a70a3148
BW
3470static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3471{
9abc4648 3472 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3473}
3474
8da32727
TU
3475unsigned long
3476i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3477
3478static inline int __must_check
3479i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3480 uint32_t alignment,
1ec9e26d 3481 unsigned flags)
c37e2204 3482{
72e96d64
JL
3483 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3484 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3485
3486 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3487 alignment, flags | PIN_GLOBAL);
c37e2204 3488}
a70a3148 3489
e6617330
TU
3490void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3491 const struct i915_ggtt_view *view);
3492static inline void
3493i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3494{
3495 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3496}
b287110e 3497
41a36b73
DV
3498/* i915_gem_fence.c */
3499int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3500int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3501
3502bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3503void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3504
3505void i915_gem_restore_fences(struct drm_device *dev);
3506
7f96ecaf
DV
3507void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3508void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3509void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3510
254f965c 3511/* i915_gem_context.c */
8245be31 3512int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3513void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3514void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3515void i915_gem_context_reset(struct drm_device *dev);
e422b888 3516int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3517void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3518int i915_switch_context(struct drm_i915_gem_request *req);
dce3271b 3519void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3520struct drm_i915_gem_object *
3521i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3522struct i915_gem_context *
3523i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3524
3525static inline struct i915_gem_context *
3526i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3527{
3528 struct i915_gem_context *ctx;
3529
091387c1 3530 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3531
3532 ctx = idr_find(&file_priv->context_idr, id);
3533 if (!ctx)
3534 return ERR_PTR(-ENOENT);
3535
3536 return ctx;
3537}
3538
e2efd130 3539static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
dce3271b 3540{
691e6415 3541 kref_get(&ctx->ref);
dce3271b
MK
3542}
3543
e2efd130 3544static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
dce3271b 3545{
091387c1 3546 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3547 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3548}
3549
e2efd130 3550static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3551{
821d66dd 3552 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3553}
3554
84624813
BW
3555int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3556 struct drm_file *file);
3557int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3558 struct drm_file *file);
c9dc0f35
CW
3559int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3560 struct drm_file *file_priv);
3561int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3562 struct drm_file *file_priv);
d538704b
CW
3563int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3564 struct drm_file *file);
1286ff73 3565
679845ed
BW
3566/* i915_gem_evict.c */
3567int __must_check i915_gem_evict_something(struct drm_device *dev,
3568 struct i915_address_space *vm,
3569 int min_size,
3570 unsigned alignment,
3571 unsigned cache_level,
d23db88c
CW
3572 unsigned long start,
3573 unsigned long end,
1ec9e26d 3574 unsigned flags);
506a8e87 3575int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3576int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3577
0260c420 3578/* belongs in i915_gem_gtt.h */
c033666a 3579static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3580{
c033666a 3581 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3582 intel_gtt_chipset_flush();
3583}
246cbfb5 3584
9797fbfb 3585/* i915_gem_stolen.c */
d713fd49
PZ
3586int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3587 struct drm_mm_node *node, u64 size,
3588 unsigned alignment);
a9da512b
PZ
3589int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3590 struct drm_mm_node *node, u64 size,
3591 unsigned alignment, u64 start,
3592 u64 end);
d713fd49
PZ
3593void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3594 struct drm_mm_node *node);
9797fbfb
CW
3595int i915_gem_init_stolen(struct drm_device *dev);
3596void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3597struct drm_i915_gem_object *
3598i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3599struct drm_i915_gem_object *
3600i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3601 u32 stolen_offset,
3602 u32 gtt_offset,
3603 u32 size);
9797fbfb 3604
be6a0376
DV
3605/* i915_gem_shrinker.c */
3606unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3607 unsigned long target,
be6a0376
DV
3608 unsigned flags);
3609#define I915_SHRINK_PURGEABLE 0x1
3610#define I915_SHRINK_UNBOUND 0x2
3611#define I915_SHRINK_BOUND 0x4
5763ff04 3612#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3613#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3614unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3615void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3616void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3617
3618
673a394b 3619/* i915_gem_tiling.c */
2c1792a1 3620static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3621{
091387c1 3622 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3623
3624 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3625 obj->tiling_mode != I915_TILING_NONE;
3626}
3627
673a394b 3628/* i915_gem_debug.c */
23bc5982
CW
3629#if WATCH_LISTS
3630int i915_verify_lists(struct drm_device *dev);
673a394b 3631#else
23bc5982 3632#define i915_verify_lists(dev) 0
673a394b 3633#endif
1da177e4 3634
2017263e 3635/* i915_debugfs.c */
f8c168fa 3636#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3637int i915_debugfs_register(struct drm_i915_private *dev_priv);
3638void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3639int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3640void intel_display_crc_init(struct drm_device *dev);
3641#else
1dac891c
CW
3642static inline int i915_debugfs_register(struct drm_i915_private *) {return 0;}
3643static inline void i915_debugfs_unregister(struct drm_i915_private *) {}
101057fa
DV
3644static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3645{ return 0; }
f8c168fa 3646static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3647#endif
84734a04
MK
3648
3649/* i915_gpu_error.c */
edc3d884
MK
3650__printf(2, 3)
3651void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3652int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3653 const struct i915_error_state_file_priv *error);
4dc955f7 3654int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3655 struct drm_i915_private *i915,
4dc955f7
MK
3656 size_t count, loff_t pos);
3657static inline void i915_error_state_buf_release(
3658 struct drm_i915_error_state_buf *eb)
3659{
3660 kfree(eb->buf);
3661}
c033666a
CW
3662void i915_capture_error_state(struct drm_i915_private *dev_priv,
3663 u32 engine_mask,
58174462 3664 const char *error_msg);
84734a04
MK
3665void i915_error_state_get(struct drm_device *dev,
3666 struct i915_error_state_file_priv *error_priv);
3667void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3668void i915_destroy_error_state(struct drm_device *dev);
3669
c033666a 3670void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3671const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3672
351e3db2 3673/* i915_cmd_parser.c */
1ca3712c 3674int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3675int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3676void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3677bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3678int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3679 struct drm_i915_gem_object *batch_obj,
78a42377 3680 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3681 u32 batch_start_offset,
b9ffd80e 3682 u32 batch_len,
351e3db2
BV
3683 bool is_master);
3684
317c35d1
JB
3685/* i915_suspend.c */
3686extern int i915_save_state(struct drm_device *dev);
3687extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3688
0136db58
BW
3689/* i915_sysfs.c */
3690void i915_setup_sysfs(struct drm_device *dev_priv);
3691void i915_teardown_sysfs(struct drm_device *dev_priv);
3692
f899fc64
CW
3693/* intel_i2c.c */
3694extern int intel_setup_gmbus(struct drm_device *dev);
3695extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3696extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3697 unsigned int pin);
3bd7d909 3698
0184df46
JN
3699extern struct i2c_adapter *
3700intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3701extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3702extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3703static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3704{
3705 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3706}
f899fc64
CW
3707extern void intel_i2c_reset(struct drm_device *dev);
3708
8b8e1a89 3709/* intel_bios.c */
98f3a1dc 3710int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3711bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3712bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3713bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3714bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3715bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3716bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3717bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3718bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3719 enum port port);
8b8e1a89 3720
3b617967 3721/* intel_opregion.c */
44834a67 3722#ifdef CONFIG_ACPI
6f9f4b7a 3723extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3724extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3725extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3726extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3727extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3728 bool enable);
6f9f4b7a 3729extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3730 pci_power_t state);
6f9f4b7a 3731extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3732#else
6f9f4b7a 3733static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3734static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3735static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3736static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3737{
3738}
9c4b0a68
JN
3739static inline int
3740intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3741{
3742 return 0;
3743}
ecbc5cf3 3744static inline int
6f9f4b7a 3745intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3746{
3747 return 0;
3748}
6f9f4b7a 3749static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3750{
3751 return -ENODEV;
3752}
65e082c9 3753#endif
8ee1c3db 3754
723bfd70
JB
3755/* intel_acpi.c */
3756#ifdef CONFIG_ACPI
3757extern void intel_register_dsm_handler(void);
3758extern void intel_unregister_dsm_handler(void);
3759#else
3760static inline void intel_register_dsm_handler(void) { return; }
3761static inline void intel_unregister_dsm_handler(void) { return; }
3762#endif /* CONFIG_ACPI */
3763
79e53945 3764/* modesetting */
f817586c 3765extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3766extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3767extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3768extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3769extern int intel_connector_register(struct drm_connector *);
c191eca1 3770extern void intel_connector_unregister(struct drm_connector *);
28d52043 3771extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3772extern void intel_display_resume(struct drm_device *dev);
44cec740 3773extern void i915_redisable_vga(struct drm_device *dev);
04098753 3774extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3775extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3776extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3777extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3778extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3779 bool enable);
3bad0781 3780
c033666a 3781extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3782int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3783 struct drm_file *file);
575155a9 3784
6ef3d427 3785/* overlay */
c033666a
CW
3786extern struct intel_overlay_error_state *
3787intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3788extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3789 struct intel_overlay_error_state *error);
c4a1d9e4 3790
c033666a
CW
3791extern struct intel_display_error_state *
3792intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3793extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3794 struct drm_device *dev,
3795 struct intel_display_error_state *error);
6ef3d427 3796
151a49d0
TR
3797int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3798int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3799
3800/* intel_sideband.c */
707b6e3d
D
3801u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3802void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3803u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3804u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3805void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3806u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3807void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3808u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3809void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3810u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3811void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3812u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3813void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3814u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3815 enum intel_sbi_destination destination);
3816void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3817 enum intel_sbi_destination destination);
e9fe51c6
SK
3818u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3819void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3820
b7fa22d8
ACO
3821/* intel_dpio_phy.c */
3822void chv_set_phy_signal_level(struct intel_encoder *encoder,
3823 u32 deemph_reg_value, u32 margin_reg_value,
3824 bool uniq_trans_scale);
844b2f9a
ACO
3825void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3826 bool reset);
419b1b7a 3827void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3828void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3829void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3830void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3831
53d98725
ACO
3832void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3833 u32 demph_reg_value, u32 preemph_reg_value,
3834 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3835void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3836void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3837void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3838
616bc820
VS
3839int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3840int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3841
0b274481
BW
3842#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3843#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3844
3845#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3846#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3847#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3848#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3849
3850#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3851#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3852#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3853#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3854
698b3135
CW
3855/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3856 * will be implemented using 2 32-bit writes in an arbitrary order with
3857 * an arbitrary delay between them. This can cause the hardware to
3858 * act upon the intermediate value, possibly leading to corruption and
3859 * machine death. You have been warned.
3860 */
0b274481
BW
3861#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3862#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3863
50877445 3864#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3865 u32 upper, lower, old_upper, loop = 0; \
3866 upper = I915_READ(upper_reg); \
ee0a227b 3867 do { \
acd29f7b 3868 old_upper = upper; \
ee0a227b 3869 lower = I915_READ(lower_reg); \
acd29f7b
CW
3870 upper = I915_READ(upper_reg); \
3871 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3872 (u64)upper << 32 | lower; })
50877445 3873
cae5852d
ZN
3874#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3875#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3876
75aa3f63
VS
3877#define __raw_read(x, s) \
3878static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3879 i915_reg_t reg) \
75aa3f63 3880{ \
f0f59a00 3881 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3882}
3883
3884#define __raw_write(x, s) \
3885static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3886 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3887{ \
f0f59a00 3888 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3889}
3890__raw_read(8, b)
3891__raw_read(16, w)
3892__raw_read(32, l)
3893__raw_read(64, q)
3894
3895__raw_write(8, b)
3896__raw_write(16, w)
3897__raw_write(32, l)
3898__raw_write(64, q)
3899
3900#undef __raw_read
3901#undef __raw_write
3902
a6111f7b
CW
3903/* These are untraced mmio-accessors that are only valid to be used inside
3904 * criticial sections inside IRQ handlers where forcewake is explicitly
3905 * controlled.
3906 * Think twice, and think again, before using these.
3907 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3908 * intel_uncore_forcewake_irqunlock().
3909 */
75aa3f63
VS
3910#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3911#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3912#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3913#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3914
55bc60db
VS
3915/* "Broadcast RGB" property */
3916#define INTEL_BROADCAST_RGB_AUTO 0
3917#define INTEL_BROADCAST_RGB_FULL 1
3918#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3919
f0f59a00 3920static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3921{
666a4537 3922 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3923 return VLV_VGACNTRL;
92e23b99
SJ
3924 else if (INTEL_INFO(dev)->gen >= 5)
3925 return CPU_VGACNTRL;
766aa1c4
VS
3926 else
3927 return VGACNTRL;
3928}
3929
df97729f
ID
3930static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3931{
3932 unsigned long j = msecs_to_jiffies(m);
3933
3934 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3935}
3936
7bd0e226
DV
3937static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3938{
3939 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3940}
3941
df97729f
ID
3942static inline unsigned long
3943timespec_to_jiffies_timeout(const struct timespec *value)
3944{
3945 unsigned long j = timespec_to_jiffies(value);
3946
3947 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3948}
3949
dce56b3c
PZ
3950/*
3951 * If you need to wait X milliseconds between events A and B, but event B
3952 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3953 * when event A happened, then just before event B you call this function and
3954 * pass the timestamp as the first argument, and X as the second argument.
3955 */
3956static inline void
3957wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3958{
ec5e0cfb 3959 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3960
3961 /*
3962 * Don't re-read the value of "jiffies" every time since it may change
3963 * behind our back and break the math.
3964 */
3965 tmp_jiffies = jiffies;
3966 target_jiffies = timestamp_jiffies +
3967 msecs_to_jiffies_timeout(to_wait_ms);
3968
3969 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3970 remaining_jiffies = target_jiffies - tmp_jiffies;
3971 while (remaining_jiffies)
3972 remaining_jiffies =
3973 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3974 }
3975}
3976
0bc40be8 3977static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3978 struct drm_i915_gem_request *req)
3979{
0bc40be8
TU
3980 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3981 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3982}
3983
688e6c72
CW
3984static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3985{
3986 /* Ensure our read of the seqno is coherent so that we
3987 * do not "miss an interrupt" (i.e. if this is the last
3988 * request and the seqno write from the GPU is not visible
3989 * by the time the interrupt fires, we will see that the
3990 * request is incomplete and go back to sleep awaiting
3991 * another interrupt that will never come.)
3992 *
3993 * Strictly, we only need to do this once after an interrupt,
3994 * but it is easier and safer to do it every time the waiter
3995 * is woken.
3996 */
3997 if (i915_gem_request_completed(req, false))
3998 return true;
3999
4000 /* We need to check whether any gpu reset happened in between
4001 * the request being submitted and now. If a reset has occurred,
4002 * the seqno will have been advance past ours and our request
4003 * is complete. If we are in the process of handling a reset,
4004 * the request is effectively complete as the rendering will
4005 * be discarded, but we need to return in order to drop the
4006 * struct_mutex.
4007 */
4008 if (i915_reset_in_progress(&req->i915->gpu_error))
4009 return true;
4010
4011 return false;
4012}
4013
1da177e4 4014#endif
This page took 1.383917 seconds and 5 git commands to generate.