drm/i915: Emphasize that ctx->id is merely a user handle
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
34882298 56#define DRIVER_DATE "20140620"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
baa70707 132 POWER_DOMAIN_INIT,
bddc7645
ID
133
134 POWER_DOMAIN_NUM,
b97186f0
PZ
135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 143
1d843f9d
EE
144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
2a2d5482
CW
157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 163
7eb552ae 164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 166
d79b814d
DL
167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
d063ae48
DL
170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
6c2b7c12
DV
173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
53f5e3ca
JB
177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
e7b903d2 181struct drm_i915_private;
5cc9ed4b 182struct i915_mmu_object;
e7b903d2 183
46edb027
DV
184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
190#define I915_NUM_PLLS 2
191
5358901f 192struct intel_dpll_hw_state {
66e985c0 193 uint32_t dpll;
8bcc2795 194 uint32_t dpll_md;
66e985c0
DV
195 uint32_t fp0;
196 uint32_t fp1;
5358901f
DV
197};
198
e72f9fbf 199struct intel_shared_dpll {
ee7b9f93
JB
200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
5358901f 206 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
e7b903d2
DV
209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
5358901f
DV
213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
ee7b9f93 216};
ee7b9f93 217
e69d0bc1
DV
218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
6441ab5f
PZ
231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
1da177e4
LT
237/* Interface history:
238 *
239 * 1.1: Original.
0d6aa60b
DA
240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
de227f5f 242 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 243 * 1.5: Add vblank pipe configuration
2228ed67
MCA
244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
1da177e4
LT
246 */
247#define DRIVER_MAJOR 1
2228ed67 248#define DRIVER_MINOR 6
1da177e4
LT
249#define DRIVER_PATCHLEVEL 0
250
23bc5982 251#define WATCH_LISTS 0
42d6ab48 252#define WATCH_GTT 0
673a394b 253
0a3e67a4
JB
254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
8ee1c3db 259struct intel_opregion {
5bc4418b
BW
260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
01fe9dbd 267 u32 __iomem *lid_state;
91a60f20 268 struct work_struct asle_work;
8ee1c3db 269};
44834a67 270#define OPREGION_SIZE (8*1024)
8ee1c3db 271
6ef3d427
CW
272struct intel_overlay;
273struct intel_overlay_error_state;
274
7c1c2871
DA
275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
de151cf6 279#define I915_FENCE_REG_NONE -1
42b5aeab
VS
280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
283
284struct drm_i915_fence_reg {
007cc8ac 285 struct list_head lru_list;
caea7476 286 struct drm_i915_gem_object *obj;
1690e1eb 287 int pin_count;
de151cf6 288};
7c1c2871 289
9b9d172d 290struct sdvo_device_mapping {
e957d772 291 u8 initialized;
9b9d172d 292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
e957d772 295 u8 i2c_pin;
b1083333 296 u8 ddc_pin;
9b9d172d 297};
298
c4a1d9e4
CW
299struct intel_display_error_state;
300
63eeaf38 301struct drm_i915_error_state {
742cbee8 302 struct kref ref;
585b0288
BW
303 struct timeval time;
304
cb383002 305 char error_msg[128];
48b031e3 306 u32 reset_count;
62d5d69b 307 u32 suspend_count;
cb383002 308
585b0288 309 /* Generic register state */
63eeaf38
JB
310 u32 eir;
311 u32 pgtbl_er;
be998e2e 312 u32 ier;
b9a3906b 313 u32 ccid;
0f3b6849
CW
314 u32 derrmr;
315 u32 forcewake;
585b0288
BW
316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
91ec5d11
BW
319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
585b0288 323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
0ca36d78 327 struct drm_i915_error_object *semaphore_obj;
585b0288 328
52d39a21 329 struct drm_i915_error_ring {
372fbb8e 330 bool valid;
362b8af7
BW
331 /* Software tracked state */
332 bool waiting;
333 int hangcheck_score;
334 enum intel_ring_hangcheck_action hangcheck_action;
335 int num_requests;
336
337 /* our own tracking of ring head and tail */
338 u32 cpu_ring_head;
339 u32 cpu_ring_tail;
340
341 u32 semaphore_seqno[I915_NUM_RINGS - 1];
342
343 /* Register state */
344 u32 tail;
345 u32 head;
346 u32 ctl;
347 u32 hws;
348 u32 ipeir;
349 u32 ipehr;
350 u32 instdone;
362b8af7
BW
351 u32 bbstate;
352 u32 instpm;
353 u32 instps;
354 u32 seqno;
355 u64 bbaddr;
50877445 356 u64 acthd;
362b8af7 357 u32 fault_reg;
13ffadd1 358 u64 faddr;
362b8af7
BW
359 u32 rc_psmi; /* sleep state */
360 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
361
52d39a21
CW
362 struct drm_i915_error_object {
363 int page_count;
364 u32 gtt_offset;
365 u32 *pages[0];
ab0e7ff9 366 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 367
52d39a21
CW
368 struct drm_i915_error_request {
369 long jiffies;
370 u32 seqno;
ee4f42b1 371 u32 tail;
52d39a21 372 } *requests;
6c7a01ec
BW
373
374 struct {
375 u32 gfx_mode;
376 union {
377 u64 pdp[4];
378 u32 pp_dir_base;
379 };
380 } vm_info;
ab0e7ff9
CW
381
382 pid_t pid;
383 char comm[TASK_COMM_LEN];
52d39a21 384 } ring[I915_NUM_RINGS];
9df30794 385 struct drm_i915_error_buffer {
a779e5ab 386 u32 size;
9df30794 387 u32 name;
0201f1ec 388 u32 rseqno, wseqno;
9df30794
CW
389 u32 gtt_offset;
390 u32 read_domains;
391 u32 write_domain;
4b9de737 392 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
393 s32 pinned:2;
394 u32 tiling:2;
395 u32 dirty:1;
396 u32 purgeable:1;
5cc9ed4b 397 u32 userptr:1;
5d1333fc 398 s32 ring:4;
f56383cb 399 u32 cache_level:3;
95f5301d 400 } **active_bo, **pinned_bo;
6c7a01ec 401
95f5301d 402 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
403};
404
7bd688cd 405struct intel_connector;
b8cecdf5 406struct intel_crtc_config;
46f297fb 407struct intel_plane_config;
0e8ffe1b 408struct intel_crtc;
ee9300bb
DV
409struct intel_limit;
410struct dpll;
b8cecdf5 411
e70236a8 412struct drm_i915_display_funcs {
ee5382ae 413 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 414 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
46ba614c 436 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
4c4ff43a 439 uint32_t sprite_width, int pixel_size,
bdd57d03 440 bool enable, bool scaled);
47fab737 441 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
46f297fb
JB
446 void (*get_plane_config)(struct intel_crtc *,
447 struct intel_plane_config *);
f564048e 448 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
449 int x, int y,
450 struct drm_framebuffer *old_fb);
76e5a89c
DV
451 void (*crtc_enable)(struct drm_crtc *crtc);
452 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 453 void (*off)(struct drm_crtc *crtc);
e0dac65e 454 void (*write_eld)(struct drm_connector *connector,
34427052
JN
455 struct drm_crtc *crtc,
456 struct drm_display_mode *mode);
674cf967 457 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 458 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
459 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
460 struct drm_framebuffer *fb,
ed8d1975 461 struct drm_i915_gem_object *obj,
a4872ba6 462 struct intel_engine_cs *ring,
ed8d1975 463 uint32_t flags);
29b9bde6
DV
464 void (*update_primary_plane)(struct drm_crtc *crtc,
465 struct drm_framebuffer *fb,
466 int x, int y);
20afbda2 467 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
7bd688cd
JN
473
474 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
480};
481
907b28c5 482struct intel_uncore_funcs {
c8d9a590
D
483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
0b274481
BW
487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
990bbdad
CW
501};
502
907b28c5
CW
503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
aec347ab 510
940aece4
D
511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
8232644c 514 struct timer_list force_wake_timer;
907b28c5
CW
515};
516
79fc46df
DL
517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
b833d685 531 func(is_preliminary) sep \
79fc46df
DL
532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
dd93be58 539 func(has_llc) sep \
30568c45
DL
540 func(has_ddi) sep \
541 func(has_fpga_dbg)
c96ea64e 542
a587f779
DL
543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
c96ea64e 545
cfdf1fa2 546struct intel_device_info {
10fce67a 547 u32 display_mmio_offset;
7eb552ae 548 u8 num_pipes:3;
d615a166 549 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 550 u8 gen;
73ae478c 551 u8 ring_mask; /* Rings supported by the HW */
a587f779 552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 556 int palette_offsets[I915_MAX_PIPES];
5efb3e28 557 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
558};
559
a587f779
DL
560#undef DEFINE_FLAG
561#undef SEP_SEMICOLON
562
7faf1ab2
DV
563enum i915_cache_level {
564 I915_CACHE_NONE = 0,
350ec881
CW
565 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
566 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
567 caches, eg sampler/render caches, and the
568 large Last-Level-Cache. LLC is coherent with
569 the CPU, but L3 is only visible to the GPU. */
651d794f 570 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
571};
572
e59ec13d
MK
573struct i915_ctx_hang_stats {
574 /* This context had batch pending when hang was declared */
575 unsigned batch_pending;
576
577 /* This context had batch active when hang was declared */
578 unsigned batch_active;
be62acb4
MK
579
580 /* Time when this context was last blamed for a GPU reset */
581 unsigned long guilty_ts;
582
583 /* This context is banned to submit more work */
584 bool banned;
e59ec13d 585};
40521054
BW
586
587/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 588#define DEFAULT_CONTEXT_HANDLE 0
273497e5 589struct intel_context {
dce3271b 590 struct kref ref;
821d66dd 591 int user_handle;
3ccfd19d 592 uint8_t remap_slice;
40521054 593 struct drm_i915_file_private *file_priv;
e59ec13d 594 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 595 struct i915_address_space *vm;
a33afea5 596
ea0c76f8
OM
597 struct {
598 struct drm_i915_gem_object *rcs_state;
599 bool initialized;
600 } legacy_hw_ctx;
601
a33afea5 602 struct list_head link;
40521054
BW
603};
604
5c3fe8b0
BW
605struct i915_fbc {
606 unsigned long size;
5e59f717 607 unsigned threshold;
5c3fe8b0
BW
608 unsigned int fb_id;
609 enum plane plane;
610 int y;
611
c4213885 612 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
613 struct drm_mm_node *compressed_llb;
614
615 struct intel_fbc_work {
616 struct delayed_work work;
617 struct drm_crtc *crtc;
618 struct drm_framebuffer *fb;
5c3fe8b0
BW
619 } *fbc_work;
620
29ebf90f
CW
621 enum no_fbc_reason {
622 FBC_OK, /* FBC is enabled */
623 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
624 FBC_NO_OUTPUT, /* no outputs enabled to compress */
625 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
626 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
627 FBC_MODE_TOO_LARGE, /* mode too large for compression */
628 FBC_BAD_PLANE, /* fbc not supported on plane */
629 FBC_NOT_TILED, /* buffer not tiled */
630 FBC_MULTIPLE_PIPES, /* more than one pipe active */
631 FBC_MODULE_PARAM,
632 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
633 } no_fbc_reason;
b5e50c3f
JB
634};
635
439d7ac0
PB
636struct i915_drrs {
637 struct intel_connector *connector;
638};
639
a031d709
RV
640struct i915_psr {
641 bool sink_support;
642 bool source_ok;
6118efe5 643 bool setup_done;
7c8f8a70
RV
644 bool enabled;
645 bool active;
646 struct delayed_work work;
3f51e471 647};
5c3fe8b0 648
3bad0781 649enum intel_pch {
f0350830 650 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
651 PCH_IBX, /* Ibexpeak PCH */
652 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 653 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 654 PCH_NOP,
3bad0781
ZW
655};
656
988d6ee8
PZ
657enum intel_sbi_destination {
658 SBI_ICLK,
659 SBI_MPHY,
660};
661
b690e96c 662#define QUIRK_PIPEA_FORCE (1<<0)
435793df 663#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 664#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 665
8be48d92 666struct intel_fbdev;
1630fe75 667struct intel_fbc_work;
38651674 668
c2b9152f
DV
669struct intel_gmbus {
670 struct i2c_adapter adapter;
f2ce9faf 671 u32 force_bit;
c2b9152f 672 u32 reg0;
36c785f0 673 u32 gpio_reg;
c167a6fc 674 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
675 struct drm_i915_private *dev_priv;
676};
677
f4c956ad 678struct i915_suspend_saved_registers {
ba8bbcf6
JB
679 u8 saveLBB;
680 u32 saveDSPACNTR;
681 u32 saveDSPBCNTR;
e948e994 682 u32 saveDSPARB;
ba8bbcf6
JB
683 u32 savePIPEACONF;
684 u32 savePIPEBCONF;
685 u32 savePIPEASRC;
686 u32 savePIPEBSRC;
687 u32 saveFPA0;
688 u32 saveFPA1;
689 u32 saveDPLL_A;
690 u32 saveDPLL_A_MD;
691 u32 saveHTOTAL_A;
692 u32 saveHBLANK_A;
693 u32 saveHSYNC_A;
694 u32 saveVTOTAL_A;
695 u32 saveVBLANK_A;
696 u32 saveVSYNC_A;
697 u32 saveBCLRPAT_A;
5586c8bc 698 u32 saveTRANSACONF;
42048781
ZW
699 u32 saveTRANS_HTOTAL_A;
700 u32 saveTRANS_HBLANK_A;
701 u32 saveTRANS_HSYNC_A;
702 u32 saveTRANS_VTOTAL_A;
703 u32 saveTRANS_VBLANK_A;
704 u32 saveTRANS_VSYNC_A;
0da3ea12 705 u32 savePIPEASTAT;
ba8bbcf6
JB
706 u32 saveDSPASTRIDE;
707 u32 saveDSPASIZE;
708 u32 saveDSPAPOS;
585fb111 709 u32 saveDSPAADDR;
ba8bbcf6
JB
710 u32 saveDSPASURF;
711 u32 saveDSPATILEOFF;
712 u32 savePFIT_PGM_RATIOS;
0eb96d6e 713 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
714 u32 saveBLC_PWM_CTL;
715 u32 saveBLC_PWM_CTL2;
07bf139b 716 u32 saveBLC_HIST_CTL_B;
42048781
ZW
717 u32 saveBLC_CPU_PWM_CTL;
718 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
719 u32 saveFPB0;
720 u32 saveFPB1;
721 u32 saveDPLL_B;
722 u32 saveDPLL_B_MD;
723 u32 saveHTOTAL_B;
724 u32 saveHBLANK_B;
725 u32 saveHSYNC_B;
726 u32 saveVTOTAL_B;
727 u32 saveVBLANK_B;
728 u32 saveVSYNC_B;
729 u32 saveBCLRPAT_B;
5586c8bc 730 u32 saveTRANSBCONF;
42048781
ZW
731 u32 saveTRANS_HTOTAL_B;
732 u32 saveTRANS_HBLANK_B;
733 u32 saveTRANS_HSYNC_B;
734 u32 saveTRANS_VTOTAL_B;
735 u32 saveTRANS_VBLANK_B;
736 u32 saveTRANS_VSYNC_B;
0da3ea12 737 u32 savePIPEBSTAT;
ba8bbcf6
JB
738 u32 saveDSPBSTRIDE;
739 u32 saveDSPBSIZE;
740 u32 saveDSPBPOS;
585fb111 741 u32 saveDSPBADDR;
ba8bbcf6
JB
742 u32 saveDSPBSURF;
743 u32 saveDSPBTILEOFF;
585fb111
JB
744 u32 saveVGA0;
745 u32 saveVGA1;
746 u32 saveVGA_PD;
ba8bbcf6
JB
747 u32 saveVGACNTRL;
748 u32 saveADPA;
749 u32 saveLVDS;
585fb111
JB
750 u32 savePP_ON_DELAYS;
751 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
752 u32 saveDVOA;
753 u32 saveDVOB;
754 u32 saveDVOC;
755 u32 savePP_ON;
756 u32 savePP_OFF;
757 u32 savePP_CONTROL;
585fb111 758 u32 savePP_DIVISOR;
ba8bbcf6
JB
759 u32 savePFIT_CONTROL;
760 u32 save_palette_a[256];
761 u32 save_palette_b[256];
ba8bbcf6 762 u32 saveFBC_CONTROL;
0da3ea12
JB
763 u32 saveIER;
764 u32 saveIIR;
765 u32 saveIMR;
42048781
ZW
766 u32 saveDEIER;
767 u32 saveDEIMR;
768 u32 saveGTIER;
769 u32 saveGTIMR;
770 u32 saveFDI_RXA_IMR;
771 u32 saveFDI_RXB_IMR;
1f84e550 772 u32 saveCACHE_MODE_0;
1f84e550 773 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
774 u32 saveSWF0[16];
775 u32 saveSWF1[16];
776 u32 saveSWF2[3];
777 u8 saveMSR;
778 u8 saveSR[8];
123f794f 779 u8 saveGR[25];
ba8bbcf6 780 u8 saveAR_INDEX;
a59e122a 781 u8 saveAR[21];
ba8bbcf6 782 u8 saveDACMASK;
a59e122a 783 u8 saveCR[37];
4b9de737 784 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
785 u32 saveCURACNTR;
786 u32 saveCURAPOS;
787 u32 saveCURABASE;
788 u32 saveCURBCNTR;
789 u32 saveCURBPOS;
790 u32 saveCURBBASE;
791 u32 saveCURSIZE;
a4fc5ed6
KP
792 u32 saveDP_B;
793 u32 saveDP_C;
794 u32 saveDP_D;
795 u32 savePIPEA_GMCH_DATA_M;
796 u32 savePIPEB_GMCH_DATA_M;
797 u32 savePIPEA_GMCH_DATA_N;
798 u32 savePIPEB_GMCH_DATA_N;
799 u32 savePIPEA_DP_LINK_M;
800 u32 savePIPEB_DP_LINK_M;
801 u32 savePIPEA_DP_LINK_N;
802 u32 savePIPEB_DP_LINK_N;
42048781
ZW
803 u32 saveFDI_RXA_CTL;
804 u32 saveFDI_TXA_CTL;
805 u32 saveFDI_RXB_CTL;
806 u32 saveFDI_TXB_CTL;
807 u32 savePFA_CTL_1;
808 u32 savePFB_CTL_1;
809 u32 savePFA_WIN_SZ;
810 u32 savePFB_WIN_SZ;
811 u32 savePFA_WIN_POS;
812 u32 savePFB_WIN_POS;
5586c8bc
ZW
813 u32 savePCH_DREF_CONTROL;
814 u32 saveDISP_ARB_CTL;
815 u32 savePIPEA_DATA_M1;
816 u32 savePIPEA_DATA_N1;
817 u32 savePIPEA_LINK_M1;
818 u32 savePIPEA_LINK_N1;
819 u32 savePIPEB_DATA_M1;
820 u32 savePIPEB_DATA_N1;
821 u32 savePIPEB_LINK_M1;
822 u32 savePIPEB_LINK_N1;
b5b72e89 823 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 824 u32 savePCH_PORT_HOTPLUG;
f4c956ad 825};
c85aa885 826
ddeea5b0
ID
827struct vlv_s0ix_state {
828 /* GAM */
829 u32 wr_watermark;
830 u32 gfx_prio_ctrl;
831 u32 arb_mode;
832 u32 gfx_pend_tlb0;
833 u32 gfx_pend_tlb1;
834 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
835 u32 media_max_req_count;
836 u32 gfx_max_req_count;
837 u32 render_hwsp;
838 u32 ecochk;
839 u32 bsd_hwsp;
840 u32 blt_hwsp;
841 u32 tlb_rd_addr;
842
843 /* MBC */
844 u32 g3dctl;
845 u32 gsckgctl;
846 u32 mbctl;
847
848 /* GCP */
849 u32 ucgctl1;
850 u32 ucgctl3;
851 u32 rcgctl1;
852 u32 rcgctl2;
853 u32 rstctl;
854 u32 misccpctl;
855
856 /* GPM */
857 u32 gfxpause;
858 u32 rpdeuhwtc;
859 u32 rpdeuc;
860 u32 ecobus;
861 u32 pwrdwnupctl;
862 u32 rp_down_timeout;
863 u32 rp_deucsw;
864 u32 rcubmabdtmr;
865 u32 rcedata;
866 u32 spare2gh;
867
868 /* Display 1 CZ domain */
869 u32 gt_imr;
870 u32 gt_ier;
871 u32 pm_imr;
872 u32 pm_ier;
873 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
874
875 /* GT SA CZ domain */
876 u32 tilectl;
877 u32 gt_fifoctl;
878 u32 gtlc_wake_ctrl;
879 u32 gtlc_survive;
880 u32 pmwgicz;
881
882 /* Display 2 CZ domain */
883 u32 gu_ctl0;
884 u32 gu_ctl1;
885 u32 clock_gate_dis2;
886};
887
c85aa885 888struct intel_gen6_power_mgmt {
59cdb63d 889 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
890 struct work_struct work;
891 u32 pm_iir;
59cdb63d 892
b39fb297
BW
893 /* Frequencies are stored in potentially platform dependent multiples.
894 * In other words, *_freq needs to be multiplied by X to be interesting.
895 * Soft limits are those which are used for the dynamic reclocking done
896 * by the driver (raise frequencies under heavy loads, and lower for
897 * lighter loads). Hard limits are those imposed by the hardware.
898 *
899 * A distinction is made for overclocking, which is never enabled by
900 * default, and is considered to be above the hard limit if it's
901 * possible at all.
902 */
903 u8 cur_freq; /* Current frequency (cached, may not == HW) */
904 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
905 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
906 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
907 u8 min_freq; /* AKA RPn. Minimum frequency */
908 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
909 u8 rp1_freq; /* "less than" RP0 power/freqency */
910 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 911
dd75fdc8
CW
912 int last_adj;
913 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
914
c0951f0c 915 bool enabled;
1a01ab3b 916 struct delayed_work delayed_resume_work;
4fc688ce
JB
917
918 /*
919 * Protects RPS/RC6 register access and PCU communication.
920 * Must be taken after struct_mutex if nested.
921 */
922 struct mutex hw_lock;
c85aa885
DV
923};
924
1a240d4d
DV
925/* defined intel_pm.c */
926extern spinlock_t mchdev_lock;
927
c85aa885
DV
928struct intel_ilk_power_mgmt {
929 u8 cur_delay;
930 u8 min_delay;
931 u8 max_delay;
932 u8 fmax;
933 u8 fstart;
934
935 u64 last_count1;
936 unsigned long last_time1;
937 unsigned long chipset_power;
938 u64 last_count2;
939 struct timespec last_time2;
940 unsigned long gfx_power;
941 u8 corr;
942
943 int c_m;
944 int r_t;
3e373948
DV
945
946 struct drm_i915_gem_object *pwrctx;
947 struct drm_i915_gem_object *renderctx;
c85aa885
DV
948};
949
c6cb582e
ID
950struct drm_i915_private;
951struct i915_power_well;
952
953struct i915_power_well_ops {
954 /*
955 * Synchronize the well's hw state to match the current sw state, for
956 * example enable/disable it based on the current refcount. Called
957 * during driver init and resume time, possibly after first calling
958 * the enable/disable handlers.
959 */
960 void (*sync_hw)(struct drm_i915_private *dev_priv,
961 struct i915_power_well *power_well);
962 /*
963 * Enable the well and resources that depend on it (for example
964 * interrupts located on the well). Called after the 0->1 refcount
965 * transition.
966 */
967 void (*enable)(struct drm_i915_private *dev_priv,
968 struct i915_power_well *power_well);
969 /*
970 * Disable the well and resources that depend on it. Called after
971 * the 1->0 refcount transition.
972 */
973 void (*disable)(struct drm_i915_private *dev_priv,
974 struct i915_power_well *power_well);
975 /* Returns the hw enabled state. */
976 bool (*is_enabled)(struct drm_i915_private *dev_priv,
977 struct i915_power_well *power_well);
978};
979
a38911a3
WX
980/* Power well structure for haswell */
981struct i915_power_well {
c1ca727f 982 const char *name;
6f3ef5dd 983 bool always_on;
a38911a3
WX
984 /* power well enable/disable usage count */
985 int count;
bfafe93a
ID
986 /* cached hw enabled state */
987 bool hw_enabled;
c1ca727f 988 unsigned long domains;
77961eb9 989 unsigned long data;
c6cb582e 990 const struct i915_power_well_ops *ops;
a38911a3
WX
991};
992
83c00f55 993struct i915_power_domains {
baa70707
ID
994 /*
995 * Power wells needed for initialization at driver init and suspend
996 * time are on. They are kept on until after the first modeset.
997 */
998 bool init_power_on;
0d116a29 999 bool initializing;
c1ca727f 1000 int power_well_count;
baa70707 1001
83c00f55 1002 struct mutex lock;
1da51581 1003 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1004 struct i915_power_well *power_wells;
83c00f55
ID
1005};
1006
231f42a4
DV
1007struct i915_dri1_state {
1008 unsigned allow_batchbuffer : 1;
1009 u32 __iomem *gfx_hws_cpu_addr;
1010
1011 unsigned int cpp;
1012 int back_offset;
1013 int front_offset;
1014 int current_page;
1015 int page_flipping;
1016
1017 uint32_t counter;
1018};
1019
db1b76ca
DV
1020struct i915_ums_state {
1021 /**
1022 * Flag if the X Server, and thus DRM, is not currently in
1023 * control of the device.
1024 *
1025 * This is set between LeaveVT and EnterVT. It needs to be
1026 * replaced with a semaphore. It also needs to be
1027 * transitioned away from for kernel modesetting.
1028 */
1029 int mm_suspended;
1030};
1031
35a85ac6 1032#define MAX_L3_SLICES 2
a4da4fa4 1033struct intel_l3_parity {
35a85ac6 1034 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1035 struct work_struct error_work;
35a85ac6 1036 int which_slice;
a4da4fa4
DV
1037};
1038
4b5aed62 1039struct i915_gem_mm {
4b5aed62
DV
1040 /** Memory allocator for GTT stolen memory */
1041 struct drm_mm stolen;
4b5aed62
DV
1042 /** List of all objects in gtt_space. Used to restore gtt
1043 * mappings on resume */
1044 struct list_head bound_list;
1045 /**
1046 * List of objects which are not bound to the GTT (thus
1047 * are idle and not used by the GPU) but still have
1048 * (presumably uncached) pages still attached.
1049 */
1050 struct list_head unbound_list;
1051
1052 /** Usable portion of the GTT for GEM */
1053 unsigned long stolen_base; /* limited to low memory (32-bit) */
1054
4b5aed62
DV
1055 /** PPGTT used for aliasing the PPGTT with the GTT */
1056 struct i915_hw_ppgtt *aliasing_ppgtt;
1057
2cfcd32a 1058 struct notifier_block oom_notifier;
ceabbba5 1059 struct shrinker shrinker;
4b5aed62
DV
1060 bool shrinker_no_lock_stealing;
1061
4b5aed62
DV
1062 /** LRU list of objects with fence regs on them. */
1063 struct list_head fence_list;
1064
1065 /**
1066 * We leave the user IRQ off as much as possible,
1067 * but this means that requests will finish and never
1068 * be retired once the system goes idle. Set a timer to
1069 * fire periodically while the ring is running. When it
1070 * fires, go retire requests.
1071 */
1072 struct delayed_work retire_work;
1073
b29c19b6
CW
1074 /**
1075 * When we detect an idle GPU, we want to turn on
1076 * powersaving features. So once we see that there
1077 * are no more requests outstanding and no more
1078 * arrive within a small period of time, we fire
1079 * off the idle_work.
1080 */
1081 struct delayed_work idle_work;
1082
4b5aed62
DV
1083 /**
1084 * Are we in a non-interruptible section of code like
1085 * modesetting?
1086 */
1087 bool interruptible;
1088
f62a0076
CW
1089 /**
1090 * Is the GPU currently considered idle, or busy executing userspace
1091 * requests? Whilst idle, we attempt to power down the hardware and
1092 * display clocks. In order to reduce the effect on performance, there
1093 * is a slight delay before we do so.
1094 */
1095 bool busy;
1096
bdf1e7e3
DV
1097 /* the indicator for dispatch video commands on two BSD rings */
1098 int bsd_ring_dispatch_index;
1099
4b5aed62
DV
1100 /** Bit 6 swizzling required for X tiling */
1101 uint32_t bit_6_swizzle_x;
1102 /** Bit 6 swizzling required for Y tiling */
1103 uint32_t bit_6_swizzle_y;
1104
4b5aed62 1105 /* accounting, useful for userland debugging */
c20e8355 1106 spinlock_t object_stat_lock;
4b5aed62
DV
1107 size_t object_memory;
1108 u32 object_count;
1109};
1110
edc3d884
MK
1111struct drm_i915_error_state_buf {
1112 unsigned bytes;
1113 unsigned size;
1114 int err;
1115 u8 *buf;
1116 loff_t start;
1117 loff_t pos;
1118};
1119
fc16b48b
MK
1120struct i915_error_state_file_priv {
1121 struct drm_device *dev;
1122 struct drm_i915_error_state *error;
1123};
1124
99584db3
DV
1125struct i915_gpu_error {
1126 /* For hangcheck timer */
1127#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1128#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1129 /* Hang gpu twice in this window and your context gets banned */
1130#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1131
99584db3 1132 struct timer_list hangcheck_timer;
99584db3
DV
1133
1134 /* For reset and error_state handling. */
1135 spinlock_t lock;
1136 /* Protected by the above dev->gpu_error.lock. */
1137 struct drm_i915_error_state *first_error;
1138 struct work_struct work;
99584db3 1139
094f9a54
CW
1140
1141 unsigned long missed_irq_rings;
1142
1f83fee0 1143 /**
2ac0f450 1144 * State variable controlling the reset flow and count
1f83fee0 1145 *
2ac0f450
MK
1146 * This is a counter which gets incremented when reset is triggered,
1147 * and again when reset has been handled. So odd values (lowest bit set)
1148 * means that reset is in progress and even values that
1149 * (reset_counter >> 1):th reset was successfully completed.
1150 *
1151 * If reset is not completed succesfully, the I915_WEDGE bit is
1152 * set meaning that hardware is terminally sour and there is no
1153 * recovery. All waiters on the reset_queue will be woken when
1154 * that happens.
1155 *
1156 * This counter is used by the wait_seqno code to notice that reset
1157 * event happened and it needs to restart the entire ioctl (since most
1158 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1159 *
1160 * This is important for lock-free wait paths, where no contended lock
1161 * naturally enforces the correct ordering between the bail-out of the
1162 * waiter and the gpu reset work code.
1f83fee0
DV
1163 */
1164 atomic_t reset_counter;
1165
1f83fee0 1166#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1167#define I915_WEDGED (1 << 31)
1f83fee0
DV
1168
1169 /**
1170 * Waitqueue to signal when the reset has completed. Used by clients
1171 * that wait for dev_priv->mm.wedged to settle.
1172 */
1173 wait_queue_head_t reset_queue;
33196ded 1174
88b4aa87
MK
1175 /* Userspace knobs for gpu hang simulation;
1176 * combines both a ring mask, and extra flags
1177 */
1178 u32 stop_rings;
1179#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1180#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1181
1182 /* For missed irq/seqno simulation. */
1183 unsigned int test_irq_rings;
99584db3
DV
1184};
1185
b8efb17b
ZR
1186enum modeset_restore {
1187 MODESET_ON_LID_OPEN,
1188 MODESET_DONE,
1189 MODESET_SUSPENDED,
1190};
1191
6acab15a
PZ
1192struct ddi_vbt_port_info {
1193 uint8_t hdmi_level_shift;
311a2094
PZ
1194
1195 uint8_t supports_dvi:1;
1196 uint8_t supports_hdmi:1;
1197 uint8_t supports_dp:1;
6acab15a
PZ
1198};
1199
83a7280e
PB
1200enum drrs_support_type {
1201 DRRS_NOT_SUPPORTED = 0,
1202 STATIC_DRRS_SUPPORT = 1,
1203 SEAMLESS_DRRS_SUPPORT = 2
1204};
1205
41aa3448
RV
1206struct intel_vbt_data {
1207 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1208 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1209
1210 /* Feature bits */
1211 unsigned int int_tv_support:1;
1212 unsigned int lvds_dither:1;
1213 unsigned int lvds_vbt:1;
1214 unsigned int int_crt_support:1;
1215 unsigned int lvds_use_ssc:1;
1216 unsigned int display_clock_mode:1;
1217 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1218 unsigned int has_mipi:1;
41aa3448
RV
1219 int lvds_ssc_freq;
1220 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1221
83a7280e
PB
1222 enum drrs_support_type drrs_type;
1223
41aa3448
RV
1224 /* eDP */
1225 int edp_rate;
1226 int edp_lanes;
1227 int edp_preemphasis;
1228 int edp_vswing;
1229 bool edp_initialized;
1230 bool edp_support;
1231 int edp_bpp;
1232 struct edp_power_seq edp_pps;
1233
f00076d2
JN
1234 struct {
1235 u16 pwm_freq_hz;
39fbc9c8 1236 bool present;
f00076d2
JN
1237 bool active_low_pwm;
1238 } backlight;
1239
d17c5443
SK
1240 /* MIPI DSI */
1241 struct {
3e6bd011 1242 u16 port;
d17c5443 1243 u16 panel_id;
d3b542fc
SK
1244 struct mipi_config *config;
1245 struct mipi_pps_data *pps;
1246 u8 seq_version;
1247 u32 size;
1248 u8 *data;
1249 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1250 } dsi;
1251
41aa3448
RV
1252 int crt_ddc_pin;
1253
1254 int child_dev_num;
768f69c9 1255 union child_device_config *child_dev;
6acab15a
PZ
1256
1257 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1258};
1259
77c122bc
VS
1260enum intel_ddb_partitioning {
1261 INTEL_DDB_PART_1_2,
1262 INTEL_DDB_PART_5_6, /* IVB+ */
1263};
1264
1fd527cc
VS
1265struct intel_wm_level {
1266 bool enable;
1267 uint32_t pri_val;
1268 uint32_t spr_val;
1269 uint32_t cur_val;
1270 uint32_t fbc_val;
1271};
1272
820c1980 1273struct ilk_wm_values {
609cedef
VS
1274 uint32_t wm_pipe[3];
1275 uint32_t wm_lp[3];
1276 uint32_t wm_lp_spr[3];
1277 uint32_t wm_linetime[3];
1278 bool enable_fbc_wm;
1279 enum intel_ddb_partitioning partitioning;
1280};
1281
c67a470b 1282/*
765dab67
PZ
1283 * This struct helps tracking the state needed for runtime PM, which puts the
1284 * device in PCI D3 state. Notice that when this happens, nothing on the
1285 * graphics device works, even register access, so we don't get interrupts nor
1286 * anything else.
c67a470b 1287 *
765dab67
PZ
1288 * Every piece of our code that needs to actually touch the hardware needs to
1289 * either call intel_runtime_pm_get or call intel_display_power_get with the
1290 * appropriate power domain.
a8a8bd54 1291 *
765dab67
PZ
1292 * Our driver uses the autosuspend delay feature, which means we'll only really
1293 * suspend if we stay with zero refcount for a certain amount of time. The
1294 * default value is currently very conservative (see intel_init_runtime_pm), but
1295 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1296 *
1297 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1298 * goes back to false exactly before we reenable the IRQs. We use this variable
1299 * to check if someone is trying to enable/disable IRQs while they're supposed
1300 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1301 * case it happens.
c67a470b 1302 *
765dab67 1303 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1304 */
5d584b2e
PZ
1305struct i915_runtime_pm {
1306 bool suspended;
1307 bool irqs_disabled;
c67a470b
PZ
1308};
1309
926321d5
DV
1310enum intel_pipe_crc_source {
1311 INTEL_PIPE_CRC_SOURCE_NONE,
1312 INTEL_PIPE_CRC_SOURCE_PLANE1,
1313 INTEL_PIPE_CRC_SOURCE_PLANE2,
1314 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1315 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1316 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1317 INTEL_PIPE_CRC_SOURCE_TV,
1318 INTEL_PIPE_CRC_SOURCE_DP_B,
1319 INTEL_PIPE_CRC_SOURCE_DP_C,
1320 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1321 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1322 INTEL_PIPE_CRC_SOURCE_MAX,
1323};
1324
8bf1e9f1 1325struct intel_pipe_crc_entry {
ac2300d4 1326 uint32_t frame;
8bf1e9f1
SH
1327 uint32_t crc[5];
1328};
1329
b2c88f5b 1330#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1331struct intel_pipe_crc {
d538bbdf
DL
1332 spinlock_t lock;
1333 bool opened; /* exclusive access to the result file */
e5f75aca 1334 struct intel_pipe_crc_entry *entries;
926321d5 1335 enum intel_pipe_crc_source source;
d538bbdf 1336 int head, tail;
07144428 1337 wait_queue_head_t wq;
8bf1e9f1
SH
1338};
1339
f99d7069
DV
1340struct i915_frontbuffer_tracking {
1341 struct mutex lock;
1342
1343 /*
1344 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1345 * scheduled flips.
1346 */
1347 unsigned busy_bits;
1348 unsigned flip_bits;
1349};
1350
77fec556 1351struct drm_i915_private {
f4c956ad 1352 struct drm_device *dev;
42dcedd4 1353 struct kmem_cache *slab;
f4c956ad 1354
5c969aa7 1355 const struct intel_device_info info;
f4c956ad
DV
1356
1357 int relative_constants_mode;
1358
1359 void __iomem *regs;
1360
907b28c5 1361 struct intel_uncore uncore;
f4c956ad
DV
1362
1363 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1364
28c70f16 1365
f4c956ad
DV
1366 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1367 * controller on different i2c buses. */
1368 struct mutex gmbus_mutex;
1369
1370 /**
1371 * Base address of the gmbus and gpio block.
1372 */
1373 uint32_t gpio_mmio_base;
1374
b6fdd0f2
SS
1375 /* MMIO base address for MIPI regs */
1376 uint32_t mipi_mmio_base;
1377
28c70f16
DV
1378 wait_queue_head_t gmbus_wait_queue;
1379
f4c956ad 1380 struct pci_dev *bridge_dev;
a4872ba6 1381 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1382 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1383 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1384
1385 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1386 struct resource mch_res;
1387
f4c956ad
DV
1388 /* protects the irq masks */
1389 spinlock_t irq_lock;
1390
84c33a64
SG
1391 /* protects the mmio flip data */
1392 spinlock_t mmio_flip_lock;
1393
f8b79e58
ID
1394 bool display_irqs_enabled;
1395
9ee32fea
DV
1396 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1397 struct pm_qos_request pm_qos;
1398
f4c956ad 1399 /* DPIO indirect register protection */
09153000 1400 struct mutex dpio_lock;
f4c956ad
DV
1401
1402 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1403 union {
1404 u32 irq_mask;
1405 u32 de_irq_mask[I915_MAX_PIPES];
1406 };
f4c956ad 1407 u32 gt_irq_mask;
605cd25b 1408 u32 pm_irq_mask;
a6706b45 1409 u32 pm_rps_events;
91d181dd 1410 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1411
f4c956ad 1412 struct work_struct hotplug_work;
52d7eced 1413 bool enable_hotplug_processing;
b543fb04
EE
1414 struct {
1415 unsigned long hpd_last_jiffies;
1416 int hpd_cnt;
1417 enum {
1418 HPD_ENABLED = 0,
1419 HPD_DISABLED = 1,
1420 HPD_MARK_DISABLED = 2
1421 } hpd_mark;
1422 } hpd_stats[HPD_NUM_PINS];
142e2398 1423 u32 hpd_event_bits;
ac4c16c5 1424 struct timer_list hotplug_reenable_timer;
f4c956ad 1425
5c3fe8b0 1426 struct i915_fbc fbc;
439d7ac0 1427 struct i915_drrs drrs;
f4c956ad 1428 struct intel_opregion opregion;
41aa3448 1429 struct intel_vbt_data vbt;
f4c956ad
DV
1430
1431 /* overlay */
1432 struct intel_overlay *overlay;
f4c956ad 1433
58c68779
JN
1434 /* backlight registers and fields in struct intel_panel */
1435 spinlock_t backlight_lock;
31ad8ec6 1436
f4c956ad 1437 /* LVDS info */
f4c956ad
DV
1438 bool no_aux_handshake;
1439
f4c956ad
DV
1440 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1441 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1442 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1443
1444 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1445 unsigned int vlv_cdclk_freq;
f4c956ad 1446
645416f5
DV
1447 /**
1448 * wq - Driver workqueue for GEM.
1449 *
1450 * NOTE: Work items scheduled here are not allowed to grab any modeset
1451 * locks, for otherwise the flushing done in the pageflip code will
1452 * result in deadlocks.
1453 */
f4c956ad
DV
1454 struct workqueue_struct *wq;
1455
1456 /* Display functions */
1457 struct drm_i915_display_funcs display;
1458
1459 /* PCH chipset type */
1460 enum intel_pch pch_type;
17a303ec 1461 unsigned short pch_id;
f4c956ad
DV
1462
1463 unsigned long quirks;
1464
b8efb17b
ZR
1465 enum modeset_restore modeset_restore;
1466 struct mutex modeset_restore_lock;
673a394b 1467
a7bbbd63 1468 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1469 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1470
4b5aed62 1471 struct i915_gem_mm mm;
5cc9ed4b
CW
1472#if defined(CONFIG_MMU_NOTIFIER)
1473 DECLARE_HASHTABLE(mmu_notifiers, 7);
1474#endif
8781342d 1475
8781342d
DV
1476 /* Kernel Modesetting */
1477
9b9d172d 1478 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1479
76c4ac04
DL
1480 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1481 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1482 wait_queue_head_t pending_flip_queue;
1483
c4597872
DV
1484#ifdef CONFIG_DEBUG_FS
1485 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1486#endif
1487
e72f9fbf
DV
1488 int num_shared_dpll;
1489 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1490 struct intel_ddi_plls ddi_plls;
e4607fcf 1491 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1492
652c393a
JB
1493 /* Reclocking support */
1494 bool render_reclock_avail;
1495 bool lvds_downclock_avail;
18f9ed12
ZY
1496 /* indicates the reduced downclock for LVDS*/
1497 int lvds_downclock;
f99d7069
DV
1498
1499 struct i915_frontbuffer_tracking fb_tracking;
1500
652c393a 1501 u16 orig_clock;
f97108d1 1502
c4804411 1503 bool mchbar_need_disable;
f97108d1 1504
a4da4fa4
DV
1505 struct intel_l3_parity l3_parity;
1506
59124506
BW
1507 /* Cannot be determined by PCIID. You must always read a register. */
1508 size_t ellc_size;
1509
c6a828d3 1510 /* gen6+ rps state */
c85aa885 1511 struct intel_gen6_power_mgmt rps;
c6a828d3 1512
20e4d407
DV
1513 /* ilk-only ips/rps state. Everything in here is protected by the global
1514 * mchdev_lock in intel_pm.c */
c85aa885 1515 struct intel_ilk_power_mgmt ips;
b5e50c3f 1516
83c00f55 1517 struct i915_power_domains power_domains;
a38911a3 1518
a031d709 1519 struct i915_psr psr;
3f51e471 1520
99584db3 1521 struct i915_gpu_error gpu_error;
ae681d96 1522
c9cddffc
JB
1523 struct drm_i915_gem_object *vlv_pctx;
1524
4520f53a 1525#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1526 /* list of fbdev register on this device */
1527 struct intel_fbdev *fbdev;
4520f53a 1528#endif
e953fd7b 1529
073f34d9
JB
1530 /*
1531 * The console may be contended at resume, but we don't
1532 * want it to block on it.
1533 */
1534 struct work_struct console_resume_work;
1535
e953fd7b 1536 struct drm_property *broadcast_rgb_property;
3f43c48d 1537 struct drm_property *force_audio_property;
e3689190 1538
254f965c 1539 uint32_t hw_context_size;
a33afea5 1540 struct list_head context_list;
f4c956ad 1541
3e68320e 1542 u32 fdi_rx_config;
68d18ad7 1543
842f1c8b 1544 u32 suspend_count;
f4c956ad 1545 struct i915_suspend_saved_registers regfile;
ddeea5b0 1546 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1547
53615a5e
VS
1548 struct {
1549 /*
1550 * Raw watermark latency values:
1551 * in 0.1us units for WM0,
1552 * in 0.5us units for WM1+.
1553 */
1554 /* primary */
1555 uint16_t pri_latency[5];
1556 /* sprite */
1557 uint16_t spr_latency[5];
1558 /* cursor */
1559 uint16_t cur_latency[5];
609cedef
VS
1560
1561 /* current hardware state */
820c1980 1562 struct ilk_wm_values hw;
53615a5e
VS
1563 } wm;
1564
8a187455
PZ
1565 struct i915_runtime_pm pm;
1566
13cf5504
DA
1567 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1568 u32 long_hpd_port_mask;
1569 u32 short_hpd_port_mask;
1570 struct work_struct dig_port_work;
1571
231f42a4
DV
1572 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1573 * here! */
1574 struct i915_dri1_state dri1;
db1b76ca
DV
1575 /* Old ums support infrastructure, same warning applies. */
1576 struct i915_ums_state ums;
bdf1e7e3
DV
1577
1578 /*
1579 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1580 * will be rejected. Instead look for a better place.
1581 */
77fec556 1582};
1da177e4 1583
2c1792a1
CW
1584static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1585{
1586 return dev->dev_private;
1587}
1588
b4519513
CW
1589/* Iterate over initialised rings */
1590#define for_each_ring(ring__, dev_priv__, i__) \
1591 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1592 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1593
b1d7e4b4
WF
1594enum hdmi_force_audio {
1595 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1596 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1597 HDMI_AUDIO_AUTO, /* trust EDID */
1598 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1599};
1600
190d6cd5 1601#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1602
37e680a1
CW
1603struct drm_i915_gem_object_ops {
1604 /* Interface between the GEM object and its backing storage.
1605 * get_pages() is called once prior to the use of the associated set
1606 * of pages before to binding them into the GTT, and put_pages() is
1607 * called after we no longer need them. As we expect there to be
1608 * associated cost with migrating pages between the backing storage
1609 * and making them available for the GPU (e.g. clflush), we may hold
1610 * onto the pages after they are no longer referenced by the GPU
1611 * in case they may be used again shortly (for example migrating the
1612 * pages to a different memory domain within the GTT). put_pages()
1613 * will therefore most likely be called when the object itself is
1614 * being released or under memory pressure (where we attempt to
1615 * reap pages for the shrinker).
1616 */
1617 int (*get_pages)(struct drm_i915_gem_object *);
1618 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1619 int (*dmabuf_export)(struct drm_i915_gem_object *);
1620 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1621};
1622
a071fa00
DV
1623/*
1624 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1625 * considered to be the frontbuffer for the given plane interface-vise. This
1626 * doesn't mean that the hw necessarily already scans it out, but that any
1627 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1628 *
1629 * We have one bit per pipe and per scanout plane type.
1630 */
1631#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1632#define INTEL_FRONTBUFFER_BITS \
1633 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1634#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1635 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1636#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1637 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1638#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1639 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1640#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1641 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1642#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1643 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1644
673a394b 1645struct drm_i915_gem_object {
c397b908 1646 struct drm_gem_object base;
673a394b 1647
37e680a1
CW
1648 const struct drm_i915_gem_object_ops *ops;
1649
2f633156
BW
1650 /** List of VMAs backed by this object */
1651 struct list_head vma_list;
1652
c1ad11fc
CW
1653 /** Stolen memory for this object, instead of being backed by shmem. */
1654 struct drm_mm_node *stolen;
35c20a60 1655 struct list_head global_list;
673a394b 1656
69dc4987 1657 struct list_head ring_list;
b25cb2f8
BW
1658 /** Used in execbuf to temporarily hold a ref */
1659 struct list_head obj_exec_link;
673a394b
EA
1660
1661 /**
65ce3027
CW
1662 * This is set if the object is on the active lists (has pending
1663 * rendering and so a non-zero seqno), and is not set if it i s on
1664 * inactive (ready to be unbound) list.
673a394b 1665 */
0206e353 1666 unsigned int active:1;
673a394b
EA
1667
1668 /**
1669 * This is set if the object has been written to since last bound
1670 * to the GTT
1671 */
0206e353 1672 unsigned int dirty:1;
778c3544
DV
1673
1674 /**
1675 * Fence register bits (if any) for this object. Will be set
1676 * as needed when mapped into the GTT.
1677 * Protected by dev->struct_mutex.
778c3544 1678 */
4b9de737 1679 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1680
778c3544
DV
1681 /**
1682 * Advice: are the backing pages purgeable?
1683 */
0206e353 1684 unsigned int madv:2;
778c3544 1685
778c3544
DV
1686 /**
1687 * Current tiling mode for the object.
1688 */
0206e353 1689 unsigned int tiling_mode:2;
5d82e3e6
CW
1690 /**
1691 * Whether the tiling parameters for the currently associated fence
1692 * register have changed. Note that for the purposes of tracking
1693 * tiling changes we also treat the unfenced register, the register
1694 * slot that the object occupies whilst it executes a fenced
1695 * command (such as BLT on gen2/3), as a "fence".
1696 */
1697 unsigned int fence_dirty:1;
778c3544 1698
75e9e915
DV
1699 /**
1700 * Is the object at the current location in the gtt mappable and
1701 * fenceable? Used to avoid costly recalculations.
1702 */
0206e353 1703 unsigned int map_and_fenceable:1;
75e9e915 1704
fb7d516a
DV
1705 /**
1706 * Whether the current gtt mapping needs to be mappable (and isn't just
1707 * mappable by accident). Track pin and fault separate for a more
1708 * accurate mappable working set.
1709 */
0206e353
AJ
1710 unsigned int fault_mappable:1;
1711 unsigned int pin_mappable:1;
cc98b413 1712 unsigned int pin_display:1;
fb7d516a 1713
24f3a8cf
AG
1714 /*
1715 * Is the object to be mapped as read-only to the GPU
1716 * Only honoured if hardware has relevant pte bit
1717 */
1718 unsigned long gt_ro:1;
1719
caea7476
CW
1720 /*
1721 * Is the GPU currently using a fence to access this buffer,
1722 */
1723 unsigned int pending_fenced_gpu_access:1;
1724 unsigned int fenced_gpu_access:1;
1725
651d794f 1726 unsigned int cache_level:3;
93dfb40c 1727
7bddb01f 1728 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1729 unsigned int has_global_gtt_mapping:1;
9da3da66 1730 unsigned int has_dma_mapping:1;
7bddb01f 1731
a071fa00
DV
1732 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1733
9da3da66 1734 struct sg_table *pages;
a5570178 1735 int pages_pin_count;
673a394b 1736
1286ff73 1737 /* prime dma-buf support */
9a70cc2a
DA
1738 void *dma_buf_vmapping;
1739 int vmapping_count;
1740
a4872ba6 1741 struct intel_engine_cs *ring;
caea7476 1742
1c293ea3 1743 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1744 uint32_t last_read_seqno;
1745 uint32_t last_write_seqno;
caea7476
CW
1746 /** Breadcrumb of last fenced GPU access to the buffer. */
1747 uint32_t last_fenced_seqno;
673a394b 1748
778c3544 1749 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1750 uint32_t stride;
673a394b 1751
80075d49
DV
1752 /** References from framebuffers, locks out tiling changes. */
1753 unsigned long framebuffer_references;
1754
280b713b 1755 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1756 unsigned long *bit_17;
280b713b 1757
79e53945 1758 /** User space pin count and filp owning the pin */
aa5f8021 1759 unsigned long user_pin_count;
79e53945 1760 struct drm_file *pin_filp;
71acb5eb
DA
1761
1762 /** for phy allocated objects */
00731155 1763 drm_dma_handle_t *phys_handle;
673a394b 1764
5cc9ed4b
CW
1765 union {
1766 struct i915_gem_userptr {
1767 uintptr_t ptr;
1768 unsigned read_only :1;
1769 unsigned workers :4;
1770#define I915_GEM_USERPTR_MAX_WORKERS 15
1771
1772 struct mm_struct *mm;
1773 struct i915_mmu_object *mn;
1774 struct work_struct *work;
1775 } userptr;
1776 };
1777};
62b8b215 1778#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1779
a071fa00
DV
1780void i915_gem_track_fb(struct drm_i915_gem_object *old,
1781 struct drm_i915_gem_object *new,
1782 unsigned frontbuffer_bits);
1783
673a394b
EA
1784/**
1785 * Request queue structure.
1786 *
1787 * The request queue allows us to note sequence numbers that have been emitted
1788 * and may be associated with active buffers to be retired.
1789 *
1790 * By keeping this list, we can avoid having to do questionable
1791 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1792 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1793 */
1794struct drm_i915_gem_request {
852835f3 1795 /** On Which ring this request was generated */
a4872ba6 1796 struct intel_engine_cs *ring;
852835f3 1797
673a394b
EA
1798 /** GEM sequence number associated with this request. */
1799 uint32_t seqno;
1800
7d736f4f
MK
1801 /** Position in the ringbuffer of the start of the request */
1802 u32 head;
1803
1804 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1805 u32 tail;
1806
0e50e96b 1807 /** Context related to this request */
273497e5 1808 struct intel_context *ctx;
0e50e96b 1809
7d736f4f
MK
1810 /** Batch buffer related to this request if any */
1811 struct drm_i915_gem_object *batch_obj;
1812
673a394b
EA
1813 /** Time at which this request was emitted, in jiffies. */
1814 unsigned long emitted_jiffies;
1815
b962442e 1816 /** global list entry for this request */
673a394b 1817 struct list_head list;
b962442e 1818
f787a5f5 1819 struct drm_i915_file_private *file_priv;
b962442e
EA
1820 /** file_priv list entry for this request */
1821 struct list_head client_list;
673a394b
EA
1822};
1823
1824struct drm_i915_file_private {
b29c19b6 1825 struct drm_i915_private *dev_priv;
ab0e7ff9 1826 struct drm_file *file;
b29c19b6 1827
673a394b 1828 struct {
99057c81 1829 spinlock_t lock;
b962442e 1830 struct list_head request_list;
b29c19b6 1831 struct delayed_work idle_work;
673a394b 1832 } mm;
40521054 1833 struct idr context_idr;
e59ec13d 1834
b29c19b6 1835 atomic_t rps_wait_boost;
a4872ba6 1836 struct intel_engine_cs *bsd_ring;
673a394b
EA
1837};
1838
351e3db2
BV
1839/*
1840 * A command that requires special handling by the command parser.
1841 */
1842struct drm_i915_cmd_descriptor {
1843 /*
1844 * Flags describing how the command parser processes the command.
1845 *
1846 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1847 * a length mask if not set
1848 * CMD_DESC_SKIP: The command is allowed but does not follow the
1849 * standard length encoding for the opcode range in
1850 * which it falls
1851 * CMD_DESC_REJECT: The command is never allowed
1852 * CMD_DESC_REGISTER: The command should be checked against the
1853 * register whitelist for the appropriate ring
1854 * CMD_DESC_MASTER: The command is allowed if the submitting process
1855 * is the DRM master
1856 */
1857 u32 flags;
1858#define CMD_DESC_FIXED (1<<0)
1859#define CMD_DESC_SKIP (1<<1)
1860#define CMD_DESC_REJECT (1<<2)
1861#define CMD_DESC_REGISTER (1<<3)
1862#define CMD_DESC_BITMASK (1<<4)
1863#define CMD_DESC_MASTER (1<<5)
1864
1865 /*
1866 * The command's unique identification bits and the bitmask to get them.
1867 * This isn't strictly the opcode field as defined in the spec and may
1868 * also include type, subtype, and/or subop fields.
1869 */
1870 struct {
1871 u32 value;
1872 u32 mask;
1873 } cmd;
1874
1875 /*
1876 * The command's length. The command is either fixed length (i.e. does
1877 * not include a length field) or has a length field mask. The flag
1878 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1879 * a length mask. All command entries in a command table must include
1880 * length information.
1881 */
1882 union {
1883 u32 fixed;
1884 u32 mask;
1885 } length;
1886
1887 /*
1888 * Describes where to find a register address in the command to check
1889 * against the ring's register whitelist. Only valid if flags has the
1890 * CMD_DESC_REGISTER bit set.
1891 */
1892 struct {
1893 u32 offset;
1894 u32 mask;
1895 } reg;
1896
1897#define MAX_CMD_DESC_BITMASKS 3
1898 /*
1899 * Describes command checks where a particular dword is masked and
1900 * compared against an expected value. If the command does not match
1901 * the expected value, the parser rejects it. Only valid if flags has
1902 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1903 * are valid.
d4d48035
BV
1904 *
1905 * If the check specifies a non-zero condition_mask then the parser
1906 * only performs the check when the bits specified by condition_mask
1907 * are non-zero.
351e3db2
BV
1908 */
1909 struct {
1910 u32 offset;
1911 u32 mask;
1912 u32 expected;
d4d48035
BV
1913 u32 condition_offset;
1914 u32 condition_mask;
351e3db2
BV
1915 } bits[MAX_CMD_DESC_BITMASKS];
1916};
1917
1918/*
1919 * A table of commands requiring special handling by the command parser.
1920 *
1921 * Each ring has an array of tables. Each table consists of an array of command
1922 * descriptors, which must be sorted with command opcodes in ascending order.
1923 */
1924struct drm_i915_cmd_table {
1925 const struct drm_i915_cmd_descriptor *table;
1926 int count;
1927};
1928
5c969aa7 1929#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1930
ffbab09b
VS
1931#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1932#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1933#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1934#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1935#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1936#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1937#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1938#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1939#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1940#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1941#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1942#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1943#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1944#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1945#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1946#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1947#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1948#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1949#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1950 (dev)->pdev->device == 0x0152 || \
1951 (dev)->pdev->device == 0x015a)
1952#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1953 (dev)->pdev->device == 0x0106 || \
1954 (dev)->pdev->device == 0x010A)
70a3eb7a 1955#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1956#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1957#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1958#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1959#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1960#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1961 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1962#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1963 (((dev)->pdev->device & 0xf) == 0x2 || \
1964 ((dev)->pdev->device & 0xf) == 0x6 || \
1965 ((dev)->pdev->device & 0xf) == 0xe))
1966#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1967 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1968#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1969#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1970 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
1971/* ULX machines are also considered ULT. */
1972#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1973 (dev)->pdev->device == 0x0A1E)
b833d685 1974#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1975
85436696
JB
1976/*
1977 * The genX designation typically refers to the render engine, so render
1978 * capability related checks should use IS_GEN, while display and other checks
1979 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1980 * chips, etc.).
1981 */
cae5852d
ZN
1982#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1983#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1984#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1985#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1986#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1987#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1988#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1989
73ae478c
BW
1990#define RENDER_RING (1<<RCS)
1991#define BSD_RING (1<<VCS)
1992#define BLT_RING (1<<BCS)
1993#define VEBOX_RING (1<<VECS)
845f74a7 1994#define BSD2_RING (1<<VCS2)
63c42e56 1995#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 1996#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
1997#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1998#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1999#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2000#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2001 to_i915(dev)->ellc_size)
cae5852d
ZN
2002#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2003
254f965c 2004#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2005#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2006#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2007#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2008#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2009
05394f39 2010#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2011#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2012
b45305fc
DV
2013/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2014#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2015/*
2016 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2017 * even when in MSI mode. This results in spurious interrupt warnings if the
2018 * legacy irq no. is shared with another device. The kernel then disables that
2019 * interrupt source and so prevents the other device from working properly.
2020 */
2021#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2022#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2023
cae5852d
ZN
2024/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2025 * rows, which changed the alignment requirements and fence programming.
2026 */
2027#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2028 IS_I915GM(dev)))
2029#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2030#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2031#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2032#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2033#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2034
2035#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2036#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2037#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2038
2a114cc1 2039#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2040
dd93be58 2041#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2042#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2043#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2044#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2045 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2046
17a303ec
PZ
2047#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2048#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2049#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2050#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2051#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2052#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2053
2c1792a1 2054#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2055#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2056#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2057#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2058#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2059#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2060
040d2baa
BW
2061/* DPF == dynamic parity feature */
2062#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2063#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2064
c8735b0c
BW
2065#define GT_FREQUENCY_MULTIPLIER 50
2066
05394f39
CW
2067#include "i915_trace.h"
2068
baa70943 2069extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2070extern int i915_max_ioctl;
2071
6a9ee8af
DA
2072extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2073extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2074extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2075extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2076
d330a953
JN
2077/* i915_params.c */
2078struct i915_params {
2079 int modeset;
2080 int panel_ignore_lid;
2081 unsigned int powersave;
2082 int semaphores;
2083 unsigned int lvds_downclock;
2084 int lvds_channel_mode;
2085 int panel_use_ssc;
2086 int vbt_sdvo_panel_type;
2087 int enable_rc6;
2088 int enable_fbc;
d330a953
JN
2089 int enable_ppgtt;
2090 int enable_psr;
2091 unsigned int preliminary_hw_support;
2092 int disable_power_well;
2093 int enable_ips;
e5aa6541 2094 int invert_brightness;
351e3db2 2095 int enable_cmd_parser;
e5aa6541
DL
2096 /* leave bools at the end to not create holes */
2097 bool enable_hangcheck;
2098 bool fastboot;
d330a953
JN
2099 bool prefault_disable;
2100 bool reset;
a0bae57f 2101 bool disable_display;
7a10dfa6 2102 bool disable_vtd_wa;
84c33a64 2103 int use_mmio_flip;
d330a953
JN
2104};
2105extern struct i915_params i915 __read_mostly;
2106
1da177e4 2107 /* i915_dma.c */
d05c617e 2108void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2109extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2110extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2111extern int i915_driver_unload(struct drm_device *);
2885f6ac 2112extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2113extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2114extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2115 struct drm_file *file);
673a394b 2116extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2117 struct drm_file *file);
84b1fd10 2118extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2119#ifdef CONFIG_COMPAT
0d6aa60b
DA
2120extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2121 unsigned long arg);
c43b5634 2122#endif
673a394b 2123extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2124 struct drm_clip_rect *box,
2125 int DR1, int DR4);
8e96d9c4 2126extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2127extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2128extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2129extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2130extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2131extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2132int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2133
073f34d9 2134extern void intel_console_resume(struct work_struct *work);
af6061af 2135
1da177e4 2136/* i915_irq.c */
10cd45b6 2137void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2138__printf(3, 4)
2139void i915_handle_error(struct drm_device *dev, bool wedged,
2140 const char *fmt, ...);
1da177e4 2141
76c3552f
D
2142void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2143 int new_delay);
f71d4af4 2144extern void intel_irq_init(struct drm_device *dev);
20afbda2 2145extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2146
2147extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2148extern void intel_uncore_early_sanitize(struct drm_device *dev,
2149 bool restore_forcewake);
907b28c5 2150extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2151extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2152extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2153extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2154
7c463586 2155void
50227e1c 2156i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2157 u32 status_mask);
7c463586
KP
2158
2159void
50227e1c 2160i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2161 u32 status_mask);
7c463586 2162
f8b79e58
ID
2163void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2164void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2165
673a394b
EA
2166/* i915_gem.c */
2167int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file_priv);
2169int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *file_priv);
2171int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *file_priv);
2173int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *file_priv);
2175int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2176 struct drm_file *file_priv);
de151cf6
JB
2177int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2178 struct drm_file *file_priv);
673a394b
EA
2179int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2180 struct drm_file *file_priv);
2181int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file_priv);
2183int i915_gem_execbuffer(struct drm_device *dev, void *data,
2184 struct drm_file *file_priv);
76446cac
JB
2185int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2186 struct drm_file *file_priv);
673a394b
EA
2187int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file_priv);
2189int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file_priv);
2191int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file_priv);
199adf40
BW
2193int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file);
2195int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2196 struct drm_file *file);
673a394b
EA
2197int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2198 struct drm_file *file_priv);
3ef94daa
CW
2199int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2200 struct drm_file *file_priv);
673a394b
EA
2201int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2202 struct drm_file *file_priv);
2203int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2204 struct drm_file *file_priv);
2205int i915_gem_set_tiling(struct drm_device *dev, void *data,
2206 struct drm_file *file_priv);
2207int i915_gem_get_tiling(struct drm_device *dev, void *data,
2208 struct drm_file *file_priv);
5cc9ed4b
CW
2209int i915_gem_init_userptr(struct drm_device *dev);
2210int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file);
5a125c3c
EA
2212int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
23ba4fd0
BW
2214int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
673a394b 2216void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2217void *i915_gem_object_alloc(struct drm_device *dev);
2218void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2219void i915_gem_object_init(struct drm_i915_gem_object *obj,
2220 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2221struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2222 size_t size);
7e0d96bc
BW
2223void i915_init_vm(struct drm_i915_private *dev_priv,
2224 struct i915_address_space *vm);
673a394b 2225void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2226void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2227
1ec9e26d
DV
2228#define PIN_MAPPABLE 0x1
2229#define PIN_NONBLOCK 0x2
bf3d149b 2230#define PIN_GLOBAL 0x4
d23db88c
CW
2231#define PIN_OFFSET_BIAS 0x8
2232#define PIN_OFFSET_MASK (~4095)
2021746e 2233int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2234 struct i915_address_space *vm,
2021746e 2235 uint32_t alignment,
d23db88c 2236 uint64_t flags);
07fe0b12 2237int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2238int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2239void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2240void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2241void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2242
4c914c0c
BV
2243int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2244 int *needs_clflush);
2245
37e680a1 2246int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2247static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2248{
67d5a50c
ID
2249 struct sg_page_iter sg_iter;
2250
2251 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2252 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2253
2254 return NULL;
9da3da66 2255}
a5570178
CW
2256static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2257{
2258 BUG_ON(obj->pages == NULL);
2259 obj->pages_pin_count++;
2260}
2261static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2262{
2263 BUG_ON(obj->pages_pin_count == 0);
2264 obj->pages_pin_count--;
2265}
2266
54cf91dc 2267int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2268int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2269 struct intel_engine_cs *to);
e2d05a8b 2270void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2271 struct intel_engine_cs *ring);
ff72145b
DA
2272int i915_gem_dumb_create(struct drm_file *file_priv,
2273 struct drm_device *dev,
2274 struct drm_mode_create_dumb *args);
2275int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2276 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2277/**
2278 * Returns true if seq1 is later than seq2.
2279 */
2280static inline bool
2281i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2282{
2283 return (int32_t)(seq1 - seq2) >= 0;
2284}
2285
fca26bb4
MK
2286int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2287int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2288int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2289int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2290
d8ffa60b
DV
2291bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2292void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2293
8d9fc7fd 2294struct drm_i915_gem_request *
a4872ba6 2295i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2296
b29c19b6 2297bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2298void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2299int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2300 bool interruptible);
84c33a64
SG
2301int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2302
1f83fee0
DV
2303static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2304{
2305 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2306 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2307}
2308
2309static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2310{
2ac0f450
MK
2311 return atomic_read(&error->reset_counter) & I915_WEDGED;
2312}
2313
2314static inline u32 i915_reset_count(struct i915_gpu_error *error)
2315{
2316 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2317}
a71d8d94 2318
88b4aa87
MK
2319static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2320{
2321 return dev_priv->gpu_error.stop_rings == 0 ||
2322 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2323}
2324
2325static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2326{
2327 return dev_priv->gpu_error.stop_rings == 0 ||
2328 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2329}
2330
069efc1d 2331void i915_gem_reset(struct drm_device *dev);
000433b6 2332bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2333int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2334int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2335int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2336int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2337void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2338void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2339int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2340int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2341int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2342 struct drm_file *file,
7d736f4f 2343 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2344 u32 *seqno);
2345#define i915_add_request(ring, seqno) \
854c94a7 2346 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2347int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2348 uint32_t seqno);
de151cf6 2349int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2350int __must_check
2351i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2352 bool write);
2353int __must_check
dabdfe02
CW
2354i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2355int __must_check
2da3b9b9
CW
2356i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2357 u32 alignment,
a4872ba6 2358 struct intel_engine_cs *pipelined);
cc98b413 2359void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2360int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2361 int align);
b29c19b6 2362int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2363void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2364
0fa87796
ID
2365uint32_t
2366i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2367uint32_t
d865110c
ID
2368i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2369 int tiling_mode, bool fenced);
467cffba 2370
e4ffd173
CW
2371int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2372 enum i915_cache_level cache_level);
2373
1286ff73
DV
2374struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2375 struct dma_buf *dma_buf);
2376
2377struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2378 struct drm_gem_object *gem_obj, int flags);
2379
19b2dbde
CW
2380void i915_gem_restore_fences(struct drm_device *dev);
2381
a70a3148
BW
2382unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2383 struct i915_address_space *vm);
2384bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2385bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2386 struct i915_address_space *vm);
2387unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2388 struct i915_address_space *vm);
2389struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2390 struct i915_address_space *vm);
accfef2e
BW
2391struct i915_vma *
2392i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2393 struct i915_address_space *vm);
5c2abbea
BW
2394
2395struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2396static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2397 struct i915_vma *vma;
2398 list_for_each_entry(vma, &obj->vma_list, vma_link)
2399 if (vma->pin_count > 0)
2400 return true;
2401 return false;
2402}
5c2abbea 2403
a70a3148
BW
2404/* Some GGTT VM helpers */
2405#define obj_to_ggtt(obj) \
2406 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2407static inline bool i915_is_ggtt(struct i915_address_space *vm)
2408{
2409 struct i915_address_space *ggtt =
2410 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2411 return vm == ggtt;
2412}
2413
2414static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2415{
2416 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2417}
2418
2419static inline unsigned long
2420i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2421{
2422 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2423}
2424
2425static inline unsigned long
2426i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2427{
2428 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2429}
c37e2204
BW
2430
2431static inline int __must_check
2432i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2433 uint32_t alignment,
1ec9e26d 2434 unsigned flags)
c37e2204 2435{
bf3d149b 2436 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2437}
a70a3148 2438
b287110e
DV
2439static inline int
2440i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2441{
2442 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2443}
2444
2445void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2446
254f965c 2447/* i915_gem_context.c */
0eea67eb 2448#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2449int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2450void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2451void i915_gem_context_reset(struct drm_device *dev);
e422b888 2452int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2453int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2454void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2455int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2456 struct intel_context *to);
2457struct intel_context *
41bde553 2458i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2459void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2460static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2461{
691e6415 2462 kref_get(&ctx->ref);
dce3271b
MK
2463}
2464
273497e5 2465static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2466{
691e6415 2467 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2468}
2469
273497e5 2470static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2471{
821d66dd 2472 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2473}
2474
84624813
BW
2475int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2476 struct drm_file *file);
2477int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2478 struct drm_file *file);
1286ff73 2479
9d0a6fa6 2480/* i915_gem_render_state.c */
a4872ba6 2481int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2482/* i915_gem_evict.c */
2483int __must_check i915_gem_evict_something(struct drm_device *dev,
2484 struct i915_address_space *vm,
2485 int min_size,
2486 unsigned alignment,
2487 unsigned cache_level,
d23db88c
CW
2488 unsigned long start,
2489 unsigned long end,
1ec9e26d 2490 unsigned flags);
679845ed
BW
2491int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2492int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2493
0260c420 2494/* belongs in i915_gem_gtt.h */
d09105c6 2495static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2496{
2497 if (INTEL_INFO(dev)->gen < 6)
2498 intel_gtt_chipset_flush();
2499}
246cbfb5 2500
9797fbfb
CW
2501/* i915_gem_stolen.c */
2502int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2503int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2504void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2505void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2506struct drm_i915_gem_object *
2507i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2508struct drm_i915_gem_object *
2509i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2510 u32 stolen_offset,
2511 u32 gtt_offset,
2512 u32 size);
9797fbfb 2513
673a394b 2514/* i915_gem_tiling.c */
2c1792a1 2515static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2516{
50227e1c 2517 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2518
2519 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2520 obj->tiling_mode != I915_TILING_NONE;
2521}
2522
673a394b 2523void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2524void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2525void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2526
2527/* i915_gem_debug.c */
23bc5982
CW
2528#if WATCH_LISTS
2529int i915_verify_lists(struct drm_device *dev);
673a394b 2530#else
23bc5982 2531#define i915_verify_lists(dev) 0
673a394b 2532#endif
1da177e4 2533
2017263e 2534/* i915_debugfs.c */
27c202ad
BG
2535int i915_debugfs_init(struct drm_minor *minor);
2536void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2537#ifdef CONFIG_DEBUG_FS
07144428
DL
2538void intel_display_crc_init(struct drm_device *dev);
2539#else
f8c168fa 2540static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2541#endif
84734a04
MK
2542
2543/* i915_gpu_error.c */
edc3d884
MK
2544__printf(2, 3)
2545void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2546int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2547 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2548int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2549 size_t count, loff_t pos);
2550static inline void i915_error_state_buf_release(
2551 struct drm_i915_error_state_buf *eb)
2552{
2553 kfree(eb->buf);
2554}
58174462
MK
2555void i915_capture_error_state(struct drm_device *dev, bool wedge,
2556 const char *error_msg);
84734a04
MK
2557void i915_error_state_get(struct drm_device *dev,
2558 struct i915_error_state_file_priv *error_priv);
2559void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2560void i915_destroy_error_state(struct drm_device *dev);
2561
2562void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2563const char *i915_cache_level_str(int type);
2017263e 2564
351e3db2 2565/* i915_cmd_parser.c */
d728c8ef 2566int i915_cmd_parser_get_version(void);
a4872ba6
OM
2567int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2568void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2569bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2570int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2571 struct drm_i915_gem_object *batch_obj,
2572 u32 batch_start_offset,
2573 bool is_master);
2574
317c35d1
JB
2575/* i915_suspend.c */
2576extern int i915_save_state(struct drm_device *dev);
2577extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2578
d8157a36
DV
2579/* i915_ums.c */
2580void i915_save_display_reg(struct drm_device *dev);
2581void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2582
0136db58
BW
2583/* i915_sysfs.c */
2584void i915_setup_sysfs(struct drm_device *dev_priv);
2585void i915_teardown_sysfs(struct drm_device *dev_priv);
2586
f899fc64
CW
2587/* intel_i2c.c */
2588extern int intel_setup_gmbus(struct drm_device *dev);
2589extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2590static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2591{
2ed06c93 2592 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2593}
2594
2595extern struct i2c_adapter *intel_gmbus_get_adapter(
2596 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2597extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2598extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2599static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2600{
2601 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2602}
f899fc64
CW
2603extern void intel_i2c_reset(struct drm_device *dev);
2604
3b617967 2605/* intel_opregion.c */
9c4b0a68 2606struct intel_encoder;
44834a67 2607#ifdef CONFIG_ACPI
27d50c82 2608extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2609extern void intel_opregion_init(struct drm_device *dev);
2610extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2611extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2612extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2613 bool enable);
ecbc5cf3
JN
2614extern int intel_opregion_notify_adapter(struct drm_device *dev,
2615 pci_power_t state);
65e082c9 2616#else
27d50c82 2617static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2618static inline void intel_opregion_init(struct drm_device *dev) { return; }
2619static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2620static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2621static inline int
2622intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2623{
2624 return 0;
2625}
ecbc5cf3
JN
2626static inline int
2627intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2628{
2629 return 0;
2630}
65e082c9 2631#endif
8ee1c3db 2632
723bfd70
JB
2633/* intel_acpi.c */
2634#ifdef CONFIG_ACPI
2635extern void intel_register_dsm_handler(void);
2636extern void intel_unregister_dsm_handler(void);
2637#else
2638static inline void intel_register_dsm_handler(void) { return; }
2639static inline void intel_unregister_dsm_handler(void) { return; }
2640#endif /* CONFIG_ACPI */
2641
79e53945 2642/* modesetting */
f817586c 2643extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2644extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2645extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2646extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2647extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2648extern void intel_connector_unregister(struct intel_connector *);
28d52043 2649extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2650extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2651 bool force_restore);
44cec740 2652extern void i915_redisable_vga(struct drm_device *dev);
04098753 2653extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2654extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2655extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2656extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2657extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2658extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2659extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2660extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2661extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
5209b1f4
ID
2662extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2663 bool enable);
0206e353
AJ
2664extern void intel_detect_pch(struct drm_device *dev);
2665extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2666extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2667
2911a35b 2668extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2669int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file);
b6359918
MK
2671int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file);
575155a9 2673
84c33a64
SG
2674void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2675
6ef3d427
CW
2676/* overlay */
2677extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2678extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2679 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2680
2681extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2682extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2683 struct drm_device *dev,
2684 struct intel_display_error_state *error);
6ef3d427 2685
b7287d80
BW
2686/* On SNB platform, before reading ring registers forcewake bit
2687 * must be set to prevent GT core from power down and stale values being
2688 * returned.
2689 */
c8d9a590
D
2690void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2691void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2692void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2693
42c0526c
BW
2694int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2695int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2696
2697/* intel_sideband.c */
64936258
JN
2698u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2699void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2700u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2701u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2702void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2703u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2704void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2705u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2706void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2707u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2708void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2709u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2710void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2711u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2712void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2713u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2714 enum intel_sbi_destination destination);
2715void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2716 enum intel_sbi_destination destination);
e9fe51c6
SK
2717u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2718void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2719
2ec3815f
VS
2720int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2721int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2722
c8d9a590
D
2723#define FORCEWAKE_RENDER (1 << 0)
2724#define FORCEWAKE_MEDIA (1 << 1)
2725#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2726
2727
0b274481
BW
2728#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2729#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2730
2731#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2732#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2733#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2734#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2735
2736#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2737#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2738#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2739#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2740
698b3135
CW
2741/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2742 * will be implemented using 2 32-bit writes in an arbitrary order with
2743 * an arbitrary delay between them. This can cause the hardware to
2744 * act upon the intermediate value, possibly leading to corruption and
2745 * machine death. You have been warned.
2746 */
0b274481
BW
2747#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2748#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2749
50877445
CW
2750#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2751 u32 upper = I915_READ(upper_reg); \
2752 u32 lower = I915_READ(lower_reg); \
2753 u32 tmp = I915_READ(upper_reg); \
2754 if (upper != tmp) { \
2755 upper = tmp; \
2756 lower = I915_READ(lower_reg); \
2757 WARN_ON(I915_READ(upper_reg) != upper); \
2758 } \
2759 (u64)upper << 32 | lower; })
2760
cae5852d
ZN
2761#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2762#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2763
55bc60db
VS
2764/* "Broadcast RGB" property */
2765#define INTEL_BROADCAST_RGB_AUTO 0
2766#define INTEL_BROADCAST_RGB_FULL 1
2767#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2768
766aa1c4
VS
2769static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2770{
2771 if (HAS_PCH_SPLIT(dev))
2772 return CPU_VGACNTRL;
2773 else if (IS_VALLEYVIEW(dev))
2774 return VLV_VGACNTRL;
2775 else
2776 return VGACNTRL;
2777}
2778
2bb4629a
VS
2779static inline void __user *to_user_ptr(u64 address)
2780{
2781 return (void __user *)(uintptr_t)address;
2782}
2783
df97729f
ID
2784static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2785{
2786 unsigned long j = msecs_to_jiffies(m);
2787
2788 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2789}
2790
2791static inline unsigned long
2792timespec_to_jiffies_timeout(const struct timespec *value)
2793{
2794 unsigned long j = timespec_to_jiffies(value);
2795
2796 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2797}
2798
dce56b3c
PZ
2799/*
2800 * If you need to wait X milliseconds between events A and B, but event B
2801 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2802 * when event A happened, then just before event B you call this function and
2803 * pass the timestamp as the first argument, and X as the second argument.
2804 */
2805static inline void
2806wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2807{
ec5e0cfb 2808 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2809
2810 /*
2811 * Don't re-read the value of "jiffies" every time since it may change
2812 * behind our back and break the math.
2813 */
2814 tmp_jiffies = jiffies;
2815 target_jiffies = timestamp_jiffies +
2816 msecs_to_jiffies_timeout(to_wait_ms);
2817
2818 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2819 remaining_jiffies = target_jiffies - tmp_jiffies;
2820 while (remaining_jiffies)
2821 remaining_jiffies =
2822 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2823 }
2824}
2825
1da177e4 2826#endif
This page took 0.97384 seconds and 5 git commands to generate.