drm/i915: Switch eviction code to use vmas
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MCA
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
23bc5982 204#define WATCH_LISTS 0
42d6ab48 205#define WATCH_GTT 0
673a394b 206
71acb5eb
DA
207#define I915_GEM_PHYS_CURSOR_0 1
208#define I915_GEM_PHYS_CURSOR_1 2
209#define I915_GEM_PHYS_OVERLAY_REGS 3
210#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
05394f39 216 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
217};
218
0a3e67a4
JB
219struct opregion_header;
220struct opregion_acpi;
221struct opregion_swsci;
222struct opregion_asle;
223
8ee1c3db 224struct intel_opregion {
5bc4418b
BW
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 struct opregion_asle __iomem *asle;
229 void __iomem *vbt;
01fe9dbd 230 u32 __iomem *lid_state;
8ee1c3db 231};
44834a67 232#define OPREGION_SIZE (8*1024)
8ee1c3db 233
6ef3d427
CW
234struct intel_overlay;
235struct intel_overlay_error_state;
236
7c1c2871
DA
237struct drm_i915_master_private {
238 drm_local_map_t *sarea;
239 struct _drm_i915_sarea *sarea_priv;
240};
de151cf6 241#define I915_FENCE_REG_NONE -1
42b5aeab
VS
242#define I915_MAX_NUM_FENCES 32
243/* 32 fences + sign bit for FENCE_REG_NONE */
244#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
245
246struct drm_i915_fence_reg {
007cc8ac 247 struct list_head lru_list;
caea7476 248 struct drm_i915_gem_object *obj;
1690e1eb 249 int pin_count;
de151cf6 250};
7c1c2871 251
9b9d172d 252struct sdvo_device_mapping {
e957d772 253 u8 initialized;
9b9d172d 254 u8 dvo_port;
255 u8 slave_addr;
256 u8 dvo_wiring;
e957d772 257 u8 i2c_pin;
b1083333 258 u8 ddc_pin;
9b9d172d 259};
260
c4a1d9e4
CW
261struct intel_display_error_state;
262
63eeaf38 263struct drm_i915_error_state {
742cbee8 264 struct kref ref;
63eeaf38
JB
265 u32 eir;
266 u32 pgtbl_er;
be998e2e 267 u32 ier;
b9a3906b 268 u32 ccid;
0f3b6849
CW
269 u32 derrmr;
270 u32 forcewake;
9574b3fe 271 bool waiting[I915_NUM_RINGS];
9db4a9c7 272 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
273 u32 tail[I915_NUM_RINGS];
274 u32 head[I915_NUM_RINGS];
0f3b6849 275 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
276 u32 ipeir[I915_NUM_RINGS];
277 u32 ipehr[I915_NUM_RINGS];
278 u32 instdone[I915_NUM_RINGS];
279 u32 acthd[I915_NUM_RINGS];
7e3b8737 280 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 281 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 282 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
283 /* our own tracking of ring head and tail */
284 u32 cpu_ring_head[I915_NUM_RINGS];
285 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 286 u32 error; /* gen6+ */
71e172e8 287 u32 err_int; /* gen7 */
c1cd90ed
DV
288 u32 instpm[I915_NUM_RINGS];
289 u32 instps[I915_NUM_RINGS];
050ee91f 290 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 291 u32 seqno[I915_NUM_RINGS];
9df30794 292 u64 bbaddr;
33f3f518
DV
293 u32 fault_reg[I915_NUM_RINGS];
294 u32 done_reg;
c1cd90ed 295 u32 faddr[I915_NUM_RINGS];
4b9de737 296 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 297 struct timeval time;
52d39a21
CW
298 struct drm_i915_error_ring {
299 struct drm_i915_error_object {
300 int page_count;
301 u32 gtt_offset;
302 u32 *pages[0];
8c123e54 303 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
304 struct drm_i915_error_request {
305 long jiffies;
306 u32 seqno;
ee4f42b1 307 u32 tail;
52d39a21
CW
308 } *requests;
309 int num_requests;
310 } ring[I915_NUM_RINGS];
9df30794 311 struct drm_i915_error_buffer {
a779e5ab 312 u32 size;
9df30794 313 u32 name;
0201f1ec 314 u32 rseqno, wseqno;
9df30794
CW
315 u32 gtt_offset;
316 u32 read_domains;
317 u32 write_domain;
4b9de737 318 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
319 s32 pinned:2;
320 u32 tiling:2;
321 u32 dirty:1;
322 u32 purgeable:1;
5d1333fc 323 s32 ring:4;
93dfb40c 324 u32 cache_level:2;
95f5301d
BW
325 } **active_bo, **pinned_bo;
326 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 327 struct intel_overlay_error_state *overlay;
c4a1d9e4 328 struct intel_display_error_state *display;
63eeaf38
JB
329};
330
b8cecdf5 331struct intel_crtc_config;
0e8ffe1b 332struct intel_crtc;
ee9300bb
DV
333struct intel_limit;
334struct dpll;
b8cecdf5 335
e70236a8 336struct drm_i915_display_funcs {
ee5382ae 337 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
338 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
339 void (*disable_fbc)(struct drm_device *dev);
340 int (*get_display_clock_speed)(struct drm_device *dev);
341 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
342 /**
343 * find_dpll() - Find the best values for the PLL
344 * @limit: limits for the PLL
345 * @crtc: current CRTC
346 * @target: target frequency in kHz
347 * @refclk: reference clock frequency in kHz
348 * @match_clock: if provided, @best_clock P divider must
349 * match the P divider from @match_clock
350 * used for LVDS downclocking
351 * @best_clock: best PLL values found
352 *
353 * Returns true on success, false on failure.
354 */
355 bool (*find_dpll)(const struct intel_limit *limit,
356 struct drm_crtc *crtc,
357 int target, int refclk,
358 struct dpll *match_clock,
359 struct dpll *best_clock);
d210246a 360 void (*update_wm)(struct drm_device *dev);
adf3d35e
VS
361 void (*update_sprite_wm)(struct drm_plane *plane,
362 struct drm_crtc *crtc,
4c4ff43a 363 uint32_t sprite_width, int pixel_size,
bdd57d03 364 bool enable, bool scaled);
47fab737 365 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
f1f644dc 370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 371 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
372 int x, int y,
373 struct drm_framebuffer *old_fb);
76e5a89c
DV
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 376 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
674cf967 379 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 380 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj);
17638cd6
JB
384 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
385 int x, int y);
20afbda2 386 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
387 /* clock updates for mode set */
388 /* cursor updates */
389 /* render clock increase/decrease */
390 /* display clock increase/decrease */
391 /* pll clock increase/decrease */
e70236a8
JB
392};
393
907b28c5 394struct intel_uncore_funcs {
990bbdad
CW
395 void (*force_wake_get)(struct drm_i915_private *dev_priv);
396 void (*force_wake_put)(struct drm_i915_private *dev_priv);
397};
398
907b28c5
CW
399struct intel_uncore {
400 spinlock_t lock; /** lock is also taken in irq contexts. */
401
402 struct intel_uncore_funcs funcs;
403
404 unsigned fifo_count;
405 unsigned forcewake_count;
406};
407
79fc46df
DL
408#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
409 func(is_mobile) sep \
410 func(is_i85x) sep \
411 func(is_i915g) sep \
412 func(is_i945gm) sep \
413 func(is_g33) sep \
414 func(need_gfx_hws) sep \
415 func(is_g4x) sep \
416 func(is_pineview) sep \
417 func(is_broadwater) sep \
418 func(is_crestline) sep \
419 func(is_ivybridge) sep \
420 func(is_valleyview) sep \
421 func(is_haswell) sep \
422 func(has_force_wake) sep \
423 func(has_fbc) sep \
424 func(has_pipe_cxsr) sep \
425 func(has_hotplug) sep \
426 func(cursor_needs_physical) sep \
427 func(has_overlay) sep \
428 func(overlay_needs_physical) sep \
429 func(supports_tv) sep \
430 func(has_bsd_ring) sep \
431 func(has_blt_ring) sep \
f72a1183 432 func(has_vebox_ring) sep \
dd93be58 433 func(has_llc) sep \
30568c45
DL
434 func(has_ddi) sep \
435 func(has_fpga_dbg)
c96ea64e 436
a587f779
DL
437#define DEFINE_FLAG(name) u8 name:1
438#define SEP_SEMICOLON ;
c96ea64e 439
cfdf1fa2 440struct intel_device_info {
10fce67a 441 u32 display_mmio_offset;
7eb552ae 442 u8 num_pipes:3;
c96c3a8c 443 u8 gen;
a587f779 444 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
445};
446
a587f779
DL
447#undef DEFINE_FLAG
448#undef SEP_SEMICOLON
449
7faf1ab2
DV
450enum i915_cache_level {
451 I915_CACHE_NONE = 0,
350ec881
CW
452 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
453 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
454 caches, eg sampler/render caches, and the
455 large Last-Level-Cache. LLC is coherent with
456 the CPU, but L3 is only visible to the GPU. */
651d794f 457 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
458};
459
2d04befb
KG
460typedef uint32_t gen6_gtt_pte_t;
461
853ba5d2 462struct i915_address_space {
93bd8649 463 struct drm_mm mm;
853ba5d2 464 struct drm_device *dev;
a7bbbd63 465 struct list_head global_link;
853ba5d2
BW
466 unsigned long start; /* Start offset always 0 for dri2 */
467 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
468
469 struct {
470 dma_addr_t addr;
471 struct page *page;
472 } scratch;
473
5cef07e1
BW
474 /**
475 * List of objects currently involved in rendering.
476 *
477 * Includes buffers having the contents of their GPU caches
478 * flushed, not necessarily primitives. last_rendering_seqno
479 * represents when the rendering involved will be completed.
480 *
481 * A reference is held on the buffer while on this list.
482 */
483 struct list_head active_list;
484
485 /**
486 * LRU list of objects which are not in the ringbuffer and
487 * are ready to unbind, but are still in the GTT.
488 *
489 * last_rendering_seqno is 0 while an object is in this list.
490 *
491 * A reference is not held on the buffer while on this list,
492 * as merely being GTT-bound shouldn't prevent its being
493 * freed, and we'll pull it off the list in the free path.
494 */
495 struct list_head inactive_list;
496
853ba5d2
BW
497 /* FIXME: Need a more generic return type */
498 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
499 enum i915_cache_level level);
500 void (*clear_range)(struct i915_address_space *vm,
501 unsigned int first_entry,
502 unsigned int num_entries);
503 void (*insert_entries)(struct i915_address_space *vm,
504 struct sg_table *st,
505 unsigned int first_entry,
506 enum i915_cache_level cache_level);
507 void (*cleanup)(struct i915_address_space *vm);
508};
509
5d4545ae
BW
510/* The Graphics Translation Table is the way in which GEN hardware translates a
511 * Graphics Virtual Address into a Physical Address. In addition to the normal
512 * collateral associated with any va->pa translations GEN hardware also has a
513 * portion of the GTT which can be mapped by the CPU and remain both coherent
514 * and correct (in cases like swizzling). That region is referred to as GMADR in
515 * the spec.
516 */
517struct i915_gtt {
853ba5d2 518 struct i915_address_space base;
baa09f5f 519 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
520
521 unsigned long mappable_end; /* End offset that we can CPU map */
522 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
523 phys_addr_t mappable_base; /* PA of our GMADR */
524
525 /** "Graphics Stolen Memory" holds the global PTEs */
526 void __iomem *gsm;
a81cc00c
BW
527
528 bool do_idle_maps;
7faf1ab2 529
911bdf0a
BW
530 int mtrr;
531
7faf1ab2 532 /* global gtt ops */
baa09f5f 533 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
534 size_t *stolen, phys_addr_t *mappable_base,
535 unsigned long *mappable_end);
5d4545ae 536};
853ba5d2 537#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 538
1d2a314c 539struct i915_hw_ppgtt {
853ba5d2 540 struct i915_address_space base;
1d2a314c
DV
541 unsigned num_pd_entries;
542 struct page **pt_pages;
543 uint32_t pd_offset;
544 dma_addr_t *pt_dma_addr;
def886c3 545
b7c36d25 546 int (*enable)(struct drm_device *dev);
1d2a314c
DV
547};
548
0b02e798
BW
549/**
550 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
551 * VMA's presence cannot be guaranteed before binding, or after unbinding the
552 * object into/from the address space.
553 *
554 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
555 * will always be <= an objects lifetime. So object refcounting should cover us.
556 */
557struct i915_vma {
558 struct drm_mm_node node;
559 struct drm_i915_gem_object *obj;
560 struct i915_address_space *vm;
561
ca191b13
BW
562 /** This object's place on the active/inactive lists */
563 struct list_head mm_list;
564
2f633156 565 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
566
567 /** This vma's place in the batchbuffer or on the eviction list */
568 struct list_head exec_list;
569
2f633156
BW
570};
571
e59ec13d
MK
572struct i915_ctx_hang_stats {
573 /* This context had batch pending when hang was declared */
574 unsigned batch_pending;
575
576 /* This context had batch active when hang was declared */
577 unsigned batch_active;
578};
40521054
BW
579
580/* This must match up with the value previously used for execbuf2.rsvd1. */
581#define DEFAULT_CONTEXT_ID 0
582struct i915_hw_context {
dce3271b 583 struct kref ref;
40521054 584 int id;
e0556841 585 bool is_initialized;
40521054
BW
586 struct drm_i915_file_private *file_priv;
587 struct intel_ring_buffer *ring;
588 struct drm_i915_gem_object *obj;
e59ec13d 589 struct i915_ctx_hang_stats hang_stats;
40521054
BW
590};
591
5c3fe8b0
BW
592struct i915_fbc {
593 unsigned long size;
594 unsigned int fb_id;
595 enum plane plane;
596 int y;
597
598 struct drm_mm_node *compressed_fb;
599 struct drm_mm_node *compressed_llb;
600
601 struct intel_fbc_work {
602 struct delayed_work work;
603 struct drm_crtc *crtc;
604 struct drm_framebuffer *fb;
605 int interval;
606 } *fbc_work;
607
29ebf90f
CW
608 enum no_fbc_reason {
609 FBC_OK, /* FBC is enabled */
610 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
611 FBC_NO_OUTPUT, /* no outputs enabled to compress */
612 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
613 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
614 FBC_MODE_TOO_LARGE, /* mode too large for compression */
615 FBC_BAD_PLANE, /* fbc not supported on plane */
616 FBC_NOT_TILED, /* buffer not tiled */
617 FBC_MULTIPLE_PIPES, /* more than one pipe active */
618 FBC_MODULE_PARAM,
619 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
620 } no_fbc_reason;
b5e50c3f
JB
621};
622
3f51e471
RV
623enum no_psr_reason {
624 PSR_NO_SOURCE, /* Not supported on platform */
625 PSR_NO_SINK, /* Not supported by panel */
105b7c11 626 PSR_MODULE_PARAM,
3f51e471
RV
627 PSR_CRTC_NOT_ACTIVE,
628 PSR_PWR_WELL_ENABLED,
629 PSR_NOT_TILED,
630 PSR_SPRITE_ENABLED,
631 PSR_S3D_ENABLED,
632 PSR_INTERLACED_ENABLED,
633 PSR_HSW_NOT_DDIA,
634};
5c3fe8b0 635
3bad0781 636enum intel_pch {
f0350830 637 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
638 PCH_IBX, /* Ibexpeak PCH */
639 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 640 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 641 PCH_NOP,
3bad0781
ZW
642};
643
988d6ee8
PZ
644enum intel_sbi_destination {
645 SBI_ICLK,
646 SBI_MPHY,
647};
648
b690e96c 649#define QUIRK_PIPEA_FORCE (1<<0)
435793df 650#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 651#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 652#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 653
8be48d92 654struct intel_fbdev;
1630fe75 655struct intel_fbc_work;
38651674 656
c2b9152f
DV
657struct intel_gmbus {
658 struct i2c_adapter adapter;
f2ce9faf 659 u32 force_bit;
c2b9152f 660 u32 reg0;
36c785f0 661 u32 gpio_reg;
c167a6fc 662 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
663 struct drm_i915_private *dev_priv;
664};
665
f4c956ad 666struct i915_suspend_saved_registers {
ba8bbcf6
JB
667 u8 saveLBB;
668 u32 saveDSPACNTR;
669 u32 saveDSPBCNTR;
e948e994 670 u32 saveDSPARB;
ba8bbcf6
JB
671 u32 savePIPEACONF;
672 u32 savePIPEBCONF;
673 u32 savePIPEASRC;
674 u32 savePIPEBSRC;
675 u32 saveFPA0;
676 u32 saveFPA1;
677 u32 saveDPLL_A;
678 u32 saveDPLL_A_MD;
679 u32 saveHTOTAL_A;
680 u32 saveHBLANK_A;
681 u32 saveHSYNC_A;
682 u32 saveVTOTAL_A;
683 u32 saveVBLANK_A;
684 u32 saveVSYNC_A;
685 u32 saveBCLRPAT_A;
5586c8bc 686 u32 saveTRANSACONF;
42048781
ZW
687 u32 saveTRANS_HTOTAL_A;
688 u32 saveTRANS_HBLANK_A;
689 u32 saveTRANS_HSYNC_A;
690 u32 saveTRANS_VTOTAL_A;
691 u32 saveTRANS_VBLANK_A;
692 u32 saveTRANS_VSYNC_A;
0da3ea12 693 u32 savePIPEASTAT;
ba8bbcf6
JB
694 u32 saveDSPASTRIDE;
695 u32 saveDSPASIZE;
696 u32 saveDSPAPOS;
585fb111 697 u32 saveDSPAADDR;
ba8bbcf6
JB
698 u32 saveDSPASURF;
699 u32 saveDSPATILEOFF;
700 u32 savePFIT_PGM_RATIOS;
0eb96d6e 701 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
702 u32 saveBLC_PWM_CTL;
703 u32 saveBLC_PWM_CTL2;
42048781
ZW
704 u32 saveBLC_CPU_PWM_CTL;
705 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
706 u32 saveFPB0;
707 u32 saveFPB1;
708 u32 saveDPLL_B;
709 u32 saveDPLL_B_MD;
710 u32 saveHTOTAL_B;
711 u32 saveHBLANK_B;
712 u32 saveHSYNC_B;
713 u32 saveVTOTAL_B;
714 u32 saveVBLANK_B;
715 u32 saveVSYNC_B;
716 u32 saveBCLRPAT_B;
5586c8bc 717 u32 saveTRANSBCONF;
42048781
ZW
718 u32 saveTRANS_HTOTAL_B;
719 u32 saveTRANS_HBLANK_B;
720 u32 saveTRANS_HSYNC_B;
721 u32 saveTRANS_VTOTAL_B;
722 u32 saveTRANS_VBLANK_B;
723 u32 saveTRANS_VSYNC_B;
0da3ea12 724 u32 savePIPEBSTAT;
ba8bbcf6
JB
725 u32 saveDSPBSTRIDE;
726 u32 saveDSPBSIZE;
727 u32 saveDSPBPOS;
585fb111 728 u32 saveDSPBADDR;
ba8bbcf6
JB
729 u32 saveDSPBSURF;
730 u32 saveDSPBTILEOFF;
585fb111
JB
731 u32 saveVGA0;
732 u32 saveVGA1;
733 u32 saveVGA_PD;
ba8bbcf6
JB
734 u32 saveVGACNTRL;
735 u32 saveADPA;
736 u32 saveLVDS;
585fb111
JB
737 u32 savePP_ON_DELAYS;
738 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
739 u32 saveDVOA;
740 u32 saveDVOB;
741 u32 saveDVOC;
742 u32 savePP_ON;
743 u32 savePP_OFF;
744 u32 savePP_CONTROL;
585fb111 745 u32 savePP_DIVISOR;
ba8bbcf6
JB
746 u32 savePFIT_CONTROL;
747 u32 save_palette_a[256];
748 u32 save_palette_b[256];
06027f91 749 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
750 u32 saveFBC_CFB_BASE;
751 u32 saveFBC_LL_BASE;
752 u32 saveFBC_CONTROL;
753 u32 saveFBC_CONTROL2;
0da3ea12
JB
754 u32 saveIER;
755 u32 saveIIR;
756 u32 saveIMR;
42048781
ZW
757 u32 saveDEIER;
758 u32 saveDEIMR;
759 u32 saveGTIER;
760 u32 saveGTIMR;
761 u32 saveFDI_RXA_IMR;
762 u32 saveFDI_RXB_IMR;
1f84e550 763 u32 saveCACHE_MODE_0;
1f84e550 764 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
765 u32 saveSWF0[16];
766 u32 saveSWF1[16];
767 u32 saveSWF2[3];
768 u8 saveMSR;
769 u8 saveSR[8];
123f794f 770 u8 saveGR[25];
ba8bbcf6 771 u8 saveAR_INDEX;
a59e122a 772 u8 saveAR[21];
ba8bbcf6 773 u8 saveDACMASK;
a59e122a 774 u8 saveCR[37];
4b9de737 775 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
776 u32 saveCURACNTR;
777 u32 saveCURAPOS;
778 u32 saveCURABASE;
779 u32 saveCURBCNTR;
780 u32 saveCURBPOS;
781 u32 saveCURBBASE;
782 u32 saveCURSIZE;
a4fc5ed6
KP
783 u32 saveDP_B;
784 u32 saveDP_C;
785 u32 saveDP_D;
786 u32 savePIPEA_GMCH_DATA_M;
787 u32 savePIPEB_GMCH_DATA_M;
788 u32 savePIPEA_GMCH_DATA_N;
789 u32 savePIPEB_GMCH_DATA_N;
790 u32 savePIPEA_DP_LINK_M;
791 u32 savePIPEB_DP_LINK_M;
792 u32 savePIPEA_DP_LINK_N;
793 u32 savePIPEB_DP_LINK_N;
42048781
ZW
794 u32 saveFDI_RXA_CTL;
795 u32 saveFDI_TXA_CTL;
796 u32 saveFDI_RXB_CTL;
797 u32 saveFDI_TXB_CTL;
798 u32 savePFA_CTL_1;
799 u32 savePFB_CTL_1;
800 u32 savePFA_WIN_SZ;
801 u32 savePFB_WIN_SZ;
802 u32 savePFA_WIN_POS;
803 u32 savePFB_WIN_POS;
5586c8bc
ZW
804 u32 savePCH_DREF_CONTROL;
805 u32 saveDISP_ARB_CTL;
806 u32 savePIPEA_DATA_M1;
807 u32 savePIPEA_DATA_N1;
808 u32 savePIPEA_LINK_M1;
809 u32 savePIPEA_LINK_N1;
810 u32 savePIPEB_DATA_M1;
811 u32 savePIPEB_DATA_N1;
812 u32 savePIPEB_LINK_M1;
813 u32 savePIPEB_LINK_N1;
b5b72e89 814 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 815 u32 savePCH_PORT_HOTPLUG;
f4c956ad 816};
c85aa885
DV
817
818struct intel_gen6_power_mgmt {
59cdb63d 819 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
820 struct work_struct work;
821 u32 pm_iir;
59cdb63d
DV
822
823 /* On vlv we need to manually drop to Vmin with a delayed work. */
824 struct delayed_work vlv_work;
c85aa885
DV
825
826 /* The below variables an all the rps hw state are protected by
827 * dev->struct mutext. */
828 u8 cur_delay;
829 u8 min_delay;
830 u8 max_delay;
52ceb908 831 u8 rpe_delay;
31c77388 832 u8 hw_max;
1a01ab3b
JB
833
834 struct delayed_work delayed_resume_work;
4fc688ce
JB
835
836 /*
837 * Protects RPS/RC6 register access and PCU communication.
838 * Must be taken after struct_mutex if nested.
839 */
840 struct mutex hw_lock;
c85aa885
DV
841};
842
1a240d4d
DV
843/* defined intel_pm.c */
844extern spinlock_t mchdev_lock;
845
c85aa885
DV
846struct intel_ilk_power_mgmt {
847 u8 cur_delay;
848 u8 min_delay;
849 u8 max_delay;
850 u8 fmax;
851 u8 fstart;
852
853 u64 last_count1;
854 unsigned long last_time1;
855 unsigned long chipset_power;
856 u64 last_count2;
857 struct timespec last_time2;
858 unsigned long gfx_power;
859 u8 corr;
860
861 int c_m;
862 int r_t;
3e373948
DV
863
864 struct drm_i915_gem_object *pwrctx;
865 struct drm_i915_gem_object *renderctx;
c85aa885
DV
866};
867
a38911a3
WX
868/* Power well structure for haswell */
869struct i915_power_well {
870 struct drm_device *device;
871 spinlock_t lock;
872 /* power well enable/disable usage count */
873 int count;
874 int i915_request;
875};
876
231f42a4
DV
877struct i915_dri1_state {
878 unsigned allow_batchbuffer : 1;
879 u32 __iomem *gfx_hws_cpu_addr;
880
881 unsigned int cpp;
882 int back_offset;
883 int front_offset;
884 int current_page;
885 int page_flipping;
886
887 uint32_t counter;
888};
889
db1b76ca
DV
890struct i915_ums_state {
891 /**
892 * Flag if the X Server, and thus DRM, is not currently in
893 * control of the device.
894 *
895 * This is set between LeaveVT and EnterVT. It needs to be
896 * replaced with a semaphore. It also needs to be
897 * transitioned away from for kernel modesetting.
898 */
899 int mm_suspended;
900};
901
a4da4fa4
DV
902struct intel_l3_parity {
903 u32 *remap_info;
904 struct work_struct error_work;
905};
906
4b5aed62 907struct i915_gem_mm {
4b5aed62
DV
908 /** Memory allocator for GTT stolen memory */
909 struct drm_mm stolen;
4b5aed62
DV
910 /** List of all objects in gtt_space. Used to restore gtt
911 * mappings on resume */
912 struct list_head bound_list;
913 /**
914 * List of objects which are not bound to the GTT (thus
915 * are idle and not used by the GPU) but still have
916 * (presumably uncached) pages still attached.
917 */
918 struct list_head unbound_list;
919
920 /** Usable portion of the GTT for GEM */
921 unsigned long stolen_base; /* limited to low memory (32-bit) */
922
4b5aed62
DV
923 /** PPGTT used for aliasing the PPGTT with the GTT */
924 struct i915_hw_ppgtt *aliasing_ppgtt;
925
926 struct shrinker inactive_shrinker;
927 bool shrinker_no_lock_stealing;
928
4b5aed62
DV
929 /** LRU list of objects with fence regs on them. */
930 struct list_head fence_list;
931
932 /**
933 * We leave the user IRQ off as much as possible,
934 * but this means that requests will finish and never
935 * be retired once the system goes idle. Set a timer to
936 * fire periodically while the ring is running. When it
937 * fires, go retire requests.
938 */
939 struct delayed_work retire_work;
940
941 /**
942 * Are we in a non-interruptible section of code like
943 * modesetting?
944 */
945 bool interruptible;
946
4b5aed62
DV
947 /** Bit 6 swizzling required for X tiling */
948 uint32_t bit_6_swizzle_x;
949 /** Bit 6 swizzling required for Y tiling */
950 uint32_t bit_6_swizzle_y;
951
952 /* storage for physical objects */
953 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
954
955 /* accounting, useful for userland debugging */
c20e8355 956 spinlock_t object_stat_lock;
4b5aed62
DV
957 size_t object_memory;
958 u32 object_count;
959};
960
edc3d884
MK
961struct drm_i915_error_state_buf {
962 unsigned bytes;
963 unsigned size;
964 int err;
965 u8 *buf;
966 loff_t start;
967 loff_t pos;
968};
969
fc16b48b
MK
970struct i915_error_state_file_priv {
971 struct drm_device *dev;
972 struct drm_i915_error_state *error;
973};
974
99584db3
DV
975struct i915_gpu_error {
976 /* For hangcheck timer */
977#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
978#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
979 struct timer_list hangcheck_timer;
99584db3
DV
980
981 /* For reset and error_state handling. */
982 spinlock_t lock;
983 /* Protected by the above dev->gpu_error.lock. */
984 struct drm_i915_error_state *first_error;
985 struct work_struct work;
99584db3
DV
986
987 unsigned long last_reset;
988
1f83fee0 989 /**
f69061be 990 * State variable and reset counter controlling the reset flow
1f83fee0 991 *
f69061be
DV
992 * Upper bits are for the reset counter. This counter is used by the
993 * wait_seqno code to race-free noticed that a reset event happened and
994 * that it needs to restart the entire ioctl (since most likely the
995 * seqno it waited for won't ever signal anytime soon).
996 *
997 * This is important for lock-free wait paths, where no contended lock
998 * naturally enforces the correct ordering between the bail-out of the
999 * waiter and the gpu reset work code.
1f83fee0
DV
1000 *
1001 * Lowest bit controls the reset state machine: Set means a reset is in
1002 * progress. This state will (presuming we don't have any bugs) decay
1003 * into either unset (successful reset) or the special WEDGED value (hw
1004 * terminally sour). All waiters on the reset_queue will be woken when
1005 * that happens.
1006 */
1007 atomic_t reset_counter;
1008
1009 /**
1010 * Special values/flags for reset_counter
1011 *
1012 * Note that the code relies on
1013 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1014 * being true.
1015 */
1016#define I915_RESET_IN_PROGRESS_FLAG 1
1017#define I915_WEDGED 0xffffffff
1018
1019 /**
1020 * Waitqueue to signal when the reset has completed. Used by clients
1021 * that wait for dev_priv->mm.wedged to settle.
1022 */
1023 wait_queue_head_t reset_queue;
33196ded 1024
99584db3
DV
1025 /* For gpu hang simulation. */
1026 unsigned int stop_rings;
1027};
1028
b8efb17b
ZR
1029enum modeset_restore {
1030 MODESET_ON_LID_OPEN,
1031 MODESET_DONE,
1032 MODESET_SUSPENDED,
1033};
1034
41aa3448
RV
1035struct intel_vbt_data {
1036 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1037 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1038
1039 /* Feature bits */
1040 unsigned int int_tv_support:1;
1041 unsigned int lvds_dither:1;
1042 unsigned int lvds_vbt:1;
1043 unsigned int int_crt_support:1;
1044 unsigned int lvds_use_ssc:1;
1045 unsigned int display_clock_mode:1;
1046 unsigned int fdi_rx_polarity_inverted:1;
1047 int lvds_ssc_freq;
1048 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1049
1050 /* eDP */
1051 int edp_rate;
1052 int edp_lanes;
1053 int edp_preemphasis;
1054 int edp_vswing;
1055 bool edp_initialized;
1056 bool edp_support;
1057 int edp_bpp;
1058 struct edp_power_seq edp_pps;
1059
1060 int crt_ddc_pin;
1061
1062 int child_dev_num;
1063 struct child_device_config *child_dev;
1064};
1065
77c122bc
VS
1066enum intel_ddb_partitioning {
1067 INTEL_DDB_PART_1_2,
1068 INTEL_DDB_PART_5_6, /* IVB+ */
1069};
1070
1fd527cc
VS
1071struct intel_wm_level {
1072 bool enable;
1073 uint32_t pri_val;
1074 uint32_t spr_val;
1075 uint32_t cur_val;
1076 uint32_t fbc_val;
1077};
1078
f4c956ad
DV
1079typedef struct drm_i915_private {
1080 struct drm_device *dev;
42dcedd4 1081 struct kmem_cache *slab;
f4c956ad
DV
1082
1083 const struct intel_device_info *info;
1084
1085 int relative_constants_mode;
1086
1087 void __iomem *regs;
1088
907b28c5 1089 struct intel_uncore uncore;
f4c956ad
DV
1090
1091 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1092
28c70f16 1093
f4c956ad
DV
1094 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1095 * controller on different i2c buses. */
1096 struct mutex gmbus_mutex;
1097
1098 /**
1099 * Base address of the gmbus and gpio block.
1100 */
1101 uint32_t gpio_mmio_base;
1102
28c70f16
DV
1103 wait_queue_head_t gmbus_wait_queue;
1104
f4c956ad
DV
1105 struct pci_dev *bridge_dev;
1106 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1107 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1108
1109 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1110 struct resource mch_res;
1111
1112 atomic_t irq_received;
1113
1114 /* protects the irq masks */
1115 spinlock_t irq_lock;
1116
9ee32fea
DV
1117 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1118 struct pm_qos_request pm_qos;
1119
f4c956ad 1120 /* DPIO indirect register protection */
09153000 1121 struct mutex dpio_lock;
f4c956ad
DV
1122
1123 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1124 u32 irq_mask;
1125 u32 gt_irq_mask;
f4c956ad 1126
f4c956ad 1127 struct work_struct hotplug_work;
52d7eced 1128 bool enable_hotplug_processing;
b543fb04
EE
1129 struct {
1130 unsigned long hpd_last_jiffies;
1131 int hpd_cnt;
1132 enum {
1133 HPD_ENABLED = 0,
1134 HPD_DISABLED = 1,
1135 HPD_MARK_DISABLED = 2
1136 } hpd_mark;
1137 } hpd_stats[HPD_NUM_PINS];
142e2398 1138 u32 hpd_event_bits;
ac4c16c5 1139 struct timer_list hotplug_reenable_timer;
f4c956ad 1140
7f1f3851 1141 int num_plane;
f4c956ad 1142
5c3fe8b0 1143 struct i915_fbc fbc;
f4c956ad 1144 struct intel_opregion opregion;
41aa3448 1145 struct intel_vbt_data vbt;
f4c956ad
DV
1146
1147 /* overlay */
1148 struct intel_overlay *overlay;
2c6602df 1149 unsigned int sprite_scaling_enabled;
f4c956ad 1150
31ad8ec6
JN
1151 /* backlight */
1152 struct {
1153 int level;
1154 bool enabled;
8ba2d185 1155 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1156 struct backlight_device *device;
1157 } backlight;
1158
f4c956ad 1159 /* LVDS info */
f4c956ad
DV
1160 bool no_aux_handshake;
1161
f4c956ad
DV
1162 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1163 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1164 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1165
1166 unsigned int fsb_freq, mem_freq, is_ddr3;
1167
f4c956ad
DV
1168 struct workqueue_struct *wq;
1169
1170 /* Display functions */
1171 struct drm_i915_display_funcs display;
1172
1173 /* PCH chipset type */
1174 enum intel_pch pch_type;
17a303ec 1175 unsigned short pch_id;
f4c956ad
DV
1176
1177 unsigned long quirks;
1178
b8efb17b
ZR
1179 enum modeset_restore modeset_restore;
1180 struct mutex modeset_restore_lock;
673a394b 1181
a7bbbd63 1182 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1183 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1184
4b5aed62 1185 struct i915_gem_mm mm;
8781342d 1186
8781342d
DV
1187 /* Kernel Modesetting */
1188
9b9d172d 1189 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1190
27f8227b
JB
1191 struct drm_crtc *plane_to_crtc_mapping[3];
1192 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1193 wait_queue_head_t pending_flip_queue;
1194
e72f9fbf
DV
1195 int num_shared_dpll;
1196 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1197 struct intel_ddi_plls ddi_plls;
ee7b9f93 1198
652c393a
JB
1199 /* Reclocking support */
1200 bool render_reclock_avail;
1201 bool lvds_downclock_avail;
18f9ed12
ZY
1202 /* indicates the reduced downclock for LVDS*/
1203 int lvds_downclock;
652c393a 1204 u16 orig_clock;
f97108d1 1205
c4804411 1206 bool mchbar_need_disable;
f97108d1 1207
a4da4fa4
DV
1208 struct intel_l3_parity l3_parity;
1209
59124506
BW
1210 /* Cannot be determined by PCIID. You must always read a register. */
1211 size_t ellc_size;
1212
c6a828d3 1213 /* gen6+ rps state */
c85aa885 1214 struct intel_gen6_power_mgmt rps;
c6a828d3 1215
20e4d407
DV
1216 /* ilk-only ips/rps state. Everything in here is protected by the global
1217 * mchdev_lock in intel_pm.c */
c85aa885 1218 struct intel_ilk_power_mgmt ips;
b5e50c3f 1219
a38911a3
WX
1220 /* Haswell power well */
1221 struct i915_power_well power_well;
1222
3f51e471
RV
1223 enum no_psr_reason no_psr_reason;
1224
99584db3 1225 struct i915_gpu_error gpu_error;
ae681d96 1226
c9cddffc
JB
1227 struct drm_i915_gem_object *vlv_pctx;
1228
8be48d92
DA
1229 /* list of fbdev register on this device */
1230 struct intel_fbdev *fbdev;
e953fd7b 1231
073f34d9
JB
1232 /*
1233 * The console may be contended at resume, but we don't
1234 * want it to block on it.
1235 */
1236 struct work_struct console_resume_work;
1237
e953fd7b 1238 struct drm_property *broadcast_rgb_property;
3f43c48d 1239 struct drm_property *force_audio_property;
e3689190 1240
254f965c
BW
1241 bool hw_contexts_disabled;
1242 uint32_t hw_context_size;
f4c956ad 1243
3e68320e 1244 u32 fdi_rx_config;
68d18ad7 1245
f4c956ad 1246 struct i915_suspend_saved_registers regfile;
231f42a4 1247
53615a5e
VS
1248 struct {
1249 /*
1250 * Raw watermark latency values:
1251 * in 0.1us units for WM0,
1252 * in 0.5us units for WM1+.
1253 */
1254 /* primary */
1255 uint16_t pri_latency[5];
1256 /* sprite */
1257 uint16_t spr_latency[5];
1258 /* cursor */
1259 uint16_t cur_latency[5];
1260 } wm;
1261
231f42a4
DV
1262 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1263 * here! */
1264 struct i915_dri1_state dri1;
db1b76ca
DV
1265 /* Old ums support infrastructure, same warning applies. */
1266 struct i915_ums_state ums;
1da177e4
LT
1267} drm_i915_private_t;
1268
2c1792a1
CW
1269static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1270{
1271 return dev->dev_private;
1272}
1273
b4519513
CW
1274/* Iterate over initialised rings */
1275#define for_each_ring(ring__, dev_priv__, i__) \
1276 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1277 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1278
b1d7e4b4
WF
1279enum hdmi_force_audio {
1280 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1281 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1282 HDMI_AUDIO_AUTO, /* trust EDID */
1283 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1284};
1285
190d6cd5 1286#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1287
37e680a1
CW
1288struct drm_i915_gem_object_ops {
1289 /* Interface between the GEM object and its backing storage.
1290 * get_pages() is called once prior to the use of the associated set
1291 * of pages before to binding them into the GTT, and put_pages() is
1292 * called after we no longer need them. As we expect there to be
1293 * associated cost with migrating pages between the backing storage
1294 * and making them available for the GPU (e.g. clflush), we may hold
1295 * onto the pages after they are no longer referenced by the GPU
1296 * in case they may be used again shortly (for example migrating the
1297 * pages to a different memory domain within the GTT). put_pages()
1298 * will therefore most likely be called when the object itself is
1299 * being released or under memory pressure (where we attempt to
1300 * reap pages for the shrinker).
1301 */
1302 int (*get_pages)(struct drm_i915_gem_object *);
1303 void (*put_pages)(struct drm_i915_gem_object *);
1304};
1305
673a394b 1306struct drm_i915_gem_object {
c397b908 1307 struct drm_gem_object base;
673a394b 1308
37e680a1
CW
1309 const struct drm_i915_gem_object_ops *ops;
1310
2f633156
BW
1311 /** List of VMAs backed by this object */
1312 struct list_head vma_list;
1313
c1ad11fc
CW
1314 /** Stolen memory for this object, instead of being backed by shmem. */
1315 struct drm_mm_node *stolen;
35c20a60 1316 struct list_head global_list;
673a394b 1317
69dc4987 1318 struct list_head ring_list;
b25cb2f8
BW
1319 /** Used in execbuf to temporarily hold a ref */
1320 struct list_head obj_exec_link;
432e58ed
CW
1321 /** This object's place in the batchbuffer or on the eviction list */
1322 struct list_head exec_list;
673a394b
EA
1323
1324 /**
65ce3027
CW
1325 * This is set if the object is on the active lists (has pending
1326 * rendering and so a non-zero seqno), and is not set if it i s on
1327 * inactive (ready to be unbound) list.
673a394b 1328 */
0206e353 1329 unsigned int active:1;
673a394b
EA
1330
1331 /**
1332 * This is set if the object has been written to since last bound
1333 * to the GTT
1334 */
0206e353 1335 unsigned int dirty:1;
778c3544
DV
1336
1337 /**
1338 * Fence register bits (if any) for this object. Will be set
1339 * as needed when mapped into the GTT.
1340 * Protected by dev->struct_mutex.
778c3544 1341 */
4b9de737 1342 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1343
778c3544
DV
1344 /**
1345 * Advice: are the backing pages purgeable?
1346 */
0206e353 1347 unsigned int madv:2;
778c3544 1348
778c3544
DV
1349 /**
1350 * Current tiling mode for the object.
1351 */
0206e353 1352 unsigned int tiling_mode:2;
5d82e3e6
CW
1353 /**
1354 * Whether the tiling parameters for the currently associated fence
1355 * register have changed. Note that for the purposes of tracking
1356 * tiling changes we also treat the unfenced register, the register
1357 * slot that the object occupies whilst it executes a fenced
1358 * command (such as BLT on gen2/3), as a "fence".
1359 */
1360 unsigned int fence_dirty:1;
778c3544
DV
1361
1362 /** How many users have pinned this object in GTT space. The following
1363 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1364 * (via user_pin_count), execbuffer (objects are not allowed multiple
1365 * times for the same batchbuffer), and the framebuffer code. When
1366 * switching/pageflipping, the framebuffer code has at most two buffers
1367 * pinned per crtc.
1368 *
1369 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1370 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1371 unsigned int pin_count:4;
778c3544 1372#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1373
75e9e915
DV
1374 /**
1375 * Is the object at the current location in the gtt mappable and
1376 * fenceable? Used to avoid costly recalculations.
1377 */
0206e353 1378 unsigned int map_and_fenceable:1;
75e9e915 1379
fb7d516a
DV
1380 /**
1381 * Whether the current gtt mapping needs to be mappable (and isn't just
1382 * mappable by accident). Track pin and fault separate for a more
1383 * accurate mappable working set.
1384 */
0206e353
AJ
1385 unsigned int fault_mappable:1;
1386 unsigned int pin_mappable:1;
cc98b413 1387 unsigned int pin_display:1;
fb7d516a 1388
caea7476
CW
1389 /*
1390 * Is the GPU currently using a fence to access this buffer,
1391 */
1392 unsigned int pending_fenced_gpu_access:1;
1393 unsigned int fenced_gpu_access:1;
1394
651d794f 1395 unsigned int cache_level:3;
93dfb40c 1396
7bddb01f 1397 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1398 unsigned int has_global_gtt_mapping:1;
9da3da66 1399 unsigned int has_dma_mapping:1;
7bddb01f 1400
9da3da66 1401 struct sg_table *pages;
a5570178 1402 int pages_pin_count;
673a394b 1403
1286ff73 1404 /* prime dma-buf support */
9a70cc2a
DA
1405 void *dma_buf_vmapping;
1406 int vmapping_count;
1407
67731b87
CW
1408 /**
1409 * Used for performing relocations during execbuffer insertion.
1410 */
1411 struct hlist_node exec_node;
1412 unsigned long exec_handle;
6fe4f140 1413 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1414
caea7476
CW
1415 struct intel_ring_buffer *ring;
1416
1c293ea3 1417 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1418 uint32_t last_read_seqno;
1419 uint32_t last_write_seqno;
caea7476
CW
1420 /** Breadcrumb of last fenced GPU access to the buffer. */
1421 uint32_t last_fenced_seqno;
673a394b 1422
778c3544 1423 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1424 uint32_t stride;
673a394b 1425
280b713b 1426 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1427 unsigned long *bit_17;
280b713b 1428
79e53945
JB
1429 /** User space pin count and filp owning the pin */
1430 uint32_t user_pin_count;
1431 struct drm_file *pin_filp;
71acb5eb
DA
1432
1433 /** for phy allocated objects */
1434 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1435};
b45305fc 1436#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1437
62b8b215 1438#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1439
673a394b
EA
1440/**
1441 * Request queue structure.
1442 *
1443 * The request queue allows us to note sequence numbers that have been emitted
1444 * and may be associated with active buffers to be retired.
1445 *
1446 * By keeping this list, we can avoid having to do questionable
1447 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1448 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1449 */
1450struct drm_i915_gem_request {
852835f3
ZN
1451 /** On Which ring this request was generated */
1452 struct intel_ring_buffer *ring;
1453
673a394b
EA
1454 /** GEM sequence number associated with this request. */
1455 uint32_t seqno;
1456
7d736f4f
MK
1457 /** Position in the ringbuffer of the start of the request */
1458 u32 head;
1459
1460 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1461 u32 tail;
1462
0e50e96b
MK
1463 /** Context related to this request */
1464 struct i915_hw_context *ctx;
1465
7d736f4f
MK
1466 /** Batch buffer related to this request if any */
1467 struct drm_i915_gem_object *batch_obj;
1468
673a394b
EA
1469 /** Time at which this request was emitted, in jiffies. */
1470 unsigned long emitted_jiffies;
1471
b962442e 1472 /** global list entry for this request */
673a394b 1473 struct list_head list;
b962442e 1474
f787a5f5 1475 struct drm_i915_file_private *file_priv;
b962442e
EA
1476 /** file_priv list entry for this request */
1477 struct list_head client_list;
673a394b
EA
1478};
1479
1480struct drm_i915_file_private {
1481 struct {
99057c81 1482 spinlock_t lock;
b962442e 1483 struct list_head request_list;
673a394b 1484 } mm;
40521054 1485 struct idr context_idr;
e59ec13d
MK
1486
1487 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1488};
1489
2c1792a1 1490#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1491
1492#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1493#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1494#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1495#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1496#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1497#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1498#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1499#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1500#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1501#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1502#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1503#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1504#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1505#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1506#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1507#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1508#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1509#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1510#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1511#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1512 (dev)->pci_device == 0x0152 || \
1513 (dev)->pci_device == 0x015a)
6547fbdb
DV
1514#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1515 (dev)->pci_device == 0x0106 || \
1516 (dev)->pci_device == 0x010A)
70a3eb7a 1517#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1518#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1519#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1520#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1521 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1522#define IS_ULT(dev) (IS_HASWELL(dev) && \
1523 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1524
85436696
JB
1525/*
1526 * The genX designation typically refers to the render engine, so render
1527 * capability related checks should use IS_GEN, while display and other checks
1528 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1529 * chips, etc.).
1530 */
cae5852d
ZN
1531#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1532#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1533#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1534#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1535#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1536#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1537
1538#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1539#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1540#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1541#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1542#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1543#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1544
254f965c 1545#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1546#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1547
05394f39 1548#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1549#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1550
b45305fc
DV
1551/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1552#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1553
cae5852d
ZN
1554/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1555 * rows, which changed the alignment requirements and fence programming.
1556 */
1557#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1558 IS_I915GM(dev)))
1559#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1560#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1561#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1562#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1563#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1564#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1565/* dsparb controlled by hw only */
1566#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1567
1568#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1569#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1570#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1571
f5adf94e
DL
1572#define HAS_IPS(dev) (IS_ULT(dev))
1573
eceae481 1574#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1575
dd93be58 1576#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1577#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1578#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1579
17a303ec
PZ
1580#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1581#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1582#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1583#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1584#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1585#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1586
2c1792a1 1587#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1588#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1589#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1590#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1591#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1592#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1593
b7884eb4
DV
1594#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1595
f27b9265 1596#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1597
c8735b0c
BW
1598#define GT_FREQUENCY_MULTIPLIER 50
1599
05394f39
CW
1600#include "i915_trace.h"
1601
83b7f9ac
ED
1602/**
1603 * RC6 is a special power stage which allows the GPU to enter an very
1604 * low-voltage mode when idle, using down to 0V while at this stage. This
1605 * stage is entered automatically when the GPU is idle when RC6 support is
1606 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1607 *
1608 * There are different RC6 modes available in Intel GPU, which differentiate
1609 * among each other with the latency required to enter and leave RC6 and
1610 * voltage consumed by the GPU in different states.
1611 *
1612 * The combination of the following flags define which states GPU is allowed
1613 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1614 * RC6pp is deepest RC6. Their support by hardware varies according to the
1615 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1616 * which brings the most power savings; deeper states save more power, but
1617 * require higher latency to switch to and wake up.
1618 */
1619#define INTEL_RC6_ENABLE (1<<0)
1620#define INTEL_RC6p_ENABLE (1<<1)
1621#define INTEL_RC6pp_ENABLE (1<<2)
1622
c153f45f 1623extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1624extern int i915_max_ioctl;
a35d9d3c
BW
1625extern unsigned int i915_fbpercrtc __always_unused;
1626extern int i915_panel_ignore_lid __read_mostly;
1627extern unsigned int i915_powersave __read_mostly;
f45b5557 1628extern int i915_semaphores __read_mostly;
a35d9d3c 1629extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1630extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1631extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1632extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1633extern int i915_enable_rc6 __read_mostly;
4415e63b 1634extern int i915_enable_fbc __read_mostly;
a35d9d3c 1635extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1636extern int i915_enable_ppgtt __read_mostly;
105b7c11 1637extern int i915_enable_psr __read_mostly;
0a3af268 1638extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1639extern int i915_disable_power_well __read_mostly;
3c4ca58c 1640extern int i915_enable_ips __read_mostly;
2385bdf0 1641extern bool i915_fastboot __read_mostly;
0b74b508 1642extern bool i915_prefault_disable __read_mostly;
b3a83639 1643
6a9ee8af
DA
1644extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1645extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1646extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1647extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1648
1da177e4 1649 /* i915_dma.c */
d05c617e 1650void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1651extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1652extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1653extern int i915_driver_unload(struct drm_device *);
673a394b 1654extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1655extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1656extern void i915_driver_preclose(struct drm_device *dev,
1657 struct drm_file *file_priv);
673a394b
EA
1658extern void i915_driver_postclose(struct drm_device *dev,
1659 struct drm_file *file_priv);
84b1fd10 1660extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1661#ifdef CONFIG_COMPAT
0d6aa60b
DA
1662extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1663 unsigned long arg);
c43b5634 1664#endif
673a394b 1665extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1666 struct drm_clip_rect *box,
1667 int DR1, int DR4);
8e96d9c4 1668extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1669extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1670extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1671extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1672extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1673extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1674
073f34d9 1675extern void intel_console_resume(struct work_struct *work);
af6061af 1676
1da177e4 1677/* i915_irq.c */
10cd45b6 1678void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1679void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1680
f71d4af4 1681extern void intel_irq_init(struct drm_device *dev);
20afbda2 1682extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1683extern void intel_pm_init(struct drm_device *dev);
1684
1685extern void intel_uncore_sanitize(struct drm_device *dev);
1686extern void intel_uncore_early_sanitize(struct drm_device *dev);
1687extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1688extern void intel_uncore_clear_errors(struct drm_device *dev);
1689extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1690
7c463586
KP
1691void
1692i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1693
1694void
1695i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1696
673a394b
EA
1697/* i915_gem.c */
1698int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1699 struct drm_file *file_priv);
1700int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1701 struct drm_file *file_priv);
1702int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1703 struct drm_file *file_priv);
1704int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1705 struct drm_file *file_priv);
1706int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file_priv);
de151cf6
JB
1708int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file_priv);
673a394b
EA
1710int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1711 struct drm_file *file_priv);
1712int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1713 struct drm_file *file_priv);
1714int i915_gem_execbuffer(struct drm_device *dev, void *data,
1715 struct drm_file *file_priv);
76446cac
JB
1716int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1717 struct drm_file *file_priv);
673a394b
EA
1718int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1719 struct drm_file *file_priv);
1720int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1721 struct drm_file *file_priv);
1722int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1723 struct drm_file *file_priv);
199adf40
BW
1724int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1725 struct drm_file *file);
1726int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1727 struct drm_file *file);
673a394b
EA
1728int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1729 struct drm_file *file_priv);
3ef94daa
CW
1730int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1731 struct drm_file *file_priv);
673a394b
EA
1732int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1733 struct drm_file *file_priv);
1734int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1735 struct drm_file *file_priv);
1736int i915_gem_set_tiling(struct drm_device *dev, void *data,
1737 struct drm_file *file_priv);
1738int i915_gem_get_tiling(struct drm_device *dev, void *data,
1739 struct drm_file *file_priv);
5a125c3c
EA
1740int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1741 struct drm_file *file_priv);
23ba4fd0
BW
1742int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1743 struct drm_file *file_priv);
673a394b 1744void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1745void *i915_gem_object_alloc(struct drm_device *dev);
1746void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1747int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1748void i915_gem_object_init(struct drm_i915_gem_object *obj,
1749 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1750struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1751 size_t size);
673a394b 1752void i915_gem_free_object(struct drm_gem_object *obj);
2f633156
BW
1753struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
1754 struct i915_address_space *vm);
1755void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1756
2021746e 1757int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1758 struct i915_address_space *vm,
2021746e 1759 uint32_t alignment,
86a1ee26
CW
1760 bool map_and_fenceable,
1761 bool nonblocking);
05394f39 1762void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1763int __must_check i915_vma_unbind(struct i915_vma *vma);
1764int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1765int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1766void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1767void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1768
37e680a1 1769int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1770static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1771{
67d5a50c
ID
1772 struct sg_page_iter sg_iter;
1773
1774 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1775 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1776
1777 return NULL;
9da3da66 1778}
a5570178
CW
1779static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1780{
1781 BUG_ON(obj->pages == NULL);
1782 obj->pages_pin_count++;
1783}
1784static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1785{
1786 BUG_ON(obj->pages_pin_count == 0);
1787 obj->pages_pin_count--;
1788}
1789
54cf91dc 1790int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1791int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1792 struct intel_ring_buffer *to);
54cf91dc 1793void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1794 struct intel_ring_buffer *ring);
54cf91dc 1795
ff72145b
DA
1796int i915_gem_dumb_create(struct drm_file *file_priv,
1797 struct drm_device *dev,
1798 struct drm_mode_create_dumb *args);
1799int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1800 uint32_t handle, uint64_t *offset);
1801int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1802 uint32_t handle);
f787a5f5
CW
1803/**
1804 * Returns true if seq1 is later than seq2.
1805 */
1806static inline bool
1807i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1808{
1809 return (int32_t)(seq1 - seq2) >= 0;
1810}
1811
fca26bb4
MK
1812int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1813int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1814int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1815int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1816
9a5a53b3 1817static inline bool
1690e1eb
CW
1818i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1819{
1820 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1821 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1822 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1823 return true;
1824 } else
1825 return false;
1690e1eb
CW
1826}
1827
1828static inline void
1829i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1830{
1831 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1832 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1833 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1834 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1835 }
1836}
1837
b09a1fec 1838void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1839void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1840int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1841 bool interruptible);
1f83fee0
DV
1842static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1843{
1844 return unlikely(atomic_read(&error->reset_counter)
1845 & I915_RESET_IN_PROGRESS_FLAG);
1846}
1847
1848static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1849{
1850 return atomic_read(&error->reset_counter) == I915_WEDGED;
1851}
a71d8d94 1852
069efc1d 1853void i915_gem_reset(struct drm_device *dev);
000433b6 1854bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1855int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1856int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1857int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1858void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1859void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1860void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1861int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1862int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1863int __i915_add_request(struct intel_ring_buffer *ring,
1864 struct drm_file *file,
7d736f4f 1865 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1866 u32 *seqno);
1867#define i915_add_request(ring, seqno) \
854c94a7 1868 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1869int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1870 uint32_t seqno);
de151cf6 1871int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1872int __must_check
1873i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1874 bool write);
1875int __must_check
dabdfe02
CW
1876i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1877int __must_check
2da3b9b9
CW
1878i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1879 u32 alignment,
2021746e 1880 struct intel_ring_buffer *pipelined);
cc98b413 1881void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 1882int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1883 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1884 int id,
1885 int align);
71acb5eb 1886void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1887 struct drm_i915_gem_object *obj);
71acb5eb 1888void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1889void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1890
0fa87796
ID
1891uint32_t
1892i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1893uint32_t
d865110c
ID
1894i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1895 int tiling_mode, bool fenced);
467cffba 1896
e4ffd173
CW
1897int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1898 enum i915_cache_level cache_level);
1899
1286ff73
DV
1900struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1901 struct dma_buf *dma_buf);
1902
1903struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1904 struct drm_gem_object *gem_obj, int flags);
1905
19b2dbde
CW
1906void i915_gem_restore_fences(struct drm_device *dev);
1907
a70a3148
BW
1908unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1909 struct i915_address_space *vm);
1910bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1911bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1912 struct i915_address_space *vm);
1913unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1914 struct i915_address_space *vm);
1915struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1916 struct i915_address_space *vm);
1917/* Some GGTT VM helpers */
1918#define obj_to_ggtt(obj) \
1919 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
1920static inline bool i915_is_ggtt(struct i915_address_space *vm)
1921{
1922 struct i915_address_space *ggtt =
1923 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
1924 return vm == ggtt;
1925}
1926
1927static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
1928{
1929 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
1930}
1931
1932static inline unsigned long
1933i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
1934{
1935 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
1936}
1937
1938static inline unsigned long
1939i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
1940{
1941 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
1942}
c37e2204
BW
1943
1944static inline int __must_check
1945i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
1946 uint32_t alignment,
1947 bool map_and_fenceable,
1948 bool nonblocking)
1949{
1950 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
1951 map_and_fenceable, nonblocking);
1952}
a70a3148
BW
1953#undef obj_to_ggtt
1954
254f965c
BW
1955/* i915_gem_context.c */
1956void i915_gem_context_init(struct drm_device *dev);
1957void i915_gem_context_fini(struct drm_device *dev);
254f965c 1958void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1959int i915_switch_context(struct intel_ring_buffer *ring,
1960 struct drm_file *file, int to_id);
dce3271b
MK
1961void i915_gem_context_free(struct kref *ctx_ref);
1962static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1963{
1964 kref_get(&ctx->ref);
1965}
1966
1967static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1968{
1969 kref_put(&ctx->ref, i915_gem_context_free);
1970}
1971
c0bb617a 1972struct i915_ctx_hang_stats * __must_check
11fa3384 1973i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
1974 struct drm_file *file,
1975 u32 id);
84624813
BW
1976int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1977 struct drm_file *file);
1978int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1979 struct drm_file *file);
1286ff73 1980
76aaf220 1981/* i915_gem_gtt.c */
1d2a314c 1982void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1983void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1984 struct drm_i915_gem_object *obj,
1985 enum i915_cache_level cache_level);
1986void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1987 struct drm_i915_gem_object *obj);
1d2a314c 1988
76aaf220 1989void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1990int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1991void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1992 enum i915_cache_level cache_level);
05394f39 1993void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1994void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1995void i915_gem_init_global_gtt(struct drm_device *dev);
1996void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1997 unsigned long mappable_end, unsigned long end);
e76e9aeb 1998int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1999static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2000{
2001 if (INTEL_INFO(dev)->gen < 6)
2002 intel_gtt_chipset_flush();
2003}
2004
76aaf220 2005
b47eb4a2 2006/* i915_gem_evict.c */
f6cd1f15
BW
2007int __must_check i915_gem_evict_something(struct drm_device *dev,
2008 struct i915_address_space *vm,
2009 int min_size,
42d6ab48
CW
2010 unsigned alignment,
2011 unsigned cache_level,
86a1ee26
CW
2012 bool mappable,
2013 bool nonblock);
6c085a72 2014int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2015
9797fbfb
CW
2016/* i915_gem_stolen.c */
2017int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2018int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2019void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2020void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2021struct drm_i915_gem_object *
2022i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2023struct drm_i915_gem_object *
2024i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2025 u32 stolen_offset,
2026 u32 gtt_offset,
2027 u32 size);
0104fdbb 2028void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2029
673a394b 2030/* i915_gem_tiling.c */
2c1792a1 2031static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2032{
2033 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2034
2035 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2036 obj->tiling_mode != I915_TILING_NONE;
2037}
2038
673a394b 2039void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2040void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2041void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2042
2043/* i915_gem_debug.c */
23bc5982
CW
2044#if WATCH_LISTS
2045int i915_verify_lists(struct drm_device *dev);
673a394b 2046#else
23bc5982 2047#define i915_verify_lists(dev) 0
673a394b 2048#endif
1da177e4 2049
2017263e 2050/* i915_debugfs.c */
27c202ad
BG
2051int i915_debugfs_init(struct drm_minor *minor);
2052void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2053
2054/* i915_gpu_error.c */
edc3d884
MK
2055__printf(2, 3)
2056void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2057int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2058 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2059int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2060 size_t count, loff_t pos);
2061static inline void i915_error_state_buf_release(
2062 struct drm_i915_error_state_buf *eb)
2063{
2064 kfree(eb->buf);
2065}
84734a04
MK
2066void i915_capture_error_state(struct drm_device *dev);
2067void i915_error_state_get(struct drm_device *dev,
2068 struct i915_error_state_file_priv *error_priv);
2069void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2070void i915_destroy_error_state(struct drm_device *dev);
2071
2072void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2073const char *i915_cache_level_str(int type);
2017263e 2074
317c35d1
JB
2075/* i915_suspend.c */
2076extern int i915_save_state(struct drm_device *dev);
2077extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2078
d8157a36
DV
2079/* i915_ums.c */
2080void i915_save_display_reg(struct drm_device *dev);
2081void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2082
0136db58
BW
2083/* i915_sysfs.c */
2084void i915_setup_sysfs(struct drm_device *dev_priv);
2085void i915_teardown_sysfs(struct drm_device *dev_priv);
2086
f899fc64
CW
2087/* intel_i2c.c */
2088extern int intel_setup_gmbus(struct drm_device *dev);
2089extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2090static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2091{
2ed06c93 2092 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2093}
2094
2095extern struct i2c_adapter *intel_gmbus_get_adapter(
2096 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2097extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2098extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2099static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2100{
2101 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2102}
f899fc64
CW
2103extern void intel_i2c_reset(struct drm_device *dev);
2104
3b617967 2105/* intel_opregion.c */
44834a67
CW
2106extern int intel_opregion_setup(struct drm_device *dev);
2107#ifdef CONFIG_ACPI
2108extern void intel_opregion_init(struct drm_device *dev);
2109extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2110extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 2111#else
44834a67
CW
2112static inline void intel_opregion_init(struct drm_device *dev) { return; }
2113static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2114static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 2115#endif
8ee1c3db 2116
723bfd70
JB
2117/* intel_acpi.c */
2118#ifdef CONFIG_ACPI
2119extern void intel_register_dsm_handler(void);
2120extern void intel_unregister_dsm_handler(void);
2121#else
2122static inline void intel_register_dsm_handler(void) { return; }
2123static inline void intel_unregister_dsm_handler(void) { return; }
2124#endif /* CONFIG_ACPI */
2125
79e53945 2126/* modesetting */
f817586c 2127extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2128extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2129extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2130extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2131extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2132extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2133extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2134 bool force_restore);
44cec740 2135extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2136extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2137extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2138extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2139extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2140extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2141extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2142extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2143extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2144extern void intel_detect_pch(struct drm_device *dev);
2145extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2146extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2147
2911a35b 2148extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2149int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2150 struct drm_file *file);
575155a9 2151
6ef3d427
CW
2152/* overlay */
2153extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2154extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2155 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2156
2157extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2158extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2159 struct drm_device *dev,
2160 struct intel_display_error_state *error);
6ef3d427 2161
b7287d80
BW
2162/* On SNB platform, before reading ring registers forcewake bit
2163 * must be set to prevent GT core from power down and stale values being
2164 * returned.
2165 */
fcca7926
BW
2166void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2167void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2168
42c0526c
BW
2169int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2170int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2171
2172/* intel_sideband.c */
64936258
JN
2173u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2174void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2175u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
2176u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2177void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2178u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2179 enum intel_sbi_destination destination);
2180void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2181 enum intel_sbi_destination destination);
0a073b84 2182
855ba3be
JB
2183int vlv_gpu_freq(int ddr_freq, int val);
2184int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2185
6af5d92f 2186#define __i915_read(x) \
dba8e41f 2187 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2188__i915_read(8)
2189__i915_read(16)
2190__i915_read(32)
2191__i915_read(64)
5f75377d
KP
2192#undef __i915_read
2193
6af5d92f 2194#define __i915_write(x) \
dba8e41f 2195 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2196__i915_write(8)
2197__i915_write(16)
2198__i915_write(32)
2199__i915_write(64)
5f75377d
KP
2200#undef __i915_write
2201
dba8e41f
CW
2202#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2203#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2204
dba8e41f
CW
2205#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2206#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2207#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2208#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2209
dba8e41f
CW
2210#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2211#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2212#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2213#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2214
dba8e41f
CW
2215#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2216#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2217
2218#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2219#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2220
55bc60db
VS
2221/* "Broadcast RGB" property */
2222#define INTEL_BROADCAST_RGB_AUTO 0
2223#define INTEL_BROADCAST_RGB_FULL 1
2224#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2225
766aa1c4
VS
2226static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2227{
2228 if (HAS_PCH_SPLIT(dev))
2229 return CPU_VGACNTRL;
2230 else if (IS_VALLEYVIEW(dev))
2231 return VLV_VGACNTRL;
2232 else
2233 return VGACNTRL;
2234}
2235
2bb4629a
VS
2236static inline void __user *to_user_ptr(u64 address)
2237{
2238 return (void __user *)(uintptr_t)address;
2239}
2240
df97729f
ID
2241static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2242{
2243 unsigned long j = msecs_to_jiffies(m);
2244
2245 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2246}
2247
2248static inline unsigned long
2249timespec_to_jiffies_timeout(const struct timespec *value)
2250{
2251 unsigned long j = timespec_to_jiffies(value);
2252
2253 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2254}
2255
1da177e4 2256#endif
This page took 0.8675 seconds and 5 git commands to generate.