drm/i915/skl: Add DDB allocation management structures
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
3eebaec6 58#define DRIVER_DATE "20141024"
1da177e4 59
c883ef1b
MK
60#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
317c35d1 63enum pipe {
752aa88a 64 INVALID_PIPE = -1,
317c35d1
JB
65 PIPE_A = 0,
66 PIPE_B,
9db4a9c7 67 PIPE_C,
a57c774a
AK
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
317c35d1 70};
9db4a9c7 71#define pipe_name(p) ((p) + 'A')
317c35d1 72
a5c961d1
PZ
73enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
a57c774a
AK
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
a5c961d1
PZ
79};
80#define transcoder_name(t) ((t) + 'A')
81
84139d1e
DL
82/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
80824003
JB
90enum plane {
91 PLANE_A = 0,
92 PLANE_B,
9db4a9c7 93 PLANE_C,
80824003 94};
9db4a9c7 95#define plane_name(p) ((p) + 'A')
52440211 96
d615a166 97#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 98
2b139522
ED
99enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
a09caddd 109#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
b97186f0
PZ
121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
f52e353e 131 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 143 POWER_DOMAIN_VGA,
fbeeaa23 144 POWER_DOMAIN_AUDIO,
bd2bb1b9 145 POWER_DOMAIN_PLLS,
baa70707 146 POWER_DOMAIN_INIT,
bddc7645
ID
147
148 POWER_DOMAIN_NUM,
b97186f0
PZ
149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 157
1d843f9d
EE
158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
2a2d5482
CW
171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 177
055e393f
DL
178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 183
d79b814d
DL
184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
d063ae48
DL
187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
b2784e15
DL
190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
6c2b7c12
DV
195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
53f5e3ca
JB
199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
b04c5bd6
BF
203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
e7b903d2 207struct drm_i915_private;
ad46cb53 208struct i915_mm_struct;
5cc9ed4b 209struct i915_mmu_object;
e7b903d2 210
46edb027
DV
211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
9cd86933
DV
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 DPLL_ID_WRPLL1 = 0,
217 DPLL_ID_WRPLL2 = 1,
46edb027
DV
218};
219#define I915_NUM_PLLS 2
220
5358901f 221struct intel_dpll_hw_state {
dcfc3552 222 /* i9xx, pch plls */
66e985c0 223 uint32_t dpll;
8bcc2795 224 uint32_t dpll_md;
66e985c0
DV
225 uint32_t fp0;
226 uint32_t fp1;
dcfc3552
DL
227
228 /* hsw, bdw */
d452c5b6 229 uint32_t wrpll;
5358901f
DV
230};
231
3e369b76 232struct intel_shared_dpll_config {
1e6f2ddc 233 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
234 struct intel_dpll_hw_state hw_state;
235};
236
237struct intel_shared_dpll {
238 struct intel_shared_dpll_config config;
8bd31e67
ACO
239 struct intel_shared_dpll_config *new_config;
240
ee7b9f93
JB
241 int active; /* count of number of active CRTCs (i.e. DPMS on) */
242 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
243 const char *name;
244 /* should match the index in the dev_priv->shared_dplls array */
245 enum intel_dpll_id id;
96f6128c
DV
246 /* The mode_set hook is optional and should be used together with the
247 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
248 void (*mode_set)(struct drm_i915_private *dev_priv,
249 struct intel_shared_dpll *pll);
e7b903d2
DV
250 void (*enable)(struct drm_i915_private *dev_priv,
251 struct intel_shared_dpll *pll);
252 void (*disable)(struct drm_i915_private *dev_priv,
253 struct intel_shared_dpll *pll);
5358901f
DV
254 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
255 struct intel_shared_dpll *pll,
256 struct intel_dpll_hw_state *hw_state);
ee7b9f93 257};
ee7b9f93 258
e69d0bc1
DV
259/* Used by dp and fdi links */
260struct intel_link_m_n {
261 uint32_t tu;
262 uint32_t gmch_m;
263 uint32_t gmch_n;
264 uint32_t link_m;
265 uint32_t link_n;
266};
267
268void intel_link_compute_m_n(int bpp, int nlanes,
269 int pixel_clock, int link_clock,
270 struct intel_link_m_n *m_n);
271
1da177e4
LT
272/* Interface history:
273 *
274 * 1.1: Original.
0d6aa60b
DA
275 * 1.2: Add Power Management
276 * 1.3: Add vblank support
de227f5f 277 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 278 * 1.5: Add vblank pipe configuration
2228ed67
MCA
279 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
280 * - Support vertical blank on secondary display pipe
1da177e4
LT
281 */
282#define DRIVER_MAJOR 1
2228ed67 283#define DRIVER_MINOR 6
1da177e4
LT
284#define DRIVER_PATCHLEVEL 0
285
23bc5982 286#define WATCH_LISTS 0
673a394b 287
0a3e67a4
JB
288struct opregion_header;
289struct opregion_acpi;
290struct opregion_swsci;
291struct opregion_asle;
292
8ee1c3db 293struct intel_opregion {
5bc4418b
BW
294 struct opregion_header __iomem *header;
295 struct opregion_acpi __iomem *acpi;
296 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
297 u32 swsci_gbda_sub_functions;
298 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
299 struct opregion_asle __iomem *asle;
300 void __iomem *vbt;
01fe9dbd 301 u32 __iomem *lid_state;
91a60f20 302 struct work_struct asle_work;
8ee1c3db 303};
44834a67 304#define OPREGION_SIZE (8*1024)
8ee1c3db 305
6ef3d427
CW
306struct intel_overlay;
307struct intel_overlay_error_state;
308
ba8286fa
DV
309struct drm_local_map;
310
7c1c2871 311struct drm_i915_master_private {
ba8286fa 312 struct drm_local_map *sarea;
7c1c2871
DA
313 struct _drm_i915_sarea *sarea_priv;
314};
de151cf6 315#define I915_FENCE_REG_NONE -1
42b5aeab
VS
316#define I915_MAX_NUM_FENCES 32
317/* 32 fences + sign bit for FENCE_REG_NONE */
318#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
319
320struct drm_i915_fence_reg {
007cc8ac 321 struct list_head lru_list;
caea7476 322 struct drm_i915_gem_object *obj;
1690e1eb 323 int pin_count;
de151cf6 324};
7c1c2871 325
9b9d172d 326struct sdvo_device_mapping {
e957d772 327 u8 initialized;
9b9d172d 328 u8 dvo_port;
329 u8 slave_addr;
330 u8 dvo_wiring;
e957d772 331 u8 i2c_pin;
b1083333 332 u8 ddc_pin;
9b9d172d 333};
334
c4a1d9e4
CW
335struct intel_display_error_state;
336
63eeaf38 337struct drm_i915_error_state {
742cbee8 338 struct kref ref;
585b0288
BW
339 struct timeval time;
340
cb383002 341 char error_msg[128];
48b031e3 342 u32 reset_count;
62d5d69b 343 u32 suspend_count;
cb383002 344
585b0288 345 /* Generic register state */
63eeaf38
JB
346 u32 eir;
347 u32 pgtbl_er;
be998e2e 348 u32 ier;
885ea5a8 349 u32 gtier[4];
b9a3906b 350 u32 ccid;
0f3b6849
CW
351 u32 derrmr;
352 u32 forcewake;
585b0288
BW
353 u32 error; /* gen6+ */
354 u32 err_int; /* gen7 */
355 u32 done_reg;
91ec5d11
BW
356 u32 gac_eco;
357 u32 gam_ecochk;
358 u32 gab_ctl;
359 u32 gfx_mode;
585b0288 360 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
361 u64 fence[I915_MAX_NUM_FENCES];
362 struct intel_overlay_error_state *overlay;
363 struct intel_display_error_state *display;
0ca36d78 364 struct drm_i915_error_object *semaphore_obj;
585b0288 365
52d39a21 366 struct drm_i915_error_ring {
372fbb8e 367 bool valid;
362b8af7
BW
368 /* Software tracked state */
369 bool waiting;
370 int hangcheck_score;
371 enum intel_ring_hangcheck_action hangcheck_action;
372 int num_requests;
373
374 /* our own tracking of ring head and tail */
375 u32 cpu_ring_head;
376 u32 cpu_ring_tail;
377
378 u32 semaphore_seqno[I915_NUM_RINGS - 1];
379
380 /* Register state */
381 u32 tail;
382 u32 head;
383 u32 ctl;
384 u32 hws;
385 u32 ipeir;
386 u32 ipehr;
387 u32 instdone;
362b8af7
BW
388 u32 bbstate;
389 u32 instpm;
390 u32 instps;
391 u32 seqno;
392 u64 bbaddr;
50877445 393 u64 acthd;
362b8af7 394 u32 fault_reg;
13ffadd1 395 u64 faddr;
362b8af7
BW
396 u32 rc_psmi; /* sleep state */
397 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
398
52d39a21
CW
399 struct drm_i915_error_object {
400 int page_count;
401 u32 gtt_offset;
402 u32 *pages[0];
ab0e7ff9 403 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 404
52d39a21
CW
405 struct drm_i915_error_request {
406 long jiffies;
407 u32 seqno;
ee4f42b1 408 u32 tail;
52d39a21 409 } *requests;
6c7a01ec
BW
410
411 struct {
412 u32 gfx_mode;
413 union {
414 u64 pdp[4];
415 u32 pp_dir_base;
416 };
417 } vm_info;
ab0e7ff9
CW
418
419 pid_t pid;
420 char comm[TASK_COMM_LEN];
52d39a21 421 } ring[I915_NUM_RINGS];
3a448734 422
9df30794 423 struct drm_i915_error_buffer {
a779e5ab 424 u32 size;
9df30794 425 u32 name;
0201f1ec 426 u32 rseqno, wseqno;
9df30794
CW
427 u32 gtt_offset;
428 u32 read_domains;
429 u32 write_domain;
4b9de737 430 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
431 s32 pinned:2;
432 u32 tiling:2;
433 u32 dirty:1;
434 u32 purgeable:1;
5cc9ed4b 435 u32 userptr:1;
5d1333fc 436 s32 ring:4;
f56383cb 437 u32 cache_level:3;
95f5301d 438 } **active_bo, **pinned_bo;
6c7a01ec 439
95f5301d 440 u32 *active_bo_count, *pinned_bo_count;
3a448734 441 u32 vm_count;
63eeaf38
JB
442};
443
7bd688cd 444struct intel_connector;
820d2d77 445struct intel_encoder;
b8cecdf5 446struct intel_crtc_config;
46f297fb 447struct intel_plane_config;
0e8ffe1b 448struct intel_crtc;
ee9300bb
DV
449struct intel_limit;
450struct dpll;
b8cecdf5 451
e70236a8 452struct drm_i915_display_funcs {
ee5382ae 453 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 454 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
455 void (*disable_fbc)(struct drm_device *dev);
456 int (*get_display_clock_speed)(struct drm_device *dev);
457 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
458 /**
459 * find_dpll() - Find the best values for the PLL
460 * @limit: limits for the PLL
461 * @crtc: current CRTC
462 * @target: target frequency in kHz
463 * @refclk: reference clock frequency in kHz
464 * @match_clock: if provided, @best_clock P divider must
465 * match the P divider from @match_clock
466 * used for LVDS downclocking
467 * @best_clock: best PLL values found
468 *
469 * Returns true on success, false on failure.
470 */
471 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 472 struct intel_crtc *crtc,
ee9300bb
DV
473 int target, int refclk,
474 struct dpll *match_clock,
475 struct dpll *best_clock);
46ba614c 476 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
477 void (*update_sprite_wm)(struct drm_plane *plane,
478 struct drm_crtc *crtc,
ed57cb8a
DL
479 uint32_t sprite_width, uint32_t sprite_height,
480 int pixel_size, bool enable, bool scaled);
47fab737 481 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
482 /* Returns the active state of the crtc, and if the crtc is active,
483 * fills out the pipe-config with the hw state. */
484 bool (*get_pipe_config)(struct intel_crtc *,
485 struct intel_crtc_config *);
46f297fb
JB
486 void (*get_plane_config)(struct intel_crtc *,
487 struct intel_plane_config *);
8bd31e67 488 int (*crtc_compute_clock)(struct intel_crtc *crtc);
76e5a89c
DV
489 void (*crtc_enable)(struct drm_crtc *crtc);
490 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 491 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
492 void (*audio_codec_enable)(struct drm_connector *connector,
493 struct intel_encoder *encoder,
494 struct drm_display_mode *mode);
495 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 496 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 497 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
498 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
499 struct drm_framebuffer *fb,
ed8d1975 500 struct drm_i915_gem_object *obj,
a4872ba6 501 struct intel_engine_cs *ring,
ed8d1975 502 uint32_t flags);
29b9bde6
DV
503 void (*update_primary_plane)(struct drm_crtc *crtc,
504 struct drm_framebuffer *fb,
505 int x, int y);
20afbda2 506 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
507 /* clock updates for mode set */
508 /* cursor updates */
509 /* render clock increase/decrease */
510 /* display clock increase/decrease */
511 /* pll clock increase/decrease */
7bd688cd
JN
512
513 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
514 uint32_t (*get_backlight)(struct intel_connector *connector);
515 void (*set_backlight)(struct intel_connector *connector,
516 uint32_t level);
517 void (*disable_backlight)(struct intel_connector *connector);
518 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
519};
520
907b28c5 521struct intel_uncore_funcs {
c8d9a590
D
522 void (*force_wake_get)(struct drm_i915_private *dev_priv,
523 int fw_engine);
524 void (*force_wake_put)(struct drm_i915_private *dev_priv,
525 int fw_engine);
0b274481
BW
526
527 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
528 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
529 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
530 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
531
532 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
533 uint8_t val, bool trace);
534 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
535 uint16_t val, bool trace);
536 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
537 uint32_t val, bool trace);
538 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
539 uint64_t val, bool trace);
990bbdad
CW
540};
541
907b28c5
CW
542struct intel_uncore {
543 spinlock_t lock; /** lock is also taken in irq contexts. */
544
545 struct intel_uncore_funcs funcs;
546
547 unsigned fifo_count;
548 unsigned forcewake_count;
aec347ab 549
940aece4
D
550 unsigned fw_rendercount;
551 unsigned fw_mediacount;
552
8232644c 553 struct timer_list force_wake_timer;
907b28c5
CW
554};
555
79fc46df
DL
556#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
557 func(is_mobile) sep \
558 func(is_i85x) sep \
559 func(is_i915g) sep \
560 func(is_i945gm) sep \
561 func(is_g33) sep \
562 func(need_gfx_hws) sep \
563 func(is_g4x) sep \
564 func(is_pineview) sep \
565 func(is_broadwater) sep \
566 func(is_crestline) sep \
567 func(is_ivybridge) sep \
568 func(is_valleyview) sep \
569 func(is_haswell) sep \
7201c0b3 570 func(is_skylake) sep \
b833d685 571 func(is_preliminary) sep \
79fc46df
DL
572 func(has_fbc) sep \
573 func(has_pipe_cxsr) sep \
574 func(has_hotplug) sep \
575 func(cursor_needs_physical) sep \
576 func(has_overlay) sep \
577 func(overlay_needs_physical) sep \
578 func(supports_tv) sep \
dd93be58 579 func(has_llc) sep \
30568c45
DL
580 func(has_ddi) sep \
581 func(has_fpga_dbg)
c96ea64e 582
a587f779
DL
583#define DEFINE_FLAG(name) u8 name:1
584#define SEP_SEMICOLON ;
c96ea64e 585
cfdf1fa2 586struct intel_device_info {
10fce67a 587 u32 display_mmio_offset;
87f1f465 588 u16 device_id;
7eb552ae 589 u8 num_pipes:3;
d615a166 590 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 591 u8 gen;
73ae478c 592 u8 ring_mask; /* Rings supported by the HW */
a587f779 593 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
594 /* Register offsets for the various display pipes and transcoders */
595 int pipe_offsets[I915_MAX_TRANSCODERS];
596 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 597 int palette_offsets[I915_MAX_PIPES];
5efb3e28 598 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
599};
600
a587f779
DL
601#undef DEFINE_FLAG
602#undef SEP_SEMICOLON
603
7faf1ab2
DV
604enum i915_cache_level {
605 I915_CACHE_NONE = 0,
350ec881
CW
606 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
607 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
608 caches, eg sampler/render caches, and the
609 large Last-Level-Cache. LLC is coherent with
610 the CPU, but L3 is only visible to the GPU. */
651d794f 611 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
612};
613
e59ec13d
MK
614struct i915_ctx_hang_stats {
615 /* This context had batch pending when hang was declared */
616 unsigned batch_pending;
617
618 /* This context had batch active when hang was declared */
619 unsigned batch_active;
be62acb4
MK
620
621 /* Time when this context was last blamed for a GPU reset */
622 unsigned long guilty_ts;
623
624 /* This context is banned to submit more work */
625 bool banned;
e59ec13d 626};
40521054
BW
627
628/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 629#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
630/**
631 * struct intel_context - as the name implies, represents a context.
632 * @ref: reference count.
633 * @user_handle: userspace tracking identity for this context.
634 * @remap_slice: l3 row remapping information.
635 * @file_priv: filp associated with this context (NULL for global default
636 * context).
637 * @hang_stats: information about the role of this context in possible GPU
638 * hangs.
639 * @vm: virtual memory space used by this context.
640 * @legacy_hw_ctx: render context backing object and whether it is correctly
641 * initialized (legacy ring submission mechanism only).
642 * @link: link in the global list of contexts.
643 *
644 * Contexts are memory images used by the hardware to store copies of their
645 * internal state.
646 */
273497e5 647struct intel_context {
dce3271b 648 struct kref ref;
821d66dd 649 int user_handle;
3ccfd19d 650 uint8_t remap_slice;
40521054 651 struct drm_i915_file_private *file_priv;
e59ec13d 652 struct i915_ctx_hang_stats hang_stats;
ae6c4806 653 struct i915_hw_ppgtt *ppgtt;
a33afea5 654
c9e003af 655 /* Legacy ring buffer submission */
ea0c76f8
OM
656 struct {
657 struct drm_i915_gem_object *rcs_state;
658 bool initialized;
659 } legacy_hw_ctx;
660
c9e003af 661 /* Execlists */
564ddb2f 662 bool rcs_initialized;
c9e003af
OM
663 struct {
664 struct drm_i915_gem_object *state;
84c2377f 665 struct intel_ringbuffer *ringbuf;
c9e003af
OM
666 } engine[I915_NUM_RINGS];
667
a33afea5 668 struct list_head link;
40521054
BW
669};
670
5c3fe8b0
BW
671struct i915_fbc {
672 unsigned long size;
5e59f717 673 unsigned threshold;
5c3fe8b0
BW
674 unsigned int fb_id;
675 enum plane plane;
676 int y;
677
c4213885 678 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
679 struct drm_mm_node *compressed_llb;
680
da46f936
RV
681 bool false_color;
682
9adccc60
PZ
683 /* Tracks whether the HW is actually enabled, not whether the feature is
684 * possible. */
685 bool enabled;
686
1d73c2a8
RV
687 /* On gen8 some rings cannont perform fbc clean operation so for now
688 * we are doing this on SW with mmio.
689 * This variable works in the opposite information direction
690 * of ring->fbc_dirty telling software on frontbuffer tracking
691 * to perform the cache clean on sw side.
692 */
693 bool need_sw_cache_clean;
694
5c3fe8b0
BW
695 struct intel_fbc_work {
696 struct delayed_work work;
697 struct drm_crtc *crtc;
698 struct drm_framebuffer *fb;
5c3fe8b0
BW
699 } *fbc_work;
700
29ebf90f
CW
701 enum no_fbc_reason {
702 FBC_OK, /* FBC is enabled */
703 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
704 FBC_NO_OUTPUT, /* no outputs enabled to compress */
705 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
706 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
707 FBC_MODE_TOO_LARGE, /* mode too large for compression */
708 FBC_BAD_PLANE, /* fbc not supported on plane */
709 FBC_NOT_TILED, /* buffer not tiled */
710 FBC_MULTIPLE_PIPES, /* more than one pipe active */
711 FBC_MODULE_PARAM,
712 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
713 } no_fbc_reason;
b5e50c3f
JB
714};
715
439d7ac0
PB
716struct i915_drrs {
717 struct intel_connector *connector;
718};
719
2807cf69 720struct intel_dp;
a031d709 721struct i915_psr {
f0355c4a 722 struct mutex lock;
a031d709
RV
723 bool sink_support;
724 bool source_ok;
2807cf69 725 struct intel_dp *enabled;
7c8f8a70
RV
726 bool active;
727 struct delayed_work work;
9ca15301 728 unsigned busy_frontbuffer_bits;
3f51e471 729};
5c3fe8b0 730
3bad0781 731enum intel_pch {
f0350830 732 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
733 PCH_IBX, /* Ibexpeak PCH */
734 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 735 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 736 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 737 PCH_NOP,
3bad0781
ZW
738};
739
988d6ee8
PZ
740enum intel_sbi_destination {
741 SBI_ICLK,
742 SBI_MPHY,
743};
744
b690e96c 745#define QUIRK_PIPEA_FORCE (1<<0)
435793df 746#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 747#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 748#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 749#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 750
8be48d92 751struct intel_fbdev;
1630fe75 752struct intel_fbc_work;
38651674 753
c2b9152f
DV
754struct intel_gmbus {
755 struct i2c_adapter adapter;
f2ce9faf 756 u32 force_bit;
c2b9152f 757 u32 reg0;
36c785f0 758 u32 gpio_reg;
c167a6fc 759 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
760 struct drm_i915_private *dev_priv;
761};
762
f4c956ad 763struct i915_suspend_saved_registers {
ba8bbcf6
JB
764 u8 saveLBB;
765 u32 saveDSPACNTR;
766 u32 saveDSPBCNTR;
e948e994 767 u32 saveDSPARB;
ba8bbcf6
JB
768 u32 savePIPEACONF;
769 u32 savePIPEBCONF;
770 u32 savePIPEASRC;
771 u32 savePIPEBSRC;
772 u32 saveFPA0;
773 u32 saveFPA1;
774 u32 saveDPLL_A;
775 u32 saveDPLL_A_MD;
776 u32 saveHTOTAL_A;
777 u32 saveHBLANK_A;
778 u32 saveHSYNC_A;
779 u32 saveVTOTAL_A;
780 u32 saveVBLANK_A;
781 u32 saveVSYNC_A;
782 u32 saveBCLRPAT_A;
5586c8bc 783 u32 saveTRANSACONF;
42048781
ZW
784 u32 saveTRANS_HTOTAL_A;
785 u32 saveTRANS_HBLANK_A;
786 u32 saveTRANS_HSYNC_A;
787 u32 saveTRANS_VTOTAL_A;
788 u32 saveTRANS_VBLANK_A;
789 u32 saveTRANS_VSYNC_A;
0da3ea12 790 u32 savePIPEASTAT;
ba8bbcf6
JB
791 u32 saveDSPASTRIDE;
792 u32 saveDSPASIZE;
793 u32 saveDSPAPOS;
585fb111 794 u32 saveDSPAADDR;
ba8bbcf6
JB
795 u32 saveDSPASURF;
796 u32 saveDSPATILEOFF;
797 u32 savePFIT_PGM_RATIOS;
0eb96d6e 798 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
799 u32 saveBLC_PWM_CTL;
800 u32 saveBLC_PWM_CTL2;
07bf139b 801 u32 saveBLC_HIST_CTL_B;
42048781
ZW
802 u32 saveBLC_CPU_PWM_CTL;
803 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
804 u32 saveFPB0;
805 u32 saveFPB1;
806 u32 saveDPLL_B;
807 u32 saveDPLL_B_MD;
808 u32 saveHTOTAL_B;
809 u32 saveHBLANK_B;
810 u32 saveHSYNC_B;
811 u32 saveVTOTAL_B;
812 u32 saveVBLANK_B;
813 u32 saveVSYNC_B;
814 u32 saveBCLRPAT_B;
5586c8bc 815 u32 saveTRANSBCONF;
42048781
ZW
816 u32 saveTRANS_HTOTAL_B;
817 u32 saveTRANS_HBLANK_B;
818 u32 saveTRANS_HSYNC_B;
819 u32 saveTRANS_VTOTAL_B;
820 u32 saveTRANS_VBLANK_B;
821 u32 saveTRANS_VSYNC_B;
0da3ea12 822 u32 savePIPEBSTAT;
ba8bbcf6
JB
823 u32 saveDSPBSTRIDE;
824 u32 saveDSPBSIZE;
825 u32 saveDSPBPOS;
585fb111 826 u32 saveDSPBADDR;
ba8bbcf6
JB
827 u32 saveDSPBSURF;
828 u32 saveDSPBTILEOFF;
585fb111
JB
829 u32 saveVGA0;
830 u32 saveVGA1;
831 u32 saveVGA_PD;
ba8bbcf6
JB
832 u32 saveVGACNTRL;
833 u32 saveADPA;
834 u32 saveLVDS;
585fb111
JB
835 u32 savePP_ON_DELAYS;
836 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
837 u32 saveDVOA;
838 u32 saveDVOB;
839 u32 saveDVOC;
840 u32 savePP_ON;
841 u32 savePP_OFF;
842 u32 savePP_CONTROL;
585fb111 843 u32 savePP_DIVISOR;
ba8bbcf6
JB
844 u32 savePFIT_CONTROL;
845 u32 save_palette_a[256];
846 u32 save_palette_b[256];
ba8bbcf6 847 u32 saveFBC_CONTROL;
0da3ea12
JB
848 u32 saveIER;
849 u32 saveIIR;
850 u32 saveIMR;
42048781
ZW
851 u32 saveDEIER;
852 u32 saveDEIMR;
853 u32 saveGTIER;
854 u32 saveGTIMR;
855 u32 saveFDI_RXA_IMR;
856 u32 saveFDI_RXB_IMR;
1f84e550 857 u32 saveCACHE_MODE_0;
1f84e550 858 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
859 u32 saveSWF0[16];
860 u32 saveSWF1[16];
861 u32 saveSWF2[3];
862 u8 saveMSR;
863 u8 saveSR[8];
123f794f 864 u8 saveGR[25];
ba8bbcf6 865 u8 saveAR_INDEX;
a59e122a 866 u8 saveAR[21];
ba8bbcf6 867 u8 saveDACMASK;
a59e122a 868 u8 saveCR[37];
4b9de737 869 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
870 u32 saveCURACNTR;
871 u32 saveCURAPOS;
872 u32 saveCURABASE;
873 u32 saveCURBCNTR;
874 u32 saveCURBPOS;
875 u32 saveCURBBASE;
876 u32 saveCURSIZE;
a4fc5ed6
KP
877 u32 saveDP_B;
878 u32 saveDP_C;
879 u32 saveDP_D;
880 u32 savePIPEA_GMCH_DATA_M;
881 u32 savePIPEB_GMCH_DATA_M;
882 u32 savePIPEA_GMCH_DATA_N;
883 u32 savePIPEB_GMCH_DATA_N;
884 u32 savePIPEA_DP_LINK_M;
885 u32 savePIPEB_DP_LINK_M;
886 u32 savePIPEA_DP_LINK_N;
887 u32 savePIPEB_DP_LINK_N;
42048781
ZW
888 u32 saveFDI_RXA_CTL;
889 u32 saveFDI_TXA_CTL;
890 u32 saveFDI_RXB_CTL;
891 u32 saveFDI_TXB_CTL;
892 u32 savePFA_CTL_1;
893 u32 savePFB_CTL_1;
894 u32 savePFA_WIN_SZ;
895 u32 savePFB_WIN_SZ;
896 u32 savePFA_WIN_POS;
897 u32 savePFB_WIN_POS;
5586c8bc
ZW
898 u32 savePCH_DREF_CONTROL;
899 u32 saveDISP_ARB_CTL;
900 u32 savePIPEA_DATA_M1;
901 u32 savePIPEA_DATA_N1;
902 u32 savePIPEA_LINK_M1;
903 u32 savePIPEA_LINK_N1;
904 u32 savePIPEB_DATA_M1;
905 u32 savePIPEB_DATA_N1;
906 u32 savePIPEB_LINK_M1;
907 u32 savePIPEB_LINK_N1;
b5b72e89 908 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 909 u32 savePCH_PORT_HOTPLUG;
f4c956ad 910};
c85aa885 911
ddeea5b0
ID
912struct vlv_s0ix_state {
913 /* GAM */
914 u32 wr_watermark;
915 u32 gfx_prio_ctrl;
916 u32 arb_mode;
917 u32 gfx_pend_tlb0;
918 u32 gfx_pend_tlb1;
919 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
920 u32 media_max_req_count;
921 u32 gfx_max_req_count;
922 u32 render_hwsp;
923 u32 ecochk;
924 u32 bsd_hwsp;
925 u32 blt_hwsp;
926 u32 tlb_rd_addr;
927
928 /* MBC */
929 u32 g3dctl;
930 u32 gsckgctl;
931 u32 mbctl;
932
933 /* GCP */
934 u32 ucgctl1;
935 u32 ucgctl3;
936 u32 rcgctl1;
937 u32 rcgctl2;
938 u32 rstctl;
939 u32 misccpctl;
940
941 /* GPM */
942 u32 gfxpause;
943 u32 rpdeuhwtc;
944 u32 rpdeuc;
945 u32 ecobus;
946 u32 pwrdwnupctl;
947 u32 rp_down_timeout;
948 u32 rp_deucsw;
949 u32 rcubmabdtmr;
950 u32 rcedata;
951 u32 spare2gh;
952
953 /* Display 1 CZ domain */
954 u32 gt_imr;
955 u32 gt_ier;
956 u32 pm_imr;
957 u32 pm_ier;
958 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
959
960 /* GT SA CZ domain */
961 u32 tilectl;
962 u32 gt_fifoctl;
963 u32 gtlc_wake_ctrl;
964 u32 gtlc_survive;
965 u32 pmwgicz;
966
967 /* Display 2 CZ domain */
968 u32 gu_ctl0;
969 u32 gu_ctl1;
970 u32 clock_gate_dis2;
971};
972
bf225f20
CW
973struct intel_rps_ei {
974 u32 cz_clock;
975 u32 render_c0;
976 u32 media_c0;
31685c25
D
977};
978
c85aa885 979struct intel_gen6_power_mgmt {
59cdb63d 980 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
981 struct work_struct work;
982 u32 pm_iir;
59cdb63d 983
b39fb297
BW
984 /* Frequencies are stored in potentially platform dependent multiples.
985 * In other words, *_freq needs to be multiplied by X to be interesting.
986 * Soft limits are those which are used for the dynamic reclocking done
987 * by the driver (raise frequencies under heavy loads, and lower for
988 * lighter loads). Hard limits are those imposed by the hardware.
989 *
990 * A distinction is made for overclocking, which is never enabled by
991 * default, and is considered to be above the hard limit if it's
992 * possible at all.
993 */
994 u8 cur_freq; /* Current frequency (cached, may not == HW) */
995 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
996 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
997 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
998 u8 min_freq; /* AKA RPn. Minimum frequency */
999 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1000 u8 rp1_freq; /* "less than" RP0 power/freqency */
1001 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1002 u32 cz_freq;
1a01ab3b 1003
31685c25 1004 u32 ei_interrupt_count;
1a01ab3b 1005
dd75fdc8
CW
1006 int last_adj;
1007 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1008
c0951f0c 1009 bool enabled;
1a01ab3b 1010 struct delayed_work delayed_resume_work;
4fc688ce 1011
bf225f20
CW
1012 /* manual wa residency calculations */
1013 struct intel_rps_ei up_ei, down_ei;
1014
4fc688ce
JB
1015 /*
1016 * Protects RPS/RC6 register access and PCU communication.
1017 * Must be taken after struct_mutex if nested.
1018 */
1019 struct mutex hw_lock;
c85aa885
DV
1020};
1021
1a240d4d
DV
1022/* defined intel_pm.c */
1023extern spinlock_t mchdev_lock;
1024
c85aa885
DV
1025struct intel_ilk_power_mgmt {
1026 u8 cur_delay;
1027 u8 min_delay;
1028 u8 max_delay;
1029 u8 fmax;
1030 u8 fstart;
1031
1032 u64 last_count1;
1033 unsigned long last_time1;
1034 unsigned long chipset_power;
1035 u64 last_count2;
5ed0bdf2 1036 u64 last_time2;
c85aa885
DV
1037 unsigned long gfx_power;
1038 u8 corr;
1039
1040 int c_m;
1041 int r_t;
3e373948
DV
1042
1043 struct drm_i915_gem_object *pwrctx;
1044 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1045};
1046
c6cb582e
ID
1047struct drm_i915_private;
1048struct i915_power_well;
1049
1050struct i915_power_well_ops {
1051 /*
1052 * Synchronize the well's hw state to match the current sw state, for
1053 * example enable/disable it based on the current refcount. Called
1054 * during driver init and resume time, possibly after first calling
1055 * the enable/disable handlers.
1056 */
1057 void (*sync_hw)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059 /*
1060 * Enable the well and resources that depend on it (for example
1061 * interrupts located on the well). Called after the 0->1 refcount
1062 * transition.
1063 */
1064 void (*enable)(struct drm_i915_private *dev_priv,
1065 struct i915_power_well *power_well);
1066 /*
1067 * Disable the well and resources that depend on it. Called after
1068 * the 1->0 refcount transition.
1069 */
1070 void (*disable)(struct drm_i915_private *dev_priv,
1071 struct i915_power_well *power_well);
1072 /* Returns the hw enabled state. */
1073 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1074 struct i915_power_well *power_well);
1075};
1076
a38911a3
WX
1077/* Power well structure for haswell */
1078struct i915_power_well {
c1ca727f 1079 const char *name;
6f3ef5dd 1080 bool always_on;
a38911a3
WX
1081 /* power well enable/disable usage count */
1082 int count;
bfafe93a
ID
1083 /* cached hw enabled state */
1084 bool hw_enabled;
c1ca727f 1085 unsigned long domains;
77961eb9 1086 unsigned long data;
c6cb582e 1087 const struct i915_power_well_ops *ops;
a38911a3
WX
1088};
1089
83c00f55 1090struct i915_power_domains {
baa70707
ID
1091 /*
1092 * Power wells needed for initialization at driver init and suspend
1093 * time are on. They are kept on until after the first modeset.
1094 */
1095 bool init_power_on;
0d116a29 1096 bool initializing;
c1ca727f 1097 int power_well_count;
baa70707 1098
83c00f55 1099 struct mutex lock;
1da51581 1100 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1101 struct i915_power_well *power_wells;
83c00f55
ID
1102};
1103
231f42a4
DV
1104struct i915_dri1_state {
1105 unsigned allow_batchbuffer : 1;
1106 u32 __iomem *gfx_hws_cpu_addr;
1107
1108 unsigned int cpp;
1109 int back_offset;
1110 int front_offset;
1111 int current_page;
1112 int page_flipping;
1113
1114 uint32_t counter;
1115};
1116
db1b76ca
DV
1117struct i915_ums_state {
1118 /**
1119 * Flag if the X Server, and thus DRM, is not currently in
1120 * control of the device.
1121 *
1122 * This is set between LeaveVT and EnterVT. It needs to be
1123 * replaced with a semaphore. It also needs to be
1124 * transitioned away from for kernel modesetting.
1125 */
1126 int mm_suspended;
1127};
1128
35a85ac6 1129#define MAX_L3_SLICES 2
a4da4fa4 1130struct intel_l3_parity {
35a85ac6 1131 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1132 struct work_struct error_work;
35a85ac6 1133 int which_slice;
a4da4fa4
DV
1134};
1135
4b5aed62 1136struct i915_gem_mm {
4b5aed62
DV
1137 /** Memory allocator for GTT stolen memory */
1138 struct drm_mm stolen;
4b5aed62
DV
1139 /** List of all objects in gtt_space. Used to restore gtt
1140 * mappings on resume */
1141 struct list_head bound_list;
1142 /**
1143 * List of objects which are not bound to the GTT (thus
1144 * are idle and not used by the GPU) but still have
1145 * (presumably uncached) pages still attached.
1146 */
1147 struct list_head unbound_list;
1148
1149 /** Usable portion of the GTT for GEM */
1150 unsigned long stolen_base; /* limited to low memory (32-bit) */
1151
4b5aed62
DV
1152 /** PPGTT used for aliasing the PPGTT with the GTT */
1153 struct i915_hw_ppgtt *aliasing_ppgtt;
1154
2cfcd32a 1155 struct notifier_block oom_notifier;
ceabbba5 1156 struct shrinker shrinker;
4b5aed62
DV
1157 bool shrinker_no_lock_stealing;
1158
4b5aed62
DV
1159 /** LRU list of objects with fence regs on them. */
1160 struct list_head fence_list;
1161
1162 /**
1163 * We leave the user IRQ off as much as possible,
1164 * but this means that requests will finish and never
1165 * be retired once the system goes idle. Set a timer to
1166 * fire periodically while the ring is running. When it
1167 * fires, go retire requests.
1168 */
1169 struct delayed_work retire_work;
1170
b29c19b6
CW
1171 /**
1172 * When we detect an idle GPU, we want to turn on
1173 * powersaving features. So once we see that there
1174 * are no more requests outstanding and no more
1175 * arrive within a small period of time, we fire
1176 * off the idle_work.
1177 */
1178 struct delayed_work idle_work;
1179
4b5aed62
DV
1180 /**
1181 * Are we in a non-interruptible section of code like
1182 * modesetting?
1183 */
1184 bool interruptible;
1185
f62a0076
CW
1186 /**
1187 * Is the GPU currently considered idle, or busy executing userspace
1188 * requests? Whilst idle, we attempt to power down the hardware and
1189 * display clocks. In order to reduce the effect on performance, there
1190 * is a slight delay before we do so.
1191 */
1192 bool busy;
1193
bdf1e7e3
DV
1194 /* the indicator for dispatch video commands on two BSD rings */
1195 int bsd_ring_dispatch_index;
1196
4b5aed62
DV
1197 /** Bit 6 swizzling required for X tiling */
1198 uint32_t bit_6_swizzle_x;
1199 /** Bit 6 swizzling required for Y tiling */
1200 uint32_t bit_6_swizzle_y;
1201
4b5aed62 1202 /* accounting, useful for userland debugging */
c20e8355 1203 spinlock_t object_stat_lock;
4b5aed62
DV
1204 size_t object_memory;
1205 u32 object_count;
1206};
1207
edc3d884 1208struct drm_i915_error_state_buf {
0a4cd7c8 1209 struct drm_i915_private *i915;
edc3d884
MK
1210 unsigned bytes;
1211 unsigned size;
1212 int err;
1213 u8 *buf;
1214 loff_t start;
1215 loff_t pos;
1216};
1217
fc16b48b
MK
1218struct i915_error_state_file_priv {
1219 struct drm_device *dev;
1220 struct drm_i915_error_state *error;
1221};
1222
99584db3
DV
1223struct i915_gpu_error {
1224 /* For hangcheck timer */
1225#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1226#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1227 /* Hang gpu twice in this window and your context gets banned */
1228#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1229
99584db3 1230 struct timer_list hangcheck_timer;
99584db3
DV
1231
1232 /* For reset and error_state handling. */
1233 spinlock_t lock;
1234 /* Protected by the above dev->gpu_error.lock. */
1235 struct drm_i915_error_state *first_error;
1236 struct work_struct work;
99584db3 1237
094f9a54
CW
1238
1239 unsigned long missed_irq_rings;
1240
1f83fee0 1241 /**
2ac0f450 1242 * State variable controlling the reset flow and count
1f83fee0 1243 *
2ac0f450
MK
1244 * This is a counter which gets incremented when reset is triggered,
1245 * and again when reset has been handled. So odd values (lowest bit set)
1246 * means that reset is in progress and even values that
1247 * (reset_counter >> 1):th reset was successfully completed.
1248 *
1249 * If reset is not completed succesfully, the I915_WEDGE bit is
1250 * set meaning that hardware is terminally sour and there is no
1251 * recovery. All waiters on the reset_queue will be woken when
1252 * that happens.
1253 *
1254 * This counter is used by the wait_seqno code to notice that reset
1255 * event happened and it needs to restart the entire ioctl (since most
1256 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1257 *
1258 * This is important for lock-free wait paths, where no contended lock
1259 * naturally enforces the correct ordering between the bail-out of the
1260 * waiter and the gpu reset work code.
1f83fee0
DV
1261 */
1262 atomic_t reset_counter;
1263
1f83fee0 1264#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1265#define I915_WEDGED (1 << 31)
1f83fee0
DV
1266
1267 /**
1268 * Waitqueue to signal when the reset has completed. Used by clients
1269 * that wait for dev_priv->mm.wedged to settle.
1270 */
1271 wait_queue_head_t reset_queue;
33196ded 1272
88b4aa87
MK
1273 /* Userspace knobs for gpu hang simulation;
1274 * combines both a ring mask, and extra flags
1275 */
1276 u32 stop_rings;
1277#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1278#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1279
1280 /* For missed irq/seqno simulation. */
1281 unsigned int test_irq_rings;
6689c167
MA
1282
1283 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1284 bool reload_in_reset;
99584db3
DV
1285};
1286
b8efb17b
ZR
1287enum modeset_restore {
1288 MODESET_ON_LID_OPEN,
1289 MODESET_DONE,
1290 MODESET_SUSPENDED,
1291};
1292
6acab15a 1293struct ddi_vbt_port_info {
ce4dd49e
DL
1294 /*
1295 * This is an index in the HDMI/DVI DDI buffer translation table.
1296 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1297 * populate this field.
1298 */
1299#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1300 uint8_t hdmi_level_shift;
311a2094
PZ
1301
1302 uint8_t supports_dvi:1;
1303 uint8_t supports_hdmi:1;
1304 uint8_t supports_dp:1;
6acab15a
PZ
1305};
1306
83a7280e
PB
1307enum drrs_support_type {
1308 DRRS_NOT_SUPPORTED = 0,
1309 STATIC_DRRS_SUPPORT = 1,
1310 SEAMLESS_DRRS_SUPPORT = 2
1311};
1312
41aa3448
RV
1313struct intel_vbt_data {
1314 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1315 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1316
1317 /* Feature bits */
1318 unsigned int int_tv_support:1;
1319 unsigned int lvds_dither:1;
1320 unsigned int lvds_vbt:1;
1321 unsigned int int_crt_support:1;
1322 unsigned int lvds_use_ssc:1;
1323 unsigned int display_clock_mode:1;
1324 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1325 unsigned int has_mipi:1;
41aa3448
RV
1326 int lvds_ssc_freq;
1327 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1328
83a7280e
PB
1329 enum drrs_support_type drrs_type;
1330
41aa3448
RV
1331 /* eDP */
1332 int edp_rate;
1333 int edp_lanes;
1334 int edp_preemphasis;
1335 int edp_vswing;
1336 bool edp_initialized;
1337 bool edp_support;
1338 int edp_bpp;
1339 struct edp_power_seq edp_pps;
1340
f00076d2
JN
1341 struct {
1342 u16 pwm_freq_hz;
39fbc9c8 1343 bool present;
f00076d2 1344 bool active_low_pwm;
1de6068e 1345 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1346 } backlight;
1347
d17c5443
SK
1348 /* MIPI DSI */
1349 struct {
3e6bd011 1350 u16 port;
d17c5443 1351 u16 panel_id;
d3b542fc
SK
1352 struct mipi_config *config;
1353 struct mipi_pps_data *pps;
1354 u8 seq_version;
1355 u32 size;
1356 u8 *data;
1357 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1358 } dsi;
1359
41aa3448
RV
1360 int crt_ddc_pin;
1361
1362 int child_dev_num;
768f69c9 1363 union child_device_config *child_dev;
6acab15a
PZ
1364
1365 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1366};
1367
77c122bc
VS
1368enum intel_ddb_partitioning {
1369 INTEL_DDB_PART_1_2,
1370 INTEL_DDB_PART_5_6, /* IVB+ */
1371};
1372
1fd527cc
VS
1373struct intel_wm_level {
1374 bool enable;
1375 uint32_t pri_val;
1376 uint32_t spr_val;
1377 uint32_t cur_val;
1378 uint32_t fbc_val;
1379};
1380
820c1980 1381struct ilk_wm_values {
609cedef
VS
1382 uint32_t wm_pipe[3];
1383 uint32_t wm_lp[3];
1384 uint32_t wm_lp_spr[3];
1385 uint32_t wm_linetime[3];
1386 bool enable_fbc_wm;
1387 enum intel_ddb_partitioning partitioning;
1388};
1389
c193924e
DL
1390struct skl_ddb_entry {
1391 uint16_t start, end; /* in number of blocks */
1392};
1393
1394static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1395{
1396 /* end not set, clearly no allocation here. start can be 0 though */
1397 if (entry->end == 0)
1398 return 0;
1399
1400 return entry->end - entry->start + 1;
1401}
1402
1403struct skl_ddb_allocation {
1404 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1405 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1406};
1407
2ac96d2a
PB
1408struct skl_wm_values {
1409 bool dirty[I915_MAX_PIPES];
c193924e 1410 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1411 uint32_t wm_linetime[I915_MAX_PIPES];
1412 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1413 uint32_t cursor[I915_MAX_PIPES][8];
1414 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1415 uint32_t cursor_trans[I915_MAX_PIPES];
1416};
1417
1418struct skl_wm_level {
1419 bool plane_en[I915_MAX_PLANES];
1420 uint16_t plane_res_b[I915_MAX_PLANES];
1421 uint8_t plane_res_l[I915_MAX_PLANES];
1422 bool cursor_en;
1423 uint16_t cursor_res_b;
1424 uint8_t cursor_res_l;
1425};
1426
c67a470b 1427/*
765dab67
PZ
1428 * This struct helps tracking the state needed for runtime PM, which puts the
1429 * device in PCI D3 state. Notice that when this happens, nothing on the
1430 * graphics device works, even register access, so we don't get interrupts nor
1431 * anything else.
c67a470b 1432 *
765dab67
PZ
1433 * Every piece of our code that needs to actually touch the hardware needs to
1434 * either call intel_runtime_pm_get or call intel_display_power_get with the
1435 * appropriate power domain.
a8a8bd54 1436 *
765dab67
PZ
1437 * Our driver uses the autosuspend delay feature, which means we'll only really
1438 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1439 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1440 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1441 *
1442 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1443 * goes back to false exactly before we reenable the IRQs. We use this variable
1444 * to check if someone is trying to enable/disable IRQs while they're supposed
1445 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1446 * case it happens.
c67a470b 1447 *
765dab67 1448 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1449 */
5d584b2e
PZ
1450struct i915_runtime_pm {
1451 bool suspended;
2aeb7d3a 1452 bool irqs_enabled;
c67a470b
PZ
1453};
1454
926321d5
DV
1455enum intel_pipe_crc_source {
1456 INTEL_PIPE_CRC_SOURCE_NONE,
1457 INTEL_PIPE_CRC_SOURCE_PLANE1,
1458 INTEL_PIPE_CRC_SOURCE_PLANE2,
1459 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1460 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1461 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1462 INTEL_PIPE_CRC_SOURCE_TV,
1463 INTEL_PIPE_CRC_SOURCE_DP_B,
1464 INTEL_PIPE_CRC_SOURCE_DP_C,
1465 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1466 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1467 INTEL_PIPE_CRC_SOURCE_MAX,
1468};
1469
8bf1e9f1 1470struct intel_pipe_crc_entry {
ac2300d4 1471 uint32_t frame;
8bf1e9f1
SH
1472 uint32_t crc[5];
1473};
1474
b2c88f5b 1475#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1476struct intel_pipe_crc {
d538bbdf
DL
1477 spinlock_t lock;
1478 bool opened; /* exclusive access to the result file */
e5f75aca 1479 struct intel_pipe_crc_entry *entries;
926321d5 1480 enum intel_pipe_crc_source source;
d538bbdf 1481 int head, tail;
07144428 1482 wait_queue_head_t wq;
8bf1e9f1
SH
1483};
1484
f99d7069
DV
1485struct i915_frontbuffer_tracking {
1486 struct mutex lock;
1487
1488 /*
1489 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1490 * scheduled flips.
1491 */
1492 unsigned busy_bits;
1493 unsigned flip_bits;
1494};
1495
7225342a
MK
1496struct i915_wa_reg {
1497 u32 addr;
1498 u32 value;
1499 /* bitmask representing WA bits */
1500 u32 mask;
1501};
1502
1503#define I915_MAX_WA_REGS 16
1504
1505struct i915_workarounds {
1506 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1507 u32 count;
1508};
1509
77fec556 1510struct drm_i915_private {
f4c956ad 1511 struct drm_device *dev;
42dcedd4 1512 struct kmem_cache *slab;
f4c956ad 1513
5c969aa7 1514 const struct intel_device_info info;
f4c956ad
DV
1515
1516 int relative_constants_mode;
1517
1518 void __iomem *regs;
1519
907b28c5 1520 struct intel_uncore uncore;
f4c956ad
DV
1521
1522 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1523
28c70f16 1524
f4c956ad
DV
1525 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1526 * controller on different i2c buses. */
1527 struct mutex gmbus_mutex;
1528
1529 /**
1530 * Base address of the gmbus and gpio block.
1531 */
1532 uint32_t gpio_mmio_base;
1533
b6fdd0f2
SS
1534 /* MMIO base address for MIPI regs */
1535 uint32_t mipi_mmio_base;
1536
28c70f16
DV
1537 wait_queue_head_t gmbus_wait_queue;
1538
f4c956ad 1539 struct pci_dev *bridge_dev;
a4872ba6 1540 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1541 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1542 uint32_t last_seqno, next_seqno;
f4c956ad 1543
ba8286fa 1544 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1545 struct resource mch_res;
1546
f4c956ad
DV
1547 /* protects the irq masks */
1548 spinlock_t irq_lock;
1549
84c33a64
SG
1550 /* protects the mmio flip data */
1551 spinlock_t mmio_flip_lock;
1552
f8b79e58
ID
1553 bool display_irqs_enabled;
1554
9ee32fea
DV
1555 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1556 struct pm_qos_request pm_qos;
1557
f4c956ad 1558 /* DPIO indirect register protection */
09153000 1559 struct mutex dpio_lock;
f4c956ad
DV
1560
1561 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1562 union {
1563 u32 irq_mask;
1564 u32 de_irq_mask[I915_MAX_PIPES];
1565 };
f4c956ad 1566 u32 gt_irq_mask;
605cd25b 1567 u32 pm_irq_mask;
a6706b45 1568 u32 pm_rps_events;
91d181dd 1569 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1570
f4c956ad 1571 struct work_struct hotplug_work;
b543fb04
EE
1572 struct {
1573 unsigned long hpd_last_jiffies;
1574 int hpd_cnt;
1575 enum {
1576 HPD_ENABLED = 0,
1577 HPD_DISABLED = 1,
1578 HPD_MARK_DISABLED = 2
1579 } hpd_mark;
1580 } hpd_stats[HPD_NUM_PINS];
142e2398 1581 u32 hpd_event_bits;
6323751d 1582 struct delayed_work hotplug_reenable_work;
f4c956ad 1583
5c3fe8b0 1584 struct i915_fbc fbc;
439d7ac0 1585 struct i915_drrs drrs;
f4c956ad 1586 struct intel_opregion opregion;
41aa3448 1587 struct intel_vbt_data vbt;
f4c956ad 1588
d9ceb816
JB
1589 bool preserve_bios_swizzle;
1590
f4c956ad
DV
1591 /* overlay */
1592 struct intel_overlay *overlay;
f4c956ad 1593
58c68779 1594 /* backlight registers and fields in struct intel_panel */
07f11d49 1595 struct mutex backlight_lock;
31ad8ec6 1596
f4c956ad 1597 /* LVDS info */
f4c956ad
DV
1598 bool no_aux_handshake;
1599
e39b999a
VS
1600 /* protects panel power sequencer state */
1601 struct mutex pps_mutex;
1602
f4c956ad
DV
1603 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1604 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1605 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1606
1607 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1608 unsigned int vlv_cdclk_freq;
f4c956ad 1609
645416f5
DV
1610 /**
1611 * wq - Driver workqueue for GEM.
1612 *
1613 * NOTE: Work items scheduled here are not allowed to grab any modeset
1614 * locks, for otherwise the flushing done in the pageflip code will
1615 * result in deadlocks.
1616 */
f4c956ad
DV
1617 struct workqueue_struct *wq;
1618
1619 /* Display functions */
1620 struct drm_i915_display_funcs display;
1621
1622 /* PCH chipset type */
1623 enum intel_pch pch_type;
17a303ec 1624 unsigned short pch_id;
f4c956ad
DV
1625
1626 unsigned long quirks;
1627
b8efb17b
ZR
1628 enum modeset_restore modeset_restore;
1629 struct mutex modeset_restore_lock;
673a394b 1630
a7bbbd63 1631 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1632 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1633
4b5aed62 1634 struct i915_gem_mm mm;
ad46cb53
CW
1635 DECLARE_HASHTABLE(mm_structs, 7);
1636 struct mutex mm_lock;
8781342d 1637
8781342d
DV
1638 /* Kernel Modesetting */
1639
9b9d172d 1640 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1641
76c4ac04
DL
1642 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1643 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1644 wait_queue_head_t pending_flip_queue;
1645
c4597872
DV
1646#ifdef CONFIG_DEBUG_FS
1647 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1648#endif
1649
e72f9fbf
DV
1650 int num_shared_dpll;
1651 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1652 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1653
7225342a 1654 struct i915_workarounds workarounds;
888b5995 1655
652c393a
JB
1656 /* Reclocking support */
1657 bool render_reclock_avail;
1658 bool lvds_downclock_avail;
18f9ed12
ZY
1659 /* indicates the reduced downclock for LVDS*/
1660 int lvds_downclock;
f99d7069
DV
1661
1662 struct i915_frontbuffer_tracking fb_tracking;
1663
652c393a 1664 u16 orig_clock;
f97108d1 1665
c4804411 1666 bool mchbar_need_disable;
f97108d1 1667
a4da4fa4
DV
1668 struct intel_l3_parity l3_parity;
1669
59124506
BW
1670 /* Cannot be determined by PCIID. You must always read a register. */
1671 size_t ellc_size;
1672
c6a828d3 1673 /* gen6+ rps state */
c85aa885 1674 struct intel_gen6_power_mgmt rps;
c6a828d3 1675
20e4d407
DV
1676 /* ilk-only ips/rps state. Everything in here is protected by the global
1677 * mchdev_lock in intel_pm.c */
c85aa885 1678 struct intel_ilk_power_mgmt ips;
b5e50c3f 1679
83c00f55 1680 struct i915_power_domains power_domains;
a38911a3 1681
a031d709 1682 struct i915_psr psr;
3f51e471 1683
99584db3 1684 struct i915_gpu_error gpu_error;
ae681d96 1685
c9cddffc
JB
1686 struct drm_i915_gem_object *vlv_pctx;
1687
4520f53a 1688#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1689 /* list of fbdev register on this device */
1690 struct intel_fbdev *fbdev;
82e3b8c1 1691 struct work_struct fbdev_suspend_work;
4520f53a 1692#endif
e953fd7b
CW
1693
1694 struct drm_property *broadcast_rgb_property;
3f43c48d 1695 struct drm_property *force_audio_property;
e3689190 1696
254f965c 1697 uint32_t hw_context_size;
a33afea5 1698 struct list_head context_list;
f4c956ad 1699
3e68320e 1700 u32 fdi_rx_config;
68d18ad7 1701
842f1c8b 1702 u32 suspend_count;
f4c956ad 1703 struct i915_suspend_saved_registers regfile;
ddeea5b0 1704 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1705
53615a5e
VS
1706 struct {
1707 /*
1708 * Raw watermark latency values:
1709 * in 0.1us units for WM0,
1710 * in 0.5us units for WM1+.
1711 */
1712 /* primary */
1713 uint16_t pri_latency[5];
1714 /* sprite */
1715 uint16_t spr_latency[5];
1716 /* cursor */
1717 uint16_t cur_latency[5];
2af30a5c
PB
1718 /*
1719 * Raw watermark memory latency values
1720 * for SKL for all 8 levels
1721 * in 1us units.
1722 */
1723 uint16_t skl_latency[8];
609cedef
VS
1724
1725 /* current hardware state */
820c1980 1726 struct ilk_wm_values hw;
53615a5e
VS
1727 } wm;
1728
8a187455
PZ
1729 struct i915_runtime_pm pm;
1730
13cf5504
DA
1731 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1732 u32 long_hpd_port_mask;
1733 u32 short_hpd_port_mask;
1734 struct work_struct dig_port_work;
1735
0e32b39c
DA
1736 /*
1737 * if we get a HPD irq from DP and a HPD irq from non-DP
1738 * the non-DP HPD could block the workqueue on a mode config
1739 * mutex getting, that userspace may have taken. However
1740 * userspace is waiting on the DP workqueue to run which is
1741 * blocked behind the non-DP one.
1742 */
1743 struct workqueue_struct *dp_wq;
1744
69769f9a
VS
1745 uint32_t bios_vgacntr;
1746
231f42a4
DV
1747 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1748 * here! */
1749 struct i915_dri1_state dri1;
db1b76ca
DV
1750 /* Old ums support infrastructure, same warning applies. */
1751 struct i915_ums_state ums;
bdf1e7e3 1752
a83014d3
OM
1753 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1754 struct {
1755 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1756 struct intel_engine_cs *ring,
1757 struct intel_context *ctx,
1758 struct drm_i915_gem_execbuffer2 *args,
1759 struct list_head *vmas,
1760 struct drm_i915_gem_object *batch_obj,
1761 u64 exec_start, u32 flags);
1762 int (*init_rings)(struct drm_device *dev);
1763 void (*cleanup_ring)(struct intel_engine_cs *ring);
1764 void (*stop_ring)(struct intel_engine_cs *ring);
1765 } gt;
1766
bdf1e7e3
DV
1767 /*
1768 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1769 * will be rejected. Instead look for a better place.
1770 */
77fec556 1771};
1da177e4 1772
2c1792a1
CW
1773static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1774{
1775 return dev->dev_private;
1776}
1777
b4519513
CW
1778/* Iterate over initialised rings */
1779#define for_each_ring(ring__, dev_priv__, i__) \
1780 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1781 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1782
b1d7e4b4
WF
1783enum hdmi_force_audio {
1784 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1785 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1786 HDMI_AUDIO_AUTO, /* trust EDID */
1787 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1788};
1789
190d6cd5 1790#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1791
37e680a1
CW
1792struct drm_i915_gem_object_ops {
1793 /* Interface between the GEM object and its backing storage.
1794 * get_pages() is called once prior to the use of the associated set
1795 * of pages before to binding them into the GTT, and put_pages() is
1796 * called after we no longer need them. As we expect there to be
1797 * associated cost with migrating pages between the backing storage
1798 * and making them available for the GPU (e.g. clflush), we may hold
1799 * onto the pages after they are no longer referenced by the GPU
1800 * in case they may be used again shortly (for example migrating the
1801 * pages to a different memory domain within the GTT). put_pages()
1802 * will therefore most likely be called when the object itself is
1803 * being released or under memory pressure (where we attempt to
1804 * reap pages for the shrinker).
1805 */
1806 int (*get_pages)(struct drm_i915_gem_object *);
1807 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1808 int (*dmabuf_export)(struct drm_i915_gem_object *);
1809 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1810};
1811
a071fa00
DV
1812/*
1813 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1814 * considered to be the frontbuffer for the given plane interface-vise. This
1815 * doesn't mean that the hw necessarily already scans it out, but that any
1816 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1817 *
1818 * We have one bit per pipe and per scanout plane type.
1819 */
1820#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1821#define INTEL_FRONTBUFFER_BITS \
1822 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1823#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1824 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1825#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1826 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1827#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1828 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1829#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1830 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1831#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1832 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1833
673a394b 1834struct drm_i915_gem_object {
c397b908 1835 struct drm_gem_object base;
673a394b 1836
37e680a1
CW
1837 const struct drm_i915_gem_object_ops *ops;
1838
2f633156
BW
1839 /** List of VMAs backed by this object */
1840 struct list_head vma_list;
1841
c1ad11fc
CW
1842 /** Stolen memory for this object, instead of being backed by shmem. */
1843 struct drm_mm_node *stolen;
35c20a60 1844 struct list_head global_list;
673a394b 1845
69dc4987 1846 struct list_head ring_list;
b25cb2f8
BW
1847 /** Used in execbuf to temporarily hold a ref */
1848 struct list_head obj_exec_link;
673a394b
EA
1849
1850 /**
65ce3027
CW
1851 * This is set if the object is on the active lists (has pending
1852 * rendering and so a non-zero seqno), and is not set if it i s on
1853 * inactive (ready to be unbound) list.
673a394b 1854 */
0206e353 1855 unsigned int active:1;
673a394b
EA
1856
1857 /**
1858 * This is set if the object has been written to since last bound
1859 * to the GTT
1860 */
0206e353 1861 unsigned int dirty:1;
778c3544
DV
1862
1863 /**
1864 * Fence register bits (if any) for this object. Will be set
1865 * as needed when mapped into the GTT.
1866 * Protected by dev->struct_mutex.
778c3544 1867 */
4b9de737 1868 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1869
778c3544
DV
1870 /**
1871 * Advice: are the backing pages purgeable?
1872 */
0206e353 1873 unsigned int madv:2;
778c3544 1874
778c3544
DV
1875 /**
1876 * Current tiling mode for the object.
1877 */
0206e353 1878 unsigned int tiling_mode:2;
5d82e3e6
CW
1879 /**
1880 * Whether the tiling parameters for the currently associated fence
1881 * register have changed. Note that for the purposes of tracking
1882 * tiling changes we also treat the unfenced register, the register
1883 * slot that the object occupies whilst it executes a fenced
1884 * command (such as BLT on gen2/3), as a "fence".
1885 */
1886 unsigned int fence_dirty:1;
778c3544 1887
75e9e915
DV
1888 /**
1889 * Is the object at the current location in the gtt mappable and
1890 * fenceable? Used to avoid costly recalculations.
1891 */
0206e353 1892 unsigned int map_and_fenceable:1;
75e9e915 1893
fb7d516a
DV
1894 /**
1895 * Whether the current gtt mapping needs to be mappable (and isn't just
1896 * mappable by accident). Track pin and fault separate for a more
1897 * accurate mappable working set.
1898 */
0206e353
AJ
1899 unsigned int fault_mappable:1;
1900 unsigned int pin_mappable:1;
cc98b413 1901 unsigned int pin_display:1;
fb7d516a 1902
24f3a8cf
AG
1903 /*
1904 * Is the object to be mapped as read-only to the GPU
1905 * Only honoured if hardware has relevant pte bit
1906 */
1907 unsigned long gt_ro:1;
651d794f 1908 unsigned int cache_level:3;
93dfb40c 1909
9da3da66 1910 unsigned int has_dma_mapping:1;
7bddb01f 1911
a071fa00
DV
1912 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1913
9da3da66 1914 struct sg_table *pages;
a5570178 1915 int pages_pin_count;
673a394b 1916
1286ff73 1917 /* prime dma-buf support */
9a70cc2a
DA
1918 void *dma_buf_vmapping;
1919 int vmapping_count;
1920
a4872ba6 1921 struct intel_engine_cs *ring;
caea7476 1922
1c293ea3 1923 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1924 uint32_t last_read_seqno;
1925 uint32_t last_write_seqno;
caea7476
CW
1926 /** Breadcrumb of last fenced GPU access to the buffer. */
1927 uint32_t last_fenced_seqno;
673a394b 1928
778c3544 1929 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1930 uint32_t stride;
673a394b 1931
80075d49
DV
1932 /** References from framebuffers, locks out tiling changes. */
1933 unsigned long framebuffer_references;
1934
280b713b 1935 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1936 unsigned long *bit_17;
280b713b 1937
79e53945 1938 /** User space pin count and filp owning the pin */
aa5f8021 1939 unsigned long user_pin_count;
79e53945 1940 struct drm_file *pin_filp;
71acb5eb
DA
1941
1942 /** for phy allocated objects */
ba8286fa 1943 struct drm_dma_handle *phys_handle;
673a394b 1944
5cc9ed4b
CW
1945 union {
1946 struct i915_gem_userptr {
1947 uintptr_t ptr;
1948 unsigned read_only :1;
1949 unsigned workers :4;
1950#define I915_GEM_USERPTR_MAX_WORKERS 15
1951
ad46cb53
CW
1952 struct i915_mm_struct *mm;
1953 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1954 struct work_struct *work;
1955 } userptr;
1956 };
1957};
62b8b215 1958#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1959
a071fa00
DV
1960void i915_gem_track_fb(struct drm_i915_gem_object *old,
1961 struct drm_i915_gem_object *new,
1962 unsigned frontbuffer_bits);
1963
673a394b
EA
1964/**
1965 * Request queue structure.
1966 *
1967 * The request queue allows us to note sequence numbers that have been emitted
1968 * and may be associated with active buffers to be retired.
1969 *
1970 * By keeping this list, we can avoid having to do questionable
1971 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1972 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1973 */
1974struct drm_i915_gem_request {
852835f3 1975 /** On Which ring this request was generated */
a4872ba6 1976 struct intel_engine_cs *ring;
852835f3 1977
673a394b
EA
1978 /** GEM sequence number associated with this request. */
1979 uint32_t seqno;
1980
7d736f4f
MK
1981 /** Position in the ringbuffer of the start of the request */
1982 u32 head;
1983
1984 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1985 u32 tail;
1986
0e50e96b 1987 /** Context related to this request */
273497e5 1988 struct intel_context *ctx;
0e50e96b 1989
7d736f4f
MK
1990 /** Batch buffer related to this request if any */
1991 struct drm_i915_gem_object *batch_obj;
1992
673a394b
EA
1993 /** Time at which this request was emitted, in jiffies. */
1994 unsigned long emitted_jiffies;
1995
b962442e 1996 /** global list entry for this request */
673a394b 1997 struct list_head list;
b962442e 1998
f787a5f5 1999 struct drm_i915_file_private *file_priv;
b962442e
EA
2000 /** file_priv list entry for this request */
2001 struct list_head client_list;
673a394b
EA
2002};
2003
2004struct drm_i915_file_private {
b29c19b6 2005 struct drm_i915_private *dev_priv;
ab0e7ff9 2006 struct drm_file *file;
b29c19b6 2007
673a394b 2008 struct {
99057c81 2009 spinlock_t lock;
b962442e 2010 struct list_head request_list;
b29c19b6 2011 struct delayed_work idle_work;
673a394b 2012 } mm;
40521054 2013 struct idr context_idr;
e59ec13d 2014
b29c19b6 2015 atomic_t rps_wait_boost;
a4872ba6 2016 struct intel_engine_cs *bsd_ring;
673a394b
EA
2017};
2018
351e3db2
BV
2019/*
2020 * A command that requires special handling by the command parser.
2021 */
2022struct drm_i915_cmd_descriptor {
2023 /*
2024 * Flags describing how the command parser processes the command.
2025 *
2026 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2027 * a length mask if not set
2028 * CMD_DESC_SKIP: The command is allowed but does not follow the
2029 * standard length encoding for the opcode range in
2030 * which it falls
2031 * CMD_DESC_REJECT: The command is never allowed
2032 * CMD_DESC_REGISTER: The command should be checked against the
2033 * register whitelist for the appropriate ring
2034 * CMD_DESC_MASTER: The command is allowed if the submitting process
2035 * is the DRM master
2036 */
2037 u32 flags;
2038#define CMD_DESC_FIXED (1<<0)
2039#define CMD_DESC_SKIP (1<<1)
2040#define CMD_DESC_REJECT (1<<2)
2041#define CMD_DESC_REGISTER (1<<3)
2042#define CMD_DESC_BITMASK (1<<4)
2043#define CMD_DESC_MASTER (1<<5)
2044
2045 /*
2046 * The command's unique identification bits and the bitmask to get them.
2047 * This isn't strictly the opcode field as defined in the spec and may
2048 * also include type, subtype, and/or subop fields.
2049 */
2050 struct {
2051 u32 value;
2052 u32 mask;
2053 } cmd;
2054
2055 /*
2056 * The command's length. The command is either fixed length (i.e. does
2057 * not include a length field) or has a length field mask. The flag
2058 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2059 * a length mask. All command entries in a command table must include
2060 * length information.
2061 */
2062 union {
2063 u32 fixed;
2064 u32 mask;
2065 } length;
2066
2067 /*
2068 * Describes where to find a register address in the command to check
2069 * against the ring's register whitelist. Only valid if flags has the
2070 * CMD_DESC_REGISTER bit set.
2071 */
2072 struct {
2073 u32 offset;
2074 u32 mask;
2075 } reg;
2076
2077#define MAX_CMD_DESC_BITMASKS 3
2078 /*
2079 * Describes command checks where a particular dword is masked and
2080 * compared against an expected value. If the command does not match
2081 * the expected value, the parser rejects it. Only valid if flags has
2082 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2083 * are valid.
d4d48035
BV
2084 *
2085 * If the check specifies a non-zero condition_mask then the parser
2086 * only performs the check when the bits specified by condition_mask
2087 * are non-zero.
351e3db2
BV
2088 */
2089 struct {
2090 u32 offset;
2091 u32 mask;
2092 u32 expected;
d4d48035
BV
2093 u32 condition_offset;
2094 u32 condition_mask;
351e3db2
BV
2095 } bits[MAX_CMD_DESC_BITMASKS];
2096};
2097
2098/*
2099 * A table of commands requiring special handling by the command parser.
2100 *
2101 * Each ring has an array of tables. Each table consists of an array of command
2102 * descriptors, which must be sorted with command opcodes in ascending order.
2103 */
2104struct drm_i915_cmd_table {
2105 const struct drm_i915_cmd_descriptor *table;
2106 int count;
2107};
2108
dbbe9127 2109/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2110#define __I915__(p) ({ \
2111 struct drm_i915_private *__p; \
2112 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2113 __p = (struct drm_i915_private *)p; \
2114 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2115 __p = to_i915((struct drm_device *)p); \
2116 else \
2117 BUILD_BUG(); \
2118 __p; \
2119})
dbbe9127 2120#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2121#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2122
87f1f465
CW
2123#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2124#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2125#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2126#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2127#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2128#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2129#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2130#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2131#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2132#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2133#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2134#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2135#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2136#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2137#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2138#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2139#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2140#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2141#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2142 INTEL_DEVID(dev) == 0x0152 || \
2143 INTEL_DEVID(dev) == 0x015a)
2144#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2145 INTEL_DEVID(dev) == 0x0106 || \
2146 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2147#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2148#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2149#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2150#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2151#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2152#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2153#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2154 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2155#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2156 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2157 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2158 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2159#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2160 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2161#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2162 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2163#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2164 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2165/* ULX machines are also considered ULT. */
87f1f465
CW
2166#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2167 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2168#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2169
85436696
JB
2170/*
2171 * The genX designation typically refers to the render engine, so render
2172 * capability related checks should use IS_GEN, while display and other checks
2173 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2174 * chips, etc.).
2175 */
cae5852d
ZN
2176#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2177#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2178#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2179#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2180#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2181#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2182#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2183#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2184
73ae478c
BW
2185#define RENDER_RING (1<<RCS)
2186#define BSD_RING (1<<VCS)
2187#define BLT_RING (1<<BCS)
2188#define VEBOX_RING (1<<VECS)
845f74a7 2189#define BSD2_RING (1<<VCS2)
63c42e56 2190#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2191#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2192#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2193#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2194#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2195#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2196 __I915__(dev)->ellc_size)
cae5852d
ZN
2197#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2198
254f965c 2199#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2200#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2201#define USES_PPGTT(dev) (i915.enable_ppgtt)
2202#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2203
05394f39 2204#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2205#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2206
b45305fc
DV
2207/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2208#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2209/*
2210 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2211 * even when in MSI mode. This results in spurious interrupt warnings if the
2212 * legacy irq no. is shared with another device. The kernel then disables that
2213 * interrupt source and so prevents the other device from working properly.
2214 */
2215#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2216#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2217
cae5852d
ZN
2218/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2219 * rows, which changed the alignment requirements and fence programming.
2220 */
2221#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2222 IS_I915GM(dev)))
2223#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2224#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2225#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2226#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2227#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2228
2229#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2230#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2231#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2232
dbf7786e 2233#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2234
dd93be58 2235#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2236#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2237#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2238#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2239 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2240#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2241#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2242
17a303ec
PZ
2243#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2244#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2245#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2246#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2247#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2248#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2249#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2250#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2251
f2fbc690 2252#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2253#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2254#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2255#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2256#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2257#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2258#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2259
5fafe292
SJ
2260#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2261
040d2baa
BW
2262/* DPF == dynamic parity feature */
2263#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2264#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2265
c8735b0c
BW
2266#define GT_FREQUENCY_MULTIPLIER 50
2267
05394f39
CW
2268#include "i915_trace.h"
2269
baa70943 2270extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2271extern int i915_max_ioctl;
2272
fc49b3da
ID
2273extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2274extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2275extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2276extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2277
d330a953
JN
2278/* i915_params.c */
2279struct i915_params {
2280 int modeset;
2281 int panel_ignore_lid;
2282 unsigned int powersave;
2283 int semaphores;
2284 unsigned int lvds_downclock;
2285 int lvds_channel_mode;
2286 int panel_use_ssc;
2287 int vbt_sdvo_panel_type;
2288 int enable_rc6;
2289 int enable_fbc;
d330a953 2290 int enable_ppgtt;
127f1003 2291 int enable_execlists;
d330a953
JN
2292 int enable_psr;
2293 unsigned int preliminary_hw_support;
2294 int disable_power_well;
2295 int enable_ips;
e5aa6541 2296 int invert_brightness;
351e3db2 2297 int enable_cmd_parser;
e5aa6541
DL
2298 /* leave bools at the end to not create holes */
2299 bool enable_hangcheck;
2300 bool fastboot;
d330a953
JN
2301 bool prefault_disable;
2302 bool reset;
a0bae57f 2303 bool disable_display;
7a10dfa6 2304 bool disable_vtd_wa;
84c33a64 2305 int use_mmio_flip;
5978118c 2306 bool mmio_debug;
d330a953
JN
2307};
2308extern struct i915_params i915 __read_mostly;
2309
1da177e4 2310 /* i915_dma.c */
d05c617e 2311void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2312extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2313extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2314extern int i915_driver_unload(struct drm_device *);
2885f6ac 2315extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2316extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2317extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2318 struct drm_file *file);
673a394b 2319extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2320 struct drm_file *file);
84b1fd10 2321extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2322#ifdef CONFIG_COMPAT
0d6aa60b
DA
2323extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2324 unsigned long arg);
c43b5634 2325#endif
673a394b 2326extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2327 struct drm_clip_rect *box,
2328 int DR1, int DR4);
8e96d9c4 2329extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2330extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2331extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2332extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2333extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2334extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2335int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2336void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2337
1da177e4 2338/* i915_irq.c */
10cd45b6 2339void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2340__printf(3, 4)
2341void i915_handle_error(struct drm_device *dev, bool wedged,
2342 const char *fmt, ...);
1da177e4 2343
b963291c
DV
2344extern void intel_irq_init(struct drm_i915_private *dev_priv);
2345extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2346int intel_irq_install(struct drm_i915_private *dev_priv);
2347void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2348
2349extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2350extern void intel_uncore_early_sanitize(struct drm_device *dev,
2351 bool restore_forcewake);
907b28c5 2352extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2353extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2354extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2355extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2356
7c463586 2357void
50227e1c 2358i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2359 u32 status_mask);
7c463586
KP
2360
2361void
50227e1c 2362i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2363 u32 status_mask);
7c463586 2364
f8b79e58
ID
2365void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2366void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2367void
2368ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2369void
2370ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2371void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2372 uint32_t interrupt_mask,
2373 uint32_t enabled_irq_mask);
2374#define ibx_enable_display_interrupt(dev_priv, bits) \
2375 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2376#define ibx_disable_display_interrupt(dev_priv, bits) \
2377 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2378
673a394b
EA
2379/* i915_gem.c */
2380int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file_priv);
2382int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file_priv);
2384int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2385 struct drm_file *file_priv);
2386int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2387 struct drm_file *file_priv);
2388int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2389 struct drm_file *file_priv);
de151cf6
JB
2390int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2391 struct drm_file *file_priv);
673a394b
EA
2392int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2393 struct drm_file *file_priv);
2394int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2395 struct drm_file *file_priv);
ba8b7ccb
OM
2396void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2397 struct intel_engine_cs *ring);
2398void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2399 struct drm_file *file,
2400 struct intel_engine_cs *ring,
2401 struct drm_i915_gem_object *obj);
a83014d3
OM
2402int i915_gem_ringbuffer_submission(struct drm_device *dev,
2403 struct drm_file *file,
2404 struct intel_engine_cs *ring,
2405 struct intel_context *ctx,
2406 struct drm_i915_gem_execbuffer2 *args,
2407 struct list_head *vmas,
2408 struct drm_i915_gem_object *batch_obj,
2409 u64 exec_start, u32 flags);
673a394b
EA
2410int i915_gem_execbuffer(struct drm_device *dev, void *data,
2411 struct drm_file *file_priv);
76446cac
JB
2412int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2413 struct drm_file *file_priv);
673a394b
EA
2414int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2415 struct drm_file *file_priv);
2416int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2417 struct drm_file *file_priv);
2418int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2419 struct drm_file *file_priv);
199adf40
BW
2420int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2421 struct drm_file *file);
2422int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2423 struct drm_file *file);
673a394b
EA
2424int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2425 struct drm_file *file_priv);
3ef94daa
CW
2426int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2427 struct drm_file *file_priv);
673a394b
EA
2428int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2429 struct drm_file *file_priv);
2430int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2431 struct drm_file *file_priv);
2432int i915_gem_set_tiling(struct drm_device *dev, void *data,
2433 struct drm_file *file_priv);
2434int i915_gem_get_tiling(struct drm_device *dev, void *data,
2435 struct drm_file *file_priv);
5cc9ed4b
CW
2436int i915_gem_init_userptr(struct drm_device *dev);
2437int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2438 struct drm_file *file);
5a125c3c
EA
2439int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2440 struct drm_file *file_priv);
23ba4fd0
BW
2441int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2442 struct drm_file *file_priv);
673a394b 2443void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2444unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2445 long target,
2446 unsigned flags);
2447#define I915_SHRINK_PURGEABLE 0x1
2448#define I915_SHRINK_UNBOUND 0x2
2449#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2450void *i915_gem_object_alloc(struct drm_device *dev);
2451void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2452void i915_gem_object_init(struct drm_i915_gem_object *obj,
2453 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2454struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2455 size_t size);
7e0d96bc
BW
2456void i915_init_vm(struct drm_i915_private *dev_priv,
2457 struct i915_address_space *vm);
673a394b 2458void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2459void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2460
1ec9e26d
DV
2461#define PIN_MAPPABLE 0x1
2462#define PIN_NONBLOCK 0x2
bf3d149b 2463#define PIN_GLOBAL 0x4
d23db88c
CW
2464#define PIN_OFFSET_BIAS 0x8
2465#define PIN_OFFSET_MASK (~4095)
2021746e 2466int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2467 struct i915_address_space *vm,
2021746e 2468 uint32_t alignment,
d23db88c 2469 uint64_t flags);
07fe0b12 2470int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2471int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2472void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2473void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2474void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2475
4c914c0c
BV
2476int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2477 int *needs_clflush);
2478
37e680a1 2479int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2480static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2481{
67d5a50c
ID
2482 struct sg_page_iter sg_iter;
2483
2484 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2485 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2486
2487 return NULL;
9da3da66 2488}
a5570178
CW
2489static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2490{
2491 BUG_ON(obj->pages == NULL);
2492 obj->pages_pin_count++;
2493}
2494static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2495{
2496 BUG_ON(obj->pages_pin_count == 0);
2497 obj->pages_pin_count--;
2498}
2499
54cf91dc 2500int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2501int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2502 struct intel_engine_cs *to);
e2d05a8b 2503void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2504 struct intel_engine_cs *ring);
ff72145b
DA
2505int i915_gem_dumb_create(struct drm_file *file_priv,
2506 struct drm_device *dev,
2507 struct drm_mode_create_dumb *args);
2508int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2509 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2510/**
2511 * Returns true if seq1 is later than seq2.
2512 */
2513static inline bool
2514i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2515{
2516 return (int32_t)(seq1 - seq2) >= 0;
2517}
2518
fca26bb4
MK
2519int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2520int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2521int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2522int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2523
d8ffa60b
DV
2524bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2525void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2526
8d9fc7fd 2527struct drm_i915_gem_request *
a4872ba6 2528i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2529
b29c19b6 2530bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2531void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2532int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2533 bool interruptible);
84c33a64
SG
2534int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2535
1f83fee0
DV
2536static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2537{
2538 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2539 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2540}
2541
2542static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2543{
2ac0f450
MK
2544 return atomic_read(&error->reset_counter) & I915_WEDGED;
2545}
2546
2547static inline u32 i915_reset_count(struct i915_gpu_error *error)
2548{
2549 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2550}
a71d8d94 2551
88b4aa87
MK
2552static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2553{
2554 return dev_priv->gpu_error.stop_rings == 0 ||
2555 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2556}
2557
2558static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2559{
2560 return dev_priv->gpu_error.stop_rings == 0 ||
2561 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2562}
2563
069efc1d 2564void i915_gem_reset(struct drm_device *dev);
000433b6 2565bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2566int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2567int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2568int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2569int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2570int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2571void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2572void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2573int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2574int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2575int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2576 struct drm_file *file,
7d736f4f 2577 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2578 u32 *seqno);
2579#define i915_add_request(ring, seqno) \
854c94a7 2580 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2581int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2582 uint32_t seqno);
de151cf6 2583int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2584int __must_check
2585i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2586 bool write);
2587int __must_check
dabdfe02
CW
2588i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2589int __must_check
2da3b9b9
CW
2590i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2591 u32 alignment,
a4872ba6 2592 struct intel_engine_cs *pipelined);
cc98b413 2593void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2594int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2595 int align);
b29c19b6 2596int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2597void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2598
0fa87796
ID
2599uint32_t
2600i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2601uint32_t
d865110c
ID
2602i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2603 int tiling_mode, bool fenced);
467cffba 2604
e4ffd173
CW
2605int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2606 enum i915_cache_level cache_level);
2607
1286ff73
DV
2608struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2609 struct dma_buf *dma_buf);
2610
2611struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2612 struct drm_gem_object *gem_obj, int flags);
2613
19b2dbde
CW
2614void i915_gem_restore_fences(struct drm_device *dev);
2615
a70a3148
BW
2616unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2617 struct i915_address_space *vm);
2618bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2619bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2620 struct i915_address_space *vm);
2621unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2622 struct i915_address_space *vm);
2623struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2624 struct i915_address_space *vm);
accfef2e
BW
2625struct i915_vma *
2626i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2627 struct i915_address_space *vm);
5c2abbea
BW
2628
2629struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2630static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2631 struct i915_vma *vma;
2632 list_for_each_entry(vma, &obj->vma_list, vma_link)
2633 if (vma->pin_count > 0)
2634 return true;
2635 return false;
2636}
5c2abbea 2637
a70a3148 2638/* Some GGTT VM helpers */
5dc383b0 2639#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2640 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2641static inline bool i915_is_ggtt(struct i915_address_space *vm)
2642{
2643 struct i915_address_space *ggtt =
2644 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2645 return vm == ggtt;
2646}
2647
841cd773
DV
2648static inline struct i915_hw_ppgtt *
2649i915_vm_to_ppgtt(struct i915_address_space *vm)
2650{
2651 WARN_ON(i915_is_ggtt(vm));
2652
2653 return container_of(vm, struct i915_hw_ppgtt, base);
2654}
2655
2656
a70a3148
BW
2657static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2658{
5dc383b0 2659 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2660}
2661
2662static inline unsigned long
2663i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2664{
5dc383b0 2665 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2666}
2667
2668static inline unsigned long
2669i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2670{
5dc383b0 2671 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2672}
c37e2204
BW
2673
2674static inline int __must_check
2675i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2676 uint32_t alignment,
1ec9e26d 2677 unsigned flags)
c37e2204 2678{
5dc383b0
DV
2679 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2680 alignment, flags | PIN_GLOBAL);
c37e2204 2681}
a70a3148 2682
b287110e
DV
2683static inline int
2684i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2685{
2686 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2687}
2688
2689void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2690
254f965c 2691/* i915_gem_context.c */
8245be31 2692int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2693void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2694void i915_gem_context_reset(struct drm_device *dev);
e422b888 2695int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2696int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2697void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2698int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2699 struct intel_context *to);
2700struct intel_context *
41bde553 2701i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2702void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2703struct drm_i915_gem_object *
2704i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2705static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2706{
691e6415 2707 kref_get(&ctx->ref);
dce3271b
MK
2708}
2709
273497e5 2710static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2711{
691e6415 2712 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2713}
2714
273497e5 2715static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2716{
821d66dd 2717 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2718}
2719
84624813
BW
2720int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file);
2722int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2723 struct drm_file *file);
1286ff73 2724
679845ed
BW
2725/* i915_gem_evict.c */
2726int __must_check i915_gem_evict_something(struct drm_device *dev,
2727 struct i915_address_space *vm,
2728 int min_size,
2729 unsigned alignment,
2730 unsigned cache_level,
d23db88c
CW
2731 unsigned long start,
2732 unsigned long end,
1ec9e26d 2733 unsigned flags);
679845ed
BW
2734int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2735int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2736
0260c420 2737/* belongs in i915_gem_gtt.h */
d09105c6 2738static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2739{
2740 if (INTEL_INFO(dev)->gen < 6)
2741 intel_gtt_chipset_flush();
2742}
246cbfb5 2743
9797fbfb
CW
2744/* i915_gem_stolen.c */
2745int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2746int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2747void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2748void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2749struct drm_i915_gem_object *
2750i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2751struct drm_i915_gem_object *
2752i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2753 u32 stolen_offset,
2754 u32 gtt_offset,
2755 u32 size);
9797fbfb 2756
673a394b 2757/* i915_gem_tiling.c */
2c1792a1 2758static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2759{
50227e1c 2760 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2761
2762 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2763 obj->tiling_mode != I915_TILING_NONE;
2764}
2765
673a394b 2766void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2767void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2768void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2769
2770/* i915_gem_debug.c */
23bc5982
CW
2771#if WATCH_LISTS
2772int i915_verify_lists(struct drm_device *dev);
673a394b 2773#else
23bc5982 2774#define i915_verify_lists(dev) 0
673a394b 2775#endif
1da177e4 2776
2017263e 2777/* i915_debugfs.c */
27c202ad
BG
2778int i915_debugfs_init(struct drm_minor *minor);
2779void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2780#ifdef CONFIG_DEBUG_FS
07144428
DL
2781void intel_display_crc_init(struct drm_device *dev);
2782#else
f8c168fa 2783static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2784#endif
84734a04
MK
2785
2786/* i915_gpu_error.c */
edc3d884
MK
2787__printf(2, 3)
2788void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2789int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2790 const struct i915_error_state_file_priv *error);
4dc955f7 2791int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2792 struct drm_i915_private *i915,
4dc955f7
MK
2793 size_t count, loff_t pos);
2794static inline void i915_error_state_buf_release(
2795 struct drm_i915_error_state_buf *eb)
2796{
2797 kfree(eb->buf);
2798}
58174462
MK
2799void i915_capture_error_state(struct drm_device *dev, bool wedge,
2800 const char *error_msg);
84734a04
MK
2801void i915_error_state_get(struct drm_device *dev,
2802 struct i915_error_state_file_priv *error_priv);
2803void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2804void i915_destroy_error_state(struct drm_device *dev);
2805
2806void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2807const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2808
351e3db2 2809/* i915_cmd_parser.c */
d728c8ef 2810int i915_cmd_parser_get_version(void);
a4872ba6
OM
2811int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2812void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2813bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2814int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2815 struct drm_i915_gem_object *batch_obj,
2816 u32 batch_start_offset,
2817 bool is_master);
2818
317c35d1
JB
2819/* i915_suspend.c */
2820extern int i915_save_state(struct drm_device *dev);
2821extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2822
d8157a36
DV
2823/* i915_ums.c */
2824void i915_save_display_reg(struct drm_device *dev);
2825void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2826
0136db58
BW
2827/* i915_sysfs.c */
2828void i915_setup_sysfs(struct drm_device *dev_priv);
2829void i915_teardown_sysfs(struct drm_device *dev_priv);
2830
f899fc64
CW
2831/* intel_i2c.c */
2832extern int intel_setup_gmbus(struct drm_device *dev);
2833extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2834static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2835{
2ed06c93 2836 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2837}
2838
2839extern struct i2c_adapter *intel_gmbus_get_adapter(
2840 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2841extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2842extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2843static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2844{
2845 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2846}
f899fc64
CW
2847extern void intel_i2c_reset(struct drm_device *dev);
2848
3b617967 2849/* intel_opregion.c */
44834a67 2850#ifdef CONFIG_ACPI
27d50c82 2851extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2852extern void intel_opregion_init(struct drm_device *dev);
2853extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2854extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2855extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2856 bool enable);
ecbc5cf3
JN
2857extern int intel_opregion_notify_adapter(struct drm_device *dev,
2858 pci_power_t state);
65e082c9 2859#else
27d50c82 2860static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2861static inline void intel_opregion_init(struct drm_device *dev) { return; }
2862static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2863static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2864static inline int
2865intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2866{
2867 return 0;
2868}
ecbc5cf3
JN
2869static inline int
2870intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2871{
2872 return 0;
2873}
65e082c9 2874#endif
8ee1c3db 2875
723bfd70
JB
2876/* intel_acpi.c */
2877#ifdef CONFIG_ACPI
2878extern void intel_register_dsm_handler(void);
2879extern void intel_unregister_dsm_handler(void);
2880#else
2881static inline void intel_register_dsm_handler(void) { return; }
2882static inline void intel_unregister_dsm_handler(void) { return; }
2883#endif /* CONFIG_ACPI */
2884
79e53945 2885/* modesetting */
f817586c 2886extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2887extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2888extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2889extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2890extern void intel_connector_unregister(struct intel_connector *);
28d52043 2891extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2892extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2893 bool force_restore);
44cec740 2894extern void i915_redisable_vga(struct drm_device *dev);
04098753 2895extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2896extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2897extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2898extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2899extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2900extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2901extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2902extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2903extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2904 bool enable);
0206e353
AJ
2905extern void intel_detect_pch(struct drm_device *dev);
2906extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2907extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2908
2911a35b 2909extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2910int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2911 struct drm_file *file);
b6359918
MK
2912int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2913 struct drm_file *file);
575155a9 2914
84c33a64
SG
2915void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2916
6ef3d427
CW
2917/* overlay */
2918extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2919extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2920 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2921
2922extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2923extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2924 struct drm_device *dev,
2925 struct intel_display_error_state *error);
6ef3d427 2926
b7287d80
BW
2927/* On SNB platform, before reading ring registers forcewake bit
2928 * must be set to prevent GT core from power down and stale values being
2929 * returned.
2930 */
c8d9a590
D
2931void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2932void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2933void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2934
42c0526c
BW
2935int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2936int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2937
2938/* intel_sideband.c */
64936258
JN
2939u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2940void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2941u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2942u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2943void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2944u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2945void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2946u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2947void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2948u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2949void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2950u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2951void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2952u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2953void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2954u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2955 enum intel_sbi_destination destination);
2956void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2957 enum intel_sbi_destination destination);
e9fe51c6
SK
2958u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2959void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2960
2ec3815f
VS
2961int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2962int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2963
c8d9a590
D
2964#define FORCEWAKE_RENDER (1 << 0)
2965#define FORCEWAKE_MEDIA (1 << 1)
2966#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2967
2968
0b274481
BW
2969#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2970#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2971
2972#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2973#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2974#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2975#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2976
2977#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2978#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2979#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2980#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2981
698b3135
CW
2982/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2983 * will be implemented using 2 32-bit writes in an arbitrary order with
2984 * an arbitrary delay between them. This can cause the hardware to
2985 * act upon the intermediate value, possibly leading to corruption and
2986 * machine death. You have been warned.
2987 */
0b274481
BW
2988#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2989#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2990
50877445
CW
2991#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2992 u32 upper = I915_READ(upper_reg); \
2993 u32 lower = I915_READ(lower_reg); \
2994 u32 tmp = I915_READ(upper_reg); \
2995 if (upper != tmp) { \
2996 upper = tmp; \
2997 lower = I915_READ(lower_reg); \
2998 WARN_ON(I915_READ(upper_reg) != upper); \
2999 } \
3000 (u64)upper << 32 | lower; })
3001
cae5852d
ZN
3002#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3003#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3004
55bc60db
VS
3005/* "Broadcast RGB" property */
3006#define INTEL_BROADCAST_RGB_AUTO 0
3007#define INTEL_BROADCAST_RGB_FULL 1
3008#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3009
766aa1c4
VS
3010static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3011{
92e23b99 3012 if (IS_VALLEYVIEW(dev))
766aa1c4 3013 return VLV_VGACNTRL;
92e23b99
SJ
3014 else if (INTEL_INFO(dev)->gen >= 5)
3015 return CPU_VGACNTRL;
766aa1c4
VS
3016 else
3017 return VGACNTRL;
3018}
3019
2bb4629a
VS
3020static inline void __user *to_user_ptr(u64 address)
3021{
3022 return (void __user *)(uintptr_t)address;
3023}
3024
df97729f
ID
3025static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3026{
3027 unsigned long j = msecs_to_jiffies(m);
3028
3029 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3030}
3031
3032static inline unsigned long
3033timespec_to_jiffies_timeout(const struct timespec *value)
3034{
3035 unsigned long j = timespec_to_jiffies(value);
3036
3037 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3038}
3039
dce56b3c
PZ
3040/*
3041 * If you need to wait X milliseconds between events A and B, but event B
3042 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3043 * when event A happened, then just before event B you call this function and
3044 * pass the timestamp as the first argument, and X as the second argument.
3045 */
3046static inline void
3047wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3048{
ec5e0cfb 3049 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3050
3051 /*
3052 * Don't re-read the value of "jiffies" every time since it may change
3053 * behind our back and break the math.
3054 */
3055 tmp_jiffies = jiffies;
3056 target_jiffies = timestamp_jiffies +
3057 msecs_to_jiffies_timeout(to_wait_ms);
3058
3059 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3060 remaining_jiffies = target_jiffies - tmp_jiffies;
3061 while (remaining_jiffies)
3062 remaining_jiffies =
3063 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3064 }
3065}
3066
1da177e4 3067#endif
This page took 1.041827 seconds and 5 git commands to generate.