drm/i915: IBX+ doesn't have separate vsync/hsync controls on the VGA DAC
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
585fb111 42
1da177e4
LT
43/* General customization:
44 */
45
46#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
47
48#define DRIVER_NAME "i915"
49#define DRIVER_DESC "Intel Graphics"
673a394b 50#define DRIVER_DATE "20080730"
1da177e4 51
317c35d1
JB
52enum pipe {
53 PIPE_A = 0,
54 PIPE_B,
9db4a9c7
JB
55 PIPE_C,
56 I915_MAX_PIPES
317c35d1 57};
9db4a9c7 58#define pipe_name(p) ((p) + 'A')
317c35d1 59
80824003
JB
60enum plane {
61 PLANE_A = 0,
62 PLANE_B,
9db4a9c7 63 PLANE_C,
80824003 64};
9db4a9c7 65#define plane_name(p) ((p) + 'A')
52440211 66
2b139522
ED
67enum port {
68 PORT_A = 0,
69 PORT_B,
70 PORT_C,
71 PORT_D,
72 PORT_E,
73 I915_MAX_PORTS
74};
75#define port_name(p) ((p) + 'A')
76
62fdfeaf
EA
77#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
78
9db4a9c7
JB
79#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
80
1da177e4
LT
81/* Interface history:
82 *
83 * 1.1: Original.
0d6aa60b
DA
84 * 1.2: Add Power Management
85 * 1.3: Add vblank support
de227f5f 86 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 87 * 1.5: Add vblank pipe configuration
2228ed67
MCA
88 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
89 * - Support vertical blank on secondary display pipe
1da177e4
LT
90 */
91#define DRIVER_MAJOR 1
2228ed67 92#define DRIVER_MINOR 6
1da177e4
LT
93#define DRIVER_PATCHLEVEL 0
94
673a394b 95#define WATCH_COHERENCY 0
23bc5982 96#define WATCH_LISTS 0
673a394b 97
71acb5eb
DA
98#define I915_GEM_PHYS_CURSOR_0 1
99#define I915_GEM_PHYS_CURSOR_1 2
100#define I915_GEM_PHYS_OVERLAY_REGS 3
101#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
102
103struct drm_i915_gem_phys_object {
104 int id;
105 struct page **page_list;
106 drm_dma_handle_t *handle;
05394f39 107 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
108};
109
1da177e4
LT
110struct mem_block {
111 struct mem_block *next;
112 struct mem_block *prev;
113 int start;
114 int size;
6c340eac 115 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
116};
117
0a3e67a4
JB
118struct opregion_header;
119struct opregion_acpi;
120struct opregion_swsci;
121struct opregion_asle;
8d715f00 122struct drm_i915_private;
0a3e67a4 123
8ee1c3db
MG
124struct intel_opregion {
125 struct opregion_header *header;
126 struct opregion_acpi *acpi;
127 struct opregion_swsci *swsci;
128 struct opregion_asle *asle;
44834a67 129 void *vbt;
01fe9dbd 130 u32 __iomem *lid_state;
8ee1c3db 131};
44834a67 132#define OPREGION_SIZE (8*1024)
8ee1c3db 133
6ef3d427
CW
134struct intel_overlay;
135struct intel_overlay_error_state;
136
7c1c2871
DA
137struct drm_i915_master_private {
138 drm_local_map_t *sarea;
139 struct _drm_i915_sarea *sarea_priv;
140};
de151cf6 141#define I915_FENCE_REG_NONE -1
4b9de737
DV
142#define I915_MAX_NUM_FENCES 16
143/* 16 fences + sign bit for FENCE_REG_NONE */
144#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
145
146struct drm_i915_fence_reg {
007cc8ac 147 struct list_head lru_list;
caea7476 148 struct drm_i915_gem_object *obj;
d9e86c0e 149 uint32_t setup_seqno;
1690e1eb 150 int pin_count;
de151cf6 151};
7c1c2871 152
9b9d172d 153struct sdvo_device_mapping {
e957d772 154 u8 initialized;
9b9d172d 155 u8 dvo_port;
156 u8 slave_addr;
157 u8 dvo_wiring;
e957d772 158 u8 i2c_pin;
b1083333 159 u8 ddc_pin;
9b9d172d 160};
161
c4a1d9e4
CW
162struct intel_display_error_state;
163
63eeaf38
JB
164struct drm_i915_error_state {
165 u32 eir;
166 u32 pgtbl_er;
9db4a9c7 167 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
168 u32 tail[I915_NUM_RINGS];
169 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
170 u32 ipeir[I915_NUM_RINGS];
171 u32 ipehr[I915_NUM_RINGS];
172 u32 instdone[I915_NUM_RINGS];
173 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
174 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
175 /* our own tracking of ring head and tail */
176 u32 cpu_ring_head[I915_NUM_RINGS];
177 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 178 u32 error; /* gen6+ */
c1cd90ed
DV
179 u32 instpm[I915_NUM_RINGS];
180 u32 instps[I915_NUM_RINGS];
63eeaf38 181 u32 instdone1;
d27b1e0e 182 u32 seqno[I915_NUM_RINGS];
9df30794 183 u64 bbaddr;
33f3f518
DV
184 u32 fault_reg[I915_NUM_RINGS];
185 u32 done_reg;
c1cd90ed 186 u32 faddr[I915_NUM_RINGS];
4b9de737 187 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 188 struct timeval time;
52d39a21
CW
189 struct drm_i915_error_ring {
190 struct drm_i915_error_object {
191 int page_count;
192 u32 gtt_offset;
193 u32 *pages[0];
194 } *ringbuffer, *batchbuffer;
195 struct drm_i915_error_request {
196 long jiffies;
197 u32 seqno;
ee4f42b1 198 u32 tail;
52d39a21
CW
199 } *requests;
200 int num_requests;
201 } ring[I915_NUM_RINGS];
9df30794 202 struct drm_i915_error_buffer {
a779e5ab 203 u32 size;
9df30794
CW
204 u32 name;
205 u32 seqno;
206 u32 gtt_offset;
207 u32 read_domains;
208 u32 write_domain;
4b9de737 209 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
210 s32 pinned:2;
211 u32 tiling:2;
212 u32 dirty:1;
213 u32 purgeable:1;
5d1333fc 214 s32 ring:4;
93dfb40c 215 u32 cache_level:2;
c724e8a9
CW
216 } *active_bo, *pinned_bo;
217 u32 active_bo_count, pinned_bo_count;
6ef3d427 218 struct intel_overlay_error_state *overlay;
c4a1d9e4 219 struct intel_display_error_state *display;
63eeaf38
JB
220};
221
e70236a8
JB
222struct drm_i915_display_funcs {
223 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 224 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
225 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
226 void (*disable_fbc)(struct drm_device *dev);
227 int (*get_display_clock_speed)(struct drm_device *dev);
228 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 229 void (*update_wm)(struct drm_device *dev);
b840d907
JB
230 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
231 uint32_t sprite_width, int pixel_size);
f564048e
EA
232 int (*crtc_mode_set)(struct drm_crtc *crtc,
233 struct drm_display_mode *mode,
234 struct drm_display_mode *adjusted_mode,
235 int x, int y,
236 struct drm_framebuffer *old_fb);
e0dac65e
WF
237 void (*write_eld)(struct drm_connector *connector,
238 struct drm_crtc *crtc);
674cf967 239 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 240 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 241 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
242 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
243 struct drm_framebuffer *fb,
244 struct drm_i915_gem_object *obj);
17638cd6
JB
245 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
246 int x, int y);
8d715f00
KP
247 void (*force_wake_get)(struct drm_i915_private *dev_priv);
248 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
249 /* clock updates for mode set */
250 /* cursor updates */
251 /* render clock increase/decrease */
252 /* display clock increase/decrease */
253 /* pll clock increase/decrease */
e70236a8
JB
254};
255
cfdf1fa2 256struct intel_device_info {
c96c3a8c 257 u8 gen;
0206e353
AJ
258 u8 is_mobile:1;
259 u8 is_i85x:1;
260 u8 is_i915g:1;
261 u8 is_i945gm:1;
262 u8 is_g33:1;
263 u8 need_gfx_hws:1;
264 u8 is_g4x:1;
265 u8 is_pineview:1;
266 u8 is_broadwater:1;
267 u8 is_crestline:1;
268 u8 is_ivybridge:1;
70a3eb7a 269 u8 is_valleyview:1;
7e508a27 270 u8 has_pch_split:1;
4cae9ae0 271 u8 is_haswell:1;
0206e353
AJ
272 u8 has_fbc:1;
273 u8 has_pipe_cxsr:1;
274 u8 has_hotplug:1;
275 u8 cursor_needs_physical:1;
276 u8 has_overlay:1;
277 u8 overlay_needs_physical:1;
278 u8 supports_tv:1;
279 u8 has_bsd_ring:1;
280 u8 has_blt_ring:1;
3d29b842 281 u8 has_llc:1;
cfdf1fa2
KH
282};
283
1d2a314c
DV
284#define I915_PPGTT_PD_ENTRIES 512
285#define I915_PPGTT_PT_ENTRIES 1024
286struct i915_hw_ppgtt {
287 unsigned num_pd_entries;
288 struct page **pt_pages;
289 uint32_t pd_offset;
290 dma_addr_t *pt_dma_addr;
291 dma_addr_t scratch_page_dma_addr;
292};
293
b5e50c3f 294enum no_fbc_reason {
bed4a673 295 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
296 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
297 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
298 FBC_MODE_TOO_LARGE, /* mode too large for compression */
299 FBC_BAD_PLANE, /* fbc not supported on plane */
300 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 301 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 302 FBC_MODULE_PARAM,
b5e50c3f
JB
303};
304
3bad0781
ZW
305enum intel_pch {
306 PCH_IBX, /* Ibexpeak PCH */
307 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 308 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
309};
310
b690e96c 311#define QUIRK_PIPEA_FORCE (1<<0)
435793df 312#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 313#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 314
8be48d92 315struct intel_fbdev;
1630fe75 316struct intel_fbc_work;
38651674 317
c2b9152f
DV
318struct intel_gmbus {
319 struct i2c_adapter adapter;
f6f808c8 320 bool force_bit;
c2b9152f 321 u32 reg0;
36c785f0 322 u32 gpio_reg;
c167a6fc 323 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
324 struct drm_i915_private *dev_priv;
325};
326
1da177e4 327typedef struct drm_i915_private {
673a394b
EA
328 struct drm_device *dev;
329
cfdf1fa2
KH
330 const struct intel_device_info *info;
331
ac5c4e76 332 int has_gem;
72bfa19c 333 int relative_constants_mode;
ac5c4e76 334
3043c60c 335 void __iomem *regs;
9f1f46a4
DV
336 /** gt_fifo_count and the subsequent register write are synchronized
337 * with dev->struct_mutex. */
338 unsigned gt_fifo_count;
339 /** forcewake_count is protected by gt_lock */
340 unsigned forcewake_count;
341 /** gt_lock is also taken in irq contexts. */
342 struct spinlock gt_lock;
1da177e4 343
f2c9677b 344 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 345
8a8ed1f5
YS
346 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
347 * controller on different i2c buses. */
348 struct mutex gmbus_mutex;
349
110447fc
DV
350 /**
351 * Base address of the gmbus and gpio block.
352 */
353 uint32_t gpio_mmio_base;
354
ec2a4c3f 355 struct pci_dev *bridge_dev;
1ec14ad3 356 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 357 uint32_t next_seqno;
1da177e4 358
9c8da5eb 359 drm_dma_handle_t *status_page_dmah;
0a3e67a4 360 uint32_t counter;
dc7a9319 361 drm_local_map_t hws_map;
05394f39
CW
362 struct drm_i915_gem_object *pwrctx;
363 struct drm_i915_gem_object *renderctx;
1da177e4 364
d7658989
JB
365 struct resource mch_res;
366
a6b54f3f 367 unsigned int cpp;
1da177e4
LT
368 int back_offset;
369 int front_offset;
370 int current_page;
371 int page_flipping;
1da177e4 372
1da177e4 373 atomic_t irq_received;
1ec14ad3
CW
374
375 /* protects the irq masks */
376 spinlock_t irq_lock;
57f350b6
JB
377
378 /* DPIO indirect register protection */
379 spinlock_t dpio_lock;
380
ed4cb414 381 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 382 u32 pipestat[2];
1ec14ad3
CW
383 u32 irq_mask;
384 u32 gt_irq_mask;
385 u32 pch_irq_mask;
1da177e4 386
5ca58282
JB
387 u32 hotplug_supported_mask;
388 struct work_struct hotplug_work;
389
1da177e4
LT
390 int tex_lru_log_granularity;
391 int allow_batchbuffer;
0d6aa60b 392 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 393 int vblank_pipe;
a3524f1b 394 int num_pipe;
a6b54f3f 395
f65d9421 396 /* For hangcheck timer */
576ae4b8 397#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
398 struct timer_list hangcheck_timer;
399 int hangcheck_count;
400 uint32_t last_acthd;
097354eb
DV
401 uint32_t last_acthd_bsd;
402 uint32_t last_acthd_blt;
cbb465e7
CW
403 uint32_t last_instdone;
404 uint32_t last_instdone1;
f65d9421 405
80824003 406 unsigned long cfb_size;
016b9b61
CW
407 unsigned int cfb_fb;
408 enum plane cfb_plane;
bed4a673 409 int cfb_y;
1630fe75 410 struct intel_fbc_work *fbc_work;
80824003 411
8ee1c3db
MG
412 struct intel_opregion opregion;
413
02e792fb
DV
414 /* overlay */
415 struct intel_overlay *overlay;
b840d907 416 bool sprite_scaling_enabled;
02e792fb 417
79e53945 418 /* LVDS info */
a9573556 419 int backlight_level; /* restore backlight to this value */
47356eb6 420 bool backlight_enabled;
88631706
ML
421 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
422 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
423
424 /* Feature bits from the VBIOS */
95281e35
HE
425 unsigned int int_tv_support:1;
426 unsigned int lvds_dither:1;
427 unsigned int lvds_vbt:1;
428 unsigned int int_crt_support:1;
43565a06 429 unsigned int lvds_use_ssc:1;
abd06860 430 unsigned int display_clock_mode:1;
43565a06 431 int lvds_ssc_freq;
b0354385
TI
432 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
433 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 434 struct {
9f0e7ff4
JB
435 int rate;
436 int lanes;
437 int preemphasis;
438 int vswing;
439
440 bool initialized;
441 bool support;
442 int bpp;
443 struct edp_power_seq pps;
5ceb0f9b 444 } edp;
89667383 445 bool no_aux_handshake;
79e53945 446
c1c7af60
JB
447 struct notifier_block lid_notifier;
448
f899fc64 449 int crt_ddc_pin;
4b9de737 450 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
451 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
452 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
453
95534263 454 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 455
63eeaf38
JB
456 spinlock_t error_lock;
457 struct drm_i915_error_state *first_error;
8a905236 458 struct work_struct error_work;
30dbf0c0 459 struct completion error_completion;
9c9fe1f8 460 struct workqueue_struct *wq;
63eeaf38 461
e70236a8
JB
462 /* Display functions */
463 struct drm_i915_display_funcs display;
464
3bad0781
ZW
465 /* PCH chipset type */
466 enum intel_pch pch_type;
467
b690e96c
JB
468 unsigned long quirks;
469
ba8bbcf6 470 /* Register state */
c9354c85 471 bool modeset_on_lid;
ba8bbcf6
JB
472 u8 saveLBB;
473 u32 saveDSPACNTR;
474 u32 saveDSPBCNTR;
e948e994 475 u32 saveDSPARB;
968b503e 476 u32 saveHWS;
ba8bbcf6
JB
477 u32 savePIPEACONF;
478 u32 savePIPEBCONF;
479 u32 savePIPEASRC;
480 u32 savePIPEBSRC;
481 u32 saveFPA0;
482 u32 saveFPA1;
483 u32 saveDPLL_A;
484 u32 saveDPLL_A_MD;
485 u32 saveHTOTAL_A;
486 u32 saveHBLANK_A;
487 u32 saveHSYNC_A;
488 u32 saveVTOTAL_A;
489 u32 saveVBLANK_A;
490 u32 saveVSYNC_A;
491 u32 saveBCLRPAT_A;
5586c8bc 492 u32 saveTRANSACONF;
42048781
ZW
493 u32 saveTRANS_HTOTAL_A;
494 u32 saveTRANS_HBLANK_A;
495 u32 saveTRANS_HSYNC_A;
496 u32 saveTRANS_VTOTAL_A;
497 u32 saveTRANS_VBLANK_A;
498 u32 saveTRANS_VSYNC_A;
0da3ea12 499 u32 savePIPEASTAT;
ba8bbcf6
JB
500 u32 saveDSPASTRIDE;
501 u32 saveDSPASIZE;
502 u32 saveDSPAPOS;
585fb111 503 u32 saveDSPAADDR;
ba8bbcf6
JB
504 u32 saveDSPASURF;
505 u32 saveDSPATILEOFF;
506 u32 savePFIT_PGM_RATIOS;
0eb96d6e 507 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
508 u32 saveBLC_PWM_CTL;
509 u32 saveBLC_PWM_CTL2;
42048781
ZW
510 u32 saveBLC_CPU_PWM_CTL;
511 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
512 u32 saveFPB0;
513 u32 saveFPB1;
514 u32 saveDPLL_B;
515 u32 saveDPLL_B_MD;
516 u32 saveHTOTAL_B;
517 u32 saveHBLANK_B;
518 u32 saveHSYNC_B;
519 u32 saveVTOTAL_B;
520 u32 saveVBLANK_B;
521 u32 saveVSYNC_B;
522 u32 saveBCLRPAT_B;
5586c8bc 523 u32 saveTRANSBCONF;
42048781
ZW
524 u32 saveTRANS_HTOTAL_B;
525 u32 saveTRANS_HBLANK_B;
526 u32 saveTRANS_HSYNC_B;
527 u32 saveTRANS_VTOTAL_B;
528 u32 saveTRANS_VBLANK_B;
529 u32 saveTRANS_VSYNC_B;
0da3ea12 530 u32 savePIPEBSTAT;
ba8bbcf6
JB
531 u32 saveDSPBSTRIDE;
532 u32 saveDSPBSIZE;
533 u32 saveDSPBPOS;
585fb111 534 u32 saveDSPBADDR;
ba8bbcf6
JB
535 u32 saveDSPBSURF;
536 u32 saveDSPBTILEOFF;
585fb111
JB
537 u32 saveVGA0;
538 u32 saveVGA1;
539 u32 saveVGA_PD;
ba8bbcf6
JB
540 u32 saveVGACNTRL;
541 u32 saveADPA;
542 u32 saveLVDS;
585fb111
JB
543 u32 savePP_ON_DELAYS;
544 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
545 u32 saveDVOA;
546 u32 saveDVOB;
547 u32 saveDVOC;
548 u32 savePP_ON;
549 u32 savePP_OFF;
550 u32 savePP_CONTROL;
585fb111 551 u32 savePP_DIVISOR;
ba8bbcf6
JB
552 u32 savePFIT_CONTROL;
553 u32 save_palette_a[256];
554 u32 save_palette_b[256];
06027f91 555 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
556 u32 saveFBC_CFB_BASE;
557 u32 saveFBC_LL_BASE;
558 u32 saveFBC_CONTROL;
559 u32 saveFBC_CONTROL2;
0da3ea12
JB
560 u32 saveIER;
561 u32 saveIIR;
562 u32 saveIMR;
42048781
ZW
563 u32 saveDEIER;
564 u32 saveDEIMR;
565 u32 saveGTIER;
566 u32 saveGTIMR;
567 u32 saveFDI_RXA_IMR;
568 u32 saveFDI_RXB_IMR;
1f84e550 569 u32 saveCACHE_MODE_0;
1f84e550 570 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
571 u32 saveSWF0[16];
572 u32 saveSWF1[16];
573 u32 saveSWF2[3];
574 u8 saveMSR;
575 u8 saveSR[8];
123f794f 576 u8 saveGR[25];
ba8bbcf6 577 u8 saveAR_INDEX;
a59e122a 578 u8 saveAR[21];
ba8bbcf6 579 u8 saveDACMASK;
a59e122a 580 u8 saveCR[37];
4b9de737 581 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
582 u32 saveCURACNTR;
583 u32 saveCURAPOS;
584 u32 saveCURABASE;
585 u32 saveCURBCNTR;
586 u32 saveCURBPOS;
587 u32 saveCURBBASE;
588 u32 saveCURSIZE;
a4fc5ed6
KP
589 u32 saveDP_B;
590 u32 saveDP_C;
591 u32 saveDP_D;
592 u32 savePIPEA_GMCH_DATA_M;
593 u32 savePIPEB_GMCH_DATA_M;
594 u32 savePIPEA_GMCH_DATA_N;
595 u32 savePIPEB_GMCH_DATA_N;
596 u32 savePIPEA_DP_LINK_M;
597 u32 savePIPEB_DP_LINK_M;
598 u32 savePIPEA_DP_LINK_N;
599 u32 savePIPEB_DP_LINK_N;
42048781
ZW
600 u32 saveFDI_RXA_CTL;
601 u32 saveFDI_TXA_CTL;
602 u32 saveFDI_RXB_CTL;
603 u32 saveFDI_TXB_CTL;
604 u32 savePFA_CTL_1;
605 u32 savePFB_CTL_1;
606 u32 savePFA_WIN_SZ;
607 u32 savePFB_WIN_SZ;
608 u32 savePFA_WIN_POS;
609 u32 savePFB_WIN_POS;
5586c8bc
ZW
610 u32 savePCH_DREF_CONTROL;
611 u32 saveDISP_ARB_CTL;
612 u32 savePIPEA_DATA_M1;
613 u32 savePIPEA_DATA_N1;
614 u32 savePIPEA_LINK_M1;
615 u32 savePIPEA_LINK_N1;
616 u32 savePIPEB_DATA_M1;
617 u32 savePIPEB_DATA_N1;
618 u32 savePIPEB_LINK_M1;
619 u32 savePIPEB_LINK_N1;
b5b72e89 620 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 621 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
622
623 struct {
19966754 624 /** Bridge to intel-gtt-ko */
c64f7ba5 625 const struct intel_gtt *gtt;
19966754 626 /** Memory allocator for GTT stolen memory */
fe669bf8 627 struct drm_mm stolen;
19966754 628 /** Memory allocator for GTT */
673a394b 629 struct drm_mm gtt_space;
93a37f20
DV
630 /** List of all objects in gtt_space. Used to restore gtt
631 * mappings on resume */
632 struct list_head gtt_list;
bee4a186
CW
633
634 /** Usable portion of the GTT for GEM */
635 unsigned long gtt_start;
a6e0aa42 636 unsigned long gtt_mappable_end;
bee4a186 637 unsigned long gtt_end;
673a394b 638
0839ccb8 639 struct io_mapping *gtt_mapping;
ab657db1 640 int gtt_mtrr;
0839ccb8 641
1d2a314c
DV
642 /** PPGTT used for aliasing the PPGTT with the GTT */
643 struct i915_hw_ppgtt *aliasing_ppgtt;
644
17250b71 645 struct shrinker inactive_shrinker;
31169714 646
69dc4987
CW
647 /**
648 * List of objects currently involved in rendering.
649 *
650 * Includes buffers having the contents of their GPU caches
651 * flushed, not necessarily primitives. last_rendering_seqno
652 * represents when the rendering involved will be completed.
653 *
654 * A reference is held on the buffer while on this list.
655 */
656 struct list_head active_list;
657
673a394b
EA
658 /**
659 * List of objects which are not in the ringbuffer but which
660 * still have a write_domain which needs to be flushed before
661 * unbinding.
662 *
ce44b0ea
EA
663 * last_rendering_seqno is 0 while an object is in this list.
664 *
673a394b
EA
665 * A reference is held on the buffer while on this list.
666 */
667 struct list_head flushing_list;
668
669 /**
670 * LRU list of objects which are not in the ringbuffer and
671 * are ready to unbind, but are still in the GTT.
672 *
ce44b0ea
EA
673 * last_rendering_seqno is 0 while an object is in this list.
674 *
673a394b
EA
675 * A reference is not held on the buffer while on this list,
676 * as merely being GTT-bound shouldn't prevent its being
677 * freed, and we'll pull it off the list in the free path.
678 */
679 struct list_head inactive_list;
680
f13d3f73
CW
681 /**
682 * LRU list of objects which are not in the ringbuffer but
683 * are still pinned in the GTT.
684 */
685 struct list_head pinned_list;
686
a09ba7fa
EA
687 /** LRU list of objects with fence regs on them. */
688 struct list_head fence_list;
689
be72615b
CW
690 /**
691 * List of objects currently pending being freed.
692 *
693 * These objects are no longer in use, but due to a signal
694 * we were prevented from freeing them at the appointed time.
695 */
696 struct list_head deferred_free_list;
697
673a394b
EA
698 /**
699 * We leave the user IRQ off as much as possible,
700 * but this means that requests will finish and never
701 * be retired once the system goes idle. Set a timer to
702 * fire periodically while the ring is running. When it
703 * fires, go retire requests.
704 */
705 struct delayed_work retire_work;
706
ce453d81
CW
707 /**
708 * Are we in a non-interruptible section of code like
709 * modesetting?
710 */
711 bool interruptible;
712
673a394b
EA
713 /**
714 * Flag if the X Server, and thus DRM, is not currently in
715 * control of the device.
716 *
717 * This is set between LeaveVT and EnterVT. It needs to be
718 * replaced with a semaphore. It also needs to be
719 * transitioned away from for kernel modesetting.
720 */
721 int suspended;
722
723 /**
724 * Flag if the hardware appears to be wedged.
725 *
726 * This is set when attempts to idle the device timeout.
25985edc 727 * It prevents command submission from occurring and makes
673a394b
EA
728 * every pending request fail
729 */
ba1234d1 730 atomic_t wedged;
673a394b
EA
731
732 /** Bit 6 swizzling required for X tiling */
733 uint32_t bit_6_swizzle_x;
734 /** Bit 6 swizzling required for Y tiling */
735 uint32_t bit_6_swizzle_y;
71acb5eb
DA
736
737 /* storage for physical objects */
738 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 739
73aa808f 740 /* accounting, useful for userland debugging */
73aa808f 741 size_t gtt_total;
6299f992
CW
742 size_t mappable_gtt_total;
743 size_t object_memory;
73aa808f 744 u32 object_count;
673a394b 745 } mm;
9b9d172d 746 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
747 /* indicate whether the LVDS_BORDER should be enabled or not */
748 unsigned int lvds_border_bits;
1d8e1c75
CW
749 /* Panel fitter placement and size for Ironlake+ */
750 u32 pch_pf_pos, pch_pf_size;
652c393a 751
27f8227b
JB
752 struct drm_crtc *plane_to_crtc_mapping[3];
753 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207 754 wait_queue_head_t pending_flip_queue;
1afe3e9d 755 bool flip_pending_is_done;
6b95a207 756
652c393a
JB
757 /* Reclocking support */
758 bool render_reclock_avail;
759 bool lvds_downclock_avail;
18f9ed12
ZY
760 /* indicates the reduced downclock for LVDS*/
761 int lvds_downclock;
652c393a
JB
762 struct work_struct idle_work;
763 struct timer_list idle_timer;
764 bool busy;
765 u16 orig_clock;
6363ee6f
ZY
766 int child_dev_num;
767 struct child_device_config *child_dev;
a2565377 768 struct drm_connector *int_lvds_connector;
aaa6fd2a 769 struct drm_connector *int_edp_connector;
f97108d1 770
c4804411 771 bool mchbar_need_disable;
f97108d1 772
4912d041
BW
773 struct work_struct rps_work;
774 spinlock_t rps_lock;
775 u32 pm_iir;
776
f97108d1
JB
777 u8 cur_delay;
778 u8 min_delay;
779 u8 max_delay;
7648fa99
JB
780 u8 fmax;
781 u8 fstart;
782
05394f39
CW
783 u64 last_count1;
784 unsigned long last_time1;
4ed0b577 785 unsigned long chipset_power;
05394f39
CW
786 u64 last_count2;
787 struct timespec last_time2;
788 unsigned long gfx_power;
789 int c_m;
790 int r_t;
791 u8 corr;
7648fa99 792 spinlock_t *mchdev_lock;
b5e50c3f
JB
793
794 enum no_fbc_reason no_fbc_reason;
38651674 795
20bf377e
JB
796 struct drm_mm_node *compressed_fb;
797 struct drm_mm_node *compressed_llb;
34dc4d44 798
ae681d96
CW
799 unsigned long last_gpu_reset;
800
8be48d92
DA
801 /* list of fbdev register on this device */
802 struct intel_fbdev *fbdev;
e953fd7b 803
aaa6fd2a
MG
804 struct backlight_device *backlight;
805
e953fd7b 806 struct drm_property *broadcast_rgb_property;
3f43c48d 807 struct drm_property *force_audio_property;
1da177e4
LT
808} drm_i915_private_t;
809
b1d7e4b4
WF
810enum hdmi_force_audio {
811 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
812 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
813 HDMI_AUDIO_AUTO, /* trust EDID */
814 HDMI_AUDIO_ON, /* force turn on HDMI audio */
815};
816
93dfb40c
CW
817enum i915_cache_level {
818 I915_CACHE_NONE,
819 I915_CACHE_LLC,
820 I915_CACHE_LLC_MLC, /* gen6+ */
821};
822
673a394b 823struct drm_i915_gem_object {
c397b908 824 struct drm_gem_object base;
673a394b
EA
825
826 /** Current space allocated to this object in the GTT, if any. */
827 struct drm_mm_node *gtt_space;
93a37f20 828 struct list_head gtt_list;
673a394b
EA
829
830 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
831 struct list_head ring_list;
832 struct list_head mm_list;
99fcb766
DV
833 /** This object's place on GPU write list */
834 struct list_head gpu_write_list;
432e58ed
CW
835 /** This object's place in the batchbuffer or on the eviction list */
836 struct list_head exec_list;
673a394b
EA
837
838 /**
839 * This is set if the object is on the active or flushing lists
840 * (has pending rendering), and is not set if it's on inactive (ready
841 * to be unbound).
842 */
0206e353 843 unsigned int active:1;
673a394b
EA
844
845 /**
846 * This is set if the object has been written to since last bound
847 * to the GTT
848 */
0206e353 849 unsigned int dirty:1;
778c3544 850
87ca9c8a
CW
851 /**
852 * This is set if the object has been written to since the last
853 * GPU flush.
854 */
0206e353 855 unsigned int pending_gpu_write:1;
87ca9c8a 856
778c3544
DV
857 /**
858 * Fence register bits (if any) for this object. Will be set
859 * as needed when mapped into the GTT.
860 * Protected by dev->struct_mutex.
778c3544 861 */
4b9de737 862 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 863
778c3544
DV
864 /**
865 * Advice: are the backing pages purgeable?
866 */
0206e353 867 unsigned int madv:2;
778c3544 868
778c3544
DV
869 /**
870 * Current tiling mode for the object.
871 */
0206e353
AJ
872 unsigned int tiling_mode:2;
873 unsigned int tiling_changed:1;
778c3544
DV
874
875 /** How many users have pinned this object in GTT space. The following
876 * users can each hold at most one reference: pwrite/pread, pin_ioctl
877 * (via user_pin_count), execbuffer (objects are not allowed multiple
878 * times for the same batchbuffer), and the framebuffer code. When
879 * switching/pageflipping, the framebuffer code has at most two buffers
880 * pinned per crtc.
881 *
882 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
883 * bits with absolutely no headroom. So use 4 bits. */
0206e353 884 unsigned int pin_count:4;
778c3544 885#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 886
75e9e915
DV
887 /**
888 * Is the object at the current location in the gtt mappable and
889 * fenceable? Used to avoid costly recalculations.
890 */
0206e353 891 unsigned int map_and_fenceable:1;
75e9e915 892
fb7d516a
DV
893 /**
894 * Whether the current gtt mapping needs to be mappable (and isn't just
895 * mappable by accident). Track pin and fault separate for a more
896 * accurate mappable working set.
897 */
0206e353
AJ
898 unsigned int fault_mappable:1;
899 unsigned int pin_mappable:1;
fb7d516a 900
caea7476
CW
901 /*
902 * Is the GPU currently using a fence to access this buffer,
903 */
904 unsigned int pending_fenced_gpu_access:1;
905 unsigned int fenced_gpu_access:1;
906
93dfb40c
CW
907 unsigned int cache_level:2;
908
7bddb01f 909 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 910 unsigned int has_global_gtt_mapping:1;
7bddb01f 911
856fa198 912 struct page **pages;
673a394b 913
185cbcb3
DV
914 /**
915 * DMAR support
916 */
917 struct scatterlist *sg_list;
918 int num_sg;
919
67731b87
CW
920 /**
921 * Used for performing relocations during execbuffer insertion.
922 */
923 struct hlist_node exec_node;
924 unsigned long exec_handle;
6fe4f140 925 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 926
673a394b
EA
927 /**
928 * Current offset of the object in GTT space.
929 *
930 * This is the same as gtt_space->start
931 */
932 uint32_t gtt_offset;
e67b8ce1 933
673a394b
EA
934 /** Breadcrumb of last rendering to the buffer. */
935 uint32_t last_rendering_seqno;
caea7476
CW
936 struct intel_ring_buffer *ring;
937
938 /** Breadcrumb of last fenced GPU access to the buffer. */
939 uint32_t last_fenced_seqno;
940 struct intel_ring_buffer *last_fenced_ring;
673a394b 941
778c3544 942 /** Current tiling stride for the object, if it's tiled. */
de151cf6 943 uint32_t stride;
673a394b 944
280b713b 945 /** Record of address bit 17 of each page at last unbind. */
d312ec25 946 unsigned long *bit_17;
280b713b 947
79e53945
JB
948 /** User space pin count and filp owning the pin */
949 uint32_t user_pin_count;
950 struct drm_file *pin_filp;
71acb5eb
DA
951
952 /** for phy allocated objects */
953 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 954
6b95a207
KH
955 /**
956 * Number of crtcs where this object is currently the fb, but
957 * will be page flipped away on the next vblank. When it
958 * reaches 0, dev_priv->pending_flip_queue will be woken up.
959 */
960 atomic_t pending_flip;
673a394b
EA
961};
962
62b8b215 963#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 964
673a394b
EA
965/**
966 * Request queue structure.
967 *
968 * The request queue allows us to note sequence numbers that have been emitted
969 * and may be associated with active buffers to be retired.
970 *
971 * By keeping this list, we can avoid having to do questionable
972 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
973 * an emission time with seqnos for tracking how far ahead of the GPU we are.
974 */
975struct drm_i915_gem_request {
852835f3
ZN
976 /** On Which ring this request was generated */
977 struct intel_ring_buffer *ring;
978
673a394b
EA
979 /** GEM sequence number associated with this request. */
980 uint32_t seqno;
981
a71d8d94
CW
982 /** Postion in the ringbuffer of the end of the request */
983 u32 tail;
984
673a394b
EA
985 /** Time at which this request was emitted, in jiffies. */
986 unsigned long emitted_jiffies;
987
b962442e 988 /** global list entry for this request */
673a394b 989 struct list_head list;
b962442e 990
f787a5f5 991 struct drm_i915_file_private *file_priv;
b962442e
EA
992 /** file_priv list entry for this request */
993 struct list_head client_list;
673a394b
EA
994};
995
996struct drm_i915_file_private {
997 struct {
1c25595f 998 struct spinlock lock;
b962442e 999 struct list_head request_list;
673a394b
EA
1000 } mm;
1001};
1002
cae5852d
ZN
1003#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1004
1005#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1006#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1007#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1008#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1009#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1010#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1011#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1012#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1013#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1014#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1015#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1016#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1017#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1018#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1019#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1020#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1021#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1022#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1023#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1024#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1025#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1026#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1027
85436696
JB
1028/*
1029 * The genX designation typically refers to the render engine, so render
1030 * capability related checks should use IS_GEN, while display and other checks
1031 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1032 * chips, etc.).
1033 */
cae5852d
ZN
1034#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1035#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1036#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1037#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1038#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1039#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1040
1041#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1042#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1043#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1044#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1045
1d2a314c
DV
1046#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1047
05394f39 1048#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1049#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1050
1051/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1052 * rows, which changed the alignment requirements and fence programming.
1053 */
1054#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1055 IS_I915GM(dev)))
1056#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1057#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1058#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1059#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1060#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1061#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1062/* dsparb controlled by hw only */
1063#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1064
1065#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1066#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1067#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1068
7e508a27 1069#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
eceae481 1070#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1071
1072#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1073#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1074#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1075#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1076
05394f39
CW
1077#include "i915_trace.h"
1078
83b7f9ac
ED
1079/**
1080 * RC6 is a special power stage which allows the GPU to enter an very
1081 * low-voltage mode when idle, using down to 0V while at this stage. This
1082 * stage is entered automatically when the GPU is idle when RC6 support is
1083 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1084 *
1085 * There are different RC6 modes available in Intel GPU, which differentiate
1086 * among each other with the latency required to enter and leave RC6 and
1087 * voltage consumed by the GPU in different states.
1088 *
1089 * The combination of the following flags define which states GPU is allowed
1090 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1091 * RC6pp is deepest RC6. Their support by hardware varies according to the
1092 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1093 * which brings the most power savings; deeper states save more power, but
1094 * require higher latency to switch to and wake up.
1095 */
1096#define INTEL_RC6_ENABLE (1<<0)
1097#define INTEL_RC6p_ENABLE (1<<1)
1098#define INTEL_RC6pp_ENABLE (1<<2)
1099
c153f45f 1100extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1101extern int i915_max_ioctl;
a35d9d3c
BW
1102extern unsigned int i915_fbpercrtc __always_unused;
1103extern int i915_panel_ignore_lid __read_mostly;
1104extern unsigned int i915_powersave __read_mostly;
f45b5557 1105extern int i915_semaphores __read_mostly;
a35d9d3c 1106extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1107extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1108extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1109extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1110extern int i915_enable_rc6 __read_mostly;
4415e63b 1111extern int i915_enable_fbc __read_mostly;
a35d9d3c 1112extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1113extern int i915_enable_ppgtt __read_mostly;
b3a83639 1114
6a9ee8af
DA
1115extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1116extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1117extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1118extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1119
1da177e4 1120 /* i915_dma.c */
84b1fd10 1121extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1122extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1123extern int i915_driver_unload(struct drm_device *);
673a394b 1124extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1125extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1126extern void i915_driver_preclose(struct drm_device *dev,
1127 struct drm_file *file_priv);
673a394b
EA
1128extern void i915_driver_postclose(struct drm_device *dev,
1129 struct drm_file *file_priv);
84b1fd10 1130extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1131extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1132 unsigned long arg);
673a394b 1133extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1134 struct drm_clip_rect *box,
1135 int DR1, int DR4);
f803aa55 1136extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1137extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1138extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1139extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1140extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1141
af6061af 1142
1da177e4 1143/* i915_irq.c */
f65d9421 1144void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1145void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1146extern int i915_irq_emit(struct drm_device *dev, void *data,
1147 struct drm_file *file_priv);
1148extern int i915_irq_wait(struct drm_device *dev, void *data,
1149 struct drm_file *file_priv);
1da177e4 1150
f71d4af4 1151extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1152
c153f45f
EA
1153extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1154 struct drm_file *file_priv);
1155extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1156 struct drm_file *file_priv);
1157extern int i915_vblank_swap(struct drm_device *dev, void *data,
1158 struct drm_file *file_priv);
1da177e4 1159
7c463586
KP
1160void
1161i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1162
1163void
1164i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1165
0206e353 1166void intel_enable_asle(struct drm_device *dev);
01c66889 1167
3bd3c932
CW
1168#ifdef CONFIG_DEBUG_FS
1169extern void i915_destroy_error_state(struct drm_device *dev);
1170#else
1171#define i915_destroy_error_state(x)
1172#endif
1173
7c463586 1174
673a394b
EA
1175/* i915_gem.c */
1176int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1177 struct drm_file *file_priv);
1178int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1179 struct drm_file *file_priv);
1180int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1181 struct drm_file *file_priv);
1182int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1183 struct drm_file *file_priv);
1184int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1185 struct drm_file *file_priv);
de151cf6
JB
1186int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1187 struct drm_file *file_priv);
673a394b
EA
1188int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1189 struct drm_file *file_priv);
1190int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1191 struct drm_file *file_priv);
1192int i915_gem_execbuffer(struct drm_device *dev, void *data,
1193 struct drm_file *file_priv);
76446cac
JB
1194int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1195 struct drm_file *file_priv);
673a394b
EA
1196int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1197 struct drm_file *file_priv);
1198int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1199 struct drm_file *file_priv);
1200int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1201 struct drm_file *file_priv);
1202int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1203 struct drm_file *file_priv);
3ef94daa
CW
1204int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1205 struct drm_file *file_priv);
673a394b
EA
1206int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1207 struct drm_file *file_priv);
1208int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1209 struct drm_file *file_priv);
1210int i915_gem_set_tiling(struct drm_device *dev, void *data,
1211 struct drm_file *file_priv);
1212int i915_gem_get_tiling(struct drm_device *dev, void *data,
1213 struct drm_file *file_priv);
5a125c3c
EA
1214int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1215 struct drm_file *file_priv);
673a394b 1216void i915_gem_load(struct drm_device *dev);
673a394b 1217int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1218int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1219 uint32_t invalidate_domains,
1220 uint32_t flush_domains);
05394f39
CW
1221struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1222 size_t size);
673a394b 1223void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1224int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1225 uint32_t alignment,
1226 bool map_and_fenceable);
05394f39 1227void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1228int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1229void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1230void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1231
54cf91dc 1232int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1233int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
2911a35b
BW
1234int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1235 struct intel_ring_buffer *to);
54cf91dc 1236void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1237 struct intel_ring_buffer *ring,
1238 u32 seqno);
54cf91dc 1239
ff72145b
DA
1240int i915_gem_dumb_create(struct drm_file *file_priv,
1241 struct drm_device *dev,
1242 struct drm_mode_create_dumb *args);
1243int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1244 uint32_t handle, uint64_t *offset);
1245int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1246 uint32_t handle);
f787a5f5
CW
1247/**
1248 * Returns true if seq1 is later than seq2.
1249 */
1250static inline bool
1251i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1252{
1253 return (int32_t)(seq1 - seq2) >= 0;
1254}
1255
53d227f2 1256u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1257
d9e86c0e 1258int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1259 struct intel_ring_buffer *pipelined);
d9e86c0e 1260int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1261
9a5a53b3 1262static inline bool
1690e1eb
CW
1263i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1264{
1265 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1266 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1267 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1268 return true;
1269 } else
1270 return false;
1690e1eb
CW
1271}
1272
1273static inline void
1274i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1275{
1276 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1277 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1278 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1279 }
1280}
1281
b09a1fec 1282void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94
CW
1283void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1284
069efc1d 1285void i915_gem_reset(struct drm_device *dev);
05394f39 1286void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1287int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1288 uint32_t read_domains,
1289 uint32_t write_domain);
a8198eea 1290int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
f691e2f4
DV
1291int __must_check i915_gem_init_hw(struct drm_device *dev);
1292void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1293void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1294void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b93f9cf1 1295int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
2021746e 1296int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1297int __must_check i915_add_request(struct intel_ring_buffer *ring,
1298 struct drm_file *file,
1299 struct drm_i915_gem_request *request);
1300int __must_check i915_wait_request(struct intel_ring_buffer *ring,
b93f9cf1
BW
1301 uint32_t seqno,
1302 bool do_retire);
de151cf6 1303int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1304int __must_check
1305i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1306 bool write);
1307int __must_check
dabdfe02
CW
1308i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1309int __must_check
2da3b9b9
CW
1310i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1311 u32 alignment,
2021746e 1312 struct intel_ring_buffer *pipelined);
71acb5eb 1313int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1314 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1315 int id,
1316 int align);
71acb5eb 1317void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1318 struct drm_i915_gem_object *obj);
71acb5eb 1319void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1320void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1321
467cffba 1322uint32_t
e28f8711
CW
1323i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1324 uint32_t size,
1325 int tiling_mode);
467cffba 1326
e4ffd173
CW
1327int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1328 enum i915_cache_level cache_level);
1329
76aaf220 1330/* i915_gem_gtt.c */
1d2a314c
DV
1331int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1332void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1333void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1334 struct drm_i915_gem_object *obj,
1335 enum i915_cache_level cache_level);
1336void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1337 struct drm_i915_gem_object *obj);
1d2a314c 1338
76aaf220 1339void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1340int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1341void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1342 enum i915_cache_level cache_level);
05394f39 1343void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1344void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1345void i915_gem_init_global_gtt(struct drm_device *dev,
1346 unsigned long start,
1347 unsigned long mappable_end,
1348 unsigned long end);
76aaf220 1349
b47eb4a2 1350/* i915_gem_evict.c */
2021746e
CW
1351int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1352 unsigned alignment, bool mappable);
1353int __must_check i915_gem_evict_everything(struct drm_device *dev,
1354 bool purgeable_only);
1355int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1356 bool purgeable_only);
b47eb4a2 1357
673a394b
EA
1358/* i915_gem_tiling.c */
1359void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1360void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1361void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1362
1363/* i915_gem_debug.c */
05394f39 1364void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1365 const char *where, uint32_t mark);
23bc5982
CW
1366#if WATCH_LISTS
1367int i915_verify_lists(struct drm_device *dev);
673a394b 1368#else
23bc5982 1369#define i915_verify_lists(dev) 0
673a394b 1370#endif
05394f39
CW
1371void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1372 int handle);
1373void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1374 const char *where, uint32_t mark);
1da177e4 1375
2017263e 1376/* i915_debugfs.c */
27c202ad
BG
1377int i915_debugfs_init(struct drm_minor *minor);
1378void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1379
317c35d1
JB
1380/* i915_suspend.c */
1381extern int i915_save_state(struct drm_device *dev);
1382extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1383
1384/* i915_suspend.c */
1385extern int i915_save_state(struct drm_device *dev);
1386extern int i915_restore_state(struct drm_device *dev);
317c35d1 1387
0136db58
BW
1388/* i915_sysfs.c */
1389void i915_setup_sysfs(struct drm_device *dev_priv);
1390void i915_teardown_sysfs(struct drm_device *dev_priv);
1391
f899fc64
CW
1392/* intel_i2c.c */
1393extern int intel_setup_gmbus(struct drm_device *dev);
1394extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1395extern inline bool intel_gmbus_is_port_valid(unsigned port)
1396{
2ed06c93 1397 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1398}
1399
1400extern struct i2c_adapter *intel_gmbus_get_adapter(
1401 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1402extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1403extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1404extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1405{
1406 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1407}
f899fc64
CW
1408extern void intel_i2c_reset(struct drm_device *dev);
1409
3b617967 1410/* intel_opregion.c */
44834a67
CW
1411extern int intel_opregion_setup(struct drm_device *dev);
1412#ifdef CONFIG_ACPI
1413extern void intel_opregion_init(struct drm_device *dev);
1414extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1415extern void intel_opregion_asle_intr(struct drm_device *dev);
1416extern void intel_opregion_gse_intr(struct drm_device *dev);
1417extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1418#else
44834a67
CW
1419static inline void intel_opregion_init(struct drm_device *dev) { return; }
1420static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1421static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1422static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1423static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1424#endif
8ee1c3db 1425
723bfd70
JB
1426/* intel_acpi.c */
1427#ifdef CONFIG_ACPI
1428extern void intel_register_dsm_handler(void);
1429extern void intel_unregister_dsm_handler(void);
1430#else
1431static inline void intel_register_dsm_handler(void) { return; }
1432static inline void intel_unregister_dsm_handler(void) { return; }
1433#endif /* CONFIG_ACPI */
1434
79e53945 1435/* modesetting */
f817586c 1436extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1437extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1438extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1439extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1440extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1441extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1442extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1443extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1444extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1445extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1446extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1447extern void intel_detect_pch(struct drm_device *dev);
1448extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1449extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1450
2911a35b 1451extern bool i915_semaphore_is_enabled(struct drm_device *dev);
8d715f00
KP
1452extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1453extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1454extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1455extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1456
575155a9
JB
1457extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1458extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1459
6ef3d427 1460/* overlay */
3bd3c932 1461#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1462extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1463extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1464
1465extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1466extern void intel_display_print_error_state(struct seq_file *m,
1467 struct drm_device *dev,
1468 struct intel_display_error_state *error);
3bd3c932 1469#endif
6ef3d427 1470
1ec14ad3
CW
1471#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1472
1473#define BEGIN_LP_RING(n) \
1474 intel_ring_begin(LP_RING(dev_priv), (n))
1475
1476#define OUT_RING(x) \
1477 intel_ring_emit(LP_RING(dev_priv), x)
1478
1479#define ADVANCE_LP_RING() \
1480 intel_ring_advance(LP_RING(dev_priv))
1481
546b0974
EA
1482/**
1483 * Lock test for when it's just for synchronization of ring access.
1484 *
1485 * In that case, we don't need to do it when GEM is initialized as nobody else
1486 * has access to the ring.
1487 */
05394f39 1488#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1489 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1490 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1491} while (0)
1492
b7287d80
BW
1493/* On SNB platform, before reading ring registers forcewake bit
1494 * must be set to prevent GT core from power down and stale values being
1495 * returned.
1496 */
fcca7926
BW
1497void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1498void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1499int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1500
5f75377d 1501#define __i915_read(x, y) \
f7000883 1502 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1503
5f75377d
KP
1504__i915_read(8, b)
1505__i915_read(16, w)
1506__i915_read(32, l)
1507__i915_read(64, q)
1508#undef __i915_read
1509
1510#define __i915_write(x, y) \
f7000883
AK
1511 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1512
5f75377d
KP
1513__i915_write(8, b)
1514__i915_write(16, w)
1515__i915_write(32, l)
1516__i915_write(64, q)
1517#undef __i915_write
1518
1519#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1520#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1521
1522#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1523#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1524#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1525#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1526
1527#define I915_READ(reg) i915_read32(dev_priv, (reg))
1528#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1529#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1530#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1531
1532#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1533#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1534
1535#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1536#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1537
ba4f01a3 1538
1da177e4 1539#endif
This page took 1.500335 seconds and 5 git commands to generate.