drm/i915: switch to default context on idle
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
ee7b9f93
JB
82struct intel_pch_pll {
83 int refcount; /* count of number of CRTCs sharing this PLL */
84 int active; /* count of number of active CRTCs (i.e. DPMS on) */
85 bool on; /* is the PLL actually active? Disabled during modeset */
86 int pll_reg;
87 int fp0_reg;
88 int fp1_reg;
89};
90#define I915_NUM_PLLS 2
91
1da177e4
LT
92/* Interface history:
93 *
94 * 1.1: Original.
0d6aa60b
DA
95 * 1.2: Add Power Management
96 * 1.3: Add vblank support
de227f5f 97 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 98 * 1.5: Add vblank pipe configuration
2228ed67
MCA
99 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
100 * - Support vertical blank on secondary display pipe
1da177e4
LT
101 */
102#define DRIVER_MAJOR 1
2228ed67 103#define DRIVER_MINOR 6
1da177e4
LT
104#define DRIVER_PATCHLEVEL 0
105
673a394b 106#define WATCH_COHERENCY 0
23bc5982 107#define WATCH_LISTS 0
673a394b 108
71acb5eb
DA
109#define I915_GEM_PHYS_CURSOR_0 1
110#define I915_GEM_PHYS_CURSOR_1 2
111#define I915_GEM_PHYS_OVERLAY_REGS 3
112#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
113
114struct drm_i915_gem_phys_object {
115 int id;
116 struct page **page_list;
117 drm_dma_handle_t *handle;
05394f39 118 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
119};
120
1da177e4
LT
121struct mem_block {
122 struct mem_block *next;
123 struct mem_block *prev;
124 int start;
125 int size;
6c340eac 126 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
127};
128
0a3e67a4
JB
129struct opregion_header;
130struct opregion_acpi;
131struct opregion_swsci;
132struct opregion_asle;
8d715f00 133struct drm_i915_private;
0a3e67a4 134
8ee1c3db 135struct intel_opregion {
5bc4418b
BW
136 struct opregion_header __iomem *header;
137 struct opregion_acpi __iomem *acpi;
138 struct opregion_swsci __iomem *swsci;
139 struct opregion_asle __iomem *asle;
140 void __iomem *vbt;
01fe9dbd 141 u32 __iomem *lid_state;
8ee1c3db 142};
44834a67 143#define OPREGION_SIZE (8*1024)
8ee1c3db 144
6ef3d427
CW
145struct intel_overlay;
146struct intel_overlay_error_state;
147
7c1c2871
DA
148struct drm_i915_master_private {
149 drm_local_map_t *sarea;
150 struct _drm_i915_sarea *sarea_priv;
151};
de151cf6 152#define I915_FENCE_REG_NONE -1
4b9de737
DV
153#define I915_MAX_NUM_FENCES 16
154/* 16 fences + sign bit for FENCE_REG_NONE */
155#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
156
157struct drm_i915_fence_reg {
007cc8ac 158 struct list_head lru_list;
caea7476 159 struct drm_i915_gem_object *obj;
1690e1eb 160 int pin_count;
de151cf6 161};
7c1c2871 162
9b9d172d 163struct sdvo_device_mapping {
e957d772 164 u8 initialized;
9b9d172d 165 u8 dvo_port;
166 u8 slave_addr;
167 u8 dvo_wiring;
e957d772 168 u8 i2c_pin;
b1083333 169 u8 ddc_pin;
9b9d172d 170};
171
c4a1d9e4
CW
172struct intel_display_error_state;
173
63eeaf38 174struct drm_i915_error_state {
742cbee8 175 struct kref ref;
63eeaf38
JB
176 u32 eir;
177 u32 pgtbl_er;
be998e2e 178 u32 ier;
b9a3906b 179 u32 ccid;
9574b3fe 180 bool waiting[I915_NUM_RINGS];
9db4a9c7 181 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
182 u32 tail[I915_NUM_RINGS];
183 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
184 u32 ipeir[I915_NUM_RINGS];
185 u32 ipehr[I915_NUM_RINGS];
186 u32 instdone[I915_NUM_RINGS];
187 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
188 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
189 /* our own tracking of ring head and tail */
190 u32 cpu_ring_head[I915_NUM_RINGS];
191 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 192 u32 error; /* gen6+ */
c1cd90ed
DV
193 u32 instpm[I915_NUM_RINGS];
194 u32 instps[I915_NUM_RINGS];
63eeaf38 195 u32 instdone1;
d27b1e0e 196 u32 seqno[I915_NUM_RINGS];
9df30794 197 u64 bbaddr;
33f3f518
DV
198 u32 fault_reg[I915_NUM_RINGS];
199 u32 done_reg;
c1cd90ed 200 u32 faddr[I915_NUM_RINGS];
4b9de737 201 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 202 struct timeval time;
52d39a21
CW
203 struct drm_i915_error_ring {
204 struct drm_i915_error_object {
205 int page_count;
206 u32 gtt_offset;
207 u32 *pages[0];
208 } *ringbuffer, *batchbuffer;
209 struct drm_i915_error_request {
210 long jiffies;
211 u32 seqno;
ee4f42b1 212 u32 tail;
52d39a21
CW
213 } *requests;
214 int num_requests;
215 } ring[I915_NUM_RINGS];
9df30794 216 struct drm_i915_error_buffer {
a779e5ab 217 u32 size;
9df30794
CW
218 u32 name;
219 u32 seqno;
220 u32 gtt_offset;
221 u32 read_domains;
222 u32 write_domain;
4b9de737 223 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
224 s32 pinned:2;
225 u32 tiling:2;
226 u32 dirty:1;
227 u32 purgeable:1;
5d1333fc 228 s32 ring:4;
93dfb40c 229 u32 cache_level:2;
c724e8a9
CW
230 } *active_bo, *pinned_bo;
231 u32 active_bo_count, pinned_bo_count;
6ef3d427 232 struct intel_overlay_error_state *overlay;
c4a1d9e4 233 struct intel_display_error_state *display;
63eeaf38
JB
234};
235
e70236a8
JB
236struct drm_i915_display_funcs {
237 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 238 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
239 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
240 void (*disable_fbc)(struct drm_device *dev);
241 int (*get_display_clock_speed)(struct drm_device *dev);
242 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 243 void (*update_wm)(struct drm_device *dev);
b840d907
JB
244 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
245 uint32_t sprite_width, int pixel_size);
9104183d 246 void (*sanitize_pm)(struct drm_device *dev);
1f8eeabf
ED
247 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
248 struct drm_display_mode *mode);
f564048e
EA
249 int (*crtc_mode_set)(struct drm_crtc *crtc,
250 struct drm_display_mode *mode,
251 struct drm_display_mode *adjusted_mode,
252 int x, int y,
253 struct drm_framebuffer *old_fb);
ee7b9f93 254 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
255 void (*write_eld)(struct drm_connector *connector,
256 struct drm_crtc *crtc);
674cf967 257 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 258 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 259 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
260 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
261 struct drm_framebuffer *fb,
262 struct drm_i915_gem_object *obj);
17638cd6
JB
263 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
264 int x, int y);
8d715f00
KP
265 void (*force_wake_get)(struct drm_i915_private *dev_priv);
266 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
267 /* clock updates for mode set */
268 /* cursor updates */
269 /* render clock increase/decrease */
270 /* display clock increase/decrease */
271 /* pll clock increase/decrease */
e70236a8
JB
272};
273
cfdf1fa2 274struct intel_device_info {
c96c3a8c 275 u8 gen;
0206e353
AJ
276 u8 is_mobile:1;
277 u8 is_i85x:1;
278 u8 is_i915g:1;
279 u8 is_i945gm:1;
280 u8 is_g33:1;
281 u8 need_gfx_hws:1;
282 u8 is_g4x:1;
283 u8 is_pineview:1;
284 u8 is_broadwater:1;
285 u8 is_crestline:1;
286 u8 is_ivybridge:1;
70a3eb7a 287 u8 is_valleyview:1;
7e508a27 288 u8 has_pch_split:1;
4cae9ae0 289 u8 is_haswell:1;
0206e353
AJ
290 u8 has_fbc:1;
291 u8 has_pipe_cxsr:1;
292 u8 has_hotplug:1;
293 u8 cursor_needs_physical:1;
294 u8 has_overlay:1;
295 u8 overlay_needs_physical:1;
296 u8 supports_tv:1;
297 u8 has_bsd_ring:1;
298 u8 has_blt_ring:1;
3d29b842 299 u8 has_llc:1;
cfdf1fa2
KH
300};
301
1d2a314c
DV
302#define I915_PPGTT_PD_ENTRIES 512
303#define I915_PPGTT_PT_ENTRIES 1024
304struct i915_hw_ppgtt {
305 unsigned num_pd_entries;
306 struct page **pt_pages;
307 uint32_t pd_offset;
308 dma_addr_t *pt_dma_addr;
309 dma_addr_t scratch_page_dma_addr;
310};
311
40521054
BW
312
313/* This must match up with the value previously used for execbuf2.rsvd1. */
314#define DEFAULT_CONTEXT_ID 0
315struct i915_hw_context {
316 int id;
e0556841 317 bool is_initialized;
40521054
BW
318 struct drm_i915_file_private *file_priv;
319 struct intel_ring_buffer *ring;
320 struct drm_i915_gem_object *obj;
321};
322
b5e50c3f 323enum no_fbc_reason {
bed4a673 324 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
325 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
326 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
327 FBC_MODE_TOO_LARGE, /* mode too large for compression */
328 FBC_BAD_PLANE, /* fbc not supported on plane */
329 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 330 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 331 FBC_MODULE_PARAM,
b5e50c3f
JB
332};
333
3bad0781
ZW
334enum intel_pch {
335 PCH_IBX, /* Ibexpeak PCH */
336 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 337 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
338};
339
b690e96c 340#define QUIRK_PIPEA_FORCE (1<<0)
435793df 341#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 342#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 343
8be48d92 344struct intel_fbdev;
1630fe75 345struct intel_fbc_work;
38651674 346
c2b9152f
DV
347struct intel_gmbus {
348 struct i2c_adapter adapter;
f6f808c8 349 bool force_bit;
c2b9152f 350 u32 reg0;
36c785f0 351 u32 gpio_reg;
c167a6fc 352 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
353 struct drm_i915_private *dev_priv;
354};
355
1da177e4 356typedef struct drm_i915_private {
673a394b
EA
357 struct drm_device *dev;
358
cfdf1fa2
KH
359 const struct intel_device_info *info;
360
72bfa19c 361 int relative_constants_mode;
ac5c4e76 362
3043c60c 363 void __iomem *regs;
9f1f46a4
DV
364 /** gt_fifo_count and the subsequent register write are synchronized
365 * with dev->struct_mutex. */
366 unsigned gt_fifo_count;
367 /** forcewake_count is protected by gt_lock */
368 unsigned forcewake_count;
369 /** gt_lock is also taken in irq contexts. */
370 struct spinlock gt_lock;
1da177e4 371
f2c9677b 372 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 373
8a8ed1f5
YS
374 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
375 * controller on different i2c buses. */
376 struct mutex gmbus_mutex;
377
110447fc
DV
378 /**
379 * Base address of the gmbus and gpio block.
380 */
381 uint32_t gpio_mmio_base;
382
ec2a4c3f 383 struct pci_dev *bridge_dev;
1ec14ad3 384 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 385 uint32_t next_seqno;
1da177e4 386
9c8da5eb 387 drm_dma_handle_t *status_page_dmah;
0a3e67a4 388 uint32_t counter;
05394f39
CW
389 struct drm_i915_gem_object *pwrctx;
390 struct drm_i915_gem_object *renderctx;
1da177e4 391
d7658989
JB
392 struct resource mch_res;
393
a6b54f3f 394 unsigned int cpp;
1da177e4
LT
395 int back_offset;
396 int front_offset;
397 int current_page;
398 int page_flipping;
1da177e4 399
1da177e4 400 atomic_t irq_received;
1ec14ad3
CW
401
402 /* protects the irq masks */
403 spinlock_t irq_lock;
57f350b6
JB
404
405 /* DPIO indirect register protection */
406 spinlock_t dpio_lock;
407
ed4cb414 408 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 409 u32 pipestat[2];
1ec14ad3
CW
410 u32 irq_mask;
411 u32 gt_irq_mask;
412 u32 pch_irq_mask;
1da177e4 413
5ca58282
JB
414 u32 hotplug_supported_mask;
415 struct work_struct hotplug_work;
416
0d6aa60b 417 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
a3524f1b 418 int num_pipe;
ee7b9f93 419 int num_pch_pll;
a6b54f3f 420
f65d9421 421 /* For hangcheck timer */
576ae4b8 422#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
423 struct timer_list hangcheck_timer;
424 int hangcheck_count;
b4519513 425 uint32_t last_acthd[I915_NUM_RINGS];
cbb465e7
CW
426 uint32_t last_instdone;
427 uint32_t last_instdone1;
f65d9421 428
e5eb3d63
DV
429 unsigned int stop_rings;
430
80824003 431 unsigned long cfb_size;
016b9b61
CW
432 unsigned int cfb_fb;
433 enum plane cfb_plane;
bed4a673 434 int cfb_y;
1630fe75 435 struct intel_fbc_work *fbc_work;
80824003 436
8ee1c3db
MG
437 struct intel_opregion opregion;
438
02e792fb
DV
439 /* overlay */
440 struct intel_overlay *overlay;
b840d907 441 bool sprite_scaling_enabled;
02e792fb 442
79e53945 443 /* LVDS info */
a9573556 444 int backlight_level; /* restore backlight to this value */
47356eb6 445 bool backlight_enabled;
88631706
ML
446 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
447 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
448
449 /* Feature bits from the VBIOS */
95281e35
HE
450 unsigned int int_tv_support:1;
451 unsigned int lvds_dither:1;
452 unsigned int lvds_vbt:1;
453 unsigned int int_crt_support:1;
43565a06 454 unsigned int lvds_use_ssc:1;
abd06860 455 unsigned int display_clock_mode:1;
43565a06 456 int lvds_ssc_freq;
b0354385
TI
457 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
458 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 459 struct {
9f0e7ff4
JB
460 int rate;
461 int lanes;
462 int preemphasis;
463 int vswing;
464
465 bool initialized;
466 bool support;
467 int bpp;
468 struct edp_power_seq pps;
5ceb0f9b 469 } edp;
89667383 470 bool no_aux_handshake;
79e53945 471
c1c7af60
JB
472 struct notifier_block lid_notifier;
473
f899fc64 474 int crt_ddc_pin;
4b9de737 475 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
476 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
477 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
478
95534263 479 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 480
63eeaf38 481 spinlock_t error_lock;
742cbee8 482 /* Protected by dev->error_lock. */
63eeaf38 483 struct drm_i915_error_state *first_error;
8a905236 484 struct work_struct error_work;
30dbf0c0 485 struct completion error_completion;
9c9fe1f8 486 struct workqueue_struct *wq;
63eeaf38 487
e70236a8
JB
488 /* Display functions */
489 struct drm_i915_display_funcs display;
490
3bad0781
ZW
491 /* PCH chipset type */
492 enum intel_pch pch_type;
493
b690e96c
JB
494 unsigned long quirks;
495
ba8bbcf6 496 /* Register state */
c9354c85 497 bool modeset_on_lid;
ba8bbcf6
JB
498 u8 saveLBB;
499 u32 saveDSPACNTR;
500 u32 saveDSPBCNTR;
e948e994 501 u32 saveDSPARB;
968b503e 502 u32 saveHWS;
ba8bbcf6
JB
503 u32 savePIPEACONF;
504 u32 savePIPEBCONF;
505 u32 savePIPEASRC;
506 u32 savePIPEBSRC;
507 u32 saveFPA0;
508 u32 saveFPA1;
509 u32 saveDPLL_A;
510 u32 saveDPLL_A_MD;
511 u32 saveHTOTAL_A;
512 u32 saveHBLANK_A;
513 u32 saveHSYNC_A;
514 u32 saveVTOTAL_A;
515 u32 saveVBLANK_A;
516 u32 saveVSYNC_A;
517 u32 saveBCLRPAT_A;
5586c8bc 518 u32 saveTRANSACONF;
42048781
ZW
519 u32 saveTRANS_HTOTAL_A;
520 u32 saveTRANS_HBLANK_A;
521 u32 saveTRANS_HSYNC_A;
522 u32 saveTRANS_VTOTAL_A;
523 u32 saveTRANS_VBLANK_A;
524 u32 saveTRANS_VSYNC_A;
0da3ea12 525 u32 savePIPEASTAT;
ba8bbcf6
JB
526 u32 saveDSPASTRIDE;
527 u32 saveDSPASIZE;
528 u32 saveDSPAPOS;
585fb111 529 u32 saveDSPAADDR;
ba8bbcf6
JB
530 u32 saveDSPASURF;
531 u32 saveDSPATILEOFF;
532 u32 savePFIT_PGM_RATIOS;
0eb96d6e 533 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
534 u32 saveBLC_PWM_CTL;
535 u32 saveBLC_PWM_CTL2;
42048781
ZW
536 u32 saveBLC_CPU_PWM_CTL;
537 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
538 u32 saveFPB0;
539 u32 saveFPB1;
540 u32 saveDPLL_B;
541 u32 saveDPLL_B_MD;
542 u32 saveHTOTAL_B;
543 u32 saveHBLANK_B;
544 u32 saveHSYNC_B;
545 u32 saveVTOTAL_B;
546 u32 saveVBLANK_B;
547 u32 saveVSYNC_B;
548 u32 saveBCLRPAT_B;
5586c8bc 549 u32 saveTRANSBCONF;
42048781
ZW
550 u32 saveTRANS_HTOTAL_B;
551 u32 saveTRANS_HBLANK_B;
552 u32 saveTRANS_HSYNC_B;
553 u32 saveTRANS_VTOTAL_B;
554 u32 saveTRANS_VBLANK_B;
555 u32 saveTRANS_VSYNC_B;
0da3ea12 556 u32 savePIPEBSTAT;
ba8bbcf6
JB
557 u32 saveDSPBSTRIDE;
558 u32 saveDSPBSIZE;
559 u32 saveDSPBPOS;
585fb111 560 u32 saveDSPBADDR;
ba8bbcf6
JB
561 u32 saveDSPBSURF;
562 u32 saveDSPBTILEOFF;
585fb111
JB
563 u32 saveVGA0;
564 u32 saveVGA1;
565 u32 saveVGA_PD;
ba8bbcf6
JB
566 u32 saveVGACNTRL;
567 u32 saveADPA;
568 u32 saveLVDS;
585fb111
JB
569 u32 savePP_ON_DELAYS;
570 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
571 u32 saveDVOA;
572 u32 saveDVOB;
573 u32 saveDVOC;
574 u32 savePP_ON;
575 u32 savePP_OFF;
576 u32 savePP_CONTROL;
585fb111 577 u32 savePP_DIVISOR;
ba8bbcf6
JB
578 u32 savePFIT_CONTROL;
579 u32 save_palette_a[256];
580 u32 save_palette_b[256];
06027f91 581 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
582 u32 saveFBC_CFB_BASE;
583 u32 saveFBC_LL_BASE;
584 u32 saveFBC_CONTROL;
585 u32 saveFBC_CONTROL2;
0da3ea12
JB
586 u32 saveIER;
587 u32 saveIIR;
588 u32 saveIMR;
42048781
ZW
589 u32 saveDEIER;
590 u32 saveDEIMR;
591 u32 saveGTIER;
592 u32 saveGTIMR;
593 u32 saveFDI_RXA_IMR;
594 u32 saveFDI_RXB_IMR;
1f84e550 595 u32 saveCACHE_MODE_0;
1f84e550 596 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
597 u32 saveSWF0[16];
598 u32 saveSWF1[16];
599 u32 saveSWF2[3];
600 u8 saveMSR;
601 u8 saveSR[8];
123f794f 602 u8 saveGR[25];
ba8bbcf6 603 u8 saveAR_INDEX;
a59e122a 604 u8 saveAR[21];
ba8bbcf6 605 u8 saveDACMASK;
a59e122a 606 u8 saveCR[37];
4b9de737 607 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
608 u32 saveCURACNTR;
609 u32 saveCURAPOS;
610 u32 saveCURABASE;
611 u32 saveCURBCNTR;
612 u32 saveCURBPOS;
613 u32 saveCURBBASE;
614 u32 saveCURSIZE;
a4fc5ed6
KP
615 u32 saveDP_B;
616 u32 saveDP_C;
617 u32 saveDP_D;
618 u32 savePIPEA_GMCH_DATA_M;
619 u32 savePIPEB_GMCH_DATA_M;
620 u32 savePIPEA_GMCH_DATA_N;
621 u32 savePIPEB_GMCH_DATA_N;
622 u32 savePIPEA_DP_LINK_M;
623 u32 savePIPEB_DP_LINK_M;
624 u32 savePIPEA_DP_LINK_N;
625 u32 savePIPEB_DP_LINK_N;
42048781
ZW
626 u32 saveFDI_RXA_CTL;
627 u32 saveFDI_TXA_CTL;
628 u32 saveFDI_RXB_CTL;
629 u32 saveFDI_TXB_CTL;
630 u32 savePFA_CTL_1;
631 u32 savePFB_CTL_1;
632 u32 savePFA_WIN_SZ;
633 u32 savePFB_WIN_SZ;
634 u32 savePFA_WIN_POS;
635 u32 savePFB_WIN_POS;
5586c8bc
ZW
636 u32 savePCH_DREF_CONTROL;
637 u32 saveDISP_ARB_CTL;
638 u32 savePIPEA_DATA_M1;
639 u32 savePIPEA_DATA_N1;
640 u32 savePIPEA_LINK_M1;
641 u32 savePIPEA_LINK_N1;
642 u32 savePIPEB_DATA_M1;
643 u32 savePIPEB_DATA_N1;
644 u32 savePIPEB_LINK_M1;
645 u32 savePIPEB_LINK_N1;
b5b72e89 646 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 647 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
648
649 struct {
19966754 650 /** Bridge to intel-gtt-ko */
c64f7ba5 651 const struct intel_gtt *gtt;
19966754 652 /** Memory allocator for GTT stolen memory */
fe669bf8 653 struct drm_mm stolen;
19966754 654 /** Memory allocator for GTT */
673a394b 655 struct drm_mm gtt_space;
93a37f20
DV
656 /** List of all objects in gtt_space. Used to restore gtt
657 * mappings on resume */
658 struct list_head gtt_list;
bee4a186
CW
659
660 /** Usable portion of the GTT for GEM */
661 unsigned long gtt_start;
a6e0aa42 662 unsigned long gtt_mappable_end;
bee4a186 663 unsigned long gtt_end;
673a394b 664
0839ccb8 665 struct io_mapping *gtt_mapping;
dd2757f8 666 phys_addr_t gtt_base_addr;
ab657db1 667 int gtt_mtrr;
0839ccb8 668
1d2a314c
DV
669 /** PPGTT used for aliasing the PPGTT with the GTT */
670 struct i915_hw_ppgtt *aliasing_ppgtt;
671
b9524a1e
BW
672 u32 *l3_remap_info;
673
17250b71 674 struct shrinker inactive_shrinker;
31169714 675
69dc4987
CW
676 /**
677 * List of objects currently involved in rendering.
678 *
679 * Includes buffers having the contents of their GPU caches
680 * flushed, not necessarily primitives. last_rendering_seqno
681 * represents when the rendering involved will be completed.
682 *
683 * A reference is held on the buffer while on this list.
684 */
685 struct list_head active_list;
686
673a394b
EA
687 /**
688 * List of objects which are not in the ringbuffer but which
689 * still have a write_domain which needs to be flushed before
690 * unbinding.
691 *
ce44b0ea
EA
692 * last_rendering_seqno is 0 while an object is in this list.
693 *
673a394b
EA
694 * A reference is held on the buffer while on this list.
695 */
696 struct list_head flushing_list;
697
698 /**
699 * LRU list of objects which are not in the ringbuffer and
700 * are ready to unbind, but are still in the GTT.
701 *
ce44b0ea
EA
702 * last_rendering_seqno is 0 while an object is in this list.
703 *
673a394b
EA
704 * A reference is not held on the buffer while on this list,
705 * as merely being GTT-bound shouldn't prevent its being
706 * freed, and we'll pull it off the list in the free path.
707 */
708 struct list_head inactive_list;
709
a09ba7fa
EA
710 /** LRU list of objects with fence regs on them. */
711 struct list_head fence_list;
712
673a394b
EA
713 /**
714 * We leave the user IRQ off as much as possible,
715 * but this means that requests will finish and never
716 * be retired once the system goes idle. Set a timer to
717 * fire periodically while the ring is running. When it
718 * fires, go retire requests.
719 */
720 struct delayed_work retire_work;
721
ce453d81
CW
722 /**
723 * Are we in a non-interruptible section of code like
724 * modesetting?
725 */
726 bool interruptible;
727
673a394b
EA
728 /**
729 * Flag if the X Server, and thus DRM, is not currently in
730 * control of the device.
731 *
732 * This is set between LeaveVT and EnterVT. It needs to be
733 * replaced with a semaphore. It also needs to be
734 * transitioned away from for kernel modesetting.
735 */
736 int suspended;
737
738 /**
739 * Flag if the hardware appears to be wedged.
740 *
741 * This is set when attempts to idle the device timeout.
25985edc 742 * It prevents command submission from occurring and makes
673a394b
EA
743 * every pending request fail
744 */
ba1234d1 745 atomic_t wedged;
673a394b
EA
746
747 /** Bit 6 swizzling required for X tiling */
748 uint32_t bit_6_swizzle_x;
749 /** Bit 6 swizzling required for Y tiling */
750 uint32_t bit_6_swizzle_y;
71acb5eb
DA
751
752 /* storage for physical objects */
753 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 754
73aa808f 755 /* accounting, useful for userland debugging */
73aa808f 756 size_t gtt_total;
6299f992
CW
757 size_t mappable_gtt_total;
758 size_t object_memory;
73aa808f 759 u32 object_count;
673a394b 760 } mm;
8781342d
DV
761
762 /* Old dri1 support infrastructure, beware the dragons ya fools entering
763 * here! */
764 struct {
765 unsigned allow_batchbuffer : 1;
316d3884 766 u32 __iomem *gfx_hws_cpu_addr;
8781342d
DV
767 } dri1;
768
769 /* Kernel Modesetting */
770
9b9d172d 771 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
772 /* indicate whether the LVDS_BORDER should be enabled or not */
773 unsigned int lvds_border_bits;
1d8e1c75
CW
774 /* Panel fitter placement and size for Ironlake+ */
775 u32 pch_pf_pos, pch_pf_size;
652c393a 776
27f8227b
JB
777 struct drm_crtc *plane_to_crtc_mapping[3];
778 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
779 wait_queue_head_t pending_flip_queue;
780
ee7b9f93
JB
781 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
782
652c393a
JB
783 /* Reclocking support */
784 bool render_reclock_avail;
785 bool lvds_downclock_avail;
18f9ed12
ZY
786 /* indicates the reduced downclock for LVDS*/
787 int lvds_downclock;
652c393a
JB
788 struct work_struct idle_work;
789 struct timer_list idle_timer;
790 bool busy;
791 u16 orig_clock;
6363ee6f
ZY
792 int child_dev_num;
793 struct child_device_config *child_dev;
a2565377 794 struct drm_connector *int_lvds_connector;
aaa6fd2a 795 struct drm_connector *int_edp_connector;
f97108d1 796
c4804411 797 bool mchbar_need_disable;
f97108d1 798
4912d041
BW
799 struct work_struct rps_work;
800 spinlock_t rps_lock;
801 u32 pm_iir;
802
f97108d1
JB
803 u8 cur_delay;
804 u8 min_delay;
805 u8 max_delay;
7648fa99
JB
806 u8 fmax;
807 u8 fstart;
808
05394f39
CW
809 u64 last_count1;
810 unsigned long last_time1;
4ed0b577 811 unsigned long chipset_power;
05394f39
CW
812 u64 last_count2;
813 struct timespec last_time2;
814 unsigned long gfx_power;
815 int c_m;
816 int r_t;
817 u8 corr;
7648fa99 818 spinlock_t *mchdev_lock;
b5e50c3f
JB
819
820 enum no_fbc_reason no_fbc_reason;
38651674 821
20bf377e
JB
822 struct drm_mm_node *compressed_fb;
823 struct drm_mm_node *compressed_llb;
34dc4d44 824
ae681d96
CW
825 unsigned long last_gpu_reset;
826
8be48d92
DA
827 /* list of fbdev register on this device */
828 struct intel_fbdev *fbdev;
e953fd7b 829
aaa6fd2a
MG
830 struct backlight_device *backlight;
831
e953fd7b 832 struct drm_property *broadcast_rgb_property;
3f43c48d 833 struct drm_property *force_audio_property;
e3689190
BW
834
835 struct work_struct parity_error_work;
254f965c
BW
836 bool hw_contexts_disabled;
837 uint32_t hw_context_size;
1da177e4
LT
838} drm_i915_private_t;
839
b4519513
CW
840/* Iterate over initialised rings */
841#define for_each_ring(ring__, dev_priv__, i__) \
842 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
843 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
844
b1d7e4b4
WF
845enum hdmi_force_audio {
846 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
847 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
848 HDMI_AUDIO_AUTO, /* trust EDID */
849 HDMI_AUDIO_ON, /* force turn on HDMI audio */
850};
851
93dfb40c
CW
852enum i915_cache_level {
853 I915_CACHE_NONE,
854 I915_CACHE_LLC,
855 I915_CACHE_LLC_MLC, /* gen6+ */
856};
857
673a394b 858struct drm_i915_gem_object {
c397b908 859 struct drm_gem_object base;
673a394b
EA
860
861 /** Current space allocated to this object in the GTT, if any. */
862 struct drm_mm_node *gtt_space;
93a37f20 863 struct list_head gtt_list;
673a394b
EA
864
865 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
866 struct list_head ring_list;
867 struct list_head mm_list;
99fcb766
DV
868 /** This object's place on GPU write list */
869 struct list_head gpu_write_list;
432e58ed
CW
870 /** This object's place in the batchbuffer or on the eviction list */
871 struct list_head exec_list;
673a394b
EA
872
873 /**
874 * This is set if the object is on the active or flushing lists
875 * (has pending rendering), and is not set if it's on inactive (ready
876 * to be unbound).
877 */
0206e353 878 unsigned int active:1;
673a394b
EA
879
880 /**
881 * This is set if the object has been written to since last bound
882 * to the GTT
883 */
0206e353 884 unsigned int dirty:1;
778c3544 885
87ca9c8a
CW
886 /**
887 * This is set if the object has been written to since the last
888 * GPU flush.
889 */
0206e353 890 unsigned int pending_gpu_write:1;
87ca9c8a 891
778c3544
DV
892 /**
893 * Fence register bits (if any) for this object. Will be set
894 * as needed when mapped into the GTT.
895 * Protected by dev->struct_mutex.
778c3544 896 */
4b9de737 897 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 898
778c3544
DV
899 /**
900 * Advice: are the backing pages purgeable?
901 */
0206e353 902 unsigned int madv:2;
778c3544 903
778c3544
DV
904 /**
905 * Current tiling mode for the object.
906 */
0206e353 907 unsigned int tiling_mode:2;
5d82e3e6
CW
908 /**
909 * Whether the tiling parameters for the currently associated fence
910 * register have changed. Note that for the purposes of tracking
911 * tiling changes we also treat the unfenced register, the register
912 * slot that the object occupies whilst it executes a fenced
913 * command (such as BLT on gen2/3), as a "fence".
914 */
915 unsigned int fence_dirty:1;
778c3544
DV
916
917 /** How many users have pinned this object in GTT space. The following
918 * users can each hold at most one reference: pwrite/pread, pin_ioctl
919 * (via user_pin_count), execbuffer (objects are not allowed multiple
920 * times for the same batchbuffer), and the framebuffer code. When
921 * switching/pageflipping, the framebuffer code has at most two buffers
922 * pinned per crtc.
923 *
924 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
925 * bits with absolutely no headroom. So use 4 bits. */
0206e353 926 unsigned int pin_count:4;
778c3544 927#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 928
75e9e915
DV
929 /**
930 * Is the object at the current location in the gtt mappable and
931 * fenceable? Used to avoid costly recalculations.
932 */
0206e353 933 unsigned int map_and_fenceable:1;
75e9e915 934
fb7d516a
DV
935 /**
936 * Whether the current gtt mapping needs to be mappable (and isn't just
937 * mappable by accident). Track pin and fault separate for a more
938 * accurate mappable working set.
939 */
0206e353
AJ
940 unsigned int fault_mappable:1;
941 unsigned int pin_mappable:1;
fb7d516a 942
caea7476
CW
943 /*
944 * Is the GPU currently using a fence to access this buffer,
945 */
946 unsigned int pending_fenced_gpu_access:1;
947 unsigned int fenced_gpu_access:1;
948
93dfb40c
CW
949 unsigned int cache_level:2;
950
7bddb01f 951 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 952 unsigned int has_global_gtt_mapping:1;
7bddb01f 953
856fa198 954 struct page **pages;
673a394b 955
185cbcb3
DV
956 /**
957 * DMAR support
958 */
959 struct scatterlist *sg_list;
960 int num_sg;
961
1286ff73
DV
962 /* prime dma-buf support */
963 struct sg_table *sg_table;
9a70cc2a
DA
964 void *dma_buf_vmapping;
965 int vmapping_count;
966
67731b87
CW
967 /**
968 * Used for performing relocations during execbuffer insertion.
969 */
970 struct hlist_node exec_node;
971 unsigned long exec_handle;
6fe4f140 972 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 973
673a394b
EA
974 /**
975 * Current offset of the object in GTT space.
976 *
977 * This is the same as gtt_space->start
978 */
979 uint32_t gtt_offset;
e67b8ce1 980
caea7476
CW
981 struct intel_ring_buffer *ring;
982
1c293ea3
CW
983 /** Breadcrumb of last rendering to the buffer. */
984 uint32_t last_rendering_seqno;
caea7476
CW
985 /** Breadcrumb of last fenced GPU access to the buffer. */
986 uint32_t last_fenced_seqno;
673a394b 987
778c3544 988 /** Current tiling stride for the object, if it's tiled. */
de151cf6 989 uint32_t stride;
673a394b 990
280b713b 991 /** Record of address bit 17 of each page at last unbind. */
d312ec25 992 unsigned long *bit_17;
280b713b 993
79e53945
JB
994 /** User space pin count and filp owning the pin */
995 uint32_t user_pin_count;
996 struct drm_file *pin_filp;
71acb5eb
DA
997
998 /** for phy allocated objects */
999 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1000
6b95a207
KH
1001 /**
1002 * Number of crtcs where this object is currently the fb, but
1003 * will be page flipped away on the next vblank. When it
1004 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1005 */
1006 atomic_t pending_flip;
673a394b
EA
1007};
1008
62b8b215 1009#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1010
673a394b
EA
1011/**
1012 * Request queue structure.
1013 *
1014 * The request queue allows us to note sequence numbers that have been emitted
1015 * and may be associated with active buffers to be retired.
1016 *
1017 * By keeping this list, we can avoid having to do questionable
1018 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1019 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1020 */
1021struct drm_i915_gem_request {
852835f3
ZN
1022 /** On Which ring this request was generated */
1023 struct intel_ring_buffer *ring;
1024
673a394b
EA
1025 /** GEM sequence number associated with this request. */
1026 uint32_t seqno;
1027
a71d8d94
CW
1028 /** Postion in the ringbuffer of the end of the request */
1029 u32 tail;
1030
673a394b
EA
1031 /** Time at which this request was emitted, in jiffies. */
1032 unsigned long emitted_jiffies;
1033
b962442e 1034 /** global list entry for this request */
673a394b 1035 struct list_head list;
b962442e 1036
f787a5f5 1037 struct drm_i915_file_private *file_priv;
b962442e
EA
1038 /** file_priv list entry for this request */
1039 struct list_head client_list;
673a394b
EA
1040};
1041
1042struct drm_i915_file_private {
1043 struct {
1c25595f 1044 struct spinlock lock;
b962442e 1045 struct list_head request_list;
673a394b 1046 } mm;
40521054 1047 struct idr context_idr;
673a394b
EA
1048};
1049
cae5852d
ZN
1050#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1051
1052#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1053#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1054#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1055#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1056#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1057#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1058#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1059#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1060#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1061#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1062#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1063#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1064#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1065#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1066#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1067#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1068#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1069#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1070#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1071#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1072#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1073#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1074
85436696
JB
1075/*
1076 * The genX designation typically refers to the render engine, so render
1077 * capability related checks should use IS_GEN, while display and other checks
1078 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1079 * chips, etc.).
1080 */
cae5852d
ZN
1081#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1082#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1083#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1084#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1085#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1086#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1087
1088#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1089#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1090#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1091#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1092
254f965c 1093#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1d2a314c
DV
1094#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1095
05394f39 1096#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1097#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1098
1099/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1100 * rows, which changed the alignment requirements and fence programming.
1101 */
1102#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1103 IS_I915GM(dev)))
1104#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1105#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1106#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1107#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1108#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1109#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1110/* dsparb controlled by hw only */
1111#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1112
1113#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1114#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1115#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1116
7e508a27 1117#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
eceae481 1118#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1119
1120#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1121#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1122#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1123#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1124
05394f39
CW
1125#include "i915_trace.h"
1126
83b7f9ac
ED
1127/**
1128 * RC6 is a special power stage which allows the GPU to enter an very
1129 * low-voltage mode when idle, using down to 0V while at this stage. This
1130 * stage is entered automatically when the GPU is idle when RC6 support is
1131 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1132 *
1133 * There are different RC6 modes available in Intel GPU, which differentiate
1134 * among each other with the latency required to enter and leave RC6 and
1135 * voltage consumed by the GPU in different states.
1136 *
1137 * The combination of the following flags define which states GPU is allowed
1138 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1139 * RC6pp is deepest RC6. Their support by hardware varies according to the
1140 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1141 * which brings the most power savings; deeper states save more power, but
1142 * require higher latency to switch to and wake up.
1143 */
1144#define INTEL_RC6_ENABLE (1<<0)
1145#define INTEL_RC6p_ENABLE (1<<1)
1146#define INTEL_RC6pp_ENABLE (1<<2)
1147
c153f45f 1148extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1149extern int i915_max_ioctl;
a35d9d3c
BW
1150extern unsigned int i915_fbpercrtc __always_unused;
1151extern int i915_panel_ignore_lid __read_mostly;
1152extern unsigned int i915_powersave __read_mostly;
f45b5557 1153extern int i915_semaphores __read_mostly;
a35d9d3c 1154extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1155extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1156extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1157extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1158extern int i915_enable_rc6 __read_mostly;
4415e63b 1159extern int i915_enable_fbc __read_mostly;
a35d9d3c 1160extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1161extern int i915_enable_ppgtt __read_mostly;
b3a83639 1162
6a9ee8af
DA
1163extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1164extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1165extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1166extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1167
1da177e4 1168 /* i915_dma.c */
d05c617e 1169void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1170extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1171extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1172extern int i915_driver_unload(struct drm_device *);
673a394b 1173extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1174extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1175extern void i915_driver_preclose(struct drm_device *dev,
1176 struct drm_file *file_priv);
673a394b
EA
1177extern void i915_driver_postclose(struct drm_device *dev,
1178 struct drm_file *file_priv);
84b1fd10 1179extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1180#ifdef CONFIG_COMPAT
0d6aa60b
DA
1181extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1182 unsigned long arg);
c43b5634 1183#endif
673a394b 1184extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1185 struct drm_clip_rect *box,
1186 int DR1, int DR4);
d4b8bb2a 1187extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1188extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1189extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1190extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1191extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1192
af6061af 1193
1da177e4 1194/* i915_irq.c */
f65d9421 1195void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1196void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1197
f71d4af4 1198extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1199
742cbee8
DV
1200void i915_error_state_free(struct kref *error_ref);
1201
7c463586
KP
1202void
1203i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1204
1205void
1206i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1207
0206e353 1208void intel_enable_asle(struct drm_device *dev);
01c66889 1209
3bd3c932
CW
1210#ifdef CONFIG_DEBUG_FS
1211extern void i915_destroy_error_state(struct drm_device *dev);
1212#else
1213#define i915_destroy_error_state(x)
1214#endif
1215
7c463586 1216
673a394b
EA
1217/* i915_gem.c */
1218int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1219 struct drm_file *file_priv);
1220int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1221 struct drm_file *file_priv);
1222int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1223 struct drm_file *file_priv);
1224int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1225 struct drm_file *file_priv);
1226int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1227 struct drm_file *file_priv);
de151cf6
JB
1228int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1229 struct drm_file *file_priv);
673a394b
EA
1230int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1231 struct drm_file *file_priv);
1232int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1233 struct drm_file *file_priv);
1234int i915_gem_execbuffer(struct drm_device *dev, void *data,
1235 struct drm_file *file_priv);
76446cac
JB
1236int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1237 struct drm_file *file_priv);
673a394b
EA
1238int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1239 struct drm_file *file_priv);
1240int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1241 struct drm_file *file_priv);
1242int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1243 struct drm_file *file_priv);
1244int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1245 struct drm_file *file_priv);
3ef94daa
CW
1246int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1247 struct drm_file *file_priv);
673a394b
EA
1248int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1249 struct drm_file *file_priv);
1250int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1251 struct drm_file *file_priv);
1252int i915_gem_set_tiling(struct drm_device *dev, void *data,
1253 struct drm_file *file_priv);
1254int i915_gem_get_tiling(struct drm_device *dev, void *data,
1255 struct drm_file *file_priv);
5a125c3c
EA
1256int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1257 struct drm_file *file_priv);
23ba4fd0
BW
1258int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1259 struct drm_file *file_priv);
673a394b 1260void i915_gem_load(struct drm_device *dev);
673a394b 1261int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1262int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1263 uint32_t invalidate_domains,
1264 uint32_t flush_domains);
05394f39
CW
1265struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1266 size_t size);
673a394b 1267void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1268int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1269 uint32_t alignment,
1270 bool map_and_fenceable);
05394f39 1271void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1272int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1273void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1274void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1275
1286ff73
DV
1276int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1277 gfp_t gfpmask);
54cf91dc 1278int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1279int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
2911a35b
BW
1280int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1281 struct intel_ring_buffer *to);
54cf91dc 1282void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1283 struct intel_ring_buffer *ring,
1284 u32 seqno);
54cf91dc 1285
ff72145b
DA
1286int i915_gem_dumb_create(struct drm_file *file_priv,
1287 struct drm_device *dev,
1288 struct drm_mode_create_dumb *args);
1289int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1290 uint32_t handle, uint64_t *offset);
1291int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1292 uint32_t handle);
f787a5f5
CW
1293/**
1294 * Returns true if seq1 is later than seq2.
1295 */
1296static inline bool
1297i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1298{
1299 return (int32_t)(seq1 - seq2) >= 0;
1300}
1301
53d227f2 1302u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1303
06d98131 1304int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1305int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1306
9a5a53b3 1307static inline bool
1690e1eb
CW
1308i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1309{
1310 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1311 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1312 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1313 return true;
1314 } else
1315 return false;
1690e1eb
CW
1316}
1317
1318static inline void
1319i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1320{
1321 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1322 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1323 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1324 }
1325}
1326
b09a1fec 1327void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94
CW
1328void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1329
069efc1d 1330void i915_gem_reset(struct drm_device *dev);
05394f39 1331void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1332int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1333 uint32_t read_domains,
1334 uint32_t write_domain);
a8198eea 1335int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1336int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1337int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1338void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1339void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1340void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1341void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1342int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1343int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1344int __must_check i915_add_request(struct intel_ring_buffer *ring,
1345 struct drm_file *file,
1346 struct drm_i915_gem_request *request);
199b2bc2
BW
1347int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1348 uint32_t seqno);
de151cf6 1349int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1350int __must_check
1351i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1352 bool write);
1353int __must_check
dabdfe02
CW
1354i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1355int __must_check
2da3b9b9
CW
1356i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1357 u32 alignment,
2021746e 1358 struct intel_ring_buffer *pipelined);
71acb5eb 1359int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1360 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1361 int id,
1362 int align);
71acb5eb 1363void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1364 struct drm_i915_gem_object *obj);
71acb5eb 1365void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1366void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1367
467cffba 1368uint32_t
e28f8711
CW
1369i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1370 uint32_t size,
1371 int tiling_mode);
467cffba 1372
e4ffd173
CW
1373int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1374 enum i915_cache_level cache_level);
1375
1286ff73
DV
1376struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1377 struct dma_buf *dma_buf);
1378
1379struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1380 struct drm_gem_object *gem_obj, int flags);
1381
254f965c
BW
1382/* i915_gem_context.c */
1383void i915_gem_context_init(struct drm_device *dev);
1384void i915_gem_context_fini(struct drm_device *dev);
1385void i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
1386void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1387int i915_switch_context(struct intel_ring_buffer *ring,
1388 struct drm_file *file, int to_id);
1286ff73 1389
76aaf220 1390/* i915_gem_gtt.c */
1d2a314c
DV
1391int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1392void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1393void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1394 struct drm_i915_gem_object *obj,
1395 enum i915_cache_level cache_level);
1396void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1397 struct drm_i915_gem_object *obj);
1d2a314c 1398
76aaf220 1399void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1400int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1401void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1402 enum i915_cache_level cache_level);
05394f39 1403void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1404void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1405void i915_gem_init_global_gtt(struct drm_device *dev,
1406 unsigned long start,
1407 unsigned long mappable_end,
1408 unsigned long end);
76aaf220 1409
b47eb4a2 1410/* i915_gem_evict.c */
2021746e
CW
1411int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1412 unsigned alignment, bool mappable);
a39d7efc 1413int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
b47eb4a2 1414
9797fbfb
CW
1415/* i915_gem_stolen.c */
1416int i915_gem_init_stolen(struct drm_device *dev);
1417void i915_gem_cleanup_stolen(struct drm_device *dev);
1418
673a394b
EA
1419/* i915_gem_tiling.c */
1420void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1421void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1422void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1423
1424/* i915_gem_debug.c */
05394f39 1425void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1426 const char *where, uint32_t mark);
23bc5982
CW
1427#if WATCH_LISTS
1428int i915_verify_lists(struct drm_device *dev);
673a394b 1429#else
23bc5982 1430#define i915_verify_lists(dev) 0
673a394b 1431#endif
05394f39
CW
1432void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1433 int handle);
1434void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1435 const char *where, uint32_t mark);
1da177e4 1436
2017263e 1437/* i915_debugfs.c */
27c202ad
BG
1438int i915_debugfs_init(struct drm_minor *minor);
1439void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1440
317c35d1
JB
1441/* i915_suspend.c */
1442extern int i915_save_state(struct drm_device *dev);
1443extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1444
1445/* i915_suspend.c */
1446extern int i915_save_state(struct drm_device *dev);
1447extern int i915_restore_state(struct drm_device *dev);
317c35d1 1448
0136db58
BW
1449/* i915_sysfs.c */
1450void i915_setup_sysfs(struct drm_device *dev_priv);
1451void i915_teardown_sysfs(struct drm_device *dev_priv);
1452
f899fc64
CW
1453/* intel_i2c.c */
1454extern int intel_setup_gmbus(struct drm_device *dev);
1455extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1456extern inline bool intel_gmbus_is_port_valid(unsigned port)
1457{
2ed06c93 1458 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1459}
1460
1461extern struct i2c_adapter *intel_gmbus_get_adapter(
1462 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1463extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1464extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1465extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1466{
1467 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1468}
f899fc64
CW
1469extern void intel_i2c_reset(struct drm_device *dev);
1470
3b617967 1471/* intel_opregion.c */
44834a67
CW
1472extern int intel_opregion_setup(struct drm_device *dev);
1473#ifdef CONFIG_ACPI
1474extern void intel_opregion_init(struct drm_device *dev);
1475extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1476extern void intel_opregion_asle_intr(struct drm_device *dev);
1477extern void intel_opregion_gse_intr(struct drm_device *dev);
1478extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1479#else
44834a67
CW
1480static inline void intel_opregion_init(struct drm_device *dev) { return; }
1481static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1482static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1483static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1484static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1485#endif
8ee1c3db 1486
723bfd70
JB
1487/* intel_acpi.c */
1488#ifdef CONFIG_ACPI
1489extern void intel_register_dsm_handler(void);
1490extern void intel_unregister_dsm_handler(void);
1491#else
1492static inline void intel_register_dsm_handler(void) { return; }
1493static inline void intel_unregister_dsm_handler(void) { return; }
1494#endif /* CONFIG_ACPI */
1495
79e53945 1496/* modesetting */
f817586c 1497extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1498extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1499extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1500extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1501extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1502extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1503extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1504extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1505extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1506extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1507extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1508extern void intel_detect_pch(struct drm_device *dev);
1509extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1510extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1511
2911a35b 1512extern bool i915_semaphore_is_enabled(struct drm_device *dev);
8d715f00
KP
1513extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1514extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1515extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1516extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1517
575155a9
JB
1518extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1519extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1520
6ef3d427 1521/* overlay */
3bd3c932 1522#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1523extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1524extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1525
1526extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1527extern void intel_display_print_error_state(struct seq_file *m,
1528 struct drm_device *dev,
1529 struct intel_display_error_state *error);
3bd3c932 1530#endif
6ef3d427 1531
b7287d80
BW
1532/* On SNB platform, before reading ring registers forcewake bit
1533 * must be set to prevent GT core from power down and stale values being
1534 * returned.
1535 */
fcca7926
BW
1536void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1537void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1538int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1539
5f75377d 1540#define __i915_read(x, y) \
f7000883 1541 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1542
5f75377d
KP
1543__i915_read(8, b)
1544__i915_read(16, w)
1545__i915_read(32, l)
1546__i915_read(64, q)
1547#undef __i915_read
1548
1549#define __i915_write(x, y) \
f7000883
AK
1550 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1551
5f75377d
KP
1552__i915_write(8, b)
1553__i915_write(16, w)
1554__i915_write(32, l)
1555__i915_write(64, q)
1556#undef __i915_write
1557
1558#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1559#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1560
1561#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1562#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1563#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1564#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1565
1566#define I915_READ(reg) i915_read32(dev_priv, (reg))
1567#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1568#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1569#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1570
1571#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1572#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1573
1574#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1575#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1576
ba4f01a3 1577
1da177e4 1578#endif
This page took 0.648884 seconds and 5 git commands to generate.