drm/i915: Move the get/put irq locking into the caller
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
fca52a55
DV
40/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
e4ce95aa
VS
48static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
23bb4cb5
VS
52static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
3a3b3c7d
VS
56static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
7c7e10db 60static const u32 hpd_ibx[HPD_NUM_PINS] = {
e5868a31
EE
61 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
7c7e10db 68static const u32 hpd_cpt[HPD_NUM_PINS] = {
e5868a31 69 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 70 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
71 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
26951caf 76static const u32 hpd_spt[HPD_NUM_PINS] = {
74c0b395 77 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
26951caf
XZ
78 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
7c7e10db 84static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
e5868a31
EE
85 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
7c7e10db 93static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
e5868a31
EE
94 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
4bca26d0 102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
e5868a31
EE
103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
e0a20ad7
SS
111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
7f3561be 113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
e0a20ad7
SS
114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
5c502442 118/* IIR can theoretically queue up two events. Be paranoid. */
f86f3fb0 119#define GEN8_IRQ_RESET_NDX(type, which) do { \
5c502442
PZ
120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
f86f3fb0 129#define GEN5_IRQ_RESET(type) do { \
a9d356a6 130 I915_WRITE(type##IMR, 0xffffffff); \
5c502442 131 POSTING_READ(type##IMR); \
a9d356a6 132 I915_WRITE(type##IER, 0); \
5c502442
PZ
133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
a9d356a6
PZ
137} while (0)
138
337ba017
PZ
139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
f0f59a00
VS
142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
b51a2842
VS
144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
f0f59a00 151 i915_mmio_reg_offset(reg), val);
b51a2842
VS
152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
337ba017 157
35079899 158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
b51a2842 159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
35079899 160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
7d1bd539
VS
161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
35079899
PZ
163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
b51a2842 166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
35079899 167 I915_WRITE(type##IER, (ier_val)); \
7d1bd539
VS
168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
35079899
PZ
170} while (0)
171
c9a9a268
ID
172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
0706f17c
EE
174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
d9dc34f1
VS
212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
fbdedaea
VS
218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
036a4a7d 221{
d9dc34f1
VS
222 uint32_t new_val;
223
4bc9d430
DV
224 assert_spin_locked(&dev_priv->irq_lock);
225
d9dc34f1
VS
226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
9df7575f 228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 229 return;
c67a470b 230
d9dc34f1
VS
231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
1ec14ad3 237 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 238 POSTING_READ(DEIMR);
036a4a7d
ZW
239 }
240}
241
43eaea13
PZ
242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
15a17aae
DV
254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
9df7575f 256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 257 return;
c67a470b 258
43eaea13
PZ
259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
43eaea13
PZ
262}
263
480c8033 264void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
265{
266 ilk_update_gt_irq(dev_priv, mask, mask);
31bb59cc 267 POSTING_READ_FW(GTIMR);
43eaea13
PZ
268}
269
480c8033 270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
f0f59a00 275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
b900b949
ID
276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
f0f59a00 280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
a72fbc3a
ID
281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
f0f59a00 285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
b900b949
ID
286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
edbfdb45 290/**
81fd874e
VS
291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
edbfdb45
PZ
296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
605cd25b 300 uint32_t new_val;
edbfdb45 301
15a17aae
DV
302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
edbfdb45
PZ
304 assert_spin_locked(&dev_priv->irq_lock);
305
605cd25b 306 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
605cd25b
PZ
310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
a72fbc3a
ID
312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
f52ecbcf 314 }
edbfdb45
PZ
315}
316
480c8033 317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
edbfdb45 318{
9939fba2
ID
319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
edbfdb45
PZ
322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
9939fba2
ID
325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
edbfdb45
PZ
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
9939fba2
ID
331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
332{
333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
337}
338
dc97997a 339void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3cc134e3 340{
f0f59a00 341 i915_reg_t reg = gen6_pm_iir(dev_priv);
3cc134e3
ID
342
343 spin_lock_irq(&dev_priv->irq_lock);
344 I915_WRITE(reg, dev_priv->pm_rps_events);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 POSTING_READ(reg);
096fad9e 347 dev_priv->rps.pm_iir = 0;
3cc134e3
ID
348 spin_unlock_irq(&dev_priv->irq_lock);
349}
350
91d14251 351void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
b900b949 352{
b900b949 353 spin_lock_irq(&dev_priv->irq_lock);
78e68d36 354
b900b949 355 WARN_ON(dev_priv->rps.pm_iir);
3cc134e3 356 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
d4d70aa5 357 dev_priv->rps.interrupts_enabled = true;
78e68d36
ID
358 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
359 dev_priv->pm_rps_events);
b900b949 360 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
78e68d36 361
b900b949
ID
362 spin_unlock_irq(&dev_priv->irq_lock);
363}
364
59d02a1f
ID
365u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
366{
1800ad25 367 return (mask & ~dev_priv->rps.pm_intr_keep);
59d02a1f
ID
368}
369
91d14251 370void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
b900b949 371{
d4d70aa5
ID
372 spin_lock_irq(&dev_priv->irq_lock);
373 dev_priv->rps.interrupts_enabled = false;
374 spin_unlock_irq(&dev_priv->irq_lock);
375
376 cancel_work_sync(&dev_priv->rps.work);
377
9939fba2
ID
378 spin_lock_irq(&dev_priv->irq_lock);
379
59d02a1f 380 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
9939fba2
ID
381
382 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
b900b949
ID
383 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
384 ~dev_priv->pm_rps_events);
58072ccb
ID
385
386 spin_unlock_irq(&dev_priv->irq_lock);
387
91d14251 388 synchronize_irq(dev_priv->dev->irq);
b900b949
ID
389}
390
3a3b3c7d 391/**
81fd874e
VS
392 * bdw_update_port_irq - update DE port interrupt
393 * @dev_priv: driver private
394 * @interrupt_mask: mask of interrupt bits to update
395 * @enabled_irq_mask: mask of interrupt bits to enable
396 */
3a3b3c7d
VS
397static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
398 uint32_t interrupt_mask,
399 uint32_t enabled_irq_mask)
400{
401 uint32_t new_val;
402 uint32_t old_val;
403
404 assert_spin_locked(&dev_priv->irq_lock);
405
406 WARN_ON(enabled_irq_mask & ~interrupt_mask);
407
408 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
409 return;
410
411 old_val = I915_READ(GEN8_DE_PORT_IMR);
412
413 new_val = old_val;
414 new_val &= ~interrupt_mask;
415 new_val |= (~enabled_irq_mask & interrupt_mask);
416
417 if (new_val != old_val) {
418 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
419 POSTING_READ(GEN8_DE_PORT_IMR);
420 }
421}
422
013d3752
VS
423/**
424 * bdw_update_pipe_irq - update DE pipe interrupt
425 * @dev_priv: driver private
426 * @pipe: pipe whose interrupt to update
427 * @interrupt_mask: mask of interrupt bits to update
428 * @enabled_irq_mask: mask of interrupt bits to enable
429 */
430void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
431 enum pipe pipe,
432 uint32_t interrupt_mask,
433 uint32_t enabled_irq_mask)
434{
435 uint32_t new_val;
436
437 assert_spin_locked(&dev_priv->irq_lock);
438
439 WARN_ON(enabled_irq_mask & ~interrupt_mask);
440
441 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
442 return;
443
444 new_val = dev_priv->de_irq_mask[pipe];
445 new_val &= ~interrupt_mask;
446 new_val |= (~enabled_irq_mask & interrupt_mask);
447
448 if (new_val != dev_priv->de_irq_mask[pipe]) {
449 dev_priv->de_irq_mask[pipe] = new_val;
450 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
451 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
452 }
453}
454
fee884ed
DV
455/**
456 * ibx_display_interrupt_update - update SDEIMR
457 * @dev_priv: driver private
458 * @interrupt_mask: mask of interrupt bits to update
459 * @enabled_irq_mask: mask of interrupt bits to enable
460 */
47339cd9
DV
461void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
462 uint32_t interrupt_mask,
463 uint32_t enabled_irq_mask)
fee884ed
DV
464{
465 uint32_t sdeimr = I915_READ(SDEIMR);
466 sdeimr &= ~interrupt_mask;
467 sdeimr |= (~enabled_irq_mask & interrupt_mask);
468
15a17aae
DV
469 WARN_ON(enabled_irq_mask & ~interrupt_mask);
470
fee884ed
DV
471 assert_spin_locked(&dev_priv->irq_lock);
472
9df7575f 473 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 474 return;
c67a470b 475
fee884ed
DV
476 I915_WRITE(SDEIMR, sdeimr);
477 POSTING_READ(SDEIMR);
478}
8664281b 479
b5ea642a 480static void
755e9019
ID
481__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
482 u32 enable_mask, u32 status_mask)
7c463586 483{
f0f59a00 484 i915_reg_t reg = PIPESTAT(pipe);
755e9019 485 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 486
b79480ba 487 assert_spin_locked(&dev_priv->irq_lock);
d518ce50 488 WARN_ON(!intel_irqs_enabled(dev_priv));
b79480ba 489
04feced9
VS
490 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
491 status_mask & ~PIPESTAT_INT_STATUS_MASK,
492 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
493 pipe_name(pipe), enable_mask, status_mask))
755e9019
ID
494 return;
495
496 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
497 return;
498
91d181dd
ID
499 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
500
46c06a30 501 /* Enable the interrupt, clear any pending status */
755e9019 502 pipestat |= enable_mask | status_mask;
46c06a30
VS
503 I915_WRITE(reg, pipestat);
504 POSTING_READ(reg);
7c463586
KP
505}
506
b5ea642a 507static void
755e9019
ID
508__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
509 u32 enable_mask, u32 status_mask)
7c463586 510{
f0f59a00 511 i915_reg_t reg = PIPESTAT(pipe);
755e9019 512 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 513
b79480ba 514 assert_spin_locked(&dev_priv->irq_lock);
d518ce50 515 WARN_ON(!intel_irqs_enabled(dev_priv));
b79480ba 516
04feced9
VS
517 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
518 status_mask & ~PIPESTAT_INT_STATUS_MASK,
519 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
520 pipe_name(pipe), enable_mask, status_mask))
46c06a30
VS
521 return;
522
755e9019
ID
523 if ((pipestat & enable_mask) == 0)
524 return;
525
91d181dd
ID
526 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
527
755e9019 528 pipestat &= ~enable_mask;
46c06a30
VS
529 I915_WRITE(reg, pipestat);
530 POSTING_READ(reg);
7c463586
KP
531}
532
10c59c51
ID
533static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
534{
535 u32 enable_mask = status_mask << 16;
536
537 /*
724a6905
VS
538 * On pipe A we don't support the PSR interrupt yet,
539 * on pipe B and C the same bit MBZ.
10c59c51
ID
540 */
541 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
542 return 0;
724a6905
VS
543 /*
544 * On pipe B and C we don't support the PSR interrupt yet, on pipe
545 * A the same bit is for perf counters which we don't use either.
546 */
547 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
548 return 0;
10c59c51
ID
549
550 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
551 SPRITE0_FLIP_DONE_INT_EN_VLV |
552 SPRITE1_FLIP_DONE_INT_EN_VLV);
553 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
554 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
555 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
556 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
557
558 return enable_mask;
559}
560
755e9019
ID
561void
562i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
563 u32 status_mask)
564{
565 u32 enable_mask;
566
666a4537 567 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
10c59c51
ID
568 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
569 status_mask);
570 else
571 enable_mask = status_mask << 16;
755e9019
ID
572 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
573}
574
575void
576i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
577 u32 status_mask)
578{
579 u32 enable_mask;
580
666a4537 581 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
10c59c51
ID
582 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
583 status_mask);
584 else
585 enable_mask = status_mask << 16;
755e9019
ID
586 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
587}
588
01c66889 589/**
f49e38dd 590 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
14bb2c11 591 * @dev_priv: i915 device private
01c66889 592 */
91d14251 593static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
01c66889 594{
91d14251 595 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
f49e38dd
JN
596 return;
597
13321786 598 spin_lock_irq(&dev_priv->irq_lock);
01c66889 599
755e9019 600 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
91d14251 601 if (INTEL_GEN(dev_priv) >= 4)
3b6c42e8 602 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 603 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3 604
13321786 605 spin_unlock_irq(&dev_priv->irq_lock);
01c66889
ZY
606}
607
f75f3746
VS
608/*
609 * This timing diagram depicts the video signal in and
610 * around the vertical blanking period.
611 *
612 * Assumptions about the fictitious mode used in this example:
613 * vblank_start >= 3
614 * vsync_start = vblank_start + 1
615 * vsync_end = vblank_start + 2
616 * vtotal = vblank_start + 3
617 *
618 * start of vblank:
619 * latch double buffered registers
620 * increment frame counter (ctg+)
621 * generate start of vblank interrupt (gen4+)
622 * |
623 * | frame start:
624 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
625 * | may be shifted forward 1-3 extra lines via PIPECONF
626 * | |
627 * | | start of vsync:
628 * | | generate vsync interrupt
629 * | | |
630 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
631 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
632 * ----va---> <-----------------vb--------------------> <--------va-------------
633 * | | <----vs-----> |
634 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
635 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
636 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
637 * | | |
638 * last visible pixel first visible pixel
639 * | increment frame counter (gen3/4)
640 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
641 *
642 * x = horizontal active
643 * _ = horizontal blanking
644 * hs = horizontal sync
645 * va = vertical active
646 * vb = vertical blanking
647 * vs = vertical sync
648 * vbs = vblank_start (number)
649 *
650 * Summary:
651 * - most events happen at the start of horizontal sync
652 * - frame start happens at the start of horizontal blank, 1-4 lines
653 * (depending on PIPECONF settings) after the start of vblank
654 * - gen3/4 pixel and frame counter are synchronized with the start
655 * of horizontal active on the first line of vertical active
656 */
657
88e72717 658static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
4cdb83ec
VS
659{
660 /* Gen2 doesn't have a hardware frame counter */
661 return 0;
662}
663
42f52ef8
KP
664/* Called from drm generic code, passed a 'crtc', which
665 * we use as a pipe index
666 */
88e72717 667static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
0a3e67a4 668{
2d1013dd 669 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 670 i915_reg_t high_frame, low_frame;
0b2a8e09 671 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
f3a5c3f6
DV
672 struct intel_crtc *intel_crtc =
673 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
fc467a22 674 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
0a3e67a4 675
f3a5c3f6
DV
676 htotal = mode->crtc_htotal;
677 hsync_start = mode->crtc_hsync_start;
678 vbl_start = mode->crtc_vblank_start;
679 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
680 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2 681
0b2a8e09
VS
682 /* Convert to pixel count */
683 vbl_start *= htotal;
684
685 /* Start of vblank event occurs at start of hsync */
686 vbl_start -= htotal - hsync_start;
687
9db4a9c7
JB
688 high_frame = PIPEFRAME(pipe);
689 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 690
0a3e67a4
JB
691 /*
692 * High & low register fields aren't synchronized, so make sure
693 * we get a low value that's stable across two reads of the high
694 * register.
695 */
696 do {
5eddb70b 697 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 698 low = I915_READ(low_frame);
5eddb70b 699 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
700 } while (high1 != high2);
701
5eddb70b 702 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 703 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 704 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
705
706 /*
707 * The frame counter increments at beginning of active.
708 * Cook up a vblank counter by also checking the pixel
709 * counter against vblank start.
710 */
edc08d0a 711 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
712}
713
974e59ba 714static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
9880b7a5 715{
2d1013dd 716 struct drm_i915_private *dev_priv = dev->dev_private;
9880b7a5 717
649636ef 718 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
9880b7a5
JB
719}
720
75aa3f63 721/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
a225f079
VS
722static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
723{
724 struct drm_device *dev = crtc->base.dev;
725 struct drm_i915_private *dev_priv = dev->dev_private;
fc467a22 726 const struct drm_display_mode *mode = &crtc->base.hwmode;
a225f079 727 enum pipe pipe = crtc->pipe;
80715b2f 728 int position, vtotal;
a225f079 729
80715b2f 730 vtotal = mode->crtc_vtotal;
a225f079
VS
731 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
732 vtotal /= 2;
733
91d14251 734 if (IS_GEN2(dev_priv))
75aa3f63 735 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
a225f079 736 else
75aa3f63 737 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
a225f079 738
41b578fb
JB
739 /*
740 * On HSW, the DSL reg (0x70000) appears to return 0 if we
741 * read it just before the start of vblank. So try it again
742 * so we don't accidentally end up spanning a vblank frame
743 * increment, causing the pipe_update_end() code to squak at us.
744 *
745 * The nature of this problem means we can't simply check the ISR
746 * bit and return the vblank start value; nor can we use the scanline
747 * debug register in the transcoder as it appears to have the same
748 * problem. We may need to extend this to include other platforms,
749 * but so far testing only shows the problem on HSW.
750 */
91d14251 751 if (HAS_DDI(dev_priv) && !position) {
41b578fb
JB
752 int i, temp;
753
754 for (i = 0; i < 100; i++) {
755 udelay(1);
756 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
757 DSL_LINEMASK_GEN3;
758 if (temp != position) {
759 position = temp;
760 break;
761 }
762 }
763 }
764
a225f079 765 /*
80715b2f
VS
766 * See update_scanline_offset() for the details on the
767 * scanline_offset adjustment.
a225f079 768 */
80715b2f 769 return (position + crtc->scanline_offset) % vtotal;
a225f079
VS
770}
771
88e72717 772static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
abca9e45 773 unsigned int flags, int *vpos, int *hpos,
3bb403bf
VS
774 ktime_t *stime, ktime_t *etime,
775 const struct drm_display_mode *mode)
0af7e4df 776{
c2baf4b7
VS
777 struct drm_i915_private *dev_priv = dev->dev_private;
778 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3aa18df8 780 int position;
78e8fc6b 781 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
0af7e4df
MK
782 bool in_vbl = true;
783 int ret = 0;
ad3543ed 784 unsigned long irqflags;
0af7e4df 785
fc467a22 786 if (WARN_ON(!mode->crtc_clock)) {
0af7e4df 787 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 788 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
789 return 0;
790 }
791
c2baf4b7 792 htotal = mode->crtc_htotal;
78e8fc6b 793 hsync_start = mode->crtc_hsync_start;
c2baf4b7
VS
794 vtotal = mode->crtc_vtotal;
795 vbl_start = mode->crtc_vblank_start;
796 vbl_end = mode->crtc_vblank_end;
0af7e4df 797
d31faf65
VS
798 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
799 vbl_start = DIV_ROUND_UP(vbl_start, 2);
800 vbl_end /= 2;
801 vtotal /= 2;
802 }
803
c2baf4b7
VS
804 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
805
ad3543ed
MK
806 /*
807 * Lock uncore.lock, as we will do multiple timing critical raw
808 * register reads, potentially with preemption disabled, so the
809 * following code must not block on uncore.lock.
810 */
811 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
78e8fc6b 812
ad3543ed
MK
813 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
814
815 /* Get optional system timestamp before query. */
816 if (stime)
817 *stime = ktime_get();
818
91d14251 819 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
0af7e4df
MK
820 /* No obvious pixelcount register. Only query vertical
821 * scanout position from Display scan line register.
822 */
a225f079 823 position = __intel_get_crtc_scanline(intel_crtc);
0af7e4df
MK
824 } else {
825 /* Have access to pixelcount since start of frame.
826 * We can split this into vertical and horizontal
827 * scanout position.
828 */
75aa3f63 829 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 830
3aa18df8
VS
831 /* convert to pixel counts */
832 vbl_start *= htotal;
833 vbl_end *= htotal;
834 vtotal *= htotal;
78e8fc6b 835
7e78f1cb
VS
836 /*
837 * In interlaced modes, the pixel counter counts all pixels,
838 * so one field will have htotal more pixels. In order to avoid
839 * the reported position from jumping backwards when the pixel
840 * counter is beyond the length of the shorter field, just
841 * clamp the position the length of the shorter field. This
842 * matches how the scanline counter based position works since
843 * the scanline counter doesn't count the two half lines.
844 */
845 if (position >= vtotal)
846 position = vtotal - 1;
847
78e8fc6b
VS
848 /*
849 * Start of vblank interrupt is triggered at start of hsync,
850 * just prior to the first active line of vblank. However we
851 * consider lines to start at the leading edge of horizontal
852 * active. So, should we get here before we've crossed into
853 * the horizontal active of the first line in vblank, we would
854 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
855 * always add htotal-hsync_start to the current pixel position.
856 */
857 position = (position + htotal - hsync_start) % vtotal;
0af7e4df
MK
858 }
859
ad3543ed
MK
860 /* Get optional system timestamp after query. */
861 if (etime)
862 *etime = ktime_get();
863
864 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
865
866 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
867
3aa18df8
VS
868 in_vbl = position >= vbl_start && position < vbl_end;
869
870 /*
871 * While in vblank, position will be negative
872 * counting up towards 0 at vbl_end. And outside
873 * vblank, position will be positive counting
874 * up since vbl_end.
875 */
876 if (position >= vbl_start)
877 position -= vbl_end;
878 else
879 position += vtotal - vbl_end;
0af7e4df 880
91d14251 881 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
3aa18df8
VS
882 *vpos = position;
883 *hpos = 0;
884 } else {
885 *vpos = position / htotal;
886 *hpos = position - (*vpos * htotal);
887 }
0af7e4df 888
0af7e4df
MK
889 /* In vblank? */
890 if (in_vbl)
3d3cbd84 891 ret |= DRM_SCANOUTPOS_IN_VBLANK;
0af7e4df
MK
892
893 return ret;
894}
895
a225f079
VS
896int intel_get_crtc_scanline(struct intel_crtc *crtc)
897{
898 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
899 unsigned long irqflags;
900 int position;
901
902 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
903 position = __intel_get_crtc_scanline(crtc);
904 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
905
906 return position;
907}
908
88e72717 909static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
0af7e4df
MK
910 int *max_error,
911 struct timeval *vblank_time,
912 unsigned flags)
913{
4041b853 914 struct drm_crtc *crtc;
0af7e4df 915
88e72717
TR
916 if (pipe >= INTEL_INFO(dev)->num_pipes) {
917 DRM_ERROR("Invalid crtc %u\n", pipe);
0af7e4df
MK
918 return -EINVAL;
919 }
920
921 /* Get drm_crtc to timestamp: */
4041b853
CW
922 crtc = intel_get_crtc_for_pipe(dev, pipe);
923 if (crtc == NULL) {
88e72717 924 DRM_ERROR("Invalid crtc %u\n", pipe);
4041b853
CW
925 return -EINVAL;
926 }
927
fc467a22 928 if (!crtc->hwmode.crtc_clock) {
88e72717 929 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
4041b853
CW
930 return -EBUSY;
931 }
0af7e4df
MK
932
933 /* Helper routine in DRM core does all the work: */
4041b853
CW
934 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
935 vblank_time, flags,
fc467a22 936 &crtc->hwmode);
0af7e4df
MK
937}
938
91d14251 939static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
f97108d1 940{
b5b72e89 941 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 942 u8 new_delay;
9270388e 943
d0ecd7e2 944 spin_lock(&mchdev_lock);
f97108d1 945
73edd18f
DV
946 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
947
20e4d407 948 new_delay = dev_priv->ips.cur_delay;
9270388e 949
7648fa99 950 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
951 busy_up = I915_READ(RCPREVBSYTUPAVG);
952 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
953 max_avg = I915_READ(RCBMAXAVG);
954 min_avg = I915_READ(RCBMINAVG);
955
956 /* Handle RCS change request from hw */
b5b72e89 957 if (busy_up > max_avg) {
20e4d407
DV
958 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
959 new_delay = dev_priv->ips.cur_delay - 1;
960 if (new_delay < dev_priv->ips.max_delay)
961 new_delay = dev_priv->ips.max_delay;
b5b72e89 962 } else if (busy_down < min_avg) {
20e4d407
DV
963 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
964 new_delay = dev_priv->ips.cur_delay + 1;
965 if (new_delay > dev_priv->ips.min_delay)
966 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
967 }
968
91d14251 969 if (ironlake_set_drps(dev_priv, new_delay))
20e4d407 970 dev_priv->ips.cur_delay = new_delay;
f97108d1 971
d0ecd7e2 972 spin_unlock(&mchdev_lock);
9270388e 973
f97108d1
JB
974 return;
975}
976
0bc40be8 977static void notify_ring(struct intel_engine_cs *engine)
549f7365 978{
3d5564e9 979 smp_store_mb(engine->irq_posted, true);
688e6c72
CW
980 if (intel_engine_wakeup(engine)) {
981 trace_i915_gem_request_notify(engine);
982 engine->user_interrupts++;
983 }
549f7365
CW
984}
985
43cf3bf0
CW
986static void vlv_c0_read(struct drm_i915_private *dev_priv,
987 struct intel_rps_ei *ei)
31685c25 988{
43cf3bf0
CW
989 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
990 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
991 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
992}
31685c25 993
43cf3bf0
CW
994static bool vlv_c0_above(struct drm_i915_private *dev_priv,
995 const struct intel_rps_ei *old,
996 const struct intel_rps_ei *now,
997 int threshold)
998{
999 u64 time, c0;
7bad74d5 1000 unsigned int mul = 100;
31685c25 1001
43cf3bf0
CW
1002 if (old->cz_clock == 0)
1003 return false;
31685c25 1004
7bad74d5
VS
1005 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1006 mul <<= 8;
1007
43cf3bf0 1008 time = now->cz_clock - old->cz_clock;
7bad74d5 1009 time *= threshold * dev_priv->czclk_freq;
31685c25 1010
43cf3bf0
CW
1011 /* Workload can be split between render + media, e.g. SwapBuffers
1012 * being blitted in X after being rendered in mesa. To account for
1013 * this we need to combine both engines into our activity counter.
31685c25 1014 */
43cf3bf0
CW
1015 c0 = now->render_c0 - old->render_c0;
1016 c0 += now->media_c0 - old->media_c0;
7bad74d5 1017 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
31685c25 1018
43cf3bf0 1019 return c0 >= time;
31685c25
D
1020}
1021
43cf3bf0 1022void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
31685c25 1023{
43cf3bf0
CW
1024 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1025 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
43cf3bf0 1026}
31685c25 1027
43cf3bf0
CW
1028static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1029{
1030 struct intel_rps_ei now;
1031 u32 events = 0;
31685c25 1032
6f4b12f8 1033 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
43cf3bf0 1034 return 0;
31685c25 1035
43cf3bf0
CW
1036 vlv_c0_read(dev_priv, &now);
1037 if (now.cz_clock == 0)
1038 return 0;
31685c25 1039
43cf3bf0
CW
1040 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1041 if (!vlv_c0_above(dev_priv,
1042 &dev_priv->rps.down_ei, &now,
8fb55197 1043 dev_priv->rps.down_threshold))
43cf3bf0
CW
1044 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1045 dev_priv->rps.down_ei = now;
1046 }
31685c25 1047
43cf3bf0
CW
1048 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1049 if (vlv_c0_above(dev_priv,
1050 &dev_priv->rps.up_ei, &now,
8fb55197 1051 dev_priv->rps.up_threshold))
43cf3bf0
CW
1052 events |= GEN6_PM_RP_UP_THRESHOLD;
1053 dev_priv->rps.up_ei = now;
31685c25
D
1054 }
1055
43cf3bf0 1056 return events;
31685c25
D
1057}
1058
f5a4c67d
CW
1059static bool any_waiters(struct drm_i915_private *dev_priv)
1060{
e2f80391 1061 struct intel_engine_cs *engine;
f5a4c67d 1062
b4ac5afc 1063 for_each_engine(engine, dev_priv)
688e6c72 1064 if (intel_engine_has_waiter(engine))
f5a4c67d
CW
1065 return true;
1066
1067 return false;
1068}
1069
4912d041 1070static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1071{
2d1013dd
JN
1072 struct drm_i915_private *dev_priv =
1073 container_of(work, struct drm_i915_private, rps.work);
8d3afd7d
CW
1074 bool client_boost;
1075 int new_delay, adj, min, max;
edbfdb45 1076 u32 pm_iir;
4912d041 1077
59cdb63d 1078 spin_lock_irq(&dev_priv->irq_lock);
d4d70aa5
ID
1079 /* Speed up work cancelation during disabling rps interrupts. */
1080 if (!dev_priv->rps.interrupts_enabled) {
1081 spin_unlock_irq(&dev_priv->irq_lock);
1082 return;
1083 }
1f814dac
ID
1084
1085 /*
1086 * The RPS work is synced during runtime suspend, we don't require a
1087 * wakeref. TODO: instead of disabling the asserts make sure that we
1088 * always hold an RPM reference while the work is running.
1089 */
1090 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1091
c6a828d3
DV
1092 pm_iir = dev_priv->rps.pm_iir;
1093 dev_priv->rps.pm_iir = 0;
a72fbc3a
ID
1094 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1095 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
8d3afd7d
CW
1096 client_boost = dev_priv->rps.client_boost;
1097 dev_priv->rps.client_boost = false;
59cdb63d 1098 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1099
60611c13 1100 /* Make sure we didn't queue anything we're not going to process. */
a6706b45 1101 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
60611c13 1102
8d3afd7d 1103 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1f814dac 1104 goto out;
3b8d8d91 1105
4fc688ce 1106 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1107
43cf3bf0
CW
1108 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1109
dd75fdc8 1110 adj = dev_priv->rps.last_adj;
edcf284b 1111 new_delay = dev_priv->rps.cur_freq;
8d3afd7d
CW
1112 min = dev_priv->rps.min_freq_softlimit;
1113 max = dev_priv->rps.max_freq_softlimit;
1114
1115 if (client_boost) {
1116 new_delay = dev_priv->rps.max_freq_softlimit;
1117 adj = 0;
1118 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1119 if (adj > 0)
1120 adj *= 2;
edcf284b
CW
1121 else /* CHV needs even encode values */
1122 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
7425034a
VS
1123 /*
1124 * For better performance, jump directly
1125 * to RPe if we're below it.
1126 */
edcf284b 1127 if (new_delay < dev_priv->rps.efficient_freq - adj) {
b39fb297 1128 new_delay = dev_priv->rps.efficient_freq;
edcf284b
CW
1129 adj = 0;
1130 }
f5a4c67d
CW
1131 } else if (any_waiters(dev_priv)) {
1132 adj = 0;
dd75fdc8 1133 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
b39fb297
BW
1134 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1135 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1136 else
b39fb297 1137 new_delay = dev_priv->rps.min_freq_softlimit;
dd75fdc8
CW
1138 adj = 0;
1139 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1140 if (adj < 0)
1141 adj *= 2;
edcf284b
CW
1142 else /* CHV needs even encode values */
1143 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
dd75fdc8 1144 } else { /* unknown event */
edcf284b 1145 adj = 0;
dd75fdc8 1146 }
3b8d8d91 1147
edcf284b
CW
1148 dev_priv->rps.last_adj = adj;
1149
79249636
BW
1150 /* sysfs frequency interfaces may have snuck in while servicing the
1151 * interrupt
1152 */
edcf284b 1153 new_delay += adj;
8d3afd7d 1154 new_delay = clamp_t(int, new_delay, min, max);
27544369 1155
dc97997a 1156 intel_set_rps(dev_priv, new_delay);
3b8d8d91 1157
4fc688ce 1158 mutex_unlock(&dev_priv->rps.hw_lock);
1f814dac
ID
1159out:
1160 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3b8d8d91
JB
1161}
1162
e3689190
BW
1163
1164/**
1165 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1166 * occurred.
1167 * @work: workqueue struct
1168 *
1169 * Doesn't actually do anything except notify userspace. As a consequence of
1170 * this event, userspace should try to remap the bad rows since statistically
1171 * it is likely the same row is more likely to go bad again.
1172 */
1173static void ivybridge_parity_work(struct work_struct *work)
1174{
2d1013dd
JN
1175 struct drm_i915_private *dev_priv =
1176 container_of(work, struct drm_i915_private, l3_parity.error_work);
e3689190 1177 u32 error_status, row, bank, subbank;
35a85ac6 1178 char *parity_event[6];
e3689190 1179 uint32_t misccpctl;
35a85ac6 1180 uint8_t slice = 0;
e3689190
BW
1181
1182 /* We must turn off DOP level clock gating to access the L3 registers.
1183 * In order to prevent a get/put style interface, acquire struct mutex
1184 * any time we access those registers.
1185 */
1186 mutex_lock(&dev_priv->dev->struct_mutex);
1187
35a85ac6
BW
1188 /* If we've screwed up tracking, just let the interrupt fire again */
1189 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1190 goto out;
1191
e3689190
BW
1192 misccpctl = I915_READ(GEN7_MISCCPCTL);
1193 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1194 POSTING_READ(GEN7_MISCCPCTL);
1195
35a85ac6 1196 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
f0f59a00 1197 i915_reg_t reg;
e3689190 1198
35a85ac6 1199 slice--;
2d1fe073 1200 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
35a85ac6 1201 break;
e3689190 1202
35a85ac6 1203 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1204
6fa1c5f1 1205 reg = GEN7_L3CDERRST1(slice);
e3689190 1206
35a85ac6
BW
1207 error_status = I915_READ(reg);
1208 row = GEN7_PARITY_ERROR_ROW(error_status);
1209 bank = GEN7_PARITY_ERROR_BANK(error_status);
1210 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1211
1212 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1213 POSTING_READ(reg);
1214
1215 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1216 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1217 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1218 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1219 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1220 parity_event[5] = NULL;
1221
5bdebb18 1222 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1223 KOBJ_CHANGE, parity_event);
e3689190 1224
35a85ac6
BW
1225 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1226 slice, row, bank, subbank);
e3689190 1227
35a85ac6
BW
1228 kfree(parity_event[4]);
1229 kfree(parity_event[3]);
1230 kfree(parity_event[2]);
1231 kfree(parity_event[1]);
1232 }
e3689190 1233
35a85ac6 1234 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1235
35a85ac6
BW
1236out:
1237 WARN_ON(dev_priv->l3_parity.which_slice);
4cb21832 1238 spin_lock_irq(&dev_priv->irq_lock);
2d1fe073 1239 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
4cb21832 1240 spin_unlock_irq(&dev_priv->irq_lock);
35a85ac6
BW
1241
1242 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1243}
1244
261e40b8
VS
1245static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1246 u32 iir)
e3689190 1247{
261e40b8 1248 if (!HAS_L3_DPF(dev_priv))
e3689190
BW
1249 return;
1250
d0ecd7e2 1251 spin_lock(&dev_priv->irq_lock);
261e40b8 1252 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
d0ecd7e2 1253 spin_unlock(&dev_priv->irq_lock);
e3689190 1254
261e40b8 1255 iir &= GT_PARITY_ERROR(dev_priv);
35a85ac6
BW
1256 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1257 dev_priv->l3_parity.which_slice |= 1 << 1;
1258
1259 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1260 dev_priv->l3_parity.which_slice |= 1 << 0;
1261
a4da4fa4 1262 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1263}
1264
261e40b8 1265static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
f1af8fc1
PZ
1266 u32 gt_iir)
1267{
f8973c21 1268 if (gt_iir & GT_RENDER_USER_INTERRUPT)
4a570db5 1269 notify_ring(&dev_priv->engine[RCS]);
f1af8fc1 1270 if (gt_iir & ILK_BSD_USER_INTERRUPT)
4a570db5 1271 notify_ring(&dev_priv->engine[VCS]);
f1af8fc1
PZ
1272}
1273
261e40b8 1274static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
e7b4c6b1
DV
1275 u32 gt_iir)
1276{
f8973c21 1277 if (gt_iir & GT_RENDER_USER_INTERRUPT)
4a570db5 1278 notify_ring(&dev_priv->engine[RCS]);
cc609d5d 1279 if (gt_iir & GT_BSD_USER_INTERRUPT)
4a570db5 1280 notify_ring(&dev_priv->engine[VCS]);
cc609d5d 1281 if (gt_iir & GT_BLT_USER_INTERRUPT)
4a570db5 1282 notify_ring(&dev_priv->engine[BCS]);
e7b4c6b1 1283
cc609d5d
BW
1284 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1285 GT_BSD_CS_ERROR_INTERRUPT |
aaecdf61
DV
1286 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1287 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
e3689190 1288
261e40b8
VS
1289 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1290 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
e7b4c6b1
DV
1291}
1292
fbcc1a0c 1293static __always_inline void
0bc40be8 1294gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
fbcc1a0c
NH
1295{
1296 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
0bc40be8 1297 notify_ring(engine);
fbcc1a0c 1298 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
27af5eea 1299 tasklet_schedule(&engine->irq_tasklet);
fbcc1a0c
NH
1300}
1301
e30e251a
VS
1302static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1303 u32 master_ctl,
1304 u32 gt_iir[4])
abd58f01 1305{
abd58f01
BW
1306 irqreturn_t ret = IRQ_NONE;
1307
1308 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
e30e251a
VS
1309 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1310 if (gt_iir[0]) {
1311 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
abd58f01 1312 ret = IRQ_HANDLED;
abd58f01
BW
1313 } else
1314 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1315 }
1316
85f9b5f9 1317 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
e30e251a
VS
1318 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1319 if (gt_iir[1]) {
1320 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
abd58f01 1321 ret = IRQ_HANDLED;
0961021a 1322 } else
abd58f01 1323 DRM_ERROR("The master control interrupt lied (GT1)!\n");
0961021a
BW
1324 }
1325
abd58f01 1326 if (master_ctl & GEN8_GT_VECS_IRQ) {
e30e251a
VS
1327 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1328 if (gt_iir[3]) {
1329 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
abd58f01 1330 ret = IRQ_HANDLED;
abd58f01
BW
1331 } else
1332 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1333 }
1334
0961021a 1335 if (master_ctl & GEN8_GT_PM_IRQ) {
e30e251a
VS
1336 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1337 if (gt_iir[2] & dev_priv->pm_rps_events) {
cb0d205e 1338 I915_WRITE_FW(GEN8_GT_IIR(2),
e30e251a 1339 gt_iir[2] & dev_priv->pm_rps_events);
38cc46d7 1340 ret = IRQ_HANDLED;
0961021a
BW
1341 } else
1342 DRM_ERROR("The master control interrupt lied (PM)!\n");
1343 }
1344
abd58f01
BW
1345 return ret;
1346}
1347
e30e251a
VS
1348static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1349 u32 gt_iir[4])
1350{
1351 if (gt_iir[0]) {
1352 gen8_cs_irq_handler(&dev_priv->engine[RCS],
1353 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1354 gen8_cs_irq_handler(&dev_priv->engine[BCS],
1355 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1356 }
1357
1358 if (gt_iir[1]) {
1359 gen8_cs_irq_handler(&dev_priv->engine[VCS],
1360 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1361 gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1362 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1363 }
1364
1365 if (gt_iir[3])
1366 gen8_cs_irq_handler(&dev_priv->engine[VECS],
1367 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1368
1369 if (gt_iir[2] & dev_priv->pm_rps_events)
1370 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1371}
1372
63c88d22
ID
1373static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1374{
1375 switch (port) {
1376 case PORT_A:
195baa06 1377 return val & PORTA_HOTPLUG_LONG_DETECT;
63c88d22
ID
1378 case PORT_B:
1379 return val & PORTB_HOTPLUG_LONG_DETECT;
1380 case PORT_C:
1381 return val & PORTC_HOTPLUG_LONG_DETECT;
63c88d22
ID
1382 default:
1383 return false;
1384 }
1385}
1386
6dbf30ce
VS
1387static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1388{
1389 switch (port) {
1390 case PORT_E:
1391 return val & PORTE_HOTPLUG_LONG_DETECT;
1392 default:
1393 return false;
1394 }
1395}
1396
74c0b395
VS
1397static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1398{
1399 switch (port) {
1400 case PORT_A:
1401 return val & PORTA_HOTPLUG_LONG_DETECT;
1402 case PORT_B:
1403 return val & PORTB_HOTPLUG_LONG_DETECT;
1404 case PORT_C:
1405 return val & PORTC_HOTPLUG_LONG_DETECT;
1406 case PORT_D:
1407 return val & PORTD_HOTPLUG_LONG_DETECT;
1408 default:
1409 return false;
1410 }
1411}
1412
e4ce95aa
VS
1413static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1414{
1415 switch (port) {
1416 case PORT_A:
1417 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1418 default:
1419 return false;
1420 }
1421}
1422
676574df 1423static bool pch_port_hotplug_long_detect(enum port port, u32 val)
13cf5504
DA
1424{
1425 switch (port) {
13cf5504 1426 case PORT_B:
676574df 1427 return val & PORTB_HOTPLUG_LONG_DETECT;
13cf5504 1428 case PORT_C:
676574df 1429 return val & PORTC_HOTPLUG_LONG_DETECT;
13cf5504 1430 case PORT_D:
676574df
JN
1431 return val & PORTD_HOTPLUG_LONG_DETECT;
1432 default:
1433 return false;
13cf5504
DA
1434 }
1435}
1436
676574df 1437static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
13cf5504
DA
1438{
1439 switch (port) {
13cf5504 1440 case PORT_B:
676574df 1441 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
13cf5504 1442 case PORT_C:
676574df 1443 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
13cf5504 1444 case PORT_D:
676574df
JN
1445 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1446 default:
1447 return false;
13cf5504
DA
1448 }
1449}
1450
42db67d6
VS
1451/*
1452 * Get a bit mask of pins that have triggered, and which ones may be long.
1453 * This can be called multiple times with the same masks to accumulate
1454 * hotplug detection results from several registers.
1455 *
1456 * Note that the caller is expected to zero out the masks initially.
1457 */
fd63e2a9 1458static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
8c841e57 1459 u32 hotplug_trigger, u32 dig_hotplug_reg,
fd63e2a9
ID
1460 const u32 hpd[HPD_NUM_PINS],
1461 bool long_pulse_detect(enum port port, u32 val))
676574df 1462{
8c841e57 1463 enum port port;
676574df
JN
1464 int i;
1465
676574df 1466 for_each_hpd_pin(i) {
8c841e57
JN
1467 if ((hpd[i] & hotplug_trigger) == 0)
1468 continue;
676574df 1469
8c841e57
JN
1470 *pin_mask |= BIT(i);
1471
cc24fcdc
ID
1472 if (!intel_hpd_pin_to_port(i, &port))
1473 continue;
1474
fd63e2a9 1475 if (long_pulse_detect(port, dig_hotplug_reg))
8c841e57 1476 *long_mask |= BIT(i);
676574df
JN
1477 }
1478
1479 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1480 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1481
1482}
1483
91d14251 1484static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
515ac2bb 1485{
28c70f16 1486 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1487}
1488
91d14251 1489static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
ce99c256 1490{
9ee32fea 1491 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1492}
1493
8bf1e9f1 1494#if defined(CONFIG_DEBUG_FS)
91d14251
TU
1495static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1496 enum pipe pipe,
277de95e
DV
1497 uint32_t crc0, uint32_t crc1,
1498 uint32_t crc2, uint32_t crc3,
1499 uint32_t crc4)
8bf1e9f1 1500{
8bf1e9f1
SH
1501 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1502 struct intel_pipe_crc_entry *entry;
ac2300d4 1503 int head, tail;
b2c88f5b 1504
d538bbdf
DL
1505 spin_lock(&pipe_crc->lock);
1506
0c912c79 1507 if (!pipe_crc->entries) {
d538bbdf 1508 spin_unlock(&pipe_crc->lock);
34273620 1509 DRM_DEBUG_KMS("spurious interrupt\n");
0c912c79
DL
1510 return;
1511 }
1512
d538bbdf
DL
1513 head = pipe_crc->head;
1514 tail = pipe_crc->tail;
b2c88f5b
DL
1515
1516 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1517 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1518 DRM_ERROR("CRC buffer overflowing\n");
1519 return;
1520 }
1521
1522 entry = &pipe_crc->entries[head];
8bf1e9f1 1523
91d14251
TU
1524 entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
1525 pipe);
eba94eb9
DV
1526 entry->crc[0] = crc0;
1527 entry->crc[1] = crc1;
1528 entry->crc[2] = crc2;
1529 entry->crc[3] = crc3;
1530 entry->crc[4] = crc4;
b2c88f5b
DL
1531
1532 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1533 pipe_crc->head = head;
1534
1535 spin_unlock(&pipe_crc->lock);
07144428
DL
1536
1537 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1538}
277de95e
DV
1539#else
1540static inline void
91d14251
TU
1541display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1542 enum pipe pipe,
277de95e
DV
1543 uint32_t crc0, uint32_t crc1,
1544 uint32_t crc2, uint32_t crc3,
1545 uint32_t crc4) {}
1546#endif
1547
eba94eb9 1548
91d14251
TU
1549static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1550 enum pipe pipe)
5a69b89f 1551{
91d14251 1552 display_pipe_crc_irq_handler(dev_priv, pipe,
277de95e
DV
1553 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1554 0, 0, 0, 0);
5a69b89f
DV
1555}
1556
91d14251
TU
1557static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1558 enum pipe pipe)
eba94eb9 1559{
91d14251 1560 display_pipe_crc_irq_handler(dev_priv, pipe,
277de95e
DV
1561 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1562 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1563 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1564 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1565 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1566}
5b3a856b 1567
91d14251
TU
1568static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1569 enum pipe pipe)
5b3a856b 1570{
0b5c5ed0
DV
1571 uint32_t res1, res2;
1572
91d14251 1573 if (INTEL_GEN(dev_priv) >= 3)
0b5c5ed0
DV
1574 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1575 else
1576 res1 = 0;
1577
91d14251 1578 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
0b5c5ed0
DV
1579 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1580 else
1581 res2 = 0;
5b3a856b 1582
91d14251 1583 display_pipe_crc_irq_handler(dev_priv, pipe,
277de95e
DV
1584 I915_READ(PIPE_CRC_RES_RED(pipe)),
1585 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1586 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1587 res1, res2);
5b3a856b 1588}
8bf1e9f1 1589
1403c0d4
PZ
1590/* The RPS events need forcewake, so we add them to a work queue and mask their
1591 * IMR bits until the work is done. Other interrupts can be processed without
1592 * the work queue. */
1593static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1594{
a6706b45 1595 if (pm_iir & dev_priv->pm_rps_events) {
59cdb63d 1596 spin_lock(&dev_priv->irq_lock);
480c8033 1597 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
d4d70aa5
ID
1598 if (dev_priv->rps.interrupts_enabled) {
1599 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1600 queue_work(dev_priv->wq, &dev_priv->rps.work);
1601 }
59cdb63d 1602 spin_unlock(&dev_priv->irq_lock);
baf02a1f 1603 }
baf02a1f 1604
c9a9a268
ID
1605 if (INTEL_INFO(dev_priv)->gen >= 8)
1606 return;
1607
2d1fe073 1608 if (HAS_VEBOX(dev_priv)) {
1403c0d4 1609 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
4a570db5 1610 notify_ring(&dev_priv->engine[VECS]);
12638c57 1611
aaecdf61
DV
1612 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1613 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
12638c57 1614 }
baf02a1f
BW
1615}
1616
5a21b665 1617static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
91d14251 1618 enum pipe pipe)
8d7849db 1619{
5a21b665
DV
1620 bool ret;
1621
1622 ret = drm_handle_vblank(dev_priv->dev, pipe);
1623 if (ret)
51cbaf01 1624 intel_finish_page_flip_mmio(dev_priv, pipe);
5a21b665
DV
1625
1626 return ret;
8d7849db
VS
1627}
1628
91d14251
TU
1629static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1630 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
c1874ed7 1631{
c1874ed7
ID
1632 int pipe;
1633
58ead0d7 1634 spin_lock(&dev_priv->irq_lock);
1ca993d2
VS
1635
1636 if (!dev_priv->display_irqs_enabled) {
1637 spin_unlock(&dev_priv->irq_lock);
1638 return;
1639 }
1640
055e393f 1641 for_each_pipe(dev_priv, pipe) {
f0f59a00 1642 i915_reg_t reg;
bbb5eebf 1643 u32 mask, iir_bit = 0;
91d181dd 1644
bbb5eebf
DV
1645 /*
1646 * PIPESTAT bits get signalled even when the interrupt is
1647 * disabled with the mask bits, and some of the status bits do
1648 * not generate interrupts at all (like the underrun bit). Hence
1649 * we need to be careful that we only handle what we want to
1650 * handle.
1651 */
0f239f4c
DV
1652
1653 /* fifo underruns are filterered in the underrun handler. */
1654 mask = PIPE_FIFO_UNDERRUN_STATUS;
bbb5eebf
DV
1655
1656 switch (pipe) {
1657 case PIPE_A:
1658 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1659 break;
1660 case PIPE_B:
1661 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1662 break;
3278f67f
VS
1663 case PIPE_C:
1664 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1665 break;
bbb5eebf
DV
1666 }
1667 if (iir & iir_bit)
1668 mask |= dev_priv->pipestat_irq_mask[pipe];
1669
1670 if (!mask)
91d181dd
ID
1671 continue;
1672
1673 reg = PIPESTAT(pipe);
bbb5eebf
DV
1674 mask |= PIPESTAT_INT_ENABLE_MASK;
1675 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
1676
1677 /*
1678 * Clear the PIPE*STAT regs before the IIR
1679 */
91d181dd
ID
1680 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1681 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1682 I915_WRITE(reg, pipe_stats[pipe]);
1683 }
58ead0d7 1684 spin_unlock(&dev_priv->irq_lock);
2ecb8ca4
VS
1685}
1686
91d14251 1687static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2ecb8ca4
VS
1688 u32 pipe_stats[I915_MAX_PIPES])
1689{
2ecb8ca4 1690 enum pipe pipe;
c1874ed7 1691
055e393f 1692 for_each_pipe(dev_priv, pipe) {
5a21b665
DV
1693 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1694 intel_pipe_handle_vblank(dev_priv, pipe))
1695 intel_check_page_flip(dev_priv, pipe);
c1874ed7 1696
5251f04e 1697 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
51cbaf01 1698 intel_finish_page_flip_cs(dev_priv, pipe);
c1874ed7
ID
1699
1700 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
91d14251 1701 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
c1874ed7 1702
1f7247c0
DV
1703 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1704 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
c1874ed7
ID
1705 }
1706
1707 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
91d14251 1708 gmbus_irq_handler(dev_priv);
c1874ed7
ID
1709}
1710
1ae3c34c 1711static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
16c6c56b 1712{
16c6c56b
VS
1713 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1714
1ae3c34c
VS
1715 if (hotplug_status)
1716 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
16c6c56b 1717
1ae3c34c
VS
1718 return hotplug_status;
1719}
1720
91d14251 1721static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1ae3c34c
VS
1722 u32 hotplug_status)
1723{
1724 u32 pin_mask = 0, long_mask = 0;
16c6c56b 1725
91d14251
TU
1726 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1727 IS_CHERRYVIEW(dev_priv)) {
0d2e4297 1728 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16c6c56b 1729
58f2cf24
VS
1730 if (hotplug_trigger) {
1731 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1732 hotplug_trigger, hpd_status_g4x,
1733 i9xx_port_hotplug_long_detect);
1734
91d14251 1735 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
58f2cf24 1736 }
369712e8
JN
1737
1738 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
91d14251 1739 dp_aux_irq_handler(dev_priv);
0d2e4297
JN
1740 } else {
1741 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
16c6c56b 1742
58f2cf24
VS
1743 if (hotplug_trigger) {
1744 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
44cc6c08 1745 hotplug_trigger, hpd_status_i915,
58f2cf24 1746 i9xx_port_hotplug_long_detect);
91d14251 1747 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
58f2cf24 1748 }
3ff60f89 1749 }
16c6c56b
VS
1750}
1751
ff1f525e 1752static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe 1753{
45a83f84 1754 struct drm_device *dev = arg;
2d1013dd 1755 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 1756 irqreturn_t ret = IRQ_NONE;
7e231dbe 1757
2dd2a883
ID
1758 if (!intel_irqs_enabled(dev_priv))
1759 return IRQ_NONE;
1760
1f814dac
ID
1761 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1762 disable_rpm_wakeref_asserts(dev_priv);
1763
1e1cace9 1764 do {
6e814800 1765 u32 iir, gt_iir, pm_iir;
2ecb8ca4 1766 u32 pipe_stats[I915_MAX_PIPES] = {};
1ae3c34c 1767 u32 hotplug_status = 0;
a5e485a9 1768 u32 ier = 0;
3ff60f89 1769
7e231dbe
JB
1770 gt_iir = I915_READ(GTIIR);
1771 pm_iir = I915_READ(GEN6_PMIIR);
3ff60f89 1772 iir = I915_READ(VLV_IIR);
7e231dbe
JB
1773
1774 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1e1cace9 1775 break;
7e231dbe
JB
1776
1777 ret = IRQ_HANDLED;
1778
a5e485a9
VS
1779 /*
1780 * Theory on interrupt generation, based on empirical evidence:
1781 *
1782 * x = ((VLV_IIR & VLV_IER) ||
1783 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1784 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1785 *
1786 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1787 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1788 * guarantee the CPU interrupt will be raised again even if we
1789 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1790 * bits this time around.
1791 */
4a0a0202 1792 I915_WRITE(VLV_MASTER_IER, 0);
a5e485a9
VS
1793 ier = I915_READ(VLV_IER);
1794 I915_WRITE(VLV_IER, 0);
4a0a0202
VS
1795
1796 if (gt_iir)
1797 I915_WRITE(GTIIR, gt_iir);
1798 if (pm_iir)
1799 I915_WRITE(GEN6_PMIIR, pm_iir);
1800
7ce4d1f2 1801 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1ae3c34c 1802 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
7ce4d1f2 1803
3ff60f89
OM
1804 /* Call regardless, as some status bits might not be
1805 * signalled in iir */
91d14251 1806 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
7ce4d1f2
VS
1807
1808 /*
1809 * VLV_IIR is single buffered, and reflects the level
1810 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1811 */
1812 if (iir)
1813 I915_WRITE(VLV_IIR, iir);
4a0a0202 1814
a5e485a9 1815 I915_WRITE(VLV_IER, ier);
4a0a0202
VS
1816 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1817 POSTING_READ(VLV_MASTER_IER);
1ae3c34c 1818
52894874 1819 if (gt_iir)
261e40b8 1820 snb_gt_irq_handler(dev_priv, gt_iir);
52894874
VS
1821 if (pm_iir)
1822 gen6_rps_irq_handler(dev_priv, pm_iir);
1823
1ae3c34c 1824 if (hotplug_status)
91d14251 1825 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2ecb8ca4 1826
91d14251 1827 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1e1cace9 1828 } while (0);
7e231dbe 1829
1f814dac
ID
1830 enable_rpm_wakeref_asserts(dev_priv);
1831
7e231dbe
JB
1832 return ret;
1833}
1834
43f328d7
VS
1835static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1836{
45a83f84 1837 struct drm_device *dev = arg;
43f328d7 1838 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7 1839 irqreturn_t ret = IRQ_NONE;
43f328d7 1840
2dd2a883
ID
1841 if (!intel_irqs_enabled(dev_priv))
1842 return IRQ_NONE;
1843
1f814dac
ID
1844 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1845 disable_rpm_wakeref_asserts(dev_priv);
1846
579de73b 1847 do {
6e814800 1848 u32 master_ctl, iir;
e30e251a 1849 u32 gt_iir[4] = {};
2ecb8ca4 1850 u32 pipe_stats[I915_MAX_PIPES] = {};
1ae3c34c 1851 u32 hotplug_status = 0;
a5e485a9
VS
1852 u32 ier = 0;
1853
8e5fd599
VS
1854 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1855 iir = I915_READ(VLV_IIR);
43f328d7 1856
8e5fd599
VS
1857 if (master_ctl == 0 && iir == 0)
1858 break;
43f328d7 1859
27b6c122
OM
1860 ret = IRQ_HANDLED;
1861
a5e485a9
VS
1862 /*
1863 * Theory on interrupt generation, based on empirical evidence:
1864 *
1865 * x = ((VLV_IIR & VLV_IER) ||
1866 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1867 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1868 *
1869 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1870 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1871 * guarantee the CPU interrupt will be raised again even if we
1872 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1873 * bits this time around.
1874 */
8e5fd599 1875 I915_WRITE(GEN8_MASTER_IRQ, 0);
a5e485a9
VS
1876 ier = I915_READ(VLV_IER);
1877 I915_WRITE(VLV_IER, 0);
43f328d7 1878
e30e251a 1879 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
43f328d7 1880
7ce4d1f2 1881 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1ae3c34c 1882 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
7ce4d1f2 1883
27b6c122
OM
1884 /* Call regardless, as some status bits might not be
1885 * signalled in iir */
91d14251 1886 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
43f328d7 1887
7ce4d1f2
VS
1888 /*
1889 * VLV_IIR is single buffered, and reflects the level
1890 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1891 */
1892 if (iir)
1893 I915_WRITE(VLV_IIR, iir);
1894
a5e485a9 1895 I915_WRITE(VLV_IER, ier);
e5328c43 1896 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
8e5fd599 1897 POSTING_READ(GEN8_MASTER_IRQ);
1ae3c34c 1898
e30e251a
VS
1899 gen8_gt_irq_handler(dev_priv, gt_iir);
1900
1ae3c34c 1901 if (hotplug_status)
91d14251 1902 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2ecb8ca4 1903
91d14251 1904 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
579de73b 1905 } while (0);
3278f67f 1906
1f814dac
ID
1907 enable_rpm_wakeref_asserts(dev_priv);
1908
43f328d7
VS
1909 return ret;
1910}
1911
91d14251
TU
1912static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1913 u32 hotplug_trigger,
40e56410
VS
1914 const u32 hpd[HPD_NUM_PINS])
1915{
40e56410
VS
1916 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1917
6a39d7c9
JN
1918 /*
1919 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1920 * unless we touch the hotplug register, even if hotplug_trigger is
1921 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1922 * errors.
1923 */
40e56410 1924 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
6a39d7c9
JN
1925 if (!hotplug_trigger) {
1926 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1927 PORTD_HOTPLUG_STATUS_MASK |
1928 PORTC_HOTPLUG_STATUS_MASK |
1929 PORTB_HOTPLUG_STATUS_MASK;
1930 dig_hotplug_reg &= ~mask;
1931 }
1932
40e56410 1933 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
6a39d7c9
JN
1934 if (!hotplug_trigger)
1935 return;
40e56410
VS
1936
1937 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1938 dig_hotplug_reg, hpd,
1939 pch_port_hotplug_long_detect);
1940
91d14251 1941 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
40e56410
VS
1942}
1943
91d14251 1944static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
776ad806 1945{
9db4a9c7 1946 int pipe;
b543fb04 1947 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
13cf5504 1948
91d14251 1949 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
91d131d2 1950
cfc33bf7
VS
1951 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1952 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1953 SDE_AUDIO_POWER_SHIFT);
776ad806 1954 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1955 port_name(port));
1956 }
776ad806 1957
ce99c256 1958 if (pch_iir & SDE_AUX_MASK)
91d14251 1959 dp_aux_irq_handler(dev_priv);
ce99c256 1960
776ad806 1961 if (pch_iir & SDE_GMBUS)
91d14251 1962 gmbus_irq_handler(dev_priv);
776ad806
JB
1963
1964 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1965 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1966
1967 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1968 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1969
1970 if (pch_iir & SDE_POISON)
1971 DRM_ERROR("PCH poison interrupt\n");
1972
9db4a9c7 1973 if (pch_iir & SDE_FDI_MASK)
055e393f 1974 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
1975 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1976 pipe_name(pipe),
1977 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1978
1979 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1980 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1981
1982 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1983 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1984
776ad806 1985 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1f7247c0 1986 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
8664281b
PZ
1987
1988 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1f7247c0 1989 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
8664281b
PZ
1990}
1991
91d14251 1992static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
8664281b 1993{
8664281b 1994 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1995 enum pipe pipe;
8664281b 1996
de032bf4
PZ
1997 if (err_int & ERR_INT_POISON)
1998 DRM_ERROR("Poison interrupt\n");
1999
055e393f 2000 for_each_pipe(dev_priv, pipe) {
1f7247c0
DV
2001 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2002 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
8bf1e9f1 2003
5a69b89f 2004 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
91d14251
TU
2005 if (IS_IVYBRIDGE(dev_priv))
2006 ivb_pipe_crc_irq_handler(dev_priv, pipe);
5a69b89f 2007 else
91d14251 2008 hsw_pipe_crc_irq_handler(dev_priv, pipe);
5a69b89f
DV
2009 }
2010 }
8bf1e9f1 2011
8664281b
PZ
2012 I915_WRITE(GEN7_ERR_INT, err_int);
2013}
2014
91d14251 2015static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
8664281b 2016{
8664281b
PZ
2017 u32 serr_int = I915_READ(SERR_INT);
2018
de032bf4
PZ
2019 if (serr_int & SERR_INT_POISON)
2020 DRM_ERROR("PCH poison interrupt\n");
2021
8664281b 2022 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1f7247c0 2023 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
8664281b
PZ
2024
2025 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1f7247c0 2026 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
8664281b
PZ
2027
2028 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1f7247c0 2029 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
8664281b
PZ
2030
2031 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
2032}
2033
91d14251 2034static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
23e81d69 2035{
23e81d69 2036 int pipe;
6dbf30ce 2037 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
13cf5504 2038
91d14251 2039 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
91d131d2 2040
cfc33bf7
VS
2041 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2042 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2043 SDE_AUDIO_POWER_SHIFT_CPT);
2044 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2045 port_name(port));
2046 }
23e81d69
AJ
2047
2048 if (pch_iir & SDE_AUX_MASK_CPT)
91d14251 2049 dp_aux_irq_handler(dev_priv);
23e81d69
AJ
2050
2051 if (pch_iir & SDE_GMBUS_CPT)
91d14251 2052 gmbus_irq_handler(dev_priv);
23e81d69
AJ
2053
2054 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2055 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2056
2057 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2058 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2059
2060 if (pch_iir & SDE_FDI_MASK_CPT)
055e393f 2061 for_each_pipe(dev_priv, pipe)
23e81d69
AJ
2062 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2063 pipe_name(pipe),
2064 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
2065
2066 if (pch_iir & SDE_ERROR_CPT)
91d14251 2067 cpt_serr_int_handler(dev_priv);
23e81d69
AJ
2068}
2069
91d14251 2070static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
6dbf30ce 2071{
6dbf30ce
VS
2072 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2073 ~SDE_PORTE_HOTPLUG_SPT;
2074 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2075 u32 pin_mask = 0, long_mask = 0;
2076
2077 if (hotplug_trigger) {
2078 u32 dig_hotplug_reg;
2079
2080 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2081 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2082
2083 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2084 dig_hotplug_reg, hpd_spt,
74c0b395 2085 spt_port_hotplug_long_detect);
6dbf30ce
VS
2086 }
2087
2088 if (hotplug2_trigger) {
2089 u32 dig_hotplug_reg;
2090
2091 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2092 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2093
2094 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2095 dig_hotplug_reg, hpd_spt,
2096 spt_port_hotplug2_long_detect);
2097 }
2098
2099 if (pin_mask)
91d14251 2100 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
6dbf30ce
VS
2101
2102 if (pch_iir & SDE_GMBUS_CPT)
91d14251 2103 gmbus_irq_handler(dev_priv);
6dbf30ce
VS
2104}
2105
91d14251
TU
2106static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2107 u32 hotplug_trigger,
40e56410
VS
2108 const u32 hpd[HPD_NUM_PINS])
2109{
40e56410
VS
2110 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2111
2112 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2113 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2114
2115 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2116 dig_hotplug_reg, hpd,
2117 ilk_port_hotplug_long_detect);
2118
91d14251 2119 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
40e56410
VS
2120}
2121
91d14251
TU
2122static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2123 u32 de_iir)
c008bc6e 2124{
40da17c2 2125 enum pipe pipe;
e4ce95aa
VS
2126 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2127
40e56410 2128 if (hotplug_trigger)
91d14251 2129 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
c008bc6e
PZ
2130
2131 if (de_iir & DE_AUX_CHANNEL_A)
91d14251 2132 dp_aux_irq_handler(dev_priv);
c008bc6e
PZ
2133
2134 if (de_iir & DE_GSE)
91d14251 2135 intel_opregion_asle_intr(dev_priv);
c008bc6e 2136
c008bc6e
PZ
2137 if (de_iir & DE_POISON)
2138 DRM_ERROR("Poison interrupt\n");
2139
055e393f 2140 for_each_pipe(dev_priv, pipe) {
5a21b665
DV
2141 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2142 intel_pipe_handle_vblank(dev_priv, pipe))
2143 intel_check_page_flip(dev_priv, pipe);
5b3a856b 2144
40da17c2 2145 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1f7247c0 2146 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
5b3a856b 2147
40da17c2 2148 if (de_iir & DE_PIPE_CRC_DONE(pipe))
91d14251 2149 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
c008bc6e 2150
40da17c2 2151 /* plane/pipes map 1:1 on ilk+ */
5251f04e 2152 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
51cbaf01 2153 intel_finish_page_flip_cs(dev_priv, pipe);
c008bc6e
PZ
2154 }
2155
2156 /* check event from PCH */
2157 if (de_iir & DE_PCH_EVENT) {
2158 u32 pch_iir = I915_READ(SDEIIR);
2159
91d14251
TU
2160 if (HAS_PCH_CPT(dev_priv))
2161 cpt_irq_handler(dev_priv, pch_iir);
c008bc6e 2162 else
91d14251 2163 ibx_irq_handler(dev_priv, pch_iir);
c008bc6e
PZ
2164
2165 /* should clear PCH hotplug event before clear CPU irq */
2166 I915_WRITE(SDEIIR, pch_iir);
2167 }
2168
91d14251
TU
2169 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2170 ironlake_rps_change_irq_handler(dev_priv);
c008bc6e
PZ
2171}
2172
91d14251
TU
2173static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2174 u32 de_iir)
9719fb98 2175{
07d27e20 2176 enum pipe pipe;
23bb4cb5
VS
2177 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2178
40e56410 2179 if (hotplug_trigger)
91d14251 2180 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
9719fb98
PZ
2181
2182 if (de_iir & DE_ERR_INT_IVB)
91d14251 2183 ivb_err_int_handler(dev_priv);
9719fb98
PZ
2184
2185 if (de_iir & DE_AUX_CHANNEL_A_IVB)
91d14251 2186 dp_aux_irq_handler(dev_priv);
9719fb98
PZ
2187
2188 if (de_iir & DE_GSE_IVB)
91d14251 2189 intel_opregion_asle_intr(dev_priv);
9719fb98 2190
055e393f 2191 for_each_pipe(dev_priv, pipe) {
5a21b665
DV
2192 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2193 intel_pipe_handle_vblank(dev_priv, pipe))
2194 intel_check_page_flip(dev_priv, pipe);
40da17c2
DV
2195
2196 /* plane/pipes map 1:1 on ilk+ */
5251f04e 2197 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
51cbaf01 2198 intel_finish_page_flip_cs(dev_priv, pipe);
9719fb98
PZ
2199 }
2200
2201 /* check event from PCH */
91d14251 2202 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
9719fb98
PZ
2203 u32 pch_iir = I915_READ(SDEIIR);
2204
91d14251 2205 cpt_irq_handler(dev_priv, pch_iir);
9719fb98
PZ
2206
2207 /* clear PCH hotplug event before clear CPU irq */
2208 I915_WRITE(SDEIIR, pch_iir);
2209 }
2210}
2211
72c90f62
OM
2212/*
2213 * To handle irqs with the minimum potential races with fresh interrupts, we:
2214 * 1 - Disable Master Interrupt Control.
2215 * 2 - Find the source(s) of the interrupt.
2216 * 3 - Clear the Interrupt Identity bits (IIR).
2217 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2218 * 5 - Re-enable Master Interrupt Control.
2219 */
f1af8fc1 2220static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0 2221{
45a83f84 2222 struct drm_device *dev = arg;
2d1013dd 2223 struct drm_i915_private *dev_priv = dev->dev_private;
f1af8fc1 2224 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 2225 irqreturn_t ret = IRQ_NONE;
b1f14ad0 2226
2dd2a883
ID
2227 if (!intel_irqs_enabled(dev_priv))
2228 return IRQ_NONE;
2229
1f814dac
ID
2230 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2231 disable_rpm_wakeref_asserts(dev_priv);
2232
b1f14ad0
JB
2233 /* disable master interrupt before clearing iir */
2234 de_ier = I915_READ(DEIER);
2235 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 2236 POSTING_READ(DEIER);
b1f14ad0 2237
44498aea
PZ
2238 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2239 * interrupts will will be stored on its back queue, and then we'll be
2240 * able to process them after we restore SDEIER (as soon as we restore
2241 * it, we'll get an interrupt if SDEIIR still has something to process
2242 * due to its back queue). */
91d14251 2243 if (!HAS_PCH_NOP(dev_priv)) {
ab5c608b
BW
2244 sde_ier = I915_READ(SDEIER);
2245 I915_WRITE(SDEIER, 0);
2246 POSTING_READ(SDEIER);
2247 }
44498aea 2248
72c90f62
OM
2249 /* Find, clear, then process each source of interrupt */
2250
b1f14ad0 2251 gt_iir = I915_READ(GTIIR);
0e43406b 2252 if (gt_iir) {
72c90f62
OM
2253 I915_WRITE(GTIIR, gt_iir);
2254 ret = IRQ_HANDLED;
91d14251 2255 if (INTEL_GEN(dev_priv) >= 6)
261e40b8 2256 snb_gt_irq_handler(dev_priv, gt_iir);
d8fc8a47 2257 else
261e40b8 2258 ilk_gt_irq_handler(dev_priv, gt_iir);
b1f14ad0
JB
2259 }
2260
0e43406b
CW
2261 de_iir = I915_READ(DEIIR);
2262 if (de_iir) {
72c90f62
OM
2263 I915_WRITE(DEIIR, de_iir);
2264 ret = IRQ_HANDLED;
91d14251
TU
2265 if (INTEL_GEN(dev_priv) >= 7)
2266 ivb_display_irq_handler(dev_priv, de_iir);
f1af8fc1 2267 else
91d14251 2268 ilk_display_irq_handler(dev_priv, de_iir);
b1f14ad0
JB
2269 }
2270
91d14251 2271 if (INTEL_GEN(dev_priv) >= 6) {
f1af8fc1
PZ
2272 u32 pm_iir = I915_READ(GEN6_PMIIR);
2273 if (pm_iir) {
f1af8fc1
PZ
2274 I915_WRITE(GEN6_PMIIR, pm_iir);
2275 ret = IRQ_HANDLED;
72c90f62 2276 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1 2277 }
0e43406b 2278 }
b1f14ad0 2279
b1f14ad0
JB
2280 I915_WRITE(DEIER, de_ier);
2281 POSTING_READ(DEIER);
91d14251 2282 if (!HAS_PCH_NOP(dev_priv)) {
ab5c608b
BW
2283 I915_WRITE(SDEIER, sde_ier);
2284 POSTING_READ(SDEIER);
2285 }
b1f14ad0 2286
1f814dac
ID
2287 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2288 enable_rpm_wakeref_asserts(dev_priv);
2289
b1f14ad0
JB
2290 return ret;
2291}
2292
91d14251
TU
2293static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2294 u32 hotplug_trigger,
40e56410 2295 const u32 hpd[HPD_NUM_PINS])
d04a492d 2296{
cebd87a0 2297 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
d04a492d 2298
a52bb15b
VS
2299 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2300 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
d04a492d 2301
cebd87a0 2302 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
40e56410 2303 dig_hotplug_reg, hpd,
cebd87a0 2304 bxt_port_hotplug_long_detect);
40e56410 2305
91d14251 2306 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
d04a492d
SS
2307}
2308
f11a0f46
TU
2309static irqreturn_t
2310gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
abd58f01 2311{
abd58f01 2312 irqreturn_t ret = IRQ_NONE;
f11a0f46 2313 u32 iir;
c42664cc 2314 enum pipe pipe;
88e04703 2315
abd58f01 2316 if (master_ctl & GEN8_DE_MISC_IRQ) {
e32192e1
TU
2317 iir = I915_READ(GEN8_DE_MISC_IIR);
2318 if (iir) {
2319 I915_WRITE(GEN8_DE_MISC_IIR, iir);
abd58f01 2320 ret = IRQ_HANDLED;
e32192e1 2321 if (iir & GEN8_DE_MISC_GSE)
91d14251 2322 intel_opregion_asle_intr(dev_priv);
38cc46d7
OM
2323 else
2324 DRM_ERROR("Unexpected DE Misc interrupt\n");
abd58f01 2325 }
38cc46d7
OM
2326 else
2327 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
abd58f01
BW
2328 }
2329
6d766f02 2330 if (master_ctl & GEN8_DE_PORT_IRQ) {
e32192e1
TU
2331 iir = I915_READ(GEN8_DE_PORT_IIR);
2332 if (iir) {
2333 u32 tmp_mask;
d04a492d 2334 bool found = false;
cebd87a0 2335
e32192e1 2336 I915_WRITE(GEN8_DE_PORT_IIR, iir);
6d766f02 2337 ret = IRQ_HANDLED;
88e04703 2338
e32192e1
TU
2339 tmp_mask = GEN8_AUX_CHANNEL_A;
2340 if (INTEL_INFO(dev_priv)->gen >= 9)
2341 tmp_mask |= GEN9_AUX_CHANNEL_B |
2342 GEN9_AUX_CHANNEL_C |
2343 GEN9_AUX_CHANNEL_D;
2344
2345 if (iir & tmp_mask) {
91d14251 2346 dp_aux_irq_handler(dev_priv);
d04a492d
SS
2347 found = true;
2348 }
2349
e32192e1
TU
2350 if (IS_BROXTON(dev_priv)) {
2351 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2352 if (tmp_mask) {
91d14251
TU
2353 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2354 hpd_bxt);
e32192e1
TU
2355 found = true;
2356 }
2357 } else if (IS_BROADWELL(dev_priv)) {
2358 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2359 if (tmp_mask) {
91d14251
TU
2360 ilk_hpd_irq_handler(dev_priv,
2361 tmp_mask, hpd_bdw);
e32192e1
TU
2362 found = true;
2363 }
d04a492d
SS
2364 }
2365
91d14251
TU
2366 if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2367 gmbus_irq_handler(dev_priv);
9e63743e
SS
2368 found = true;
2369 }
2370
d04a492d 2371 if (!found)
38cc46d7 2372 DRM_ERROR("Unexpected DE Port interrupt\n");
6d766f02 2373 }
38cc46d7
OM
2374 else
2375 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
6d766f02
DV
2376 }
2377
055e393f 2378 for_each_pipe(dev_priv, pipe) {
e32192e1 2379 u32 flip_done, fault_errors;
abd58f01 2380
c42664cc
DV
2381 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2382 continue;
abd58f01 2383
e32192e1
TU
2384 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2385 if (!iir) {
2386 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2387 continue;
2388 }
770de83d 2389
e32192e1
TU
2390 ret = IRQ_HANDLED;
2391 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
38cc46d7 2392
5a21b665
DV
2393 if (iir & GEN8_PIPE_VBLANK &&
2394 intel_pipe_handle_vblank(dev_priv, pipe))
2395 intel_check_page_flip(dev_priv, pipe);
770de83d 2396
e32192e1
TU
2397 flip_done = iir;
2398 if (INTEL_INFO(dev_priv)->gen >= 9)
2399 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2400 else
2401 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
38cc46d7 2402
5251f04e 2403 if (flip_done)
51cbaf01 2404 intel_finish_page_flip_cs(dev_priv, pipe);
38cc46d7 2405
e32192e1 2406 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
91d14251 2407 hsw_pipe_crc_irq_handler(dev_priv, pipe);
38cc46d7 2408
e32192e1
TU
2409 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2410 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
770de83d 2411
e32192e1
TU
2412 fault_errors = iir;
2413 if (INTEL_INFO(dev_priv)->gen >= 9)
2414 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2415 else
2416 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
770de83d 2417
e32192e1
TU
2418 if (fault_errors)
2419 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2420 pipe_name(pipe),
2421 fault_errors);
abd58f01
BW
2422 }
2423
91d14251 2424 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
266ea3d9 2425 master_ctl & GEN8_DE_PCH_IRQ) {
92d03a80
DV
2426 /*
2427 * FIXME(BDW): Assume for now that the new interrupt handling
2428 * scheme also closed the SDE interrupt handling race we've seen
2429 * on older pch-split platforms. But this needs testing.
2430 */
e32192e1
TU
2431 iir = I915_READ(SDEIIR);
2432 if (iir) {
2433 I915_WRITE(SDEIIR, iir);
92d03a80 2434 ret = IRQ_HANDLED;
6dbf30ce
VS
2435
2436 if (HAS_PCH_SPT(dev_priv))
91d14251 2437 spt_irq_handler(dev_priv, iir);
6dbf30ce 2438 else
91d14251 2439 cpt_irq_handler(dev_priv, iir);
2dfb0b81
JN
2440 } else {
2441 /*
2442 * Like on previous PCH there seems to be something
2443 * fishy going on with forwarding PCH interrupts.
2444 */
2445 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2446 }
92d03a80
DV
2447 }
2448
f11a0f46
TU
2449 return ret;
2450}
2451
2452static irqreturn_t gen8_irq_handler(int irq, void *arg)
2453{
2454 struct drm_device *dev = arg;
2455 struct drm_i915_private *dev_priv = dev->dev_private;
2456 u32 master_ctl;
e30e251a 2457 u32 gt_iir[4] = {};
f11a0f46
TU
2458 irqreturn_t ret;
2459
2460 if (!intel_irqs_enabled(dev_priv))
2461 return IRQ_NONE;
2462
2463 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2464 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2465 if (!master_ctl)
2466 return IRQ_NONE;
2467
2468 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2469
2470 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2471 disable_rpm_wakeref_asserts(dev_priv);
2472
2473 /* Find, clear, then process each source of interrupt */
e30e251a
VS
2474 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2475 gen8_gt_irq_handler(dev_priv, gt_iir);
f11a0f46
TU
2476 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2477
cb0d205e
CW
2478 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2479 POSTING_READ_FW(GEN8_MASTER_IRQ);
abd58f01 2480
1f814dac
ID
2481 enable_rpm_wakeref_asserts(dev_priv);
2482
abd58f01
BW
2483 return ret;
2484}
2485
1f15b76f 2486static void i915_error_wake_up(struct drm_i915_private *dev_priv)
17e1df07 2487{
17e1df07
DV
2488 /*
2489 * Notify all waiters for GPU completion events that reset state has
2490 * been changed, and that they need to restart their wait after
2491 * checking for potential errors (and bail out to drop locks if there is
2492 * a gpu reset pending so that i915_error_work_func can acquire them).
2493 */
2494
2495 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1f15b76f 2496 wake_up_all(&dev_priv->gpu_error.wait_queue);
17e1df07
DV
2497
2498 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2499 wake_up_all(&dev_priv->pending_flip_queue);
17e1df07
DV
2500}
2501
8a905236 2502/**
b8d24a06 2503 * i915_reset_and_wakeup - do process context error handling work
14bb2c11 2504 * @dev_priv: i915 device private
8a905236
JB
2505 *
2506 * Fire an error uevent so userspace can see that a hang or error
2507 * was detected.
2508 */
c033666a 2509static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
8a905236 2510{
c033666a 2511 struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj;
cce723ed
BW
2512 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2513 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2514 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2515 int ret;
8a905236 2516
c033666a 2517 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
f316a42c 2518
7db0ba24
DV
2519 /*
2520 * Note that there's only one work item which does gpu resets, so we
2521 * need not worry about concurrent gpu resets potentially incrementing
2522 * error->reset_counter twice. We only need to take care of another
2523 * racing irq/hangcheck declaring the gpu dead for a second time. A
2524 * quick check for that is good enough: schedule_work ensures the
2525 * correct ordering between hang detection and this work item, and since
2526 * the reset in-progress bit is only ever set by code outside of this
2527 * work we don't need to worry about any other races.
2528 */
d98c52cf 2529 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
f803aa55 2530 DRM_DEBUG_DRIVER("resetting chip\n");
c033666a 2531 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
1f83fee0 2532
f454c694
ID
2533 /*
2534 * In most cases it's guaranteed that we get here with an RPM
2535 * reference held, for example because there is a pending GPU
2536 * request that won't finish until the reset is done. This
2537 * isn't the case at least when we get here by doing a
2538 * simulated reset via debugs, so get an RPM reference.
2539 */
2540 intel_runtime_pm_get(dev_priv);
7514747d 2541
c033666a 2542 intel_prepare_reset(dev_priv);
7514747d 2543
17e1df07
DV
2544 /*
2545 * All state reset _must_ be completed before we update the
2546 * reset counter, for otherwise waiters might miss the reset
2547 * pending state and not properly drop locks, resulting in
2548 * deadlocks with the reset work.
2549 */
c033666a 2550 ret = i915_reset(dev_priv);
f69061be 2551
c033666a 2552 intel_finish_reset(dev_priv);
17e1df07 2553
f454c694
ID
2554 intel_runtime_pm_put(dev_priv);
2555
d98c52cf 2556 if (ret == 0)
c033666a 2557 kobject_uevent_env(kobj,
f69061be 2558 KOBJ_CHANGE, reset_done_event);
1f83fee0 2559
17e1df07
DV
2560 /*
2561 * Note: The wake_up also serves as a memory barrier so that
2562 * waiters see the update value of the reset counter atomic_t.
2563 */
1f15b76f 2564 wake_up_all(&dev_priv->gpu_error.reset_queue);
f316a42c 2565 }
8a905236
JB
2566}
2567
c033666a 2568static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
8a905236 2569{
bd9854f9 2570 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2571 u32 eir = I915_READ(EIR);
050ee91f 2572 int pipe, i;
8a905236 2573
35aed2e6
CW
2574 if (!eir)
2575 return;
8a905236 2576
a70491cc 2577 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2578
c033666a 2579 i915_get_extra_instdone(dev_priv, instdone);
bd9854f9 2580
c033666a 2581 if (IS_G4X(dev_priv)) {
8a905236
JB
2582 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2583 u32 ipeir = I915_READ(IPEIR_I965);
2584
a70491cc
JP
2585 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2586 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2587 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2588 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2589 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2590 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2591 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2592 POSTING_READ(IPEIR_I965);
8a905236
JB
2593 }
2594 if (eir & GM45_ERROR_PAGE_TABLE) {
2595 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2596 pr_err("page table error\n");
2597 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2598 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2599 POSTING_READ(PGTBL_ER);
8a905236
JB
2600 }
2601 }
2602
c033666a 2603 if (!IS_GEN2(dev_priv)) {
8a905236
JB
2604 if (eir & I915_ERROR_PAGE_TABLE) {
2605 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2606 pr_err("page table error\n");
2607 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2608 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2609 POSTING_READ(PGTBL_ER);
8a905236
JB
2610 }
2611 }
2612
2613 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2614 pr_err("memory refresh error:\n");
055e393f 2615 for_each_pipe(dev_priv, pipe)
a70491cc 2616 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2617 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2618 /* pipestat has already been acked */
2619 }
2620 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2621 pr_err("instruction error\n");
2622 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2623 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2624 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
c033666a 2625 if (INTEL_GEN(dev_priv) < 4) {
8a905236
JB
2626 u32 ipeir = I915_READ(IPEIR);
2627
a70491cc
JP
2628 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2629 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2630 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2631 I915_WRITE(IPEIR, ipeir);
3143a2bf 2632 POSTING_READ(IPEIR);
8a905236
JB
2633 } else {
2634 u32 ipeir = I915_READ(IPEIR_I965);
2635
a70491cc
JP
2636 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2637 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2638 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2639 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2640 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2641 POSTING_READ(IPEIR_I965);
8a905236
JB
2642 }
2643 }
2644
2645 I915_WRITE(EIR, eir);
3143a2bf 2646 POSTING_READ(EIR);
8a905236
JB
2647 eir = I915_READ(EIR);
2648 if (eir) {
2649 /*
2650 * some errors might have become stuck,
2651 * mask them.
2652 */
2653 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2654 I915_WRITE(EMR, I915_READ(EMR) | eir);
2655 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2656 }
35aed2e6
CW
2657}
2658
2659/**
b8d24a06 2660 * i915_handle_error - handle a gpu error
14bb2c11 2661 * @dev_priv: i915 device private
14b730fc 2662 * @engine_mask: mask representing engines that are hung
aafd8581 2663 * Do some basic checking of register state at error time and
35aed2e6
CW
2664 * dump it to the syslog. Also call i915_capture_error_state() to make
2665 * sure we get a record and make it available in debugfs. Fire a uevent
2666 * so userspace knows something bad happened (should trigger collection
2667 * of a ring dump etc.).
14bb2c11 2668 * @fmt: Error message format string
35aed2e6 2669 */
c033666a
CW
2670void i915_handle_error(struct drm_i915_private *dev_priv,
2671 u32 engine_mask,
58174462 2672 const char *fmt, ...)
35aed2e6 2673{
58174462
MK
2674 va_list args;
2675 char error_msg[80];
35aed2e6 2676
58174462
MK
2677 va_start(args, fmt);
2678 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2679 va_end(args);
2680
c033666a
CW
2681 i915_capture_error_state(dev_priv, engine_mask, error_msg);
2682 i915_report_and_clear_eir(dev_priv);
8a905236 2683
14b730fc 2684 if (engine_mask) {
805de8f4 2685 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
f69061be 2686 &dev_priv->gpu_error.reset_counter);
ba1234d1 2687
11ed50ec 2688 /*
b8d24a06
MK
2689 * Wakeup waiting processes so that the reset function
2690 * i915_reset_and_wakeup doesn't deadlock trying to grab
2691 * various locks. By bumping the reset counter first, the woken
17e1df07
DV
2692 * processes will see a reset in progress and back off,
2693 * releasing their locks and then wait for the reset completion.
2694 * We must do this for _all_ gpu waiters that might hold locks
2695 * that the reset work needs to acquire.
2696 *
2697 * Note: The wake_up serves as the required memory barrier to
2698 * ensure that the waiters see the updated value of the reset
2699 * counter atomic_t.
11ed50ec 2700 */
1f15b76f 2701 i915_error_wake_up(dev_priv);
11ed50ec
BG
2702 }
2703
c033666a 2704 i915_reset_and_wakeup(dev_priv);
8a905236
JB
2705}
2706
42f52ef8
KP
2707/* Called from drm generic code, passed 'crtc' which
2708 * we use as a pipe index
2709 */
88e72717 2710static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
0a3e67a4 2711{
2d1013dd 2712 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2713 unsigned long irqflags;
71e0ffa5 2714
1ec14ad3 2715 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2716 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2717 i915_enable_pipestat(dev_priv, pipe,
755e9019 2718 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2719 else
7c463586 2720 i915_enable_pipestat(dev_priv, pipe,
755e9019 2721 PIPE_VBLANK_INTERRUPT_STATUS);
1ec14ad3 2722 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2723
0a3e67a4
JB
2724 return 0;
2725}
2726
88e72717 2727static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
f796cf8f 2728{
2d1013dd 2729 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2730 unsigned long irqflags;
b518421f 2731 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2732 DE_PIPE_VBLANK(pipe);
f796cf8f 2733
f796cf8f 2734 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
fbdedaea 2735 ilk_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2736 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2737
2738 return 0;
2739}
2740
88e72717 2741static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
7e231dbe 2742{
2d1013dd 2743 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2744 unsigned long irqflags;
7e231dbe 2745
7e231dbe 2746 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2747 i915_enable_pipestat(dev_priv, pipe,
755e9019 2748 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2749 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2750
2751 return 0;
2752}
2753
88e72717 2754static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
abd58f01
BW
2755{
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 unsigned long irqflags;
abd58f01 2758
abd58f01 2759 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
013d3752 2760 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
abd58f01 2761 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
013d3752 2762
abd58f01
BW
2763 return 0;
2764}
2765
42f52ef8
KP
2766/* Called from drm generic code, passed 'crtc' which
2767 * we use as a pipe index
2768 */
88e72717 2769static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
0a3e67a4 2770{
2d1013dd 2771 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2772 unsigned long irqflags;
0a3e67a4 2773
1ec14ad3 2774 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2775 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2776 PIPE_VBLANK_INTERRUPT_STATUS |
2777 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2778 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2779}
2780
88e72717 2781static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
f796cf8f 2782{
2d1013dd 2783 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2784 unsigned long irqflags;
b518421f 2785 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2786 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2787
2788 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
fbdedaea 2789 ilk_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2790 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2791}
2792
88e72717 2793static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
7e231dbe 2794{
2d1013dd 2795 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2796 unsigned long irqflags;
7e231dbe
JB
2797
2798 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2799 i915_disable_pipestat(dev_priv, pipe,
755e9019 2800 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2801 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2802}
2803
88e72717 2804static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
abd58f01
BW
2805{
2806 struct drm_i915_private *dev_priv = dev->dev_private;
2807 unsigned long irqflags;
abd58f01 2808
abd58f01 2809 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
013d3752 2810 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
abd58f01
BW
2811 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2812}
2813
9107e9d2 2814static bool
0bc40be8 2815ring_idle(struct intel_engine_cs *engine, u32 seqno)
9107e9d2 2816{
cffa781e
CW
2817 return i915_seqno_passed(seqno,
2818 READ_ONCE(engine->last_submitted_seqno));
f65d9421
BG
2819}
2820
a028c4b0 2821static bool
31bb59cc 2822ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
a028c4b0 2823{
31bb59cc 2824 if (INTEL_GEN(engine->i915) >= 8) {
a6cdb93a 2825 return (ipehr >> 23) == 0x1c;
a028c4b0
DV
2826 } else {
2827 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2828 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2829 MI_SEMAPHORE_REGISTER);
2830 }
2831}
2832
a4872ba6 2833static struct intel_engine_cs *
0bc40be8
TU
2834semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2835 u64 offset)
921d42ea 2836{
c033666a 2837 struct drm_i915_private *dev_priv = engine->i915;
a4872ba6 2838 struct intel_engine_cs *signaller;
921d42ea 2839
c033666a 2840 if (INTEL_GEN(dev_priv) >= 8) {
b4ac5afc 2841 for_each_engine(signaller, dev_priv) {
0bc40be8 2842 if (engine == signaller)
a6cdb93a
RV
2843 continue;
2844
0bc40be8 2845 if (offset == signaller->semaphore.signal_ggtt[engine->id])
a6cdb93a
RV
2846 return signaller;
2847 }
921d42ea
DV
2848 } else {
2849 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2850
b4ac5afc 2851 for_each_engine(signaller, dev_priv) {
0bc40be8 2852 if(engine == signaller)
921d42ea
DV
2853 continue;
2854
0bc40be8 2855 if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
921d42ea
DV
2856 return signaller;
2857 }
2858 }
2859
a6cdb93a 2860 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
0bc40be8 2861 engine->id, ipehr, offset);
921d42ea
DV
2862
2863 return NULL;
2864}
2865
a4872ba6 2866static struct intel_engine_cs *
0bc40be8 2867semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
a24a11e6 2868{
c033666a 2869 struct drm_i915_private *dev_priv = engine->i915;
88fe429d 2870 u32 cmd, ipehr, head;
a6cdb93a
RV
2871 u64 offset = 0;
2872 int i, backwards;
a24a11e6 2873
381e8ae3
TE
2874 /*
2875 * This function does not support execlist mode - any attempt to
2876 * proceed further into this function will result in a kernel panic
2877 * when dereferencing ring->buffer, which is not set up in execlist
2878 * mode.
2879 *
2880 * The correct way of doing it would be to derive the currently
2881 * executing ring buffer from the current context, which is derived
2882 * from the currently running request. Unfortunately, to get the
2883 * current request we would have to grab the struct_mutex before doing
2884 * anything else, which would be ill-advised since some other thread
2885 * might have grabbed it already and managed to hang itself, causing
2886 * the hang checker to deadlock.
2887 *
2888 * Therefore, this function does not support execlist mode in its
2889 * current form. Just return NULL and move on.
2890 */
0bc40be8 2891 if (engine->buffer == NULL)
381e8ae3
TE
2892 return NULL;
2893
0bc40be8 2894 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
31bb59cc 2895 if (!ipehr_is_semaphore_wait(engine, ipehr))
6274f212 2896 return NULL;
a24a11e6 2897
88fe429d
DV
2898 /*
2899 * HEAD is likely pointing to the dword after the actual command,
2900 * so scan backwards until we find the MBOX. But limit it to just 3
a6cdb93a
RV
2901 * or 4 dwords depending on the semaphore wait command size.
2902 * Note that we don't care about ACTHD here since that might
88fe429d
DV
2903 * point at at batch, and semaphores are always emitted into the
2904 * ringbuffer itself.
a24a11e6 2905 */
0bc40be8 2906 head = I915_READ_HEAD(engine) & HEAD_ADDR;
c033666a 2907 backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
88fe429d 2908
a6cdb93a 2909 for (i = backwards; i; --i) {
88fe429d
DV
2910 /*
2911 * Be paranoid and presume the hw has gone off into the wild -
2912 * our ring is smaller than what the hardware (and hence
2913 * HEAD_ADDR) allows. Also handles wrap-around.
2914 */
0bc40be8 2915 head &= engine->buffer->size - 1;
88fe429d
DV
2916
2917 /* This here seems to blow up */
0bc40be8 2918 cmd = ioread32(engine->buffer->virtual_start + head);
a24a11e6
CW
2919 if (cmd == ipehr)
2920 break;
2921
88fe429d
DV
2922 head -= 4;
2923 }
a24a11e6 2924
88fe429d
DV
2925 if (!i)
2926 return NULL;
a24a11e6 2927
0bc40be8 2928 *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
c033666a 2929 if (INTEL_GEN(dev_priv) >= 8) {
0bc40be8 2930 offset = ioread32(engine->buffer->virtual_start + head + 12);
a6cdb93a 2931 offset <<= 32;
0bc40be8 2932 offset = ioread32(engine->buffer->virtual_start + head + 8);
a6cdb93a 2933 }
0bc40be8 2934 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
a24a11e6
CW
2935}
2936
0bc40be8 2937static int semaphore_passed(struct intel_engine_cs *engine)
6274f212 2938{
c033666a 2939 struct drm_i915_private *dev_priv = engine->i915;
a4872ba6 2940 struct intel_engine_cs *signaller;
a0d036b0 2941 u32 seqno;
6274f212 2942
0bc40be8 2943 engine->hangcheck.deadlock++;
6274f212 2944
0bc40be8 2945 signaller = semaphore_waits_for(engine, &seqno);
4be17381
CW
2946 if (signaller == NULL)
2947 return -1;
2948
2949 /* Prevent pathological recursion due to driver bugs */
666796da 2950 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
6274f212
CW
2951 return -1;
2952
1b7744e7 2953 if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
4be17381
CW
2954 return 1;
2955
a0d036b0
CW
2956 /* cursory check for an unkickable deadlock */
2957 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2958 semaphore_passed(signaller) < 0)
4be17381
CW
2959 return -1;
2960
2961 return 0;
6274f212
CW
2962}
2963
2964static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2965{
e2f80391 2966 struct intel_engine_cs *engine;
6274f212 2967
b4ac5afc 2968 for_each_engine(engine, dev_priv)
e2f80391 2969 engine->hangcheck.deadlock = 0;
6274f212
CW
2970}
2971
0bc40be8 2972static bool subunits_stuck(struct intel_engine_cs *engine)
1ec14ad3 2973{
61642ff0
MK
2974 u32 instdone[I915_NUM_INSTDONE_REG];
2975 bool stuck;
2976 int i;
2977
0bc40be8 2978 if (engine->id != RCS)
61642ff0
MK
2979 return true;
2980
c033666a 2981 i915_get_extra_instdone(engine->i915, instdone);
9107e9d2 2982
61642ff0
MK
2983 /* There might be unstable subunit states even when
2984 * actual head is not moving. Filter out the unstable ones by
2985 * accumulating the undone -> done transitions and only
2986 * consider those as progress.
2987 */
2988 stuck = true;
2989 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
0bc40be8 2990 const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
61642ff0 2991
0bc40be8 2992 if (tmp != engine->hangcheck.instdone[i])
61642ff0
MK
2993 stuck = false;
2994
0bc40be8 2995 engine->hangcheck.instdone[i] |= tmp;
61642ff0
MK
2996 }
2997
2998 return stuck;
2999}
3000
3001static enum intel_ring_hangcheck_action
0bc40be8 3002head_stuck(struct intel_engine_cs *engine, u64 acthd)
61642ff0 3003{
0bc40be8 3004 if (acthd != engine->hangcheck.acthd) {
61642ff0
MK
3005
3006 /* Clear subunit states on head movement */
0bc40be8
TU
3007 memset(engine->hangcheck.instdone, 0,
3008 sizeof(engine->hangcheck.instdone));
61642ff0 3009
24a65e62 3010 return HANGCHECK_ACTIVE;
f260fe7b 3011 }
6274f212 3012
0bc40be8 3013 if (!subunits_stuck(engine))
61642ff0
MK
3014 return HANGCHECK_ACTIVE;
3015
3016 return HANGCHECK_HUNG;
3017}
3018
3019static enum intel_ring_hangcheck_action
0bc40be8 3020ring_stuck(struct intel_engine_cs *engine, u64 acthd)
61642ff0 3021{
c033666a 3022 struct drm_i915_private *dev_priv = engine->i915;
61642ff0
MK
3023 enum intel_ring_hangcheck_action ha;
3024 u32 tmp;
3025
0bc40be8 3026 ha = head_stuck(engine, acthd);
61642ff0
MK
3027 if (ha != HANGCHECK_HUNG)
3028 return ha;
3029
c033666a 3030 if (IS_GEN2(dev_priv))
f2f4d82f 3031 return HANGCHECK_HUNG;
9107e9d2
CW
3032
3033 /* Is the chip hanging on a WAIT_FOR_EVENT?
3034 * If so we can simply poke the RB_WAIT bit
3035 * and break the hang. This should work on
3036 * all but the second generation chipsets.
3037 */
0bc40be8 3038 tmp = I915_READ_CTL(engine);
1ec14ad3 3039 if (tmp & RING_WAIT) {
c033666a 3040 i915_handle_error(dev_priv, 0,
58174462 3041 "Kicking stuck wait on %s",
0bc40be8
TU
3042 engine->name);
3043 I915_WRITE_CTL(engine, tmp);
f2f4d82f 3044 return HANGCHECK_KICK;
6274f212
CW
3045 }
3046
c033666a 3047 if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
0bc40be8 3048 switch (semaphore_passed(engine)) {
6274f212 3049 default:
f2f4d82f 3050 return HANGCHECK_HUNG;
6274f212 3051 case 1:
c033666a 3052 i915_handle_error(dev_priv, 0,
58174462 3053 "Kicking stuck semaphore on %s",
0bc40be8
TU
3054 engine->name);
3055 I915_WRITE_CTL(engine, tmp);
f2f4d82f 3056 return HANGCHECK_KICK;
6274f212 3057 case 0:
f2f4d82f 3058 return HANGCHECK_WAIT;
6274f212 3059 }
9107e9d2 3060 }
ed5cbb03 3061
f2f4d82f 3062 return HANGCHECK_HUNG;
ed5cbb03
MK
3063}
3064
12471ba8
CW
3065static unsigned kick_waiters(struct intel_engine_cs *engine)
3066{
c033666a 3067 struct drm_i915_private *i915 = engine->i915;
12471ba8
CW
3068 unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
3069
3070 if (engine->hangcheck.user_interrupts == user_interrupts &&
3071 !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
688e6c72 3072 if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings))
12471ba8
CW
3073 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3074 engine->name);
3075 else
3076 DRM_INFO("Fake missed irq on %s\n",
3077 engine->name);
688e6c72
CW
3078
3079 intel_engine_enable_fake_irq(engine);
12471ba8
CW
3080 }
3081
3082 return user_interrupts;
3083}
737b1506 3084/*
f65d9421 3085 * This is called when the chip hasn't reported back with completed
05407ff8
MK
3086 * batchbuffers in a long time. We keep track per ring seqno progress and
3087 * if there are no progress, hangcheck score for that ring is increased.
3088 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3089 * we kick the ring. If we see no progress on three subsequent calls
3090 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 3091 */
737b1506 3092static void i915_hangcheck_elapsed(struct work_struct *work)
f65d9421 3093{
737b1506
CW
3094 struct drm_i915_private *dev_priv =
3095 container_of(work, typeof(*dev_priv),
3096 gpu_error.hangcheck_work.work);
e2f80391 3097 struct intel_engine_cs *engine;
c3232b18 3098 enum intel_engine_id id;
05407ff8 3099 int busy_count = 0, rings_hung = 0;
666796da 3100 bool stuck[I915_NUM_ENGINES] = { 0 };
9107e9d2
CW
3101#define BUSY 1
3102#define KICK 5
3103#define HUNG 20
24a65e62 3104#define ACTIVE_DECAY 15
893eead0 3105
d330a953 3106 if (!i915.enable_hangcheck)
3e0dc6b0
BW
3107 return;
3108
1f814dac
ID
3109 /*
3110 * The hangcheck work is synced during runtime suspend, we don't
3111 * require a wakeref. TODO: instead of disabling the asserts make
3112 * sure that we hold a reference when this work is running.
3113 */
3114 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3115
75714940
MK
3116 /* As enabling the GPU requires fairly extensive mmio access,
3117 * periodically arm the mmio checker to see if we are triggering
3118 * any invalid access.
3119 */
3120 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3121
c3232b18 3122 for_each_engine_id(engine, dev_priv, id) {
688e6c72 3123 bool busy = intel_engine_has_waiter(engine);
50877445
CW
3124 u64 acthd;
3125 u32 seqno;
12471ba8 3126 unsigned user_interrupts;
05407ff8 3127
6274f212
CW
3128 semaphore_clear_deadlocks(dev_priv);
3129
c04e0f3b
CW
3130 /* We don't strictly need an irq-barrier here, as we are not
3131 * serving an interrupt request, be paranoid in case the
3132 * barrier has side-effects (such as preventing a broken
3133 * cacheline snoop) and so be sure that we can see the seqno
3134 * advance. If the seqno should stick, due to a stale
3135 * cacheline, we would erroneously declare the GPU hung.
3136 */
3137 if (engine->irq_seqno_barrier)
3138 engine->irq_seqno_barrier(engine);
3139
e2f80391 3140 acthd = intel_ring_get_active_head(engine);
1b7744e7 3141 seqno = intel_engine_get_seqno(engine);
b4519513 3142
12471ba8
CW
3143 /* Reset stuck interrupts between batch advances */
3144 user_interrupts = 0;
3145
e2f80391
TU
3146 if (engine->hangcheck.seqno == seqno) {
3147 if (ring_idle(engine, seqno)) {
3148 engine->hangcheck.action = HANGCHECK_IDLE;
05535726 3149 if (busy) {
094f9a54 3150 /* Safeguard against driver failure */
12471ba8 3151 user_interrupts = kick_waiters(engine);
e2f80391 3152 engine->hangcheck.score += BUSY;
05535726 3153 }
05407ff8 3154 } else {
6274f212
CW
3155 /* We always increment the hangcheck score
3156 * if the ring is busy and still processing
3157 * the same request, so that no single request
3158 * can run indefinitely (such as a chain of
3159 * batches). The only time we do not increment
3160 * the hangcheck score on this ring, if this
3161 * ring is in a legitimate wait for another
3162 * ring. In that case the waiting ring is a
3163 * victim and we want to be sure we catch the
3164 * right culprit. Then every time we do kick
3165 * the ring, add a small increment to the
3166 * score so that we can catch a batch that is
3167 * being repeatedly kicked and so responsible
3168 * for stalling the machine.
3169 */
e2f80391
TU
3170 engine->hangcheck.action = ring_stuck(engine,
3171 acthd);
ad8beaea 3172
e2f80391 3173 switch (engine->hangcheck.action) {
da661464 3174 case HANGCHECK_IDLE:
f2f4d82f 3175 case HANGCHECK_WAIT:
f260fe7b 3176 break;
24a65e62 3177 case HANGCHECK_ACTIVE:
e2f80391 3178 engine->hangcheck.score += BUSY;
6274f212 3179 break;
f2f4d82f 3180 case HANGCHECK_KICK:
e2f80391 3181 engine->hangcheck.score += KICK;
6274f212 3182 break;
f2f4d82f 3183 case HANGCHECK_HUNG:
e2f80391 3184 engine->hangcheck.score += HUNG;
c3232b18 3185 stuck[id] = true;
6274f212
CW
3186 break;
3187 }
05407ff8 3188 }
9107e9d2 3189 } else {
e2f80391 3190 engine->hangcheck.action = HANGCHECK_ACTIVE;
da661464 3191
9107e9d2
CW
3192 /* Gradually reduce the count so that we catch DoS
3193 * attempts across multiple batches.
3194 */
e2f80391
TU
3195 if (engine->hangcheck.score > 0)
3196 engine->hangcheck.score -= ACTIVE_DECAY;
3197 if (engine->hangcheck.score < 0)
3198 engine->hangcheck.score = 0;
f260fe7b 3199
61642ff0 3200 /* Clear head and subunit states on seqno movement */
12471ba8 3201 acthd = 0;
61642ff0 3202
e2f80391
TU
3203 memset(engine->hangcheck.instdone, 0,
3204 sizeof(engine->hangcheck.instdone));
d1e61e7f
CW
3205 }
3206
e2f80391
TU
3207 engine->hangcheck.seqno = seqno;
3208 engine->hangcheck.acthd = acthd;
12471ba8 3209 engine->hangcheck.user_interrupts = user_interrupts;
9107e9d2 3210 busy_count += busy;
893eead0 3211 }
b9201c14 3212
c3232b18 3213 for_each_engine_id(engine, dev_priv, id) {
e2f80391 3214 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d 3215 DRM_INFO("%s on %s\n",
c3232b18 3216 stuck[id] ? "stuck" : "no progress",
e2f80391 3217 engine->name);
14b730fc 3218 rings_hung |= intel_engine_flag(engine);
92cab734
MK
3219 }
3220 }
3221
1f814dac 3222 if (rings_hung) {
c033666a 3223 i915_handle_error(dev_priv, rings_hung, "Engine(s) hung");
1f814dac
ID
3224 goto out;
3225 }
f65d9421 3226
05535726 3227 /* Reset timer in case GPU hangs without another request being added */
05407ff8 3228 if (busy_count)
c033666a 3229 i915_queue_hangcheck(dev_priv);
1f814dac
ID
3230
3231out:
3232 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
10cd45b6
MK
3233}
3234
1c69eb42 3235static void ibx_irq_reset(struct drm_device *dev)
91738a95
PZ
3236{
3237 struct drm_i915_private *dev_priv = dev->dev_private;
3238
3239 if (HAS_PCH_NOP(dev))
3240 return;
3241
f86f3fb0 3242 GEN5_IRQ_RESET(SDE);
105b122e
PZ
3243
3244 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3245 I915_WRITE(SERR_INT, 0xffffffff);
622364b6 3246}
105b122e 3247
622364b6
PZ
3248/*
3249 * SDEIER is also touched by the interrupt handler to work around missed PCH
3250 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3251 * instead we unconditionally enable all PCH interrupt sources here, but then
3252 * only unmask them as needed with SDEIMR.
3253 *
3254 * This function needs to be called before interrupts are enabled.
3255 */
3256static void ibx_irq_pre_postinstall(struct drm_device *dev)
3257{
3258 struct drm_i915_private *dev_priv = dev->dev_private;
3259
3260 if (HAS_PCH_NOP(dev))
3261 return;
3262
3263 WARN_ON(I915_READ(SDEIER) != 0);
91738a95
PZ
3264 I915_WRITE(SDEIER, 0xffffffff);
3265 POSTING_READ(SDEIER);
3266}
3267
7c4d664e 3268static void gen5_gt_irq_reset(struct drm_device *dev)
d18ea1b5
DV
3269{
3270 struct drm_i915_private *dev_priv = dev->dev_private;
3271
f86f3fb0 3272 GEN5_IRQ_RESET(GT);
a9d356a6 3273 if (INTEL_INFO(dev)->gen >= 6)
f86f3fb0 3274 GEN5_IRQ_RESET(GEN6_PM);
d18ea1b5
DV
3275}
3276
70591a41
VS
3277static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3278{
3279 enum pipe pipe;
3280
71b8b41d
VS
3281 if (IS_CHERRYVIEW(dev_priv))
3282 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3283 else
3284 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3285
ad22d106 3286 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
70591a41
VS
3287 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3288
ad22d106
VS
3289 for_each_pipe(dev_priv, pipe) {
3290 I915_WRITE(PIPESTAT(pipe),
3291 PIPE_FIFO_UNDERRUN_STATUS |
3292 PIPESTAT_INT_STATUS_MASK);
3293 dev_priv->pipestat_irq_mask[pipe] = 0;
3294 }
70591a41
VS
3295
3296 GEN5_IRQ_RESET(VLV_);
ad22d106 3297 dev_priv->irq_mask = ~0;
70591a41
VS
3298}
3299
8bb61306
VS
3300static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3301{
3302 u32 pipestat_mask;
9ab981f2 3303 u32 enable_mask;
8bb61306
VS
3304 enum pipe pipe;
3305
8bb61306
VS
3306 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3307 PIPE_CRC_DONE_INTERRUPT_STATUS;
3308
3309 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3310 for_each_pipe(dev_priv, pipe)
3311 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3312
9ab981f2
VS
3313 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3314 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3315 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
8bb61306 3316 if (IS_CHERRYVIEW(dev_priv))
9ab981f2 3317 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
6b7eafc1
VS
3318
3319 WARN_ON(dev_priv->irq_mask != ~0);
3320
9ab981f2
VS
3321 dev_priv->irq_mask = ~enable_mask;
3322
3323 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
8bb61306
VS
3324}
3325
3326/* drm_dma.h hooks
3327*/
3328static void ironlake_irq_reset(struct drm_device *dev)
3329{
3330 struct drm_i915_private *dev_priv = dev->dev_private;
3331
3332 I915_WRITE(HWSTAM, 0xffffffff);
3333
3334 GEN5_IRQ_RESET(DE);
3335 if (IS_GEN7(dev))
3336 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3337
3338 gen5_gt_irq_reset(dev);
3339
3340 ibx_irq_reset(dev);
3341}
3342
7e231dbe
JB
3343static void valleyview_irq_preinstall(struct drm_device *dev)
3344{
2d1013dd 3345 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 3346
34c7b8a7
VS
3347 I915_WRITE(VLV_MASTER_IER, 0);
3348 POSTING_READ(VLV_MASTER_IER);
3349
7c4d664e 3350 gen5_gt_irq_reset(dev);
7e231dbe 3351
ad22d106 3352 spin_lock_irq(&dev_priv->irq_lock);
9918271e
VS
3353 if (dev_priv->display_irqs_enabled)
3354 vlv_display_irq_reset(dev_priv);
ad22d106 3355 spin_unlock_irq(&dev_priv->irq_lock);
7e231dbe
JB
3356}
3357
d6e3cca3
DV
3358static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3359{
3360 GEN8_IRQ_RESET_NDX(GT, 0);
3361 GEN8_IRQ_RESET_NDX(GT, 1);
3362 GEN8_IRQ_RESET_NDX(GT, 2);
3363 GEN8_IRQ_RESET_NDX(GT, 3);
3364}
3365
823f6b38 3366static void gen8_irq_reset(struct drm_device *dev)
abd58f01
BW
3367{
3368 struct drm_i915_private *dev_priv = dev->dev_private;
3369 int pipe;
3370
abd58f01
BW
3371 I915_WRITE(GEN8_MASTER_IRQ, 0);
3372 POSTING_READ(GEN8_MASTER_IRQ);
3373
d6e3cca3 3374 gen8_gt_irq_reset(dev_priv);
abd58f01 3375
055e393f 3376 for_each_pipe(dev_priv, pipe)
f458ebbc
DV
3377 if (intel_display_power_is_enabled(dev_priv,
3378 POWER_DOMAIN_PIPE(pipe)))
813bde43 3379 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
abd58f01 3380
f86f3fb0
PZ
3381 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3382 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3383 GEN5_IRQ_RESET(GEN8_PCU_);
abd58f01 3384
266ea3d9
SS
3385 if (HAS_PCH_SPLIT(dev))
3386 ibx_irq_reset(dev);
abd58f01 3387}
09f2344d 3388
4c6c03be
DL
3389void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3390 unsigned int pipe_mask)
d49bdb0e 3391{
1180e206 3392 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
6831f3e3 3393 enum pipe pipe;
d49bdb0e 3394
13321786 3395 spin_lock_irq(&dev_priv->irq_lock);
6831f3e3
VS
3396 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3397 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3398 dev_priv->de_irq_mask[pipe],
3399 ~dev_priv->de_irq_mask[pipe] | extra_ier);
13321786 3400 spin_unlock_irq(&dev_priv->irq_lock);
d49bdb0e
PZ
3401}
3402
aae8ba84
VS
3403void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3404 unsigned int pipe_mask)
3405{
6831f3e3
VS
3406 enum pipe pipe;
3407
aae8ba84 3408 spin_lock_irq(&dev_priv->irq_lock);
6831f3e3
VS
3409 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3410 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
aae8ba84
VS
3411 spin_unlock_irq(&dev_priv->irq_lock);
3412
3413 /* make sure we're done processing display irqs */
3414 synchronize_irq(dev_priv->dev->irq);
3415}
3416
43f328d7
VS
3417static void cherryview_irq_preinstall(struct drm_device *dev)
3418{
3419 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7
VS
3420
3421 I915_WRITE(GEN8_MASTER_IRQ, 0);
3422 POSTING_READ(GEN8_MASTER_IRQ);
3423
d6e3cca3 3424 gen8_gt_irq_reset(dev_priv);
43f328d7
VS
3425
3426 GEN5_IRQ_RESET(GEN8_PCU_);
3427
ad22d106 3428 spin_lock_irq(&dev_priv->irq_lock);
9918271e
VS
3429 if (dev_priv->display_irqs_enabled)
3430 vlv_display_irq_reset(dev_priv);
ad22d106 3431 spin_unlock_irq(&dev_priv->irq_lock);
43f328d7
VS
3432}
3433
91d14251 3434static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
87a02106
VS
3435 const u32 hpd[HPD_NUM_PINS])
3436{
87a02106
VS
3437 struct intel_encoder *encoder;
3438 u32 enabled_irqs = 0;
3439
91d14251 3440 for_each_intel_encoder(dev_priv->dev, encoder)
87a02106
VS
3441 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3442 enabled_irqs |= hpd[encoder->hpd_pin];
3443
3444 return enabled_irqs;
3445}
3446
91d14251 3447static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
7fe0b973 3448{
87a02106 3449 u32 hotplug_irqs, hotplug, enabled_irqs;
82a28bcf 3450
91d14251 3451 if (HAS_PCH_IBX(dev_priv)) {
fee884ed 3452 hotplug_irqs = SDE_HOTPLUG_MASK;
91d14251 3453 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
82a28bcf 3454 } else {
fee884ed 3455 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
91d14251 3456 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
82a28bcf 3457 }
7fe0b973 3458
fee884ed 3459 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
3460
3461 /*
3462 * Enable digital hotplug on the PCH, and configure the DP short pulse
6dbf30ce
VS
3463 * duration to 2ms (which is the minimum in the Display Port spec).
3464 * The pulse duration bits are reserved on LPT+.
82a28bcf 3465 */
7fe0b973
KP
3466 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3467 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3468 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3469 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3470 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
0b2eb33e
VS
3471 /*
3472 * When CPU and PCH are on the same package, port A
3473 * HPD must be enabled in both north and south.
3474 */
91d14251 3475 if (HAS_PCH_LPT_LP(dev_priv))
0b2eb33e 3476 hotplug |= PORTA_HOTPLUG_ENABLE;
7fe0b973 3477 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
6dbf30ce 3478}
26951caf 3479
91d14251 3480static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
6dbf30ce 3481{
6dbf30ce
VS
3482 u32 hotplug_irqs, hotplug, enabled_irqs;
3483
3484 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
91d14251 3485 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
6dbf30ce
VS
3486
3487 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3488
3489 /* Enable digital hotplug on the PCH */
3490 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3491 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
74c0b395 3492 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
6dbf30ce
VS
3493 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3494
3495 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3496 hotplug |= PORTE_HOTPLUG_ENABLE;
3497 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
7fe0b973
KP
3498}
3499
91d14251 3500static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
e4ce95aa 3501{
e4ce95aa
VS
3502 u32 hotplug_irqs, hotplug, enabled_irqs;
3503
91d14251 3504 if (INTEL_GEN(dev_priv) >= 8) {
3a3b3c7d 3505 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
91d14251 3506 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3a3b3c7d
VS
3507
3508 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
91d14251 3509 } else if (INTEL_GEN(dev_priv) >= 7) {
23bb4cb5 3510 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
91d14251 3511 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3a3b3c7d
VS
3512
3513 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
23bb4cb5
VS
3514 } else {
3515 hotplug_irqs = DE_DP_A_HOTPLUG;
91d14251 3516 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
e4ce95aa 3517
3a3b3c7d
VS
3518 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3519 }
e4ce95aa
VS
3520
3521 /*
3522 * Enable digital hotplug on the CPU, and configure the DP short pulse
3523 * duration to 2ms (which is the minimum in the Display Port spec)
23bb4cb5 3524 * The pulse duration bits are reserved on HSW+.
e4ce95aa
VS
3525 */
3526 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3527 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3528 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3529 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3530
91d14251 3531 ibx_hpd_irq_setup(dev_priv);
e4ce95aa
VS
3532}
3533
91d14251 3534static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
e0a20ad7 3535{
a52bb15b 3536 u32 hotplug_irqs, hotplug, enabled_irqs;
e0a20ad7 3537
91d14251 3538 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
a52bb15b 3539 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
e0a20ad7 3540
a52bb15b 3541 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
e0a20ad7 3542
a52bb15b
VS
3543 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3544 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3545 PORTA_HOTPLUG_ENABLE;
d252bf68
SS
3546
3547 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3548 hotplug, enabled_irqs);
3549 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3550
3551 /*
3552 * For BXT invert bit has to be set based on AOB design
3553 * for HPD detection logic, update it based on VBT fields.
3554 */
3555
3556 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3557 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3558 hotplug |= BXT_DDIA_HPD_INVERT;
3559 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3560 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3561 hotplug |= BXT_DDIB_HPD_INVERT;
3562 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3563 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3564 hotplug |= BXT_DDIC_HPD_INVERT;
3565
a52bb15b 3566 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
e0a20ad7
SS
3567}
3568
d46da437
PZ
3569static void ibx_irq_postinstall(struct drm_device *dev)
3570{
2d1013dd 3571 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3572 u32 mask;
e5868a31 3573
692a04cf
DV
3574 if (HAS_PCH_NOP(dev))
3575 return;
3576
105b122e 3577 if (HAS_PCH_IBX(dev))
5c673b60 3578 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
105b122e 3579 else
5c673b60 3580 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
8664281b 3581
b51a2842 3582 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
d46da437 3583 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
3584}
3585
0a9a8c91
DV
3586static void gen5_gt_irq_postinstall(struct drm_device *dev)
3587{
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 u32 pm_irqs, gt_irqs;
3590
3591 pm_irqs = gt_irqs = 0;
3592
3593 dev_priv->gt_irq_mask = ~0;
040d2baa 3594 if (HAS_L3_DPF(dev)) {
0a9a8c91 3595 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
3596 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3597 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
3598 }
3599
3600 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3601 if (IS_GEN5(dev)) {
f8973c21 3602 gt_irqs |= ILK_BSD_USER_INTERRUPT;
0a9a8c91
DV
3603 } else {
3604 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3605 }
3606
35079899 3607 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
0a9a8c91
DV
3608
3609 if (INTEL_INFO(dev)->gen >= 6) {
78e68d36
ID
3610 /*
3611 * RPS interrupts will get enabled/disabled on demand when RPS
3612 * itself is enabled/disabled.
3613 */
0a9a8c91
DV
3614 if (HAS_VEBOX(dev))
3615 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3616
605cd25b 3617 dev_priv->pm_irq_mask = 0xffffffff;
35079899 3618 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
0a9a8c91
DV
3619 }
3620}
3621
f71d4af4 3622static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 3623{
2d1013dd 3624 struct drm_i915_private *dev_priv = dev->dev_private;
8e76f8dc
PZ
3625 u32 display_mask, extra_mask;
3626
3627 if (INTEL_INFO(dev)->gen >= 7) {
3628 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3629 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3630 DE_PLANEB_FLIP_DONE_IVB |
5c673b60 3631 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
8e76f8dc 3632 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
23bb4cb5
VS
3633 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3634 DE_DP_A_HOTPLUG_IVB);
8e76f8dc
PZ
3635 } else {
3636 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3637 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b 3638 DE_AUX_CHANNEL_A |
5b3a856b
DV
3639 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3640 DE_POISON);
e4ce95aa
VS
3641 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3642 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3643 DE_DP_A_HOTPLUG);
8e76f8dc 3644 }
036a4a7d 3645
1ec14ad3 3646 dev_priv->irq_mask = ~display_mask;
036a4a7d 3647
0c841212
PZ
3648 I915_WRITE(HWSTAM, 0xeffe);
3649
622364b6
PZ
3650 ibx_irq_pre_postinstall(dev);
3651
35079899 3652 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
036a4a7d 3653
0a9a8c91 3654 gen5_gt_irq_postinstall(dev);
036a4a7d 3655
d46da437 3656 ibx_irq_postinstall(dev);
7fe0b973 3657
f97108d1 3658 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3659 /* Enable PCU event interrupts
3660 *
3661 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3662 * setup is guaranteed to run in single-threaded context. But we
3663 * need it to make the assert_spin_locked happy. */
d6207435 3664 spin_lock_irq(&dev_priv->irq_lock);
fbdedaea 3665 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
d6207435 3666 spin_unlock_irq(&dev_priv->irq_lock);
f97108d1
JB
3667 }
3668
036a4a7d
ZW
3669 return 0;
3670}
3671
f8b79e58
ID
3672void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3673{
3674 assert_spin_locked(&dev_priv->irq_lock);
3675
3676 if (dev_priv->display_irqs_enabled)
3677 return;
3678
3679 dev_priv->display_irqs_enabled = true;
3680
d6c69803
VS
3681 if (intel_irqs_enabled(dev_priv)) {
3682 vlv_display_irq_reset(dev_priv);
ad22d106 3683 vlv_display_irq_postinstall(dev_priv);
d6c69803 3684 }
f8b79e58
ID
3685}
3686
3687void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3688{
3689 assert_spin_locked(&dev_priv->irq_lock);
3690
3691 if (!dev_priv->display_irqs_enabled)
3692 return;
3693
3694 dev_priv->display_irqs_enabled = false;
3695
950eabaf 3696 if (intel_irqs_enabled(dev_priv))
ad22d106 3697 vlv_display_irq_reset(dev_priv);
f8b79e58
ID
3698}
3699
0e6c9a9e
VS
3700
3701static int valleyview_irq_postinstall(struct drm_device *dev)
3702{
3703 struct drm_i915_private *dev_priv = dev->dev_private;
3704
0a9a8c91 3705 gen5_gt_irq_postinstall(dev);
7e231dbe 3706
ad22d106 3707 spin_lock_irq(&dev_priv->irq_lock);
9918271e
VS
3708 if (dev_priv->display_irqs_enabled)
3709 vlv_display_irq_postinstall(dev_priv);
ad22d106
VS
3710 spin_unlock_irq(&dev_priv->irq_lock);
3711
7e231dbe 3712 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
34c7b8a7 3713 POSTING_READ(VLV_MASTER_IER);
20afbda2
DV
3714
3715 return 0;
3716}
3717
abd58f01
BW
3718static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3719{
abd58f01
BW
3720 /* These are interrupts we'll toggle with the ring mask register */
3721 uint32_t gt_interrupts[] = {
3722 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
73d477f6 3723 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
73d477f6
OM
3724 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3725 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
abd58f01 3726 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
73d477f6
OM
3727 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3728 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3729 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
abd58f01 3730 0,
73d477f6
OM
3731 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3732 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
abd58f01
BW
3733 };
3734
98735739
TU
3735 if (HAS_L3_DPF(dev_priv))
3736 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3737
0961021a 3738 dev_priv->pm_irq_mask = 0xffffffff;
9a2d2d87
D
3739 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3740 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
78e68d36
ID
3741 /*
3742 * RPS interrupts will get enabled/disabled on demand when RPS itself
3743 * is enabled/disabled.
3744 */
3745 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
9a2d2d87 3746 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
abd58f01
BW
3747}
3748
3749static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3750{
770de83d
DL
3751 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3752 uint32_t de_pipe_enables;
3a3b3c7d
VS
3753 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3754 u32 de_port_enables;
11825b0d 3755 u32 de_misc_masked = GEN8_DE_MISC_GSE;
3a3b3c7d 3756 enum pipe pipe;
770de83d 3757
b4834a50 3758 if (INTEL_INFO(dev_priv)->gen >= 9) {
770de83d
DL
3759 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3760 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3a3b3c7d
VS
3761 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3762 GEN9_AUX_CHANNEL_D;
9e63743e 3763 if (IS_BROXTON(dev_priv))
3a3b3c7d
VS
3764 de_port_masked |= BXT_DE_PORT_GMBUS;
3765 } else {
770de83d
DL
3766 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3767 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3a3b3c7d 3768 }
770de83d
DL
3769
3770 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3771 GEN8_PIPE_FIFO_UNDERRUN;
3772
3a3b3c7d 3773 de_port_enables = de_port_masked;
a52bb15b
VS
3774 if (IS_BROXTON(dev_priv))
3775 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3776 else if (IS_BROADWELL(dev_priv))
3a3b3c7d
VS
3777 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3778
13b3a0a7
DV
3779 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3780 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3781 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01 3782
055e393f 3783 for_each_pipe(dev_priv, pipe)
f458ebbc 3784 if (intel_display_power_is_enabled(dev_priv,
813bde43
PZ
3785 POWER_DOMAIN_PIPE(pipe)))
3786 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3787 dev_priv->de_irq_mask[pipe],
3788 de_pipe_enables);
abd58f01 3789
3a3b3c7d 3790 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
11825b0d 3791 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
abd58f01
BW
3792}
3793
3794static int gen8_irq_postinstall(struct drm_device *dev)
3795{
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797
266ea3d9
SS
3798 if (HAS_PCH_SPLIT(dev))
3799 ibx_irq_pre_postinstall(dev);
622364b6 3800
abd58f01
BW
3801 gen8_gt_irq_postinstall(dev_priv);
3802 gen8_de_irq_postinstall(dev_priv);
3803
266ea3d9
SS
3804 if (HAS_PCH_SPLIT(dev))
3805 ibx_irq_postinstall(dev);
abd58f01 3806
e5328c43 3807 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
abd58f01
BW
3808 POSTING_READ(GEN8_MASTER_IRQ);
3809
3810 return 0;
3811}
3812
43f328d7
VS
3813static int cherryview_irq_postinstall(struct drm_device *dev)
3814{
3815 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7 3816
43f328d7
VS
3817 gen8_gt_irq_postinstall(dev_priv);
3818
ad22d106 3819 spin_lock_irq(&dev_priv->irq_lock);
9918271e
VS
3820 if (dev_priv->display_irqs_enabled)
3821 vlv_display_irq_postinstall(dev_priv);
ad22d106
VS
3822 spin_unlock_irq(&dev_priv->irq_lock);
3823
e5328c43 3824 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
43f328d7
VS
3825 POSTING_READ(GEN8_MASTER_IRQ);
3826
3827 return 0;
3828}
3829
abd58f01
BW
3830static void gen8_irq_uninstall(struct drm_device *dev)
3831{
3832 struct drm_i915_private *dev_priv = dev->dev_private;
abd58f01
BW
3833
3834 if (!dev_priv)
3835 return;
3836
823f6b38 3837 gen8_irq_reset(dev);
abd58f01
BW
3838}
3839
7e231dbe
JB
3840static void valleyview_irq_uninstall(struct drm_device *dev)
3841{
2d1013dd 3842 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
3843
3844 if (!dev_priv)
3845 return;
3846
843d0e7d 3847 I915_WRITE(VLV_MASTER_IER, 0);
34c7b8a7 3848 POSTING_READ(VLV_MASTER_IER);
843d0e7d 3849
893fce8e
VS
3850 gen5_gt_irq_reset(dev);
3851
7e231dbe 3852 I915_WRITE(HWSTAM, 0xffffffff);
f8b79e58 3853
ad22d106 3854 spin_lock_irq(&dev_priv->irq_lock);
9918271e
VS
3855 if (dev_priv->display_irqs_enabled)
3856 vlv_display_irq_reset(dev_priv);
ad22d106 3857 spin_unlock_irq(&dev_priv->irq_lock);
7e231dbe
JB
3858}
3859
43f328d7
VS
3860static void cherryview_irq_uninstall(struct drm_device *dev)
3861{
3862 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7
VS
3863
3864 if (!dev_priv)
3865 return;
3866
3867 I915_WRITE(GEN8_MASTER_IRQ, 0);
3868 POSTING_READ(GEN8_MASTER_IRQ);
3869
a2c30fba 3870 gen8_gt_irq_reset(dev_priv);
43f328d7 3871
a2c30fba 3872 GEN5_IRQ_RESET(GEN8_PCU_);
43f328d7 3873
ad22d106 3874 spin_lock_irq(&dev_priv->irq_lock);
9918271e
VS
3875 if (dev_priv->display_irqs_enabled)
3876 vlv_display_irq_reset(dev_priv);
ad22d106 3877 spin_unlock_irq(&dev_priv->irq_lock);
43f328d7
VS
3878}
3879
f71d4af4 3880static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d 3881{
2d1013dd 3882 struct drm_i915_private *dev_priv = dev->dev_private;
4697995b
JB
3883
3884 if (!dev_priv)
3885 return;
3886
be30b29f 3887 ironlake_irq_reset(dev);
036a4a7d
ZW
3888}
3889
a266c7d5 3890static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4 3891{
2d1013dd 3892 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 3893 int pipe;
91e3738e 3894
055e393f 3895 for_each_pipe(dev_priv, pipe)
9db4a9c7 3896 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3897 I915_WRITE16(IMR, 0xffff);
3898 I915_WRITE16(IER, 0x0);
3899 POSTING_READ16(IER);
c2798b19
CW
3900}
3901
3902static int i8xx_irq_postinstall(struct drm_device *dev)
3903{
2d1013dd 3904 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19 3905
c2798b19
CW
3906 I915_WRITE16(EMR,
3907 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3908
3909 /* Unmask the interrupts that we always want on. */
3910 dev_priv->irq_mask =
3911 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3912 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3913 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
37ef01ab 3914 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
c2798b19
CW
3915 I915_WRITE16(IMR, dev_priv->irq_mask);
3916
3917 I915_WRITE16(IER,
3918 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3919 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
c2798b19
CW
3920 I915_USER_INTERRUPT);
3921 POSTING_READ16(IER);
3922
379ef82d
DV
3923 /* Interrupt setup is already guaranteed to be single-threaded, this is
3924 * just to make the assert_spin_locked check happy. */
d6207435 3925 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
3926 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3927 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 3928 spin_unlock_irq(&dev_priv->irq_lock);
379ef82d 3929
c2798b19
CW
3930 return 0;
3931}
3932
5a21b665
DV
3933/*
3934 * Returns true when a page flip has completed.
3935 */
3936static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3937 int plane, int pipe, u32 iir)
3938{
3939 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3940
3941 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3942 return false;
3943
3944 if ((iir & flip_pending) == 0)
3945 goto check_page_flip;
3946
3947 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3948 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3949 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3950 * the flip is completed (no longer pending). Since this doesn't raise
3951 * an interrupt per se, we watch for the change at vblank.
3952 */
3953 if (I915_READ16(ISR) & flip_pending)
3954 goto check_page_flip;
3955
3956 intel_finish_page_flip_cs(dev_priv, pipe);
3957 return true;
3958
3959check_page_flip:
3960 intel_check_page_flip(dev_priv, pipe);
3961 return false;
3962}
3963
ff1f525e 3964static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19 3965{
45a83f84 3966 struct drm_device *dev = arg;
2d1013dd 3967 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3968 u16 iir, new_iir;
3969 u32 pipe_stats[2];
c2798b19
CW
3970 int pipe;
3971 u16 flip_mask =
3972 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3973 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
1f814dac 3974 irqreturn_t ret;
c2798b19 3975
2dd2a883
ID
3976 if (!intel_irqs_enabled(dev_priv))
3977 return IRQ_NONE;
3978
1f814dac
ID
3979 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3980 disable_rpm_wakeref_asserts(dev_priv);
3981
3982 ret = IRQ_NONE;
c2798b19
CW
3983 iir = I915_READ16(IIR);
3984 if (iir == 0)
1f814dac 3985 goto out;
c2798b19
CW
3986
3987 while (iir & ~flip_mask) {
3988 /* Can't rely on pipestat interrupt bit in iir as it might
3989 * have been cleared after the pipestat interrupt was received.
3990 * It doesn't set the bit in iir again, but it still produces
3991 * interrupts (for non-MSI).
3992 */
222c7f51 3993 spin_lock(&dev_priv->irq_lock);
c2798b19 3994 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
aaecdf61 3995 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
c2798b19 3996
055e393f 3997 for_each_pipe(dev_priv, pipe) {
f0f59a00 3998 i915_reg_t reg = PIPESTAT(pipe);
c2798b19
CW
3999 pipe_stats[pipe] = I915_READ(reg);
4000
4001 /*
4002 * Clear the PIPE*STAT regs before the IIR
4003 */
2d9d2b0b 4004 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 4005 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19 4006 }
222c7f51 4007 spin_unlock(&dev_priv->irq_lock);
c2798b19
CW
4008
4009 I915_WRITE16(IIR, iir & ~flip_mask);
4010 new_iir = I915_READ16(IIR); /* Flush posted writes */
4011
c2798b19 4012 if (iir & I915_USER_INTERRUPT)
4a570db5 4013 notify_ring(&dev_priv->engine[RCS]);
c2798b19 4014
055e393f 4015 for_each_pipe(dev_priv, pipe) {
5a21b665
DV
4016 int plane = pipe;
4017 if (HAS_FBC(dev_priv))
4018 plane = !plane;
4019
4020 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4021 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
4022 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 4023
4356d586 4024 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
91d14251 4025 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2d9d2b0b 4026
1f7247c0
DV
4027 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4028 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4029 pipe);
4356d586 4030 }
c2798b19
CW
4031
4032 iir = new_iir;
4033 }
1f814dac
ID
4034 ret = IRQ_HANDLED;
4035
4036out:
4037 enable_rpm_wakeref_asserts(dev_priv);
c2798b19 4038
1f814dac 4039 return ret;
c2798b19
CW
4040}
4041
4042static void i8xx_irq_uninstall(struct drm_device * dev)
4043{
2d1013dd 4044 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
4045 int pipe;
4046
055e393f 4047 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
4048 /* Clear enable bits; then clear status bits */
4049 I915_WRITE(PIPESTAT(pipe), 0);
4050 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4051 }
4052 I915_WRITE16(IMR, 0xffff);
4053 I915_WRITE16(IER, 0x0);
4054 I915_WRITE16(IIR, I915_READ16(IIR));
4055}
4056
a266c7d5
CW
4057static void i915_irq_preinstall(struct drm_device * dev)
4058{
2d1013dd 4059 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4060 int pipe;
4061
a266c7d5 4062 if (I915_HAS_HOTPLUG(dev)) {
0706f17c 4063 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
a266c7d5
CW
4064 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4065 }
4066
00d98ebd 4067 I915_WRITE16(HWSTAM, 0xeffe);
055e393f 4068 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4069 I915_WRITE(PIPESTAT(pipe), 0);
4070 I915_WRITE(IMR, 0xffffffff);
4071 I915_WRITE(IER, 0x0);
4072 POSTING_READ(IER);
4073}
4074
4075static int i915_irq_postinstall(struct drm_device *dev)
4076{
2d1013dd 4077 struct drm_i915_private *dev_priv = dev->dev_private;
38bde180 4078 u32 enable_mask;
a266c7d5 4079
38bde180
CW
4080 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4081
4082 /* Unmask the interrupts that we always want on. */
4083 dev_priv->irq_mask =
4084 ~(I915_ASLE_INTERRUPT |
4085 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4086 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4087 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
37ef01ab 4088 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
38bde180
CW
4089
4090 enable_mask =
4091 I915_ASLE_INTERRUPT |
4092 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4093 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
38bde180
CW
4094 I915_USER_INTERRUPT;
4095
a266c7d5 4096 if (I915_HAS_HOTPLUG(dev)) {
0706f17c 4097 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
20afbda2
DV
4098 POSTING_READ(PORT_HOTPLUG_EN);
4099
a266c7d5
CW
4100 /* Enable in IER... */
4101 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4102 /* and unmask in IMR */
4103 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4104 }
4105
a266c7d5
CW
4106 I915_WRITE(IMR, dev_priv->irq_mask);
4107 I915_WRITE(IER, enable_mask);
4108 POSTING_READ(IER);
4109
91d14251 4110 i915_enable_asle_pipestat(dev_priv);
20afbda2 4111
379ef82d
DV
4112 /* Interrupt setup is already guaranteed to be single-threaded, this is
4113 * just to make the assert_spin_locked check happy. */
d6207435 4114 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
4115 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4116 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 4117 spin_unlock_irq(&dev_priv->irq_lock);
379ef82d 4118
20afbda2
DV
4119 return 0;
4120}
4121
5a21b665
DV
4122/*
4123 * Returns true when a page flip has completed.
4124 */
4125static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4126 int plane, int pipe, u32 iir)
4127{
4128 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4129
4130 if (!intel_pipe_handle_vblank(dev_priv, pipe))
4131 return false;
4132
4133 if ((iir & flip_pending) == 0)
4134 goto check_page_flip;
4135
4136 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4137 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4138 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4139 * the flip is completed (no longer pending). Since this doesn't raise
4140 * an interrupt per se, we watch for the change at vblank.
4141 */
4142 if (I915_READ(ISR) & flip_pending)
4143 goto check_page_flip;
4144
4145 intel_finish_page_flip_cs(dev_priv, pipe);
4146 return true;
4147
4148check_page_flip:
4149 intel_check_page_flip(dev_priv, pipe);
4150 return false;
4151}
4152
ff1f525e 4153static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5 4154{
45a83f84 4155 struct drm_device *dev = arg;
2d1013dd 4156 struct drm_i915_private *dev_priv = dev->dev_private;
8291ee90 4157 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
38bde180
CW
4158 u32 flip_mask =
4159 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4160 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 4161 int pipe, ret = IRQ_NONE;
a266c7d5 4162
2dd2a883
ID
4163 if (!intel_irqs_enabled(dev_priv))
4164 return IRQ_NONE;
4165
1f814dac
ID
4166 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4167 disable_rpm_wakeref_asserts(dev_priv);
4168
a266c7d5 4169 iir = I915_READ(IIR);
38bde180
CW
4170 do {
4171 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 4172 bool blc_event = false;
a266c7d5
CW
4173
4174 /* Can't rely on pipestat interrupt bit in iir as it might
4175 * have been cleared after the pipestat interrupt was received.
4176 * It doesn't set the bit in iir again, but it still produces
4177 * interrupts (for non-MSI).
4178 */
222c7f51 4179 spin_lock(&dev_priv->irq_lock);
a266c7d5 4180 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
aaecdf61 4181 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
a266c7d5 4182
055e393f 4183 for_each_pipe(dev_priv, pipe) {
f0f59a00 4184 i915_reg_t reg = PIPESTAT(pipe);
a266c7d5
CW
4185 pipe_stats[pipe] = I915_READ(reg);
4186
38bde180 4187 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 4188 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4189 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 4190 irq_received = true;
a266c7d5
CW
4191 }
4192 }
222c7f51 4193 spin_unlock(&dev_priv->irq_lock);
a266c7d5
CW
4194
4195 if (!irq_received)
4196 break;
4197
a266c7d5 4198 /* Consume port. Then clear IIR or we'll miss events */
91d14251 4199 if (I915_HAS_HOTPLUG(dev_priv) &&
1ae3c34c
VS
4200 iir & I915_DISPLAY_PORT_INTERRUPT) {
4201 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4202 if (hotplug_status)
91d14251 4203 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1ae3c34c 4204 }
a266c7d5 4205
38bde180 4206 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4207 new_iir = I915_READ(IIR); /* Flush posted writes */
4208
a266c7d5 4209 if (iir & I915_USER_INTERRUPT)
4a570db5 4210 notify_ring(&dev_priv->engine[RCS]);
a266c7d5 4211
055e393f 4212 for_each_pipe(dev_priv, pipe) {
5a21b665
DV
4213 int plane = pipe;
4214 if (HAS_FBC(dev_priv))
4215 plane = !plane;
4216
4217 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4218 i915_handle_vblank(dev_priv, plane, pipe, iir))
4219 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
4220
4221 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4222 blc_event = true;
4356d586
DV
4223
4224 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
91d14251 4225 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2d9d2b0b 4226
1f7247c0
DV
4227 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4228 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4229 pipe);
a266c7d5
CW
4230 }
4231
a266c7d5 4232 if (blc_event || (iir & I915_ASLE_INTERRUPT))
91d14251 4233 intel_opregion_asle_intr(dev_priv);
a266c7d5
CW
4234
4235 /* With MSI, interrupts are only generated when iir
4236 * transitions from zero to nonzero. If another bit got
4237 * set while we were handling the existing iir bits, then
4238 * we would never get another interrupt.
4239 *
4240 * This is fine on non-MSI as well, as if we hit this path
4241 * we avoid exiting the interrupt handler only to generate
4242 * another one.
4243 *
4244 * Note that for MSI this could cause a stray interrupt report
4245 * if an interrupt landed in the time between writing IIR and
4246 * the posting read. This should be rare enough to never
4247 * trigger the 99% of 100,000 interrupts test for disabling
4248 * stray interrupts.
4249 */
38bde180 4250 ret = IRQ_HANDLED;
a266c7d5 4251 iir = new_iir;
38bde180 4252 } while (iir & ~flip_mask);
a266c7d5 4253
1f814dac
ID
4254 enable_rpm_wakeref_asserts(dev_priv);
4255
a266c7d5
CW
4256 return ret;
4257}
4258
4259static void i915_irq_uninstall(struct drm_device * dev)
4260{
2d1013dd 4261 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4262 int pipe;
4263
a266c7d5 4264 if (I915_HAS_HOTPLUG(dev)) {
0706f17c 4265 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
a266c7d5
CW
4266 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4267 }
4268
00d98ebd 4269 I915_WRITE16(HWSTAM, 0xffff);
055e393f 4270 for_each_pipe(dev_priv, pipe) {
55b39755 4271 /* Clear enable bits; then clear status bits */
a266c7d5 4272 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
4273 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4274 }
a266c7d5
CW
4275 I915_WRITE(IMR, 0xffffffff);
4276 I915_WRITE(IER, 0x0);
4277
a266c7d5
CW
4278 I915_WRITE(IIR, I915_READ(IIR));
4279}
4280
4281static void i965_irq_preinstall(struct drm_device * dev)
4282{
2d1013dd 4283 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4284 int pipe;
4285
0706f17c 4286 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
adca4730 4287 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4288
4289 I915_WRITE(HWSTAM, 0xeffe);
055e393f 4290 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4291 I915_WRITE(PIPESTAT(pipe), 0);
4292 I915_WRITE(IMR, 0xffffffff);
4293 I915_WRITE(IER, 0x0);
4294 POSTING_READ(IER);
4295}
4296
4297static int i965_irq_postinstall(struct drm_device *dev)
4298{
2d1013dd 4299 struct drm_i915_private *dev_priv = dev->dev_private;
bbba0a97 4300 u32 enable_mask;
a266c7d5
CW
4301 u32 error_mask;
4302
a266c7d5 4303 /* Unmask the interrupts that we always want on. */
bbba0a97 4304 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 4305 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
4306 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4307 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4308 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4309 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4310 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4311
4312 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
4313 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4314 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
4315 enable_mask |= I915_USER_INTERRUPT;
4316
91d14251 4317 if (IS_G4X(dev_priv))
bbba0a97 4318 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 4319
b79480ba
DV
4320 /* Interrupt setup is already guaranteed to be single-threaded, this is
4321 * just to make the assert_spin_locked check happy. */
d6207435 4322 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
4323 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4324 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4325 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 4326 spin_unlock_irq(&dev_priv->irq_lock);
a266c7d5 4327
a266c7d5
CW
4328 /*
4329 * Enable some error detection, note the instruction error mask
4330 * bit is reserved, so we leave it masked.
4331 */
91d14251 4332 if (IS_G4X(dev_priv)) {
a266c7d5
CW
4333 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4334 GM45_ERROR_MEM_PRIV |
4335 GM45_ERROR_CP_PRIV |
4336 I915_ERROR_MEMORY_REFRESH);
4337 } else {
4338 error_mask = ~(I915_ERROR_PAGE_TABLE |
4339 I915_ERROR_MEMORY_REFRESH);
4340 }
4341 I915_WRITE(EMR, error_mask);
4342
4343 I915_WRITE(IMR, dev_priv->irq_mask);
4344 I915_WRITE(IER, enable_mask);
4345 POSTING_READ(IER);
4346
0706f17c 4347 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
20afbda2
DV
4348 POSTING_READ(PORT_HOTPLUG_EN);
4349
91d14251 4350 i915_enable_asle_pipestat(dev_priv);
20afbda2
DV
4351
4352 return 0;
4353}
4354
91d14251 4355static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
20afbda2 4356{
20afbda2
DV
4357 u32 hotplug_en;
4358
b5ea2d56
DV
4359 assert_spin_locked(&dev_priv->irq_lock);
4360
778eb334
VS
4361 /* Note HDMI and DP share hotplug bits */
4362 /* enable bits are the same for all generations */
91d14251 4363 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
778eb334
VS
4364 /* Programming the CRT detection parameters tends
4365 to generate a spurious hotplug event about three
4366 seconds later. So just do it once.
4367 */
91d14251 4368 if (IS_G4X(dev_priv))
778eb334 4369 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
778eb334
VS
4370 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4371
4372 /* Ignore TV since it's buggy */
0706f17c 4373 i915_hotplug_interrupt_update_locked(dev_priv,
f9e3dc78
JN
4374 HOTPLUG_INT_EN_MASK |
4375 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4376 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4377 hotplug_en);
a266c7d5
CW
4378}
4379
ff1f525e 4380static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5 4381{
45a83f84 4382 struct drm_device *dev = arg;
2d1013dd 4383 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4384 u32 iir, new_iir;
4385 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 4386 int ret = IRQ_NONE, pipe;
21ad8330
VS
4387 u32 flip_mask =
4388 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4389 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 4390
2dd2a883
ID
4391 if (!intel_irqs_enabled(dev_priv))
4392 return IRQ_NONE;
4393
1f814dac
ID
4394 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4395 disable_rpm_wakeref_asserts(dev_priv);
4396
a266c7d5
CW
4397 iir = I915_READ(IIR);
4398
a266c7d5 4399 for (;;) {
501e01d7 4400 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
4401 bool blc_event = false;
4402
a266c7d5
CW
4403 /* Can't rely on pipestat interrupt bit in iir as it might
4404 * have been cleared after the pipestat interrupt was received.
4405 * It doesn't set the bit in iir again, but it still produces
4406 * interrupts (for non-MSI).
4407 */
222c7f51 4408 spin_lock(&dev_priv->irq_lock);
a266c7d5 4409 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
aaecdf61 4410 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
a266c7d5 4411
055e393f 4412 for_each_pipe(dev_priv, pipe) {
f0f59a00 4413 i915_reg_t reg = PIPESTAT(pipe);
a266c7d5
CW
4414 pipe_stats[pipe] = I915_READ(reg);
4415
4416 /*
4417 * Clear the PIPE*STAT regs before the IIR
4418 */
4419 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4420 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 4421 irq_received = true;
a266c7d5
CW
4422 }
4423 }
222c7f51 4424 spin_unlock(&dev_priv->irq_lock);
a266c7d5
CW
4425
4426 if (!irq_received)
4427 break;
4428
4429 ret = IRQ_HANDLED;
4430
4431 /* Consume port. Then clear IIR or we'll miss events */
1ae3c34c
VS
4432 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4433 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4434 if (hotplug_status)
91d14251 4435 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1ae3c34c 4436 }
a266c7d5 4437
21ad8330 4438 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4439 new_iir = I915_READ(IIR); /* Flush posted writes */
4440
a266c7d5 4441 if (iir & I915_USER_INTERRUPT)
4a570db5 4442 notify_ring(&dev_priv->engine[RCS]);
a266c7d5 4443 if (iir & I915_BSD_USER_INTERRUPT)
4a570db5 4444 notify_ring(&dev_priv->engine[VCS]);
a266c7d5 4445
055e393f 4446 for_each_pipe(dev_priv, pipe) {
5a21b665
DV
4447 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4448 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4449 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
4450
4451 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4452 blc_event = true;
4356d586
DV
4453
4454 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
91d14251 4455 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
a266c7d5 4456
1f7247c0
DV
4457 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4458 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2d9d2b0b 4459 }
a266c7d5
CW
4460
4461 if (blc_event || (iir & I915_ASLE_INTERRUPT))
91d14251 4462 intel_opregion_asle_intr(dev_priv);
a266c7d5 4463
515ac2bb 4464 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
91d14251 4465 gmbus_irq_handler(dev_priv);
515ac2bb 4466
a266c7d5
CW
4467 /* With MSI, interrupts are only generated when iir
4468 * transitions from zero to nonzero. If another bit got
4469 * set while we were handling the existing iir bits, then
4470 * we would never get another interrupt.
4471 *
4472 * This is fine on non-MSI as well, as if we hit this path
4473 * we avoid exiting the interrupt handler only to generate
4474 * another one.
4475 *
4476 * Note that for MSI this could cause a stray interrupt report
4477 * if an interrupt landed in the time between writing IIR and
4478 * the posting read. This should be rare enough to never
4479 * trigger the 99% of 100,000 interrupts test for disabling
4480 * stray interrupts.
4481 */
4482 iir = new_iir;
4483 }
4484
1f814dac
ID
4485 enable_rpm_wakeref_asserts(dev_priv);
4486
a266c7d5
CW
4487 return ret;
4488}
4489
4490static void i965_irq_uninstall(struct drm_device * dev)
4491{
2d1013dd 4492 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4493 int pipe;
4494
4495 if (!dev_priv)
4496 return;
4497
0706f17c 4498 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
adca4730 4499 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4500
4501 I915_WRITE(HWSTAM, 0xffffffff);
055e393f 4502 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4503 I915_WRITE(PIPESTAT(pipe), 0);
4504 I915_WRITE(IMR, 0xffffffff);
4505 I915_WRITE(IER, 0x0);
4506
055e393f 4507 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4508 I915_WRITE(PIPESTAT(pipe),
4509 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4510 I915_WRITE(IIR, I915_READ(IIR));
4511}
4512
fca52a55
DV
4513/**
4514 * intel_irq_init - initializes irq support
4515 * @dev_priv: i915 device instance
4516 *
4517 * This function initializes all the irq support including work items, timers
4518 * and all the vtables. It does not setup the interrupt itself though.
4519 */
b963291c 4520void intel_irq_init(struct drm_i915_private *dev_priv)
f71d4af4 4521{
b963291c 4522 struct drm_device *dev = dev_priv->dev;
8b2e326d 4523
77913b39
JN
4524 intel_hpd_init_work(dev_priv);
4525
c6a828d3 4526 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4527 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4528
a6706b45 4529 /* Let's track the enabled rps events */
666a4537 4530 if (IS_VALLEYVIEW(dev_priv))
6c65a587 4531 /* WaGsvRC0ResidencyMethod:vlv */
6f4b12f8 4532 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
31685c25
D
4533 else
4534 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
a6706b45 4535
1800ad25
SAK
4536 dev_priv->rps.pm_intr_keep = 0;
4537
4538 /*
4539 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4540 * if GEN6_PM_UP_EI_EXPIRED is masked.
4541 *
4542 * TODO: verify if this can be reproduced on VLV,CHV.
4543 */
4544 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4545 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4546
4547 if (INTEL_INFO(dev_priv)->gen >= 8)
4548 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
4549
737b1506
CW
4550 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4551 i915_hangcheck_elapsed);
61bac78e 4552
b963291c 4553 if (IS_GEN2(dev_priv)) {
4cdb83ec
VS
4554 dev->max_vblank_count = 0;
4555 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
b963291c 4556 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
f71d4af4 4557 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
fd8f507c 4558 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
391f75e2
VS
4559 } else {
4560 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4561 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4562 }
4563
21da2700
VS
4564 /*
4565 * Opt out of the vblank disable timer on everything except gen2.
4566 * Gen2 doesn't have a hardware frame counter and so depends on
4567 * vblank interrupts to produce sane vblank seuquence numbers.
4568 */
b963291c 4569 if (!IS_GEN2(dev_priv))
21da2700
VS
4570 dev->vblank_disable_immediate = true;
4571
f3a5c3f6
DV
4572 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4573 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
f71d4af4 4574
b963291c 4575 if (IS_CHERRYVIEW(dev_priv)) {
43f328d7
VS
4576 dev->driver->irq_handler = cherryview_irq_handler;
4577 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4578 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4579 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4580 dev->driver->enable_vblank = valleyview_enable_vblank;
4581 dev->driver->disable_vblank = valleyview_disable_vblank;
4582 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
b963291c 4583 } else if (IS_VALLEYVIEW(dev_priv)) {
7e231dbe
JB
4584 dev->driver->irq_handler = valleyview_irq_handler;
4585 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4586 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4587 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4588 dev->driver->enable_vblank = valleyview_enable_vblank;
4589 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4590 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
b963291c 4591 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
abd58f01 4592 dev->driver->irq_handler = gen8_irq_handler;
723761b8 4593 dev->driver->irq_preinstall = gen8_irq_reset;
abd58f01
BW
4594 dev->driver->irq_postinstall = gen8_irq_postinstall;
4595 dev->driver->irq_uninstall = gen8_irq_uninstall;
4596 dev->driver->enable_vblank = gen8_enable_vblank;
4597 dev->driver->disable_vblank = gen8_disable_vblank;
6dbf30ce 4598 if (IS_BROXTON(dev))
e0a20ad7 4599 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
6dbf30ce
VS
4600 else if (HAS_PCH_SPT(dev))
4601 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4602 else
3a3b3c7d 4603 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
f71d4af4
JB
4604 } else if (HAS_PCH_SPLIT(dev)) {
4605 dev->driver->irq_handler = ironlake_irq_handler;
723761b8 4606 dev->driver->irq_preinstall = ironlake_irq_reset;
f71d4af4
JB
4607 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4608 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4609 dev->driver->enable_vblank = ironlake_enable_vblank;
4610 dev->driver->disable_vblank = ironlake_disable_vblank;
23bb4cb5 4611 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
f71d4af4 4612 } else {
7e22dbbb 4613 if (IS_GEN2(dev_priv)) {
c2798b19
CW
4614 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4615 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4616 dev->driver->irq_handler = i8xx_irq_handler;
4617 dev->driver->irq_uninstall = i8xx_irq_uninstall;
7e22dbbb 4618 } else if (IS_GEN3(dev_priv)) {
a266c7d5
CW
4619 dev->driver->irq_preinstall = i915_irq_preinstall;
4620 dev->driver->irq_postinstall = i915_irq_postinstall;
4621 dev->driver->irq_uninstall = i915_irq_uninstall;
4622 dev->driver->irq_handler = i915_irq_handler;
c2798b19 4623 } else {
a266c7d5
CW
4624 dev->driver->irq_preinstall = i965_irq_preinstall;
4625 dev->driver->irq_postinstall = i965_irq_postinstall;
4626 dev->driver->irq_uninstall = i965_irq_uninstall;
4627 dev->driver->irq_handler = i965_irq_handler;
c2798b19 4628 }
778eb334
VS
4629 if (I915_HAS_HOTPLUG(dev_priv))
4630 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
f71d4af4
JB
4631 dev->driver->enable_vblank = i915_enable_vblank;
4632 dev->driver->disable_vblank = i915_disable_vblank;
4633 }
4634}
20afbda2 4635
fca52a55
DV
4636/**
4637 * intel_irq_install - enables the hardware interrupt
4638 * @dev_priv: i915 device instance
4639 *
4640 * This function enables the hardware interrupt handling, but leaves the hotplug
4641 * handling still disabled. It is called after intel_irq_init().
4642 *
4643 * In the driver load and resume code we need working interrupts in a few places
4644 * but don't want to deal with the hassle of concurrent probe and hotplug
4645 * workers. Hence the split into this two-stage approach.
4646 */
2aeb7d3a
DV
4647int intel_irq_install(struct drm_i915_private *dev_priv)
4648{
4649 /*
4650 * We enable some interrupt sources in our postinstall hooks, so mark
4651 * interrupts as enabled _before_ actually enabling them to avoid
4652 * special cases in our ordering checks.
4653 */
4654 dev_priv->pm.irqs_enabled = true;
4655
4656 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4657}
4658
fca52a55
DV
4659/**
4660 * intel_irq_uninstall - finilizes all irq handling
4661 * @dev_priv: i915 device instance
4662 *
4663 * This stops interrupt and hotplug handling and unregisters and frees all
4664 * resources acquired in the init functions.
4665 */
2aeb7d3a
DV
4666void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4667{
4668 drm_irq_uninstall(dev_priv->dev);
4669 intel_hpd_cancel_work(dev_priv);
4670 dev_priv->pm.irqs_enabled = false;
4671}
4672
fca52a55
DV
4673/**
4674 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4675 * @dev_priv: i915 device instance
4676 *
4677 * This function is used to disable interrupts at runtime, both in the runtime
4678 * pm and the system suspend/resume code.
4679 */
b963291c 4680void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
c67a470b 4681{
b963291c 4682 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
2aeb7d3a 4683 dev_priv->pm.irqs_enabled = false;
2dd2a883 4684 synchronize_irq(dev_priv->dev->irq);
c67a470b
PZ
4685}
4686
fca52a55
DV
4687/**
4688 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4689 * @dev_priv: i915 device instance
4690 *
4691 * This function is used to enable interrupts at runtime, both in the runtime
4692 * pm and the system suspend/resume code.
4693 */
b963291c 4694void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
c67a470b 4695{
2aeb7d3a 4696 dev_priv->pm.irqs_enabled = true;
b963291c
DV
4697 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4698 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
c67a470b 4699}
This page took 1.265999 seconds and 5 git commands to generate.