drm/i915: Deal with video overlay on GPU reset
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
59ea9054 81#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
73bbf6bd 86#define GRDOM_RESET_STATUS (1<<1)
5ccce180 87#define GRDOM_RESET_ENABLE (1<<0)
585fb111 88
b3a3f03d
VS
89#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
90#define ILK_GRDOM_FULL (0<<1)
91#define ILK_GRDOM_RENDER (1<<1)
92#define ILK_GRDOM_MEDIA (3<<1)
93#define ILK_GRDOM_MASK (3<<1)
94#define ILK_GRDOM_RESET_ENABLE (1<<0)
95
07b7ddd9
JB
96#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
97#define GEN6_MBC_SNPCR_SHIFT 21
98#define GEN6_MBC_SNPCR_MASK (3<<21)
99#define GEN6_MBC_SNPCR_MAX (0<<21)
100#define GEN6_MBC_SNPCR_MED (1<<21)
101#define GEN6_MBC_SNPCR_LOW (2<<21)
102#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
103
9e72b46c
ID
104#define VLV_G3DCTL 0x9024
105#define VLV_GSCKGCTL 0x9028
106
5eb719cd
DV
107#define GEN6_MBCTL 0x0907c
108#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
109#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
110#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
111#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
112#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
113
cff458c2
EA
114#define GEN6_GDRST 0x941c
115#define GEN6_GRDOM_FULL (1 << 0)
116#define GEN6_GRDOM_RENDER (1 << 1)
117#define GEN6_GRDOM_MEDIA (1 << 2)
118#define GEN6_GRDOM_BLT (1 << 3)
119
5eb719cd
DV
120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
94e409c1
BW
125#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
126#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
127
5eb719cd
DV
128#define GAM_ECOCHK 0x4090
129#define ECOCHK_SNB_BIT (1<<10)
e3dff585 130#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
131#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
133#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
134#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
135#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
136#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
137#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 138
48ecfa10 139#define GAC_ECO_BITS 0x14090
3b9d7888 140#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
141#define ECOBITS_PPGTT_CACHE64B (3<<8)
142#define ECOBITS_PPGTT_CACHE4B (0<<8)
143
be901a5a
DV
144#define GAB_CTL 0x24000
145#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
146
40bae736
DV
147#define GEN7_BIOS_RESERVED 0x1082C0
148#define GEN7_BIOS_RESERVED_1M (0 << 5)
149#define GEN7_BIOS_RESERVED_256K (1 << 5)
150#define GEN8_BIOS_RESERVED_SHIFT 7
151#define GEN7_BIOS_RESERVED_MASK 0x1
152#define GEN8_BIOS_RESERVED_MASK 0x3
153
154
585fb111
JB
155/* VGA stuff */
156
157#define VGA_ST01_MDA 0x3ba
158#define VGA_ST01_CGA 0x3da
159
160#define VGA_MSR_WRITE 0x3c2
161#define VGA_MSR_READ 0x3cc
162#define VGA_MSR_MEM_EN (1<<1)
163#define VGA_MSR_CGA_MODE (1<<0)
164
5434fd92 165#define VGA_SR_INDEX 0x3c4
f930ddd0 166#define SR01 1
5434fd92 167#define VGA_SR_DATA 0x3c5
585fb111
JB
168
169#define VGA_AR_INDEX 0x3c0
170#define VGA_AR_VID_EN (1<<5)
171#define VGA_AR_DATA_WRITE 0x3c0
172#define VGA_AR_DATA_READ 0x3c1
173
174#define VGA_GR_INDEX 0x3ce
175#define VGA_GR_DATA 0x3cf
176/* GR05 */
177#define VGA_GR_MEM_READ_MODE_SHIFT 3
178#define VGA_GR_MEM_READ_MODE_PLANE 1
179/* GR06 */
180#define VGA_GR_MEM_MODE_MASK 0xc
181#define VGA_GR_MEM_MODE_SHIFT 2
182#define VGA_GR_MEM_A0000_AFFFF 0
183#define VGA_GR_MEM_A0000_BFFFF 1
184#define VGA_GR_MEM_B0000_B7FFF 2
185#define VGA_GR_MEM_B0000_BFFFF 3
186
187#define VGA_DACMASK 0x3c6
188#define VGA_DACRX 0x3c7
189#define VGA_DACWX 0x3c8
190#define VGA_DACDATA 0x3c9
191
192#define VGA_CR_INDEX_MDA 0x3b4
193#define VGA_CR_DATA_MDA 0x3b5
194#define VGA_CR_INDEX_CGA 0x3d4
195#define VGA_CR_DATA_CGA 0x3d5
196
351e3db2
BV
197/*
198 * Instruction field definitions used by the command parser
199 */
200#define INSTR_CLIENT_SHIFT 29
201#define INSTR_CLIENT_MASK 0xE0000000
202#define INSTR_MI_CLIENT 0x0
203#define INSTR_BC_CLIENT 0x2
204#define INSTR_RC_CLIENT 0x3
205#define INSTR_SUBCLIENT_SHIFT 27
206#define INSTR_SUBCLIENT_MASK 0x18000000
207#define INSTR_MEDIA_SUBCLIENT 0x2
208
585fb111
JB
209/*
210 * Memory interface instructions used by the kernel
211 */
212#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
213/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
214#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
215
216#define MI_NOOP MI_INSTR(0, 0)
217#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
218#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 219#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
220#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
221#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
222#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
223#define MI_FLUSH MI_INSTR(0x04, 0)
224#define MI_READ_FLUSH (1 << 0)
225#define MI_EXE_FLUSH (1 << 1)
226#define MI_NO_WRITE_FLUSH (1 << 2)
227#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
228#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 229#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
230#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
231#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
232#define MI_ARB_ENABLE (1<<0)
233#define MI_ARB_DISABLE (0<<0)
585fb111 234#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
235#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
236#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 237#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
238#define MI_OVERLAY_CONTINUE (0x0<<21)
239#define MI_OVERLAY_ON (0x1<<21)
240#define MI_OVERLAY_OFF (0x2<<21)
585fb111 241#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 242#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 243#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 244#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
245/* IVB has funny definitions for which plane to flip. */
246#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
247#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
248#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
249#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
250#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
251#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
252/* SKL ones */
253#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
254#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
255#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
256#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
257#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
258#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
259#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
260#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
261#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 262#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
263#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
264#define MI_SEMAPHORE_UPDATE (1<<21)
265#define MI_SEMAPHORE_COMPARE (1<<20)
266#define MI_SEMAPHORE_REGISTER (1<<18)
267#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
268#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
269#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
270#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
271#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
272#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
273#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
274#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
275#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
276#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
277#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
278#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
279#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
280#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
281#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
282#define MI_MM_SPACE_GTT (1<<8)
283#define MI_MM_SPACE_PHYSICAL (0<<8)
284#define MI_SAVE_EXT_STATE_EN (1<<3)
285#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 286#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 287#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
288#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
289#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
290#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
291#define MI_SEMAPHORE_POLL (1<<15)
292#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 293#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
4da46e1e 294#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
585fb111
JB
295#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
296#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
297#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
298/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
299 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
300 * simply ignores the register load under certain conditions.
301 * - One can actually load arbitrary many arbitrary registers: Simply issue x
302 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
303 */
7ec55f46 304#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 305#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 306#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 307#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 308#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 309#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
310#define MI_FLUSH_DW_STORE_INDEX (1<<21)
311#define MI_INVALIDATE_TLB (1<<18)
312#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 313#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 314#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
315#define MI_INVALIDATE_BSD (1<<7)
316#define MI_FLUSH_DW_USE_GTT (1<<2)
317#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 318#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
319#define MI_BATCH_NON_SECURE (1)
320/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 321#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 322#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 323#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 324#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 325#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 326#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 327
f1f55cc0
NR
328#define MI_PREDICATE_SRC0 (0x2400)
329#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
330
331#define MI_PREDICATE_RESULT_2 (0x2214)
332#define LOWER_SLICE_ENABLED (1<<0)
333#define LOWER_SLICE_DISABLED (0<<0)
334
585fb111
JB
335/*
336 * 3D instructions used by the kernel
337 */
338#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
339
340#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
341#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
342#define SC_UPDATE_SCISSOR (0x1<<1)
343#define SC_ENABLE_MASK (0x1<<0)
344#define SC_ENABLE (0x1<<0)
345#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
346#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
347#define SCI_YMIN_MASK (0xffff<<16)
348#define SCI_XMIN_MASK (0xffff<<0)
349#define SCI_YMAX_MASK (0xffff<<16)
350#define SCI_XMAX_MASK (0xffff<<0)
351#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
352#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
353#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
354#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
355#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
356#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
357#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
358#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
359#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
360
361#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
362#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
363#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
364#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
365#define BLT_WRITE_A (2<<20)
366#define BLT_WRITE_RGB (1<<20)
367#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
368#define BLT_DEPTH_8 (0<<24)
369#define BLT_DEPTH_16_565 (1<<24)
370#define BLT_DEPTH_16_1555 (2<<24)
371#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
372#define BLT_ROP_SRC_COPY (0xcc<<16)
373#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
374#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
375#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
376#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
377#define ASYNC_FLIP (1<<22)
378#define DISPLAY_PLANE_A (0<<20)
379#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 380#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 381#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 382#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 383#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 384#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 385#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 386#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 387#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
388#define PIPE_CONTROL_DEPTH_STALL (1<<13)
389#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 390#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
391#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
392#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
393#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
394#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 395#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
396#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
397#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
398#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 399#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 400#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 401#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 402
3a6fa984
BV
403/*
404 * Commands used only by the command parser
405 */
406#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
407#define MI_ARB_CHECK MI_INSTR(0x05, 0)
408#define MI_RS_CONTROL MI_INSTR(0x06, 0)
409#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
410#define MI_PREDICATE MI_INSTR(0x0C, 0)
411#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
412#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 413#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
414#define MI_URB_CLEAR MI_INSTR(0x19, 0)
415#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
416#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
417#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
418#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
419#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
420#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
421#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
422#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
423#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
424#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
425
426#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
427#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
428#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
429#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
430#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
431#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
432#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
433 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
434#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
435 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
436#define GFX_OP_3DSTATE_SO_DECL_LIST \
437 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
438
439#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
440 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
441#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
442 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
443#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
444 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
445#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
446 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
447#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
448 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
449
450#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
451
452#define COLOR_BLT ((0x2<<29)|(0x40<<22))
453#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 454
5947de9b
BV
455/*
456 * Registers used only by the command parser
457 */
458#define BCS_SWCTRL 0x22200
459
460#define HS_INVOCATION_COUNT 0x2300
461#define DS_INVOCATION_COUNT 0x2308
462#define IA_VERTICES_COUNT 0x2310
463#define IA_PRIMITIVES_COUNT 0x2318
464#define VS_INVOCATION_COUNT 0x2320
465#define GS_INVOCATION_COUNT 0x2328
466#define GS_PRIMITIVES_COUNT 0x2330
467#define CL_INVOCATION_COUNT 0x2338
468#define CL_PRIMITIVES_COUNT 0x2340
469#define PS_INVOCATION_COUNT 0x2348
470#define PS_DEPTH_COUNT 0x2350
471
472/* There are the 4 64-bit counter registers, one for each stream output */
473#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
474
113a0476
BV
475#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
476
477#define GEN7_3DPRIM_END_OFFSET 0x2420
478#define GEN7_3DPRIM_START_VERTEX 0x2430
479#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
480#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
481#define GEN7_3DPRIM_START_INSTANCE 0x243C
482#define GEN7_3DPRIM_BASE_VERTEX 0x2440
483
180b813c
KG
484#define OACONTROL 0x2360
485
220375aa
BV
486#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
487#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
488#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
489 _GEN7_PIPEA_DE_LOAD_SL, \
490 _GEN7_PIPEB_DE_LOAD_SL)
491
dc96e9b8
CW
492/*
493 * Reset registers
494 */
495#define DEBUG_RESET_I830 0x6070
496#define DEBUG_RESET_FULL (1<<7)
497#define DEBUG_RESET_RENDER (1<<8)
498#define DEBUG_RESET_DISPLAY (1<<9)
499
57f350b6 500/*
5a09ae9f
JN
501 * IOSF sideband
502 */
503#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
504#define IOSF_DEVFN_SHIFT 24
505#define IOSF_OPCODE_SHIFT 16
506#define IOSF_PORT_SHIFT 8
507#define IOSF_BYTE_ENABLES_SHIFT 4
508#define IOSF_BAR_SHIFT 1
509#define IOSF_SB_BUSY (1<<0)
f3419158 510#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
511#define IOSF_PORT_PUNIT 0x4
512#define IOSF_PORT_NC 0x11
513#define IOSF_PORT_DPIO 0x12
a09caddd 514#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
515#define IOSF_PORT_GPIO_NC 0x13
516#define IOSF_PORT_CCK 0x14
517#define IOSF_PORT_CCU 0xA9
518#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 519#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
520#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
521#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
522
30a970c6
JB
523/* See configdb bunit SB addr map */
524#define BUNIT_REG_BISOC 0x11
525
30a970c6 526#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
527#define DSPFREQSTAT_SHIFT_CHV 24
528#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
529#define DSPFREQGUAR_SHIFT_CHV 8
530#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
531#define DSPFREQSTAT_SHIFT 30
532#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
533#define DSPFREQGUAR_SHIFT 14
534#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
26972b0a
VS
535#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
536#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
537#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
538#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
539#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
540#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
541#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
542#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
543#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
544#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
545#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
546#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
547
548/* See the PUNIT HAS v0.8 for the below bits */
549enum punit_power_well {
550 PUNIT_POWER_WELL_RENDER = 0,
551 PUNIT_POWER_WELL_MEDIA = 1,
552 PUNIT_POWER_WELL_DISP2D = 3,
553 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
554 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
555 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
556 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
557 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
558 PUNIT_POWER_WELL_DPIO_RX0 = 10,
559 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 560 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
561 /* FIXME: guesswork below */
562 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
563 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
564 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
565
566 PUNIT_POWER_WELL_NUM,
567};
568
02f4c9e0
CML
569#define PUNIT_REG_PWRGT_CTRL 0x60
570#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
571#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
572#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
573#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
574#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
575#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 576
5a09ae9f
JN
577#define PUNIT_REG_GPU_LFM 0xd3
578#define PUNIT_REG_GPU_FREQ_REQ 0xd4
579#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 580#define GPLLENABLE (1<<4)
e8474409 581#define GENFREQSTATUS (1<<0)
5a09ae9f 582#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 583#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
584
585#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
586#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
587
2b6b3a09
D
588#define PUNIT_GPU_STATUS_REG 0xdb
589#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
590#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
591#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
592#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
593
594#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
595#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
596#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
597
5a09ae9f
JN
598#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
599#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
600#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
601#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
602#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
603#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
604#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
605#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
606#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
607#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
608
31685c25
D
609#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
610#define VLV_RP_UP_EI_THRESHOLD 90
611#define VLV_RP_DOWN_EI_THRESHOLD 70
612#define VLV_INT_COUNT_FOR_DOWN_EI 5
613
be4fc046 614/* vlv2 north clock has */
24eb2d59
CML
615#define CCK_FUSE_REG 0x8
616#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 617#define CCK_REG_DSI_PLL_FUSE 0x44
618#define CCK_REG_DSI_PLL_CONTROL 0x48
619#define DSI_PLL_VCO_EN (1 << 31)
620#define DSI_PLL_LDO_GATE (1 << 30)
621#define DSI_PLL_P1_POST_DIV_SHIFT 17
622#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
623#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
624#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
625#define DSI_PLL_MUX_MASK (3 << 9)
626#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
627#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
628#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
629#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
630#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
631#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
632#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
633#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
634#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
635#define DSI_PLL_LOCK (1 << 0)
636#define CCK_REG_DSI_PLL_DIVIDER 0x4c
637#define DSI_PLL_LFSR (1 << 31)
638#define DSI_PLL_FRACTION_EN (1 << 30)
639#define DSI_PLL_FRAC_COUNTER_SHIFT 27
640#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
641#define DSI_PLL_USYNC_CNT_SHIFT 18
642#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
643#define DSI_PLL_N1_DIV_SHIFT 16
644#define DSI_PLL_N1_DIV_MASK (3 << 16)
645#define DSI_PLL_M1_DIV_SHIFT 0
646#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 647#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
648#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
649#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
650#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
651#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
652#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 653
0e767189
VS
654/**
655 * DOC: DPIO
656 *
657 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
658 * ports. DPIO is the name given to such a display PHY. These PHYs
659 * don't follow the standard programming model using direct MMIO
660 * registers, and instead their registers must be accessed trough IOSF
661 * sideband. VLV has one such PHY for driving ports B and C, and CHV
662 * adds another PHY for driving port D. Each PHY responds to specific
663 * IOSF-SB port.
664 *
665 * Each display PHY is made up of one or two channels. Each channel
666 * houses a common lane part which contains the PLL and other common
667 * logic. CH0 common lane also contains the IOSF-SB logic for the
668 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
669 * must be running when any DPIO registers are accessed.
670 *
671 * In addition to having their own registers, the PHYs are also
672 * controlled through some dedicated signals from the display
673 * controller. These include PLL reference clock enable, PLL enable,
674 * and CRI clock selection, for example.
675 *
676 * Eeach channel also has two splines (also called data lanes), and
677 * each spline is made up of one Physical Access Coding Sub-Layer
678 * (PCS) block and two TX lanes. So each channel has two PCS blocks
679 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
680 * data/clock pairs depending on the output type.
681 *
682 * Additionally the PHY also contains an AUX lane with AUX blocks
683 * for each channel. This is used for DP AUX communication, but
684 * this fact isn't really relevant for the driver since AUX is
685 * controlled from the display controller side. No DPIO registers
686 * need to be accessed during AUX communication,
687 *
688 * Generally the common lane corresponds to the pipe and
32197aab 689 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
690 *
691 * For dual channel PHY (VLV/CHV):
692 *
693 * pipe A == CMN/PLL/REF CH0
54d9d493 694 *
0e767189
VS
695 * pipe B == CMN/PLL/REF CH1
696 *
697 * port B == PCS/TX CH0
698 *
699 * port C == PCS/TX CH1
700 *
701 * This is especially important when we cross the streams
702 * ie. drive port B with pipe B, or port C with pipe A.
703 *
704 * For single channel PHY (CHV):
705 *
706 * pipe C == CMN/PLL/REF CH0
707 *
708 * port D == PCS/TX CH0
709 *
710 * Note: digital port B is DDI0, digital port C is DDI1,
711 * digital port D is DDI2
712 */
713/*
714 * Dual channel PHY (VLV/CHV)
715 * ---------------------------------
716 * | CH0 | CH1 |
717 * | CMN/PLL/REF | CMN/PLL/REF |
718 * |---------------|---------------| Display PHY
719 * | PCS01 | PCS23 | PCS01 | PCS23 |
720 * |-------|-------|-------|-------|
721 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
722 * ---------------------------------
723 * | DDI0 | DDI1 | DP/HDMI ports
724 * ---------------------------------
598fac6b 725 *
0e767189
VS
726 * Single channel PHY (CHV)
727 * -----------------
728 * | CH0 |
729 * | CMN/PLL/REF |
730 * |---------------| Display PHY
731 * | PCS01 | PCS23 |
732 * |-------|-------|
733 * |TX0|TX1|TX2|TX3|
734 * -----------------
735 * | DDI2 | DP/HDMI port
736 * -----------------
57f350b6 737 */
5a09ae9f 738#define DPIO_DEVFN 0
5a09ae9f 739
54d9d493 740#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
741#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
742#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
743#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 744#define DPIO_CMNRST (1<<0)
57f350b6 745
e4607fcf
CML
746#define DPIO_PHY(pipe) ((pipe) >> 1)
747#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
748
598fac6b
DV
749/*
750 * Per pipe/PLL DPIO regs
751 */
ab3c759a 752#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 753#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
754#define DPIO_POST_DIV_DAC 0
755#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
756#define DPIO_POST_DIV_LVDS1 2
757#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
758#define DPIO_K_SHIFT (24) /* 4 bits */
759#define DPIO_P1_SHIFT (21) /* 3 bits */
760#define DPIO_P2_SHIFT (16) /* 5 bits */
761#define DPIO_N_SHIFT (12) /* 4 bits */
762#define DPIO_ENABLE_CALIBRATION (1<<11)
763#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
764#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
765#define _VLV_PLL_DW3_CH1 0x802c
766#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 767
ab3c759a 768#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
769#define DPIO_REFSEL_OVERRIDE 27
770#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
771#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
772#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 773#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
774#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
775#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
776#define _VLV_PLL_DW5_CH1 0x8034
777#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 778
ab3c759a
CML
779#define _VLV_PLL_DW7_CH0 0x801c
780#define _VLV_PLL_DW7_CH1 0x803c
781#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 782
ab3c759a
CML
783#define _VLV_PLL_DW8_CH0 0x8040
784#define _VLV_PLL_DW8_CH1 0x8060
785#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 786
ab3c759a
CML
787#define VLV_PLL_DW9_BCAST 0xc044
788#define _VLV_PLL_DW9_CH0 0x8044
789#define _VLV_PLL_DW9_CH1 0x8064
790#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 791
ab3c759a
CML
792#define _VLV_PLL_DW10_CH0 0x8048
793#define _VLV_PLL_DW10_CH1 0x8068
794#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 795
ab3c759a
CML
796#define _VLV_PLL_DW11_CH0 0x804c
797#define _VLV_PLL_DW11_CH1 0x806c
798#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 799
ab3c759a
CML
800/* Spec for ref block start counts at DW10 */
801#define VLV_REF_DW13 0x80ac
598fac6b 802
ab3c759a 803#define VLV_CMN_DW0 0x8100
dc96e9b8 804
598fac6b
DV
805/*
806 * Per DDI channel DPIO regs
807 */
808
ab3c759a
CML
809#define _VLV_PCS_DW0_CH0 0x8200
810#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
811#define DPIO_PCS_TX_LANE2_RESET (1<<16)
812#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
813#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
814#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 815#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 816
97fd4d5c
VS
817#define _VLV_PCS01_DW0_CH0 0x200
818#define _VLV_PCS23_DW0_CH0 0x400
819#define _VLV_PCS01_DW0_CH1 0x2600
820#define _VLV_PCS23_DW0_CH1 0x2800
821#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
822#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
823
ab3c759a
CML
824#define _VLV_PCS_DW1_CH0 0x8204
825#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 826#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
827#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
828#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
829#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
830#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
831#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
832
97fd4d5c
VS
833#define _VLV_PCS01_DW1_CH0 0x204
834#define _VLV_PCS23_DW1_CH0 0x404
835#define _VLV_PCS01_DW1_CH1 0x2604
836#define _VLV_PCS23_DW1_CH1 0x2804
837#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
838#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
839
ab3c759a
CML
840#define _VLV_PCS_DW8_CH0 0x8220
841#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
842#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
843#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
844#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
845
846#define _VLV_PCS01_DW8_CH0 0x0220
847#define _VLV_PCS23_DW8_CH0 0x0420
848#define _VLV_PCS01_DW8_CH1 0x2620
849#define _VLV_PCS23_DW8_CH1 0x2820
850#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
851#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
852
853#define _VLV_PCS_DW9_CH0 0x8224
854#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
855#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
856#define DPIO_PCS_TX2MARGIN_000 (0<<13)
857#define DPIO_PCS_TX2MARGIN_101 (1<<13)
858#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
859#define DPIO_PCS_TX1MARGIN_000 (0<<10)
860#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
861#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
862
a02ef3c7
VS
863#define _VLV_PCS01_DW9_CH0 0x224
864#define _VLV_PCS23_DW9_CH0 0x424
865#define _VLV_PCS01_DW9_CH1 0x2624
866#define _VLV_PCS23_DW9_CH1 0x2824
867#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
868#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
869
9d556c99
CML
870#define _CHV_PCS_DW10_CH0 0x8228
871#define _CHV_PCS_DW10_CH1 0x8428
872#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
873#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
874#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
875#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
876#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
877#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
878#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
879#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
880#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
881
1966e59e
VS
882#define _VLV_PCS01_DW10_CH0 0x0228
883#define _VLV_PCS23_DW10_CH0 0x0428
884#define _VLV_PCS01_DW10_CH1 0x2628
885#define _VLV_PCS23_DW10_CH1 0x2828
886#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
887#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
888
ab3c759a
CML
889#define _VLV_PCS_DW11_CH0 0x822c
890#define _VLV_PCS_DW11_CH1 0x842c
570e2a74
VS
891#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
892#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
893#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
894#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
895
570e2a74
VS
896#define _VLV_PCS01_DW11_CH0 0x022c
897#define _VLV_PCS23_DW11_CH0 0x042c
898#define _VLV_PCS01_DW11_CH1 0x262c
899#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
900#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
901#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 902
ab3c759a
CML
903#define _VLV_PCS_DW12_CH0 0x8230
904#define _VLV_PCS_DW12_CH1 0x8430
905#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
906
907#define _VLV_PCS_DW14_CH0 0x8238
908#define _VLV_PCS_DW14_CH1 0x8438
909#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
910
911#define _VLV_PCS_DW23_CH0 0x825c
912#define _VLV_PCS_DW23_CH1 0x845c
913#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
914
915#define _VLV_TX_DW2_CH0 0x8288
916#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
917#define DPIO_SWING_MARGIN000_SHIFT 16
918#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 919#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
920#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
921
922#define _VLV_TX_DW3_CH0 0x828c
923#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
924/* The following bit for CHV phy */
925#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
926#define DPIO_SWING_MARGIN101_SHIFT 16
927#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
928#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
929
930#define _VLV_TX_DW4_CH0 0x8290
931#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
932#define DPIO_SWING_DEEMPH9P5_SHIFT 24
933#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
934#define DPIO_SWING_DEEMPH6P0_SHIFT 16
935#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
936#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
937
938#define _VLV_TX3_DW4_CH0 0x690
939#define _VLV_TX3_DW4_CH1 0x2a90
940#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
941
942#define _VLV_TX_DW5_CH0 0x8294
943#define _VLV_TX_DW5_CH1 0x8494
598fac6b 944#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
945#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
946
947#define _VLV_TX_DW11_CH0 0x82ac
948#define _VLV_TX_DW11_CH1 0x84ac
949#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
950
951#define _VLV_TX_DW14_CH0 0x82b8
952#define _VLV_TX_DW14_CH1 0x84b8
953#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 954
9d556c99
CML
955/* CHV dpPhy registers */
956#define _CHV_PLL_DW0_CH0 0x8000
957#define _CHV_PLL_DW0_CH1 0x8180
958#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
959
960#define _CHV_PLL_DW1_CH0 0x8004
961#define _CHV_PLL_DW1_CH1 0x8184
962#define DPIO_CHV_N_DIV_SHIFT 8
963#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
964#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
965
966#define _CHV_PLL_DW2_CH0 0x8008
967#define _CHV_PLL_DW2_CH1 0x8188
968#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
969
970#define _CHV_PLL_DW3_CH0 0x800c
971#define _CHV_PLL_DW3_CH1 0x818c
972#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
973#define DPIO_CHV_FIRST_MOD (0 << 8)
974#define DPIO_CHV_SECOND_MOD (1 << 8)
975#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
976#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
977
978#define _CHV_PLL_DW6_CH0 0x8018
979#define _CHV_PLL_DW6_CH1 0x8198
980#define DPIO_CHV_GAIN_CTRL_SHIFT 16
981#define DPIO_CHV_INT_COEFF_SHIFT 8
982#define DPIO_CHV_PROP_COEFF_SHIFT 0
983#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
984
b9e5ac3c
VS
985#define _CHV_CMN_DW5_CH0 0x8114
986#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
987#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
988#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
989#define CHV_BUFRIGHTENA1_MASK (3 << 20)
990#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
991#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
992#define CHV_BUFLEFTENA1_FORCE (3 << 22)
993#define CHV_BUFLEFTENA1_MASK (3 << 22)
994
9d556c99
CML
995#define _CHV_CMN_DW13_CH0 0x8134
996#define _CHV_CMN_DW0_CH1 0x8080
997#define DPIO_CHV_S1_DIV_SHIFT 21
998#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
999#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1000#define DPIO_CHV_K_DIV_SHIFT 4
1001#define DPIO_PLL_FREQLOCK (1 << 1)
1002#define DPIO_PLL_LOCK (1 << 0)
1003#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1004
1005#define _CHV_CMN_DW14_CH0 0x8138
1006#define _CHV_CMN_DW1_CH1 0x8084
1007#define DPIO_AFC_RECAL (1 << 14)
1008#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1009#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1010#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1011#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1012#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1013#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1014#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1015#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1016#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1017#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1018
9197c88b
VS
1019#define _CHV_CMN_DW19_CH0 0x814c
1020#define _CHV_CMN_DW6_CH1 0x8098
1021#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1022#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1023
9d556c99
CML
1024#define CHV_CMN_DW30 0x8178
1025#define DPIO_LRC_BYPASS (1 << 3)
1026
1027#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1028 (lane) * 0x200 + (offset))
1029
f72df8db
VS
1030#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1031#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1032#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1033#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1034#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1035#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1036#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1037#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1038#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1039#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1040#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1041#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1042#define DPIO_FRC_LATENCY_SHFIT 8
1043#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1044#define DPIO_UPAR_SHIFT 30
585fb111 1045/*
de151cf6 1046 * Fence registers
585fb111 1047 */
de151cf6 1048#define FENCE_REG_830_0 0x2000
dc529a4f 1049#define FENCE_REG_945_8 0x3000
de151cf6
JB
1050#define I830_FENCE_START_MASK 0x07f80000
1051#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1052#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1053#define I830_FENCE_PITCH_SHIFT 4
1054#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1055#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1056#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1057#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1058
1059#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1060#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1061
de151cf6
JB
1062#define FENCE_REG_965_0 0x03000
1063#define I965_FENCE_PITCH_SHIFT 2
1064#define I965_FENCE_TILING_Y_SHIFT 1
1065#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1066#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1067
4e901fdc
EA
1068#define FENCE_REG_SANDYBRIDGE_0 0x100000
1069#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1070#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1071
2b6b3a09 1072
f691e2f4
DV
1073/* control register for cpu gtt access */
1074#define TILECTL 0x101000
1075#define TILECTL_SWZCTL (1 << 0)
1076#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1077#define TILECTL_BACKSNOOP_DIS (1 << 3)
1078
de151cf6
JB
1079/*
1080 * Instruction and interrupt control regs
1081 */
f1e1c212
VS
1082#define PGTBL_CTL 0x02020
1083#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1084#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1085#define PGTBL_ER 0x02024
81e7f200
VS
1086#define PRB0_BASE (0x2030-0x30)
1087#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1088#define PRB2_BASE (0x2050-0x30) /* gen3 */
1089#define SRB0_BASE (0x2100-0x30) /* gen2 */
1090#define SRB1_BASE (0x2110-0x30) /* gen2 */
1091#define SRB2_BASE (0x2120-0x30) /* 830 */
1092#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1093#define RENDER_RING_BASE 0x02000
1094#define BSD_RING_BASE 0x04000
1095#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1096#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1097#define VEBOX_RING_BASE 0x1a000
549f7365 1098#define BLT_RING_BASE 0x22000
3d281d8c
DV
1099#define RING_TAIL(base) ((base)+0x30)
1100#define RING_HEAD(base) ((base)+0x34)
1101#define RING_START(base) ((base)+0x38)
1102#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1103#define RING_SYNC_0(base) ((base)+0x40)
1104#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1105#define RING_SYNC_2(base) ((base)+0x48)
1106#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1107#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1108#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1109#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1110#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1111#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1112#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1113#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1114#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1115#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1116#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1117#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1118#define GEN6_NOSYNC 0
8fd26859 1119#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1120#define RING_HWS_PGA(base) ((base)+0x80)
1121#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1122
1123#define GEN7_WR_WATERMARK 0x4028
1124#define GEN7_GFX_PRIO_CTRL 0x402C
1125#define ARB_MODE 0x4030
f691e2f4
DV
1126#define ARB_MODE_SWIZZLE_SNB (1<<4)
1127#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1128#define GEN7_GFX_PEND_TLB0 0x4034
1129#define GEN7_GFX_PEND_TLB1 0x4038
1130/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1131#define GEN7_LRA_LIMITS_BASE 0x403C
1132#define GEN7_LRA_LIMITS_REG_NUM 13
1133#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1134#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1135
31a5336e 1136#define GAMTARBMODE 0x04a08
4afe8d33 1137#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1138#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1139#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1140#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1141#define RING_FAULT_GTTSEL_MASK (1<<11)
1142#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1143#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1144#define RING_FAULT_VALID (1<<0)
33f3f518 1145#define DONE_REG 0x40b0
fbe5d36e 1146#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1147#define BSD_HWS_PGA_GEN7 (0x04180)
1148#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1149#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1150#define RING_ACTHD(base) ((base)+0x74)
50877445 1151#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1152#define RING_NOPID(base) ((base)+0x94)
0f46832f 1153#define RING_IMR(base) ((base)+0xa8)
73d477f6 1154#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1155#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1156#define TAIL_ADDR 0x001FFFF8
1157#define HEAD_WRAP_COUNT 0xFFE00000
1158#define HEAD_WRAP_ONE 0x00200000
1159#define HEAD_ADDR 0x001FFFFC
1160#define RING_NR_PAGES 0x001FF000
1161#define RING_REPORT_MASK 0x00000006
1162#define RING_REPORT_64K 0x00000002
1163#define RING_REPORT_128K 0x00000004
1164#define RING_NO_REPORT 0x00000000
1165#define RING_VALID_MASK 0x00000001
1166#define RING_VALID 0x00000001
1167#define RING_INVALID 0x00000000
4b60e5cb
CW
1168#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1169#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1170#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1171
1172#define GEN7_TLB_RD_ADDR 0x4700
1173
8168bd48
CW
1174#if 0
1175#define PRB0_TAIL 0x02030
1176#define PRB0_HEAD 0x02034
1177#define PRB0_START 0x02038
1178#define PRB0_CTL 0x0203c
585fb111
JB
1179#define PRB1_TAIL 0x02040 /* 915+ only */
1180#define PRB1_HEAD 0x02044 /* 915+ only */
1181#define PRB1_START 0x02048 /* 915+ only */
1182#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1183#endif
63eeaf38
JB
1184#define IPEIR_I965 0x02064
1185#define IPEHR_I965 0x02068
1186#define INSTDONE_I965 0x0206c
d53bd484
BW
1187#define GEN7_INSTDONE_1 0x0206c
1188#define GEN7_SC_INSTDONE 0x07100
1189#define GEN7_SAMPLER_INSTDONE 0x0e160
1190#define GEN7_ROW_INSTDONE 0x0e164
1191#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1192#define RING_IPEIR(base) ((base)+0x64)
1193#define RING_IPEHR(base) ((base)+0x68)
1194#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1195#define RING_INSTPS(base) ((base)+0x70)
1196#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1197#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1198#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1199#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1200#define INSTPS 0x02070 /* 965+ only */
1201#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1202#define ACTHD_I965 0x02074
1203#define HWS_PGA 0x02080
1204#define HWS_ADDRESS_MASK 0xfffff000
1205#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1206#define PWRCTXA 0x2088 /* 965GM+ only */
1207#define PWRCTX_EN (1<<0)
585fb111 1208#define IPEIR 0x02088
63eeaf38
JB
1209#define IPEHR 0x0208c
1210#define INSTDONE 0x02090
585fb111
JB
1211#define NOPID 0x02094
1212#define HWSTAM 0x02098
9d2f41fa 1213#define DMA_FADD_I8XX 0x020d0
94e39e28 1214#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1215#define RING_BBADDR(base) ((base)+0x140)
1216#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1217
f406839f 1218#define ERROR_GEN6 0x040a0
71e172e8 1219#define GEN7_ERR_INT 0x44040
de032bf4 1220#define ERR_INT_POISON (1<<31)
8664281b 1221#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1222#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1223#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1224#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1225#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1226#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1227#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1228#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1229#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1230
3f1e109a
PZ
1231#define FPGA_DBG 0x42300
1232#define FPGA_DBG_RM_NOCLAIM (1<<31)
1233
0f3b6849 1234#define DERRMR 0x44050
4e0bbc31 1235/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1236#define DERRMR_PIPEA_SCANLINE (1<<0)
1237#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1238#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1239#define DERRMR_PIPEA_VBLANK (1<<3)
1240#define DERRMR_PIPEA_HBLANK (1<<5)
1241#define DERRMR_PIPEB_SCANLINE (1<<8)
1242#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1243#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1244#define DERRMR_PIPEB_VBLANK (1<<11)
1245#define DERRMR_PIPEB_HBLANK (1<<13)
1246/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1247#define DERRMR_PIPEC_SCANLINE (1<<14)
1248#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1249#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1250#define DERRMR_PIPEC_VBLANK (1<<21)
1251#define DERRMR_PIPEC_HBLANK (1<<22)
1252
0f3b6849 1253
de6e2eaf
EA
1254/* GM45+ chicken bits -- debug workaround bits that may be required
1255 * for various sorts of correct behavior. The top 16 bits of each are
1256 * the enables for writing to the corresponding low bit.
1257 */
1258#define _3D_CHICKEN 0x02084
4283908e 1259#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1260#define _3D_CHICKEN2 0x0208c
1261/* Disables pipelining of read flushes past the SF-WIZ interface.
1262 * Required on all Ironlake steppings according to the B-Spec, but the
1263 * particular danger of not doing so is not specified.
1264 */
1265# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1266#define _3D_CHICKEN3 0x02090
87f8020e 1267#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1268#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1269#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1270#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1271
71cf39b1
EA
1272#define MI_MODE 0x0209c
1273# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1274# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1275# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1276# define MODE_IDLE (1 << 9)
9991ae78 1277# define STOP_RING (1 << 8)
71cf39b1 1278
f8f2ac9a 1279#define GEN6_GT_MODE 0x20d0
a607c1a4 1280#define GEN7_GT_MODE 0x7008
8d85d272
VS
1281#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1282#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1283#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1284#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1285#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1286#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1287
1ec14ad3 1288#define GFX_MODE 0x02520
b095cd0a 1289#define GFX_MODE_GEN7 0x0229c
5eb719cd 1290#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1291#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1292#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1293#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1294#define GFX_REPLAY_MODE (1<<11)
1295#define GFX_PSMI_GRANULARITY (1<<10)
1296#define GFX_PPGTT_ENABLE (1<<9)
1297
a7e806de 1298#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1299#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1300
9e72b46c
ID
1301#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1302#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1303#define SCPD0 0x0209c /* 915+ only */
1304#define IER 0x020a0
1305#define IIR 0x020a4
1306#define IMR 0x020a8
1307#define ISR 0x020ac
07ec7ec5 1308#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1309#define GINT_DIS (1<<22)
2d809570 1310#define GCFG_DIS (1<<8)
9e72b46c 1311#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1312#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1313#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1314#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1315#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1316#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1317#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1318#define VLV_PCBR_ADDR_SHIFT 12
1319
90a72f87 1320#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1321#define EIR 0x020b0
1322#define EMR 0x020b4
1323#define ESR 0x020b8
63eeaf38
JB
1324#define GM45_ERROR_PAGE_TABLE (1<<5)
1325#define GM45_ERROR_MEM_PRIV (1<<4)
1326#define I915_ERROR_PAGE_TABLE (1<<4)
1327#define GM45_ERROR_CP_PRIV (1<<3)
1328#define I915_ERROR_MEMORY_REFRESH (1<<1)
1329#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1330#define INSTPM 0x020c0
ee980b80 1331#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1332#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1333 will not assert AGPBUSY# and will only
1334 be delivered when out of C3. */
84f9f938 1335#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1336#define INSTPM_TLB_INVALIDATE (1<<9)
1337#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1338#define ACTHD 0x020c8
1038392b
VS
1339#define MEM_MODE 0x020cc
1340#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1341#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1342#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1343#define FW_BLC 0x020d8
8692d00e 1344#define FW_BLC2 0x020dc
585fb111 1345#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1346#define FW_BLC_SELF_EN_MASK (1<<31)
1347#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1348#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1349#define MM_BURST_LENGTH 0x00700000
1350#define MM_FIFO_WATERMARK 0x0001F000
1351#define LM_BURST_LENGTH 0x00000700
1352#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1353#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1354
1355/* Make render/texture TLB fetches lower priorty than associated data
1356 * fetches. This is not turned on by default
1357 */
1358#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1359
1360/* Isoch request wait on GTT enable (Display A/B/C streams).
1361 * Make isoch requests stall on the TLB update. May cause
1362 * display underruns (test mode only)
1363 */
1364#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1365
1366/* Block grant count for isoch requests when block count is
1367 * set to a finite value.
1368 */
1369#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1370#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1371#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1372#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1373#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1374
1375/* Enable render writes to complete in C2/C3/C4 power states.
1376 * If this isn't enabled, render writes are prevented in low
1377 * power states. That seems bad to me.
1378 */
1379#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1380
1381/* This acknowledges an async flip immediately instead
1382 * of waiting for 2TLB fetches.
1383 */
1384#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1385
1386/* Enables non-sequential data reads through arbiter
1387 */
0206e353 1388#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1389
1390/* Disable FSB snooping of cacheable write cycles from binner/render
1391 * command stream
1392 */
1393#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1394
1395/* Arbiter time slice for non-isoch streams */
1396#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1397#define MI_ARB_TIME_SLICE_1 (0 << 5)
1398#define MI_ARB_TIME_SLICE_2 (1 << 5)
1399#define MI_ARB_TIME_SLICE_4 (2 << 5)
1400#define MI_ARB_TIME_SLICE_6 (3 << 5)
1401#define MI_ARB_TIME_SLICE_8 (4 << 5)
1402#define MI_ARB_TIME_SLICE_10 (5 << 5)
1403#define MI_ARB_TIME_SLICE_14 (6 << 5)
1404#define MI_ARB_TIME_SLICE_16 (7 << 5)
1405
1406/* Low priority grace period page size */
1407#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1408#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1409
1410/* Disable display A/B trickle feed */
1411#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1412
1413/* Set display plane priority */
1414#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1415#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1416
54e472ae
VS
1417#define MI_STATE 0x020e4 /* gen2 only */
1418#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1419#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1420
585fb111 1421#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1422#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1423#define CM0_IZ_OPT_DISABLE (1<<6)
1424#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1425#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1426#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1427#define CM0_COLOR_EVICT_DISABLE (1<<3)
1428#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1429#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1430#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1431#define GFX_FLSH_CNTL_GEN6 0x101008
1432#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1433#define ECOSKPD 0x021d0
1434#define ECO_GATING_CX_ONLY (1<<3)
1435#define ECO_FLIP_DONE (1<<0)
585fb111 1436
fe27c606 1437#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1438#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1439#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1440#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1441#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1442#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1443
4efe0708
JB
1444#define GEN6_BLITTER_ECOSKPD 0x221d0
1445#define GEN6_BLITTER_LOCK_SHIFT 16
1446#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1447
295e8bb7
VS
1448#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1449#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1450#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1451
881f47b6 1452#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1453#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1454#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1455#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1456#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1457
cc609d5d
BW
1458/* On modern GEN architectures interrupt control consists of two sets
1459 * of registers. The first set pertains to the ring generating the
1460 * interrupt. The second control is for the functional block generating the
1461 * interrupt. These are PM, GT, DE, etc.
1462 *
1463 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1464 * GT interrupt bits, so we don't need to duplicate the defines.
1465 *
1466 * These defines should cover us well from SNB->HSW with minor exceptions
1467 * it can also work on ILK.
1468 */
1469#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1470#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1471#define GT_BLT_USER_INTERRUPT (1 << 22)
1472#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1473#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1474#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1475#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1476#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1477#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1478#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1479#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1480#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1481#define GT_RENDER_USER_INTERRUPT (1 << 0)
1482
12638c57
BW
1483#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1484#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1485
35a85ac6
BW
1486#define GT_PARITY_ERROR(dev) \
1487 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1488 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1489
cc609d5d
BW
1490/* These are all the "old" interrupts */
1491#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1492
1493#define I915_PM_INTERRUPT (1<<31)
1494#define I915_ISP_INTERRUPT (1<<22)
1495#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1496#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1497#define I915_MIPIB_INTERRUPT (1<<19)
1498#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1499#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1500#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1501#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1502#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1503#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1504#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1505#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1506#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1507#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1508#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1509#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1510#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1511#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1512#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1513#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1514#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1515#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1516#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1517#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1518#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1519#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1520#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1521#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1522#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1523#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1524#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1525#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1526#define I915_USER_INTERRUPT (1<<1)
1527#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1528#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1529
1530#define GEN6_BSD_RNCID 0x12198
1531
a1e969e0
BW
1532#define GEN7_FF_THREAD_MODE 0x20a0
1533#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1534#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1535#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1536#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1537#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1538#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1539#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1540#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1541#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1542#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1543#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1544#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1545#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1546#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1547#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1548
585fb111
JB
1549/*
1550 * Framebuffer compression (915+ only)
1551 */
1552
1553#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1554#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1555#define FBC_CONTROL 0x03208
1556#define FBC_CTL_EN (1<<31)
1557#define FBC_CTL_PERIODIC (1<<30)
1558#define FBC_CTL_INTERVAL_SHIFT (16)
1559#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1560#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1561#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1562#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1563#define FBC_COMMAND 0x0320c
1564#define FBC_CMD_COMPRESS (1<<0)
1565#define FBC_STATUS 0x03210
1566#define FBC_STAT_COMPRESSING (1<<31)
1567#define FBC_STAT_COMPRESSED (1<<30)
1568#define FBC_STAT_MODIFIED (1<<29)
82f34496 1569#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1570#define FBC_CONTROL2 0x03214
1571#define FBC_CTL_FENCE_DBL (0<<4)
1572#define FBC_CTL_IDLE_IMM (0<<2)
1573#define FBC_CTL_IDLE_FULL (1<<2)
1574#define FBC_CTL_IDLE_LINE (2<<2)
1575#define FBC_CTL_IDLE_DEBUG (3<<2)
1576#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1577#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1578#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1579#define FBC_TAG 0x03300
585fb111
JB
1580
1581#define FBC_LL_SIZE (1536)
1582
74dff282
JB
1583/* Framebuffer compression for GM45+ */
1584#define DPFC_CB_BASE 0x3200
1585#define DPFC_CONTROL 0x3208
1586#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1587#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1588#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1589#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1590#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1591#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1592#define DPFC_SR_EN (1<<10)
1593#define DPFC_CTL_LIMIT_1X (0<<6)
1594#define DPFC_CTL_LIMIT_2X (1<<6)
1595#define DPFC_CTL_LIMIT_4X (2<<6)
1596#define DPFC_RECOMP_CTL 0x320c
1597#define DPFC_RECOMP_STALL_EN (1<<27)
1598#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1599#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1600#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1601#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1602#define DPFC_STATUS 0x3210
1603#define DPFC_INVAL_SEG_SHIFT (16)
1604#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1605#define DPFC_COMP_SEG_SHIFT (0)
1606#define DPFC_COMP_SEG_MASK (0x000003ff)
1607#define DPFC_STATUS2 0x3214
1608#define DPFC_FENCE_YOFF 0x3218
1609#define DPFC_CHICKEN 0x3224
1610#define DPFC_HT_MODIFY (1<<31)
1611
b52eb4dc
ZY
1612/* Framebuffer compression for Ironlake */
1613#define ILK_DPFC_CB_BASE 0x43200
1614#define ILK_DPFC_CONTROL 0x43208
da46f936 1615#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1616/* The bit 28-8 is reserved */
1617#define DPFC_RESERVED (0x1FFFFF00)
1618#define ILK_DPFC_RECOMP_CTL 0x4320c
1619#define ILK_DPFC_STATUS 0x43210
1620#define ILK_DPFC_FENCE_YOFF 0x43218
1621#define ILK_DPFC_CHICKEN 0x43224
1622#define ILK_FBC_RT_BASE 0x2128
1623#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1624#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1625
1626#define ILK_DISPLAY_CHICKEN1 0x42000
1627#define ILK_FBCQ_DIS (1<<22)
0206e353 1628#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1629
b52eb4dc 1630
9c04f015
YL
1631/*
1632 * Framebuffer compression for Sandybridge
1633 *
1634 * The following two registers are of type GTTMMADR
1635 */
1636#define SNB_DPFC_CTL_SA 0x100100
1637#define SNB_CPU_FENCE_ENABLE (1<<29)
1638#define DPFC_CPU_FENCE_OFFSET 0x100104
1639
abe959c7
RV
1640/* Framebuffer compression for Ivybridge */
1641#define IVB_FBC_RT_BASE 0x7020
1642
42db64ef
PZ
1643#define IPS_CTL 0x43408
1644#define IPS_ENABLE (1 << 31)
9c04f015 1645
fd3da6c9
RV
1646#define MSG_FBC_REND_STATE 0x50380
1647#define FBC_REND_NUKE (1<<2)
1648#define FBC_REND_CACHE_CLEAN (1<<1)
1649
585fb111
JB
1650/*
1651 * GPIO regs
1652 */
1653#define GPIOA 0x5010
1654#define GPIOB 0x5014
1655#define GPIOC 0x5018
1656#define GPIOD 0x501c
1657#define GPIOE 0x5020
1658#define GPIOF 0x5024
1659#define GPIOG 0x5028
1660#define GPIOH 0x502c
1661# define GPIO_CLOCK_DIR_MASK (1 << 0)
1662# define GPIO_CLOCK_DIR_IN (0 << 1)
1663# define GPIO_CLOCK_DIR_OUT (1 << 1)
1664# define GPIO_CLOCK_VAL_MASK (1 << 2)
1665# define GPIO_CLOCK_VAL_OUT (1 << 3)
1666# define GPIO_CLOCK_VAL_IN (1 << 4)
1667# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1668# define GPIO_DATA_DIR_MASK (1 << 8)
1669# define GPIO_DATA_DIR_IN (0 << 9)
1670# define GPIO_DATA_DIR_OUT (1 << 9)
1671# define GPIO_DATA_VAL_MASK (1 << 10)
1672# define GPIO_DATA_VAL_OUT (1 << 11)
1673# define GPIO_DATA_VAL_IN (1 << 12)
1674# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1675
f899fc64
CW
1676#define GMBUS0 0x5100 /* clock/port select */
1677#define GMBUS_RATE_100KHZ (0<<8)
1678#define GMBUS_RATE_50KHZ (1<<8)
1679#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1680#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1681#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1682#define GMBUS_PORT_DISABLED 0
1683#define GMBUS_PORT_SSC 1
1684#define GMBUS_PORT_VGADDC 2
1685#define GMBUS_PORT_PANEL 3
c0c35329 1686#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1687#define GMBUS_PORT_DPC 4 /* HDMIC */
1688#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1689#define GMBUS_PORT_DPD 6 /* HDMID */
1690#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1691#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1692#define GMBUS1 0x5104 /* command/status */
1693#define GMBUS_SW_CLR_INT (1<<31)
1694#define GMBUS_SW_RDY (1<<30)
1695#define GMBUS_ENT (1<<29) /* enable timeout */
1696#define GMBUS_CYCLE_NONE (0<<25)
1697#define GMBUS_CYCLE_WAIT (1<<25)
1698#define GMBUS_CYCLE_INDEX (2<<25)
1699#define GMBUS_CYCLE_STOP (4<<25)
1700#define GMBUS_BYTE_COUNT_SHIFT 16
1701#define GMBUS_SLAVE_INDEX_SHIFT 8
1702#define GMBUS_SLAVE_ADDR_SHIFT 1
1703#define GMBUS_SLAVE_READ (1<<0)
1704#define GMBUS_SLAVE_WRITE (0<<0)
1705#define GMBUS2 0x5108 /* status */
1706#define GMBUS_INUSE (1<<15)
1707#define GMBUS_HW_WAIT_PHASE (1<<14)
1708#define GMBUS_STALL_TIMEOUT (1<<13)
1709#define GMBUS_INT (1<<12)
1710#define GMBUS_HW_RDY (1<<11)
1711#define GMBUS_SATOER (1<<10)
1712#define GMBUS_ACTIVE (1<<9)
1713#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1714#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1715#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1716#define GMBUS_NAK_EN (1<<3)
1717#define GMBUS_IDLE_EN (1<<2)
1718#define GMBUS_HW_WAIT_EN (1<<1)
1719#define GMBUS_HW_RDY_EN (1<<0)
1720#define GMBUS5 0x5120 /* byte index */
1721#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1722
585fb111
JB
1723/*
1724 * Clock control & power management
1725 */
2d401b17
VS
1726#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1727#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1728#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1729#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1730
1731#define VGA0 0x6000
1732#define VGA1 0x6004
1733#define VGA_PD 0x6010
1734#define VGA0_PD_P2_DIV_4 (1 << 7)
1735#define VGA0_PD_P1_DIV_2 (1 << 5)
1736#define VGA0_PD_P1_SHIFT 0
1737#define VGA0_PD_P1_MASK (0x1f << 0)
1738#define VGA1_PD_P2_DIV_4 (1 << 15)
1739#define VGA1_PD_P1_DIV_2 (1 << 13)
1740#define VGA1_PD_P1_SHIFT 8
1741#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1742#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1743#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1744#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1745#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1746#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1747#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1748#define DPLL_VGA_MODE_DIS (1 << 28)
1749#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1750#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1751#define DPLL_MODE_MASK (3 << 26)
1752#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1753#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1754#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1755#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1756#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1757#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1758#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1759#define DPLL_LOCK_VLV (1<<15)
598fac6b 1760#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1761#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1762#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1763#define DPLL_PORTC_READY_MASK (0xf << 4)
1764#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1765
585fb111 1766#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1767
1768/* Additional CHV pll/phy registers */
1769#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1770#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 1771#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
efd814b7 1772#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 1773#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 1774#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 1775
585fb111
JB
1776/*
1777 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1778 * this field (only one bit may be set).
1779 */
1780#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1781#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1782#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1783/* i830, required in DVO non-gang */
1784#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1785#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1786#define PLL_REF_INPUT_DREFCLK (0 << 13)
1787#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1788#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1789#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1790#define PLL_REF_INPUT_MASK (3 << 13)
1791#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1792/* Ironlake */
b9055052
ZW
1793# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1794# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1795# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1796# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1797# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1798
585fb111
JB
1799/*
1800 * Parallel to Serial Load Pulse phase selection.
1801 * Selects the phase for the 10X DPLL clock for the PCIe
1802 * digital display port. The range is 4 to 13; 10 or more
1803 * is just a flip delay. The default is 6
1804 */
1805#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1806#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1807/*
1808 * SDVO multiplier for 945G/GM. Not used on 965.
1809 */
1810#define SDVO_MULTIPLIER_MASK 0x000000ff
1811#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1812#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1813
2d401b17
VS
1814#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1815#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1816#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1817#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1818
585fb111
JB
1819/*
1820 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1821 *
1822 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1823 */
1824#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1825#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1826/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1827#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1828#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1829/*
1830 * SDVO/UDI pixel multiplier.
1831 *
1832 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1833 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1834 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1835 * dummy bytes in the datastream at an increased clock rate, with both sides of
1836 * the link knowing how many bytes are fill.
1837 *
1838 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1839 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1840 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1841 * through an SDVO command.
1842 *
1843 * This register field has values of multiplication factor minus 1, with
1844 * a maximum multiplier of 5 for SDVO.
1845 */
1846#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1847#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1848/*
1849 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1850 * This best be set to the default value (3) or the CRT won't work. No,
1851 * I don't entirely understand what this does...
1852 */
1853#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1854#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1855
9db4a9c7
JB
1856#define _FPA0 0x06040
1857#define _FPA1 0x06044
1858#define _FPB0 0x06048
1859#define _FPB1 0x0604c
1860#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1861#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1862#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1863#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1864#define FP_N_DIV_SHIFT 16
1865#define FP_M1_DIV_MASK 0x00003f00
1866#define FP_M1_DIV_SHIFT 8
1867#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1868#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1869#define FP_M2_DIV_SHIFT 0
1870#define DPLL_TEST 0x606c
1871#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1872#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1873#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1874#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1875#define DPLLB_TEST_N_BYPASS (1 << 19)
1876#define DPLLB_TEST_M_BYPASS (1 << 18)
1877#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1878#define DPLLA_TEST_N_BYPASS (1 << 3)
1879#define DPLLA_TEST_M_BYPASS (1 << 2)
1880#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1881#define D_STATE 0x6104
dc96e9b8 1882#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1883#define DSTATE_PLL_D3_OFF (1<<3)
1884#define DSTATE_GFX_CLOCK_GATING (1<<1)
1885#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1886#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1887# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1888# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1889# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1890# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1891# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1892# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1893# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1894# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1895# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1896# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1897# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1898# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1899# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1900# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1901# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1902# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1903# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1904# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1905# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1906# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1907# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1908# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1909# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1910# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1911# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1912# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1913# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1914# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1915/*
652c393a
JB
1916 * This bit must be set on the 830 to prevent hangs when turning off the
1917 * overlay scaler.
1918 */
1919# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1920# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1921# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1922# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1923# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1924
1925#define RENCLK_GATE_D1 0x6204
1926# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1927# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1928# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1929# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1930# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1931# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1932# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1933# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1934# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1935/* This bit must be unset on 855,865 */
652c393a
JB
1936# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1937# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1938# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1939# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1940/* This bit must be set on 855,865. */
652c393a
JB
1941# define SV_CLOCK_GATE_DISABLE (1 << 0)
1942# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1943# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1944# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1945# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1946# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1947# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1948# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1949# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1950# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1951# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1952# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1953# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1954# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1955# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1956# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1957# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1958# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1959
1960# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1961/* This bit must always be set on 965G/965GM */
652c393a
JB
1962# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1963# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1964# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1965# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1966# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1967# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1968/* This bit must always be set on 965G */
652c393a
JB
1969# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1970# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1971# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1972# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1973# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1974# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1975# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1976# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1977# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1978# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1979# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1980# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1981# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1982# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1983# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1984# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1985# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1986# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1987# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1988
1989#define RENCLK_GATE_D2 0x6208
1990#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1991#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1992#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
1993
1994#define VDECCLK_GATE_D 0x620C /* g4x only */
1995#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1996
652c393a
JB
1997#define RAMCLK_GATE_D 0x6210 /* CRL only */
1998#define DEUC 0x6214 /* CRL only */
585fb111 1999
d88b2270 2000#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2001#define FW_CSPWRDWNEN (1<<15)
2002
e0d8d59b
VS
2003#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2004
24eb2d59
CML
2005#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2006#define CDCLK_FREQ_SHIFT 4
2007#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2008#define CZCLK_FREQ_MASK 0xf
2009#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2010
585fb111
JB
2011/*
2012 * Palette regs
2013 */
a57c774a
AK
2014#define PALETTE_A_OFFSET 0xa000
2015#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2016#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2017#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2018 dev_priv->info.display_mmio_offset)
585fb111 2019
673a394b
EA
2020/* MCH MMIO space */
2021
2022/*
2023 * MCHBAR mirror.
2024 *
2025 * This mirrors the MCHBAR MMIO space whose location is determined by
2026 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2027 * every way. It is not accessible from the CP register read instructions.
2028 *
515b2392
PZ
2029 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2030 * just read.
673a394b
EA
2031 */
2032#define MCHBAR_MIRROR_BASE 0x10000
2033
1398261a
YL
2034#define MCHBAR_MIRROR_BASE_SNB 0x140000
2035
3ebecd07 2036/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2037#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2038
646b4269 2039/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2040#define DCC 0x10200
2041#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2042#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2043#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2044#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2045#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2046#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2047#define DCC2 0x10204
2048#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2049
646b4269 2050/* Pineview MCH register contains DDR3 setting */
95534263
LP
2051#define CSHRDDR3CTL 0x101a8
2052#define CSHRDDR3CTL_DDR3 (1 << 2)
2053
646b4269 2054/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2055#define C0DRB3 0x10206
2056#define C1DRB3 0x10606
2057
646b4269 2058/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2059#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2060#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2061#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2062#define MAD_DIMM_ECC_MASK (0x3 << 24)
2063#define MAD_DIMM_ECC_OFF (0x0 << 24)
2064#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2065#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2066#define MAD_DIMM_ECC_ON (0x3 << 24)
2067#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2068#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2069#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2070#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2071#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2072#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2073#define MAD_DIMM_A_SELECT (0x1 << 16)
2074/* DIMM sizes are in multiples of 256mb. */
2075#define MAD_DIMM_B_SIZE_SHIFT 8
2076#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2077#define MAD_DIMM_A_SIZE_SHIFT 0
2078#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2079
646b4269 2080/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2081#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2082#define MCH_SSKPD_WM0_MASK 0x3f
2083#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2084
ec013e7f
JB
2085#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2086
b11248df
KP
2087/* Clocking configuration register */
2088#define CLKCFG 0x10c00
7662c8bd 2089#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2090#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2091#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2092#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2093#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2094#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2095/* Note, below two are guess */
b11248df 2096#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2097#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2098#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2099#define CLKCFG_MEM_533 (1 << 4)
2100#define CLKCFG_MEM_667 (2 << 4)
2101#define CLKCFG_MEM_800 (3 << 4)
2102#define CLKCFG_MEM_MASK (7 << 4)
2103
ea056c14
JB
2104#define TSC1 0x11001
2105#define TSE (1<<0)
7648fa99
JB
2106#define TR1 0x11006
2107#define TSFS 0x11020
2108#define TSFS_SLOPE_MASK 0x0000ff00
2109#define TSFS_SLOPE_SHIFT 8
2110#define TSFS_INTR_MASK 0x000000ff
2111
f97108d1
JB
2112#define CRSTANDVID 0x11100
2113#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2114#define PXVFREQ_PX_MASK 0x7f000000
2115#define PXVFREQ_PX_SHIFT 24
2116#define VIDFREQ_BASE 0x11110
2117#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2118#define VIDFREQ2 0x11114
2119#define VIDFREQ3 0x11118
2120#define VIDFREQ4 0x1111c
2121#define VIDFREQ_P0_MASK 0x1f000000
2122#define VIDFREQ_P0_SHIFT 24
2123#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2124#define VIDFREQ_P0_CSCLK_SHIFT 20
2125#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2126#define VIDFREQ_P0_CRCLK_SHIFT 16
2127#define VIDFREQ_P1_MASK 0x00001f00
2128#define VIDFREQ_P1_SHIFT 8
2129#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2130#define VIDFREQ_P1_CSCLK_SHIFT 4
2131#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2132#define INTTOEXT_BASE_ILK 0x11300
2133#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2134#define INTTOEXT_MAP3_SHIFT 24
2135#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2136#define INTTOEXT_MAP2_SHIFT 16
2137#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2138#define INTTOEXT_MAP1_SHIFT 8
2139#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2140#define INTTOEXT_MAP0_SHIFT 0
2141#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2142#define MEMSWCTL 0x11170 /* Ironlake only */
2143#define MEMCTL_CMD_MASK 0xe000
2144#define MEMCTL_CMD_SHIFT 13
2145#define MEMCTL_CMD_RCLK_OFF 0
2146#define MEMCTL_CMD_RCLK_ON 1
2147#define MEMCTL_CMD_CHFREQ 2
2148#define MEMCTL_CMD_CHVID 3
2149#define MEMCTL_CMD_VMMOFF 4
2150#define MEMCTL_CMD_VMMON 5
2151#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2152 when command complete */
2153#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2154#define MEMCTL_FREQ_SHIFT 8
2155#define MEMCTL_SFCAVM (1<<7)
2156#define MEMCTL_TGT_VID_MASK 0x007f
2157#define MEMIHYST 0x1117c
2158#define MEMINTREN 0x11180 /* 16 bits */
2159#define MEMINT_RSEXIT_EN (1<<8)
2160#define MEMINT_CX_SUPR_EN (1<<7)
2161#define MEMINT_CONT_BUSY_EN (1<<6)
2162#define MEMINT_AVG_BUSY_EN (1<<5)
2163#define MEMINT_EVAL_CHG_EN (1<<4)
2164#define MEMINT_MON_IDLE_EN (1<<3)
2165#define MEMINT_UP_EVAL_EN (1<<2)
2166#define MEMINT_DOWN_EVAL_EN (1<<1)
2167#define MEMINT_SW_CMD_EN (1<<0)
2168#define MEMINTRSTR 0x11182 /* 16 bits */
2169#define MEM_RSEXIT_MASK 0xc000
2170#define MEM_RSEXIT_SHIFT 14
2171#define MEM_CONT_BUSY_MASK 0x3000
2172#define MEM_CONT_BUSY_SHIFT 12
2173#define MEM_AVG_BUSY_MASK 0x0c00
2174#define MEM_AVG_BUSY_SHIFT 10
2175#define MEM_EVAL_CHG_MASK 0x0300
2176#define MEM_EVAL_BUSY_SHIFT 8
2177#define MEM_MON_IDLE_MASK 0x00c0
2178#define MEM_MON_IDLE_SHIFT 6
2179#define MEM_UP_EVAL_MASK 0x0030
2180#define MEM_UP_EVAL_SHIFT 4
2181#define MEM_DOWN_EVAL_MASK 0x000c
2182#define MEM_DOWN_EVAL_SHIFT 2
2183#define MEM_SW_CMD_MASK 0x0003
2184#define MEM_INT_STEER_GFX 0
2185#define MEM_INT_STEER_CMR 1
2186#define MEM_INT_STEER_SMI 2
2187#define MEM_INT_STEER_SCI 3
2188#define MEMINTRSTS 0x11184
2189#define MEMINT_RSEXIT (1<<7)
2190#define MEMINT_CONT_BUSY (1<<6)
2191#define MEMINT_AVG_BUSY (1<<5)
2192#define MEMINT_EVAL_CHG (1<<4)
2193#define MEMINT_MON_IDLE (1<<3)
2194#define MEMINT_UP_EVAL (1<<2)
2195#define MEMINT_DOWN_EVAL (1<<1)
2196#define MEMINT_SW_CMD (1<<0)
2197#define MEMMODECTL 0x11190
2198#define MEMMODE_BOOST_EN (1<<31)
2199#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2200#define MEMMODE_BOOST_FREQ_SHIFT 24
2201#define MEMMODE_IDLE_MODE_MASK 0x00030000
2202#define MEMMODE_IDLE_MODE_SHIFT 16
2203#define MEMMODE_IDLE_MODE_EVAL 0
2204#define MEMMODE_IDLE_MODE_CONT 1
2205#define MEMMODE_HWIDLE_EN (1<<15)
2206#define MEMMODE_SWMODE_EN (1<<14)
2207#define MEMMODE_RCLK_GATE (1<<13)
2208#define MEMMODE_HW_UPDATE (1<<12)
2209#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2210#define MEMMODE_FSTART_SHIFT 8
2211#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2212#define MEMMODE_FMAX_SHIFT 4
2213#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2214#define RCBMAXAVG 0x1119c
2215#define MEMSWCTL2 0x1119e /* Cantiga only */
2216#define SWMEMCMD_RENDER_OFF (0 << 13)
2217#define SWMEMCMD_RENDER_ON (1 << 13)
2218#define SWMEMCMD_SWFREQ (2 << 13)
2219#define SWMEMCMD_TARVID (3 << 13)
2220#define SWMEMCMD_VRM_OFF (4 << 13)
2221#define SWMEMCMD_VRM_ON (5 << 13)
2222#define CMDSTS (1<<12)
2223#define SFCAVM (1<<11)
2224#define SWFREQ_MASK 0x0380 /* P0-7 */
2225#define SWFREQ_SHIFT 7
2226#define TARVID_MASK 0x001f
2227#define MEMSTAT_CTG 0x111a0
2228#define RCBMINAVG 0x111a0
2229#define RCUPEI 0x111b0
2230#define RCDNEI 0x111b4
88271da3
JB
2231#define RSTDBYCTL 0x111b8
2232#define RS1EN (1<<31)
2233#define RS2EN (1<<30)
2234#define RS3EN (1<<29)
2235#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2236#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2237#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2238#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2239#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2240#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2241#define RSX_STATUS_MASK (7<<20)
2242#define RSX_STATUS_ON (0<<20)
2243#define RSX_STATUS_RC1 (1<<20)
2244#define RSX_STATUS_RC1E (2<<20)
2245#define RSX_STATUS_RS1 (3<<20)
2246#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2247#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2248#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2249#define RSX_STATUS_RSVD2 (7<<20)
2250#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2251#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2252#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2253#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2254#define RS1CONTSAV_MASK (3<<14)
2255#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2256#define RS1CONTSAV_RSVD (1<<14)
2257#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2258#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2259#define NORMSLEXLAT_MASK (3<<12)
2260#define SLOW_RS123 (0<<12)
2261#define SLOW_RS23 (1<<12)
2262#define SLOW_RS3 (2<<12)
2263#define NORMAL_RS123 (3<<12)
2264#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2265#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2266#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2267#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2268#define RS_CSTATE_MASK (3<<4)
2269#define RS_CSTATE_C367_RS1 (0<<4)
2270#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2271#define RS_CSTATE_RSVD (2<<4)
2272#define RS_CSTATE_C367_RS2 (3<<4)
2273#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2274#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2275#define VIDCTL 0x111c0
2276#define VIDSTS 0x111c8
2277#define VIDSTART 0x111cc /* 8 bits */
2278#define MEMSTAT_ILK 0x111f8
2279#define MEMSTAT_VID_MASK 0x7f00
2280#define MEMSTAT_VID_SHIFT 8
2281#define MEMSTAT_PSTATE_MASK 0x00f8
2282#define MEMSTAT_PSTATE_SHIFT 3
2283#define MEMSTAT_MON_ACTV (1<<2)
2284#define MEMSTAT_SRC_CTL_MASK 0x0003
2285#define MEMSTAT_SRC_CTL_CORE 0
2286#define MEMSTAT_SRC_CTL_TRB 1
2287#define MEMSTAT_SRC_CTL_THM 2
2288#define MEMSTAT_SRC_CTL_STDBY 3
2289#define RCPREVBSYTUPAVG 0x113b8
2290#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2291#define PMMISC 0x11214
2292#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2293#define SDEW 0x1124c
2294#define CSIEW0 0x11250
2295#define CSIEW1 0x11254
2296#define CSIEW2 0x11258
2297#define PEW 0x1125c
2298#define DEW 0x11270
2299#define MCHAFE 0x112c0
2300#define CSIEC 0x112e0
2301#define DMIEC 0x112e4
2302#define DDREC 0x112e8
2303#define PEG0EC 0x112ec
2304#define PEG1EC 0x112f0
2305#define GFXEC 0x112f4
2306#define RPPREVBSYTUPAVG 0x113b8
2307#define RPPREVBSYTDNAVG 0x113bc
2308#define ECR 0x11600
2309#define ECR_GPFE (1<<31)
2310#define ECR_IMONE (1<<30)
2311#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2312#define OGW0 0x11608
2313#define OGW1 0x1160c
2314#define EG0 0x11610
2315#define EG1 0x11614
2316#define EG2 0x11618
2317#define EG3 0x1161c
2318#define EG4 0x11620
2319#define EG5 0x11624
2320#define EG6 0x11628
2321#define EG7 0x1162c
2322#define PXW 0x11664
2323#define PXWL 0x11680
2324#define LCFUSE02 0x116c0
2325#define LCFUSE_HIV_MASK 0x000000ff
2326#define CSIPLL0 0x12c10
2327#define DDRMPLL1 0X12c20
7d57382e
EA
2328#define PEG_BAND_GAP_DATA 0x14d68
2329
c4de7b0f
CW
2330#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2331#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2332
153b4b95
BW
2333#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2334#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2335#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2336
aa40d6bb
ZN
2337/*
2338 * Logical Context regs
2339 */
2340#define CCID 0x2180
2341#define CCID_EN (1<<0)
e8016055
VS
2342/*
2343 * Notes on SNB/IVB/VLV context size:
2344 * - Power context is saved elsewhere (LLC or stolen)
2345 * - Ring/execlist context is saved on SNB, not on IVB
2346 * - Extended context size already includes render context size
2347 * - We always need to follow the extended context size.
2348 * SNB BSpec has comments indicating that we should use the
2349 * render context size instead if execlists are disabled, but
2350 * based on empirical testing that's just nonsense.
2351 * - Pipelined/VF state is saved on SNB/IVB respectively
2352 * - GT1 size just indicates how much of render context
2353 * doesn't need saving on GT1
2354 */
fe1cc68f
BW
2355#define CXT_SIZE 0x21a0
2356#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2357#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2358#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2359#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2360#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2361#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2362 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2363 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2364#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2365#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2366#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2367#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2368#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2369#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2370#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2371#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2372 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2373/* Haswell does have the CXT_SIZE register however it does not appear to be
2374 * valid. Now, docs explain in dwords what is in the context object. The full
2375 * size is 70720 bytes, however, the power context and execlist context will
2376 * never be saved (power context is stored elsewhere, and execlists don't work
2377 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2378 */
2379#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2380/* Same as Haswell, but 72064 bytes now. */
2381#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2382
542a6b20 2383#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2384#define VLV_CLK_CTL2 0x101104
2385#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2386
585fb111
JB
2387/*
2388 * Overlay regs
2389 */
2390
2391#define OVADD 0x30000
2392#define DOVSTA 0x30008
2393#define OC_BUF (0x3<<20)
2394#define OGAMC5 0x30010
2395#define OGAMC4 0x30014
2396#define OGAMC3 0x30018
2397#define OGAMC2 0x3001c
2398#define OGAMC1 0x30020
2399#define OGAMC0 0x30024
2400
2401/*
2402 * Display engine regs
2403 */
2404
8bf1e9f1 2405/* Pipe A CRC regs */
a57c774a 2406#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2407#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2408/* ivb+ source selection */
8bf1e9f1
SH
2409#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2410#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2411#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2412/* ilk+ source selection */
5a6b5c84
DV
2413#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2414#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2415#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2416/* embedded DP port on the north display block, reserved on ivb */
2417#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2418#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2419/* vlv source selection */
2420#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2421#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2422#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2423/* with DP port the pipe source is invalid */
2424#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2425#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2426#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2427/* gen3+ source selection */
2428#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2429#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2430#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2431/* with DP/TV port the pipe source is invalid */
2432#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2433#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2434#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2435#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2436#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2437/* gen2 doesn't have source selection bits */
52f843f6 2438#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2439
5a6b5c84
DV
2440#define _PIPE_CRC_RES_1_A_IVB 0x60064
2441#define _PIPE_CRC_RES_2_A_IVB 0x60068
2442#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2443#define _PIPE_CRC_RES_4_A_IVB 0x60070
2444#define _PIPE_CRC_RES_5_A_IVB 0x60074
2445
a57c774a
AK
2446#define _PIPE_CRC_RES_RED_A 0x60060
2447#define _PIPE_CRC_RES_GREEN_A 0x60064
2448#define _PIPE_CRC_RES_BLUE_A 0x60068
2449#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2450#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2451
2452/* Pipe B CRC regs */
5a6b5c84
DV
2453#define _PIPE_CRC_RES_1_B_IVB 0x61064
2454#define _PIPE_CRC_RES_2_B_IVB 0x61068
2455#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2456#define _PIPE_CRC_RES_4_B_IVB 0x61070
2457#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2458
a57c774a 2459#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2460#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2461 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2462#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2463 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2464#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2465 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2466#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2467 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2468#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2469 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2470
0b5c5ed0 2471#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2472 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2473#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2474 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2475#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2476 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2477#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2478 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2479#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2480 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2481
585fb111 2482/* Pipe A timing regs */
a57c774a
AK
2483#define _HTOTAL_A 0x60000
2484#define _HBLANK_A 0x60004
2485#define _HSYNC_A 0x60008
2486#define _VTOTAL_A 0x6000c
2487#define _VBLANK_A 0x60010
2488#define _VSYNC_A 0x60014
2489#define _PIPEASRC 0x6001c
2490#define _BCLRPAT_A 0x60020
2491#define _VSYNCSHIFT_A 0x60028
ebb69c95 2492#define _PIPE_MULT_A 0x6002c
585fb111
JB
2493
2494/* Pipe B timing regs */
a57c774a
AK
2495#define _HTOTAL_B 0x61000
2496#define _HBLANK_B 0x61004
2497#define _HSYNC_B 0x61008
2498#define _VTOTAL_B 0x6100c
2499#define _VBLANK_B 0x61010
2500#define _VSYNC_B 0x61014
2501#define _PIPEBSRC 0x6101c
2502#define _BCLRPAT_B 0x61020
2503#define _VSYNCSHIFT_B 0x61028
ebb69c95 2504#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2505
2506#define TRANSCODER_A_OFFSET 0x60000
2507#define TRANSCODER_B_OFFSET 0x61000
2508#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2509#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2510#define TRANSCODER_EDP_OFFSET 0x6f000
2511
5c969aa7
DL
2512#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2513 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2514 dev_priv->info.display_mmio_offset)
a57c774a
AK
2515
2516#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2517#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2518#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2519#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2520#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2521#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2522#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2523#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2524#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2525#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2526
c8f7df58
RV
2527/* VLV eDP PSR registers */
2528#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2529#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2530#define VLV_EDP_PSR_ENABLE (1<<0)
2531#define VLV_EDP_PSR_RESET (1<<1)
2532#define VLV_EDP_PSR_MODE_MASK (7<<2)
2533#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2534#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2535#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2536#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2537#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2538#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2539#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2540#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2541#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2542
2543#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2544#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2545#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2546#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2547#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2548#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2549
2550#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2551#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2552#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2553#define VLV_EDP_PSR_CURR_STATE_MASK 7
2554#define VLV_EDP_PSR_DISABLED (0<<0)
2555#define VLV_EDP_PSR_INACTIVE (1<<0)
2556#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2557#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2558#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2559#define VLV_EDP_PSR_EXIT (5<<0)
2560#define VLV_EDP_PSR_IN_TRANS (1<<7)
2561#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2562
ed8546ac
BW
2563/* HSW+ eDP PSR registers */
2564#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2565#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2566#define EDP_PSR_ENABLE (1<<31)
82c56254 2567#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2568#define EDP_PSR_LINK_DISABLE (0<<27)
2569#define EDP_PSR_LINK_STANDBY (1<<27)
2570#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2571#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2572#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2573#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2574#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2575#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2576#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2577#define EDP_PSR_TP1_TP2_SEL (0<<11)
2578#define EDP_PSR_TP1_TP3_SEL (1<<11)
2579#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2580#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2581#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2582#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2583#define EDP_PSR_TP1_TIME_500us (0<<4)
2584#define EDP_PSR_TP1_TIME_100us (1<<4)
2585#define EDP_PSR_TP1_TIME_2500us (2<<4)
2586#define EDP_PSR_TP1_TIME_0us (3<<4)
2587#define EDP_PSR_IDLE_FRAME_SHIFT 0
2588
18b5992c
BW
2589#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2590#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 2591#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
2592#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2593#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2594#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2595
18b5992c 2596#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2597#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2598#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2599#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2600#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2601#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2602#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2603#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2604#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2605#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2606#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2607#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2608#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2609#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2610#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2611#define EDP_PSR_STATUS_COUNT_SHIFT 16
2612#define EDP_PSR_STATUS_COUNT_MASK 0xf
2613#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2614#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2615#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2616#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2617#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2618#define EDP_PSR_STATUS_IDLE_MASK 0xf
2619
18b5992c 2620#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2621#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2622
18b5992c 2623#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2624#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2625#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2626#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2627
585fb111
JB
2628/* VGA port control */
2629#define ADPA 0x61100
ebc0fd88 2630#define PCH_ADPA 0xe1100
540a8950 2631#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2632
585fb111
JB
2633#define ADPA_DAC_ENABLE (1<<31)
2634#define ADPA_DAC_DISABLE 0
2635#define ADPA_PIPE_SELECT_MASK (1<<30)
2636#define ADPA_PIPE_A_SELECT 0
2637#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2638#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2639/* CPT uses bits 29:30 for pch transcoder select */
2640#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2641#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2642#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2643#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2644#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2645#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2646#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2647#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2648#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2649#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2650#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2651#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2652#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2653#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2654#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2655#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2656#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2657#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2658#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2659#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2660#define ADPA_SETS_HVPOLARITY 0
60222c0c 2661#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2662#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2663#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2664#define ADPA_HSYNC_CNTL_ENABLE 0
2665#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2666#define ADPA_VSYNC_ACTIVE_LOW 0
2667#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2668#define ADPA_HSYNC_ACTIVE_LOW 0
2669#define ADPA_DPMS_MASK (~(3<<10))
2670#define ADPA_DPMS_ON (0<<10)
2671#define ADPA_DPMS_SUSPEND (1<<10)
2672#define ADPA_DPMS_STANDBY (2<<10)
2673#define ADPA_DPMS_OFF (3<<10)
2674
939fe4d7 2675
585fb111 2676/* Hotplug control (945+ only) */
5c969aa7 2677#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2678#define PORTB_HOTPLUG_INT_EN (1 << 29)
2679#define PORTC_HOTPLUG_INT_EN (1 << 28)
2680#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2681#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2682#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2683#define TV_HOTPLUG_INT_EN (1 << 18)
2684#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2685#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2686 PORTC_HOTPLUG_INT_EN | \
2687 PORTD_HOTPLUG_INT_EN | \
2688 SDVOC_HOTPLUG_INT_EN | \
2689 SDVOB_HOTPLUG_INT_EN | \
2690 CRT_HOTPLUG_INT_EN)
585fb111 2691#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2692#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2693/* must use period 64 on GM45 according to docs */
2694#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2695#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2696#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2697#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2698#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2699#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2700#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2701#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2702#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2703#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2704#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2705#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2706
5c969aa7 2707#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2708/*
2709 * HDMI/DP bits are gen4+
2710 *
2711 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2712 * Please check the detailed lore in the commit message for for experimental
2713 * evidence.
2714 */
232a6ee9
TP
2715#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2716#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2717#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2718/* VLV DP/HDMI bits again match Bspec */
2719#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2720#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2721#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2722#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2723#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2724#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2725#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2726#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2727#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2728#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2729#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2730#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2731/* CRT/TV common between gen3+ */
585fb111
JB
2732#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2733#define TV_HOTPLUG_INT_STATUS (1 << 10)
2734#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2735#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2736#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2737#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2738#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2739#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2740#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2741#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2742
084b612e
CW
2743/* SDVO is different across gen3/4 */
2744#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2745#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2746/*
2747 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2748 * since reality corrobates that they're the same as on gen3. But keep these
2749 * bits here (and the comment!) to help any other lost wanderers back onto the
2750 * right tracks.
2751 */
084b612e
CW
2752#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2753#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2754#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2755#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2756#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2757 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2758 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2759 PORTB_HOTPLUG_INT_STATUS | \
2760 PORTC_HOTPLUG_INT_STATUS | \
2761 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2762
2763#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2764 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2765 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2766 PORTB_HOTPLUG_INT_STATUS | \
2767 PORTC_HOTPLUG_INT_STATUS | \
2768 PORTD_HOTPLUG_INT_STATUS)
585fb111 2769
c20cd312
PZ
2770/* SDVO and HDMI port control.
2771 * The same register may be used for SDVO or HDMI */
2772#define GEN3_SDVOB 0x61140
2773#define GEN3_SDVOC 0x61160
2774#define GEN4_HDMIB GEN3_SDVOB
2775#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2776#define CHV_HDMID 0x6116C
c20cd312
PZ
2777#define PCH_SDVOB 0xe1140
2778#define PCH_HDMIB PCH_SDVOB
2779#define PCH_HDMIC 0xe1150
2780#define PCH_HDMID 0xe1160
2781
84093603
DV
2782#define PORT_DFT_I9XX 0x61150
2783#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2784#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603
DV
2785#define DC_BALANCE_RESET_VLV (1 << 31)
2786#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2787#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2788#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2789
c20cd312
PZ
2790/* Gen 3 SDVO bits: */
2791#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2792#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2793#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2794#define SDVO_PIPE_B_SELECT (1 << 30)
2795#define SDVO_STALL_SELECT (1 << 29)
2796#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2797/*
585fb111 2798 * 915G/GM SDVO pixel multiplier.
585fb111 2799 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2800 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2801 */
c20cd312 2802#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2803#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2804#define SDVO_PHASE_SELECT_MASK (15 << 19)
2805#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2806#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2807#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2808#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2809#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2810#define SDVO_DETECTED (1 << 2)
585fb111 2811/* Bits to be preserved when writing */
c20cd312
PZ
2812#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2813 SDVO_INTERRUPT_ENABLE)
2814#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2815
2816/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2817#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2818#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2819#define SDVO_ENCODING_SDVO (0 << 10)
2820#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2821#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2822#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2823#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2824#define SDVO_AUDIO_ENABLE (1 << 6)
2825/* VSYNC/HSYNC bits new with 965, default is to be set */
2826#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2827#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2828
2829/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2830#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2831#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2832
2833/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2834#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2835#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2836
44f37d1f
CML
2837/* CHV SDVO/HDMI bits: */
2838#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2839#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2840
585fb111
JB
2841
2842/* DVO port control */
2843#define DVOA 0x61120
2844#define DVOB 0x61140
2845#define DVOC 0x61160
2846#define DVO_ENABLE (1 << 31)
2847#define DVO_PIPE_B_SELECT (1 << 30)
2848#define DVO_PIPE_STALL_UNUSED (0 << 28)
2849#define DVO_PIPE_STALL (1 << 28)
2850#define DVO_PIPE_STALL_TV (2 << 28)
2851#define DVO_PIPE_STALL_MASK (3 << 28)
2852#define DVO_USE_VGA_SYNC (1 << 15)
2853#define DVO_DATA_ORDER_I740 (0 << 14)
2854#define DVO_DATA_ORDER_FP (1 << 14)
2855#define DVO_VSYNC_DISABLE (1 << 11)
2856#define DVO_HSYNC_DISABLE (1 << 10)
2857#define DVO_VSYNC_TRISTATE (1 << 9)
2858#define DVO_HSYNC_TRISTATE (1 << 8)
2859#define DVO_BORDER_ENABLE (1 << 7)
2860#define DVO_DATA_ORDER_GBRG (1 << 6)
2861#define DVO_DATA_ORDER_RGGB (0 << 6)
2862#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2863#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2864#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2865#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2866#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2867#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2868#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2869#define DVO_PRESERVE_MASK (0x7<<24)
2870#define DVOA_SRCDIM 0x61124
2871#define DVOB_SRCDIM 0x61144
2872#define DVOC_SRCDIM 0x61164
2873#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2874#define DVO_SRCDIM_VERTICAL_SHIFT 0
2875
2876/* LVDS port control */
2877#define LVDS 0x61180
2878/*
2879 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2880 * the DPLL semantics change when the LVDS is assigned to that pipe.
2881 */
2882#define LVDS_PORT_EN (1 << 31)
2883/* Selects pipe B for LVDS data. Must be set on pre-965. */
2884#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2885#define LVDS_PIPE_MASK (1 << 30)
1519b995 2886#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2887/* LVDS dithering flag on 965/g4x platform */
2888#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2889/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2890#define LVDS_VSYNC_POLARITY (1 << 21)
2891#define LVDS_HSYNC_POLARITY (1 << 20)
2892
a3e17eb8
ZY
2893/* Enable border for unscaled (or aspect-scaled) display */
2894#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2895/*
2896 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2897 * pixel.
2898 */
2899#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2900#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2901#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2902/*
2903 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2904 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2905 * on.
2906 */
2907#define LVDS_A3_POWER_MASK (3 << 6)
2908#define LVDS_A3_POWER_DOWN (0 << 6)
2909#define LVDS_A3_POWER_UP (3 << 6)
2910/*
2911 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2912 * is set.
2913 */
2914#define LVDS_CLKB_POWER_MASK (3 << 4)
2915#define LVDS_CLKB_POWER_DOWN (0 << 4)
2916#define LVDS_CLKB_POWER_UP (3 << 4)
2917/*
2918 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2919 * setting for whether we are in dual-channel mode. The B3 pair will
2920 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2921 */
2922#define LVDS_B0B3_POWER_MASK (3 << 2)
2923#define LVDS_B0B3_POWER_DOWN (0 << 2)
2924#define LVDS_B0B3_POWER_UP (3 << 2)
2925
3c17fe4b
DH
2926/* Video Data Island Packet control */
2927#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2928/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2929 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2930 * of the infoframe structure specified by CEA-861. */
2931#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2932#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2933#define VIDEO_DIP_CTL 0x61170
2da8af54 2934/* Pre HSW: */
3c17fe4b 2935#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2936#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2937#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2938#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2939#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2940#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2941#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2942#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2943#define VIDEO_DIP_SELECT_AVI (0 << 19)
2944#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2945#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2946#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2947#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2948#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2949#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2950#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2951/* HSW and later: */
0dd87d20
PZ
2952#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2953#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2954#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2955#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2956#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2957#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2958
585fb111
JB
2959/* Panel power sequencing */
2960#define PP_STATUS 0x61200
2961#define PP_ON (1 << 31)
2962/*
2963 * Indicates that all dependencies of the panel are on:
2964 *
2965 * - PLL enabled
2966 * - pipe enabled
2967 * - LVDS/DVOB/DVOC on
2968 */
2969#define PP_READY (1 << 30)
2970#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2971#define PP_SEQUENCE_POWER_UP (1 << 28)
2972#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2973#define PP_SEQUENCE_MASK (3 << 28)
2974#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2975#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2976#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2977#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2978#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2979#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2980#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2981#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2982#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2983#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2984#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2985#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2986#define PP_CONTROL 0x61204
2987#define POWER_TARGET_ON (1 << 0)
2988#define PP_ON_DELAYS 0x61208
2989#define PP_OFF_DELAYS 0x6120c
2990#define PP_DIVISOR 0x61210
2991
2992/* Panel fitting */
5c969aa7 2993#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2994#define PFIT_ENABLE (1 << 31)
2995#define PFIT_PIPE_MASK (3 << 29)
2996#define PFIT_PIPE_SHIFT 29
2997#define VERT_INTERP_DISABLE (0 << 10)
2998#define VERT_INTERP_BILINEAR (1 << 10)
2999#define VERT_INTERP_MASK (3 << 10)
3000#define VERT_AUTO_SCALE (1 << 9)
3001#define HORIZ_INTERP_DISABLE (0 << 6)
3002#define HORIZ_INTERP_BILINEAR (1 << 6)
3003#define HORIZ_INTERP_MASK (3 << 6)
3004#define HORIZ_AUTO_SCALE (1 << 5)
3005#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3006#define PFIT_FILTER_FUZZY (0 << 24)
3007#define PFIT_SCALING_AUTO (0 << 26)
3008#define PFIT_SCALING_PROGRAMMED (1 << 26)
3009#define PFIT_SCALING_PILLAR (2 << 26)
3010#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3011#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3012/* Pre-965 */
3013#define PFIT_VERT_SCALE_SHIFT 20
3014#define PFIT_VERT_SCALE_MASK 0xfff00000
3015#define PFIT_HORIZ_SCALE_SHIFT 4
3016#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3017/* 965+ */
3018#define PFIT_VERT_SCALE_SHIFT_965 16
3019#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3020#define PFIT_HORIZ_SCALE_SHIFT_965 0
3021#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3022
5c969aa7 3023#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3024
5c969aa7
DL
3025#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3026#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3027#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3028 _VLV_BLC_PWM_CTL2_B)
3029
5c969aa7
DL
3030#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3031#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3032#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3033 _VLV_BLC_PWM_CTL_B)
3034
5c969aa7
DL
3035#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3036#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3037#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3038 _VLV_BLC_HIST_CTL_B)
3039
585fb111 3040/* Backlight control */
5c969aa7 3041#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3042#define BLM_PWM_ENABLE (1 << 31)
3043#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3044#define BLM_PIPE_SELECT (1 << 29)
3045#define BLM_PIPE_SELECT_IVB (3 << 29)
3046#define BLM_PIPE_A (0 << 29)
3047#define BLM_PIPE_B (1 << 29)
3048#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3049#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3050#define BLM_TRANSCODER_B BLM_PIPE_B
3051#define BLM_TRANSCODER_C BLM_PIPE_C
3052#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3053#define BLM_PIPE(pipe) ((pipe) << 29)
3054#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3055#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3056#define BLM_PHASE_IN_ENABLE (1 << 25)
3057#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3058#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3059#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3060#define BLM_PHASE_IN_COUNT_SHIFT (8)
3061#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3062#define BLM_PHASE_IN_INCR_SHIFT (0)
3063#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3064#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3065/*
3066 * This is the most significant 15 bits of the number of backlight cycles in a
3067 * complete cycle of the modulated backlight control.
3068 *
3069 * The actual value is this field multiplied by two.
3070 */
7cf41601
DV
3071#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3072#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3073#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3074/*
3075 * This is the number of cycles out of the backlight modulation cycle for which
3076 * the backlight is on.
3077 *
3078 * This field must be no greater than the number of cycles in the complete
3079 * backlight modulation cycle.
3080 */
3081#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3082#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3083#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3084#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3085
5c969aa7 3086#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3087
7cf41601
DV
3088/* New registers for PCH-split platforms. Safe where new bits show up, the
3089 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3090#define BLC_PWM_CPU_CTL2 0x48250
3091#define BLC_PWM_CPU_CTL 0x48254
3092
be256dc7
PZ
3093#define HSW_BLC_PWM2_CTL 0x48350
3094
7cf41601
DV
3095/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3096 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3097#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3098#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3099#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3100#define BLM_PCH_POLARITY (1 << 29)
3101#define BLC_PWM_PCH_CTL2 0xc8254
3102
be256dc7
PZ
3103#define UTIL_PIN_CTL 0x48400
3104#define UTIL_PIN_ENABLE (1 << 31)
3105
3106#define PCH_GTC_CTL 0xe7000
3107#define PCH_GTC_ENABLE (1 << 31)
3108
585fb111
JB
3109/* TV port control */
3110#define TV_CTL 0x68000
646b4269 3111/* Enables the TV encoder */
585fb111 3112# define TV_ENC_ENABLE (1 << 31)
646b4269 3113/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3114# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3115/* Outputs composite video (DAC A only) */
585fb111 3116# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3117/* Outputs SVideo video (DAC B/C) */
585fb111 3118# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3119/* Outputs Component video (DAC A/B/C) */
585fb111 3120# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3121/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3122# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3123# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3124/* Enables slow sync generation (945GM only) */
585fb111 3125# define TV_SLOW_SYNC (1 << 20)
646b4269 3126/* Selects 4x oversampling for 480i and 576p */
585fb111 3127# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3128/* Selects 2x oversampling for 720p and 1080i */
585fb111 3129# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3130/* Selects no oversampling for 1080p */
585fb111 3131# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3132/* Selects 8x oversampling */
585fb111 3133# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3134/* Selects progressive mode rather than interlaced */
585fb111 3135# define TV_PROGRESSIVE (1 << 17)
646b4269 3136/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3137# define TV_PAL_BURST (1 << 16)
646b4269 3138/* Field for setting delay of Y compared to C */
585fb111 3139# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3140/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3141# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3142/*
585fb111
JB
3143 * Enables a fix for the 915GM only.
3144 *
3145 * Not sure what it does.
3146 */
3147# define TV_ENC_C0_FIX (1 << 10)
646b4269 3148/* Bits that must be preserved by software */
d2d9f232 3149# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3150# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3151/* Read-only state that reports all features enabled */
585fb111 3152# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3153/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3154# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3155/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3156# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3157/* Normal operation */
585fb111 3158# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3159/* Encoder test pattern 1 - combo pattern */
585fb111 3160# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3161/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3162# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3163/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3164# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3165/* Encoder test pattern 4 - random noise */
585fb111 3166# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3167/* Encoder test pattern 5 - linear color ramps */
585fb111 3168# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3169/*
585fb111
JB
3170 * This test mode forces the DACs to 50% of full output.
3171 *
3172 * This is used for load detection in combination with TVDAC_SENSE_MASK
3173 */
3174# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3175# define TV_TEST_MODE_MASK (7 << 0)
3176
3177#define TV_DAC 0x68004
b8ed2a4f 3178# define TV_DAC_SAVE 0x00ffff00
646b4269 3179/*
585fb111
JB
3180 * Reports that DAC state change logic has reported change (RO).
3181 *
3182 * This gets cleared when TV_DAC_STATE_EN is cleared
3183*/
3184# define TVDAC_STATE_CHG (1 << 31)
3185# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3186/* Reports that DAC A voltage is above the detect threshold */
585fb111 3187# define TVDAC_A_SENSE (1 << 30)
646b4269 3188/* Reports that DAC B voltage is above the detect threshold */
585fb111 3189# define TVDAC_B_SENSE (1 << 29)
646b4269 3190/* Reports that DAC C voltage is above the detect threshold */
585fb111 3191# define TVDAC_C_SENSE (1 << 28)
646b4269 3192/*
585fb111
JB
3193 * Enables DAC state detection logic, for load-based TV detection.
3194 *
3195 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3196 * to off, for load detection to work.
3197 */
3198# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3199/* Sets the DAC A sense value to high */
585fb111 3200# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3201/* Sets the DAC B sense value to high */
585fb111 3202# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3203/* Sets the DAC C sense value to high */
585fb111 3204# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3205/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3206# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3207/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3208# define ENC_TVDAC_SLEW_FAST (1 << 6)
3209# define DAC_A_1_3_V (0 << 4)
3210# define DAC_A_1_1_V (1 << 4)
3211# define DAC_A_0_7_V (2 << 4)
cb66c692 3212# define DAC_A_MASK (3 << 4)
585fb111
JB
3213# define DAC_B_1_3_V (0 << 2)
3214# define DAC_B_1_1_V (1 << 2)
3215# define DAC_B_0_7_V (2 << 2)
cb66c692 3216# define DAC_B_MASK (3 << 2)
585fb111
JB
3217# define DAC_C_1_3_V (0 << 0)
3218# define DAC_C_1_1_V (1 << 0)
3219# define DAC_C_0_7_V (2 << 0)
cb66c692 3220# define DAC_C_MASK (3 << 0)
585fb111 3221
646b4269 3222/*
585fb111
JB
3223 * CSC coefficients are stored in a floating point format with 9 bits of
3224 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3225 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3226 * -1 (0x3) being the only legal negative value.
3227 */
3228#define TV_CSC_Y 0x68010
3229# define TV_RY_MASK 0x07ff0000
3230# define TV_RY_SHIFT 16
3231# define TV_GY_MASK 0x00000fff
3232# define TV_GY_SHIFT 0
3233
3234#define TV_CSC_Y2 0x68014
3235# define TV_BY_MASK 0x07ff0000
3236# define TV_BY_SHIFT 16
646b4269 3237/*
585fb111
JB
3238 * Y attenuation for component video.
3239 *
3240 * Stored in 1.9 fixed point.
3241 */
3242# define TV_AY_MASK 0x000003ff
3243# define TV_AY_SHIFT 0
3244
3245#define TV_CSC_U 0x68018
3246# define TV_RU_MASK 0x07ff0000
3247# define TV_RU_SHIFT 16
3248# define TV_GU_MASK 0x000007ff
3249# define TV_GU_SHIFT 0
3250
3251#define TV_CSC_U2 0x6801c
3252# define TV_BU_MASK 0x07ff0000
3253# define TV_BU_SHIFT 16
646b4269 3254/*
585fb111
JB
3255 * U attenuation for component video.
3256 *
3257 * Stored in 1.9 fixed point.
3258 */
3259# define TV_AU_MASK 0x000003ff
3260# define TV_AU_SHIFT 0
3261
3262#define TV_CSC_V 0x68020
3263# define TV_RV_MASK 0x0fff0000
3264# define TV_RV_SHIFT 16
3265# define TV_GV_MASK 0x000007ff
3266# define TV_GV_SHIFT 0
3267
3268#define TV_CSC_V2 0x68024
3269# define TV_BV_MASK 0x07ff0000
3270# define TV_BV_SHIFT 16
646b4269 3271/*
585fb111
JB
3272 * V attenuation for component video.
3273 *
3274 * Stored in 1.9 fixed point.
3275 */
3276# define TV_AV_MASK 0x000007ff
3277# define TV_AV_SHIFT 0
3278
3279#define TV_CLR_KNOBS 0x68028
646b4269 3280/* 2s-complement brightness adjustment */
585fb111
JB
3281# define TV_BRIGHTNESS_MASK 0xff000000
3282# define TV_BRIGHTNESS_SHIFT 24
646b4269 3283/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3284# define TV_CONTRAST_MASK 0x00ff0000
3285# define TV_CONTRAST_SHIFT 16
646b4269 3286/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3287# define TV_SATURATION_MASK 0x0000ff00
3288# define TV_SATURATION_SHIFT 8
646b4269 3289/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3290# define TV_HUE_MASK 0x000000ff
3291# define TV_HUE_SHIFT 0
3292
3293#define TV_CLR_LEVEL 0x6802c
646b4269 3294/* Controls the DAC level for black */
585fb111
JB
3295# define TV_BLACK_LEVEL_MASK 0x01ff0000
3296# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3297/* Controls the DAC level for blanking */
585fb111
JB
3298# define TV_BLANK_LEVEL_MASK 0x000001ff
3299# define TV_BLANK_LEVEL_SHIFT 0
3300
3301#define TV_H_CTL_1 0x68030
646b4269 3302/* Number of pixels in the hsync. */
585fb111
JB
3303# define TV_HSYNC_END_MASK 0x1fff0000
3304# define TV_HSYNC_END_SHIFT 16
646b4269 3305/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3306# define TV_HTOTAL_MASK 0x00001fff
3307# define TV_HTOTAL_SHIFT 0
3308
3309#define TV_H_CTL_2 0x68034
646b4269 3310/* Enables the colorburst (needed for non-component color) */
585fb111 3311# define TV_BURST_ENA (1 << 31)
646b4269 3312/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3313# define TV_HBURST_START_SHIFT 16
3314# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3315/* Length of the colorburst */
585fb111
JB
3316# define TV_HBURST_LEN_SHIFT 0
3317# define TV_HBURST_LEN_MASK 0x0001fff
3318
3319#define TV_H_CTL_3 0x68038
646b4269 3320/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3321# define TV_HBLANK_END_SHIFT 16
3322# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3323/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3324# define TV_HBLANK_START_SHIFT 0
3325# define TV_HBLANK_START_MASK 0x0001fff
3326
3327#define TV_V_CTL_1 0x6803c
646b4269 3328/* XXX */
585fb111
JB
3329# define TV_NBR_END_SHIFT 16
3330# define TV_NBR_END_MASK 0x07ff0000
646b4269 3331/* XXX */
585fb111
JB
3332# define TV_VI_END_F1_SHIFT 8
3333# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3334/* XXX */
585fb111
JB
3335# define TV_VI_END_F2_SHIFT 0
3336# define TV_VI_END_F2_MASK 0x0000003f
3337
3338#define TV_V_CTL_2 0x68040
646b4269 3339/* Length of vsync, in half lines */
585fb111
JB
3340# define TV_VSYNC_LEN_MASK 0x07ff0000
3341# define TV_VSYNC_LEN_SHIFT 16
646b4269 3342/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3343 * number of half lines.
3344 */
3345# define TV_VSYNC_START_F1_MASK 0x00007f00
3346# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3347/*
585fb111
JB
3348 * Offset of the start of vsync in field 2, measured in one less than the
3349 * number of half lines.
3350 */
3351# define TV_VSYNC_START_F2_MASK 0x0000007f
3352# define TV_VSYNC_START_F2_SHIFT 0
3353
3354#define TV_V_CTL_3 0x68044
646b4269 3355/* Enables generation of the equalization signal */
585fb111 3356# define TV_EQUAL_ENA (1 << 31)
646b4269 3357/* Length of vsync, in half lines */
585fb111
JB
3358# define TV_VEQ_LEN_MASK 0x007f0000
3359# define TV_VEQ_LEN_SHIFT 16
646b4269 3360/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3361 * the number of half lines.
3362 */
3363# define TV_VEQ_START_F1_MASK 0x0007f00
3364# define TV_VEQ_START_F1_SHIFT 8
646b4269 3365/*
585fb111
JB
3366 * Offset of the start of equalization in field 2, measured in one less than
3367 * the number of half lines.
3368 */
3369# define TV_VEQ_START_F2_MASK 0x000007f
3370# define TV_VEQ_START_F2_SHIFT 0
3371
3372#define TV_V_CTL_4 0x68048
646b4269 3373/*
585fb111
JB
3374 * Offset to start of vertical colorburst, measured in one less than the
3375 * number of lines from vertical start.
3376 */
3377# define TV_VBURST_START_F1_MASK 0x003f0000
3378# define TV_VBURST_START_F1_SHIFT 16
646b4269 3379/*
585fb111
JB
3380 * Offset to the end of vertical colorburst, measured in one less than the
3381 * number of lines from the start of NBR.
3382 */
3383# define TV_VBURST_END_F1_MASK 0x000000ff
3384# define TV_VBURST_END_F1_SHIFT 0
3385
3386#define TV_V_CTL_5 0x6804c
646b4269 3387/*
585fb111
JB
3388 * Offset to start of vertical colorburst, measured in one less than the
3389 * number of lines from vertical start.
3390 */
3391# define TV_VBURST_START_F2_MASK 0x003f0000
3392# define TV_VBURST_START_F2_SHIFT 16
646b4269 3393/*
585fb111
JB
3394 * Offset to the end of vertical colorburst, measured in one less than the
3395 * number of lines from the start of NBR.
3396 */
3397# define TV_VBURST_END_F2_MASK 0x000000ff
3398# define TV_VBURST_END_F2_SHIFT 0
3399
3400#define TV_V_CTL_6 0x68050
646b4269 3401/*
585fb111
JB
3402 * Offset to start of vertical colorburst, measured in one less than the
3403 * number of lines from vertical start.
3404 */
3405# define TV_VBURST_START_F3_MASK 0x003f0000
3406# define TV_VBURST_START_F3_SHIFT 16
646b4269 3407/*
585fb111
JB
3408 * Offset to the end of vertical colorburst, measured in one less than the
3409 * number of lines from the start of NBR.
3410 */
3411# define TV_VBURST_END_F3_MASK 0x000000ff
3412# define TV_VBURST_END_F3_SHIFT 0
3413
3414#define TV_V_CTL_7 0x68054
646b4269 3415/*
585fb111
JB
3416 * Offset to start of vertical colorburst, measured in one less than the
3417 * number of lines from vertical start.
3418 */
3419# define TV_VBURST_START_F4_MASK 0x003f0000
3420# define TV_VBURST_START_F4_SHIFT 16
646b4269 3421/*
585fb111
JB
3422 * Offset to the end of vertical colorburst, measured in one less than the
3423 * number of lines from the start of NBR.
3424 */
3425# define TV_VBURST_END_F4_MASK 0x000000ff
3426# define TV_VBURST_END_F4_SHIFT 0
3427
3428#define TV_SC_CTL_1 0x68060
646b4269 3429/* Turns on the first subcarrier phase generation DDA */
585fb111 3430# define TV_SC_DDA1_EN (1 << 31)
646b4269 3431/* Turns on the first subcarrier phase generation DDA */
585fb111 3432# define TV_SC_DDA2_EN (1 << 30)
646b4269 3433/* Turns on the first subcarrier phase generation DDA */
585fb111 3434# define TV_SC_DDA3_EN (1 << 29)
646b4269 3435/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3436# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3437/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3438# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3439/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3440# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3441/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3442# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3443/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3444# define TV_BURST_LEVEL_MASK 0x00ff0000
3445# define TV_BURST_LEVEL_SHIFT 16
646b4269 3446/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3447# define TV_SCDDA1_INC_MASK 0x00000fff
3448# define TV_SCDDA1_INC_SHIFT 0
3449
3450#define TV_SC_CTL_2 0x68064
646b4269 3451/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3452# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3453# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3454/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3455# define TV_SCDDA2_INC_MASK 0x00007fff
3456# define TV_SCDDA2_INC_SHIFT 0
3457
3458#define TV_SC_CTL_3 0x68068
646b4269 3459/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3460# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3461# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3462/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3463# define TV_SCDDA3_INC_MASK 0x00007fff
3464# define TV_SCDDA3_INC_SHIFT 0
3465
3466#define TV_WIN_POS 0x68070
646b4269 3467/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3468# define TV_XPOS_MASK 0x1fff0000
3469# define TV_XPOS_SHIFT 16
646b4269 3470/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3471# define TV_YPOS_MASK 0x00000fff
3472# define TV_YPOS_SHIFT 0
3473
3474#define TV_WIN_SIZE 0x68074
646b4269 3475/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3476# define TV_XSIZE_MASK 0x1fff0000
3477# define TV_XSIZE_SHIFT 16
646b4269 3478/*
585fb111
JB
3479 * Vertical size of the display window, measured in pixels.
3480 *
3481 * Must be even for interlaced modes.
3482 */
3483# define TV_YSIZE_MASK 0x00000fff
3484# define TV_YSIZE_SHIFT 0
3485
3486#define TV_FILTER_CTL_1 0x68080
646b4269 3487/*
585fb111
JB
3488 * Enables automatic scaling calculation.
3489 *
3490 * If set, the rest of the registers are ignored, and the calculated values can
3491 * be read back from the register.
3492 */
3493# define TV_AUTO_SCALE (1 << 31)
646b4269 3494/*
585fb111
JB
3495 * Disables the vertical filter.
3496 *
3497 * This is required on modes more than 1024 pixels wide */
3498# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3499/* Enables adaptive vertical filtering */
585fb111
JB
3500# define TV_VADAPT (1 << 28)
3501# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3502/* Selects the least adaptive vertical filtering mode */
585fb111 3503# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3504/* Selects the moderately adaptive vertical filtering mode */
585fb111 3505# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3506/* Selects the most adaptive vertical filtering mode */
585fb111 3507# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3508/*
585fb111
JB
3509 * Sets the horizontal scaling factor.
3510 *
3511 * This should be the fractional part of the horizontal scaling factor divided
3512 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3513 *
3514 * (src width - 1) / ((oversample * dest width) - 1)
3515 */
3516# define TV_HSCALE_FRAC_MASK 0x00003fff
3517# define TV_HSCALE_FRAC_SHIFT 0
3518
3519#define TV_FILTER_CTL_2 0x68084
646b4269 3520/*
585fb111
JB
3521 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3522 *
3523 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3524 */
3525# define TV_VSCALE_INT_MASK 0x00038000
3526# define TV_VSCALE_INT_SHIFT 15
646b4269 3527/*
585fb111
JB
3528 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3529 *
3530 * \sa TV_VSCALE_INT_MASK
3531 */
3532# define TV_VSCALE_FRAC_MASK 0x00007fff
3533# define TV_VSCALE_FRAC_SHIFT 0
3534
3535#define TV_FILTER_CTL_3 0x68088
646b4269 3536/*
585fb111
JB
3537 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3538 *
3539 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3540 *
3541 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3542 */
3543# define TV_VSCALE_IP_INT_MASK 0x00038000
3544# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3545/*
585fb111
JB
3546 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3547 *
3548 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3549 *
3550 * \sa TV_VSCALE_IP_INT_MASK
3551 */
3552# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3553# define TV_VSCALE_IP_FRAC_SHIFT 0
3554
3555#define TV_CC_CONTROL 0x68090
3556# define TV_CC_ENABLE (1 << 31)
646b4269 3557/*
585fb111
JB
3558 * Specifies which field to send the CC data in.
3559 *
3560 * CC data is usually sent in field 0.
3561 */
3562# define TV_CC_FID_MASK (1 << 27)
3563# define TV_CC_FID_SHIFT 27
646b4269 3564/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3565# define TV_CC_HOFF_MASK 0x03ff0000
3566# define TV_CC_HOFF_SHIFT 16
646b4269 3567/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3568# define TV_CC_LINE_MASK 0x0000003f
3569# define TV_CC_LINE_SHIFT 0
3570
3571#define TV_CC_DATA 0x68094
3572# define TV_CC_RDY (1 << 31)
646b4269 3573/* Second word of CC data to be transmitted. */
585fb111
JB
3574# define TV_CC_DATA_2_MASK 0x007f0000
3575# define TV_CC_DATA_2_SHIFT 16
646b4269 3576/* First word of CC data to be transmitted. */
585fb111
JB
3577# define TV_CC_DATA_1_MASK 0x0000007f
3578# define TV_CC_DATA_1_SHIFT 0
3579
3580#define TV_H_LUMA_0 0x68100
3581#define TV_H_LUMA_59 0x681ec
3582#define TV_H_CHROMA_0 0x68200
3583#define TV_H_CHROMA_59 0x682ec
3584#define TV_V_LUMA_0 0x68300
3585#define TV_V_LUMA_42 0x683a8
3586#define TV_V_CHROMA_0 0x68400
3587#define TV_V_CHROMA_42 0x684a8
3588
040d87f1 3589/* Display Port */
32f9d658 3590#define DP_A 0x64000 /* eDP */
040d87f1
KP
3591#define DP_B 0x64100
3592#define DP_C 0x64200
3593#define DP_D 0x64300
3594
3595#define DP_PORT_EN (1 << 31)
3596#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3597#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3598#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3599#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3600
040d87f1
KP
3601/* Link training mode - select a suitable mode for each stage */
3602#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3603#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3604#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3605#define DP_LINK_TRAIN_OFF (3 << 28)
3606#define DP_LINK_TRAIN_MASK (3 << 28)
3607#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
3608#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3609#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 3610
8db9d77b
ZW
3611/* CPT Link training mode */
3612#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3613#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3614#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3615#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3616#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3617#define DP_LINK_TRAIN_SHIFT_CPT 8
3618
040d87f1
KP
3619/* Signal voltages. These are mostly controlled by the other end */
3620#define DP_VOLTAGE_0_4 (0 << 25)
3621#define DP_VOLTAGE_0_6 (1 << 25)
3622#define DP_VOLTAGE_0_8 (2 << 25)
3623#define DP_VOLTAGE_1_2 (3 << 25)
3624#define DP_VOLTAGE_MASK (7 << 25)
3625#define DP_VOLTAGE_SHIFT 25
3626
3627/* Signal pre-emphasis levels, like voltages, the other end tells us what
3628 * they want
3629 */
3630#define DP_PRE_EMPHASIS_0 (0 << 22)
3631#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3632#define DP_PRE_EMPHASIS_6 (2 << 22)
3633#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3634#define DP_PRE_EMPHASIS_MASK (7 << 22)
3635#define DP_PRE_EMPHASIS_SHIFT 22
3636
3637/* How many wires to use. I guess 3 was too hard */
17aa6be9 3638#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3639#define DP_PORT_WIDTH_MASK (7 << 19)
3640
3641/* Mystic DPCD version 1.1 special mode */
3642#define DP_ENHANCED_FRAMING (1 << 18)
3643
32f9d658
ZW
3644/* eDP */
3645#define DP_PLL_FREQ_270MHZ (0 << 16)
3646#define DP_PLL_FREQ_160MHZ (1 << 16)
3647#define DP_PLL_FREQ_MASK (3 << 16)
3648
646b4269 3649/* locked once port is enabled */
040d87f1
KP
3650#define DP_PORT_REVERSAL (1 << 15)
3651
32f9d658
ZW
3652/* eDP */
3653#define DP_PLL_ENABLE (1 << 14)
3654
646b4269 3655/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3656#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3657
3658#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3659#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3660
646b4269 3661/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3662#define DP_COLOR_RANGE_16_235 (1 << 8)
3663
646b4269 3664/* Turn on the audio link */
040d87f1
KP
3665#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3666
646b4269 3667/* vs and hs sync polarity */
040d87f1
KP
3668#define DP_SYNC_VS_HIGH (1 << 4)
3669#define DP_SYNC_HS_HIGH (1 << 3)
3670
646b4269 3671/* A fantasy */
040d87f1
KP
3672#define DP_DETECTED (1 << 2)
3673
646b4269 3674/* The aux channel provides a way to talk to the
040d87f1
KP
3675 * signal sink for DDC etc. Max packet size supported
3676 * is 20 bytes in each direction, hence the 5 fixed
3677 * data registers
3678 */
32f9d658
ZW
3679#define DPA_AUX_CH_CTL 0x64010
3680#define DPA_AUX_CH_DATA1 0x64014
3681#define DPA_AUX_CH_DATA2 0x64018
3682#define DPA_AUX_CH_DATA3 0x6401c
3683#define DPA_AUX_CH_DATA4 0x64020
3684#define DPA_AUX_CH_DATA5 0x64024
3685
040d87f1
KP
3686#define DPB_AUX_CH_CTL 0x64110
3687#define DPB_AUX_CH_DATA1 0x64114
3688#define DPB_AUX_CH_DATA2 0x64118
3689#define DPB_AUX_CH_DATA3 0x6411c
3690#define DPB_AUX_CH_DATA4 0x64120
3691#define DPB_AUX_CH_DATA5 0x64124
3692
3693#define DPC_AUX_CH_CTL 0x64210
3694#define DPC_AUX_CH_DATA1 0x64214
3695#define DPC_AUX_CH_DATA2 0x64218
3696#define DPC_AUX_CH_DATA3 0x6421c
3697#define DPC_AUX_CH_DATA4 0x64220
3698#define DPC_AUX_CH_DATA5 0x64224
3699
3700#define DPD_AUX_CH_CTL 0x64310
3701#define DPD_AUX_CH_DATA1 0x64314
3702#define DPD_AUX_CH_DATA2 0x64318
3703#define DPD_AUX_CH_DATA3 0x6431c
3704#define DPD_AUX_CH_DATA4 0x64320
3705#define DPD_AUX_CH_DATA5 0x64324
3706
3707#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3708#define DP_AUX_CH_CTL_DONE (1 << 30)
3709#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3710#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3711#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3712#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3713#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3714#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3715#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3716#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3717#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3718#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3719#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3720#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3721#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3722#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3723#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3724#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3725#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3726#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3727#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
b9ca5fad 3728#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
3729
3730/*
3731 * Computing GMCH M and N values for the Display Port link
3732 *
3733 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3734 *
3735 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3736 *
3737 * The GMCH value is used internally
3738 *
3739 * bytes_per_pixel is the number of bytes coming out of the plane,
3740 * which is after the LUTs, so we want the bytes for our color format.
3741 * For our current usage, this is always 3, one byte for R, G and B.
3742 */
e3b95f1e
DV
3743#define _PIPEA_DATA_M_G4X 0x70050
3744#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3745
3746/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3747#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3748#define TU_SIZE_SHIFT 25
a65851af 3749#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3750
a65851af
VS
3751#define DATA_LINK_M_N_MASK (0xffffff)
3752#define DATA_LINK_N_MAX (0x800000)
040d87f1 3753
e3b95f1e
DV
3754#define _PIPEA_DATA_N_G4X 0x70054
3755#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3756#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3757
3758/*
3759 * Computing Link M and N values for the Display Port link
3760 *
3761 * Link M / N = pixel_clock / ls_clk
3762 *
3763 * (the DP spec calls pixel_clock the 'strm_clk')
3764 *
3765 * The Link value is transmitted in the Main Stream
3766 * Attributes and VB-ID.
3767 */
3768
e3b95f1e
DV
3769#define _PIPEA_LINK_M_G4X 0x70060
3770#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3771#define PIPEA_DP_LINK_M_MASK (0xffffff)
3772
e3b95f1e
DV
3773#define _PIPEA_LINK_N_G4X 0x70064
3774#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3775#define PIPEA_DP_LINK_N_MASK (0xffffff)
3776
e3b95f1e
DV
3777#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3778#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3779#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3780#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3781
585fb111
JB
3782/* Display & cursor control */
3783
3784/* Pipe A */
a57c774a 3785#define _PIPEADSL 0x70000
837ba00f
PZ
3786#define DSL_LINEMASK_GEN2 0x00000fff
3787#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3788#define _PIPEACONF 0x70008
5eddb70b
CW
3789#define PIPECONF_ENABLE (1<<31)
3790#define PIPECONF_DISABLE 0
3791#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3792#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3793#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3794#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3795#define PIPECONF_SINGLE_WIDE 0
3796#define PIPECONF_PIPE_UNLOCKED 0
3797#define PIPECONF_PIPE_LOCKED (1<<25)
3798#define PIPECONF_PALETTE 0
3799#define PIPECONF_GAMMA (1<<24)
585fb111 3800#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3801#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3802#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3803/* Note that pre-gen3 does not support interlaced display directly. Panel
3804 * fitting must be disabled on pre-ilk for interlaced. */
3805#define PIPECONF_PROGRESSIVE (0 << 21)
3806#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3807#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3808#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3809#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3810/* Ironlake and later have a complete new set of values for interlaced. PFIT
3811 * means panel fitter required, PF means progressive fetch, DBL means power
3812 * saving pixel doubling. */
3813#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3814#define PIPECONF_INTERLACED_ILK (3 << 21)
3815#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3816#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3817#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3818#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3819#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3820#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3821#define PIPECONF_BPC_MASK (0x7 << 5)
3822#define PIPECONF_8BPC (0<<5)
3823#define PIPECONF_10BPC (1<<5)
3824#define PIPECONF_6BPC (2<<5)
3825#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3826#define PIPECONF_DITHER_EN (1<<4)
3827#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3828#define PIPECONF_DITHER_TYPE_SP (0<<2)
3829#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3830#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3831#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3832#define _PIPEASTAT 0x70024
585fb111 3833#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3834#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3835#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3836#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3837#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3838#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3839#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3840#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3841#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3842#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3843#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3844#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3845#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3846#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3847#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3848#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3849#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3850#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3851#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3852#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3853#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3854#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3855#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3856#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3857#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3858#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3859#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3860#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3861#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3862#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3863#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3864#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3865#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3866#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 3867#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3868#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3869#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3870#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3871#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3872#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3873#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3874#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3875#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3876#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3877#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3878#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3879
755e9019
ID
3880#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3881#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3882
84fd4f4e
RB
3883#define PIPE_A_OFFSET 0x70000
3884#define PIPE_B_OFFSET 0x71000
3885#define PIPE_C_OFFSET 0x72000
3886#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3887/*
3888 * There's actually no pipe EDP. Some pipe registers have
3889 * simply shifted from the pipe to the transcoder, while
3890 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3891 * to access such registers in transcoder EDP.
3892 */
3893#define PIPE_EDP_OFFSET 0x7f000
3894
5c969aa7
DL
3895#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3896 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3897 dev_priv->info.display_mmio_offset)
a57c774a
AK
3898
3899#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3900#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3901#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3902#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3903#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3904
756f85cf
PZ
3905#define _PIPE_MISC_A 0x70030
3906#define _PIPE_MISC_B 0x71030
3907#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3908#define PIPEMISC_DITHER_8_BPC (0<<5)
3909#define PIPEMISC_DITHER_10_BPC (1<<5)
3910#define PIPEMISC_DITHER_6_BPC (2<<5)
3911#define PIPEMISC_DITHER_12_BPC (3<<5)
3912#define PIPEMISC_DITHER_ENABLE (1<<4)
3913#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3914#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3915#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3916
b41fbda1 3917#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3918#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3919#define PIPEB_HLINE_INT_EN (1<<28)
3920#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3921#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3922#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3923#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3924#define PIPE_PSR_INT_EN (1<<22)
7983117f 3925#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3926#define PIPEA_HLINE_INT_EN (1<<20)
3927#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3928#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3929#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3930#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3931#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3932#define PIPEC_HLINE_INT_EN (1<<12)
3933#define PIPEC_VBLANK_INT_EN (1<<11)
3934#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3935#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3936#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3937
bf67a6fd
VS
3938#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3939#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3940#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3941#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3942#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3943#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3944#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3945#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3946#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3947#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3948#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3949#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3950#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3951#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3952#define DPINVGTT_EN_MASK_CHV 0xfff0000
3953#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3954#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3955#define PLANEC_INVALID_GTT_STATUS (1<<9)
3956#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3957#define CURSORB_INVALID_GTT_STATUS (1<<7)
3958#define CURSORA_INVALID_GTT_STATUS (1<<6)
3959#define SPRITED_INVALID_GTT_STATUS (1<<5)
3960#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3961#define PLANEB_INVALID_GTT_STATUS (1<<3)
3962#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3963#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3964#define PLANEA_INVALID_GTT_STATUS (1<<0)
3965#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3966#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3967
585fb111
JB
3968#define DSPARB 0x70030
3969#define DSPARB_CSTART_MASK (0x7f << 7)
3970#define DSPARB_CSTART_SHIFT 7
3971#define DSPARB_BSTART_MASK (0x7f)
3972#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3973#define DSPARB_BEND_SHIFT 9 /* on 855 */
3974#define DSPARB_AEND_SHIFT 0
3975
0a560674 3976/* pnv/gen4/g4x/vlv/chv */
5c969aa7 3977#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
3978#define DSPFW_SR_SHIFT 23
3979#define DSPFW_SR_MASK (0x1ff<<23)
3980#define DSPFW_CURSORB_SHIFT 16
3981#define DSPFW_CURSORB_MASK (0x3f<<16)
3982#define DSPFW_PLANEB_SHIFT 8
3983#define DSPFW_PLANEB_MASK (0x7f<<8)
3984#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3985#define DSPFW_PLANEA_SHIFT 0
3986#define DSPFW_PLANEA_MASK (0x7f<<0)
3987#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 3988#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
3989#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3990#define DSPFW_FBC_SR_SHIFT 28
3991#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3992#define DSPFW_FBC_HPLL_SR_SHIFT 24
3993#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3994#define DSPFW_SPRITEB_SHIFT (16)
3995#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3996#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3997#define DSPFW_CURSORA_SHIFT 8
3998#define DSPFW_CURSORA_MASK (0x3f<<8)
3999#define DSPFW_PLANEC_SHIFT_OLD 0
4000#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
4001#define DSPFW_SPRITEA_SHIFT 0
4002#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4003#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4004#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4005#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4006#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4007#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4008#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4009#define DSPFW_HPLL_CURSOR_SHIFT 16
4010#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4011#define DSPFW_HPLL_SR_SHIFT 0
4012#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4013
4014/* vlv/chv */
4015#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4016#define DSPFW_SPRITEB_WM1_SHIFT 16
4017#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4018#define DSPFW_CURSORA_WM1_SHIFT 8
4019#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4020#define DSPFW_SPRITEA_WM1_SHIFT 0
4021#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4022#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4023#define DSPFW_PLANEB_WM1_SHIFT 24
4024#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4025#define DSPFW_PLANEA_WM1_SHIFT 16
4026#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4027#define DSPFW_CURSORB_WM1_SHIFT 8
4028#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4029#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4030#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4031#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4032#define DSPFW_SR_WM1_SHIFT 0
4033#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4034#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4035#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4036#define DSPFW_SPRITED_WM1_SHIFT 24
4037#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4038#define DSPFW_SPRITED_SHIFT 16
4039#define DSPFW_SPRITED_MASK (0xff<<16)
4040#define DSPFW_SPRITEC_WM1_SHIFT 8
4041#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4042#define DSPFW_SPRITEC_SHIFT 0
4043#define DSPFW_SPRITEC_MASK (0xff<<0)
4044#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4045#define DSPFW_SPRITEF_WM1_SHIFT 24
4046#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4047#define DSPFW_SPRITEF_SHIFT 16
4048#define DSPFW_SPRITEF_MASK (0xff<<16)
4049#define DSPFW_SPRITEE_WM1_SHIFT 8
4050#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4051#define DSPFW_SPRITEE_SHIFT 0
4052#define DSPFW_SPRITEE_MASK (0xff<<0)
4053#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4054#define DSPFW_PLANEC_WM1_SHIFT 24
4055#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4056#define DSPFW_PLANEC_SHIFT 16
4057#define DSPFW_PLANEC_MASK (0xff<<16)
4058#define DSPFW_CURSORC_WM1_SHIFT 8
4059#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4060#define DSPFW_CURSORC_SHIFT 0
4061#define DSPFW_CURSORC_MASK (0x3f<<0)
4062
4063/* vlv/chv high order bits */
4064#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4065#define DSPFW_SR_HI_SHIFT 24
4066#define DSPFW_SR_HI_MASK (1<<24)
4067#define DSPFW_SPRITEF_HI_SHIFT 23
4068#define DSPFW_SPRITEF_HI_MASK (1<<23)
4069#define DSPFW_SPRITEE_HI_SHIFT 22
4070#define DSPFW_SPRITEE_HI_MASK (1<<22)
4071#define DSPFW_PLANEC_HI_SHIFT 21
4072#define DSPFW_PLANEC_HI_MASK (1<<21)
4073#define DSPFW_SPRITED_HI_SHIFT 20
4074#define DSPFW_SPRITED_HI_MASK (1<<20)
4075#define DSPFW_SPRITEC_HI_SHIFT 16
4076#define DSPFW_SPRITEC_HI_MASK (1<<16)
4077#define DSPFW_PLANEB_HI_SHIFT 12
4078#define DSPFW_PLANEB_HI_MASK (1<<12)
4079#define DSPFW_SPRITEB_HI_SHIFT 8
4080#define DSPFW_SPRITEB_HI_MASK (1<<8)
4081#define DSPFW_SPRITEA_HI_SHIFT 4
4082#define DSPFW_SPRITEA_HI_MASK (1<<4)
4083#define DSPFW_PLANEA_HI_SHIFT 0
4084#define DSPFW_PLANEA_HI_MASK (1<<0)
4085#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4086#define DSPFW_SR_WM1_HI_SHIFT 24
4087#define DSPFW_SR_WM1_HI_MASK (1<<24)
4088#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4089#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4090#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4091#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4092#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4093#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4094#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4095#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4096#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4097#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4098#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4099#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4100#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4101#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4102#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4103#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4104#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4105#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4106
12a3c055 4107/* drain latency register values*/
5e56ba45 4108#define DRAIN_LATENCY_PRECISION_16 16
12a3c055 4109#define DRAIN_LATENCY_PRECISION_32 32
22c5aee3 4110#define DRAIN_LATENCY_PRECISION_64 64
1abc4dc7 4111#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
5e56ba45
RV
4112#define DDL_CURSOR_PRECISION_HIGH (1<<31)
4113#define DDL_CURSOR_PRECISION_LOW (0<<31)
1abc4dc7 4114#define DDL_CURSOR_SHIFT 24
5e56ba45
RV
4115#define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4116#define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
01e184cc 4117#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
5e56ba45
RV
4118#define DDL_PLANE_PRECISION_HIGH (1<<7)
4119#define DDL_PLANE_PRECISION_LOW (0<<7)
1abc4dc7 4120#define DDL_PLANE_SHIFT 0
0948c265 4121#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4122
7662c8bd 4123/* FIFO watermark sizes etc */
0e442c60 4124#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4125#define I915_FIFO_LINE_SIZE 64
4126#define I830_FIFO_LINE_SIZE 32
0e442c60 4127
ceb04246 4128#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4129#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4130#define I965_FIFO_SIZE 512
4131#define I945_FIFO_SIZE 127
7662c8bd 4132#define I915_FIFO_SIZE 95
dff33cfc 4133#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4134#define I830_FIFO_SIZE 95
0e442c60 4135
ceb04246 4136#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4137#define G4X_MAX_WM 0x3f
7662c8bd
SL
4138#define I915_MAX_WM 0x3f
4139
f2b115e6
AJ
4140#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4141#define PINEVIEW_FIFO_LINE_SIZE 64
4142#define PINEVIEW_MAX_WM 0x1ff
4143#define PINEVIEW_DFT_WM 0x3f
4144#define PINEVIEW_DFT_HPLLOFF_WM 0
4145#define PINEVIEW_GUARD_WM 10
4146#define PINEVIEW_CURSOR_FIFO 64
4147#define PINEVIEW_CURSOR_MAX_WM 0x3f
4148#define PINEVIEW_CURSOR_DFT_WM 0
4149#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4150
ceb04246 4151#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4152#define I965_CURSOR_FIFO 64
4153#define I965_CURSOR_MAX_WM 32
4154#define I965_CURSOR_DFT_WM 8
7f8a8569 4155
fae1267d
PB
4156/* Watermark register definitions for SKL */
4157#define CUR_WM_A_0 0x70140
4158#define CUR_WM_B_0 0x71140
4159#define PLANE_WM_1_A_0 0x70240
4160#define PLANE_WM_1_B_0 0x71240
4161#define PLANE_WM_2_A_0 0x70340
4162#define PLANE_WM_2_B_0 0x71340
4163#define PLANE_WM_TRANS_1_A_0 0x70268
4164#define PLANE_WM_TRANS_1_B_0 0x71268
4165#define PLANE_WM_TRANS_2_A_0 0x70368
4166#define PLANE_WM_TRANS_2_B_0 0x71368
4167#define CUR_WM_TRANS_A_0 0x70168
4168#define CUR_WM_TRANS_B_0 0x71168
4169#define PLANE_WM_EN (1 << 31)
4170#define PLANE_WM_LINES_SHIFT 14
4171#define PLANE_WM_LINES_MASK 0x1f
4172#define PLANE_WM_BLOCKS_MASK 0x3ff
4173
4174#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4175#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4176#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4177
4178#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4179#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4180#define _PLANE_WM_BASE(pipe, plane) \
4181 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4182#define PLANE_WM(pipe, plane, level) \
4183 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4184#define _PLANE_WM_TRANS_1(pipe) \
4185 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4186#define _PLANE_WM_TRANS_2(pipe) \
4187 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4188#define PLANE_WM_TRANS(pipe, plane) \
4189 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4190
7f8a8569
ZW
4191/* define the Watermark register on Ironlake */
4192#define WM0_PIPEA_ILK 0x45100
1996d624 4193#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4194#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4195#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4196#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4197#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4198
4199#define WM0_PIPEB_ILK 0x45104
d6c892df 4200#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4201#define WM1_LP_ILK 0x45108
4202#define WM1_LP_SR_EN (1<<31)
4203#define WM1_LP_LATENCY_SHIFT 24
4204#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4205#define WM1_LP_FBC_MASK (0xf<<20)
4206#define WM1_LP_FBC_SHIFT 20
416f4727 4207#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4208#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4209#define WM1_LP_SR_SHIFT 8
1996d624 4210#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4211#define WM2_LP_ILK 0x4510c
4212#define WM2_LP_EN (1<<31)
4213#define WM3_LP_ILK 0x45110
4214#define WM3_LP_EN (1<<31)
4215#define WM1S_LP_ILK 0x45120
b840d907
JB
4216#define WM2S_LP_IVB 0x45124
4217#define WM3S_LP_IVB 0x45128
dd8849c8 4218#define WM1S_LP_EN (1<<31)
7f8a8569 4219
cca32e9a
PZ
4220#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4221 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4222 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4223
7f8a8569
ZW
4224/* Memory latency timer register */
4225#define MLTR_ILK 0x11222
b79d4990
JB
4226#define MLTR_WM1_SHIFT 0
4227#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4228/* the unit of memory self-refresh latency time is 0.5us */
4229#define ILK_SRLT_MASK 0x3f
4230
1398261a
YL
4231
4232/* the address where we get all kinds of latency value */
4233#define SSKPD 0x5d10
4234#define SSKPD_WM_MASK 0x3f
4235#define SSKPD_WM0_SHIFT 0
4236#define SSKPD_WM1_SHIFT 8
4237#define SSKPD_WM2_SHIFT 16
4238#define SSKPD_WM3_SHIFT 24
4239
585fb111
JB
4240/*
4241 * The two pipe frame counter registers are not synchronized, so
4242 * reading a stable value is somewhat tricky. The following code
4243 * should work:
4244 *
4245 * do {
4246 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4247 * PIPE_FRAME_HIGH_SHIFT;
4248 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4249 * PIPE_FRAME_LOW_SHIFT);
4250 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4251 * PIPE_FRAME_HIGH_SHIFT);
4252 * } while (high1 != high2);
4253 * frame = (high1 << 8) | low1;
4254 */
25a2e2d0 4255#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4256#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4257#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4258#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4259#define PIPE_FRAME_LOW_MASK 0xff000000
4260#define PIPE_FRAME_LOW_SHIFT 24
4261#define PIPE_PIXEL_MASK 0x00ffffff
4262#define PIPE_PIXEL_SHIFT 0
9880b7a5 4263/* GM45+ just has to be different */
eb6008ad
RB
4264#define _PIPEA_FRMCOUNT_GM45 0x70040
4265#define _PIPEA_FLIPCOUNT_GM45 0x70044
4266#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4267#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4268
4269/* Cursor A & B regs */
5efb3e28 4270#define _CURACNTR 0x70080
14b60391
JB
4271/* Old style CUR*CNTR flags (desktop 8xx) */
4272#define CURSOR_ENABLE 0x80000000
4273#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4274#define CURSOR_STRIDE_SHIFT 28
4275#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4276#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4277#define CURSOR_FORMAT_SHIFT 24
4278#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4279#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4280#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4281#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4282#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4283#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4284/* New style CUR*CNTR flags */
4285#define CURSOR_MODE 0x27
585fb111 4286#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4287#define CURSOR_MODE_128_32B_AX 0x02
4288#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4289#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4290#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4291#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4292#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4293#define MCURSOR_PIPE_SELECT (1 << 28)
4294#define MCURSOR_PIPE_A 0x00
4295#define MCURSOR_PIPE_B (1 << 28)
585fb111 4296#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4297#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4298#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4299#define _CURABASE 0x70084
4300#define _CURAPOS 0x70088
585fb111
JB
4301#define CURSOR_POS_MASK 0x007FF
4302#define CURSOR_POS_SIGN 0x8000
4303#define CURSOR_X_SHIFT 0
4304#define CURSOR_Y_SHIFT 16
14b60391 4305#define CURSIZE 0x700a0
5efb3e28
VS
4306#define _CURBCNTR 0x700c0
4307#define _CURBBASE 0x700c4
4308#define _CURBPOS 0x700c8
585fb111 4309
65a21cd6
JB
4310#define _CURBCNTR_IVB 0x71080
4311#define _CURBBASE_IVB 0x71084
4312#define _CURBPOS_IVB 0x71088
4313
5efb3e28
VS
4314#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4315 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4316 dev_priv->info.display_mmio_offset)
4317
4318#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4319#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4320#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4321
5efb3e28
VS
4322#define CURSOR_A_OFFSET 0x70080
4323#define CURSOR_B_OFFSET 0x700c0
4324#define CHV_CURSOR_C_OFFSET 0x700e0
4325#define IVB_CURSOR_B_OFFSET 0x71080
4326#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4327
585fb111 4328/* Display A control */
a57c774a 4329#define _DSPACNTR 0x70180
585fb111
JB
4330#define DISPLAY_PLANE_ENABLE (1<<31)
4331#define DISPLAY_PLANE_DISABLE 0
4332#define DISPPLANE_GAMMA_ENABLE (1<<30)
4333#define DISPPLANE_GAMMA_DISABLE 0
4334#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4335#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4336#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4337#define DISPPLANE_BGRA555 (0x3<<26)
4338#define DISPPLANE_BGRX555 (0x4<<26)
4339#define DISPPLANE_BGRX565 (0x5<<26)
4340#define DISPPLANE_BGRX888 (0x6<<26)
4341#define DISPPLANE_BGRA888 (0x7<<26)
4342#define DISPPLANE_RGBX101010 (0x8<<26)
4343#define DISPPLANE_RGBA101010 (0x9<<26)
4344#define DISPPLANE_BGRX101010 (0xa<<26)
4345#define DISPPLANE_RGBX161616 (0xc<<26)
4346#define DISPPLANE_RGBX888 (0xe<<26)
4347#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4348#define DISPPLANE_STEREO_ENABLE (1<<25)
4349#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4350#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4351#define DISPPLANE_SEL_PIPE_SHIFT 24
4352#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4353#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4354#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4355#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4356#define DISPPLANE_SRC_KEY_DISABLE 0
4357#define DISPPLANE_LINE_DOUBLE (1<<20)
4358#define DISPPLANE_NO_LINE_DOUBLE 0
4359#define DISPPLANE_STEREO_POLARITY_FIRST 0
4360#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4361#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4362#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4363#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4364#define DISPPLANE_TILED (1<<10)
c14b0485 4365#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4366#define _DSPAADDR 0x70184
4367#define _DSPASTRIDE 0x70188
4368#define _DSPAPOS 0x7018C /* reserved */
4369#define _DSPASIZE 0x70190
4370#define _DSPASURF 0x7019C /* 965+ only */
4371#define _DSPATILEOFF 0x701A4 /* 965+ only */
4372#define _DSPAOFFSET 0x701A4 /* HSW */
4373#define _DSPASURFLIVE 0x701AC
4374
4375#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4376#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4377#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4378#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4379#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4380#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4381#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4382#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4383#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4384#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4385
c14b0485
VS
4386/* CHV pipe B blender and primary plane */
4387#define _CHV_BLEND_A 0x60a00
4388#define CHV_BLEND_LEGACY (0<<30)
4389#define CHV_BLEND_ANDROID (1<<30)
4390#define CHV_BLEND_MPO (2<<30)
4391#define CHV_BLEND_MASK (3<<30)
4392#define _CHV_CANVAS_A 0x60a04
4393#define _PRIMPOS_A 0x60a08
4394#define _PRIMSIZE_A 0x60a0c
4395#define _PRIMCNSTALPHA_A 0x60a10
4396#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4397
4398#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4399#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4400#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4401#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4402#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4403
446f2545
AR
4404/* Display/Sprite base address macros */
4405#define DISP_BASEADDR_MASK (0xfffff000)
4406#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4407#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4408
585fb111 4409/* VBIOS flags */
5c969aa7
DL
4410#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4411#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4412#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4413#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4414#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4415#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4416#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4417#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4418#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4419#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4420#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4421#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4422#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4423
4424/* Pipe B */
5c969aa7
DL
4425#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4426#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4427#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4428#define _PIPEBFRAMEHIGH 0x71040
4429#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4430#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4431#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4432
585fb111
JB
4433
4434/* Display B control */
5c969aa7 4435#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4436#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4437#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4438#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4439#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4440#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4441#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4442#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4443#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4444#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4445#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4446#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4447#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4448
b840d907
JB
4449/* Sprite A control */
4450#define _DVSACNTR 0x72180
4451#define DVS_ENABLE (1<<31)
4452#define DVS_GAMMA_ENABLE (1<<30)
4453#define DVS_PIXFORMAT_MASK (3<<25)
4454#define DVS_FORMAT_YUV422 (0<<25)
4455#define DVS_FORMAT_RGBX101010 (1<<25)
4456#define DVS_FORMAT_RGBX888 (2<<25)
4457#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4458#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4459#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4460#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4461#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4462#define DVS_YUV_ORDER_YUYV (0<<16)
4463#define DVS_YUV_ORDER_UYVY (1<<16)
4464#define DVS_YUV_ORDER_YVYU (2<<16)
4465#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4466#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4467#define DVS_DEST_KEY (1<<2)
4468#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4469#define DVS_TILED (1<<10)
4470#define _DVSALINOFF 0x72184
4471#define _DVSASTRIDE 0x72188
4472#define _DVSAPOS 0x7218c
4473#define _DVSASIZE 0x72190
4474#define _DVSAKEYVAL 0x72194
4475#define _DVSAKEYMSK 0x72198
4476#define _DVSASURF 0x7219c
4477#define _DVSAKEYMAXVAL 0x721a0
4478#define _DVSATILEOFF 0x721a4
4479#define _DVSASURFLIVE 0x721ac
4480#define _DVSASCALE 0x72204
4481#define DVS_SCALE_ENABLE (1<<31)
4482#define DVS_FILTER_MASK (3<<29)
4483#define DVS_FILTER_MEDIUM (0<<29)
4484#define DVS_FILTER_ENHANCING (1<<29)
4485#define DVS_FILTER_SOFTENING (2<<29)
4486#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4487#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4488#define _DVSAGAMC 0x72300
4489
4490#define _DVSBCNTR 0x73180
4491#define _DVSBLINOFF 0x73184
4492#define _DVSBSTRIDE 0x73188
4493#define _DVSBPOS 0x7318c
4494#define _DVSBSIZE 0x73190
4495#define _DVSBKEYVAL 0x73194
4496#define _DVSBKEYMSK 0x73198
4497#define _DVSBSURF 0x7319c
4498#define _DVSBKEYMAXVAL 0x731a0
4499#define _DVSBTILEOFF 0x731a4
4500#define _DVSBSURFLIVE 0x731ac
4501#define _DVSBSCALE 0x73204
4502#define _DVSBGAMC 0x73300
4503
4504#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4505#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4506#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4507#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4508#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4509#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4510#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4511#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4512#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4513#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4514#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4515#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4516
4517#define _SPRA_CTL 0x70280
4518#define SPRITE_ENABLE (1<<31)
4519#define SPRITE_GAMMA_ENABLE (1<<30)
4520#define SPRITE_PIXFORMAT_MASK (7<<25)
4521#define SPRITE_FORMAT_YUV422 (0<<25)
4522#define SPRITE_FORMAT_RGBX101010 (1<<25)
4523#define SPRITE_FORMAT_RGBX888 (2<<25)
4524#define SPRITE_FORMAT_RGBX161616 (3<<25)
4525#define SPRITE_FORMAT_YUV444 (4<<25)
4526#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4527#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4528#define SPRITE_SOURCE_KEY (1<<22)
4529#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4530#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4531#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4532#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4533#define SPRITE_YUV_ORDER_YUYV (0<<16)
4534#define SPRITE_YUV_ORDER_UYVY (1<<16)
4535#define SPRITE_YUV_ORDER_YVYU (2<<16)
4536#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4537#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4538#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4539#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4540#define SPRITE_TILED (1<<10)
4541#define SPRITE_DEST_KEY (1<<2)
4542#define _SPRA_LINOFF 0x70284
4543#define _SPRA_STRIDE 0x70288
4544#define _SPRA_POS 0x7028c
4545#define _SPRA_SIZE 0x70290
4546#define _SPRA_KEYVAL 0x70294
4547#define _SPRA_KEYMSK 0x70298
4548#define _SPRA_SURF 0x7029c
4549#define _SPRA_KEYMAX 0x702a0
4550#define _SPRA_TILEOFF 0x702a4
c54173a8 4551#define _SPRA_OFFSET 0x702a4
32ae46bf 4552#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4553#define _SPRA_SCALE 0x70304
4554#define SPRITE_SCALE_ENABLE (1<<31)
4555#define SPRITE_FILTER_MASK (3<<29)
4556#define SPRITE_FILTER_MEDIUM (0<<29)
4557#define SPRITE_FILTER_ENHANCING (1<<29)
4558#define SPRITE_FILTER_SOFTENING (2<<29)
4559#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4560#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4561#define _SPRA_GAMC 0x70400
4562
4563#define _SPRB_CTL 0x71280
4564#define _SPRB_LINOFF 0x71284
4565#define _SPRB_STRIDE 0x71288
4566#define _SPRB_POS 0x7128c
4567#define _SPRB_SIZE 0x71290
4568#define _SPRB_KEYVAL 0x71294
4569#define _SPRB_KEYMSK 0x71298
4570#define _SPRB_SURF 0x7129c
4571#define _SPRB_KEYMAX 0x712a0
4572#define _SPRB_TILEOFF 0x712a4
c54173a8 4573#define _SPRB_OFFSET 0x712a4
32ae46bf 4574#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4575#define _SPRB_SCALE 0x71304
4576#define _SPRB_GAMC 0x71400
4577
4578#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4579#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4580#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4581#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4582#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4583#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4584#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4585#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4586#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4587#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4588#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4589#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4590#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4591#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4592
921c3b67 4593#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4594#define SP_ENABLE (1<<31)
4ea67bc7 4595#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4596#define SP_PIXFORMAT_MASK (0xf<<26)
4597#define SP_FORMAT_YUV422 (0<<26)
4598#define SP_FORMAT_BGR565 (5<<26)
4599#define SP_FORMAT_BGRX8888 (6<<26)
4600#define SP_FORMAT_BGRA8888 (7<<26)
4601#define SP_FORMAT_RGBX1010102 (8<<26)
4602#define SP_FORMAT_RGBA1010102 (9<<26)
4603#define SP_FORMAT_RGBX8888 (0xe<<26)
4604#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 4605#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
4606#define SP_SOURCE_KEY (1<<22)
4607#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4608#define SP_YUV_ORDER_YUYV (0<<16)
4609#define SP_YUV_ORDER_UYVY (1<<16)
4610#define SP_YUV_ORDER_YVYU (2<<16)
4611#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 4612#define SP_ROTATE_180 (1<<15)
7f1f3851 4613#define SP_TILED (1<<10)
c14b0485 4614#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
4615#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4616#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4617#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4618#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4619#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4620#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4621#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4622#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4623#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4624#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 4625#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
4626#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4627
4628#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4629#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4630#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4631#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4632#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4633#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4634#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4635#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4636#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4637#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4638#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4639#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4640
4641#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4642#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4643#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4644#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4645#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4646#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4647#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4648#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4649#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4650#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4651#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4652#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4653
6ca2aeb2
VS
4654/*
4655 * CHV pipe B sprite CSC
4656 *
4657 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4658 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4659 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4660 */
4661#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4662#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4663#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4664#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4665#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4666
4667#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4668#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4669#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4670#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4671#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4672#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4673#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4674
4675#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4676#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4677#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4678#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4679#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4680
4681#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4682#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4683#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4684#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4685#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4686
70d21f0e
DL
4687/* Skylake plane registers */
4688
4689#define _PLANE_CTL_1_A 0x70180
4690#define _PLANE_CTL_2_A 0x70280
4691#define _PLANE_CTL_3_A 0x70380
4692#define PLANE_CTL_ENABLE (1 << 31)
4693#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4694#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4695#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4696#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4697#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4698#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4699#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4700#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4701#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4702#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4703#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
4704#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4705#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4706#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
4707#define PLANE_CTL_ORDER_BGRX (0 << 20)
4708#define PLANE_CTL_ORDER_RGBX (1 << 20)
4709#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4710#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4711#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4712#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4713#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4714#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4715#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4716#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4717#define PLANE_CTL_TILED_MASK (0x7 << 10)
4718#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4719#define PLANE_CTL_TILED_X ( 1 << 10)
4720#define PLANE_CTL_TILED_Y ( 4 << 10)
4721#define PLANE_CTL_TILED_YF ( 5 << 10)
4722#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4723#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4724#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4725#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
4726#define PLANE_CTL_ROTATE_MASK 0x3
4727#define PLANE_CTL_ROTATE_0 0x0
4728#define PLANE_CTL_ROTATE_180 0x2
70d21f0e
DL
4729#define _PLANE_STRIDE_1_A 0x70188
4730#define _PLANE_STRIDE_2_A 0x70288
4731#define _PLANE_STRIDE_3_A 0x70388
4732#define _PLANE_POS_1_A 0x7018c
4733#define _PLANE_POS_2_A 0x7028c
4734#define _PLANE_POS_3_A 0x7038c
4735#define _PLANE_SIZE_1_A 0x70190
4736#define _PLANE_SIZE_2_A 0x70290
4737#define _PLANE_SIZE_3_A 0x70390
4738#define _PLANE_SURF_1_A 0x7019c
4739#define _PLANE_SURF_2_A 0x7029c
4740#define _PLANE_SURF_3_A 0x7039c
4741#define _PLANE_OFFSET_1_A 0x701a4
4742#define _PLANE_OFFSET_2_A 0x702a4
4743#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
4744#define _PLANE_KEYVAL_1_A 0x70194
4745#define _PLANE_KEYVAL_2_A 0x70294
4746#define _PLANE_KEYMSK_1_A 0x70198
4747#define _PLANE_KEYMSK_2_A 0x70298
4748#define _PLANE_KEYMAX_1_A 0x701a0
4749#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
4750#define _PLANE_BUF_CFG_1_A 0x7027c
4751#define _PLANE_BUF_CFG_2_A 0x7037c
70d21f0e
DL
4752
4753#define _PLANE_CTL_1_B 0x71180
4754#define _PLANE_CTL_2_B 0x71280
4755#define _PLANE_CTL_3_B 0x71380
4756#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4757#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4758#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4759#define PLANE_CTL(pipe, plane) \
4760 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4761
4762#define _PLANE_STRIDE_1_B 0x71188
4763#define _PLANE_STRIDE_2_B 0x71288
4764#define _PLANE_STRIDE_3_B 0x71388
4765#define _PLANE_STRIDE_1(pipe) \
4766 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4767#define _PLANE_STRIDE_2(pipe) \
4768 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4769#define _PLANE_STRIDE_3(pipe) \
4770 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4771#define PLANE_STRIDE(pipe, plane) \
4772 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4773
4774#define _PLANE_POS_1_B 0x7118c
4775#define _PLANE_POS_2_B 0x7128c
4776#define _PLANE_POS_3_B 0x7138c
4777#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4778#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4779#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4780#define PLANE_POS(pipe, plane) \
4781 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4782
4783#define _PLANE_SIZE_1_B 0x71190
4784#define _PLANE_SIZE_2_B 0x71290
4785#define _PLANE_SIZE_3_B 0x71390
4786#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4787#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4788#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4789#define PLANE_SIZE(pipe, plane) \
4790 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4791
4792#define _PLANE_SURF_1_B 0x7119c
4793#define _PLANE_SURF_2_B 0x7129c
4794#define _PLANE_SURF_3_B 0x7139c
4795#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4796#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4797#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4798#define PLANE_SURF(pipe, plane) \
4799 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4800
4801#define _PLANE_OFFSET_1_B 0x711a4
4802#define _PLANE_OFFSET_2_B 0x712a4
4803#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4804#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4805#define PLANE_OFFSET(pipe, plane) \
4806 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4807
dc2a41b4
DL
4808#define _PLANE_KEYVAL_1_B 0x71194
4809#define _PLANE_KEYVAL_2_B 0x71294
4810#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4811#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4812#define PLANE_KEYVAL(pipe, plane) \
4813 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4814
4815#define _PLANE_KEYMSK_1_B 0x71198
4816#define _PLANE_KEYMSK_2_B 0x71298
4817#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4818#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4819#define PLANE_KEYMSK(pipe, plane) \
4820 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4821
4822#define _PLANE_KEYMAX_1_B 0x711a0
4823#define _PLANE_KEYMAX_2_B 0x712a0
4824#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4825#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4826#define PLANE_KEYMAX(pipe, plane) \
4827 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4828
8211bd5b
DL
4829#define _PLANE_BUF_CFG_1_B 0x7127c
4830#define _PLANE_BUF_CFG_2_B 0x7137c
4831#define _PLANE_BUF_CFG_1(pipe) \
4832 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4833#define _PLANE_BUF_CFG_2(pipe) \
4834 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4835#define PLANE_BUF_CFG(pipe, plane) \
4836 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4837
4838/* SKL new cursor registers */
4839#define _CUR_BUF_CFG_A 0x7017c
4840#define _CUR_BUF_CFG_B 0x7117c
4841#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4842
585fb111
JB
4843/* VBIOS regs */
4844#define VGACNTRL 0x71400
4845# define VGA_DISP_DISABLE (1 << 31)
4846# define VGA_2X_MODE (1 << 30)
4847# define VGA_PIPE_B_SELECT (1 << 29)
4848
766aa1c4
VS
4849#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4850
f2b115e6 4851/* Ironlake */
b9055052
ZW
4852
4853#define CPU_VGACNTRL 0x41000
4854
4855#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4856#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4857#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4858#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4859#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4860#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4861#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4862#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4863#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4864
4865/* refresh rate hardware control */
4866#define RR_HW_CTL 0x45300
4867#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4868#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4869
4870#define FDI_PLL_BIOS_0 0x46000
021357ac 4871#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4872#define FDI_PLL_BIOS_1 0x46004
4873#define FDI_PLL_BIOS_2 0x46008
4874#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4875#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4876#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4877
8956c8bb
EA
4878#define PCH_3DCGDIS0 0x46020
4879# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4880# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4881
06f37751
EA
4882#define PCH_3DCGDIS1 0x46024
4883# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4884
b9055052
ZW
4885#define FDI_PLL_FREQ_CTL 0x46030
4886#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4887#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4888#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4889
4890
a57c774a 4891#define _PIPEA_DATA_M1 0x60030
5eddb70b 4892#define PIPE_DATA_M1_OFFSET 0
a57c774a 4893#define _PIPEA_DATA_N1 0x60034
5eddb70b 4894#define PIPE_DATA_N1_OFFSET 0
b9055052 4895
a57c774a 4896#define _PIPEA_DATA_M2 0x60038
5eddb70b 4897#define PIPE_DATA_M2_OFFSET 0
a57c774a 4898#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4899#define PIPE_DATA_N2_OFFSET 0
b9055052 4900
a57c774a 4901#define _PIPEA_LINK_M1 0x60040
5eddb70b 4902#define PIPE_LINK_M1_OFFSET 0
a57c774a 4903#define _PIPEA_LINK_N1 0x60044
5eddb70b 4904#define PIPE_LINK_N1_OFFSET 0
b9055052 4905
a57c774a 4906#define _PIPEA_LINK_M2 0x60048
5eddb70b 4907#define PIPE_LINK_M2_OFFSET 0
a57c774a 4908#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4909#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4910
4911/* PIPEB timing regs are same start from 0x61000 */
4912
a57c774a
AK
4913#define _PIPEB_DATA_M1 0x61030
4914#define _PIPEB_DATA_N1 0x61034
4915#define _PIPEB_DATA_M2 0x61038
4916#define _PIPEB_DATA_N2 0x6103c
4917#define _PIPEB_LINK_M1 0x61040
4918#define _PIPEB_LINK_N1 0x61044
4919#define _PIPEB_LINK_M2 0x61048
4920#define _PIPEB_LINK_N2 0x6104c
4921
4922#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4923#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4924#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4925#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4926#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4927#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4928#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4929#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4930
4931/* CPU panel fitter */
9db4a9c7
JB
4932/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4933#define _PFA_CTL_1 0x68080
4934#define _PFB_CTL_1 0x68880
b9055052 4935#define PF_ENABLE (1<<31)
13888d78
PZ
4936#define PF_PIPE_SEL_MASK_IVB (3<<29)
4937#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4938#define PF_FILTER_MASK (3<<23)
4939#define PF_FILTER_PROGRAMMED (0<<23)
4940#define PF_FILTER_MED_3x3 (1<<23)
4941#define PF_FILTER_EDGE_ENHANCE (2<<23)
4942#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4943#define _PFA_WIN_SZ 0x68074
4944#define _PFB_WIN_SZ 0x68874
4945#define _PFA_WIN_POS 0x68070
4946#define _PFB_WIN_POS 0x68870
4947#define _PFA_VSCALE 0x68084
4948#define _PFB_VSCALE 0x68884
4949#define _PFA_HSCALE 0x68090
4950#define _PFB_HSCALE 0x68890
4951
4952#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4953#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4954#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4955#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4956#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 4957
bd2e244f
JB
4958#define _PSA_CTL 0x68180
4959#define _PSB_CTL 0x68980
4960#define PS_ENABLE (1<<31)
4961#define _PSA_WIN_SZ 0x68174
4962#define _PSB_WIN_SZ 0x68974
4963#define _PSA_WIN_POS 0x68170
4964#define _PSB_WIN_POS 0x68970
4965
4966#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
4967#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
4968#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
4969
b9055052 4970/* legacy palette */
9db4a9c7
JB
4971#define _LGC_PALETTE_A 0x4a000
4972#define _LGC_PALETTE_B 0x4a800
4973#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4974
42db64ef
PZ
4975#define _GAMMA_MODE_A 0x4a480
4976#define _GAMMA_MODE_B 0x4ac80
4977#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4978#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4979#define GAMMA_MODE_MODE_8BIT (0 << 0)
4980#define GAMMA_MODE_MODE_10BIT (1 << 0)
4981#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4982#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4983
b9055052
ZW
4984/* interrupts */
4985#define DE_MASTER_IRQ_CONTROL (1 << 31)
4986#define DE_SPRITEB_FLIP_DONE (1 << 29)
4987#define DE_SPRITEA_FLIP_DONE (1 << 28)
4988#define DE_PLANEB_FLIP_DONE (1 << 27)
4989#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4990#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4991#define DE_PCU_EVENT (1 << 25)
4992#define DE_GTT_FAULT (1 << 24)
4993#define DE_POISON (1 << 23)
4994#define DE_PERFORM_COUNTER (1 << 22)
4995#define DE_PCH_EVENT (1 << 21)
4996#define DE_AUX_CHANNEL_A (1 << 20)
4997#define DE_DP_A_HOTPLUG (1 << 19)
4998#define DE_GSE (1 << 18)
4999#define DE_PIPEB_VBLANK (1 << 15)
5000#define DE_PIPEB_EVEN_FIELD (1 << 14)
5001#define DE_PIPEB_ODD_FIELD (1 << 13)
5002#define DE_PIPEB_LINE_COMPARE (1 << 12)
5003#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5004#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5005#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5006#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5007#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5008#define DE_PIPEA_EVEN_FIELD (1 << 6)
5009#define DE_PIPEA_ODD_FIELD (1 << 5)
5010#define DE_PIPEA_LINE_COMPARE (1 << 4)
5011#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5012#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5013#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5014#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5015#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5016
b1f14ad0 5017/* More Ivybridge lolz */
8664281b 5018#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5019#define DE_GSE_IVB (1<<29)
5020#define DE_PCH_EVENT_IVB (1<<28)
5021#define DE_DP_A_HOTPLUG_IVB (1<<27)
5022#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5023#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5024#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5025#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5026#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5027#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5028#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5029#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5030#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5031#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5032#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5033#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5034
7eea1ddf
JB
5035#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5036#define MASTER_INTERRUPT_ENABLE (1<<31)
5037
b9055052
ZW
5038#define DEISR 0x44000
5039#define DEIMR 0x44004
5040#define DEIIR 0x44008
5041#define DEIER 0x4400c
5042
b9055052
ZW
5043#define GTISR 0x44010
5044#define GTIMR 0x44014
5045#define GTIIR 0x44018
5046#define GTIER 0x4401c
5047
abd58f01
BW
5048#define GEN8_MASTER_IRQ 0x44200
5049#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5050#define GEN8_PCU_IRQ (1<<30)
5051#define GEN8_DE_PCH_IRQ (1<<23)
5052#define GEN8_DE_MISC_IRQ (1<<22)
5053#define GEN8_DE_PORT_IRQ (1<<20)
5054#define GEN8_DE_PIPE_C_IRQ (1<<18)
5055#define GEN8_DE_PIPE_B_IRQ (1<<17)
5056#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5057#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5058#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5059#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5060#define GEN8_GT_VCS2_IRQ (1<<3)
5061#define GEN8_GT_VCS1_IRQ (1<<2)
5062#define GEN8_GT_BCS_IRQ (1<<1)
5063#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5064
5065#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5066#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5067#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5068#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5069
5070#define GEN8_BCS_IRQ_SHIFT 16
5071#define GEN8_RCS_IRQ_SHIFT 0
5072#define GEN8_VCS2_IRQ_SHIFT 16
5073#define GEN8_VCS1_IRQ_SHIFT 0
5074#define GEN8_VECS_IRQ_SHIFT 0
5075
5076#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5077#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5078#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5079#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5080#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5081#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5082#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5083#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5084#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5085#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5086#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5087#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5088#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5089#define GEN8_PIPE_VSYNC (1 << 1)
5090#define GEN8_PIPE_VBLANK (1 << 0)
770de83d
DL
5091#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5092#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5093#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5094#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5095#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5096#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5097#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5098#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5099#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5100 (GEN8_PIPE_CURSOR_FAULT | \
5101 GEN8_PIPE_SPRITE_FAULT | \
5102 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5103#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5104 (GEN9_PIPE_CURSOR_FAULT | \
5105 GEN9_PIPE_PLANE3_FAULT | \
5106 GEN9_PIPE_PLANE2_FAULT | \
5107 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5108
5109#define GEN8_DE_PORT_ISR 0x44440
5110#define GEN8_DE_PORT_IMR 0x44444
5111#define GEN8_DE_PORT_IIR 0x44448
5112#define GEN8_DE_PORT_IER 0x4444c
6d766f02 5113#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
88e04703
JB
5114#define GEN9_AUX_CHANNEL_D (1 << 27)
5115#define GEN9_AUX_CHANNEL_C (1 << 26)
5116#define GEN9_AUX_CHANNEL_B (1 << 25)
6d766f02 5117#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5118
5119#define GEN8_DE_MISC_ISR 0x44460
5120#define GEN8_DE_MISC_IMR 0x44464
5121#define GEN8_DE_MISC_IIR 0x44468
5122#define GEN8_DE_MISC_IER 0x4446c
5123#define GEN8_DE_MISC_GSE (1 << 27)
5124
5125#define GEN8_PCU_ISR 0x444e0
5126#define GEN8_PCU_IMR 0x444e4
5127#define GEN8_PCU_IIR 0x444e8
5128#define GEN8_PCU_IER 0x444ec
5129
7f8a8569 5130#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5131/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5132#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5133#define ILK_DPARB_GATE (1<<22)
5134#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5135#define FUSE_STRAP 0x42014
5136#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5137#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5138#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5139#define ILK_HDCP_DISABLE (1 << 25)
5140#define ILK_eDP_A_DISABLE (1 << 24)
5141#define HSW_CDCLK_LIMIT (1 << 24)
5142#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5143
5144#define ILK_DSPCLK_GATE_D 0x42020
5145#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5146#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5147#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5148#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5149#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5150
116ac8d2
EA
5151#define IVB_CHICKEN3 0x4200c
5152# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5153# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5154
90a88643 5155#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5156#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5157#define FORCE_ARB_IDLE_PLANES (1 << 14)
5158
fe4ab3ce
BW
5159#define _CHICKEN_PIPESL_1_A 0x420b0
5160#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5161#define HSW_FBCQ_DIS (1 << 22)
5162#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5163#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5164
553bd149
ZW
5165#define DISP_ARB_CTL 0x45000
5166#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5167#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5168#define DISP_ARB_CTL2 0x45004
5169#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
5170#define GEN7_MSG_CTL 0x45010
5171#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5172#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5173#define HSW_NDE_RSTWRN_OPT 0x46408
5174#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5175
e4e0c058 5176/* GEN7 chicken */
d71de14d
KG
5177#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5178# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
5179#define COMMON_SLICE_CHICKEN2 0x7014
5180# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5181
031994ee
VS
5182#define GEN7_L3SQCREG1 0xB010
5183#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5184
e4e0c058 5185#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5186#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5187#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5188#define GEN7_L3CNTLREG2 0xB020
5189#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5190
5191#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5192#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5193
61939d97
JB
5194#define GEN7_L3SQCREG4 0xb034
5195#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5196
63801f21
BW
5197/* GEN8 chicken */
5198#define HDC_CHICKEN0 0x7300
5199#define HDC_FORCE_NON_COHERENT (1<<4)
95289009 5200#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
da09654d 5201#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
63801f21 5202
db099c8f
ED
5203/* WaCatErrorRejectionIssue */
5204#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5205#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5206
f3fc4884
FJ
5207#define HSW_SCRATCH1 0xb038
5208#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5209
b9055052
ZW
5210/* PCH */
5211
23e81d69 5212/* south display engine interrupt: IBX */
776ad806
JB
5213#define SDE_AUDIO_POWER_D (1 << 27)
5214#define SDE_AUDIO_POWER_C (1 << 26)
5215#define SDE_AUDIO_POWER_B (1 << 25)
5216#define SDE_AUDIO_POWER_SHIFT (25)
5217#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5218#define SDE_GMBUS (1 << 24)
5219#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5220#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5221#define SDE_AUDIO_HDCP_MASK (3 << 22)
5222#define SDE_AUDIO_TRANSB (1 << 21)
5223#define SDE_AUDIO_TRANSA (1 << 20)
5224#define SDE_AUDIO_TRANS_MASK (3 << 20)
5225#define SDE_POISON (1 << 19)
5226/* 18 reserved */
5227#define SDE_FDI_RXB (1 << 17)
5228#define SDE_FDI_RXA (1 << 16)
5229#define SDE_FDI_MASK (3 << 16)
5230#define SDE_AUXD (1 << 15)
5231#define SDE_AUXC (1 << 14)
5232#define SDE_AUXB (1 << 13)
5233#define SDE_AUX_MASK (7 << 13)
5234/* 12 reserved */
b9055052
ZW
5235#define SDE_CRT_HOTPLUG (1 << 11)
5236#define SDE_PORTD_HOTPLUG (1 << 10)
5237#define SDE_PORTC_HOTPLUG (1 << 9)
5238#define SDE_PORTB_HOTPLUG (1 << 8)
5239#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5240#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5241 SDE_SDVOB_HOTPLUG | \
5242 SDE_PORTB_HOTPLUG | \
5243 SDE_PORTC_HOTPLUG | \
5244 SDE_PORTD_HOTPLUG)
776ad806
JB
5245#define SDE_TRANSB_CRC_DONE (1 << 5)
5246#define SDE_TRANSB_CRC_ERR (1 << 4)
5247#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5248#define SDE_TRANSA_CRC_DONE (1 << 2)
5249#define SDE_TRANSA_CRC_ERR (1 << 1)
5250#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5251#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5252
5253/* south display engine interrupt: CPT/PPT */
5254#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5255#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5256#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5257#define SDE_AUDIO_POWER_SHIFT_CPT 29
5258#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5259#define SDE_AUXD_CPT (1 << 27)
5260#define SDE_AUXC_CPT (1 << 26)
5261#define SDE_AUXB_CPT (1 << 25)
5262#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5263#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5264#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5265#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5266#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5267#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5268#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5269 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5270 SDE_PORTD_HOTPLUG_CPT | \
5271 SDE_PORTC_HOTPLUG_CPT | \
5272 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5273#define SDE_GMBUS_CPT (1 << 17)
8664281b 5274#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5275#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5276#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5277#define SDE_FDI_RXC_CPT (1 << 8)
5278#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5279#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5280#define SDE_FDI_RXB_CPT (1 << 4)
5281#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5282#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5283#define SDE_FDI_RXA_CPT (1 << 0)
5284#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5285 SDE_AUDIO_CP_REQ_B_CPT | \
5286 SDE_AUDIO_CP_REQ_A_CPT)
5287#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5288 SDE_AUDIO_CP_CHG_B_CPT | \
5289 SDE_AUDIO_CP_CHG_A_CPT)
5290#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5291 SDE_FDI_RXB_CPT | \
5292 SDE_FDI_RXA_CPT)
b9055052
ZW
5293
5294#define SDEISR 0xc4000
5295#define SDEIMR 0xc4004
5296#define SDEIIR 0xc4008
5297#define SDEIER 0xc400c
5298
8664281b 5299#define SERR_INT 0xc4040
de032bf4 5300#define SERR_INT_POISON (1<<31)
8664281b
PZ
5301#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5302#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5303#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5304#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5305
b9055052 5306/* digital port hotplug */
7fe0b973 5307#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5308#define PORTD_HOTPLUG_ENABLE (1 << 20)
5309#define PORTD_PULSE_DURATION_2ms (0)
5310#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5311#define PORTD_PULSE_DURATION_6ms (2 << 18)
5312#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5313#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5314#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5315#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5316#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5317#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5318#define PORTC_HOTPLUG_ENABLE (1 << 12)
5319#define PORTC_PULSE_DURATION_2ms (0)
5320#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5321#define PORTC_PULSE_DURATION_6ms (2 << 10)
5322#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5323#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5324#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5325#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5326#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5327#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
5328#define PORTB_HOTPLUG_ENABLE (1 << 4)
5329#define PORTB_PULSE_DURATION_2ms (0)
5330#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5331#define PORTB_PULSE_DURATION_6ms (2 << 2)
5332#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 5333#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
5334#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5335#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5336#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5337#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5338
5339#define PCH_GPIOA 0xc5010
5340#define PCH_GPIOB 0xc5014
5341#define PCH_GPIOC 0xc5018
5342#define PCH_GPIOD 0xc501c
5343#define PCH_GPIOE 0xc5020
5344#define PCH_GPIOF 0xc5024
5345
f0217c42
EA
5346#define PCH_GMBUS0 0xc5100
5347#define PCH_GMBUS1 0xc5104
5348#define PCH_GMBUS2 0xc5108
5349#define PCH_GMBUS3 0xc510c
5350#define PCH_GMBUS4 0xc5110
5351#define PCH_GMBUS5 0xc5120
5352
9db4a9c7
JB
5353#define _PCH_DPLL_A 0xc6014
5354#define _PCH_DPLL_B 0xc6018
e9a632a5 5355#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 5356
9db4a9c7 5357#define _PCH_FPA0 0xc6040
c1858123 5358#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
5359#define _PCH_FPA1 0xc6044
5360#define _PCH_FPB0 0xc6048
5361#define _PCH_FPB1 0xc604c
e9a632a5
DV
5362#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5363#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
5364
5365#define PCH_DPLL_TEST 0xc606c
5366
5367#define PCH_DREF_CONTROL 0xC6200
5368#define DREF_CONTROL_MASK 0x7fc3
5369#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5370#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5371#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5372#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5373#define DREF_SSC_SOURCE_DISABLE (0<<11)
5374#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 5375#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
5376#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5377#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5378#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 5379#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
5380#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5381#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 5382#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
5383#define DREF_SSC4_DOWNSPREAD (0<<6)
5384#define DREF_SSC4_CENTERSPREAD (1<<6)
5385#define DREF_SSC1_DISABLE (0<<1)
5386#define DREF_SSC1_ENABLE (1<<1)
5387#define DREF_SSC4_DISABLE (0)
5388#define DREF_SSC4_ENABLE (1)
5389
5390#define PCH_RAWCLK_FREQ 0xc6204
5391#define FDL_TP1_TIMER_SHIFT 12
5392#define FDL_TP1_TIMER_MASK (3<<12)
5393#define FDL_TP2_TIMER_SHIFT 10
5394#define FDL_TP2_TIMER_MASK (3<<10)
5395#define RAWCLK_FREQ_MASK 0x3ff
5396
5397#define PCH_DPLL_TMR_CFG 0xc6208
5398
5399#define PCH_SSC4_PARMS 0xc6210
5400#define PCH_SSC4_AUX_PARMS 0xc6214
5401
8db9d77b 5402#define PCH_DPLL_SEL 0xc7000
11887397
DV
5403#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5404#define TRANS_DPLLA_SEL(pipe) 0
5405#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 5406
b9055052
ZW
5407/* transcoder */
5408
275f01b2
DV
5409#define _PCH_TRANS_HTOTAL_A 0xe0000
5410#define TRANS_HTOTAL_SHIFT 16
5411#define TRANS_HACTIVE_SHIFT 0
5412#define _PCH_TRANS_HBLANK_A 0xe0004
5413#define TRANS_HBLANK_END_SHIFT 16
5414#define TRANS_HBLANK_START_SHIFT 0
5415#define _PCH_TRANS_HSYNC_A 0xe0008
5416#define TRANS_HSYNC_END_SHIFT 16
5417#define TRANS_HSYNC_START_SHIFT 0
5418#define _PCH_TRANS_VTOTAL_A 0xe000c
5419#define TRANS_VTOTAL_SHIFT 16
5420#define TRANS_VACTIVE_SHIFT 0
5421#define _PCH_TRANS_VBLANK_A 0xe0010
5422#define TRANS_VBLANK_END_SHIFT 16
5423#define TRANS_VBLANK_START_SHIFT 0
5424#define _PCH_TRANS_VSYNC_A 0xe0014
5425#define TRANS_VSYNC_END_SHIFT 16
5426#define TRANS_VSYNC_START_SHIFT 0
5427#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5428
e3b95f1e
DV
5429#define _PCH_TRANSA_DATA_M1 0xe0030
5430#define _PCH_TRANSA_DATA_N1 0xe0034
5431#define _PCH_TRANSA_DATA_M2 0xe0038
5432#define _PCH_TRANSA_DATA_N2 0xe003c
5433#define _PCH_TRANSA_LINK_M1 0xe0040
5434#define _PCH_TRANSA_LINK_N1 0xe0044
5435#define _PCH_TRANSA_LINK_M2 0xe0048
5436#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5437
2dcbc34d 5438/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5439#define _VIDEO_DIP_CTL_A 0xe0200
5440#define _VIDEO_DIP_DATA_A 0xe0208
5441#define _VIDEO_DIP_GCP_A 0xe0210
5442
5443#define _VIDEO_DIP_CTL_B 0xe1200
5444#define _VIDEO_DIP_DATA_B 0xe1208
5445#define _VIDEO_DIP_GCP_B 0xe1210
5446
5447#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5448#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5449#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5450
2dcbc34d 5451/* Per-transcoder DIP controls (VLV) */
b906487c
VS
5452#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5453#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5454#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5455
b906487c
VS
5456#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5457#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5458#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5459
2dcbc34d
VS
5460#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5461#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5462#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5463
90b107c8 5464#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
5465 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5466 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 5467#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
5468 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5469 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 5470#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
5471 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5472 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5473
8c5f5f7c
ED
5474/* Haswell DIP controls */
5475#define HSW_VIDEO_DIP_CTL_A 0x60200
5476#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5477#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5478#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5479#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5480#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5481#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5482#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5483#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5484#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5485#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5486#define HSW_VIDEO_DIP_GCP_A 0x60210
5487
5488#define HSW_VIDEO_DIP_CTL_B 0x61200
5489#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5490#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5491#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5492#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5493#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5494#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5495#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5496#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5497#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5498#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5499#define HSW_VIDEO_DIP_GCP_B 0x61210
5500
7d9bcebe 5501#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5502 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5503#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5504 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5505#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5506 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5507#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5508 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5509#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5510 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5511#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5512 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5513
3f51e471
RV
5514#define HSW_STEREO_3D_CTL_A 0x70020
5515#define S3D_ENABLE (1<<31)
5516#define HSW_STEREO_3D_CTL_B 0x71020
5517
5518#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5519 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5520
275f01b2
DV
5521#define _PCH_TRANS_HTOTAL_B 0xe1000
5522#define _PCH_TRANS_HBLANK_B 0xe1004
5523#define _PCH_TRANS_HSYNC_B 0xe1008
5524#define _PCH_TRANS_VTOTAL_B 0xe100c
5525#define _PCH_TRANS_VBLANK_B 0xe1010
5526#define _PCH_TRANS_VSYNC_B 0xe1014
5527#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5528
5529#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5530#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5531#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5532#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5533#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5534#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5535#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5536 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5537
e3b95f1e
DV
5538#define _PCH_TRANSB_DATA_M1 0xe1030
5539#define _PCH_TRANSB_DATA_N1 0xe1034
5540#define _PCH_TRANSB_DATA_M2 0xe1038
5541#define _PCH_TRANSB_DATA_N2 0xe103c
5542#define _PCH_TRANSB_LINK_M1 0xe1040
5543#define _PCH_TRANSB_LINK_N1 0xe1044
5544#define _PCH_TRANSB_LINK_M2 0xe1048
5545#define _PCH_TRANSB_LINK_N2 0xe104c
5546
5547#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5548#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5549#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5550#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5551#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5552#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5553#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5554#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5555
ab9412ba
DV
5556#define _PCH_TRANSACONF 0xf0008
5557#define _PCH_TRANSBCONF 0xf1008
5558#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5559#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5560#define TRANS_DISABLE (0<<31)
5561#define TRANS_ENABLE (1<<31)
5562#define TRANS_STATE_MASK (1<<30)
5563#define TRANS_STATE_DISABLE (0<<30)
5564#define TRANS_STATE_ENABLE (1<<30)
5565#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5566#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5567#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5568#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5569#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5570#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5571#define TRANS_INTERLACED (3<<21)
7c26e5c6 5572#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5573#define TRANS_8BPC (0<<5)
5574#define TRANS_10BPC (1<<5)
5575#define TRANS_6BPC (2<<5)
5576#define TRANS_12BPC (3<<5)
5577
ce40141f
DV
5578#define _TRANSA_CHICKEN1 0xf0060
5579#define _TRANSB_CHICKEN1 0xf1060
5580#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5581#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5582#define _TRANSA_CHICKEN2 0xf0064
5583#define _TRANSB_CHICKEN2 0xf1064
5584#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5585#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5586#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5587#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5588#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5589#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5590
291427f5
JB
5591#define SOUTH_CHICKEN1 0xc2000
5592#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5593#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5594#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5595#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5596#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5597#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5598#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5599#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5600#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5601
9db4a9c7
JB
5602#define _FDI_RXA_CHICKEN 0xc200c
5603#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5604#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5605#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5606#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5607
382b0936 5608#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5609#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5610#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5611#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5612#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5613
b9055052 5614/* CPU: FDI_TX */
9db4a9c7
JB
5615#define _FDI_TXA_CTL 0x60100
5616#define _FDI_TXB_CTL 0x61100
5617#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5618#define FDI_TX_DISABLE (0<<31)
5619#define FDI_TX_ENABLE (1<<31)
5620#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5621#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5622#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5623#define FDI_LINK_TRAIN_NONE (3<<28)
5624#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5625#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5626#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5627#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5628#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5629#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5630#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5631#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5632/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5633 SNB has different settings. */
5634/* SNB A-stepping */
5635#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5636#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5637#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5638#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5639/* SNB B-stepping */
5640#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5641#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5642#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5643#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5644#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5645#define FDI_DP_PORT_WIDTH_SHIFT 19
5646#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5647#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5648#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5649/* Ironlake: hardwired to 1 */
b9055052 5650#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5651
5652/* Ivybridge has different bits for lolz */
5653#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5654#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5655#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5656#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5657
b9055052 5658/* both Tx and Rx */
c4f9c4c2 5659#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5660#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5661#define FDI_SCRAMBLING_ENABLE (0<<7)
5662#define FDI_SCRAMBLING_DISABLE (1<<7)
5663
5664/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5665#define _FDI_RXA_CTL 0xf000c
5666#define _FDI_RXB_CTL 0xf100c
5667#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5668#define FDI_RX_ENABLE (1<<31)
b9055052 5669/* train, dp width same as FDI_TX */
357555c0
JB
5670#define FDI_FS_ERRC_ENABLE (1<<27)
5671#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5672#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5673#define FDI_8BPC (0<<16)
5674#define FDI_10BPC (1<<16)
5675#define FDI_6BPC (2<<16)
5676#define FDI_12BPC (3<<16)
3e68320e 5677#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5678#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5679#define FDI_RX_PLL_ENABLE (1<<13)
5680#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5681#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5682#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5683#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5684#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5685#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5686/* CPT */
5687#define FDI_AUTO_TRAINING (1<<10)
5688#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5689#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5690#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5691#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5692#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5693
04945641
PZ
5694#define _FDI_RXA_MISC 0xf0010
5695#define _FDI_RXB_MISC 0xf1010
5696#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5697#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5698#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5699#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5700#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5701#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5702#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5703#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5704
9db4a9c7
JB
5705#define _FDI_RXA_TUSIZE1 0xf0030
5706#define _FDI_RXA_TUSIZE2 0xf0038
5707#define _FDI_RXB_TUSIZE1 0xf1030
5708#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5709#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5710#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5711
5712/* FDI_RX interrupt register format */
5713#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5714#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5715#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5716#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5717#define FDI_RX_FS_CODE_ERR (1<<6)
5718#define FDI_RX_FE_CODE_ERR (1<<5)
5719#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5720#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5721#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5722#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5723#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5724
9db4a9c7
JB
5725#define _FDI_RXA_IIR 0xf0014
5726#define _FDI_RXA_IMR 0xf0018
5727#define _FDI_RXB_IIR 0xf1014
5728#define _FDI_RXB_IMR 0xf1018
5729#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5730#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5731
5732#define FDI_PLL_CTL_1 0xfe000
5733#define FDI_PLL_CTL_2 0xfe004
5734
b9055052
ZW
5735#define PCH_LVDS 0xe1180
5736#define LVDS_DETECTED (1 << 1)
5737
98364379 5738/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5739#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5740#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5741#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 5742#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
5743#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5744#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5745
5746#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5747#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5748#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5749#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5750#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5751
453c5420
JB
5752#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5753#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5754#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5755 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5756#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5757 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5758#define VLV_PIPE_PP_DIVISOR(pipe) \
5759 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5760
b9055052
ZW
5761#define PCH_PP_STATUS 0xc7200
5762#define PCH_PP_CONTROL 0xc7204
4a655f04 5763#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5764#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5765#define EDP_FORCE_VDD (1 << 3)
5766#define EDP_BLC_ENABLE (1 << 2)
5767#define PANEL_POWER_RESET (1 << 1)
5768#define PANEL_POWER_OFF (0 << 0)
5769#define PANEL_POWER_ON (1 << 0)
5770#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5771#define PANEL_PORT_SELECT_MASK (3 << 30)
5772#define PANEL_PORT_SELECT_LVDS (0 << 30)
5773#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5774#define PANEL_PORT_SELECT_DPC (2 << 30)
5775#define PANEL_PORT_SELECT_DPD (3 << 30)
5776#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5777#define PANEL_POWER_UP_DELAY_SHIFT 16
5778#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5779#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5780
b9055052 5781#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5782#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5783#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5784#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5785#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5786
b9055052 5787#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5788#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5789#define PP_REFERENCE_DIVIDER_SHIFT 8
5790#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5791#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5792
5eb08b69
ZW
5793#define PCH_DP_B 0xe4100
5794#define PCH_DPB_AUX_CH_CTL 0xe4110
5795#define PCH_DPB_AUX_CH_DATA1 0xe4114
5796#define PCH_DPB_AUX_CH_DATA2 0xe4118
5797#define PCH_DPB_AUX_CH_DATA3 0xe411c
5798#define PCH_DPB_AUX_CH_DATA4 0xe4120
5799#define PCH_DPB_AUX_CH_DATA5 0xe4124
5800
5801#define PCH_DP_C 0xe4200
5802#define PCH_DPC_AUX_CH_CTL 0xe4210
5803#define PCH_DPC_AUX_CH_DATA1 0xe4214
5804#define PCH_DPC_AUX_CH_DATA2 0xe4218
5805#define PCH_DPC_AUX_CH_DATA3 0xe421c
5806#define PCH_DPC_AUX_CH_DATA4 0xe4220
5807#define PCH_DPC_AUX_CH_DATA5 0xe4224
5808
5809#define PCH_DP_D 0xe4300
5810#define PCH_DPD_AUX_CH_CTL 0xe4310
5811#define PCH_DPD_AUX_CH_DATA1 0xe4314
5812#define PCH_DPD_AUX_CH_DATA2 0xe4318
5813#define PCH_DPD_AUX_CH_DATA3 0xe431c
5814#define PCH_DPD_AUX_CH_DATA4 0xe4320
5815#define PCH_DPD_AUX_CH_DATA5 0xe4324
5816
8db9d77b
ZW
5817/* CPT */
5818#define PORT_TRANS_A_SEL_CPT 0
5819#define PORT_TRANS_B_SEL_CPT (1<<29)
5820#define PORT_TRANS_C_SEL_CPT (2<<29)
5821#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5822#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5823#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5824#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5825#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5826#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5827
5828#define TRANS_DP_CTL_A 0xe0300
5829#define TRANS_DP_CTL_B 0xe1300
5830#define TRANS_DP_CTL_C 0xe2300
23670b32 5831#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5832#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5833#define TRANS_DP_PORT_SEL_B (0<<29)
5834#define TRANS_DP_PORT_SEL_C (1<<29)
5835#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5836#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5837#define TRANS_DP_PORT_SEL_MASK (3<<29)
5838#define TRANS_DP_AUDIO_ONLY (1<<26)
5839#define TRANS_DP_ENH_FRAMING (1<<18)
5840#define TRANS_DP_8BPC (0<<9)
5841#define TRANS_DP_10BPC (1<<9)
5842#define TRANS_DP_6BPC (2<<9)
5843#define TRANS_DP_12BPC (3<<9)
220cad3c 5844#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5845#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5846#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5847#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5848#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5849#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5850
5851/* SNB eDP training params */
5852/* SNB A-stepping */
5853#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5854#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5855#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5856#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5857/* SNB B-stepping */
3c5a62b5
YL
5858#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5859#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5860#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5861#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5862#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5863#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5864
1a2eb460
KP
5865/* IVB */
5866#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5867#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5868#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5869#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5870#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5871#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5872#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5873
5874/* legacy values */
5875#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5876#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5877#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5878#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5879#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5880
5881#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5882
9e72b46c
ID
5883#define VLV_PMWGICZ 0x1300a4
5884
cae5852d 5885#define FORCEWAKE 0xA18C
575155a9
JB
5886#define FORCEWAKE_VLV 0x1300b0
5887#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5888#define FORCEWAKE_MEDIA_VLV 0x1300b8
5889#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5890#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5891#define FORCEWAKE_ACK 0x130090
d62b4892 5892#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5893#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5894#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5895#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5896
d62b4892 5897#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5898#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5899#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5900#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5901#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5902#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
5903#define FORCEWAKE_MEDIA_GEN9 0xa270
5904#define FORCEWAKE_RENDER_GEN9 0xa278
5905#define FORCEWAKE_BLITTER_GEN9 0xa188
5906#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
5907#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
5908#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
5909#define FORCEWAKE_KERNEL 0x1
5910#define FORCEWAKE_USER 0x2
8d715f00
KP
5911#define FORCEWAKE_MT_ACK 0x130040
5912#define ECOBUS 0xa180
5913#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5914#define VLV_SPAREG2H 0xA194
8fd26859 5915
dd202c6d 5916#define GTFIFODBG 0x120000
90f256b5
VS
5917#define GT_FIFO_SBDROPERR (1<<6)
5918#define GT_FIFO_BLOBDROPERR (1<<5)
5919#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5920#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5921#define GT_FIFO_OVFERR (1<<2)
5922#define GT_FIFO_IAWRERR (1<<1)
5923#define GT_FIFO_IARDERR (1<<0)
5924
46520e2b
VS
5925#define GTFIFOCTL 0x120008
5926#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5927#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5928
05e21cc4
BW
5929#define HSW_IDICR 0x9008
5930#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5931#define HSW_EDRAM_PRESENT 0x120010
5932
80e829fa 5933#define GEN6_UCGCTL1 0x9400
e4443e45 5934# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5935# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5936# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5937
406478dc 5938#define GEN6_UCGCTL2 0x9404
0f846f81 5939# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5940# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5941# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5942# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5943# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5944
9e72b46c
ID
5945#define GEN6_UCGCTL3 0x9408
5946
e3f33d46
JB
5947#define GEN7_UCGCTL4 0x940c
5948#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5949
9e72b46c
ID
5950#define GEN6_RCGCTL1 0x9410
5951#define GEN6_RCGCTL2 0x9414
5952#define GEN6_RSTCTL 0x9420
5953
4f1ca9e9
VS
5954#define GEN8_UCGCTL6 0x9430
5955#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5956
9e72b46c 5957#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5958#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5959#define GEN6_TURBO_DISABLE (1<<31)
5960#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5961#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5962#define GEN6_OFFSET(x) ((x)<<19)
5963#define GEN6_AGGRESSIVE_TURBO (0<<15)
5964#define GEN6_RC_VIDEO_FREQ 0xA00C
5965#define GEN6_RC_CONTROL 0xA090
5966#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5967#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5968#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5969#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5970#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5971#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5972#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5973#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5974#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5975#define GEN6_RP_DOWN_TIMEOUT 0xA010
5976#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5977#define GEN6_RPSTAT1 0xA01C
ccab5c82 5978#define GEN6_CAGF_SHIFT 8
f82855d3 5979#define HSW_CAGF_SHIFT 7
ccab5c82 5980#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5981#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5982#define GEN6_RP_CONTROL 0xA024
5983#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5984#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5985#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5986#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5987#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5988#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5989#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5990#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5991#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5992#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5993#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5994#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5995#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5996#define GEN6_RP_UP_THRESHOLD 0xA02C
5997#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5998#define GEN6_RP_CUR_UP_EI 0xA050
5999#define GEN6_CURICONT_MASK 0xffffff
6000#define GEN6_RP_CUR_UP 0xA054
6001#define GEN6_CURBSYTAVG_MASK 0xffffff
6002#define GEN6_RP_PREV_UP 0xA058
6003#define GEN6_RP_CUR_DOWN_EI 0xA05C
6004#define GEN6_CURIAVG_MASK 0xffffff
6005#define GEN6_RP_CUR_DOWN 0xA060
6006#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6007#define GEN6_RP_UP_EI 0xA068
6008#define GEN6_RP_DOWN_EI 0xA06C
6009#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6010#define GEN6_RPDEUHWTC 0xA080
6011#define GEN6_RPDEUC 0xA084
6012#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6013#define GEN6_RC_STATE 0xA094
6014#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6015#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6016#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6017#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6018#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6019#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6020#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6021#define GEN6_RC1e_THRESHOLD 0xA0B4
6022#define GEN6_RC6_THRESHOLD 0xA0B8
6023#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6024#define VLV_RCEDATA 0xA0BC
8fd26859 6025#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6026#define GEN6_PMINTRMSK 0xA168
baccd458 6027#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6028#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
6029
6030#define GEN6_PMISR 0x44020
4912d041 6031#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6032#define GEN6_PMIIR 0x44028
6033#define GEN6_PMIER 0x4402C
6034#define GEN6_PM_MBOX_EVENT (1<<25)
6035#define GEN6_PM_THERMAL_EVENT (1<<24)
6036#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6037#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6038#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6039#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6040#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6041#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6042 GEN6_PM_RP_DOWN_THRESHOLD | \
6043 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6044
9e72b46c
ID
6045#define GEN7_GT_SCRATCH_BASE 0x4F100
6046#define GEN7_GT_SCRATCH_REG_NUM 8
6047
76c3552f
D
6048#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6049#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6050#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6051
cce66a28 6052#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6053#define VLV_COUNTER_CONTROL 0x138104
6054#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6055#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6056#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6057#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6058#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6059#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6060#define VLV_GT_RENDER_RC6 0x138108
6061#define VLV_GT_MEDIA_RC6 0x13810C
6062
cce66a28
BW
6063#define GEN6_GT_GFX_RC6p 0x13810C
6064#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
6065#define VLV_RENDER_C0_COUNT_REG 0x138118
6066#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 6067
8fd26859
CW
6068#define GEN6_PCODE_MAILBOX 0x138124
6069#define GEN6_PCODE_READY (1<<31)
a6044e23 6070#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
6071#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6072#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
6073#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6074#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
6075#define GEN6_PCODE_READ_D_COMP 0x10
6076#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
6077#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6078#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 6079#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6080#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6081#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6082#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6083#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6084#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6085
2af30a5c
PB
6086#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6087#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6088#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6089#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6090#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6091
4d85529d
BW
6092#define GEN6_GT_CORE_STATUS 0x138060
6093#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6094#define GEN6_RCn_MASK 7
6095#define GEN6_RC0 0
6096#define GEN6_RC3 2
6097#define GEN6_RC6 3
6098#define GEN6_RC7 4
6099
e3689190
BW
6100#define GEN7_MISCCPCTL (0x9424)
6101#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6102
6103/* IVYBRIDGE DPF */
6104#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6105#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6106#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6107#define GEN7_PARITY_ERROR_VALID (1<<13)
6108#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6109#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6110#define GEN7_PARITY_ERROR_ROW(reg) \
6111 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6112#define GEN7_PARITY_ERROR_BANK(reg) \
6113 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6114#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6115 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6116#define GEN7_L3CDERRST1_ENABLE (1<<7)
6117
b9524a1e 6118#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6119#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6120#define GEN7_L3LOG_SIZE 0x80
6121
12f3382b
JB
6122#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6123#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6124#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6125#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
6126#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6127
3ca5da43
DL
6128#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6129#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6130
c8966e10
KG
6131#define GEN8_ROW_CHICKEN 0xe4f0
6132#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6133#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6134
8ab43976
JB
6135#define GEN7_ROW_CHICKEN2 0xe4f4
6136#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6137#define DOP_CLOCK_GATING_DISABLE (1<<0)
6138
f3fc4884
FJ
6139#define HSW_ROW_CHICKEN3 0xe49c
6140#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6141
fd392b60
BW
6142#define HALF_SLICE_CHICKEN3 0xe184
6143#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 6144#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6145
c46f111f 6146/* Audio */
5c969aa7 6147#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6148#define INTEL_AUDIO_DEVCL 0x808629FB
6149#define INTEL_AUDIO_DEVBLC 0x80862801
6150#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6151
6152#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6153#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6154#define G4X_ELDV_DEVCTG (1 << 14)
6155#define G4X_ELD_ADDR_MASK (0xf << 5)
6156#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6157#define G4X_HDMIW_HDMIEDID 0x6210C
6158
c46f111f
JN
6159#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6160#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6161#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6162 _IBX_HDMIW_HDMIEDID_A, \
6163 _IBX_HDMIW_HDMIEDID_B)
6164#define _IBX_AUD_CNTL_ST_A 0xE20B4
6165#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6166#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6167 _IBX_AUD_CNTL_ST_A, \
6168 _IBX_AUD_CNTL_ST_B)
6169#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6170#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6171#define IBX_ELD_ACK (1 << 4)
1202b4c6 6172#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6173#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6174#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6175
c46f111f
JN
6176#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6177#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6178#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6179 _CPT_HDMIW_HDMIEDID_A, \
6180 _CPT_HDMIW_HDMIEDID_B)
6181#define _CPT_AUD_CNTL_ST_A 0xE50B4
6182#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6183#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6184 _CPT_AUD_CNTL_ST_A, \
6185 _CPT_AUD_CNTL_ST_B)
1202b4c6 6186#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6187
c46f111f
JN
6188#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6189#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6190#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6191 _VLV_HDMIW_HDMIEDID_A, \
6192 _VLV_HDMIW_HDMIEDID_B)
6193#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6194#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6195#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6196 _VLV_AUD_CNTL_ST_A, \
6197 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6198#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6199
ae662d31
EA
6200/* These are the 4 32-bit write offset registers for each stream
6201 * output buffer. It determines the offset from the
6202 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6203 */
6204#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6205
c46f111f
JN
6206#define _IBX_AUD_CONFIG_A 0xe2000
6207#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6208#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6209 _IBX_AUD_CONFIG_A, \
6210 _IBX_AUD_CONFIG_B)
6211#define _CPT_AUD_CONFIG_A 0xe5000
6212#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6213#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6214 _CPT_AUD_CONFIG_A, \
6215 _CPT_AUD_CONFIG_B)
6216#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6217#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6218#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6219 _VLV_AUD_CONFIG_A, \
6220 _VLV_AUD_CONFIG_B)
9ca2fe73 6221
b6daa025
WF
6222#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6223#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6224#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6225#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6226#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6227#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6228#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6229#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6230#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6231#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6232#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6233#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6234#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6235#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6236#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6237#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6238#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6239#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6240#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6241
9a78b6cc 6242/* HSW Audio */
c46f111f
JN
6243#define _HSW_AUD_CONFIG_A 0x65000
6244#define _HSW_AUD_CONFIG_B 0x65100
6245#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6246 _HSW_AUD_CONFIG_A, \
6247 _HSW_AUD_CONFIG_B)
6248
6249#define _HSW_AUD_MISC_CTRL_A 0x65010
6250#define _HSW_AUD_MISC_CTRL_B 0x65110
6251#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6252 _HSW_AUD_MISC_CTRL_A, \
6253 _HSW_AUD_MISC_CTRL_B)
6254
6255#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6256#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6257#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6258 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6259 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
6260
6261/* Audio Digital Converter */
c46f111f
JN
6262#define _HSW_AUD_DIG_CNVT_1 0x65080
6263#define _HSW_AUD_DIG_CNVT_2 0x65180
6264#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6265 _HSW_AUD_DIG_CNVT_1, \
6266 _HSW_AUD_DIG_CNVT_2)
6267#define DIP_PORT_SEL_MASK 0x3
6268
6269#define _HSW_AUD_EDID_DATA_A 0x65050
6270#define _HSW_AUD_EDID_DATA_B 0x65150
6271#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6272 _HSW_AUD_EDID_DATA_A, \
6273 _HSW_AUD_EDID_DATA_B)
6274
6275#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6276#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
6277#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6278#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6279#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6280#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 6281
9eb3a752 6282/* HSW Power Wells */
fa42e23c
PZ
6283#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6284#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6285#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6286#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
6287#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6288#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 6289#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
6290#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6291#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
6292#define HSW_PWR_WELL_FORCE_ON (1<<19)
6293#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 6294
e7e104c3 6295/* Per-pipe DDI Function Control */
ad80a810
PZ
6296#define TRANS_DDI_FUNC_CTL_A 0x60400
6297#define TRANS_DDI_FUNC_CTL_B 0x61400
6298#define TRANS_DDI_FUNC_CTL_C 0x62400
6299#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
6300#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6301
ad80a810 6302#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 6303/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 6304#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 6305#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
6306#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6307#define TRANS_DDI_PORT_NONE (0<<28)
6308#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6309#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6310#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6311#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6312#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6313#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6314#define TRANS_DDI_BPC_MASK (7<<20)
6315#define TRANS_DDI_BPC_8 (0<<20)
6316#define TRANS_DDI_BPC_10 (1<<20)
6317#define TRANS_DDI_BPC_6 (2<<20)
6318#define TRANS_DDI_BPC_12 (3<<20)
6319#define TRANS_DDI_PVSYNC (1<<17)
6320#define TRANS_DDI_PHSYNC (1<<16)
6321#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6322#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6323#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6324#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6325#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 6326#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 6327#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 6328
0e87f667
ED
6329/* DisplayPort Transport Control */
6330#define DP_TP_CTL_A 0x64040
6331#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
6332#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6333#define DP_TP_CTL_ENABLE (1<<31)
6334#define DP_TP_CTL_MODE_SST (0<<27)
6335#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 6336#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 6337#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 6338#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
6339#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6340#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6341#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
6342#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6343#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 6344#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 6345#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 6346
e411b2c1
ED
6347/* DisplayPort Transport Status */
6348#define DP_TP_STATUS_A 0x64044
6349#define DP_TP_STATUS_B 0x64144
5e49cea6 6350#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
6351#define DP_TP_STATUS_IDLE_DONE (1<<25)
6352#define DP_TP_STATUS_ACT_SENT (1<<24)
6353#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6354#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6355#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6356#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6357#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 6358
03f896a1
ED
6359/* DDI Buffer Control */
6360#define DDI_BUF_CTL_A 0x64000
6361#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
6362#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6363#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 6364#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 6365#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 6366#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 6367#define DDI_BUF_IS_IDLE (1<<7)
79935fca 6368#define DDI_A_4_LANES (1<<4)
17aa6be9 6369#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
6370#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6371
bb879a44
ED
6372/* DDI Buffer Translations */
6373#define DDI_BUF_TRANS_A 0x64E00
6374#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 6375#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 6376
7501a4d8
ED
6377/* Sideband Interface (SBI) is programmed indirectly, via
6378 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6379 * which contains the payload */
5e49cea6
PZ
6380#define SBI_ADDR 0xC6000
6381#define SBI_DATA 0xC6004
7501a4d8 6382#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
6383#define SBI_CTL_DEST_ICLK (0x0<<16)
6384#define SBI_CTL_DEST_MPHY (0x1<<16)
6385#define SBI_CTL_OP_IORD (0x2<<8)
6386#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
6387#define SBI_CTL_OP_CRRD (0x6<<8)
6388#define SBI_CTL_OP_CRWR (0x7<<8)
6389#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
6390#define SBI_RESPONSE_SUCCESS (0x0<<1)
6391#define SBI_BUSY (0x1<<0)
6392#define SBI_READY (0x0<<0)
52f025ef 6393
ccf1c867 6394/* SBI offsets */
5e49cea6 6395#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
6396#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6397#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6398#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6399#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 6400#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 6401#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 6402#define SBI_SSCCTL 0x020c
ccf1c867 6403#define SBI_SSCCTL6 0x060C
dde86e2d 6404#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 6405#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
6406#define SBI_SSCAUXDIV6 0x0610
6407#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 6408#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
6409#define SBI_GEN0 0x1f00
6410#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 6411
52f025ef 6412/* LPT PIXCLK_GATE */
5e49cea6 6413#define PIXCLK_GATE 0xC6020
745ca3be
PZ
6414#define PIXCLK_GATE_UNGATE (1<<0)
6415#define PIXCLK_GATE_GATE (0<<0)
52f025ef 6416
e93ea06a 6417/* SPLL */
5e49cea6 6418#define SPLL_CTL 0x46020
e93ea06a 6419#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
6420#define SPLL_PLL_SSC (1<<28)
6421#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
6422#define SPLL_PLL_LCPLL (3<<28)
6423#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
6424#define SPLL_PLL_FREQ_810MHz (0<<26)
6425#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
6426#define SPLL_PLL_FREQ_2700MHz (2<<26)
6427#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 6428
4dffc404 6429/* WRPLL */
5e49cea6
PZ
6430#define WRPLL_CTL1 0x46040
6431#define WRPLL_CTL2 0x46060
d452c5b6 6432#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 6433#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
6434#define WRPLL_PLL_SSC (1<<28)
6435#define WRPLL_PLL_NON_SSC (2<<28)
6436#define WRPLL_PLL_LCPLL (3<<28)
6437#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 6438/* WRPLL divider programming */
5e49cea6 6439#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 6440#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 6441#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
6442#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6443#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 6444#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
6445#define WRPLL_DIVIDER_FB_SHIFT 16
6446#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 6447
fec9181c
ED
6448/* Port clock selection */
6449#define PORT_CLK_SEL_A 0x46100
6450#define PORT_CLK_SEL_B 0x46104
5e49cea6 6451#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
6452#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6453#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6454#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 6455#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 6456#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
6457#define PORT_CLK_SEL_WRPLL1 (4<<29)
6458#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 6459#define PORT_CLK_SEL_NONE (7<<29)
11578553 6460#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 6461
bb523fc0
PZ
6462/* Transcoder clock selection */
6463#define TRANS_CLK_SEL_A 0x46140
6464#define TRANS_CLK_SEL_B 0x46144
6465#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6466/* For each transcoder, we need to select the corresponding port clock */
6467#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6468#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 6469
a57c774a
AK
6470#define TRANSA_MSA_MISC 0x60410
6471#define TRANSB_MSA_MISC 0x61410
6472#define TRANSC_MSA_MISC 0x62410
6473#define TRANS_EDP_MSA_MISC 0x6f410
6474#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6475
c9809791
PZ
6476#define TRANS_MSA_SYNC_CLK (1<<0)
6477#define TRANS_MSA_6_BPC (0<<5)
6478#define TRANS_MSA_8_BPC (1<<5)
6479#define TRANS_MSA_10_BPC (2<<5)
6480#define TRANS_MSA_12_BPC (3<<5)
6481#define TRANS_MSA_16_BPC (4<<5)
dae84799 6482
90e8d31c 6483/* LCPLL Control */
5e49cea6 6484#define LCPLL_CTL 0x130040
90e8d31c
ED
6485#define LCPLL_PLL_DISABLE (1<<31)
6486#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6487#define LCPLL_CLK_FREQ_MASK (3<<26)
6488#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6489#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6490#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6491#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6492#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6493#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6494#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6495#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6496#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6497
326ac39b
S
6498/*
6499 * SKL Clocks
6500 */
6501
6502/* CDCLK_CTL */
6503#define CDCLK_CTL 0x46000
6504#define CDCLK_FREQ_SEL_MASK (3<<26)
6505#define CDCLK_FREQ_450_432 (0<<26)
6506#define CDCLK_FREQ_540 (1<<26)
6507#define CDCLK_FREQ_337_308 (2<<26)
6508#define CDCLK_FREQ_675_617 (3<<26)
6509#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6510
6511/* LCPLL_CTL */
6512#define LCPLL1_CTL 0x46010
6513#define LCPLL2_CTL 0x46014
6514#define LCPLL_PLL_ENABLE (1<<31)
6515
6516/* DPLL control1 */
6517#define DPLL_CTRL1 0x6C058
6518#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6519#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6520#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
540e732c 6521#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
326ac39b
S
6522#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6523#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6524#define DPLL_CRTL1_LINK_RATE_2700 0
6525#define DPLL_CRTL1_LINK_RATE_1350 1
6526#define DPLL_CRTL1_LINK_RATE_810 2
6527#define DPLL_CRTL1_LINK_RATE_1620 3
6528#define DPLL_CRTL1_LINK_RATE_1080 4
6529#define DPLL_CRTL1_LINK_RATE_2160 5
6530
6531/* DPLL control2 */
6532#define DPLL_CTRL2 0x6C05C
6533#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6534#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 6535#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
6536#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6537#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6538
6539/* DPLL Status */
6540#define DPLL_STATUS 0x6C060
6541#define DPLL_LOCK(id) (1<<((id)*8))
6542
6543/* DPLL cfg */
6544#define DPLL1_CFGCR1 0x6C040
6545#define DPLL2_CFGCR1 0x6C048
6546#define DPLL3_CFGCR1 0x6C050
6547#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6548#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6549#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6550#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6551
6552#define DPLL1_CFGCR2 0x6C044
6553#define DPLL2_CFGCR2 0x6C04C
6554#define DPLL3_CFGCR2 0x6C054
6555#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6556#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6557#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6558#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6559#define DPLL_CFGCR2_KDIV(x) (x<<5)
6560#define DPLL_CFGCR2_KDIV_5 (0<<5)
6561#define DPLL_CFGCR2_KDIV_2 (1<<5)
6562#define DPLL_CFGCR2_KDIV_3 (2<<5)
6563#define DPLL_CFGCR2_KDIV_1 (3<<5)
6564#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6565#define DPLL_CFGCR2_PDIV(x) (x<<2)
6566#define DPLL_CFGCR2_PDIV_1 (0<<2)
6567#define DPLL_CFGCR2_PDIV_2 (1<<2)
6568#define DPLL_CFGCR2_PDIV_3 (2<<2)
6569#define DPLL_CFGCR2_PDIV_7 (4<<2)
6570#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6571
540e732c
S
6572#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6573#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6574
9ccd5aeb
PZ
6575/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6576 * since on HSW we can't write to it using I915_WRITE. */
6577#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6578#define D_COMP_BDW 0x138144
be256dc7
PZ
6579#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6580#define D_COMP_COMP_FORCE (1<<8)
6581#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 6582
69e94b7e
ED
6583/* Pipe WM_LINETIME - watermark line time */
6584#define PIPE_WM_LINETIME_A 0x45270
6585#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
6586#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6587 PIPE_WM_LINETIME_B)
6588#define PIPE_WM_LINETIME_MASK (0x1ff)
6589#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6590#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6591#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6592
6593/* SFUSE_STRAP */
5e49cea6 6594#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6595#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6596#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6597#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6598#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6599#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6600
801bcfff
PZ
6601#define WM_MISC 0x45260
6602#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6603
1544d9d5
ED
6604#define WM_DBG 0x45280
6605#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6606#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6607#define WM_DBG_DISALLOW_SPRITE (1<<2)
6608
86d3efce
VS
6609/* pipe CSC */
6610#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6611#define _PIPE_A_CSC_COEFF_BY 0x49014
6612#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6613#define _PIPE_A_CSC_COEFF_BU 0x4901c
6614#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6615#define _PIPE_A_CSC_COEFF_BV 0x49024
6616#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6617#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6618#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6619#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6620#define _PIPE_A_CSC_PREOFF_HI 0x49030
6621#define _PIPE_A_CSC_PREOFF_ME 0x49034
6622#define _PIPE_A_CSC_PREOFF_LO 0x49038
6623#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6624#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6625#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6626
6627#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6628#define _PIPE_B_CSC_COEFF_BY 0x49114
6629#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6630#define _PIPE_B_CSC_COEFF_BU 0x4911c
6631#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6632#define _PIPE_B_CSC_COEFF_BV 0x49124
6633#define _PIPE_B_CSC_MODE 0x49128
6634#define _PIPE_B_CSC_PREOFF_HI 0x49130
6635#define _PIPE_B_CSC_PREOFF_ME 0x49134
6636#define _PIPE_B_CSC_PREOFF_LO 0x49138
6637#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6638#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6639#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6640
86d3efce
VS
6641#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6642#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6643#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6644#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6645#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6646#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6647#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6648#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6649#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6650#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6651#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6652#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6653#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6654
3230bf14
JN
6655/* VLV MIPI registers */
6656
6657#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6658#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
a2560a66
SS
6659#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6660 _MIPIB_PORT_CTRL)
3230bf14
JN
6661#define DPI_ENABLE (1 << 31) /* A + B */
6662#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6663#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6664#define DUAL_LINK_MODE_MASK (1 << 26)
6665#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6666#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6667#define DITHERING_ENABLE (1 << 25) /* A + B */
6668#define FLOPPED_HSTX (1 << 23)
6669#define DE_INVERT (1 << 19) /* XXX */
6670#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6671#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6672#define AFE_LATCHOUT (1 << 17)
6673#define LP_OUTPUT_HOLD (1 << 16)
6674#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6675#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6676#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6677#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6678#define CSB_SHIFT 9
6679#define CSB_MASK (3 << 9)
6680#define CSB_20MHZ (0 << 9)
6681#define CSB_10MHZ (1 << 9)
6682#define CSB_40MHZ (2 << 9)
6683#define BANDGAP_MASK (1 << 8)
6684#define BANDGAP_PNW_CIRCUIT (0 << 8)
6685#define BANDGAP_LNC_CIRCUIT (1 << 8)
6686#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6687#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6688#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6689#define TEARING_EFFECT_SHIFT 2 /* A + B */
6690#define TEARING_EFFECT_MASK (3 << 2)
6691#define TEARING_EFFECT_OFF (0 << 2)
6692#define TEARING_EFFECT_DSI (1 << 2)
6693#define TEARING_EFFECT_GPIO (2 << 2)
6694#define LANE_CONFIGURATION_SHIFT 0
6695#define LANE_CONFIGURATION_MASK (3 << 0)
6696#define LANE_CONFIGURATION_4LANE (0 << 0)
6697#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6698#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6699
6700#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6701#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
a2560a66
SS
6702#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6703 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
3230bf14
JN
6704#define TEARING_EFFECT_DELAY_SHIFT 0
6705#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6706
6707/* XXX: all bits reserved */
4ad83e94 6708#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6709
6710/* MIPI DSI Controller and D-PHY registers */
6711
4ad83e94
SS
6712#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6713#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
a2560a66
SS
6714#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6715 _MIPIB_DEVICE_READY)
3230bf14
JN
6716#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6717#define ULPS_STATE_MASK (3 << 1)
6718#define ULPS_STATE_ENTER (2 << 1)
6719#define ULPS_STATE_EXIT (1 << 1)
6720#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6721#define DEVICE_READY (1 << 0)
6722
4ad83e94
SS
6723#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6724#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
a2560a66
SS
6725#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6726 _MIPIB_INTR_STAT)
4ad83e94
SS
6727#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6728#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
a2560a66
SS
6729#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6730 _MIPIB_INTR_EN)
3230bf14
JN
6731#define TEARING_EFFECT (1 << 31)
6732#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6733#define GEN_READ_DATA_AVAIL (1 << 29)
6734#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6735#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6736#define RX_PROT_VIOLATION (1 << 26)
6737#define RX_INVALID_TX_LENGTH (1 << 25)
6738#define ACK_WITH_NO_ERROR (1 << 24)
6739#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6740#define LP_RX_TIMEOUT (1 << 22)
6741#define HS_TX_TIMEOUT (1 << 21)
6742#define DPI_FIFO_UNDERRUN (1 << 20)
6743#define LOW_CONTENTION (1 << 19)
6744#define HIGH_CONTENTION (1 << 18)
6745#define TXDSI_VC_ID_INVALID (1 << 17)
6746#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6747#define TXCHECKSUM_ERROR (1 << 15)
6748#define TXECC_MULTIBIT_ERROR (1 << 14)
6749#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6750#define TXFALSE_CONTROL_ERROR (1 << 12)
6751#define RXDSI_VC_ID_INVALID (1 << 11)
6752#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6753#define RXCHECKSUM_ERROR (1 << 9)
6754#define RXECC_MULTIBIT_ERROR (1 << 8)
6755#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6756#define RXFALSE_CONTROL_ERROR (1 << 6)
6757#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6758#define RX_LP_TX_SYNC_ERROR (1 << 4)
6759#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6760#define RXEOT_SYNC_ERROR (1 << 2)
6761#define RXSOT_SYNC_ERROR (1 << 1)
6762#define RXSOT_ERROR (1 << 0)
6763
4ad83e94
SS
6764#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6765#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
a2560a66
SS
6766#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6767 _MIPIB_DSI_FUNC_PRG)
3230bf14
JN
6768#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6769#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6770#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6771#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6772#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6773#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6774#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6775#define VID_MODE_FORMAT_MASK (0xf << 7)
6776#define VID_MODE_NOT_SUPPORTED (0 << 7)
6777#define VID_MODE_FORMAT_RGB565 (1 << 7)
6778#define VID_MODE_FORMAT_RGB666 (2 << 7)
6779#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6780#define VID_MODE_FORMAT_RGB888 (4 << 7)
6781#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6782#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6783#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6784#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6785#define DATA_LANES_PRG_REG_SHIFT 0
6786#define DATA_LANES_PRG_REG_MASK (7 << 0)
6787
4ad83e94
SS
6788#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6789#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
a2560a66
SS
6790#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6791 _MIPIB_HS_TX_TIMEOUT)
3230bf14
JN
6792#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6793
4ad83e94
SS
6794#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6795#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
a2560a66
SS
6796#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6797 _MIPIB_LP_RX_TIMEOUT)
3230bf14
JN
6798#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6799
4ad83e94
SS
6800#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6801#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
a2560a66
SS
6802#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6803 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
3230bf14
JN
6804#define TURN_AROUND_TIMEOUT_MASK 0x3f
6805
4ad83e94
SS
6806#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6807#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
a2560a66
SS
6808#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6809 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
3230bf14
JN
6810#define DEVICE_RESET_TIMER_MASK 0xffff
6811
4ad83e94
SS
6812#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6813#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
a2560a66
SS
6814#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6815 _MIPIB_DPI_RESOLUTION)
3230bf14
JN
6816#define VERTICAL_ADDRESS_SHIFT 16
6817#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6818#define HORIZONTAL_ADDRESS_SHIFT 0
6819#define HORIZONTAL_ADDRESS_MASK 0xffff
6820
4ad83e94
SS
6821#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6822#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
a2560a66
SS
6823#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6824 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
3230bf14
JN
6825#define DBI_FIFO_EMPTY_HALF (0 << 0)
6826#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6827#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6828
6829/* regs below are bits 15:0 */
4ad83e94
SS
6830#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6831#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
a2560a66
SS
6832#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6833 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
3230bf14 6834
4ad83e94
SS
6835#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6836#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
a2560a66
SS
6837#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6838 _MIPIB_HBP_COUNT)
3230bf14 6839
4ad83e94
SS
6840#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6841#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
a2560a66
SS
6842#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6843 _MIPIB_HFP_COUNT)
3230bf14 6844
4ad83e94
SS
6845#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6846#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
a2560a66
SS
6847#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6848 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
3230bf14 6849
4ad83e94
SS
6850#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6851#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
a2560a66
SS
6852#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6853 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
3230bf14 6854
4ad83e94
SS
6855#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6856#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
a2560a66
SS
6857#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6858 _MIPIB_VBP_COUNT)
3230bf14 6859
4ad83e94
SS
6860#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6861#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
a2560a66
SS
6862#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6863 _MIPIB_VFP_COUNT)
3230bf14 6864
4ad83e94
SS
6865#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6866#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
a2560a66
SS
6867#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6868 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6869
3230bf14
JN
6870/* regs above are bits 15:0 */
6871
4ad83e94
SS
6872#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6873#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
a2560a66
SS
6874#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6875 _MIPIB_DPI_CONTROL)
3230bf14
JN
6876#define DPI_LP_MODE (1 << 6)
6877#define BACKLIGHT_OFF (1 << 5)
6878#define BACKLIGHT_ON (1 << 4)
6879#define COLOR_MODE_OFF (1 << 3)
6880#define COLOR_MODE_ON (1 << 2)
6881#define TURN_ON (1 << 1)
6882#define SHUTDOWN (1 << 0)
6883
4ad83e94
SS
6884#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6885#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
a2560a66
SS
6886#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6887 _MIPIB_DPI_DATA)
3230bf14
JN
6888#define COMMAND_BYTE_SHIFT 0
6889#define COMMAND_BYTE_MASK (0x3f << 0)
6890
4ad83e94
SS
6891#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6892#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
a2560a66
SS
6893#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6894 _MIPIB_INIT_COUNT)
3230bf14
JN
6895#define MASTER_INIT_TIMER_SHIFT 0
6896#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6897
4ad83e94
SS
6898#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6899#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
a2560a66
SS
6900#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6901 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6902#define MAX_RETURN_PKT_SIZE_SHIFT 0
6903#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6904
4ad83e94
SS
6905#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6906#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
a2560a66
SS
6907#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6908 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
3230bf14
JN
6909#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6910#define DISABLE_VIDEO_BTA (1 << 3)
6911#define IP_TG_CONFIG (1 << 2)
6912#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6913#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6914#define VIDEO_MODE_BURST (3 << 0)
6915
4ad83e94
SS
6916#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6917#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
a2560a66
SS
6918#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6919 _MIPIB_EOT_DISABLE)
3230bf14
JN
6920#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6921#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6922#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6923#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6924#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6925#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6926#define CLOCKSTOP (1 << 1)
6927#define EOT_DISABLE (1 << 0)
6928
4ad83e94
SS
6929#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6930#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
a2560a66
SS
6931#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6932 _MIPIB_LP_BYTECLK)
3230bf14
JN
6933#define LP_BYTECLK_SHIFT 0
6934#define LP_BYTECLK_MASK (0xffff << 0)
6935
6936/* bits 31:0 */
4ad83e94
SS
6937#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6938#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
a2560a66
SS
6939#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6940 _MIPIB_LP_GEN_DATA)
3230bf14
JN
6941
6942/* bits 31:0 */
4ad83e94
SS
6943#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6944#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
a2560a66
SS
6945#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6946 _MIPIB_HS_GEN_DATA)
3230bf14 6947
4ad83e94
SS
6948#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6949#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
a2560a66
SS
6950#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6951 _MIPIB_LP_GEN_CTRL)
4ad83e94
SS
6952#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6953#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
a2560a66
SS
6954#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6955 _MIPIB_HS_GEN_CTRL)
3230bf14
JN
6956#define LONG_PACKET_WORD_COUNT_SHIFT 8
6957#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6958#define SHORT_PACKET_PARAM_SHIFT 8
6959#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6960#define VIRTUAL_CHANNEL_SHIFT 6
6961#define VIRTUAL_CHANNEL_MASK (3 << 6)
6962#define DATA_TYPE_SHIFT 0
6963#define DATA_TYPE_MASK (3f << 0)
6964/* data type values, see include/video/mipi_display.h */
6965
4ad83e94
SS
6966#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6967#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
a2560a66
SS
6968#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6969 _MIPIB_GEN_FIFO_STAT)
3230bf14
JN
6970#define DPI_FIFO_EMPTY (1 << 28)
6971#define DBI_FIFO_EMPTY (1 << 27)
6972#define LP_CTRL_FIFO_EMPTY (1 << 26)
6973#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6974#define LP_CTRL_FIFO_FULL (1 << 24)
6975#define HS_CTRL_FIFO_EMPTY (1 << 18)
6976#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6977#define HS_CTRL_FIFO_FULL (1 << 16)
6978#define LP_DATA_FIFO_EMPTY (1 << 10)
6979#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6980#define LP_DATA_FIFO_FULL (1 << 8)
6981#define HS_DATA_FIFO_EMPTY (1 << 2)
6982#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6983#define HS_DATA_FIFO_FULL (1 << 0)
6984
4ad83e94
SS
6985#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6986#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
a2560a66
SS
6987#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6988 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
3230bf14
JN
6989#define DBI_HS_LP_MODE_MASK (1 << 0)
6990#define DBI_LP_MODE (1 << 0)
6991#define DBI_HS_MODE (0 << 0)
6992
4ad83e94
SS
6993#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6994#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
a2560a66
SS
6995#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6996 _MIPIB_DPHY_PARAM)
3230bf14
JN
6997#define EXIT_ZERO_COUNT_SHIFT 24
6998#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6999#define TRAIL_COUNT_SHIFT 16
7000#define TRAIL_COUNT_MASK (0x1f << 16)
7001#define CLK_ZERO_COUNT_SHIFT 8
7002#define CLK_ZERO_COUNT_MASK (0xff << 8)
7003#define PREPARE_COUNT_SHIFT 0
7004#define PREPARE_COUNT_MASK (0x3f << 0)
7005
7006/* bits 31:0 */
4ad83e94
SS
7007#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
7008#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
a2560a66
SS
7009#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
7010 _MIPIB_DBI_BW_CTRL)
3230bf14 7011
4ad83e94
SS
7012#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7013 + 0xb088)
7014#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7015 + 0xb888)
a2560a66
SS
7016#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
7017 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7018#define LP_HS_SSW_CNT_SHIFT 16
7019#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7020#define HS_LP_PWR_SW_CNT_SHIFT 0
7021#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7022
4ad83e94
SS
7023#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
7024#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
a2560a66
SS
7025#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
7026 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
3230bf14
JN
7027#define STOP_STATE_STALL_COUNTER_SHIFT 0
7028#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7029
4ad83e94
SS
7030#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
7031#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
a2560a66
SS
7032#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
7033 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
4ad83e94
SS
7034#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
7035#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
a2560a66
SS
7036#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
7037 _MIPIB_INTR_EN_REG_1)
3230bf14
JN
7038#define RX_CONTENTION_DETECTED (1 << 0)
7039
7040/* XXX: only pipe A ?!? */
4ad83e94 7041#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7042#define DBI_TYPEC_ENABLE (1 << 31)
7043#define DBI_TYPEC_WIP (1 << 30)
7044#define DBI_TYPEC_OPTION_SHIFT 28
7045#define DBI_TYPEC_OPTION_MASK (3 << 28)
7046#define DBI_TYPEC_FREQ_SHIFT 24
7047#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7048#define DBI_TYPEC_OVERRIDE (1 << 8)
7049#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7050#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7051
7052
7053/* MIPI adapter registers */
7054
4ad83e94
SS
7055#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
7056#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
a2560a66
SS
7057#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
7058 _MIPIB_CTRL)
3230bf14
JN
7059#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7060#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7061#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7062#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7063#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7064#define READ_REQUEST_PRIORITY_SHIFT 3
7065#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7066#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7067#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7068#define RGB_FLIP_TO_BGR (1 << 2)
7069
4ad83e94
SS
7070#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
7071#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
a2560a66
SS
7072#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
7073 _MIPIB_DATA_ADDRESS)
3230bf14
JN
7074#define DATA_MEM_ADDRESS_SHIFT 5
7075#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7076#define DATA_VALID (1 << 0)
7077
4ad83e94
SS
7078#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
7079#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
a2560a66
SS
7080#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
7081 _MIPIB_DATA_LENGTH)
3230bf14
JN
7082#define DATA_LENGTH_SHIFT 0
7083#define DATA_LENGTH_MASK (0xfffff << 0)
7084
4ad83e94
SS
7085#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
7086#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
a2560a66
SS
7087#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
7088 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
3230bf14
JN
7089#define COMMAND_MEM_ADDRESS_SHIFT 5
7090#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7091#define AUTO_PWG_ENABLE (1 << 2)
7092#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7093#define COMMAND_VALID (1 << 0)
7094
4ad83e94
SS
7095#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
7096#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
a2560a66
SS
7097#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
7098 _MIPIB_COMMAND_LENGTH)
3230bf14
JN
7099#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7100#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7101
4ad83e94
SS
7102#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
7103#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
a2560a66
SS
7104#define MIPI_READ_DATA_RETURN(tc, n) \
7105 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
7106 + 4 * (n)) /* n: 0...7 */
3230bf14 7107
4ad83e94
SS
7108#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
7109#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
a2560a66
SS
7110#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
7111 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
3230bf14
JN
7112#define READ_DATA_VALID(n) (1 << (n))
7113
a57c774a 7114/* For UMS only (deprecated): */
5c969aa7
DL
7115#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7116#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7117
585fb111 7118#endif /* _I915_REG_H_ */
This page took 1.047959 seconds and 5 git commands to generate.