drm/i915: Be paranoid and bail on resetting if we can't take the lock.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
cff458c2
EA
81#define GEN6_GDRST 0x941c
82#define GEN6_GRDOM_FULL (1 << 0)
83#define GEN6_GRDOM_RENDER (1 << 1)
84#define GEN6_GRDOM_MEDIA (1 << 2)
85#define GEN6_GRDOM_BLT (1 << 3)
86
585fb111
JB
87/* VGA stuff */
88
89#define VGA_ST01_MDA 0x3ba
90#define VGA_ST01_CGA 0x3da
91
92#define VGA_MSR_WRITE 0x3c2
93#define VGA_MSR_READ 0x3cc
94#define VGA_MSR_MEM_EN (1<<1)
95#define VGA_MSR_CGA_MODE (1<<0)
96
97#define VGA_SR_INDEX 0x3c4
98#define VGA_SR_DATA 0x3c5
99
100#define VGA_AR_INDEX 0x3c0
101#define VGA_AR_VID_EN (1<<5)
102#define VGA_AR_DATA_WRITE 0x3c0
103#define VGA_AR_DATA_READ 0x3c1
104
105#define VGA_GR_INDEX 0x3ce
106#define VGA_GR_DATA 0x3cf
107/* GR05 */
108#define VGA_GR_MEM_READ_MODE_SHIFT 3
109#define VGA_GR_MEM_READ_MODE_PLANE 1
110/* GR06 */
111#define VGA_GR_MEM_MODE_MASK 0xc
112#define VGA_GR_MEM_MODE_SHIFT 2
113#define VGA_GR_MEM_A0000_AFFFF 0
114#define VGA_GR_MEM_A0000_BFFFF 1
115#define VGA_GR_MEM_B0000_B7FFF 2
116#define VGA_GR_MEM_B0000_BFFFF 3
117
118#define VGA_DACMASK 0x3c6
119#define VGA_DACRX 0x3c7
120#define VGA_DACWX 0x3c8
121#define VGA_DACDATA 0x3c9
122
123#define VGA_CR_INDEX_MDA 0x3b4
124#define VGA_CR_DATA_MDA 0x3b5
125#define VGA_CR_INDEX_CGA 0x3d4
126#define VGA_CR_DATA_CGA 0x3d5
127
128/*
129 * Memory interface instructions used by the kernel
130 */
131#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
132
133#define MI_NOOP MI_INSTR(0, 0)
134#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
135#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 136#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
137#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
138#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
139#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
140#define MI_FLUSH MI_INSTR(0x04, 0)
141#define MI_READ_FLUSH (1 << 0)
142#define MI_EXE_FLUSH (1 << 1)
143#define MI_NO_WRITE_FLUSH (1 << 2)
144#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
145#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 146#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
147#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
148#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
149#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
150#define MI_OVERLAY_CONTINUE (0x0<<21)
151#define MI_OVERLAY_ON (0x1<<21)
152#define MI_OVERLAY_OFF (0x2<<21)
585fb111 153#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 154#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 155#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 156#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
157#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
158#define MI_MM_SPACE_GTT (1<<8)
159#define MI_MM_SPACE_PHYSICAL (0<<8)
160#define MI_SAVE_EXT_STATE_EN (1<<3)
161#define MI_RESTORE_EXT_STATE_EN (1<<2)
162#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
163#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
164#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
165#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
166#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
167/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
168 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
169 * simply ignores the register load under certain conditions.
170 * - One can actually load arbitrary many arbitrary registers: Simply issue x
171 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
172 */
173#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
881f47b6 174#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
585fb111
JB
175#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
176#define MI_BATCH_NON_SECURE (1)
177#define MI_BATCH_NON_SECURE_I965 (1<<8)
178#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
585fb111
JB
179/*
180 * 3D instructions used by the kernel
181 */
182#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
183
184#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
185#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
186#define SC_UPDATE_SCISSOR (0x1<<1)
187#define SC_ENABLE_MASK (0x1<<0)
188#define SC_ENABLE (0x1<<0)
189#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
190#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
191#define SCI_YMIN_MASK (0xffff<<16)
192#define SCI_XMIN_MASK (0xffff<<0)
193#define SCI_YMAX_MASK (0xffff<<16)
194#define SCI_XMAX_MASK (0xffff<<0)
195#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
196#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
197#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
198#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
199#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
200#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
201#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
202#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
203#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
204#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
205#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
206#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
207#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
208#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
209#define BLT_DEPTH_8 (0<<24)
210#define BLT_DEPTH_16_565 (1<<24)
211#define BLT_DEPTH_16_1555 (2<<24)
212#define BLT_DEPTH_32 (3<<24)
213#define BLT_ROP_GXCOPY (0xcc<<16)
214#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
215#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
216#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
217#define ASYNC_FLIP (1<<22)
218#define DISPLAY_PLANE_A (0<<20)
219#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
220#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
221#define PIPE_CONTROL_QW_WRITE (1<<14)
222#define PIPE_CONTROL_DEPTH_STALL (1<<13)
223#define PIPE_CONTROL_WC_FLUSH (1<<12)
224#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
225#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
226#define PIPE_CONTROL_ISP_DIS (1<<9)
227#define PIPE_CONTROL_NOTIFY (1<<8)
228#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
229#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111 230
dc96e9b8
CW
231
232/*
233 * Reset registers
234 */
235#define DEBUG_RESET_I830 0x6070
236#define DEBUG_RESET_FULL (1<<7)
237#define DEBUG_RESET_RENDER (1<<8)
238#define DEBUG_RESET_DISPLAY (1<<9)
239
240
585fb111 241/*
de151cf6 242 * Fence registers
585fb111 243 */
de151cf6 244#define FENCE_REG_830_0 0x2000
dc529a4f 245#define FENCE_REG_945_8 0x3000
de151cf6
JB
246#define I830_FENCE_START_MASK 0x07f80000
247#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 248#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
249#define I830_FENCE_PITCH_SHIFT 4
250#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 251#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 252#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 253#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
254
255#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 256#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 257
de151cf6
JB
258#define FENCE_REG_965_0 0x03000
259#define I965_FENCE_PITCH_SHIFT 2
260#define I965_FENCE_TILING_Y_SHIFT 1
261#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 262#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 263
4e901fdc
EA
264#define FENCE_REG_SANDYBRIDGE_0 0x100000
265#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
266
de151cf6
JB
267/*
268 * Instruction and interrupt control regs
269 */
63eeaf38 270#define PGTBL_ER 0x02024
333e9fe9
DV
271#define RENDER_RING_BASE 0x02000
272#define BSD_RING_BASE 0x04000
273#define GEN6_BSD_RING_BASE 0x12000
549f7365 274#define BLT_RING_BASE 0x22000
3d281d8c
DV
275#define RING_TAIL(base) ((base)+0x30)
276#define RING_HEAD(base) ((base)+0x34)
277#define RING_START(base) ((base)+0x38)
278#define RING_CTL(base) ((base)+0x3c)
279#define RING_HWS_PGA(base) ((base)+0x80)
280#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
281#define RING_ACTHD(base) ((base)+0x74)
585fb111
JB
282#define TAIL_ADDR 0x001FFFF8
283#define HEAD_WRAP_COUNT 0xFFE00000
284#define HEAD_WRAP_ONE 0x00200000
285#define HEAD_ADDR 0x001FFFFC
286#define RING_NR_PAGES 0x001FF000
287#define RING_REPORT_MASK 0x00000006
288#define RING_REPORT_64K 0x00000002
289#define RING_REPORT_128K 0x00000004
290#define RING_NO_REPORT 0x00000000
291#define RING_VALID_MASK 0x00000001
292#define RING_VALID 0x00000001
293#define RING_INVALID 0x00000000
4b60e5cb
CW
294#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
295#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
8168bd48
CW
296#if 0
297#define PRB0_TAIL 0x02030
298#define PRB0_HEAD 0x02034
299#define PRB0_START 0x02038
300#define PRB0_CTL 0x0203c
585fb111
JB
301#define PRB1_TAIL 0x02040 /* 915+ only */
302#define PRB1_HEAD 0x02044 /* 915+ only */
303#define PRB1_START 0x02048 /* 915+ only */
304#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 305#endif
63eeaf38
JB
306#define IPEIR_I965 0x02064
307#define IPEHR_I965 0x02068
308#define INSTDONE_I965 0x0206c
309#define INSTPS 0x02070 /* 965+ only */
310#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
311#define ACTHD_I965 0x02074
312#define HWS_PGA 0x02080
313#define HWS_ADDRESS_MASK 0xfffff000
314#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
315#define PWRCTXA 0x2088 /* 965GM+ only */
316#define PWRCTX_EN (1<<0)
585fb111 317#define IPEIR 0x02088
63eeaf38
JB
318#define IPEHR 0x0208c
319#define INSTDONE 0x02090
585fb111
JB
320#define NOPID 0x02094
321#define HWSTAM 0x02098
add354dd
CW
322#define VCS_INSTDONE 0x1206C
323#define VCS_IPEIR 0x12064
324#define VCS_IPEHR 0x12068
325#define VCS_ACTHD 0x12074
1d8f38f4
CW
326#define BCS_INSTDONE 0x2206C
327#define BCS_IPEIR 0x22064
328#define BCS_IPEHR 0x22068
329#define BCS_ACTHD 0x22074
71cf39b1 330
f406839f
CW
331#define ERROR_GEN6 0x040a0
332
de6e2eaf
EA
333/* GM45+ chicken bits -- debug workaround bits that may be required
334 * for various sorts of correct behavior. The top 16 bits of each are
335 * the enables for writing to the corresponding low bit.
336 */
337#define _3D_CHICKEN 0x02084
338#define _3D_CHICKEN2 0x0208c
339/* Disables pipelining of read flushes past the SF-WIZ interface.
340 * Required on all Ironlake steppings according to the B-Spec, but the
341 * particular danger of not doing so is not specified.
342 */
343# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
344#define _3D_CHICKEN3 0x02090
345
71cf39b1
EA
346#define MI_MODE 0x0209c
347# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 348# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 349
585fb111
JB
350#define SCPD0 0x0209c /* 915+ only */
351#define IER 0x020a0
352#define IIR 0x020a4
353#define IMR 0x020a8
354#define ISR 0x020ac
355#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
356#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
357#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 358#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
359#define I915_HWB_OOM_INTERRUPT (1<<13)
360#define I915_SYNC_STATUS_INTERRUPT (1<<12)
361#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
362#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
363#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
364#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
365#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
366#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
367#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
368#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
369#define I915_DEBUG_INTERRUPT (1<<2)
370#define I915_USER_INTERRUPT (1<<1)
371#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 372#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
373#define EIR 0x020b0
374#define EMR 0x020b4
375#define ESR 0x020b8
63eeaf38
JB
376#define GM45_ERROR_PAGE_TABLE (1<<5)
377#define GM45_ERROR_MEM_PRIV (1<<4)
378#define I915_ERROR_PAGE_TABLE (1<<4)
379#define GM45_ERROR_CP_PRIV (1<<3)
380#define I915_ERROR_MEMORY_REFRESH (1<<1)
381#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 382#define INSTPM 0x020c0
ee980b80 383#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
384#define ACTHD 0x020c8
385#define FW_BLC 0x020d8
7662c8bd 386#define FW_BLC2 0x020dc
585fb111 387#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
388#define FW_BLC_SELF_EN_MASK (1<<31)
389#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
390#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
391#define MM_BURST_LENGTH 0x00700000
392#define MM_FIFO_WATERMARK 0x0001F000
393#define LM_BURST_LENGTH 0x00000700
394#define LM_FIFO_WATERMARK 0x0000001F
585fb111 395#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
396#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
397
398/* Make render/texture TLB fetches lower priorty than associated data
399 * fetches. This is not turned on by default
400 */
401#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
402
403/* Isoch request wait on GTT enable (Display A/B/C streams).
404 * Make isoch requests stall on the TLB update. May cause
405 * display underruns (test mode only)
406 */
407#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
408
409/* Block grant count for isoch requests when block count is
410 * set to a finite value.
411 */
412#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
413#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
414#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
415#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
416#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
417
418/* Enable render writes to complete in C2/C3/C4 power states.
419 * If this isn't enabled, render writes are prevented in low
420 * power states. That seems bad to me.
421 */
422#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
423
424/* This acknowledges an async flip immediately instead
425 * of waiting for 2TLB fetches.
426 */
427#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
428
429/* Enables non-sequential data reads through arbiter
430 */
431#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
432
433/* Disable FSB snooping of cacheable write cycles from binner/render
434 * command stream
435 */
436#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
437
438/* Arbiter time slice for non-isoch streams */
439#define MI_ARB_TIME_SLICE_MASK (7 << 5)
440#define MI_ARB_TIME_SLICE_1 (0 << 5)
441#define MI_ARB_TIME_SLICE_2 (1 << 5)
442#define MI_ARB_TIME_SLICE_4 (2 << 5)
443#define MI_ARB_TIME_SLICE_6 (3 << 5)
444#define MI_ARB_TIME_SLICE_8 (4 << 5)
445#define MI_ARB_TIME_SLICE_10 (5 << 5)
446#define MI_ARB_TIME_SLICE_14 (6 << 5)
447#define MI_ARB_TIME_SLICE_16 (7 << 5)
448
449/* Low priority grace period page size */
450#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
451#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
452
453/* Disable display A/B trickle feed */
454#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
455
456/* Set display plane priority */
457#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
458#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
459
585fb111
JB
460#define CACHE_MODE_0 0x02120 /* 915+ only */
461#define CM0_MASK_SHIFT 16
462#define CM0_IZ_OPT_DISABLE (1<<6)
463#define CM0_ZR_OPT_DISABLE (1<<5)
464#define CM0_DEPTH_EVICT_DISABLE (1<<4)
465#define CM0_COLOR_EVICT_DISABLE (1<<3)
466#define CM0_DEPTH_WRITE_DISABLE (1<<1)
467#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 468#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 469#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
470#define ECOSKPD 0x021d0
471#define ECO_GATING_CX_ONLY (1<<3)
472#define ECO_FLIP_DONE (1<<0)
585fb111 473
a1786bd2
ZW
474/* GEN6 interrupt control */
475#define GEN6_RENDER_HWSTAM 0x2098
476#define GEN6_RENDER_IMR 0x20a8
477#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
478#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 479#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
480#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
481#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
482#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
483#define GEN6_RENDER_SYNC_STATUS (1 << 2)
484#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
485#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
486
487#define GEN6_BLITTER_HWSTAM 0x22098
488#define GEN6_BLITTER_IMR 0x220a8
489#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
490#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
491#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
492#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6
XH
493
494#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
495#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
496#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
497#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
498#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
499
500#define GEN6_BSD_IMR 0x120a8
501#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
502
503#define GEN6_BSD_RNCID 0x12198
504
585fb111
JB
505/*
506 * Framebuffer compression (915+ only)
507 */
508
509#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
510#define FBC_LL_BASE 0x03204 /* 4k page aligned */
511#define FBC_CONTROL 0x03208
512#define FBC_CTL_EN (1<<31)
513#define FBC_CTL_PERIODIC (1<<30)
514#define FBC_CTL_INTERVAL_SHIFT (16)
515#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 516#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
517#define FBC_CTL_STRIDE_SHIFT (5)
518#define FBC_CTL_FENCENO (1<<0)
519#define FBC_COMMAND 0x0320c
520#define FBC_CMD_COMPRESS (1<<0)
521#define FBC_STATUS 0x03210
522#define FBC_STAT_COMPRESSING (1<<31)
523#define FBC_STAT_COMPRESSED (1<<30)
524#define FBC_STAT_MODIFIED (1<<29)
525#define FBC_STAT_CURRENT_LINE (1<<0)
526#define FBC_CONTROL2 0x03214
527#define FBC_CTL_FENCE_DBL (0<<4)
528#define FBC_CTL_IDLE_IMM (0<<2)
529#define FBC_CTL_IDLE_FULL (1<<2)
530#define FBC_CTL_IDLE_LINE (2<<2)
531#define FBC_CTL_IDLE_DEBUG (3<<2)
532#define FBC_CTL_CPU_FENCE (1<<1)
533#define FBC_CTL_PLANEA (0<<0)
534#define FBC_CTL_PLANEB (1<<0)
535#define FBC_FENCE_OFF 0x0321b
80824003 536#define FBC_TAG 0x03300
585fb111
JB
537
538#define FBC_LL_SIZE (1536)
539
74dff282
JB
540/* Framebuffer compression for GM45+ */
541#define DPFC_CB_BASE 0x3200
542#define DPFC_CONTROL 0x3208
543#define DPFC_CTL_EN (1<<31)
544#define DPFC_CTL_PLANEA (0<<30)
545#define DPFC_CTL_PLANEB (1<<30)
546#define DPFC_CTL_FENCE_EN (1<<29)
547#define DPFC_SR_EN (1<<10)
548#define DPFC_CTL_LIMIT_1X (0<<6)
549#define DPFC_CTL_LIMIT_2X (1<<6)
550#define DPFC_CTL_LIMIT_4X (2<<6)
551#define DPFC_RECOMP_CTL 0x320c
552#define DPFC_RECOMP_STALL_EN (1<<27)
553#define DPFC_RECOMP_STALL_WM_SHIFT (16)
554#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
555#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
556#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
557#define DPFC_STATUS 0x3210
558#define DPFC_INVAL_SEG_SHIFT (16)
559#define DPFC_INVAL_SEG_MASK (0x07ff0000)
560#define DPFC_COMP_SEG_SHIFT (0)
561#define DPFC_COMP_SEG_MASK (0x000003ff)
562#define DPFC_STATUS2 0x3214
563#define DPFC_FENCE_YOFF 0x3218
564#define DPFC_CHICKEN 0x3224
565#define DPFC_HT_MODIFY (1<<31)
566
b52eb4dc
ZY
567/* Framebuffer compression for Ironlake */
568#define ILK_DPFC_CB_BASE 0x43200
569#define ILK_DPFC_CONTROL 0x43208
570/* The bit 28-8 is reserved */
571#define DPFC_RESERVED (0x1FFFFF00)
572#define ILK_DPFC_RECOMP_CTL 0x4320c
573#define ILK_DPFC_STATUS 0x43210
574#define ILK_DPFC_FENCE_YOFF 0x43218
575#define ILK_DPFC_CHICKEN 0x43224
576#define ILK_FBC_RT_BASE 0x2128
577#define ILK_FBC_RT_VALID (1<<0)
578
579#define ILK_DISPLAY_CHICKEN1 0x42000
580#define ILK_FBCQ_DIS (1<<22)
581
585fb111
JB
582/*
583 * GPIO regs
584 */
585#define GPIOA 0x5010
586#define GPIOB 0x5014
587#define GPIOC 0x5018
588#define GPIOD 0x501c
589#define GPIOE 0x5020
590#define GPIOF 0x5024
591#define GPIOG 0x5028
592#define GPIOH 0x502c
593# define GPIO_CLOCK_DIR_MASK (1 << 0)
594# define GPIO_CLOCK_DIR_IN (0 << 1)
595# define GPIO_CLOCK_DIR_OUT (1 << 1)
596# define GPIO_CLOCK_VAL_MASK (1 << 2)
597# define GPIO_CLOCK_VAL_OUT (1 << 3)
598# define GPIO_CLOCK_VAL_IN (1 << 4)
599# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
600# define GPIO_DATA_DIR_MASK (1 << 8)
601# define GPIO_DATA_DIR_IN (0 << 9)
602# define GPIO_DATA_DIR_OUT (1 << 9)
603# define GPIO_DATA_VAL_MASK (1 << 10)
604# define GPIO_DATA_VAL_OUT (1 << 11)
605# define GPIO_DATA_VAL_IN (1 << 12)
606# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
607
f899fc64
CW
608#define GMBUS0 0x5100 /* clock/port select */
609#define GMBUS_RATE_100KHZ (0<<8)
610#define GMBUS_RATE_50KHZ (1<<8)
611#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
612#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
613#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
614#define GMBUS_PORT_DISABLED 0
615#define GMBUS_PORT_SSC 1
616#define GMBUS_PORT_VGADDC 2
617#define GMBUS_PORT_PANEL 3
618#define GMBUS_PORT_DPC 4 /* HDMIC */
619#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
620 /* 6 reserved */
621#define GMBUS_PORT_DPD 7 /* HDMID */
622#define GMBUS_NUM_PORTS 8
623#define GMBUS1 0x5104 /* command/status */
624#define GMBUS_SW_CLR_INT (1<<31)
625#define GMBUS_SW_RDY (1<<30)
626#define GMBUS_ENT (1<<29) /* enable timeout */
627#define GMBUS_CYCLE_NONE (0<<25)
628#define GMBUS_CYCLE_WAIT (1<<25)
629#define GMBUS_CYCLE_INDEX (2<<25)
630#define GMBUS_CYCLE_STOP (4<<25)
631#define GMBUS_BYTE_COUNT_SHIFT 16
632#define GMBUS_SLAVE_INDEX_SHIFT 8
633#define GMBUS_SLAVE_ADDR_SHIFT 1
634#define GMBUS_SLAVE_READ (1<<0)
635#define GMBUS_SLAVE_WRITE (0<<0)
636#define GMBUS2 0x5108 /* status */
637#define GMBUS_INUSE (1<<15)
638#define GMBUS_HW_WAIT_PHASE (1<<14)
639#define GMBUS_STALL_TIMEOUT (1<<13)
640#define GMBUS_INT (1<<12)
641#define GMBUS_HW_RDY (1<<11)
642#define GMBUS_SATOER (1<<10)
643#define GMBUS_ACTIVE (1<<9)
644#define GMBUS3 0x510c /* data buffer bytes 3-0 */
645#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
646#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
647#define GMBUS_NAK_EN (1<<3)
648#define GMBUS_IDLE_EN (1<<2)
649#define GMBUS_HW_WAIT_EN (1<<1)
650#define GMBUS_HW_RDY_EN (1<<0)
651#define GMBUS5 0x5120 /* byte index */
652#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 653
585fb111
JB
654/*
655 * Clock control & power management
656 */
657
658#define VGA0 0x6000
659#define VGA1 0x6004
660#define VGA_PD 0x6010
661#define VGA0_PD_P2_DIV_4 (1 << 7)
662#define VGA0_PD_P1_DIV_2 (1 << 5)
663#define VGA0_PD_P1_SHIFT 0
664#define VGA0_PD_P1_MASK (0x1f << 0)
665#define VGA1_PD_P2_DIV_4 (1 << 15)
666#define VGA1_PD_P1_DIV_2 (1 << 13)
667#define VGA1_PD_P1_SHIFT 8
668#define VGA1_PD_P1_MASK (0x1f << 8)
669#define DPLL_A 0x06014
670#define DPLL_B 0x06018
5eddb70b 671#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
672#define DPLL_VCO_ENABLE (1 << 31)
673#define DPLL_DVO_HIGH_SPEED (1 << 30)
674#define DPLL_SYNCLOCK_ENABLE (1 << 29)
675#define DPLL_VGA_MODE_DIS (1 << 28)
676#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
677#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
678#define DPLL_MODE_MASK (3 << 26)
679#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
680#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
681#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
682#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
683#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
684#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 685#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 686
585fb111
JB
687#define SRX_INDEX 0x3c4
688#define SRX_DATA 0x3c5
689#define SR01 1
690#define SR01_SCREEN_OFF (1<<5)
691
692#define PPCR 0x61204
693#define PPCR_ON (1<<0)
694
695#define DVOB 0x61140
696#define DVOB_ON (1<<31)
697#define DVOC 0x61160
698#define DVOC_ON (1<<31)
699#define LVDS 0x61180
700#define LVDS_ON (1<<31)
701
585fb111
JB
702/* Scratch pad debug 0 reg:
703 */
704#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
705/*
706 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
707 * this field (only one bit may be set).
708 */
709#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
710#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 711#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
712/* i830, required in DVO non-gang */
713#define PLL_P2_DIVIDE_BY_4 (1 << 23)
714#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
715#define PLL_REF_INPUT_DREFCLK (0 << 13)
716#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
717#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
718#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
719#define PLL_REF_INPUT_MASK (3 << 13)
720#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 721/* Ironlake */
b9055052
ZW
722# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
723# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
724# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
725# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
726# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
727
585fb111
JB
728/*
729 * Parallel to Serial Load Pulse phase selection.
730 * Selects the phase for the 10X DPLL clock for the PCIe
731 * digital display port. The range is 4 to 13; 10 or more
732 * is just a flip delay. The default is 6
733 */
734#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
735#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
736/*
737 * SDVO multiplier for 945G/GM. Not used on 965.
738 */
739#define SDVO_MULTIPLIER_MASK 0x000000ff
740#define SDVO_MULTIPLIER_SHIFT_HIRES 4
741#define SDVO_MULTIPLIER_SHIFT_VGA 0
742#define DPLL_A_MD 0x0601c /* 965+ only */
743/*
744 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
745 *
746 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
747 */
748#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
749#define DPLL_MD_UDI_DIVIDER_SHIFT 24
750/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
751#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
752#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
753/*
754 * SDVO/UDI pixel multiplier.
755 *
756 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
757 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
758 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
759 * dummy bytes in the datastream at an increased clock rate, with both sides of
760 * the link knowing how many bytes are fill.
761 *
762 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
763 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
764 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
765 * through an SDVO command.
766 *
767 * This register field has values of multiplication factor minus 1, with
768 * a maximum multiplier of 5 for SDVO.
769 */
770#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
771#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
772/*
773 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
774 * This best be set to the default value (3) or the CRT won't work. No,
775 * I don't entirely understand what this does...
776 */
777#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
778#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
779#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 780#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
781#define FPA0 0x06040
782#define FPA1 0x06044
783#define FPB0 0x06048
784#define FPB1 0x0604c
5eddb70b
CW
785#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
786#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 787#define FP_N_DIV_MASK 0x003f0000
f2b115e6 788#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
789#define FP_N_DIV_SHIFT 16
790#define FP_M1_DIV_MASK 0x00003f00
791#define FP_M1_DIV_SHIFT 8
792#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 793#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
794#define FP_M2_DIV_SHIFT 0
795#define DPLL_TEST 0x606c
796#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
797#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
798#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
799#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
800#define DPLLB_TEST_N_BYPASS (1 << 19)
801#define DPLLB_TEST_M_BYPASS (1 << 18)
802#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
803#define DPLLA_TEST_N_BYPASS (1 << 3)
804#define DPLLA_TEST_M_BYPASS (1 << 2)
805#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
806#define D_STATE 0x6104
dc96e9b8 807#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
808#define DSTATE_PLL_D3_OFF (1<<3)
809#define DSTATE_GFX_CLOCK_GATING (1<<1)
810#define DSTATE_DOT_CLOCK_GATING (1<<0)
811#define DSPCLK_GATE_D 0x6200
812# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
813# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
814# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
815# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
816# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
817# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
818# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
819# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
820# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
821# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
822# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
823# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
824# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
825# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
826# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
827# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
828# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
829# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
830# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
831# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
832# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
833# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
834# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
835# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
836# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
837# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
838# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
839# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
840/**
841 * This bit must be set on the 830 to prevent hangs when turning off the
842 * overlay scaler.
843 */
844# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
845# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
846# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
847# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
848# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
849
850#define RENCLK_GATE_D1 0x6204
851# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
852# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
853# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
854# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
855# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
856# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
857# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
858# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
859# define MAG_CLOCK_GATE_DISABLE (1 << 5)
860/** This bit must be unset on 855,865 */
861# define MECI_CLOCK_GATE_DISABLE (1 << 4)
862# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
863# define MEC_CLOCK_GATE_DISABLE (1 << 2)
864# define MECO_CLOCK_GATE_DISABLE (1 << 1)
865/** This bit must be set on 855,865. */
866# define SV_CLOCK_GATE_DISABLE (1 << 0)
867# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
868# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
869# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
870# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
871# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
872# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
873# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
874# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
875# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
876# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
877# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
878# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
879# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
880# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
881# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
882# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
883# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
884
885# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
886/** This bit must always be set on 965G/965GM */
887# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
888# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
889# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
890# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
891# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
892# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
893/** This bit must always be set on 965G */
894# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
895# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
896# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
897# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
898# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
899# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
900# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
901# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
902# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
903# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
904# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
905# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
906# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
907# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
908# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
909# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
910# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
911# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
912# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
913
914#define RENCLK_GATE_D2 0x6208
915#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
916#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
917#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
918#define RAMCLK_GATE_D 0x6210 /* CRL only */
919#define DEUC 0x6214 /* CRL only */
585fb111
JB
920
921/*
922 * Palette regs
923 */
924
925#define PALETTE_A 0x0a000
926#define PALETTE_B 0x0a800
927
673a394b
EA
928/* MCH MMIO space */
929
930/*
931 * MCHBAR mirror.
932 *
933 * This mirrors the MCHBAR MMIO space whose location is determined by
934 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
935 * every way. It is not accessible from the CP register read instructions.
936 *
937 */
938#define MCHBAR_MIRROR_BASE 0x10000
939
940/** 915-945 and GM965 MCH register controlling DRAM channel access */
941#define DCC 0x10200
942#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
943#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
944#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
945#define DCC_ADDRESSING_MODE_MASK (3 << 0)
946#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 947#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 948
95534263
LP
949/** Pineview MCH register contains DDR3 setting */
950#define CSHRDDR3CTL 0x101a8
951#define CSHRDDR3CTL_DDR3 (1 << 2)
952
673a394b
EA
953/** 965 MCH register controlling DRAM channel configuration */
954#define C0DRB3 0x10206
955#define C1DRB3 0x10606
956
b11248df
KP
957/* Clocking configuration register */
958#define CLKCFG 0x10c00
7662c8bd 959#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
960#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
961#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
962#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
963#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
964#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 965/* Note, below two are guess */
b11248df 966#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 967#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 968#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
969#define CLKCFG_MEM_533 (1 << 4)
970#define CLKCFG_MEM_667 (2 << 4)
971#define CLKCFG_MEM_800 (3 << 4)
972#define CLKCFG_MEM_MASK (7 << 4)
973
ea056c14
JB
974#define TSC1 0x11001
975#define TSE (1<<0)
7648fa99
JB
976#define TR1 0x11006
977#define TSFS 0x11020
978#define TSFS_SLOPE_MASK 0x0000ff00
979#define TSFS_SLOPE_SHIFT 8
980#define TSFS_INTR_MASK 0x000000ff
981
f97108d1
JB
982#define CRSTANDVID 0x11100
983#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
984#define PXVFREQ_PX_MASK 0x7f000000
985#define PXVFREQ_PX_SHIFT 24
986#define VIDFREQ_BASE 0x11110
987#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
988#define VIDFREQ2 0x11114
989#define VIDFREQ3 0x11118
990#define VIDFREQ4 0x1111c
991#define VIDFREQ_P0_MASK 0x1f000000
992#define VIDFREQ_P0_SHIFT 24
993#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
994#define VIDFREQ_P0_CSCLK_SHIFT 20
995#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
996#define VIDFREQ_P0_CRCLK_SHIFT 16
997#define VIDFREQ_P1_MASK 0x00001f00
998#define VIDFREQ_P1_SHIFT 8
999#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1000#define VIDFREQ_P1_CSCLK_SHIFT 4
1001#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1002#define INTTOEXT_BASE_ILK 0x11300
1003#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1004#define INTTOEXT_MAP3_SHIFT 24
1005#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1006#define INTTOEXT_MAP2_SHIFT 16
1007#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1008#define INTTOEXT_MAP1_SHIFT 8
1009#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1010#define INTTOEXT_MAP0_SHIFT 0
1011#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1012#define MEMSWCTL 0x11170 /* Ironlake only */
1013#define MEMCTL_CMD_MASK 0xe000
1014#define MEMCTL_CMD_SHIFT 13
1015#define MEMCTL_CMD_RCLK_OFF 0
1016#define MEMCTL_CMD_RCLK_ON 1
1017#define MEMCTL_CMD_CHFREQ 2
1018#define MEMCTL_CMD_CHVID 3
1019#define MEMCTL_CMD_VMMOFF 4
1020#define MEMCTL_CMD_VMMON 5
1021#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1022 when command complete */
1023#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1024#define MEMCTL_FREQ_SHIFT 8
1025#define MEMCTL_SFCAVM (1<<7)
1026#define MEMCTL_TGT_VID_MASK 0x007f
1027#define MEMIHYST 0x1117c
1028#define MEMINTREN 0x11180 /* 16 bits */
1029#define MEMINT_RSEXIT_EN (1<<8)
1030#define MEMINT_CX_SUPR_EN (1<<7)
1031#define MEMINT_CONT_BUSY_EN (1<<6)
1032#define MEMINT_AVG_BUSY_EN (1<<5)
1033#define MEMINT_EVAL_CHG_EN (1<<4)
1034#define MEMINT_MON_IDLE_EN (1<<3)
1035#define MEMINT_UP_EVAL_EN (1<<2)
1036#define MEMINT_DOWN_EVAL_EN (1<<1)
1037#define MEMINT_SW_CMD_EN (1<<0)
1038#define MEMINTRSTR 0x11182 /* 16 bits */
1039#define MEM_RSEXIT_MASK 0xc000
1040#define MEM_RSEXIT_SHIFT 14
1041#define MEM_CONT_BUSY_MASK 0x3000
1042#define MEM_CONT_BUSY_SHIFT 12
1043#define MEM_AVG_BUSY_MASK 0x0c00
1044#define MEM_AVG_BUSY_SHIFT 10
1045#define MEM_EVAL_CHG_MASK 0x0300
1046#define MEM_EVAL_BUSY_SHIFT 8
1047#define MEM_MON_IDLE_MASK 0x00c0
1048#define MEM_MON_IDLE_SHIFT 6
1049#define MEM_UP_EVAL_MASK 0x0030
1050#define MEM_UP_EVAL_SHIFT 4
1051#define MEM_DOWN_EVAL_MASK 0x000c
1052#define MEM_DOWN_EVAL_SHIFT 2
1053#define MEM_SW_CMD_MASK 0x0003
1054#define MEM_INT_STEER_GFX 0
1055#define MEM_INT_STEER_CMR 1
1056#define MEM_INT_STEER_SMI 2
1057#define MEM_INT_STEER_SCI 3
1058#define MEMINTRSTS 0x11184
1059#define MEMINT_RSEXIT (1<<7)
1060#define MEMINT_CONT_BUSY (1<<6)
1061#define MEMINT_AVG_BUSY (1<<5)
1062#define MEMINT_EVAL_CHG (1<<4)
1063#define MEMINT_MON_IDLE (1<<3)
1064#define MEMINT_UP_EVAL (1<<2)
1065#define MEMINT_DOWN_EVAL (1<<1)
1066#define MEMINT_SW_CMD (1<<0)
1067#define MEMMODECTL 0x11190
1068#define MEMMODE_BOOST_EN (1<<31)
1069#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1070#define MEMMODE_BOOST_FREQ_SHIFT 24
1071#define MEMMODE_IDLE_MODE_MASK 0x00030000
1072#define MEMMODE_IDLE_MODE_SHIFT 16
1073#define MEMMODE_IDLE_MODE_EVAL 0
1074#define MEMMODE_IDLE_MODE_CONT 1
1075#define MEMMODE_HWIDLE_EN (1<<15)
1076#define MEMMODE_SWMODE_EN (1<<14)
1077#define MEMMODE_RCLK_GATE (1<<13)
1078#define MEMMODE_HW_UPDATE (1<<12)
1079#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1080#define MEMMODE_FSTART_SHIFT 8
1081#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1082#define MEMMODE_FMAX_SHIFT 4
1083#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1084#define RCBMAXAVG 0x1119c
1085#define MEMSWCTL2 0x1119e /* Cantiga only */
1086#define SWMEMCMD_RENDER_OFF (0 << 13)
1087#define SWMEMCMD_RENDER_ON (1 << 13)
1088#define SWMEMCMD_SWFREQ (2 << 13)
1089#define SWMEMCMD_TARVID (3 << 13)
1090#define SWMEMCMD_VRM_OFF (4 << 13)
1091#define SWMEMCMD_VRM_ON (5 << 13)
1092#define CMDSTS (1<<12)
1093#define SFCAVM (1<<11)
1094#define SWFREQ_MASK 0x0380 /* P0-7 */
1095#define SWFREQ_SHIFT 7
1096#define TARVID_MASK 0x001f
1097#define MEMSTAT_CTG 0x111a0
1098#define RCBMINAVG 0x111a0
1099#define RCUPEI 0x111b0
1100#define RCDNEI 0x111b4
b5b72e89 1101#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1102#define RCX_SW_EXIT (1<<23)
1103#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1104#define VIDCTL 0x111c0
1105#define VIDSTS 0x111c8
1106#define VIDSTART 0x111cc /* 8 bits */
1107#define MEMSTAT_ILK 0x111f8
1108#define MEMSTAT_VID_MASK 0x7f00
1109#define MEMSTAT_VID_SHIFT 8
1110#define MEMSTAT_PSTATE_MASK 0x00f8
1111#define MEMSTAT_PSTATE_SHIFT 3
1112#define MEMSTAT_MON_ACTV (1<<2)
1113#define MEMSTAT_SRC_CTL_MASK 0x0003
1114#define MEMSTAT_SRC_CTL_CORE 0
1115#define MEMSTAT_SRC_CTL_TRB 1
1116#define MEMSTAT_SRC_CTL_THM 2
1117#define MEMSTAT_SRC_CTL_STDBY 3
1118#define RCPREVBSYTUPAVG 0x113b8
1119#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1120#define PMMISC 0x11214
1121#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1122#define SDEW 0x1124c
1123#define CSIEW0 0x11250
1124#define CSIEW1 0x11254
1125#define CSIEW2 0x11258
1126#define PEW 0x1125c
1127#define DEW 0x11270
1128#define MCHAFE 0x112c0
1129#define CSIEC 0x112e0
1130#define DMIEC 0x112e4
1131#define DDREC 0x112e8
1132#define PEG0EC 0x112ec
1133#define PEG1EC 0x112f0
1134#define GFXEC 0x112f4
1135#define RPPREVBSYTUPAVG 0x113b8
1136#define RPPREVBSYTDNAVG 0x113bc
1137#define ECR 0x11600
1138#define ECR_GPFE (1<<31)
1139#define ECR_IMONE (1<<30)
1140#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1141#define OGW0 0x11608
1142#define OGW1 0x1160c
1143#define EG0 0x11610
1144#define EG1 0x11614
1145#define EG2 0x11618
1146#define EG3 0x1161c
1147#define EG4 0x11620
1148#define EG5 0x11624
1149#define EG6 0x11628
1150#define EG7 0x1162c
1151#define PXW 0x11664
1152#define PXWL 0x11680
1153#define LCFUSE02 0x116c0
1154#define LCFUSE_HIV_MASK 0x000000ff
1155#define CSIPLL0 0x12c10
1156#define DDRMPLL1 0X12c20
7d57382e
EA
1157#define PEG_BAND_GAP_DATA 0x14d68
1158
aa40d6bb
ZN
1159/*
1160 * Logical Context regs
1161 */
1162#define CCID 0x2180
1163#define CCID_EN (1<<0)
585fb111
JB
1164/*
1165 * Overlay regs
1166 */
1167
1168#define OVADD 0x30000
1169#define DOVSTA 0x30008
1170#define OC_BUF (0x3<<20)
1171#define OGAMC5 0x30010
1172#define OGAMC4 0x30014
1173#define OGAMC3 0x30018
1174#define OGAMC2 0x3001c
1175#define OGAMC1 0x30020
1176#define OGAMC0 0x30024
1177
1178/*
1179 * Display engine regs
1180 */
1181
1182/* Pipe A timing regs */
1183#define HTOTAL_A 0x60000
1184#define HBLANK_A 0x60004
1185#define HSYNC_A 0x60008
1186#define VTOTAL_A 0x6000c
1187#define VBLANK_A 0x60010
1188#define VSYNC_A 0x60014
1189#define PIPEASRC 0x6001c
1190#define BCLRPAT_A 0x60020
1191
1192/* Pipe B timing regs */
1193#define HTOTAL_B 0x61000
1194#define HBLANK_B 0x61004
1195#define HSYNC_B 0x61008
1196#define VTOTAL_B 0x6100c
1197#define VBLANK_B 0x61010
1198#define VSYNC_B 0x61014
1199#define PIPEBSRC 0x6101c
1200#define BCLRPAT_B 0x61020
1201
5eddb70b
CW
1202#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1203#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1204#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1205#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1206#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1207#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
5eddb70b
CW
1208#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1209
585fb111
JB
1210/* VGA port control */
1211#define ADPA 0x61100
1212#define ADPA_DAC_ENABLE (1<<31)
1213#define ADPA_DAC_DISABLE 0
1214#define ADPA_PIPE_SELECT_MASK (1<<30)
1215#define ADPA_PIPE_A_SELECT 0
1216#define ADPA_PIPE_B_SELECT (1<<30)
1217#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1218#define ADPA_SETS_HVPOLARITY 0
1219#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1220#define ADPA_VSYNC_CNTL_ENABLE 0
1221#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1222#define ADPA_HSYNC_CNTL_ENABLE 0
1223#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1224#define ADPA_VSYNC_ACTIVE_LOW 0
1225#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1226#define ADPA_HSYNC_ACTIVE_LOW 0
1227#define ADPA_DPMS_MASK (~(3<<10))
1228#define ADPA_DPMS_ON (0<<10)
1229#define ADPA_DPMS_SUSPEND (1<<10)
1230#define ADPA_DPMS_STANDBY (2<<10)
1231#define ADPA_DPMS_OFF (3<<10)
1232
939fe4d7 1233
585fb111
JB
1234/* Hotplug control (945+ only) */
1235#define PORT_HOTPLUG_EN 0x61110
7d57382e 1236#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1237#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1238#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1239#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1240#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1241#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1242#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1243#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1244#define TV_HOTPLUG_INT_EN (1 << 18)
1245#define CRT_HOTPLUG_INT_EN (1 << 9)
1246#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1247#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1248/* must use period 64 on GM45 according to docs */
1249#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1250#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1251#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1252#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1253#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1254#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1255#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1256#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1257#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1258#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1259#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1260#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1261
1262#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1263#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1264#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1265#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1266#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1267#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1268#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1269#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1270#define TV_HOTPLUG_INT_STATUS (1 << 10)
1271#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1272#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1273#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1274#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1275#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1276#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1277
1278/* SDVO port control */
1279#define SDVOB 0x61140
1280#define SDVOC 0x61160
1281#define SDVO_ENABLE (1 << 31)
1282#define SDVO_PIPE_B_SELECT (1 << 30)
1283#define SDVO_STALL_SELECT (1 << 29)
1284#define SDVO_INTERRUPT_ENABLE (1 << 26)
1285/**
1286 * 915G/GM SDVO pixel multiplier.
1287 *
1288 * Programmed value is multiplier - 1, up to 5x.
1289 *
1290 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1291 */
1292#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1293#define SDVO_PORT_MULTIPLY_SHIFT 23
1294#define SDVO_PHASE_SELECT_MASK (15 << 19)
1295#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1296#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1297#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1298#define SDVO_ENCODING_SDVO (0x0 << 10)
1299#define SDVO_ENCODING_HDMI (0x2 << 10)
1300/** Requird for HDMI operation */
1301#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1302#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1303#define SDVO_AUDIO_ENABLE (1 << 6)
1304/** New with 965, default is to be set */
1305#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1306/** New with 965, default is to be set */
1307#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1308#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1309#define SDVO_DETECTED (1 << 2)
1310/* Bits to be preserved when writing */
1311#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1312#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1313
1314/* DVO port control */
1315#define DVOA 0x61120
1316#define DVOB 0x61140
1317#define DVOC 0x61160
1318#define DVO_ENABLE (1 << 31)
1319#define DVO_PIPE_B_SELECT (1 << 30)
1320#define DVO_PIPE_STALL_UNUSED (0 << 28)
1321#define DVO_PIPE_STALL (1 << 28)
1322#define DVO_PIPE_STALL_TV (2 << 28)
1323#define DVO_PIPE_STALL_MASK (3 << 28)
1324#define DVO_USE_VGA_SYNC (1 << 15)
1325#define DVO_DATA_ORDER_I740 (0 << 14)
1326#define DVO_DATA_ORDER_FP (1 << 14)
1327#define DVO_VSYNC_DISABLE (1 << 11)
1328#define DVO_HSYNC_DISABLE (1 << 10)
1329#define DVO_VSYNC_TRISTATE (1 << 9)
1330#define DVO_HSYNC_TRISTATE (1 << 8)
1331#define DVO_BORDER_ENABLE (1 << 7)
1332#define DVO_DATA_ORDER_GBRG (1 << 6)
1333#define DVO_DATA_ORDER_RGGB (0 << 6)
1334#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1335#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1336#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1337#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1338#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1339#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1340#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1341#define DVO_PRESERVE_MASK (0x7<<24)
1342#define DVOA_SRCDIM 0x61124
1343#define DVOB_SRCDIM 0x61144
1344#define DVOC_SRCDIM 0x61164
1345#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1346#define DVO_SRCDIM_VERTICAL_SHIFT 0
1347
1348/* LVDS port control */
1349#define LVDS 0x61180
1350/*
1351 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1352 * the DPLL semantics change when the LVDS is assigned to that pipe.
1353 */
1354#define LVDS_PORT_EN (1 << 31)
1355/* Selects pipe B for LVDS data. Must be set on pre-965. */
1356#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1357/* LVDS dithering flag on 965/g4x platform */
1358#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1359/* Enable border for unscaled (or aspect-scaled) display */
1360#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1361/*
1362 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1363 * pixel.
1364 */
1365#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1366#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1367#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1368/*
1369 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1370 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1371 * on.
1372 */
1373#define LVDS_A3_POWER_MASK (3 << 6)
1374#define LVDS_A3_POWER_DOWN (0 << 6)
1375#define LVDS_A3_POWER_UP (3 << 6)
1376/*
1377 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1378 * is set.
1379 */
1380#define LVDS_CLKB_POWER_MASK (3 << 4)
1381#define LVDS_CLKB_POWER_DOWN (0 << 4)
1382#define LVDS_CLKB_POWER_UP (3 << 4)
1383/*
1384 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1385 * setting for whether we are in dual-channel mode. The B3 pair will
1386 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1387 */
1388#define LVDS_B0B3_POWER_MASK (3 << 2)
1389#define LVDS_B0B3_POWER_DOWN (0 << 2)
1390#define LVDS_B0B3_POWER_UP (3 << 2)
1391
3c17fe4b
DH
1392/* Video Data Island Packet control */
1393#define VIDEO_DIP_DATA 0x61178
1394#define VIDEO_DIP_CTL 0x61170
1395#define VIDEO_DIP_ENABLE (1 << 31)
1396#define VIDEO_DIP_PORT_B (1 << 29)
1397#define VIDEO_DIP_PORT_C (2 << 29)
1398#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1399#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1400#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1401#define VIDEO_DIP_SELECT_AVI (0 << 19)
1402#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1403#define VIDEO_DIP_SELECT_SPD (3 << 19)
1404#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1405#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1406#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1407
585fb111
JB
1408/* Panel power sequencing */
1409#define PP_STATUS 0x61200
1410#define PP_ON (1 << 31)
1411/*
1412 * Indicates that all dependencies of the panel are on:
1413 *
1414 * - PLL enabled
1415 * - pipe enabled
1416 * - LVDS/DVOB/DVOC on
1417 */
1418#define PP_READY (1 << 30)
1419#define PP_SEQUENCE_NONE (0 << 28)
1420#define PP_SEQUENCE_ON (1 << 28)
1421#define PP_SEQUENCE_OFF (2 << 28)
1422#define PP_SEQUENCE_MASK 0x30000000
01cb9ea6
JB
1423#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1424#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1425#define PP_SEQUENCE_STATE_MASK 0x0000000f
585fb111
JB
1426#define PP_CONTROL 0x61204
1427#define POWER_TARGET_ON (1 << 0)
1428#define PP_ON_DELAYS 0x61208
1429#define PP_OFF_DELAYS 0x6120c
1430#define PP_DIVISOR 0x61210
1431
1432/* Panel fitting */
1433#define PFIT_CONTROL 0x61230
1434#define PFIT_ENABLE (1 << 31)
1435#define PFIT_PIPE_MASK (3 << 29)
1436#define PFIT_PIPE_SHIFT 29
1437#define VERT_INTERP_DISABLE (0 << 10)
1438#define VERT_INTERP_BILINEAR (1 << 10)
1439#define VERT_INTERP_MASK (3 << 10)
1440#define VERT_AUTO_SCALE (1 << 9)
1441#define HORIZ_INTERP_DISABLE (0 << 6)
1442#define HORIZ_INTERP_BILINEAR (1 << 6)
1443#define HORIZ_INTERP_MASK (3 << 6)
1444#define HORIZ_AUTO_SCALE (1 << 5)
1445#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1446#define PFIT_FILTER_FUZZY (0 << 24)
1447#define PFIT_SCALING_AUTO (0 << 26)
1448#define PFIT_SCALING_PROGRAMMED (1 << 26)
1449#define PFIT_SCALING_PILLAR (2 << 26)
1450#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1451#define PFIT_PGM_RATIOS 0x61234
1452#define PFIT_VERT_SCALE_MASK 0xfff00000
1453#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1454/* Pre-965 */
1455#define PFIT_VERT_SCALE_SHIFT 20
1456#define PFIT_VERT_SCALE_MASK 0xfff00000
1457#define PFIT_HORIZ_SCALE_SHIFT 4
1458#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1459/* 965+ */
1460#define PFIT_VERT_SCALE_SHIFT_965 16
1461#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1462#define PFIT_HORIZ_SCALE_SHIFT_965 0
1463#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1464
585fb111
JB
1465#define PFIT_AUTO_RATIOS 0x61238
1466
1467/* Backlight control */
1468#define BLC_PWM_CTL 0x61254
1469#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1470#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1471#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1472/*
1473 * This is the most significant 15 bits of the number of backlight cycles in a
1474 * complete cycle of the modulated backlight control.
1475 *
1476 * The actual value is this field multiplied by two.
1477 */
1478#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1479#define BLM_LEGACY_MODE (1 << 16)
1480/*
1481 * This is the number of cycles out of the backlight modulation cycle for which
1482 * the backlight is on.
1483 *
1484 * This field must be no greater than the number of cycles in the complete
1485 * backlight modulation cycle.
1486 */
1487#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1488#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1489
0eb96d6e
JB
1490#define BLC_HIST_CTL 0x61260
1491
585fb111
JB
1492/* TV port control */
1493#define TV_CTL 0x68000
1494/** Enables the TV encoder */
1495# define TV_ENC_ENABLE (1 << 31)
1496/** Sources the TV encoder input from pipe B instead of A. */
1497# define TV_ENC_PIPEB_SELECT (1 << 30)
1498/** Outputs composite video (DAC A only) */
1499# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1500/** Outputs SVideo video (DAC B/C) */
1501# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1502/** Outputs Component video (DAC A/B/C) */
1503# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1504/** Outputs Composite and SVideo (DAC A/B/C) */
1505# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1506# define TV_TRILEVEL_SYNC (1 << 21)
1507/** Enables slow sync generation (945GM only) */
1508# define TV_SLOW_SYNC (1 << 20)
1509/** Selects 4x oversampling for 480i and 576p */
1510# define TV_OVERSAMPLE_4X (0 << 18)
1511/** Selects 2x oversampling for 720p and 1080i */
1512# define TV_OVERSAMPLE_2X (1 << 18)
1513/** Selects no oversampling for 1080p */
1514# define TV_OVERSAMPLE_NONE (2 << 18)
1515/** Selects 8x oversampling */
1516# define TV_OVERSAMPLE_8X (3 << 18)
1517/** Selects progressive mode rather than interlaced */
1518# define TV_PROGRESSIVE (1 << 17)
1519/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1520# define TV_PAL_BURST (1 << 16)
1521/** Field for setting delay of Y compared to C */
1522# define TV_YC_SKEW_MASK (7 << 12)
1523/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1524# define TV_ENC_SDP_FIX (1 << 11)
1525/**
1526 * Enables a fix for the 915GM only.
1527 *
1528 * Not sure what it does.
1529 */
1530# define TV_ENC_C0_FIX (1 << 10)
1531/** Bits that must be preserved by software */
d2d9f232 1532# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1533# define TV_FUSE_STATE_MASK (3 << 4)
1534/** Read-only state that reports all features enabled */
1535# define TV_FUSE_STATE_ENABLED (0 << 4)
1536/** Read-only state that reports that Macrovision is disabled in hardware*/
1537# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1538/** Read-only state that reports that TV-out is disabled in hardware. */
1539# define TV_FUSE_STATE_DISABLED (2 << 4)
1540/** Normal operation */
1541# define TV_TEST_MODE_NORMAL (0 << 0)
1542/** Encoder test pattern 1 - combo pattern */
1543# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1544/** Encoder test pattern 2 - full screen vertical 75% color bars */
1545# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1546/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1547# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1548/** Encoder test pattern 4 - random noise */
1549# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1550/** Encoder test pattern 5 - linear color ramps */
1551# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1552/**
1553 * This test mode forces the DACs to 50% of full output.
1554 *
1555 * This is used for load detection in combination with TVDAC_SENSE_MASK
1556 */
1557# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1558# define TV_TEST_MODE_MASK (7 << 0)
1559
1560#define TV_DAC 0x68004
b8ed2a4f 1561# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1562/**
1563 * Reports that DAC state change logic has reported change (RO).
1564 *
1565 * This gets cleared when TV_DAC_STATE_EN is cleared
1566*/
1567# define TVDAC_STATE_CHG (1 << 31)
1568# define TVDAC_SENSE_MASK (7 << 28)
1569/** Reports that DAC A voltage is above the detect threshold */
1570# define TVDAC_A_SENSE (1 << 30)
1571/** Reports that DAC B voltage is above the detect threshold */
1572# define TVDAC_B_SENSE (1 << 29)
1573/** Reports that DAC C voltage is above the detect threshold */
1574# define TVDAC_C_SENSE (1 << 28)
1575/**
1576 * Enables DAC state detection logic, for load-based TV detection.
1577 *
1578 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1579 * to off, for load detection to work.
1580 */
1581# define TVDAC_STATE_CHG_EN (1 << 27)
1582/** Sets the DAC A sense value to high */
1583# define TVDAC_A_SENSE_CTL (1 << 26)
1584/** Sets the DAC B sense value to high */
1585# define TVDAC_B_SENSE_CTL (1 << 25)
1586/** Sets the DAC C sense value to high */
1587# define TVDAC_C_SENSE_CTL (1 << 24)
1588/** Overrides the ENC_ENABLE and DAC voltage levels */
1589# define DAC_CTL_OVERRIDE (1 << 7)
1590/** Sets the slew rate. Must be preserved in software */
1591# define ENC_TVDAC_SLEW_FAST (1 << 6)
1592# define DAC_A_1_3_V (0 << 4)
1593# define DAC_A_1_1_V (1 << 4)
1594# define DAC_A_0_7_V (2 << 4)
cb66c692 1595# define DAC_A_MASK (3 << 4)
585fb111
JB
1596# define DAC_B_1_3_V (0 << 2)
1597# define DAC_B_1_1_V (1 << 2)
1598# define DAC_B_0_7_V (2 << 2)
cb66c692 1599# define DAC_B_MASK (3 << 2)
585fb111
JB
1600# define DAC_C_1_3_V (0 << 0)
1601# define DAC_C_1_1_V (1 << 0)
1602# define DAC_C_0_7_V (2 << 0)
cb66c692 1603# define DAC_C_MASK (3 << 0)
585fb111
JB
1604
1605/**
1606 * CSC coefficients are stored in a floating point format with 9 bits of
1607 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1608 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1609 * -1 (0x3) being the only legal negative value.
1610 */
1611#define TV_CSC_Y 0x68010
1612# define TV_RY_MASK 0x07ff0000
1613# define TV_RY_SHIFT 16
1614# define TV_GY_MASK 0x00000fff
1615# define TV_GY_SHIFT 0
1616
1617#define TV_CSC_Y2 0x68014
1618# define TV_BY_MASK 0x07ff0000
1619# define TV_BY_SHIFT 16
1620/**
1621 * Y attenuation for component video.
1622 *
1623 * Stored in 1.9 fixed point.
1624 */
1625# define TV_AY_MASK 0x000003ff
1626# define TV_AY_SHIFT 0
1627
1628#define TV_CSC_U 0x68018
1629# define TV_RU_MASK 0x07ff0000
1630# define TV_RU_SHIFT 16
1631# define TV_GU_MASK 0x000007ff
1632# define TV_GU_SHIFT 0
1633
1634#define TV_CSC_U2 0x6801c
1635# define TV_BU_MASK 0x07ff0000
1636# define TV_BU_SHIFT 16
1637/**
1638 * U attenuation for component video.
1639 *
1640 * Stored in 1.9 fixed point.
1641 */
1642# define TV_AU_MASK 0x000003ff
1643# define TV_AU_SHIFT 0
1644
1645#define TV_CSC_V 0x68020
1646# define TV_RV_MASK 0x0fff0000
1647# define TV_RV_SHIFT 16
1648# define TV_GV_MASK 0x000007ff
1649# define TV_GV_SHIFT 0
1650
1651#define TV_CSC_V2 0x68024
1652# define TV_BV_MASK 0x07ff0000
1653# define TV_BV_SHIFT 16
1654/**
1655 * V attenuation for component video.
1656 *
1657 * Stored in 1.9 fixed point.
1658 */
1659# define TV_AV_MASK 0x000007ff
1660# define TV_AV_SHIFT 0
1661
1662#define TV_CLR_KNOBS 0x68028
1663/** 2s-complement brightness adjustment */
1664# define TV_BRIGHTNESS_MASK 0xff000000
1665# define TV_BRIGHTNESS_SHIFT 24
1666/** Contrast adjustment, as a 2.6 unsigned floating point number */
1667# define TV_CONTRAST_MASK 0x00ff0000
1668# define TV_CONTRAST_SHIFT 16
1669/** Saturation adjustment, as a 2.6 unsigned floating point number */
1670# define TV_SATURATION_MASK 0x0000ff00
1671# define TV_SATURATION_SHIFT 8
1672/** Hue adjustment, as an integer phase angle in degrees */
1673# define TV_HUE_MASK 0x000000ff
1674# define TV_HUE_SHIFT 0
1675
1676#define TV_CLR_LEVEL 0x6802c
1677/** Controls the DAC level for black */
1678# define TV_BLACK_LEVEL_MASK 0x01ff0000
1679# define TV_BLACK_LEVEL_SHIFT 16
1680/** Controls the DAC level for blanking */
1681# define TV_BLANK_LEVEL_MASK 0x000001ff
1682# define TV_BLANK_LEVEL_SHIFT 0
1683
1684#define TV_H_CTL_1 0x68030
1685/** Number of pixels in the hsync. */
1686# define TV_HSYNC_END_MASK 0x1fff0000
1687# define TV_HSYNC_END_SHIFT 16
1688/** Total number of pixels minus one in the line (display and blanking). */
1689# define TV_HTOTAL_MASK 0x00001fff
1690# define TV_HTOTAL_SHIFT 0
1691
1692#define TV_H_CTL_2 0x68034
1693/** Enables the colorburst (needed for non-component color) */
1694# define TV_BURST_ENA (1 << 31)
1695/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1696# define TV_HBURST_START_SHIFT 16
1697# define TV_HBURST_START_MASK 0x1fff0000
1698/** Length of the colorburst */
1699# define TV_HBURST_LEN_SHIFT 0
1700# define TV_HBURST_LEN_MASK 0x0001fff
1701
1702#define TV_H_CTL_3 0x68038
1703/** End of hblank, measured in pixels minus one from start of hsync */
1704# define TV_HBLANK_END_SHIFT 16
1705# define TV_HBLANK_END_MASK 0x1fff0000
1706/** Start of hblank, measured in pixels minus one from start of hsync */
1707# define TV_HBLANK_START_SHIFT 0
1708# define TV_HBLANK_START_MASK 0x0001fff
1709
1710#define TV_V_CTL_1 0x6803c
1711/** XXX */
1712# define TV_NBR_END_SHIFT 16
1713# define TV_NBR_END_MASK 0x07ff0000
1714/** XXX */
1715# define TV_VI_END_F1_SHIFT 8
1716# define TV_VI_END_F1_MASK 0x00003f00
1717/** XXX */
1718# define TV_VI_END_F2_SHIFT 0
1719# define TV_VI_END_F2_MASK 0x0000003f
1720
1721#define TV_V_CTL_2 0x68040
1722/** Length of vsync, in half lines */
1723# define TV_VSYNC_LEN_MASK 0x07ff0000
1724# define TV_VSYNC_LEN_SHIFT 16
1725/** Offset of the start of vsync in field 1, measured in one less than the
1726 * number of half lines.
1727 */
1728# define TV_VSYNC_START_F1_MASK 0x00007f00
1729# define TV_VSYNC_START_F1_SHIFT 8
1730/**
1731 * Offset of the start of vsync in field 2, measured in one less than the
1732 * number of half lines.
1733 */
1734# define TV_VSYNC_START_F2_MASK 0x0000007f
1735# define TV_VSYNC_START_F2_SHIFT 0
1736
1737#define TV_V_CTL_3 0x68044
1738/** Enables generation of the equalization signal */
1739# define TV_EQUAL_ENA (1 << 31)
1740/** Length of vsync, in half lines */
1741# define TV_VEQ_LEN_MASK 0x007f0000
1742# define TV_VEQ_LEN_SHIFT 16
1743/** Offset of the start of equalization in field 1, measured in one less than
1744 * the number of half lines.
1745 */
1746# define TV_VEQ_START_F1_MASK 0x0007f00
1747# define TV_VEQ_START_F1_SHIFT 8
1748/**
1749 * Offset of the start of equalization in field 2, measured in one less than
1750 * the number of half lines.
1751 */
1752# define TV_VEQ_START_F2_MASK 0x000007f
1753# define TV_VEQ_START_F2_SHIFT 0
1754
1755#define TV_V_CTL_4 0x68048
1756/**
1757 * Offset to start of vertical colorburst, measured in one less than the
1758 * number of lines from vertical start.
1759 */
1760# define TV_VBURST_START_F1_MASK 0x003f0000
1761# define TV_VBURST_START_F1_SHIFT 16
1762/**
1763 * Offset to the end of vertical colorburst, measured in one less than the
1764 * number of lines from the start of NBR.
1765 */
1766# define TV_VBURST_END_F1_MASK 0x000000ff
1767# define TV_VBURST_END_F1_SHIFT 0
1768
1769#define TV_V_CTL_5 0x6804c
1770/**
1771 * Offset to start of vertical colorburst, measured in one less than the
1772 * number of lines from vertical start.
1773 */
1774# define TV_VBURST_START_F2_MASK 0x003f0000
1775# define TV_VBURST_START_F2_SHIFT 16
1776/**
1777 * Offset to the end of vertical colorburst, measured in one less than the
1778 * number of lines from the start of NBR.
1779 */
1780# define TV_VBURST_END_F2_MASK 0x000000ff
1781# define TV_VBURST_END_F2_SHIFT 0
1782
1783#define TV_V_CTL_6 0x68050
1784/**
1785 * Offset to start of vertical colorburst, measured in one less than the
1786 * number of lines from vertical start.
1787 */
1788# define TV_VBURST_START_F3_MASK 0x003f0000
1789# define TV_VBURST_START_F3_SHIFT 16
1790/**
1791 * Offset to the end of vertical colorburst, measured in one less than the
1792 * number of lines from the start of NBR.
1793 */
1794# define TV_VBURST_END_F3_MASK 0x000000ff
1795# define TV_VBURST_END_F3_SHIFT 0
1796
1797#define TV_V_CTL_7 0x68054
1798/**
1799 * Offset to start of vertical colorburst, measured in one less than the
1800 * number of lines from vertical start.
1801 */
1802# define TV_VBURST_START_F4_MASK 0x003f0000
1803# define TV_VBURST_START_F4_SHIFT 16
1804/**
1805 * Offset to the end of vertical colorburst, measured in one less than the
1806 * number of lines from the start of NBR.
1807 */
1808# define TV_VBURST_END_F4_MASK 0x000000ff
1809# define TV_VBURST_END_F4_SHIFT 0
1810
1811#define TV_SC_CTL_1 0x68060
1812/** Turns on the first subcarrier phase generation DDA */
1813# define TV_SC_DDA1_EN (1 << 31)
1814/** Turns on the first subcarrier phase generation DDA */
1815# define TV_SC_DDA2_EN (1 << 30)
1816/** Turns on the first subcarrier phase generation DDA */
1817# define TV_SC_DDA3_EN (1 << 29)
1818/** Sets the subcarrier DDA to reset frequency every other field */
1819# define TV_SC_RESET_EVERY_2 (0 << 24)
1820/** Sets the subcarrier DDA to reset frequency every fourth field */
1821# define TV_SC_RESET_EVERY_4 (1 << 24)
1822/** Sets the subcarrier DDA to reset frequency every eighth field */
1823# define TV_SC_RESET_EVERY_8 (2 << 24)
1824/** Sets the subcarrier DDA to never reset the frequency */
1825# define TV_SC_RESET_NEVER (3 << 24)
1826/** Sets the peak amplitude of the colorburst.*/
1827# define TV_BURST_LEVEL_MASK 0x00ff0000
1828# define TV_BURST_LEVEL_SHIFT 16
1829/** Sets the increment of the first subcarrier phase generation DDA */
1830# define TV_SCDDA1_INC_MASK 0x00000fff
1831# define TV_SCDDA1_INC_SHIFT 0
1832
1833#define TV_SC_CTL_2 0x68064
1834/** Sets the rollover for the second subcarrier phase generation DDA */
1835# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1836# define TV_SCDDA2_SIZE_SHIFT 16
1837/** Sets the increent of the second subcarrier phase generation DDA */
1838# define TV_SCDDA2_INC_MASK 0x00007fff
1839# define TV_SCDDA2_INC_SHIFT 0
1840
1841#define TV_SC_CTL_3 0x68068
1842/** Sets the rollover for the third subcarrier phase generation DDA */
1843# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1844# define TV_SCDDA3_SIZE_SHIFT 16
1845/** Sets the increent of the third subcarrier phase generation DDA */
1846# define TV_SCDDA3_INC_MASK 0x00007fff
1847# define TV_SCDDA3_INC_SHIFT 0
1848
1849#define TV_WIN_POS 0x68070
1850/** X coordinate of the display from the start of horizontal active */
1851# define TV_XPOS_MASK 0x1fff0000
1852# define TV_XPOS_SHIFT 16
1853/** Y coordinate of the display from the start of vertical active (NBR) */
1854# define TV_YPOS_MASK 0x00000fff
1855# define TV_YPOS_SHIFT 0
1856
1857#define TV_WIN_SIZE 0x68074
1858/** Horizontal size of the display window, measured in pixels*/
1859# define TV_XSIZE_MASK 0x1fff0000
1860# define TV_XSIZE_SHIFT 16
1861/**
1862 * Vertical size of the display window, measured in pixels.
1863 *
1864 * Must be even for interlaced modes.
1865 */
1866# define TV_YSIZE_MASK 0x00000fff
1867# define TV_YSIZE_SHIFT 0
1868
1869#define TV_FILTER_CTL_1 0x68080
1870/**
1871 * Enables automatic scaling calculation.
1872 *
1873 * If set, the rest of the registers are ignored, and the calculated values can
1874 * be read back from the register.
1875 */
1876# define TV_AUTO_SCALE (1 << 31)
1877/**
1878 * Disables the vertical filter.
1879 *
1880 * This is required on modes more than 1024 pixels wide */
1881# define TV_V_FILTER_BYPASS (1 << 29)
1882/** Enables adaptive vertical filtering */
1883# define TV_VADAPT (1 << 28)
1884# define TV_VADAPT_MODE_MASK (3 << 26)
1885/** Selects the least adaptive vertical filtering mode */
1886# define TV_VADAPT_MODE_LEAST (0 << 26)
1887/** Selects the moderately adaptive vertical filtering mode */
1888# define TV_VADAPT_MODE_MODERATE (1 << 26)
1889/** Selects the most adaptive vertical filtering mode */
1890# define TV_VADAPT_MODE_MOST (3 << 26)
1891/**
1892 * Sets the horizontal scaling factor.
1893 *
1894 * This should be the fractional part of the horizontal scaling factor divided
1895 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1896 *
1897 * (src width - 1) / ((oversample * dest width) - 1)
1898 */
1899# define TV_HSCALE_FRAC_MASK 0x00003fff
1900# define TV_HSCALE_FRAC_SHIFT 0
1901
1902#define TV_FILTER_CTL_2 0x68084
1903/**
1904 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1905 *
1906 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1907 */
1908# define TV_VSCALE_INT_MASK 0x00038000
1909# define TV_VSCALE_INT_SHIFT 15
1910/**
1911 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1912 *
1913 * \sa TV_VSCALE_INT_MASK
1914 */
1915# define TV_VSCALE_FRAC_MASK 0x00007fff
1916# define TV_VSCALE_FRAC_SHIFT 0
1917
1918#define TV_FILTER_CTL_3 0x68088
1919/**
1920 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1921 *
1922 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1923 *
1924 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1925 */
1926# define TV_VSCALE_IP_INT_MASK 0x00038000
1927# define TV_VSCALE_IP_INT_SHIFT 15
1928/**
1929 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1930 *
1931 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1932 *
1933 * \sa TV_VSCALE_IP_INT_MASK
1934 */
1935# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1936# define TV_VSCALE_IP_FRAC_SHIFT 0
1937
1938#define TV_CC_CONTROL 0x68090
1939# define TV_CC_ENABLE (1 << 31)
1940/**
1941 * Specifies which field to send the CC data in.
1942 *
1943 * CC data is usually sent in field 0.
1944 */
1945# define TV_CC_FID_MASK (1 << 27)
1946# define TV_CC_FID_SHIFT 27
1947/** Sets the horizontal position of the CC data. Usually 135. */
1948# define TV_CC_HOFF_MASK 0x03ff0000
1949# define TV_CC_HOFF_SHIFT 16
1950/** Sets the vertical position of the CC data. Usually 21 */
1951# define TV_CC_LINE_MASK 0x0000003f
1952# define TV_CC_LINE_SHIFT 0
1953
1954#define TV_CC_DATA 0x68094
1955# define TV_CC_RDY (1 << 31)
1956/** Second word of CC data to be transmitted. */
1957# define TV_CC_DATA_2_MASK 0x007f0000
1958# define TV_CC_DATA_2_SHIFT 16
1959/** First word of CC data to be transmitted. */
1960# define TV_CC_DATA_1_MASK 0x0000007f
1961# define TV_CC_DATA_1_SHIFT 0
1962
1963#define TV_H_LUMA_0 0x68100
1964#define TV_H_LUMA_59 0x681ec
1965#define TV_H_CHROMA_0 0x68200
1966#define TV_H_CHROMA_59 0x682ec
1967#define TV_V_LUMA_0 0x68300
1968#define TV_V_LUMA_42 0x683a8
1969#define TV_V_CHROMA_0 0x68400
1970#define TV_V_CHROMA_42 0x684a8
1971
040d87f1 1972/* Display Port */
32f9d658 1973#define DP_A 0x64000 /* eDP */
040d87f1
KP
1974#define DP_B 0x64100
1975#define DP_C 0x64200
1976#define DP_D 0x64300
1977
1978#define DP_PORT_EN (1 << 31)
1979#define DP_PIPEB_SELECT (1 << 30)
1980
1981/* Link training mode - select a suitable mode for each stage */
1982#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1983#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1984#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1985#define DP_LINK_TRAIN_OFF (3 << 28)
1986#define DP_LINK_TRAIN_MASK (3 << 28)
1987#define DP_LINK_TRAIN_SHIFT 28
1988
8db9d77b
ZW
1989/* CPT Link training mode */
1990#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1991#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1992#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1993#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1994#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1995#define DP_LINK_TRAIN_SHIFT_CPT 8
1996
040d87f1
KP
1997/* Signal voltages. These are mostly controlled by the other end */
1998#define DP_VOLTAGE_0_4 (0 << 25)
1999#define DP_VOLTAGE_0_6 (1 << 25)
2000#define DP_VOLTAGE_0_8 (2 << 25)
2001#define DP_VOLTAGE_1_2 (3 << 25)
2002#define DP_VOLTAGE_MASK (7 << 25)
2003#define DP_VOLTAGE_SHIFT 25
2004
2005/* Signal pre-emphasis levels, like voltages, the other end tells us what
2006 * they want
2007 */
2008#define DP_PRE_EMPHASIS_0 (0 << 22)
2009#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2010#define DP_PRE_EMPHASIS_6 (2 << 22)
2011#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2012#define DP_PRE_EMPHASIS_MASK (7 << 22)
2013#define DP_PRE_EMPHASIS_SHIFT 22
2014
2015/* How many wires to use. I guess 3 was too hard */
2016#define DP_PORT_WIDTH_1 (0 << 19)
2017#define DP_PORT_WIDTH_2 (1 << 19)
2018#define DP_PORT_WIDTH_4 (3 << 19)
2019#define DP_PORT_WIDTH_MASK (7 << 19)
2020
2021/* Mystic DPCD version 1.1 special mode */
2022#define DP_ENHANCED_FRAMING (1 << 18)
2023
32f9d658
ZW
2024/* eDP */
2025#define DP_PLL_FREQ_270MHZ (0 << 16)
2026#define DP_PLL_FREQ_160MHZ (1 << 16)
2027#define DP_PLL_FREQ_MASK (3 << 16)
2028
040d87f1
KP
2029/** locked once port is enabled */
2030#define DP_PORT_REVERSAL (1 << 15)
2031
32f9d658
ZW
2032/* eDP */
2033#define DP_PLL_ENABLE (1 << 14)
2034
040d87f1
KP
2035/** sends the clock on lane 15 of the PEG for debug */
2036#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2037
2038#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2039#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2040
2041/** limit RGB values to avoid confusing TVs */
2042#define DP_COLOR_RANGE_16_235 (1 << 8)
2043
2044/** Turn on the audio link */
2045#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2046
2047/** vs and hs sync polarity */
2048#define DP_SYNC_VS_HIGH (1 << 4)
2049#define DP_SYNC_HS_HIGH (1 << 3)
2050
2051/** A fantasy */
2052#define DP_DETECTED (1 << 2)
2053
2054/** The aux channel provides a way to talk to the
2055 * signal sink for DDC etc. Max packet size supported
2056 * is 20 bytes in each direction, hence the 5 fixed
2057 * data registers
2058 */
32f9d658
ZW
2059#define DPA_AUX_CH_CTL 0x64010
2060#define DPA_AUX_CH_DATA1 0x64014
2061#define DPA_AUX_CH_DATA2 0x64018
2062#define DPA_AUX_CH_DATA3 0x6401c
2063#define DPA_AUX_CH_DATA4 0x64020
2064#define DPA_AUX_CH_DATA5 0x64024
2065
040d87f1
KP
2066#define DPB_AUX_CH_CTL 0x64110
2067#define DPB_AUX_CH_DATA1 0x64114
2068#define DPB_AUX_CH_DATA2 0x64118
2069#define DPB_AUX_CH_DATA3 0x6411c
2070#define DPB_AUX_CH_DATA4 0x64120
2071#define DPB_AUX_CH_DATA5 0x64124
2072
2073#define DPC_AUX_CH_CTL 0x64210
2074#define DPC_AUX_CH_DATA1 0x64214
2075#define DPC_AUX_CH_DATA2 0x64218
2076#define DPC_AUX_CH_DATA3 0x6421c
2077#define DPC_AUX_CH_DATA4 0x64220
2078#define DPC_AUX_CH_DATA5 0x64224
2079
2080#define DPD_AUX_CH_CTL 0x64310
2081#define DPD_AUX_CH_DATA1 0x64314
2082#define DPD_AUX_CH_DATA2 0x64318
2083#define DPD_AUX_CH_DATA3 0x6431c
2084#define DPD_AUX_CH_DATA4 0x64320
2085#define DPD_AUX_CH_DATA5 0x64324
2086
2087#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2088#define DP_AUX_CH_CTL_DONE (1 << 30)
2089#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2090#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2091#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2092#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2093#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2094#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2095#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2096#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2097#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2098#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2099#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2100#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2101#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2102#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2103#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2104#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2105#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2106#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2107#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2108
2109/*
2110 * Computing GMCH M and N values for the Display Port link
2111 *
2112 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2113 *
2114 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2115 *
2116 * The GMCH value is used internally
2117 *
2118 * bytes_per_pixel is the number of bytes coming out of the plane,
2119 * which is after the LUTs, so we want the bytes for our color format.
2120 * For our current usage, this is always 3, one byte for R, G and B.
2121 */
2122#define PIPEA_GMCH_DATA_M 0x70050
2123#define PIPEB_GMCH_DATA_M 0x71050
2124
2125/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2126#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2127#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2128
2129#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2130
2131#define PIPEA_GMCH_DATA_N 0x70054
2132#define PIPEB_GMCH_DATA_N 0x71054
2133#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2134
2135/*
2136 * Computing Link M and N values for the Display Port link
2137 *
2138 * Link M / N = pixel_clock / ls_clk
2139 *
2140 * (the DP spec calls pixel_clock the 'strm_clk')
2141 *
2142 * The Link value is transmitted in the Main Stream
2143 * Attributes and VB-ID.
2144 */
2145
2146#define PIPEA_DP_LINK_M 0x70060
2147#define PIPEB_DP_LINK_M 0x71060
2148#define PIPEA_DP_LINK_M_MASK (0xffffff)
2149
2150#define PIPEA_DP_LINK_N 0x70064
2151#define PIPEB_DP_LINK_N 0x71064
2152#define PIPEA_DP_LINK_N_MASK (0xffffff)
2153
585fb111
JB
2154/* Display & cursor control */
2155
2156/* Pipe A */
2157#define PIPEADSL 0x70000
58e10eb9 2158#define DSL_LINEMASK 0x00000fff
585fb111 2159#define PIPEACONF 0x70008
5eddb70b
CW
2160#define PIPECONF_ENABLE (1<<31)
2161#define PIPECONF_DISABLE 0
2162#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2163#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2164#define PIPECONF_SINGLE_WIDE 0
2165#define PIPECONF_PIPE_UNLOCKED 0
2166#define PIPECONF_PIPE_LOCKED (1<<25)
2167#define PIPECONF_PALETTE 0
2168#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2169#define PIPECONF_FORCE_BORDER (1<<25)
2170#define PIPECONF_PROGRESSIVE (0 << 21)
2171#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2172#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2173#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2174#define PIPECONF_BPP_MASK (0x000000e0)
2175#define PIPECONF_BPP_8 (0<<5)
2176#define PIPECONF_BPP_10 (1<<5)
2177#define PIPECONF_BPP_6 (2<<5)
2178#define PIPECONF_BPP_12 (3<<5)
2179#define PIPECONF_DITHER_EN (1<<4)
2180#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2181#define PIPECONF_DITHER_TYPE_SP (0<<2)
2182#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2183#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2184#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2185#define PIPEASTAT 0x70024
2186#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2187#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2188#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2189#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2190#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2191#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2192#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2193#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2194#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2195#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2196#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2197#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2198#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2199#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2200#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2201#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2202#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2203#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2204#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2205#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2206#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2207#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2208#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2209#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2210#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2211#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2212#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2213#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2214#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2215#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2216#define PIPE_8BPC (0 << 5)
2217#define PIPE_10BPC (1 << 5)
2218#define PIPE_6BPC (2 << 5)
2219#define PIPE_12BPC (3 << 5)
585fb111 2220
c4a1d9e4 2221#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
5eddb70b 2222#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
58e10eb9 2223#define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
5eddb70b 2224
585fb111
JB
2225#define DSPARB 0x70030
2226#define DSPARB_CSTART_MASK (0x7f << 7)
2227#define DSPARB_CSTART_SHIFT 7
2228#define DSPARB_BSTART_MASK (0x7f)
2229#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2230#define DSPARB_BEND_SHIFT 9 /* on 855 */
2231#define DSPARB_AEND_SHIFT 0
2232
2233#define DSPFW1 0x70034
0e442c60 2234#define DSPFW_SR_SHIFT 23
d4294342 2235#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2236#define DSPFW_CURSORB_SHIFT 16
d4294342 2237#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2238#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2239#define DSPFW_PLANEB_MASK (0x7f<<8)
2240#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2241#define DSPFW2 0x70038
0e442c60 2242#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2243#define DSPFW_CURSORA_SHIFT 8
d4294342 2244#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2245#define DSPFW3 0x7003c
0e442c60
JB
2246#define DSPFW_HPLL_SR_EN (1<<31)
2247#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2248#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2249#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2250#define DSPFW_HPLL_CURSOR_SHIFT 16
2251#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2252#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2253
2254/* FIFO watermark sizes etc */
0e442c60 2255#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2256#define I915_FIFO_LINE_SIZE 64
2257#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2258
2259#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2260#define I965_FIFO_SIZE 512
2261#define I945_FIFO_SIZE 127
7662c8bd 2262#define I915_FIFO_SIZE 95
dff33cfc 2263#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2264#define I830_FIFO_SIZE 95
0e442c60
JB
2265
2266#define G4X_MAX_WM 0x3f
7662c8bd
SL
2267#define I915_MAX_WM 0x3f
2268
f2b115e6
AJ
2269#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2270#define PINEVIEW_FIFO_LINE_SIZE 64
2271#define PINEVIEW_MAX_WM 0x1ff
2272#define PINEVIEW_DFT_WM 0x3f
2273#define PINEVIEW_DFT_HPLLOFF_WM 0
2274#define PINEVIEW_GUARD_WM 10
2275#define PINEVIEW_CURSOR_FIFO 64
2276#define PINEVIEW_CURSOR_MAX_WM 0x3f
2277#define PINEVIEW_CURSOR_DFT_WM 0
2278#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2279
4fe5e611
ZY
2280#define I965_CURSOR_FIFO 64
2281#define I965_CURSOR_MAX_WM 32
2282#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2283
2284/* define the Watermark register on Ironlake */
2285#define WM0_PIPEA_ILK 0x45100
2286#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2287#define WM0_PIPE_PLANE_SHIFT 16
2288#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2289#define WM0_PIPE_SPRITE_SHIFT 8
2290#define WM0_PIPE_CURSOR_MASK (0x1f)
2291
2292#define WM0_PIPEB_ILK 0x45104
2293#define WM1_LP_ILK 0x45108
2294#define WM1_LP_SR_EN (1<<31)
2295#define WM1_LP_LATENCY_SHIFT 24
2296#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2297#define WM1_LP_FBC_MASK (0xf<<20)
2298#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2299#define WM1_LP_SR_MASK (0x1ff<<8)
2300#define WM1_LP_SR_SHIFT 8
2301#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2302#define WM2_LP_ILK 0x4510c
2303#define WM2_LP_EN (1<<31)
2304#define WM3_LP_ILK 0x45110
2305#define WM3_LP_EN (1<<31)
2306#define WM1S_LP_ILK 0x45120
2307#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2308
2309/* Memory latency timer register */
2310#define MLTR_ILK 0x11222
2311/* the unit of memory self-refresh latency time is 0.5us */
2312#define ILK_SRLT_MASK 0x3f
2313
2314/* define the fifo size on Ironlake */
2315#define ILK_DISPLAY_FIFO 128
2316#define ILK_DISPLAY_MAXWM 64
2317#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2318#define ILK_CURSOR_FIFO 32
2319#define ILK_CURSOR_MAXWM 16
2320#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2321
2322#define ILK_DISPLAY_SR_FIFO 512
2323#define ILK_DISPLAY_MAX_SRWM 0x1ff
2324#define ILK_DISPLAY_DFT_SRWM 0x3f
2325#define ILK_CURSOR_SR_FIFO 64
2326#define ILK_CURSOR_MAX_SRWM 0x3f
2327#define ILK_CURSOR_DFT_SRWM 8
2328
2329#define ILK_FIFO_LINE_SIZE 64
2330
585fb111
JB
2331/*
2332 * The two pipe frame counter registers are not synchronized, so
2333 * reading a stable value is somewhat tricky. The following code
2334 * should work:
2335 *
2336 * do {
2337 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2338 * PIPE_FRAME_HIGH_SHIFT;
2339 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2340 * PIPE_FRAME_LOW_SHIFT);
2341 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2342 * PIPE_FRAME_HIGH_SHIFT);
2343 * } while (high1 != high2);
2344 * frame = (high1 << 8) | low1;
2345 */
2346#define PIPEAFRAMEHIGH 0x70040
2347#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2348#define PIPE_FRAME_HIGH_SHIFT 0
2349#define PIPEAFRAMEPIXEL 0x70044
2350#define PIPE_FRAME_LOW_MASK 0xff000000
2351#define PIPE_FRAME_LOW_SHIFT 24
2352#define PIPE_PIXEL_MASK 0x00ffffff
2353#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2354/* GM45+ just has to be different */
2355#define PIPEA_FRMCOUNT_GM45 0x70040
2356#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2357
2358/* Cursor A & B regs */
2359#define CURACNTR 0x70080
14b60391
JB
2360/* Old style CUR*CNTR flags (desktop 8xx) */
2361#define CURSOR_ENABLE 0x80000000
2362#define CURSOR_GAMMA_ENABLE 0x40000000
2363#define CURSOR_STRIDE_MASK 0x30000000
2364#define CURSOR_FORMAT_SHIFT 24
2365#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2366#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2367#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2368#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2369#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2370#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2371/* New style CUR*CNTR flags */
2372#define CURSOR_MODE 0x27
585fb111
JB
2373#define CURSOR_MODE_DISABLE 0x00
2374#define CURSOR_MODE_64_32B_AX 0x07
2375#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2376#define MCURSOR_PIPE_SELECT (1 << 28)
2377#define MCURSOR_PIPE_A 0x00
2378#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2379#define MCURSOR_GAMMA_ENABLE (1 << 26)
2380#define CURABASE 0x70084
2381#define CURAPOS 0x70088
2382#define CURSOR_POS_MASK 0x007FF
2383#define CURSOR_POS_SIGN 0x8000
2384#define CURSOR_X_SHIFT 0
2385#define CURSOR_Y_SHIFT 16
14b60391 2386#define CURSIZE 0x700a0
585fb111
JB
2387#define CURBCNTR 0x700c0
2388#define CURBBASE 0x700c4
2389#define CURBPOS 0x700c8
2390
c4a1d9e4
CW
2391#define CURCNTR(pipe) _PIPE(pipe, CURACNTR, CURBCNTR)
2392#define CURBASE(pipe) _PIPE(pipe, CURABASE, CURBBASE)
2393#define CURPOS(pipe) _PIPE(pipe, CURAPOS, CURBPOS)
2394
585fb111
JB
2395/* Display A control */
2396#define DSPACNTR 0x70180
2397#define DISPLAY_PLANE_ENABLE (1<<31)
2398#define DISPLAY_PLANE_DISABLE 0
2399#define DISPPLANE_GAMMA_ENABLE (1<<30)
2400#define DISPPLANE_GAMMA_DISABLE 0
2401#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2402#define DISPPLANE_8BPP (0x2<<26)
2403#define DISPPLANE_15_16BPP (0x4<<26)
2404#define DISPPLANE_16BPP (0x5<<26)
2405#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2406#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2407#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2408#define DISPPLANE_STEREO_ENABLE (1<<25)
2409#define DISPPLANE_STEREO_DISABLE 0
2410#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2411#define DISPPLANE_SEL_PIPE_A 0
2412#define DISPPLANE_SEL_PIPE_B (1<<24)
2413#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2414#define DISPPLANE_SRC_KEY_DISABLE 0
2415#define DISPPLANE_LINE_DOUBLE (1<<20)
2416#define DISPPLANE_NO_LINE_DOUBLE 0
2417#define DISPPLANE_STEREO_POLARITY_FIRST 0
2418#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2419#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2420#define DISPPLANE_TILED (1<<10)
585fb111
JB
2421#define DSPAADDR 0x70184
2422#define DSPASTRIDE 0x70188
2423#define DSPAPOS 0x7018C /* reserved */
2424#define DSPASIZE 0x70190
2425#define DSPASURF 0x7019C /* 965+ only */
2426#define DSPATILEOFF 0x701A4 /* 965+ only */
2427
5eddb70b
CW
2428#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2429#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2430#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2431#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2432#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2433#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2434#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2435
585fb111
JB
2436/* VBIOS flags */
2437#define SWF00 0x71410
2438#define SWF01 0x71414
2439#define SWF02 0x71418
2440#define SWF03 0x7141c
2441#define SWF04 0x71420
2442#define SWF05 0x71424
2443#define SWF06 0x71428
2444#define SWF10 0x70410
2445#define SWF11 0x70414
2446#define SWF14 0x71420
2447#define SWF30 0x72414
2448#define SWF31 0x72418
2449#define SWF32 0x7241c
2450
2451/* Pipe B */
2452#define PIPEBDSL 0x71000
2453#define PIPEBCONF 0x71008
2454#define PIPEBSTAT 0x71024
2455#define PIPEBFRAMEHIGH 0x71040
2456#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2457#define PIPEB_FRMCOUNT_GM45 0x71040
2458#define PIPEB_FLIPCOUNT_GM45 0x71044
2459
585fb111
JB
2460
2461/* Display B control */
2462#define DSPBCNTR 0x71180
2463#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2464#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2465#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2466#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2467#define DSPBADDR 0x71184
2468#define DSPBSTRIDE 0x71188
2469#define DSPBPOS 0x7118C
2470#define DSPBSIZE 0x71190
2471#define DSPBSURF 0x7119C
2472#define DSPBTILEOFF 0x711A4
2473
2474/* VBIOS regs */
2475#define VGACNTRL 0x71400
2476# define VGA_DISP_DISABLE (1 << 31)
2477# define VGA_2X_MODE (1 << 30)
2478# define VGA_PIPE_B_SELECT (1 << 29)
2479
f2b115e6 2480/* Ironlake */
b9055052
ZW
2481
2482#define CPU_VGACNTRL 0x41000
2483
2484#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2485#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2486#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2487#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2488#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2489#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2490#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2491#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2492#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2493
2494/* refresh rate hardware control */
2495#define RR_HW_CTL 0x45300
2496#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2497#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2498
2499#define FDI_PLL_BIOS_0 0x46000
021357ac 2500#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2501#define FDI_PLL_BIOS_1 0x46004
2502#define FDI_PLL_BIOS_2 0x46008
2503#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2504#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2505#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2506
8956c8bb
EA
2507#define PCH_DSPCLK_GATE_D 0x42020
2508# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2509# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2510
2511#define PCH_3DCGDIS0 0x46020
2512# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2513# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2514
b9055052
ZW
2515#define FDI_PLL_FREQ_CTL 0x46030
2516#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2517#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2518#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2519
2520
2521#define PIPEA_DATA_M1 0x60030
2522#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2523#define TU_SIZE_MASK 0x7e000000
5eddb70b 2524#define PIPE_DATA_M1_OFFSET 0
b9055052 2525#define PIPEA_DATA_N1 0x60034
5eddb70b 2526#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2527
2528#define PIPEA_DATA_M2 0x60038
5eddb70b 2529#define PIPE_DATA_M2_OFFSET 0
b9055052 2530#define PIPEA_DATA_N2 0x6003c
5eddb70b 2531#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2532
2533#define PIPEA_LINK_M1 0x60040
5eddb70b 2534#define PIPE_LINK_M1_OFFSET 0
b9055052 2535#define PIPEA_LINK_N1 0x60044
5eddb70b 2536#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2537
2538#define PIPEA_LINK_M2 0x60048
5eddb70b 2539#define PIPE_LINK_M2_OFFSET 0
b9055052 2540#define PIPEA_LINK_N2 0x6004c
5eddb70b 2541#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2542
2543/* PIPEB timing regs are same start from 0x61000 */
2544
2545#define PIPEB_DATA_M1 0x61030
b9055052 2546#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2547
2548#define PIPEB_DATA_M2 0x61038
b9055052 2549#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2550
2551#define PIPEB_LINK_M1 0x61040
b9055052 2552#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2553
2554#define PIPEB_LINK_M2 0x61048
b9055052 2555#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2556
2557#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2558#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2559#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2560#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2561#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2562#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2563#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2564#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2565
2566/* CPU panel fitter */
2567#define PFA_CTL_1 0x68080
2568#define PFB_CTL_1 0x68880
2569#define PF_ENABLE (1<<31)
b1f60b70
ZW
2570#define PF_FILTER_MASK (3<<23)
2571#define PF_FILTER_PROGRAMMED (0<<23)
2572#define PF_FILTER_MED_3x3 (1<<23)
2573#define PF_FILTER_EDGE_ENHANCE (2<<23)
2574#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2575#define PFA_WIN_SZ 0x68074
2576#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2577#define PFA_WIN_POS 0x68070
2578#define PFB_WIN_POS 0x68870
b9055052
ZW
2579
2580/* legacy palette */
2581#define LGC_PALETTE_A 0x4a000
2582#define LGC_PALETTE_B 0x4a800
2583
2584/* interrupts */
2585#define DE_MASTER_IRQ_CONTROL (1 << 31)
2586#define DE_SPRITEB_FLIP_DONE (1 << 29)
2587#define DE_SPRITEA_FLIP_DONE (1 << 28)
2588#define DE_PLANEB_FLIP_DONE (1 << 27)
2589#define DE_PLANEA_FLIP_DONE (1 << 26)
2590#define DE_PCU_EVENT (1 << 25)
2591#define DE_GTT_FAULT (1 << 24)
2592#define DE_POISON (1 << 23)
2593#define DE_PERFORM_COUNTER (1 << 22)
2594#define DE_PCH_EVENT (1 << 21)
2595#define DE_AUX_CHANNEL_A (1 << 20)
2596#define DE_DP_A_HOTPLUG (1 << 19)
2597#define DE_GSE (1 << 18)
2598#define DE_PIPEB_VBLANK (1 << 15)
2599#define DE_PIPEB_EVEN_FIELD (1 << 14)
2600#define DE_PIPEB_ODD_FIELD (1 << 13)
2601#define DE_PIPEB_LINE_COMPARE (1 << 12)
2602#define DE_PIPEB_VSYNC (1 << 11)
2603#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2604#define DE_PIPEA_VBLANK (1 << 7)
2605#define DE_PIPEA_EVEN_FIELD (1 << 6)
2606#define DE_PIPEA_ODD_FIELD (1 << 5)
2607#define DE_PIPEA_LINE_COMPARE (1 << 4)
2608#define DE_PIPEA_VSYNC (1 << 3)
2609#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2610
2611#define DEISR 0x44000
2612#define DEIMR 0x44004
2613#define DEIIR 0x44008
2614#define DEIER 0x4400c
2615
2616/* GT interrupt */
e552eb70 2617#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2618#define GT_SYNC_STATUS (1 << 2)
2619#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2620#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2621#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 2622#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
2623
2624#define GTISR 0x44010
2625#define GTIMR 0x44014
2626#define GTIIR 0x44018
2627#define GTIER 0x4401c
2628
7f8a8569 2629#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
2630/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2631#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
2632#define ILK_DPARB_GATE (1<<22)
2633#define ILK_VSDPFD_FULL (1<<21)
2634#define ILK_DSPCLK_GATE 0x42020
2635#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2636/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2637#define ILK_CLK_FBC (1<<7)
2638#define ILK_DPFC_DIS1 (1<<8)
2639#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2640
553bd149
ZW
2641#define DISP_ARB_CTL 0x45000
2642#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2643#define DISP_FBC_WM_DIS (1<<15)
553bd149 2644
b9055052
ZW
2645/* PCH */
2646
2647/* south display engine interrupt */
2648#define SDE_CRT_HOTPLUG (1 << 11)
2649#define SDE_PORTD_HOTPLUG (1 << 10)
2650#define SDE_PORTC_HOTPLUG (1 << 9)
2651#define SDE_PORTB_HOTPLUG (1 << 8)
2652#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2653#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2654/* CPT */
2655#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2656#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2657#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2658#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
2659#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2660 SDE_PORTD_HOTPLUG_CPT | \
2661 SDE_PORTC_HOTPLUG_CPT | \
2662 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
2663
2664#define SDEISR 0xc4000
2665#define SDEIMR 0xc4004
2666#define SDEIIR 0xc4008
2667#define SDEIER 0xc400c
2668
2669/* digital port hotplug */
2670#define PCH_PORT_HOTPLUG 0xc4030
2671#define PORTD_HOTPLUG_ENABLE (1 << 20)
2672#define PORTD_PULSE_DURATION_2ms (0)
2673#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2674#define PORTD_PULSE_DURATION_6ms (2 << 18)
2675#define PORTD_PULSE_DURATION_100ms (3 << 18)
2676#define PORTD_HOTPLUG_NO_DETECT (0)
2677#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2678#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2679#define PORTC_HOTPLUG_ENABLE (1 << 12)
2680#define PORTC_PULSE_DURATION_2ms (0)
2681#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2682#define PORTC_PULSE_DURATION_6ms (2 << 10)
2683#define PORTC_PULSE_DURATION_100ms (3 << 10)
2684#define PORTC_HOTPLUG_NO_DETECT (0)
2685#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2686#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2687#define PORTB_HOTPLUG_ENABLE (1 << 4)
2688#define PORTB_PULSE_DURATION_2ms (0)
2689#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2690#define PORTB_PULSE_DURATION_6ms (2 << 2)
2691#define PORTB_PULSE_DURATION_100ms (3 << 2)
2692#define PORTB_HOTPLUG_NO_DETECT (0)
2693#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2694#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2695
2696#define PCH_GPIOA 0xc5010
2697#define PCH_GPIOB 0xc5014
2698#define PCH_GPIOC 0xc5018
2699#define PCH_GPIOD 0xc501c
2700#define PCH_GPIOE 0xc5020
2701#define PCH_GPIOF 0xc5024
2702
f0217c42
EA
2703#define PCH_GMBUS0 0xc5100
2704#define PCH_GMBUS1 0xc5104
2705#define PCH_GMBUS2 0xc5108
2706#define PCH_GMBUS3 0xc510c
2707#define PCH_GMBUS4 0xc5110
2708#define PCH_GMBUS5 0xc5120
2709
b9055052
ZW
2710#define PCH_DPLL_A 0xc6014
2711#define PCH_DPLL_B 0xc6018
5eddb70b 2712#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2713
2714#define PCH_FPA0 0xc6040
c1858123 2715#define FP_CB_TUNE (0x3<<22)
b9055052
ZW
2716#define PCH_FPA1 0xc6044
2717#define PCH_FPB0 0xc6048
2718#define PCH_FPB1 0xc604c
5eddb70b
CW
2719#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2720#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2721
2722#define PCH_DPLL_TEST 0xc606c
2723
2724#define PCH_DREF_CONTROL 0xC6200
2725#define DREF_CONTROL_MASK 0x7fc3
2726#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2727#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2728#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2729#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2730#define DREF_SSC_SOURCE_DISABLE (0<<11)
2731#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2732#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2733#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2734#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2735#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2736#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2737#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2738#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2739#define DREF_SSC4_DOWNSPREAD (0<<6)
2740#define DREF_SSC4_CENTERSPREAD (1<<6)
2741#define DREF_SSC1_DISABLE (0<<1)
2742#define DREF_SSC1_ENABLE (1<<1)
2743#define DREF_SSC4_DISABLE (0)
2744#define DREF_SSC4_ENABLE (1)
2745
2746#define PCH_RAWCLK_FREQ 0xc6204
2747#define FDL_TP1_TIMER_SHIFT 12
2748#define FDL_TP1_TIMER_MASK (3<<12)
2749#define FDL_TP2_TIMER_SHIFT 10
2750#define FDL_TP2_TIMER_MASK (3<<10)
2751#define RAWCLK_FREQ_MASK 0x3ff
2752
2753#define PCH_DPLL_TMR_CFG 0xc6208
2754
2755#define PCH_SSC4_PARMS 0xc6210
2756#define PCH_SSC4_AUX_PARMS 0xc6214
2757
8db9d77b
ZW
2758#define PCH_DPLL_SEL 0xc7000
2759#define TRANSA_DPLL_ENABLE (1<<3)
2760#define TRANSA_DPLLB_SEL (1<<0)
2761#define TRANSA_DPLLA_SEL 0
2762#define TRANSB_DPLL_ENABLE (1<<7)
2763#define TRANSB_DPLLB_SEL (1<<4)
2764#define TRANSB_DPLLA_SEL (0)
2765#define TRANSC_DPLL_ENABLE (1<<11)
2766#define TRANSC_DPLLB_SEL (1<<8)
2767#define TRANSC_DPLLA_SEL (0)
2768
b9055052
ZW
2769/* transcoder */
2770
2771#define TRANS_HTOTAL_A 0xe0000
2772#define TRANS_HTOTAL_SHIFT 16
2773#define TRANS_HACTIVE_SHIFT 0
2774#define TRANS_HBLANK_A 0xe0004
2775#define TRANS_HBLANK_END_SHIFT 16
2776#define TRANS_HBLANK_START_SHIFT 0
2777#define TRANS_HSYNC_A 0xe0008
2778#define TRANS_HSYNC_END_SHIFT 16
2779#define TRANS_HSYNC_START_SHIFT 0
2780#define TRANS_VTOTAL_A 0xe000c
2781#define TRANS_VTOTAL_SHIFT 16
2782#define TRANS_VACTIVE_SHIFT 0
2783#define TRANS_VBLANK_A 0xe0010
2784#define TRANS_VBLANK_END_SHIFT 16
2785#define TRANS_VBLANK_START_SHIFT 0
2786#define TRANS_VSYNC_A 0xe0014
2787#define TRANS_VSYNC_END_SHIFT 16
2788#define TRANS_VSYNC_START_SHIFT 0
2789
2790#define TRANSA_DATA_M1 0xe0030
2791#define TRANSA_DATA_N1 0xe0034
2792#define TRANSA_DATA_M2 0xe0038
2793#define TRANSA_DATA_N2 0xe003c
2794#define TRANSA_DP_LINK_M1 0xe0040
2795#define TRANSA_DP_LINK_N1 0xe0044
2796#define TRANSA_DP_LINK_M2 0xe0048
2797#define TRANSA_DP_LINK_N2 0xe004c
2798
2799#define TRANS_HTOTAL_B 0xe1000
2800#define TRANS_HBLANK_B 0xe1004
2801#define TRANS_HSYNC_B 0xe1008
2802#define TRANS_VTOTAL_B 0xe100c
2803#define TRANS_VBLANK_B 0xe1010
2804#define TRANS_VSYNC_B 0xe1014
2805
5eddb70b
CW
2806#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2807#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2808#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2809#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2810#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2811#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2812
b9055052
ZW
2813#define TRANSB_DATA_M1 0xe1030
2814#define TRANSB_DATA_N1 0xe1034
2815#define TRANSB_DATA_M2 0xe1038
2816#define TRANSB_DATA_N2 0xe103c
2817#define TRANSB_DP_LINK_M1 0xe1040
2818#define TRANSB_DP_LINK_N1 0xe1044
2819#define TRANSB_DP_LINK_M2 0xe1048
2820#define TRANSB_DP_LINK_N2 0xe104c
2821
2822#define TRANSACONF 0xf0008
2823#define TRANSBCONF 0xf1008
5eddb70b 2824#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2825#define TRANS_DISABLE (0<<31)
2826#define TRANS_ENABLE (1<<31)
2827#define TRANS_STATE_MASK (1<<30)
2828#define TRANS_STATE_DISABLE (0<<30)
2829#define TRANS_STATE_ENABLE (1<<30)
2830#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2831#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2832#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2833#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2834#define TRANS_DP_AUDIO_ONLY (1<<26)
2835#define TRANS_DP_VIDEO_AUDIO (0<<26)
2836#define TRANS_PROGRESSIVE (0<<21)
2837#define TRANS_8BPC (0<<5)
2838#define TRANS_10BPC (1<<5)
2839#define TRANS_6BPC (2<<5)
2840#define TRANS_12BPC (3<<5)
2841
2842#define FDI_RXA_CHICKEN 0xc200c
2843#define FDI_RXB_CHICKEN 0xc2010
2844#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
5b2adf89 2845#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
b9055052 2846
382b0936
JB
2847#define SOUTH_DSPCLK_GATE_D 0xc2020
2848#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2849
b9055052
ZW
2850/* CPU: FDI_TX */
2851#define FDI_TXA_CTL 0x60100
2852#define FDI_TXB_CTL 0x61100
5eddb70b 2853#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2854#define FDI_TX_DISABLE (0<<31)
2855#define FDI_TX_ENABLE (1<<31)
2856#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2857#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2858#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2859#define FDI_LINK_TRAIN_NONE (3<<28)
2860#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2861#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2862#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2863#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2864#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2865#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2866#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2867#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2868/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2869 SNB has different settings. */
2870/* SNB A-stepping */
2871#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2872#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2873#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2874#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2875/* SNB B-stepping */
2876#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2877#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2878#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2879#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2880#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2881#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2882#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2883#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2884#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2885#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2886/* Ironlake: hardwired to 1 */
b9055052
ZW
2887#define FDI_TX_PLL_ENABLE (1<<14)
2888/* both Tx and Rx */
2889#define FDI_SCRAMBLING_ENABLE (0<<7)
2890#define FDI_SCRAMBLING_DISABLE (1<<7)
2891
2892/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2893#define FDI_RXA_CTL 0xf000c
2894#define FDI_RXB_CTL 0xf100c
5eddb70b 2895#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2896#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2897/* train, dp width same as FDI_TX */
2898#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2899#define FDI_8BPC (0<<16)
2900#define FDI_10BPC (1<<16)
2901#define FDI_6BPC (2<<16)
2902#define FDI_12BPC (3<<16)
2903#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2904#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2905#define FDI_RX_PLL_ENABLE (1<<13)
2906#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2907#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2908#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2909#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2910#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2911#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2912/* CPT */
2913#define FDI_AUTO_TRAINING (1<<10)
2914#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2915#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2916#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2917#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2918#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2919
2920#define FDI_RXA_MISC 0xf0010
2921#define FDI_RXB_MISC 0xf1010
2922#define FDI_RXA_TUSIZE1 0xf0030
2923#define FDI_RXA_TUSIZE2 0xf0038
2924#define FDI_RXB_TUSIZE1 0xf1030
2925#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2926#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2927#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2928#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2929
2930/* FDI_RX interrupt register format */
2931#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2932#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2933#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2934#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2935#define FDI_RX_FS_CODE_ERR (1<<6)
2936#define FDI_RX_FE_CODE_ERR (1<<5)
2937#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2938#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2939#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2940#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2941#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2942
2943#define FDI_RXA_IIR 0xf0014
2944#define FDI_RXA_IMR 0xf0018
2945#define FDI_RXB_IIR 0xf1014
2946#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2947#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2948#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2949
2950#define FDI_PLL_CTL_1 0xfe000
2951#define FDI_PLL_CTL_2 0xfe004
2952
2953/* CRT */
2954#define PCH_ADPA 0xe1100
2955#define ADPA_TRANS_SELECT_MASK (1<<30)
2956#define ADPA_TRANS_A_SELECT 0
2957#define ADPA_TRANS_B_SELECT (1<<30)
2958#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2959#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2960#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2961#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2962#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2963#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2964#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2965#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2966#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2967#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2968#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2969#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2970#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2971#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2972#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2973#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2974#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2975#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2976#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2977
2978/* or SDVOB */
2979#define HDMIB 0xe1140
2980#define PORT_ENABLE (1 << 31)
2981#define TRANSCODER_A (0)
2982#define TRANSCODER_B (1 << 30)
2983#define COLOR_FORMAT_8bpc (0)
2984#define COLOR_FORMAT_12bpc (3 << 26)
2985#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2986#define SDVO_ENCODING (0)
2987#define TMDS_ENCODING (2 << 10)
2988#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2989/* CPT */
2990#define HDMI_MODE_SELECT (1 << 9)
2991#define DVI_MODE_SELECT (0)
b9055052
ZW
2992#define SDVOB_BORDER_ENABLE (1 << 7)
2993#define AUDIO_ENABLE (1 << 6)
2994#define VSYNC_ACTIVE_HIGH (1 << 4)
2995#define HSYNC_ACTIVE_HIGH (1 << 3)
2996#define PORT_DETECTED (1 << 2)
2997
461ed3ca
ZY
2998/* PCH SDVOB multiplex with HDMIB */
2999#define PCH_SDVOB HDMIB
3000
b9055052
ZW
3001#define HDMIC 0xe1150
3002#define HDMID 0xe1160
3003
3004#define PCH_LVDS 0xe1180
3005#define LVDS_DETECTED (1 << 1)
3006
3007#define BLC_PWM_CPU_CTL2 0x48250
3008#define PWM_ENABLE (1 << 31)
3009#define PWM_PIPE_A (0 << 29)
3010#define PWM_PIPE_B (1 << 29)
3011#define BLC_PWM_CPU_CTL 0x48254
3012
3013#define BLC_PWM_PCH_CTL1 0xc8250
3014#define PWM_PCH_ENABLE (1 << 31)
3015#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3016#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3017#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3018#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3019
3020#define BLC_PWM_PCH_CTL2 0xc8254
3021
3022#define PCH_PP_STATUS 0xc7200
3023#define PCH_PP_CONTROL 0xc7204
4a655f04 3024#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
3025#define EDP_FORCE_VDD (1 << 3)
3026#define EDP_BLC_ENABLE (1 << 2)
3027#define PANEL_POWER_RESET (1 << 1)
3028#define PANEL_POWER_OFF (0 << 0)
3029#define PANEL_POWER_ON (1 << 0)
3030#define PCH_PP_ON_DELAYS 0xc7208
3031#define EDP_PANEL (1 << 30)
3032#define PCH_PP_OFF_DELAYS 0xc720c
3033#define PCH_PP_DIVISOR 0xc7210
3034
5eb08b69
ZW
3035#define PCH_DP_B 0xe4100
3036#define PCH_DPB_AUX_CH_CTL 0xe4110
3037#define PCH_DPB_AUX_CH_DATA1 0xe4114
3038#define PCH_DPB_AUX_CH_DATA2 0xe4118
3039#define PCH_DPB_AUX_CH_DATA3 0xe411c
3040#define PCH_DPB_AUX_CH_DATA4 0xe4120
3041#define PCH_DPB_AUX_CH_DATA5 0xe4124
3042
3043#define PCH_DP_C 0xe4200
3044#define PCH_DPC_AUX_CH_CTL 0xe4210
3045#define PCH_DPC_AUX_CH_DATA1 0xe4214
3046#define PCH_DPC_AUX_CH_DATA2 0xe4218
3047#define PCH_DPC_AUX_CH_DATA3 0xe421c
3048#define PCH_DPC_AUX_CH_DATA4 0xe4220
3049#define PCH_DPC_AUX_CH_DATA5 0xe4224
3050
3051#define PCH_DP_D 0xe4300
3052#define PCH_DPD_AUX_CH_CTL 0xe4310
3053#define PCH_DPD_AUX_CH_DATA1 0xe4314
3054#define PCH_DPD_AUX_CH_DATA2 0xe4318
3055#define PCH_DPD_AUX_CH_DATA3 0xe431c
3056#define PCH_DPD_AUX_CH_DATA4 0xe4320
3057#define PCH_DPD_AUX_CH_DATA5 0xe4324
3058
8db9d77b
ZW
3059/* CPT */
3060#define PORT_TRANS_A_SEL_CPT 0
3061#define PORT_TRANS_B_SEL_CPT (1<<29)
3062#define PORT_TRANS_C_SEL_CPT (2<<29)
3063#define PORT_TRANS_SEL_MASK (3<<29)
3064
3065#define TRANS_DP_CTL_A 0xe0300
3066#define TRANS_DP_CTL_B 0xe1300
3067#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3068#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3069#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3070#define TRANS_DP_PORT_SEL_B (0<<29)
3071#define TRANS_DP_PORT_SEL_C (1<<29)
3072#define TRANS_DP_PORT_SEL_D (2<<29)
3073#define TRANS_DP_PORT_SEL_MASK (3<<29)
3074#define TRANS_DP_AUDIO_ONLY (1<<26)
3075#define TRANS_DP_ENH_FRAMING (1<<18)
3076#define TRANS_DP_8BPC (0<<9)
3077#define TRANS_DP_10BPC (1<<9)
3078#define TRANS_DP_6BPC (2<<9)
3079#define TRANS_DP_12BPC (3<<9)
220cad3c 3080#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3081#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3082#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3083#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3084#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3085#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3086
3087/* SNB eDP training params */
3088/* SNB A-stepping */
3089#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3090#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3091#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3092#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3093/* SNB B-stepping */
3094#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3095#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3096#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3097#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3098#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3099
cae5852d 3100#define FORCEWAKE 0xA18C
585fb111 3101#endif /* _I915_REG_H_ */
This page took 0.308414 seconds and 5 git commands to generate.