drm/i915: Drop the 64k linear scanout alignment on gen2/3
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
1b1d2716
VS
53#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
58#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
f97108d1 64#define GCFGC2 0xda
585fb111
JB
65#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
69#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 75#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
76#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 95#define GCDGMBUS 0xcc
7f1bdbcb
DV
96#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
eeccdcac
KG
98
99/* Graphics reset regs */
59ea9054 100#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
8a5c2ae7 104#define GRDOM_MASK (3<<2)
73bbf6bd 105#define GRDOM_RESET_STATUS (1<<1)
5ccce180 106#define GRDOM_RESET_ENABLE (1<<0)
585fb111 107
b3a3f03d
VS
108#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
07b7ddd9
JB
115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
9e72b46c
ID
123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
5eb719cd
DV
126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
cff458c2
EA
133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
5eb719cd
DV
139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
94e409c1
BW
144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
0cea6502
JM
147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
5eb719cd 160#define GAM_ECOCHK 0x4090
81e231af 161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 162#define ECOCHK_SNB_BIT (1<<10)
e3dff585 163#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
164#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
165#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
166#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
167#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
168#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
169#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
170#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 171
48ecfa10 172#define GAC_ECO_BITS 0x14090
3b9d7888 173#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
174#define ECOBITS_PPGTT_CACHE64B (3<<8)
175#define ECOBITS_PPGTT_CACHE4B (0<<8)
176
be901a5a
DV
177#define GAB_CTL 0x24000
178#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
179
40bae736
DV
180#define GEN7_BIOS_RESERVED 0x1082C0
181#define GEN7_BIOS_RESERVED_1M (0 << 5)
182#define GEN7_BIOS_RESERVED_256K (1 << 5)
183#define GEN8_BIOS_RESERVED_SHIFT 7
184#define GEN7_BIOS_RESERVED_MASK 0x1
185#define GEN8_BIOS_RESERVED_MASK 0x3
186
187
585fb111
JB
188/* VGA stuff */
189
190#define VGA_ST01_MDA 0x3ba
191#define VGA_ST01_CGA 0x3da
192
193#define VGA_MSR_WRITE 0x3c2
194#define VGA_MSR_READ 0x3cc
195#define VGA_MSR_MEM_EN (1<<1)
196#define VGA_MSR_CGA_MODE (1<<0)
197
5434fd92 198#define VGA_SR_INDEX 0x3c4
f930ddd0 199#define SR01 1
5434fd92 200#define VGA_SR_DATA 0x3c5
585fb111
JB
201
202#define VGA_AR_INDEX 0x3c0
203#define VGA_AR_VID_EN (1<<5)
204#define VGA_AR_DATA_WRITE 0x3c0
205#define VGA_AR_DATA_READ 0x3c1
206
207#define VGA_GR_INDEX 0x3ce
208#define VGA_GR_DATA 0x3cf
209/* GR05 */
210#define VGA_GR_MEM_READ_MODE_SHIFT 3
211#define VGA_GR_MEM_READ_MODE_PLANE 1
212/* GR06 */
213#define VGA_GR_MEM_MODE_MASK 0xc
214#define VGA_GR_MEM_MODE_SHIFT 2
215#define VGA_GR_MEM_A0000_AFFFF 0
216#define VGA_GR_MEM_A0000_BFFFF 1
217#define VGA_GR_MEM_B0000_B7FFF 2
218#define VGA_GR_MEM_B0000_BFFFF 3
219
220#define VGA_DACMASK 0x3c6
221#define VGA_DACRX 0x3c7
222#define VGA_DACWX 0x3c8
223#define VGA_DACDATA 0x3c9
224
225#define VGA_CR_INDEX_MDA 0x3b4
226#define VGA_CR_DATA_MDA 0x3b5
227#define VGA_CR_INDEX_CGA 0x3d4
228#define VGA_CR_DATA_CGA 0x3d5
229
351e3db2
BV
230/*
231 * Instruction field definitions used by the command parser
232 */
233#define INSTR_CLIENT_SHIFT 29
234#define INSTR_CLIENT_MASK 0xE0000000
235#define INSTR_MI_CLIENT 0x0
236#define INSTR_BC_CLIENT 0x2
237#define INSTR_RC_CLIENT 0x3
238#define INSTR_SUBCLIENT_SHIFT 27
239#define INSTR_SUBCLIENT_MASK 0x18000000
240#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
241#define INSTR_26_TO_24_MASK 0x7000000
242#define INSTR_26_TO_24_SHIFT 24
351e3db2 243
585fb111
JB
244/*
245 * Memory interface instructions used by the kernel
246 */
247#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
248/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
249#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
250
251#define MI_NOOP MI_INSTR(0, 0)
252#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
253#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 254#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
255#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
256#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
257#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
258#define MI_FLUSH MI_INSTR(0x04, 0)
259#define MI_READ_FLUSH (1 << 0)
260#define MI_EXE_FLUSH (1 << 1)
261#define MI_NO_WRITE_FLUSH (1 << 2)
262#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
263#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 264#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
265#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
266#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
267#define MI_ARB_ENABLE (1<<0)
268#define MI_ARB_DISABLE (0<<0)
585fb111 269#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
270#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
271#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 272#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 273#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
274#define MI_OVERLAY_CONTINUE (0x0<<21)
275#define MI_OVERLAY_ON (0x1<<21)
276#define MI_OVERLAY_OFF (0x2<<21)
585fb111 277#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 278#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 279#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 280#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
281/* IVB has funny definitions for which plane to flip. */
282#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
283#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
284#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
285#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
286#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
287#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
288/* SKL ones */
289#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
290#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
291#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
292#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
293#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
294#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
295#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
296#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
297#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 298#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
299#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
300#define MI_SEMAPHORE_UPDATE (1<<21)
301#define MI_SEMAPHORE_COMPARE (1<<20)
302#define MI_SEMAPHORE_REGISTER (1<<18)
303#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
304#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
305#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
306#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
307#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
308#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
309#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
310#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
311#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
312#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
313#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
314#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
315#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
316#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
317#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
318#define MI_MM_SPACE_GTT (1<<8)
319#define MI_MM_SPACE_PHYSICAL (0<<8)
320#define MI_SAVE_EXT_STATE_EN (1<<3)
321#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 322#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 323#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
324#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
325#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
326#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
327#define MI_SEMAPHORE_POLL (1<<15)
328#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 329#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
330#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
331#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
332#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
333#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
334#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
335/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
336 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
337 * simply ignores the register load under certain conditions.
338 * - One can actually load arbitrary many arbitrary registers: Simply issue x
339 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
340 */
7ec55f46 341#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 342#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 343#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 344#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 345#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 346#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
347#define MI_FLUSH_DW_STORE_INDEX (1<<21)
348#define MI_INVALIDATE_TLB (1<<18)
349#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 350#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 351#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
352#define MI_INVALIDATE_BSD (1<<7)
353#define MI_FLUSH_DW_USE_GTT (1<<2)
354#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 355#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
356#define MI_BATCH_NON_SECURE (1)
357/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 358#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 359#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 360#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 361#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 362#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 363#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 364
f1f55cc0
NR
365#define MI_PREDICATE_SRC0 (0x2400)
366#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
367
368#define MI_PREDICATE_RESULT_2 (0x2214)
369#define LOWER_SLICE_ENABLED (1<<0)
370#define LOWER_SLICE_DISABLED (0<<0)
371
585fb111
JB
372/*
373 * 3D instructions used by the kernel
374 */
375#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
376
377#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
378#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
379#define SC_UPDATE_SCISSOR (0x1<<1)
380#define SC_ENABLE_MASK (0x1<<0)
381#define SC_ENABLE (0x1<<0)
382#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
383#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
384#define SCI_YMIN_MASK (0xffff<<16)
385#define SCI_XMIN_MASK (0xffff<<0)
386#define SCI_YMAX_MASK (0xffff<<16)
387#define SCI_XMAX_MASK (0xffff<<0)
388#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
389#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
390#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
391#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
392#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
393#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
394#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
395#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
396#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
397
398#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
399#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
400#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
401#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
402#define BLT_WRITE_A (2<<20)
403#define BLT_WRITE_RGB (1<<20)
404#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
405#define BLT_DEPTH_8 (0<<24)
406#define BLT_DEPTH_16_565 (1<<24)
407#define BLT_DEPTH_16_1555 (2<<24)
408#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
409#define BLT_ROP_SRC_COPY (0xcc<<16)
410#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
411#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
412#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
413#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
414#define ASYNC_FLIP (1<<22)
415#define DISPLAY_PLANE_A (0<<20)
416#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 417#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 418#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 419#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 420#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 421#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 422#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 423#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 424#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 425#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
426#define PIPE_CONTROL_DEPTH_STALL (1<<13)
427#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 428#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
429#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
430#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
431#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
432#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 433#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
434#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
435#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
436#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 437#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 438#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 439#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 440
3a6fa984
BV
441/*
442 * Commands used only by the command parser
443 */
444#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
445#define MI_ARB_CHECK MI_INSTR(0x05, 0)
446#define MI_RS_CONTROL MI_INSTR(0x06, 0)
447#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
448#define MI_PREDICATE MI_INSTR(0x0C, 0)
449#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
450#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 451#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
452#define MI_URB_CLEAR MI_INSTR(0x19, 0)
453#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
454#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
455#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
456#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
457#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
458#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
459#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
460#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
461#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
462#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
463
464#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
465#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
466#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
467#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
468#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
469#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
470#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
471 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
472#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
474#define GFX_OP_3DSTATE_SO_DECL_LIST \
475 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
476
477#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
478 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
479#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
480 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
481#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
482 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
483#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
484 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
485#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
486 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
487
488#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
489
490#define COLOR_BLT ((0x2<<29)|(0x40<<22))
491#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 492
5947de9b
BV
493/*
494 * Registers used only by the command parser
495 */
496#define BCS_SWCTRL 0x22200
497
c61200c2
JJ
498#define GPGPU_THREADS_DISPATCHED 0x2290
499#define HS_INVOCATION_COUNT 0x2300
500#define DS_INVOCATION_COUNT 0x2308
501#define IA_VERTICES_COUNT 0x2310
502#define IA_PRIMITIVES_COUNT 0x2318
503#define VS_INVOCATION_COUNT 0x2320
504#define GS_INVOCATION_COUNT 0x2328
505#define GS_PRIMITIVES_COUNT 0x2330
506#define CL_INVOCATION_COUNT 0x2338
507#define CL_PRIMITIVES_COUNT 0x2340
508#define PS_INVOCATION_COUNT 0x2348
509#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
510
511/* There are the 4 64-bit counter registers, one for each stream output */
512#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
513
113a0476
BV
514#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
515
516#define GEN7_3DPRIM_END_OFFSET 0x2420
517#define GEN7_3DPRIM_START_VERTEX 0x2430
518#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
519#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
520#define GEN7_3DPRIM_START_INSTANCE 0x243C
521#define GEN7_3DPRIM_BASE_VERTEX 0x2440
522
180b813c
KG
523#define OACONTROL 0x2360
524
220375aa
BV
525#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
526#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
527#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
528 _GEN7_PIPEA_DE_LOAD_SL, \
529 _GEN7_PIPEB_DE_LOAD_SL)
530
dc96e9b8
CW
531/*
532 * Reset registers
533 */
534#define DEBUG_RESET_I830 0x6070
535#define DEBUG_RESET_FULL (1<<7)
536#define DEBUG_RESET_RENDER (1<<8)
537#define DEBUG_RESET_DISPLAY (1<<9)
538
57f350b6 539/*
5a09ae9f
JN
540 * IOSF sideband
541 */
542#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
543#define IOSF_DEVFN_SHIFT 24
544#define IOSF_OPCODE_SHIFT 16
545#define IOSF_PORT_SHIFT 8
546#define IOSF_BYTE_ENABLES_SHIFT 4
547#define IOSF_BAR_SHIFT 1
548#define IOSF_SB_BUSY (1<<0)
f3419158 549#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
550#define IOSF_PORT_PUNIT 0x4
551#define IOSF_PORT_NC 0x11
552#define IOSF_PORT_DPIO 0x12
a09caddd 553#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
554#define IOSF_PORT_GPIO_NC 0x13
555#define IOSF_PORT_CCK 0x14
556#define IOSF_PORT_CCU 0xA9
557#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 558#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
559#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
560#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
561
30a970c6
JB
562/* See configdb bunit SB addr map */
563#define BUNIT_REG_BISOC 0x11
564
30a970c6 565#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
566#define DSPFREQSTAT_SHIFT_CHV 24
567#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
568#define DSPFREQGUAR_SHIFT_CHV 8
569#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
570#define DSPFREQSTAT_SHIFT 30
571#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
572#define DSPFREQGUAR_SHIFT 14
573#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
574#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
575#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
576#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
577#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
578#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
579#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
580#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
581#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
582#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
583#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
584#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
585#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
586#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
587#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
588#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
589
590/* See the PUNIT HAS v0.8 for the below bits */
591enum punit_power_well {
592 PUNIT_POWER_WELL_RENDER = 0,
593 PUNIT_POWER_WELL_MEDIA = 1,
594 PUNIT_POWER_WELL_DISP2D = 3,
595 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
596 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
597 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
598 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
599 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
600 PUNIT_POWER_WELL_DPIO_RX0 = 10,
601 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 602 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5
ID
603
604 PUNIT_POWER_WELL_NUM,
605};
606
94dd5138
S
607enum skl_disp_power_wells {
608 SKL_DISP_PW_MISC_IO,
609 SKL_DISP_PW_DDI_A_E,
610 SKL_DISP_PW_DDI_B,
611 SKL_DISP_PW_DDI_C,
612 SKL_DISP_PW_DDI_D,
613 SKL_DISP_PW_1 = 14,
614 SKL_DISP_PW_2,
615};
616
617#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
618#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
619
02f4c9e0
CML
620#define PUNIT_REG_PWRGT_CTRL 0x60
621#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
622#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
623#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
624#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
625#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
626#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 627
5a09ae9f
JN
628#define PUNIT_REG_GPU_LFM 0xd3
629#define PUNIT_REG_GPU_FREQ_REQ 0xd4
630#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 631#define GPLLENABLE (1<<4)
e8474409 632#define GENFREQSTATUS (1<<0)
5a09ae9f 633#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 634#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
635
636#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
637#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
638
095acd5f
D
639#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
640#define FB_GFX_FREQ_FUSE_MASK 0xff
641#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
642#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
643#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
644
645#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
646#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
647
fc1ac8de
VS
648#define PUNIT_REG_DDR_SETUP2 0x139
649#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
650#define FORCE_DDR_LOW_FREQ (1 << 1)
651#define FORCE_DDR_HIGH_FREQ (1 << 0)
652
2b6b3a09
D
653#define PUNIT_GPU_STATUS_REG 0xdb
654#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
655#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
656#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
657#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
658
659#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
660#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
661#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
662
5a09ae9f
JN
663#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
664#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
665#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
666#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
667#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
668#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
669#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
670#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
671#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
672#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
673
3ef62342
D
674#define VLV_TURBO_SOC_OVERRIDE 0x04
675#define VLV_OVERRIDE_EN 1
676#define VLV_SOC_TDP_EN (1 << 1)
677#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
678#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
679
31685c25 680#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 681
be4fc046 682/* vlv2 north clock has */
24eb2d59
CML
683#define CCK_FUSE_REG 0x8
684#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 685#define CCK_REG_DSI_PLL_FUSE 0x44
686#define CCK_REG_DSI_PLL_CONTROL 0x48
687#define DSI_PLL_VCO_EN (1 << 31)
688#define DSI_PLL_LDO_GATE (1 << 30)
689#define DSI_PLL_P1_POST_DIV_SHIFT 17
690#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
691#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
692#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
693#define DSI_PLL_MUX_MASK (3 << 9)
694#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
695#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
696#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
697#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
698#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
699#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
700#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
701#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
702#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
703#define DSI_PLL_LOCK (1 << 0)
704#define CCK_REG_DSI_PLL_DIVIDER 0x4c
705#define DSI_PLL_LFSR (1 << 31)
706#define DSI_PLL_FRACTION_EN (1 << 30)
707#define DSI_PLL_FRAC_COUNTER_SHIFT 27
708#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
709#define DSI_PLL_USYNC_CNT_SHIFT 18
710#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
711#define DSI_PLL_N1_DIV_SHIFT 16
712#define DSI_PLL_N1_DIV_MASK (3 << 16)
713#define DSI_PLL_M1_DIV_SHIFT 0
714#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 715#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
716#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
717#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
718#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
719#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
720#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 721
0e767189
VS
722/**
723 * DOC: DPIO
724 *
eee21566 725 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
726 * ports. DPIO is the name given to such a display PHY. These PHYs
727 * don't follow the standard programming model using direct MMIO
728 * registers, and instead their registers must be accessed trough IOSF
729 * sideband. VLV has one such PHY for driving ports B and C, and CHV
730 * adds another PHY for driving port D. Each PHY responds to specific
731 * IOSF-SB port.
732 *
733 * Each display PHY is made up of one or two channels. Each channel
734 * houses a common lane part which contains the PLL and other common
735 * logic. CH0 common lane also contains the IOSF-SB logic for the
736 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
737 * must be running when any DPIO registers are accessed.
738 *
739 * In addition to having their own registers, the PHYs are also
740 * controlled through some dedicated signals from the display
741 * controller. These include PLL reference clock enable, PLL enable,
742 * and CRI clock selection, for example.
743 *
744 * Eeach channel also has two splines (also called data lanes), and
745 * each spline is made up of one Physical Access Coding Sub-Layer
746 * (PCS) block and two TX lanes. So each channel has two PCS blocks
747 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
748 * data/clock pairs depending on the output type.
749 *
750 * Additionally the PHY also contains an AUX lane with AUX blocks
751 * for each channel. This is used for DP AUX communication, but
752 * this fact isn't really relevant for the driver since AUX is
753 * controlled from the display controller side. No DPIO registers
754 * need to be accessed during AUX communication,
755 *
eee21566 756 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 757 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
758 *
759 * For dual channel PHY (VLV/CHV):
760 *
761 * pipe A == CMN/PLL/REF CH0
54d9d493 762 *
0e767189
VS
763 * pipe B == CMN/PLL/REF CH1
764 *
765 * port B == PCS/TX CH0
766 *
767 * port C == PCS/TX CH1
768 *
769 * This is especially important when we cross the streams
770 * ie. drive port B with pipe B, or port C with pipe A.
771 *
772 * For single channel PHY (CHV):
773 *
774 * pipe C == CMN/PLL/REF CH0
775 *
776 * port D == PCS/TX CH0
777 *
eee21566
ID
778 * On BXT the entire PHY channel corresponds to the port. That means
779 * the PLL is also now associated with the port rather than the pipe,
780 * and so the clock needs to be routed to the appropriate transcoder.
781 * Port A PLL is directly connected to transcoder EDP and port B/C
782 * PLLs can be routed to any transcoder A/B/C.
783 *
784 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
785 * digital port D (CHV) or port A (BXT).
0e767189
VS
786 */
787/*
eee21566 788 * Dual channel PHY (VLV/CHV/BXT)
0e767189
VS
789 * ---------------------------------
790 * | CH0 | CH1 |
791 * | CMN/PLL/REF | CMN/PLL/REF |
792 * |---------------|---------------| Display PHY
793 * | PCS01 | PCS23 | PCS01 | PCS23 |
794 * |-------|-------|-------|-------|
795 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
796 * ---------------------------------
797 * | DDI0 | DDI1 | DP/HDMI ports
798 * ---------------------------------
598fac6b 799 *
eee21566 800 * Single channel PHY (CHV/BXT)
0e767189
VS
801 * -----------------
802 * | CH0 |
803 * | CMN/PLL/REF |
804 * |---------------| Display PHY
805 * | PCS01 | PCS23 |
806 * |-------|-------|
807 * |TX0|TX1|TX2|TX3|
808 * -----------------
809 * | DDI2 | DP/HDMI port
810 * -----------------
57f350b6 811 */
5a09ae9f 812#define DPIO_DEVFN 0
5a09ae9f 813
54d9d493 814#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
815#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
816#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
817#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 818#define DPIO_CMNRST (1<<0)
57f350b6 819
e4607fcf
CML
820#define DPIO_PHY(pipe) ((pipe) >> 1)
821#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
822
598fac6b
DV
823/*
824 * Per pipe/PLL DPIO regs
825 */
ab3c759a 826#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 827#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
828#define DPIO_POST_DIV_DAC 0
829#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
830#define DPIO_POST_DIV_LVDS1 2
831#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
832#define DPIO_K_SHIFT (24) /* 4 bits */
833#define DPIO_P1_SHIFT (21) /* 3 bits */
834#define DPIO_P2_SHIFT (16) /* 5 bits */
835#define DPIO_N_SHIFT (12) /* 4 bits */
836#define DPIO_ENABLE_CALIBRATION (1<<11)
837#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
838#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
839#define _VLV_PLL_DW3_CH1 0x802c
840#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 841
ab3c759a 842#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
843#define DPIO_REFSEL_OVERRIDE 27
844#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
845#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
846#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 847#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
848#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
849#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
850#define _VLV_PLL_DW5_CH1 0x8034
851#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 852
ab3c759a
CML
853#define _VLV_PLL_DW7_CH0 0x801c
854#define _VLV_PLL_DW7_CH1 0x803c
855#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 856
ab3c759a
CML
857#define _VLV_PLL_DW8_CH0 0x8040
858#define _VLV_PLL_DW8_CH1 0x8060
859#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 860
ab3c759a
CML
861#define VLV_PLL_DW9_BCAST 0xc044
862#define _VLV_PLL_DW9_CH0 0x8044
863#define _VLV_PLL_DW9_CH1 0x8064
864#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 865
ab3c759a
CML
866#define _VLV_PLL_DW10_CH0 0x8048
867#define _VLV_PLL_DW10_CH1 0x8068
868#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 869
ab3c759a
CML
870#define _VLV_PLL_DW11_CH0 0x804c
871#define _VLV_PLL_DW11_CH1 0x806c
872#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 873
ab3c759a
CML
874/* Spec for ref block start counts at DW10 */
875#define VLV_REF_DW13 0x80ac
598fac6b 876
ab3c759a 877#define VLV_CMN_DW0 0x8100
dc96e9b8 878
598fac6b
DV
879/*
880 * Per DDI channel DPIO regs
881 */
882
ab3c759a
CML
883#define _VLV_PCS_DW0_CH0 0x8200
884#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
885#define DPIO_PCS_TX_LANE2_RESET (1<<16)
886#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
887#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
888#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 889#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 890
97fd4d5c
VS
891#define _VLV_PCS01_DW0_CH0 0x200
892#define _VLV_PCS23_DW0_CH0 0x400
893#define _VLV_PCS01_DW0_CH1 0x2600
894#define _VLV_PCS23_DW0_CH1 0x2800
895#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
896#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
897
ab3c759a
CML
898#define _VLV_PCS_DW1_CH0 0x8204
899#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 900#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
901#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
902#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
903#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
904#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
905#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
906
97fd4d5c
VS
907#define _VLV_PCS01_DW1_CH0 0x204
908#define _VLV_PCS23_DW1_CH0 0x404
909#define _VLV_PCS01_DW1_CH1 0x2604
910#define _VLV_PCS23_DW1_CH1 0x2804
911#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
912#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
913
ab3c759a
CML
914#define _VLV_PCS_DW8_CH0 0x8220
915#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
916#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
917#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
918#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
919
920#define _VLV_PCS01_DW8_CH0 0x0220
921#define _VLV_PCS23_DW8_CH0 0x0420
922#define _VLV_PCS01_DW8_CH1 0x2620
923#define _VLV_PCS23_DW8_CH1 0x2820
924#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
925#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
926
927#define _VLV_PCS_DW9_CH0 0x8224
928#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
929#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
930#define DPIO_PCS_TX2MARGIN_000 (0<<13)
931#define DPIO_PCS_TX2MARGIN_101 (1<<13)
932#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
933#define DPIO_PCS_TX1MARGIN_000 (0<<10)
934#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
935#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
936
a02ef3c7
VS
937#define _VLV_PCS01_DW9_CH0 0x224
938#define _VLV_PCS23_DW9_CH0 0x424
939#define _VLV_PCS01_DW9_CH1 0x2624
940#define _VLV_PCS23_DW9_CH1 0x2824
941#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
942#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
943
9d556c99
CML
944#define _CHV_PCS_DW10_CH0 0x8228
945#define _CHV_PCS_DW10_CH1 0x8428
946#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
947#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
948#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
949#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
950#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
951#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
952#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
953#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
954#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
955
1966e59e
VS
956#define _VLV_PCS01_DW10_CH0 0x0228
957#define _VLV_PCS23_DW10_CH0 0x0428
958#define _VLV_PCS01_DW10_CH1 0x2628
959#define _VLV_PCS23_DW10_CH1 0x2828
960#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
961#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
962
ab3c759a
CML
963#define _VLV_PCS_DW11_CH0 0x822c
964#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 965#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
966#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
967#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
968#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
969#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
970
570e2a74
VS
971#define _VLV_PCS01_DW11_CH0 0x022c
972#define _VLV_PCS23_DW11_CH0 0x042c
973#define _VLV_PCS01_DW11_CH1 0x262c
974#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
975#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
976#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 977
2e523e98
VS
978#define _VLV_PCS01_DW12_CH0 0x0230
979#define _VLV_PCS23_DW12_CH0 0x0430
980#define _VLV_PCS01_DW12_CH1 0x2630
981#define _VLV_PCS23_DW12_CH1 0x2830
982#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
983#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
984
ab3c759a
CML
985#define _VLV_PCS_DW12_CH0 0x8230
986#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
987#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
988#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
989#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
990#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
991#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
992#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
993
994#define _VLV_PCS_DW14_CH0 0x8238
995#define _VLV_PCS_DW14_CH1 0x8438
996#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
997
998#define _VLV_PCS_DW23_CH0 0x825c
999#define _VLV_PCS_DW23_CH1 0x845c
1000#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1001
1002#define _VLV_TX_DW2_CH0 0x8288
1003#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1004#define DPIO_SWING_MARGIN000_SHIFT 16
1005#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1006#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1007#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1008
1009#define _VLV_TX_DW3_CH0 0x828c
1010#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1011/* The following bit for CHV phy */
1012#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1013#define DPIO_SWING_MARGIN101_SHIFT 16
1014#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1015#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1016
1017#define _VLV_TX_DW4_CH0 0x8290
1018#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1019#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1020#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1021#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1022#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1023#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1024
1025#define _VLV_TX3_DW4_CH0 0x690
1026#define _VLV_TX3_DW4_CH1 0x2a90
1027#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1028
1029#define _VLV_TX_DW5_CH0 0x8294
1030#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1031#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1032#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1033
1034#define _VLV_TX_DW11_CH0 0x82ac
1035#define _VLV_TX_DW11_CH1 0x84ac
1036#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1037
1038#define _VLV_TX_DW14_CH0 0x82b8
1039#define _VLV_TX_DW14_CH1 0x84b8
1040#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1041
9d556c99
CML
1042/* CHV dpPhy registers */
1043#define _CHV_PLL_DW0_CH0 0x8000
1044#define _CHV_PLL_DW0_CH1 0x8180
1045#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1046
1047#define _CHV_PLL_DW1_CH0 0x8004
1048#define _CHV_PLL_DW1_CH1 0x8184
1049#define DPIO_CHV_N_DIV_SHIFT 8
1050#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1051#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1052
1053#define _CHV_PLL_DW2_CH0 0x8008
1054#define _CHV_PLL_DW2_CH1 0x8188
1055#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1056
1057#define _CHV_PLL_DW3_CH0 0x800c
1058#define _CHV_PLL_DW3_CH1 0x818c
1059#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1060#define DPIO_CHV_FIRST_MOD (0 << 8)
1061#define DPIO_CHV_SECOND_MOD (1 << 8)
1062#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1063#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1064#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1065
1066#define _CHV_PLL_DW6_CH0 0x8018
1067#define _CHV_PLL_DW6_CH1 0x8198
1068#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1069#define DPIO_CHV_INT_COEFF_SHIFT 8
1070#define DPIO_CHV_PROP_COEFF_SHIFT 0
1071#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1072
d3eee4ba
VP
1073#define _CHV_PLL_DW8_CH0 0x8020
1074#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1075#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1076#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1077#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1078
1079#define _CHV_PLL_DW9_CH0 0x8024
1080#define _CHV_PLL_DW9_CH1 0x81A4
1081#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1082#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1083#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1084#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1085
b9e5ac3c
VS
1086#define _CHV_CMN_DW5_CH0 0x8114
1087#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1088#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1089#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1090#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1091#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1092#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1093#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1094#define CHV_BUFLEFTENA1_MASK (3 << 22)
1095
9d556c99
CML
1096#define _CHV_CMN_DW13_CH0 0x8134
1097#define _CHV_CMN_DW0_CH1 0x8080
1098#define DPIO_CHV_S1_DIV_SHIFT 21
1099#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1100#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1101#define DPIO_CHV_K_DIV_SHIFT 4
1102#define DPIO_PLL_FREQLOCK (1 << 1)
1103#define DPIO_PLL_LOCK (1 << 0)
1104#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1105
1106#define _CHV_CMN_DW14_CH0 0x8138
1107#define _CHV_CMN_DW1_CH1 0x8084
1108#define DPIO_AFC_RECAL (1 << 14)
1109#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1110#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1111#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1112#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1113#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1114#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1115#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1116#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1117#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1118#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1119
9197c88b
VS
1120#define _CHV_CMN_DW19_CH0 0x814c
1121#define _CHV_CMN_DW6_CH1 0x8098
1122#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1123#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1124
9d556c99
CML
1125#define CHV_CMN_DW30 0x8178
1126#define DPIO_LRC_BYPASS (1 << 3)
1127
1128#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1129 (lane) * 0x200 + (offset))
1130
f72df8db
VS
1131#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1132#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1133#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1134#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1135#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1136#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1137#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1138#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1139#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1140#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1141#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1142#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1143#define DPIO_FRC_LATENCY_SHFIT 8
1144#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1145#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1146
1147/* BXT PHY registers */
1148#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1149
1150#define BXT_P_CR_GT_DISP_PWRON 0x138090
1151#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1152
1153#define _PHY_CTL_FAMILY_EDP 0x64C80
1154#define _PHY_CTL_FAMILY_DDI 0x64C90
1155#define COMMON_RESET_DIS (1 << 31)
1156#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1157 _PHY_CTL_FAMILY_EDP)
1158
dfb82408
S
1159/* BXT PHY PLL registers */
1160#define _PORT_PLL_A 0x46074
1161#define _PORT_PLL_B 0x46078
1162#define _PORT_PLL_C 0x4607c
1163#define PORT_PLL_ENABLE (1 << 31)
1164#define PORT_PLL_LOCK (1 << 30)
1165#define PORT_PLL_REF_SEL (1 << 27)
1166#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1167
1168#define _PORT_PLL_EBB_0_A 0x162034
1169#define _PORT_PLL_EBB_0_B 0x6C034
1170#define _PORT_PLL_EBB_0_C 0x6C340
1171#define PORT_PLL_P1_MASK (0x07 << 13)
1172#define PORT_PLL_P1(x) ((x) << 13)
1173#define PORT_PLL_P2_MASK (0x1f << 8)
1174#define PORT_PLL_P2(x) ((x) << 8)
1175#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1176 _PORT_PLL_EBB_0_B, \
1177 _PORT_PLL_EBB_0_C)
1178
1179#define _PORT_PLL_EBB_4_A 0x162038
1180#define _PORT_PLL_EBB_4_B 0x6C038
1181#define _PORT_PLL_EBB_4_C 0x6C344
1182#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1183#define PORT_PLL_RECALIBRATE (1 << 14)
1184#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1185 _PORT_PLL_EBB_4_B, \
1186 _PORT_PLL_EBB_4_C)
1187
1188#define _PORT_PLL_0_A 0x162100
1189#define _PORT_PLL_0_B 0x6C100
1190#define _PORT_PLL_0_C 0x6C380
1191/* PORT_PLL_0_A */
1192#define PORT_PLL_M2_MASK 0xFF
1193/* PORT_PLL_1_A */
1194#define PORT_PLL_N_MASK (0x0F << 8)
1195#define PORT_PLL_N(x) ((x) << 8)
1196/* PORT_PLL_2_A */
1197#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1198/* PORT_PLL_3_A */
1199#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1200/* PORT_PLL_6_A */
1201#define PORT_PLL_PROP_COEFF_MASK 0xF
1202#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1203#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1204#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1205#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1206/* PORT_PLL_8_A */
1207#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3
VK
1208/* PORT_PLL_9_A */
1209#define PORT_PLL_LOCK_THRESHOLD_MASK 0xe
1210/* PORT_PLL_10_A */
1211#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
1212#define PORT_PLL_DCO_AMP_MASK 0x3c00
1213#define PORT_PLL_DCO_AMP(x) (x<<10)
dfb82408
S
1214#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1215 _PORT_PLL_0_B, \
1216 _PORT_PLL_0_C)
1217#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1218
5c6706e5
VK
1219/* BXT PHY common lane registers */
1220#define _PORT_CL1CM_DW0_A 0x162000
1221#define _PORT_CL1CM_DW0_BC 0x6C000
1222#define PHY_POWER_GOOD (1 << 16)
1223#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1224 _PORT_CL1CM_DW0_A)
1225
1226#define _PORT_CL1CM_DW9_A 0x162024
1227#define _PORT_CL1CM_DW9_BC 0x6C024
1228#define IREF0RC_OFFSET_SHIFT 8
1229#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1230#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1231 _PORT_CL1CM_DW9_A)
1232
1233#define _PORT_CL1CM_DW10_A 0x162028
1234#define _PORT_CL1CM_DW10_BC 0x6C028
1235#define IREF1RC_OFFSET_SHIFT 8
1236#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1237#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1238 _PORT_CL1CM_DW10_A)
1239
1240#define _PORT_CL1CM_DW28_A 0x162070
1241#define _PORT_CL1CM_DW28_BC 0x6C070
1242#define OCL1_POWER_DOWN_EN (1 << 23)
1243#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1244#define SUS_CLK_CONFIG 0x3
1245#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1246 _PORT_CL1CM_DW28_A)
1247
1248#define _PORT_CL1CM_DW30_A 0x162078
1249#define _PORT_CL1CM_DW30_BC 0x6C078
1250#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1251#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1252 _PORT_CL1CM_DW30_A)
1253
1254/* Defined for PHY0 only */
1255#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1256#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1257
1258/* BXT PHY Ref registers */
1259#define _PORT_REF_DW3_A 0x16218C
1260#define _PORT_REF_DW3_BC 0x6C18C
1261#define GRC_DONE (1 << 22)
1262#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1263 _PORT_REF_DW3_A)
1264
1265#define _PORT_REF_DW6_A 0x162198
1266#define _PORT_REF_DW6_BC 0x6C198
1267/*
1268 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1269 * after testing.
1270 */
1271#define GRC_CODE_SHIFT 23
1272#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1273#define GRC_CODE_FAST_SHIFT 16
1274#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1275#define GRC_CODE_SLOW_SHIFT 8
1276#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1277#define GRC_CODE_NOM_MASK 0xFF
1278#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1279 _PORT_REF_DW6_A)
1280
1281#define _PORT_REF_DW8_A 0x1621A0
1282#define _PORT_REF_DW8_BC 0x6C1A0
1283#define GRC_DIS (1 << 15)
1284#define GRC_RDY_OVRD (1 << 1)
1285#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1286 _PORT_REF_DW8_A)
1287
dfb82408 1288/* BXT PHY PCS registers */
96fb9f9b
VK
1289#define _PORT_PCS_DW10_LN01_A 0x162428
1290#define _PORT_PCS_DW10_LN01_B 0x6C428
1291#define _PORT_PCS_DW10_LN01_C 0x6C828
1292#define _PORT_PCS_DW10_GRP_A 0x162C28
1293#define _PORT_PCS_DW10_GRP_B 0x6CC28
1294#define _PORT_PCS_DW10_GRP_C 0x6CE28
1295#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1296 _PORT_PCS_DW10_LN01_B, \
1297 _PORT_PCS_DW10_LN01_C)
1298#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1299 _PORT_PCS_DW10_GRP_B, \
1300 _PORT_PCS_DW10_GRP_C)
1301#define TX2_SWING_CALC_INIT (1 << 31)
1302#define TX1_SWING_CALC_INIT (1 << 30)
1303
dfb82408
S
1304#define _PORT_PCS_DW12_LN01_A 0x162430
1305#define _PORT_PCS_DW12_LN01_B 0x6C430
1306#define _PORT_PCS_DW12_LN01_C 0x6C830
1307#define _PORT_PCS_DW12_LN23_A 0x162630
1308#define _PORT_PCS_DW12_LN23_B 0x6C630
1309#define _PORT_PCS_DW12_LN23_C 0x6CA30
1310#define _PORT_PCS_DW12_GRP_A 0x162c30
1311#define _PORT_PCS_DW12_GRP_B 0x6CC30
1312#define _PORT_PCS_DW12_GRP_C 0x6CE30
1313#define LANESTAGGER_STRAP_OVRD (1 << 6)
1314#define LANE_STAGGER_MASK 0x1F
1315#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1316 _PORT_PCS_DW12_LN01_B, \
1317 _PORT_PCS_DW12_LN01_C)
1318#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1319 _PORT_PCS_DW12_LN23_B, \
1320 _PORT_PCS_DW12_LN23_C)
1321#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1322 _PORT_PCS_DW12_GRP_B, \
1323 _PORT_PCS_DW12_GRP_C)
1324
5c6706e5
VK
1325/* BXT PHY TX registers */
1326#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1327 ((lane) & 1) * 0x80)
1328
96fb9f9b
VK
1329#define _PORT_TX_DW2_LN0_A 0x162508
1330#define _PORT_TX_DW2_LN0_B 0x6C508
1331#define _PORT_TX_DW2_LN0_C 0x6C908
1332#define _PORT_TX_DW2_GRP_A 0x162D08
1333#define _PORT_TX_DW2_GRP_B 0x6CD08
1334#define _PORT_TX_DW2_GRP_C 0x6CF08
1335#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1336 _PORT_TX_DW2_GRP_B, \
1337 _PORT_TX_DW2_GRP_C)
1338#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1339 _PORT_TX_DW2_LN0_B, \
1340 _PORT_TX_DW2_LN0_C)
1341#define MARGIN_000_SHIFT 16
1342#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1343#define UNIQ_TRANS_SCALE_SHIFT 8
1344#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1345
1346#define _PORT_TX_DW3_LN0_A 0x16250C
1347#define _PORT_TX_DW3_LN0_B 0x6C50C
1348#define _PORT_TX_DW3_LN0_C 0x6C90C
1349#define _PORT_TX_DW3_GRP_A 0x162D0C
1350#define _PORT_TX_DW3_GRP_B 0x6CD0C
1351#define _PORT_TX_DW3_GRP_C 0x6CF0C
1352#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1353 _PORT_TX_DW3_GRP_B, \
1354 _PORT_TX_DW3_GRP_C)
1355#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1356 _PORT_TX_DW3_LN0_B, \
1357 _PORT_TX_DW3_LN0_C)
1358#define UNIQE_TRANGE_EN_METHOD (1 << 27)
1359
1360#define _PORT_TX_DW4_LN0_A 0x162510
1361#define _PORT_TX_DW4_LN0_B 0x6C510
1362#define _PORT_TX_DW4_LN0_C 0x6C910
1363#define _PORT_TX_DW4_GRP_A 0x162D10
1364#define _PORT_TX_DW4_GRP_B 0x6CD10
1365#define _PORT_TX_DW4_GRP_C 0x6CF10
1366#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1367 _PORT_TX_DW4_LN0_B, \
1368 _PORT_TX_DW4_LN0_C)
1369#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1370 _PORT_TX_DW4_GRP_B, \
1371 _PORT_TX_DW4_GRP_C)
1372#define DEEMPH_SHIFT 24
1373#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1374
5c6706e5
VK
1375#define _PORT_TX_DW14_LN0_A 0x162538
1376#define _PORT_TX_DW14_LN0_B 0x6C538
1377#define _PORT_TX_DW14_LN0_C 0x6C938
1378#define LATENCY_OPTIM_SHIFT 30
1379#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1380#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1381 _PORT_TX_DW14_LN0_B, \
1382 _PORT_TX_DW14_LN0_C) + \
1383 _BXT_LANE_OFFSET(lane))
1384
585fb111 1385/*
de151cf6 1386 * Fence registers
585fb111 1387 */
de151cf6 1388#define FENCE_REG_830_0 0x2000
dc529a4f 1389#define FENCE_REG_945_8 0x3000
de151cf6
JB
1390#define I830_FENCE_START_MASK 0x07f80000
1391#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1392#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1393#define I830_FENCE_PITCH_SHIFT 4
1394#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1395#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1396#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1397#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1398
1399#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1400#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1401
de151cf6
JB
1402#define FENCE_REG_965_0 0x03000
1403#define I965_FENCE_PITCH_SHIFT 2
1404#define I965_FENCE_TILING_Y_SHIFT 1
1405#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1406#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1407
4e901fdc
EA
1408#define FENCE_REG_SANDYBRIDGE_0 0x100000
1409#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1410#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1411
2b6b3a09 1412
f691e2f4
DV
1413/* control register for cpu gtt access */
1414#define TILECTL 0x101000
1415#define TILECTL_SWZCTL (1 << 0)
e3a29055 1416#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1417#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1418#define TILECTL_BACKSNOOP_DIS (1 << 3)
1419
de151cf6
JB
1420/*
1421 * Instruction and interrupt control regs
1422 */
f1e1c212
VS
1423#define PGTBL_CTL 0x02020
1424#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1425#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1426#define PGTBL_ER 0x02024
81e7f200
VS
1427#define PRB0_BASE (0x2030-0x30)
1428#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1429#define PRB2_BASE (0x2050-0x30) /* gen3 */
1430#define SRB0_BASE (0x2100-0x30) /* gen2 */
1431#define SRB1_BASE (0x2110-0x30) /* gen2 */
1432#define SRB2_BASE (0x2120-0x30) /* 830 */
1433#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1434#define RENDER_RING_BASE 0x02000
1435#define BSD_RING_BASE 0x04000
1436#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1437#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1438#define VEBOX_RING_BASE 0x1a000
549f7365 1439#define BLT_RING_BASE 0x22000
3d281d8c
DV
1440#define RING_TAIL(base) ((base)+0x30)
1441#define RING_HEAD(base) ((base)+0x34)
1442#define RING_START(base) ((base)+0x38)
1443#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1444#define RING_SYNC_0(base) ((base)+0x40)
1445#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1446#define RING_SYNC_2(base) ((base)+0x48)
1447#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1448#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1449#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1450#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1451#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1452#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1453#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1454#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1455#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1456#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1457#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1458#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1459#define GEN6_NOSYNC 0
2c550183 1460#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1461#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1462#define RING_HWS_PGA(base) ((base)+0x80)
1463#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c 1464
6d50b065
VS
1465#define HSW_GTT_CACHE_EN 0x4024
1466#define GTT_CACHE_EN_ALL 0xF0007FFF
9e72b46c
ID
1467#define GEN7_WR_WATERMARK 0x4028
1468#define GEN7_GFX_PRIO_CTRL 0x402C
1469#define ARB_MODE 0x4030
f691e2f4
DV
1470#define ARB_MODE_SWIZZLE_SNB (1<<4)
1471#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1472#define GEN7_GFX_PEND_TLB0 0x4034
1473#define GEN7_GFX_PEND_TLB1 0x4038
1474/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1475#define GEN7_LRA_LIMITS_BASE 0x403C
1476#define GEN7_LRA_LIMITS_REG_NUM 13
1477#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1478#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1479
31a5336e 1480#define GAMTARBMODE 0x04a08
4afe8d33 1481#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1482#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1483#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1484#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1485#define RING_FAULT_GTTSEL_MASK (1<<11)
1486#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1487#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1488#define RING_FAULT_VALID (1<<0)
33f3f518 1489#define DONE_REG 0x40b0
fbe5d36e 1490#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1491#define BSD_HWS_PGA_GEN7 (0x04180)
1492#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1493#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1494#define RING_ACTHD(base) ((base)+0x74)
50877445 1495#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1496#define RING_NOPID(base) ((base)+0x94)
0f46832f 1497#define RING_IMR(base) ((base)+0xa8)
73d477f6 1498#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1499#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1500#define TAIL_ADDR 0x001FFFF8
1501#define HEAD_WRAP_COUNT 0xFFE00000
1502#define HEAD_WRAP_ONE 0x00200000
1503#define HEAD_ADDR 0x001FFFFC
1504#define RING_NR_PAGES 0x001FF000
1505#define RING_REPORT_MASK 0x00000006
1506#define RING_REPORT_64K 0x00000002
1507#define RING_REPORT_128K 0x00000004
1508#define RING_NO_REPORT 0x00000000
1509#define RING_VALID_MASK 0x00000001
1510#define RING_VALID 0x00000001
1511#define RING_INVALID 0x00000000
4b60e5cb
CW
1512#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1513#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1514#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1515
1516#define GEN7_TLB_RD_ADDR 0x4700
1517
8168bd48
CW
1518#if 0
1519#define PRB0_TAIL 0x02030
1520#define PRB0_HEAD 0x02034
1521#define PRB0_START 0x02038
1522#define PRB0_CTL 0x0203c
585fb111
JB
1523#define PRB1_TAIL 0x02040 /* 915+ only */
1524#define PRB1_HEAD 0x02044 /* 915+ only */
1525#define PRB1_START 0x02048 /* 915+ only */
1526#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1527#endif
63eeaf38
JB
1528#define IPEIR_I965 0x02064
1529#define IPEHR_I965 0x02068
1530#define INSTDONE_I965 0x0206c
d53bd484
BW
1531#define GEN7_INSTDONE_1 0x0206c
1532#define GEN7_SC_INSTDONE 0x07100
1533#define GEN7_SAMPLER_INSTDONE 0x0e160
1534#define GEN7_ROW_INSTDONE 0x0e164
1535#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1536#define RING_IPEIR(base) ((base)+0x64)
1537#define RING_IPEHR(base) ((base)+0x68)
1538#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1539#define RING_INSTPS(base) ((base)+0x70)
1540#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1541#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1542#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1543#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1544#define INSTPS 0x02070 /* 965+ only */
1545#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1546#define ACTHD_I965 0x02074
1547#define HWS_PGA 0x02080
1548#define HWS_ADDRESS_MASK 0xfffff000
1549#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1550#define PWRCTXA 0x2088 /* 965GM+ only */
1551#define PWRCTX_EN (1<<0)
585fb111 1552#define IPEIR 0x02088
63eeaf38
JB
1553#define IPEHR 0x0208c
1554#define INSTDONE 0x02090
585fb111
JB
1555#define NOPID 0x02094
1556#define HWSTAM 0x02098
9d2f41fa 1557#define DMA_FADD_I8XX 0x020d0
94e39e28 1558#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1559#define RING_BBADDR(base) ((base)+0x140)
1560#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1561
f406839f 1562#define ERROR_GEN6 0x040a0
71e172e8 1563#define GEN7_ERR_INT 0x44040
de032bf4 1564#define ERR_INT_POISON (1<<31)
8664281b 1565#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1566#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1567#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1568#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1569#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1570#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1571#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1572#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1573#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1574
6c826f34
MK
1575#define GEN8_FAULT_TLB_DATA0 0x04b10
1576#define GEN8_FAULT_TLB_DATA1 0x04b14
1577
3f1e109a
PZ
1578#define FPGA_DBG 0x42300
1579#define FPGA_DBG_RM_NOCLAIM (1<<31)
1580
0f3b6849 1581#define DERRMR 0x44050
4e0bbc31 1582/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1583#define DERRMR_PIPEA_SCANLINE (1<<0)
1584#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1585#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1586#define DERRMR_PIPEA_VBLANK (1<<3)
1587#define DERRMR_PIPEA_HBLANK (1<<5)
1588#define DERRMR_PIPEB_SCANLINE (1<<8)
1589#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1590#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1591#define DERRMR_PIPEB_VBLANK (1<<11)
1592#define DERRMR_PIPEB_HBLANK (1<<13)
1593/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1594#define DERRMR_PIPEC_SCANLINE (1<<14)
1595#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1596#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1597#define DERRMR_PIPEC_VBLANK (1<<21)
1598#define DERRMR_PIPEC_HBLANK (1<<22)
1599
0f3b6849 1600
de6e2eaf
EA
1601/* GM45+ chicken bits -- debug workaround bits that may be required
1602 * for various sorts of correct behavior. The top 16 bits of each are
1603 * the enables for writing to the corresponding low bit.
1604 */
1605#define _3D_CHICKEN 0x02084
4283908e 1606#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1607#define _3D_CHICKEN2 0x0208c
1608/* Disables pipelining of read flushes past the SF-WIZ interface.
1609 * Required on all Ironlake steppings according to the B-Spec, but the
1610 * particular danger of not doing so is not specified.
1611 */
1612# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1613#define _3D_CHICKEN3 0x02090
87f8020e 1614#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1615#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1616#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1617#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1618
71cf39b1
EA
1619#define MI_MODE 0x0209c
1620# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1621# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1622# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1623# define MODE_IDLE (1 << 9)
9991ae78 1624# define STOP_RING (1 << 8)
71cf39b1 1625
f8f2ac9a 1626#define GEN6_GT_MODE 0x20d0
a607c1a4 1627#define GEN7_GT_MODE 0x7008
8d85d272
VS
1628#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1629#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1630#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1631#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1632#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1633#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
b7668791
DL
1634#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1635#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
f8f2ac9a 1636
1ec14ad3 1637#define GFX_MODE 0x02520
b095cd0a 1638#define GFX_MODE_GEN7 0x0229c
5eb719cd 1639#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1640#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1641#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1642#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1643#define GFX_REPLAY_MODE (1<<11)
1644#define GFX_PSMI_GRANULARITY (1<<10)
1645#define GFX_PPGTT_ENABLE (1<<9)
1646
a7e806de 1647#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1648#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1649
9e72b46c
ID
1650#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1651#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1652#define SCPD0 0x0209c /* 915+ only */
1653#define IER 0x020a0
1654#define IIR 0x020a4
1655#define IMR 0x020a8
1656#define ISR 0x020ac
07ec7ec5 1657#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1658#define GINT_DIS (1<<22)
2d809570 1659#define GCFG_DIS (1<<8)
9e72b46c 1660#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1661#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1662#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1663#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1664#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1665#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1666#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1667#define VLV_PCBR_ADDR_SHIFT 12
1668
90a72f87 1669#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1670#define EIR 0x020b0
1671#define EMR 0x020b4
1672#define ESR 0x020b8
63eeaf38
JB
1673#define GM45_ERROR_PAGE_TABLE (1<<5)
1674#define GM45_ERROR_MEM_PRIV (1<<4)
1675#define I915_ERROR_PAGE_TABLE (1<<4)
1676#define GM45_ERROR_CP_PRIV (1<<3)
1677#define I915_ERROR_MEMORY_REFRESH (1<<1)
1678#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1679#define INSTPM 0x020c0
ee980b80 1680#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1681#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1682 will not assert AGPBUSY# and will only
1683 be delivered when out of C3. */
84f9f938 1684#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1685#define INSTPM_TLB_INVALIDATE (1<<9)
1686#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1687#define ACTHD 0x020c8
1038392b
VS
1688#define MEM_MODE 0x020cc
1689#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1690#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1691#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1692#define FW_BLC 0x020d8
8692d00e 1693#define FW_BLC2 0x020dc
585fb111 1694#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1695#define FW_BLC_SELF_EN_MASK (1<<31)
1696#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1697#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1698#define MM_BURST_LENGTH 0x00700000
1699#define MM_FIFO_WATERMARK 0x0001F000
1700#define LM_BURST_LENGTH 0x00000700
1701#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1702#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1703
1704/* Make render/texture TLB fetches lower priorty than associated data
1705 * fetches. This is not turned on by default
1706 */
1707#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1708
1709/* Isoch request wait on GTT enable (Display A/B/C streams).
1710 * Make isoch requests stall on the TLB update. May cause
1711 * display underruns (test mode only)
1712 */
1713#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1714
1715/* Block grant count for isoch requests when block count is
1716 * set to a finite value.
1717 */
1718#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1719#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1720#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1721#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1722#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1723
1724/* Enable render writes to complete in C2/C3/C4 power states.
1725 * If this isn't enabled, render writes are prevented in low
1726 * power states. That seems bad to me.
1727 */
1728#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1729
1730/* This acknowledges an async flip immediately instead
1731 * of waiting for 2TLB fetches.
1732 */
1733#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1734
1735/* Enables non-sequential data reads through arbiter
1736 */
0206e353 1737#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1738
1739/* Disable FSB snooping of cacheable write cycles from binner/render
1740 * command stream
1741 */
1742#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1743
1744/* Arbiter time slice for non-isoch streams */
1745#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1746#define MI_ARB_TIME_SLICE_1 (0 << 5)
1747#define MI_ARB_TIME_SLICE_2 (1 << 5)
1748#define MI_ARB_TIME_SLICE_4 (2 << 5)
1749#define MI_ARB_TIME_SLICE_6 (3 << 5)
1750#define MI_ARB_TIME_SLICE_8 (4 << 5)
1751#define MI_ARB_TIME_SLICE_10 (5 << 5)
1752#define MI_ARB_TIME_SLICE_14 (6 << 5)
1753#define MI_ARB_TIME_SLICE_16 (7 << 5)
1754
1755/* Low priority grace period page size */
1756#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1757#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1758
1759/* Disable display A/B trickle feed */
1760#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1761
1762/* Set display plane priority */
1763#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1764#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1765
54e472ae
VS
1766#define MI_STATE 0x020e4 /* gen2 only */
1767#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1768#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1769
585fb111 1770#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1771#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1772#define CM0_IZ_OPT_DISABLE (1<<6)
1773#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1774#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1775#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1776#define CM0_COLOR_EVICT_DISABLE (1<<3)
1777#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1778#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1779#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1780#define GFX_FLSH_CNTL_GEN6 0x101008
1781#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1782#define ECOSKPD 0x021d0
1783#define ECO_GATING_CX_ONLY (1<<3)
1784#define ECO_FLIP_DONE (1<<0)
585fb111 1785
fe27c606 1786#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1787#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1788#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1789#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1790#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1791#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1792#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1793
4efe0708
JB
1794#define GEN6_BLITTER_ECOSKPD 0x221d0
1795#define GEN6_BLITTER_LOCK_SHIFT 16
1796#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1797
295e8bb7 1798#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1799#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1800#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1801#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1802
693d11c3
D
1803/* Fuse readout registers for GT */
1804#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1805#define CHV_FGT_DISABLE_SS0 (1 << 10)
1806#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1807#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1808#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1809#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1810#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1811#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1812#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1813#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1814#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1815
3873218f
JM
1816#define GEN8_FUSE2 0x9120
1817#define GEN8_F2_S_ENA_SHIFT 25
1818#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1819
1820#define GEN9_F2_SS_DIS_SHIFT 20
1821#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1822
dead16e2 1823#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
3873218f 1824
881f47b6 1825#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1826#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1827#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1828#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1829#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1830
cc609d5d
BW
1831/* On modern GEN architectures interrupt control consists of two sets
1832 * of registers. The first set pertains to the ring generating the
1833 * interrupt. The second control is for the functional block generating the
1834 * interrupt. These are PM, GT, DE, etc.
1835 *
1836 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1837 * GT interrupt bits, so we don't need to duplicate the defines.
1838 *
1839 * These defines should cover us well from SNB->HSW with minor exceptions
1840 * it can also work on ILK.
1841 */
1842#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1843#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1844#define GT_BLT_USER_INTERRUPT (1 << 22)
1845#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1846#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1847#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1848#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1849#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1850#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1851#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1852#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1853#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1854#define GT_RENDER_USER_INTERRUPT (1 << 0)
1855
12638c57
BW
1856#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1857#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1858
35a85ac6
BW
1859#define GT_PARITY_ERROR(dev) \
1860 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1861 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1862
cc609d5d
BW
1863/* These are all the "old" interrupts */
1864#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1865
1866#define I915_PM_INTERRUPT (1<<31)
1867#define I915_ISP_INTERRUPT (1<<22)
1868#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1869#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1870#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1871#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1872#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1873#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1874#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1875#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1876#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1877#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1878#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1879#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1880#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1881#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1882#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1883#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1884#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1885#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1886#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1887#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1888#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1889#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1890#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1891#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1892#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1893#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1894#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1895#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1896#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1897#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1898#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1899#define I915_USER_INTERRUPT (1<<1)
1900#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1901#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1902
1903#define GEN6_BSD_RNCID 0x12198
1904
a1e969e0
BW
1905#define GEN7_FF_THREAD_MODE 0x20a0
1906#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1907#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1908#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1909#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1910#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1911#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1912#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1913#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1914#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1915#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1916#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1917#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1918#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1919#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1920#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1921
585fb111
JB
1922/*
1923 * Framebuffer compression (915+ only)
1924 */
1925
1926#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1927#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1928#define FBC_CONTROL 0x03208
1929#define FBC_CTL_EN (1<<31)
1930#define FBC_CTL_PERIODIC (1<<30)
1931#define FBC_CTL_INTERVAL_SHIFT (16)
1932#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1933#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1934#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1935#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1936#define FBC_COMMAND 0x0320c
1937#define FBC_CMD_COMPRESS (1<<0)
1938#define FBC_STATUS 0x03210
1939#define FBC_STAT_COMPRESSING (1<<31)
1940#define FBC_STAT_COMPRESSED (1<<30)
1941#define FBC_STAT_MODIFIED (1<<29)
82f34496 1942#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1943#define FBC_CONTROL2 0x03214
1944#define FBC_CTL_FENCE_DBL (0<<4)
1945#define FBC_CTL_IDLE_IMM (0<<2)
1946#define FBC_CTL_IDLE_FULL (1<<2)
1947#define FBC_CTL_IDLE_LINE (2<<2)
1948#define FBC_CTL_IDLE_DEBUG (3<<2)
1949#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1950#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1951#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1952#define FBC_TAG 0x03300
585fb111
JB
1953
1954#define FBC_LL_SIZE (1536)
1955
74dff282
JB
1956/* Framebuffer compression for GM45+ */
1957#define DPFC_CB_BASE 0x3200
1958#define DPFC_CONTROL 0x3208
1959#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1960#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1961#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1962#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1963#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1964#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1965#define DPFC_SR_EN (1<<10)
1966#define DPFC_CTL_LIMIT_1X (0<<6)
1967#define DPFC_CTL_LIMIT_2X (1<<6)
1968#define DPFC_CTL_LIMIT_4X (2<<6)
1969#define DPFC_RECOMP_CTL 0x320c
1970#define DPFC_RECOMP_STALL_EN (1<<27)
1971#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1972#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1973#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1974#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1975#define DPFC_STATUS 0x3210
1976#define DPFC_INVAL_SEG_SHIFT (16)
1977#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1978#define DPFC_COMP_SEG_SHIFT (0)
1979#define DPFC_COMP_SEG_MASK (0x000003ff)
1980#define DPFC_STATUS2 0x3214
1981#define DPFC_FENCE_YOFF 0x3218
1982#define DPFC_CHICKEN 0x3224
1983#define DPFC_HT_MODIFY (1<<31)
1984
b52eb4dc
ZY
1985/* Framebuffer compression for Ironlake */
1986#define ILK_DPFC_CB_BASE 0x43200
1987#define ILK_DPFC_CONTROL 0x43208
da46f936 1988#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1989/* The bit 28-8 is reserved */
1990#define DPFC_RESERVED (0x1FFFFF00)
1991#define ILK_DPFC_RECOMP_CTL 0x4320c
1992#define ILK_DPFC_STATUS 0x43210
1993#define ILK_DPFC_FENCE_YOFF 0x43218
1994#define ILK_DPFC_CHICKEN 0x43224
1995#define ILK_FBC_RT_BASE 0x2128
1996#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1997#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1998
1999#define ILK_DISPLAY_CHICKEN1 0x42000
2000#define ILK_FBCQ_DIS (1<<22)
0206e353 2001#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2002
b52eb4dc 2003
9c04f015
YL
2004/*
2005 * Framebuffer compression for Sandybridge
2006 *
2007 * The following two registers are of type GTTMMADR
2008 */
2009#define SNB_DPFC_CTL_SA 0x100100
2010#define SNB_CPU_FENCE_ENABLE (1<<29)
2011#define DPFC_CPU_FENCE_OFFSET 0x100104
2012
abe959c7
RV
2013/* Framebuffer compression for Ivybridge */
2014#define IVB_FBC_RT_BASE 0x7020
2015
42db64ef
PZ
2016#define IPS_CTL 0x43408
2017#define IPS_ENABLE (1 << 31)
9c04f015 2018
fd3da6c9
RV
2019#define MSG_FBC_REND_STATE 0x50380
2020#define FBC_REND_NUKE (1<<2)
2021#define FBC_REND_CACHE_CLEAN (1<<1)
2022
585fb111
JB
2023/*
2024 * GPIO regs
2025 */
2026#define GPIOA 0x5010
2027#define GPIOB 0x5014
2028#define GPIOC 0x5018
2029#define GPIOD 0x501c
2030#define GPIOE 0x5020
2031#define GPIOF 0x5024
2032#define GPIOG 0x5028
2033#define GPIOH 0x502c
2034# define GPIO_CLOCK_DIR_MASK (1 << 0)
2035# define GPIO_CLOCK_DIR_IN (0 << 1)
2036# define GPIO_CLOCK_DIR_OUT (1 << 1)
2037# define GPIO_CLOCK_VAL_MASK (1 << 2)
2038# define GPIO_CLOCK_VAL_OUT (1 << 3)
2039# define GPIO_CLOCK_VAL_IN (1 << 4)
2040# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2041# define GPIO_DATA_DIR_MASK (1 << 8)
2042# define GPIO_DATA_DIR_IN (0 << 9)
2043# define GPIO_DATA_DIR_OUT (1 << 9)
2044# define GPIO_DATA_VAL_MASK (1 << 10)
2045# define GPIO_DATA_VAL_OUT (1 << 11)
2046# define GPIO_DATA_VAL_IN (1 << 12)
2047# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2048
f899fc64
CW
2049#define GMBUS0 0x5100 /* clock/port select */
2050#define GMBUS_RATE_100KHZ (0<<8)
2051#define GMBUS_RATE_50KHZ (1<<8)
2052#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2053#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2054#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2055#define GMBUS_PIN_DISABLED 0
2056#define GMBUS_PIN_SSC 1
2057#define GMBUS_PIN_VGADDC 2
2058#define GMBUS_PIN_PANEL 3
2059#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2060#define GMBUS_PIN_DPC 4 /* HDMIC */
2061#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2062#define GMBUS_PIN_DPD 6 /* HDMID */
2063#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2064#define GMBUS_PIN_1_BXT 1
2065#define GMBUS_PIN_2_BXT 2
2066#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2067#define GMBUS_NUM_PINS 7 /* including 0 */
f899fc64
CW
2068#define GMBUS1 0x5104 /* command/status */
2069#define GMBUS_SW_CLR_INT (1<<31)
2070#define GMBUS_SW_RDY (1<<30)
2071#define GMBUS_ENT (1<<29) /* enable timeout */
2072#define GMBUS_CYCLE_NONE (0<<25)
2073#define GMBUS_CYCLE_WAIT (1<<25)
2074#define GMBUS_CYCLE_INDEX (2<<25)
2075#define GMBUS_CYCLE_STOP (4<<25)
2076#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2077#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2078#define GMBUS_SLAVE_INDEX_SHIFT 8
2079#define GMBUS_SLAVE_ADDR_SHIFT 1
2080#define GMBUS_SLAVE_READ (1<<0)
2081#define GMBUS_SLAVE_WRITE (0<<0)
2082#define GMBUS2 0x5108 /* status */
2083#define GMBUS_INUSE (1<<15)
2084#define GMBUS_HW_WAIT_PHASE (1<<14)
2085#define GMBUS_STALL_TIMEOUT (1<<13)
2086#define GMBUS_INT (1<<12)
2087#define GMBUS_HW_RDY (1<<11)
2088#define GMBUS_SATOER (1<<10)
2089#define GMBUS_ACTIVE (1<<9)
2090#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2091#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2092#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2093#define GMBUS_NAK_EN (1<<3)
2094#define GMBUS_IDLE_EN (1<<2)
2095#define GMBUS_HW_WAIT_EN (1<<1)
2096#define GMBUS_HW_RDY_EN (1<<0)
2097#define GMBUS5 0x5120 /* byte index */
2098#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2099
585fb111
JB
2100/*
2101 * Clock control & power management
2102 */
2d401b17
VS
2103#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2104#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2105#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2106#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
2107
2108#define VGA0 0x6000
2109#define VGA1 0x6004
2110#define VGA_PD 0x6010
2111#define VGA0_PD_P2_DIV_4 (1 << 7)
2112#define VGA0_PD_P1_DIV_2 (1 << 5)
2113#define VGA0_PD_P1_SHIFT 0
2114#define VGA0_PD_P1_MASK (0x1f << 0)
2115#define VGA1_PD_P2_DIV_4 (1 << 15)
2116#define VGA1_PD_P1_DIV_2 (1 << 13)
2117#define VGA1_PD_P1_SHIFT 8
2118#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2119#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2120#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2121#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2122#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2123#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 2124#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2125#define DPLL_VGA_MODE_DIS (1 << 28)
2126#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2127#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2128#define DPLL_MODE_MASK (3 << 26)
2129#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2130#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2131#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2132#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2133#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2134#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2135#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2136#define DPLL_LOCK_VLV (1<<15)
598fac6b 2137#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 2138#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 2139#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
2140#define DPLL_PORTC_READY_MASK (0xf << 4)
2141#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2142
585fb111 2143#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2144
2145/* Additional CHV pll/phy registers */
2146#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2147#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 2148#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
bc284542
VS
2149#define PHY_LDO_DELAY_0NS 0x0
2150#define PHY_LDO_DELAY_200NS 0x1
2151#define PHY_LDO_DELAY_600NS 0x2
2152#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
70722468
VS
2153#define PHY_CH_SU_PSR 0x1
2154#define PHY_CH_DEEP_PSR 0x7
2155#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2156#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 2157#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 2158#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 2159
585fb111
JB
2160/*
2161 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2162 * this field (only one bit may be set).
2163 */
2164#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2165#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2166#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2167/* i830, required in DVO non-gang */
2168#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2169#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2170#define PLL_REF_INPUT_DREFCLK (0 << 13)
2171#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2172#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2173#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2174#define PLL_REF_INPUT_MASK (3 << 13)
2175#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2176/* Ironlake */
b9055052
ZW
2177# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2178# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2179# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2180# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2181# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2182
585fb111
JB
2183/*
2184 * Parallel to Serial Load Pulse phase selection.
2185 * Selects the phase for the 10X DPLL clock for the PCIe
2186 * digital display port. The range is 4 to 13; 10 or more
2187 * is just a flip delay. The default is 6
2188 */
2189#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2190#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2191/*
2192 * SDVO multiplier for 945G/GM. Not used on 965.
2193 */
2194#define SDVO_MULTIPLIER_MASK 0x000000ff
2195#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2196#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2197
2d401b17
VS
2198#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2199#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2200#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2201#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2202
585fb111
JB
2203/*
2204 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2205 *
2206 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2207 */
2208#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2209#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2210/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2211#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2212#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2213/*
2214 * SDVO/UDI pixel multiplier.
2215 *
2216 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2217 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2218 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2219 * dummy bytes in the datastream at an increased clock rate, with both sides of
2220 * the link knowing how many bytes are fill.
2221 *
2222 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2223 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2224 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2225 * through an SDVO command.
2226 *
2227 * This register field has values of multiplication factor minus 1, with
2228 * a maximum multiplier of 5 for SDVO.
2229 */
2230#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2231#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2232/*
2233 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2234 * This best be set to the default value (3) or the CRT won't work. No,
2235 * I don't entirely understand what this does...
2236 */
2237#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2238#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2239
9db4a9c7
JB
2240#define _FPA0 0x06040
2241#define _FPA1 0x06044
2242#define _FPB0 0x06048
2243#define _FPB1 0x0604c
2244#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2245#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 2246#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2247#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2248#define FP_N_DIV_SHIFT 16
2249#define FP_M1_DIV_MASK 0x00003f00
2250#define FP_M1_DIV_SHIFT 8
2251#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2252#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
2253#define FP_M2_DIV_SHIFT 0
2254#define DPLL_TEST 0x606c
2255#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2256#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2257#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2258#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2259#define DPLLB_TEST_N_BYPASS (1 << 19)
2260#define DPLLB_TEST_M_BYPASS (1 << 18)
2261#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2262#define DPLLA_TEST_N_BYPASS (1 << 3)
2263#define DPLLA_TEST_M_BYPASS (1 << 2)
2264#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2265#define D_STATE 0x6104
dc96e9b8 2266#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2267#define DSTATE_PLL_D3_OFF (1<<3)
2268#define DSTATE_GFX_CLOCK_GATING (1<<1)
2269#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 2270#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2271# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2272# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2273# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2274# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2275# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2276# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2277# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2278# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2279# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2280# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2281# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2282# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2283# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2284# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2285# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2286# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2287# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2288# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2289# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2290# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2291# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2292# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2293# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2294# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2295# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2296# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2297# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2298# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2299/*
652c393a
JB
2300 * This bit must be set on the 830 to prevent hangs when turning off the
2301 * overlay scaler.
2302 */
2303# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2304# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2305# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2306# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2307# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2308
2309#define RENCLK_GATE_D1 0x6204
2310# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2311# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2312# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2313# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2314# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2315# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2316# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2317# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2318# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2319/* This bit must be unset on 855,865 */
652c393a
JB
2320# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2321# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2322# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2323# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2324/* This bit must be set on 855,865. */
652c393a
JB
2325# define SV_CLOCK_GATE_DISABLE (1 << 0)
2326# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2327# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2328# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2329# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2330# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2331# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2332# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2333# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2334# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2335# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2336# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2337# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2338# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2339# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2340# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2341# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2342# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2343
2344# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2345/* This bit must always be set on 965G/965GM */
652c393a
JB
2346# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2347# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2348# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2349# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2350# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2351# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2352/* This bit must always be set on 965G */
652c393a
JB
2353# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2354# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2355# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2356# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2357# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2358# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2359# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2360# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2361# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2362# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2363# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2364# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2365# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2366# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2367# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2368# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2369# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2370# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2371# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2372
2373#define RENCLK_GATE_D2 0x6208
2374#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2375#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2376#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2377
2378#define VDECCLK_GATE_D 0x620C /* g4x only */
2379#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2380
652c393a
JB
2381#define RAMCLK_GATE_D 0x6210 /* CRL only */
2382#define DEUC 0x6214 /* CRL only */
585fb111 2383
d88b2270 2384#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2385#define FW_CSPWRDWNEN (1<<15)
2386
e0d8d59b
VS
2387#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2388
24eb2d59
CML
2389#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2390#define CDCLK_FREQ_SHIFT 4
2391#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2392#define CZCLK_FREQ_MASK 0xf
1e69cd74
VS
2393
2394#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2395#define PFI_CREDIT_63 (9 << 28) /* chv only */
2396#define PFI_CREDIT_31 (8 << 28) /* chv only */
2397#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2398#define PFI_CREDIT_RESEND (1 << 27)
2399#define VGA_FAST_MODE_DISABLE (1 << 14)
2400
24eb2d59
CML
2401#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2402
585fb111
JB
2403/*
2404 * Palette regs
2405 */
a57c774a
AK
2406#define PALETTE_A_OFFSET 0xa000
2407#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2408#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2409#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2410 dev_priv->info.display_mmio_offset)
585fb111 2411
673a394b
EA
2412/* MCH MMIO space */
2413
2414/*
2415 * MCHBAR mirror.
2416 *
2417 * This mirrors the MCHBAR MMIO space whose location is determined by
2418 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2419 * every way. It is not accessible from the CP register read instructions.
2420 *
515b2392
PZ
2421 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2422 * just read.
673a394b
EA
2423 */
2424#define MCHBAR_MIRROR_BASE 0x10000
2425
1398261a
YL
2426#define MCHBAR_MIRROR_BASE_SNB 0x140000
2427
3ebecd07 2428/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2429#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2430
646b4269 2431/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2432#define DCC 0x10200
2433#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2434#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2435#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2436#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2437#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2438#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2439#define DCC2 0x10204
2440#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2441
646b4269 2442/* Pineview MCH register contains DDR3 setting */
95534263
LP
2443#define CSHRDDR3CTL 0x101a8
2444#define CSHRDDR3CTL_DDR3 (1 << 2)
2445
646b4269 2446/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2447#define C0DRB3 0x10206
2448#define C1DRB3 0x10606
2449
646b4269 2450/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2451#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2452#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2453#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2454#define MAD_DIMM_ECC_MASK (0x3 << 24)
2455#define MAD_DIMM_ECC_OFF (0x0 << 24)
2456#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2457#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2458#define MAD_DIMM_ECC_ON (0x3 << 24)
2459#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2460#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2461#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2462#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2463#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2464#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2465#define MAD_DIMM_A_SELECT (0x1 << 16)
2466/* DIMM sizes are in multiples of 256mb. */
2467#define MAD_DIMM_B_SIZE_SHIFT 8
2468#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2469#define MAD_DIMM_A_SIZE_SHIFT 0
2470#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2471
646b4269 2472/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2473#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2474#define MCH_SSKPD_WM0_MASK 0x3f
2475#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2476
ec013e7f
JB
2477#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2478
b11248df
KP
2479/* Clocking configuration register */
2480#define CLKCFG 0x10c00
7662c8bd 2481#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2482#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2483#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2484#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2485#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2486#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2487/* Note, below two are guess */
b11248df 2488#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2489#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2490#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2491#define CLKCFG_MEM_533 (1 << 4)
2492#define CLKCFG_MEM_667 (2 << 4)
2493#define CLKCFG_MEM_800 (3 << 4)
2494#define CLKCFG_MEM_MASK (7 << 4)
2495
34edce2f
VS
2496#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2497#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2498
ea056c14
JB
2499#define TSC1 0x11001
2500#define TSE (1<<0)
7648fa99
JB
2501#define TR1 0x11006
2502#define TSFS 0x11020
2503#define TSFS_SLOPE_MASK 0x0000ff00
2504#define TSFS_SLOPE_SHIFT 8
2505#define TSFS_INTR_MASK 0x000000ff
2506
f97108d1
JB
2507#define CRSTANDVID 0x11100
2508#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2509#define PXVFREQ_PX_MASK 0x7f000000
2510#define PXVFREQ_PX_SHIFT 24
2511#define VIDFREQ_BASE 0x11110
2512#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2513#define VIDFREQ2 0x11114
2514#define VIDFREQ3 0x11118
2515#define VIDFREQ4 0x1111c
2516#define VIDFREQ_P0_MASK 0x1f000000
2517#define VIDFREQ_P0_SHIFT 24
2518#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2519#define VIDFREQ_P0_CSCLK_SHIFT 20
2520#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2521#define VIDFREQ_P0_CRCLK_SHIFT 16
2522#define VIDFREQ_P1_MASK 0x00001f00
2523#define VIDFREQ_P1_SHIFT 8
2524#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2525#define VIDFREQ_P1_CSCLK_SHIFT 4
2526#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2527#define INTTOEXT_BASE_ILK 0x11300
2528#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2529#define INTTOEXT_MAP3_SHIFT 24
2530#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2531#define INTTOEXT_MAP2_SHIFT 16
2532#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2533#define INTTOEXT_MAP1_SHIFT 8
2534#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2535#define INTTOEXT_MAP0_SHIFT 0
2536#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2537#define MEMSWCTL 0x11170 /* Ironlake only */
2538#define MEMCTL_CMD_MASK 0xe000
2539#define MEMCTL_CMD_SHIFT 13
2540#define MEMCTL_CMD_RCLK_OFF 0
2541#define MEMCTL_CMD_RCLK_ON 1
2542#define MEMCTL_CMD_CHFREQ 2
2543#define MEMCTL_CMD_CHVID 3
2544#define MEMCTL_CMD_VMMOFF 4
2545#define MEMCTL_CMD_VMMON 5
2546#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2547 when command complete */
2548#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2549#define MEMCTL_FREQ_SHIFT 8
2550#define MEMCTL_SFCAVM (1<<7)
2551#define MEMCTL_TGT_VID_MASK 0x007f
2552#define MEMIHYST 0x1117c
2553#define MEMINTREN 0x11180 /* 16 bits */
2554#define MEMINT_RSEXIT_EN (1<<8)
2555#define MEMINT_CX_SUPR_EN (1<<7)
2556#define MEMINT_CONT_BUSY_EN (1<<6)
2557#define MEMINT_AVG_BUSY_EN (1<<5)
2558#define MEMINT_EVAL_CHG_EN (1<<4)
2559#define MEMINT_MON_IDLE_EN (1<<3)
2560#define MEMINT_UP_EVAL_EN (1<<2)
2561#define MEMINT_DOWN_EVAL_EN (1<<1)
2562#define MEMINT_SW_CMD_EN (1<<0)
2563#define MEMINTRSTR 0x11182 /* 16 bits */
2564#define MEM_RSEXIT_MASK 0xc000
2565#define MEM_RSEXIT_SHIFT 14
2566#define MEM_CONT_BUSY_MASK 0x3000
2567#define MEM_CONT_BUSY_SHIFT 12
2568#define MEM_AVG_BUSY_MASK 0x0c00
2569#define MEM_AVG_BUSY_SHIFT 10
2570#define MEM_EVAL_CHG_MASK 0x0300
2571#define MEM_EVAL_BUSY_SHIFT 8
2572#define MEM_MON_IDLE_MASK 0x00c0
2573#define MEM_MON_IDLE_SHIFT 6
2574#define MEM_UP_EVAL_MASK 0x0030
2575#define MEM_UP_EVAL_SHIFT 4
2576#define MEM_DOWN_EVAL_MASK 0x000c
2577#define MEM_DOWN_EVAL_SHIFT 2
2578#define MEM_SW_CMD_MASK 0x0003
2579#define MEM_INT_STEER_GFX 0
2580#define MEM_INT_STEER_CMR 1
2581#define MEM_INT_STEER_SMI 2
2582#define MEM_INT_STEER_SCI 3
2583#define MEMINTRSTS 0x11184
2584#define MEMINT_RSEXIT (1<<7)
2585#define MEMINT_CONT_BUSY (1<<6)
2586#define MEMINT_AVG_BUSY (1<<5)
2587#define MEMINT_EVAL_CHG (1<<4)
2588#define MEMINT_MON_IDLE (1<<3)
2589#define MEMINT_UP_EVAL (1<<2)
2590#define MEMINT_DOWN_EVAL (1<<1)
2591#define MEMINT_SW_CMD (1<<0)
2592#define MEMMODECTL 0x11190
2593#define MEMMODE_BOOST_EN (1<<31)
2594#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2595#define MEMMODE_BOOST_FREQ_SHIFT 24
2596#define MEMMODE_IDLE_MODE_MASK 0x00030000
2597#define MEMMODE_IDLE_MODE_SHIFT 16
2598#define MEMMODE_IDLE_MODE_EVAL 0
2599#define MEMMODE_IDLE_MODE_CONT 1
2600#define MEMMODE_HWIDLE_EN (1<<15)
2601#define MEMMODE_SWMODE_EN (1<<14)
2602#define MEMMODE_RCLK_GATE (1<<13)
2603#define MEMMODE_HW_UPDATE (1<<12)
2604#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2605#define MEMMODE_FSTART_SHIFT 8
2606#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2607#define MEMMODE_FMAX_SHIFT 4
2608#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2609#define RCBMAXAVG 0x1119c
2610#define MEMSWCTL2 0x1119e /* Cantiga only */
2611#define SWMEMCMD_RENDER_OFF (0 << 13)
2612#define SWMEMCMD_RENDER_ON (1 << 13)
2613#define SWMEMCMD_SWFREQ (2 << 13)
2614#define SWMEMCMD_TARVID (3 << 13)
2615#define SWMEMCMD_VRM_OFF (4 << 13)
2616#define SWMEMCMD_VRM_ON (5 << 13)
2617#define CMDSTS (1<<12)
2618#define SFCAVM (1<<11)
2619#define SWFREQ_MASK 0x0380 /* P0-7 */
2620#define SWFREQ_SHIFT 7
2621#define TARVID_MASK 0x001f
2622#define MEMSTAT_CTG 0x111a0
2623#define RCBMINAVG 0x111a0
2624#define RCUPEI 0x111b0
2625#define RCDNEI 0x111b4
88271da3
JB
2626#define RSTDBYCTL 0x111b8
2627#define RS1EN (1<<31)
2628#define RS2EN (1<<30)
2629#define RS3EN (1<<29)
2630#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2631#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2632#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2633#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2634#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2635#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2636#define RSX_STATUS_MASK (7<<20)
2637#define RSX_STATUS_ON (0<<20)
2638#define RSX_STATUS_RC1 (1<<20)
2639#define RSX_STATUS_RC1E (2<<20)
2640#define RSX_STATUS_RS1 (3<<20)
2641#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2642#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2643#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2644#define RSX_STATUS_RSVD2 (7<<20)
2645#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2646#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2647#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2648#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2649#define RS1CONTSAV_MASK (3<<14)
2650#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2651#define RS1CONTSAV_RSVD (1<<14)
2652#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2653#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2654#define NORMSLEXLAT_MASK (3<<12)
2655#define SLOW_RS123 (0<<12)
2656#define SLOW_RS23 (1<<12)
2657#define SLOW_RS3 (2<<12)
2658#define NORMAL_RS123 (3<<12)
2659#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2660#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2661#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2662#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2663#define RS_CSTATE_MASK (3<<4)
2664#define RS_CSTATE_C367_RS1 (0<<4)
2665#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2666#define RS_CSTATE_RSVD (2<<4)
2667#define RS_CSTATE_C367_RS2 (3<<4)
2668#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2669#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2670#define VIDCTL 0x111c0
2671#define VIDSTS 0x111c8
2672#define VIDSTART 0x111cc /* 8 bits */
2673#define MEMSTAT_ILK 0x111f8
2674#define MEMSTAT_VID_MASK 0x7f00
2675#define MEMSTAT_VID_SHIFT 8
2676#define MEMSTAT_PSTATE_MASK 0x00f8
2677#define MEMSTAT_PSTATE_SHIFT 3
2678#define MEMSTAT_MON_ACTV (1<<2)
2679#define MEMSTAT_SRC_CTL_MASK 0x0003
2680#define MEMSTAT_SRC_CTL_CORE 0
2681#define MEMSTAT_SRC_CTL_TRB 1
2682#define MEMSTAT_SRC_CTL_THM 2
2683#define MEMSTAT_SRC_CTL_STDBY 3
2684#define RCPREVBSYTUPAVG 0x113b8
2685#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2686#define PMMISC 0x11214
2687#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2688#define SDEW 0x1124c
2689#define CSIEW0 0x11250
2690#define CSIEW1 0x11254
2691#define CSIEW2 0x11258
2692#define PEW 0x1125c
2693#define DEW 0x11270
2694#define MCHAFE 0x112c0
2695#define CSIEC 0x112e0
2696#define DMIEC 0x112e4
2697#define DDREC 0x112e8
2698#define PEG0EC 0x112ec
2699#define PEG1EC 0x112f0
2700#define GFXEC 0x112f4
2701#define RPPREVBSYTUPAVG 0x113b8
2702#define RPPREVBSYTDNAVG 0x113bc
2703#define ECR 0x11600
2704#define ECR_GPFE (1<<31)
2705#define ECR_IMONE (1<<30)
2706#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2707#define OGW0 0x11608
2708#define OGW1 0x1160c
2709#define EG0 0x11610
2710#define EG1 0x11614
2711#define EG2 0x11618
2712#define EG3 0x1161c
2713#define EG4 0x11620
2714#define EG5 0x11624
2715#define EG6 0x11628
2716#define EG7 0x1162c
2717#define PXW 0x11664
2718#define PXWL 0x11680
2719#define LCFUSE02 0x116c0
2720#define LCFUSE_HIV_MASK 0x000000ff
2721#define CSIPLL0 0x12c10
2722#define DDRMPLL1 0X12c20
7d57382e
EA
2723#define PEG_BAND_GAP_DATA 0x14d68
2724
c4de7b0f
CW
2725#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2726#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2727
153b4b95
BW
2728#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2729#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2730#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2731
de43ae9d
AG
2732#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2733#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2734#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2735 INTERVAL_1_33_US(us) : \
2736 INTERVAL_1_28_US(us))
2737
aa40d6bb
ZN
2738/*
2739 * Logical Context regs
2740 */
2741#define CCID 0x2180
2742#define CCID_EN (1<<0)
e8016055
VS
2743/*
2744 * Notes on SNB/IVB/VLV context size:
2745 * - Power context is saved elsewhere (LLC or stolen)
2746 * - Ring/execlist context is saved on SNB, not on IVB
2747 * - Extended context size already includes render context size
2748 * - We always need to follow the extended context size.
2749 * SNB BSpec has comments indicating that we should use the
2750 * render context size instead if execlists are disabled, but
2751 * based on empirical testing that's just nonsense.
2752 * - Pipelined/VF state is saved on SNB/IVB respectively
2753 * - GT1 size just indicates how much of render context
2754 * doesn't need saving on GT1
2755 */
fe1cc68f
BW
2756#define CXT_SIZE 0x21a0
2757#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2758#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2759#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2760#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2761#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2762#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2763 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2764 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2765#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2766#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2767#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2768#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2769#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2770#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2771#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2772#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2773 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2774/* Haswell does have the CXT_SIZE register however it does not appear to be
2775 * valid. Now, docs explain in dwords what is in the context object. The full
2776 * size is 70720 bytes, however, the power context and execlist context will
2777 * never be saved (power context is stored elsewhere, and execlists don't work
2778 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2779 */
2780#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2781/* Same as Haswell, but 72064 bytes now. */
2782#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2783
542a6b20 2784#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2785#define VLV_CLK_CTL2 0x101104
2786#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2787
585fb111
JB
2788/*
2789 * Overlay regs
2790 */
2791
2792#define OVADD 0x30000
2793#define DOVSTA 0x30008
2794#define OC_BUF (0x3<<20)
2795#define OGAMC5 0x30010
2796#define OGAMC4 0x30014
2797#define OGAMC3 0x30018
2798#define OGAMC2 0x3001c
2799#define OGAMC1 0x30020
2800#define OGAMC0 0x30024
2801
2802/*
2803 * Display engine regs
2804 */
2805
8bf1e9f1 2806/* Pipe A CRC regs */
a57c774a 2807#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2808#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2809/* ivb+ source selection */
8bf1e9f1
SH
2810#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2811#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2812#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2813/* ilk+ source selection */
5a6b5c84
DV
2814#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2815#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2816#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2817/* embedded DP port on the north display block, reserved on ivb */
2818#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2819#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2820/* vlv source selection */
2821#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2822#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2823#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2824/* with DP port the pipe source is invalid */
2825#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2826#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2827#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2828/* gen3+ source selection */
2829#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2830#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2831#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2832/* with DP/TV port the pipe source is invalid */
2833#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2834#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2835#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2836#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2837#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2838/* gen2 doesn't have source selection bits */
52f843f6 2839#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2840
5a6b5c84
DV
2841#define _PIPE_CRC_RES_1_A_IVB 0x60064
2842#define _PIPE_CRC_RES_2_A_IVB 0x60068
2843#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2844#define _PIPE_CRC_RES_4_A_IVB 0x60070
2845#define _PIPE_CRC_RES_5_A_IVB 0x60074
2846
a57c774a
AK
2847#define _PIPE_CRC_RES_RED_A 0x60060
2848#define _PIPE_CRC_RES_GREEN_A 0x60064
2849#define _PIPE_CRC_RES_BLUE_A 0x60068
2850#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2851#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2852
2853/* Pipe B CRC regs */
5a6b5c84
DV
2854#define _PIPE_CRC_RES_1_B_IVB 0x61064
2855#define _PIPE_CRC_RES_2_B_IVB 0x61068
2856#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2857#define _PIPE_CRC_RES_4_B_IVB 0x61070
2858#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2859
a57c774a 2860#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2861#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2862 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2863#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2864 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2865#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2866 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2867#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2868 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2869#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2870 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2871
0b5c5ed0 2872#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2873 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2874#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2875 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2876#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2877 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2878#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2879 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2880#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2881 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2882
585fb111 2883/* Pipe A timing regs */
a57c774a
AK
2884#define _HTOTAL_A 0x60000
2885#define _HBLANK_A 0x60004
2886#define _HSYNC_A 0x60008
2887#define _VTOTAL_A 0x6000c
2888#define _VBLANK_A 0x60010
2889#define _VSYNC_A 0x60014
2890#define _PIPEASRC 0x6001c
2891#define _BCLRPAT_A 0x60020
2892#define _VSYNCSHIFT_A 0x60028
ebb69c95 2893#define _PIPE_MULT_A 0x6002c
585fb111
JB
2894
2895/* Pipe B timing regs */
a57c774a
AK
2896#define _HTOTAL_B 0x61000
2897#define _HBLANK_B 0x61004
2898#define _HSYNC_B 0x61008
2899#define _VTOTAL_B 0x6100c
2900#define _VBLANK_B 0x61010
2901#define _VSYNC_B 0x61014
2902#define _PIPEBSRC 0x6101c
2903#define _BCLRPAT_B 0x61020
2904#define _VSYNCSHIFT_B 0x61028
ebb69c95 2905#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2906
2907#define TRANSCODER_A_OFFSET 0x60000
2908#define TRANSCODER_B_OFFSET 0x61000
2909#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2910#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2911#define TRANSCODER_EDP_OFFSET 0x6f000
2912
5c969aa7
DL
2913#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2914 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2915 dev_priv->info.display_mmio_offset)
a57c774a
AK
2916
2917#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2918#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2919#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2920#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2921#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2922#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2923#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2924#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2925#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2926#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2927
c8f7df58
RV
2928/* VLV eDP PSR registers */
2929#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2930#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2931#define VLV_EDP_PSR_ENABLE (1<<0)
2932#define VLV_EDP_PSR_RESET (1<<1)
2933#define VLV_EDP_PSR_MODE_MASK (7<<2)
2934#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2935#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2936#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2937#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2938#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2939#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2940#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2941#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2942#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2943
2944#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2945#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2946#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2947#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2948#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2949#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2950
2951#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2952#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2953#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2954#define VLV_EDP_PSR_CURR_STATE_MASK 7
2955#define VLV_EDP_PSR_DISABLED (0<<0)
2956#define VLV_EDP_PSR_INACTIVE (1<<0)
2957#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2958#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2959#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2960#define VLV_EDP_PSR_EXIT (5<<0)
2961#define VLV_EDP_PSR_IN_TRANS (1<<7)
2962#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2963
ed8546ac
BW
2964/* HSW+ eDP PSR registers */
2965#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2966#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2967#define EDP_PSR_ENABLE (1<<31)
82c56254 2968#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2969#define EDP_PSR_LINK_STANDBY (1<<27)
2970#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2971#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2972#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2973#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2974#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2975#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2976#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2977#define EDP_PSR_TP1_TP2_SEL (0<<11)
2978#define EDP_PSR_TP1_TP3_SEL (1<<11)
2979#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2980#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2981#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2982#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2983#define EDP_PSR_TP1_TIME_500us (0<<4)
2984#define EDP_PSR_TP1_TIME_100us (1<<4)
2985#define EDP_PSR_TP1_TIME_2500us (2<<4)
2986#define EDP_PSR_TP1_TIME_0us (3<<4)
2987#define EDP_PSR_IDLE_FRAME_SHIFT 0
2988
18b5992c
BW
2989#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2990#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 2991#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
2992#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2993#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2994#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2995
18b5992c 2996#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2997#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2998#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2999#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3000#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3001#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3002#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3003#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3004#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3005#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3006#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3007#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3008#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3009#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3010#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3011#define EDP_PSR_STATUS_COUNT_SHIFT 16
3012#define EDP_PSR_STATUS_COUNT_MASK 0xf
3013#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3014#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3015#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3016#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3017#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3018#define EDP_PSR_STATUS_IDLE_MASK 0xf
3019
18b5992c 3020#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 3021#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3022
18b5992c 3023#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
3024#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3025#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3026#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3027
474d1ec4
SJ
3028#define EDP_PSR2_CTL 0x6f900
3029#define EDP_PSR2_ENABLE (1<<31)
3030#define EDP_SU_TRACK_ENABLE (1<<30)
3031#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3032#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3033#define EDP_PSR2_TP2_TIME_500 (0<<8)
3034#define EDP_PSR2_TP2_TIME_100 (1<<8)
3035#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3036#define EDP_PSR2_TP2_TIME_50 (3<<8)
3037#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3038#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3039#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3040#define EDP_PSR2_IDLE_MASK 0xf
3041
585fb111
JB
3042/* VGA port control */
3043#define ADPA 0x61100
ebc0fd88 3044#define PCH_ADPA 0xe1100
540a8950 3045#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 3046
585fb111
JB
3047#define ADPA_DAC_ENABLE (1<<31)
3048#define ADPA_DAC_DISABLE 0
3049#define ADPA_PIPE_SELECT_MASK (1<<30)
3050#define ADPA_PIPE_A_SELECT 0
3051#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3052#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3053/* CPT uses bits 29:30 for pch transcoder select */
3054#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3055#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3056#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3057#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3058#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3059#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3060#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3061#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3062#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3063#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3064#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3065#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3066#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3067#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3068#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3069#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3070#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3071#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3072#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3073#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3074#define ADPA_SETS_HVPOLARITY 0
60222c0c 3075#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3076#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3077#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3078#define ADPA_HSYNC_CNTL_ENABLE 0
3079#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3080#define ADPA_VSYNC_ACTIVE_LOW 0
3081#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3082#define ADPA_HSYNC_ACTIVE_LOW 0
3083#define ADPA_DPMS_MASK (~(3<<10))
3084#define ADPA_DPMS_ON (0<<10)
3085#define ADPA_DPMS_SUSPEND (1<<10)
3086#define ADPA_DPMS_STANDBY (2<<10)
3087#define ADPA_DPMS_OFF (3<<10)
3088
939fe4d7 3089
585fb111 3090/* Hotplug control (945+ only) */
5c969aa7 3091#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3092#define PORTB_HOTPLUG_INT_EN (1 << 29)
3093#define PORTC_HOTPLUG_INT_EN (1 << 28)
3094#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3095#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3096#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3097#define TV_HOTPLUG_INT_EN (1 << 18)
3098#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3099#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3100 PORTC_HOTPLUG_INT_EN | \
3101 PORTD_HOTPLUG_INT_EN | \
3102 SDVOC_HOTPLUG_INT_EN | \
3103 SDVOB_HOTPLUG_INT_EN | \
3104 CRT_HOTPLUG_INT_EN)
585fb111 3105#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3106#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3107/* must use period 64 on GM45 according to docs */
3108#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3109#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3110#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3111#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3112#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3113#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3114#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3115#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3116#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3117#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3118#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3119#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3120
5c969aa7 3121#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
3122/*
3123 * HDMI/DP bits are gen4+
3124 *
3125 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3126 * Please check the detailed lore in the commit message for for experimental
3127 * evidence.
3128 */
232a6ee9
TP
3129#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3130#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3131#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3132/* VLV DP/HDMI bits again match Bspec */
3133#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3134#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3135#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 3136#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3137#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3138#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3139#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3140#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3141#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3142#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3143#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3144#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3145/* CRT/TV common between gen3+ */
585fb111
JB
3146#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3147#define TV_HOTPLUG_INT_STATUS (1 << 10)
3148#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3149#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3150#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3151#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3152#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3153#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3154#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3155#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3156
084b612e
CW
3157/* SDVO is different across gen3/4 */
3158#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3159#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3160/*
3161 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3162 * since reality corrobates that they're the same as on gen3. But keep these
3163 * bits here (and the comment!) to help any other lost wanderers back onto the
3164 * right tracks.
3165 */
084b612e
CW
3166#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3167#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3168#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3169#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3170#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3171 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3172 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3173 PORTB_HOTPLUG_INT_STATUS | \
3174 PORTC_HOTPLUG_INT_STATUS | \
3175 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3176
3177#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3178 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3179 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3180 PORTB_HOTPLUG_INT_STATUS | \
3181 PORTC_HOTPLUG_INT_STATUS | \
3182 PORTD_HOTPLUG_INT_STATUS)
585fb111 3183
c20cd312
PZ
3184/* SDVO and HDMI port control.
3185 * The same register may be used for SDVO or HDMI */
3186#define GEN3_SDVOB 0x61140
3187#define GEN3_SDVOC 0x61160
3188#define GEN4_HDMIB GEN3_SDVOB
3189#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 3190#define CHV_HDMID 0x6116C
c20cd312
PZ
3191#define PCH_SDVOB 0xe1140
3192#define PCH_HDMIB PCH_SDVOB
3193#define PCH_HDMIC 0xe1150
3194#define PCH_HDMID 0xe1160
3195
84093603
DV
3196#define PORT_DFT_I9XX 0x61150
3197#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 3198#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 3199#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3200#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3201#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3202#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3203#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3204
c20cd312
PZ
3205/* Gen 3 SDVO bits: */
3206#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3207#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3208#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3209#define SDVO_PIPE_B_SELECT (1 << 30)
3210#define SDVO_STALL_SELECT (1 << 29)
3211#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3212/*
585fb111 3213 * 915G/GM SDVO pixel multiplier.
585fb111 3214 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3215 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3216 */
c20cd312 3217#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3218#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3219#define SDVO_PHASE_SELECT_MASK (15 << 19)
3220#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3221#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3222#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3223#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3224#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3225#define SDVO_DETECTED (1 << 2)
585fb111 3226/* Bits to be preserved when writing */
c20cd312
PZ
3227#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3228 SDVO_INTERRUPT_ENABLE)
3229#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3230
3231/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3232#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3233#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3234#define SDVO_ENCODING_SDVO (0 << 10)
3235#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3236#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3237#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3238#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3239#define SDVO_AUDIO_ENABLE (1 << 6)
3240/* VSYNC/HSYNC bits new with 965, default is to be set */
3241#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3242#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3243
3244/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3245#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3246#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3247
3248/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3249#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3250#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3251
44f37d1f
CML
3252/* CHV SDVO/HDMI bits: */
3253#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3254#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3255
585fb111
JB
3256
3257/* DVO port control */
3258#define DVOA 0x61120
3259#define DVOB 0x61140
3260#define DVOC 0x61160
3261#define DVO_ENABLE (1 << 31)
3262#define DVO_PIPE_B_SELECT (1 << 30)
3263#define DVO_PIPE_STALL_UNUSED (0 << 28)
3264#define DVO_PIPE_STALL (1 << 28)
3265#define DVO_PIPE_STALL_TV (2 << 28)
3266#define DVO_PIPE_STALL_MASK (3 << 28)
3267#define DVO_USE_VGA_SYNC (1 << 15)
3268#define DVO_DATA_ORDER_I740 (0 << 14)
3269#define DVO_DATA_ORDER_FP (1 << 14)
3270#define DVO_VSYNC_DISABLE (1 << 11)
3271#define DVO_HSYNC_DISABLE (1 << 10)
3272#define DVO_VSYNC_TRISTATE (1 << 9)
3273#define DVO_HSYNC_TRISTATE (1 << 8)
3274#define DVO_BORDER_ENABLE (1 << 7)
3275#define DVO_DATA_ORDER_GBRG (1 << 6)
3276#define DVO_DATA_ORDER_RGGB (0 << 6)
3277#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3278#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3279#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3280#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3281#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3282#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3283#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3284#define DVO_PRESERVE_MASK (0x7<<24)
3285#define DVOA_SRCDIM 0x61124
3286#define DVOB_SRCDIM 0x61144
3287#define DVOC_SRCDIM 0x61164
3288#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3289#define DVO_SRCDIM_VERTICAL_SHIFT 0
3290
3291/* LVDS port control */
3292#define LVDS 0x61180
3293/*
3294 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3295 * the DPLL semantics change when the LVDS is assigned to that pipe.
3296 */
3297#define LVDS_PORT_EN (1 << 31)
3298/* Selects pipe B for LVDS data. Must be set on pre-965. */
3299#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3300#define LVDS_PIPE_MASK (1 << 30)
1519b995 3301#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3302/* LVDS dithering flag on 965/g4x platform */
3303#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3304/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3305#define LVDS_VSYNC_POLARITY (1 << 21)
3306#define LVDS_HSYNC_POLARITY (1 << 20)
3307
a3e17eb8
ZY
3308/* Enable border for unscaled (or aspect-scaled) display */
3309#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3310/*
3311 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3312 * pixel.
3313 */
3314#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3315#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3316#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3317/*
3318 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3319 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3320 * on.
3321 */
3322#define LVDS_A3_POWER_MASK (3 << 6)
3323#define LVDS_A3_POWER_DOWN (0 << 6)
3324#define LVDS_A3_POWER_UP (3 << 6)
3325/*
3326 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3327 * is set.
3328 */
3329#define LVDS_CLKB_POWER_MASK (3 << 4)
3330#define LVDS_CLKB_POWER_DOWN (0 << 4)
3331#define LVDS_CLKB_POWER_UP (3 << 4)
3332/*
3333 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3334 * setting for whether we are in dual-channel mode. The B3 pair will
3335 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3336 */
3337#define LVDS_B0B3_POWER_MASK (3 << 2)
3338#define LVDS_B0B3_POWER_DOWN (0 << 2)
3339#define LVDS_B0B3_POWER_UP (3 << 2)
3340
3c17fe4b
DH
3341/* Video Data Island Packet control */
3342#define VIDEO_DIP_DATA 0x61178
fd0753cf 3343/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3344 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3345 * of the infoframe structure specified by CEA-861. */
3346#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3347#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3348#define VIDEO_DIP_CTL 0x61170
2da8af54 3349/* Pre HSW: */
3c17fe4b 3350#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3351#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3352#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3353#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3354#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3355#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3356#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3357#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3358#define VIDEO_DIP_SELECT_AVI (0 << 19)
3359#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3360#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3361#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3362#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3363#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3364#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3365#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3366/* HSW and later: */
0dd87d20
PZ
3367#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3368#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3369#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3370#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3371#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3372#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3373
585fb111
JB
3374/* Panel power sequencing */
3375#define PP_STATUS 0x61200
3376#define PP_ON (1 << 31)
3377/*
3378 * Indicates that all dependencies of the panel are on:
3379 *
3380 * - PLL enabled
3381 * - pipe enabled
3382 * - LVDS/DVOB/DVOC on
3383 */
3384#define PP_READY (1 << 30)
3385#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3386#define PP_SEQUENCE_POWER_UP (1 << 28)
3387#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3388#define PP_SEQUENCE_MASK (3 << 28)
3389#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3390#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3391#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3392#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3393#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3394#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3395#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3396#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3397#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3398#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3399#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3400#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3401#define PP_CONTROL 0x61204
3402#define POWER_TARGET_ON (1 << 0)
3403#define PP_ON_DELAYS 0x61208
3404#define PP_OFF_DELAYS 0x6120c
3405#define PP_DIVISOR 0x61210
3406
3407/* Panel fitting */
5c969aa7 3408#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3409#define PFIT_ENABLE (1 << 31)
3410#define PFIT_PIPE_MASK (3 << 29)
3411#define PFIT_PIPE_SHIFT 29
3412#define VERT_INTERP_DISABLE (0 << 10)
3413#define VERT_INTERP_BILINEAR (1 << 10)
3414#define VERT_INTERP_MASK (3 << 10)
3415#define VERT_AUTO_SCALE (1 << 9)
3416#define HORIZ_INTERP_DISABLE (0 << 6)
3417#define HORIZ_INTERP_BILINEAR (1 << 6)
3418#define HORIZ_INTERP_MASK (3 << 6)
3419#define HORIZ_AUTO_SCALE (1 << 5)
3420#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3421#define PFIT_FILTER_FUZZY (0 << 24)
3422#define PFIT_SCALING_AUTO (0 << 26)
3423#define PFIT_SCALING_PROGRAMMED (1 << 26)
3424#define PFIT_SCALING_PILLAR (2 << 26)
3425#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3426#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3427/* Pre-965 */
3428#define PFIT_VERT_SCALE_SHIFT 20
3429#define PFIT_VERT_SCALE_MASK 0xfff00000
3430#define PFIT_HORIZ_SCALE_SHIFT 4
3431#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3432/* 965+ */
3433#define PFIT_VERT_SCALE_SHIFT_965 16
3434#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3435#define PFIT_HORIZ_SCALE_SHIFT_965 0
3436#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3437
5c969aa7 3438#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3439
5c969aa7
DL
3440#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3441#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3442#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3443 _VLV_BLC_PWM_CTL2_B)
3444
5c969aa7
DL
3445#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3446#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3447#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3448 _VLV_BLC_PWM_CTL_B)
3449
5c969aa7
DL
3450#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3451#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3452#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3453 _VLV_BLC_HIST_CTL_B)
3454
585fb111 3455/* Backlight control */
5c969aa7 3456#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3457#define BLM_PWM_ENABLE (1 << 31)
3458#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3459#define BLM_PIPE_SELECT (1 << 29)
3460#define BLM_PIPE_SELECT_IVB (3 << 29)
3461#define BLM_PIPE_A (0 << 29)
3462#define BLM_PIPE_B (1 << 29)
3463#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3464#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3465#define BLM_TRANSCODER_B BLM_PIPE_B
3466#define BLM_TRANSCODER_C BLM_PIPE_C
3467#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3468#define BLM_PIPE(pipe) ((pipe) << 29)
3469#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3470#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3471#define BLM_PHASE_IN_ENABLE (1 << 25)
3472#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3473#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3474#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3475#define BLM_PHASE_IN_COUNT_SHIFT (8)
3476#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3477#define BLM_PHASE_IN_INCR_SHIFT (0)
3478#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3479#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3480/*
3481 * This is the most significant 15 bits of the number of backlight cycles in a
3482 * complete cycle of the modulated backlight control.
3483 *
3484 * The actual value is this field multiplied by two.
3485 */
7cf41601
DV
3486#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3487#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3488#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3489/*
3490 * This is the number of cycles out of the backlight modulation cycle for which
3491 * the backlight is on.
3492 *
3493 * This field must be no greater than the number of cycles in the complete
3494 * backlight modulation cycle.
3495 */
3496#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3497#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3498#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3499#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3500
5c969aa7 3501#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3502
7cf41601
DV
3503/* New registers for PCH-split platforms. Safe where new bits show up, the
3504 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3505#define BLC_PWM_CPU_CTL2 0x48250
3506#define BLC_PWM_CPU_CTL 0x48254
3507
be256dc7
PZ
3508#define HSW_BLC_PWM2_CTL 0x48350
3509
7cf41601
DV
3510/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3511 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3512#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3513#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3514#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3515#define BLM_PCH_POLARITY (1 << 29)
3516#define BLC_PWM_PCH_CTL2 0xc8254
3517
be256dc7
PZ
3518#define UTIL_PIN_CTL 0x48400
3519#define UTIL_PIN_ENABLE (1 << 31)
3520
0fb890c0
VK
3521/* BXT backlight register definition. */
3522#define BXT_BLC_PWM_CTL1 0xC8250
3523#define BXT_BLC_PWM_ENABLE (1 << 31)
3524#define BXT_BLC_PWM_POLARITY (1 << 29)
3525#define BXT_BLC_PWM_FREQ1 0xC8254
3526#define BXT_BLC_PWM_DUTY1 0xC8258
3527
3528#define BXT_BLC_PWM_CTL2 0xC8350
3529#define BXT_BLC_PWM_FREQ2 0xC8354
3530#define BXT_BLC_PWM_DUTY2 0xC8358
3531
3532
be256dc7
PZ
3533#define PCH_GTC_CTL 0xe7000
3534#define PCH_GTC_ENABLE (1 << 31)
3535
585fb111
JB
3536/* TV port control */
3537#define TV_CTL 0x68000
646b4269 3538/* Enables the TV encoder */
585fb111 3539# define TV_ENC_ENABLE (1 << 31)
646b4269 3540/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3541# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3542/* Outputs composite video (DAC A only) */
585fb111 3543# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3544/* Outputs SVideo video (DAC B/C) */
585fb111 3545# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3546/* Outputs Component video (DAC A/B/C) */
585fb111 3547# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3548/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3549# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3550# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3551/* Enables slow sync generation (945GM only) */
585fb111 3552# define TV_SLOW_SYNC (1 << 20)
646b4269 3553/* Selects 4x oversampling for 480i and 576p */
585fb111 3554# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3555/* Selects 2x oversampling for 720p and 1080i */
585fb111 3556# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3557/* Selects no oversampling for 1080p */
585fb111 3558# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3559/* Selects 8x oversampling */
585fb111 3560# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3561/* Selects progressive mode rather than interlaced */
585fb111 3562# define TV_PROGRESSIVE (1 << 17)
646b4269 3563/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3564# define TV_PAL_BURST (1 << 16)
646b4269 3565/* Field for setting delay of Y compared to C */
585fb111 3566# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3567/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3568# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3569/*
585fb111
JB
3570 * Enables a fix for the 915GM only.
3571 *
3572 * Not sure what it does.
3573 */
3574# define TV_ENC_C0_FIX (1 << 10)
646b4269 3575/* Bits that must be preserved by software */
d2d9f232 3576# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3577# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3578/* Read-only state that reports all features enabled */
585fb111 3579# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3580/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3581# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3582/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3583# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3584/* Normal operation */
585fb111 3585# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3586/* Encoder test pattern 1 - combo pattern */
585fb111 3587# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3588/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3589# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3590/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3591# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3592/* Encoder test pattern 4 - random noise */
585fb111 3593# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3594/* Encoder test pattern 5 - linear color ramps */
585fb111 3595# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3596/*
585fb111
JB
3597 * This test mode forces the DACs to 50% of full output.
3598 *
3599 * This is used for load detection in combination with TVDAC_SENSE_MASK
3600 */
3601# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3602# define TV_TEST_MODE_MASK (7 << 0)
3603
3604#define TV_DAC 0x68004
b8ed2a4f 3605# define TV_DAC_SAVE 0x00ffff00
646b4269 3606/*
585fb111
JB
3607 * Reports that DAC state change logic has reported change (RO).
3608 *
3609 * This gets cleared when TV_DAC_STATE_EN is cleared
3610*/
3611# define TVDAC_STATE_CHG (1 << 31)
3612# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3613/* Reports that DAC A voltage is above the detect threshold */
585fb111 3614# define TVDAC_A_SENSE (1 << 30)
646b4269 3615/* Reports that DAC B voltage is above the detect threshold */
585fb111 3616# define TVDAC_B_SENSE (1 << 29)
646b4269 3617/* Reports that DAC C voltage is above the detect threshold */
585fb111 3618# define TVDAC_C_SENSE (1 << 28)
646b4269 3619/*
585fb111
JB
3620 * Enables DAC state detection logic, for load-based TV detection.
3621 *
3622 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3623 * to off, for load detection to work.
3624 */
3625# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3626/* Sets the DAC A sense value to high */
585fb111 3627# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3628/* Sets the DAC B sense value to high */
585fb111 3629# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3630/* Sets the DAC C sense value to high */
585fb111 3631# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3632/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3633# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3634/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3635# define ENC_TVDAC_SLEW_FAST (1 << 6)
3636# define DAC_A_1_3_V (0 << 4)
3637# define DAC_A_1_1_V (1 << 4)
3638# define DAC_A_0_7_V (2 << 4)
cb66c692 3639# define DAC_A_MASK (3 << 4)
585fb111
JB
3640# define DAC_B_1_3_V (0 << 2)
3641# define DAC_B_1_1_V (1 << 2)
3642# define DAC_B_0_7_V (2 << 2)
cb66c692 3643# define DAC_B_MASK (3 << 2)
585fb111
JB
3644# define DAC_C_1_3_V (0 << 0)
3645# define DAC_C_1_1_V (1 << 0)
3646# define DAC_C_0_7_V (2 << 0)
cb66c692 3647# define DAC_C_MASK (3 << 0)
585fb111 3648
646b4269 3649/*
585fb111
JB
3650 * CSC coefficients are stored in a floating point format with 9 bits of
3651 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3652 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3653 * -1 (0x3) being the only legal negative value.
3654 */
3655#define TV_CSC_Y 0x68010
3656# define TV_RY_MASK 0x07ff0000
3657# define TV_RY_SHIFT 16
3658# define TV_GY_MASK 0x00000fff
3659# define TV_GY_SHIFT 0
3660
3661#define TV_CSC_Y2 0x68014
3662# define TV_BY_MASK 0x07ff0000
3663# define TV_BY_SHIFT 16
646b4269 3664/*
585fb111
JB
3665 * Y attenuation for component video.
3666 *
3667 * Stored in 1.9 fixed point.
3668 */
3669# define TV_AY_MASK 0x000003ff
3670# define TV_AY_SHIFT 0
3671
3672#define TV_CSC_U 0x68018
3673# define TV_RU_MASK 0x07ff0000
3674# define TV_RU_SHIFT 16
3675# define TV_GU_MASK 0x000007ff
3676# define TV_GU_SHIFT 0
3677
3678#define TV_CSC_U2 0x6801c
3679# define TV_BU_MASK 0x07ff0000
3680# define TV_BU_SHIFT 16
646b4269 3681/*
585fb111
JB
3682 * U attenuation for component video.
3683 *
3684 * Stored in 1.9 fixed point.
3685 */
3686# define TV_AU_MASK 0x000003ff
3687# define TV_AU_SHIFT 0
3688
3689#define TV_CSC_V 0x68020
3690# define TV_RV_MASK 0x0fff0000
3691# define TV_RV_SHIFT 16
3692# define TV_GV_MASK 0x000007ff
3693# define TV_GV_SHIFT 0
3694
3695#define TV_CSC_V2 0x68024
3696# define TV_BV_MASK 0x07ff0000
3697# define TV_BV_SHIFT 16
646b4269 3698/*
585fb111
JB
3699 * V attenuation for component video.
3700 *
3701 * Stored in 1.9 fixed point.
3702 */
3703# define TV_AV_MASK 0x000007ff
3704# define TV_AV_SHIFT 0
3705
3706#define TV_CLR_KNOBS 0x68028
646b4269 3707/* 2s-complement brightness adjustment */
585fb111
JB
3708# define TV_BRIGHTNESS_MASK 0xff000000
3709# define TV_BRIGHTNESS_SHIFT 24
646b4269 3710/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3711# define TV_CONTRAST_MASK 0x00ff0000
3712# define TV_CONTRAST_SHIFT 16
646b4269 3713/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3714# define TV_SATURATION_MASK 0x0000ff00
3715# define TV_SATURATION_SHIFT 8
646b4269 3716/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3717# define TV_HUE_MASK 0x000000ff
3718# define TV_HUE_SHIFT 0
3719
3720#define TV_CLR_LEVEL 0x6802c
646b4269 3721/* Controls the DAC level for black */
585fb111
JB
3722# define TV_BLACK_LEVEL_MASK 0x01ff0000
3723# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3724/* Controls the DAC level for blanking */
585fb111
JB
3725# define TV_BLANK_LEVEL_MASK 0x000001ff
3726# define TV_BLANK_LEVEL_SHIFT 0
3727
3728#define TV_H_CTL_1 0x68030
646b4269 3729/* Number of pixels in the hsync. */
585fb111
JB
3730# define TV_HSYNC_END_MASK 0x1fff0000
3731# define TV_HSYNC_END_SHIFT 16
646b4269 3732/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3733# define TV_HTOTAL_MASK 0x00001fff
3734# define TV_HTOTAL_SHIFT 0
3735
3736#define TV_H_CTL_2 0x68034
646b4269 3737/* Enables the colorburst (needed for non-component color) */
585fb111 3738# define TV_BURST_ENA (1 << 31)
646b4269 3739/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3740# define TV_HBURST_START_SHIFT 16
3741# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3742/* Length of the colorburst */
585fb111
JB
3743# define TV_HBURST_LEN_SHIFT 0
3744# define TV_HBURST_LEN_MASK 0x0001fff
3745
3746#define TV_H_CTL_3 0x68038
646b4269 3747/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3748# define TV_HBLANK_END_SHIFT 16
3749# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3750/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3751# define TV_HBLANK_START_SHIFT 0
3752# define TV_HBLANK_START_MASK 0x0001fff
3753
3754#define TV_V_CTL_1 0x6803c
646b4269 3755/* XXX */
585fb111
JB
3756# define TV_NBR_END_SHIFT 16
3757# define TV_NBR_END_MASK 0x07ff0000
646b4269 3758/* XXX */
585fb111
JB
3759# define TV_VI_END_F1_SHIFT 8
3760# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3761/* XXX */
585fb111
JB
3762# define TV_VI_END_F2_SHIFT 0
3763# define TV_VI_END_F2_MASK 0x0000003f
3764
3765#define TV_V_CTL_2 0x68040
646b4269 3766/* Length of vsync, in half lines */
585fb111
JB
3767# define TV_VSYNC_LEN_MASK 0x07ff0000
3768# define TV_VSYNC_LEN_SHIFT 16
646b4269 3769/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3770 * number of half lines.
3771 */
3772# define TV_VSYNC_START_F1_MASK 0x00007f00
3773# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3774/*
585fb111
JB
3775 * Offset of the start of vsync in field 2, measured in one less than the
3776 * number of half lines.
3777 */
3778# define TV_VSYNC_START_F2_MASK 0x0000007f
3779# define TV_VSYNC_START_F2_SHIFT 0
3780
3781#define TV_V_CTL_3 0x68044
646b4269 3782/* Enables generation of the equalization signal */
585fb111 3783# define TV_EQUAL_ENA (1 << 31)
646b4269 3784/* Length of vsync, in half lines */
585fb111
JB
3785# define TV_VEQ_LEN_MASK 0x007f0000
3786# define TV_VEQ_LEN_SHIFT 16
646b4269 3787/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3788 * the number of half lines.
3789 */
3790# define TV_VEQ_START_F1_MASK 0x0007f00
3791# define TV_VEQ_START_F1_SHIFT 8
646b4269 3792/*
585fb111
JB
3793 * Offset of the start of equalization in field 2, measured in one less than
3794 * the number of half lines.
3795 */
3796# define TV_VEQ_START_F2_MASK 0x000007f
3797# define TV_VEQ_START_F2_SHIFT 0
3798
3799#define TV_V_CTL_4 0x68048
646b4269 3800/*
585fb111
JB
3801 * Offset to start of vertical colorburst, measured in one less than the
3802 * number of lines from vertical start.
3803 */
3804# define TV_VBURST_START_F1_MASK 0x003f0000
3805# define TV_VBURST_START_F1_SHIFT 16
646b4269 3806/*
585fb111
JB
3807 * Offset to the end of vertical colorburst, measured in one less than the
3808 * number of lines from the start of NBR.
3809 */
3810# define TV_VBURST_END_F1_MASK 0x000000ff
3811# define TV_VBURST_END_F1_SHIFT 0
3812
3813#define TV_V_CTL_5 0x6804c
646b4269 3814/*
585fb111
JB
3815 * Offset to start of vertical colorburst, measured in one less than the
3816 * number of lines from vertical start.
3817 */
3818# define TV_VBURST_START_F2_MASK 0x003f0000
3819# define TV_VBURST_START_F2_SHIFT 16
646b4269 3820/*
585fb111
JB
3821 * Offset to the end of vertical colorburst, measured in one less than the
3822 * number of lines from the start of NBR.
3823 */
3824# define TV_VBURST_END_F2_MASK 0x000000ff
3825# define TV_VBURST_END_F2_SHIFT 0
3826
3827#define TV_V_CTL_6 0x68050
646b4269 3828/*
585fb111
JB
3829 * Offset to start of vertical colorburst, measured in one less than the
3830 * number of lines from vertical start.
3831 */
3832# define TV_VBURST_START_F3_MASK 0x003f0000
3833# define TV_VBURST_START_F3_SHIFT 16
646b4269 3834/*
585fb111
JB
3835 * Offset to the end of vertical colorburst, measured in one less than the
3836 * number of lines from the start of NBR.
3837 */
3838# define TV_VBURST_END_F3_MASK 0x000000ff
3839# define TV_VBURST_END_F3_SHIFT 0
3840
3841#define TV_V_CTL_7 0x68054
646b4269 3842/*
585fb111
JB
3843 * Offset to start of vertical colorburst, measured in one less than the
3844 * number of lines from vertical start.
3845 */
3846# define TV_VBURST_START_F4_MASK 0x003f0000
3847# define TV_VBURST_START_F4_SHIFT 16
646b4269 3848/*
585fb111
JB
3849 * Offset to the end of vertical colorburst, measured in one less than the
3850 * number of lines from the start of NBR.
3851 */
3852# define TV_VBURST_END_F4_MASK 0x000000ff
3853# define TV_VBURST_END_F4_SHIFT 0
3854
3855#define TV_SC_CTL_1 0x68060
646b4269 3856/* Turns on the first subcarrier phase generation DDA */
585fb111 3857# define TV_SC_DDA1_EN (1 << 31)
646b4269 3858/* Turns on the first subcarrier phase generation DDA */
585fb111 3859# define TV_SC_DDA2_EN (1 << 30)
646b4269 3860/* Turns on the first subcarrier phase generation DDA */
585fb111 3861# define TV_SC_DDA3_EN (1 << 29)
646b4269 3862/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3863# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3864/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3865# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3866/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3867# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3868/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3869# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3870/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3871# define TV_BURST_LEVEL_MASK 0x00ff0000
3872# define TV_BURST_LEVEL_SHIFT 16
646b4269 3873/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3874# define TV_SCDDA1_INC_MASK 0x00000fff
3875# define TV_SCDDA1_INC_SHIFT 0
3876
3877#define TV_SC_CTL_2 0x68064
646b4269 3878/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3879# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3880# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3881/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3882# define TV_SCDDA2_INC_MASK 0x00007fff
3883# define TV_SCDDA2_INC_SHIFT 0
3884
3885#define TV_SC_CTL_3 0x68068
646b4269 3886/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3887# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3888# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3889/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3890# define TV_SCDDA3_INC_MASK 0x00007fff
3891# define TV_SCDDA3_INC_SHIFT 0
3892
3893#define TV_WIN_POS 0x68070
646b4269 3894/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3895# define TV_XPOS_MASK 0x1fff0000
3896# define TV_XPOS_SHIFT 16
646b4269 3897/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3898# define TV_YPOS_MASK 0x00000fff
3899# define TV_YPOS_SHIFT 0
3900
3901#define TV_WIN_SIZE 0x68074
646b4269 3902/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3903# define TV_XSIZE_MASK 0x1fff0000
3904# define TV_XSIZE_SHIFT 16
646b4269 3905/*
585fb111
JB
3906 * Vertical size of the display window, measured in pixels.
3907 *
3908 * Must be even for interlaced modes.
3909 */
3910# define TV_YSIZE_MASK 0x00000fff
3911# define TV_YSIZE_SHIFT 0
3912
3913#define TV_FILTER_CTL_1 0x68080
646b4269 3914/*
585fb111
JB
3915 * Enables automatic scaling calculation.
3916 *
3917 * If set, the rest of the registers are ignored, and the calculated values can
3918 * be read back from the register.
3919 */
3920# define TV_AUTO_SCALE (1 << 31)
646b4269 3921/*
585fb111
JB
3922 * Disables the vertical filter.
3923 *
3924 * This is required on modes more than 1024 pixels wide */
3925# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3926/* Enables adaptive vertical filtering */
585fb111
JB
3927# define TV_VADAPT (1 << 28)
3928# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3929/* Selects the least adaptive vertical filtering mode */
585fb111 3930# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3931/* Selects the moderately adaptive vertical filtering mode */
585fb111 3932# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3933/* Selects the most adaptive vertical filtering mode */
585fb111 3934# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3935/*
585fb111
JB
3936 * Sets the horizontal scaling factor.
3937 *
3938 * This should be the fractional part of the horizontal scaling factor divided
3939 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3940 *
3941 * (src width - 1) / ((oversample * dest width) - 1)
3942 */
3943# define TV_HSCALE_FRAC_MASK 0x00003fff
3944# define TV_HSCALE_FRAC_SHIFT 0
3945
3946#define TV_FILTER_CTL_2 0x68084
646b4269 3947/*
585fb111
JB
3948 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3949 *
3950 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3951 */
3952# define TV_VSCALE_INT_MASK 0x00038000
3953# define TV_VSCALE_INT_SHIFT 15
646b4269 3954/*
585fb111
JB
3955 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3956 *
3957 * \sa TV_VSCALE_INT_MASK
3958 */
3959# define TV_VSCALE_FRAC_MASK 0x00007fff
3960# define TV_VSCALE_FRAC_SHIFT 0
3961
3962#define TV_FILTER_CTL_3 0x68088
646b4269 3963/*
585fb111
JB
3964 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3965 *
3966 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3967 *
3968 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3969 */
3970# define TV_VSCALE_IP_INT_MASK 0x00038000
3971# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3972/*
585fb111
JB
3973 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3974 *
3975 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3976 *
3977 * \sa TV_VSCALE_IP_INT_MASK
3978 */
3979# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3980# define TV_VSCALE_IP_FRAC_SHIFT 0
3981
3982#define TV_CC_CONTROL 0x68090
3983# define TV_CC_ENABLE (1 << 31)
646b4269 3984/*
585fb111
JB
3985 * Specifies which field to send the CC data in.
3986 *
3987 * CC data is usually sent in field 0.
3988 */
3989# define TV_CC_FID_MASK (1 << 27)
3990# define TV_CC_FID_SHIFT 27
646b4269 3991/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3992# define TV_CC_HOFF_MASK 0x03ff0000
3993# define TV_CC_HOFF_SHIFT 16
646b4269 3994/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3995# define TV_CC_LINE_MASK 0x0000003f
3996# define TV_CC_LINE_SHIFT 0
3997
3998#define TV_CC_DATA 0x68094
3999# define TV_CC_RDY (1 << 31)
646b4269 4000/* Second word of CC data to be transmitted. */
585fb111
JB
4001# define TV_CC_DATA_2_MASK 0x007f0000
4002# define TV_CC_DATA_2_SHIFT 16
646b4269 4003/* First word of CC data to be transmitted. */
585fb111
JB
4004# define TV_CC_DATA_1_MASK 0x0000007f
4005# define TV_CC_DATA_1_SHIFT 0
4006
4007#define TV_H_LUMA_0 0x68100
4008#define TV_H_LUMA_59 0x681ec
4009#define TV_H_CHROMA_0 0x68200
4010#define TV_H_CHROMA_59 0x682ec
4011#define TV_V_LUMA_0 0x68300
4012#define TV_V_LUMA_42 0x683a8
4013#define TV_V_CHROMA_0 0x68400
4014#define TV_V_CHROMA_42 0x684a8
4015
040d87f1 4016/* Display Port */
32f9d658 4017#define DP_A 0x64000 /* eDP */
040d87f1
KP
4018#define DP_B 0x64100
4019#define DP_C 0x64200
4020#define DP_D 0x64300
4021
4022#define DP_PORT_EN (1 << 31)
4023#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4024#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4025#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4026#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4027
040d87f1
KP
4028/* Link training mode - select a suitable mode for each stage */
4029#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4030#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4031#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4032#define DP_LINK_TRAIN_OFF (3 << 28)
4033#define DP_LINK_TRAIN_MASK (3 << 28)
4034#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4035#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4036#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4037
8db9d77b
ZW
4038/* CPT Link training mode */
4039#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4040#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4041#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4042#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4043#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4044#define DP_LINK_TRAIN_SHIFT_CPT 8
4045
040d87f1
KP
4046/* Signal voltages. These are mostly controlled by the other end */
4047#define DP_VOLTAGE_0_4 (0 << 25)
4048#define DP_VOLTAGE_0_6 (1 << 25)
4049#define DP_VOLTAGE_0_8 (2 << 25)
4050#define DP_VOLTAGE_1_2 (3 << 25)
4051#define DP_VOLTAGE_MASK (7 << 25)
4052#define DP_VOLTAGE_SHIFT 25
4053
4054/* Signal pre-emphasis levels, like voltages, the other end tells us what
4055 * they want
4056 */
4057#define DP_PRE_EMPHASIS_0 (0 << 22)
4058#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4059#define DP_PRE_EMPHASIS_6 (2 << 22)
4060#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4061#define DP_PRE_EMPHASIS_MASK (7 << 22)
4062#define DP_PRE_EMPHASIS_SHIFT 22
4063
4064/* How many wires to use. I guess 3 was too hard */
17aa6be9 4065#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
4066#define DP_PORT_WIDTH_MASK (7 << 19)
4067
4068/* Mystic DPCD version 1.1 special mode */
4069#define DP_ENHANCED_FRAMING (1 << 18)
4070
32f9d658
ZW
4071/* eDP */
4072#define DP_PLL_FREQ_270MHZ (0 << 16)
4073#define DP_PLL_FREQ_160MHZ (1 << 16)
4074#define DP_PLL_FREQ_MASK (3 << 16)
4075
646b4269 4076/* locked once port is enabled */
040d87f1
KP
4077#define DP_PORT_REVERSAL (1 << 15)
4078
32f9d658
ZW
4079/* eDP */
4080#define DP_PLL_ENABLE (1 << 14)
4081
646b4269 4082/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4083#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4084
4085#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4086#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4087
646b4269 4088/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4089#define DP_COLOR_RANGE_16_235 (1 << 8)
4090
646b4269 4091/* Turn on the audio link */
040d87f1
KP
4092#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4093
646b4269 4094/* vs and hs sync polarity */
040d87f1
KP
4095#define DP_SYNC_VS_HIGH (1 << 4)
4096#define DP_SYNC_HS_HIGH (1 << 3)
4097
646b4269 4098/* A fantasy */
040d87f1
KP
4099#define DP_DETECTED (1 << 2)
4100
646b4269 4101/* The aux channel provides a way to talk to the
040d87f1
KP
4102 * signal sink for DDC etc. Max packet size supported
4103 * is 20 bytes in each direction, hence the 5 fixed
4104 * data registers
4105 */
32f9d658
ZW
4106#define DPA_AUX_CH_CTL 0x64010
4107#define DPA_AUX_CH_DATA1 0x64014
4108#define DPA_AUX_CH_DATA2 0x64018
4109#define DPA_AUX_CH_DATA3 0x6401c
4110#define DPA_AUX_CH_DATA4 0x64020
4111#define DPA_AUX_CH_DATA5 0x64024
4112
040d87f1
KP
4113#define DPB_AUX_CH_CTL 0x64110
4114#define DPB_AUX_CH_DATA1 0x64114
4115#define DPB_AUX_CH_DATA2 0x64118
4116#define DPB_AUX_CH_DATA3 0x6411c
4117#define DPB_AUX_CH_DATA4 0x64120
4118#define DPB_AUX_CH_DATA5 0x64124
4119
4120#define DPC_AUX_CH_CTL 0x64210
4121#define DPC_AUX_CH_DATA1 0x64214
4122#define DPC_AUX_CH_DATA2 0x64218
4123#define DPC_AUX_CH_DATA3 0x6421c
4124#define DPC_AUX_CH_DATA4 0x64220
4125#define DPC_AUX_CH_DATA5 0x64224
4126
4127#define DPD_AUX_CH_CTL 0x64310
4128#define DPD_AUX_CH_DATA1 0x64314
4129#define DPD_AUX_CH_DATA2 0x64318
4130#define DPD_AUX_CH_DATA3 0x6431c
4131#define DPD_AUX_CH_DATA4 0x64320
4132#define DPD_AUX_CH_DATA5 0x64324
4133
4134#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4135#define DP_AUX_CH_CTL_DONE (1 << 30)
4136#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4137#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4138#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4139#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4140#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4141#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4142#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4143#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4144#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4145#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4146#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4147#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4148#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4149#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4150#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4151#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4152#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4153#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4154#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4155#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4156#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4157#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4158#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4159#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4160#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4161
4162/*
4163 * Computing GMCH M and N values for the Display Port link
4164 *
4165 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4166 *
4167 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4168 *
4169 * The GMCH value is used internally
4170 *
4171 * bytes_per_pixel is the number of bytes coming out of the plane,
4172 * which is after the LUTs, so we want the bytes for our color format.
4173 * For our current usage, this is always 3, one byte for R, G and B.
4174 */
e3b95f1e
DV
4175#define _PIPEA_DATA_M_G4X 0x70050
4176#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4177
4178/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4179#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4180#define TU_SIZE_SHIFT 25
a65851af 4181#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4182
a65851af
VS
4183#define DATA_LINK_M_N_MASK (0xffffff)
4184#define DATA_LINK_N_MAX (0x800000)
040d87f1 4185
e3b95f1e
DV
4186#define _PIPEA_DATA_N_G4X 0x70054
4187#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4188#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4189
4190/*
4191 * Computing Link M and N values for the Display Port link
4192 *
4193 * Link M / N = pixel_clock / ls_clk
4194 *
4195 * (the DP spec calls pixel_clock the 'strm_clk')
4196 *
4197 * The Link value is transmitted in the Main Stream
4198 * Attributes and VB-ID.
4199 */
4200
e3b95f1e
DV
4201#define _PIPEA_LINK_M_G4X 0x70060
4202#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4203#define PIPEA_DP_LINK_M_MASK (0xffffff)
4204
e3b95f1e
DV
4205#define _PIPEA_LINK_N_G4X 0x70064
4206#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4207#define PIPEA_DP_LINK_N_MASK (0xffffff)
4208
e3b95f1e
DV
4209#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4210#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4211#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4212#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4213
585fb111
JB
4214/* Display & cursor control */
4215
4216/* Pipe A */
a57c774a 4217#define _PIPEADSL 0x70000
837ba00f
PZ
4218#define DSL_LINEMASK_GEN2 0x00000fff
4219#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4220#define _PIPEACONF 0x70008
5eddb70b
CW
4221#define PIPECONF_ENABLE (1<<31)
4222#define PIPECONF_DISABLE 0
4223#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4224#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4225#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4226#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4227#define PIPECONF_SINGLE_WIDE 0
4228#define PIPECONF_PIPE_UNLOCKED 0
4229#define PIPECONF_PIPE_LOCKED (1<<25)
4230#define PIPECONF_PALETTE 0
4231#define PIPECONF_GAMMA (1<<24)
585fb111 4232#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4233#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4234#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4235/* Note that pre-gen3 does not support interlaced display directly. Panel
4236 * fitting must be disabled on pre-ilk for interlaced. */
4237#define PIPECONF_PROGRESSIVE (0 << 21)
4238#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4239#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4240#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4241#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4242/* Ironlake and later have a complete new set of values for interlaced. PFIT
4243 * means panel fitter required, PF means progressive fetch, DBL means power
4244 * saving pixel doubling. */
4245#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4246#define PIPECONF_INTERLACED_ILK (3 << 21)
4247#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4248#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4249#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4250#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4251#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4252#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4253#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4254#define PIPECONF_BPC_MASK (0x7 << 5)
4255#define PIPECONF_8BPC (0<<5)
4256#define PIPECONF_10BPC (1<<5)
4257#define PIPECONF_6BPC (2<<5)
4258#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4259#define PIPECONF_DITHER_EN (1<<4)
4260#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4261#define PIPECONF_DITHER_TYPE_SP (0<<2)
4262#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4263#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4264#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4265#define _PIPEASTAT 0x70024
585fb111 4266#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4267#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4268#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4269#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4270#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4271#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4272#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4273#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4274#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4275#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4276#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4277#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4278#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4279#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4280#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4281#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4282#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4283#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4284#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4285#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4286#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4287#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4288#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4289#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4290#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4291#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4292#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4293#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4294#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4295#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4296#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4297#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4298#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4299#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4300#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4301#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4302#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4303#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4304#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4305#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4306#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4307#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4308#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4309#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4310#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4311#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4312
755e9019
ID
4313#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4314#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4315
84fd4f4e
RB
4316#define PIPE_A_OFFSET 0x70000
4317#define PIPE_B_OFFSET 0x71000
4318#define PIPE_C_OFFSET 0x72000
4319#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4320/*
4321 * There's actually no pipe EDP. Some pipe registers have
4322 * simply shifted from the pipe to the transcoder, while
4323 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4324 * to access such registers in transcoder EDP.
4325 */
4326#define PIPE_EDP_OFFSET 0x7f000
4327
5c969aa7
DL
4328#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4329 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4330 dev_priv->info.display_mmio_offset)
a57c774a
AK
4331
4332#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4333#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4334#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4335#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4336#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 4337
756f85cf
PZ
4338#define _PIPE_MISC_A 0x70030
4339#define _PIPE_MISC_B 0x71030
4340#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4341#define PIPEMISC_DITHER_8_BPC (0<<5)
4342#define PIPEMISC_DITHER_10_BPC (1<<5)
4343#define PIPEMISC_DITHER_6_BPC (2<<5)
4344#define PIPEMISC_DITHER_12_BPC (3<<5)
4345#define PIPEMISC_DITHER_ENABLE (1<<4)
4346#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4347#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 4348#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4349
b41fbda1 4350#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4351#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4352#define PIPEB_HLINE_INT_EN (1<<28)
4353#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4354#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4355#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4356#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4357#define PIPE_PSR_INT_EN (1<<22)
7983117f 4358#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4359#define PIPEA_HLINE_INT_EN (1<<20)
4360#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4361#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4362#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4363#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4364#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4365#define PIPEC_HLINE_INT_EN (1<<12)
4366#define PIPEC_VBLANK_INT_EN (1<<11)
4367#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4368#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4369#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4370
bf67a6fd
VS
4371#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4372#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4373#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4374#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4375#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4376#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4377#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4378#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4379#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4380#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4381#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4382#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4383#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4384#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4385#define DPINVGTT_EN_MASK_CHV 0xfff0000
4386#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4387#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4388#define PLANEC_INVALID_GTT_STATUS (1<<9)
4389#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4390#define CURSORB_INVALID_GTT_STATUS (1<<7)
4391#define CURSORA_INVALID_GTT_STATUS (1<<6)
4392#define SPRITED_INVALID_GTT_STATUS (1<<5)
4393#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4394#define PLANEB_INVALID_GTT_STATUS (1<<3)
4395#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4396#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4397#define PLANEA_INVALID_GTT_STATUS (1<<0)
4398#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4399#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4400
b5004720 4401#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4402#define DSPARB_CSTART_MASK (0x7f << 7)
4403#define DSPARB_CSTART_SHIFT 7
4404#define DSPARB_BSTART_MASK (0x7f)
4405#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4406#define DSPARB_BEND_SHIFT 9 /* on 855 */
4407#define DSPARB_AEND_SHIFT 0
4408
b5004720
VS
4409#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4410#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
4411
0a560674 4412/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4413#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4414#define DSPFW_SR_SHIFT 23
4415#define DSPFW_SR_MASK (0x1ff<<23)
4416#define DSPFW_CURSORB_SHIFT 16
4417#define DSPFW_CURSORB_MASK (0x3f<<16)
4418#define DSPFW_PLANEB_SHIFT 8
4419#define DSPFW_PLANEB_MASK (0x7f<<8)
4420#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4421#define DSPFW_PLANEA_SHIFT 0
4422#define DSPFW_PLANEA_MASK (0x7f<<0)
4423#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4424#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4425#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4426#define DSPFW_FBC_SR_SHIFT 28
4427#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4428#define DSPFW_FBC_HPLL_SR_SHIFT 24
4429#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4430#define DSPFW_SPRITEB_SHIFT (16)
4431#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4432#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4433#define DSPFW_CURSORA_SHIFT 8
4434#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4435#define DSPFW_PLANEC_OLD_SHIFT 0
4436#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4437#define DSPFW_SPRITEA_SHIFT 0
4438#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4439#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4440#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4441#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4442#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4443#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4444#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4445#define DSPFW_HPLL_CURSOR_SHIFT 16
4446#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4447#define DSPFW_HPLL_SR_SHIFT 0
4448#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4449
4450/* vlv/chv */
4451#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4452#define DSPFW_SPRITEB_WM1_SHIFT 16
4453#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4454#define DSPFW_CURSORA_WM1_SHIFT 8
4455#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4456#define DSPFW_SPRITEA_WM1_SHIFT 0
4457#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4458#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4459#define DSPFW_PLANEB_WM1_SHIFT 24
4460#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4461#define DSPFW_PLANEA_WM1_SHIFT 16
4462#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4463#define DSPFW_CURSORB_WM1_SHIFT 8
4464#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4465#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4466#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4467#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4468#define DSPFW_SR_WM1_SHIFT 0
4469#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4470#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4471#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4472#define DSPFW_SPRITED_WM1_SHIFT 24
4473#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4474#define DSPFW_SPRITED_SHIFT 16
15665979 4475#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4476#define DSPFW_SPRITEC_WM1_SHIFT 8
4477#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4478#define DSPFW_SPRITEC_SHIFT 0
15665979 4479#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
0a560674
VS
4480#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4481#define DSPFW_SPRITEF_WM1_SHIFT 24
4482#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4483#define DSPFW_SPRITEF_SHIFT 16
15665979 4484#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4485#define DSPFW_SPRITEE_WM1_SHIFT 8
4486#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4487#define DSPFW_SPRITEE_SHIFT 0
15665979 4488#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
0a560674
VS
4489#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4490#define DSPFW_PLANEC_WM1_SHIFT 24
4491#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4492#define DSPFW_PLANEC_SHIFT 16
15665979 4493#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4494#define DSPFW_CURSORC_WM1_SHIFT 8
4495#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4496#define DSPFW_CURSORC_SHIFT 0
4497#define DSPFW_CURSORC_MASK (0x3f<<0)
4498
4499/* vlv/chv high order bits */
4500#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4501#define DSPFW_SR_HI_SHIFT 24
ae80152d 4502#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4503#define DSPFW_SPRITEF_HI_SHIFT 23
4504#define DSPFW_SPRITEF_HI_MASK (1<<23)
4505#define DSPFW_SPRITEE_HI_SHIFT 22
4506#define DSPFW_SPRITEE_HI_MASK (1<<22)
4507#define DSPFW_PLANEC_HI_SHIFT 21
4508#define DSPFW_PLANEC_HI_MASK (1<<21)
4509#define DSPFW_SPRITED_HI_SHIFT 20
4510#define DSPFW_SPRITED_HI_MASK (1<<20)
4511#define DSPFW_SPRITEC_HI_SHIFT 16
4512#define DSPFW_SPRITEC_HI_MASK (1<<16)
4513#define DSPFW_PLANEB_HI_SHIFT 12
4514#define DSPFW_PLANEB_HI_MASK (1<<12)
4515#define DSPFW_SPRITEB_HI_SHIFT 8
4516#define DSPFW_SPRITEB_HI_MASK (1<<8)
4517#define DSPFW_SPRITEA_HI_SHIFT 4
4518#define DSPFW_SPRITEA_HI_MASK (1<<4)
4519#define DSPFW_PLANEA_HI_SHIFT 0
4520#define DSPFW_PLANEA_HI_MASK (1<<0)
4521#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4522#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4523#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4524#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4525#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4526#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4527#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4528#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4529#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4530#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4531#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4532#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4533#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4534#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4535#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4536#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4537#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4538#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4539#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4540#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4541#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4542
12a3c055 4543/* drain latency register values*/
1abc4dc7 4544#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4545#define DDL_CURSOR_SHIFT 24
01e184cc 4546#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4547#define DDL_PLANE_SHIFT 0
341c526f
VS
4548#define DDL_PRECISION_HIGH (1<<7)
4549#define DDL_PRECISION_LOW (0<<7)
0948c265 4550#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4551
c6beb13e
VS
4552#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4553#define CBR_PND_DEADLINE_DISABLE (1<<31)
4554
7662c8bd 4555/* FIFO watermark sizes etc */
0e442c60 4556#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4557#define I915_FIFO_LINE_SIZE 64
4558#define I830_FIFO_LINE_SIZE 32
0e442c60 4559
ceb04246 4560#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4561#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4562#define I965_FIFO_SIZE 512
4563#define I945_FIFO_SIZE 127
7662c8bd 4564#define I915_FIFO_SIZE 95
dff33cfc 4565#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4566#define I830_FIFO_SIZE 95
0e442c60 4567
ceb04246 4568#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4569#define G4X_MAX_WM 0x3f
7662c8bd
SL
4570#define I915_MAX_WM 0x3f
4571
f2b115e6
AJ
4572#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4573#define PINEVIEW_FIFO_LINE_SIZE 64
4574#define PINEVIEW_MAX_WM 0x1ff
4575#define PINEVIEW_DFT_WM 0x3f
4576#define PINEVIEW_DFT_HPLLOFF_WM 0
4577#define PINEVIEW_GUARD_WM 10
4578#define PINEVIEW_CURSOR_FIFO 64
4579#define PINEVIEW_CURSOR_MAX_WM 0x3f
4580#define PINEVIEW_CURSOR_DFT_WM 0
4581#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4582
ceb04246 4583#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4584#define I965_CURSOR_FIFO 64
4585#define I965_CURSOR_MAX_WM 32
4586#define I965_CURSOR_DFT_WM 8
7f8a8569 4587
fae1267d
PB
4588/* Watermark register definitions for SKL */
4589#define CUR_WM_A_0 0x70140
4590#define CUR_WM_B_0 0x71140
4591#define PLANE_WM_1_A_0 0x70240
4592#define PLANE_WM_1_B_0 0x71240
4593#define PLANE_WM_2_A_0 0x70340
4594#define PLANE_WM_2_B_0 0x71340
4595#define PLANE_WM_TRANS_1_A_0 0x70268
4596#define PLANE_WM_TRANS_1_B_0 0x71268
4597#define PLANE_WM_TRANS_2_A_0 0x70368
4598#define PLANE_WM_TRANS_2_B_0 0x71368
4599#define CUR_WM_TRANS_A_0 0x70168
4600#define CUR_WM_TRANS_B_0 0x71168
4601#define PLANE_WM_EN (1 << 31)
4602#define PLANE_WM_LINES_SHIFT 14
4603#define PLANE_WM_LINES_MASK 0x1f
4604#define PLANE_WM_BLOCKS_MASK 0x3ff
4605
4606#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4607#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4608#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4609
4610#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4611#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4612#define _PLANE_WM_BASE(pipe, plane) \
4613 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4614#define PLANE_WM(pipe, plane, level) \
4615 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4616#define _PLANE_WM_TRANS_1(pipe) \
4617 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4618#define _PLANE_WM_TRANS_2(pipe) \
4619 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4620#define PLANE_WM_TRANS(pipe, plane) \
4621 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4622
7f8a8569
ZW
4623/* define the Watermark register on Ironlake */
4624#define WM0_PIPEA_ILK 0x45100
1996d624 4625#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4626#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4627#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4628#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4629#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4630
4631#define WM0_PIPEB_ILK 0x45104
d6c892df 4632#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4633#define WM1_LP_ILK 0x45108
4634#define WM1_LP_SR_EN (1<<31)
4635#define WM1_LP_LATENCY_SHIFT 24
4636#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4637#define WM1_LP_FBC_MASK (0xf<<20)
4638#define WM1_LP_FBC_SHIFT 20
416f4727 4639#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4640#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4641#define WM1_LP_SR_SHIFT 8
1996d624 4642#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4643#define WM2_LP_ILK 0x4510c
4644#define WM2_LP_EN (1<<31)
4645#define WM3_LP_ILK 0x45110
4646#define WM3_LP_EN (1<<31)
4647#define WM1S_LP_ILK 0x45120
b840d907
JB
4648#define WM2S_LP_IVB 0x45124
4649#define WM3S_LP_IVB 0x45128
dd8849c8 4650#define WM1S_LP_EN (1<<31)
7f8a8569 4651
cca32e9a
PZ
4652#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4653 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4654 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4655
7f8a8569
ZW
4656/* Memory latency timer register */
4657#define MLTR_ILK 0x11222
b79d4990
JB
4658#define MLTR_WM1_SHIFT 0
4659#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4660/* the unit of memory self-refresh latency time is 0.5us */
4661#define ILK_SRLT_MASK 0x3f
4662
1398261a
YL
4663
4664/* the address where we get all kinds of latency value */
4665#define SSKPD 0x5d10
4666#define SSKPD_WM_MASK 0x3f
4667#define SSKPD_WM0_SHIFT 0
4668#define SSKPD_WM1_SHIFT 8
4669#define SSKPD_WM2_SHIFT 16
4670#define SSKPD_WM3_SHIFT 24
4671
585fb111
JB
4672/*
4673 * The two pipe frame counter registers are not synchronized, so
4674 * reading a stable value is somewhat tricky. The following code
4675 * should work:
4676 *
4677 * do {
4678 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4679 * PIPE_FRAME_HIGH_SHIFT;
4680 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4681 * PIPE_FRAME_LOW_SHIFT);
4682 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4683 * PIPE_FRAME_HIGH_SHIFT);
4684 * } while (high1 != high2);
4685 * frame = (high1 << 8) | low1;
4686 */
25a2e2d0 4687#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4688#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4689#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4690#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4691#define PIPE_FRAME_LOW_MASK 0xff000000
4692#define PIPE_FRAME_LOW_SHIFT 24
4693#define PIPE_PIXEL_MASK 0x00ffffff
4694#define PIPE_PIXEL_SHIFT 0
9880b7a5 4695/* GM45+ just has to be different */
eb6008ad
RB
4696#define _PIPEA_FRMCOUNT_GM45 0x70040
4697#define _PIPEA_FLIPCOUNT_GM45 0x70044
4698#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4699#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4700
4701/* Cursor A & B regs */
5efb3e28 4702#define _CURACNTR 0x70080
14b60391
JB
4703/* Old style CUR*CNTR flags (desktop 8xx) */
4704#define CURSOR_ENABLE 0x80000000
4705#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4706#define CURSOR_STRIDE_SHIFT 28
4707#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4708#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4709#define CURSOR_FORMAT_SHIFT 24
4710#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4711#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4712#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4713#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4714#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4715#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4716/* New style CUR*CNTR flags */
4717#define CURSOR_MODE 0x27
585fb111 4718#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4719#define CURSOR_MODE_128_32B_AX 0x02
4720#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4721#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4722#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4723#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4724#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4725#define MCURSOR_PIPE_SELECT (1 << 28)
4726#define MCURSOR_PIPE_A 0x00
4727#define MCURSOR_PIPE_B (1 << 28)
585fb111 4728#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4729#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4730#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4731#define _CURABASE 0x70084
4732#define _CURAPOS 0x70088
585fb111
JB
4733#define CURSOR_POS_MASK 0x007FF
4734#define CURSOR_POS_SIGN 0x8000
4735#define CURSOR_X_SHIFT 0
4736#define CURSOR_Y_SHIFT 16
14b60391 4737#define CURSIZE 0x700a0
5efb3e28
VS
4738#define _CURBCNTR 0x700c0
4739#define _CURBBASE 0x700c4
4740#define _CURBPOS 0x700c8
585fb111 4741
65a21cd6
JB
4742#define _CURBCNTR_IVB 0x71080
4743#define _CURBBASE_IVB 0x71084
4744#define _CURBPOS_IVB 0x71088
4745
5efb3e28
VS
4746#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4747 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4748 dev_priv->info.display_mmio_offset)
4749
4750#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4751#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4752#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4753
5efb3e28
VS
4754#define CURSOR_A_OFFSET 0x70080
4755#define CURSOR_B_OFFSET 0x700c0
4756#define CHV_CURSOR_C_OFFSET 0x700e0
4757#define IVB_CURSOR_B_OFFSET 0x71080
4758#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4759
585fb111 4760/* Display A control */
a57c774a 4761#define _DSPACNTR 0x70180
585fb111
JB
4762#define DISPLAY_PLANE_ENABLE (1<<31)
4763#define DISPLAY_PLANE_DISABLE 0
4764#define DISPPLANE_GAMMA_ENABLE (1<<30)
4765#define DISPPLANE_GAMMA_DISABLE 0
4766#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4767#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4768#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4769#define DISPPLANE_BGRA555 (0x3<<26)
4770#define DISPPLANE_BGRX555 (0x4<<26)
4771#define DISPPLANE_BGRX565 (0x5<<26)
4772#define DISPPLANE_BGRX888 (0x6<<26)
4773#define DISPPLANE_BGRA888 (0x7<<26)
4774#define DISPPLANE_RGBX101010 (0x8<<26)
4775#define DISPPLANE_RGBA101010 (0x9<<26)
4776#define DISPPLANE_BGRX101010 (0xa<<26)
4777#define DISPPLANE_RGBX161616 (0xc<<26)
4778#define DISPPLANE_RGBX888 (0xe<<26)
4779#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4780#define DISPPLANE_STEREO_ENABLE (1<<25)
4781#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4782#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4783#define DISPPLANE_SEL_PIPE_SHIFT 24
4784#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4785#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4786#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4787#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4788#define DISPPLANE_SRC_KEY_DISABLE 0
4789#define DISPPLANE_LINE_DOUBLE (1<<20)
4790#define DISPPLANE_NO_LINE_DOUBLE 0
4791#define DISPPLANE_STEREO_POLARITY_FIRST 0
4792#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4793#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4794#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4795#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4796#define DISPPLANE_TILED (1<<10)
c14b0485 4797#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4798#define _DSPAADDR 0x70184
4799#define _DSPASTRIDE 0x70188
4800#define _DSPAPOS 0x7018C /* reserved */
4801#define _DSPASIZE 0x70190
4802#define _DSPASURF 0x7019C /* 965+ only */
4803#define _DSPATILEOFF 0x701A4 /* 965+ only */
4804#define _DSPAOFFSET 0x701A4 /* HSW */
4805#define _DSPASURFLIVE 0x701AC
4806
4807#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4808#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4809#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4810#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4811#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4812#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4813#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4814#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4815#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4816#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4817
c14b0485
VS
4818/* CHV pipe B blender and primary plane */
4819#define _CHV_BLEND_A 0x60a00
4820#define CHV_BLEND_LEGACY (0<<30)
4821#define CHV_BLEND_ANDROID (1<<30)
4822#define CHV_BLEND_MPO (2<<30)
4823#define CHV_BLEND_MASK (3<<30)
4824#define _CHV_CANVAS_A 0x60a04
4825#define _PRIMPOS_A 0x60a08
4826#define _PRIMSIZE_A 0x60a0c
4827#define _PRIMCNSTALPHA_A 0x60a10
4828#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4829
4830#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4831#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4832#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4833#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4834#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4835
446f2545
AR
4836/* Display/Sprite base address macros */
4837#define DISP_BASEADDR_MASK (0xfffff000)
4838#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4839#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4840
585fb111 4841/* VBIOS flags */
5c969aa7
DL
4842#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4843#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4844#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4845#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4846#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4847#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4848#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4849#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4850#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4851#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4852#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4853#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4854#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4855
4856/* Pipe B */
5c969aa7
DL
4857#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4858#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4859#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4860#define _PIPEBFRAMEHIGH 0x71040
4861#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4862#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4863#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4864
585fb111
JB
4865
4866/* Display B control */
5c969aa7 4867#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4868#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4869#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4870#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4871#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4872#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4873#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4874#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4875#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4876#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4877#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4878#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4879#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4880
b840d907
JB
4881/* Sprite A control */
4882#define _DVSACNTR 0x72180
4883#define DVS_ENABLE (1<<31)
4884#define DVS_GAMMA_ENABLE (1<<30)
4885#define DVS_PIXFORMAT_MASK (3<<25)
4886#define DVS_FORMAT_YUV422 (0<<25)
4887#define DVS_FORMAT_RGBX101010 (1<<25)
4888#define DVS_FORMAT_RGBX888 (2<<25)
4889#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4890#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4891#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4892#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4893#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4894#define DVS_YUV_ORDER_YUYV (0<<16)
4895#define DVS_YUV_ORDER_UYVY (1<<16)
4896#define DVS_YUV_ORDER_YVYU (2<<16)
4897#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4898#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4899#define DVS_DEST_KEY (1<<2)
4900#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4901#define DVS_TILED (1<<10)
4902#define _DVSALINOFF 0x72184
4903#define _DVSASTRIDE 0x72188
4904#define _DVSAPOS 0x7218c
4905#define _DVSASIZE 0x72190
4906#define _DVSAKEYVAL 0x72194
4907#define _DVSAKEYMSK 0x72198
4908#define _DVSASURF 0x7219c
4909#define _DVSAKEYMAXVAL 0x721a0
4910#define _DVSATILEOFF 0x721a4
4911#define _DVSASURFLIVE 0x721ac
4912#define _DVSASCALE 0x72204
4913#define DVS_SCALE_ENABLE (1<<31)
4914#define DVS_FILTER_MASK (3<<29)
4915#define DVS_FILTER_MEDIUM (0<<29)
4916#define DVS_FILTER_ENHANCING (1<<29)
4917#define DVS_FILTER_SOFTENING (2<<29)
4918#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4919#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4920#define _DVSAGAMC 0x72300
4921
4922#define _DVSBCNTR 0x73180
4923#define _DVSBLINOFF 0x73184
4924#define _DVSBSTRIDE 0x73188
4925#define _DVSBPOS 0x7318c
4926#define _DVSBSIZE 0x73190
4927#define _DVSBKEYVAL 0x73194
4928#define _DVSBKEYMSK 0x73198
4929#define _DVSBSURF 0x7319c
4930#define _DVSBKEYMAXVAL 0x731a0
4931#define _DVSBTILEOFF 0x731a4
4932#define _DVSBSURFLIVE 0x731ac
4933#define _DVSBSCALE 0x73204
4934#define _DVSBGAMC 0x73300
4935
4936#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4937#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4938#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4939#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4940#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4941#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4942#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4943#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4944#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4945#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4946#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4947#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4948
4949#define _SPRA_CTL 0x70280
4950#define SPRITE_ENABLE (1<<31)
4951#define SPRITE_GAMMA_ENABLE (1<<30)
4952#define SPRITE_PIXFORMAT_MASK (7<<25)
4953#define SPRITE_FORMAT_YUV422 (0<<25)
4954#define SPRITE_FORMAT_RGBX101010 (1<<25)
4955#define SPRITE_FORMAT_RGBX888 (2<<25)
4956#define SPRITE_FORMAT_RGBX161616 (3<<25)
4957#define SPRITE_FORMAT_YUV444 (4<<25)
4958#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4959#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4960#define SPRITE_SOURCE_KEY (1<<22)
4961#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4962#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4963#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4964#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4965#define SPRITE_YUV_ORDER_YUYV (0<<16)
4966#define SPRITE_YUV_ORDER_UYVY (1<<16)
4967#define SPRITE_YUV_ORDER_YVYU (2<<16)
4968#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4969#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4970#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4971#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4972#define SPRITE_TILED (1<<10)
4973#define SPRITE_DEST_KEY (1<<2)
4974#define _SPRA_LINOFF 0x70284
4975#define _SPRA_STRIDE 0x70288
4976#define _SPRA_POS 0x7028c
4977#define _SPRA_SIZE 0x70290
4978#define _SPRA_KEYVAL 0x70294
4979#define _SPRA_KEYMSK 0x70298
4980#define _SPRA_SURF 0x7029c
4981#define _SPRA_KEYMAX 0x702a0
4982#define _SPRA_TILEOFF 0x702a4
c54173a8 4983#define _SPRA_OFFSET 0x702a4
32ae46bf 4984#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4985#define _SPRA_SCALE 0x70304
4986#define SPRITE_SCALE_ENABLE (1<<31)
4987#define SPRITE_FILTER_MASK (3<<29)
4988#define SPRITE_FILTER_MEDIUM (0<<29)
4989#define SPRITE_FILTER_ENHANCING (1<<29)
4990#define SPRITE_FILTER_SOFTENING (2<<29)
4991#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4992#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4993#define _SPRA_GAMC 0x70400
4994
4995#define _SPRB_CTL 0x71280
4996#define _SPRB_LINOFF 0x71284
4997#define _SPRB_STRIDE 0x71288
4998#define _SPRB_POS 0x7128c
4999#define _SPRB_SIZE 0x71290
5000#define _SPRB_KEYVAL 0x71294
5001#define _SPRB_KEYMSK 0x71298
5002#define _SPRB_SURF 0x7129c
5003#define _SPRB_KEYMAX 0x712a0
5004#define _SPRB_TILEOFF 0x712a4
c54173a8 5005#define _SPRB_OFFSET 0x712a4
32ae46bf 5006#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5007#define _SPRB_SCALE 0x71304
5008#define _SPRB_GAMC 0x71400
5009
5010#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5011#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5012#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5013#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5014#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5015#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5016#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5017#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5018#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5019#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 5020#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
5021#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5022#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 5023#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5024
921c3b67 5025#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5026#define SP_ENABLE (1<<31)
4ea67bc7 5027#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5028#define SP_PIXFORMAT_MASK (0xf<<26)
5029#define SP_FORMAT_YUV422 (0<<26)
5030#define SP_FORMAT_BGR565 (5<<26)
5031#define SP_FORMAT_BGRX8888 (6<<26)
5032#define SP_FORMAT_BGRA8888 (7<<26)
5033#define SP_FORMAT_RGBX1010102 (8<<26)
5034#define SP_FORMAT_RGBA1010102 (9<<26)
5035#define SP_FORMAT_RGBX8888 (0xe<<26)
5036#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5037#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5038#define SP_SOURCE_KEY (1<<22)
5039#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5040#define SP_YUV_ORDER_YUYV (0<<16)
5041#define SP_YUV_ORDER_UYVY (1<<16)
5042#define SP_YUV_ORDER_YVYU (2<<16)
5043#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5044#define SP_ROTATE_180 (1<<15)
7f1f3851 5045#define SP_TILED (1<<10)
c14b0485 5046#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5047#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5048#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5049#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5050#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5051#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5052#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5053#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5054#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5055#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5056#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5057#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5058#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5059
5060#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5061#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5062#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5063#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5064#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5065#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5066#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5067#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5068#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5069#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5070#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5071#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
5072
5073#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5074#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5075#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5076#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5077#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5078#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5079#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5080#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5081#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5082#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5083#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5084#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5085
6ca2aeb2
VS
5086/*
5087 * CHV pipe B sprite CSC
5088 *
5089 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5090 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5091 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5092 */
5093#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5094#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5095#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5096#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5097#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5098
5099#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5100#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5101#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5102#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5103#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5104#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5105#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5106
5107#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5108#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5109#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5110#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5111#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5112
5113#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5114#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5115#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5116#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5117#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5118
70d21f0e
DL
5119/* Skylake plane registers */
5120
5121#define _PLANE_CTL_1_A 0x70180
5122#define _PLANE_CTL_2_A 0x70280
5123#define _PLANE_CTL_3_A 0x70380
5124#define PLANE_CTL_ENABLE (1 << 31)
5125#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5126#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5127#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5128#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5129#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5130#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5131#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5132#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5133#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5134#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5135#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5136#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5137#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5138#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5139#define PLANE_CTL_ORDER_BGRX (0 << 20)
5140#define PLANE_CTL_ORDER_RGBX (1 << 20)
5141#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5142#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5143#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5144#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5145#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5146#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5147#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5148#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5149#define PLANE_CTL_TILED_MASK (0x7 << 10)
5150#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5151#define PLANE_CTL_TILED_X ( 1 << 10)
5152#define PLANE_CTL_TILED_Y ( 4 << 10)
5153#define PLANE_CTL_TILED_YF ( 5 << 10)
5154#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5155#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5156#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5157#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5158#define PLANE_CTL_ROTATE_MASK 0x3
5159#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5160#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5161#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5162#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5163#define _PLANE_STRIDE_1_A 0x70188
5164#define _PLANE_STRIDE_2_A 0x70288
5165#define _PLANE_STRIDE_3_A 0x70388
5166#define _PLANE_POS_1_A 0x7018c
5167#define _PLANE_POS_2_A 0x7028c
5168#define _PLANE_POS_3_A 0x7038c
5169#define _PLANE_SIZE_1_A 0x70190
5170#define _PLANE_SIZE_2_A 0x70290
5171#define _PLANE_SIZE_3_A 0x70390
5172#define _PLANE_SURF_1_A 0x7019c
5173#define _PLANE_SURF_2_A 0x7029c
5174#define _PLANE_SURF_3_A 0x7039c
5175#define _PLANE_OFFSET_1_A 0x701a4
5176#define _PLANE_OFFSET_2_A 0x702a4
5177#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5178#define _PLANE_KEYVAL_1_A 0x70194
5179#define _PLANE_KEYVAL_2_A 0x70294
5180#define _PLANE_KEYMSK_1_A 0x70198
5181#define _PLANE_KEYMSK_2_A 0x70298
5182#define _PLANE_KEYMAX_1_A 0x701a0
5183#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5184#define _PLANE_BUF_CFG_1_A 0x7027c
5185#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5186#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5187#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5188
5189#define _PLANE_CTL_1_B 0x71180
5190#define _PLANE_CTL_2_B 0x71280
5191#define _PLANE_CTL_3_B 0x71380
5192#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5193#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5194#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5195#define PLANE_CTL(pipe, plane) \
5196 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5197
5198#define _PLANE_STRIDE_1_B 0x71188
5199#define _PLANE_STRIDE_2_B 0x71288
5200#define _PLANE_STRIDE_3_B 0x71388
5201#define _PLANE_STRIDE_1(pipe) \
5202 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5203#define _PLANE_STRIDE_2(pipe) \
5204 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5205#define _PLANE_STRIDE_3(pipe) \
5206 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5207#define PLANE_STRIDE(pipe, plane) \
5208 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5209
5210#define _PLANE_POS_1_B 0x7118c
5211#define _PLANE_POS_2_B 0x7128c
5212#define _PLANE_POS_3_B 0x7138c
5213#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5214#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5215#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5216#define PLANE_POS(pipe, plane) \
5217 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5218
5219#define _PLANE_SIZE_1_B 0x71190
5220#define _PLANE_SIZE_2_B 0x71290
5221#define _PLANE_SIZE_3_B 0x71390
5222#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5223#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5224#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5225#define PLANE_SIZE(pipe, plane) \
5226 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5227
5228#define _PLANE_SURF_1_B 0x7119c
5229#define _PLANE_SURF_2_B 0x7129c
5230#define _PLANE_SURF_3_B 0x7139c
5231#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5232#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5233#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5234#define PLANE_SURF(pipe, plane) \
5235 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5236
5237#define _PLANE_OFFSET_1_B 0x711a4
5238#define _PLANE_OFFSET_2_B 0x712a4
5239#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5240#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5241#define PLANE_OFFSET(pipe, plane) \
5242 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5243
dc2a41b4
DL
5244#define _PLANE_KEYVAL_1_B 0x71194
5245#define _PLANE_KEYVAL_2_B 0x71294
5246#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5247#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5248#define PLANE_KEYVAL(pipe, plane) \
5249 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5250
5251#define _PLANE_KEYMSK_1_B 0x71198
5252#define _PLANE_KEYMSK_2_B 0x71298
5253#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5254#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5255#define PLANE_KEYMSK(pipe, plane) \
5256 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5257
5258#define _PLANE_KEYMAX_1_B 0x711a0
5259#define _PLANE_KEYMAX_2_B 0x712a0
5260#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5261#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5262#define PLANE_KEYMAX(pipe, plane) \
5263 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5264
8211bd5b
DL
5265#define _PLANE_BUF_CFG_1_B 0x7127c
5266#define _PLANE_BUF_CFG_2_B 0x7137c
5267#define _PLANE_BUF_CFG_1(pipe) \
5268 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5269#define _PLANE_BUF_CFG_2(pipe) \
5270 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5271#define PLANE_BUF_CFG(pipe, plane) \
5272 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5273
2cd601c6
CK
5274#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5275#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5276#define _PLANE_NV12_BUF_CFG_1(pipe) \
5277 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5278#define _PLANE_NV12_BUF_CFG_2(pipe) \
5279 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5280#define PLANE_NV12_BUF_CFG(pipe, plane) \
5281 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5282
8211bd5b
DL
5283/* SKL new cursor registers */
5284#define _CUR_BUF_CFG_A 0x7017c
5285#define _CUR_BUF_CFG_B 0x7117c
5286#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5287
585fb111
JB
5288/* VBIOS regs */
5289#define VGACNTRL 0x71400
5290# define VGA_DISP_DISABLE (1 << 31)
5291# define VGA_2X_MODE (1 << 30)
5292# define VGA_PIPE_B_SELECT (1 << 29)
5293
766aa1c4
VS
5294#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5295
f2b115e6 5296/* Ironlake */
b9055052
ZW
5297
5298#define CPU_VGACNTRL 0x41000
5299
5300#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5301#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5302#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5303#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5304#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5305#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5306#define DIGITAL_PORTA_NO_DETECT (0 << 0)
5307#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5308#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5309
5310/* refresh rate hardware control */
5311#define RR_HW_CTL 0x45300
5312#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5313#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5314
5315#define FDI_PLL_BIOS_0 0x46000
021357ac 5316#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
5317#define FDI_PLL_BIOS_1 0x46004
5318#define FDI_PLL_BIOS_2 0x46008
5319#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5320#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5321#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5322
8956c8bb
EA
5323#define PCH_3DCGDIS0 0x46020
5324# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5325# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5326
06f37751
EA
5327#define PCH_3DCGDIS1 0x46024
5328# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5329
b9055052
ZW
5330#define FDI_PLL_FREQ_CTL 0x46030
5331#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5332#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5333#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5334
5335
a57c774a 5336#define _PIPEA_DATA_M1 0x60030
5eddb70b 5337#define PIPE_DATA_M1_OFFSET 0
a57c774a 5338#define _PIPEA_DATA_N1 0x60034
5eddb70b 5339#define PIPE_DATA_N1_OFFSET 0
b9055052 5340
a57c774a 5341#define _PIPEA_DATA_M2 0x60038
5eddb70b 5342#define PIPE_DATA_M2_OFFSET 0
a57c774a 5343#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5344#define PIPE_DATA_N2_OFFSET 0
b9055052 5345
a57c774a 5346#define _PIPEA_LINK_M1 0x60040
5eddb70b 5347#define PIPE_LINK_M1_OFFSET 0
a57c774a 5348#define _PIPEA_LINK_N1 0x60044
5eddb70b 5349#define PIPE_LINK_N1_OFFSET 0
b9055052 5350
a57c774a 5351#define _PIPEA_LINK_M2 0x60048
5eddb70b 5352#define PIPE_LINK_M2_OFFSET 0
a57c774a 5353#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5354#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5355
5356/* PIPEB timing regs are same start from 0x61000 */
5357
a57c774a
AK
5358#define _PIPEB_DATA_M1 0x61030
5359#define _PIPEB_DATA_N1 0x61034
5360#define _PIPEB_DATA_M2 0x61038
5361#define _PIPEB_DATA_N2 0x6103c
5362#define _PIPEB_LINK_M1 0x61040
5363#define _PIPEB_LINK_N1 0x61044
5364#define _PIPEB_LINK_M2 0x61048
5365#define _PIPEB_LINK_N2 0x6104c
5366
5367#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5368#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5369#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5370#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5371#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5372#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5373#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5374#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5375
5376/* CPU panel fitter */
9db4a9c7
JB
5377/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5378#define _PFA_CTL_1 0x68080
5379#define _PFB_CTL_1 0x68880
b9055052 5380#define PF_ENABLE (1<<31)
13888d78
PZ
5381#define PF_PIPE_SEL_MASK_IVB (3<<29)
5382#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5383#define PF_FILTER_MASK (3<<23)
5384#define PF_FILTER_PROGRAMMED (0<<23)
5385#define PF_FILTER_MED_3x3 (1<<23)
5386#define PF_FILTER_EDGE_ENHANCE (2<<23)
5387#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5388#define _PFA_WIN_SZ 0x68074
5389#define _PFB_WIN_SZ 0x68874
5390#define _PFA_WIN_POS 0x68070
5391#define _PFB_WIN_POS 0x68870
5392#define _PFA_VSCALE 0x68084
5393#define _PFB_VSCALE 0x68884
5394#define _PFA_HSCALE 0x68090
5395#define _PFB_HSCALE 0x68890
5396
5397#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5398#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5399#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5400#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5401#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5402
bd2e244f
JB
5403#define _PSA_CTL 0x68180
5404#define _PSB_CTL 0x68980
5405#define PS_ENABLE (1<<31)
5406#define _PSA_WIN_SZ 0x68174
5407#define _PSB_WIN_SZ 0x68974
5408#define _PSA_WIN_POS 0x68170
5409#define _PSB_WIN_POS 0x68970
5410
5411#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5412#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5413#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5414
1c9a2d4a
CK
5415/*
5416 * Skylake scalers
5417 */
5418#define _PS_1A_CTRL 0x68180
5419#define _PS_2A_CTRL 0x68280
5420#define _PS_1B_CTRL 0x68980
5421#define _PS_2B_CTRL 0x68A80
5422#define _PS_1C_CTRL 0x69180
5423#define PS_SCALER_EN (1 << 31)
5424#define PS_SCALER_MODE_MASK (3 << 28)
5425#define PS_SCALER_MODE_DYN (0 << 28)
5426#define PS_SCALER_MODE_HQ (1 << 28)
5427#define PS_PLANE_SEL_MASK (7 << 25)
5428#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5429#define PS_FILTER_MASK (3 << 23)
5430#define PS_FILTER_MEDIUM (0 << 23)
5431#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5432#define PS_FILTER_BILINEAR (3 << 23)
5433#define PS_VERT3TAP (1 << 21)
5434#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5435#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5436#define PS_PWRUP_PROGRESS (1 << 17)
5437#define PS_V_FILTER_BYPASS (1 << 8)
5438#define PS_VADAPT_EN (1 << 7)
5439#define PS_VADAPT_MODE_MASK (3 << 5)
5440#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5441#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5442#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5443
5444#define _PS_PWR_GATE_1A 0x68160
5445#define _PS_PWR_GATE_2A 0x68260
5446#define _PS_PWR_GATE_1B 0x68960
5447#define _PS_PWR_GATE_2B 0x68A60
5448#define _PS_PWR_GATE_1C 0x69160
5449#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5450#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5451#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5452#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5453#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5454#define PS_PWR_GATE_SLPEN_8 0
5455#define PS_PWR_GATE_SLPEN_16 1
5456#define PS_PWR_GATE_SLPEN_24 2
5457#define PS_PWR_GATE_SLPEN_32 3
5458
5459#define _PS_WIN_POS_1A 0x68170
5460#define _PS_WIN_POS_2A 0x68270
5461#define _PS_WIN_POS_1B 0x68970
5462#define _PS_WIN_POS_2B 0x68A70
5463#define _PS_WIN_POS_1C 0x69170
5464
5465#define _PS_WIN_SZ_1A 0x68174
5466#define _PS_WIN_SZ_2A 0x68274
5467#define _PS_WIN_SZ_1B 0x68974
5468#define _PS_WIN_SZ_2B 0x68A74
5469#define _PS_WIN_SZ_1C 0x69174
5470
5471#define _PS_VSCALE_1A 0x68184
5472#define _PS_VSCALE_2A 0x68284
5473#define _PS_VSCALE_1B 0x68984
5474#define _PS_VSCALE_2B 0x68A84
5475#define _PS_VSCALE_1C 0x69184
5476
5477#define _PS_HSCALE_1A 0x68190
5478#define _PS_HSCALE_2A 0x68290
5479#define _PS_HSCALE_1B 0x68990
5480#define _PS_HSCALE_2B 0x68A90
5481#define _PS_HSCALE_1C 0x69190
5482
5483#define _PS_VPHASE_1A 0x68188
5484#define _PS_VPHASE_2A 0x68288
5485#define _PS_VPHASE_1B 0x68988
5486#define _PS_VPHASE_2B 0x68A88
5487#define _PS_VPHASE_1C 0x69188
5488
5489#define _PS_HPHASE_1A 0x68194
5490#define _PS_HPHASE_2A 0x68294
5491#define _PS_HPHASE_1B 0x68994
5492#define _PS_HPHASE_2B 0x68A94
5493#define _PS_HPHASE_1C 0x69194
5494
5495#define _PS_ECC_STAT_1A 0x681D0
5496#define _PS_ECC_STAT_2A 0x682D0
5497#define _PS_ECC_STAT_1B 0x689D0
5498#define _PS_ECC_STAT_2B 0x68AD0
5499#define _PS_ECC_STAT_1C 0x691D0
5500
5501#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5502#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5503 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5504 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5505#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5506 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5507 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5508#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5509 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5510 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5511#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5512 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5513 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5514#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5515 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5516 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5517#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5518 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5519 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5520#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5521 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5522 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5523#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5524 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5525 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5526#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5527 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5528 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5529
b9055052 5530/* legacy palette */
9db4a9c7
JB
5531#define _LGC_PALETTE_A 0x4a000
5532#define _LGC_PALETTE_B 0x4a800
5533#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 5534
42db64ef
PZ
5535#define _GAMMA_MODE_A 0x4a480
5536#define _GAMMA_MODE_B 0x4ac80
5537#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5538#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5539#define GAMMA_MODE_MODE_8BIT (0 << 0)
5540#define GAMMA_MODE_MODE_10BIT (1 << 0)
5541#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5542#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5543
b9055052
ZW
5544/* interrupts */
5545#define DE_MASTER_IRQ_CONTROL (1 << 31)
5546#define DE_SPRITEB_FLIP_DONE (1 << 29)
5547#define DE_SPRITEA_FLIP_DONE (1 << 28)
5548#define DE_PLANEB_FLIP_DONE (1 << 27)
5549#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5550#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5551#define DE_PCU_EVENT (1 << 25)
5552#define DE_GTT_FAULT (1 << 24)
5553#define DE_POISON (1 << 23)
5554#define DE_PERFORM_COUNTER (1 << 22)
5555#define DE_PCH_EVENT (1 << 21)
5556#define DE_AUX_CHANNEL_A (1 << 20)
5557#define DE_DP_A_HOTPLUG (1 << 19)
5558#define DE_GSE (1 << 18)
5559#define DE_PIPEB_VBLANK (1 << 15)
5560#define DE_PIPEB_EVEN_FIELD (1 << 14)
5561#define DE_PIPEB_ODD_FIELD (1 << 13)
5562#define DE_PIPEB_LINE_COMPARE (1 << 12)
5563#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5564#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5565#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5566#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5567#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5568#define DE_PIPEA_EVEN_FIELD (1 << 6)
5569#define DE_PIPEA_ODD_FIELD (1 << 5)
5570#define DE_PIPEA_LINE_COMPARE (1 << 4)
5571#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5572#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5573#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5574#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5575#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5576
b1f14ad0 5577/* More Ivybridge lolz */
8664281b 5578#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5579#define DE_GSE_IVB (1<<29)
5580#define DE_PCH_EVENT_IVB (1<<28)
5581#define DE_DP_A_HOTPLUG_IVB (1<<27)
5582#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5583#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5584#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5585#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5586#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5587#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5588#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5589#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5590#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5591#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5592#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5593#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5594
7eea1ddf
JB
5595#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5596#define MASTER_INTERRUPT_ENABLE (1<<31)
5597
b9055052
ZW
5598#define DEISR 0x44000
5599#define DEIMR 0x44004
5600#define DEIIR 0x44008
5601#define DEIER 0x4400c
5602
b9055052
ZW
5603#define GTISR 0x44010
5604#define GTIMR 0x44014
5605#define GTIIR 0x44018
5606#define GTIER 0x4401c
5607
abd58f01
BW
5608#define GEN8_MASTER_IRQ 0x44200
5609#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5610#define GEN8_PCU_IRQ (1<<30)
5611#define GEN8_DE_PCH_IRQ (1<<23)
5612#define GEN8_DE_MISC_IRQ (1<<22)
5613#define GEN8_DE_PORT_IRQ (1<<20)
5614#define GEN8_DE_PIPE_C_IRQ (1<<18)
5615#define GEN8_DE_PIPE_B_IRQ (1<<17)
5616#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5617#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5618#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5619#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5620#define GEN8_GT_VCS2_IRQ (1<<3)
5621#define GEN8_GT_VCS1_IRQ (1<<2)
5622#define GEN8_GT_BCS_IRQ (1<<1)
5623#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5624
5625#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5626#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5627#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5628#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5629
5630#define GEN8_BCS_IRQ_SHIFT 16
5631#define GEN8_RCS_IRQ_SHIFT 0
5632#define GEN8_VCS2_IRQ_SHIFT 16
5633#define GEN8_VCS1_IRQ_SHIFT 0
5634#define GEN8_VECS_IRQ_SHIFT 0
5635
5636#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5637#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5638#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5639#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5640#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5641#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5642#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5643#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5644#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5645#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5646#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5647#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5648#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5649#define GEN8_PIPE_VSYNC (1 << 1)
5650#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5651#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5652#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5653#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5654#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5655#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5656#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5657#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5658#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5659#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5660#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5661#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5662 (GEN8_PIPE_CURSOR_FAULT | \
5663 GEN8_PIPE_SPRITE_FAULT | \
5664 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5665#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5666 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5667 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5668 GEN9_PIPE_PLANE3_FAULT | \
5669 GEN9_PIPE_PLANE2_FAULT | \
5670 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5671
5672#define GEN8_DE_PORT_ISR 0x44440
5673#define GEN8_DE_PORT_IMR 0x44444
5674#define GEN8_DE_PORT_IIR 0x44448
5675#define GEN8_DE_PORT_IER 0x4444c
88e04703
JB
5676#define GEN9_AUX_CHANNEL_D (1 << 27)
5677#define GEN9_AUX_CHANNEL_C (1 << 26)
5678#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5679#define BXT_DE_PORT_HP_DDIC (1 << 5)
5680#define BXT_DE_PORT_HP_DDIB (1 << 4)
5681#define BXT_DE_PORT_HP_DDIA (1 << 3)
5682#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5683 BXT_DE_PORT_HP_DDIB | \
5684 BXT_DE_PORT_HP_DDIC)
5685#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5686#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5687#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5688
5689#define GEN8_DE_MISC_ISR 0x44460
5690#define GEN8_DE_MISC_IMR 0x44464
5691#define GEN8_DE_MISC_IIR 0x44468
5692#define GEN8_DE_MISC_IER 0x4446c
5693#define GEN8_DE_MISC_GSE (1 << 27)
5694
5695#define GEN8_PCU_ISR 0x444e0
5696#define GEN8_PCU_IMR 0x444e4
5697#define GEN8_PCU_IIR 0x444e8
5698#define GEN8_PCU_IER 0x444ec
5699
e0a20ad7
SS
5700/* BXT hotplug control */
5701#define BXT_HOTPLUG_CTL 0xC4030
5702#define BXT_DDIA_HPD_ENABLE (1 << 28)
5703#define BXT_DDIA_HPD_STATUS (3 << 24)
5704#define BXT_DDIC_HPD_ENABLE (1 << 12)
5705#define BXT_DDIC_HPD_STATUS (3 << 8)
5706#define BXT_DDIB_HPD_ENABLE (1 << 4)
5707#define BXT_DDIB_HPD_STATUS (3 << 0)
5708#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5709 BXT_DDIB_HPD_ENABLE | \
5710 BXT_DDIC_HPD_ENABLE)
5711#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5712 BXT_DDIB_HPD_STATUS | \
5713 BXT_DDIC_HPD_STATUS)
5714
7f8a8569 5715#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5716/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5717#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5718#define ILK_DPARB_GATE (1<<22)
5719#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5720#define FUSE_STRAP 0x42014
5721#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5722#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5723#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5724#define ILK_HDCP_DISABLE (1 << 25)
5725#define ILK_eDP_A_DISABLE (1 << 24)
5726#define HSW_CDCLK_LIMIT (1 << 24)
5727#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5728
5729#define ILK_DSPCLK_GATE_D 0x42020
5730#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5731#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5732#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5733#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5734#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5735
116ac8d2
EA
5736#define IVB_CHICKEN3 0x4200c
5737# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5738# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5739
90a88643 5740#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5741#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5742#define FORCE_ARB_IDLE_PLANES (1 << 14)
5743
fe4ab3ce
BW
5744#define _CHICKEN_PIPESL_1_A 0x420b0
5745#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5746#define HSW_FBCQ_DIS (1 << 22)
5747#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5748#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5749
553bd149
ZW
5750#define DISP_ARB_CTL 0x45000
5751#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5752#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5753#define DISP_ARB_CTL2 0x45004
5754#define DISP_DATA_PARTITION_5_6 (1<<6)
f8437dd1
VK
5755#define DBUF_CTL 0x45008
5756#define DBUF_POWER_REQUEST (1<<31)
5757#define DBUF_POWER_STATE (1<<30)
88a2b2a3
BW
5758#define GEN7_MSG_CTL 0x45010
5759#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5760#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5761#define HSW_NDE_RSTWRN_OPT 0x46408
5762#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5763
a9419e84
DL
5764#define SKL_DFSM 0x51000
5765#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5766#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5767#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5768#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5769#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5770
f1d3d34d 5771#define FF_SLICE_CS_CHICKEN2 0x20e4
2caa3b26
DL
5772#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5773
e4e0c058 5774/* GEN7 chicken */
d71de14d
KG
5775#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5776# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5777# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5778#define COMMON_SLICE_CHICKEN2 0x7014
5779# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5780
d0bbbc4f
DL
5781#define HIZ_CHICKEN 0x7018
5782# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5783# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5784
183c6dac
DL
5785#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5786#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5787
031994ee
VS
5788#define GEN7_L3SQCREG1 0xB010
5789#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5790
51ce4db1
RV
5791#define GEN8_L3SQCREG1 0xB100
5792#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5793
e4e0c058 5794#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5795#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5796#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5797#define GEN7_L3CNTLREG2 0xB020
5798#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5799
5800#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5801#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5802
61939d97
JB
5803#define GEN7_L3SQCREG4 0xb034
5804#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5805
8bc0ccf6
DL
5806#define GEN8_L3SQCREG4 0xb118
5807#define GEN8_LQSC_RO_PERF_DIS (1<<27)
5808
63801f21
BW
5809/* GEN8 chicken */
5810#define HDC_CHICKEN0 0x7300
2a0ee94f 5811#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 5812#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5813#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5814#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5815#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5816#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5817
38a39a7b
BW
5818/* GEN9 chicken */
5819#define SLICE_ECO_CHICKEN0 0x7308
5820#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5821
db099c8f
ED
5822/* WaCatErrorRejectionIssue */
5823#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5824#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5825
f3fc4884
FJ
5826#define HSW_SCRATCH1 0xb038
5827#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5828
77719d28
DL
5829#define BDW_SCRATCH1 0xb11c
5830#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5831
b9055052
ZW
5832/* PCH */
5833
23e81d69 5834/* south display engine interrupt: IBX */
776ad806
JB
5835#define SDE_AUDIO_POWER_D (1 << 27)
5836#define SDE_AUDIO_POWER_C (1 << 26)
5837#define SDE_AUDIO_POWER_B (1 << 25)
5838#define SDE_AUDIO_POWER_SHIFT (25)
5839#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5840#define SDE_GMBUS (1 << 24)
5841#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5842#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5843#define SDE_AUDIO_HDCP_MASK (3 << 22)
5844#define SDE_AUDIO_TRANSB (1 << 21)
5845#define SDE_AUDIO_TRANSA (1 << 20)
5846#define SDE_AUDIO_TRANS_MASK (3 << 20)
5847#define SDE_POISON (1 << 19)
5848/* 18 reserved */
5849#define SDE_FDI_RXB (1 << 17)
5850#define SDE_FDI_RXA (1 << 16)
5851#define SDE_FDI_MASK (3 << 16)
5852#define SDE_AUXD (1 << 15)
5853#define SDE_AUXC (1 << 14)
5854#define SDE_AUXB (1 << 13)
5855#define SDE_AUX_MASK (7 << 13)
5856/* 12 reserved */
b9055052
ZW
5857#define SDE_CRT_HOTPLUG (1 << 11)
5858#define SDE_PORTD_HOTPLUG (1 << 10)
5859#define SDE_PORTC_HOTPLUG (1 << 9)
5860#define SDE_PORTB_HOTPLUG (1 << 8)
5861#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5862#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5863 SDE_SDVOB_HOTPLUG | \
5864 SDE_PORTB_HOTPLUG | \
5865 SDE_PORTC_HOTPLUG | \
5866 SDE_PORTD_HOTPLUG)
776ad806
JB
5867#define SDE_TRANSB_CRC_DONE (1 << 5)
5868#define SDE_TRANSB_CRC_ERR (1 << 4)
5869#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5870#define SDE_TRANSA_CRC_DONE (1 << 2)
5871#define SDE_TRANSA_CRC_ERR (1 << 1)
5872#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5873#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5874
5875/* south display engine interrupt: CPT/PPT */
5876#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5877#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5878#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5879#define SDE_AUDIO_POWER_SHIFT_CPT 29
5880#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5881#define SDE_AUXD_CPT (1 << 27)
5882#define SDE_AUXC_CPT (1 << 26)
5883#define SDE_AUXB_CPT (1 << 25)
5884#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5885#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5886#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5887#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5888#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5889#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5890#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5891 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5892 SDE_PORTD_HOTPLUG_CPT | \
5893 SDE_PORTC_HOTPLUG_CPT | \
5894 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5895#define SDE_GMBUS_CPT (1 << 17)
8664281b 5896#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5897#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5898#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5899#define SDE_FDI_RXC_CPT (1 << 8)
5900#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5901#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5902#define SDE_FDI_RXB_CPT (1 << 4)
5903#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5904#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5905#define SDE_FDI_RXA_CPT (1 << 0)
5906#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5907 SDE_AUDIO_CP_REQ_B_CPT | \
5908 SDE_AUDIO_CP_REQ_A_CPT)
5909#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5910 SDE_AUDIO_CP_CHG_B_CPT | \
5911 SDE_AUDIO_CP_CHG_A_CPT)
5912#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5913 SDE_FDI_RXB_CPT | \
5914 SDE_FDI_RXA_CPT)
b9055052
ZW
5915
5916#define SDEISR 0xc4000
5917#define SDEIMR 0xc4004
5918#define SDEIIR 0xc4008
5919#define SDEIER 0xc400c
5920
8664281b 5921#define SERR_INT 0xc4040
de032bf4 5922#define SERR_INT_POISON (1<<31)
8664281b
PZ
5923#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5924#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5925#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5926#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5927
b9055052 5928/* digital port hotplug */
7fe0b973 5929#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5930#define PORTD_HOTPLUG_ENABLE (1 << 20)
5931#define PORTD_PULSE_DURATION_2ms (0)
5932#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5933#define PORTD_PULSE_DURATION_6ms (2 << 18)
5934#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5935#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5936#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5937#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5938#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5939#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5940#define PORTC_HOTPLUG_ENABLE (1 << 12)
5941#define PORTC_PULSE_DURATION_2ms (0)
5942#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5943#define PORTC_PULSE_DURATION_6ms (2 << 10)
5944#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5945#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5946#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5947#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5948#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5949#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
5950#define PORTB_HOTPLUG_ENABLE (1 << 4)
5951#define PORTB_PULSE_DURATION_2ms (0)
5952#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5953#define PORTB_PULSE_DURATION_6ms (2 << 2)
5954#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 5955#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
5956#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5957#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5958#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5959#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5960
5961#define PCH_GPIOA 0xc5010
5962#define PCH_GPIOB 0xc5014
5963#define PCH_GPIOC 0xc5018
5964#define PCH_GPIOD 0xc501c
5965#define PCH_GPIOE 0xc5020
5966#define PCH_GPIOF 0xc5024
5967
f0217c42
EA
5968#define PCH_GMBUS0 0xc5100
5969#define PCH_GMBUS1 0xc5104
5970#define PCH_GMBUS2 0xc5108
5971#define PCH_GMBUS3 0xc510c
5972#define PCH_GMBUS4 0xc5110
5973#define PCH_GMBUS5 0xc5120
5974
9db4a9c7
JB
5975#define _PCH_DPLL_A 0xc6014
5976#define _PCH_DPLL_B 0xc6018
e9a632a5 5977#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 5978
9db4a9c7 5979#define _PCH_FPA0 0xc6040
c1858123 5980#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
5981#define _PCH_FPA1 0xc6044
5982#define _PCH_FPB0 0xc6048
5983#define _PCH_FPB1 0xc604c
e9a632a5
DV
5984#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5985#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
5986
5987#define PCH_DPLL_TEST 0xc606c
5988
5989#define PCH_DREF_CONTROL 0xC6200
5990#define DREF_CONTROL_MASK 0x7fc3
5991#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5992#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5993#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5994#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5995#define DREF_SSC_SOURCE_DISABLE (0<<11)
5996#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 5997#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
5998#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5999#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6000#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6001#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6002#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6003#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6004#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6005#define DREF_SSC4_DOWNSPREAD (0<<6)
6006#define DREF_SSC4_CENTERSPREAD (1<<6)
6007#define DREF_SSC1_DISABLE (0<<1)
6008#define DREF_SSC1_ENABLE (1<<1)
6009#define DREF_SSC4_DISABLE (0)
6010#define DREF_SSC4_ENABLE (1)
6011
6012#define PCH_RAWCLK_FREQ 0xc6204
6013#define FDL_TP1_TIMER_SHIFT 12
6014#define FDL_TP1_TIMER_MASK (3<<12)
6015#define FDL_TP2_TIMER_SHIFT 10
6016#define FDL_TP2_TIMER_MASK (3<<10)
6017#define RAWCLK_FREQ_MASK 0x3ff
6018
6019#define PCH_DPLL_TMR_CFG 0xc6208
6020
6021#define PCH_SSC4_PARMS 0xc6210
6022#define PCH_SSC4_AUX_PARMS 0xc6214
6023
8db9d77b 6024#define PCH_DPLL_SEL 0xc7000
11887397
DV
6025#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6026#define TRANS_DPLLA_SEL(pipe) 0
6027#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 6028
b9055052
ZW
6029/* transcoder */
6030
275f01b2
DV
6031#define _PCH_TRANS_HTOTAL_A 0xe0000
6032#define TRANS_HTOTAL_SHIFT 16
6033#define TRANS_HACTIVE_SHIFT 0
6034#define _PCH_TRANS_HBLANK_A 0xe0004
6035#define TRANS_HBLANK_END_SHIFT 16
6036#define TRANS_HBLANK_START_SHIFT 0
6037#define _PCH_TRANS_HSYNC_A 0xe0008
6038#define TRANS_HSYNC_END_SHIFT 16
6039#define TRANS_HSYNC_START_SHIFT 0
6040#define _PCH_TRANS_VTOTAL_A 0xe000c
6041#define TRANS_VTOTAL_SHIFT 16
6042#define TRANS_VACTIVE_SHIFT 0
6043#define _PCH_TRANS_VBLANK_A 0xe0010
6044#define TRANS_VBLANK_END_SHIFT 16
6045#define TRANS_VBLANK_START_SHIFT 0
6046#define _PCH_TRANS_VSYNC_A 0xe0014
6047#define TRANS_VSYNC_END_SHIFT 16
6048#define TRANS_VSYNC_START_SHIFT 0
6049#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6050
e3b95f1e
DV
6051#define _PCH_TRANSA_DATA_M1 0xe0030
6052#define _PCH_TRANSA_DATA_N1 0xe0034
6053#define _PCH_TRANSA_DATA_M2 0xe0038
6054#define _PCH_TRANSA_DATA_N2 0xe003c
6055#define _PCH_TRANSA_LINK_M1 0xe0040
6056#define _PCH_TRANSA_LINK_N1 0xe0044
6057#define _PCH_TRANSA_LINK_M2 0xe0048
6058#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6059
2dcbc34d 6060/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6061#define _VIDEO_DIP_CTL_A 0xe0200
6062#define _VIDEO_DIP_DATA_A 0xe0208
6063#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6064#define GCP_COLOR_INDICATION (1 << 2)
6065#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6066#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6067
6068#define _VIDEO_DIP_CTL_B 0xe1200
6069#define _VIDEO_DIP_DATA_B 0xe1208
6070#define _VIDEO_DIP_GCP_B 0xe1210
6071
6072#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6073#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6074#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6075
2dcbc34d 6076/* Per-transcoder DIP controls (VLV) */
b906487c
VS
6077#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6078#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6079#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6080
b906487c
VS
6081#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6082#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6083#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6084
2dcbc34d
VS
6085#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6086#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6087#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6088
90b107c8 6089#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
6090 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6091 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 6092#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
6093 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6094 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 6095#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
6096 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6097 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6098
8c5f5f7c
ED
6099/* Haswell DIP controls */
6100#define HSW_VIDEO_DIP_CTL_A 0x60200
6101#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6102#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6103#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6104#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6105#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6106#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6107#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6108#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6109#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6110#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6111#define HSW_VIDEO_DIP_GCP_A 0x60210
6112
6113#define HSW_VIDEO_DIP_CTL_B 0x61200
6114#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6115#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6116#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6117#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6118#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6119#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6120#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6121#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6122#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6123#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6124#define HSW_VIDEO_DIP_GCP_B 0x61210
6125
7d9bcebe 6126#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 6127 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 6128#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 6129 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 6130#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 6131 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 6132#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 6133 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 6134#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 6135 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 6136#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 6137 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 6138
3f51e471
RV
6139#define HSW_STEREO_3D_CTL_A 0x70020
6140#define S3D_ENABLE (1<<31)
6141#define HSW_STEREO_3D_CTL_B 0x71020
6142
6143#define HSW_STEREO_3D_CTL(trans) \
a57c774a 6144 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 6145
275f01b2
DV
6146#define _PCH_TRANS_HTOTAL_B 0xe1000
6147#define _PCH_TRANS_HBLANK_B 0xe1004
6148#define _PCH_TRANS_HSYNC_B 0xe1008
6149#define _PCH_TRANS_VTOTAL_B 0xe100c
6150#define _PCH_TRANS_VBLANK_B 0xe1010
6151#define _PCH_TRANS_VSYNC_B 0xe1014
6152#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6153
6154#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6155#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6156#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6157#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6158#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6159#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6160#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6161 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6162
e3b95f1e
DV
6163#define _PCH_TRANSB_DATA_M1 0xe1030
6164#define _PCH_TRANSB_DATA_N1 0xe1034
6165#define _PCH_TRANSB_DATA_M2 0xe1038
6166#define _PCH_TRANSB_DATA_N2 0xe103c
6167#define _PCH_TRANSB_LINK_M1 0xe1040
6168#define _PCH_TRANSB_LINK_N1 0xe1044
6169#define _PCH_TRANSB_LINK_M2 0xe1048
6170#define _PCH_TRANSB_LINK_N2 0xe104c
6171
6172#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6173#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6174#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6175#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6176#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6177#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6178#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6179#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6180
ab9412ba
DV
6181#define _PCH_TRANSACONF 0xf0008
6182#define _PCH_TRANSBCONF 0xf1008
6183#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6184#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
6185#define TRANS_DISABLE (0<<31)
6186#define TRANS_ENABLE (1<<31)
6187#define TRANS_STATE_MASK (1<<30)
6188#define TRANS_STATE_DISABLE (0<<30)
6189#define TRANS_STATE_ENABLE (1<<30)
6190#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6191#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6192#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6193#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6194#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6195#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6196#define TRANS_INTERLACED (3<<21)
7c26e5c6 6197#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6198#define TRANS_8BPC (0<<5)
6199#define TRANS_10BPC (1<<5)
6200#define TRANS_6BPC (2<<5)
6201#define TRANS_12BPC (3<<5)
6202
ce40141f
DV
6203#define _TRANSA_CHICKEN1 0xf0060
6204#define _TRANSB_CHICKEN1 0xf1060
6205#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6206#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6207#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6208#define _TRANSA_CHICKEN2 0xf0064
6209#define _TRANSB_CHICKEN2 0xf1064
6210#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6211#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6212#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6213#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6214#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6215#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6216
291427f5
JB
6217#define SOUTH_CHICKEN1 0xc2000
6218#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6219#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6220#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6221#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6222#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 6223#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
6224#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6225#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6226#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6227
9db4a9c7
JB
6228#define _FDI_RXA_CHICKEN 0xc200c
6229#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6230#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6231#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 6232#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6233
382b0936 6234#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 6235#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6236#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6237#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6238#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6239
b9055052 6240/* CPU: FDI_TX */
9db4a9c7
JB
6241#define _FDI_TXA_CTL 0x60100
6242#define _FDI_TXB_CTL 0x61100
6243#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6244#define FDI_TX_DISABLE (0<<31)
6245#define FDI_TX_ENABLE (1<<31)
6246#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6247#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6248#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6249#define FDI_LINK_TRAIN_NONE (3<<28)
6250#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6251#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6252#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6253#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6254#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6255#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6256#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6257#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6258/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6259 SNB has different settings. */
6260/* SNB A-stepping */
6261#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6262#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6263#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6264#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6265/* SNB B-stepping */
6266#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6267#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6268#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6269#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6270#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6271#define FDI_DP_PORT_WIDTH_SHIFT 19
6272#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6273#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6274#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6275/* Ironlake: hardwired to 1 */
b9055052 6276#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6277
6278/* Ivybridge has different bits for lolz */
6279#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6280#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6281#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6282#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6283
b9055052 6284/* both Tx and Rx */
c4f9c4c2 6285#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6286#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6287#define FDI_SCRAMBLING_ENABLE (0<<7)
6288#define FDI_SCRAMBLING_DISABLE (1<<7)
6289
6290/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6291#define _FDI_RXA_CTL 0xf000c
6292#define _FDI_RXB_CTL 0xf100c
6293#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6294#define FDI_RX_ENABLE (1<<31)
b9055052 6295/* train, dp width same as FDI_TX */
357555c0
JB
6296#define FDI_FS_ERRC_ENABLE (1<<27)
6297#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6298#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6299#define FDI_8BPC (0<<16)
6300#define FDI_10BPC (1<<16)
6301#define FDI_6BPC (2<<16)
6302#define FDI_12BPC (3<<16)
3e68320e 6303#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6304#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6305#define FDI_RX_PLL_ENABLE (1<<13)
6306#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6307#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6308#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6309#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6310#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6311#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6312/* CPT */
6313#define FDI_AUTO_TRAINING (1<<10)
6314#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6315#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6316#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6317#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6318#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6319
04945641
PZ
6320#define _FDI_RXA_MISC 0xf0010
6321#define _FDI_RXB_MISC 0xf1010
6322#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6323#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6324#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6325#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6326#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6327#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6328#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6329#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6330
9db4a9c7
JB
6331#define _FDI_RXA_TUSIZE1 0xf0030
6332#define _FDI_RXA_TUSIZE2 0xf0038
6333#define _FDI_RXB_TUSIZE1 0xf1030
6334#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
6335#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6336#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6337
6338/* FDI_RX interrupt register format */
6339#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6340#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6341#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6342#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6343#define FDI_RX_FS_CODE_ERR (1<<6)
6344#define FDI_RX_FE_CODE_ERR (1<<5)
6345#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6346#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6347#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6348#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6349#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6350
9db4a9c7
JB
6351#define _FDI_RXA_IIR 0xf0014
6352#define _FDI_RXA_IMR 0xf0018
6353#define _FDI_RXB_IIR 0xf1014
6354#define _FDI_RXB_IMR 0xf1018
6355#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6356#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
6357
6358#define FDI_PLL_CTL_1 0xfe000
6359#define FDI_PLL_CTL_2 0xfe004
6360
b9055052
ZW
6361#define PCH_LVDS 0xe1180
6362#define LVDS_DETECTED (1 << 1)
6363
98364379 6364/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
6365#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6366#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6367#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6368#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
6369#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6370#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6371
6372#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6373#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6374#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6375#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6376#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 6377
453c5420
JB
6378#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6379#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6380#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6381 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6382#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6383 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6384#define VLV_PIPE_PP_DIVISOR(pipe) \
6385 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6386
b9055052
ZW
6387#define PCH_PP_STATUS 0xc7200
6388#define PCH_PP_CONTROL 0xc7204
4a655f04 6389#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6390#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
6391#define EDP_FORCE_VDD (1 << 3)
6392#define EDP_BLC_ENABLE (1 << 2)
6393#define PANEL_POWER_RESET (1 << 1)
6394#define PANEL_POWER_OFF (0 << 0)
6395#define PANEL_POWER_ON (1 << 0)
6396#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6397#define PANEL_PORT_SELECT_MASK (3 << 30)
6398#define PANEL_PORT_SELECT_LVDS (0 << 30)
6399#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6400#define PANEL_PORT_SELECT_DPC (2 << 30)
6401#define PANEL_PORT_SELECT_DPD (3 << 30)
6402#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6403#define PANEL_POWER_UP_DELAY_SHIFT 16
6404#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6405#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6406
b9055052 6407#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6408#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6409#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6410#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6411#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6412
b9055052 6413#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6414#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6415#define PP_REFERENCE_DIVIDER_SHIFT 8
6416#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6417#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6418
5eb08b69
ZW
6419#define PCH_DP_B 0xe4100
6420#define PCH_DPB_AUX_CH_CTL 0xe4110
6421#define PCH_DPB_AUX_CH_DATA1 0xe4114
6422#define PCH_DPB_AUX_CH_DATA2 0xe4118
6423#define PCH_DPB_AUX_CH_DATA3 0xe411c
6424#define PCH_DPB_AUX_CH_DATA4 0xe4120
6425#define PCH_DPB_AUX_CH_DATA5 0xe4124
6426
6427#define PCH_DP_C 0xe4200
6428#define PCH_DPC_AUX_CH_CTL 0xe4210
6429#define PCH_DPC_AUX_CH_DATA1 0xe4214
6430#define PCH_DPC_AUX_CH_DATA2 0xe4218
6431#define PCH_DPC_AUX_CH_DATA3 0xe421c
6432#define PCH_DPC_AUX_CH_DATA4 0xe4220
6433#define PCH_DPC_AUX_CH_DATA5 0xe4224
6434
6435#define PCH_DP_D 0xe4300
6436#define PCH_DPD_AUX_CH_CTL 0xe4310
6437#define PCH_DPD_AUX_CH_DATA1 0xe4314
6438#define PCH_DPD_AUX_CH_DATA2 0xe4318
6439#define PCH_DPD_AUX_CH_DATA3 0xe431c
6440#define PCH_DPD_AUX_CH_DATA4 0xe4320
6441#define PCH_DPD_AUX_CH_DATA5 0xe4324
6442
8db9d77b
ZW
6443/* CPT */
6444#define PORT_TRANS_A_SEL_CPT 0
6445#define PORT_TRANS_B_SEL_CPT (1<<29)
6446#define PORT_TRANS_C_SEL_CPT (2<<29)
6447#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6448#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6449#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6450#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6451#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6452#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
6453
6454#define TRANS_DP_CTL_A 0xe0300
6455#define TRANS_DP_CTL_B 0xe1300
6456#define TRANS_DP_CTL_C 0xe2300
23670b32 6457#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
6458#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6459#define TRANS_DP_PORT_SEL_B (0<<29)
6460#define TRANS_DP_PORT_SEL_C (1<<29)
6461#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6462#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6463#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6464#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6465#define TRANS_DP_AUDIO_ONLY (1<<26)
6466#define TRANS_DP_ENH_FRAMING (1<<18)
6467#define TRANS_DP_8BPC (0<<9)
6468#define TRANS_DP_10BPC (1<<9)
6469#define TRANS_DP_6BPC (2<<9)
6470#define TRANS_DP_12BPC (3<<9)
220cad3c 6471#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6472#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6473#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6474#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6475#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6476#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6477
6478/* SNB eDP training params */
6479/* SNB A-stepping */
6480#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6481#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6482#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6483#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6484/* SNB B-stepping */
3c5a62b5
YL
6485#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6486#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6487#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6488#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6489#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6490#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6491
1a2eb460
KP
6492/* IVB */
6493#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6494#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6495#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6496#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6497#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6498#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6499#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6500
6501/* legacy values */
6502#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6503#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6504#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6505#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6506#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6507
6508#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6509
9e72b46c
ID
6510#define VLV_PMWGICZ 0x1300a4
6511
cae5852d 6512#define FORCEWAKE 0xA18C
575155a9
JB
6513#define FORCEWAKE_VLV 0x1300b0
6514#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
6515#define FORCEWAKE_MEDIA_VLV 0x1300b8
6516#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 6517#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 6518#define FORCEWAKE_ACK 0x130090
d62b4892 6519#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
6520#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6521#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6522#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6523
d62b4892 6524#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6525#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6526#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6527#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6528#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6529#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6530#define FORCEWAKE_MEDIA_GEN9 0xa270
6531#define FORCEWAKE_RENDER_GEN9 0xa278
6532#define FORCEWAKE_BLITTER_GEN9 0xa188
6533#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6534#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6535#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6536#define FORCEWAKE_KERNEL 0x1
6537#define FORCEWAKE_USER 0x2
8d715f00
KP
6538#define FORCEWAKE_MT_ACK 0x130040
6539#define ECOBUS 0xa180
6540#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6541#define VLV_SPAREG2H 0xA194
8fd26859 6542
dd202c6d 6543#define GTFIFODBG 0x120000
90f256b5
VS
6544#define GT_FIFO_SBDROPERR (1<<6)
6545#define GT_FIFO_BLOBDROPERR (1<<5)
6546#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6547#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6548#define GT_FIFO_OVFERR (1<<2)
6549#define GT_FIFO_IAWRERR (1<<1)
6550#define GT_FIFO_IARDERR (1<<0)
6551
46520e2b
VS
6552#define GTFIFOCTL 0x120008
6553#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6554#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6555#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6556#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6557
05e21cc4
BW
6558#define HSW_IDICR 0x9008
6559#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6560#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6561#define EDRAM_ENABLED 0x1
05e21cc4 6562
80e829fa 6563#define GEN6_UCGCTL1 0x9400
e4443e45 6564# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6565# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6566# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6567
406478dc 6568#define GEN6_UCGCTL2 0x9404
f9fc42f4 6569# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6570# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6571# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6572# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6573# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6574# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6575
9e72b46c
ID
6576#define GEN6_UCGCTL3 0x9408
6577
e3f33d46
JB
6578#define GEN7_UCGCTL4 0x940c
6579#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6580
9e72b46c
ID
6581#define GEN6_RCGCTL1 0x9410
6582#define GEN6_RCGCTL2 0x9414
6583#define GEN6_RSTCTL 0x9420
6584
4f1ca9e9 6585#define GEN8_UCGCTL6 0x9430
9253c2e5 6586#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6587#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6588#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6589
9e72b46c 6590#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6591#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6592#define GEN6_TURBO_DISABLE (1<<31)
6593#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6594#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6595#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6596#define GEN6_OFFSET(x) ((x)<<19)
6597#define GEN6_AGGRESSIVE_TURBO (0<<15)
6598#define GEN6_RC_VIDEO_FREQ 0xA00C
6599#define GEN6_RC_CONTROL 0xA090
6600#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6601#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6602#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6603#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6604#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6605#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6606#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6607#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6608#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6609#define GEN6_RP_DOWN_TIMEOUT 0xA010
6610#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6611#define GEN6_RPSTAT1 0xA01C
ccab5c82 6612#define GEN6_CAGF_SHIFT 8
f82855d3 6613#define HSW_CAGF_SHIFT 7
de43ae9d 6614#define GEN9_CAGF_SHIFT 23
ccab5c82 6615#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6616#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6617#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8fd26859
CW
6618#define GEN6_RP_CONTROL 0xA024
6619#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6620#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6621#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6622#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6623#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6624#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6625#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6626#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6627#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6628#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6629#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6630#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6631#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6632#define GEN6_RP_UP_THRESHOLD 0xA02C
6633#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6634#define GEN6_RP_CUR_UP_EI 0xA050
6635#define GEN6_CURICONT_MASK 0xffffff
6636#define GEN6_RP_CUR_UP 0xA054
6637#define GEN6_CURBSYTAVG_MASK 0xffffff
6638#define GEN6_RP_PREV_UP 0xA058
6639#define GEN6_RP_CUR_DOWN_EI 0xA05C
6640#define GEN6_CURIAVG_MASK 0xffffff
6641#define GEN6_RP_CUR_DOWN 0xA060
6642#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6643#define GEN6_RP_UP_EI 0xA068
6644#define GEN6_RP_DOWN_EI 0xA06C
6645#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6646#define GEN6_RPDEUHWTC 0xA080
6647#define GEN6_RPDEUC 0xA084
6648#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6649#define GEN6_RC_STATE 0xA094
6650#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6651#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6652#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6653#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6654#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6655#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6656#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6657#define GEN6_RC1e_THRESHOLD 0xA0B4
6658#define GEN6_RC6_THRESHOLD 0xA0B8
6659#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6660#define VLV_RCEDATA 0xA0BC
8fd26859 6661#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6662#define GEN6_PMINTRMSK 0xA168
baccd458 6663#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6664#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6665#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6666#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6667#define GEN9_PG_ENABLE 0xA210
a4104c55
SK
6668#define GEN9_RENDER_PG_ENABLE (1<<0)
6669#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6670
a9da9bce
GS
6671#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6672#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6673#define PIXEL_OVERLAP_CNT_SHIFT 30
6674
8fd26859 6675#define GEN6_PMISR 0x44020
4912d041 6676#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6677#define GEN6_PMIIR 0x44028
6678#define GEN6_PMIER 0x4402C
6679#define GEN6_PM_MBOX_EVENT (1<<25)
6680#define GEN6_PM_THERMAL_EVENT (1<<24)
6681#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6682#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6683#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6684#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6685#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6686#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6687 GEN6_PM_RP_DOWN_THRESHOLD | \
6688 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6689
9e72b46c
ID
6690#define GEN7_GT_SCRATCH_BASE 0x4F100
6691#define GEN7_GT_SCRATCH_REG_NUM 8
6692
76c3552f
D
6693#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6694#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6695#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6696
cce66a28 6697#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6698#define VLV_COUNTER_CONTROL 0x138104
6699#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6700#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6701#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6702#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6703#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6704#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6705#define VLV_GT_RENDER_RC6 0x138108
6706#define VLV_GT_MEDIA_RC6 0x13810C
6707
cce66a28
BW
6708#define GEN6_GT_GFX_RC6p 0x13810C
6709#define GEN6_GT_GFX_RC6pp 0x138110
43cf3bf0
CW
6710#define VLV_RENDER_C0_COUNT 0x138118
6711#define VLV_MEDIA_C0_COUNT 0x13811C
cce66a28 6712
8fd26859
CW
6713#define GEN6_PCODE_MAILBOX 0x138124
6714#define GEN6_PCODE_READY (1<<31)
31643d54
BW
6715#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6716#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
6717#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6718#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 6719#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
6720#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6721#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6722#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6723#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6724#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
6725#define SKL_PCODE_CDCLK_CONTROL 0x7
6726#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6727#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
6728#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6729#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6730#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
6731#define GEN6_PCODE_READ_D_COMP 0x10
6732#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 6733#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6734#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6735#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6736#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6737#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6738#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6739#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6740
4d85529d
BW
6741#define GEN6_GT_CORE_STATUS 0x138060
6742#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6743#define GEN6_RCn_MASK 7
6744#define GEN6_RC0 0
6745#define GEN6_RC3 2
6746#define GEN6_RC6 3
6747#define GEN6_RC7 4
6748
5575f03a
JM
6749#define CHV_POWER_SS0_SIG1 0xa720
6750#define CHV_POWER_SS1_SIG1 0xa728
6751#define CHV_SS_PG_ENABLE (1<<1)
6752#define CHV_EU08_PG_ENABLE (1<<9)
6753#define CHV_EU19_PG_ENABLE (1<<17)
6754#define CHV_EU210_PG_ENABLE (1<<25)
6755
6756#define CHV_POWER_SS0_SIG2 0xa724
6757#define CHV_POWER_SS1_SIG2 0xa72c
6758#define CHV_EU311_PG_ENABLE (1<<1)
6759
1c046bc1 6760#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
7f992aba 6761#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 6762#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 6763
1c046bc1
JM
6764#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6765#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
7f992aba
JM
6766#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6767#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6768#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6769#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6770#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6771#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6772#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6773#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6774
e3689190
BW
6775#define GEN7_MISCCPCTL (0x9424)
6776#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6777
6778/* IVYBRIDGE DPF */
6779#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6780#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6781#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6782#define GEN7_PARITY_ERROR_VALID (1<<13)
6783#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6784#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6785#define GEN7_PARITY_ERROR_ROW(reg) \
6786 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6787#define GEN7_PARITY_ERROR_BANK(reg) \
6788 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6789#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6790 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6791#define GEN7_L3CDERRST1_ENABLE (1<<7)
6792
b9524a1e 6793#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6794#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6795#define GEN7_L3LOG_SIZE 0x80
6796
12f3382b
JB
6797#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6798#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6799#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6800#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 6801#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
6802#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6803
3ca5da43
DL
6804#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6805#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 6806#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 6807
c8966e10
KG
6808#define GEN8_ROW_CHICKEN 0xe4f0
6809#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6810#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6811
8ab43976
JB
6812#define GEN7_ROW_CHICKEN2 0xe4f4
6813#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6814#define DOP_CLOCK_GATING_DISABLE (1<<0)
6815
f3fc4884
FJ
6816#define HSW_ROW_CHICKEN3 0xe49c
6817#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6818
fd392b60 6819#define HALF_SLICE_CHICKEN3 0xe184
94411593 6820#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6821#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6822#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6823#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6824
cac23df4
NH
6825#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6826#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6827
c46f111f 6828/* Audio */
5c969aa7 6829#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6830#define INTEL_AUDIO_DEVCL 0x808629FB
6831#define INTEL_AUDIO_DEVBLC 0x80862801
6832#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6833
6834#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6835#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6836#define G4X_ELDV_DEVCTG (1 << 14)
6837#define G4X_ELD_ADDR_MASK (0xf << 5)
6838#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6839#define G4X_HDMIW_HDMIEDID 0x6210C
6840
c46f111f
JN
6841#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6842#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6843#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6844 _IBX_HDMIW_HDMIEDID_A, \
6845 _IBX_HDMIW_HDMIEDID_B)
6846#define _IBX_AUD_CNTL_ST_A 0xE20B4
6847#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6848#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6849 _IBX_AUD_CNTL_ST_A, \
6850 _IBX_AUD_CNTL_ST_B)
6851#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6852#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6853#define IBX_ELD_ACK (1 << 4)
1202b4c6 6854#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6855#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6856#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6857
c46f111f
JN
6858#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6859#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6860#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6861 _CPT_HDMIW_HDMIEDID_A, \
6862 _CPT_HDMIW_HDMIEDID_B)
6863#define _CPT_AUD_CNTL_ST_A 0xE50B4
6864#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6865#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6866 _CPT_AUD_CNTL_ST_A, \
6867 _CPT_AUD_CNTL_ST_B)
1202b4c6 6868#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6869
c46f111f
JN
6870#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6871#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6872#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6873 _VLV_HDMIW_HDMIEDID_A, \
6874 _VLV_HDMIW_HDMIEDID_B)
6875#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6876#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6877#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6878 _VLV_AUD_CNTL_ST_A, \
6879 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6880#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6881
ae662d31
EA
6882/* These are the 4 32-bit write offset registers for each stream
6883 * output buffer. It determines the offset from the
6884 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6885 */
6886#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6887
c46f111f
JN
6888#define _IBX_AUD_CONFIG_A 0xe2000
6889#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6890#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6891 _IBX_AUD_CONFIG_A, \
6892 _IBX_AUD_CONFIG_B)
6893#define _CPT_AUD_CONFIG_A 0xe5000
6894#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6895#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6896 _CPT_AUD_CONFIG_A, \
6897 _CPT_AUD_CONFIG_B)
6898#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6899#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6900#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6901 _VLV_AUD_CONFIG_A, \
6902 _VLV_AUD_CONFIG_B)
9ca2fe73 6903
b6daa025
WF
6904#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6905#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6906#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6907#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6908#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6909#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6910#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6911#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6912#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6913#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6914#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6915#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6916#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6917#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6918#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6919#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6920#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6921#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6922#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6923
9a78b6cc 6924/* HSW Audio */
c46f111f
JN
6925#define _HSW_AUD_CONFIG_A 0x65000
6926#define _HSW_AUD_CONFIG_B 0x65100
6927#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6928 _HSW_AUD_CONFIG_A, \
6929 _HSW_AUD_CONFIG_B)
6930
6931#define _HSW_AUD_MISC_CTRL_A 0x65010
6932#define _HSW_AUD_MISC_CTRL_B 0x65110
6933#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6934 _HSW_AUD_MISC_CTRL_A, \
6935 _HSW_AUD_MISC_CTRL_B)
6936
6937#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6938#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6939#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6940 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6941 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
6942
6943/* Audio Digital Converter */
c46f111f
JN
6944#define _HSW_AUD_DIG_CNVT_1 0x65080
6945#define _HSW_AUD_DIG_CNVT_2 0x65180
6946#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6947 _HSW_AUD_DIG_CNVT_1, \
6948 _HSW_AUD_DIG_CNVT_2)
6949#define DIP_PORT_SEL_MASK 0x3
6950
6951#define _HSW_AUD_EDID_DATA_A 0x65050
6952#define _HSW_AUD_EDID_DATA_B 0x65150
6953#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6954 _HSW_AUD_EDID_DATA_A, \
6955 _HSW_AUD_EDID_DATA_B)
6956
6957#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6958#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
6959#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6960#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6961#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6962#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 6963
9eb3a752 6964/* HSW Power Wells */
fa42e23c
PZ
6965#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6966#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6967#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6968#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
6969#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6970#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 6971#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
6972#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6973#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
6974#define HSW_PWR_WELL_FORCE_ON (1<<19)
6975#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 6976
94dd5138
S
6977/* SKL Fuse Status */
6978#define SKL_FUSE_STATUS 0x42000
6979#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6980#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6981#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6982#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6983
e7e104c3 6984/* Per-pipe DDI Function Control */
ad80a810
PZ
6985#define TRANS_DDI_FUNC_CTL_A 0x60400
6986#define TRANS_DDI_FUNC_CTL_B 0x61400
6987#define TRANS_DDI_FUNC_CTL_C 0x62400
6988#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
6989#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6990
ad80a810 6991#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 6992/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 6993#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 6994#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
6995#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6996#define TRANS_DDI_PORT_NONE (0<<28)
6997#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6998#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6999#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7000#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7001#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7002#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7003#define TRANS_DDI_BPC_MASK (7<<20)
7004#define TRANS_DDI_BPC_8 (0<<20)
7005#define TRANS_DDI_BPC_10 (1<<20)
7006#define TRANS_DDI_BPC_6 (2<<20)
7007#define TRANS_DDI_BPC_12 (3<<20)
7008#define TRANS_DDI_PVSYNC (1<<17)
7009#define TRANS_DDI_PHSYNC (1<<16)
7010#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7011#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7012#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7013#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7014#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7015#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7016#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7017
0e87f667
ED
7018/* DisplayPort Transport Control */
7019#define DP_TP_CTL_A 0x64040
7020#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
7021#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7022#define DP_TP_CTL_ENABLE (1<<31)
7023#define DP_TP_CTL_MODE_SST (0<<27)
7024#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7025#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7026#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7027#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7028#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7029#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7030#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7031#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7032#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7033#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7034#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7035
e411b2c1
ED
7036/* DisplayPort Transport Status */
7037#define DP_TP_STATUS_A 0x64044
7038#define DP_TP_STATUS_B 0x64144
5e49cea6 7039#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
7040#define DP_TP_STATUS_IDLE_DONE (1<<25)
7041#define DP_TP_STATUS_ACT_SENT (1<<24)
7042#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7043#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7044#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7045#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7046#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7047
03f896a1
ED
7048/* DDI Buffer Control */
7049#define DDI_BUF_CTL_A 0x64000
7050#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
7051#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7052#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7053#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7054#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7055#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7056#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7057#define DDI_A_4_LANES (1<<4)
17aa6be9 7058#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
7059#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7060
bb879a44
ED
7061/* DDI Buffer Translations */
7062#define DDI_BUF_TRANS_A 0x64E00
7063#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 7064#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 7065
7501a4d8
ED
7066/* Sideband Interface (SBI) is programmed indirectly, via
7067 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7068 * which contains the payload */
5e49cea6
PZ
7069#define SBI_ADDR 0xC6000
7070#define SBI_DATA 0xC6004
7501a4d8 7071#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
7072#define SBI_CTL_DEST_ICLK (0x0<<16)
7073#define SBI_CTL_DEST_MPHY (0x1<<16)
7074#define SBI_CTL_OP_IORD (0x2<<8)
7075#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7076#define SBI_CTL_OP_CRRD (0x6<<8)
7077#define SBI_CTL_OP_CRWR (0x7<<8)
7078#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7079#define SBI_RESPONSE_SUCCESS (0x0<<1)
7080#define SBI_BUSY (0x1<<0)
7081#define SBI_READY (0x0<<0)
52f025ef 7082
ccf1c867 7083/* SBI offsets */
5e49cea6 7084#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
7085#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7086#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7087#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7088#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7089#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7090#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 7091#define SBI_SSCCTL 0x020c
ccf1c867 7092#define SBI_SSCCTL6 0x060C
dde86e2d 7093#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7094#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
7095#define SBI_SSCAUXDIV6 0x0610
7096#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7097#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7098#define SBI_GEN0 0x1f00
7099#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7100
52f025ef 7101/* LPT PIXCLK_GATE */
5e49cea6 7102#define PIXCLK_GATE 0xC6020
745ca3be
PZ
7103#define PIXCLK_GATE_UNGATE (1<<0)
7104#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7105
e93ea06a 7106/* SPLL */
5e49cea6 7107#define SPLL_CTL 0x46020
e93ea06a 7108#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7109#define SPLL_PLL_SSC (1<<28)
7110#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7111#define SPLL_PLL_LCPLL (3<<28)
7112#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7113#define SPLL_PLL_FREQ_810MHz (0<<26)
7114#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7115#define SPLL_PLL_FREQ_2700MHz (2<<26)
7116#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7117
4dffc404 7118/* WRPLL */
5e49cea6
PZ
7119#define WRPLL_CTL1 0x46040
7120#define WRPLL_CTL2 0x46060
d452c5b6 7121#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 7122#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7123#define WRPLL_PLL_SSC (1<<28)
7124#define WRPLL_PLL_NON_SSC (2<<28)
7125#define WRPLL_PLL_LCPLL (3<<28)
7126#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7127/* WRPLL divider programming */
5e49cea6 7128#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7129#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7130#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7131#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7132#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7133#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7134#define WRPLL_DIVIDER_FB_SHIFT 16
7135#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7136
fec9181c
ED
7137/* Port clock selection */
7138#define PORT_CLK_SEL_A 0x46100
7139#define PORT_CLK_SEL_B 0x46104
5e49cea6 7140#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
7141#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7142#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7143#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7144#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7145#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7146#define PORT_CLK_SEL_WRPLL1 (4<<29)
7147#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7148#define PORT_CLK_SEL_NONE (7<<29)
11578553 7149#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7150
bb523fc0
PZ
7151/* Transcoder clock selection */
7152#define TRANS_CLK_SEL_A 0x46140
7153#define TRANS_CLK_SEL_B 0x46144
7154#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7155/* For each transcoder, we need to select the corresponding port clock */
7156#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7157#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 7158
a57c774a
AK
7159#define TRANSA_MSA_MISC 0x60410
7160#define TRANSB_MSA_MISC 0x61410
7161#define TRANSC_MSA_MISC 0x62410
7162#define TRANS_EDP_MSA_MISC 0x6f410
7163#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7164
c9809791
PZ
7165#define TRANS_MSA_SYNC_CLK (1<<0)
7166#define TRANS_MSA_6_BPC (0<<5)
7167#define TRANS_MSA_8_BPC (1<<5)
7168#define TRANS_MSA_10_BPC (2<<5)
7169#define TRANS_MSA_12_BPC (3<<5)
7170#define TRANS_MSA_16_BPC (4<<5)
dae84799 7171
90e8d31c 7172/* LCPLL Control */
5e49cea6 7173#define LCPLL_CTL 0x130040
90e8d31c
ED
7174#define LCPLL_PLL_DISABLE (1<<31)
7175#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7176#define LCPLL_CLK_FREQ_MASK (3<<26)
7177#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7178#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7179#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7180#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7181#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7182#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7183#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7184#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7185#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7186#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7187
326ac39b
S
7188/*
7189 * SKL Clocks
7190 */
7191
7192/* CDCLK_CTL */
7193#define CDCLK_CTL 0x46000
7194#define CDCLK_FREQ_SEL_MASK (3<<26)
7195#define CDCLK_FREQ_450_432 (0<<26)
7196#define CDCLK_FREQ_540 (1<<26)
7197#define CDCLK_FREQ_337_308 (2<<26)
7198#define CDCLK_FREQ_675_617 (3<<26)
7199#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7200
f8437dd1
VK
7201#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7202#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7203#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7204#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7205#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7206#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7207
326ac39b
S
7208/* LCPLL_CTL */
7209#define LCPLL1_CTL 0x46010
7210#define LCPLL2_CTL 0x46014
7211#define LCPLL_PLL_ENABLE (1<<31)
7212
7213/* DPLL control1 */
7214#define DPLL_CTRL1 0x6C058
7215#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7216#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7217#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7218#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7219#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7220#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7221#define DPLL_CTRL1_LINK_RATE_2700 0
7222#define DPLL_CTRL1_LINK_RATE_1350 1
7223#define DPLL_CTRL1_LINK_RATE_810 2
7224#define DPLL_CTRL1_LINK_RATE_1620 3
7225#define DPLL_CTRL1_LINK_RATE_1080 4
7226#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7227
7228/* DPLL control2 */
7229#define DPLL_CTRL2 0x6C05C
7230#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7231#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7232#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
7233#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7234#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7235
7236/* DPLL Status */
7237#define DPLL_STATUS 0x6C060
7238#define DPLL_LOCK(id) (1<<((id)*8))
7239
7240/* DPLL cfg */
7241#define DPLL1_CFGCR1 0x6C040
7242#define DPLL2_CFGCR1 0x6C048
7243#define DPLL3_CFGCR1 0x6C050
7244#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7245#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7246#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7247#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7248
7249#define DPLL1_CFGCR2 0x6C044
7250#define DPLL2_CFGCR2 0x6C04C
7251#define DPLL3_CFGCR2 0x6C054
7252#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7253#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7254#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7255#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7256#define DPLL_CFGCR2_KDIV(x) (x<<5)
7257#define DPLL_CFGCR2_KDIV_5 (0<<5)
7258#define DPLL_CFGCR2_KDIV_2 (1<<5)
7259#define DPLL_CFGCR2_KDIV_3 (2<<5)
7260#define DPLL_CFGCR2_KDIV_1 (3<<5)
7261#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7262#define DPLL_CFGCR2_PDIV(x) (x<<2)
7263#define DPLL_CFGCR2_PDIV_1 (0<<2)
7264#define DPLL_CFGCR2_PDIV_2 (1<<2)
7265#define DPLL_CFGCR2_PDIV_3 (2<<2)
7266#define DPLL_CFGCR2_PDIV_7 (4<<2)
7267#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7268
540e732c
S
7269#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7270#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7271
f8437dd1
VK
7272/* BXT display engine PLL */
7273#define BXT_DE_PLL_CTL 0x6d000
7274#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7275#define BXT_DE_PLL_RATIO_MASK 0xff
7276
7277#define BXT_DE_PLL_ENABLE 0x46070
7278#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7279#define BXT_DE_PLL_LOCK (1 << 30)
7280
664326f8
SK
7281/* GEN9 DC */
7282#define DC_STATE_EN 0x45504
7283#define DC_STATE_EN_UPTO_DC5 (1<<0)
7284#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7285#define DC_STATE_EN_UPTO_DC6 (2<<0)
7286#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7287
7288#define DC_STATE_DEBUG 0x45520
7289#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7290
9ccd5aeb
PZ
7291/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7292 * since on HSW we can't write to it using I915_WRITE. */
7293#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7294#define D_COMP_BDW 0x138144
be256dc7
PZ
7295#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7296#define D_COMP_COMP_FORCE (1<<8)
7297#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7298
69e94b7e
ED
7299/* Pipe WM_LINETIME - watermark line time */
7300#define PIPE_WM_LINETIME_A 0x45270
7301#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
7302#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7303 PIPE_WM_LINETIME_B)
7304#define PIPE_WM_LINETIME_MASK (0x1ff)
7305#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7306#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7307#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7308
7309/* SFUSE_STRAP */
5e49cea6 7310#define SFUSE_STRAP 0xc2014
658ac4c6
DL
7311#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7312#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
7313#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7314#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7315#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7316
801bcfff
PZ
7317#define WM_MISC 0x45260
7318#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7319
1544d9d5
ED
7320#define WM_DBG 0x45280
7321#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7322#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7323#define WM_DBG_DISALLOW_SPRITE (1<<2)
7324
86d3efce
VS
7325/* pipe CSC */
7326#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7327#define _PIPE_A_CSC_COEFF_BY 0x49014
7328#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7329#define _PIPE_A_CSC_COEFF_BU 0x4901c
7330#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7331#define _PIPE_A_CSC_COEFF_BV 0x49024
7332#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7333#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7334#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7335#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7336#define _PIPE_A_CSC_PREOFF_HI 0x49030
7337#define _PIPE_A_CSC_PREOFF_ME 0x49034
7338#define _PIPE_A_CSC_PREOFF_LO 0x49038
7339#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7340#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7341#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7342
7343#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7344#define _PIPE_B_CSC_COEFF_BY 0x49114
7345#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7346#define _PIPE_B_CSC_COEFF_BU 0x4911c
7347#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7348#define _PIPE_B_CSC_COEFF_BV 0x49124
7349#define _PIPE_B_CSC_MODE 0x49128
7350#define _PIPE_B_CSC_PREOFF_HI 0x49130
7351#define _PIPE_B_CSC_PREOFF_ME 0x49134
7352#define _PIPE_B_CSC_PREOFF_LO 0x49138
7353#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7354#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7355#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7356
86d3efce
VS
7357#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7358#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7359#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7360#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7361#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7362#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7363#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7364#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7365#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7366#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7367#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7368#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7369#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7370
e7d7cad0
JN
7371/* MIPI DSI registers */
7372
7373#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14
JN
7374
7375#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
7376#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7377#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7378#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7379#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7380#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7381#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7382#define DUAL_LINK_MODE_MASK (1 << 26)
7383#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7384#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7385#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7386#define FLOPPED_HSTX (1 << 23)
7387#define DE_INVERT (1 << 19) /* XXX */
7388#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7389#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7390#define AFE_LATCHOUT (1 << 17)
7391#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7392#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7393#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7394#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7395#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7396#define CSB_SHIFT 9
7397#define CSB_MASK (3 << 9)
7398#define CSB_20MHZ (0 << 9)
7399#define CSB_10MHZ (1 << 9)
7400#define CSB_40MHZ (2 << 9)
7401#define BANDGAP_MASK (1 << 8)
7402#define BANDGAP_PNW_CIRCUIT (0 << 8)
7403#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7404#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7405#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7406#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7407#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7408#define TEARING_EFFECT_MASK (3 << 2)
7409#define TEARING_EFFECT_OFF (0 << 2)
7410#define TEARING_EFFECT_DSI (1 << 2)
7411#define TEARING_EFFECT_GPIO (2 << 2)
7412#define LANE_CONFIGURATION_SHIFT 0
7413#define LANE_CONFIGURATION_MASK (3 << 0)
7414#define LANE_CONFIGURATION_4LANE (0 << 0)
7415#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7416#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7417
7418#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
7419#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7420#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7421 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7422#define TEARING_EFFECT_DELAY_SHIFT 0
7423#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7424
7425/* XXX: all bits reserved */
4ad83e94 7426#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7427
7428/* MIPI DSI Controller and D-PHY registers */
7429
4ad83e94 7430#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
7431#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7432#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7433 _MIPIC_DEVICE_READY)
3230bf14
JN
7434#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7435#define ULPS_STATE_MASK (3 << 1)
7436#define ULPS_STATE_ENTER (2 << 1)
7437#define ULPS_STATE_EXIT (1 << 1)
7438#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7439#define DEVICE_READY (1 << 0)
7440
4ad83e94 7441#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
7442#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7443#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7444 _MIPIC_INTR_STAT)
4ad83e94 7445#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
7446#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7447#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7448 _MIPIC_INTR_EN)
3230bf14
JN
7449#define TEARING_EFFECT (1 << 31)
7450#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7451#define GEN_READ_DATA_AVAIL (1 << 29)
7452#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7453#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7454#define RX_PROT_VIOLATION (1 << 26)
7455#define RX_INVALID_TX_LENGTH (1 << 25)
7456#define ACK_WITH_NO_ERROR (1 << 24)
7457#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7458#define LP_RX_TIMEOUT (1 << 22)
7459#define HS_TX_TIMEOUT (1 << 21)
7460#define DPI_FIFO_UNDERRUN (1 << 20)
7461#define LOW_CONTENTION (1 << 19)
7462#define HIGH_CONTENTION (1 << 18)
7463#define TXDSI_VC_ID_INVALID (1 << 17)
7464#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7465#define TXCHECKSUM_ERROR (1 << 15)
7466#define TXECC_MULTIBIT_ERROR (1 << 14)
7467#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7468#define TXFALSE_CONTROL_ERROR (1 << 12)
7469#define RXDSI_VC_ID_INVALID (1 << 11)
7470#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7471#define RXCHECKSUM_ERROR (1 << 9)
7472#define RXECC_MULTIBIT_ERROR (1 << 8)
7473#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7474#define RXFALSE_CONTROL_ERROR (1 << 6)
7475#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7476#define RX_LP_TX_SYNC_ERROR (1 << 4)
7477#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7478#define RXEOT_SYNC_ERROR (1 << 2)
7479#define RXSOT_SYNC_ERROR (1 << 1)
7480#define RXSOT_ERROR (1 << 0)
7481
4ad83e94 7482#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
7483#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7484#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7485 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7486#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7487#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7488#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7489#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7490#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7491#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7492#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7493#define VID_MODE_FORMAT_MASK (0xf << 7)
7494#define VID_MODE_NOT_SUPPORTED (0 << 7)
7495#define VID_MODE_FORMAT_RGB565 (1 << 7)
7496#define VID_MODE_FORMAT_RGB666 (2 << 7)
7497#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7498#define VID_MODE_FORMAT_RGB888 (4 << 7)
7499#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7500#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7501#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7502#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7503#define DATA_LANES_PRG_REG_SHIFT 0
7504#define DATA_LANES_PRG_REG_MASK (7 << 0)
7505
4ad83e94 7506#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
7507#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7508#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7509 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7510#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7511
4ad83e94 7512#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
7513#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7514#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7515 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7516#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7517
4ad83e94 7518#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
7519#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7520#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7521 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7522#define TURN_AROUND_TIMEOUT_MASK 0x3f
7523
4ad83e94 7524#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
7525#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7526#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7527 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7528#define DEVICE_RESET_TIMER_MASK 0xffff
7529
4ad83e94 7530#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
7531#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7532#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7533 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7534#define VERTICAL_ADDRESS_SHIFT 16
7535#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7536#define HORIZONTAL_ADDRESS_SHIFT 0
7537#define HORIZONTAL_ADDRESS_MASK 0xffff
7538
4ad83e94 7539#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
7540#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7541#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7542 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7543#define DBI_FIFO_EMPTY_HALF (0 << 0)
7544#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7545#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7546
7547/* regs below are bits 15:0 */
4ad83e94 7548#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
7549#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7550#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7551 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7552
4ad83e94 7553#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
7554#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7555#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7556 _MIPIC_HBP_COUNT)
3230bf14 7557
4ad83e94 7558#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
7559#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7560#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7561 _MIPIC_HFP_COUNT)
3230bf14 7562
4ad83e94 7563#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
7564#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7565#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7566 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7567
4ad83e94 7568#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
7569#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7570#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7571 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7572
4ad83e94 7573#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7574#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7575#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7576 _MIPIC_VBP_COUNT)
3230bf14 7577
4ad83e94 7578#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7579#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7580#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7581 _MIPIC_VFP_COUNT)
3230bf14 7582
4ad83e94 7583#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7584#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7585#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7586 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7587
3230bf14
JN
7588/* regs above are bits 15:0 */
7589
4ad83e94 7590#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7591#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7592#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7593 _MIPIC_DPI_CONTROL)
3230bf14
JN
7594#define DPI_LP_MODE (1 << 6)
7595#define BACKLIGHT_OFF (1 << 5)
7596#define BACKLIGHT_ON (1 << 4)
7597#define COLOR_MODE_OFF (1 << 3)
7598#define COLOR_MODE_ON (1 << 2)
7599#define TURN_ON (1 << 1)
7600#define SHUTDOWN (1 << 0)
7601
4ad83e94 7602#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7603#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7604#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7605 _MIPIC_DPI_DATA)
3230bf14
JN
7606#define COMMAND_BYTE_SHIFT 0
7607#define COMMAND_BYTE_MASK (0x3f << 0)
7608
4ad83e94 7609#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7610#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7611#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7612 _MIPIC_INIT_COUNT)
3230bf14
JN
7613#define MASTER_INIT_TIMER_SHIFT 0
7614#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7615
4ad83e94 7616#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7617#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7618#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7619 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7620#define MAX_RETURN_PKT_SIZE_SHIFT 0
7621#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7622
4ad83e94 7623#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7624#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7625#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7626 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7627#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7628#define DISABLE_VIDEO_BTA (1 << 3)
7629#define IP_TG_CONFIG (1 << 2)
7630#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7631#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7632#define VIDEO_MODE_BURST (3 << 0)
7633
4ad83e94 7634#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7635#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7636#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7637 _MIPIC_EOT_DISABLE)
3230bf14
JN
7638#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7639#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7640#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7641#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7642#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7643#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7644#define CLOCKSTOP (1 << 1)
7645#define EOT_DISABLE (1 << 0)
7646
4ad83e94 7647#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7648#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7649#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7650 _MIPIC_LP_BYTECLK)
3230bf14
JN
7651#define LP_BYTECLK_SHIFT 0
7652#define LP_BYTECLK_MASK (0xffff << 0)
7653
7654/* bits 31:0 */
4ad83e94 7655#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7656#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7657#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7658 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7659
7660/* bits 31:0 */
4ad83e94 7661#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7662#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7663#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7664 _MIPIC_HS_GEN_DATA)
3230bf14 7665
4ad83e94 7666#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7667#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7668#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7669 _MIPIC_LP_GEN_CTRL)
4ad83e94 7670#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7671#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7672#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7673 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7674#define LONG_PACKET_WORD_COUNT_SHIFT 8
7675#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7676#define SHORT_PACKET_PARAM_SHIFT 8
7677#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7678#define VIRTUAL_CHANNEL_SHIFT 6
7679#define VIRTUAL_CHANNEL_MASK (3 << 6)
7680#define DATA_TYPE_SHIFT 0
7681#define DATA_TYPE_MASK (3f << 0)
7682/* data type values, see include/video/mipi_display.h */
7683
4ad83e94 7684#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7685#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7686#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7687 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7688#define DPI_FIFO_EMPTY (1 << 28)
7689#define DBI_FIFO_EMPTY (1 << 27)
7690#define LP_CTRL_FIFO_EMPTY (1 << 26)
7691#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7692#define LP_CTRL_FIFO_FULL (1 << 24)
7693#define HS_CTRL_FIFO_EMPTY (1 << 18)
7694#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7695#define HS_CTRL_FIFO_FULL (1 << 16)
7696#define LP_DATA_FIFO_EMPTY (1 << 10)
7697#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7698#define LP_DATA_FIFO_FULL (1 << 8)
7699#define HS_DATA_FIFO_EMPTY (1 << 2)
7700#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7701#define HS_DATA_FIFO_FULL (1 << 0)
7702
4ad83e94 7703#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7704#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7705#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7706 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7707#define DBI_HS_LP_MODE_MASK (1 << 0)
7708#define DBI_LP_MODE (1 << 0)
7709#define DBI_HS_MODE (0 << 0)
7710
4ad83e94 7711#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7712#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7713#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7714 _MIPIC_DPHY_PARAM)
3230bf14
JN
7715#define EXIT_ZERO_COUNT_SHIFT 24
7716#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7717#define TRAIL_COUNT_SHIFT 16
7718#define TRAIL_COUNT_MASK (0x1f << 16)
7719#define CLK_ZERO_COUNT_SHIFT 8
7720#define CLK_ZERO_COUNT_MASK (0xff << 8)
7721#define PREPARE_COUNT_SHIFT 0
7722#define PREPARE_COUNT_MASK (0x3f << 0)
7723
7724/* bits 31:0 */
4ad83e94 7725#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7726#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7727#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7728 _MIPIC_DBI_BW_CTRL)
3230bf14 7729
4ad83e94
SS
7730#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7731 + 0xb088)
e7d7cad0 7732#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7733 + 0xb888)
e7d7cad0
JN
7734#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7735 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7736#define LP_HS_SSW_CNT_SHIFT 16
7737#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7738#define HS_LP_PWR_SW_CNT_SHIFT 0
7739#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7740
4ad83e94 7741#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7742#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7743#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7744 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7745#define STOP_STATE_STALL_COUNTER_SHIFT 0
7746#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7747
4ad83e94 7748#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7749#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7750#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7751 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7752#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7753#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7754#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7755 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7756#define RX_CONTENTION_DETECTED (1 << 0)
7757
7758/* XXX: only pipe A ?!? */
4ad83e94 7759#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7760#define DBI_TYPEC_ENABLE (1 << 31)
7761#define DBI_TYPEC_WIP (1 << 30)
7762#define DBI_TYPEC_OPTION_SHIFT 28
7763#define DBI_TYPEC_OPTION_MASK (3 << 28)
7764#define DBI_TYPEC_FREQ_SHIFT 24
7765#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7766#define DBI_TYPEC_OVERRIDE (1 << 8)
7767#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7768#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7769
7770
7771/* MIPI adapter registers */
7772
4ad83e94 7773#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7774#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7775#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7776 _MIPIC_CTRL)
3230bf14
JN
7777#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7778#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7779#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7780#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7781#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7782#define READ_REQUEST_PRIORITY_SHIFT 3
7783#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7784#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7785#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7786#define RGB_FLIP_TO_BGR (1 << 2)
7787
4ad83e94 7788#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7789#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7790#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7791 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7792#define DATA_MEM_ADDRESS_SHIFT 5
7793#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7794#define DATA_VALID (1 << 0)
7795
4ad83e94 7796#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7797#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7798#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7799 _MIPIC_DATA_LENGTH)
3230bf14
JN
7800#define DATA_LENGTH_SHIFT 0
7801#define DATA_LENGTH_MASK (0xfffff << 0)
7802
4ad83e94 7803#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
7804#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7805#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7806 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
7807#define COMMAND_MEM_ADDRESS_SHIFT 5
7808#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7809#define AUTO_PWG_ENABLE (1 << 2)
7810#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7811#define COMMAND_VALID (1 << 0)
7812
4ad83e94 7813#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
7814#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7815#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7816 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
7817#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7818#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7819
4ad83e94 7820#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
7821#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7822#define MIPI_READ_DATA_RETURN(port, n) \
7823 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 7824 + 4 * (n)) /* n: 0...7 */
3230bf14 7825
4ad83e94 7826#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
7827#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7828#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7829 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
7830#define READ_DATA_VALID(n) (1 << (n))
7831
a57c774a 7832/* For UMS only (deprecated): */
5c969aa7
DL
7833#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7834#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7835
585fb111 7836#endif /* _I915_REG_H_ */
This page took 1.171782 seconds and 5 git commands to generate.