drm/i915/bxt: add display initialize/uninitialize sequence (PHY)
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
652c393a 54#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
f97108d1 59#define GCFGC2 0xda
585fb111
JB
60#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
64#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 70#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
71#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 90#define GCDGMBUS 0xcc
7f1bdbcb
DV
91#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
eeccdcac
KG
93
94/* Graphics reset regs */
59ea9054 95#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
96#define GRDOM_FULL (0<<2)
97#define GRDOM_RENDER (1<<2)
98#define GRDOM_MEDIA (3<<2)
8a5c2ae7 99#define GRDOM_MASK (3<<2)
73bbf6bd 100#define GRDOM_RESET_STATUS (1<<1)
5ccce180 101#define GRDOM_RESET_ENABLE (1<<0)
585fb111 102
b3a3f03d
VS
103#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104#define ILK_GRDOM_FULL (0<<1)
105#define ILK_GRDOM_RENDER (1<<1)
106#define ILK_GRDOM_MEDIA (3<<1)
107#define ILK_GRDOM_MASK (3<<1)
108#define ILK_GRDOM_RESET_ENABLE (1<<0)
109
07b7ddd9
JB
110#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111#define GEN6_MBC_SNPCR_SHIFT 21
112#define GEN6_MBC_SNPCR_MASK (3<<21)
113#define GEN6_MBC_SNPCR_MAX (0<<21)
114#define GEN6_MBC_SNPCR_MED (1<<21)
115#define GEN6_MBC_SNPCR_LOW (2<<21)
116#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
9e72b46c
ID
118#define VLV_G3DCTL 0x9024
119#define VLV_GSCKGCTL 0x9028
120
5eb719cd
DV
121#define GEN6_MBCTL 0x0907c
122#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
cff458c2
EA
128#define GEN6_GDRST 0x941c
129#define GEN6_GRDOM_FULL (1 << 0)
130#define GEN6_GRDOM_RENDER (1 << 1)
131#define GEN6_GRDOM_MEDIA (1 << 2)
132#define GEN6_GRDOM_BLT (1 << 3)
133
5eb719cd
DV
134#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137#define PP_DIR_DCLV_2G 0xffffffff
138
94e409c1
BW
139#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
0cea6502
JM
142#define GEN8_R_PWR_CLK_STATE 0x20C8
143#define GEN8_RPCS_ENABLE (1 << 31)
144#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
145#define GEN8_RPCS_S_CNT_SHIFT 15
146#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
147#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
148#define GEN8_RPCS_SS_CNT_SHIFT 8
149#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
150#define GEN8_RPCS_EU_MAX_SHIFT 4
151#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
152#define GEN8_RPCS_EU_MIN_SHIFT 0
153#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
154
5eb719cd 155#define GAM_ECOCHK 0x4090
81e231af 156#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 157#define ECOCHK_SNB_BIT (1<<10)
e3dff585 158#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
159#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
160#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
161#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
162#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
163#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
164#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
165#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 166
48ecfa10 167#define GAC_ECO_BITS 0x14090
3b9d7888 168#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
169#define ECOBITS_PPGTT_CACHE64B (3<<8)
170#define ECOBITS_PPGTT_CACHE4B (0<<8)
171
be901a5a
DV
172#define GAB_CTL 0x24000
173#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
174
40bae736
DV
175#define GEN7_BIOS_RESERVED 0x1082C0
176#define GEN7_BIOS_RESERVED_1M (0 << 5)
177#define GEN7_BIOS_RESERVED_256K (1 << 5)
178#define GEN8_BIOS_RESERVED_SHIFT 7
179#define GEN7_BIOS_RESERVED_MASK 0x1
180#define GEN8_BIOS_RESERVED_MASK 0x3
181
182
585fb111
JB
183/* VGA stuff */
184
185#define VGA_ST01_MDA 0x3ba
186#define VGA_ST01_CGA 0x3da
187
188#define VGA_MSR_WRITE 0x3c2
189#define VGA_MSR_READ 0x3cc
190#define VGA_MSR_MEM_EN (1<<1)
191#define VGA_MSR_CGA_MODE (1<<0)
192
5434fd92 193#define VGA_SR_INDEX 0x3c4
f930ddd0 194#define SR01 1
5434fd92 195#define VGA_SR_DATA 0x3c5
585fb111
JB
196
197#define VGA_AR_INDEX 0x3c0
198#define VGA_AR_VID_EN (1<<5)
199#define VGA_AR_DATA_WRITE 0x3c0
200#define VGA_AR_DATA_READ 0x3c1
201
202#define VGA_GR_INDEX 0x3ce
203#define VGA_GR_DATA 0x3cf
204/* GR05 */
205#define VGA_GR_MEM_READ_MODE_SHIFT 3
206#define VGA_GR_MEM_READ_MODE_PLANE 1
207/* GR06 */
208#define VGA_GR_MEM_MODE_MASK 0xc
209#define VGA_GR_MEM_MODE_SHIFT 2
210#define VGA_GR_MEM_A0000_AFFFF 0
211#define VGA_GR_MEM_A0000_BFFFF 1
212#define VGA_GR_MEM_B0000_B7FFF 2
213#define VGA_GR_MEM_B0000_BFFFF 3
214
215#define VGA_DACMASK 0x3c6
216#define VGA_DACRX 0x3c7
217#define VGA_DACWX 0x3c8
218#define VGA_DACDATA 0x3c9
219
220#define VGA_CR_INDEX_MDA 0x3b4
221#define VGA_CR_DATA_MDA 0x3b5
222#define VGA_CR_INDEX_CGA 0x3d4
223#define VGA_CR_DATA_CGA 0x3d5
224
351e3db2
BV
225/*
226 * Instruction field definitions used by the command parser
227 */
228#define INSTR_CLIENT_SHIFT 29
229#define INSTR_CLIENT_MASK 0xE0000000
230#define INSTR_MI_CLIENT 0x0
231#define INSTR_BC_CLIENT 0x2
232#define INSTR_RC_CLIENT 0x3
233#define INSTR_SUBCLIENT_SHIFT 27
234#define INSTR_SUBCLIENT_MASK 0x18000000
235#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
236#define INSTR_26_TO_24_MASK 0x7000000
237#define INSTR_26_TO_24_SHIFT 24
351e3db2 238
585fb111
JB
239/*
240 * Memory interface instructions used by the kernel
241 */
242#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
243/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
244#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
245
246#define MI_NOOP MI_INSTR(0, 0)
247#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
248#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 249#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
250#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
251#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
252#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
253#define MI_FLUSH MI_INSTR(0x04, 0)
254#define MI_READ_FLUSH (1 << 0)
255#define MI_EXE_FLUSH (1 << 1)
256#define MI_NO_WRITE_FLUSH (1 << 2)
257#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
258#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 259#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
260#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
261#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
262#define MI_ARB_ENABLE (1<<0)
263#define MI_ARB_DISABLE (0<<0)
585fb111 264#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
265#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
266#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 267#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 268#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
269#define MI_OVERLAY_CONTINUE (0x0<<21)
270#define MI_OVERLAY_ON (0x1<<21)
271#define MI_OVERLAY_OFF (0x2<<21)
585fb111 272#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 273#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 274#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 275#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
276/* IVB has funny definitions for which plane to flip. */
277#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
278#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
279#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
280#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
281#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
282#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
283/* SKL ones */
284#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
285#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
286#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
287#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
288#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
289#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
290#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
291#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
292#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 293#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
294#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
295#define MI_SEMAPHORE_UPDATE (1<<21)
296#define MI_SEMAPHORE_COMPARE (1<<20)
297#define MI_SEMAPHORE_REGISTER (1<<18)
298#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
299#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
300#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
301#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
302#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
303#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
304#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
305#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
306#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
307#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
308#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
309#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
310#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
311#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
312#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
313#define MI_MM_SPACE_GTT (1<<8)
314#define MI_MM_SPACE_PHYSICAL (0<<8)
315#define MI_SAVE_EXT_STATE_EN (1<<3)
316#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 317#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 318#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
319#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
320#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
321#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
322#define MI_SEMAPHORE_POLL (1<<15)
323#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 324#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
325#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
326#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
327#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
328#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
329#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
330/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
331 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
332 * simply ignores the register load under certain conditions.
333 * - One can actually load arbitrary many arbitrary registers: Simply issue x
334 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
335 */
7ec55f46 336#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 337#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 338#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 339#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 340#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 341#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
342#define MI_FLUSH_DW_STORE_INDEX (1<<21)
343#define MI_INVALIDATE_TLB (1<<18)
344#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 345#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 346#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
347#define MI_INVALIDATE_BSD (1<<7)
348#define MI_FLUSH_DW_USE_GTT (1<<2)
349#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 350#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
351#define MI_BATCH_NON_SECURE (1)
352/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 353#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 354#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 355#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 356#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 357#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 358#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 359
f1f55cc0
NR
360#define MI_PREDICATE_SRC0 (0x2400)
361#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
362
363#define MI_PREDICATE_RESULT_2 (0x2214)
364#define LOWER_SLICE_ENABLED (1<<0)
365#define LOWER_SLICE_DISABLED (0<<0)
366
585fb111
JB
367/*
368 * 3D instructions used by the kernel
369 */
370#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
371
372#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
373#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
374#define SC_UPDATE_SCISSOR (0x1<<1)
375#define SC_ENABLE_MASK (0x1<<0)
376#define SC_ENABLE (0x1<<0)
377#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
378#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
379#define SCI_YMIN_MASK (0xffff<<16)
380#define SCI_XMIN_MASK (0xffff<<0)
381#define SCI_YMAX_MASK (0xffff<<16)
382#define SCI_XMAX_MASK (0xffff<<0)
383#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
384#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
385#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
386#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
387#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
388#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
389#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
390#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
391#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
392
393#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
394#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
395#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
396#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
397#define BLT_WRITE_A (2<<20)
398#define BLT_WRITE_RGB (1<<20)
399#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
400#define BLT_DEPTH_8 (0<<24)
401#define BLT_DEPTH_16_565 (1<<24)
402#define BLT_DEPTH_16_1555 (2<<24)
403#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
404#define BLT_ROP_SRC_COPY (0xcc<<16)
405#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
406#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
407#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
408#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
409#define ASYNC_FLIP (1<<22)
410#define DISPLAY_PLANE_A (0<<20)
411#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 412#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 413#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 414#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 415#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 416#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 417#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 418#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 419#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 420#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
421#define PIPE_CONTROL_DEPTH_STALL (1<<13)
422#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 423#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
424#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
425#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
426#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
427#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 428#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
429#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
430#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
431#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 432#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 433#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 434#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 435
3a6fa984
BV
436/*
437 * Commands used only by the command parser
438 */
439#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
440#define MI_ARB_CHECK MI_INSTR(0x05, 0)
441#define MI_RS_CONTROL MI_INSTR(0x06, 0)
442#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
443#define MI_PREDICATE MI_INSTR(0x0C, 0)
444#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
445#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 446#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
447#define MI_URB_CLEAR MI_INSTR(0x19, 0)
448#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
449#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
450#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
451#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
452#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
453#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
454#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
455#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
456#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
457#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
458
459#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
460#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
461#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
462#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
463#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
464#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
465#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
467#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
469#define GFX_OP_3DSTATE_SO_DECL_LIST \
470 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
471
472#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
474#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
475 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
476#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
477 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
478#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
479 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
480#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
481 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
482
483#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
484
485#define COLOR_BLT ((0x2<<29)|(0x40<<22))
486#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 487
5947de9b
BV
488/*
489 * Registers used only by the command parser
490 */
491#define BCS_SWCTRL 0x22200
492
c61200c2
JJ
493#define GPGPU_THREADS_DISPATCHED 0x2290
494#define HS_INVOCATION_COUNT 0x2300
495#define DS_INVOCATION_COUNT 0x2308
496#define IA_VERTICES_COUNT 0x2310
497#define IA_PRIMITIVES_COUNT 0x2318
498#define VS_INVOCATION_COUNT 0x2320
499#define GS_INVOCATION_COUNT 0x2328
500#define GS_PRIMITIVES_COUNT 0x2330
501#define CL_INVOCATION_COUNT 0x2338
502#define CL_PRIMITIVES_COUNT 0x2340
503#define PS_INVOCATION_COUNT 0x2348
504#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
505
506/* There are the 4 64-bit counter registers, one for each stream output */
507#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
508
113a0476
BV
509#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
510
511#define GEN7_3DPRIM_END_OFFSET 0x2420
512#define GEN7_3DPRIM_START_VERTEX 0x2430
513#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
514#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
515#define GEN7_3DPRIM_START_INSTANCE 0x243C
516#define GEN7_3DPRIM_BASE_VERTEX 0x2440
517
180b813c
KG
518#define OACONTROL 0x2360
519
220375aa
BV
520#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
521#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
522#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
523 _GEN7_PIPEA_DE_LOAD_SL, \
524 _GEN7_PIPEB_DE_LOAD_SL)
525
dc96e9b8
CW
526/*
527 * Reset registers
528 */
529#define DEBUG_RESET_I830 0x6070
530#define DEBUG_RESET_FULL (1<<7)
531#define DEBUG_RESET_RENDER (1<<8)
532#define DEBUG_RESET_DISPLAY (1<<9)
533
57f350b6 534/*
5a09ae9f
JN
535 * IOSF sideband
536 */
537#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
538#define IOSF_DEVFN_SHIFT 24
539#define IOSF_OPCODE_SHIFT 16
540#define IOSF_PORT_SHIFT 8
541#define IOSF_BYTE_ENABLES_SHIFT 4
542#define IOSF_BAR_SHIFT 1
543#define IOSF_SB_BUSY (1<<0)
f3419158 544#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
545#define IOSF_PORT_PUNIT 0x4
546#define IOSF_PORT_NC 0x11
547#define IOSF_PORT_DPIO 0x12
a09caddd 548#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
549#define IOSF_PORT_GPIO_NC 0x13
550#define IOSF_PORT_CCK 0x14
551#define IOSF_PORT_CCU 0xA9
552#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 553#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
554#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
555#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
556
30a970c6
JB
557/* See configdb bunit SB addr map */
558#define BUNIT_REG_BISOC 0x11
559
30a970c6 560#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
561#define DSPFREQSTAT_SHIFT_CHV 24
562#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
563#define DSPFREQGUAR_SHIFT_CHV 8
564#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
565#define DSPFREQSTAT_SHIFT 30
566#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
567#define DSPFREQGUAR_SHIFT 14
568#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
569#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
570#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
571#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
572#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
573#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
574#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
575#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
576#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
577#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
578#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
579#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
580#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
581#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
582#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
583#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
584
585/* See the PUNIT HAS v0.8 for the below bits */
586enum punit_power_well {
587 PUNIT_POWER_WELL_RENDER = 0,
588 PUNIT_POWER_WELL_MEDIA = 1,
589 PUNIT_POWER_WELL_DISP2D = 3,
590 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
591 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
592 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
593 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
594 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
595 PUNIT_POWER_WELL_DPIO_RX0 = 10,
596 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 597 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
598 /* FIXME: guesswork below */
599 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
600 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
601 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
602
603 PUNIT_POWER_WELL_NUM,
604};
605
94dd5138
S
606enum skl_disp_power_wells {
607 SKL_DISP_PW_MISC_IO,
608 SKL_DISP_PW_DDI_A_E,
609 SKL_DISP_PW_DDI_B,
610 SKL_DISP_PW_DDI_C,
611 SKL_DISP_PW_DDI_D,
612 SKL_DISP_PW_1 = 14,
613 SKL_DISP_PW_2,
614};
615
616#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
617#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
618
02f4c9e0
CML
619#define PUNIT_REG_PWRGT_CTRL 0x60
620#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
621#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
622#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
623#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
624#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
625#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 626
5a09ae9f
JN
627#define PUNIT_REG_GPU_LFM 0xd3
628#define PUNIT_REG_GPU_FREQ_REQ 0xd4
629#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 630#define GPLLENABLE (1<<4)
e8474409 631#define GENFREQSTATUS (1<<0)
5a09ae9f 632#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 633#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
634
635#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
636#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
637
095acd5f
D
638#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
639#define FB_GFX_FREQ_FUSE_MASK 0xff
640#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
641#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
642#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
643
644#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
645#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
646
fc1ac8de
VS
647#define PUNIT_REG_DDR_SETUP2 0x139
648#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
649#define FORCE_DDR_LOW_FREQ (1 << 1)
650#define FORCE_DDR_HIGH_FREQ (1 << 0)
651
2b6b3a09
D
652#define PUNIT_GPU_STATUS_REG 0xdb
653#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
654#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
655#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
656#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
657
658#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
659#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
660#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
661
5a09ae9f
JN
662#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
663#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
664#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
665#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
666#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
667#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
668#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
669#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
670#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
671#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
672
31685c25 673#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 674
be4fc046 675/* vlv2 north clock has */
24eb2d59
CML
676#define CCK_FUSE_REG 0x8
677#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 678#define CCK_REG_DSI_PLL_FUSE 0x44
679#define CCK_REG_DSI_PLL_CONTROL 0x48
680#define DSI_PLL_VCO_EN (1 << 31)
681#define DSI_PLL_LDO_GATE (1 << 30)
682#define DSI_PLL_P1_POST_DIV_SHIFT 17
683#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
684#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
685#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
686#define DSI_PLL_MUX_MASK (3 << 9)
687#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
688#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
689#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
690#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
691#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
692#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
693#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
694#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
695#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
696#define DSI_PLL_LOCK (1 << 0)
697#define CCK_REG_DSI_PLL_DIVIDER 0x4c
698#define DSI_PLL_LFSR (1 << 31)
699#define DSI_PLL_FRACTION_EN (1 << 30)
700#define DSI_PLL_FRAC_COUNTER_SHIFT 27
701#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
702#define DSI_PLL_USYNC_CNT_SHIFT 18
703#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
704#define DSI_PLL_N1_DIV_SHIFT 16
705#define DSI_PLL_N1_DIV_MASK (3 << 16)
706#define DSI_PLL_M1_DIV_SHIFT 0
707#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 708#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
709#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
710#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
711#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
712#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
713#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 714
0e767189
VS
715/**
716 * DOC: DPIO
717 *
718 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
719 * ports. DPIO is the name given to such a display PHY. These PHYs
720 * don't follow the standard programming model using direct MMIO
721 * registers, and instead their registers must be accessed trough IOSF
722 * sideband. VLV has one such PHY for driving ports B and C, and CHV
723 * adds another PHY for driving port D. Each PHY responds to specific
724 * IOSF-SB port.
725 *
726 * Each display PHY is made up of one or two channels. Each channel
727 * houses a common lane part which contains the PLL and other common
728 * logic. CH0 common lane also contains the IOSF-SB logic for the
729 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
730 * must be running when any DPIO registers are accessed.
731 *
732 * In addition to having their own registers, the PHYs are also
733 * controlled through some dedicated signals from the display
734 * controller. These include PLL reference clock enable, PLL enable,
735 * and CRI clock selection, for example.
736 *
737 * Eeach channel also has two splines (also called data lanes), and
738 * each spline is made up of one Physical Access Coding Sub-Layer
739 * (PCS) block and two TX lanes. So each channel has two PCS blocks
740 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
741 * data/clock pairs depending on the output type.
742 *
743 * Additionally the PHY also contains an AUX lane with AUX blocks
744 * for each channel. This is used for DP AUX communication, but
745 * this fact isn't really relevant for the driver since AUX is
746 * controlled from the display controller side. No DPIO registers
747 * need to be accessed during AUX communication,
748 *
749 * Generally the common lane corresponds to the pipe and
32197aab 750 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
751 *
752 * For dual channel PHY (VLV/CHV):
753 *
754 * pipe A == CMN/PLL/REF CH0
54d9d493 755 *
0e767189
VS
756 * pipe B == CMN/PLL/REF CH1
757 *
758 * port B == PCS/TX CH0
759 *
760 * port C == PCS/TX CH1
761 *
762 * This is especially important when we cross the streams
763 * ie. drive port B with pipe B, or port C with pipe A.
764 *
765 * For single channel PHY (CHV):
766 *
767 * pipe C == CMN/PLL/REF CH0
768 *
769 * port D == PCS/TX CH0
770 *
771 * Note: digital port B is DDI0, digital port C is DDI1,
772 * digital port D is DDI2
773 */
774/*
775 * Dual channel PHY (VLV/CHV)
776 * ---------------------------------
777 * | CH0 | CH1 |
778 * | CMN/PLL/REF | CMN/PLL/REF |
779 * |---------------|---------------| Display PHY
780 * | PCS01 | PCS23 | PCS01 | PCS23 |
781 * |-------|-------|-------|-------|
782 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
783 * ---------------------------------
784 * | DDI0 | DDI1 | DP/HDMI ports
785 * ---------------------------------
598fac6b 786 *
0e767189
VS
787 * Single channel PHY (CHV)
788 * -----------------
789 * | CH0 |
790 * | CMN/PLL/REF |
791 * |---------------| Display PHY
792 * | PCS01 | PCS23 |
793 * |-------|-------|
794 * |TX0|TX1|TX2|TX3|
795 * -----------------
796 * | DDI2 | DP/HDMI port
797 * -----------------
57f350b6 798 */
5a09ae9f 799#define DPIO_DEVFN 0
5a09ae9f 800
54d9d493 801#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
802#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
803#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
804#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 805#define DPIO_CMNRST (1<<0)
57f350b6 806
e4607fcf
CML
807#define DPIO_PHY(pipe) ((pipe) >> 1)
808#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
809
598fac6b
DV
810/*
811 * Per pipe/PLL DPIO regs
812 */
ab3c759a 813#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 814#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
815#define DPIO_POST_DIV_DAC 0
816#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
817#define DPIO_POST_DIV_LVDS1 2
818#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
819#define DPIO_K_SHIFT (24) /* 4 bits */
820#define DPIO_P1_SHIFT (21) /* 3 bits */
821#define DPIO_P2_SHIFT (16) /* 5 bits */
822#define DPIO_N_SHIFT (12) /* 4 bits */
823#define DPIO_ENABLE_CALIBRATION (1<<11)
824#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
825#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
826#define _VLV_PLL_DW3_CH1 0x802c
827#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 828
ab3c759a 829#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
830#define DPIO_REFSEL_OVERRIDE 27
831#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
832#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
833#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 834#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
835#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
836#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
837#define _VLV_PLL_DW5_CH1 0x8034
838#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 839
ab3c759a
CML
840#define _VLV_PLL_DW7_CH0 0x801c
841#define _VLV_PLL_DW7_CH1 0x803c
842#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 843
ab3c759a
CML
844#define _VLV_PLL_DW8_CH0 0x8040
845#define _VLV_PLL_DW8_CH1 0x8060
846#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 847
ab3c759a
CML
848#define VLV_PLL_DW9_BCAST 0xc044
849#define _VLV_PLL_DW9_CH0 0x8044
850#define _VLV_PLL_DW9_CH1 0x8064
851#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 852
ab3c759a
CML
853#define _VLV_PLL_DW10_CH0 0x8048
854#define _VLV_PLL_DW10_CH1 0x8068
855#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 856
ab3c759a
CML
857#define _VLV_PLL_DW11_CH0 0x804c
858#define _VLV_PLL_DW11_CH1 0x806c
859#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 860
ab3c759a
CML
861/* Spec for ref block start counts at DW10 */
862#define VLV_REF_DW13 0x80ac
598fac6b 863
ab3c759a 864#define VLV_CMN_DW0 0x8100
dc96e9b8 865
598fac6b
DV
866/*
867 * Per DDI channel DPIO regs
868 */
869
ab3c759a
CML
870#define _VLV_PCS_DW0_CH0 0x8200
871#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
872#define DPIO_PCS_TX_LANE2_RESET (1<<16)
873#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
874#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
875#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 876#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 877
97fd4d5c
VS
878#define _VLV_PCS01_DW0_CH0 0x200
879#define _VLV_PCS23_DW0_CH0 0x400
880#define _VLV_PCS01_DW0_CH1 0x2600
881#define _VLV_PCS23_DW0_CH1 0x2800
882#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
883#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
884
ab3c759a
CML
885#define _VLV_PCS_DW1_CH0 0x8204
886#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 887#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
888#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
889#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
890#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
891#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
892#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
893
97fd4d5c
VS
894#define _VLV_PCS01_DW1_CH0 0x204
895#define _VLV_PCS23_DW1_CH0 0x404
896#define _VLV_PCS01_DW1_CH1 0x2604
897#define _VLV_PCS23_DW1_CH1 0x2804
898#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
899#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
900
ab3c759a
CML
901#define _VLV_PCS_DW8_CH0 0x8220
902#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
903#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
904#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
905#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
906
907#define _VLV_PCS01_DW8_CH0 0x0220
908#define _VLV_PCS23_DW8_CH0 0x0420
909#define _VLV_PCS01_DW8_CH1 0x2620
910#define _VLV_PCS23_DW8_CH1 0x2820
911#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
912#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
913
914#define _VLV_PCS_DW9_CH0 0x8224
915#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
916#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
917#define DPIO_PCS_TX2MARGIN_000 (0<<13)
918#define DPIO_PCS_TX2MARGIN_101 (1<<13)
919#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
920#define DPIO_PCS_TX1MARGIN_000 (0<<10)
921#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
922#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
923
a02ef3c7
VS
924#define _VLV_PCS01_DW9_CH0 0x224
925#define _VLV_PCS23_DW9_CH0 0x424
926#define _VLV_PCS01_DW9_CH1 0x2624
927#define _VLV_PCS23_DW9_CH1 0x2824
928#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
929#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
930
9d556c99
CML
931#define _CHV_PCS_DW10_CH0 0x8228
932#define _CHV_PCS_DW10_CH1 0x8428
933#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
934#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
935#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
936#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
937#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
938#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
939#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
940#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
941#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
942
1966e59e
VS
943#define _VLV_PCS01_DW10_CH0 0x0228
944#define _VLV_PCS23_DW10_CH0 0x0428
945#define _VLV_PCS01_DW10_CH1 0x2628
946#define _VLV_PCS23_DW10_CH1 0x2828
947#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
948#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
949
ab3c759a
CML
950#define _VLV_PCS_DW11_CH0 0x822c
951#define _VLV_PCS_DW11_CH1 0x842c
570e2a74
VS
952#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
953#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
954#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
955#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
956
570e2a74
VS
957#define _VLV_PCS01_DW11_CH0 0x022c
958#define _VLV_PCS23_DW11_CH0 0x042c
959#define _VLV_PCS01_DW11_CH1 0x262c
960#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
961#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
962#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 963
ab3c759a
CML
964#define _VLV_PCS_DW12_CH0 0x8230
965#define _VLV_PCS_DW12_CH1 0x8430
966#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
967
968#define _VLV_PCS_DW14_CH0 0x8238
969#define _VLV_PCS_DW14_CH1 0x8438
970#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
971
972#define _VLV_PCS_DW23_CH0 0x825c
973#define _VLV_PCS_DW23_CH1 0x845c
974#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
975
976#define _VLV_TX_DW2_CH0 0x8288
977#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
978#define DPIO_SWING_MARGIN000_SHIFT 16
979#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 980#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
981#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
982
983#define _VLV_TX_DW3_CH0 0x828c
984#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
985/* The following bit for CHV phy */
986#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
987#define DPIO_SWING_MARGIN101_SHIFT 16
988#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
989#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
990
991#define _VLV_TX_DW4_CH0 0x8290
992#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
993#define DPIO_SWING_DEEMPH9P5_SHIFT 24
994#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
995#define DPIO_SWING_DEEMPH6P0_SHIFT 16
996#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
997#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
998
999#define _VLV_TX3_DW4_CH0 0x690
1000#define _VLV_TX3_DW4_CH1 0x2a90
1001#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1002
1003#define _VLV_TX_DW5_CH0 0x8294
1004#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1005#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1006#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1007
1008#define _VLV_TX_DW11_CH0 0x82ac
1009#define _VLV_TX_DW11_CH1 0x84ac
1010#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1011
1012#define _VLV_TX_DW14_CH0 0x82b8
1013#define _VLV_TX_DW14_CH1 0x84b8
1014#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1015
9d556c99
CML
1016/* CHV dpPhy registers */
1017#define _CHV_PLL_DW0_CH0 0x8000
1018#define _CHV_PLL_DW0_CH1 0x8180
1019#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1020
1021#define _CHV_PLL_DW1_CH0 0x8004
1022#define _CHV_PLL_DW1_CH1 0x8184
1023#define DPIO_CHV_N_DIV_SHIFT 8
1024#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1025#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1026
1027#define _CHV_PLL_DW2_CH0 0x8008
1028#define _CHV_PLL_DW2_CH1 0x8188
1029#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1030
1031#define _CHV_PLL_DW3_CH0 0x800c
1032#define _CHV_PLL_DW3_CH1 0x818c
1033#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1034#define DPIO_CHV_FIRST_MOD (0 << 8)
1035#define DPIO_CHV_SECOND_MOD (1 << 8)
1036#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1037#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1038#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1039
1040#define _CHV_PLL_DW6_CH0 0x8018
1041#define _CHV_PLL_DW6_CH1 0x8198
1042#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1043#define DPIO_CHV_INT_COEFF_SHIFT 8
1044#define DPIO_CHV_PROP_COEFF_SHIFT 0
1045#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1046
d3eee4ba
VP
1047#define _CHV_PLL_DW8_CH0 0x8020
1048#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1049#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1050#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1051#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1052
1053#define _CHV_PLL_DW9_CH0 0x8024
1054#define _CHV_PLL_DW9_CH1 0x81A4
1055#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1056#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1057#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1058#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1059
b9e5ac3c
VS
1060#define _CHV_CMN_DW5_CH0 0x8114
1061#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1062#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1063#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1064#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1065#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1066#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1067#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1068#define CHV_BUFLEFTENA1_MASK (3 << 22)
1069
9d556c99
CML
1070#define _CHV_CMN_DW13_CH0 0x8134
1071#define _CHV_CMN_DW0_CH1 0x8080
1072#define DPIO_CHV_S1_DIV_SHIFT 21
1073#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1074#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1075#define DPIO_CHV_K_DIV_SHIFT 4
1076#define DPIO_PLL_FREQLOCK (1 << 1)
1077#define DPIO_PLL_LOCK (1 << 0)
1078#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1079
1080#define _CHV_CMN_DW14_CH0 0x8138
1081#define _CHV_CMN_DW1_CH1 0x8084
1082#define DPIO_AFC_RECAL (1 << 14)
1083#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1084#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1085#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1086#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1087#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1088#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1089#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1090#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1091#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1092#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1093
9197c88b
VS
1094#define _CHV_CMN_DW19_CH0 0x814c
1095#define _CHV_CMN_DW6_CH1 0x8098
1096#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1097#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1098
9d556c99
CML
1099#define CHV_CMN_DW30 0x8178
1100#define DPIO_LRC_BYPASS (1 << 3)
1101
1102#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1103 (lane) * 0x200 + (offset))
1104
f72df8db
VS
1105#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1106#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1107#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1108#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1109#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1110#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1111#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1112#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1113#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1114#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1115#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1116#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1117#define DPIO_FRC_LATENCY_SHFIT 8
1118#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1119#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1120
1121/* BXT PHY registers */
1122#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1123
1124#define BXT_P_CR_GT_DISP_PWRON 0x138090
1125#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1126
1127#define _PHY_CTL_FAMILY_EDP 0x64C80
1128#define _PHY_CTL_FAMILY_DDI 0x64C90
1129#define COMMON_RESET_DIS (1 << 31)
1130#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1131 _PHY_CTL_FAMILY_EDP)
1132
1133/* BXT PHY common lane registers */
1134#define _PORT_CL1CM_DW0_A 0x162000
1135#define _PORT_CL1CM_DW0_BC 0x6C000
1136#define PHY_POWER_GOOD (1 << 16)
1137#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1138 _PORT_CL1CM_DW0_A)
1139
1140#define _PORT_CL1CM_DW9_A 0x162024
1141#define _PORT_CL1CM_DW9_BC 0x6C024
1142#define IREF0RC_OFFSET_SHIFT 8
1143#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1144#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1145 _PORT_CL1CM_DW9_A)
1146
1147#define _PORT_CL1CM_DW10_A 0x162028
1148#define _PORT_CL1CM_DW10_BC 0x6C028
1149#define IREF1RC_OFFSET_SHIFT 8
1150#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1151#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1152 _PORT_CL1CM_DW10_A)
1153
1154#define _PORT_CL1CM_DW28_A 0x162070
1155#define _PORT_CL1CM_DW28_BC 0x6C070
1156#define OCL1_POWER_DOWN_EN (1 << 23)
1157#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1158#define SUS_CLK_CONFIG 0x3
1159#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1160 _PORT_CL1CM_DW28_A)
1161
1162#define _PORT_CL1CM_DW30_A 0x162078
1163#define _PORT_CL1CM_DW30_BC 0x6C078
1164#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1165#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1166 _PORT_CL1CM_DW30_A)
1167
1168/* Defined for PHY0 only */
1169#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1170#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1171
1172/* BXT PHY Ref registers */
1173#define _PORT_REF_DW3_A 0x16218C
1174#define _PORT_REF_DW3_BC 0x6C18C
1175#define GRC_DONE (1 << 22)
1176#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1177 _PORT_REF_DW3_A)
1178
1179#define _PORT_REF_DW6_A 0x162198
1180#define _PORT_REF_DW6_BC 0x6C198
1181/*
1182 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1183 * after testing.
1184 */
1185#define GRC_CODE_SHIFT 23
1186#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1187#define GRC_CODE_FAST_SHIFT 16
1188#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1189#define GRC_CODE_SLOW_SHIFT 8
1190#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1191#define GRC_CODE_NOM_MASK 0xFF
1192#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1193 _PORT_REF_DW6_A)
1194
1195#define _PORT_REF_DW8_A 0x1621A0
1196#define _PORT_REF_DW8_BC 0x6C1A0
1197#define GRC_DIS (1 << 15)
1198#define GRC_RDY_OVRD (1 << 1)
1199#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1200 _PORT_REF_DW8_A)
1201
1202/* BXT PHY TX registers */
1203#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1204 ((lane) & 1) * 0x80)
1205
1206#define _PORT_TX_DW14_LN0_A 0x162538
1207#define _PORT_TX_DW14_LN0_B 0x6C538
1208#define _PORT_TX_DW14_LN0_C 0x6C938
1209#define LATENCY_OPTIM_SHIFT 30
1210#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1211#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1212 _PORT_TX_DW14_LN0_B, \
1213 _PORT_TX_DW14_LN0_C) + \
1214 _BXT_LANE_OFFSET(lane))
1215
585fb111 1216/*
de151cf6 1217 * Fence registers
585fb111 1218 */
de151cf6 1219#define FENCE_REG_830_0 0x2000
dc529a4f 1220#define FENCE_REG_945_8 0x3000
de151cf6
JB
1221#define I830_FENCE_START_MASK 0x07f80000
1222#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1223#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1224#define I830_FENCE_PITCH_SHIFT 4
1225#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1226#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1227#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1228#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1229
1230#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1231#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1232
de151cf6
JB
1233#define FENCE_REG_965_0 0x03000
1234#define I965_FENCE_PITCH_SHIFT 2
1235#define I965_FENCE_TILING_Y_SHIFT 1
1236#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1237#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1238
4e901fdc
EA
1239#define FENCE_REG_SANDYBRIDGE_0 0x100000
1240#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1241#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1242
2b6b3a09 1243
f691e2f4
DV
1244/* control register for cpu gtt access */
1245#define TILECTL 0x101000
1246#define TILECTL_SWZCTL (1 << 0)
e3a29055 1247#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1248#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1249#define TILECTL_BACKSNOOP_DIS (1 << 3)
1250
de151cf6
JB
1251/*
1252 * Instruction and interrupt control regs
1253 */
f1e1c212
VS
1254#define PGTBL_CTL 0x02020
1255#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1256#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1257#define PGTBL_ER 0x02024
81e7f200
VS
1258#define PRB0_BASE (0x2030-0x30)
1259#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1260#define PRB2_BASE (0x2050-0x30) /* gen3 */
1261#define SRB0_BASE (0x2100-0x30) /* gen2 */
1262#define SRB1_BASE (0x2110-0x30) /* gen2 */
1263#define SRB2_BASE (0x2120-0x30) /* 830 */
1264#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1265#define RENDER_RING_BASE 0x02000
1266#define BSD_RING_BASE 0x04000
1267#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1268#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1269#define VEBOX_RING_BASE 0x1a000
549f7365 1270#define BLT_RING_BASE 0x22000
3d281d8c
DV
1271#define RING_TAIL(base) ((base)+0x30)
1272#define RING_HEAD(base) ((base)+0x34)
1273#define RING_START(base) ((base)+0x38)
1274#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1275#define RING_SYNC_0(base) ((base)+0x40)
1276#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1277#define RING_SYNC_2(base) ((base)+0x48)
1278#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1279#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1280#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1281#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1282#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1283#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1284#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1285#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1286#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1287#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1288#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1289#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1290#define GEN6_NOSYNC 0
2c550183 1291#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1292#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1293#define RING_HWS_PGA(base) ((base)+0x80)
1294#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1295
1296#define GEN7_WR_WATERMARK 0x4028
1297#define GEN7_GFX_PRIO_CTRL 0x402C
1298#define ARB_MODE 0x4030
f691e2f4
DV
1299#define ARB_MODE_SWIZZLE_SNB (1<<4)
1300#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1301#define GEN7_GFX_PEND_TLB0 0x4034
1302#define GEN7_GFX_PEND_TLB1 0x4038
1303/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1304#define GEN7_LRA_LIMITS_BASE 0x403C
1305#define GEN7_LRA_LIMITS_REG_NUM 13
1306#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1307#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1308
31a5336e 1309#define GAMTARBMODE 0x04a08
4afe8d33 1310#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1311#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1312#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1313#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1314#define RING_FAULT_GTTSEL_MASK (1<<11)
1315#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1316#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1317#define RING_FAULT_VALID (1<<0)
33f3f518 1318#define DONE_REG 0x40b0
fbe5d36e 1319#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1320#define BSD_HWS_PGA_GEN7 (0x04180)
1321#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1322#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1323#define RING_ACTHD(base) ((base)+0x74)
50877445 1324#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1325#define RING_NOPID(base) ((base)+0x94)
0f46832f 1326#define RING_IMR(base) ((base)+0xa8)
73d477f6 1327#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1328#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1329#define TAIL_ADDR 0x001FFFF8
1330#define HEAD_WRAP_COUNT 0xFFE00000
1331#define HEAD_WRAP_ONE 0x00200000
1332#define HEAD_ADDR 0x001FFFFC
1333#define RING_NR_PAGES 0x001FF000
1334#define RING_REPORT_MASK 0x00000006
1335#define RING_REPORT_64K 0x00000002
1336#define RING_REPORT_128K 0x00000004
1337#define RING_NO_REPORT 0x00000000
1338#define RING_VALID_MASK 0x00000001
1339#define RING_VALID 0x00000001
1340#define RING_INVALID 0x00000000
4b60e5cb
CW
1341#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1342#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1343#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1344
1345#define GEN7_TLB_RD_ADDR 0x4700
1346
8168bd48
CW
1347#if 0
1348#define PRB0_TAIL 0x02030
1349#define PRB0_HEAD 0x02034
1350#define PRB0_START 0x02038
1351#define PRB0_CTL 0x0203c
585fb111
JB
1352#define PRB1_TAIL 0x02040 /* 915+ only */
1353#define PRB1_HEAD 0x02044 /* 915+ only */
1354#define PRB1_START 0x02048 /* 915+ only */
1355#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1356#endif
63eeaf38
JB
1357#define IPEIR_I965 0x02064
1358#define IPEHR_I965 0x02068
1359#define INSTDONE_I965 0x0206c
d53bd484
BW
1360#define GEN7_INSTDONE_1 0x0206c
1361#define GEN7_SC_INSTDONE 0x07100
1362#define GEN7_SAMPLER_INSTDONE 0x0e160
1363#define GEN7_ROW_INSTDONE 0x0e164
1364#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1365#define RING_IPEIR(base) ((base)+0x64)
1366#define RING_IPEHR(base) ((base)+0x68)
1367#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1368#define RING_INSTPS(base) ((base)+0x70)
1369#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1370#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1371#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1372#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1373#define INSTPS 0x02070 /* 965+ only */
1374#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1375#define ACTHD_I965 0x02074
1376#define HWS_PGA 0x02080
1377#define HWS_ADDRESS_MASK 0xfffff000
1378#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1379#define PWRCTXA 0x2088 /* 965GM+ only */
1380#define PWRCTX_EN (1<<0)
585fb111 1381#define IPEIR 0x02088
63eeaf38
JB
1382#define IPEHR 0x0208c
1383#define INSTDONE 0x02090
585fb111
JB
1384#define NOPID 0x02094
1385#define HWSTAM 0x02098
9d2f41fa 1386#define DMA_FADD_I8XX 0x020d0
94e39e28 1387#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1388#define RING_BBADDR(base) ((base)+0x140)
1389#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1390
f406839f 1391#define ERROR_GEN6 0x040a0
71e172e8 1392#define GEN7_ERR_INT 0x44040
de032bf4 1393#define ERR_INT_POISON (1<<31)
8664281b 1394#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1395#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1396#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1397#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1398#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1399#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1400#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1401#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1402#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1403
6c826f34
MK
1404#define GEN8_FAULT_TLB_DATA0 0x04b10
1405#define GEN8_FAULT_TLB_DATA1 0x04b14
1406
3f1e109a
PZ
1407#define FPGA_DBG 0x42300
1408#define FPGA_DBG_RM_NOCLAIM (1<<31)
1409
0f3b6849 1410#define DERRMR 0x44050
4e0bbc31 1411/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1412#define DERRMR_PIPEA_SCANLINE (1<<0)
1413#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1414#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1415#define DERRMR_PIPEA_VBLANK (1<<3)
1416#define DERRMR_PIPEA_HBLANK (1<<5)
1417#define DERRMR_PIPEB_SCANLINE (1<<8)
1418#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1419#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1420#define DERRMR_PIPEB_VBLANK (1<<11)
1421#define DERRMR_PIPEB_HBLANK (1<<13)
1422/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1423#define DERRMR_PIPEC_SCANLINE (1<<14)
1424#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1425#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1426#define DERRMR_PIPEC_VBLANK (1<<21)
1427#define DERRMR_PIPEC_HBLANK (1<<22)
1428
0f3b6849 1429
de6e2eaf
EA
1430/* GM45+ chicken bits -- debug workaround bits that may be required
1431 * for various sorts of correct behavior. The top 16 bits of each are
1432 * the enables for writing to the corresponding low bit.
1433 */
1434#define _3D_CHICKEN 0x02084
4283908e 1435#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1436#define _3D_CHICKEN2 0x0208c
1437/* Disables pipelining of read flushes past the SF-WIZ interface.
1438 * Required on all Ironlake steppings according to the B-Spec, but the
1439 * particular danger of not doing so is not specified.
1440 */
1441# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1442#define _3D_CHICKEN3 0x02090
87f8020e 1443#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1444#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1445#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1446#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1447
71cf39b1
EA
1448#define MI_MODE 0x0209c
1449# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1450# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1451# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1452# define MODE_IDLE (1 << 9)
9991ae78 1453# define STOP_RING (1 << 8)
71cf39b1 1454
f8f2ac9a 1455#define GEN6_GT_MODE 0x20d0
a607c1a4 1456#define GEN7_GT_MODE 0x7008
8d85d272
VS
1457#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1458#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1459#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1460#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1461#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1462#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
b7668791
DL
1463#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1464#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
f8f2ac9a 1465
1ec14ad3 1466#define GFX_MODE 0x02520
b095cd0a 1467#define GFX_MODE_GEN7 0x0229c
5eb719cd 1468#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1469#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1470#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1471#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1472#define GFX_REPLAY_MODE (1<<11)
1473#define GFX_PSMI_GRANULARITY (1<<10)
1474#define GFX_PPGTT_ENABLE (1<<9)
1475
a7e806de 1476#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1477#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1478
9e72b46c
ID
1479#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1480#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1481#define SCPD0 0x0209c /* 915+ only */
1482#define IER 0x020a0
1483#define IIR 0x020a4
1484#define IMR 0x020a8
1485#define ISR 0x020ac
07ec7ec5 1486#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1487#define GINT_DIS (1<<22)
2d809570 1488#define GCFG_DIS (1<<8)
9e72b46c 1489#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1490#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1491#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1492#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1493#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1494#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1495#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1496#define VLV_PCBR_ADDR_SHIFT 12
1497
90a72f87 1498#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1499#define EIR 0x020b0
1500#define EMR 0x020b4
1501#define ESR 0x020b8
63eeaf38
JB
1502#define GM45_ERROR_PAGE_TABLE (1<<5)
1503#define GM45_ERROR_MEM_PRIV (1<<4)
1504#define I915_ERROR_PAGE_TABLE (1<<4)
1505#define GM45_ERROR_CP_PRIV (1<<3)
1506#define I915_ERROR_MEMORY_REFRESH (1<<1)
1507#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1508#define INSTPM 0x020c0
ee980b80 1509#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1510#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1511 will not assert AGPBUSY# and will only
1512 be delivered when out of C3. */
84f9f938 1513#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1514#define INSTPM_TLB_INVALIDATE (1<<9)
1515#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1516#define ACTHD 0x020c8
1038392b
VS
1517#define MEM_MODE 0x020cc
1518#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1519#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1520#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1521#define FW_BLC 0x020d8
8692d00e 1522#define FW_BLC2 0x020dc
585fb111 1523#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1524#define FW_BLC_SELF_EN_MASK (1<<31)
1525#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1526#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1527#define MM_BURST_LENGTH 0x00700000
1528#define MM_FIFO_WATERMARK 0x0001F000
1529#define LM_BURST_LENGTH 0x00000700
1530#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1531#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1532
1533/* Make render/texture TLB fetches lower priorty than associated data
1534 * fetches. This is not turned on by default
1535 */
1536#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1537
1538/* Isoch request wait on GTT enable (Display A/B/C streams).
1539 * Make isoch requests stall on the TLB update. May cause
1540 * display underruns (test mode only)
1541 */
1542#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1543
1544/* Block grant count for isoch requests when block count is
1545 * set to a finite value.
1546 */
1547#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1548#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1549#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1550#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1551#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1552
1553/* Enable render writes to complete in C2/C3/C4 power states.
1554 * If this isn't enabled, render writes are prevented in low
1555 * power states. That seems bad to me.
1556 */
1557#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1558
1559/* This acknowledges an async flip immediately instead
1560 * of waiting for 2TLB fetches.
1561 */
1562#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1563
1564/* Enables non-sequential data reads through arbiter
1565 */
0206e353 1566#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1567
1568/* Disable FSB snooping of cacheable write cycles from binner/render
1569 * command stream
1570 */
1571#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1572
1573/* Arbiter time slice for non-isoch streams */
1574#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1575#define MI_ARB_TIME_SLICE_1 (0 << 5)
1576#define MI_ARB_TIME_SLICE_2 (1 << 5)
1577#define MI_ARB_TIME_SLICE_4 (2 << 5)
1578#define MI_ARB_TIME_SLICE_6 (3 << 5)
1579#define MI_ARB_TIME_SLICE_8 (4 << 5)
1580#define MI_ARB_TIME_SLICE_10 (5 << 5)
1581#define MI_ARB_TIME_SLICE_14 (6 << 5)
1582#define MI_ARB_TIME_SLICE_16 (7 << 5)
1583
1584/* Low priority grace period page size */
1585#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1586#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1587
1588/* Disable display A/B trickle feed */
1589#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1590
1591/* Set display plane priority */
1592#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1593#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1594
54e472ae
VS
1595#define MI_STATE 0x020e4 /* gen2 only */
1596#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1597#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1598
585fb111 1599#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1600#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1601#define CM0_IZ_OPT_DISABLE (1<<6)
1602#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1603#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1604#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1605#define CM0_COLOR_EVICT_DISABLE (1<<3)
1606#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1607#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1608#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1609#define GFX_FLSH_CNTL_GEN6 0x101008
1610#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1611#define ECOSKPD 0x021d0
1612#define ECO_GATING_CX_ONLY (1<<3)
1613#define ECO_FLIP_DONE (1<<0)
585fb111 1614
fe27c606 1615#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1616#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1617#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1618#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1619#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1620#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1621#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1622
4efe0708
JB
1623#define GEN6_BLITTER_ECOSKPD 0x221d0
1624#define GEN6_BLITTER_LOCK_SHIFT 16
1625#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1626
295e8bb7 1627#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1628#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1629#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1630#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1631
693d11c3
D
1632/* Fuse readout registers for GT */
1633#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1634#define CHV_FGT_DISABLE_SS0 (1 << 10)
1635#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1636#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1637#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1638#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1639#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1640#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1641#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1642#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1643#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1644
3873218f
JM
1645#define GEN8_FUSE2 0x9120
1646#define GEN8_F2_S_ENA_SHIFT 25
1647#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1648
1649#define GEN9_F2_SS_DIS_SHIFT 20
1650#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1651
dead16e2 1652#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
3873218f 1653
881f47b6 1654#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1655#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1656#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1657#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1658#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1659
cc609d5d
BW
1660/* On modern GEN architectures interrupt control consists of two sets
1661 * of registers. The first set pertains to the ring generating the
1662 * interrupt. The second control is for the functional block generating the
1663 * interrupt. These are PM, GT, DE, etc.
1664 *
1665 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1666 * GT interrupt bits, so we don't need to duplicate the defines.
1667 *
1668 * These defines should cover us well from SNB->HSW with minor exceptions
1669 * it can also work on ILK.
1670 */
1671#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1672#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1673#define GT_BLT_USER_INTERRUPT (1 << 22)
1674#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1675#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1676#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1677#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1678#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1679#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1680#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1681#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1682#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1683#define GT_RENDER_USER_INTERRUPT (1 << 0)
1684
12638c57
BW
1685#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1686#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1687
35a85ac6
BW
1688#define GT_PARITY_ERROR(dev) \
1689 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1690 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1691
cc609d5d
BW
1692/* These are all the "old" interrupts */
1693#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1694
1695#define I915_PM_INTERRUPT (1<<31)
1696#define I915_ISP_INTERRUPT (1<<22)
1697#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1698#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1699#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1700#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1701#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1702#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1703#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1704#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1705#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1706#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1707#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1708#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1709#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1710#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1711#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1712#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1713#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1714#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1715#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1716#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1717#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1718#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1719#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1720#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1721#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1722#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1723#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1724#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1725#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1726#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1727#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1728#define I915_USER_INTERRUPT (1<<1)
1729#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1730#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1731
1732#define GEN6_BSD_RNCID 0x12198
1733
a1e969e0
BW
1734#define GEN7_FF_THREAD_MODE 0x20a0
1735#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1736#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1737#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1738#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1739#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1740#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1741#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1742#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1743#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1744#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1745#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1746#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1747#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1748#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1749#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1750
585fb111
JB
1751/*
1752 * Framebuffer compression (915+ only)
1753 */
1754
1755#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1756#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1757#define FBC_CONTROL 0x03208
1758#define FBC_CTL_EN (1<<31)
1759#define FBC_CTL_PERIODIC (1<<30)
1760#define FBC_CTL_INTERVAL_SHIFT (16)
1761#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1762#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1763#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1764#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1765#define FBC_COMMAND 0x0320c
1766#define FBC_CMD_COMPRESS (1<<0)
1767#define FBC_STATUS 0x03210
1768#define FBC_STAT_COMPRESSING (1<<31)
1769#define FBC_STAT_COMPRESSED (1<<30)
1770#define FBC_STAT_MODIFIED (1<<29)
82f34496 1771#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1772#define FBC_CONTROL2 0x03214
1773#define FBC_CTL_FENCE_DBL (0<<4)
1774#define FBC_CTL_IDLE_IMM (0<<2)
1775#define FBC_CTL_IDLE_FULL (1<<2)
1776#define FBC_CTL_IDLE_LINE (2<<2)
1777#define FBC_CTL_IDLE_DEBUG (3<<2)
1778#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1779#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1780#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1781#define FBC_TAG 0x03300
585fb111
JB
1782
1783#define FBC_LL_SIZE (1536)
1784
74dff282
JB
1785/* Framebuffer compression for GM45+ */
1786#define DPFC_CB_BASE 0x3200
1787#define DPFC_CONTROL 0x3208
1788#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1789#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1790#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1791#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1792#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1793#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1794#define DPFC_SR_EN (1<<10)
1795#define DPFC_CTL_LIMIT_1X (0<<6)
1796#define DPFC_CTL_LIMIT_2X (1<<6)
1797#define DPFC_CTL_LIMIT_4X (2<<6)
1798#define DPFC_RECOMP_CTL 0x320c
1799#define DPFC_RECOMP_STALL_EN (1<<27)
1800#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1801#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1802#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1803#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1804#define DPFC_STATUS 0x3210
1805#define DPFC_INVAL_SEG_SHIFT (16)
1806#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1807#define DPFC_COMP_SEG_SHIFT (0)
1808#define DPFC_COMP_SEG_MASK (0x000003ff)
1809#define DPFC_STATUS2 0x3214
1810#define DPFC_FENCE_YOFF 0x3218
1811#define DPFC_CHICKEN 0x3224
1812#define DPFC_HT_MODIFY (1<<31)
1813
b52eb4dc
ZY
1814/* Framebuffer compression for Ironlake */
1815#define ILK_DPFC_CB_BASE 0x43200
1816#define ILK_DPFC_CONTROL 0x43208
da46f936 1817#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1818/* The bit 28-8 is reserved */
1819#define DPFC_RESERVED (0x1FFFFF00)
1820#define ILK_DPFC_RECOMP_CTL 0x4320c
1821#define ILK_DPFC_STATUS 0x43210
1822#define ILK_DPFC_FENCE_YOFF 0x43218
1823#define ILK_DPFC_CHICKEN 0x43224
1824#define ILK_FBC_RT_BASE 0x2128
1825#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1826#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1827
1828#define ILK_DISPLAY_CHICKEN1 0x42000
1829#define ILK_FBCQ_DIS (1<<22)
0206e353 1830#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1831
b52eb4dc 1832
9c04f015
YL
1833/*
1834 * Framebuffer compression for Sandybridge
1835 *
1836 * The following two registers are of type GTTMMADR
1837 */
1838#define SNB_DPFC_CTL_SA 0x100100
1839#define SNB_CPU_FENCE_ENABLE (1<<29)
1840#define DPFC_CPU_FENCE_OFFSET 0x100104
1841
abe959c7
RV
1842/* Framebuffer compression for Ivybridge */
1843#define IVB_FBC_RT_BASE 0x7020
1844
42db64ef
PZ
1845#define IPS_CTL 0x43408
1846#define IPS_ENABLE (1 << 31)
9c04f015 1847
fd3da6c9
RV
1848#define MSG_FBC_REND_STATE 0x50380
1849#define FBC_REND_NUKE (1<<2)
1850#define FBC_REND_CACHE_CLEAN (1<<1)
1851
585fb111
JB
1852/*
1853 * GPIO regs
1854 */
1855#define GPIOA 0x5010
1856#define GPIOB 0x5014
1857#define GPIOC 0x5018
1858#define GPIOD 0x501c
1859#define GPIOE 0x5020
1860#define GPIOF 0x5024
1861#define GPIOG 0x5028
1862#define GPIOH 0x502c
1863# define GPIO_CLOCK_DIR_MASK (1 << 0)
1864# define GPIO_CLOCK_DIR_IN (0 << 1)
1865# define GPIO_CLOCK_DIR_OUT (1 << 1)
1866# define GPIO_CLOCK_VAL_MASK (1 << 2)
1867# define GPIO_CLOCK_VAL_OUT (1 << 3)
1868# define GPIO_CLOCK_VAL_IN (1 << 4)
1869# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1870# define GPIO_DATA_DIR_MASK (1 << 8)
1871# define GPIO_DATA_DIR_IN (0 << 9)
1872# define GPIO_DATA_DIR_OUT (1 << 9)
1873# define GPIO_DATA_VAL_MASK (1 << 10)
1874# define GPIO_DATA_VAL_OUT (1 << 11)
1875# define GPIO_DATA_VAL_IN (1 << 12)
1876# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1877
f899fc64
CW
1878#define GMBUS0 0x5100 /* clock/port select */
1879#define GMBUS_RATE_100KHZ (0<<8)
1880#define GMBUS_RATE_50KHZ (1<<8)
1881#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1882#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1883#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
1884#define GMBUS_PIN_DISABLED 0
1885#define GMBUS_PIN_SSC 1
1886#define GMBUS_PIN_VGADDC 2
1887#define GMBUS_PIN_PANEL 3
1888#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
1889#define GMBUS_PIN_DPC 4 /* HDMIC */
1890#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
1891#define GMBUS_PIN_DPD 6 /* HDMID */
1892#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
1893#define GMBUS_PIN_1_BXT 1
1894#define GMBUS_PIN_2_BXT 2
1895#define GMBUS_PIN_3_BXT 3
5ea6e5e3 1896#define GMBUS_NUM_PINS 7 /* including 0 */
f899fc64
CW
1897#define GMBUS1 0x5104 /* command/status */
1898#define GMBUS_SW_CLR_INT (1<<31)
1899#define GMBUS_SW_RDY (1<<30)
1900#define GMBUS_ENT (1<<29) /* enable timeout */
1901#define GMBUS_CYCLE_NONE (0<<25)
1902#define GMBUS_CYCLE_WAIT (1<<25)
1903#define GMBUS_CYCLE_INDEX (2<<25)
1904#define GMBUS_CYCLE_STOP (4<<25)
1905#define GMBUS_BYTE_COUNT_SHIFT 16
1906#define GMBUS_SLAVE_INDEX_SHIFT 8
1907#define GMBUS_SLAVE_ADDR_SHIFT 1
1908#define GMBUS_SLAVE_READ (1<<0)
1909#define GMBUS_SLAVE_WRITE (0<<0)
1910#define GMBUS2 0x5108 /* status */
1911#define GMBUS_INUSE (1<<15)
1912#define GMBUS_HW_WAIT_PHASE (1<<14)
1913#define GMBUS_STALL_TIMEOUT (1<<13)
1914#define GMBUS_INT (1<<12)
1915#define GMBUS_HW_RDY (1<<11)
1916#define GMBUS_SATOER (1<<10)
1917#define GMBUS_ACTIVE (1<<9)
1918#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1919#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1920#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1921#define GMBUS_NAK_EN (1<<3)
1922#define GMBUS_IDLE_EN (1<<2)
1923#define GMBUS_HW_WAIT_EN (1<<1)
1924#define GMBUS_HW_RDY_EN (1<<0)
1925#define GMBUS5 0x5120 /* byte index */
1926#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1927
585fb111
JB
1928/*
1929 * Clock control & power management
1930 */
2d401b17
VS
1931#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1932#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1933#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1934#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1935
1936#define VGA0 0x6000
1937#define VGA1 0x6004
1938#define VGA_PD 0x6010
1939#define VGA0_PD_P2_DIV_4 (1 << 7)
1940#define VGA0_PD_P1_DIV_2 (1 << 5)
1941#define VGA0_PD_P1_SHIFT 0
1942#define VGA0_PD_P1_MASK (0x1f << 0)
1943#define VGA1_PD_P2_DIV_4 (1 << 15)
1944#define VGA1_PD_P1_DIV_2 (1 << 13)
1945#define VGA1_PD_P1_SHIFT 8
1946#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1947#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1948#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1949#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1950#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1951#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1952#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1953#define DPLL_VGA_MODE_DIS (1 << 28)
1954#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1955#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1956#define DPLL_MODE_MASK (3 << 26)
1957#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1958#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1959#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1960#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1961#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1962#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1963#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1964#define DPLL_LOCK_VLV (1<<15)
598fac6b 1965#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1966#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1967#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1968#define DPLL_PORTC_READY_MASK (0xf << 4)
1969#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1970
585fb111 1971#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1972
1973/* Additional CHV pll/phy registers */
1974#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1975#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 1976#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
efd814b7 1977#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 1978#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 1979#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 1980
585fb111
JB
1981/*
1982 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1983 * this field (only one bit may be set).
1984 */
1985#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1986#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1987#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1988/* i830, required in DVO non-gang */
1989#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1990#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1991#define PLL_REF_INPUT_DREFCLK (0 << 13)
1992#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1993#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1994#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1995#define PLL_REF_INPUT_MASK (3 << 13)
1996#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1997/* Ironlake */
b9055052
ZW
1998# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1999# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2000# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2001# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2002# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2003
585fb111
JB
2004/*
2005 * Parallel to Serial Load Pulse phase selection.
2006 * Selects the phase for the 10X DPLL clock for the PCIe
2007 * digital display port. The range is 4 to 13; 10 or more
2008 * is just a flip delay. The default is 6
2009 */
2010#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2011#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2012/*
2013 * SDVO multiplier for 945G/GM. Not used on 965.
2014 */
2015#define SDVO_MULTIPLIER_MASK 0x000000ff
2016#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2017#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2018
2d401b17
VS
2019#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2020#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2021#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2022#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2023
585fb111
JB
2024/*
2025 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2026 *
2027 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2028 */
2029#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2030#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2031/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2032#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2033#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2034/*
2035 * SDVO/UDI pixel multiplier.
2036 *
2037 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2038 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2039 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2040 * dummy bytes in the datastream at an increased clock rate, with both sides of
2041 * the link knowing how many bytes are fill.
2042 *
2043 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2044 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2045 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2046 * through an SDVO command.
2047 *
2048 * This register field has values of multiplication factor minus 1, with
2049 * a maximum multiplier of 5 for SDVO.
2050 */
2051#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2052#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2053/*
2054 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2055 * This best be set to the default value (3) or the CRT won't work. No,
2056 * I don't entirely understand what this does...
2057 */
2058#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2059#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2060
9db4a9c7
JB
2061#define _FPA0 0x06040
2062#define _FPA1 0x06044
2063#define _FPB0 0x06048
2064#define _FPB1 0x0604c
2065#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2066#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 2067#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2068#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2069#define FP_N_DIV_SHIFT 16
2070#define FP_M1_DIV_MASK 0x00003f00
2071#define FP_M1_DIV_SHIFT 8
2072#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2073#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
2074#define FP_M2_DIV_SHIFT 0
2075#define DPLL_TEST 0x606c
2076#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2077#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2078#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2079#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2080#define DPLLB_TEST_N_BYPASS (1 << 19)
2081#define DPLLB_TEST_M_BYPASS (1 << 18)
2082#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2083#define DPLLA_TEST_N_BYPASS (1 << 3)
2084#define DPLLA_TEST_M_BYPASS (1 << 2)
2085#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2086#define D_STATE 0x6104
dc96e9b8 2087#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2088#define DSTATE_PLL_D3_OFF (1<<3)
2089#define DSTATE_GFX_CLOCK_GATING (1<<1)
2090#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 2091#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2092# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2093# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2094# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2095# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2096# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2097# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2098# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2099# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2100# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2101# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2102# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2103# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2104# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2105# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2106# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2107# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2108# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2109# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2110# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2111# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2112# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2113# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2114# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2115# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2116# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2117# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2118# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2119# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2120/*
652c393a
JB
2121 * This bit must be set on the 830 to prevent hangs when turning off the
2122 * overlay scaler.
2123 */
2124# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2125# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2126# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2127# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2128# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2129
2130#define RENCLK_GATE_D1 0x6204
2131# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2132# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2133# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2134# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2135# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2136# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2137# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2138# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2139# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2140/* This bit must be unset on 855,865 */
652c393a
JB
2141# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2142# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2143# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2144# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2145/* This bit must be set on 855,865. */
652c393a
JB
2146# define SV_CLOCK_GATE_DISABLE (1 << 0)
2147# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2148# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2149# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2150# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2151# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2152# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2153# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2154# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2155# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2156# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2157# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2158# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2159# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2160# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2161# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2162# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2163# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2164
2165# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2166/* This bit must always be set on 965G/965GM */
652c393a
JB
2167# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2168# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2169# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2170# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2171# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2172# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2173/* This bit must always be set on 965G */
652c393a
JB
2174# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2175# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2176# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2177# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2178# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2179# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2180# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2181# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2182# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2183# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2184# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2185# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2186# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2187# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2188# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2189# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2190# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2191# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2192# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2193
2194#define RENCLK_GATE_D2 0x6208
2195#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2196#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2197#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2198
2199#define VDECCLK_GATE_D 0x620C /* g4x only */
2200#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2201
652c393a
JB
2202#define RAMCLK_GATE_D 0x6210 /* CRL only */
2203#define DEUC 0x6214 /* CRL only */
585fb111 2204
d88b2270 2205#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2206#define FW_CSPWRDWNEN (1<<15)
2207
e0d8d59b
VS
2208#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2209
24eb2d59
CML
2210#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2211#define CDCLK_FREQ_SHIFT 4
2212#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2213#define CZCLK_FREQ_MASK 0xf
1e69cd74
VS
2214
2215#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2216#define PFI_CREDIT_63 (9 << 28) /* chv only */
2217#define PFI_CREDIT_31 (8 << 28) /* chv only */
2218#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2219#define PFI_CREDIT_RESEND (1 << 27)
2220#define VGA_FAST_MODE_DISABLE (1 << 14)
2221
24eb2d59
CML
2222#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2223
585fb111
JB
2224/*
2225 * Palette regs
2226 */
a57c774a
AK
2227#define PALETTE_A_OFFSET 0xa000
2228#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2229#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2230#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2231 dev_priv->info.display_mmio_offset)
585fb111 2232
673a394b
EA
2233/* MCH MMIO space */
2234
2235/*
2236 * MCHBAR mirror.
2237 *
2238 * This mirrors the MCHBAR MMIO space whose location is determined by
2239 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2240 * every way. It is not accessible from the CP register read instructions.
2241 *
515b2392
PZ
2242 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2243 * just read.
673a394b
EA
2244 */
2245#define MCHBAR_MIRROR_BASE 0x10000
2246
1398261a
YL
2247#define MCHBAR_MIRROR_BASE_SNB 0x140000
2248
3ebecd07 2249/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2250#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2251
646b4269 2252/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2253#define DCC 0x10200
2254#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2255#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2256#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2257#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2258#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2259#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2260#define DCC2 0x10204
2261#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2262
646b4269 2263/* Pineview MCH register contains DDR3 setting */
95534263
LP
2264#define CSHRDDR3CTL 0x101a8
2265#define CSHRDDR3CTL_DDR3 (1 << 2)
2266
646b4269 2267/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2268#define C0DRB3 0x10206
2269#define C1DRB3 0x10606
2270
646b4269 2271/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2272#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2273#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2274#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2275#define MAD_DIMM_ECC_MASK (0x3 << 24)
2276#define MAD_DIMM_ECC_OFF (0x0 << 24)
2277#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2278#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2279#define MAD_DIMM_ECC_ON (0x3 << 24)
2280#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2281#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2282#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2283#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2284#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2285#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2286#define MAD_DIMM_A_SELECT (0x1 << 16)
2287/* DIMM sizes are in multiples of 256mb. */
2288#define MAD_DIMM_B_SIZE_SHIFT 8
2289#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2290#define MAD_DIMM_A_SIZE_SHIFT 0
2291#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2292
646b4269 2293/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2294#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2295#define MCH_SSKPD_WM0_MASK 0x3f
2296#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2297
ec013e7f
JB
2298#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2299
b11248df
KP
2300/* Clocking configuration register */
2301#define CLKCFG 0x10c00
7662c8bd 2302#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2303#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2304#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2305#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2306#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2307#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2308/* Note, below two are guess */
b11248df 2309#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2310#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2311#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2312#define CLKCFG_MEM_533 (1 << 4)
2313#define CLKCFG_MEM_667 (2 << 4)
2314#define CLKCFG_MEM_800 (3 << 4)
2315#define CLKCFG_MEM_MASK (7 << 4)
2316
ea056c14
JB
2317#define TSC1 0x11001
2318#define TSE (1<<0)
7648fa99
JB
2319#define TR1 0x11006
2320#define TSFS 0x11020
2321#define TSFS_SLOPE_MASK 0x0000ff00
2322#define TSFS_SLOPE_SHIFT 8
2323#define TSFS_INTR_MASK 0x000000ff
2324
f97108d1
JB
2325#define CRSTANDVID 0x11100
2326#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2327#define PXVFREQ_PX_MASK 0x7f000000
2328#define PXVFREQ_PX_SHIFT 24
2329#define VIDFREQ_BASE 0x11110
2330#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2331#define VIDFREQ2 0x11114
2332#define VIDFREQ3 0x11118
2333#define VIDFREQ4 0x1111c
2334#define VIDFREQ_P0_MASK 0x1f000000
2335#define VIDFREQ_P0_SHIFT 24
2336#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2337#define VIDFREQ_P0_CSCLK_SHIFT 20
2338#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2339#define VIDFREQ_P0_CRCLK_SHIFT 16
2340#define VIDFREQ_P1_MASK 0x00001f00
2341#define VIDFREQ_P1_SHIFT 8
2342#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2343#define VIDFREQ_P1_CSCLK_SHIFT 4
2344#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2345#define INTTOEXT_BASE_ILK 0x11300
2346#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2347#define INTTOEXT_MAP3_SHIFT 24
2348#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2349#define INTTOEXT_MAP2_SHIFT 16
2350#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2351#define INTTOEXT_MAP1_SHIFT 8
2352#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2353#define INTTOEXT_MAP0_SHIFT 0
2354#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2355#define MEMSWCTL 0x11170 /* Ironlake only */
2356#define MEMCTL_CMD_MASK 0xe000
2357#define MEMCTL_CMD_SHIFT 13
2358#define MEMCTL_CMD_RCLK_OFF 0
2359#define MEMCTL_CMD_RCLK_ON 1
2360#define MEMCTL_CMD_CHFREQ 2
2361#define MEMCTL_CMD_CHVID 3
2362#define MEMCTL_CMD_VMMOFF 4
2363#define MEMCTL_CMD_VMMON 5
2364#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2365 when command complete */
2366#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2367#define MEMCTL_FREQ_SHIFT 8
2368#define MEMCTL_SFCAVM (1<<7)
2369#define MEMCTL_TGT_VID_MASK 0x007f
2370#define MEMIHYST 0x1117c
2371#define MEMINTREN 0x11180 /* 16 bits */
2372#define MEMINT_RSEXIT_EN (1<<8)
2373#define MEMINT_CX_SUPR_EN (1<<7)
2374#define MEMINT_CONT_BUSY_EN (1<<6)
2375#define MEMINT_AVG_BUSY_EN (1<<5)
2376#define MEMINT_EVAL_CHG_EN (1<<4)
2377#define MEMINT_MON_IDLE_EN (1<<3)
2378#define MEMINT_UP_EVAL_EN (1<<2)
2379#define MEMINT_DOWN_EVAL_EN (1<<1)
2380#define MEMINT_SW_CMD_EN (1<<0)
2381#define MEMINTRSTR 0x11182 /* 16 bits */
2382#define MEM_RSEXIT_MASK 0xc000
2383#define MEM_RSEXIT_SHIFT 14
2384#define MEM_CONT_BUSY_MASK 0x3000
2385#define MEM_CONT_BUSY_SHIFT 12
2386#define MEM_AVG_BUSY_MASK 0x0c00
2387#define MEM_AVG_BUSY_SHIFT 10
2388#define MEM_EVAL_CHG_MASK 0x0300
2389#define MEM_EVAL_BUSY_SHIFT 8
2390#define MEM_MON_IDLE_MASK 0x00c0
2391#define MEM_MON_IDLE_SHIFT 6
2392#define MEM_UP_EVAL_MASK 0x0030
2393#define MEM_UP_EVAL_SHIFT 4
2394#define MEM_DOWN_EVAL_MASK 0x000c
2395#define MEM_DOWN_EVAL_SHIFT 2
2396#define MEM_SW_CMD_MASK 0x0003
2397#define MEM_INT_STEER_GFX 0
2398#define MEM_INT_STEER_CMR 1
2399#define MEM_INT_STEER_SMI 2
2400#define MEM_INT_STEER_SCI 3
2401#define MEMINTRSTS 0x11184
2402#define MEMINT_RSEXIT (1<<7)
2403#define MEMINT_CONT_BUSY (1<<6)
2404#define MEMINT_AVG_BUSY (1<<5)
2405#define MEMINT_EVAL_CHG (1<<4)
2406#define MEMINT_MON_IDLE (1<<3)
2407#define MEMINT_UP_EVAL (1<<2)
2408#define MEMINT_DOWN_EVAL (1<<1)
2409#define MEMINT_SW_CMD (1<<0)
2410#define MEMMODECTL 0x11190
2411#define MEMMODE_BOOST_EN (1<<31)
2412#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2413#define MEMMODE_BOOST_FREQ_SHIFT 24
2414#define MEMMODE_IDLE_MODE_MASK 0x00030000
2415#define MEMMODE_IDLE_MODE_SHIFT 16
2416#define MEMMODE_IDLE_MODE_EVAL 0
2417#define MEMMODE_IDLE_MODE_CONT 1
2418#define MEMMODE_HWIDLE_EN (1<<15)
2419#define MEMMODE_SWMODE_EN (1<<14)
2420#define MEMMODE_RCLK_GATE (1<<13)
2421#define MEMMODE_HW_UPDATE (1<<12)
2422#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2423#define MEMMODE_FSTART_SHIFT 8
2424#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2425#define MEMMODE_FMAX_SHIFT 4
2426#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2427#define RCBMAXAVG 0x1119c
2428#define MEMSWCTL2 0x1119e /* Cantiga only */
2429#define SWMEMCMD_RENDER_OFF (0 << 13)
2430#define SWMEMCMD_RENDER_ON (1 << 13)
2431#define SWMEMCMD_SWFREQ (2 << 13)
2432#define SWMEMCMD_TARVID (3 << 13)
2433#define SWMEMCMD_VRM_OFF (4 << 13)
2434#define SWMEMCMD_VRM_ON (5 << 13)
2435#define CMDSTS (1<<12)
2436#define SFCAVM (1<<11)
2437#define SWFREQ_MASK 0x0380 /* P0-7 */
2438#define SWFREQ_SHIFT 7
2439#define TARVID_MASK 0x001f
2440#define MEMSTAT_CTG 0x111a0
2441#define RCBMINAVG 0x111a0
2442#define RCUPEI 0x111b0
2443#define RCDNEI 0x111b4
88271da3
JB
2444#define RSTDBYCTL 0x111b8
2445#define RS1EN (1<<31)
2446#define RS2EN (1<<30)
2447#define RS3EN (1<<29)
2448#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2449#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2450#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2451#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2452#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2453#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2454#define RSX_STATUS_MASK (7<<20)
2455#define RSX_STATUS_ON (0<<20)
2456#define RSX_STATUS_RC1 (1<<20)
2457#define RSX_STATUS_RC1E (2<<20)
2458#define RSX_STATUS_RS1 (3<<20)
2459#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2460#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2461#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2462#define RSX_STATUS_RSVD2 (7<<20)
2463#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2464#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2465#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2466#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2467#define RS1CONTSAV_MASK (3<<14)
2468#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2469#define RS1CONTSAV_RSVD (1<<14)
2470#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2471#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2472#define NORMSLEXLAT_MASK (3<<12)
2473#define SLOW_RS123 (0<<12)
2474#define SLOW_RS23 (1<<12)
2475#define SLOW_RS3 (2<<12)
2476#define NORMAL_RS123 (3<<12)
2477#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2478#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2479#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2480#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2481#define RS_CSTATE_MASK (3<<4)
2482#define RS_CSTATE_C367_RS1 (0<<4)
2483#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2484#define RS_CSTATE_RSVD (2<<4)
2485#define RS_CSTATE_C367_RS2 (3<<4)
2486#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2487#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2488#define VIDCTL 0x111c0
2489#define VIDSTS 0x111c8
2490#define VIDSTART 0x111cc /* 8 bits */
2491#define MEMSTAT_ILK 0x111f8
2492#define MEMSTAT_VID_MASK 0x7f00
2493#define MEMSTAT_VID_SHIFT 8
2494#define MEMSTAT_PSTATE_MASK 0x00f8
2495#define MEMSTAT_PSTATE_SHIFT 3
2496#define MEMSTAT_MON_ACTV (1<<2)
2497#define MEMSTAT_SRC_CTL_MASK 0x0003
2498#define MEMSTAT_SRC_CTL_CORE 0
2499#define MEMSTAT_SRC_CTL_TRB 1
2500#define MEMSTAT_SRC_CTL_THM 2
2501#define MEMSTAT_SRC_CTL_STDBY 3
2502#define RCPREVBSYTUPAVG 0x113b8
2503#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2504#define PMMISC 0x11214
2505#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2506#define SDEW 0x1124c
2507#define CSIEW0 0x11250
2508#define CSIEW1 0x11254
2509#define CSIEW2 0x11258
2510#define PEW 0x1125c
2511#define DEW 0x11270
2512#define MCHAFE 0x112c0
2513#define CSIEC 0x112e0
2514#define DMIEC 0x112e4
2515#define DDREC 0x112e8
2516#define PEG0EC 0x112ec
2517#define PEG1EC 0x112f0
2518#define GFXEC 0x112f4
2519#define RPPREVBSYTUPAVG 0x113b8
2520#define RPPREVBSYTDNAVG 0x113bc
2521#define ECR 0x11600
2522#define ECR_GPFE (1<<31)
2523#define ECR_IMONE (1<<30)
2524#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2525#define OGW0 0x11608
2526#define OGW1 0x1160c
2527#define EG0 0x11610
2528#define EG1 0x11614
2529#define EG2 0x11618
2530#define EG3 0x1161c
2531#define EG4 0x11620
2532#define EG5 0x11624
2533#define EG6 0x11628
2534#define EG7 0x1162c
2535#define PXW 0x11664
2536#define PXWL 0x11680
2537#define LCFUSE02 0x116c0
2538#define LCFUSE_HIV_MASK 0x000000ff
2539#define CSIPLL0 0x12c10
2540#define DDRMPLL1 0X12c20
7d57382e
EA
2541#define PEG_BAND_GAP_DATA 0x14d68
2542
c4de7b0f
CW
2543#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2544#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2545
153b4b95
BW
2546#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2547#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2548#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2549
de43ae9d
AG
2550#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2551#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2552#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2553 INTERVAL_1_33_US(us) : \
2554 INTERVAL_1_28_US(us))
2555
aa40d6bb
ZN
2556/*
2557 * Logical Context regs
2558 */
2559#define CCID 0x2180
2560#define CCID_EN (1<<0)
e8016055
VS
2561/*
2562 * Notes on SNB/IVB/VLV context size:
2563 * - Power context is saved elsewhere (LLC or stolen)
2564 * - Ring/execlist context is saved on SNB, not on IVB
2565 * - Extended context size already includes render context size
2566 * - We always need to follow the extended context size.
2567 * SNB BSpec has comments indicating that we should use the
2568 * render context size instead if execlists are disabled, but
2569 * based on empirical testing that's just nonsense.
2570 * - Pipelined/VF state is saved on SNB/IVB respectively
2571 * - GT1 size just indicates how much of render context
2572 * doesn't need saving on GT1
2573 */
fe1cc68f
BW
2574#define CXT_SIZE 0x21a0
2575#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2576#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2577#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2578#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2579#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2580#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2581 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2582 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2583#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2584#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2585#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2586#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2587#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2588#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2589#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2590#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2591 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2592/* Haswell does have the CXT_SIZE register however it does not appear to be
2593 * valid. Now, docs explain in dwords what is in the context object. The full
2594 * size is 70720 bytes, however, the power context and execlist context will
2595 * never be saved (power context is stored elsewhere, and execlists don't work
2596 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2597 */
2598#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2599/* Same as Haswell, but 72064 bytes now. */
2600#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2601
542a6b20 2602#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2603#define VLV_CLK_CTL2 0x101104
2604#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2605
585fb111
JB
2606/*
2607 * Overlay regs
2608 */
2609
2610#define OVADD 0x30000
2611#define DOVSTA 0x30008
2612#define OC_BUF (0x3<<20)
2613#define OGAMC5 0x30010
2614#define OGAMC4 0x30014
2615#define OGAMC3 0x30018
2616#define OGAMC2 0x3001c
2617#define OGAMC1 0x30020
2618#define OGAMC0 0x30024
2619
2620/*
2621 * Display engine regs
2622 */
2623
8bf1e9f1 2624/* Pipe A CRC regs */
a57c774a 2625#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2626#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2627/* ivb+ source selection */
8bf1e9f1
SH
2628#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2629#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2630#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2631/* ilk+ source selection */
5a6b5c84
DV
2632#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2633#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2634#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2635/* embedded DP port on the north display block, reserved on ivb */
2636#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2637#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2638/* vlv source selection */
2639#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2640#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2641#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2642/* with DP port the pipe source is invalid */
2643#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2644#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2645#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2646/* gen3+ source selection */
2647#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2648#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2649#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2650/* with DP/TV port the pipe source is invalid */
2651#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2652#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2653#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2654#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2655#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2656/* gen2 doesn't have source selection bits */
52f843f6 2657#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2658
5a6b5c84
DV
2659#define _PIPE_CRC_RES_1_A_IVB 0x60064
2660#define _PIPE_CRC_RES_2_A_IVB 0x60068
2661#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2662#define _PIPE_CRC_RES_4_A_IVB 0x60070
2663#define _PIPE_CRC_RES_5_A_IVB 0x60074
2664
a57c774a
AK
2665#define _PIPE_CRC_RES_RED_A 0x60060
2666#define _PIPE_CRC_RES_GREEN_A 0x60064
2667#define _PIPE_CRC_RES_BLUE_A 0x60068
2668#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2669#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2670
2671/* Pipe B CRC regs */
5a6b5c84
DV
2672#define _PIPE_CRC_RES_1_B_IVB 0x61064
2673#define _PIPE_CRC_RES_2_B_IVB 0x61068
2674#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2675#define _PIPE_CRC_RES_4_B_IVB 0x61070
2676#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2677
a57c774a 2678#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2679#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2680 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2681#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2682 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2683#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2684 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2685#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2686 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2687#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2688 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2689
0b5c5ed0 2690#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2691 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2692#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2693 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2694#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2695 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2696#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2697 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2698#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2699 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2700
585fb111 2701/* Pipe A timing regs */
a57c774a
AK
2702#define _HTOTAL_A 0x60000
2703#define _HBLANK_A 0x60004
2704#define _HSYNC_A 0x60008
2705#define _VTOTAL_A 0x6000c
2706#define _VBLANK_A 0x60010
2707#define _VSYNC_A 0x60014
2708#define _PIPEASRC 0x6001c
2709#define _BCLRPAT_A 0x60020
2710#define _VSYNCSHIFT_A 0x60028
ebb69c95 2711#define _PIPE_MULT_A 0x6002c
585fb111
JB
2712
2713/* Pipe B timing regs */
a57c774a
AK
2714#define _HTOTAL_B 0x61000
2715#define _HBLANK_B 0x61004
2716#define _HSYNC_B 0x61008
2717#define _VTOTAL_B 0x6100c
2718#define _VBLANK_B 0x61010
2719#define _VSYNC_B 0x61014
2720#define _PIPEBSRC 0x6101c
2721#define _BCLRPAT_B 0x61020
2722#define _VSYNCSHIFT_B 0x61028
ebb69c95 2723#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2724
2725#define TRANSCODER_A_OFFSET 0x60000
2726#define TRANSCODER_B_OFFSET 0x61000
2727#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2728#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2729#define TRANSCODER_EDP_OFFSET 0x6f000
2730
5c969aa7
DL
2731#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2732 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2733 dev_priv->info.display_mmio_offset)
a57c774a
AK
2734
2735#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2736#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2737#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2738#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2739#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2740#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2741#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2742#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2743#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2744#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2745
c8f7df58
RV
2746/* VLV eDP PSR registers */
2747#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2748#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2749#define VLV_EDP_PSR_ENABLE (1<<0)
2750#define VLV_EDP_PSR_RESET (1<<1)
2751#define VLV_EDP_PSR_MODE_MASK (7<<2)
2752#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2753#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2754#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2755#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2756#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2757#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2758#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2759#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2760#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2761
2762#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2763#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2764#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2765#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2766#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2767#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2768
2769#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2770#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2771#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2772#define VLV_EDP_PSR_CURR_STATE_MASK 7
2773#define VLV_EDP_PSR_DISABLED (0<<0)
2774#define VLV_EDP_PSR_INACTIVE (1<<0)
2775#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2776#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2777#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2778#define VLV_EDP_PSR_EXIT (5<<0)
2779#define VLV_EDP_PSR_IN_TRANS (1<<7)
2780#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2781
ed8546ac
BW
2782/* HSW+ eDP PSR registers */
2783#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2784#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2785#define EDP_PSR_ENABLE (1<<31)
82c56254 2786#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2787#define EDP_PSR_LINK_STANDBY (1<<27)
2788#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2789#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2790#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2791#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2792#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2793#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2794#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2795#define EDP_PSR_TP1_TP2_SEL (0<<11)
2796#define EDP_PSR_TP1_TP3_SEL (1<<11)
2797#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2798#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2799#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2800#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2801#define EDP_PSR_TP1_TIME_500us (0<<4)
2802#define EDP_PSR_TP1_TIME_100us (1<<4)
2803#define EDP_PSR_TP1_TIME_2500us (2<<4)
2804#define EDP_PSR_TP1_TIME_0us (3<<4)
2805#define EDP_PSR_IDLE_FRAME_SHIFT 0
2806
18b5992c
BW
2807#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2808#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 2809#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
2810#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2811#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2812#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2813
18b5992c 2814#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2815#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2816#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2817#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2818#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2819#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2820#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2821#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2822#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2823#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2824#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2825#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2826#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2827#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2828#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2829#define EDP_PSR_STATUS_COUNT_SHIFT 16
2830#define EDP_PSR_STATUS_COUNT_MASK 0xf
2831#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2832#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2833#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2834#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2835#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2836#define EDP_PSR_STATUS_IDLE_MASK 0xf
2837
18b5992c 2838#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2839#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2840
18b5992c 2841#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2842#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2843#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2844#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2845
474d1ec4
SJ
2846#define EDP_PSR2_CTL 0x6f900
2847#define EDP_PSR2_ENABLE (1<<31)
2848#define EDP_SU_TRACK_ENABLE (1<<30)
2849#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
2850#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
2851#define EDP_PSR2_TP2_TIME_500 (0<<8)
2852#define EDP_PSR2_TP2_TIME_100 (1<<8)
2853#define EDP_PSR2_TP2_TIME_2500 (2<<8)
2854#define EDP_PSR2_TP2_TIME_50 (3<<8)
2855#define EDP_PSR2_TP2_TIME_MASK (3<<8)
2856#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
2857#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
2858#define EDP_PSR2_IDLE_MASK 0xf
2859
585fb111
JB
2860/* VGA port control */
2861#define ADPA 0x61100
ebc0fd88 2862#define PCH_ADPA 0xe1100
540a8950 2863#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2864
585fb111
JB
2865#define ADPA_DAC_ENABLE (1<<31)
2866#define ADPA_DAC_DISABLE 0
2867#define ADPA_PIPE_SELECT_MASK (1<<30)
2868#define ADPA_PIPE_A_SELECT 0
2869#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2870#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2871/* CPT uses bits 29:30 for pch transcoder select */
2872#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2873#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2874#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2875#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2876#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2877#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2878#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2879#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2880#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2881#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2882#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2883#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2884#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2885#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2886#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2887#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2888#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2889#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2890#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2891#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2892#define ADPA_SETS_HVPOLARITY 0
60222c0c 2893#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2894#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2895#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2896#define ADPA_HSYNC_CNTL_ENABLE 0
2897#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2898#define ADPA_VSYNC_ACTIVE_LOW 0
2899#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2900#define ADPA_HSYNC_ACTIVE_LOW 0
2901#define ADPA_DPMS_MASK (~(3<<10))
2902#define ADPA_DPMS_ON (0<<10)
2903#define ADPA_DPMS_SUSPEND (1<<10)
2904#define ADPA_DPMS_STANDBY (2<<10)
2905#define ADPA_DPMS_OFF (3<<10)
2906
939fe4d7 2907
585fb111 2908/* Hotplug control (945+ only) */
5c969aa7 2909#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2910#define PORTB_HOTPLUG_INT_EN (1 << 29)
2911#define PORTC_HOTPLUG_INT_EN (1 << 28)
2912#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2913#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2914#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2915#define TV_HOTPLUG_INT_EN (1 << 18)
2916#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2917#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2918 PORTC_HOTPLUG_INT_EN | \
2919 PORTD_HOTPLUG_INT_EN | \
2920 SDVOC_HOTPLUG_INT_EN | \
2921 SDVOB_HOTPLUG_INT_EN | \
2922 CRT_HOTPLUG_INT_EN)
585fb111 2923#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2924#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2925/* must use period 64 on GM45 according to docs */
2926#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2927#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2928#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2929#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2930#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2931#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2932#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2933#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2934#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2935#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2936#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2937#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2938
5c969aa7 2939#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2940/*
2941 * HDMI/DP bits are gen4+
2942 *
2943 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2944 * Please check the detailed lore in the commit message for for experimental
2945 * evidence.
2946 */
232a6ee9
TP
2947#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2948#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2949#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2950/* VLV DP/HDMI bits again match Bspec */
2951#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2952#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2953#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2954#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2955#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2956#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2957#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2958#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2959#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2960#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2961#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2962#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2963/* CRT/TV common between gen3+ */
585fb111
JB
2964#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2965#define TV_HOTPLUG_INT_STATUS (1 << 10)
2966#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2967#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2968#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2969#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2970#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2971#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2972#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2973#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2974
084b612e
CW
2975/* SDVO is different across gen3/4 */
2976#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2977#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2978/*
2979 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2980 * since reality corrobates that they're the same as on gen3. But keep these
2981 * bits here (and the comment!) to help any other lost wanderers back onto the
2982 * right tracks.
2983 */
084b612e
CW
2984#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2985#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2986#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2987#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2988#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2989 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2990 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2991 PORTB_HOTPLUG_INT_STATUS | \
2992 PORTC_HOTPLUG_INT_STATUS | \
2993 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2994
2995#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2996 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2997 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2998 PORTB_HOTPLUG_INT_STATUS | \
2999 PORTC_HOTPLUG_INT_STATUS | \
3000 PORTD_HOTPLUG_INT_STATUS)
585fb111 3001
c20cd312
PZ
3002/* SDVO and HDMI port control.
3003 * The same register may be used for SDVO or HDMI */
3004#define GEN3_SDVOB 0x61140
3005#define GEN3_SDVOC 0x61160
3006#define GEN4_HDMIB GEN3_SDVOB
3007#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 3008#define CHV_HDMID 0x6116C
c20cd312
PZ
3009#define PCH_SDVOB 0xe1140
3010#define PCH_HDMIB PCH_SDVOB
3011#define PCH_HDMIC 0xe1150
3012#define PCH_HDMID 0xe1160
3013
84093603
DV
3014#define PORT_DFT_I9XX 0x61150
3015#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 3016#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 3017#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3018#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3019#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3020#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3021#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3022
c20cd312
PZ
3023/* Gen 3 SDVO bits: */
3024#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3025#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3026#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3027#define SDVO_PIPE_B_SELECT (1 << 30)
3028#define SDVO_STALL_SELECT (1 << 29)
3029#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3030/*
585fb111 3031 * 915G/GM SDVO pixel multiplier.
585fb111 3032 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3033 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3034 */
c20cd312 3035#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3036#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3037#define SDVO_PHASE_SELECT_MASK (15 << 19)
3038#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3039#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3040#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3041#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3042#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3043#define SDVO_DETECTED (1 << 2)
585fb111 3044/* Bits to be preserved when writing */
c20cd312
PZ
3045#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3046 SDVO_INTERRUPT_ENABLE)
3047#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3048
3049/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3050#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3051#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3052#define SDVO_ENCODING_SDVO (0 << 10)
3053#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3054#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3055#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3056#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3057#define SDVO_AUDIO_ENABLE (1 << 6)
3058/* VSYNC/HSYNC bits new with 965, default is to be set */
3059#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3060#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3061
3062/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3063#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3064#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3065
3066/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3067#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3068#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3069
44f37d1f
CML
3070/* CHV SDVO/HDMI bits: */
3071#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3072#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3073
585fb111
JB
3074
3075/* DVO port control */
3076#define DVOA 0x61120
3077#define DVOB 0x61140
3078#define DVOC 0x61160
3079#define DVO_ENABLE (1 << 31)
3080#define DVO_PIPE_B_SELECT (1 << 30)
3081#define DVO_PIPE_STALL_UNUSED (0 << 28)
3082#define DVO_PIPE_STALL (1 << 28)
3083#define DVO_PIPE_STALL_TV (2 << 28)
3084#define DVO_PIPE_STALL_MASK (3 << 28)
3085#define DVO_USE_VGA_SYNC (1 << 15)
3086#define DVO_DATA_ORDER_I740 (0 << 14)
3087#define DVO_DATA_ORDER_FP (1 << 14)
3088#define DVO_VSYNC_DISABLE (1 << 11)
3089#define DVO_HSYNC_DISABLE (1 << 10)
3090#define DVO_VSYNC_TRISTATE (1 << 9)
3091#define DVO_HSYNC_TRISTATE (1 << 8)
3092#define DVO_BORDER_ENABLE (1 << 7)
3093#define DVO_DATA_ORDER_GBRG (1 << 6)
3094#define DVO_DATA_ORDER_RGGB (0 << 6)
3095#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3096#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3097#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3098#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3099#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3100#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3101#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3102#define DVO_PRESERVE_MASK (0x7<<24)
3103#define DVOA_SRCDIM 0x61124
3104#define DVOB_SRCDIM 0x61144
3105#define DVOC_SRCDIM 0x61164
3106#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3107#define DVO_SRCDIM_VERTICAL_SHIFT 0
3108
3109/* LVDS port control */
3110#define LVDS 0x61180
3111/*
3112 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3113 * the DPLL semantics change when the LVDS is assigned to that pipe.
3114 */
3115#define LVDS_PORT_EN (1 << 31)
3116/* Selects pipe B for LVDS data. Must be set on pre-965. */
3117#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3118#define LVDS_PIPE_MASK (1 << 30)
1519b995 3119#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3120/* LVDS dithering flag on 965/g4x platform */
3121#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3122/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3123#define LVDS_VSYNC_POLARITY (1 << 21)
3124#define LVDS_HSYNC_POLARITY (1 << 20)
3125
a3e17eb8
ZY
3126/* Enable border for unscaled (or aspect-scaled) display */
3127#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3128/*
3129 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3130 * pixel.
3131 */
3132#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3133#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3134#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3135/*
3136 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3137 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3138 * on.
3139 */
3140#define LVDS_A3_POWER_MASK (3 << 6)
3141#define LVDS_A3_POWER_DOWN (0 << 6)
3142#define LVDS_A3_POWER_UP (3 << 6)
3143/*
3144 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3145 * is set.
3146 */
3147#define LVDS_CLKB_POWER_MASK (3 << 4)
3148#define LVDS_CLKB_POWER_DOWN (0 << 4)
3149#define LVDS_CLKB_POWER_UP (3 << 4)
3150/*
3151 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3152 * setting for whether we are in dual-channel mode. The B3 pair will
3153 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3154 */
3155#define LVDS_B0B3_POWER_MASK (3 << 2)
3156#define LVDS_B0B3_POWER_DOWN (0 << 2)
3157#define LVDS_B0B3_POWER_UP (3 << 2)
3158
3c17fe4b
DH
3159/* Video Data Island Packet control */
3160#define VIDEO_DIP_DATA 0x61178
fd0753cf 3161/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3162 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3163 * of the infoframe structure specified by CEA-861. */
3164#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3165#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3166#define VIDEO_DIP_CTL 0x61170
2da8af54 3167/* Pre HSW: */
3c17fe4b 3168#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3169#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3170#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3171#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3172#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3173#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3174#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3175#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3176#define VIDEO_DIP_SELECT_AVI (0 << 19)
3177#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3178#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3179#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3180#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3181#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3182#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3183#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3184/* HSW and later: */
0dd87d20
PZ
3185#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3186#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3187#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3188#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3189#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3190#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3191
585fb111
JB
3192/* Panel power sequencing */
3193#define PP_STATUS 0x61200
3194#define PP_ON (1 << 31)
3195/*
3196 * Indicates that all dependencies of the panel are on:
3197 *
3198 * - PLL enabled
3199 * - pipe enabled
3200 * - LVDS/DVOB/DVOC on
3201 */
3202#define PP_READY (1 << 30)
3203#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3204#define PP_SEQUENCE_POWER_UP (1 << 28)
3205#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3206#define PP_SEQUENCE_MASK (3 << 28)
3207#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3208#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3209#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3210#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3211#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3212#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3213#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3214#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3215#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3216#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3217#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3218#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3219#define PP_CONTROL 0x61204
3220#define POWER_TARGET_ON (1 << 0)
3221#define PP_ON_DELAYS 0x61208
3222#define PP_OFF_DELAYS 0x6120c
3223#define PP_DIVISOR 0x61210
3224
3225/* Panel fitting */
5c969aa7 3226#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3227#define PFIT_ENABLE (1 << 31)
3228#define PFIT_PIPE_MASK (3 << 29)
3229#define PFIT_PIPE_SHIFT 29
3230#define VERT_INTERP_DISABLE (0 << 10)
3231#define VERT_INTERP_BILINEAR (1 << 10)
3232#define VERT_INTERP_MASK (3 << 10)
3233#define VERT_AUTO_SCALE (1 << 9)
3234#define HORIZ_INTERP_DISABLE (0 << 6)
3235#define HORIZ_INTERP_BILINEAR (1 << 6)
3236#define HORIZ_INTERP_MASK (3 << 6)
3237#define HORIZ_AUTO_SCALE (1 << 5)
3238#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3239#define PFIT_FILTER_FUZZY (0 << 24)
3240#define PFIT_SCALING_AUTO (0 << 26)
3241#define PFIT_SCALING_PROGRAMMED (1 << 26)
3242#define PFIT_SCALING_PILLAR (2 << 26)
3243#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3244#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3245/* Pre-965 */
3246#define PFIT_VERT_SCALE_SHIFT 20
3247#define PFIT_VERT_SCALE_MASK 0xfff00000
3248#define PFIT_HORIZ_SCALE_SHIFT 4
3249#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3250/* 965+ */
3251#define PFIT_VERT_SCALE_SHIFT_965 16
3252#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3253#define PFIT_HORIZ_SCALE_SHIFT_965 0
3254#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3255
5c969aa7 3256#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3257
5c969aa7
DL
3258#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3259#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3260#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3261 _VLV_BLC_PWM_CTL2_B)
3262
5c969aa7
DL
3263#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3264#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3265#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3266 _VLV_BLC_PWM_CTL_B)
3267
5c969aa7
DL
3268#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3269#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3270#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3271 _VLV_BLC_HIST_CTL_B)
3272
585fb111 3273/* Backlight control */
5c969aa7 3274#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3275#define BLM_PWM_ENABLE (1 << 31)
3276#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3277#define BLM_PIPE_SELECT (1 << 29)
3278#define BLM_PIPE_SELECT_IVB (3 << 29)
3279#define BLM_PIPE_A (0 << 29)
3280#define BLM_PIPE_B (1 << 29)
3281#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3282#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3283#define BLM_TRANSCODER_B BLM_PIPE_B
3284#define BLM_TRANSCODER_C BLM_PIPE_C
3285#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3286#define BLM_PIPE(pipe) ((pipe) << 29)
3287#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3288#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3289#define BLM_PHASE_IN_ENABLE (1 << 25)
3290#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3291#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3292#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3293#define BLM_PHASE_IN_COUNT_SHIFT (8)
3294#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3295#define BLM_PHASE_IN_INCR_SHIFT (0)
3296#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3297#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3298/*
3299 * This is the most significant 15 bits of the number of backlight cycles in a
3300 * complete cycle of the modulated backlight control.
3301 *
3302 * The actual value is this field multiplied by two.
3303 */
7cf41601
DV
3304#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3305#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3306#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3307/*
3308 * This is the number of cycles out of the backlight modulation cycle for which
3309 * the backlight is on.
3310 *
3311 * This field must be no greater than the number of cycles in the complete
3312 * backlight modulation cycle.
3313 */
3314#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3315#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3316#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3317#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3318
5c969aa7 3319#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3320
7cf41601
DV
3321/* New registers for PCH-split platforms. Safe where new bits show up, the
3322 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3323#define BLC_PWM_CPU_CTL2 0x48250
3324#define BLC_PWM_CPU_CTL 0x48254
3325
be256dc7
PZ
3326#define HSW_BLC_PWM2_CTL 0x48350
3327
7cf41601
DV
3328/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3329 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3330#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3331#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3332#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3333#define BLM_PCH_POLARITY (1 << 29)
3334#define BLC_PWM_PCH_CTL2 0xc8254
3335
be256dc7
PZ
3336#define UTIL_PIN_CTL 0x48400
3337#define UTIL_PIN_ENABLE (1 << 31)
3338
3339#define PCH_GTC_CTL 0xe7000
3340#define PCH_GTC_ENABLE (1 << 31)
3341
585fb111
JB
3342/* TV port control */
3343#define TV_CTL 0x68000
646b4269 3344/* Enables the TV encoder */
585fb111 3345# define TV_ENC_ENABLE (1 << 31)
646b4269 3346/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3347# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3348/* Outputs composite video (DAC A only) */
585fb111 3349# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3350/* Outputs SVideo video (DAC B/C) */
585fb111 3351# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3352/* Outputs Component video (DAC A/B/C) */
585fb111 3353# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3354/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3355# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3356# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3357/* Enables slow sync generation (945GM only) */
585fb111 3358# define TV_SLOW_SYNC (1 << 20)
646b4269 3359/* Selects 4x oversampling for 480i and 576p */
585fb111 3360# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3361/* Selects 2x oversampling for 720p and 1080i */
585fb111 3362# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3363/* Selects no oversampling for 1080p */
585fb111 3364# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3365/* Selects 8x oversampling */
585fb111 3366# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3367/* Selects progressive mode rather than interlaced */
585fb111 3368# define TV_PROGRESSIVE (1 << 17)
646b4269 3369/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3370# define TV_PAL_BURST (1 << 16)
646b4269 3371/* Field for setting delay of Y compared to C */
585fb111 3372# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3373/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3374# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3375/*
585fb111
JB
3376 * Enables a fix for the 915GM only.
3377 *
3378 * Not sure what it does.
3379 */
3380# define TV_ENC_C0_FIX (1 << 10)
646b4269 3381/* Bits that must be preserved by software */
d2d9f232 3382# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3383# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3384/* Read-only state that reports all features enabled */
585fb111 3385# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3386/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3387# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3388/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3389# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3390/* Normal operation */
585fb111 3391# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3392/* Encoder test pattern 1 - combo pattern */
585fb111 3393# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3394/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3395# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3396/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3397# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3398/* Encoder test pattern 4 - random noise */
585fb111 3399# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3400/* Encoder test pattern 5 - linear color ramps */
585fb111 3401# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3402/*
585fb111
JB
3403 * This test mode forces the DACs to 50% of full output.
3404 *
3405 * This is used for load detection in combination with TVDAC_SENSE_MASK
3406 */
3407# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3408# define TV_TEST_MODE_MASK (7 << 0)
3409
3410#define TV_DAC 0x68004
b8ed2a4f 3411# define TV_DAC_SAVE 0x00ffff00
646b4269 3412/*
585fb111
JB
3413 * Reports that DAC state change logic has reported change (RO).
3414 *
3415 * This gets cleared when TV_DAC_STATE_EN is cleared
3416*/
3417# define TVDAC_STATE_CHG (1 << 31)
3418# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3419/* Reports that DAC A voltage is above the detect threshold */
585fb111 3420# define TVDAC_A_SENSE (1 << 30)
646b4269 3421/* Reports that DAC B voltage is above the detect threshold */
585fb111 3422# define TVDAC_B_SENSE (1 << 29)
646b4269 3423/* Reports that DAC C voltage is above the detect threshold */
585fb111 3424# define TVDAC_C_SENSE (1 << 28)
646b4269 3425/*
585fb111
JB
3426 * Enables DAC state detection logic, for load-based TV detection.
3427 *
3428 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3429 * to off, for load detection to work.
3430 */
3431# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3432/* Sets the DAC A sense value to high */
585fb111 3433# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3434/* Sets the DAC B sense value to high */
585fb111 3435# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3436/* Sets the DAC C sense value to high */
585fb111 3437# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3438/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3439# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3440/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3441# define ENC_TVDAC_SLEW_FAST (1 << 6)
3442# define DAC_A_1_3_V (0 << 4)
3443# define DAC_A_1_1_V (1 << 4)
3444# define DAC_A_0_7_V (2 << 4)
cb66c692 3445# define DAC_A_MASK (3 << 4)
585fb111
JB
3446# define DAC_B_1_3_V (0 << 2)
3447# define DAC_B_1_1_V (1 << 2)
3448# define DAC_B_0_7_V (2 << 2)
cb66c692 3449# define DAC_B_MASK (3 << 2)
585fb111
JB
3450# define DAC_C_1_3_V (0 << 0)
3451# define DAC_C_1_1_V (1 << 0)
3452# define DAC_C_0_7_V (2 << 0)
cb66c692 3453# define DAC_C_MASK (3 << 0)
585fb111 3454
646b4269 3455/*
585fb111
JB
3456 * CSC coefficients are stored in a floating point format with 9 bits of
3457 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3458 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3459 * -1 (0x3) being the only legal negative value.
3460 */
3461#define TV_CSC_Y 0x68010
3462# define TV_RY_MASK 0x07ff0000
3463# define TV_RY_SHIFT 16
3464# define TV_GY_MASK 0x00000fff
3465# define TV_GY_SHIFT 0
3466
3467#define TV_CSC_Y2 0x68014
3468# define TV_BY_MASK 0x07ff0000
3469# define TV_BY_SHIFT 16
646b4269 3470/*
585fb111
JB
3471 * Y attenuation for component video.
3472 *
3473 * Stored in 1.9 fixed point.
3474 */
3475# define TV_AY_MASK 0x000003ff
3476# define TV_AY_SHIFT 0
3477
3478#define TV_CSC_U 0x68018
3479# define TV_RU_MASK 0x07ff0000
3480# define TV_RU_SHIFT 16
3481# define TV_GU_MASK 0x000007ff
3482# define TV_GU_SHIFT 0
3483
3484#define TV_CSC_U2 0x6801c
3485# define TV_BU_MASK 0x07ff0000
3486# define TV_BU_SHIFT 16
646b4269 3487/*
585fb111
JB
3488 * U attenuation for component video.
3489 *
3490 * Stored in 1.9 fixed point.
3491 */
3492# define TV_AU_MASK 0x000003ff
3493# define TV_AU_SHIFT 0
3494
3495#define TV_CSC_V 0x68020
3496# define TV_RV_MASK 0x0fff0000
3497# define TV_RV_SHIFT 16
3498# define TV_GV_MASK 0x000007ff
3499# define TV_GV_SHIFT 0
3500
3501#define TV_CSC_V2 0x68024
3502# define TV_BV_MASK 0x07ff0000
3503# define TV_BV_SHIFT 16
646b4269 3504/*
585fb111
JB
3505 * V attenuation for component video.
3506 *
3507 * Stored in 1.9 fixed point.
3508 */
3509# define TV_AV_MASK 0x000007ff
3510# define TV_AV_SHIFT 0
3511
3512#define TV_CLR_KNOBS 0x68028
646b4269 3513/* 2s-complement brightness adjustment */
585fb111
JB
3514# define TV_BRIGHTNESS_MASK 0xff000000
3515# define TV_BRIGHTNESS_SHIFT 24
646b4269 3516/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3517# define TV_CONTRAST_MASK 0x00ff0000
3518# define TV_CONTRAST_SHIFT 16
646b4269 3519/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3520# define TV_SATURATION_MASK 0x0000ff00
3521# define TV_SATURATION_SHIFT 8
646b4269 3522/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3523# define TV_HUE_MASK 0x000000ff
3524# define TV_HUE_SHIFT 0
3525
3526#define TV_CLR_LEVEL 0x6802c
646b4269 3527/* Controls the DAC level for black */
585fb111
JB
3528# define TV_BLACK_LEVEL_MASK 0x01ff0000
3529# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3530/* Controls the DAC level for blanking */
585fb111
JB
3531# define TV_BLANK_LEVEL_MASK 0x000001ff
3532# define TV_BLANK_LEVEL_SHIFT 0
3533
3534#define TV_H_CTL_1 0x68030
646b4269 3535/* Number of pixels in the hsync. */
585fb111
JB
3536# define TV_HSYNC_END_MASK 0x1fff0000
3537# define TV_HSYNC_END_SHIFT 16
646b4269 3538/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3539# define TV_HTOTAL_MASK 0x00001fff
3540# define TV_HTOTAL_SHIFT 0
3541
3542#define TV_H_CTL_2 0x68034
646b4269 3543/* Enables the colorburst (needed for non-component color) */
585fb111 3544# define TV_BURST_ENA (1 << 31)
646b4269 3545/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3546# define TV_HBURST_START_SHIFT 16
3547# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3548/* Length of the colorburst */
585fb111
JB
3549# define TV_HBURST_LEN_SHIFT 0
3550# define TV_HBURST_LEN_MASK 0x0001fff
3551
3552#define TV_H_CTL_3 0x68038
646b4269 3553/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3554# define TV_HBLANK_END_SHIFT 16
3555# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3556/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3557# define TV_HBLANK_START_SHIFT 0
3558# define TV_HBLANK_START_MASK 0x0001fff
3559
3560#define TV_V_CTL_1 0x6803c
646b4269 3561/* XXX */
585fb111
JB
3562# define TV_NBR_END_SHIFT 16
3563# define TV_NBR_END_MASK 0x07ff0000
646b4269 3564/* XXX */
585fb111
JB
3565# define TV_VI_END_F1_SHIFT 8
3566# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3567/* XXX */
585fb111
JB
3568# define TV_VI_END_F2_SHIFT 0
3569# define TV_VI_END_F2_MASK 0x0000003f
3570
3571#define TV_V_CTL_2 0x68040
646b4269 3572/* Length of vsync, in half lines */
585fb111
JB
3573# define TV_VSYNC_LEN_MASK 0x07ff0000
3574# define TV_VSYNC_LEN_SHIFT 16
646b4269 3575/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3576 * number of half lines.
3577 */
3578# define TV_VSYNC_START_F1_MASK 0x00007f00
3579# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3580/*
585fb111
JB
3581 * Offset of the start of vsync in field 2, measured in one less than the
3582 * number of half lines.
3583 */
3584# define TV_VSYNC_START_F2_MASK 0x0000007f
3585# define TV_VSYNC_START_F2_SHIFT 0
3586
3587#define TV_V_CTL_3 0x68044
646b4269 3588/* Enables generation of the equalization signal */
585fb111 3589# define TV_EQUAL_ENA (1 << 31)
646b4269 3590/* Length of vsync, in half lines */
585fb111
JB
3591# define TV_VEQ_LEN_MASK 0x007f0000
3592# define TV_VEQ_LEN_SHIFT 16
646b4269 3593/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3594 * the number of half lines.
3595 */
3596# define TV_VEQ_START_F1_MASK 0x0007f00
3597# define TV_VEQ_START_F1_SHIFT 8
646b4269 3598/*
585fb111
JB
3599 * Offset of the start of equalization in field 2, measured in one less than
3600 * the number of half lines.
3601 */
3602# define TV_VEQ_START_F2_MASK 0x000007f
3603# define TV_VEQ_START_F2_SHIFT 0
3604
3605#define TV_V_CTL_4 0x68048
646b4269 3606/*
585fb111
JB
3607 * Offset to start of vertical colorburst, measured in one less than the
3608 * number of lines from vertical start.
3609 */
3610# define TV_VBURST_START_F1_MASK 0x003f0000
3611# define TV_VBURST_START_F1_SHIFT 16
646b4269 3612/*
585fb111
JB
3613 * Offset to the end of vertical colorburst, measured in one less than the
3614 * number of lines from the start of NBR.
3615 */
3616# define TV_VBURST_END_F1_MASK 0x000000ff
3617# define TV_VBURST_END_F1_SHIFT 0
3618
3619#define TV_V_CTL_5 0x6804c
646b4269 3620/*
585fb111
JB
3621 * Offset to start of vertical colorburst, measured in one less than the
3622 * number of lines from vertical start.
3623 */
3624# define TV_VBURST_START_F2_MASK 0x003f0000
3625# define TV_VBURST_START_F2_SHIFT 16
646b4269 3626/*
585fb111
JB
3627 * Offset to the end of vertical colorburst, measured in one less than the
3628 * number of lines from the start of NBR.
3629 */
3630# define TV_VBURST_END_F2_MASK 0x000000ff
3631# define TV_VBURST_END_F2_SHIFT 0
3632
3633#define TV_V_CTL_6 0x68050
646b4269 3634/*
585fb111
JB
3635 * Offset to start of vertical colorburst, measured in one less than the
3636 * number of lines from vertical start.
3637 */
3638# define TV_VBURST_START_F3_MASK 0x003f0000
3639# define TV_VBURST_START_F3_SHIFT 16
646b4269 3640/*
585fb111
JB
3641 * Offset to the end of vertical colorburst, measured in one less than the
3642 * number of lines from the start of NBR.
3643 */
3644# define TV_VBURST_END_F3_MASK 0x000000ff
3645# define TV_VBURST_END_F3_SHIFT 0
3646
3647#define TV_V_CTL_7 0x68054
646b4269 3648/*
585fb111
JB
3649 * Offset to start of vertical colorburst, measured in one less than the
3650 * number of lines from vertical start.
3651 */
3652# define TV_VBURST_START_F4_MASK 0x003f0000
3653# define TV_VBURST_START_F4_SHIFT 16
646b4269 3654/*
585fb111
JB
3655 * Offset to the end of vertical colorburst, measured in one less than the
3656 * number of lines from the start of NBR.
3657 */
3658# define TV_VBURST_END_F4_MASK 0x000000ff
3659# define TV_VBURST_END_F4_SHIFT 0
3660
3661#define TV_SC_CTL_1 0x68060
646b4269 3662/* Turns on the first subcarrier phase generation DDA */
585fb111 3663# define TV_SC_DDA1_EN (1 << 31)
646b4269 3664/* Turns on the first subcarrier phase generation DDA */
585fb111 3665# define TV_SC_DDA2_EN (1 << 30)
646b4269 3666/* Turns on the first subcarrier phase generation DDA */
585fb111 3667# define TV_SC_DDA3_EN (1 << 29)
646b4269 3668/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3669# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3670/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3671# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3672/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3673# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3674/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3675# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3676/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3677# define TV_BURST_LEVEL_MASK 0x00ff0000
3678# define TV_BURST_LEVEL_SHIFT 16
646b4269 3679/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3680# define TV_SCDDA1_INC_MASK 0x00000fff
3681# define TV_SCDDA1_INC_SHIFT 0
3682
3683#define TV_SC_CTL_2 0x68064
646b4269 3684/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3685# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3686# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3687/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3688# define TV_SCDDA2_INC_MASK 0x00007fff
3689# define TV_SCDDA2_INC_SHIFT 0
3690
3691#define TV_SC_CTL_3 0x68068
646b4269 3692/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3693# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3694# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3695/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3696# define TV_SCDDA3_INC_MASK 0x00007fff
3697# define TV_SCDDA3_INC_SHIFT 0
3698
3699#define TV_WIN_POS 0x68070
646b4269 3700/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3701# define TV_XPOS_MASK 0x1fff0000
3702# define TV_XPOS_SHIFT 16
646b4269 3703/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3704# define TV_YPOS_MASK 0x00000fff
3705# define TV_YPOS_SHIFT 0
3706
3707#define TV_WIN_SIZE 0x68074
646b4269 3708/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3709# define TV_XSIZE_MASK 0x1fff0000
3710# define TV_XSIZE_SHIFT 16
646b4269 3711/*
585fb111
JB
3712 * Vertical size of the display window, measured in pixels.
3713 *
3714 * Must be even for interlaced modes.
3715 */
3716# define TV_YSIZE_MASK 0x00000fff
3717# define TV_YSIZE_SHIFT 0
3718
3719#define TV_FILTER_CTL_1 0x68080
646b4269 3720/*
585fb111
JB
3721 * Enables automatic scaling calculation.
3722 *
3723 * If set, the rest of the registers are ignored, and the calculated values can
3724 * be read back from the register.
3725 */
3726# define TV_AUTO_SCALE (1 << 31)
646b4269 3727/*
585fb111
JB
3728 * Disables the vertical filter.
3729 *
3730 * This is required on modes more than 1024 pixels wide */
3731# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3732/* Enables adaptive vertical filtering */
585fb111
JB
3733# define TV_VADAPT (1 << 28)
3734# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3735/* Selects the least adaptive vertical filtering mode */
585fb111 3736# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3737/* Selects the moderately adaptive vertical filtering mode */
585fb111 3738# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3739/* Selects the most adaptive vertical filtering mode */
585fb111 3740# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3741/*
585fb111
JB
3742 * Sets the horizontal scaling factor.
3743 *
3744 * This should be the fractional part of the horizontal scaling factor divided
3745 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3746 *
3747 * (src width - 1) / ((oversample * dest width) - 1)
3748 */
3749# define TV_HSCALE_FRAC_MASK 0x00003fff
3750# define TV_HSCALE_FRAC_SHIFT 0
3751
3752#define TV_FILTER_CTL_2 0x68084
646b4269 3753/*
585fb111
JB
3754 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3755 *
3756 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3757 */
3758# define TV_VSCALE_INT_MASK 0x00038000
3759# define TV_VSCALE_INT_SHIFT 15
646b4269 3760/*
585fb111
JB
3761 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3762 *
3763 * \sa TV_VSCALE_INT_MASK
3764 */
3765# define TV_VSCALE_FRAC_MASK 0x00007fff
3766# define TV_VSCALE_FRAC_SHIFT 0
3767
3768#define TV_FILTER_CTL_3 0x68088
646b4269 3769/*
585fb111
JB
3770 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3771 *
3772 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3773 *
3774 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3775 */
3776# define TV_VSCALE_IP_INT_MASK 0x00038000
3777# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3778/*
585fb111
JB
3779 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3780 *
3781 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3782 *
3783 * \sa TV_VSCALE_IP_INT_MASK
3784 */
3785# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3786# define TV_VSCALE_IP_FRAC_SHIFT 0
3787
3788#define TV_CC_CONTROL 0x68090
3789# define TV_CC_ENABLE (1 << 31)
646b4269 3790/*
585fb111
JB
3791 * Specifies which field to send the CC data in.
3792 *
3793 * CC data is usually sent in field 0.
3794 */
3795# define TV_CC_FID_MASK (1 << 27)
3796# define TV_CC_FID_SHIFT 27
646b4269 3797/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3798# define TV_CC_HOFF_MASK 0x03ff0000
3799# define TV_CC_HOFF_SHIFT 16
646b4269 3800/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3801# define TV_CC_LINE_MASK 0x0000003f
3802# define TV_CC_LINE_SHIFT 0
3803
3804#define TV_CC_DATA 0x68094
3805# define TV_CC_RDY (1 << 31)
646b4269 3806/* Second word of CC data to be transmitted. */
585fb111
JB
3807# define TV_CC_DATA_2_MASK 0x007f0000
3808# define TV_CC_DATA_2_SHIFT 16
646b4269 3809/* First word of CC data to be transmitted. */
585fb111
JB
3810# define TV_CC_DATA_1_MASK 0x0000007f
3811# define TV_CC_DATA_1_SHIFT 0
3812
3813#define TV_H_LUMA_0 0x68100
3814#define TV_H_LUMA_59 0x681ec
3815#define TV_H_CHROMA_0 0x68200
3816#define TV_H_CHROMA_59 0x682ec
3817#define TV_V_LUMA_0 0x68300
3818#define TV_V_LUMA_42 0x683a8
3819#define TV_V_CHROMA_0 0x68400
3820#define TV_V_CHROMA_42 0x684a8
3821
040d87f1 3822/* Display Port */
32f9d658 3823#define DP_A 0x64000 /* eDP */
040d87f1
KP
3824#define DP_B 0x64100
3825#define DP_C 0x64200
3826#define DP_D 0x64300
3827
3828#define DP_PORT_EN (1 << 31)
3829#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3830#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3831#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3832#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3833
040d87f1
KP
3834/* Link training mode - select a suitable mode for each stage */
3835#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3836#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3837#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3838#define DP_LINK_TRAIN_OFF (3 << 28)
3839#define DP_LINK_TRAIN_MASK (3 << 28)
3840#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
3841#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3842#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 3843
8db9d77b
ZW
3844/* CPT Link training mode */
3845#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3846#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3847#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3848#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3849#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3850#define DP_LINK_TRAIN_SHIFT_CPT 8
3851
040d87f1
KP
3852/* Signal voltages. These are mostly controlled by the other end */
3853#define DP_VOLTAGE_0_4 (0 << 25)
3854#define DP_VOLTAGE_0_6 (1 << 25)
3855#define DP_VOLTAGE_0_8 (2 << 25)
3856#define DP_VOLTAGE_1_2 (3 << 25)
3857#define DP_VOLTAGE_MASK (7 << 25)
3858#define DP_VOLTAGE_SHIFT 25
3859
3860/* Signal pre-emphasis levels, like voltages, the other end tells us what
3861 * they want
3862 */
3863#define DP_PRE_EMPHASIS_0 (0 << 22)
3864#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3865#define DP_PRE_EMPHASIS_6 (2 << 22)
3866#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3867#define DP_PRE_EMPHASIS_MASK (7 << 22)
3868#define DP_PRE_EMPHASIS_SHIFT 22
3869
3870/* How many wires to use. I guess 3 was too hard */
17aa6be9 3871#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3872#define DP_PORT_WIDTH_MASK (7 << 19)
3873
3874/* Mystic DPCD version 1.1 special mode */
3875#define DP_ENHANCED_FRAMING (1 << 18)
3876
32f9d658
ZW
3877/* eDP */
3878#define DP_PLL_FREQ_270MHZ (0 << 16)
3879#define DP_PLL_FREQ_160MHZ (1 << 16)
3880#define DP_PLL_FREQ_MASK (3 << 16)
3881
646b4269 3882/* locked once port is enabled */
040d87f1
KP
3883#define DP_PORT_REVERSAL (1 << 15)
3884
32f9d658
ZW
3885/* eDP */
3886#define DP_PLL_ENABLE (1 << 14)
3887
646b4269 3888/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3889#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3890
3891#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3892#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3893
646b4269 3894/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3895#define DP_COLOR_RANGE_16_235 (1 << 8)
3896
646b4269 3897/* Turn on the audio link */
040d87f1
KP
3898#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3899
646b4269 3900/* vs and hs sync polarity */
040d87f1
KP
3901#define DP_SYNC_VS_HIGH (1 << 4)
3902#define DP_SYNC_HS_HIGH (1 << 3)
3903
646b4269 3904/* A fantasy */
040d87f1
KP
3905#define DP_DETECTED (1 << 2)
3906
646b4269 3907/* The aux channel provides a way to talk to the
040d87f1
KP
3908 * signal sink for DDC etc. Max packet size supported
3909 * is 20 bytes in each direction, hence the 5 fixed
3910 * data registers
3911 */
32f9d658
ZW
3912#define DPA_AUX_CH_CTL 0x64010
3913#define DPA_AUX_CH_DATA1 0x64014
3914#define DPA_AUX_CH_DATA2 0x64018
3915#define DPA_AUX_CH_DATA3 0x6401c
3916#define DPA_AUX_CH_DATA4 0x64020
3917#define DPA_AUX_CH_DATA5 0x64024
3918
040d87f1
KP
3919#define DPB_AUX_CH_CTL 0x64110
3920#define DPB_AUX_CH_DATA1 0x64114
3921#define DPB_AUX_CH_DATA2 0x64118
3922#define DPB_AUX_CH_DATA3 0x6411c
3923#define DPB_AUX_CH_DATA4 0x64120
3924#define DPB_AUX_CH_DATA5 0x64124
3925
3926#define DPC_AUX_CH_CTL 0x64210
3927#define DPC_AUX_CH_DATA1 0x64214
3928#define DPC_AUX_CH_DATA2 0x64218
3929#define DPC_AUX_CH_DATA3 0x6421c
3930#define DPC_AUX_CH_DATA4 0x64220
3931#define DPC_AUX_CH_DATA5 0x64224
3932
3933#define DPD_AUX_CH_CTL 0x64310
3934#define DPD_AUX_CH_DATA1 0x64314
3935#define DPD_AUX_CH_DATA2 0x64318
3936#define DPD_AUX_CH_DATA3 0x6431c
3937#define DPD_AUX_CH_DATA4 0x64320
3938#define DPD_AUX_CH_DATA5 0x64324
3939
3940#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3941#define DP_AUX_CH_CTL_DONE (1 << 30)
3942#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3943#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3944#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3945#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3946#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3947#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3948#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3949#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3950#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3951#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3952#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3953#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3954#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3955#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3956#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3957#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3958#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3959#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3960#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
3961#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3962#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3963#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3964#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3965#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 3966#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
3967
3968/*
3969 * Computing GMCH M and N values for the Display Port link
3970 *
3971 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3972 *
3973 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3974 *
3975 * The GMCH value is used internally
3976 *
3977 * bytes_per_pixel is the number of bytes coming out of the plane,
3978 * which is after the LUTs, so we want the bytes for our color format.
3979 * For our current usage, this is always 3, one byte for R, G and B.
3980 */
e3b95f1e
DV
3981#define _PIPEA_DATA_M_G4X 0x70050
3982#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3983
3984/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3985#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3986#define TU_SIZE_SHIFT 25
a65851af 3987#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3988
a65851af
VS
3989#define DATA_LINK_M_N_MASK (0xffffff)
3990#define DATA_LINK_N_MAX (0x800000)
040d87f1 3991
e3b95f1e
DV
3992#define _PIPEA_DATA_N_G4X 0x70054
3993#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3994#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3995
3996/*
3997 * Computing Link M and N values for the Display Port link
3998 *
3999 * Link M / N = pixel_clock / ls_clk
4000 *
4001 * (the DP spec calls pixel_clock the 'strm_clk')
4002 *
4003 * The Link value is transmitted in the Main Stream
4004 * Attributes and VB-ID.
4005 */
4006
e3b95f1e
DV
4007#define _PIPEA_LINK_M_G4X 0x70060
4008#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4009#define PIPEA_DP_LINK_M_MASK (0xffffff)
4010
e3b95f1e
DV
4011#define _PIPEA_LINK_N_G4X 0x70064
4012#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4013#define PIPEA_DP_LINK_N_MASK (0xffffff)
4014
e3b95f1e
DV
4015#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4016#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4017#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4018#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4019
585fb111
JB
4020/* Display & cursor control */
4021
4022/* Pipe A */
a57c774a 4023#define _PIPEADSL 0x70000
837ba00f
PZ
4024#define DSL_LINEMASK_GEN2 0x00000fff
4025#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4026#define _PIPEACONF 0x70008
5eddb70b
CW
4027#define PIPECONF_ENABLE (1<<31)
4028#define PIPECONF_DISABLE 0
4029#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4030#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4031#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4032#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4033#define PIPECONF_SINGLE_WIDE 0
4034#define PIPECONF_PIPE_UNLOCKED 0
4035#define PIPECONF_PIPE_LOCKED (1<<25)
4036#define PIPECONF_PALETTE 0
4037#define PIPECONF_GAMMA (1<<24)
585fb111 4038#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4039#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4040#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4041/* Note that pre-gen3 does not support interlaced display directly. Panel
4042 * fitting must be disabled on pre-ilk for interlaced. */
4043#define PIPECONF_PROGRESSIVE (0 << 21)
4044#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4045#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4046#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4047#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4048/* Ironlake and later have a complete new set of values for interlaced. PFIT
4049 * means panel fitter required, PF means progressive fetch, DBL means power
4050 * saving pixel doubling. */
4051#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4052#define PIPECONF_INTERLACED_ILK (3 << 21)
4053#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4054#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4055#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4056#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4057#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4058#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4059#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4060#define PIPECONF_BPC_MASK (0x7 << 5)
4061#define PIPECONF_8BPC (0<<5)
4062#define PIPECONF_10BPC (1<<5)
4063#define PIPECONF_6BPC (2<<5)
4064#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4065#define PIPECONF_DITHER_EN (1<<4)
4066#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4067#define PIPECONF_DITHER_TYPE_SP (0<<2)
4068#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4069#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4070#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4071#define _PIPEASTAT 0x70024
585fb111 4072#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4073#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4074#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4075#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4076#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4077#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4078#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4079#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4080#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4081#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4082#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4083#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4084#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4085#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4086#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4087#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4088#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4089#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4090#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4091#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4092#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4093#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4094#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4095#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4096#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4097#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4098#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4099#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4100#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4101#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4102#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4103#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4104#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4105#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4106#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4107#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4108#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4109#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4110#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4111#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4112#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4113#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4114#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4115#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4116#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4117#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4118
755e9019
ID
4119#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4120#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4121
84fd4f4e
RB
4122#define PIPE_A_OFFSET 0x70000
4123#define PIPE_B_OFFSET 0x71000
4124#define PIPE_C_OFFSET 0x72000
4125#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4126/*
4127 * There's actually no pipe EDP. Some pipe registers have
4128 * simply shifted from the pipe to the transcoder, while
4129 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4130 * to access such registers in transcoder EDP.
4131 */
4132#define PIPE_EDP_OFFSET 0x7f000
4133
5c969aa7
DL
4134#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4135 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4136 dev_priv->info.display_mmio_offset)
a57c774a
AK
4137
4138#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4139#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4140#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4141#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4142#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 4143
756f85cf
PZ
4144#define _PIPE_MISC_A 0x70030
4145#define _PIPE_MISC_B 0x71030
4146#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4147#define PIPEMISC_DITHER_8_BPC (0<<5)
4148#define PIPEMISC_DITHER_10_BPC (1<<5)
4149#define PIPEMISC_DITHER_6_BPC (2<<5)
4150#define PIPEMISC_DITHER_12_BPC (3<<5)
4151#define PIPEMISC_DITHER_ENABLE (1<<4)
4152#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4153#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 4154#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4155
b41fbda1 4156#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4157#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4158#define PIPEB_HLINE_INT_EN (1<<28)
4159#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4160#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4161#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4162#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4163#define PIPE_PSR_INT_EN (1<<22)
7983117f 4164#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4165#define PIPEA_HLINE_INT_EN (1<<20)
4166#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4167#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4168#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4169#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4170#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4171#define PIPEC_HLINE_INT_EN (1<<12)
4172#define PIPEC_VBLANK_INT_EN (1<<11)
4173#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4174#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4175#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4176
bf67a6fd
VS
4177#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4178#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4179#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4180#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4181#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4182#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4183#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4184#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4185#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4186#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4187#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4188#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4189#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4190#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4191#define DPINVGTT_EN_MASK_CHV 0xfff0000
4192#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4193#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4194#define PLANEC_INVALID_GTT_STATUS (1<<9)
4195#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4196#define CURSORB_INVALID_GTT_STATUS (1<<7)
4197#define CURSORA_INVALID_GTT_STATUS (1<<6)
4198#define SPRITED_INVALID_GTT_STATUS (1<<5)
4199#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4200#define PLANEB_INVALID_GTT_STATUS (1<<3)
4201#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4202#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4203#define PLANEA_INVALID_GTT_STATUS (1<<0)
4204#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4205#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4206
b5004720 4207#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4208#define DSPARB_CSTART_MASK (0x7f << 7)
4209#define DSPARB_CSTART_SHIFT 7
4210#define DSPARB_BSTART_MASK (0x7f)
4211#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4212#define DSPARB_BEND_SHIFT 9 /* on 855 */
4213#define DSPARB_AEND_SHIFT 0
4214
b5004720
VS
4215#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4216#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
4217
0a560674 4218/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4219#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4220#define DSPFW_SR_SHIFT 23
4221#define DSPFW_SR_MASK (0x1ff<<23)
4222#define DSPFW_CURSORB_SHIFT 16
4223#define DSPFW_CURSORB_MASK (0x3f<<16)
4224#define DSPFW_PLANEB_SHIFT 8
4225#define DSPFW_PLANEB_MASK (0x7f<<8)
4226#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4227#define DSPFW_PLANEA_SHIFT 0
4228#define DSPFW_PLANEA_MASK (0x7f<<0)
4229#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4230#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4231#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4232#define DSPFW_FBC_SR_SHIFT 28
4233#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4234#define DSPFW_FBC_HPLL_SR_SHIFT 24
4235#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4236#define DSPFW_SPRITEB_SHIFT (16)
4237#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4238#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4239#define DSPFW_CURSORA_SHIFT 8
4240#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4241#define DSPFW_PLANEC_OLD_SHIFT 0
4242#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4243#define DSPFW_SPRITEA_SHIFT 0
4244#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4245#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4246#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4247#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4248#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4249#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4250#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4251#define DSPFW_HPLL_CURSOR_SHIFT 16
4252#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4253#define DSPFW_HPLL_SR_SHIFT 0
4254#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4255
4256/* vlv/chv */
4257#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4258#define DSPFW_SPRITEB_WM1_SHIFT 16
4259#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4260#define DSPFW_CURSORA_WM1_SHIFT 8
4261#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4262#define DSPFW_SPRITEA_WM1_SHIFT 0
4263#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4264#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4265#define DSPFW_PLANEB_WM1_SHIFT 24
4266#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4267#define DSPFW_PLANEA_WM1_SHIFT 16
4268#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4269#define DSPFW_CURSORB_WM1_SHIFT 8
4270#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4271#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4272#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4273#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4274#define DSPFW_SR_WM1_SHIFT 0
4275#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4276#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4277#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4278#define DSPFW_SPRITED_WM1_SHIFT 24
4279#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4280#define DSPFW_SPRITED_SHIFT 16
15665979 4281#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4282#define DSPFW_SPRITEC_WM1_SHIFT 8
4283#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4284#define DSPFW_SPRITEC_SHIFT 0
15665979 4285#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
0a560674
VS
4286#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4287#define DSPFW_SPRITEF_WM1_SHIFT 24
4288#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4289#define DSPFW_SPRITEF_SHIFT 16
15665979 4290#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4291#define DSPFW_SPRITEE_WM1_SHIFT 8
4292#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4293#define DSPFW_SPRITEE_SHIFT 0
15665979 4294#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
0a560674
VS
4295#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4296#define DSPFW_PLANEC_WM1_SHIFT 24
4297#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4298#define DSPFW_PLANEC_SHIFT 16
15665979 4299#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4300#define DSPFW_CURSORC_WM1_SHIFT 8
4301#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4302#define DSPFW_CURSORC_SHIFT 0
4303#define DSPFW_CURSORC_MASK (0x3f<<0)
4304
4305/* vlv/chv high order bits */
4306#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4307#define DSPFW_SR_HI_SHIFT 24
ae80152d 4308#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4309#define DSPFW_SPRITEF_HI_SHIFT 23
4310#define DSPFW_SPRITEF_HI_MASK (1<<23)
4311#define DSPFW_SPRITEE_HI_SHIFT 22
4312#define DSPFW_SPRITEE_HI_MASK (1<<22)
4313#define DSPFW_PLANEC_HI_SHIFT 21
4314#define DSPFW_PLANEC_HI_MASK (1<<21)
4315#define DSPFW_SPRITED_HI_SHIFT 20
4316#define DSPFW_SPRITED_HI_MASK (1<<20)
4317#define DSPFW_SPRITEC_HI_SHIFT 16
4318#define DSPFW_SPRITEC_HI_MASK (1<<16)
4319#define DSPFW_PLANEB_HI_SHIFT 12
4320#define DSPFW_PLANEB_HI_MASK (1<<12)
4321#define DSPFW_SPRITEB_HI_SHIFT 8
4322#define DSPFW_SPRITEB_HI_MASK (1<<8)
4323#define DSPFW_SPRITEA_HI_SHIFT 4
4324#define DSPFW_SPRITEA_HI_MASK (1<<4)
4325#define DSPFW_PLANEA_HI_SHIFT 0
4326#define DSPFW_PLANEA_HI_MASK (1<<0)
4327#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4328#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4329#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4330#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4331#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4332#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4333#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4334#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4335#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4336#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4337#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4338#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4339#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4340#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4341#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4342#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4343#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4344#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4345#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4346#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4347#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4348
12a3c055 4349/* drain latency register values*/
1abc4dc7 4350#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4351#define DDL_CURSOR_SHIFT 24
01e184cc 4352#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4353#define DDL_PLANE_SHIFT 0
341c526f
VS
4354#define DDL_PRECISION_HIGH (1<<7)
4355#define DDL_PRECISION_LOW (0<<7)
0948c265 4356#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4357
c6beb13e
VS
4358#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4359#define CBR_PND_DEADLINE_DISABLE (1<<31)
4360
7662c8bd 4361/* FIFO watermark sizes etc */
0e442c60 4362#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4363#define I915_FIFO_LINE_SIZE 64
4364#define I830_FIFO_LINE_SIZE 32
0e442c60 4365
ceb04246 4366#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4367#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4368#define I965_FIFO_SIZE 512
4369#define I945_FIFO_SIZE 127
7662c8bd 4370#define I915_FIFO_SIZE 95
dff33cfc 4371#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4372#define I830_FIFO_SIZE 95
0e442c60 4373
ceb04246 4374#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4375#define G4X_MAX_WM 0x3f
7662c8bd
SL
4376#define I915_MAX_WM 0x3f
4377
f2b115e6
AJ
4378#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4379#define PINEVIEW_FIFO_LINE_SIZE 64
4380#define PINEVIEW_MAX_WM 0x1ff
4381#define PINEVIEW_DFT_WM 0x3f
4382#define PINEVIEW_DFT_HPLLOFF_WM 0
4383#define PINEVIEW_GUARD_WM 10
4384#define PINEVIEW_CURSOR_FIFO 64
4385#define PINEVIEW_CURSOR_MAX_WM 0x3f
4386#define PINEVIEW_CURSOR_DFT_WM 0
4387#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4388
ceb04246 4389#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4390#define I965_CURSOR_FIFO 64
4391#define I965_CURSOR_MAX_WM 32
4392#define I965_CURSOR_DFT_WM 8
7f8a8569 4393
fae1267d
PB
4394/* Watermark register definitions for SKL */
4395#define CUR_WM_A_0 0x70140
4396#define CUR_WM_B_0 0x71140
4397#define PLANE_WM_1_A_0 0x70240
4398#define PLANE_WM_1_B_0 0x71240
4399#define PLANE_WM_2_A_0 0x70340
4400#define PLANE_WM_2_B_0 0x71340
4401#define PLANE_WM_TRANS_1_A_0 0x70268
4402#define PLANE_WM_TRANS_1_B_0 0x71268
4403#define PLANE_WM_TRANS_2_A_0 0x70368
4404#define PLANE_WM_TRANS_2_B_0 0x71368
4405#define CUR_WM_TRANS_A_0 0x70168
4406#define CUR_WM_TRANS_B_0 0x71168
4407#define PLANE_WM_EN (1 << 31)
4408#define PLANE_WM_LINES_SHIFT 14
4409#define PLANE_WM_LINES_MASK 0x1f
4410#define PLANE_WM_BLOCKS_MASK 0x3ff
4411
4412#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4413#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4414#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4415
4416#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4417#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4418#define _PLANE_WM_BASE(pipe, plane) \
4419 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4420#define PLANE_WM(pipe, plane, level) \
4421 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4422#define _PLANE_WM_TRANS_1(pipe) \
4423 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4424#define _PLANE_WM_TRANS_2(pipe) \
4425 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4426#define PLANE_WM_TRANS(pipe, plane) \
4427 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4428
7f8a8569
ZW
4429/* define the Watermark register on Ironlake */
4430#define WM0_PIPEA_ILK 0x45100
1996d624 4431#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4432#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4433#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4434#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4435#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4436
4437#define WM0_PIPEB_ILK 0x45104
d6c892df 4438#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4439#define WM1_LP_ILK 0x45108
4440#define WM1_LP_SR_EN (1<<31)
4441#define WM1_LP_LATENCY_SHIFT 24
4442#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4443#define WM1_LP_FBC_MASK (0xf<<20)
4444#define WM1_LP_FBC_SHIFT 20
416f4727 4445#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4446#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4447#define WM1_LP_SR_SHIFT 8
1996d624 4448#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4449#define WM2_LP_ILK 0x4510c
4450#define WM2_LP_EN (1<<31)
4451#define WM3_LP_ILK 0x45110
4452#define WM3_LP_EN (1<<31)
4453#define WM1S_LP_ILK 0x45120
b840d907
JB
4454#define WM2S_LP_IVB 0x45124
4455#define WM3S_LP_IVB 0x45128
dd8849c8 4456#define WM1S_LP_EN (1<<31)
7f8a8569 4457
cca32e9a
PZ
4458#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4459 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4460 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4461
7f8a8569
ZW
4462/* Memory latency timer register */
4463#define MLTR_ILK 0x11222
b79d4990
JB
4464#define MLTR_WM1_SHIFT 0
4465#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4466/* the unit of memory self-refresh latency time is 0.5us */
4467#define ILK_SRLT_MASK 0x3f
4468
1398261a
YL
4469
4470/* the address where we get all kinds of latency value */
4471#define SSKPD 0x5d10
4472#define SSKPD_WM_MASK 0x3f
4473#define SSKPD_WM0_SHIFT 0
4474#define SSKPD_WM1_SHIFT 8
4475#define SSKPD_WM2_SHIFT 16
4476#define SSKPD_WM3_SHIFT 24
4477
585fb111
JB
4478/*
4479 * The two pipe frame counter registers are not synchronized, so
4480 * reading a stable value is somewhat tricky. The following code
4481 * should work:
4482 *
4483 * do {
4484 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4485 * PIPE_FRAME_HIGH_SHIFT;
4486 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4487 * PIPE_FRAME_LOW_SHIFT);
4488 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4489 * PIPE_FRAME_HIGH_SHIFT);
4490 * } while (high1 != high2);
4491 * frame = (high1 << 8) | low1;
4492 */
25a2e2d0 4493#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4494#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4495#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4496#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4497#define PIPE_FRAME_LOW_MASK 0xff000000
4498#define PIPE_FRAME_LOW_SHIFT 24
4499#define PIPE_PIXEL_MASK 0x00ffffff
4500#define PIPE_PIXEL_SHIFT 0
9880b7a5 4501/* GM45+ just has to be different */
eb6008ad
RB
4502#define _PIPEA_FRMCOUNT_GM45 0x70040
4503#define _PIPEA_FLIPCOUNT_GM45 0x70044
4504#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4505#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4506
4507/* Cursor A & B regs */
5efb3e28 4508#define _CURACNTR 0x70080
14b60391
JB
4509/* Old style CUR*CNTR flags (desktop 8xx) */
4510#define CURSOR_ENABLE 0x80000000
4511#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4512#define CURSOR_STRIDE_SHIFT 28
4513#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4514#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4515#define CURSOR_FORMAT_SHIFT 24
4516#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4517#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4518#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4519#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4520#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4521#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4522/* New style CUR*CNTR flags */
4523#define CURSOR_MODE 0x27
585fb111 4524#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4525#define CURSOR_MODE_128_32B_AX 0x02
4526#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4527#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4528#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4529#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4530#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4531#define MCURSOR_PIPE_SELECT (1 << 28)
4532#define MCURSOR_PIPE_A 0x00
4533#define MCURSOR_PIPE_B (1 << 28)
585fb111 4534#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4535#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4536#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4537#define _CURABASE 0x70084
4538#define _CURAPOS 0x70088
585fb111
JB
4539#define CURSOR_POS_MASK 0x007FF
4540#define CURSOR_POS_SIGN 0x8000
4541#define CURSOR_X_SHIFT 0
4542#define CURSOR_Y_SHIFT 16
14b60391 4543#define CURSIZE 0x700a0
5efb3e28
VS
4544#define _CURBCNTR 0x700c0
4545#define _CURBBASE 0x700c4
4546#define _CURBPOS 0x700c8
585fb111 4547
65a21cd6
JB
4548#define _CURBCNTR_IVB 0x71080
4549#define _CURBBASE_IVB 0x71084
4550#define _CURBPOS_IVB 0x71088
4551
5efb3e28
VS
4552#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4553 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4554 dev_priv->info.display_mmio_offset)
4555
4556#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4557#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4558#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4559
5efb3e28
VS
4560#define CURSOR_A_OFFSET 0x70080
4561#define CURSOR_B_OFFSET 0x700c0
4562#define CHV_CURSOR_C_OFFSET 0x700e0
4563#define IVB_CURSOR_B_OFFSET 0x71080
4564#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4565
585fb111 4566/* Display A control */
a57c774a 4567#define _DSPACNTR 0x70180
585fb111
JB
4568#define DISPLAY_PLANE_ENABLE (1<<31)
4569#define DISPLAY_PLANE_DISABLE 0
4570#define DISPPLANE_GAMMA_ENABLE (1<<30)
4571#define DISPPLANE_GAMMA_DISABLE 0
4572#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4573#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4574#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4575#define DISPPLANE_BGRA555 (0x3<<26)
4576#define DISPPLANE_BGRX555 (0x4<<26)
4577#define DISPPLANE_BGRX565 (0x5<<26)
4578#define DISPPLANE_BGRX888 (0x6<<26)
4579#define DISPPLANE_BGRA888 (0x7<<26)
4580#define DISPPLANE_RGBX101010 (0x8<<26)
4581#define DISPPLANE_RGBA101010 (0x9<<26)
4582#define DISPPLANE_BGRX101010 (0xa<<26)
4583#define DISPPLANE_RGBX161616 (0xc<<26)
4584#define DISPPLANE_RGBX888 (0xe<<26)
4585#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4586#define DISPPLANE_STEREO_ENABLE (1<<25)
4587#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4588#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4589#define DISPPLANE_SEL_PIPE_SHIFT 24
4590#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4591#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4592#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4593#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4594#define DISPPLANE_SRC_KEY_DISABLE 0
4595#define DISPPLANE_LINE_DOUBLE (1<<20)
4596#define DISPPLANE_NO_LINE_DOUBLE 0
4597#define DISPPLANE_STEREO_POLARITY_FIRST 0
4598#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4599#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4600#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4601#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4602#define DISPPLANE_TILED (1<<10)
c14b0485 4603#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4604#define _DSPAADDR 0x70184
4605#define _DSPASTRIDE 0x70188
4606#define _DSPAPOS 0x7018C /* reserved */
4607#define _DSPASIZE 0x70190
4608#define _DSPASURF 0x7019C /* 965+ only */
4609#define _DSPATILEOFF 0x701A4 /* 965+ only */
4610#define _DSPAOFFSET 0x701A4 /* HSW */
4611#define _DSPASURFLIVE 0x701AC
4612
4613#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4614#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4615#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4616#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4617#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4618#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4619#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4620#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4621#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4622#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4623
c14b0485
VS
4624/* CHV pipe B blender and primary plane */
4625#define _CHV_BLEND_A 0x60a00
4626#define CHV_BLEND_LEGACY (0<<30)
4627#define CHV_BLEND_ANDROID (1<<30)
4628#define CHV_BLEND_MPO (2<<30)
4629#define CHV_BLEND_MASK (3<<30)
4630#define _CHV_CANVAS_A 0x60a04
4631#define _PRIMPOS_A 0x60a08
4632#define _PRIMSIZE_A 0x60a0c
4633#define _PRIMCNSTALPHA_A 0x60a10
4634#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4635
4636#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4637#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4638#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4639#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4640#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4641
446f2545
AR
4642/* Display/Sprite base address macros */
4643#define DISP_BASEADDR_MASK (0xfffff000)
4644#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4645#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4646
585fb111 4647/* VBIOS flags */
5c969aa7
DL
4648#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4649#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4650#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4651#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4652#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4653#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4654#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4655#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4656#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4657#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4658#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4659#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4660#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4661
4662/* Pipe B */
5c969aa7
DL
4663#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4664#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4665#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4666#define _PIPEBFRAMEHIGH 0x71040
4667#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4668#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4669#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4670
585fb111
JB
4671
4672/* Display B control */
5c969aa7 4673#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4674#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4675#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4676#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4677#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4678#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4679#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4680#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4681#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4682#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4683#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4684#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4685#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4686
b840d907
JB
4687/* Sprite A control */
4688#define _DVSACNTR 0x72180
4689#define DVS_ENABLE (1<<31)
4690#define DVS_GAMMA_ENABLE (1<<30)
4691#define DVS_PIXFORMAT_MASK (3<<25)
4692#define DVS_FORMAT_YUV422 (0<<25)
4693#define DVS_FORMAT_RGBX101010 (1<<25)
4694#define DVS_FORMAT_RGBX888 (2<<25)
4695#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4696#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4697#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4698#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4699#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4700#define DVS_YUV_ORDER_YUYV (0<<16)
4701#define DVS_YUV_ORDER_UYVY (1<<16)
4702#define DVS_YUV_ORDER_YVYU (2<<16)
4703#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4704#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4705#define DVS_DEST_KEY (1<<2)
4706#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4707#define DVS_TILED (1<<10)
4708#define _DVSALINOFF 0x72184
4709#define _DVSASTRIDE 0x72188
4710#define _DVSAPOS 0x7218c
4711#define _DVSASIZE 0x72190
4712#define _DVSAKEYVAL 0x72194
4713#define _DVSAKEYMSK 0x72198
4714#define _DVSASURF 0x7219c
4715#define _DVSAKEYMAXVAL 0x721a0
4716#define _DVSATILEOFF 0x721a4
4717#define _DVSASURFLIVE 0x721ac
4718#define _DVSASCALE 0x72204
4719#define DVS_SCALE_ENABLE (1<<31)
4720#define DVS_FILTER_MASK (3<<29)
4721#define DVS_FILTER_MEDIUM (0<<29)
4722#define DVS_FILTER_ENHANCING (1<<29)
4723#define DVS_FILTER_SOFTENING (2<<29)
4724#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4725#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4726#define _DVSAGAMC 0x72300
4727
4728#define _DVSBCNTR 0x73180
4729#define _DVSBLINOFF 0x73184
4730#define _DVSBSTRIDE 0x73188
4731#define _DVSBPOS 0x7318c
4732#define _DVSBSIZE 0x73190
4733#define _DVSBKEYVAL 0x73194
4734#define _DVSBKEYMSK 0x73198
4735#define _DVSBSURF 0x7319c
4736#define _DVSBKEYMAXVAL 0x731a0
4737#define _DVSBTILEOFF 0x731a4
4738#define _DVSBSURFLIVE 0x731ac
4739#define _DVSBSCALE 0x73204
4740#define _DVSBGAMC 0x73300
4741
4742#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4743#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4744#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4745#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4746#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4747#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4748#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4749#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4750#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4751#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4752#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4753#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4754
4755#define _SPRA_CTL 0x70280
4756#define SPRITE_ENABLE (1<<31)
4757#define SPRITE_GAMMA_ENABLE (1<<30)
4758#define SPRITE_PIXFORMAT_MASK (7<<25)
4759#define SPRITE_FORMAT_YUV422 (0<<25)
4760#define SPRITE_FORMAT_RGBX101010 (1<<25)
4761#define SPRITE_FORMAT_RGBX888 (2<<25)
4762#define SPRITE_FORMAT_RGBX161616 (3<<25)
4763#define SPRITE_FORMAT_YUV444 (4<<25)
4764#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4765#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4766#define SPRITE_SOURCE_KEY (1<<22)
4767#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4768#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4769#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4770#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4771#define SPRITE_YUV_ORDER_YUYV (0<<16)
4772#define SPRITE_YUV_ORDER_UYVY (1<<16)
4773#define SPRITE_YUV_ORDER_YVYU (2<<16)
4774#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4775#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4776#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4777#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4778#define SPRITE_TILED (1<<10)
4779#define SPRITE_DEST_KEY (1<<2)
4780#define _SPRA_LINOFF 0x70284
4781#define _SPRA_STRIDE 0x70288
4782#define _SPRA_POS 0x7028c
4783#define _SPRA_SIZE 0x70290
4784#define _SPRA_KEYVAL 0x70294
4785#define _SPRA_KEYMSK 0x70298
4786#define _SPRA_SURF 0x7029c
4787#define _SPRA_KEYMAX 0x702a0
4788#define _SPRA_TILEOFF 0x702a4
c54173a8 4789#define _SPRA_OFFSET 0x702a4
32ae46bf 4790#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4791#define _SPRA_SCALE 0x70304
4792#define SPRITE_SCALE_ENABLE (1<<31)
4793#define SPRITE_FILTER_MASK (3<<29)
4794#define SPRITE_FILTER_MEDIUM (0<<29)
4795#define SPRITE_FILTER_ENHANCING (1<<29)
4796#define SPRITE_FILTER_SOFTENING (2<<29)
4797#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4798#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4799#define _SPRA_GAMC 0x70400
4800
4801#define _SPRB_CTL 0x71280
4802#define _SPRB_LINOFF 0x71284
4803#define _SPRB_STRIDE 0x71288
4804#define _SPRB_POS 0x7128c
4805#define _SPRB_SIZE 0x71290
4806#define _SPRB_KEYVAL 0x71294
4807#define _SPRB_KEYMSK 0x71298
4808#define _SPRB_SURF 0x7129c
4809#define _SPRB_KEYMAX 0x712a0
4810#define _SPRB_TILEOFF 0x712a4
c54173a8 4811#define _SPRB_OFFSET 0x712a4
32ae46bf 4812#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4813#define _SPRB_SCALE 0x71304
4814#define _SPRB_GAMC 0x71400
4815
4816#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4817#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4818#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4819#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4820#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4821#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4822#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4823#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4824#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4825#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4826#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4827#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4828#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4829#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4830
921c3b67 4831#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4832#define SP_ENABLE (1<<31)
4ea67bc7 4833#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4834#define SP_PIXFORMAT_MASK (0xf<<26)
4835#define SP_FORMAT_YUV422 (0<<26)
4836#define SP_FORMAT_BGR565 (5<<26)
4837#define SP_FORMAT_BGRX8888 (6<<26)
4838#define SP_FORMAT_BGRA8888 (7<<26)
4839#define SP_FORMAT_RGBX1010102 (8<<26)
4840#define SP_FORMAT_RGBA1010102 (9<<26)
4841#define SP_FORMAT_RGBX8888 (0xe<<26)
4842#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 4843#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
4844#define SP_SOURCE_KEY (1<<22)
4845#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4846#define SP_YUV_ORDER_YUYV (0<<16)
4847#define SP_YUV_ORDER_UYVY (1<<16)
4848#define SP_YUV_ORDER_YVYU (2<<16)
4849#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 4850#define SP_ROTATE_180 (1<<15)
7f1f3851 4851#define SP_TILED (1<<10)
c14b0485 4852#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
4853#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4854#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4855#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4856#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4857#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4858#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4859#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4860#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4861#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4862#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 4863#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
4864#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4865
4866#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4867#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4868#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4869#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4870#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4871#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4872#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4873#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4874#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4875#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4876#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4877#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4878
4879#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4880#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4881#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4882#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4883#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4884#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4885#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4886#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4887#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4888#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4889#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4890#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4891
6ca2aeb2
VS
4892/*
4893 * CHV pipe B sprite CSC
4894 *
4895 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4896 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4897 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4898 */
4899#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4900#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4901#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4902#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4903#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4904
4905#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4906#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4907#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4908#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4909#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4910#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4911#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4912
4913#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4914#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4915#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4916#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4917#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4918
4919#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4920#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4921#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4922#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4923#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4924
70d21f0e
DL
4925/* Skylake plane registers */
4926
4927#define _PLANE_CTL_1_A 0x70180
4928#define _PLANE_CTL_2_A 0x70280
4929#define _PLANE_CTL_3_A 0x70380
4930#define PLANE_CTL_ENABLE (1 << 31)
4931#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4932#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4933#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4934#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4935#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4936#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4937#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4938#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4939#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4940#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4941#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
4942#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4943#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4944#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
4945#define PLANE_CTL_ORDER_BGRX (0 << 20)
4946#define PLANE_CTL_ORDER_RGBX (1 << 20)
4947#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4948#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4949#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4950#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4951#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4952#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4953#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4954#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4955#define PLANE_CTL_TILED_MASK (0x7 << 10)
4956#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4957#define PLANE_CTL_TILED_X ( 1 << 10)
4958#define PLANE_CTL_TILED_Y ( 4 << 10)
4959#define PLANE_CTL_TILED_YF ( 5 << 10)
4960#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4961#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4962#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4963#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
4964#define PLANE_CTL_ROTATE_MASK 0x3
4965#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 4966#define PLANE_CTL_ROTATE_90 0x1
1447dde0 4967#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 4968#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
4969#define _PLANE_STRIDE_1_A 0x70188
4970#define _PLANE_STRIDE_2_A 0x70288
4971#define _PLANE_STRIDE_3_A 0x70388
4972#define _PLANE_POS_1_A 0x7018c
4973#define _PLANE_POS_2_A 0x7028c
4974#define _PLANE_POS_3_A 0x7038c
4975#define _PLANE_SIZE_1_A 0x70190
4976#define _PLANE_SIZE_2_A 0x70290
4977#define _PLANE_SIZE_3_A 0x70390
4978#define _PLANE_SURF_1_A 0x7019c
4979#define _PLANE_SURF_2_A 0x7029c
4980#define _PLANE_SURF_3_A 0x7039c
4981#define _PLANE_OFFSET_1_A 0x701a4
4982#define _PLANE_OFFSET_2_A 0x702a4
4983#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
4984#define _PLANE_KEYVAL_1_A 0x70194
4985#define _PLANE_KEYVAL_2_A 0x70294
4986#define _PLANE_KEYMSK_1_A 0x70198
4987#define _PLANE_KEYMSK_2_A 0x70298
4988#define _PLANE_KEYMAX_1_A 0x701a0
4989#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
4990#define _PLANE_BUF_CFG_1_A 0x7027c
4991#define _PLANE_BUF_CFG_2_A 0x7037c
70d21f0e
DL
4992
4993#define _PLANE_CTL_1_B 0x71180
4994#define _PLANE_CTL_2_B 0x71280
4995#define _PLANE_CTL_3_B 0x71380
4996#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4997#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4998#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4999#define PLANE_CTL(pipe, plane) \
5000 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5001
5002#define _PLANE_STRIDE_1_B 0x71188
5003#define _PLANE_STRIDE_2_B 0x71288
5004#define _PLANE_STRIDE_3_B 0x71388
5005#define _PLANE_STRIDE_1(pipe) \
5006 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5007#define _PLANE_STRIDE_2(pipe) \
5008 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5009#define _PLANE_STRIDE_3(pipe) \
5010 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5011#define PLANE_STRIDE(pipe, plane) \
5012 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5013
5014#define _PLANE_POS_1_B 0x7118c
5015#define _PLANE_POS_2_B 0x7128c
5016#define _PLANE_POS_3_B 0x7138c
5017#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5018#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5019#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5020#define PLANE_POS(pipe, plane) \
5021 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5022
5023#define _PLANE_SIZE_1_B 0x71190
5024#define _PLANE_SIZE_2_B 0x71290
5025#define _PLANE_SIZE_3_B 0x71390
5026#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5027#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5028#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5029#define PLANE_SIZE(pipe, plane) \
5030 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5031
5032#define _PLANE_SURF_1_B 0x7119c
5033#define _PLANE_SURF_2_B 0x7129c
5034#define _PLANE_SURF_3_B 0x7139c
5035#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5036#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5037#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5038#define PLANE_SURF(pipe, plane) \
5039 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5040
5041#define _PLANE_OFFSET_1_B 0x711a4
5042#define _PLANE_OFFSET_2_B 0x712a4
5043#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5044#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5045#define PLANE_OFFSET(pipe, plane) \
5046 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5047
dc2a41b4
DL
5048#define _PLANE_KEYVAL_1_B 0x71194
5049#define _PLANE_KEYVAL_2_B 0x71294
5050#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5051#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5052#define PLANE_KEYVAL(pipe, plane) \
5053 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5054
5055#define _PLANE_KEYMSK_1_B 0x71198
5056#define _PLANE_KEYMSK_2_B 0x71298
5057#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5058#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5059#define PLANE_KEYMSK(pipe, plane) \
5060 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5061
5062#define _PLANE_KEYMAX_1_B 0x711a0
5063#define _PLANE_KEYMAX_2_B 0x712a0
5064#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5065#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5066#define PLANE_KEYMAX(pipe, plane) \
5067 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5068
8211bd5b
DL
5069#define _PLANE_BUF_CFG_1_B 0x7127c
5070#define _PLANE_BUF_CFG_2_B 0x7137c
5071#define _PLANE_BUF_CFG_1(pipe) \
5072 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5073#define _PLANE_BUF_CFG_2(pipe) \
5074 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5075#define PLANE_BUF_CFG(pipe, plane) \
5076 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5077
5078/* SKL new cursor registers */
5079#define _CUR_BUF_CFG_A 0x7017c
5080#define _CUR_BUF_CFG_B 0x7117c
5081#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5082
585fb111
JB
5083/* VBIOS regs */
5084#define VGACNTRL 0x71400
5085# define VGA_DISP_DISABLE (1 << 31)
5086# define VGA_2X_MODE (1 << 30)
5087# define VGA_PIPE_B_SELECT (1 << 29)
5088
766aa1c4
VS
5089#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5090
f2b115e6 5091/* Ironlake */
b9055052
ZW
5092
5093#define CPU_VGACNTRL 0x41000
5094
5095#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5096#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5097#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5098#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5099#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5100#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5101#define DIGITAL_PORTA_NO_DETECT (0 << 0)
5102#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5103#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5104
5105/* refresh rate hardware control */
5106#define RR_HW_CTL 0x45300
5107#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5108#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5109
5110#define FDI_PLL_BIOS_0 0x46000
021357ac 5111#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
5112#define FDI_PLL_BIOS_1 0x46004
5113#define FDI_PLL_BIOS_2 0x46008
5114#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5115#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5116#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5117
8956c8bb
EA
5118#define PCH_3DCGDIS0 0x46020
5119# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5120# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5121
06f37751
EA
5122#define PCH_3DCGDIS1 0x46024
5123# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5124
b9055052
ZW
5125#define FDI_PLL_FREQ_CTL 0x46030
5126#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5127#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5128#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5129
5130
a57c774a 5131#define _PIPEA_DATA_M1 0x60030
5eddb70b 5132#define PIPE_DATA_M1_OFFSET 0
a57c774a 5133#define _PIPEA_DATA_N1 0x60034
5eddb70b 5134#define PIPE_DATA_N1_OFFSET 0
b9055052 5135
a57c774a 5136#define _PIPEA_DATA_M2 0x60038
5eddb70b 5137#define PIPE_DATA_M2_OFFSET 0
a57c774a 5138#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5139#define PIPE_DATA_N2_OFFSET 0
b9055052 5140
a57c774a 5141#define _PIPEA_LINK_M1 0x60040
5eddb70b 5142#define PIPE_LINK_M1_OFFSET 0
a57c774a 5143#define _PIPEA_LINK_N1 0x60044
5eddb70b 5144#define PIPE_LINK_N1_OFFSET 0
b9055052 5145
a57c774a 5146#define _PIPEA_LINK_M2 0x60048
5eddb70b 5147#define PIPE_LINK_M2_OFFSET 0
a57c774a 5148#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5149#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5150
5151/* PIPEB timing regs are same start from 0x61000 */
5152
a57c774a
AK
5153#define _PIPEB_DATA_M1 0x61030
5154#define _PIPEB_DATA_N1 0x61034
5155#define _PIPEB_DATA_M2 0x61038
5156#define _PIPEB_DATA_N2 0x6103c
5157#define _PIPEB_LINK_M1 0x61040
5158#define _PIPEB_LINK_N1 0x61044
5159#define _PIPEB_LINK_M2 0x61048
5160#define _PIPEB_LINK_N2 0x6104c
5161
5162#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5163#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5164#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5165#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5166#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5167#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5168#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5169#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5170
5171/* CPU panel fitter */
9db4a9c7
JB
5172/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5173#define _PFA_CTL_1 0x68080
5174#define _PFB_CTL_1 0x68880
b9055052 5175#define PF_ENABLE (1<<31)
13888d78
PZ
5176#define PF_PIPE_SEL_MASK_IVB (3<<29)
5177#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5178#define PF_FILTER_MASK (3<<23)
5179#define PF_FILTER_PROGRAMMED (0<<23)
5180#define PF_FILTER_MED_3x3 (1<<23)
5181#define PF_FILTER_EDGE_ENHANCE (2<<23)
5182#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5183#define _PFA_WIN_SZ 0x68074
5184#define _PFB_WIN_SZ 0x68874
5185#define _PFA_WIN_POS 0x68070
5186#define _PFB_WIN_POS 0x68870
5187#define _PFA_VSCALE 0x68084
5188#define _PFB_VSCALE 0x68884
5189#define _PFA_HSCALE 0x68090
5190#define _PFB_HSCALE 0x68890
5191
5192#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5193#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5194#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5195#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5196#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5197
bd2e244f
JB
5198#define _PSA_CTL 0x68180
5199#define _PSB_CTL 0x68980
5200#define PS_ENABLE (1<<31)
5201#define _PSA_WIN_SZ 0x68174
5202#define _PSB_WIN_SZ 0x68974
5203#define _PSA_WIN_POS 0x68170
5204#define _PSB_WIN_POS 0x68970
5205
5206#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5207#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5208#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5209
1c9a2d4a
CK
5210/*
5211 * Skylake scalers
5212 */
5213#define _PS_1A_CTRL 0x68180
5214#define _PS_2A_CTRL 0x68280
5215#define _PS_1B_CTRL 0x68980
5216#define _PS_2B_CTRL 0x68A80
5217#define _PS_1C_CTRL 0x69180
5218#define PS_SCALER_EN (1 << 31)
5219#define PS_SCALER_MODE_MASK (3 << 28)
5220#define PS_SCALER_MODE_DYN (0 << 28)
5221#define PS_SCALER_MODE_HQ (1 << 28)
5222#define PS_PLANE_SEL_MASK (7 << 25)
5223#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5224#define PS_FILTER_MASK (3 << 23)
5225#define PS_FILTER_MEDIUM (0 << 23)
5226#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5227#define PS_FILTER_BILINEAR (3 << 23)
5228#define PS_VERT3TAP (1 << 21)
5229#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5230#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5231#define PS_PWRUP_PROGRESS (1 << 17)
5232#define PS_V_FILTER_BYPASS (1 << 8)
5233#define PS_VADAPT_EN (1 << 7)
5234#define PS_VADAPT_MODE_MASK (3 << 5)
5235#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5236#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5237#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5238
5239#define _PS_PWR_GATE_1A 0x68160
5240#define _PS_PWR_GATE_2A 0x68260
5241#define _PS_PWR_GATE_1B 0x68960
5242#define _PS_PWR_GATE_2B 0x68A60
5243#define _PS_PWR_GATE_1C 0x69160
5244#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5245#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5246#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5247#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5248#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5249#define PS_PWR_GATE_SLPEN_8 0
5250#define PS_PWR_GATE_SLPEN_16 1
5251#define PS_PWR_GATE_SLPEN_24 2
5252#define PS_PWR_GATE_SLPEN_32 3
5253
5254#define _PS_WIN_POS_1A 0x68170
5255#define _PS_WIN_POS_2A 0x68270
5256#define _PS_WIN_POS_1B 0x68970
5257#define _PS_WIN_POS_2B 0x68A70
5258#define _PS_WIN_POS_1C 0x69170
5259
5260#define _PS_WIN_SZ_1A 0x68174
5261#define _PS_WIN_SZ_2A 0x68274
5262#define _PS_WIN_SZ_1B 0x68974
5263#define _PS_WIN_SZ_2B 0x68A74
5264#define _PS_WIN_SZ_1C 0x69174
5265
5266#define _PS_VSCALE_1A 0x68184
5267#define _PS_VSCALE_2A 0x68284
5268#define _PS_VSCALE_1B 0x68984
5269#define _PS_VSCALE_2B 0x68A84
5270#define _PS_VSCALE_1C 0x69184
5271
5272#define _PS_HSCALE_1A 0x68190
5273#define _PS_HSCALE_2A 0x68290
5274#define _PS_HSCALE_1B 0x68990
5275#define _PS_HSCALE_2B 0x68A90
5276#define _PS_HSCALE_1C 0x69190
5277
5278#define _PS_VPHASE_1A 0x68188
5279#define _PS_VPHASE_2A 0x68288
5280#define _PS_VPHASE_1B 0x68988
5281#define _PS_VPHASE_2B 0x68A88
5282#define _PS_VPHASE_1C 0x69188
5283
5284#define _PS_HPHASE_1A 0x68194
5285#define _PS_HPHASE_2A 0x68294
5286#define _PS_HPHASE_1B 0x68994
5287#define _PS_HPHASE_2B 0x68A94
5288#define _PS_HPHASE_1C 0x69194
5289
5290#define _PS_ECC_STAT_1A 0x681D0
5291#define _PS_ECC_STAT_2A 0x682D0
5292#define _PS_ECC_STAT_1B 0x689D0
5293#define _PS_ECC_STAT_2B 0x68AD0
5294#define _PS_ECC_STAT_1C 0x691D0
5295
5296#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5297#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5298 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5299 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5300#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5301 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5302 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5303#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5304 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5305 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5306#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5307 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5308 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5309#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5310 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5311 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5312#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5313 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5314 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5315#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5316 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5317 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5318#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5319 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5320 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5321#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5322 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5323 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5324
b9055052 5325/* legacy palette */
9db4a9c7
JB
5326#define _LGC_PALETTE_A 0x4a000
5327#define _LGC_PALETTE_B 0x4a800
5328#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 5329
42db64ef
PZ
5330#define _GAMMA_MODE_A 0x4a480
5331#define _GAMMA_MODE_B 0x4ac80
5332#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5333#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5334#define GAMMA_MODE_MODE_8BIT (0 << 0)
5335#define GAMMA_MODE_MODE_10BIT (1 << 0)
5336#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5337#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5338
b9055052
ZW
5339/* interrupts */
5340#define DE_MASTER_IRQ_CONTROL (1 << 31)
5341#define DE_SPRITEB_FLIP_DONE (1 << 29)
5342#define DE_SPRITEA_FLIP_DONE (1 << 28)
5343#define DE_PLANEB_FLIP_DONE (1 << 27)
5344#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5345#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5346#define DE_PCU_EVENT (1 << 25)
5347#define DE_GTT_FAULT (1 << 24)
5348#define DE_POISON (1 << 23)
5349#define DE_PERFORM_COUNTER (1 << 22)
5350#define DE_PCH_EVENT (1 << 21)
5351#define DE_AUX_CHANNEL_A (1 << 20)
5352#define DE_DP_A_HOTPLUG (1 << 19)
5353#define DE_GSE (1 << 18)
5354#define DE_PIPEB_VBLANK (1 << 15)
5355#define DE_PIPEB_EVEN_FIELD (1 << 14)
5356#define DE_PIPEB_ODD_FIELD (1 << 13)
5357#define DE_PIPEB_LINE_COMPARE (1 << 12)
5358#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5359#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5360#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5361#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5362#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5363#define DE_PIPEA_EVEN_FIELD (1 << 6)
5364#define DE_PIPEA_ODD_FIELD (1 << 5)
5365#define DE_PIPEA_LINE_COMPARE (1 << 4)
5366#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5367#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5368#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5369#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5370#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5371
b1f14ad0 5372/* More Ivybridge lolz */
8664281b 5373#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5374#define DE_GSE_IVB (1<<29)
5375#define DE_PCH_EVENT_IVB (1<<28)
5376#define DE_DP_A_HOTPLUG_IVB (1<<27)
5377#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5378#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5379#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5380#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5381#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5382#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5383#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5384#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5385#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5386#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5387#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5388#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5389
7eea1ddf
JB
5390#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5391#define MASTER_INTERRUPT_ENABLE (1<<31)
5392
b9055052
ZW
5393#define DEISR 0x44000
5394#define DEIMR 0x44004
5395#define DEIIR 0x44008
5396#define DEIER 0x4400c
5397
b9055052
ZW
5398#define GTISR 0x44010
5399#define GTIMR 0x44014
5400#define GTIIR 0x44018
5401#define GTIER 0x4401c
5402
abd58f01
BW
5403#define GEN8_MASTER_IRQ 0x44200
5404#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5405#define GEN8_PCU_IRQ (1<<30)
5406#define GEN8_DE_PCH_IRQ (1<<23)
5407#define GEN8_DE_MISC_IRQ (1<<22)
5408#define GEN8_DE_PORT_IRQ (1<<20)
5409#define GEN8_DE_PIPE_C_IRQ (1<<18)
5410#define GEN8_DE_PIPE_B_IRQ (1<<17)
5411#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5412#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5413#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5414#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5415#define GEN8_GT_VCS2_IRQ (1<<3)
5416#define GEN8_GT_VCS1_IRQ (1<<2)
5417#define GEN8_GT_BCS_IRQ (1<<1)
5418#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5419
5420#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5421#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5422#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5423#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5424
5425#define GEN8_BCS_IRQ_SHIFT 16
5426#define GEN8_RCS_IRQ_SHIFT 0
5427#define GEN8_VCS2_IRQ_SHIFT 16
5428#define GEN8_VCS1_IRQ_SHIFT 0
5429#define GEN8_VECS_IRQ_SHIFT 0
5430
5431#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5432#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5433#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5434#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5435#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5436#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5437#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5438#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5439#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5440#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5441#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5442#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5443#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5444#define GEN8_PIPE_VSYNC (1 << 1)
5445#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5446#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5447#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5448#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5449#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5450#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5451#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5452#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5453#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5454#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5455#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5456#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5457 (GEN8_PIPE_CURSOR_FAULT | \
5458 GEN8_PIPE_SPRITE_FAULT | \
5459 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5460#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5461 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5462 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5463 GEN9_PIPE_PLANE3_FAULT | \
5464 GEN9_PIPE_PLANE2_FAULT | \
5465 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5466
5467#define GEN8_DE_PORT_ISR 0x44440
5468#define GEN8_DE_PORT_IMR 0x44444
5469#define GEN8_DE_PORT_IIR 0x44448
5470#define GEN8_DE_PORT_IER 0x4444c
88e04703
JB
5471#define GEN9_AUX_CHANNEL_D (1 << 27)
5472#define GEN9_AUX_CHANNEL_C (1 << 26)
5473#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5474#define BXT_DE_PORT_HP_DDIC (1 << 5)
5475#define BXT_DE_PORT_HP_DDIB (1 << 4)
5476#define BXT_DE_PORT_HP_DDIA (1 << 3)
5477#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5478 BXT_DE_PORT_HP_DDIB | \
5479 BXT_DE_PORT_HP_DDIC)
5480#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5481#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5482#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5483
5484#define GEN8_DE_MISC_ISR 0x44460
5485#define GEN8_DE_MISC_IMR 0x44464
5486#define GEN8_DE_MISC_IIR 0x44468
5487#define GEN8_DE_MISC_IER 0x4446c
5488#define GEN8_DE_MISC_GSE (1 << 27)
5489
5490#define GEN8_PCU_ISR 0x444e0
5491#define GEN8_PCU_IMR 0x444e4
5492#define GEN8_PCU_IIR 0x444e8
5493#define GEN8_PCU_IER 0x444ec
5494
e0a20ad7
SS
5495/* BXT hotplug control */
5496#define BXT_HOTPLUG_CTL 0xC4030
5497#define BXT_DDIA_HPD_ENABLE (1 << 28)
5498#define BXT_DDIA_HPD_STATUS (3 << 24)
5499#define BXT_DDIC_HPD_ENABLE (1 << 12)
5500#define BXT_DDIC_HPD_STATUS (3 << 8)
5501#define BXT_DDIB_HPD_ENABLE (1 << 4)
5502#define BXT_DDIB_HPD_STATUS (3 << 0)
5503#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5504 BXT_DDIB_HPD_ENABLE | \
5505 BXT_DDIC_HPD_ENABLE)
5506#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5507 BXT_DDIB_HPD_STATUS | \
5508 BXT_DDIC_HPD_STATUS)
5509
7f8a8569 5510#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5511/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5512#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5513#define ILK_DPARB_GATE (1<<22)
5514#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5515#define FUSE_STRAP 0x42014
5516#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5517#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5518#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5519#define ILK_HDCP_DISABLE (1 << 25)
5520#define ILK_eDP_A_DISABLE (1 << 24)
5521#define HSW_CDCLK_LIMIT (1 << 24)
5522#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5523
5524#define ILK_DSPCLK_GATE_D 0x42020
5525#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5526#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5527#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5528#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5529#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5530
116ac8d2
EA
5531#define IVB_CHICKEN3 0x4200c
5532# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5533# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5534
90a88643 5535#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5536#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5537#define FORCE_ARB_IDLE_PLANES (1 << 14)
5538
fe4ab3ce
BW
5539#define _CHICKEN_PIPESL_1_A 0x420b0
5540#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5541#define HSW_FBCQ_DIS (1 << 22)
5542#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5543#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5544
553bd149
ZW
5545#define DISP_ARB_CTL 0x45000
5546#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5547#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5548#define DISP_ARB_CTL2 0x45004
5549#define DISP_DATA_PARTITION_5_6 (1<<6)
f8437dd1
VK
5550#define DBUF_CTL 0x45008
5551#define DBUF_POWER_REQUEST (1<<31)
5552#define DBUF_POWER_STATE (1<<30)
88a2b2a3
BW
5553#define GEN7_MSG_CTL 0x45010
5554#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5555#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5556#define HSW_NDE_RSTWRN_OPT 0x46408
5557#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5558
2caa3b26
DL
5559#define FF_SLICE_CS_CHICKEN2 0x02e4
5560#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5561
e4e0c058 5562/* GEN7 chicken */
d71de14d
KG
5563#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5564# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5565# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5566#define COMMON_SLICE_CHICKEN2 0x7014
5567# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5568
d0bbbc4f
DL
5569#define HIZ_CHICKEN 0x7018
5570# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5571# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5572
183c6dac
DL
5573#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5574#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5575
031994ee
VS
5576#define GEN7_L3SQCREG1 0xB010
5577#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5578
51ce4db1
RV
5579#define GEN8_L3SQCREG1 0xB100
5580#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5581
e4e0c058 5582#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5583#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5584#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5585#define GEN7_L3CNTLREG2 0xB020
5586#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5587
5588#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5589#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5590
61939d97
JB
5591#define GEN7_L3SQCREG4 0xb034
5592#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5593
8bc0ccf6
DL
5594#define GEN8_L3SQCREG4 0xb118
5595#define GEN8_LQSC_RO_PERF_DIS (1<<27)
5596
63801f21
BW
5597/* GEN8 chicken */
5598#define HDC_CHICKEN0 0x7300
da09654d 5599#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5600#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5601#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5602#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5603#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5604
38a39a7b
BW
5605/* GEN9 chicken */
5606#define SLICE_ECO_CHICKEN0 0x7308
5607#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5608
db099c8f
ED
5609/* WaCatErrorRejectionIssue */
5610#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5611#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5612
f3fc4884
FJ
5613#define HSW_SCRATCH1 0xb038
5614#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5615
77719d28
DL
5616#define BDW_SCRATCH1 0xb11c
5617#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5618
b9055052
ZW
5619/* PCH */
5620
23e81d69 5621/* south display engine interrupt: IBX */
776ad806
JB
5622#define SDE_AUDIO_POWER_D (1 << 27)
5623#define SDE_AUDIO_POWER_C (1 << 26)
5624#define SDE_AUDIO_POWER_B (1 << 25)
5625#define SDE_AUDIO_POWER_SHIFT (25)
5626#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5627#define SDE_GMBUS (1 << 24)
5628#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5629#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5630#define SDE_AUDIO_HDCP_MASK (3 << 22)
5631#define SDE_AUDIO_TRANSB (1 << 21)
5632#define SDE_AUDIO_TRANSA (1 << 20)
5633#define SDE_AUDIO_TRANS_MASK (3 << 20)
5634#define SDE_POISON (1 << 19)
5635/* 18 reserved */
5636#define SDE_FDI_RXB (1 << 17)
5637#define SDE_FDI_RXA (1 << 16)
5638#define SDE_FDI_MASK (3 << 16)
5639#define SDE_AUXD (1 << 15)
5640#define SDE_AUXC (1 << 14)
5641#define SDE_AUXB (1 << 13)
5642#define SDE_AUX_MASK (7 << 13)
5643/* 12 reserved */
b9055052
ZW
5644#define SDE_CRT_HOTPLUG (1 << 11)
5645#define SDE_PORTD_HOTPLUG (1 << 10)
5646#define SDE_PORTC_HOTPLUG (1 << 9)
5647#define SDE_PORTB_HOTPLUG (1 << 8)
5648#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5649#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5650 SDE_SDVOB_HOTPLUG | \
5651 SDE_PORTB_HOTPLUG | \
5652 SDE_PORTC_HOTPLUG | \
5653 SDE_PORTD_HOTPLUG)
776ad806
JB
5654#define SDE_TRANSB_CRC_DONE (1 << 5)
5655#define SDE_TRANSB_CRC_ERR (1 << 4)
5656#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5657#define SDE_TRANSA_CRC_DONE (1 << 2)
5658#define SDE_TRANSA_CRC_ERR (1 << 1)
5659#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5660#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5661
5662/* south display engine interrupt: CPT/PPT */
5663#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5664#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5665#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5666#define SDE_AUDIO_POWER_SHIFT_CPT 29
5667#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5668#define SDE_AUXD_CPT (1 << 27)
5669#define SDE_AUXC_CPT (1 << 26)
5670#define SDE_AUXB_CPT (1 << 25)
5671#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5672#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5673#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5674#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5675#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5676#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5677#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5678 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5679 SDE_PORTD_HOTPLUG_CPT | \
5680 SDE_PORTC_HOTPLUG_CPT | \
5681 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5682#define SDE_GMBUS_CPT (1 << 17)
8664281b 5683#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5684#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5685#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5686#define SDE_FDI_RXC_CPT (1 << 8)
5687#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5688#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5689#define SDE_FDI_RXB_CPT (1 << 4)
5690#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5691#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5692#define SDE_FDI_RXA_CPT (1 << 0)
5693#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5694 SDE_AUDIO_CP_REQ_B_CPT | \
5695 SDE_AUDIO_CP_REQ_A_CPT)
5696#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5697 SDE_AUDIO_CP_CHG_B_CPT | \
5698 SDE_AUDIO_CP_CHG_A_CPT)
5699#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5700 SDE_FDI_RXB_CPT | \
5701 SDE_FDI_RXA_CPT)
b9055052
ZW
5702
5703#define SDEISR 0xc4000
5704#define SDEIMR 0xc4004
5705#define SDEIIR 0xc4008
5706#define SDEIER 0xc400c
5707
8664281b 5708#define SERR_INT 0xc4040
de032bf4 5709#define SERR_INT_POISON (1<<31)
8664281b
PZ
5710#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5711#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5712#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5713#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5714
b9055052 5715/* digital port hotplug */
7fe0b973 5716#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5717#define PORTD_HOTPLUG_ENABLE (1 << 20)
5718#define PORTD_PULSE_DURATION_2ms (0)
5719#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5720#define PORTD_PULSE_DURATION_6ms (2 << 18)
5721#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5722#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5723#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5724#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5725#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5726#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5727#define PORTC_HOTPLUG_ENABLE (1 << 12)
5728#define PORTC_PULSE_DURATION_2ms (0)
5729#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5730#define PORTC_PULSE_DURATION_6ms (2 << 10)
5731#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5732#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5733#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5734#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5735#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5736#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
5737#define PORTB_HOTPLUG_ENABLE (1 << 4)
5738#define PORTB_PULSE_DURATION_2ms (0)
5739#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5740#define PORTB_PULSE_DURATION_6ms (2 << 2)
5741#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 5742#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
5743#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5744#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5745#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5746#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5747
5748#define PCH_GPIOA 0xc5010
5749#define PCH_GPIOB 0xc5014
5750#define PCH_GPIOC 0xc5018
5751#define PCH_GPIOD 0xc501c
5752#define PCH_GPIOE 0xc5020
5753#define PCH_GPIOF 0xc5024
5754
f0217c42
EA
5755#define PCH_GMBUS0 0xc5100
5756#define PCH_GMBUS1 0xc5104
5757#define PCH_GMBUS2 0xc5108
5758#define PCH_GMBUS3 0xc510c
5759#define PCH_GMBUS4 0xc5110
5760#define PCH_GMBUS5 0xc5120
5761
9db4a9c7
JB
5762#define _PCH_DPLL_A 0xc6014
5763#define _PCH_DPLL_B 0xc6018
e9a632a5 5764#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 5765
9db4a9c7 5766#define _PCH_FPA0 0xc6040
c1858123 5767#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
5768#define _PCH_FPA1 0xc6044
5769#define _PCH_FPB0 0xc6048
5770#define _PCH_FPB1 0xc604c
e9a632a5
DV
5771#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5772#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
5773
5774#define PCH_DPLL_TEST 0xc606c
5775
5776#define PCH_DREF_CONTROL 0xC6200
5777#define DREF_CONTROL_MASK 0x7fc3
5778#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5779#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5780#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5781#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5782#define DREF_SSC_SOURCE_DISABLE (0<<11)
5783#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 5784#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
5785#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5786#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5787#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 5788#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
5789#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5790#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 5791#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
5792#define DREF_SSC4_DOWNSPREAD (0<<6)
5793#define DREF_SSC4_CENTERSPREAD (1<<6)
5794#define DREF_SSC1_DISABLE (0<<1)
5795#define DREF_SSC1_ENABLE (1<<1)
5796#define DREF_SSC4_DISABLE (0)
5797#define DREF_SSC4_ENABLE (1)
5798
5799#define PCH_RAWCLK_FREQ 0xc6204
5800#define FDL_TP1_TIMER_SHIFT 12
5801#define FDL_TP1_TIMER_MASK (3<<12)
5802#define FDL_TP2_TIMER_SHIFT 10
5803#define FDL_TP2_TIMER_MASK (3<<10)
5804#define RAWCLK_FREQ_MASK 0x3ff
5805
5806#define PCH_DPLL_TMR_CFG 0xc6208
5807
5808#define PCH_SSC4_PARMS 0xc6210
5809#define PCH_SSC4_AUX_PARMS 0xc6214
5810
8db9d77b 5811#define PCH_DPLL_SEL 0xc7000
11887397
DV
5812#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5813#define TRANS_DPLLA_SEL(pipe) 0
5814#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 5815
b9055052
ZW
5816/* transcoder */
5817
275f01b2
DV
5818#define _PCH_TRANS_HTOTAL_A 0xe0000
5819#define TRANS_HTOTAL_SHIFT 16
5820#define TRANS_HACTIVE_SHIFT 0
5821#define _PCH_TRANS_HBLANK_A 0xe0004
5822#define TRANS_HBLANK_END_SHIFT 16
5823#define TRANS_HBLANK_START_SHIFT 0
5824#define _PCH_TRANS_HSYNC_A 0xe0008
5825#define TRANS_HSYNC_END_SHIFT 16
5826#define TRANS_HSYNC_START_SHIFT 0
5827#define _PCH_TRANS_VTOTAL_A 0xe000c
5828#define TRANS_VTOTAL_SHIFT 16
5829#define TRANS_VACTIVE_SHIFT 0
5830#define _PCH_TRANS_VBLANK_A 0xe0010
5831#define TRANS_VBLANK_END_SHIFT 16
5832#define TRANS_VBLANK_START_SHIFT 0
5833#define _PCH_TRANS_VSYNC_A 0xe0014
5834#define TRANS_VSYNC_END_SHIFT 16
5835#define TRANS_VSYNC_START_SHIFT 0
5836#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5837
e3b95f1e
DV
5838#define _PCH_TRANSA_DATA_M1 0xe0030
5839#define _PCH_TRANSA_DATA_N1 0xe0034
5840#define _PCH_TRANSA_DATA_M2 0xe0038
5841#define _PCH_TRANSA_DATA_N2 0xe003c
5842#define _PCH_TRANSA_LINK_M1 0xe0040
5843#define _PCH_TRANSA_LINK_N1 0xe0044
5844#define _PCH_TRANSA_LINK_M2 0xe0048
5845#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5846
2dcbc34d 5847/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5848#define _VIDEO_DIP_CTL_A 0xe0200
5849#define _VIDEO_DIP_DATA_A 0xe0208
5850#define _VIDEO_DIP_GCP_A 0xe0210
5851
5852#define _VIDEO_DIP_CTL_B 0xe1200
5853#define _VIDEO_DIP_DATA_B 0xe1208
5854#define _VIDEO_DIP_GCP_B 0xe1210
5855
5856#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5857#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5858#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5859
2dcbc34d 5860/* Per-transcoder DIP controls (VLV) */
b906487c
VS
5861#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5862#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5863#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5864
b906487c
VS
5865#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5866#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5867#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5868
2dcbc34d
VS
5869#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5870#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5871#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5872
90b107c8 5873#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
5874 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5875 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 5876#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
5877 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5878 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 5879#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
5880 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5881 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5882
8c5f5f7c
ED
5883/* Haswell DIP controls */
5884#define HSW_VIDEO_DIP_CTL_A 0x60200
5885#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5886#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5887#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5888#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5889#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5890#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5891#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5892#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5893#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5894#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5895#define HSW_VIDEO_DIP_GCP_A 0x60210
5896
5897#define HSW_VIDEO_DIP_CTL_B 0x61200
5898#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5899#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5900#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5901#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5902#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5903#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5904#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5905#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5906#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5907#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5908#define HSW_VIDEO_DIP_GCP_B 0x61210
5909
7d9bcebe 5910#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5911 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5912#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5913 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5914#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5915 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5916#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5917 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5918#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5919 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5920#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5921 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5922
3f51e471
RV
5923#define HSW_STEREO_3D_CTL_A 0x70020
5924#define S3D_ENABLE (1<<31)
5925#define HSW_STEREO_3D_CTL_B 0x71020
5926
5927#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5928 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5929
275f01b2
DV
5930#define _PCH_TRANS_HTOTAL_B 0xe1000
5931#define _PCH_TRANS_HBLANK_B 0xe1004
5932#define _PCH_TRANS_HSYNC_B 0xe1008
5933#define _PCH_TRANS_VTOTAL_B 0xe100c
5934#define _PCH_TRANS_VBLANK_B 0xe1010
5935#define _PCH_TRANS_VSYNC_B 0xe1014
5936#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5937
5938#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5939#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5940#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5941#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5942#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5943#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5944#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5945 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5946
e3b95f1e
DV
5947#define _PCH_TRANSB_DATA_M1 0xe1030
5948#define _PCH_TRANSB_DATA_N1 0xe1034
5949#define _PCH_TRANSB_DATA_M2 0xe1038
5950#define _PCH_TRANSB_DATA_N2 0xe103c
5951#define _PCH_TRANSB_LINK_M1 0xe1040
5952#define _PCH_TRANSB_LINK_N1 0xe1044
5953#define _PCH_TRANSB_LINK_M2 0xe1048
5954#define _PCH_TRANSB_LINK_N2 0xe104c
5955
5956#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5957#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5958#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5959#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5960#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5961#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5962#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5963#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5964
ab9412ba
DV
5965#define _PCH_TRANSACONF 0xf0008
5966#define _PCH_TRANSBCONF 0xf1008
5967#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5968#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5969#define TRANS_DISABLE (0<<31)
5970#define TRANS_ENABLE (1<<31)
5971#define TRANS_STATE_MASK (1<<30)
5972#define TRANS_STATE_DISABLE (0<<30)
5973#define TRANS_STATE_ENABLE (1<<30)
5974#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5975#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5976#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5977#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5978#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5979#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5980#define TRANS_INTERLACED (3<<21)
7c26e5c6 5981#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5982#define TRANS_8BPC (0<<5)
5983#define TRANS_10BPC (1<<5)
5984#define TRANS_6BPC (2<<5)
5985#define TRANS_12BPC (3<<5)
5986
ce40141f
DV
5987#define _TRANSA_CHICKEN1 0xf0060
5988#define _TRANSB_CHICKEN1 0xf1060
5989#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5990#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5991#define _TRANSA_CHICKEN2 0xf0064
5992#define _TRANSB_CHICKEN2 0xf1064
5993#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5994#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5995#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5996#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5997#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5998#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5999
291427f5
JB
6000#define SOUTH_CHICKEN1 0xc2000
6001#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6002#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6003#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6004#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6005#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 6006#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
6007#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6008#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6009#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6010
9db4a9c7
JB
6011#define _FDI_RXA_CHICKEN 0xc200c
6012#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6013#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6014#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 6015#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6016
382b0936 6017#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 6018#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6019#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6020#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6021#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6022
b9055052 6023/* CPU: FDI_TX */
9db4a9c7
JB
6024#define _FDI_TXA_CTL 0x60100
6025#define _FDI_TXB_CTL 0x61100
6026#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6027#define FDI_TX_DISABLE (0<<31)
6028#define FDI_TX_ENABLE (1<<31)
6029#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6030#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6031#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6032#define FDI_LINK_TRAIN_NONE (3<<28)
6033#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6034#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6035#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6036#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6037#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6038#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6039#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6040#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6041/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6042 SNB has different settings. */
6043/* SNB A-stepping */
6044#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6045#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6046#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6047#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6048/* SNB B-stepping */
6049#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6050#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6051#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6052#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6053#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6054#define FDI_DP_PORT_WIDTH_SHIFT 19
6055#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6056#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6057#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6058/* Ironlake: hardwired to 1 */
b9055052 6059#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6060
6061/* Ivybridge has different bits for lolz */
6062#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6063#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6064#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6065#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6066
b9055052 6067/* both Tx and Rx */
c4f9c4c2 6068#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6069#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6070#define FDI_SCRAMBLING_ENABLE (0<<7)
6071#define FDI_SCRAMBLING_DISABLE (1<<7)
6072
6073/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6074#define _FDI_RXA_CTL 0xf000c
6075#define _FDI_RXB_CTL 0xf100c
6076#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6077#define FDI_RX_ENABLE (1<<31)
b9055052 6078/* train, dp width same as FDI_TX */
357555c0
JB
6079#define FDI_FS_ERRC_ENABLE (1<<27)
6080#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6081#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6082#define FDI_8BPC (0<<16)
6083#define FDI_10BPC (1<<16)
6084#define FDI_6BPC (2<<16)
6085#define FDI_12BPC (3<<16)
3e68320e 6086#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6087#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6088#define FDI_RX_PLL_ENABLE (1<<13)
6089#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6090#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6091#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6092#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6093#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6094#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6095/* CPT */
6096#define FDI_AUTO_TRAINING (1<<10)
6097#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6098#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6099#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6100#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6101#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6102
04945641
PZ
6103#define _FDI_RXA_MISC 0xf0010
6104#define _FDI_RXB_MISC 0xf1010
6105#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6106#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6107#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6108#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6109#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6110#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6111#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6112#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6113
9db4a9c7
JB
6114#define _FDI_RXA_TUSIZE1 0xf0030
6115#define _FDI_RXA_TUSIZE2 0xf0038
6116#define _FDI_RXB_TUSIZE1 0xf1030
6117#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
6118#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6119#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6120
6121/* FDI_RX interrupt register format */
6122#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6123#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6124#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6125#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6126#define FDI_RX_FS_CODE_ERR (1<<6)
6127#define FDI_RX_FE_CODE_ERR (1<<5)
6128#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6129#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6130#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6131#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6132#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6133
9db4a9c7
JB
6134#define _FDI_RXA_IIR 0xf0014
6135#define _FDI_RXA_IMR 0xf0018
6136#define _FDI_RXB_IIR 0xf1014
6137#define _FDI_RXB_IMR 0xf1018
6138#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6139#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
6140
6141#define FDI_PLL_CTL_1 0xfe000
6142#define FDI_PLL_CTL_2 0xfe004
6143
b9055052
ZW
6144#define PCH_LVDS 0xe1180
6145#define LVDS_DETECTED (1 << 1)
6146
98364379 6147/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
6148#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6149#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6150#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6151#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
6152#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6153#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6154
6155#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6156#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6157#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6158#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6159#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 6160
453c5420
JB
6161#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6162#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6163#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6164 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6165#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6166 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6167#define VLV_PIPE_PP_DIVISOR(pipe) \
6168 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6169
b9055052
ZW
6170#define PCH_PP_STATUS 0xc7200
6171#define PCH_PP_CONTROL 0xc7204
4a655f04 6172#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6173#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
6174#define EDP_FORCE_VDD (1 << 3)
6175#define EDP_BLC_ENABLE (1 << 2)
6176#define PANEL_POWER_RESET (1 << 1)
6177#define PANEL_POWER_OFF (0 << 0)
6178#define PANEL_POWER_ON (1 << 0)
6179#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6180#define PANEL_PORT_SELECT_MASK (3 << 30)
6181#define PANEL_PORT_SELECT_LVDS (0 << 30)
6182#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6183#define PANEL_PORT_SELECT_DPC (2 << 30)
6184#define PANEL_PORT_SELECT_DPD (3 << 30)
6185#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6186#define PANEL_POWER_UP_DELAY_SHIFT 16
6187#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6188#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6189
b9055052 6190#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6191#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6192#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6193#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6194#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6195
b9055052 6196#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6197#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6198#define PP_REFERENCE_DIVIDER_SHIFT 8
6199#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6200#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6201
5eb08b69
ZW
6202#define PCH_DP_B 0xe4100
6203#define PCH_DPB_AUX_CH_CTL 0xe4110
6204#define PCH_DPB_AUX_CH_DATA1 0xe4114
6205#define PCH_DPB_AUX_CH_DATA2 0xe4118
6206#define PCH_DPB_AUX_CH_DATA3 0xe411c
6207#define PCH_DPB_AUX_CH_DATA4 0xe4120
6208#define PCH_DPB_AUX_CH_DATA5 0xe4124
6209
6210#define PCH_DP_C 0xe4200
6211#define PCH_DPC_AUX_CH_CTL 0xe4210
6212#define PCH_DPC_AUX_CH_DATA1 0xe4214
6213#define PCH_DPC_AUX_CH_DATA2 0xe4218
6214#define PCH_DPC_AUX_CH_DATA3 0xe421c
6215#define PCH_DPC_AUX_CH_DATA4 0xe4220
6216#define PCH_DPC_AUX_CH_DATA5 0xe4224
6217
6218#define PCH_DP_D 0xe4300
6219#define PCH_DPD_AUX_CH_CTL 0xe4310
6220#define PCH_DPD_AUX_CH_DATA1 0xe4314
6221#define PCH_DPD_AUX_CH_DATA2 0xe4318
6222#define PCH_DPD_AUX_CH_DATA3 0xe431c
6223#define PCH_DPD_AUX_CH_DATA4 0xe4320
6224#define PCH_DPD_AUX_CH_DATA5 0xe4324
6225
8db9d77b
ZW
6226/* CPT */
6227#define PORT_TRANS_A_SEL_CPT 0
6228#define PORT_TRANS_B_SEL_CPT (1<<29)
6229#define PORT_TRANS_C_SEL_CPT (2<<29)
6230#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6231#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6232#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6233#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6234#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6235#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
6236
6237#define TRANS_DP_CTL_A 0xe0300
6238#define TRANS_DP_CTL_B 0xe1300
6239#define TRANS_DP_CTL_C 0xe2300
23670b32 6240#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
6241#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6242#define TRANS_DP_PORT_SEL_B (0<<29)
6243#define TRANS_DP_PORT_SEL_C (1<<29)
6244#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6245#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
6246#define TRANS_DP_PORT_SEL_MASK (3<<29)
6247#define TRANS_DP_AUDIO_ONLY (1<<26)
6248#define TRANS_DP_ENH_FRAMING (1<<18)
6249#define TRANS_DP_8BPC (0<<9)
6250#define TRANS_DP_10BPC (1<<9)
6251#define TRANS_DP_6BPC (2<<9)
6252#define TRANS_DP_12BPC (3<<9)
220cad3c 6253#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6254#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6255#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6256#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6257#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6258#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6259
6260/* SNB eDP training params */
6261/* SNB A-stepping */
6262#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6263#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6264#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6265#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6266/* SNB B-stepping */
3c5a62b5
YL
6267#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6268#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6269#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6270#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6271#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6272#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6273
1a2eb460
KP
6274/* IVB */
6275#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6276#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6277#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6278#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6279#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6280#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6281#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6282
6283/* legacy values */
6284#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6285#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6286#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6287#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6288#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6289
6290#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6291
9e72b46c
ID
6292#define VLV_PMWGICZ 0x1300a4
6293
cae5852d 6294#define FORCEWAKE 0xA18C
575155a9
JB
6295#define FORCEWAKE_VLV 0x1300b0
6296#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
6297#define FORCEWAKE_MEDIA_VLV 0x1300b8
6298#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 6299#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 6300#define FORCEWAKE_ACK 0x130090
d62b4892 6301#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
6302#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6303#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6304#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6305
d62b4892 6306#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6307#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6308#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6309#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6310#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6311#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6312#define FORCEWAKE_MEDIA_GEN9 0xa270
6313#define FORCEWAKE_RENDER_GEN9 0xa278
6314#define FORCEWAKE_BLITTER_GEN9 0xa188
6315#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6316#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6317#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6318#define FORCEWAKE_KERNEL 0x1
6319#define FORCEWAKE_USER 0x2
8d715f00
KP
6320#define FORCEWAKE_MT_ACK 0x130040
6321#define ECOBUS 0xa180
6322#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6323#define VLV_SPAREG2H 0xA194
8fd26859 6324
dd202c6d 6325#define GTFIFODBG 0x120000
90f256b5
VS
6326#define GT_FIFO_SBDROPERR (1<<6)
6327#define GT_FIFO_BLOBDROPERR (1<<5)
6328#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6329#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6330#define GT_FIFO_OVFERR (1<<2)
6331#define GT_FIFO_IAWRERR (1<<1)
6332#define GT_FIFO_IARDERR (1<<0)
6333
46520e2b
VS
6334#define GTFIFOCTL 0x120008
6335#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6336#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 6337
05e21cc4
BW
6338#define HSW_IDICR 0x9008
6339#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6340#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6341#define EDRAM_ENABLED 0x1
05e21cc4 6342
80e829fa 6343#define GEN6_UCGCTL1 0x9400
e4443e45 6344# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6345# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6346# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6347
406478dc 6348#define GEN6_UCGCTL2 0x9404
f9fc42f4 6349# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6350# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6351# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6352# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6353# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6354# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6355
9e72b46c
ID
6356#define GEN6_UCGCTL3 0x9408
6357
e3f33d46
JB
6358#define GEN7_UCGCTL4 0x940c
6359#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6360
9e72b46c
ID
6361#define GEN6_RCGCTL1 0x9410
6362#define GEN6_RCGCTL2 0x9414
6363#define GEN6_RSTCTL 0x9420
6364
4f1ca9e9 6365#define GEN8_UCGCTL6 0x9430
9253c2e5 6366#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6367#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6368#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6369
9e72b46c 6370#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6371#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6372#define GEN6_TURBO_DISABLE (1<<31)
6373#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6374#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6375#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6376#define GEN6_OFFSET(x) ((x)<<19)
6377#define GEN6_AGGRESSIVE_TURBO (0<<15)
6378#define GEN6_RC_VIDEO_FREQ 0xA00C
6379#define GEN6_RC_CONTROL 0xA090
6380#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6381#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6382#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6383#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6384#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6385#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6386#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6387#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6388#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6389#define GEN6_RP_DOWN_TIMEOUT 0xA010
6390#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6391#define GEN6_RPSTAT1 0xA01C
ccab5c82 6392#define GEN6_CAGF_SHIFT 8
f82855d3 6393#define HSW_CAGF_SHIFT 7
de43ae9d 6394#define GEN9_CAGF_SHIFT 23
ccab5c82 6395#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6396#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6397#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8fd26859
CW
6398#define GEN6_RP_CONTROL 0xA024
6399#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6400#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6401#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6402#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6403#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6404#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6405#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6406#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6407#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6408#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6409#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6410#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6411#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6412#define GEN6_RP_UP_THRESHOLD 0xA02C
6413#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6414#define GEN6_RP_CUR_UP_EI 0xA050
6415#define GEN6_CURICONT_MASK 0xffffff
6416#define GEN6_RP_CUR_UP 0xA054
6417#define GEN6_CURBSYTAVG_MASK 0xffffff
6418#define GEN6_RP_PREV_UP 0xA058
6419#define GEN6_RP_CUR_DOWN_EI 0xA05C
6420#define GEN6_CURIAVG_MASK 0xffffff
6421#define GEN6_RP_CUR_DOWN 0xA060
6422#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6423#define GEN6_RP_UP_EI 0xA068
6424#define GEN6_RP_DOWN_EI 0xA06C
6425#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6426#define GEN6_RPDEUHWTC 0xA080
6427#define GEN6_RPDEUC 0xA084
6428#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6429#define GEN6_RC_STATE 0xA094
6430#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6431#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6432#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6433#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6434#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6435#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6436#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6437#define GEN6_RC1e_THRESHOLD 0xA0B4
6438#define GEN6_RC6_THRESHOLD 0xA0B8
6439#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6440#define VLV_RCEDATA 0xA0BC
8fd26859 6441#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6442#define GEN6_PMINTRMSK 0xA168
baccd458 6443#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6444#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6445#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6446#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6447#define GEN9_PG_ENABLE 0xA210
a4104c55
SK
6448#define GEN9_RENDER_PG_ENABLE (1<<0)
6449#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6450
a9da9bce
GS
6451#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6452#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6453#define PIXEL_OVERLAP_CNT_SHIFT 30
6454
8fd26859 6455#define GEN6_PMISR 0x44020
4912d041 6456#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6457#define GEN6_PMIIR 0x44028
6458#define GEN6_PMIER 0x4402C
6459#define GEN6_PM_MBOX_EVENT (1<<25)
6460#define GEN6_PM_THERMAL_EVENT (1<<24)
6461#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6462#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6463#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6464#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6465#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6466#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6467 GEN6_PM_RP_DOWN_THRESHOLD | \
6468 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6469
9e72b46c
ID
6470#define GEN7_GT_SCRATCH_BASE 0x4F100
6471#define GEN7_GT_SCRATCH_REG_NUM 8
6472
76c3552f
D
6473#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6474#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6475#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6476
cce66a28 6477#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6478#define VLV_COUNTER_CONTROL 0x138104
6479#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6480#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6481#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6482#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6483#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6484#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6485#define VLV_GT_RENDER_RC6 0x138108
6486#define VLV_GT_MEDIA_RC6 0x13810C
6487
cce66a28
BW
6488#define GEN6_GT_GFX_RC6p 0x13810C
6489#define GEN6_GT_GFX_RC6pp 0x138110
43cf3bf0
CW
6490#define VLV_RENDER_C0_COUNT 0x138118
6491#define VLV_MEDIA_C0_COUNT 0x13811C
cce66a28 6492
8fd26859
CW
6493#define GEN6_PCODE_MAILBOX 0x138124
6494#define GEN6_PCODE_READY (1<<31)
a6044e23 6495#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
6496#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6497#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
6498#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6499#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
6500#define GEN6_PCODE_READ_D_COMP 0x10
6501#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
6502#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6503#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
f8437dd1 6504#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6505#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6506#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6507#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6508#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6509#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6510#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6511
2af30a5c
PB
6512#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6513#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6514#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6515#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6516#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6517
4d85529d
BW
6518#define GEN6_GT_CORE_STATUS 0x138060
6519#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6520#define GEN6_RCn_MASK 7
6521#define GEN6_RC0 0
6522#define GEN6_RC3 2
6523#define GEN6_RC6 3
6524#define GEN6_RC7 4
6525
5575f03a
JM
6526#define CHV_POWER_SS0_SIG1 0xa720
6527#define CHV_POWER_SS1_SIG1 0xa728
6528#define CHV_SS_PG_ENABLE (1<<1)
6529#define CHV_EU08_PG_ENABLE (1<<9)
6530#define CHV_EU19_PG_ENABLE (1<<17)
6531#define CHV_EU210_PG_ENABLE (1<<25)
6532
6533#define CHV_POWER_SS0_SIG2 0xa724
6534#define CHV_POWER_SS1_SIG2 0xa72c
6535#define CHV_EU311_PG_ENABLE (1<<1)
6536
1c046bc1 6537#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
7f992aba 6538#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 6539#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 6540
1c046bc1
JM
6541#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6542#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
7f992aba
JM
6543#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6544#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6545#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6546#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6547#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6548#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6549#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6550#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6551
e3689190
BW
6552#define GEN7_MISCCPCTL (0x9424)
6553#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6554
6555/* IVYBRIDGE DPF */
6556#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6557#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6558#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6559#define GEN7_PARITY_ERROR_VALID (1<<13)
6560#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6561#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6562#define GEN7_PARITY_ERROR_ROW(reg) \
6563 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6564#define GEN7_PARITY_ERROR_BANK(reg) \
6565 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6566#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6567 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6568#define GEN7_L3CDERRST1_ENABLE (1<<7)
6569
b9524a1e 6570#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6571#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6572#define GEN7_L3LOG_SIZE 0x80
6573
12f3382b
JB
6574#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6575#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6576#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6577#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
6578#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6579
3ca5da43
DL
6580#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6581#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 6582#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 6583
c8966e10
KG
6584#define GEN8_ROW_CHICKEN 0xe4f0
6585#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6586#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6587
8ab43976
JB
6588#define GEN7_ROW_CHICKEN2 0xe4f4
6589#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6590#define DOP_CLOCK_GATING_DISABLE (1<<0)
6591
f3fc4884
FJ
6592#define HSW_ROW_CHICKEN3 0xe49c
6593#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6594
fd392b60 6595#define HALF_SLICE_CHICKEN3 0xe184
94411593 6596#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6597#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6598#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6599#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6600
cac23df4
NH
6601#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6602#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6603
c46f111f 6604/* Audio */
5c969aa7 6605#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6606#define INTEL_AUDIO_DEVCL 0x808629FB
6607#define INTEL_AUDIO_DEVBLC 0x80862801
6608#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6609
6610#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6611#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6612#define G4X_ELDV_DEVCTG (1 << 14)
6613#define G4X_ELD_ADDR_MASK (0xf << 5)
6614#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6615#define G4X_HDMIW_HDMIEDID 0x6210C
6616
c46f111f
JN
6617#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6618#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6619#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6620 _IBX_HDMIW_HDMIEDID_A, \
6621 _IBX_HDMIW_HDMIEDID_B)
6622#define _IBX_AUD_CNTL_ST_A 0xE20B4
6623#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6624#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6625 _IBX_AUD_CNTL_ST_A, \
6626 _IBX_AUD_CNTL_ST_B)
6627#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6628#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6629#define IBX_ELD_ACK (1 << 4)
1202b4c6 6630#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6631#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6632#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6633
c46f111f
JN
6634#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6635#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6636#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6637 _CPT_HDMIW_HDMIEDID_A, \
6638 _CPT_HDMIW_HDMIEDID_B)
6639#define _CPT_AUD_CNTL_ST_A 0xE50B4
6640#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6641#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6642 _CPT_AUD_CNTL_ST_A, \
6643 _CPT_AUD_CNTL_ST_B)
1202b4c6 6644#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6645
c46f111f
JN
6646#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6647#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6648#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6649 _VLV_HDMIW_HDMIEDID_A, \
6650 _VLV_HDMIW_HDMIEDID_B)
6651#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6652#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6653#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6654 _VLV_AUD_CNTL_ST_A, \
6655 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6656#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6657
ae662d31
EA
6658/* These are the 4 32-bit write offset registers for each stream
6659 * output buffer. It determines the offset from the
6660 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6661 */
6662#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6663
c46f111f
JN
6664#define _IBX_AUD_CONFIG_A 0xe2000
6665#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6666#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6667 _IBX_AUD_CONFIG_A, \
6668 _IBX_AUD_CONFIG_B)
6669#define _CPT_AUD_CONFIG_A 0xe5000
6670#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6671#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6672 _CPT_AUD_CONFIG_A, \
6673 _CPT_AUD_CONFIG_B)
6674#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6675#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6676#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6677 _VLV_AUD_CONFIG_A, \
6678 _VLV_AUD_CONFIG_B)
9ca2fe73 6679
b6daa025
WF
6680#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6681#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6682#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6683#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6684#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6685#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6686#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6687#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6688#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6689#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6690#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6691#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6692#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6693#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6694#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6695#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6696#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6697#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6698#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6699
9a78b6cc 6700/* HSW Audio */
c46f111f
JN
6701#define _HSW_AUD_CONFIG_A 0x65000
6702#define _HSW_AUD_CONFIG_B 0x65100
6703#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6704 _HSW_AUD_CONFIG_A, \
6705 _HSW_AUD_CONFIG_B)
6706
6707#define _HSW_AUD_MISC_CTRL_A 0x65010
6708#define _HSW_AUD_MISC_CTRL_B 0x65110
6709#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6710 _HSW_AUD_MISC_CTRL_A, \
6711 _HSW_AUD_MISC_CTRL_B)
6712
6713#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6714#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6715#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6716 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6717 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
6718
6719/* Audio Digital Converter */
c46f111f
JN
6720#define _HSW_AUD_DIG_CNVT_1 0x65080
6721#define _HSW_AUD_DIG_CNVT_2 0x65180
6722#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6723 _HSW_AUD_DIG_CNVT_1, \
6724 _HSW_AUD_DIG_CNVT_2)
6725#define DIP_PORT_SEL_MASK 0x3
6726
6727#define _HSW_AUD_EDID_DATA_A 0x65050
6728#define _HSW_AUD_EDID_DATA_B 0x65150
6729#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6730 _HSW_AUD_EDID_DATA_A, \
6731 _HSW_AUD_EDID_DATA_B)
6732
6733#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6734#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
6735#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6736#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6737#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6738#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 6739
9eb3a752 6740/* HSW Power Wells */
fa42e23c
PZ
6741#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6742#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6743#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6744#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
6745#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6746#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 6747#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
6748#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6749#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
6750#define HSW_PWR_WELL_FORCE_ON (1<<19)
6751#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 6752
94dd5138
S
6753/* SKL Fuse Status */
6754#define SKL_FUSE_STATUS 0x42000
6755#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6756#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6757#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6758#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6759
e7e104c3 6760/* Per-pipe DDI Function Control */
ad80a810
PZ
6761#define TRANS_DDI_FUNC_CTL_A 0x60400
6762#define TRANS_DDI_FUNC_CTL_B 0x61400
6763#define TRANS_DDI_FUNC_CTL_C 0x62400
6764#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
6765#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6766
ad80a810 6767#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 6768/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 6769#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 6770#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
6771#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6772#define TRANS_DDI_PORT_NONE (0<<28)
6773#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6774#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6775#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6776#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6777#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6778#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6779#define TRANS_DDI_BPC_MASK (7<<20)
6780#define TRANS_DDI_BPC_8 (0<<20)
6781#define TRANS_DDI_BPC_10 (1<<20)
6782#define TRANS_DDI_BPC_6 (2<<20)
6783#define TRANS_DDI_BPC_12 (3<<20)
6784#define TRANS_DDI_PVSYNC (1<<17)
6785#define TRANS_DDI_PHSYNC (1<<16)
6786#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6787#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6788#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6789#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6790#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 6791#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 6792#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 6793
0e87f667
ED
6794/* DisplayPort Transport Control */
6795#define DP_TP_CTL_A 0x64040
6796#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
6797#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6798#define DP_TP_CTL_ENABLE (1<<31)
6799#define DP_TP_CTL_MODE_SST (0<<27)
6800#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 6801#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 6802#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 6803#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
6804#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6805#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6806#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
6807#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6808#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 6809#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 6810#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 6811
e411b2c1
ED
6812/* DisplayPort Transport Status */
6813#define DP_TP_STATUS_A 0x64044
6814#define DP_TP_STATUS_B 0x64144
5e49cea6 6815#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
6816#define DP_TP_STATUS_IDLE_DONE (1<<25)
6817#define DP_TP_STATUS_ACT_SENT (1<<24)
6818#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6819#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6820#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6821#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6822#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 6823
03f896a1
ED
6824/* DDI Buffer Control */
6825#define DDI_BUF_CTL_A 0x64000
6826#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
6827#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6828#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 6829#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 6830#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 6831#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 6832#define DDI_BUF_IS_IDLE (1<<7)
79935fca 6833#define DDI_A_4_LANES (1<<4)
17aa6be9 6834#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
6835#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6836
bb879a44
ED
6837/* DDI Buffer Translations */
6838#define DDI_BUF_TRANS_A 0x64E00
6839#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 6840#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 6841
7501a4d8
ED
6842/* Sideband Interface (SBI) is programmed indirectly, via
6843 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6844 * which contains the payload */
5e49cea6
PZ
6845#define SBI_ADDR 0xC6000
6846#define SBI_DATA 0xC6004
7501a4d8 6847#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
6848#define SBI_CTL_DEST_ICLK (0x0<<16)
6849#define SBI_CTL_DEST_MPHY (0x1<<16)
6850#define SBI_CTL_OP_IORD (0x2<<8)
6851#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
6852#define SBI_CTL_OP_CRRD (0x6<<8)
6853#define SBI_CTL_OP_CRWR (0x7<<8)
6854#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
6855#define SBI_RESPONSE_SUCCESS (0x0<<1)
6856#define SBI_BUSY (0x1<<0)
6857#define SBI_READY (0x0<<0)
52f025ef 6858
ccf1c867 6859/* SBI offsets */
5e49cea6 6860#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
6861#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6862#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6863#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6864#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 6865#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 6866#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 6867#define SBI_SSCCTL 0x020c
ccf1c867 6868#define SBI_SSCCTL6 0x060C
dde86e2d 6869#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 6870#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
6871#define SBI_SSCAUXDIV6 0x0610
6872#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 6873#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
6874#define SBI_GEN0 0x1f00
6875#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 6876
52f025ef 6877/* LPT PIXCLK_GATE */
5e49cea6 6878#define PIXCLK_GATE 0xC6020
745ca3be
PZ
6879#define PIXCLK_GATE_UNGATE (1<<0)
6880#define PIXCLK_GATE_GATE (0<<0)
52f025ef 6881
e93ea06a 6882/* SPLL */
5e49cea6 6883#define SPLL_CTL 0x46020
e93ea06a 6884#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
6885#define SPLL_PLL_SSC (1<<28)
6886#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
6887#define SPLL_PLL_LCPLL (3<<28)
6888#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
6889#define SPLL_PLL_FREQ_810MHz (0<<26)
6890#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
6891#define SPLL_PLL_FREQ_2700MHz (2<<26)
6892#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 6893
4dffc404 6894/* WRPLL */
5e49cea6
PZ
6895#define WRPLL_CTL1 0x46040
6896#define WRPLL_CTL2 0x46060
d452c5b6 6897#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 6898#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
6899#define WRPLL_PLL_SSC (1<<28)
6900#define WRPLL_PLL_NON_SSC (2<<28)
6901#define WRPLL_PLL_LCPLL (3<<28)
6902#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 6903/* WRPLL divider programming */
5e49cea6 6904#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 6905#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 6906#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
6907#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6908#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 6909#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
6910#define WRPLL_DIVIDER_FB_SHIFT 16
6911#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 6912
fec9181c
ED
6913/* Port clock selection */
6914#define PORT_CLK_SEL_A 0x46100
6915#define PORT_CLK_SEL_B 0x46104
5e49cea6 6916#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
6917#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6918#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6919#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 6920#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 6921#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
6922#define PORT_CLK_SEL_WRPLL1 (4<<29)
6923#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 6924#define PORT_CLK_SEL_NONE (7<<29)
11578553 6925#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 6926
bb523fc0
PZ
6927/* Transcoder clock selection */
6928#define TRANS_CLK_SEL_A 0x46140
6929#define TRANS_CLK_SEL_B 0x46144
6930#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6931/* For each transcoder, we need to select the corresponding port clock */
6932#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6933#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 6934
a57c774a
AK
6935#define TRANSA_MSA_MISC 0x60410
6936#define TRANSB_MSA_MISC 0x61410
6937#define TRANSC_MSA_MISC 0x62410
6938#define TRANS_EDP_MSA_MISC 0x6f410
6939#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6940
c9809791
PZ
6941#define TRANS_MSA_SYNC_CLK (1<<0)
6942#define TRANS_MSA_6_BPC (0<<5)
6943#define TRANS_MSA_8_BPC (1<<5)
6944#define TRANS_MSA_10_BPC (2<<5)
6945#define TRANS_MSA_12_BPC (3<<5)
6946#define TRANS_MSA_16_BPC (4<<5)
dae84799 6947
90e8d31c 6948/* LCPLL Control */
5e49cea6 6949#define LCPLL_CTL 0x130040
90e8d31c
ED
6950#define LCPLL_PLL_DISABLE (1<<31)
6951#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6952#define LCPLL_CLK_FREQ_MASK (3<<26)
6953#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6954#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6955#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6956#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6957#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6958#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6959#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6960#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6961#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6962
326ac39b
S
6963/*
6964 * SKL Clocks
6965 */
6966
6967/* CDCLK_CTL */
6968#define CDCLK_CTL 0x46000
6969#define CDCLK_FREQ_SEL_MASK (3<<26)
6970#define CDCLK_FREQ_450_432 (0<<26)
6971#define CDCLK_FREQ_540 (1<<26)
6972#define CDCLK_FREQ_337_308 (2<<26)
6973#define CDCLK_FREQ_675_617 (3<<26)
6974#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6975
f8437dd1
VK
6976#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
6977#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
6978#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
6979#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
6980#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
6981#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
6982
326ac39b
S
6983/* LCPLL_CTL */
6984#define LCPLL1_CTL 0x46010
6985#define LCPLL2_CTL 0x46014
6986#define LCPLL_PLL_ENABLE (1<<31)
6987
6988/* DPLL control1 */
6989#define DPLL_CTRL1 0x6C058
6990#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6991#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6992#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
540e732c 6993#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
326ac39b
S
6994#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6995#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6996#define DPLL_CRTL1_LINK_RATE_2700 0
6997#define DPLL_CRTL1_LINK_RATE_1350 1
6998#define DPLL_CRTL1_LINK_RATE_810 2
6999#define DPLL_CRTL1_LINK_RATE_1620 3
7000#define DPLL_CRTL1_LINK_RATE_1080 4
7001#define DPLL_CRTL1_LINK_RATE_2160 5
7002
7003/* DPLL control2 */
7004#define DPLL_CTRL2 0x6C05C
7005#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7006#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7007#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
7008#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7009#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7010
7011/* DPLL Status */
7012#define DPLL_STATUS 0x6C060
7013#define DPLL_LOCK(id) (1<<((id)*8))
7014
7015/* DPLL cfg */
7016#define DPLL1_CFGCR1 0x6C040
7017#define DPLL2_CFGCR1 0x6C048
7018#define DPLL3_CFGCR1 0x6C050
7019#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7020#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7021#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7022#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7023
7024#define DPLL1_CFGCR2 0x6C044
7025#define DPLL2_CFGCR2 0x6C04C
7026#define DPLL3_CFGCR2 0x6C054
7027#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7028#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7029#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7030#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7031#define DPLL_CFGCR2_KDIV(x) (x<<5)
7032#define DPLL_CFGCR2_KDIV_5 (0<<5)
7033#define DPLL_CFGCR2_KDIV_2 (1<<5)
7034#define DPLL_CFGCR2_KDIV_3 (2<<5)
7035#define DPLL_CFGCR2_KDIV_1 (3<<5)
7036#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7037#define DPLL_CFGCR2_PDIV(x) (x<<2)
7038#define DPLL_CFGCR2_PDIV_1 (0<<2)
7039#define DPLL_CFGCR2_PDIV_2 (1<<2)
7040#define DPLL_CFGCR2_PDIV_3 (2<<2)
7041#define DPLL_CFGCR2_PDIV_7 (4<<2)
7042#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7043
540e732c
S
7044#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7045#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7046
f8437dd1
VK
7047/* BXT display engine PLL */
7048#define BXT_DE_PLL_CTL 0x6d000
7049#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7050#define BXT_DE_PLL_RATIO_MASK 0xff
7051
7052#define BXT_DE_PLL_ENABLE 0x46070
7053#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7054#define BXT_DE_PLL_LOCK (1 << 30)
7055
9ccd5aeb
PZ
7056/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7057 * since on HSW we can't write to it using I915_WRITE. */
7058#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7059#define D_COMP_BDW 0x138144
be256dc7
PZ
7060#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7061#define D_COMP_COMP_FORCE (1<<8)
7062#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7063
69e94b7e
ED
7064/* Pipe WM_LINETIME - watermark line time */
7065#define PIPE_WM_LINETIME_A 0x45270
7066#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
7067#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7068 PIPE_WM_LINETIME_B)
7069#define PIPE_WM_LINETIME_MASK (0x1ff)
7070#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7071#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7072#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7073
7074/* SFUSE_STRAP */
5e49cea6 7075#define SFUSE_STRAP 0xc2014
658ac4c6
DL
7076#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7077#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
7078#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7079#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7080#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7081
801bcfff
PZ
7082#define WM_MISC 0x45260
7083#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7084
1544d9d5
ED
7085#define WM_DBG 0x45280
7086#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7087#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7088#define WM_DBG_DISALLOW_SPRITE (1<<2)
7089
86d3efce
VS
7090/* pipe CSC */
7091#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7092#define _PIPE_A_CSC_COEFF_BY 0x49014
7093#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7094#define _PIPE_A_CSC_COEFF_BU 0x4901c
7095#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7096#define _PIPE_A_CSC_COEFF_BV 0x49024
7097#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7098#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7099#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7100#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7101#define _PIPE_A_CSC_PREOFF_HI 0x49030
7102#define _PIPE_A_CSC_PREOFF_ME 0x49034
7103#define _PIPE_A_CSC_PREOFF_LO 0x49038
7104#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7105#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7106#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7107
7108#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7109#define _PIPE_B_CSC_COEFF_BY 0x49114
7110#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7111#define _PIPE_B_CSC_COEFF_BU 0x4911c
7112#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7113#define _PIPE_B_CSC_COEFF_BV 0x49124
7114#define _PIPE_B_CSC_MODE 0x49128
7115#define _PIPE_B_CSC_PREOFF_HI 0x49130
7116#define _PIPE_B_CSC_PREOFF_ME 0x49134
7117#define _PIPE_B_CSC_PREOFF_LO 0x49138
7118#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7119#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7120#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7121
86d3efce
VS
7122#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7123#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7124#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7125#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7126#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7127#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7128#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7129#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7130#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7131#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7132#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7133#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7134#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7135
e7d7cad0
JN
7136/* MIPI DSI registers */
7137
7138#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14
JN
7139
7140#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
7141#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7142#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7143#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7144#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7145#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7146#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7147#define DUAL_LINK_MODE_MASK (1 << 26)
7148#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7149#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7150#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7151#define FLOPPED_HSTX (1 << 23)
7152#define DE_INVERT (1 << 19) /* XXX */
7153#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7154#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7155#define AFE_LATCHOUT (1 << 17)
7156#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7157#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7158#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7159#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7160#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7161#define CSB_SHIFT 9
7162#define CSB_MASK (3 << 9)
7163#define CSB_20MHZ (0 << 9)
7164#define CSB_10MHZ (1 << 9)
7165#define CSB_40MHZ (2 << 9)
7166#define BANDGAP_MASK (1 << 8)
7167#define BANDGAP_PNW_CIRCUIT (0 << 8)
7168#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7169#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7170#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7171#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7172#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7173#define TEARING_EFFECT_MASK (3 << 2)
7174#define TEARING_EFFECT_OFF (0 << 2)
7175#define TEARING_EFFECT_DSI (1 << 2)
7176#define TEARING_EFFECT_GPIO (2 << 2)
7177#define LANE_CONFIGURATION_SHIFT 0
7178#define LANE_CONFIGURATION_MASK (3 << 0)
7179#define LANE_CONFIGURATION_4LANE (0 << 0)
7180#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7181#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7182
7183#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
7184#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7185#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7186 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7187#define TEARING_EFFECT_DELAY_SHIFT 0
7188#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7189
7190/* XXX: all bits reserved */
4ad83e94 7191#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7192
7193/* MIPI DSI Controller and D-PHY registers */
7194
4ad83e94 7195#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
7196#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7197#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7198 _MIPIC_DEVICE_READY)
3230bf14
JN
7199#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7200#define ULPS_STATE_MASK (3 << 1)
7201#define ULPS_STATE_ENTER (2 << 1)
7202#define ULPS_STATE_EXIT (1 << 1)
7203#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7204#define DEVICE_READY (1 << 0)
7205
4ad83e94 7206#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
7207#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7208#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7209 _MIPIC_INTR_STAT)
4ad83e94 7210#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
7211#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7212#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7213 _MIPIC_INTR_EN)
3230bf14
JN
7214#define TEARING_EFFECT (1 << 31)
7215#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7216#define GEN_READ_DATA_AVAIL (1 << 29)
7217#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7218#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7219#define RX_PROT_VIOLATION (1 << 26)
7220#define RX_INVALID_TX_LENGTH (1 << 25)
7221#define ACK_WITH_NO_ERROR (1 << 24)
7222#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7223#define LP_RX_TIMEOUT (1 << 22)
7224#define HS_TX_TIMEOUT (1 << 21)
7225#define DPI_FIFO_UNDERRUN (1 << 20)
7226#define LOW_CONTENTION (1 << 19)
7227#define HIGH_CONTENTION (1 << 18)
7228#define TXDSI_VC_ID_INVALID (1 << 17)
7229#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7230#define TXCHECKSUM_ERROR (1 << 15)
7231#define TXECC_MULTIBIT_ERROR (1 << 14)
7232#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7233#define TXFALSE_CONTROL_ERROR (1 << 12)
7234#define RXDSI_VC_ID_INVALID (1 << 11)
7235#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7236#define RXCHECKSUM_ERROR (1 << 9)
7237#define RXECC_MULTIBIT_ERROR (1 << 8)
7238#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7239#define RXFALSE_CONTROL_ERROR (1 << 6)
7240#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7241#define RX_LP_TX_SYNC_ERROR (1 << 4)
7242#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7243#define RXEOT_SYNC_ERROR (1 << 2)
7244#define RXSOT_SYNC_ERROR (1 << 1)
7245#define RXSOT_ERROR (1 << 0)
7246
4ad83e94 7247#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
7248#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7249#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7250 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7251#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7252#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7253#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7254#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7255#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7256#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7257#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7258#define VID_MODE_FORMAT_MASK (0xf << 7)
7259#define VID_MODE_NOT_SUPPORTED (0 << 7)
7260#define VID_MODE_FORMAT_RGB565 (1 << 7)
7261#define VID_MODE_FORMAT_RGB666 (2 << 7)
7262#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7263#define VID_MODE_FORMAT_RGB888 (4 << 7)
7264#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7265#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7266#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7267#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7268#define DATA_LANES_PRG_REG_SHIFT 0
7269#define DATA_LANES_PRG_REG_MASK (7 << 0)
7270
4ad83e94 7271#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
7272#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7273#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7274 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7275#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7276
4ad83e94 7277#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
7278#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7279#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7280 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7281#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7282
4ad83e94 7283#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
7284#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7285#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7286 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7287#define TURN_AROUND_TIMEOUT_MASK 0x3f
7288
4ad83e94 7289#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
7290#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7291#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7292 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7293#define DEVICE_RESET_TIMER_MASK 0xffff
7294
4ad83e94 7295#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
7296#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7297#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7298 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7299#define VERTICAL_ADDRESS_SHIFT 16
7300#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7301#define HORIZONTAL_ADDRESS_SHIFT 0
7302#define HORIZONTAL_ADDRESS_MASK 0xffff
7303
4ad83e94 7304#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
7305#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7306#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7307 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7308#define DBI_FIFO_EMPTY_HALF (0 << 0)
7309#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7310#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7311
7312/* regs below are bits 15:0 */
4ad83e94 7313#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
7314#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7315#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7316 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7317
4ad83e94 7318#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
7319#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7320#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7321 _MIPIC_HBP_COUNT)
3230bf14 7322
4ad83e94 7323#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
7324#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7325#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7326 _MIPIC_HFP_COUNT)
3230bf14 7327
4ad83e94 7328#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
7329#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7330#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7331 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7332
4ad83e94 7333#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
7334#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7335#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7336 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7337
4ad83e94 7338#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7339#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7340#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7341 _MIPIC_VBP_COUNT)
3230bf14 7342
4ad83e94 7343#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7344#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7345#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7346 _MIPIC_VFP_COUNT)
3230bf14 7347
4ad83e94 7348#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7349#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7350#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7351 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7352
3230bf14
JN
7353/* regs above are bits 15:0 */
7354
4ad83e94 7355#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7356#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7357#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7358 _MIPIC_DPI_CONTROL)
3230bf14
JN
7359#define DPI_LP_MODE (1 << 6)
7360#define BACKLIGHT_OFF (1 << 5)
7361#define BACKLIGHT_ON (1 << 4)
7362#define COLOR_MODE_OFF (1 << 3)
7363#define COLOR_MODE_ON (1 << 2)
7364#define TURN_ON (1 << 1)
7365#define SHUTDOWN (1 << 0)
7366
4ad83e94 7367#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7368#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7369#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7370 _MIPIC_DPI_DATA)
3230bf14
JN
7371#define COMMAND_BYTE_SHIFT 0
7372#define COMMAND_BYTE_MASK (0x3f << 0)
7373
4ad83e94 7374#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7375#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7376#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7377 _MIPIC_INIT_COUNT)
3230bf14
JN
7378#define MASTER_INIT_TIMER_SHIFT 0
7379#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7380
4ad83e94 7381#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7382#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7383#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7384 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7385#define MAX_RETURN_PKT_SIZE_SHIFT 0
7386#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7387
4ad83e94 7388#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7389#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7390#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7391 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7392#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7393#define DISABLE_VIDEO_BTA (1 << 3)
7394#define IP_TG_CONFIG (1 << 2)
7395#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7396#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7397#define VIDEO_MODE_BURST (3 << 0)
7398
4ad83e94 7399#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7400#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7401#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7402 _MIPIC_EOT_DISABLE)
3230bf14
JN
7403#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7404#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7405#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7406#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7407#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7408#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7409#define CLOCKSTOP (1 << 1)
7410#define EOT_DISABLE (1 << 0)
7411
4ad83e94 7412#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7413#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7414#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7415 _MIPIC_LP_BYTECLK)
3230bf14
JN
7416#define LP_BYTECLK_SHIFT 0
7417#define LP_BYTECLK_MASK (0xffff << 0)
7418
7419/* bits 31:0 */
4ad83e94 7420#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7421#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7422#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7423 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7424
7425/* bits 31:0 */
4ad83e94 7426#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7427#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7428#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7429 _MIPIC_HS_GEN_DATA)
3230bf14 7430
4ad83e94 7431#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7432#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7433#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7434 _MIPIC_LP_GEN_CTRL)
4ad83e94 7435#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7436#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7437#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7438 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7439#define LONG_PACKET_WORD_COUNT_SHIFT 8
7440#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7441#define SHORT_PACKET_PARAM_SHIFT 8
7442#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7443#define VIRTUAL_CHANNEL_SHIFT 6
7444#define VIRTUAL_CHANNEL_MASK (3 << 6)
7445#define DATA_TYPE_SHIFT 0
7446#define DATA_TYPE_MASK (3f << 0)
7447/* data type values, see include/video/mipi_display.h */
7448
4ad83e94 7449#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7450#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7451#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7452 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7453#define DPI_FIFO_EMPTY (1 << 28)
7454#define DBI_FIFO_EMPTY (1 << 27)
7455#define LP_CTRL_FIFO_EMPTY (1 << 26)
7456#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7457#define LP_CTRL_FIFO_FULL (1 << 24)
7458#define HS_CTRL_FIFO_EMPTY (1 << 18)
7459#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7460#define HS_CTRL_FIFO_FULL (1 << 16)
7461#define LP_DATA_FIFO_EMPTY (1 << 10)
7462#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7463#define LP_DATA_FIFO_FULL (1 << 8)
7464#define HS_DATA_FIFO_EMPTY (1 << 2)
7465#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7466#define HS_DATA_FIFO_FULL (1 << 0)
7467
4ad83e94 7468#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7469#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7470#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7471 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7472#define DBI_HS_LP_MODE_MASK (1 << 0)
7473#define DBI_LP_MODE (1 << 0)
7474#define DBI_HS_MODE (0 << 0)
7475
4ad83e94 7476#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7477#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7478#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7479 _MIPIC_DPHY_PARAM)
3230bf14
JN
7480#define EXIT_ZERO_COUNT_SHIFT 24
7481#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7482#define TRAIL_COUNT_SHIFT 16
7483#define TRAIL_COUNT_MASK (0x1f << 16)
7484#define CLK_ZERO_COUNT_SHIFT 8
7485#define CLK_ZERO_COUNT_MASK (0xff << 8)
7486#define PREPARE_COUNT_SHIFT 0
7487#define PREPARE_COUNT_MASK (0x3f << 0)
7488
7489/* bits 31:0 */
4ad83e94 7490#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7491#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7492#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7493 _MIPIC_DBI_BW_CTRL)
3230bf14 7494
4ad83e94
SS
7495#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7496 + 0xb088)
e7d7cad0 7497#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7498 + 0xb888)
e7d7cad0
JN
7499#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7500 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7501#define LP_HS_SSW_CNT_SHIFT 16
7502#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7503#define HS_LP_PWR_SW_CNT_SHIFT 0
7504#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7505
4ad83e94 7506#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7507#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7508#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7509 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7510#define STOP_STATE_STALL_COUNTER_SHIFT 0
7511#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7512
4ad83e94 7513#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7514#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7515#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7516 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7517#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7518#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7519#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7520 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7521#define RX_CONTENTION_DETECTED (1 << 0)
7522
7523/* XXX: only pipe A ?!? */
4ad83e94 7524#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7525#define DBI_TYPEC_ENABLE (1 << 31)
7526#define DBI_TYPEC_WIP (1 << 30)
7527#define DBI_TYPEC_OPTION_SHIFT 28
7528#define DBI_TYPEC_OPTION_MASK (3 << 28)
7529#define DBI_TYPEC_FREQ_SHIFT 24
7530#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7531#define DBI_TYPEC_OVERRIDE (1 << 8)
7532#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7533#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7534
7535
7536/* MIPI adapter registers */
7537
4ad83e94 7538#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7539#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7540#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7541 _MIPIC_CTRL)
3230bf14
JN
7542#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7543#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7544#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7545#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7546#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7547#define READ_REQUEST_PRIORITY_SHIFT 3
7548#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7549#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7550#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7551#define RGB_FLIP_TO_BGR (1 << 2)
7552
4ad83e94 7553#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7554#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7555#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7556 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7557#define DATA_MEM_ADDRESS_SHIFT 5
7558#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7559#define DATA_VALID (1 << 0)
7560
4ad83e94 7561#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7562#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7563#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7564 _MIPIC_DATA_LENGTH)
3230bf14
JN
7565#define DATA_LENGTH_SHIFT 0
7566#define DATA_LENGTH_MASK (0xfffff << 0)
7567
4ad83e94 7568#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
7569#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7570#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7571 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
7572#define COMMAND_MEM_ADDRESS_SHIFT 5
7573#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7574#define AUTO_PWG_ENABLE (1 << 2)
7575#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7576#define COMMAND_VALID (1 << 0)
7577
4ad83e94 7578#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
7579#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7580#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7581 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
7582#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7583#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7584
4ad83e94 7585#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
7586#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7587#define MIPI_READ_DATA_RETURN(port, n) \
7588 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 7589 + 4 * (n)) /* n: 0...7 */
3230bf14 7590
4ad83e94 7591#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
7592#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7593#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7594 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
7595#define READ_DATA_VALID(n) (1 << (n))
7596
a57c774a 7597/* For UMS only (deprecated): */
5c969aa7
DL
7598#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7599#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7600
585fb111 7601#endif /* _I915_REG_H_ */
This page took 1.125734 seconds and 5 git commands to generate.