drm/i915: Return a mask of the active rings in the high word of busy_ioctl
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
6b26c86d
DV
32#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33#define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
585fb111
JB
35/*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
38 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
585fb111
JB
40 */
41#define INTEL_GMCH_CTRL 0x52
28d52043 42#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 43
585fb111
JB
44/* PCI config space */
45
46#define HPLLCC 0xc0 /* 855 only */
652c393a 47#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
48#define GC_CLOCK_133_200 (0 << 0)
49#define GC_CLOCK_100_200 (1 << 0)
50#define GC_CLOCK_100_133 (2 << 0)
51#define GC_CLOCK_166_250 (3 << 0)
f97108d1 52#define GCFGC2 0xda
585fb111
JB
53#define GCFGC 0xf0 /* 915+ only */
54#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 77#define LBB 0xf4
eeccdcac
KG
78
79/* Graphics reset regs */
0573ed4a
KG
80#define I965_GDRST 0xc0 /* PCI config register */
81#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
1d2a314c
DV
108/* PPGTT stuff */
109#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111#define GEN6_PDE_VALID (1 << 0)
112#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113/* gen6+ has bit 11-4 for physical addr bit 39-32 */
114#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116#define GEN6_PTE_VALID (1 << 0)
117#define GEN6_PTE_UNCACHED (1 << 1)
118#define GEN6_PTE_CACHE_LLC (2 << 1)
119#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
120#define GEN6_PTE_CACHE_BITS (3 << 1)
121#define GEN6_PTE_GFDT (1 << 3)
122#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
123
5eb719cd
DV
124#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
125#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
126#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
127#define PP_DIR_DCLV_2G 0xffffffff
128
129#define GAM_ECOCHK 0x4090
130#define ECOCHK_SNB_BIT (1<<10)
131#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
133
48ecfa10
DV
134#define GAC_ECO_BITS 0x14090
135#define ECOBITS_PPGTT_CACHE64B (3<<8)
136#define ECOBITS_PPGTT_CACHE4B (0<<8)
137
be901a5a
DV
138#define GAB_CTL 0x24000
139#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
140
585fb111
JB
141/* VGA stuff */
142
143#define VGA_ST01_MDA 0x3ba
144#define VGA_ST01_CGA 0x3da
145
146#define VGA_MSR_WRITE 0x3c2
147#define VGA_MSR_READ 0x3cc
148#define VGA_MSR_MEM_EN (1<<1)
149#define VGA_MSR_CGA_MODE (1<<0)
150
151#define VGA_SR_INDEX 0x3c4
152#define VGA_SR_DATA 0x3c5
153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
585fb111 209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
213/* IVB has funny definitions for which plane to flip. */
214#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
220#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
221#define MI_ARB_ENABLE (1<<0)
222#define MI_ARB_DISABLE (0<<0)
cb05d8de 223
aa40d6bb
ZN
224#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
225#define MI_MM_SPACE_GTT (1<<8)
226#define MI_MM_SPACE_PHYSICAL (0<<8)
227#define MI_SAVE_EXT_STATE_EN (1<<3)
228#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 229#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 230#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
231#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
232#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
233#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
234#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
235/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237 * simply ignores the register load under certain conditions.
238 * - One can actually load arbitrary many arbitrary registers: Simply issue x
239 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240 */
241#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
242#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
243#define MI_INVALIDATE_TLB (1<<18)
244#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
245#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
246#define MI_BATCH_NON_SECURE (1)
247#define MI_BATCH_NON_SECURE_I965 (1<<8)
248#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 249#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
250#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
251#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
252#define MI_SEMAPHORE_UPDATE (1<<21)
253#define MI_SEMAPHORE_COMPARE (1<<20)
254#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
255#define MI_SEMAPHORE_SYNC_RV (2<<16)
256#define MI_SEMAPHORE_SYNC_RB (0<<16)
257#define MI_SEMAPHORE_SYNC_VR (0<<16)
258#define MI_SEMAPHORE_SYNC_VB (2<<16)
259#define MI_SEMAPHORE_SYNC_BR (2<<16)
260#define MI_SEMAPHORE_SYNC_BV (0<<16)
261#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
262/*
263 * 3D instructions used by the kernel
264 */
265#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
266
267#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
268#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
269#define SC_UPDATE_SCISSOR (0x1<<1)
270#define SC_ENABLE_MASK (0x1<<0)
271#define SC_ENABLE (0x1<<0)
272#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
273#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
274#define SCI_YMIN_MASK (0xffff<<16)
275#define SCI_XMIN_MASK (0xffff<<0)
276#define SCI_YMAX_MASK (0xffff<<16)
277#define SCI_XMAX_MASK (0xffff<<0)
278#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
280#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
281#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
282#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
283#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
284#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
285#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
286#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
287#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
288#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
289#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
290#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
291#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
292#define BLT_DEPTH_8 (0<<24)
293#define BLT_DEPTH_16_565 (1<<24)
294#define BLT_DEPTH_16_1555 (2<<24)
295#define BLT_DEPTH_32 (3<<24)
296#define BLT_ROP_GXCOPY (0xcc<<16)
297#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
298#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
299#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
300#define ASYNC_FLIP (1<<22)
301#define DISPLAY_PLANE_A (0<<20)
302#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 303#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 304#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 305#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
306#define PIPE_CONTROL_QW_WRITE (1<<14)
307#define PIPE_CONTROL_DEPTH_STALL (1<<13)
308#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 309#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
310#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
311#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
312#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
313#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
314#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
315#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
316#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 317#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 318#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 319#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 320
dc96e9b8
CW
321
322/*
323 * Reset registers
324 */
325#define DEBUG_RESET_I830 0x6070
326#define DEBUG_RESET_FULL (1<<7)
327#define DEBUG_RESET_RENDER (1<<8)
328#define DEBUG_RESET_DISPLAY (1<<9)
329
57f350b6
JB
330/*
331 * DPIO - a special bus for various display related registers to hide behind:
332 * 0x800c: m1, m2, n, p1, p2, k dividers
333 * 0x8014: REF and SFR select
334 * 0x8014: N divider, VCO select
335 * 0x801c/3c: core clock bits
336 * 0x8048/68: low pass filter coefficients
337 * 0x8100: fast clock controls
338 */
339#define DPIO_PKT 0x2100
340#define DPIO_RID (0<<24)
341#define DPIO_OP_WRITE (1<<16)
342#define DPIO_OP_READ (0<<16)
343#define DPIO_PORTID (0x12<<8)
344#define DPIO_BYTE (0xf<<4)
345#define DPIO_BUSY (1<<0) /* status only */
346#define DPIO_DATA 0x2104
347#define DPIO_REG 0x2108
348#define DPIO_CTL 0x2110
349#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
350#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
351#define DPIO_SFR_BYPASS (1<<1)
352#define DPIO_RESET (1<<0)
353
354#define _DPIO_DIV_A 0x800c
355#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
356#define DPIO_K_SHIFT (24) /* 4 bits */
357#define DPIO_P1_SHIFT (21) /* 3 bits */
358#define DPIO_P2_SHIFT (16) /* 5 bits */
359#define DPIO_N_SHIFT (12) /* 4 bits */
360#define DPIO_ENABLE_CALIBRATION (1<<11)
361#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
362#define DPIO_M2DIV_MASK 0xff
363#define _DPIO_DIV_B 0x802c
364#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
365
366#define _DPIO_REFSFR_A 0x8014
367#define DPIO_REFSEL_OVERRIDE 27
368#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
369#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
370#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
371#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
372#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
373#define _DPIO_REFSFR_B 0x8034
374#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
375
376#define _DPIO_CORE_CLK_A 0x801c
377#define _DPIO_CORE_CLK_B 0x803c
378#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
379
380#define _DPIO_LFP_COEFF_A 0x8048
381#define _DPIO_LFP_COEFF_B 0x8068
382#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
383
384#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 385
585fb111 386/*
de151cf6 387 * Fence registers
585fb111 388 */
de151cf6 389#define FENCE_REG_830_0 0x2000
dc529a4f 390#define FENCE_REG_945_8 0x3000
de151cf6
JB
391#define I830_FENCE_START_MASK 0x07f80000
392#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 393#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
394#define I830_FENCE_PITCH_SHIFT 4
395#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 396#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 397#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 398#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
399
400#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 401#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 402
de151cf6
JB
403#define FENCE_REG_965_0 0x03000
404#define I965_FENCE_PITCH_SHIFT 2
405#define I965_FENCE_TILING_Y_SHIFT 1
406#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 407#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 408
4e901fdc
EA
409#define FENCE_REG_SANDYBRIDGE_0 0x100000
410#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
411
f691e2f4
DV
412/* control register for cpu gtt access */
413#define TILECTL 0x101000
414#define TILECTL_SWZCTL (1 << 0)
415#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
416#define TILECTL_BACKSNOOP_DIS (1 << 3)
417
de151cf6
JB
418/*
419 * Instruction and interrupt control regs
420 */
63eeaf38 421#define PGTBL_ER 0x02024
333e9fe9
DV
422#define RENDER_RING_BASE 0x02000
423#define BSD_RING_BASE 0x04000
424#define GEN6_BSD_RING_BASE 0x12000
549f7365 425#define BLT_RING_BASE 0x22000
3d281d8c
DV
426#define RING_TAIL(base) ((base)+0x30)
427#define RING_HEAD(base) ((base)+0x34)
428#define RING_START(base) ((base)+0x38)
429#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
430#define RING_SYNC_0(base) ((base)+0x40)
431#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
432#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
433#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
434#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
435#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
436#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
437#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 438#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
439#define RING_HWS_PGA(base) ((base)+0x80)
440#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
441#define ARB_MODE 0x04030
442#define ARB_MODE_SWIZZLE_SNB (1<<4)
443#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 444#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
445#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
446#define DONE_REG 0x40b0
4593010b
EA
447#define BSD_HWS_PGA_GEN7 (0x04180)
448#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 449#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 450#define RING_NOPID(base) ((base)+0x94)
0f46832f 451#define RING_IMR(base) ((base)+0xa8)
c0c7babc 452#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
453#define TAIL_ADDR 0x001FFFF8
454#define HEAD_WRAP_COUNT 0xFFE00000
455#define HEAD_WRAP_ONE 0x00200000
456#define HEAD_ADDR 0x001FFFFC
457#define RING_NR_PAGES 0x001FF000
458#define RING_REPORT_MASK 0x00000006
459#define RING_REPORT_64K 0x00000002
460#define RING_REPORT_128K 0x00000004
461#define RING_NO_REPORT 0x00000000
462#define RING_VALID_MASK 0x00000001
463#define RING_VALID 0x00000001
464#define RING_INVALID 0x00000000
4b60e5cb
CW
465#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
466#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 467#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
468#if 0
469#define PRB0_TAIL 0x02030
470#define PRB0_HEAD 0x02034
471#define PRB0_START 0x02038
472#define PRB0_CTL 0x0203c
585fb111
JB
473#define PRB1_TAIL 0x02040 /* 915+ only */
474#define PRB1_HEAD 0x02044 /* 915+ only */
475#define PRB1_START 0x02048 /* 915+ only */
476#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 477#endif
63eeaf38
JB
478#define IPEIR_I965 0x02064
479#define IPEHR_I965 0x02068
480#define INSTDONE_I965 0x0206c
d27b1e0e
DV
481#define RING_IPEIR(base) ((base)+0x64)
482#define RING_IPEHR(base) ((base)+0x68)
483#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
484#define RING_INSTPS(base) ((base)+0x70)
485#define RING_DMA_FADD(base) ((base)+0x78)
486#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
487#define INSTPS 0x02070 /* 965+ only */
488#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
489#define ACTHD_I965 0x02074
490#define HWS_PGA 0x02080
491#define HWS_ADDRESS_MASK 0xfffff000
492#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
493#define PWRCTXA 0x2088 /* 965GM+ only */
494#define PWRCTX_EN (1<<0)
585fb111 495#define IPEIR 0x02088
63eeaf38
JB
496#define IPEHR 0x0208c
497#define INSTDONE 0x02090
585fb111
JB
498#define NOPID 0x02094
499#define HWSTAM 0x02098
9d2f41fa 500#define DMA_FADD_I8XX 0x020d0
71cf39b1 501
f406839f
CW
502#define ERROR_GEN6 0x040a0
503
de6e2eaf
EA
504/* GM45+ chicken bits -- debug workaround bits that may be required
505 * for various sorts of correct behavior. The top 16 bits of each are
506 * the enables for writing to the corresponding low bit.
507 */
508#define _3D_CHICKEN 0x02084
509#define _3D_CHICKEN2 0x0208c
510/* Disables pipelining of read flushes past the SF-WIZ interface.
511 * Required on all Ironlake steppings according to the B-Spec, but the
512 * particular danger of not doing so is not specified.
513 */
514# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
515#define _3D_CHICKEN3 0x02090
bf97b276 516#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 517
71cf39b1
EA
518#define MI_MODE 0x0209c
519# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 520# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 521
1ec14ad3 522#define GFX_MODE 0x02520
b095cd0a 523#define GFX_MODE_GEN7 0x0229c
5eb719cd 524#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
525#define GFX_RUN_LIST_ENABLE (1<<15)
526#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
527#define GFX_SURFACE_FAULT_ENABLE (1<<12)
528#define GFX_REPLAY_MODE (1<<11)
529#define GFX_PSMI_GRANULARITY (1<<10)
530#define GFX_PPGTT_ENABLE (1<<9)
531
585fb111
JB
532#define SCPD0 0x0209c /* 915+ only */
533#define IER 0x020a0
534#define IIR 0x020a4
535#define IMR 0x020a8
536#define ISR 0x020ac
7e231dbe
JB
537#define VLV_IIR_RW 0x182084
538#define VLV_IER 0x1820a0
539#define VLV_IIR 0x1820a4
540#define VLV_IMR 0x1820a8
541#define VLV_ISR 0x1820ac
585fb111
JB
542#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
543#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
544#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 545#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
546#define I915_HWB_OOM_INTERRUPT (1<<13)
547#define I915_SYNC_STATUS_INTERRUPT (1<<12)
548#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
549#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
550#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
551#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
552#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
553#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
554#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
555#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
556#define I915_DEBUG_INTERRUPT (1<<2)
557#define I915_USER_INTERRUPT (1<<1)
558#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 559#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
560#define EIR 0x020b0
561#define EMR 0x020b4
562#define ESR 0x020b8
63eeaf38
JB
563#define GM45_ERROR_PAGE_TABLE (1<<5)
564#define GM45_ERROR_MEM_PRIV (1<<4)
565#define I915_ERROR_PAGE_TABLE (1<<4)
566#define GM45_ERROR_CP_PRIV (1<<3)
567#define I915_ERROR_MEMORY_REFRESH (1<<1)
568#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 569#define INSTPM 0x020c0
ee980b80 570#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
571#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
572 will not assert AGPBUSY# and will only
573 be delivered when out of C3. */
84f9f938 574#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
575#define ACTHD 0x020c8
576#define FW_BLC 0x020d8
8692d00e 577#define FW_BLC2 0x020dc
585fb111 578#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
579#define FW_BLC_SELF_EN_MASK (1<<31)
580#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
581#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
582#define MM_BURST_LENGTH 0x00700000
583#define MM_FIFO_WATERMARK 0x0001F000
584#define LM_BURST_LENGTH 0x00000700
585#define LM_FIFO_WATERMARK 0x0000001F
585fb111 586#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
587
588/* Make render/texture TLB fetches lower priorty than associated data
589 * fetches. This is not turned on by default
590 */
591#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
592
593/* Isoch request wait on GTT enable (Display A/B/C streams).
594 * Make isoch requests stall on the TLB update. May cause
595 * display underruns (test mode only)
596 */
597#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
598
599/* Block grant count for isoch requests when block count is
600 * set to a finite value.
601 */
602#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
603#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
604#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
605#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
606#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
607
608/* Enable render writes to complete in C2/C3/C4 power states.
609 * If this isn't enabled, render writes are prevented in low
610 * power states. That seems bad to me.
611 */
612#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
613
614/* This acknowledges an async flip immediately instead
615 * of waiting for 2TLB fetches.
616 */
617#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
618
619/* Enables non-sequential data reads through arbiter
620 */
0206e353 621#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
622
623/* Disable FSB snooping of cacheable write cycles from binner/render
624 * command stream
625 */
626#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
627
628/* Arbiter time slice for non-isoch streams */
629#define MI_ARB_TIME_SLICE_MASK (7 << 5)
630#define MI_ARB_TIME_SLICE_1 (0 << 5)
631#define MI_ARB_TIME_SLICE_2 (1 << 5)
632#define MI_ARB_TIME_SLICE_4 (2 << 5)
633#define MI_ARB_TIME_SLICE_6 (3 << 5)
634#define MI_ARB_TIME_SLICE_8 (4 << 5)
635#define MI_ARB_TIME_SLICE_10 (5 << 5)
636#define MI_ARB_TIME_SLICE_14 (6 << 5)
637#define MI_ARB_TIME_SLICE_16 (7 << 5)
638
639/* Low priority grace period page size */
640#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
641#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
642
643/* Disable display A/B trickle feed */
644#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
645
646/* Set display plane priority */
647#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
648#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
649
585fb111 650#define CACHE_MODE_0 0x02120 /* 915+ only */
585fb111
JB
651#define CM0_IZ_OPT_DISABLE (1<<6)
652#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 653#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
654#define CM0_DEPTH_EVICT_DISABLE (1<<4)
655#define CM0_COLOR_EVICT_DISABLE (1<<3)
656#define CM0_DEPTH_WRITE_DISABLE (1<<1)
657#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 658#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 659#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
660#define ECOSKPD 0x021d0
661#define ECO_GATING_CX_ONLY (1<<3)
662#define ECO_FLIP_DONE (1<<0)
585fb111 663
fb046853
JB
664#define CACHE_MODE_1 0x7004 /* IVB+ */
665#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
666
e2a1e2f0
BW
667/* GEN6 interrupt control
668 * Note that the per-ring interrupt bits do alias with the global interrupt bits
669 * in GTIMR. */
a1786bd2
ZW
670#define GEN6_RENDER_HWSTAM 0x2098
671#define GEN6_RENDER_IMR 0x20a8
672#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
673#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 674#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
675#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
676#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
677#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
678#define GEN6_RENDER_SYNC_STATUS (1 << 2)
679#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
680#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
681
682#define GEN6_BLITTER_HWSTAM 0x22098
683#define GEN6_BLITTER_IMR 0x220a8
684#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
685#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
686#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
687#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 688
4efe0708
JB
689#define GEN6_BLITTER_ECOSKPD 0x221d0
690#define GEN6_BLITTER_LOCK_SHIFT 16
691#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
692
881f47b6 693#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
694#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
695#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
696#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
697#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 698
ec6a890d 699#define GEN6_BSD_HWSTAM 0x12098
881f47b6 700#define GEN6_BSD_IMR 0x120a8
1ec14ad3 701#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
702
703#define GEN6_BSD_RNCID 0x12198
704
a1e969e0
BW
705#define GEN7_FF_THREAD_MODE 0x20a0
706#define GEN7_FF_SCHED_MASK 0x0077070
707#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
708#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
709#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
710#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
711#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
712#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
713#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
714#define GEN7_FF_VS_SCHED_HW (0x0<<12)
715#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
716#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
717#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
718#define GEN7_FF_DS_SCHED_HW (0x0<<4)
719
585fb111
JB
720/*
721 * Framebuffer compression (915+ only)
722 */
723
724#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
725#define FBC_LL_BASE 0x03204 /* 4k page aligned */
726#define FBC_CONTROL 0x03208
727#define FBC_CTL_EN (1<<31)
728#define FBC_CTL_PERIODIC (1<<30)
729#define FBC_CTL_INTERVAL_SHIFT (16)
730#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 731#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
732#define FBC_CTL_STRIDE_SHIFT (5)
733#define FBC_CTL_FENCENO (1<<0)
734#define FBC_COMMAND 0x0320c
735#define FBC_CMD_COMPRESS (1<<0)
736#define FBC_STATUS 0x03210
737#define FBC_STAT_COMPRESSING (1<<31)
738#define FBC_STAT_COMPRESSED (1<<30)
739#define FBC_STAT_MODIFIED (1<<29)
740#define FBC_STAT_CURRENT_LINE (1<<0)
741#define FBC_CONTROL2 0x03214
742#define FBC_CTL_FENCE_DBL (0<<4)
743#define FBC_CTL_IDLE_IMM (0<<2)
744#define FBC_CTL_IDLE_FULL (1<<2)
745#define FBC_CTL_IDLE_LINE (2<<2)
746#define FBC_CTL_IDLE_DEBUG (3<<2)
747#define FBC_CTL_CPU_FENCE (1<<1)
748#define FBC_CTL_PLANEA (0<<0)
749#define FBC_CTL_PLANEB (1<<0)
750#define FBC_FENCE_OFF 0x0321b
80824003 751#define FBC_TAG 0x03300
585fb111
JB
752
753#define FBC_LL_SIZE (1536)
754
74dff282
JB
755/* Framebuffer compression for GM45+ */
756#define DPFC_CB_BASE 0x3200
757#define DPFC_CONTROL 0x3208
758#define DPFC_CTL_EN (1<<31)
759#define DPFC_CTL_PLANEA (0<<30)
760#define DPFC_CTL_PLANEB (1<<30)
761#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 762#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
763#define DPFC_SR_EN (1<<10)
764#define DPFC_CTL_LIMIT_1X (0<<6)
765#define DPFC_CTL_LIMIT_2X (1<<6)
766#define DPFC_CTL_LIMIT_4X (2<<6)
767#define DPFC_RECOMP_CTL 0x320c
768#define DPFC_RECOMP_STALL_EN (1<<27)
769#define DPFC_RECOMP_STALL_WM_SHIFT (16)
770#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
771#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
772#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
773#define DPFC_STATUS 0x3210
774#define DPFC_INVAL_SEG_SHIFT (16)
775#define DPFC_INVAL_SEG_MASK (0x07ff0000)
776#define DPFC_COMP_SEG_SHIFT (0)
777#define DPFC_COMP_SEG_MASK (0x000003ff)
778#define DPFC_STATUS2 0x3214
779#define DPFC_FENCE_YOFF 0x3218
780#define DPFC_CHICKEN 0x3224
781#define DPFC_HT_MODIFY (1<<31)
782
b52eb4dc
ZY
783/* Framebuffer compression for Ironlake */
784#define ILK_DPFC_CB_BASE 0x43200
785#define ILK_DPFC_CONTROL 0x43208
786/* The bit 28-8 is reserved */
787#define DPFC_RESERVED (0x1FFFFF00)
788#define ILK_DPFC_RECOMP_CTL 0x4320c
789#define ILK_DPFC_STATUS 0x43210
790#define ILK_DPFC_FENCE_YOFF 0x43218
791#define ILK_DPFC_CHICKEN 0x43224
792#define ILK_FBC_RT_BASE 0x2128
793#define ILK_FBC_RT_VALID (1<<0)
794
795#define ILK_DISPLAY_CHICKEN1 0x42000
796#define ILK_FBCQ_DIS (1<<22)
0206e353 797#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 798
b52eb4dc 799
9c04f015
YL
800/*
801 * Framebuffer compression for Sandybridge
802 *
803 * The following two registers are of type GTTMMADR
804 */
805#define SNB_DPFC_CTL_SA 0x100100
806#define SNB_CPU_FENCE_ENABLE (1<<29)
807#define DPFC_CPU_FENCE_OFFSET 0x100104
808
809
585fb111
JB
810/*
811 * GPIO regs
812 */
813#define GPIOA 0x5010
814#define GPIOB 0x5014
815#define GPIOC 0x5018
816#define GPIOD 0x501c
817#define GPIOE 0x5020
818#define GPIOF 0x5024
819#define GPIOG 0x5028
820#define GPIOH 0x502c
821# define GPIO_CLOCK_DIR_MASK (1 << 0)
822# define GPIO_CLOCK_DIR_IN (0 << 1)
823# define GPIO_CLOCK_DIR_OUT (1 << 1)
824# define GPIO_CLOCK_VAL_MASK (1 << 2)
825# define GPIO_CLOCK_VAL_OUT (1 << 3)
826# define GPIO_CLOCK_VAL_IN (1 << 4)
827# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
828# define GPIO_DATA_DIR_MASK (1 << 8)
829# define GPIO_DATA_DIR_IN (0 << 9)
830# define GPIO_DATA_DIR_OUT (1 << 9)
831# define GPIO_DATA_VAL_MASK (1 << 10)
832# define GPIO_DATA_VAL_OUT (1 << 11)
833# define GPIO_DATA_VAL_IN (1 << 12)
834# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
835
f899fc64
CW
836#define GMBUS0 0x5100 /* clock/port select */
837#define GMBUS_RATE_100KHZ (0<<8)
838#define GMBUS_RATE_50KHZ (1<<8)
839#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
840#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
841#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
842#define GMBUS_PORT_DISABLED 0
843#define GMBUS_PORT_SSC 1
844#define GMBUS_PORT_VGADDC 2
845#define GMBUS_PORT_PANEL 3
846#define GMBUS_PORT_DPC 4 /* HDMIC */
847#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
848#define GMBUS_PORT_DPD 6 /* HDMID */
849#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 850#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
851#define GMBUS1 0x5104 /* command/status */
852#define GMBUS_SW_CLR_INT (1<<31)
853#define GMBUS_SW_RDY (1<<30)
854#define GMBUS_ENT (1<<29) /* enable timeout */
855#define GMBUS_CYCLE_NONE (0<<25)
856#define GMBUS_CYCLE_WAIT (1<<25)
857#define GMBUS_CYCLE_INDEX (2<<25)
858#define GMBUS_CYCLE_STOP (4<<25)
859#define GMBUS_BYTE_COUNT_SHIFT 16
860#define GMBUS_SLAVE_INDEX_SHIFT 8
861#define GMBUS_SLAVE_ADDR_SHIFT 1
862#define GMBUS_SLAVE_READ (1<<0)
863#define GMBUS_SLAVE_WRITE (0<<0)
864#define GMBUS2 0x5108 /* status */
865#define GMBUS_INUSE (1<<15)
866#define GMBUS_HW_WAIT_PHASE (1<<14)
867#define GMBUS_STALL_TIMEOUT (1<<13)
868#define GMBUS_INT (1<<12)
869#define GMBUS_HW_RDY (1<<11)
870#define GMBUS_SATOER (1<<10)
871#define GMBUS_ACTIVE (1<<9)
872#define GMBUS3 0x510c /* data buffer bytes 3-0 */
873#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
874#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
875#define GMBUS_NAK_EN (1<<3)
876#define GMBUS_IDLE_EN (1<<2)
877#define GMBUS_HW_WAIT_EN (1<<1)
878#define GMBUS_HW_RDY_EN (1<<0)
879#define GMBUS5 0x5120 /* byte index */
880#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 881
585fb111
JB
882/*
883 * Clock control & power management
884 */
885
886#define VGA0 0x6000
887#define VGA1 0x6004
888#define VGA_PD 0x6010
889#define VGA0_PD_P2_DIV_4 (1 << 7)
890#define VGA0_PD_P1_DIV_2 (1 << 5)
891#define VGA0_PD_P1_SHIFT 0
892#define VGA0_PD_P1_MASK (0x1f << 0)
893#define VGA1_PD_P2_DIV_4 (1 << 15)
894#define VGA1_PD_P1_DIV_2 (1 << 13)
895#define VGA1_PD_P1_SHIFT 8
896#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
897#define _DPLL_A 0x06014
898#define _DPLL_B 0x06018
899#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
900#define DPLL_VCO_ENABLE (1 << 31)
901#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 902#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 903#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 904#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
905#define DPLL_VGA_MODE_DIS (1 << 28)
906#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
907#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
908#define DPLL_MODE_MASK (3 << 26)
909#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
910#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
911#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
912#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
913#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
914#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 915#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 916#define DPLL_LOCK_VLV (1<<15)
25eb05fc 917#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 918
585fb111
JB
919#define SRX_INDEX 0x3c4
920#define SRX_DATA 0x3c5
921#define SR01 1
922#define SR01_SCREEN_OFF (1<<5)
923
924#define PPCR 0x61204
925#define PPCR_ON (1<<0)
926
927#define DVOB 0x61140
928#define DVOB_ON (1<<31)
929#define DVOC 0x61160
930#define DVOC_ON (1<<31)
931#define LVDS 0x61180
932#define LVDS_ON (1<<31)
933
585fb111
JB
934/* Scratch pad debug 0 reg:
935 */
936#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
937/*
938 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
939 * this field (only one bit may be set).
940 */
941#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
942#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 943#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
944/* i830, required in DVO non-gang */
945#define PLL_P2_DIVIDE_BY_4 (1 << 23)
946#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
947#define PLL_REF_INPUT_DREFCLK (0 << 13)
948#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
949#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
950#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
951#define PLL_REF_INPUT_MASK (3 << 13)
952#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 953/* Ironlake */
b9055052
ZW
954# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
955# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
956# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
957# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
958# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
959
585fb111
JB
960/*
961 * Parallel to Serial Load Pulse phase selection.
962 * Selects the phase for the 10X DPLL clock for the PCIe
963 * digital display port. The range is 4 to 13; 10 or more
964 * is just a flip delay. The default is 6
965 */
966#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
967#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
968/*
969 * SDVO multiplier for 945G/GM. Not used on 965.
970 */
971#define SDVO_MULTIPLIER_MASK 0x000000ff
972#define SDVO_MULTIPLIER_SHIFT_HIRES 4
973#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 974#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
975/*
976 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
977 *
978 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
979 */
980#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
981#define DPLL_MD_UDI_DIVIDER_SHIFT 24
982/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
983#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
984#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
985/*
986 * SDVO/UDI pixel multiplier.
987 *
988 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
989 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
990 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
991 * dummy bytes in the datastream at an increased clock rate, with both sides of
992 * the link knowing how many bytes are fill.
993 *
994 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
995 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
996 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
997 * through an SDVO command.
998 *
999 * This register field has values of multiplication factor minus 1, with
1000 * a maximum multiplier of 5 for SDVO.
1001 */
1002#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1003#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1004/*
1005 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1006 * This best be set to the default value (3) or the CRT won't work. No,
1007 * I don't entirely understand what this does...
1008 */
1009#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1010#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
1011#define _DPLL_B_MD 0x06020 /* 965+ only */
1012#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1013
9db4a9c7
JB
1014#define _FPA0 0x06040
1015#define _FPA1 0x06044
1016#define _FPB0 0x06048
1017#define _FPB1 0x0604c
1018#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1019#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1020#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1021#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1022#define FP_N_DIV_SHIFT 16
1023#define FP_M1_DIV_MASK 0x00003f00
1024#define FP_M1_DIV_SHIFT 8
1025#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1026#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1027#define FP_M2_DIV_SHIFT 0
1028#define DPLL_TEST 0x606c
1029#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1030#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1031#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1032#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1033#define DPLLB_TEST_N_BYPASS (1 << 19)
1034#define DPLLB_TEST_M_BYPASS (1 << 18)
1035#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1036#define DPLLA_TEST_N_BYPASS (1 << 3)
1037#define DPLLA_TEST_M_BYPASS (1 << 2)
1038#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1039#define D_STATE 0x6104
dc96e9b8 1040#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1041#define DSTATE_PLL_D3_OFF (1<<3)
1042#define DSTATE_GFX_CLOCK_GATING (1<<1)
1043#define DSTATE_DOT_CLOCK_GATING (1<<0)
1044#define DSPCLK_GATE_D 0x6200
1045# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1046# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1047# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1048# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1049# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1050# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1051# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1052# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1053# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1054# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1055# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1056# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1057# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1058# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1059# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1060# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1061# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1062# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1063# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1064# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1065# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1066# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1067# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1068# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1069# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1070# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1071# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1072# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1073/**
1074 * This bit must be set on the 830 to prevent hangs when turning off the
1075 * overlay scaler.
1076 */
1077# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1078# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1079# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1080# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1081# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1082
1083#define RENCLK_GATE_D1 0x6204
1084# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1085# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1086# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1087# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1088# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1089# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1090# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1091# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1092# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1093/** This bit must be unset on 855,865 */
1094# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1095# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1096# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1097# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1098/** This bit must be set on 855,865. */
1099# define SV_CLOCK_GATE_DISABLE (1 << 0)
1100# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1101# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1102# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1103# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1104# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1105# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1106# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1107# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1108# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1109# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1110# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1111# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1112# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1113# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1114# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1115# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1116# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1117
1118# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1119/** This bit must always be set on 965G/965GM */
1120# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1121# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1122# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1123# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1124# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1125# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1126/** This bit must always be set on 965G */
1127# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1128# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1129# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1130# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1131# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1132# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1133# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1134# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1135# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1136# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1137# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1138# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1139# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1140# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1141# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1142# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1143# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1144# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1145# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1146
1147#define RENCLK_GATE_D2 0x6208
1148#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1149#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1150#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1151#define RAMCLK_GATE_D 0x6210 /* CRL only */
1152#define DEUC 0x6214 /* CRL only */
585fb111 1153
ceb04246
JB
1154#define FW_BLC_SELF_VLV 0x6500
1155#define FW_CSPWRDWNEN (1<<15)
1156
585fb111
JB
1157/*
1158 * Palette regs
1159 */
1160
9db4a9c7
JB
1161#define _PALETTE_A 0x0a000
1162#define _PALETTE_B 0x0a800
1163#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1164
673a394b
EA
1165/* MCH MMIO space */
1166
1167/*
1168 * MCHBAR mirror.
1169 *
1170 * This mirrors the MCHBAR MMIO space whose location is determined by
1171 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1172 * every way. It is not accessible from the CP register read instructions.
1173 *
1174 */
1175#define MCHBAR_MIRROR_BASE 0x10000
1176
1398261a
YL
1177#define MCHBAR_MIRROR_BASE_SNB 0x140000
1178
673a394b
EA
1179/** 915-945 and GM965 MCH register controlling DRAM channel access */
1180#define DCC 0x10200
1181#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1182#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1183#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1184#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1185#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1186#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1187
95534263
LP
1188/** Pineview MCH register contains DDR3 setting */
1189#define CSHRDDR3CTL 0x101a8
1190#define CSHRDDR3CTL_DDR3 (1 << 2)
1191
673a394b
EA
1192/** 965 MCH register controlling DRAM channel configuration */
1193#define C0DRB3 0x10206
1194#define C1DRB3 0x10606
1195
f691e2f4
DV
1196/** snb MCH registers for reading the DRAM channel configuration */
1197#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1198#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1199#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1200#define MAD_DIMM_ECC_MASK (0x3 << 24)
1201#define MAD_DIMM_ECC_OFF (0x0 << 24)
1202#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1203#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1204#define MAD_DIMM_ECC_ON (0x3 << 24)
1205#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1206#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1207#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1208#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1209#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1210#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1211#define MAD_DIMM_A_SELECT (0x1 << 16)
1212/* DIMM sizes are in multiples of 256mb. */
1213#define MAD_DIMM_B_SIZE_SHIFT 8
1214#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1215#define MAD_DIMM_A_SIZE_SHIFT 0
1216#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1217
1218
b11248df
KP
1219/* Clocking configuration register */
1220#define CLKCFG 0x10c00
7662c8bd 1221#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1222#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1223#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1224#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1225#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1226#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1227/* Note, below two are guess */
b11248df 1228#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1229#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1230#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1231#define CLKCFG_MEM_533 (1 << 4)
1232#define CLKCFG_MEM_667 (2 << 4)
1233#define CLKCFG_MEM_800 (3 << 4)
1234#define CLKCFG_MEM_MASK (7 << 4)
1235
ea056c14
JB
1236#define TSC1 0x11001
1237#define TSE (1<<0)
7648fa99
JB
1238#define TR1 0x11006
1239#define TSFS 0x11020
1240#define TSFS_SLOPE_MASK 0x0000ff00
1241#define TSFS_SLOPE_SHIFT 8
1242#define TSFS_INTR_MASK 0x000000ff
1243
f97108d1
JB
1244#define CRSTANDVID 0x11100
1245#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1246#define PXVFREQ_PX_MASK 0x7f000000
1247#define PXVFREQ_PX_SHIFT 24
1248#define VIDFREQ_BASE 0x11110
1249#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1250#define VIDFREQ2 0x11114
1251#define VIDFREQ3 0x11118
1252#define VIDFREQ4 0x1111c
1253#define VIDFREQ_P0_MASK 0x1f000000
1254#define VIDFREQ_P0_SHIFT 24
1255#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1256#define VIDFREQ_P0_CSCLK_SHIFT 20
1257#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1258#define VIDFREQ_P0_CRCLK_SHIFT 16
1259#define VIDFREQ_P1_MASK 0x00001f00
1260#define VIDFREQ_P1_SHIFT 8
1261#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1262#define VIDFREQ_P1_CSCLK_SHIFT 4
1263#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1264#define INTTOEXT_BASE_ILK 0x11300
1265#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1266#define INTTOEXT_MAP3_SHIFT 24
1267#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1268#define INTTOEXT_MAP2_SHIFT 16
1269#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1270#define INTTOEXT_MAP1_SHIFT 8
1271#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1272#define INTTOEXT_MAP0_SHIFT 0
1273#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1274#define MEMSWCTL 0x11170 /* Ironlake only */
1275#define MEMCTL_CMD_MASK 0xe000
1276#define MEMCTL_CMD_SHIFT 13
1277#define MEMCTL_CMD_RCLK_OFF 0
1278#define MEMCTL_CMD_RCLK_ON 1
1279#define MEMCTL_CMD_CHFREQ 2
1280#define MEMCTL_CMD_CHVID 3
1281#define MEMCTL_CMD_VMMOFF 4
1282#define MEMCTL_CMD_VMMON 5
1283#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1284 when command complete */
1285#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1286#define MEMCTL_FREQ_SHIFT 8
1287#define MEMCTL_SFCAVM (1<<7)
1288#define MEMCTL_TGT_VID_MASK 0x007f
1289#define MEMIHYST 0x1117c
1290#define MEMINTREN 0x11180 /* 16 bits */
1291#define MEMINT_RSEXIT_EN (1<<8)
1292#define MEMINT_CX_SUPR_EN (1<<7)
1293#define MEMINT_CONT_BUSY_EN (1<<6)
1294#define MEMINT_AVG_BUSY_EN (1<<5)
1295#define MEMINT_EVAL_CHG_EN (1<<4)
1296#define MEMINT_MON_IDLE_EN (1<<3)
1297#define MEMINT_UP_EVAL_EN (1<<2)
1298#define MEMINT_DOWN_EVAL_EN (1<<1)
1299#define MEMINT_SW_CMD_EN (1<<0)
1300#define MEMINTRSTR 0x11182 /* 16 bits */
1301#define MEM_RSEXIT_MASK 0xc000
1302#define MEM_RSEXIT_SHIFT 14
1303#define MEM_CONT_BUSY_MASK 0x3000
1304#define MEM_CONT_BUSY_SHIFT 12
1305#define MEM_AVG_BUSY_MASK 0x0c00
1306#define MEM_AVG_BUSY_SHIFT 10
1307#define MEM_EVAL_CHG_MASK 0x0300
1308#define MEM_EVAL_BUSY_SHIFT 8
1309#define MEM_MON_IDLE_MASK 0x00c0
1310#define MEM_MON_IDLE_SHIFT 6
1311#define MEM_UP_EVAL_MASK 0x0030
1312#define MEM_UP_EVAL_SHIFT 4
1313#define MEM_DOWN_EVAL_MASK 0x000c
1314#define MEM_DOWN_EVAL_SHIFT 2
1315#define MEM_SW_CMD_MASK 0x0003
1316#define MEM_INT_STEER_GFX 0
1317#define MEM_INT_STEER_CMR 1
1318#define MEM_INT_STEER_SMI 2
1319#define MEM_INT_STEER_SCI 3
1320#define MEMINTRSTS 0x11184
1321#define MEMINT_RSEXIT (1<<7)
1322#define MEMINT_CONT_BUSY (1<<6)
1323#define MEMINT_AVG_BUSY (1<<5)
1324#define MEMINT_EVAL_CHG (1<<4)
1325#define MEMINT_MON_IDLE (1<<3)
1326#define MEMINT_UP_EVAL (1<<2)
1327#define MEMINT_DOWN_EVAL (1<<1)
1328#define MEMINT_SW_CMD (1<<0)
1329#define MEMMODECTL 0x11190
1330#define MEMMODE_BOOST_EN (1<<31)
1331#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1332#define MEMMODE_BOOST_FREQ_SHIFT 24
1333#define MEMMODE_IDLE_MODE_MASK 0x00030000
1334#define MEMMODE_IDLE_MODE_SHIFT 16
1335#define MEMMODE_IDLE_MODE_EVAL 0
1336#define MEMMODE_IDLE_MODE_CONT 1
1337#define MEMMODE_HWIDLE_EN (1<<15)
1338#define MEMMODE_SWMODE_EN (1<<14)
1339#define MEMMODE_RCLK_GATE (1<<13)
1340#define MEMMODE_HW_UPDATE (1<<12)
1341#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1342#define MEMMODE_FSTART_SHIFT 8
1343#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1344#define MEMMODE_FMAX_SHIFT 4
1345#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1346#define RCBMAXAVG 0x1119c
1347#define MEMSWCTL2 0x1119e /* Cantiga only */
1348#define SWMEMCMD_RENDER_OFF (0 << 13)
1349#define SWMEMCMD_RENDER_ON (1 << 13)
1350#define SWMEMCMD_SWFREQ (2 << 13)
1351#define SWMEMCMD_TARVID (3 << 13)
1352#define SWMEMCMD_VRM_OFF (4 << 13)
1353#define SWMEMCMD_VRM_ON (5 << 13)
1354#define CMDSTS (1<<12)
1355#define SFCAVM (1<<11)
1356#define SWFREQ_MASK 0x0380 /* P0-7 */
1357#define SWFREQ_SHIFT 7
1358#define TARVID_MASK 0x001f
1359#define MEMSTAT_CTG 0x111a0
1360#define RCBMINAVG 0x111a0
1361#define RCUPEI 0x111b0
1362#define RCDNEI 0x111b4
88271da3
JB
1363#define RSTDBYCTL 0x111b8
1364#define RS1EN (1<<31)
1365#define RS2EN (1<<30)
1366#define RS3EN (1<<29)
1367#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1368#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1369#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1370#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1371#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1372#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1373#define RSX_STATUS_MASK (7<<20)
1374#define RSX_STATUS_ON (0<<20)
1375#define RSX_STATUS_RC1 (1<<20)
1376#define RSX_STATUS_RC1E (2<<20)
1377#define RSX_STATUS_RS1 (3<<20)
1378#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1379#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1380#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1381#define RSX_STATUS_RSVD2 (7<<20)
1382#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1383#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1384#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1385#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1386#define RS1CONTSAV_MASK (3<<14)
1387#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1388#define RS1CONTSAV_RSVD (1<<14)
1389#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1390#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1391#define NORMSLEXLAT_MASK (3<<12)
1392#define SLOW_RS123 (0<<12)
1393#define SLOW_RS23 (1<<12)
1394#define SLOW_RS3 (2<<12)
1395#define NORMAL_RS123 (3<<12)
1396#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1397#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1398#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1399#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1400#define RS_CSTATE_MASK (3<<4)
1401#define RS_CSTATE_C367_RS1 (0<<4)
1402#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1403#define RS_CSTATE_RSVD (2<<4)
1404#define RS_CSTATE_C367_RS2 (3<<4)
1405#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1406#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1407#define VIDCTL 0x111c0
1408#define VIDSTS 0x111c8
1409#define VIDSTART 0x111cc /* 8 bits */
1410#define MEMSTAT_ILK 0x111f8
1411#define MEMSTAT_VID_MASK 0x7f00
1412#define MEMSTAT_VID_SHIFT 8
1413#define MEMSTAT_PSTATE_MASK 0x00f8
1414#define MEMSTAT_PSTATE_SHIFT 3
1415#define MEMSTAT_MON_ACTV (1<<2)
1416#define MEMSTAT_SRC_CTL_MASK 0x0003
1417#define MEMSTAT_SRC_CTL_CORE 0
1418#define MEMSTAT_SRC_CTL_TRB 1
1419#define MEMSTAT_SRC_CTL_THM 2
1420#define MEMSTAT_SRC_CTL_STDBY 3
1421#define RCPREVBSYTUPAVG 0x113b8
1422#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1423#define PMMISC 0x11214
1424#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1425#define SDEW 0x1124c
1426#define CSIEW0 0x11250
1427#define CSIEW1 0x11254
1428#define CSIEW2 0x11258
1429#define PEW 0x1125c
1430#define DEW 0x11270
1431#define MCHAFE 0x112c0
1432#define CSIEC 0x112e0
1433#define DMIEC 0x112e4
1434#define DDREC 0x112e8
1435#define PEG0EC 0x112ec
1436#define PEG1EC 0x112f0
1437#define GFXEC 0x112f4
1438#define RPPREVBSYTUPAVG 0x113b8
1439#define RPPREVBSYTDNAVG 0x113bc
1440#define ECR 0x11600
1441#define ECR_GPFE (1<<31)
1442#define ECR_IMONE (1<<30)
1443#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1444#define OGW0 0x11608
1445#define OGW1 0x1160c
1446#define EG0 0x11610
1447#define EG1 0x11614
1448#define EG2 0x11618
1449#define EG3 0x1161c
1450#define EG4 0x11620
1451#define EG5 0x11624
1452#define EG6 0x11628
1453#define EG7 0x1162c
1454#define PXW 0x11664
1455#define PXWL 0x11680
1456#define LCFUSE02 0x116c0
1457#define LCFUSE_HIV_MASK 0x000000ff
1458#define CSIPLL0 0x12c10
1459#define DDRMPLL1 0X12c20
7d57382e
EA
1460#define PEG_BAND_GAP_DATA 0x14d68
1461
c4de7b0f
CW
1462#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1463#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1464#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1465
3b8d8d91
JB
1466#define GEN6_GT_PERF_STATUS 0x145948
1467#define GEN6_RP_STATE_LIMITS 0x145994
1468#define GEN6_RP_STATE_CAP 0x145998
1469
aa40d6bb
ZN
1470/*
1471 * Logical Context regs
1472 */
1473#define CCID 0x2180
1474#define CCID_EN (1<<0)
fe1cc68f
BW
1475#define CXT_SIZE 0x21a0
1476#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1477#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1478#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1479#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1480#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1481#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1482 GEN6_CXT_RING_SIZE(cxt_reg) + \
1483 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1484 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1485 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1486#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1487#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1488#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1489#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1490#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1491#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1492#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
6a4ea124
BW
1493#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1494 GEN7_CXT_RING_SIZE(ctx_reg) + \
1495 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
4f91dd6f
BW
1496 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1497 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1498 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
fe1cc68f 1499
585fb111
JB
1500/*
1501 * Overlay regs
1502 */
1503
1504#define OVADD 0x30000
1505#define DOVSTA 0x30008
1506#define OC_BUF (0x3<<20)
1507#define OGAMC5 0x30010
1508#define OGAMC4 0x30014
1509#define OGAMC3 0x30018
1510#define OGAMC2 0x3001c
1511#define OGAMC1 0x30020
1512#define OGAMC0 0x30024
1513
1514/*
1515 * Display engine regs
1516 */
1517
1518/* Pipe A timing regs */
9db4a9c7
JB
1519#define _HTOTAL_A 0x60000
1520#define _HBLANK_A 0x60004
1521#define _HSYNC_A 0x60008
1522#define _VTOTAL_A 0x6000c
1523#define _VBLANK_A 0x60010
1524#define _VSYNC_A 0x60014
1525#define _PIPEASRC 0x6001c
1526#define _BCLRPAT_A 0x60020
0529a0d9 1527#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1528
1529/* Pipe B timing regs */
9db4a9c7
JB
1530#define _HTOTAL_B 0x61000
1531#define _HBLANK_B 0x61004
1532#define _HSYNC_B 0x61008
1533#define _VTOTAL_B 0x6100c
1534#define _VBLANK_B 0x61010
1535#define _VSYNC_B 0x61014
1536#define _PIPEBSRC 0x6101c
1537#define _BCLRPAT_B 0x61020
0529a0d9
DV
1538#define _VSYNCSHIFT_B 0x61028
1539
9db4a9c7
JB
1540
1541#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1542#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1543#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1544#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1545#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1546#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1547#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1548#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1549
585fb111
JB
1550/* VGA port control */
1551#define ADPA 0x61100
ebc0fd88
DV
1552#define PCH_ADPA 0xe1100
1553
585fb111
JB
1554#define ADPA_DAC_ENABLE (1<<31)
1555#define ADPA_DAC_DISABLE 0
1556#define ADPA_PIPE_SELECT_MASK (1<<30)
1557#define ADPA_PIPE_A_SELECT 0
1558#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1559#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1560/* CPT uses bits 29:30 for pch transcoder select */
1561#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1562#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1563#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1564#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1565#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1566#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1567#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1568#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1569#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1570#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1571#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1572#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1573#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1574#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1575#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1576#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1577#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1578#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1579#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1580#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1581#define ADPA_SETS_HVPOLARITY 0
1582#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1583#define ADPA_VSYNC_CNTL_ENABLE 0
1584#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1585#define ADPA_HSYNC_CNTL_ENABLE 0
1586#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1587#define ADPA_VSYNC_ACTIVE_LOW 0
1588#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1589#define ADPA_HSYNC_ACTIVE_LOW 0
1590#define ADPA_DPMS_MASK (~(3<<10))
1591#define ADPA_DPMS_ON (0<<10)
1592#define ADPA_DPMS_SUSPEND (1<<10)
1593#define ADPA_DPMS_STANDBY (2<<10)
1594#define ADPA_DPMS_OFF (3<<10)
1595
939fe4d7 1596
585fb111
JB
1597/* Hotplug control (945+ only) */
1598#define PORT_HOTPLUG_EN 0x61110
7d57382e 1599#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1600#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1601#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1602#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1603#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1604#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1605#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1606#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1607#define TV_HOTPLUG_INT_EN (1 << 18)
1608#define CRT_HOTPLUG_INT_EN (1 << 9)
1609#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1610#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1611/* must use period 64 on GM45 according to docs */
1612#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1613#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1614#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1615#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1616#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1617#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1618#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1619#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1620#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1621#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1622#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1623#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1624
1625#define PORT_HOTPLUG_STAT 0x61114
10f76a38
CW
1626/* HDMI/DP bits are gen4+ */
1627#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1628#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1629#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1630#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1631#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1632#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1633/* HDMI bits are shared with the DP bits */
1634#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1635#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1636#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1637#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1638#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1639#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1640/* CRT/TV common between gen3+ */
585fb111
JB
1641#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1642#define TV_HOTPLUG_INT_STATUS (1 << 10)
1643#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1644#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1645#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1646#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1647/* SDVO is different across gen3/4 */
1648#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1649#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1650#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1651#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1652#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1653#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
585fb111
JB
1654
1655/* SDVO port control */
1656#define SDVOB 0x61140
1657#define SDVOC 0x61160
1658#define SDVO_ENABLE (1 << 31)
1659#define SDVO_PIPE_B_SELECT (1 << 30)
1660#define SDVO_STALL_SELECT (1 << 29)
1661#define SDVO_INTERRUPT_ENABLE (1 << 26)
1662/**
1663 * 915G/GM SDVO pixel multiplier.
1664 *
1665 * Programmed value is multiplier - 1, up to 5x.
1666 *
1667 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1668 */
1669#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1670#define SDVO_PORT_MULTIPLY_SHIFT 23
1671#define SDVO_PHASE_SELECT_MASK (15 << 19)
1672#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1673#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1674#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1675#define SDVO_ENCODING_SDVO (0x0 << 10)
1676#define SDVO_ENCODING_HDMI (0x2 << 10)
1677/** Requird for HDMI operation */
1678#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1679#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1680#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1681#define SDVO_AUDIO_ENABLE (1 << 6)
1682/** New with 965, default is to be set */
1683#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1684/** New with 965, default is to be set */
1685#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1686#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1687#define SDVO_DETECTED (1 << 2)
1688/* Bits to be preserved when writing */
1689#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1690#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1691
1692/* DVO port control */
1693#define DVOA 0x61120
1694#define DVOB 0x61140
1695#define DVOC 0x61160
1696#define DVO_ENABLE (1 << 31)
1697#define DVO_PIPE_B_SELECT (1 << 30)
1698#define DVO_PIPE_STALL_UNUSED (0 << 28)
1699#define DVO_PIPE_STALL (1 << 28)
1700#define DVO_PIPE_STALL_TV (2 << 28)
1701#define DVO_PIPE_STALL_MASK (3 << 28)
1702#define DVO_USE_VGA_SYNC (1 << 15)
1703#define DVO_DATA_ORDER_I740 (0 << 14)
1704#define DVO_DATA_ORDER_FP (1 << 14)
1705#define DVO_VSYNC_DISABLE (1 << 11)
1706#define DVO_HSYNC_DISABLE (1 << 10)
1707#define DVO_VSYNC_TRISTATE (1 << 9)
1708#define DVO_HSYNC_TRISTATE (1 << 8)
1709#define DVO_BORDER_ENABLE (1 << 7)
1710#define DVO_DATA_ORDER_GBRG (1 << 6)
1711#define DVO_DATA_ORDER_RGGB (0 << 6)
1712#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1713#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1714#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1715#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1716#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1717#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1718#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1719#define DVO_PRESERVE_MASK (0x7<<24)
1720#define DVOA_SRCDIM 0x61124
1721#define DVOB_SRCDIM 0x61144
1722#define DVOC_SRCDIM 0x61164
1723#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1724#define DVO_SRCDIM_VERTICAL_SHIFT 0
1725
1726/* LVDS port control */
1727#define LVDS 0x61180
1728/*
1729 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1730 * the DPLL semantics change when the LVDS is assigned to that pipe.
1731 */
1732#define LVDS_PORT_EN (1 << 31)
1733/* Selects pipe B for LVDS data. Must be set on pre-965. */
1734#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1735#define LVDS_PIPE_MASK (1 << 30)
1519b995 1736#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1737/* LVDS dithering flag on 965/g4x platform */
1738#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1739/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1740#define LVDS_VSYNC_POLARITY (1 << 21)
1741#define LVDS_HSYNC_POLARITY (1 << 20)
1742
a3e17eb8
ZY
1743/* Enable border for unscaled (or aspect-scaled) display */
1744#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1745/*
1746 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1747 * pixel.
1748 */
1749#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1750#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1751#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1752/*
1753 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1754 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1755 * on.
1756 */
1757#define LVDS_A3_POWER_MASK (3 << 6)
1758#define LVDS_A3_POWER_DOWN (0 << 6)
1759#define LVDS_A3_POWER_UP (3 << 6)
1760/*
1761 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1762 * is set.
1763 */
1764#define LVDS_CLKB_POWER_MASK (3 << 4)
1765#define LVDS_CLKB_POWER_DOWN (0 << 4)
1766#define LVDS_CLKB_POWER_UP (3 << 4)
1767/*
1768 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1769 * setting for whether we are in dual-channel mode. The B3 pair will
1770 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1771 */
1772#define LVDS_B0B3_POWER_MASK (3 << 2)
1773#define LVDS_B0B3_POWER_DOWN (0 << 2)
1774#define LVDS_B0B3_POWER_UP (3 << 2)
1775
3c17fe4b
DH
1776/* Video Data Island Packet control */
1777#define VIDEO_DIP_DATA 0x61178
1778#define VIDEO_DIP_CTL 0x61170
2da8af54 1779/* Pre HSW: */
3c17fe4b
DH
1780#define VIDEO_DIP_ENABLE (1 << 31)
1781#define VIDEO_DIP_PORT_B (1 << 29)
1782#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 1783#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 1784#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 1785#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
1786#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1787#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 1788#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
1789#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1790#define VIDEO_DIP_SELECT_AVI (0 << 19)
1791#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1792#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1793#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1794#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1795#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1796#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 1797#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 1798/* HSW and later: */
0dd87d20
PZ
1799#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1800#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 1801#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
1802#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1803#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 1804#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 1805
585fb111
JB
1806/* Panel power sequencing */
1807#define PP_STATUS 0x61200
1808#define PP_ON (1 << 31)
1809/*
1810 * Indicates that all dependencies of the panel are on:
1811 *
1812 * - PLL enabled
1813 * - pipe enabled
1814 * - LVDS/DVOB/DVOC on
1815 */
1816#define PP_READY (1 << 30)
1817#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1818#define PP_SEQUENCE_POWER_UP (1 << 28)
1819#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1820#define PP_SEQUENCE_MASK (3 << 28)
1821#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1822#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1823#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1824#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1825#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1826#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1827#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1828#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1829#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1830#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1831#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1832#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1833#define PP_CONTROL 0x61204
1834#define POWER_TARGET_ON (1 << 0)
1835#define PP_ON_DELAYS 0x61208
1836#define PP_OFF_DELAYS 0x6120c
1837#define PP_DIVISOR 0x61210
1838
1839/* Panel fitting */
1840#define PFIT_CONTROL 0x61230
1841#define PFIT_ENABLE (1 << 31)
1842#define PFIT_PIPE_MASK (3 << 29)
1843#define PFIT_PIPE_SHIFT 29
1844#define VERT_INTERP_DISABLE (0 << 10)
1845#define VERT_INTERP_BILINEAR (1 << 10)
1846#define VERT_INTERP_MASK (3 << 10)
1847#define VERT_AUTO_SCALE (1 << 9)
1848#define HORIZ_INTERP_DISABLE (0 << 6)
1849#define HORIZ_INTERP_BILINEAR (1 << 6)
1850#define HORIZ_INTERP_MASK (3 << 6)
1851#define HORIZ_AUTO_SCALE (1 << 5)
1852#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1853#define PFIT_FILTER_FUZZY (0 << 24)
1854#define PFIT_SCALING_AUTO (0 << 26)
1855#define PFIT_SCALING_PROGRAMMED (1 << 26)
1856#define PFIT_SCALING_PILLAR (2 << 26)
1857#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1858#define PFIT_PGM_RATIOS 0x61234
1859#define PFIT_VERT_SCALE_MASK 0xfff00000
1860#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1861/* Pre-965 */
1862#define PFIT_VERT_SCALE_SHIFT 20
1863#define PFIT_VERT_SCALE_MASK 0xfff00000
1864#define PFIT_HORIZ_SCALE_SHIFT 4
1865#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1866/* 965+ */
1867#define PFIT_VERT_SCALE_SHIFT_965 16
1868#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1869#define PFIT_HORIZ_SCALE_SHIFT_965 0
1870#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1871
585fb111
JB
1872#define PFIT_AUTO_RATIOS 0x61238
1873
1874/* Backlight control */
585fb111 1875#define BLC_PWM_CTL2 0x61250 /* 965+ only */
7cf41601
DV
1876#define BLM_PWM_ENABLE (1 << 31)
1877#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1878#define BLM_PIPE_SELECT (1 << 29)
1879#define BLM_PIPE_SELECT_IVB (3 << 29)
1880#define BLM_PIPE_A (0 << 29)
1881#define BLM_PIPE_B (1 << 29)
1882#define BLM_PIPE_C (2 << 29) /* ivb + */
1883#define BLM_PIPE(pipe) ((pipe) << 29)
1884#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1885#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1886#define BLM_PHASE_IN_ENABLE (1 << 25)
1887#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1888#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1889#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1890#define BLM_PHASE_IN_COUNT_SHIFT (8)
1891#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1892#define BLM_PHASE_IN_INCR_SHIFT (0)
1893#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1894#define BLC_PWM_CTL 0x61254
ba3820ad
TI
1895/*
1896 * This is the most significant 15 bits of the number of backlight cycles in a
1897 * complete cycle of the modulated backlight control.
1898 *
1899 * The actual value is this field multiplied by two.
1900 */
7cf41601
DV
1901#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1902#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1903#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
1904/*
1905 * This is the number of cycles out of the backlight modulation cycle for which
1906 * the backlight is on.
1907 *
1908 * This field must be no greater than the number of cycles in the complete
1909 * backlight modulation cycle.
1910 */
1911#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1912#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
1913#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1914#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 1915
0eb96d6e
JB
1916#define BLC_HIST_CTL 0x61260
1917
7cf41601
DV
1918/* New registers for PCH-split platforms. Safe where new bits show up, the
1919 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1920#define BLC_PWM_CPU_CTL2 0x48250
1921#define BLC_PWM_CPU_CTL 0x48254
1922
1923/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1924 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1925#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 1926#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
1927#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1928#define BLM_PCH_POLARITY (1 << 29)
1929#define BLC_PWM_PCH_CTL2 0xc8254
1930
585fb111
JB
1931/* TV port control */
1932#define TV_CTL 0x68000
1933/** Enables the TV encoder */
1934# define TV_ENC_ENABLE (1 << 31)
1935/** Sources the TV encoder input from pipe B instead of A. */
1936# define TV_ENC_PIPEB_SELECT (1 << 30)
1937/** Outputs composite video (DAC A only) */
1938# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1939/** Outputs SVideo video (DAC B/C) */
1940# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1941/** Outputs Component video (DAC A/B/C) */
1942# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1943/** Outputs Composite and SVideo (DAC A/B/C) */
1944# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1945# define TV_TRILEVEL_SYNC (1 << 21)
1946/** Enables slow sync generation (945GM only) */
1947# define TV_SLOW_SYNC (1 << 20)
1948/** Selects 4x oversampling for 480i and 576p */
1949# define TV_OVERSAMPLE_4X (0 << 18)
1950/** Selects 2x oversampling for 720p and 1080i */
1951# define TV_OVERSAMPLE_2X (1 << 18)
1952/** Selects no oversampling for 1080p */
1953# define TV_OVERSAMPLE_NONE (2 << 18)
1954/** Selects 8x oversampling */
1955# define TV_OVERSAMPLE_8X (3 << 18)
1956/** Selects progressive mode rather than interlaced */
1957# define TV_PROGRESSIVE (1 << 17)
1958/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1959# define TV_PAL_BURST (1 << 16)
1960/** Field for setting delay of Y compared to C */
1961# define TV_YC_SKEW_MASK (7 << 12)
1962/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1963# define TV_ENC_SDP_FIX (1 << 11)
1964/**
1965 * Enables a fix for the 915GM only.
1966 *
1967 * Not sure what it does.
1968 */
1969# define TV_ENC_C0_FIX (1 << 10)
1970/** Bits that must be preserved by software */
d2d9f232 1971# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1972# define TV_FUSE_STATE_MASK (3 << 4)
1973/** Read-only state that reports all features enabled */
1974# define TV_FUSE_STATE_ENABLED (0 << 4)
1975/** Read-only state that reports that Macrovision is disabled in hardware*/
1976# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1977/** Read-only state that reports that TV-out is disabled in hardware. */
1978# define TV_FUSE_STATE_DISABLED (2 << 4)
1979/** Normal operation */
1980# define TV_TEST_MODE_NORMAL (0 << 0)
1981/** Encoder test pattern 1 - combo pattern */
1982# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1983/** Encoder test pattern 2 - full screen vertical 75% color bars */
1984# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1985/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1986# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1987/** Encoder test pattern 4 - random noise */
1988# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1989/** Encoder test pattern 5 - linear color ramps */
1990# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1991/**
1992 * This test mode forces the DACs to 50% of full output.
1993 *
1994 * This is used for load detection in combination with TVDAC_SENSE_MASK
1995 */
1996# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1997# define TV_TEST_MODE_MASK (7 << 0)
1998
1999#define TV_DAC 0x68004
b8ed2a4f 2000# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2001/**
2002 * Reports that DAC state change logic has reported change (RO).
2003 *
2004 * This gets cleared when TV_DAC_STATE_EN is cleared
2005*/
2006# define TVDAC_STATE_CHG (1 << 31)
2007# define TVDAC_SENSE_MASK (7 << 28)
2008/** Reports that DAC A voltage is above the detect threshold */
2009# define TVDAC_A_SENSE (1 << 30)
2010/** Reports that DAC B voltage is above the detect threshold */
2011# define TVDAC_B_SENSE (1 << 29)
2012/** Reports that DAC C voltage is above the detect threshold */
2013# define TVDAC_C_SENSE (1 << 28)
2014/**
2015 * Enables DAC state detection logic, for load-based TV detection.
2016 *
2017 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2018 * to off, for load detection to work.
2019 */
2020# define TVDAC_STATE_CHG_EN (1 << 27)
2021/** Sets the DAC A sense value to high */
2022# define TVDAC_A_SENSE_CTL (1 << 26)
2023/** Sets the DAC B sense value to high */
2024# define TVDAC_B_SENSE_CTL (1 << 25)
2025/** Sets the DAC C sense value to high */
2026# define TVDAC_C_SENSE_CTL (1 << 24)
2027/** Overrides the ENC_ENABLE and DAC voltage levels */
2028# define DAC_CTL_OVERRIDE (1 << 7)
2029/** Sets the slew rate. Must be preserved in software */
2030# define ENC_TVDAC_SLEW_FAST (1 << 6)
2031# define DAC_A_1_3_V (0 << 4)
2032# define DAC_A_1_1_V (1 << 4)
2033# define DAC_A_0_7_V (2 << 4)
cb66c692 2034# define DAC_A_MASK (3 << 4)
585fb111
JB
2035# define DAC_B_1_3_V (0 << 2)
2036# define DAC_B_1_1_V (1 << 2)
2037# define DAC_B_0_7_V (2 << 2)
cb66c692 2038# define DAC_B_MASK (3 << 2)
585fb111
JB
2039# define DAC_C_1_3_V (0 << 0)
2040# define DAC_C_1_1_V (1 << 0)
2041# define DAC_C_0_7_V (2 << 0)
cb66c692 2042# define DAC_C_MASK (3 << 0)
585fb111
JB
2043
2044/**
2045 * CSC coefficients are stored in a floating point format with 9 bits of
2046 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2047 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2048 * -1 (0x3) being the only legal negative value.
2049 */
2050#define TV_CSC_Y 0x68010
2051# define TV_RY_MASK 0x07ff0000
2052# define TV_RY_SHIFT 16
2053# define TV_GY_MASK 0x00000fff
2054# define TV_GY_SHIFT 0
2055
2056#define TV_CSC_Y2 0x68014
2057# define TV_BY_MASK 0x07ff0000
2058# define TV_BY_SHIFT 16
2059/**
2060 * Y attenuation for component video.
2061 *
2062 * Stored in 1.9 fixed point.
2063 */
2064# define TV_AY_MASK 0x000003ff
2065# define TV_AY_SHIFT 0
2066
2067#define TV_CSC_U 0x68018
2068# define TV_RU_MASK 0x07ff0000
2069# define TV_RU_SHIFT 16
2070# define TV_GU_MASK 0x000007ff
2071# define TV_GU_SHIFT 0
2072
2073#define TV_CSC_U2 0x6801c
2074# define TV_BU_MASK 0x07ff0000
2075# define TV_BU_SHIFT 16
2076/**
2077 * U attenuation for component video.
2078 *
2079 * Stored in 1.9 fixed point.
2080 */
2081# define TV_AU_MASK 0x000003ff
2082# define TV_AU_SHIFT 0
2083
2084#define TV_CSC_V 0x68020
2085# define TV_RV_MASK 0x0fff0000
2086# define TV_RV_SHIFT 16
2087# define TV_GV_MASK 0x000007ff
2088# define TV_GV_SHIFT 0
2089
2090#define TV_CSC_V2 0x68024
2091# define TV_BV_MASK 0x07ff0000
2092# define TV_BV_SHIFT 16
2093/**
2094 * V attenuation for component video.
2095 *
2096 * Stored in 1.9 fixed point.
2097 */
2098# define TV_AV_MASK 0x000007ff
2099# define TV_AV_SHIFT 0
2100
2101#define TV_CLR_KNOBS 0x68028
2102/** 2s-complement brightness adjustment */
2103# define TV_BRIGHTNESS_MASK 0xff000000
2104# define TV_BRIGHTNESS_SHIFT 24
2105/** Contrast adjustment, as a 2.6 unsigned floating point number */
2106# define TV_CONTRAST_MASK 0x00ff0000
2107# define TV_CONTRAST_SHIFT 16
2108/** Saturation adjustment, as a 2.6 unsigned floating point number */
2109# define TV_SATURATION_MASK 0x0000ff00
2110# define TV_SATURATION_SHIFT 8
2111/** Hue adjustment, as an integer phase angle in degrees */
2112# define TV_HUE_MASK 0x000000ff
2113# define TV_HUE_SHIFT 0
2114
2115#define TV_CLR_LEVEL 0x6802c
2116/** Controls the DAC level for black */
2117# define TV_BLACK_LEVEL_MASK 0x01ff0000
2118# define TV_BLACK_LEVEL_SHIFT 16
2119/** Controls the DAC level for blanking */
2120# define TV_BLANK_LEVEL_MASK 0x000001ff
2121# define TV_BLANK_LEVEL_SHIFT 0
2122
2123#define TV_H_CTL_1 0x68030
2124/** Number of pixels in the hsync. */
2125# define TV_HSYNC_END_MASK 0x1fff0000
2126# define TV_HSYNC_END_SHIFT 16
2127/** Total number of pixels minus one in the line (display and blanking). */
2128# define TV_HTOTAL_MASK 0x00001fff
2129# define TV_HTOTAL_SHIFT 0
2130
2131#define TV_H_CTL_2 0x68034
2132/** Enables the colorburst (needed for non-component color) */
2133# define TV_BURST_ENA (1 << 31)
2134/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2135# define TV_HBURST_START_SHIFT 16
2136# define TV_HBURST_START_MASK 0x1fff0000
2137/** Length of the colorburst */
2138# define TV_HBURST_LEN_SHIFT 0
2139# define TV_HBURST_LEN_MASK 0x0001fff
2140
2141#define TV_H_CTL_3 0x68038
2142/** End of hblank, measured in pixels minus one from start of hsync */
2143# define TV_HBLANK_END_SHIFT 16
2144# define TV_HBLANK_END_MASK 0x1fff0000
2145/** Start of hblank, measured in pixels minus one from start of hsync */
2146# define TV_HBLANK_START_SHIFT 0
2147# define TV_HBLANK_START_MASK 0x0001fff
2148
2149#define TV_V_CTL_1 0x6803c
2150/** XXX */
2151# define TV_NBR_END_SHIFT 16
2152# define TV_NBR_END_MASK 0x07ff0000
2153/** XXX */
2154# define TV_VI_END_F1_SHIFT 8
2155# define TV_VI_END_F1_MASK 0x00003f00
2156/** XXX */
2157# define TV_VI_END_F2_SHIFT 0
2158# define TV_VI_END_F2_MASK 0x0000003f
2159
2160#define TV_V_CTL_2 0x68040
2161/** Length of vsync, in half lines */
2162# define TV_VSYNC_LEN_MASK 0x07ff0000
2163# define TV_VSYNC_LEN_SHIFT 16
2164/** Offset of the start of vsync in field 1, measured in one less than the
2165 * number of half lines.
2166 */
2167# define TV_VSYNC_START_F1_MASK 0x00007f00
2168# define TV_VSYNC_START_F1_SHIFT 8
2169/**
2170 * Offset of the start of vsync in field 2, measured in one less than the
2171 * number of half lines.
2172 */
2173# define TV_VSYNC_START_F2_MASK 0x0000007f
2174# define TV_VSYNC_START_F2_SHIFT 0
2175
2176#define TV_V_CTL_3 0x68044
2177/** Enables generation of the equalization signal */
2178# define TV_EQUAL_ENA (1 << 31)
2179/** Length of vsync, in half lines */
2180# define TV_VEQ_LEN_MASK 0x007f0000
2181# define TV_VEQ_LEN_SHIFT 16
2182/** Offset of the start of equalization in field 1, measured in one less than
2183 * the number of half lines.
2184 */
2185# define TV_VEQ_START_F1_MASK 0x0007f00
2186# define TV_VEQ_START_F1_SHIFT 8
2187/**
2188 * Offset of the start of equalization in field 2, measured in one less than
2189 * the number of half lines.
2190 */
2191# define TV_VEQ_START_F2_MASK 0x000007f
2192# define TV_VEQ_START_F2_SHIFT 0
2193
2194#define TV_V_CTL_4 0x68048
2195/**
2196 * Offset to start of vertical colorburst, measured in one less than the
2197 * number of lines from vertical start.
2198 */
2199# define TV_VBURST_START_F1_MASK 0x003f0000
2200# define TV_VBURST_START_F1_SHIFT 16
2201/**
2202 * Offset to the end of vertical colorburst, measured in one less than the
2203 * number of lines from the start of NBR.
2204 */
2205# define TV_VBURST_END_F1_MASK 0x000000ff
2206# define TV_VBURST_END_F1_SHIFT 0
2207
2208#define TV_V_CTL_5 0x6804c
2209/**
2210 * Offset to start of vertical colorburst, measured in one less than the
2211 * number of lines from vertical start.
2212 */
2213# define TV_VBURST_START_F2_MASK 0x003f0000
2214# define TV_VBURST_START_F2_SHIFT 16
2215/**
2216 * Offset to the end of vertical colorburst, measured in one less than the
2217 * number of lines from the start of NBR.
2218 */
2219# define TV_VBURST_END_F2_MASK 0x000000ff
2220# define TV_VBURST_END_F2_SHIFT 0
2221
2222#define TV_V_CTL_6 0x68050
2223/**
2224 * Offset to start of vertical colorburst, measured in one less than the
2225 * number of lines from vertical start.
2226 */
2227# define TV_VBURST_START_F3_MASK 0x003f0000
2228# define TV_VBURST_START_F3_SHIFT 16
2229/**
2230 * Offset to the end of vertical colorburst, measured in one less than the
2231 * number of lines from the start of NBR.
2232 */
2233# define TV_VBURST_END_F3_MASK 0x000000ff
2234# define TV_VBURST_END_F3_SHIFT 0
2235
2236#define TV_V_CTL_7 0x68054
2237/**
2238 * Offset to start of vertical colorburst, measured in one less than the
2239 * number of lines from vertical start.
2240 */
2241# define TV_VBURST_START_F4_MASK 0x003f0000
2242# define TV_VBURST_START_F4_SHIFT 16
2243/**
2244 * Offset to the end of vertical colorburst, measured in one less than the
2245 * number of lines from the start of NBR.
2246 */
2247# define TV_VBURST_END_F4_MASK 0x000000ff
2248# define TV_VBURST_END_F4_SHIFT 0
2249
2250#define TV_SC_CTL_1 0x68060
2251/** Turns on the first subcarrier phase generation DDA */
2252# define TV_SC_DDA1_EN (1 << 31)
2253/** Turns on the first subcarrier phase generation DDA */
2254# define TV_SC_DDA2_EN (1 << 30)
2255/** Turns on the first subcarrier phase generation DDA */
2256# define TV_SC_DDA3_EN (1 << 29)
2257/** Sets the subcarrier DDA to reset frequency every other field */
2258# define TV_SC_RESET_EVERY_2 (0 << 24)
2259/** Sets the subcarrier DDA to reset frequency every fourth field */
2260# define TV_SC_RESET_EVERY_4 (1 << 24)
2261/** Sets the subcarrier DDA to reset frequency every eighth field */
2262# define TV_SC_RESET_EVERY_8 (2 << 24)
2263/** Sets the subcarrier DDA to never reset the frequency */
2264# define TV_SC_RESET_NEVER (3 << 24)
2265/** Sets the peak amplitude of the colorburst.*/
2266# define TV_BURST_LEVEL_MASK 0x00ff0000
2267# define TV_BURST_LEVEL_SHIFT 16
2268/** Sets the increment of the first subcarrier phase generation DDA */
2269# define TV_SCDDA1_INC_MASK 0x00000fff
2270# define TV_SCDDA1_INC_SHIFT 0
2271
2272#define TV_SC_CTL_2 0x68064
2273/** Sets the rollover for the second subcarrier phase generation DDA */
2274# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2275# define TV_SCDDA2_SIZE_SHIFT 16
2276/** Sets the increent of the second subcarrier phase generation DDA */
2277# define TV_SCDDA2_INC_MASK 0x00007fff
2278# define TV_SCDDA2_INC_SHIFT 0
2279
2280#define TV_SC_CTL_3 0x68068
2281/** Sets the rollover for the third subcarrier phase generation DDA */
2282# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2283# define TV_SCDDA3_SIZE_SHIFT 16
2284/** Sets the increent of the third subcarrier phase generation DDA */
2285# define TV_SCDDA3_INC_MASK 0x00007fff
2286# define TV_SCDDA3_INC_SHIFT 0
2287
2288#define TV_WIN_POS 0x68070
2289/** X coordinate of the display from the start of horizontal active */
2290# define TV_XPOS_MASK 0x1fff0000
2291# define TV_XPOS_SHIFT 16
2292/** Y coordinate of the display from the start of vertical active (NBR) */
2293# define TV_YPOS_MASK 0x00000fff
2294# define TV_YPOS_SHIFT 0
2295
2296#define TV_WIN_SIZE 0x68074
2297/** Horizontal size of the display window, measured in pixels*/
2298# define TV_XSIZE_MASK 0x1fff0000
2299# define TV_XSIZE_SHIFT 16
2300/**
2301 * Vertical size of the display window, measured in pixels.
2302 *
2303 * Must be even for interlaced modes.
2304 */
2305# define TV_YSIZE_MASK 0x00000fff
2306# define TV_YSIZE_SHIFT 0
2307
2308#define TV_FILTER_CTL_1 0x68080
2309/**
2310 * Enables automatic scaling calculation.
2311 *
2312 * If set, the rest of the registers are ignored, and the calculated values can
2313 * be read back from the register.
2314 */
2315# define TV_AUTO_SCALE (1 << 31)
2316/**
2317 * Disables the vertical filter.
2318 *
2319 * This is required on modes more than 1024 pixels wide */
2320# define TV_V_FILTER_BYPASS (1 << 29)
2321/** Enables adaptive vertical filtering */
2322# define TV_VADAPT (1 << 28)
2323# define TV_VADAPT_MODE_MASK (3 << 26)
2324/** Selects the least adaptive vertical filtering mode */
2325# define TV_VADAPT_MODE_LEAST (0 << 26)
2326/** Selects the moderately adaptive vertical filtering mode */
2327# define TV_VADAPT_MODE_MODERATE (1 << 26)
2328/** Selects the most adaptive vertical filtering mode */
2329# define TV_VADAPT_MODE_MOST (3 << 26)
2330/**
2331 * Sets the horizontal scaling factor.
2332 *
2333 * This should be the fractional part of the horizontal scaling factor divided
2334 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2335 *
2336 * (src width - 1) / ((oversample * dest width) - 1)
2337 */
2338# define TV_HSCALE_FRAC_MASK 0x00003fff
2339# define TV_HSCALE_FRAC_SHIFT 0
2340
2341#define TV_FILTER_CTL_2 0x68084
2342/**
2343 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2344 *
2345 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2346 */
2347# define TV_VSCALE_INT_MASK 0x00038000
2348# define TV_VSCALE_INT_SHIFT 15
2349/**
2350 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2351 *
2352 * \sa TV_VSCALE_INT_MASK
2353 */
2354# define TV_VSCALE_FRAC_MASK 0x00007fff
2355# define TV_VSCALE_FRAC_SHIFT 0
2356
2357#define TV_FILTER_CTL_3 0x68088
2358/**
2359 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2360 *
2361 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2362 *
2363 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2364 */
2365# define TV_VSCALE_IP_INT_MASK 0x00038000
2366# define TV_VSCALE_IP_INT_SHIFT 15
2367/**
2368 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2369 *
2370 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2371 *
2372 * \sa TV_VSCALE_IP_INT_MASK
2373 */
2374# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2375# define TV_VSCALE_IP_FRAC_SHIFT 0
2376
2377#define TV_CC_CONTROL 0x68090
2378# define TV_CC_ENABLE (1 << 31)
2379/**
2380 * Specifies which field to send the CC data in.
2381 *
2382 * CC data is usually sent in field 0.
2383 */
2384# define TV_CC_FID_MASK (1 << 27)
2385# define TV_CC_FID_SHIFT 27
2386/** Sets the horizontal position of the CC data. Usually 135. */
2387# define TV_CC_HOFF_MASK 0x03ff0000
2388# define TV_CC_HOFF_SHIFT 16
2389/** Sets the vertical position of the CC data. Usually 21 */
2390# define TV_CC_LINE_MASK 0x0000003f
2391# define TV_CC_LINE_SHIFT 0
2392
2393#define TV_CC_DATA 0x68094
2394# define TV_CC_RDY (1 << 31)
2395/** Second word of CC data to be transmitted. */
2396# define TV_CC_DATA_2_MASK 0x007f0000
2397# define TV_CC_DATA_2_SHIFT 16
2398/** First word of CC data to be transmitted. */
2399# define TV_CC_DATA_1_MASK 0x0000007f
2400# define TV_CC_DATA_1_SHIFT 0
2401
2402#define TV_H_LUMA_0 0x68100
2403#define TV_H_LUMA_59 0x681ec
2404#define TV_H_CHROMA_0 0x68200
2405#define TV_H_CHROMA_59 0x682ec
2406#define TV_V_LUMA_0 0x68300
2407#define TV_V_LUMA_42 0x683a8
2408#define TV_V_CHROMA_0 0x68400
2409#define TV_V_CHROMA_42 0x684a8
2410
040d87f1 2411/* Display Port */
32f9d658 2412#define DP_A 0x64000 /* eDP */
040d87f1
KP
2413#define DP_B 0x64100
2414#define DP_C 0x64200
2415#define DP_D 0x64300
2416
2417#define DP_PORT_EN (1 << 31)
2418#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2419#define DP_PIPE_MASK (1 << 30)
2420
040d87f1
KP
2421/* Link training mode - select a suitable mode for each stage */
2422#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2423#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2424#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2425#define DP_LINK_TRAIN_OFF (3 << 28)
2426#define DP_LINK_TRAIN_MASK (3 << 28)
2427#define DP_LINK_TRAIN_SHIFT 28
2428
8db9d77b
ZW
2429/* CPT Link training mode */
2430#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2431#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2432#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2433#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2434#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2435#define DP_LINK_TRAIN_SHIFT_CPT 8
2436
040d87f1
KP
2437/* Signal voltages. These are mostly controlled by the other end */
2438#define DP_VOLTAGE_0_4 (0 << 25)
2439#define DP_VOLTAGE_0_6 (1 << 25)
2440#define DP_VOLTAGE_0_8 (2 << 25)
2441#define DP_VOLTAGE_1_2 (3 << 25)
2442#define DP_VOLTAGE_MASK (7 << 25)
2443#define DP_VOLTAGE_SHIFT 25
2444
2445/* Signal pre-emphasis levels, like voltages, the other end tells us what
2446 * they want
2447 */
2448#define DP_PRE_EMPHASIS_0 (0 << 22)
2449#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2450#define DP_PRE_EMPHASIS_6 (2 << 22)
2451#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2452#define DP_PRE_EMPHASIS_MASK (7 << 22)
2453#define DP_PRE_EMPHASIS_SHIFT 22
2454
2455/* How many wires to use. I guess 3 was too hard */
2456#define DP_PORT_WIDTH_1 (0 << 19)
2457#define DP_PORT_WIDTH_2 (1 << 19)
2458#define DP_PORT_WIDTH_4 (3 << 19)
2459#define DP_PORT_WIDTH_MASK (7 << 19)
2460
2461/* Mystic DPCD version 1.1 special mode */
2462#define DP_ENHANCED_FRAMING (1 << 18)
2463
32f9d658
ZW
2464/* eDP */
2465#define DP_PLL_FREQ_270MHZ (0 << 16)
2466#define DP_PLL_FREQ_160MHZ (1 << 16)
2467#define DP_PLL_FREQ_MASK (3 << 16)
2468
040d87f1
KP
2469/** locked once port is enabled */
2470#define DP_PORT_REVERSAL (1 << 15)
2471
32f9d658
ZW
2472/* eDP */
2473#define DP_PLL_ENABLE (1 << 14)
2474
040d87f1
KP
2475/** sends the clock on lane 15 of the PEG for debug */
2476#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2477
2478#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2479#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2480
2481/** limit RGB values to avoid confusing TVs */
2482#define DP_COLOR_RANGE_16_235 (1 << 8)
2483
2484/** Turn on the audio link */
2485#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2486
2487/** vs and hs sync polarity */
2488#define DP_SYNC_VS_HIGH (1 << 4)
2489#define DP_SYNC_HS_HIGH (1 << 3)
2490
2491/** A fantasy */
2492#define DP_DETECTED (1 << 2)
2493
2494/** The aux channel provides a way to talk to the
2495 * signal sink for DDC etc. Max packet size supported
2496 * is 20 bytes in each direction, hence the 5 fixed
2497 * data registers
2498 */
32f9d658
ZW
2499#define DPA_AUX_CH_CTL 0x64010
2500#define DPA_AUX_CH_DATA1 0x64014
2501#define DPA_AUX_CH_DATA2 0x64018
2502#define DPA_AUX_CH_DATA3 0x6401c
2503#define DPA_AUX_CH_DATA4 0x64020
2504#define DPA_AUX_CH_DATA5 0x64024
2505
040d87f1
KP
2506#define DPB_AUX_CH_CTL 0x64110
2507#define DPB_AUX_CH_DATA1 0x64114
2508#define DPB_AUX_CH_DATA2 0x64118
2509#define DPB_AUX_CH_DATA3 0x6411c
2510#define DPB_AUX_CH_DATA4 0x64120
2511#define DPB_AUX_CH_DATA5 0x64124
2512
2513#define DPC_AUX_CH_CTL 0x64210
2514#define DPC_AUX_CH_DATA1 0x64214
2515#define DPC_AUX_CH_DATA2 0x64218
2516#define DPC_AUX_CH_DATA3 0x6421c
2517#define DPC_AUX_CH_DATA4 0x64220
2518#define DPC_AUX_CH_DATA5 0x64224
2519
2520#define DPD_AUX_CH_CTL 0x64310
2521#define DPD_AUX_CH_DATA1 0x64314
2522#define DPD_AUX_CH_DATA2 0x64318
2523#define DPD_AUX_CH_DATA3 0x6431c
2524#define DPD_AUX_CH_DATA4 0x64320
2525#define DPD_AUX_CH_DATA5 0x64324
2526
2527#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2528#define DP_AUX_CH_CTL_DONE (1 << 30)
2529#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2530#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2531#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2532#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2533#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2534#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2535#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2536#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2537#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2538#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2539#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2540#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2541#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2542#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2543#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2544#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2545#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2546#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2547#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2548
2549/*
2550 * Computing GMCH M and N values for the Display Port link
2551 *
2552 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2553 *
2554 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2555 *
2556 * The GMCH value is used internally
2557 *
2558 * bytes_per_pixel is the number of bytes coming out of the plane,
2559 * which is after the LUTs, so we want the bytes for our color format.
2560 * For our current usage, this is always 3, one byte for R, G and B.
2561 */
9db4a9c7
JB
2562#define _PIPEA_GMCH_DATA_M 0x70050
2563#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2564
2565/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2566#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2567#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2568
2569#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2570
9db4a9c7
JB
2571#define _PIPEA_GMCH_DATA_N 0x70054
2572#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2573#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2574
2575/*
2576 * Computing Link M and N values for the Display Port link
2577 *
2578 * Link M / N = pixel_clock / ls_clk
2579 *
2580 * (the DP spec calls pixel_clock the 'strm_clk')
2581 *
2582 * The Link value is transmitted in the Main Stream
2583 * Attributes and VB-ID.
2584 */
2585
9db4a9c7
JB
2586#define _PIPEA_DP_LINK_M 0x70060
2587#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2588#define PIPEA_DP_LINK_M_MASK (0xffffff)
2589
9db4a9c7
JB
2590#define _PIPEA_DP_LINK_N 0x70064
2591#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2592#define PIPEA_DP_LINK_N_MASK (0xffffff)
2593
9db4a9c7
JB
2594#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2595#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2596#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2597#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2598
585fb111
JB
2599/* Display & cursor control */
2600
2601/* Pipe A */
9db4a9c7 2602#define _PIPEADSL 0x70000
837ba00f
PZ
2603#define DSL_LINEMASK_GEN2 0x00000fff
2604#define DSL_LINEMASK_GEN3 0x00001fff
9db4a9c7 2605#define _PIPEACONF 0x70008
5eddb70b
CW
2606#define PIPECONF_ENABLE (1<<31)
2607#define PIPECONF_DISABLE 0
2608#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2609#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2610#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2611#define PIPECONF_SINGLE_WIDE 0
2612#define PIPECONF_PIPE_UNLOCKED 0
2613#define PIPECONF_PIPE_LOCKED (1<<25)
2614#define PIPECONF_PALETTE 0
2615#define PIPECONF_GAMMA (1<<24)
585fb111 2616#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2617#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2618/* Note that pre-gen3 does not support interlaced display directly. Panel
2619 * fitting must be disabled on pre-ilk for interlaced. */
2620#define PIPECONF_PROGRESSIVE (0 << 21)
2621#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2622#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2623#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2624#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2625/* Ironlake and later have a complete new set of values for interlaced. PFIT
2626 * means panel fitter required, PF means progressive fetch, DBL means power
2627 * saving pixel doubling. */
2628#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2629#define PIPECONF_INTERLACED_ILK (3 << 21)
2630#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2631#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2632#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2633#define PIPECONF_BPP_MASK (0x000000e0)
2634#define PIPECONF_BPP_8 (0<<5)
2635#define PIPECONF_BPP_10 (1<<5)
2636#define PIPECONF_BPP_6 (2<<5)
2637#define PIPECONF_BPP_12 (3<<5)
2638#define PIPECONF_DITHER_EN (1<<4)
2639#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2640#define PIPECONF_DITHER_TYPE_SP (0<<2)
2641#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2642#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2643#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2644#define _PIPEASTAT 0x70024
585fb111 2645#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2646#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2647#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2648#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2649#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2650#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2651#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2652#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2653#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2654#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2655#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2656#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2657#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2658#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2659#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2660#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2661#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2662#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2663#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2664#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2665#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2666#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2667#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2668#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2669#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2670#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2671#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2672#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2673#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2674#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2675#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2676#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2677#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2678#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2679#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2680#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2681#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2682#define PIPE_8BPC (0 << 5)
2683#define PIPE_10BPC (1 << 5)
2684#define PIPE_6BPC (2 << 5)
2685#define PIPE_12BPC (3 << 5)
585fb111 2686
9db4a9c7
JB
2687#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2688#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2689#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2690#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2691#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2692#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2693
7e231dbe 2694#define VLV_DPFLIPSTAT 0x70028
7983117f 2695#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
2696#define PIPEB_HLINE_INT_EN (1<<28)
2697#define PIPEB_VBLANK_INT_EN (1<<27)
2698#define SPRITED_FLIPDONE_INT_EN (1<<26)
2699#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2700#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 2701#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
2702#define PIPEA_HLINE_INT_EN (1<<20)
2703#define PIPEA_VBLANK_INT_EN (1<<19)
2704#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2705#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2706#define PLANEA_FLIPDONE_INT_EN (1<<16)
2707
2708#define DPINVGTT 0x7002c /* VLV only */
2709#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2710#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2711#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2712#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2713#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2714#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2715#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2716#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2717#define DPINVGTT_EN_MASK 0xff0000
2718#define CURSORB_INVALID_GTT_STATUS (1<<7)
2719#define CURSORA_INVALID_GTT_STATUS (1<<6)
2720#define SPRITED_INVALID_GTT_STATUS (1<<5)
2721#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2722#define PLANEB_INVALID_GTT_STATUS (1<<3)
2723#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2724#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2725#define PLANEA_INVALID_GTT_STATUS (1<<0)
2726#define DPINVGTT_STATUS_MASK 0xff
2727
585fb111
JB
2728#define DSPARB 0x70030
2729#define DSPARB_CSTART_MASK (0x7f << 7)
2730#define DSPARB_CSTART_SHIFT 7
2731#define DSPARB_BSTART_MASK (0x7f)
2732#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2733#define DSPARB_BEND_SHIFT 9 /* on 855 */
2734#define DSPARB_AEND_SHIFT 0
2735
2736#define DSPFW1 0x70034
0e442c60 2737#define DSPFW_SR_SHIFT 23
0206e353 2738#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2739#define DSPFW_CURSORB_SHIFT 16
d4294342 2740#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2741#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2742#define DSPFW_PLANEB_MASK (0x7f<<8)
2743#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2744#define DSPFW2 0x70038
0e442c60 2745#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2746#define DSPFW_CURSORA_SHIFT 8
d4294342 2747#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2748#define DSPFW3 0x7003c
0e442c60
JB
2749#define DSPFW_HPLL_SR_EN (1<<31)
2750#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2751#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2752#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2753#define DSPFW_HPLL_CURSOR_SHIFT 16
2754#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2755#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2756
12a3c055
GB
2757/* drain latency register values*/
2758#define DRAIN_LATENCY_PRECISION_32 32
2759#define DRAIN_LATENCY_PRECISION_16 16
2760#define VLV_DDL1 0x70050
2761#define DDL_CURSORA_PRECISION_32 (1<<31)
2762#define DDL_CURSORA_PRECISION_16 (0<<31)
2763#define DDL_CURSORA_SHIFT 24
2764#define DDL_PLANEA_PRECISION_32 (1<<7)
2765#define DDL_PLANEA_PRECISION_16 (0<<7)
2766#define VLV_DDL2 0x70054
2767#define DDL_CURSORB_PRECISION_32 (1<<31)
2768#define DDL_CURSORB_PRECISION_16 (0<<31)
2769#define DDL_CURSORB_SHIFT 24
2770#define DDL_PLANEB_PRECISION_32 (1<<7)
2771#define DDL_PLANEB_PRECISION_16 (0<<7)
2772
7662c8bd 2773/* FIFO watermark sizes etc */
0e442c60 2774#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2775#define I915_FIFO_LINE_SIZE 64
2776#define I830_FIFO_LINE_SIZE 32
0e442c60 2777
ceb04246 2778#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2779#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2780#define I965_FIFO_SIZE 512
2781#define I945_FIFO_SIZE 127
7662c8bd 2782#define I915_FIFO_SIZE 95
dff33cfc 2783#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2784#define I830_FIFO_SIZE 95
0e442c60 2785
ceb04246 2786#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2787#define G4X_MAX_WM 0x3f
7662c8bd
SL
2788#define I915_MAX_WM 0x3f
2789
f2b115e6
AJ
2790#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2791#define PINEVIEW_FIFO_LINE_SIZE 64
2792#define PINEVIEW_MAX_WM 0x1ff
2793#define PINEVIEW_DFT_WM 0x3f
2794#define PINEVIEW_DFT_HPLLOFF_WM 0
2795#define PINEVIEW_GUARD_WM 10
2796#define PINEVIEW_CURSOR_FIFO 64
2797#define PINEVIEW_CURSOR_MAX_WM 0x3f
2798#define PINEVIEW_CURSOR_DFT_WM 0
2799#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2800
ceb04246 2801#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2802#define I965_CURSOR_FIFO 64
2803#define I965_CURSOR_MAX_WM 32
2804#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2805
2806/* define the Watermark register on Ironlake */
2807#define WM0_PIPEA_ILK 0x45100
2808#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2809#define WM0_PIPE_PLANE_SHIFT 16
2810#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2811#define WM0_PIPE_SPRITE_SHIFT 8
2812#define WM0_PIPE_CURSOR_MASK (0x1f)
2813
2814#define WM0_PIPEB_ILK 0x45104
d6c892df 2815#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2816#define WM1_LP_ILK 0x45108
2817#define WM1_LP_SR_EN (1<<31)
2818#define WM1_LP_LATENCY_SHIFT 24
2819#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2820#define WM1_LP_FBC_MASK (0xf<<20)
2821#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2822#define WM1_LP_SR_MASK (0x1ff<<8)
2823#define WM1_LP_SR_SHIFT 8
2824#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2825#define WM2_LP_ILK 0x4510c
2826#define WM2_LP_EN (1<<31)
2827#define WM3_LP_ILK 0x45110
2828#define WM3_LP_EN (1<<31)
2829#define WM1S_LP_ILK 0x45120
b840d907
JB
2830#define WM2S_LP_IVB 0x45124
2831#define WM3S_LP_IVB 0x45128
dd8849c8 2832#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2833
2834/* Memory latency timer register */
2835#define MLTR_ILK 0x11222
b79d4990
JB
2836#define MLTR_WM1_SHIFT 0
2837#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2838/* the unit of memory self-refresh latency time is 0.5us */
2839#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2840#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2841#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2842#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2843
2844/* define the fifo size on Ironlake */
2845#define ILK_DISPLAY_FIFO 128
2846#define ILK_DISPLAY_MAXWM 64
2847#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2848#define ILK_CURSOR_FIFO 32
2849#define ILK_CURSOR_MAXWM 16
2850#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2851
2852#define ILK_DISPLAY_SR_FIFO 512
2853#define ILK_DISPLAY_MAX_SRWM 0x1ff
2854#define ILK_DISPLAY_DFT_SRWM 0x3f
2855#define ILK_CURSOR_SR_FIFO 64
2856#define ILK_CURSOR_MAX_SRWM 0x3f
2857#define ILK_CURSOR_DFT_SRWM 8
2858
2859#define ILK_FIFO_LINE_SIZE 64
2860
1398261a
YL
2861/* define the WM info on Sandybridge */
2862#define SNB_DISPLAY_FIFO 128
2863#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2864#define SNB_DISPLAY_DFTWM 8
2865#define SNB_CURSOR_FIFO 32
2866#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2867#define SNB_CURSOR_DFTWM 8
2868
2869#define SNB_DISPLAY_SR_FIFO 512
2870#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2871#define SNB_DISPLAY_DFT_SRWM 0x3f
2872#define SNB_CURSOR_SR_FIFO 64
2873#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2874#define SNB_CURSOR_DFT_SRWM 8
2875
2876#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2877
2878#define SNB_FIFO_LINE_SIZE 64
2879
2880
2881/* the address where we get all kinds of latency value */
2882#define SSKPD 0x5d10
2883#define SSKPD_WM_MASK 0x3f
2884#define SSKPD_WM0_SHIFT 0
2885#define SSKPD_WM1_SHIFT 8
2886#define SSKPD_WM2_SHIFT 16
2887#define SSKPD_WM3_SHIFT 24
2888
2889#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2890#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2891#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2892#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2893#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2894
585fb111
JB
2895/*
2896 * The two pipe frame counter registers are not synchronized, so
2897 * reading a stable value is somewhat tricky. The following code
2898 * should work:
2899 *
2900 * do {
2901 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2902 * PIPE_FRAME_HIGH_SHIFT;
2903 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2904 * PIPE_FRAME_LOW_SHIFT);
2905 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2906 * PIPE_FRAME_HIGH_SHIFT);
2907 * } while (high1 != high2);
2908 * frame = (high1 << 8) | low1;
2909 */
9db4a9c7 2910#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2911#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2912#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2913#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2914#define PIPE_FRAME_LOW_MASK 0xff000000
2915#define PIPE_FRAME_LOW_SHIFT 24
2916#define PIPE_PIXEL_MASK 0x00ffffff
2917#define PIPE_PIXEL_SHIFT 0
9880b7a5 2918/* GM45+ just has to be different */
9db4a9c7
JB
2919#define _PIPEA_FRMCOUNT_GM45 0x70040
2920#define _PIPEA_FLIPCOUNT_GM45 0x70044
2921#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2922
2923/* Cursor A & B regs */
9db4a9c7 2924#define _CURACNTR 0x70080
14b60391
JB
2925/* Old style CUR*CNTR flags (desktop 8xx) */
2926#define CURSOR_ENABLE 0x80000000
2927#define CURSOR_GAMMA_ENABLE 0x40000000
2928#define CURSOR_STRIDE_MASK 0x30000000
2929#define CURSOR_FORMAT_SHIFT 24
2930#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2931#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2932#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2933#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2934#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2935#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2936/* New style CUR*CNTR flags */
2937#define CURSOR_MODE 0x27
585fb111
JB
2938#define CURSOR_MODE_DISABLE 0x00
2939#define CURSOR_MODE_64_32B_AX 0x07
2940#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2941#define MCURSOR_PIPE_SELECT (1 << 28)
2942#define MCURSOR_PIPE_A 0x00
2943#define MCURSOR_PIPE_B (1 << 28)
585fb111 2944#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2945#define _CURABASE 0x70084
2946#define _CURAPOS 0x70088
585fb111
JB
2947#define CURSOR_POS_MASK 0x007FF
2948#define CURSOR_POS_SIGN 0x8000
2949#define CURSOR_X_SHIFT 0
2950#define CURSOR_Y_SHIFT 16
14b60391 2951#define CURSIZE 0x700a0
9db4a9c7
JB
2952#define _CURBCNTR 0x700c0
2953#define _CURBBASE 0x700c4
2954#define _CURBPOS 0x700c8
585fb111 2955
65a21cd6
JB
2956#define _CURBCNTR_IVB 0x71080
2957#define _CURBBASE_IVB 0x71084
2958#define _CURBPOS_IVB 0x71088
2959
9db4a9c7
JB
2960#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2961#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2962#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2963
65a21cd6
JB
2964#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2965#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2966#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2967
585fb111 2968/* Display A control */
9db4a9c7 2969#define _DSPACNTR 0x70180
585fb111
JB
2970#define DISPLAY_PLANE_ENABLE (1<<31)
2971#define DISPLAY_PLANE_DISABLE 0
2972#define DISPPLANE_GAMMA_ENABLE (1<<30)
2973#define DISPPLANE_GAMMA_DISABLE 0
2974#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2975#define DISPPLANE_8BPP (0x2<<26)
2976#define DISPPLANE_15_16BPP (0x4<<26)
2977#define DISPPLANE_16BPP (0x5<<26)
2978#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2979#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2980#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2981#define DISPPLANE_STEREO_ENABLE (1<<25)
2982#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2983#define DISPPLANE_SEL_PIPE_SHIFT 24
2984#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2985#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2986#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2987#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2988#define DISPPLANE_SRC_KEY_DISABLE 0
2989#define DISPPLANE_LINE_DOUBLE (1<<20)
2990#define DISPPLANE_NO_LINE_DOUBLE 0
2991#define DISPPLANE_STEREO_POLARITY_FIRST 0
2992#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2993#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2994#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2995#define _DSPAADDR 0x70184
2996#define _DSPASTRIDE 0x70188
2997#define _DSPAPOS 0x7018C /* reserved */
2998#define _DSPASIZE 0x70190
2999#define _DSPASURF 0x7019C /* 965+ only */
3000#define _DSPATILEOFF 0x701A4 /* 965+ only */
3001
3002#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3003#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3004#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3005#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3006#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3007#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3008#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3009#define DSPLINOFF(plane) DSPADDR(plane)
5eddb70b 3010
446f2545
AR
3011/* Display/Sprite base address macros */
3012#define DISP_BASEADDR_MASK (0xfffff000)
3013#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3014#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3015#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3016 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3017
585fb111
JB
3018/* VBIOS flags */
3019#define SWF00 0x71410
3020#define SWF01 0x71414
3021#define SWF02 0x71418
3022#define SWF03 0x7141c
3023#define SWF04 0x71420
3024#define SWF05 0x71424
3025#define SWF06 0x71428
3026#define SWF10 0x70410
3027#define SWF11 0x70414
3028#define SWF14 0x71420
3029#define SWF30 0x72414
3030#define SWF31 0x72418
3031#define SWF32 0x7241c
3032
3033/* Pipe B */
9db4a9c7
JB
3034#define _PIPEBDSL 0x71000
3035#define _PIPEBCONF 0x71008
3036#define _PIPEBSTAT 0x71024
3037#define _PIPEBFRAMEHIGH 0x71040
3038#define _PIPEBFRAMEPIXEL 0x71044
3039#define _PIPEB_FRMCOUNT_GM45 0x71040
3040#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3041
585fb111
JB
3042
3043/* Display B control */
9db4a9c7 3044#define _DSPBCNTR 0x71180
585fb111
JB
3045#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3046#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3047#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3048#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
3049#define _DSPBADDR 0x71184
3050#define _DSPBSTRIDE 0x71188
3051#define _DSPBPOS 0x7118C
3052#define _DSPBSIZE 0x71190
3053#define _DSPBSURF 0x7119C
3054#define _DSPBTILEOFF 0x711A4
585fb111 3055
b840d907
JB
3056/* Sprite A control */
3057#define _DVSACNTR 0x72180
3058#define DVS_ENABLE (1<<31)
3059#define DVS_GAMMA_ENABLE (1<<30)
3060#define DVS_PIXFORMAT_MASK (3<<25)
3061#define DVS_FORMAT_YUV422 (0<<25)
3062#define DVS_FORMAT_RGBX101010 (1<<25)
3063#define DVS_FORMAT_RGBX888 (2<<25)
3064#define DVS_FORMAT_RGBX161616 (3<<25)
3065#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3066#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3067#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3068#define DVS_YUV_ORDER_YUYV (0<<16)
3069#define DVS_YUV_ORDER_UYVY (1<<16)
3070#define DVS_YUV_ORDER_YVYU (2<<16)
3071#define DVS_YUV_ORDER_VYUY (3<<16)
3072#define DVS_DEST_KEY (1<<2)
3073#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3074#define DVS_TILED (1<<10)
3075#define _DVSALINOFF 0x72184
3076#define _DVSASTRIDE 0x72188
3077#define _DVSAPOS 0x7218c
3078#define _DVSASIZE 0x72190
3079#define _DVSAKEYVAL 0x72194
3080#define _DVSAKEYMSK 0x72198
3081#define _DVSASURF 0x7219c
3082#define _DVSAKEYMAXVAL 0x721a0
3083#define _DVSATILEOFF 0x721a4
3084#define _DVSASURFLIVE 0x721ac
3085#define _DVSASCALE 0x72204
3086#define DVS_SCALE_ENABLE (1<<31)
3087#define DVS_FILTER_MASK (3<<29)
3088#define DVS_FILTER_MEDIUM (0<<29)
3089#define DVS_FILTER_ENHANCING (1<<29)
3090#define DVS_FILTER_SOFTENING (2<<29)
3091#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3092#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3093#define _DVSAGAMC 0x72300
3094
3095#define _DVSBCNTR 0x73180
3096#define _DVSBLINOFF 0x73184
3097#define _DVSBSTRIDE 0x73188
3098#define _DVSBPOS 0x7318c
3099#define _DVSBSIZE 0x73190
3100#define _DVSBKEYVAL 0x73194
3101#define _DVSBKEYMSK 0x73198
3102#define _DVSBSURF 0x7319c
3103#define _DVSBKEYMAXVAL 0x731a0
3104#define _DVSBTILEOFF 0x731a4
3105#define _DVSBSURFLIVE 0x731ac
3106#define _DVSBSCALE 0x73204
3107#define _DVSBGAMC 0x73300
3108
3109#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3110#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3111#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3112#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3113#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3114#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3115#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3116#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3117#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3118#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3119#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
3120
3121#define _SPRA_CTL 0x70280
3122#define SPRITE_ENABLE (1<<31)
3123#define SPRITE_GAMMA_ENABLE (1<<30)
3124#define SPRITE_PIXFORMAT_MASK (7<<25)
3125#define SPRITE_FORMAT_YUV422 (0<<25)
3126#define SPRITE_FORMAT_RGBX101010 (1<<25)
3127#define SPRITE_FORMAT_RGBX888 (2<<25)
3128#define SPRITE_FORMAT_RGBX161616 (3<<25)
3129#define SPRITE_FORMAT_YUV444 (4<<25)
3130#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3131#define SPRITE_CSC_ENABLE (1<<24)
3132#define SPRITE_SOURCE_KEY (1<<22)
3133#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3134#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3135#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3136#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3137#define SPRITE_YUV_ORDER_YUYV (0<<16)
3138#define SPRITE_YUV_ORDER_UYVY (1<<16)
3139#define SPRITE_YUV_ORDER_YVYU (2<<16)
3140#define SPRITE_YUV_ORDER_VYUY (3<<16)
3141#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3142#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3143#define SPRITE_TILED (1<<10)
3144#define SPRITE_DEST_KEY (1<<2)
3145#define _SPRA_LINOFF 0x70284
3146#define _SPRA_STRIDE 0x70288
3147#define _SPRA_POS 0x7028c
3148#define _SPRA_SIZE 0x70290
3149#define _SPRA_KEYVAL 0x70294
3150#define _SPRA_KEYMSK 0x70298
3151#define _SPRA_SURF 0x7029c
3152#define _SPRA_KEYMAX 0x702a0
3153#define _SPRA_TILEOFF 0x702a4
3154#define _SPRA_SCALE 0x70304
3155#define SPRITE_SCALE_ENABLE (1<<31)
3156#define SPRITE_FILTER_MASK (3<<29)
3157#define SPRITE_FILTER_MEDIUM (0<<29)
3158#define SPRITE_FILTER_ENHANCING (1<<29)
3159#define SPRITE_FILTER_SOFTENING (2<<29)
3160#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3161#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3162#define _SPRA_GAMC 0x70400
3163
3164#define _SPRB_CTL 0x71280
3165#define _SPRB_LINOFF 0x71284
3166#define _SPRB_STRIDE 0x71288
3167#define _SPRB_POS 0x7128c
3168#define _SPRB_SIZE 0x71290
3169#define _SPRB_KEYVAL 0x71294
3170#define _SPRB_KEYMSK 0x71298
3171#define _SPRB_SURF 0x7129c
3172#define _SPRB_KEYMAX 0x712a0
3173#define _SPRB_TILEOFF 0x712a4
3174#define _SPRB_SCALE 0x71304
3175#define _SPRB_GAMC 0x71400
3176
3177#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3178#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3179#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3180#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3181#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3182#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3183#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3184#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3185#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3186#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3187#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3188#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3189
585fb111
JB
3190/* VBIOS regs */
3191#define VGACNTRL 0x71400
3192# define VGA_DISP_DISABLE (1 << 31)
3193# define VGA_2X_MODE (1 << 30)
3194# define VGA_PIPE_B_SELECT (1 << 29)
3195
f2b115e6 3196/* Ironlake */
b9055052
ZW
3197
3198#define CPU_VGACNTRL 0x41000
3199
3200#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3201#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3202#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3203#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3204#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3205#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3206#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3207#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3208#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3209
3210/* refresh rate hardware control */
3211#define RR_HW_CTL 0x45300
3212#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3213#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3214
3215#define FDI_PLL_BIOS_0 0x46000
021357ac 3216#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3217#define FDI_PLL_BIOS_1 0x46004
3218#define FDI_PLL_BIOS_2 0x46008
3219#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3220#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3221#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3222
8956c8bb 3223#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3224# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3225# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3226# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3227# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3228
3229#define PCH_3DCGDIS0 0x46020
3230# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3231# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3232
06f37751
EA
3233#define PCH_3DCGDIS1 0x46024
3234# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3235
b9055052
ZW
3236#define FDI_PLL_FREQ_CTL 0x46030
3237#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3238#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3239#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3240
3241
9db4a9c7 3242#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3243#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3244#define TU_SIZE_MASK 0x7e000000
5eddb70b 3245#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3246#define _PIPEA_DATA_N1 0x60034
5eddb70b 3247#define PIPE_DATA_N1_OFFSET 0
b9055052 3248
9db4a9c7 3249#define _PIPEA_DATA_M2 0x60038
5eddb70b 3250#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3251#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3252#define PIPE_DATA_N2_OFFSET 0
b9055052 3253
9db4a9c7 3254#define _PIPEA_LINK_M1 0x60040
5eddb70b 3255#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3256#define _PIPEA_LINK_N1 0x60044
5eddb70b 3257#define PIPE_LINK_N1_OFFSET 0
b9055052 3258
9db4a9c7 3259#define _PIPEA_LINK_M2 0x60048
5eddb70b 3260#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3261#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3262#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3263
3264/* PIPEB timing regs are same start from 0x61000 */
3265
9db4a9c7
JB
3266#define _PIPEB_DATA_M1 0x61030
3267#define _PIPEB_DATA_N1 0x61034
b9055052 3268
9db4a9c7
JB
3269#define _PIPEB_DATA_M2 0x61038
3270#define _PIPEB_DATA_N2 0x6103c
b9055052 3271
9db4a9c7
JB
3272#define _PIPEB_LINK_M1 0x61040
3273#define _PIPEB_LINK_N1 0x61044
b9055052 3274
9db4a9c7
JB
3275#define _PIPEB_LINK_M2 0x61048
3276#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3277
9db4a9c7
JB
3278#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3279#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3280#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3281#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3282#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3283#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3284#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3285#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3286
3287/* CPU panel fitter */
9db4a9c7
JB
3288/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3289#define _PFA_CTL_1 0x68080
3290#define _PFB_CTL_1 0x68880
b9055052 3291#define PF_ENABLE (1<<31)
b1f60b70
ZW
3292#define PF_FILTER_MASK (3<<23)
3293#define PF_FILTER_PROGRAMMED (0<<23)
3294#define PF_FILTER_MED_3x3 (1<<23)
3295#define PF_FILTER_EDGE_ENHANCE (2<<23)
3296#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3297#define _PFA_WIN_SZ 0x68074
3298#define _PFB_WIN_SZ 0x68874
3299#define _PFA_WIN_POS 0x68070
3300#define _PFB_WIN_POS 0x68870
3301#define _PFA_VSCALE 0x68084
3302#define _PFB_VSCALE 0x68884
3303#define _PFA_HSCALE 0x68090
3304#define _PFB_HSCALE 0x68890
3305
3306#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3307#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3308#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3309#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3310#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3311
3312/* legacy palette */
9db4a9c7
JB
3313#define _LGC_PALETTE_A 0x4a000
3314#define _LGC_PALETTE_B 0x4a800
3315#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3316
3317/* interrupts */
3318#define DE_MASTER_IRQ_CONTROL (1 << 31)
3319#define DE_SPRITEB_FLIP_DONE (1 << 29)
3320#define DE_SPRITEA_FLIP_DONE (1 << 28)
3321#define DE_PLANEB_FLIP_DONE (1 << 27)
3322#define DE_PLANEA_FLIP_DONE (1 << 26)
3323#define DE_PCU_EVENT (1 << 25)
3324#define DE_GTT_FAULT (1 << 24)
3325#define DE_POISON (1 << 23)
3326#define DE_PERFORM_COUNTER (1 << 22)
3327#define DE_PCH_EVENT (1 << 21)
3328#define DE_AUX_CHANNEL_A (1 << 20)
3329#define DE_DP_A_HOTPLUG (1 << 19)
3330#define DE_GSE (1 << 18)
3331#define DE_PIPEB_VBLANK (1 << 15)
3332#define DE_PIPEB_EVEN_FIELD (1 << 14)
3333#define DE_PIPEB_ODD_FIELD (1 << 13)
3334#define DE_PIPEB_LINE_COMPARE (1 << 12)
3335#define DE_PIPEB_VSYNC (1 << 11)
3336#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3337#define DE_PIPEA_VBLANK (1 << 7)
3338#define DE_PIPEA_EVEN_FIELD (1 << 6)
3339#define DE_PIPEA_ODD_FIELD (1 << 5)
3340#define DE_PIPEA_LINE_COMPARE (1 << 4)
3341#define DE_PIPEA_VSYNC (1 << 3)
3342#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3343
b1f14ad0
JB
3344/* More Ivybridge lolz */
3345#define DE_ERR_DEBUG_IVB (1<<30)
3346#define DE_GSE_IVB (1<<29)
3347#define DE_PCH_EVENT_IVB (1<<28)
3348#define DE_DP_A_HOTPLUG_IVB (1<<27)
3349#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3350#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3351#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3352#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3353#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3354#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3355#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3356#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3357#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3358#define DE_PIPEA_VBLANK_IVB (1<<0)
3359
7eea1ddf
JB
3360#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3361#define MASTER_INTERRUPT_ENABLE (1<<31)
3362
b9055052
ZW
3363#define DEISR 0x44000
3364#define DEIMR 0x44004
3365#define DEIIR 0x44008
3366#define DEIER 0x4400c
3367
e2a1e2f0
BW
3368/* GT interrupt.
3369 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3370 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3371#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3372#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3373#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3374#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3375#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3376#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3377#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3378#define GT_PIPE_NOTIFY (1 << 4)
3379#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3380#define GT_SYNC_STATUS (1 << 2)
3381#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3382
3383#define GTISR 0x44010
3384#define GTIMR 0x44014
3385#define GTIIR 0x44018
3386#define GTIER 0x4401c
3387
7f8a8569 3388#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3389/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3390#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3391#define ILK_DPARB_GATE (1<<22)
3392#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3393#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3394#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3395#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3396#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3397#define ILK_HDCP_DISABLE (1<<25)
3398#define ILK_eDP_A_DISABLE (1<<24)
3399#define ILK_DESKTOP (1<<23)
7f8a8569 3400#define ILK_DSPCLK_GATE 0x42020
28963a3e 3401#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3402#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3403#define ILK_DPFD_CLK_GATE (1<<7)
3404
b52eb4dc
ZY
3405/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3406#define ILK_CLK_FBC (1<<7)
3407#define ILK_DPFC_DIS1 (1<<8)
3408#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3409
116ac8d2
EA
3410#define IVB_CHICKEN3 0x4200c
3411# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3412# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3413
553bd149
ZW
3414#define DISP_ARB_CTL 0x45000
3415#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3416#define DISP_FBC_WM_DIS (1<<15)
553bd149 3417
e4e0c058 3418/* GEN7 chicken */
d71de14d
KG
3419#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3420# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3421
e4e0c058
ED
3422#define GEN7_L3CNTLREG1 0xB01C
3423#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3424
3425#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3426#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3427
db099c8f
ED
3428/* WaCatErrorRejectionIssue */
3429#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3430#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3431
b9055052
ZW
3432/* PCH */
3433
23e81d69 3434/* south display engine interrupt: IBX */
776ad806
JB
3435#define SDE_AUDIO_POWER_D (1 << 27)
3436#define SDE_AUDIO_POWER_C (1 << 26)
3437#define SDE_AUDIO_POWER_B (1 << 25)
3438#define SDE_AUDIO_POWER_SHIFT (25)
3439#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3440#define SDE_GMBUS (1 << 24)
3441#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3442#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3443#define SDE_AUDIO_HDCP_MASK (3 << 22)
3444#define SDE_AUDIO_TRANSB (1 << 21)
3445#define SDE_AUDIO_TRANSA (1 << 20)
3446#define SDE_AUDIO_TRANS_MASK (3 << 20)
3447#define SDE_POISON (1 << 19)
3448/* 18 reserved */
3449#define SDE_FDI_RXB (1 << 17)
3450#define SDE_FDI_RXA (1 << 16)
3451#define SDE_FDI_MASK (3 << 16)
3452#define SDE_AUXD (1 << 15)
3453#define SDE_AUXC (1 << 14)
3454#define SDE_AUXB (1 << 13)
3455#define SDE_AUX_MASK (7 << 13)
3456/* 12 reserved */
b9055052
ZW
3457#define SDE_CRT_HOTPLUG (1 << 11)
3458#define SDE_PORTD_HOTPLUG (1 << 10)
3459#define SDE_PORTC_HOTPLUG (1 << 9)
3460#define SDE_PORTB_HOTPLUG (1 << 8)
3461#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3462#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3463#define SDE_TRANSB_CRC_DONE (1 << 5)
3464#define SDE_TRANSB_CRC_ERR (1 << 4)
3465#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3466#define SDE_TRANSA_CRC_DONE (1 << 2)
3467#define SDE_TRANSA_CRC_ERR (1 << 1)
3468#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3469#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3470
3471/* south display engine interrupt: CPT/PPT */
3472#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3473#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3474#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3475#define SDE_AUDIO_POWER_SHIFT_CPT 29
3476#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3477#define SDE_AUXD_CPT (1 << 27)
3478#define SDE_AUXC_CPT (1 << 26)
3479#define SDE_AUXB_CPT (1 << 25)
3480#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3481#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3482#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3483#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3484#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2d7b8366
YL
3485#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3486 SDE_PORTD_HOTPLUG_CPT | \
3487 SDE_PORTC_HOTPLUG_CPT | \
3488 SDE_PORTB_HOTPLUG_CPT)
23e81d69
AJ
3489#define SDE_GMBUS_CPT (1 << 17)
3490#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3491#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3492#define SDE_FDI_RXC_CPT (1 << 8)
3493#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3494#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3495#define SDE_FDI_RXB_CPT (1 << 4)
3496#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3497#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3498#define SDE_FDI_RXA_CPT (1 << 0)
3499#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3500 SDE_AUDIO_CP_REQ_B_CPT | \
3501 SDE_AUDIO_CP_REQ_A_CPT)
3502#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3503 SDE_AUDIO_CP_CHG_B_CPT | \
3504 SDE_AUDIO_CP_CHG_A_CPT)
3505#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3506 SDE_FDI_RXB_CPT | \
3507 SDE_FDI_RXA_CPT)
b9055052
ZW
3508
3509#define SDEISR 0xc4000
3510#define SDEIMR 0xc4004
3511#define SDEIIR 0xc4008
3512#define SDEIER 0xc400c
3513
3514/* digital port hotplug */
7fe0b973 3515#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3516#define PORTD_HOTPLUG_ENABLE (1 << 20)
3517#define PORTD_PULSE_DURATION_2ms (0)
3518#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3519#define PORTD_PULSE_DURATION_6ms (2 << 18)
3520#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3521#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3522#define PORTD_HOTPLUG_NO_DETECT (0)
3523#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3524#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3525#define PORTC_HOTPLUG_ENABLE (1 << 12)
3526#define PORTC_PULSE_DURATION_2ms (0)
3527#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3528#define PORTC_PULSE_DURATION_6ms (2 << 10)
3529#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3530#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3531#define PORTC_HOTPLUG_NO_DETECT (0)
3532#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3533#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3534#define PORTB_HOTPLUG_ENABLE (1 << 4)
3535#define PORTB_PULSE_DURATION_2ms (0)
3536#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3537#define PORTB_PULSE_DURATION_6ms (2 << 2)
3538#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3539#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3540#define PORTB_HOTPLUG_NO_DETECT (0)
3541#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3542#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3543
3544#define PCH_GPIOA 0xc5010
3545#define PCH_GPIOB 0xc5014
3546#define PCH_GPIOC 0xc5018
3547#define PCH_GPIOD 0xc501c
3548#define PCH_GPIOE 0xc5020
3549#define PCH_GPIOF 0xc5024
3550
f0217c42
EA
3551#define PCH_GMBUS0 0xc5100
3552#define PCH_GMBUS1 0xc5104
3553#define PCH_GMBUS2 0xc5108
3554#define PCH_GMBUS3 0xc510c
3555#define PCH_GMBUS4 0xc5110
3556#define PCH_GMBUS5 0xc5120
3557
9db4a9c7
JB
3558#define _PCH_DPLL_A 0xc6014
3559#define _PCH_DPLL_B 0xc6018
ee7b9f93 3560#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3561
9db4a9c7 3562#define _PCH_FPA0 0xc6040
c1858123 3563#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3564#define _PCH_FPA1 0xc6044
3565#define _PCH_FPB0 0xc6048
3566#define _PCH_FPB1 0xc604c
ee7b9f93
JB
3567#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3568#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3569
3570#define PCH_DPLL_TEST 0xc606c
3571
3572#define PCH_DREF_CONTROL 0xC6200
3573#define DREF_CONTROL_MASK 0x7fc3
3574#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3575#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3576#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3577#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3578#define DREF_SSC_SOURCE_DISABLE (0<<11)
3579#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3580#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3581#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3582#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3583#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3584#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3585#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3586#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3587#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3588#define DREF_SSC4_DOWNSPREAD (0<<6)
3589#define DREF_SSC4_CENTERSPREAD (1<<6)
3590#define DREF_SSC1_DISABLE (0<<1)
3591#define DREF_SSC1_ENABLE (1<<1)
3592#define DREF_SSC4_DISABLE (0)
3593#define DREF_SSC4_ENABLE (1)
3594
3595#define PCH_RAWCLK_FREQ 0xc6204
3596#define FDL_TP1_TIMER_SHIFT 12
3597#define FDL_TP1_TIMER_MASK (3<<12)
3598#define FDL_TP2_TIMER_SHIFT 10
3599#define FDL_TP2_TIMER_MASK (3<<10)
3600#define RAWCLK_FREQ_MASK 0x3ff
3601
3602#define PCH_DPLL_TMR_CFG 0xc6208
3603
3604#define PCH_SSC4_PARMS 0xc6210
3605#define PCH_SSC4_AUX_PARMS 0xc6214
3606
8db9d77b
ZW
3607#define PCH_DPLL_SEL 0xc7000
3608#define TRANSA_DPLL_ENABLE (1<<3)
3609#define TRANSA_DPLLB_SEL (1<<0)
3610#define TRANSA_DPLLA_SEL 0
3611#define TRANSB_DPLL_ENABLE (1<<7)
3612#define TRANSB_DPLLB_SEL (1<<4)
3613#define TRANSB_DPLLA_SEL (0)
3614#define TRANSC_DPLL_ENABLE (1<<11)
3615#define TRANSC_DPLLB_SEL (1<<8)
3616#define TRANSC_DPLLA_SEL (0)
3617
b9055052
ZW
3618/* transcoder */
3619
9db4a9c7 3620#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3621#define TRANS_HTOTAL_SHIFT 16
3622#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3623#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3624#define TRANS_HBLANK_END_SHIFT 16
3625#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3626#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3627#define TRANS_HSYNC_END_SHIFT 16
3628#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3629#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3630#define TRANS_VTOTAL_SHIFT 16
3631#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3632#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3633#define TRANS_VBLANK_END_SHIFT 16
3634#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3635#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3636#define TRANS_VSYNC_END_SHIFT 16
3637#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3638#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3639
9db4a9c7
JB
3640#define _TRANSA_DATA_M1 0xe0030
3641#define _TRANSA_DATA_N1 0xe0034
3642#define _TRANSA_DATA_M2 0xe0038
3643#define _TRANSA_DATA_N2 0xe003c
3644#define _TRANSA_DP_LINK_M1 0xe0040
3645#define _TRANSA_DP_LINK_N1 0xe0044
3646#define _TRANSA_DP_LINK_M2 0xe0048
3647#define _TRANSA_DP_LINK_N2 0xe004c
3648
b055c8f3
JB
3649/* Per-transcoder DIP controls */
3650
3651#define _VIDEO_DIP_CTL_A 0xe0200
3652#define _VIDEO_DIP_DATA_A 0xe0208
3653#define _VIDEO_DIP_GCP_A 0xe0210
3654
3655#define _VIDEO_DIP_CTL_B 0xe1200
3656#define _VIDEO_DIP_DATA_B 0xe1208
3657#define _VIDEO_DIP_GCP_B 0xe1210
3658
3659#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3660#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3661#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3662
90b107c8
SK
3663#define VLV_VIDEO_DIP_CTL_A 0x60220
3664#define VLV_VIDEO_DIP_DATA_A 0x60208
3665#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3666
3667#define VLV_VIDEO_DIP_CTL_B 0x61170
3668#define VLV_VIDEO_DIP_DATA_B 0x61174
3669#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3670
3671#define VLV_TVIDEO_DIP_CTL(pipe) \
3672 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3673#define VLV_TVIDEO_DIP_DATA(pipe) \
3674 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3675#define VLV_TVIDEO_DIP_GCP(pipe) \
3676 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3677
8c5f5f7c
ED
3678/* Haswell DIP controls */
3679#define HSW_VIDEO_DIP_CTL_A 0x60200
3680#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3681#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3682#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3683#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3684#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3685#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3686#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3687#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3688#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3689#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3690#define HSW_VIDEO_DIP_GCP_A 0x60210
3691
3692#define HSW_VIDEO_DIP_CTL_B 0x61200
3693#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3694#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3695#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3696#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3697#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3698#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3699#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3700#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3701#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3702#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3703#define HSW_VIDEO_DIP_GCP_B 0x61210
3704
3705#define HSW_TVIDEO_DIP_CTL(pipe) \
3706 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3707#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3708 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3709#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3710 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3711#define HSW_TVIDEO_DIP_GCP(pipe) \
3712 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3713
9db4a9c7
JB
3714#define _TRANS_HTOTAL_B 0xe1000
3715#define _TRANS_HBLANK_B 0xe1004
3716#define _TRANS_HSYNC_B 0xe1008
3717#define _TRANS_VTOTAL_B 0xe100c
3718#define _TRANS_VBLANK_B 0xe1010
3719#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3720#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3721
3722#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3723#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3724#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3725#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3726#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3727#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3728#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3729 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3730
3731#define _TRANSB_DATA_M1 0xe1030
3732#define _TRANSB_DATA_N1 0xe1034
3733#define _TRANSB_DATA_M2 0xe1038
3734#define _TRANSB_DATA_N2 0xe103c
3735#define _TRANSB_DP_LINK_M1 0xe1040
3736#define _TRANSB_DP_LINK_N1 0xe1044
3737#define _TRANSB_DP_LINK_M2 0xe1048
3738#define _TRANSB_DP_LINK_N2 0xe104c
3739
3740#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3741#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3742#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3743#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3744#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3745#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3746#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3747#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3748
3749#define _TRANSACONF 0xf0008
3750#define _TRANSBCONF 0xf1008
3751#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3752#define TRANS_DISABLE (0<<31)
3753#define TRANS_ENABLE (1<<31)
3754#define TRANS_STATE_MASK (1<<30)
3755#define TRANS_STATE_DISABLE (0<<30)
3756#define TRANS_STATE_ENABLE (1<<30)
3757#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3758#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3759#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3760#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3761#define TRANS_DP_AUDIO_ONLY (1<<26)
3762#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3763#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3764#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3765#define TRANS_INTERLACED (3<<21)
7c26e5c6 3766#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3767#define TRANS_8BPC (0<<5)
3768#define TRANS_10BPC (1<<5)
3769#define TRANS_6BPC (2<<5)
3770#define TRANS_12BPC (3<<5)
3771
3bcf603f
JB
3772#define _TRANSA_CHICKEN2 0xf0064
3773#define _TRANSB_CHICKEN2 0xf1064
3774#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3775#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3776
291427f5
JB
3777#define SOUTH_CHICKEN1 0xc2000
3778#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3779#define FDIA_PHASE_SYNC_SHIFT_EN 18
3780#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3781#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3782#define SOUTH_CHICKEN2 0xc2004
3783#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3784
9db4a9c7
JB
3785#define _FDI_RXA_CHICKEN 0xc200c
3786#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3787#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3788#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3789#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3790
382b0936
JB
3791#define SOUTH_DSPCLK_GATE_D 0xc2020
3792#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3793
b9055052 3794/* CPU: FDI_TX */
9db4a9c7
JB
3795#define _FDI_TXA_CTL 0x60100
3796#define _FDI_TXB_CTL 0x61100
3797#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3798#define FDI_TX_DISABLE (0<<31)
3799#define FDI_TX_ENABLE (1<<31)
3800#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3801#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3802#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3803#define FDI_LINK_TRAIN_NONE (3<<28)
3804#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3805#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3806#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3807#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3808#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3809#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3810#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3811#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3812/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3813 SNB has different settings. */
3814/* SNB A-stepping */
3815#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3816#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3817#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3818#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3819/* SNB B-stepping */
3820#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3821#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3822#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3823#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3824#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3825#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3826#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3827#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3828#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3829#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3830/* Ironlake: hardwired to 1 */
b9055052 3831#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3832
3833/* Ivybridge has different bits for lolz */
3834#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3835#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3836#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3837#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3838
b9055052 3839/* both Tx and Rx */
c4f9c4c2 3840#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3841#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3842#define FDI_SCRAMBLING_ENABLE (0<<7)
3843#define FDI_SCRAMBLING_DISABLE (1<<7)
3844
3845/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3846#define _FDI_RXA_CTL 0xf000c
3847#define _FDI_RXB_CTL 0xf100c
3848#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3849#define FDI_RX_ENABLE (1<<31)
b9055052 3850/* train, dp width same as FDI_TX */
357555c0
JB
3851#define FDI_FS_ERRC_ENABLE (1<<27)
3852#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3853#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3854#define FDI_8BPC (0<<16)
3855#define FDI_10BPC (1<<16)
3856#define FDI_6BPC (2<<16)
3857#define FDI_12BPC (3<<16)
3858#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3859#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3860#define FDI_RX_PLL_ENABLE (1<<13)
3861#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3862#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3863#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3864#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3865#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3866#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3867/* CPT */
3868#define FDI_AUTO_TRAINING (1<<10)
3869#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3870#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3871#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3872#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3873#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
3874/* LPT */
3875#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3876#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 3877
9db4a9c7
JB
3878#define _FDI_RXA_MISC 0xf0010
3879#define _FDI_RXB_MISC 0xf1010
3880#define _FDI_RXA_TUSIZE1 0xf0030
3881#define _FDI_RXA_TUSIZE2 0xf0038
3882#define _FDI_RXB_TUSIZE1 0xf1030
3883#define _FDI_RXB_TUSIZE2 0xf1038
4acf5186
ED
3884#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3885#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3886#define FDI_RX_FDI_DELAY_90 (0x90<<0)
9db4a9c7
JB
3887#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3888#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3889#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3890
3891/* FDI_RX interrupt register format */
3892#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3893#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3894#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3895#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3896#define FDI_RX_FS_CODE_ERR (1<<6)
3897#define FDI_RX_FE_CODE_ERR (1<<5)
3898#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3899#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3900#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3901#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3902#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3903
9db4a9c7
JB
3904#define _FDI_RXA_IIR 0xf0014
3905#define _FDI_RXA_IMR 0xf0018
3906#define _FDI_RXB_IIR 0xf1014
3907#define _FDI_RXB_IMR 0xf1018
3908#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3909#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3910
3911#define FDI_PLL_CTL_1 0xfe000
3912#define FDI_PLL_CTL_2 0xfe004
3913
b9055052
ZW
3914/* or SDVOB */
3915#define HDMIB 0xe1140
3916#define PORT_ENABLE (1 << 31)
3573c410
PZ
3917#define TRANSCODER(pipe) ((pipe) << 30)
3918#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3919#define TRANSCODER_MASK (1 << 30)
3920#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3921#define COLOR_FORMAT_8bpc (0)
3922#define COLOR_FORMAT_12bpc (3 << 26)
3923#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3924#define SDVO_ENCODING (0)
3925#define TMDS_ENCODING (2 << 10)
3926#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3927/* CPT */
3928#define HDMI_MODE_SELECT (1 << 9)
3929#define DVI_MODE_SELECT (0)
b9055052
ZW
3930#define SDVOB_BORDER_ENABLE (1 << 7)
3931#define AUDIO_ENABLE (1 << 6)
3932#define VSYNC_ACTIVE_HIGH (1 << 4)
3933#define HSYNC_ACTIVE_HIGH (1 << 3)
3934#define PORT_DETECTED (1 << 2)
3935
461ed3ca
ZY
3936/* PCH SDVOB multiplex with HDMIB */
3937#define PCH_SDVOB HDMIB
3938
b9055052
ZW
3939#define HDMIC 0xe1150
3940#define HDMID 0xe1160
3941
3942#define PCH_LVDS 0xe1180
3943#define LVDS_DETECTED (1 << 1)
3944
98364379
SK
3945/* vlv has 2 sets of panel control regs. */
3946#define PIPEA_PP_STATUS 0x61200
3947#define PIPEA_PP_CONTROL 0x61204
3948#define PIPEA_PP_ON_DELAYS 0x61208
3949#define PIPEA_PP_OFF_DELAYS 0x6120c
3950#define PIPEA_PP_DIVISOR 0x61210
3951
3952#define PIPEB_PP_STATUS 0x61300
3953#define PIPEB_PP_CONTROL 0x61304
3954#define PIPEB_PP_ON_DELAYS 0x61308
3955#define PIPEB_PP_OFF_DELAYS 0x6130c
3956#define PIPEB_PP_DIVISOR 0x61310
3957
b9055052
ZW
3958#define PCH_PP_STATUS 0xc7200
3959#define PCH_PP_CONTROL 0xc7204
4a655f04 3960#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3961#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3962#define EDP_FORCE_VDD (1 << 3)
3963#define EDP_BLC_ENABLE (1 << 2)
3964#define PANEL_POWER_RESET (1 << 1)
3965#define PANEL_POWER_OFF (0 << 0)
3966#define PANEL_POWER_ON (1 << 0)
3967#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3968#define PANEL_PORT_SELECT_MASK (3 << 30)
3969#define PANEL_PORT_SELECT_LVDS (0 << 30)
3970#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3971#define EDP_PANEL (1 << 30)
f01eca2e
KP
3972#define PANEL_PORT_SELECT_DPC (2 << 30)
3973#define PANEL_PORT_SELECT_DPD (3 << 30)
3974#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3975#define PANEL_POWER_UP_DELAY_SHIFT 16
3976#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3977#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3978
b9055052 3979#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3980#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3981#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3982#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3983#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3984
b9055052 3985#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3986#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3987#define PP_REFERENCE_DIVIDER_SHIFT 8
3988#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3989#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3990
5eb08b69
ZW
3991#define PCH_DP_B 0xe4100
3992#define PCH_DPB_AUX_CH_CTL 0xe4110
3993#define PCH_DPB_AUX_CH_DATA1 0xe4114
3994#define PCH_DPB_AUX_CH_DATA2 0xe4118
3995#define PCH_DPB_AUX_CH_DATA3 0xe411c
3996#define PCH_DPB_AUX_CH_DATA4 0xe4120
3997#define PCH_DPB_AUX_CH_DATA5 0xe4124
3998
3999#define PCH_DP_C 0xe4200
4000#define PCH_DPC_AUX_CH_CTL 0xe4210
4001#define PCH_DPC_AUX_CH_DATA1 0xe4214
4002#define PCH_DPC_AUX_CH_DATA2 0xe4218
4003#define PCH_DPC_AUX_CH_DATA3 0xe421c
4004#define PCH_DPC_AUX_CH_DATA4 0xe4220
4005#define PCH_DPC_AUX_CH_DATA5 0xe4224
4006
4007#define PCH_DP_D 0xe4300
4008#define PCH_DPD_AUX_CH_CTL 0xe4310
4009#define PCH_DPD_AUX_CH_DATA1 0xe4314
4010#define PCH_DPD_AUX_CH_DATA2 0xe4318
4011#define PCH_DPD_AUX_CH_DATA3 0xe431c
4012#define PCH_DPD_AUX_CH_DATA4 0xe4320
4013#define PCH_DPD_AUX_CH_DATA5 0xe4324
4014
8db9d77b
ZW
4015/* CPT */
4016#define PORT_TRANS_A_SEL_CPT 0
4017#define PORT_TRANS_B_SEL_CPT (1<<29)
4018#define PORT_TRANS_C_SEL_CPT (2<<29)
4019#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4020#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
4021
4022#define TRANS_DP_CTL_A 0xe0300
4023#define TRANS_DP_CTL_B 0xe1300
4024#define TRANS_DP_CTL_C 0xe2300
5eddb70b 4025#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
4026#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4027#define TRANS_DP_PORT_SEL_B (0<<29)
4028#define TRANS_DP_PORT_SEL_C (1<<29)
4029#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4030#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4031#define TRANS_DP_PORT_SEL_MASK (3<<29)
4032#define TRANS_DP_AUDIO_ONLY (1<<26)
4033#define TRANS_DP_ENH_FRAMING (1<<18)
4034#define TRANS_DP_8BPC (0<<9)
4035#define TRANS_DP_10BPC (1<<9)
4036#define TRANS_DP_6BPC (2<<9)
4037#define TRANS_DP_12BPC (3<<9)
220cad3c 4038#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4039#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4040#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4041#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4042#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4043#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4044
4045/* SNB eDP training params */
4046/* SNB A-stepping */
4047#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4048#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4049#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4050#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4051/* SNB B-stepping */
3c5a62b5
YL
4052#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4053#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4054#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4055#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4056#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4057#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4058
1a2eb460
KP
4059/* IVB */
4060#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4061#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4062#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4063#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4064#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4065#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4066#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4067
4068/* legacy values */
4069#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4070#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4071#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4072#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4073#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4074
4075#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4076
cae5852d 4077#define FORCEWAKE 0xA18C
575155a9
JB
4078#define FORCEWAKE_VLV 0x1300b0
4079#define FORCEWAKE_ACK_VLV 0x1300b4
e7911c48 4080#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4081#define FORCEWAKE_ACK 0x130090
8d715f00
KP
4082#define FORCEWAKE_MT 0xa188 /* multi-threaded */
4083#define FORCEWAKE_MT_ACK 0x130040
4084#define ECOBUS 0xa180
4085#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4086
dd202c6d
BW
4087#define GTFIFODBG 0x120000
4088#define GT_FIFO_CPU_ERROR_MASK 7
4089#define GT_FIFO_OVFERR (1<<2)
4090#define GT_FIFO_IAWRERR (1<<1)
4091#define GT_FIFO_IARDERR (1<<0)
4092
91355834 4093#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4094#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4095
80e829fa
DV
4096#define GEN6_UCGCTL1 0x9400
4097# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4098# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4099
406478dc 4100#define GEN6_UCGCTL2 0x9404
0f846f81 4101# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4102# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4103# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4104# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4105# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4106
e3f33d46
JB
4107#define GEN7_UCGCTL4 0x940c
4108#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4109
3b8d8d91 4110#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4111#define GEN6_TURBO_DISABLE (1<<31)
4112#define GEN6_FREQUENCY(x) ((x)<<25)
4113#define GEN6_OFFSET(x) ((x)<<19)
4114#define GEN6_AGGRESSIVE_TURBO (0<<15)
4115#define GEN6_RC_VIDEO_FREQ 0xA00C
4116#define GEN6_RC_CONTROL 0xA090
4117#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4118#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4119#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4120#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4121#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4122#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4123#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4124#define GEN6_RP_DOWN_TIMEOUT 0xA010
4125#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4126#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
4127#define GEN6_CAGF_SHIFT 8
4128#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
4129#define GEN6_RP_CONTROL 0xA024
4130#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4131#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4132#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4133#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4134#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4135#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4136#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4137#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4138#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4139#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4140#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4141#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4142#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4143#define GEN6_RP_UP_THRESHOLD 0xA02C
4144#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4145#define GEN6_RP_CUR_UP_EI 0xA050
4146#define GEN6_CURICONT_MASK 0xffffff
4147#define GEN6_RP_CUR_UP 0xA054
4148#define GEN6_CURBSYTAVG_MASK 0xffffff
4149#define GEN6_RP_PREV_UP 0xA058
4150#define GEN6_RP_CUR_DOWN_EI 0xA05C
4151#define GEN6_CURIAVG_MASK 0xffffff
4152#define GEN6_RP_CUR_DOWN 0xA060
4153#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4154#define GEN6_RP_UP_EI 0xA068
4155#define GEN6_RP_DOWN_EI 0xA06C
4156#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4157#define GEN6_RC_STATE 0xA094
4158#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4159#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4160#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4161#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4162#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4163#define GEN6_RC_SLEEP 0xA0B0
4164#define GEN6_RC1e_THRESHOLD 0xA0B4
4165#define GEN6_RC6_THRESHOLD 0xA0B8
4166#define GEN6_RC6p_THRESHOLD 0xA0BC
4167#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4168#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4169
4170#define GEN6_PMISR 0x44020
4912d041 4171#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4172#define GEN6_PMIIR 0x44028
4173#define GEN6_PMIER 0x4402C
4174#define GEN6_PM_MBOX_EVENT (1<<25)
4175#define GEN6_PM_THERMAL_EVENT (1<<24)
4176#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4177#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4178#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4179#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4180#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4181#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4182 GEN6_PM_RP_DOWN_THRESHOLD | \
4183 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4184
cce66a28
BW
4185#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4186#define GEN6_GT_GFX_RC6 0x138108
4187#define GEN6_GT_GFX_RC6p 0x13810C
4188#define GEN6_GT_GFX_RC6pp 0x138110
4189
8fd26859
CW
4190#define GEN6_PCODE_MAILBOX 0x138124
4191#define GEN6_PCODE_READY (1<<31)
a6044e23 4192#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4193#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4194#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 4195#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4196#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 4197
4d85529d
BW
4198#define GEN6_GT_CORE_STATUS 0x138060
4199#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4200#define GEN6_RCn_MASK 7
4201#define GEN6_RC0 0
4202#define GEN6_RC3 2
4203#define GEN6_RC6 3
4204#define GEN6_RC7 4
4205
e3689190
BW
4206#define GEN7_MISCCPCTL (0x9424)
4207#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4208
4209/* IVYBRIDGE DPF */
4210#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4211#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4212#define GEN7_PARITY_ERROR_VALID (1<<13)
4213#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4214#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4215#define GEN7_PARITY_ERROR_ROW(reg) \
4216 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4217#define GEN7_PARITY_ERROR_BANK(reg) \
4218 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4219#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4220 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4221#define GEN7_L3CDERRST1_ENABLE (1<<7)
4222
b9524a1e
BW
4223#define GEN7_L3LOG_BASE 0xB070
4224#define GEN7_L3LOG_SIZE 0x80
4225
e0dac65e
WF
4226#define G4X_AUD_VID_DID 0x62020
4227#define INTEL_AUDIO_DEVCL 0x808629FB
4228#define INTEL_AUDIO_DEVBLC 0x80862801
4229#define INTEL_AUDIO_DEVCTG 0x80862802
4230
4231#define G4X_AUD_CNTL_ST 0x620B4
4232#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4233#define G4X_ELDV_DEVCTG (1 << 14)
4234#define G4X_ELD_ADDR (0xf << 5)
4235#define G4X_ELD_ACK (1 << 4)
4236#define G4X_HDMIW_HDMIEDID 0x6210C
4237
1202b4c6
WF
4238#define IBX_HDMIW_HDMIEDID_A 0xE2050
4239#define IBX_AUD_CNTL_ST_A 0xE20B4
4240#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4241#define IBX_ELD_ADDRESS (0x1f << 5)
4242#define IBX_ELD_ACK (1 << 4)
4243#define IBX_AUD_CNTL_ST2 0xE20C0
4244#define IBX_ELD_VALIDB (1 << 0)
4245#define IBX_CP_READYB (1 << 1)
4246
4247#define CPT_HDMIW_HDMIEDID_A 0xE5050
4248#define CPT_AUD_CNTL_ST_A 0xE50B4
4249#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4250
ae662d31
EA
4251/* These are the 4 32-bit write offset registers for each stream
4252 * output buffer. It determines the offset from the
4253 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4254 */
4255#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4256
b6daa025
WF
4257#define IBX_AUD_CONFIG_A 0xe2000
4258#define CPT_AUD_CONFIG_A 0xe5000
4259#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4260#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4261#define AUD_CONFIG_UPPER_N_SHIFT 20
4262#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4263#define AUD_CONFIG_LOWER_N_SHIFT 4
4264#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4265#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4266#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4267#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4268
9eb3a752
ED
4269/* HSW Power Wells */
4270#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4271#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4272#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4273#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4274#define HSW_PWR_WELL_ENABLE (1<<31)
4275#define HSW_PWR_WELL_STATE (1<<30)
4276#define HSW_PWR_WELL_CTL5 0x45410
4277#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4278#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4279#define HSW_PWR_WELL_FORCE_ON (1<<19)
4280#define HSW_PWR_WELL_CTL6 0x45414
4281
e7e104c3
ED
4282/* Per-pipe DDI Function Control */
4283#define PIPE_DDI_FUNC_CTL_A 0x60400
4284#define PIPE_DDI_FUNC_CTL_B 0x61400
4285#define PIPE_DDI_FUNC_CTL_C 0x62400
4286#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4287#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4288 PIPE_DDI_FUNC_CTL_A, \
4289 PIPE_DDI_FUNC_CTL_B)
4290#define PIPE_DDI_FUNC_ENABLE (1<<31)
4291/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4c3c115a 4292#define PIPE_DDI_PORT_MASK (7<<28)
e7e104c3
ED
4293#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4294#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4295#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4296#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4297#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4298#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4299#define PIPE_DDI_BPC_8 (0<<20)
4300#define PIPE_DDI_BPC_10 (1<<20)
4301#define PIPE_DDI_BPC_6 (2<<20)
4302#define PIPE_DDI_BPC_12 (3<<20)
4303#define PIPE_DDI_BFI_ENABLE (1<<4)
4304#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4305#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4306#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4307
0e87f667
ED
4308/* DisplayPort Transport Control */
4309#define DP_TP_CTL_A 0x64040
4310#define DP_TP_CTL_B 0x64140
4311#define DP_TP_CTL(port) _PORT(port, \
4312 DP_TP_CTL_A, \
4313 DP_TP_CTL_B)
4314#define DP_TP_CTL_ENABLE (1<<31)
4315#define DP_TP_CTL_MODE_SST (0<<27)
4316#define DP_TP_CTL_MODE_MST (1<<27)
4317#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4318#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4319#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4320#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4321#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4322#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4323
e411b2c1
ED
4324/* DisplayPort Transport Status */
4325#define DP_TP_STATUS_A 0x64044
4326#define DP_TP_STATUS_B 0x64144
4327#define DP_TP_STATUS(port) _PORT(port, \
4328 DP_TP_STATUS_A, \
4329 DP_TP_STATUS_B)
4330#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4331
03f896a1
ED
4332/* DDI Buffer Control */
4333#define DDI_BUF_CTL_A 0x64000
4334#define DDI_BUF_CTL_B 0x64100
4335#define DDI_BUF_CTL(port) _PORT(port, \
4336 DDI_BUF_CTL_A, \
4337 DDI_BUF_CTL_B)
4338#define DDI_BUF_CTL_ENABLE (1<<31)
4339#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4340#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4341#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4342#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4343#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4344#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4345#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4346#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4347#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4348#define DDI_BUF_EMP_MASK (0xf<<24)
4349#define DDI_BUF_IS_IDLE (1<<7)
4350#define DDI_PORT_WIDTH_X1 (0<<1)
4351#define DDI_PORT_WIDTH_X2 (1<<1)
4352#define DDI_PORT_WIDTH_X4 (3<<1)
4353#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4354
bb879a44
ED
4355/* DDI Buffer Translations */
4356#define DDI_BUF_TRANS_A 0x64E00
4357#define DDI_BUF_TRANS_B 0x64E60
4358#define DDI_BUF_TRANS(port) _PORT(port, \
4359 DDI_BUF_TRANS_A, \
4360 DDI_BUF_TRANS_B)
4361
7501a4d8
ED
4362/* Sideband Interface (SBI) is programmed indirectly, via
4363 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4364 * which contains the payload */
4365#define SBI_ADDR 0xC6000
4366#define SBI_DATA 0xC6004
4367#define SBI_CTL_STAT 0xC6008
4368#define SBI_CTL_OP_CRRD (0x6<<8)
4369#define SBI_CTL_OP_CRWR (0x7<<8)
4370#define SBI_RESPONSE_FAIL (0x1<<1)
4371#define SBI_RESPONSE_SUCCESS (0x0<<1)
4372#define SBI_BUSY (0x1<<0)
4373#define SBI_READY (0x0<<0)
52f025ef 4374
ccf1c867
ED
4375/* SBI offsets */
4376#define SBI_SSCDIVINTPHASE6 0x0600
4377#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4378#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4379#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4380#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4381#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4382#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4383#define SBI_SSCCTL 0x020c
4384#define SBI_SSCCTL6 0x060C
4385#define SBI_SSCCTL_DISABLE (1<<0)
4386#define SBI_SSCAUXDIV6 0x0610
4387#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4388#define SBI_DBUFF0 0x2a00
4389
52f025ef
ED
4390/* LPT PIXCLK_GATE */
4391#define PIXCLK_GATE 0xC6020
4392#define PIXCLK_GATE_UNGATE 1<<0
4393#define PIXCLK_GATE_GATE 0<<0
4394
e93ea06a
ED
4395/* SPLL */
4396#define SPLL_CTL 0x46020
4397#define SPLL_PLL_ENABLE (1<<31)
4398#define SPLL_PLL_SCC (1<<28)
4399#define SPLL_PLL_NON_SCC (2<<28)
4400#define SPLL_PLL_FREQ_810MHz (0<<26)
4401#define SPLL_PLL_FREQ_1350MHz (1<<26)
4402
4dffc404
ED
4403/* WRPLL */
4404#define WRPLL_CTL1 0x46040
4405#define WRPLL_CTL2 0x46060
4406#define WRPLL_PLL_ENABLE (1<<31)
4407#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4408#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4409#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f
ED
4410/* WRPLL divider programming */
4411#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4412#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4413#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4414
fec9181c
ED
4415/* Port clock selection */
4416#define PORT_CLK_SEL_A 0x46100
4417#define PORT_CLK_SEL_B 0x46104
4418#define PORT_CLK_SEL(port) _PORT(port, \
4419 PORT_CLK_SEL_A, \
4420 PORT_CLK_SEL_B)
4421#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4422#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4423#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4424#define PORT_CLK_SEL_SPLL (3<<29)
4425#define PORT_CLK_SEL_WRPLL1 (4<<29)
4426#define PORT_CLK_SEL_WRPLL2 (5<<29)
4427
4428/* Pipe clock selection */
4429#define PIPE_CLK_SEL_A 0x46140
4430#define PIPE_CLK_SEL_B 0x46144
4431#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4432 PIPE_CLK_SEL_A, \
4433 PIPE_CLK_SEL_B)
4434/* For each pipe, we need to select the corresponding port clock */
4435#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4436#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4437
90e8d31c
ED
4438/* LCPLL Control */
4439#define LCPLL_CTL 0x130040
4440#define LCPLL_PLL_DISABLE (1<<31)
4441#define LCPLL_PLL_LOCK (1<<30)
4442#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4443#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4444
69e94b7e
ED
4445/* Pipe WM_LINETIME - watermark line time */
4446#define PIPE_WM_LINETIME_A 0x45270
4447#define PIPE_WM_LINETIME_B 0x45274
4448#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4449 PIPE_WM_LINETIME_A, \
e486fad9 4450 PIPE_WM_LINETIME_B)
69e94b7e
ED
4451#define PIPE_WM_LINETIME_MASK (0x1ff)
4452#define PIPE_WM_LINETIME_TIME(x) ((x))
4453#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4454#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4455
4456/* SFUSE_STRAP */
4457#define SFUSE_STRAP 0xc2014
4458#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4459#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4460#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4461
1544d9d5
ED
4462#define WM_DBG 0x45280
4463#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4464#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4465#define WM_DBG_DISALLOW_SPRITE (1<<2)
4466
585fb111 4467#endif /* _I915_REG_H_ */
This page took 0.526889 seconds and 5 git commands to generate.