Merge tag 'topic/drm-misc-2015-07-28' into drm-intel-next-queued
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
465c120c
MR
75};
76
3d7d6510
MR
77/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
6b383a7f 82static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 83
f1f644dc 84static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 85 struct intel_crtc_state *pipe_config);
18442d08 86static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 87 struct intel_crtc_state *pipe_config);
f1f644dc 88
eb1bfe80
JB
89static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
5b18e57c
DV
93static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 95static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
96 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
29407aab 98static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
99static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 101static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 102 const struct intel_crtc_state *pipe_config);
d288f65f 103static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 104 const struct intel_crtc_state *pipe_config);
613d2b27
ML
105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
043e9bda 111static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 112
79e53945 113typedef struct {
0206e353 114 int min, max;
79e53945
JB
115} intel_range_t;
116
117typedef struct {
0206e353
AJ
118 int dot_limit;
119 int p2_slow, p2_fast;
79e53945
JB
120} intel_p2_t;
121
d4906093
ML
122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
0206e353
AJ
124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
d4906093 126};
79e53945 127
d2acd215
DV
128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
021357ac
CW
138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
8b99e68c
CW
141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
021357ac
CW
146}
147
5d536e28 148static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 149 .dot = { .min = 25000, .max = 350000 },
9c333719 150 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 151 .n = { .min = 2, .max = 16 },
0206e353
AJ
152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
159};
160
5d536e28
DV
161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
9c333719 163 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 164 .n = { .min = 2, .max = 16 },
5d536e28
DV
165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
e4b36699 174static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 175 .dot = { .min = 25000, .max = 350000 },
9c333719 176 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 177 .n = { .min = 2, .max = 16 },
0206e353
AJ
178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
e4b36699 185};
273e27ca 186
e4b36699 187static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
211};
212
273e27ca 213
e4b36699 214static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
044c7c41 226 },
e4b36699
KP
227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
044c7c41 253 },
e4b36699
KP
254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
044c7c41 267 },
e4b36699
KP
268};
269
f2b115e6 270static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 273 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
273e27ca 276 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
283};
284
f2b115e6 285static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
296};
297
273e27ca
EA
298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
b91ad0ec 303static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
314};
315
b91ad0ec 316static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
340};
341
273e27ca 342/* LVDS 100mhz refclk limits. */
b91ad0ec 343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
0206e353 351 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
0206e353 364 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
367};
368
dc730512 369static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 377 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 378 .n = { .min = 1, .max = 7 },
a0c4da24
JB
379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
b99ab663 381 .p1 = { .min = 2, .max = 3 },
5fdc9c49 382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
383};
384
ef9348c8
CML
385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 393 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
5ab7b0b7
ID
401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
e6292556 404 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
cdba954e
ACO
413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
fc596660 416 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
417}
418
e0638cdf
PZ
419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
4093561b 422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 423{
409ee761 424 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
425 struct intel_encoder *encoder;
426
409ee761 427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
d0737e1d
ACO
434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
a93e255f
ACO
440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
d0737e1d 442{
a93e255f 443 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 444 struct drm_connector *connector;
a93e255f 445 struct drm_connector_state *connector_state;
d0737e1d 446 struct intel_encoder *encoder;
a93e255f
ACO
447 int i, num_connectors = 0;
448
da3ced29 449 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
d0737e1d 454
a93e255f
ACO
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
d0737e1d 457 return true;
a93e255f
ACO
458 }
459
460 WARN_ON(num_connectors == 0);
d0737e1d
ACO
461
462 return false;
463}
464
a93e255f
ACO
465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 467{
a93e255f 468 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 469 const intel_limit_t *limit;
b91ad0ec 470
a93e255f 471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 472 if (intel_is_dual_link_lvds(dev)) {
1b894b59 473 if (refclk == 100000)
b91ad0ec
ZW
474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
1b894b59 478 if (refclk == 100000)
b91ad0ec
ZW
479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
c6bb3538 483 } else
b91ad0ec 484 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
485
486 return limit;
487}
488
a93e255f
ACO
489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 491{
a93e255f 492 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
493 const intel_limit_t *limit;
494
a93e255f 495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 496 if (intel_is_dual_link_lvds(dev))
e4b36699 497 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 498 else
e4b36699 499 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 502 limit = &intel_limits_g4x_hdmi;
a93e255f 503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 504 limit = &intel_limits_g4x_sdvo;
044c7c41 505 } else /* The option is for other outputs */
e4b36699 506 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
507
508 return limit;
509}
510
a93e255f
ACO
511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 513{
a93e255f 514 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
515 const intel_limit_t *limit;
516
5ab7b0b7
ID
517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
a93e255f 520 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 521 else if (IS_G4X(dev)) {
a93e255f 522 limit = intel_g4x_limit(crtc_state);
f2b115e6 523 } else if (IS_PINEVIEW(dev)) {
a93e255f 524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 525 limit = &intel_limits_pineview_lvds;
2177832f 526 else
f2b115e6 527 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
a0c4da24 530 } else if (IS_VALLEYVIEW(dev)) {
dc730512 531 limit = &intel_limits_vlv;
a6c45cf0 532 } else if (!IS_GEN2(dev)) {
a93e255f 533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
79e53945 537 } else {
a93e255f 538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 539 limit = &intel_limits_i8xx_lvds;
a93e255f 540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 541 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
542 else
543 limit = &intel_limits_i8xx_dac;
79e53945
JB
544 }
545 return limit;
546}
547
dccbea3b
ID
548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
f2b115e6 556/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 558{
2177832f
SL
559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
ed5ca77e 561 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 562 return 0;
fb03ac01
VS
563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
565
566 return clock->dot;
2177832f
SL
567}
568
7429e9d4
DV
569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
dccbea3b 574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 575{
7429e9d4 576 clock->m = i9xx_dpll_compute_m(clock);
79e53945 577 clock->p = clock->p1 * clock->p2;
ed5ca77e 578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 579 return 0;
fb03ac01
VS
580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
582
583 return clock->dot;
79e53945
JB
584}
585
dccbea3b 586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 591 return 0;
589eca67
ID
592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
594
595 return clock->dot / 5;
589eca67
ID
596}
597
dccbea3b 598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 603 return 0;
ef9348c8
CML
604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
607
608 return clock->dot / 5;
ef9348c8
CML
609}
610
7c04d1d9 611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
1b894b59
CW
617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
79e53945 620{
f01b7962
VS
621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
79e53945 623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 624 INTELPllInvalid("p1 out of range\n");
79e53945 625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 626 INTELPllInvalid("m2 out of range\n");
79e53945 627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 628 INTELPllInvalid("m1 out of range\n");
f01b7962 629
5ab7b0b7 630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
5ab7b0b7 634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
79e53945 641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 642 INTELPllInvalid("vco out of range\n");
79e53945
JB
643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 647 INTELPllInvalid("dot out of range\n");
79e53945
JB
648
649 return true;
650}
651
3b1429d9
VS
652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
79e53945 656{
3b1429d9 657 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 658
a93e255f 659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 660 /*
a210b028
DV
661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
79e53945 664 */
1974cad0 665 if (intel_is_dual_link_lvds(dev))
3b1429d9 666 return limit->p2.p2_fast;
79e53945 667 else
3b1429d9 668 return limit->p2.p2_slow;
79e53945
JB
669 } else {
670 if (target < limit->p2.dot_limit)
3b1429d9 671 return limit->p2.p2_slow;
79e53945 672 else
3b1429d9 673 return limit->p2.p2_fast;
79e53945 674 }
3b1429d9
VS
675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
79e53945 686
0206e353 687 memset(best_clock, 0, sizeof(*best_clock));
79e53945 688
3b1429d9
VS
689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
42158660
ZY
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 695 if (clock.m2 >= clock.m1)
42158660
ZY
696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
701 int this_err;
702
dccbea3b 703 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
706 continue;
707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
724static bool
a93e255f
ACO
725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
ee9300bb
DV
727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
79e53945 729{
3b1429d9 730 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 731 intel_clock_t clock;
79e53945
JB
732 int err = target;
733
0206e353 734 memset(best_clock, 0, sizeof(*best_clock));
79e53945 735
3b1429d9
VS
736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
42158660
ZY
738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
746 int this_err;
747
dccbea3b 748 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
79e53945 751 continue;
cec2f356
SP
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
79e53945
JB
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
d4906093 769static bool
a93e255f
ACO
770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
ee9300bb
DV
772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
d4906093 774{
3b1429d9 775 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
776 intel_clock_t clock;
777 int max_n;
3b1429d9 778 bool found = false;
6ba770dc
AJ
779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
781
782 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
d4906093 786 max_n = limit->n.max;
f77f13e2 787 /* based on hardware requirement, prefer smaller n to precision */
d4906093 788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 789 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
dccbea3b 798 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
d4906093 801 continue;
1b894b59
CW
802
803 this_err = abs(clock.dot - target);
d4906093
ML
804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
2c07245f
ZW
814 return found;
815}
816
d5dd62bd
ID
817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
9ca3ba01
ID
827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
24be4e46
ID
837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
d5dd62bd
ID
840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
a0c4da24 857static bool
a93e255f
ACO
858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
ee9300bb
DV
860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
a0c4da24 862{
a93e255f 863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 864 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 865 intel_clock_t clock;
69e4f900 866 unsigned int bestppm = 1000000;
27e639bf
VS
867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 869 bool found = false;
a0c4da24 870
6b4bf1c4
VS
871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
874
875 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 880 clock.p = clock.p1 * clock.p2;
a0c4da24 881 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 883 unsigned int ppm;
69e4f900 884
6b4bf1c4
VS
885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
887
dccbea3b 888 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 889
f01b7962
VS
890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
43b0ac53
VS
892 continue;
893
d5dd62bd
ID
894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
6b4bf1c4 899
d5dd62bd
ID
900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
a0c4da24
JB
903 }
904 }
905 }
906 }
a0c4da24 907
49e497ef 908 return found;
a0c4da24 909}
a4fc5ed6 910
ef9348c8 911static bool
a93e255f
ACO
912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
ef9348c8
CML
914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
a93e255f 917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 918 struct drm_device *dev = crtc->base.dev;
9ca3ba01 919 unsigned int best_error_ppm;
ef9348c8
CML
920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 925 best_error_ppm = 1000000;
ef9348c8
CML
926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 939 unsigned int error_ppm;
ef9348c8
CML
940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
dccbea3b 951 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
9ca3ba01
ID
956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
ef9348c8
CML
963 }
964 }
965
966 return found;
967}
968
5ab7b0b7
ID
969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
20ddf665
VS
978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
241bfc38 985 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
986 * as Haswell has gained clock readout/fastboot support.
987 *
66e514c1 988 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 989 * properly reconstruct framebuffers.
c3d1f436
MR
990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
20ddf665 994 */
c3d1f436 995 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 996 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
997}
998
a5c961d1
PZ
999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
6e3c9717 1005 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1006}
1007
fbf49ea2
VS
1008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1021 msleep(5);
fbf49ea2
VS
1022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
ab7ad7f6
KP
1027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1029 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
ab7ad7f6
KP
1035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
58e10eb9 1041 *
9d0498a2 1042 */
575f7ab7 1043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1044{
575f7ab7 1045 struct drm_device *dev = crtc->base.dev;
9d0498a2 1046 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1048 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1049
1050 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1051 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1052
1053 /* Wait for the Pipe State to go off */
58e10eb9
CW
1054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
284637d9 1056 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1057 } else {
ab7ad7f6 1058 /* Wait for the display line to settle */
fbf49ea2 1059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1060 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1061 }
79e53945
JB
1062}
1063
b0ea7d37
DL
1064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
c36346e3 1076 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1077 switch (port->port) {
c36346e3
DL
1078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
eba905b2 1091 switch (port->port) {
c36346e3
DL
1092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
1101 default:
1102 return true;
1103 }
b0ea7d37
DL
1104 }
1105
1106 return I915_READ(SDEISR) & bit;
1107}
1108
b24e7179
JB
1109static const char *state_string(bool enabled)
1110{
1111 return enabled ? "on" : "off";
1112}
1113
1114/* Only for pre-ILK configs */
55607e8a
DV
1115void assert_pll(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
b24e7179
JB
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
1121
1122 reg = DPLL(pipe);
1123 val = I915_READ(reg);
1124 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1125 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1126 "PLL state assertion failure (expected %s, current %s)\n",
1127 state_string(state), state_string(cur_state));
1128}
b24e7179 1129
23538ef1
JN
1130/* XXX: the dsi pll is shared between MIPI DSI ports */
1131static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1132{
1133 u32 val;
1134 bool cur_state;
1135
a580516d 1136 mutex_lock(&dev_priv->sb_lock);
23538ef1 1137 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1138 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1139
1140 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1141 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1142 "DSI PLL state assertion failure (expected %s, current %s)\n",
1143 state_string(state), state_string(cur_state));
1144}
1145#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1146#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1147
55607e8a 1148struct intel_shared_dpll *
e2b78267
DV
1149intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1150{
1151 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1152
6e3c9717 1153 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1154 return NULL;
1155
6e3c9717 1156 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1157}
1158
040484af 1159/* For ILK+ */
55607e8a
DV
1160void assert_shared_dpll(struct drm_i915_private *dev_priv,
1161 struct intel_shared_dpll *pll,
1162 bool state)
040484af 1163{
040484af 1164 bool cur_state;
5358901f 1165 struct intel_dpll_hw_state hw_state;
040484af 1166
92b27b08 1167 if (WARN (!pll,
46edb027 1168 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1169 return;
ee7b9f93 1170
5358901f 1171 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1172 I915_STATE_WARN(cur_state != state,
5358901f
DV
1173 "%s assertion failure (expected %s, current %s)\n",
1174 pll->name, state_string(state), state_string(cur_state));
040484af 1175}
040484af
JB
1176
1177static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
1179{
1180 int reg;
1181 u32 val;
1182 bool cur_state;
ad80a810
PZ
1183 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1184 pipe);
040484af 1185
affa9354
PZ
1186 if (HAS_DDI(dev_priv->dev)) {
1187 /* DDI does not have a specific FDI_TX register */
ad80a810 1188 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1189 val = I915_READ(reg);
ad80a810 1190 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1191 } else {
1192 reg = FDI_TX_CTL(pipe);
1193 val = I915_READ(reg);
1194 cur_state = !!(val & FDI_TX_ENABLE);
1195 }
e2c719b7 1196 I915_STATE_WARN(cur_state != state,
040484af
JB
1197 "FDI TX state assertion failure (expected %s, current %s)\n",
1198 state_string(state), state_string(cur_state));
1199}
1200#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1201#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1202
1203static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
1205{
1206 int reg;
1207 u32 val;
1208 bool cur_state;
1209
d63fa0dc
PZ
1210 reg = FDI_RX_CTL(pipe);
1211 val = I915_READ(reg);
1212 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1213 I915_STATE_WARN(cur_state != state,
040484af
JB
1214 "FDI RX state assertion failure (expected %s, current %s)\n",
1215 state_string(state), state_string(cur_state));
1216}
1217#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1218#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1219
1220static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe)
1222{
1223 int reg;
1224 u32 val;
1225
1226 /* ILK FDI PLL is always enabled */
3d13ef2e 1227 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1228 return;
1229
bf507ef7 1230 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1231 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1232 return;
1233
040484af
JB
1234 reg = FDI_TX_CTL(pipe);
1235 val = I915_READ(reg);
e2c719b7 1236 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1237}
1238
55607e8a
DV
1239void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
040484af
JB
1241{
1242 int reg;
1243 u32 val;
55607e8a 1244 bool cur_state;
040484af
JB
1245
1246 reg = FDI_RX_CTL(pipe);
1247 val = I915_READ(reg);
55607e8a 1248 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1249 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1250 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
040484af
JB
1252}
1253
b680c37a
DV
1254void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
ea0760cf 1256{
bedd4dba
JN
1257 struct drm_device *dev = dev_priv->dev;
1258 int pp_reg;
ea0760cf
JB
1259 u32 val;
1260 enum pipe panel_pipe = PIPE_A;
0de3b485 1261 bool locked = true;
ea0760cf 1262
bedd4dba
JN
1263 if (WARN_ON(HAS_DDI(dev)))
1264 return;
1265
1266 if (HAS_PCH_SPLIT(dev)) {
1267 u32 port_sel;
1268
ea0760cf 1269 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1270 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1271
1272 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1273 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1274 panel_pipe = PIPE_B;
1275 /* XXX: else fix for eDP */
1276 } else if (IS_VALLEYVIEW(dev)) {
1277 /* presumably write lock depends on pipe, not port select */
1278 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1279 panel_pipe = pipe;
ea0760cf
JB
1280 } else {
1281 pp_reg = PP_CONTROL;
bedd4dba
JN
1282 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1283 panel_pipe = PIPE_B;
ea0760cf
JB
1284 }
1285
1286 val = I915_READ(pp_reg);
1287 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1288 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1289 locked = false;
1290
e2c719b7 1291 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1292 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1293 pipe_name(pipe));
ea0760cf
JB
1294}
1295
93ce0ba6
JN
1296static void assert_cursor(struct drm_i915_private *dev_priv,
1297 enum pipe pipe, bool state)
1298{
1299 struct drm_device *dev = dev_priv->dev;
1300 bool cur_state;
1301
d9d82081 1302 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1303 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1304 else
5efb3e28 1305 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1306
e2c719b7 1307 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1308 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1309 pipe_name(pipe), state_string(state), state_string(cur_state));
1310}
1311#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1312#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1313
b840d907
JB
1314void assert_pipe(struct drm_i915_private *dev_priv,
1315 enum pipe pipe, bool state)
b24e7179
JB
1316{
1317 int reg;
1318 u32 val;
63d7bbe9 1319 bool cur_state;
702e7a56
PZ
1320 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1321 pipe);
b24e7179 1322
b6b5d049
VS
1323 /* if we need the pipe quirk it must be always on */
1324 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1325 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1326 state = true;
1327
f458ebbc 1328 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1329 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1330 cur_state = false;
1331 } else {
1332 reg = PIPECONF(cpu_transcoder);
1333 val = I915_READ(reg);
1334 cur_state = !!(val & PIPECONF_ENABLE);
1335 }
1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
63d7bbe9 1338 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1339 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1340}
1341
931872fc
CW
1342static void assert_plane(struct drm_i915_private *dev_priv,
1343 enum plane plane, bool state)
b24e7179
JB
1344{
1345 int reg;
1346 u32 val;
931872fc 1347 bool cur_state;
b24e7179
JB
1348
1349 reg = DSPCNTR(plane);
1350 val = I915_READ(reg);
931872fc 1351 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1352 I915_STATE_WARN(cur_state != state,
931872fc
CW
1353 "plane %c assertion failure (expected %s, current %s)\n",
1354 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1355}
1356
931872fc
CW
1357#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1358#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1359
b24e7179
JB
1360static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
653e1026 1363 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1364 int reg, i;
1365 u32 val;
1366 int cur_pipe;
1367
653e1026
VS
1368 /* Primary planes are fixed to pipes on gen4+ */
1369 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1370 reg = DSPCNTR(pipe);
1371 val = I915_READ(reg);
e2c719b7 1372 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1373 "plane %c assertion failure, should be disabled but not\n",
1374 plane_name(pipe));
19ec1358 1375 return;
28c05794 1376 }
19ec1358 1377
b24e7179 1378 /* Need to check both planes against the pipe */
055e393f 1379 for_each_pipe(dev_priv, i) {
b24e7179
JB
1380 reg = DSPCNTR(i);
1381 val = I915_READ(reg);
1382 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1383 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1384 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1385 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1386 plane_name(i), pipe_name(pipe));
b24e7179
JB
1387 }
1388}
1389
19332d7a
JB
1390static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
20674eef 1393 struct drm_device *dev = dev_priv->dev;
1fe47785 1394 int reg, sprite;
19332d7a
JB
1395 u32 val;
1396
7feb8b88 1397 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1398 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1399 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1400 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1401 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1402 sprite, pipe_name(pipe));
1403 }
1404 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1405 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1406 reg = SPCNTR(pipe, sprite);
20674eef 1407 val = I915_READ(reg);
e2c719b7 1408 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1409 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1410 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1411 }
1412 } else if (INTEL_INFO(dev)->gen >= 7) {
1413 reg = SPRCTL(pipe);
19332d7a 1414 val = I915_READ(reg);
e2c719b7 1415 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1417 plane_name(pipe), pipe_name(pipe));
1418 } else if (INTEL_INFO(dev)->gen >= 5) {
1419 reg = DVSCNTR(pipe);
19332d7a 1420 val = I915_READ(reg);
e2c719b7 1421 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1422 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1423 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1424 }
1425}
1426
08c71e5e
VS
1427static void assert_vblank_disabled(struct drm_crtc *crtc)
1428{
e2c719b7 1429 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1430 drm_crtc_vblank_put(crtc);
1431}
1432
89eff4be 1433static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1434{
1435 u32 val;
1436 bool enabled;
1437
e2c719b7 1438 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1439
92f2584a
JB
1440 val = I915_READ(PCH_DREF_CONTROL);
1441 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1442 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1443 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1444}
1445
ab9412ba
DV
1446static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1447 enum pipe pipe)
92f2584a
JB
1448{
1449 int reg;
1450 u32 val;
1451 bool enabled;
1452
ab9412ba 1453 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1454 val = I915_READ(reg);
1455 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1456 I915_STATE_WARN(enabled,
9db4a9c7
JB
1457 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1458 pipe_name(pipe));
92f2584a
JB
1459}
1460
4e634389
KP
1461static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1463{
1464 if ((val & DP_PORT_EN) == 0)
1465 return false;
1466
1467 if (HAS_PCH_CPT(dev_priv->dev)) {
1468 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1469 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1470 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1471 return false;
44f37d1f
CML
1472 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1473 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1474 return false;
f0575e92
KP
1475 } else {
1476 if ((val & DP_PIPE_MASK) != (pipe << 30))
1477 return false;
1478 }
1479 return true;
1480}
1481
1519b995
KP
1482static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1483 enum pipe pipe, u32 val)
1484{
dc0fa718 1485 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1486 return false;
1487
1488 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1489 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1490 return false;
44f37d1f
CML
1491 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1492 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1493 return false;
1519b995 1494 } else {
dc0fa718 1495 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1496 return false;
1497 }
1498 return true;
1499}
1500
1501static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1502 enum pipe pipe, u32 val)
1503{
1504 if ((val & LVDS_PORT_EN) == 0)
1505 return false;
1506
1507 if (HAS_PCH_CPT(dev_priv->dev)) {
1508 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1509 return false;
1510 } else {
1511 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & ADPA_DAC_ENABLE) == 0)
1521 return false;
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
291906f1 1532static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1533 enum pipe pipe, int reg, u32 port_sel)
291906f1 1534{
47a05eca 1535 u32 val = I915_READ(reg);
e2c719b7 1536 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1537 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1538 reg, pipe_name(pipe));
de9a35ab 1539
e2c719b7 1540 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1541 && (val & DP_PIPEB_SELECT),
de9a35ab 1542 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1543}
1544
1545static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1546 enum pipe pipe, int reg)
1547{
47a05eca 1548 u32 val = I915_READ(reg);
e2c719b7 1549 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1550 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1551 reg, pipe_name(pipe));
de9a35ab 1552
e2c719b7 1553 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1554 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1555 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1556}
1557
1558static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1559 enum pipe pipe)
1560{
1561 int reg;
1562 u32 val;
291906f1 1563
f0575e92
KP
1564 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1565 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1566 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1567
1568 reg = PCH_ADPA;
1569 val = I915_READ(reg);
e2c719b7 1570 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1571 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1572 pipe_name(pipe));
291906f1
JB
1573
1574 reg = PCH_LVDS;
1575 val = I915_READ(reg);
e2c719b7 1576 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1577 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1578 pipe_name(pipe));
291906f1 1579
e2debe91
PZ
1580 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1581 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1582 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1583}
1584
40e9cf64
JB
1585static void intel_init_dpio(struct drm_device *dev)
1586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
1589 if (!IS_VALLEYVIEW(dev))
1590 return;
1591
a09caddd
CML
1592 /*
1593 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1594 * CHV x1 PHY (DP/HDMI D)
1595 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1596 */
1597 if (IS_CHERRYVIEW(dev)) {
1598 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1599 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1600 } else {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1602 }
5382f5f3
JB
1603}
1604
d288f65f 1605static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1606 const struct intel_crtc_state *pipe_config)
87442f73 1607{
426115cf
DV
1608 struct drm_device *dev = crtc->base.dev;
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 int reg = DPLL(crtc->pipe);
d288f65f 1611 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1612
426115cf 1613 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1614
1615 /* No really, not for ILK+ */
1616 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1617
1618 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1619 if (IS_MOBILE(dev_priv->dev))
426115cf 1620 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1621
426115cf
DV
1622 I915_WRITE(reg, dpll);
1623 POSTING_READ(reg);
1624 udelay(150);
1625
1626 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1627 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1628
d288f65f 1629 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1630 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1631
1632 /* We do this three times for luck */
426115cf 1633 I915_WRITE(reg, dpll);
87442f73
DV
1634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
426115cf 1636 I915_WRITE(reg, dpll);
87442f73
DV
1637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
426115cf 1639 I915_WRITE(reg, dpll);
87442f73
DV
1640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
1642}
1643
d288f65f 1644static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1645 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1646{
1647 struct drm_device *dev = crtc->base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 int pipe = crtc->pipe;
1650 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1651 u32 tmp;
1652
1653 assert_pipe_disabled(dev_priv, crtc->pipe);
1654
1655 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1656
a580516d 1657 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1658
1659 /* Enable back the 10bit clock to display controller */
1660 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1661 tmp |= DPIO_DCLKP_EN;
1662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1663
54433e91
VS
1664 mutex_unlock(&dev_priv->sb_lock);
1665
9d556c99
CML
1666 /*
1667 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1668 */
1669 udelay(1);
1670
1671 /* Enable PLL */
d288f65f 1672 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1673
1674 /* Check PLL is locked */
a11b0703 1675 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1676 DRM_ERROR("PLL %d failed to lock\n", pipe);
1677
a11b0703 1678 /* not sure when this should be written */
d288f65f 1679 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1680 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1681}
1682
1c4e0274
VS
1683static int intel_num_dvo_pipes(struct drm_device *dev)
1684{
1685 struct intel_crtc *crtc;
1686 int count = 0;
1687
1688 for_each_intel_crtc(dev, crtc)
3538b9df 1689 count += crtc->base.state->active &&
409ee761 1690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1691
1692 return count;
1693}
1694
66e3d5c0 1695static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1696{
66e3d5c0
DV
1697 struct drm_device *dev = crtc->base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 int reg = DPLL(crtc->pipe);
6e3c9717 1700 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1701
66e3d5c0 1702 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1703
63d7bbe9 1704 /* No really, not for ILK+ */
3d13ef2e 1705 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1706
1707 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1708 if (IS_MOBILE(dev) && !IS_I830(dev))
1709 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1710
1c4e0274
VS
1711 /* Enable DVO 2x clock on both PLLs if necessary */
1712 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1713 /*
1714 * It appears to be important that we don't enable this
1715 * for the current pipe before otherwise configuring the
1716 * PLL. No idea how this should be handled if multiple
1717 * DVO outputs are enabled simultaneosly.
1718 */
1719 dpll |= DPLL_DVO_2X_MODE;
1720 I915_WRITE(DPLL(!crtc->pipe),
1721 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1722 }
66e3d5c0
DV
1723
1724 /* Wait for the clocks to stabilize. */
1725 POSTING_READ(reg);
1726 udelay(150);
1727
1728 if (INTEL_INFO(dev)->gen >= 4) {
1729 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1730 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1731 } else {
1732 /* The pixel multiplier can only be updated once the
1733 * DPLL is enabled and the clocks are stable.
1734 *
1735 * So write it again.
1736 */
1737 I915_WRITE(reg, dpll);
1738 }
63d7bbe9
JB
1739
1740 /* We do this three times for luck */
66e3d5c0 1741 I915_WRITE(reg, dpll);
63d7bbe9
JB
1742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
66e3d5c0 1744 I915_WRITE(reg, dpll);
63d7bbe9
JB
1745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
66e3d5c0 1747 I915_WRITE(reg, dpll);
63d7bbe9
JB
1748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
1750}
1751
1752/**
50b44a44 1753 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1754 * @dev_priv: i915 private structure
1755 * @pipe: pipe PLL to disable
1756 *
1757 * Disable the PLL for @pipe, making sure the pipe is off first.
1758 *
1759 * Note! This is for pre-ILK only.
1760 */
1c4e0274 1761static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1762{
1c4e0274
VS
1763 struct drm_device *dev = crtc->base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 enum pipe pipe = crtc->pipe;
1766
1767 /* Disable DVO 2x clock on both PLLs if necessary */
1768 if (IS_I830(dev) &&
409ee761 1769 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1770 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1771 I915_WRITE(DPLL(PIPE_B),
1772 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1773 I915_WRITE(DPLL(PIPE_A),
1774 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1775 }
1776
b6b5d049
VS
1777 /* Don't disable pipe or pipe PLLs if needed */
1778 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1779 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1780 return;
1781
1782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
1784
b8afb911 1785 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1786 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1787}
1788
f6071166
JB
1789static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1790{
b8afb911 1791 u32 val;
f6071166
JB
1792
1793 /* Make sure the pipe isn't still relying on us */
1794 assert_pipe_disabled(dev_priv, pipe);
1795
e5cbfbfb
ID
1796 /*
1797 * Leave integrated clock source and reference clock enabled for pipe B.
1798 * The latter is needed for VGA hotplug / manual detection.
1799 */
b8afb911 1800 val = DPLL_VGA_MODE_DIS;
f6071166 1801 if (pipe == PIPE_B)
60bfe44f 1802 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1803 I915_WRITE(DPLL(pipe), val);
1804 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1805
1806}
1807
1808static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1809{
d752048d 1810 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1811 u32 val;
1812
a11b0703
VS
1813 /* Make sure the pipe isn't still relying on us */
1814 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1815
a11b0703 1816 /* Set PLL en = 0 */
60bfe44f
VS
1817 val = DPLL_SSC_REF_CLK_CHV |
1818 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1819 if (pipe != PIPE_A)
1820 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1821 I915_WRITE(DPLL(pipe), val);
1822 POSTING_READ(DPLL(pipe));
d752048d 1823
a580516d 1824 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1825
1826 /* Disable 10bit clock to display controller */
1827 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1828 val &= ~DPIO_DCLKP_EN;
1829 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1830
61407f6d
VS
1831 /* disable left/right clock distribution */
1832 if (pipe != PIPE_B) {
1833 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1834 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1835 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1836 } else {
1837 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1838 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1839 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1840 }
1841
a580516d 1842 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1843}
1844
e4607fcf 1845void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1846 struct intel_digital_port *dport,
1847 unsigned int expected_mask)
89b667f8
JB
1848{
1849 u32 port_mask;
00fc31b7 1850 int dpll_reg;
89b667f8 1851
e4607fcf
CML
1852 switch (dport->port) {
1853 case PORT_B:
89b667f8 1854 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1855 dpll_reg = DPLL(0);
e4607fcf
CML
1856 break;
1857 case PORT_C:
89b667f8 1858 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1859 dpll_reg = DPLL(0);
9b6de0a1 1860 expected_mask <<= 4;
00fc31b7
CML
1861 break;
1862 case PORT_D:
1863 port_mask = DPLL_PORTD_READY_MASK;
1864 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1865 break;
1866 default:
1867 BUG();
1868 }
89b667f8 1869
9b6de0a1
VS
1870 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1871 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1872 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1873}
1874
b14b1055
DV
1875static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1876{
1877 struct drm_device *dev = crtc->base.dev;
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1880
be19f0ff
CW
1881 if (WARN_ON(pll == NULL))
1882 return;
1883
3e369b76 1884 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1885 if (pll->active == 0) {
1886 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1887 WARN_ON(pll->on);
1888 assert_shared_dpll_disabled(dev_priv, pll);
1889
1890 pll->mode_set(dev_priv, pll);
1891 }
1892}
1893
92f2584a 1894/**
85b3894f 1895 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1896 * @dev_priv: i915 private structure
1897 * @pipe: pipe PLL to enable
1898 *
1899 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1900 * drives the transcoder clock.
1901 */
85b3894f 1902static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1903{
3d13ef2e
DL
1904 struct drm_device *dev = crtc->base.dev;
1905 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1906 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1907
87a875bb 1908 if (WARN_ON(pll == NULL))
48da64a8
CW
1909 return;
1910
3e369b76 1911 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1912 return;
ee7b9f93 1913
74dd6928 1914 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1915 pll->name, pll->active, pll->on,
e2b78267 1916 crtc->base.base.id);
92f2584a 1917
cdbd2316
DV
1918 if (pll->active++) {
1919 WARN_ON(!pll->on);
e9d6944e 1920 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1921 return;
1922 }
f4a091c7 1923 WARN_ON(pll->on);
ee7b9f93 1924
bd2bb1b9
PZ
1925 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1926
46edb027 1927 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1928 pll->enable(dev_priv, pll);
ee7b9f93 1929 pll->on = true;
92f2584a
JB
1930}
1931
f6daaec2 1932static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1933{
3d13ef2e
DL
1934 struct drm_device *dev = crtc->base.dev;
1935 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1936 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1937
92f2584a 1938 /* PCH only available on ILK+ */
80aa9312
JB
1939 if (INTEL_INFO(dev)->gen < 5)
1940 return;
1941
eddfcbcd
ML
1942 if (pll == NULL)
1943 return;
92f2584a 1944
eddfcbcd 1945 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1946 return;
7a419866 1947
46edb027
DV
1948 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1949 pll->name, pll->active, pll->on,
e2b78267 1950 crtc->base.base.id);
7a419866 1951
48da64a8 1952 if (WARN_ON(pll->active == 0)) {
e9d6944e 1953 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1954 return;
1955 }
1956
e9d6944e 1957 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1958 WARN_ON(!pll->on);
cdbd2316 1959 if (--pll->active)
7a419866 1960 return;
ee7b9f93 1961
46edb027 1962 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1963 pll->disable(dev_priv, pll);
ee7b9f93 1964 pll->on = false;
bd2bb1b9
PZ
1965
1966 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1967}
1968
b8a4f404
PZ
1969static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1970 enum pipe pipe)
040484af 1971{
23670b32 1972 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1973 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1975 uint32_t reg, val, pipeconf_val;
040484af
JB
1976
1977 /* PCH only available on ILK+ */
55522f37 1978 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1979
1980 /* Make sure PCH DPLL is enabled */
e72f9fbf 1981 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1982 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1983
1984 /* FDI must be feeding us bits for PCH ports */
1985 assert_fdi_tx_enabled(dev_priv, pipe);
1986 assert_fdi_rx_enabled(dev_priv, pipe);
1987
23670b32
DV
1988 if (HAS_PCH_CPT(dev)) {
1989 /* Workaround: Set the timing override bit before enabling the
1990 * pch transcoder. */
1991 reg = TRANS_CHICKEN2(pipe);
1992 val = I915_READ(reg);
1993 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1994 I915_WRITE(reg, val);
59c859d6 1995 }
23670b32 1996
ab9412ba 1997 reg = PCH_TRANSCONF(pipe);
040484af 1998 val = I915_READ(reg);
5f7f726d 1999 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2000
2001 if (HAS_PCH_IBX(dev_priv->dev)) {
2002 /*
c5de7c6f
VS
2003 * Make the BPC in transcoder be consistent with
2004 * that in pipeconf reg. For HDMI we must use 8bpc
2005 * here for both 8bpc and 12bpc.
e9bcff5c 2006 */
dfd07d72 2007 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2008 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2009 val |= PIPECONF_8BPC;
2010 else
2011 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2012 }
5f7f726d
PZ
2013
2014 val &= ~TRANS_INTERLACE_MASK;
2015 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2016 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2017 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2018 val |= TRANS_LEGACY_INTERLACED_ILK;
2019 else
2020 val |= TRANS_INTERLACED;
5f7f726d
PZ
2021 else
2022 val |= TRANS_PROGRESSIVE;
2023
040484af
JB
2024 I915_WRITE(reg, val | TRANS_ENABLE);
2025 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2026 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2027}
2028
8fb033d7 2029static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2030 enum transcoder cpu_transcoder)
040484af 2031{
8fb033d7 2032 u32 val, pipeconf_val;
8fb033d7
PZ
2033
2034 /* PCH only available on ILK+ */
55522f37 2035 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2036
8fb033d7 2037 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2038 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2039 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2040
223a6fdf
PZ
2041 /* Workaround: set timing override bit. */
2042 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2043 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2044 I915_WRITE(_TRANSA_CHICKEN2, val);
2045
25f3ef11 2046 val = TRANS_ENABLE;
937bb610 2047 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2048
9a76b1c6
PZ
2049 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2050 PIPECONF_INTERLACED_ILK)
a35f2679 2051 val |= TRANS_INTERLACED;
8fb033d7
PZ
2052 else
2053 val |= TRANS_PROGRESSIVE;
2054
ab9412ba
DV
2055 I915_WRITE(LPT_TRANSCONF, val);
2056 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2057 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2058}
2059
b8a4f404
PZ
2060static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
040484af 2062{
23670b32
DV
2063 struct drm_device *dev = dev_priv->dev;
2064 uint32_t reg, val;
040484af
JB
2065
2066 /* FDI relies on the transcoder */
2067 assert_fdi_tx_disabled(dev_priv, pipe);
2068 assert_fdi_rx_disabled(dev_priv, pipe);
2069
291906f1
JB
2070 /* Ports must be off as well */
2071 assert_pch_ports_disabled(dev_priv, pipe);
2072
ab9412ba 2073 reg = PCH_TRANSCONF(pipe);
040484af
JB
2074 val = I915_READ(reg);
2075 val &= ~TRANS_ENABLE;
2076 I915_WRITE(reg, val);
2077 /* wait for PCH transcoder off, transcoder state */
2078 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2079 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2080
2081 if (!HAS_PCH_IBX(dev)) {
2082 /* Workaround: Clear the timing override chicken bit again. */
2083 reg = TRANS_CHICKEN2(pipe);
2084 val = I915_READ(reg);
2085 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2086 I915_WRITE(reg, val);
2087 }
040484af
JB
2088}
2089
ab4d966c 2090static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2091{
8fb033d7
PZ
2092 u32 val;
2093
ab9412ba 2094 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2095 val &= ~TRANS_ENABLE;
ab9412ba 2096 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2097 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2098 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2099 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2100
2101 /* Workaround: clear timing override bit. */
2102 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2103 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2104 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2105}
2106
b24e7179 2107/**
309cfea8 2108 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2109 * @crtc: crtc responsible for the pipe
b24e7179 2110 *
0372264a 2111 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2112 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2113 */
e1fdc473 2114static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2115{
0372264a
PZ
2116 struct drm_device *dev = crtc->base.dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2119 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2120 pipe);
1a240d4d 2121 enum pipe pch_transcoder;
b24e7179
JB
2122 int reg;
2123 u32 val;
2124
9e2ee2dd
VS
2125 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2126
58c6eaa2 2127 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2128 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2129 assert_sprites_disabled(dev_priv, pipe);
2130
681e5811 2131 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2132 pch_transcoder = TRANSCODER_A;
2133 else
2134 pch_transcoder = pipe;
2135
b24e7179
JB
2136 /*
2137 * A pipe without a PLL won't actually be able to drive bits from
2138 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2139 * need the check.
2140 */
50360403 2141 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2142 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2143 assert_dsi_pll_enabled(dev_priv);
2144 else
2145 assert_pll_enabled(dev_priv, pipe);
040484af 2146 else {
6e3c9717 2147 if (crtc->config->has_pch_encoder) {
040484af 2148 /* if driving the PCH, we need FDI enabled */
cc391bbb 2149 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2150 assert_fdi_tx_pll_enabled(dev_priv,
2151 (enum pipe) cpu_transcoder);
040484af
JB
2152 }
2153 /* FIXME: assert CPU port conditions for SNB+ */
2154 }
b24e7179 2155
702e7a56 2156 reg = PIPECONF(cpu_transcoder);
b24e7179 2157 val = I915_READ(reg);
7ad25d48 2158 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2159 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2160 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2161 return;
7ad25d48 2162 }
00d70b15
CW
2163
2164 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2165 POSTING_READ(reg);
b24e7179
JB
2166}
2167
2168/**
309cfea8 2169 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2170 * @crtc: crtc whose pipes is to be disabled
b24e7179 2171 *
575f7ab7
VS
2172 * Disable the pipe of @crtc, making sure that various hardware
2173 * specific requirements are met, if applicable, e.g. plane
2174 * disabled, panel fitter off, etc.
b24e7179
JB
2175 *
2176 * Will wait until the pipe has shut down before returning.
2177 */
575f7ab7 2178static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2179{
575f7ab7 2180 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2181 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2182 enum pipe pipe = crtc->pipe;
b24e7179
JB
2183 int reg;
2184 u32 val;
2185
9e2ee2dd
VS
2186 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2187
b24e7179
JB
2188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2193 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2194 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2195
702e7a56 2196 reg = PIPECONF(cpu_transcoder);
b24e7179 2197 val = I915_READ(reg);
00d70b15
CW
2198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
67adc644
VS
2201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
6e3c9717 2205 if (crtc->config->double_wide)
67adc644
VS
2206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2216}
2217
693db184
CW
2218static bool need_vtd_wa(struct drm_device *dev)
2219{
2220#ifdef CONFIG_INTEL_IOMMU
2221 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2222 return true;
2223#endif
2224 return false;
2225}
2226
50470bb0 2227unsigned int
6761dd31
TU
2228intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2229 uint64_t fb_format_modifier)
a57ce0b2 2230{
6761dd31
TU
2231 unsigned int tile_height;
2232 uint32_t pixel_bytes;
a57ce0b2 2233
b5d0e9bf
DL
2234 switch (fb_format_modifier) {
2235 case DRM_FORMAT_MOD_NONE:
2236 tile_height = 1;
2237 break;
2238 case I915_FORMAT_MOD_X_TILED:
2239 tile_height = IS_GEN2(dev) ? 16 : 8;
2240 break;
2241 case I915_FORMAT_MOD_Y_TILED:
2242 tile_height = 32;
2243 break;
2244 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2245 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2246 switch (pixel_bytes) {
b5d0e9bf 2247 default:
6761dd31 2248 case 1:
b5d0e9bf
DL
2249 tile_height = 64;
2250 break;
6761dd31
TU
2251 case 2:
2252 case 4:
b5d0e9bf
DL
2253 tile_height = 32;
2254 break;
6761dd31 2255 case 8:
b5d0e9bf
DL
2256 tile_height = 16;
2257 break;
6761dd31 2258 case 16:
b5d0e9bf
DL
2259 WARN_ONCE(1,
2260 "128-bit pixels are not supported for display!");
2261 tile_height = 16;
2262 break;
2263 }
2264 break;
2265 default:
2266 MISSING_CASE(fb_format_modifier);
2267 tile_height = 1;
2268 break;
2269 }
091df6cb 2270
6761dd31
TU
2271 return tile_height;
2272}
2273
2274unsigned int
2275intel_fb_align_height(struct drm_device *dev, unsigned int height,
2276 uint32_t pixel_format, uint64_t fb_format_modifier)
2277{
2278 return ALIGN(height, intel_tile_height(dev, pixel_format,
2279 fb_format_modifier));
a57ce0b2
JB
2280}
2281
f64b98cd
TU
2282static int
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
50470bb0 2286 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2287 unsigned int tile_height, tile_pitch;
50470bb0 2288
f64b98cd
TU
2289 *view = i915_ggtt_view_normal;
2290
50470bb0
TU
2291 if (!plane_state)
2292 return 0;
2293
121920fa 2294 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2295 return 0;
2296
9abc4648 2297 *view = i915_ggtt_view_rotated;
50470bb0
TU
2298
2299 info->height = fb->height;
2300 info->pixel_format = fb->pixel_format;
2301 info->pitch = fb->pitches[0];
2302 info->fb_modifier = fb->modifier[0];
2303
84fe03f7
TU
2304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0]);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2309 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2310
f64b98cd
TU
2311 return 0;
2312}
2313
4e9a86b6
VS
2314static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2315{
2316 if (INTEL_INFO(dev_priv)->gen >= 9)
2317 return 256 * 1024;
985b8bb4
VS
2318 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2319 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2320 return 128 * 1024;
2321 else if (INTEL_INFO(dev_priv)->gen >= 4)
2322 return 4 * 1024;
2323 else
44c5905e 2324 return 0;
4e9a86b6
VS
2325}
2326
127bd2ac 2327int
850c4cdc
TU
2328intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2329 struct drm_framebuffer *fb,
82bc3b2d 2330 const struct drm_plane_state *plane_state,
91af127f
JH
2331 struct intel_engine_cs *pipelined,
2332 struct drm_i915_gem_request **pipelined_request)
6b95a207 2333{
850c4cdc 2334 struct drm_device *dev = fb->dev;
ce453d81 2335 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2337 struct i915_ggtt_view view;
6b95a207
KH
2338 u32 alignment;
2339 int ret;
2340
ebcdd39e
MR
2341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
7b911adc
TU
2343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2345 alignment = intel_linear_alignment(dev_priv);
6b95a207 2346 break;
7b911adc 2347 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2348 if (INTEL_INFO(dev)->gen >= 9)
2349 alignment = 256 * 1024;
2350 else {
2351 /* pin() will align the object as required by fence */
2352 alignment = 0;
2353 }
6b95a207 2354 break;
7b911adc 2355 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2356 case I915_FORMAT_MOD_Yf_TILED:
2357 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2358 "Y tiling bo slipped through, driver bug!\n"))
2359 return -EINVAL;
2360 alignment = 1 * 1024 * 1024;
2361 break;
6b95a207 2362 default:
7b911adc
TU
2363 MISSING_CASE(fb->modifier[0]);
2364 return -EINVAL;
6b95a207
KH
2365 }
2366
f64b98cd
TU
2367 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2368 if (ret)
2369 return ret;
2370
693db184
CW
2371 /* Note that the w/a also requires 64 PTE of padding following the
2372 * bo. We currently fill all unused PTE with the shadow page and so
2373 * we should always have valid PTE following the scanout preventing
2374 * the VT-d warning.
2375 */
2376 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2377 alignment = 256 * 1024;
2378
d6dd6843
PZ
2379 /*
2380 * Global gtt pte registers are special registers which actually forward
2381 * writes to a chunk of system memory. Which means that there is no risk
2382 * that the register values disappear as soon as we call
2383 * intel_runtime_pm_put(), so it is correct to wrap only the
2384 * pin/unpin/fence and not more.
2385 */
2386 intel_runtime_pm_get(dev_priv);
2387
ce453d81 2388 dev_priv->mm.interruptible = false;
e6617330 2389 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2390 pipelined_request, &view);
48b956c5 2391 if (ret)
ce453d81 2392 goto err_interruptible;
6b95a207
KH
2393
2394 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2395 * fence, whereas 965+ only requires a fence if using
2396 * framebuffer compression. For simplicity, we always install
2397 * a fence as the cost is not that onerous.
2398 */
06d98131 2399 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2400 if (ret)
2401 goto err_unpin;
1690e1eb 2402
9a5a53b3 2403 i915_gem_object_pin_fence(obj);
6b95a207 2404
ce453d81 2405 dev_priv->mm.interruptible = true;
d6dd6843 2406 intel_runtime_pm_put(dev_priv);
6b95a207 2407 return 0;
48b956c5
CW
2408
2409err_unpin:
f64b98cd 2410 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2411err_interruptible:
2412 dev_priv->mm.interruptible = true;
d6dd6843 2413 intel_runtime_pm_put(dev_priv);
48b956c5 2414 return ret;
6b95a207
KH
2415}
2416
82bc3b2d
TU
2417static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2418 const struct drm_plane_state *plane_state)
1690e1eb 2419{
82bc3b2d 2420 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2421 struct i915_ggtt_view view;
2422 int ret;
82bc3b2d 2423
ebcdd39e
MR
2424 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2425
f64b98cd
TU
2426 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2427 WARN_ONCE(ret, "Couldn't get view from plane state!");
2428
1690e1eb 2429 i915_gem_object_unpin_fence(obj);
f64b98cd 2430 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2431}
2432
c2c75131
DV
2433/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2434 * is assumed to be a power-of-two. */
4e9a86b6
VS
2435unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2436 int *x, int *y,
bc752862
CW
2437 unsigned int tiling_mode,
2438 unsigned int cpp,
2439 unsigned int pitch)
c2c75131 2440{
bc752862
CW
2441 if (tiling_mode != I915_TILING_NONE) {
2442 unsigned int tile_rows, tiles;
c2c75131 2443
bc752862
CW
2444 tile_rows = *y / 8;
2445 *y %= 8;
c2c75131 2446
bc752862
CW
2447 tiles = *x / (512/cpp);
2448 *x %= 512/cpp;
2449
2450 return tile_rows * pitch * 8 + tiles * 4096;
2451 } else {
4e9a86b6 2452 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2456 *y = (offset & alignment) / pitch;
2457 *x = ((offset & alignment) - *y * pitch) / cpp;
2458 return offset & ~alignment;
bc752862 2459 }
c2c75131
DV
2460}
2461
b35d63fa 2462static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
bc8d7dff
DL
2483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
5724dbd1 2509static bool
f6936e29
DV
2510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2516 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
46f297fb 2522
ff2652ea
CW
2523 if (plane_config->size == 0)
2524 return false;
2525
f37b5c2b
DV
2526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
46f297fb 2530 if (!obj)
484b41dd 2531 return false;
46f297fb 2532
49af449b
DL
2533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2535 obj->stride = fb->pitches[0];
46f297fb 2536
6bf129df
DL
2537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2543
2544 mutex_lock(&dev->struct_mutex);
6bf129df 2545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2546 &mode_cmd, obj)) {
46f297fb
JB
2547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
46f297fb 2550 mutex_unlock(&dev->struct_mutex);
484b41dd 2551
f6936e29 2552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2553 return true;
46f297fb
JB
2554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2558 return false;
2559}
2560
afd65eb4
MR
2561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
5724dbd1 2575static void
f6936e29
DV
2576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2578{
2579 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2580 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2581 struct drm_crtc *c;
2582 struct intel_crtc *i;
2ff8fde1 2583 struct drm_i915_gem_object *obj;
88595ac9 2584 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2585 struct drm_plane_state *plane_state = primary->state;
88595ac9 2586 struct drm_framebuffer *fb;
484b41dd 2587
2d14030b 2588 if (!plane_config->fb)
484b41dd
JB
2589 return;
2590
f6936e29 2591 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2592 fb = &plane_config->fb->base;
2593 goto valid_fb;
f55548b5 2594 }
484b41dd 2595
2d14030b 2596 kfree(plane_config->fb);
484b41dd
JB
2597
2598 /*
2599 * Failed to alloc the obj, check to see if we should share
2600 * an fb with another CRTC instead
2601 */
70e1e0ec 2602 for_each_crtc(dev, c) {
484b41dd
JB
2603 i = to_intel_crtc(c);
2604
2605 if (c == &intel_crtc->base)
2606 continue;
2607
2ff8fde1
MR
2608 if (!i->active)
2609 continue;
2610
88595ac9
DV
2611 fb = c->primary->fb;
2612 if (!fb)
484b41dd
JB
2613 continue;
2614
88595ac9 2615 obj = intel_fb_obj(fb);
2ff8fde1 2616 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2617 drm_framebuffer_reference(fb);
2618 goto valid_fb;
484b41dd
JB
2619 }
2620 }
88595ac9
DV
2621
2622 return;
2623
2624valid_fb:
be5651f2
ML
2625 plane_state->src_x = plane_state->src_y = 0;
2626 plane_state->src_w = fb->width << 16;
2627 plane_state->src_h = fb->height << 16;
2628
2629 plane_state->crtc_x = plane_state->src_y = 0;
2630 plane_state->crtc_w = fb->width;
2631 plane_state->crtc_h = fb->height;
2632
88595ac9
DV
2633 obj = intel_fb_obj(fb);
2634 if (obj->tiling_mode != I915_TILING_NONE)
2635 dev_priv->preserve_bios_swizzle = true;
2636
be5651f2
ML
2637 drm_framebuffer_reference(fb);
2638 primary->fb = primary->state->fb = fb;
36750f28 2639 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2640 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2641 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2642}
2643
29b9bde6
DV
2644static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2645 struct drm_framebuffer *fb,
2646 int x, int y)
81255565
JB
2647{
2648 struct drm_device *dev = crtc->dev;
2649 struct drm_i915_private *dev_priv = dev->dev_private;
2650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2651 struct drm_plane *primary = crtc->primary;
2652 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2653 struct drm_i915_gem_object *obj;
81255565 2654 int plane = intel_crtc->plane;
e506a0c6 2655 unsigned long linear_offset;
81255565 2656 u32 dspcntr;
f45651ba 2657 u32 reg = DSPCNTR(plane);
48404c1e 2658 int pixel_size;
f45651ba 2659
b70709a6 2660 if (!visible || !fb) {
fdd508a6
VS
2661 I915_WRITE(reg, 0);
2662 if (INTEL_INFO(dev)->gen >= 4)
2663 I915_WRITE(DSPSURF(plane), 0);
2664 else
2665 I915_WRITE(DSPADDR(plane), 0);
2666 POSTING_READ(reg);
2667 return;
2668 }
2669
c9ba6fad
VS
2670 obj = intel_fb_obj(fb);
2671 if (WARN_ON(obj == NULL))
2672 return;
2673
2674 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2675
f45651ba
VS
2676 dspcntr = DISPPLANE_GAMMA_ENABLE;
2677
fdd508a6 2678 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2679
2680 if (INTEL_INFO(dev)->gen < 4) {
2681 if (intel_crtc->pipe == PIPE_B)
2682 dspcntr |= DISPPLANE_SEL_PIPE_B;
2683
2684 /* pipesrc and dspsize control the size that is scaled from,
2685 * which should always be the user's requested size.
2686 */
2687 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2688 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2689 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2690 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2691 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2692 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2695 I915_WRITE(PRIMPOS(plane), 0);
2696 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2697 }
81255565 2698
57779d06
VS
2699 switch (fb->pixel_format) {
2700 case DRM_FORMAT_C8:
81255565
JB
2701 dspcntr |= DISPPLANE_8BPP;
2702 break;
57779d06 2703 case DRM_FORMAT_XRGB1555:
57779d06 2704 dspcntr |= DISPPLANE_BGRX555;
81255565 2705 break;
57779d06
VS
2706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
57779d06
VS
2710 dspcntr |= DISPPLANE_BGRX888;
2711 break;
2712 case DRM_FORMAT_XBGR8888:
57779d06
VS
2713 dspcntr |= DISPPLANE_RGBX888;
2714 break;
2715 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2716 dspcntr |= DISPPLANE_BGRX101010;
2717 break;
2718 case DRM_FORMAT_XBGR2101010:
57779d06 2719 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2720 break;
2721 default:
baba133a 2722 BUG();
81255565 2723 }
57779d06 2724
f45651ba
VS
2725 if (INTEL_INFO(dev)->gen >= 4 &&
2726 obj->tiling_mode != I915_TILING_NONE)
2727 dspcntr |= DISPPLANE_TILED;
81255565 2728
de1aa629
VS
2729 if (IS_G4X(dev))
2730 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2731
b9897127 2732 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2733
c2c75131
DV
2734 if (INTEL_INFO(dev)->gen >= 4) {
2735 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2736 intel_gen4_compute_page_offset(dev_priv,
2737 &x, &y, obj->tiling_mode,
b9897127 2738 pixel_size,
bc752862 2739 fb->pitches[0]);
c2c75131
DV
2740 linear_offset -= intel_crtc->dspaddr_offset;
2741 } else {
e506a0c6 2742 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2743 }
e506a0c6 2744
8e7d688b 2745 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2746 dspcntr |= DISPPLANE_ROTATE_180;
2747
6e3c9717
ACO
2748 x += (intel_crtc->config->pipe_src_w - 1);
2749 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
6e3c9717
ACO
2754 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2755 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2756 }
2757
2758 I915_WRITE(reg, dspcntr);
2759
01f2c773 2760 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2761 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2762 I915_WRITE(DSPSURF(plane),
2763 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2764 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2765 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2766 } else
f343c5f6 2767 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2768 POSTING_READ(reg);
17638cd6
JB
2769}
2770
29b9bde6
DV
2771static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2772 struct drm_framebuffer *fb,
2773 int x, int y)
17638cd6
JB
2774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2778 struct drm_plane *primary = crtc->primary;
2779 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2780 struct drm_i915_gem_object *obj;
17638cd6 2781 int plane = intel_crtc->plane;
e506a0c6 2782 unsigned long linear_offset;
17638cd6 2783 u32 dspcntr;
f45651ba 2784 u32 reg = DSPCNTR(plane);
48404c1e 2785 int pixel_size;
f45651ba 2786
b70709a6 2787 if (!visible || !fb) {
fdd508a6
VS
2788 I915_WRITE(reg, 0);
2789 I915_WRITE(DSPSURF(plane), 0);
2790 POSTING_READ(reg);
2791 return;
2792 }
2793
c9ba6fad
VS
2794 obj = intel_fb_obj(fb);
2795 if (WARN_ON(obj == NULL))
2796 return;
2797
2798 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2799
f45651ba
VS
2800 dspcntr = DISPPLANE_GAMMA_ENABLE;
2801
fdd508a6 2802 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2803
2804 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2805 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2806
57779d06
VS
2807 switch (fb->pixel_format) {
2808 case DRM_FORMAT_C8:
17638cd6
JB
2809 dspcntr |= DISPPLANE_8BPP;
2810 break;
57779d06
VS
2811 case DRM_FORMAT_RGB565:
2812 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2813 break;
57779d06 2814 case DRM_FORMAT_XRGB8888:
57779d06
VS
2815 dspcntr |= DISPPLANE_BGRX888;
2816 break;
2817 case DRM_FORMAT_XBGR8888:
57779d06
VS
2818 dspcntr |= DISPPLANE_RGBX888;
2819 break;
2820 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2821 dspcntr |= DISPPLANE_BGRX101010;
2822 break;
2823 case DRM_FORMAT_XBGR2101010:
57779d06 2824 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2825 break;
2826 default:
baba133a 2827 BUG();
17638cd6
JB
2828 }
2829
2830 if (obj->tiling_mode != I915_TILING_NONE)
2831 dspcntr |= DISPPLANE_TILED;
17638cd6 2832
f45651ba 2833 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2834 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2835
b9897127 2836 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2837 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2838 intel_gen4_compute_page_offset(dev_priv,
2839 &x, &y, obj->tiling_mode,
b9897127 2840 pixel_size,
bc752862 2841 fb->pitches[0]);
c2c75131 2842 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2843 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2844 dspcntr |= DISPPLANE_ROTATE_180;
2845
2846 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2847 x += (intel_crtc->config->pipe_src_w - 1);
2848 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2849
2850 /* Finding the last pixel of the last line of the display
2851 data and adding to linear_offset*/
2852 linear_offset +=
6e3c9717
ACO
2853 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2854 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2855 }
2856 }
2857
2858 I915_WRITE(reg, dspcntr);
17638cd6 2859
01f2c773 2860 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2861 I915_WRITE(DSPSURF(plane),
2862 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2863 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2864 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2865 } else {
2866 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2867 I915_WRITE(DSPLINOFF(plane), linear_offset);
2868 }
17638cd6 2869 POSTING_READ(reg);
17638cd6
JB
2870}
2871
b321803d
DL
2872u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2873 uint32_t pixel_format)
2874{
2875 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2876
2877 /*
2878 * The stride is either expressed as a multiple of 64 bytes
2879 * chunks for linear buffers or in number of tiles for tiled
2880 * buffers.
2881 */
2882 switch (fb_modifier) {
2883 case DRM_FORMAT_MOD_NONE:
2884 return 64;
2885 case I915_FORMAT_MOD_X_TILED:
2886 if (INTEL_INFO(dev)->gen == 2)
2887 return 128;
2888 return 512;
2889 case I915_FORMAT_MOD_Y_TILED:
2890 /* No need to check for old gens and Y tiling since this is
2891 * about the display engine and those will be blocked before
2892 * we get here.
2893 */
2894 return 128;
2895 case I915_FORMAT_MOD_Yf_TILED:
2896 if (bits_per_pixel == 8)
2897 return 64;
2898 else
2899 return 128;
2900 default:
2901 MISSING_CASE(fb_modifier);
2902 return 64;
2903 }
2904}
2905
121920fa
TU
2906unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2907 struct drm_i915_gem_object *obj)
2908{
9abc4648 2909 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2910
2911 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2912 view = &i915_ggtt_view_rotated;
121920fa
TU
2913
2914 return i915_gem_obj_ggtt_offset_view(obj, view);
2915}
2916
e435d6e5
ML
2917static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2918{
2919 struct drm_device *dev = intel_crtc->base.dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
2921
2922 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2923 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2924 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2925 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2926 intel_crtc->base.base.id, intel_crtc->pipe, id);
2927}
2928
a1b2278e
CK
2929/*
2930 * This function detaches (aka. unbinds) unused scalers in hardware
2931 */
0583236e 2932static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2933{
a1b2278e
CK
2934 struct intel_crtc_scaler_state *scaler_state;
2935 int i;
2936
a1b2278e
CK
2937 scaler_state = &intel_crtc->config->scaler_state;
2938
2939 /* loop through and disable scalers that aren't in use */
2940 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2941 if (!scaler_state->scalers[i].in_use)
2942 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2943 }
2944}
2945
6156a456 2946u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2947{
6156a456 2948 switch (pixel_format) {
d161cf7a 2949 case DRM_FORMAT_C8:
c34ce3d1 2950 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2951 case DRM_FORMAT_RGB565:
c34ce3d1 2952 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2953 case DRM_FORMAT_XBGR8888:
c34ce3d1 2954 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2955 case DRM_FORMAT_XRGB8888:
c34ce3d1 2956 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2957 /*
2958 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2959 * to be already pre-multiplied. We need to add a knob (or a different
2960 * DRM_FORMAT) for user-space to configure that.
2961 */
f75fb42a 2962 case DRM_FORMAT_ABGR8888:
c34ce3d1 2963 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2964 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2965 case DRM_FORMAT_ARGB8888:
c34ce3d1 2966 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2967 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2968 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2969 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2970 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2971 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2972 case DRM_FORMAT_YUYV:
c34ce3d1 2973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2974 case DRM_FORMAT_YVYU:
c34ce3d1 2975 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2976 case DRM_FORMAT_UYVY:
c34ce3d1 2977 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2978 case DRM_FORMAT_VYUY:
c34ce3d1 2979 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2980 default:
4249eeef 2981 MISSING_CASE(pixel_format);
70d21f0e 2982 }
8cfcba41 2983
c34ce3d1 2984 return 0;
6156a456 2985}
70d21f0e 2986
6156a456
CK
2987u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2988{
6156a456 2989 switch (fb_modifier) {
30af77c4 2990 case DRM_FORMAT_MOD_NONE:
70d21f0e 2991 break;
30af77c4 2992 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2993 return PLANE_CTL_TILED_X;
b321803d 2994 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2995 return PLANE_CTL_TILED_Y;
b321803d 2996 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2997 return PLANE_CTL_TILED_YF;
70d21f0e 2998 default:
6156a456 2999 MISSING_CASE(fb_modifier);
70d21f0e 3000 }
8cfcba41 3001
c34ce3d1 3002 return 0;
6156a456 3003}
70d21f0e 3004
6156a456
CK
3005u32 skl_plane_ctl_rotation(unsigned int rotation)
3006{
3b7a5119 3007 switch (rotation) {
6156a456
CK
3008 case BIT(DRM_ROTATE_0):
3009 break;
1e8df167
SJ
3010 /*
3011 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3012 * while i915 HW rotation is clockwise, thats why this swapping.
3013 */
3b7a5119 3014 case BIT(DRM_ROTATE_90):
1e8df167 3015 return PLANE_CTL_ROTATE_270;
3b7a5119 3016 case BIT(DRM_ROTATE_180):
c34ce3d1 3017 return PLANE_CTL_ROTATE_180;
3b7a5119 3018 case BIT(DRM_ROTATE_270):
1e8df167 3019 return PLANE_CTL_ROTATE_90;
6156a456
CK
3020 default:
3021 MISSING_CASE(rotation);
3022 }
3023
c34ce3d1 3024 return 0;
6156a456
CK
3025}
3026
3027static void skylake_update_primary_plane(struct drm_crtc *crtc,
3028 struct drm_framebuffer *fb,
3029 int x, int y)
3030{
3031 struct drm_device *dev = crtc->dev;
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3034 struct drm_plane *plane = crtc->primary;
3035 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3036 struct drm_i915_gem_object *obj;
3037 int pipe = intel_crtc->pipe;
3038 u32 plane_ctl, stride_div, stride;
3039 u32 tile_height, plane_offset, plane_size;
3040 unsigned int rotation;
3041 int x_offset, y_offset;
3042 unsigned long surf_addr;
6156a456
CK
3043 struct intel_crtc_state *crtc_state = intel_crtc->config;
3044 struct intel_plane_state *plane_state;
3045 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3046 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3047 int scaler_id = -1;
3048
6156a456
CK
3049 plane_state = to_intel_plane_state(plane->state);
3050
b70709a6 3051 if (!visible || !fb) {
6156a456
CK
3052 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3053 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3054 POSTING_READ(PLANE_CTL(pipe, 0));
3055 return;
3b7a5119 3056 }
70d21f0e 3057
6156a456
CK
3058 plane_ctl = PLANE_CTL_ENABLE |
3059 PLANE_CTL_PIPE_GAMMA_ENABLE |
3060 PLANE_CTL_PIPE_CSC_ENABLE;
3061
3062 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3063 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3064 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3065
3066 rotation = plane->state->rotation;
3067 plane_ctl |= skl_plane_ctl_rotation(rotation);
3068
b321803d
DL
3069 obj = intel_fb_obj(fb);
3070 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3071 fb->pixel_format);
3b7a5119
SJ
3072 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3073
6156a456
CK
3074 /*
3075 * FIXME: intel_plane_state->src, dst aren't set when transitional
3076 * update_plane helpers are called from legacy paths.
3077 * Once full atomic crtc is available, below check can be avoided.
3078 */
3079 if (drm_rect_width(&plane_state->src)) {
3080 scaler_id = plane_state->scaler_id;
3081 src_x = plane_state->src.x1 >> 16;
3082 src_y = plane_state->src.y1 >> 16;
3083 src_w = drm_rect_width(&plane_state->src) >> 16;
3084 src_h = drm_rect_height(&plane_state->src) >> 16;
3085 dst_x = plane_state->dst.x1;
3086 dst_y = plane_state->dst.y1;
3087 dst_w = drm_rect_width(&plane_state->dst);
3088 dst_h = drm_rect_height(&plane_state->dst);
3089
3090 WARN_ON(x != src_x || y != src_y);
3091 } else {
3092 src_w = intel_crtc->config->pipe_src_w;
3093 src_h = intel_crtc->config->pipe_src_h;
3094 }
3095
3b7a5119
SJ
3096 if (intel_rotation_90_or_270(rotation)) {
3097 /* stride = Surface height in tiles */
2614f17d 3098 tile_height = intel_tile_height(dev, fb->pixel_format,
3b7a5119
SJ
3099 fb->modifier[0]);
3100 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3101 x_offset = stride * tile_height - y - src_h;
3b7a5119 3102 y_offset = x;
6156a456 3103 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3104 } else {
3105 stride = fb->pitches[0] / stride_div;
3106 x_offset = x;
3107 y_offset = y;
6156a456 3108 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3109 }
3110 plane_offset = y_offset << 16 | x_offset;
b321803d 3111
70d21f0e 3112 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3113 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3114 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3115 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3116
3117 if (scaler_id >= 0) {
3118 uint32_t ps_ctrl = 0;
3119
3120 WARN_ON(!dst_w || !dst_h);
3121 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3122 crtc_state->scaler_state.scalers[scaler_id].mode;
3123 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3124 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3125 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3126 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3127 I915_WRITE(PLANE_POS(pipe, 0), 0);
3128 } else {
3129 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3130 }
3131
121920fa 3132 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3133
3134 POSTING_READ(PLANE_SURF(pipe, 0));
3135}
3136
17638cd6
JB
3137/* Assume fb object is pinned & idle & fenced and just update base pointers */
3138static int
3139intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3140 int x, int y, enum mode_set_atomic state)
3141{
3142 struct drm_device *dev = crtc->dev;
3143 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3144
ff2a3117 3145 if (dev_priv->fbc.disable_fbc)
7733b49b 3146 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3147
29b9bde6
DV
3148 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3149
3150 return 0;
81255565
JB
3151}
3152
7514747d 3153static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3154{
96a02917
VS
3155 struct drm_crtc *crtc;
3156
70e1e0ec 3157 for_each_crtc(dev, crtc) {
96a02917
VS
3158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3159 enum plane plane = intel_crtc->plane;
3160
3161 intel_prepare_page_flip(dev, plane);
3162 intel_finish_page_flip_plane(dev, plane);
3163 }
7514747d
VS
3164}
3165
3166static void intel_update_primary_planes(struct drm_device *dev)
3167{
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 struct drm_crtc *crtc;
96a02917 3170
70e1e0ec 3171 for_each_crtc(dev, crtc) {
96a02917
VS
3172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3173
51fd371b 3174 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3175 /*
3176 * FIXME: Once we have proper support for primary planes (and
3177 * disabling them without disabling the entire crtc) allow again
66e514c1 3178 * a NULL crtc->primary->fb.
947fdaad 3179 */
f4510a27 3180 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3181 dev_priv->display.update_primary_plane(crtc,
66e514c1 3182 crtc->primary->fb,
262ca2b0
MR
3183 crtc->x,
3184 crtc->y);
51fd371b 3185 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3186 }
3187}
3188
7514747d
VS
3189void intel_prepare_reset(struct drm_device *dev)
3190{
3191 /* no reset support for gen2 */
3192 if (IS_GEN2(dev))
3193 return;
3194
3195 /* reset doesn't touch the display */
3196 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3197 return;
3198
3199 drm_modeset_lock_all(dev);
f98ce92f
VS
3200 /*
3201 * Disabling the crtcs gracefully seems nicer. Also the
3202 * g33 docs say we should at least disable all the planes.
3203 */
6b72d486 3204 intel_display_suspend(dev);
7514747d
VS
3205}
3206
3207void intel_finish_reset(struct drm_device *dev)
3208{
3209 struct drm_i915_private *dev_priv = to_i915(dev);
3210
3211 /*
3212 * Flips in the rings will be nuked by the reset,
3213 * so complete all pending flips so that user space
3214 * will get its events and not get stuck.
3215 */
3216 intel_complete_page_flips(dev);
3217
3218 /* no reset support for gen2 */
3219 if (IS_GEN2(dev))
3220 return;
3221
3222 /* reset doesn't touch the display */
3223 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3224 /*
3225 * Flips in the rings have been nuked by the reset,
3226 * so update the base address of all primary
3227 * planes to the the last fb to make sure we're
3228 * showing the correct fb after a reset.
3229 */
3230 intel_update_primary_planes(dev);
3231 return;
3232 }
3233
3234 /*
3235 * The display has been reset as well,
3236 * so need a full re-initialization.
3237 */
3238 intel_runtime_pm_disable_interrupts(dev_priv);
3239 intel_runtime_pm_enable_interrupts(dev_priv);
3240
3241 intel_modeset_init_hw(dev);
3242
3243 spin_lock_irq(&dev_priv->irq_lock);
3244 if (dev_priv->display.hpd_irq_setup)
3245 dev_priv->display.hpd_irq_setup(dev);
3246 spin_unlock_irq(&dev_priv->irq_lock);
3247
043e9bda 3248 intel_display_resume(dev);
7514747d
VS
3249
3250 intel_hpd_init(dev_priv);
3251
3252 drm_modeset_unlock_all(dev);
3253}
3254
2e2f351d 3255static void
14667a4b
CW
3256intel_finish_fb(struct drm_framebuffer *old_fb)
3257{
2ff8fde1 3258 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3259 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3260 bool was_interruptible = dev_priv->mm.interruptible;
3261 int ret;
3262
14667a4b
CW
3263 /* Big Hammer, we also need to ensure that any pending
3264 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3265 * current scanout is retired before unpinning the old
2e2f351d
CW
3266 * framebuffer. Note that we rely on userspace rendering
3267 * into the buffer attached to the pipe they are waiting
3268 * on. If not, userspace generates a GPU hang with IPEHR
3269 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3270 *
3271 * This should only fail upon a hung GPU, in which case we
3272 * can safely continue.
3273 */
3274 dev_priv->mm.interruptible = false;
2e2f351d 3275 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3276 dev_priv->mm.interruptible = was_interruptible;
3277
2e2f351d 3278 WARN_ON(ret);
14667a4b
CW
3279}
3280
7d5e3799
CW
3281static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3286 bool pending;
3287
3288 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3289 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3290 return false;
3291
5e2d7afc 3292 spin_lock_irq(&dev->event_lock);
7d5e3799 3293 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3294 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3295
3296 return pending;
3297}
3298
e30e8f75
GP
3299static void intel_update_pipe_size(struct intel_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->base.dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 const struct drm_display_mode *adjusted_mode;
3304
3305 if (!i915.fastboot)
3306 return;
3307
3308 /*
3309 * Update pipe size and adjust fitter if needed: the reason for this is
3310 * that in compute_mode_changes we check the native mode (not the pfit
3311 * mode) to see if we can flip rather than do a full mode set. In the
3312 * fastboot case, we'll flip, but if we don't update the pipesrc and
3313 * pfit state, we'll end up with a big fb scanned out into the wrong
3314 * sized surface.
3315 *
3316 * To fix this properly, we need to hoist the checks up into
3317 * compute_mode_changes (or above), check the actual pfit state and
3318 * whether the platform allows pfit disable with pipe active, and only
3319 * then update the pipesrc and pfit state, even on the flip path.
3320 */
3321
6e3c9717 3322 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3323
3324 I915_WRITE(PIPESRC(crtc->pipe),
3325 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3326 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3327 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3328 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3329 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3330 I915_WRITE(PF_CTL(crtc->pipe), 0);
3331 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3332 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3333 }
6e3c9717
ACO
3334 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3335 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3336}
3337
5e84e1a4
ZW
3338static void intel_fdi_normal_train(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3343 int pipe = intel_crtc->pipe;
3344 u32 reg, temp;
3345
3346 /* enable normal train */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
61e499bf 3349 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3350 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3351 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3352 } else {
3353 temp &= ~FDI_LINK_TRAIN_NONE;
3354 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3355 }
5e84e1a4
ZW
3356 I915_WRITE(reg, temp);
3357
3358 reg = FDI_RX_CTL(pipe);
3359 temp = I915_READ(reg);
3360 if (HAS_PCH_CPT(dev)) {
3361 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3362 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE;
3366 }
3367 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3368
3369 /* wait one idle pattern time */
3370 POSTING_READ(reg);
3371 udelay(1000);
357555c0
JB
3372
3373 /* IVB wants error correction enabled */
3374 if (IS_IVYBRIDGE(dev))
3375 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3376 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3377}
3378
8db9d77b
ZW
3379/* The FDI link training functions for ILK/Ibexpeak. */
3380static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 int pipe = intel_crtc->pipe;
5eddb70b 3386 u32 reg, temp, tries;
8db9d77b 3387
1c8562f6 3388 /* FDI needs bits from pipe first */
0fc932b8 3389 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3390
e1a44743
AJ
3391 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3392 for train result */
5eddb70b
CW
3393 reg = FDI_RX_IMR(pipe);
3394 temp = I915_READ(reg);
e1a44743
AJ
3395 temp &= ~FDI_RX_SYMBOL_LOCK;
3396 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3397 I915_WRITE(reg, temp);
3398 I915_READ(reg);
e1a44743
AJ
3399 udelay(150);
3400
8db9d77b 3401 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
627eb5a3 3404 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3405 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3408 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3409
5eddb70b
CW
3410 reg = FDI_RX_CTL(pipe);
3411 temp = I915_READ(reg);
8db9d77b
ZW
3412 temp &= ~FDI_LINK_TRAIN_NONE;
3413 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3414 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3415
3416 POSTING_READ(reg);
8db9d77b
ZW
3417 udelay(150);
3418
5b2adf89 3419 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3421 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3422 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3423
5eddb70b 3424 reg = FDI_RX_IIR(pipe);
e1a44743 3425 for (tries = 0; tries < 5; tries++) {
5eddb70b 3426 temp = I915_READ(reg);
8db9d77b
ZW
3427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3428
3429 if ((temp & FDI_RX_BIT_LOCK)) {
3430 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3431 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3432 break;
3433 }
8db9d77b 3434 }
e1a44743 3435 if (tries == 5)
5eddb70b 3436 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3437
3438 /* Train 2 */
5eddb70b
CW
3439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
8db9d77b
ZW
3441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3443 I915_WRITE(reg, temp);
8db9d77b 3444
5eddb70b
CW
3445 reg = FDI_RX_CTL(pipe);
3446 temp = I915_READ(reg);
8db9d77b
ZW
3447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3449 I915_WRITE(reg, temp);
8db9d77b 3450
5eddb70b
CW
3451 POSTING_READ(reg);
3452 udelay(150);
8db9d77b 3453
5eddb70b 3454 reg = FDI_RX_IIR(pipe);
e1a44743 3455 for (tries = 0; tries < 5; tries++) {
5eddb70b 3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3460 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3461 DRM_DEBUG_KMS("FDI train 2 done.\n");
3462 break;
3463 }
8db9d77b 3464 }
e1a44743 3465 if (tries == 5)
5eddb70b 3466 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3467
3468 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3469
8db9d77b
ZW
3470}
3471
0206e353 3472static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3473 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3474 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3475 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3476 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3477};
3478
3479/* The FDI link training functions for SNB/Cougarpoint. */
3480static void gen6_fdi_link_train(struct drm_crtc *crtc)
3481{
3482 struct drm_device *dev = crtc->dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3485 int pipe = intel_crtc->pipe;
fa37d39e 3486 u32 reg, temp, i, retry;
8db9d77b 3487
e1a44743
AJ
3488 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3489 for train result */
5eddb70b
CW
3490 reg = FDI_RX_IMR(pipe);
3491 temp = I915_READ(reg);
e1a44743
AJ
3492 temp &= ~FDI_RX_SYMBOL_LOCK;
3493 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
e1a44743
AJ
3497 udelay(150);
3498
8db9d77b 3499 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3500 reg = FDI_TX_CTL(pipe);
3501 temp = I915_READ(reg);
627eb5a3 3502 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3503 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3504 temp &= ~FDI_LINK_TRAIN_NONE;
3505 temp |= FDI_LINK_TRAIN_PATTERN_1;
3506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3507 /* SNB-B */
3508 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3509 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3510
d74cf324
DV
3511 I915_WRITE(FDI_RX_MISC(pipe),
3512 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3513
5eddb70b
CW
3514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
8db9d77b
ZW
3516 if (HAS_PCH_CPT(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3519 } else {
3520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 }
5eddb70b
CW
3523 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3524
3525 POSTING_READ(reg);
8db9d77b
ZW
3526 udelay(150);
3527
0206e353 3528 for (i = 0; i < 4; i++) {
5eddb70b
CW
3529 reg = FDI_TX_CTL(pipe);
3530 temp = I915_READ(reg);
8db9d77b
ZW
3531 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3532 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3533 I915_WRITE(reg, temp);
3534
3535 POSTING_READ(reg);
8db9d77b
ZW
3536 udelay(500);
3537
fa37d39e
SP
3538 for (retry = 0; retry < 5; retry++) {
3539 reg = FDI_RX_IIR(pipe);
3540 temp = I915_READ(reg);
3541 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3542 if (temp & FDI_RX_BIT_LOCK) {
3543 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3544 DRM_DEBUG_KMS("FDI train 1 done.\n");
3545 break;
3546 }
3547 udelay(50);
8db9d77b 3548 }
fa37d39e
SP
3549 if (retry < 5)
3550 break;
8db9d77b
ZW
3551 }
3552 if (i == 4)
5eddb70b 3553 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3554
3555 /* Train 2 */
5eddb70b
CW
3556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
8db9d77b
ZW
3558 temp &= ~FDI_LINK_TRAIN_NONE;
3559 temp |= FDI_LINK_TRAIN_PATTERN_2;
3560 if (IS_GEN6(dev)) {
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 /* SNB-B */
3563 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3564 }
5eddb70b 3565 I915_WRITE(reg, temp);
8db9d77b 3566
5eddb70b
CW
3567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
8db9d77b
ZW
3569 if (HAS_PCH_CPT(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3572 } else {
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 }
5eddb70b
CW
3576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
8db9d77b
ZW
3579 udelay(150);
3580
0206e353 3581 for (i = 0; i < 4; i++) {
5eddb70b
CW
3582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3585 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3586 I915_WRITE(reg, temp);
3587
3588 POSTING_READ(reg);
8db9d77b
ZW
3589 udelay(500);
3590
fa37d39e
SP
3591 for (retry = 0; retry < 5; retry++) {
3592 reg = FDI_RX_IIR(pipe);
3593 temp = I915_READ(reg);
3594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3595 if (temp & FDI_RX_SYMBOL_LOCK) {
3596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3597 DRM_DEBUG_KMS("FDI train 2 done.\n");
3598 break;
3599 }
3600 udelay(50);
8db9d77b 3601 }
fa37d39e
SP
3602 if (retry < 5)
3603 break;
8db9d77b
ZW
3604 }
3605 if (i == 4)
5eddb70b 3606 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3607
3608 DRM_DEBUG_KMS("FDI train done.\n");
3609}
3610
357555c0
JB
3611/* Manual link training for Ivy Bridge A0 parts */
3612static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3613{
3614 struct drm_device *dev = crtc->dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3617 int pipe = intel_crtc->pipe;
139ccd3f 3618 u32 reg, temp, i, j;
357555c0
JB
3619
3620 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3621 for train result */
3622 reg = FDI_RX_IMR(pipe);
3623 temp = I915_READ(reg);
3624 temp &= ~FDI_RX_SYMBOL_LOCK;
3625 temp &= ~FDI_RX_BIT_LOCK;
3626 I915_WRITE(reg, temp);
3627
3628 POSTING_READ(reg);
3629 udelay(150);
3630
01a415fd
DV
3631 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3632 I915_READ(FDI_RX_IIR(pipe)));
3633
139ccd3f
JB
3634 /* Try each vswing and preemphasis setting twice before moving on */
3635 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3636 /* disable first in case we need to retry */
3637 reg = FDI_TX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3640 temp &= ~FDI_TX_ENABLE;
3641 I915_WRITE(reg, temp);
357555c0 3642
139ccd3f
JB
3643 reg = FDI_RX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_LINK_TRAIN_AUTO;
3646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3647 temp &= ~FDI_RX_ENABLE;
3648 I915_WRITE(reg, temp);
357555c0 3649
139ccd3f 3650 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
139ccd3f 3653 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3654 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3655 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3657 temp |= snb_b_fdi_train_param[j/2];
3658 temp |= FDI_COMPOSITE_SYNC;
3659 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3660
139ccd3f
JB
3661 I915_WRITE(FDI_RX_MISC(pipe),
3662 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3663
139ccd3f 3664 reg = FDI_RX_CTL(pipe);
357555c0 3665 temp = I915_READ(reg);
139ccd3f
JB
3666 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3667 temp |= FDI_COMPOSITE_SYNC;
3668 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3669
139ccd3f
JB
3670 POSTING_READ(reg);
3671 udelay(1); /* should be 0.5us */
357555c0 3672
139ccd3f
JB
3673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3677
139ccd3f
JB
3678 if (temp & FDI_RX_BIT_LOCK ||
3679 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3681 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3682 i);
3683 break;
3684 }
3685 udelay(1); /* should be 0.5us */
3686 }
3687 if (i == 4) {
3688 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3689 continue;
3690 }
357555c0 3691
139ccd3f 3692 /* Train 2 */
357555c0
JB
3693 reg = FDI_TX_CTL(pipe);
3694 temp = I915_READ(reg);
139ccd3f
JB
3695 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3697 I915_WRITE(reg, temp);
3698
3699 reg = FDI_RX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3703 I915_WRITE(reg, temp);
3704
3705 POSTING_READ(reg);
139ccd3f 3706 udelay(2); /* should be 1.5us */
357555c0 3707
139ccd3f
JB
3708 for (i = 0; i < 4; i++) {
3709 reg = FDI_RX_IIR(pipe);
3710 temp = I915_READ(reg);
3711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3712
139ccd3f
JB
3713 if (temp & FDI_RX_SYMBOL_LOCK ||
3714 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3715 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3716 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3717 i);
3718 goto train_done;
3719 }
3720 udelay(2); /* should be 1.5us */
357555c0 3721 }
139ccd3f
JB
3722 if (i == 4)
3723 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3724 }
357555c0 3725
139ccd3f 3726train_done:
357555c0
JB
3727 DRM_DEBUG_KMS("FDI train done.\n");
3728}
3729
88cefb6c 3730static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3731{
88cefb6c 3732 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3733 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3734 int pipe = intel_crtc->pipe;
5eddb70b 3735 u32 reg, temp;
79e53945 3736
c64e311e 3737
c98e9dcf 3738 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
627eb5a3 3741 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3743 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3744 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3745
3746 POSTING_READ(reg);
c98e9dcf
JB
3747 udelay(200);
3748
3749 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp | FDI_PCDCLK);
3752
3753 POSTING_READ(reg);
c98e9dcf
JB
3754 udelay(200);
3755
20749730
PZ
3756 /* Enable CPU FDI TX PLL, always on for Ironlake */
3757 reg = FDI_TX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3760 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3761
20749730
PZ
3762 POSTING_READ(reg);
3763 udelay(100);
6be4a607 3764 }
0e23b99d
JB
3765}
3766
88cefb6c
DV
3767static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3768{
3769 struct drm_device *dev = intel_crtc->base.dev;
3770 struct drm_i915_private *dev_priv = dev->dev_private;
3771 int pipe = intel_crtc->pipe;
3772 u32 reg, temp;
3773
3774 /* Switch from PCDclk to Rawclk */
3775 reg = FDI_RX_CTL(pipe);
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3778
3779 /* Disable CPU FDI TX PLL */
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
3782 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3790
3791 /* Wait for the clocks to turn off. */
3792 POSTING_READ(reg);
3793 udelay(100);
3794}
3795
0fc932b8
JB
3796static void ironlake_fdi_disable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* disable CPU FDI tx and PCH FDI rx */
3805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3808 POSTING_READ(reg);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(0x7 << 16);
dfd07d72 3813 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3814 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
3817 udelay(100);
3818
3819 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3820 if (HAS_PCH_IBX(dev))
6f06ce18 3821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3822
3823 /* still set train pattern 1 */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_1;
3828 I915_WRITE(reg, temp);
3829
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
3832 if (HAS_PCH_CPT(dev)) {
3833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
3839 /* BPC in FDI rx is consistent with that in PIPECONF */
3840 temp &= ~(0x07 << 16);
dfd07d72 3841 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3842 I915_WRITE(reg, temp);
3843
3844 POSTING_READ(reg);
3845 udelay(100);
3846}
3847
5dce5b93
CW
3848bool intel_has_pending_fb_unpin(struct drm_device *dev)
3849{
3850 struct intel_crtc *crtc;
3851
3852 /* Note that we don't need to be called with mode_config.lock here
3853 * as our list of CRTC objects is static for the lifetime of the
3854 * device and so cannot disappear as we iterate. Similarly, we can
3855 * happily treat the predicates as racy, atomic checks as userspace
3856 * cannot claim and pin a new fb without at least acquring the
3857 * struct_mutex and so serialising with us.
3858 */
d3fcc808 3859 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3860 if (atomic_read(&crtc->unpin_work_count) == 0)
3861 continue;
3862
3863 if (crtc->unpin_work)
3864 intel_wait_for_vblank(dev, crtc->pipe);
3865
3866 return true;
3867 }
3868
3869 return false;
3870}
3871
d6bbafa1
CW
3872static void page_flip_completed(struct intel_crtc *intel_crtc)
3873{
3874 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3875 struct intel_unpin_work *work = intel_crtc->unpin_work;
3876
3877 /* ensure that the unpin work is consistent wrt ->pending. */
3878 smp_rmb();
3879 intel_crtc->unpin_work = NULL;
3880
3881 if (work->event)
3882 drm_send_vblank_event(intel_crtc->base.dev,
3883 intel_crtc->pipe,
3884 work->event);
3885
3886 drm_crtc_vblank_put(&intel_crtc->base);
3887
3888 wake_up_all(&dev_priv->pending_flip_queue);
3889 queue_work(dev_priv->wq, &work->work);
3890
3891 trace_i915_flip_complete(intel_crtc->plane,
3892 work->pending_flip_obj);
3893}
3894
46a55d30 3895void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3896{
0f91128d 3897 struct drm_device *dev = crtc->dev;
5bb61643 3898 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3899
2c10d571 3900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3901 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3902 !intel_crtc_has_pending_flip(crtc),
3903 60*HZ) == 0)) {
3904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3905
5e2d7afc 3906 spin_lock_irq(&dev->event_lock);
9c787942
CW
3907 if (intel_crtc->unpin_work) {
3908 WARN_ONCE(1, "Removing stuck page flip\n");
3909 page_flip_completed(intel_crtc);
3910 }
5e2d7afc 3911 spin_unlock_irq(&dev->event_lock);
9c787942 3912 }
5bb61643 3913
975d568a
CW
3914 if (crtc->primary->fb) {
3915 mutex_lock(&dev->struct_mutex);
3916 intel_finish_fb(crtc->primary->fb);
3917 mutex_unlock(&dev->struct_mutex);
3918 }
e6c3a2a6
CW
3919}
3920
e615efe4
ED
3921/* Program iCLKIP clock to the desired frequency */
3922static void lpt_program_iclkip(struct drm_crtc *crtc)
3923{
3924 struct drm_device *dev = crtc->dev;
3925 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3926 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3927 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3928 u32 temp;
3929
a580516d 3930 mutex_lock(&dev_priv->sb_lock);
09153000 3931
e615efe4
ED
3932 /* It is necessary to ungate the pixclk gate prior to programming
3933 * the divisors, and gate it back when it is done.
3934 */
3935 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3936
3937 /* Disable SSCCTL */
3938 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3939 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3940 SBI_SSCCTL_DISABLE,
3941 SBI_ICLK);
e615efe4
ED
3942
3943 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3944 if (clock == 20000) {
e615efe4
ED
3945 auxdiv = 1;
3946 divsel = 0x41;
3947 phaseinc = 0x20;
3948 } else {
3949 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3950 * but the adjusted_mode->crtc_clock in in KHz. To get the
3951 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3952 * convert the virtual clock precision to KHz here for higher
3953 * precision.
3954 */
3955 u32 iclk_virtual_root_freq = 172800 * 1000;
3956 u32 iclk_pi_range = 64;
3957 u32 desired_divisor, msb_divisor_value, pi_value;
3958
12d7ceed 3959 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3960 msb_divisor_value = desired_divisor / iclk_pi_range;
3961 pi_value = desired_divisor % iclk_pi_range;
3962
3963 auxdiv = 0;
3964 divsel = msb_divisor_value - 2;
3965 phaseinc = pi_value;
3966 }
3967
3968 /* This should not happen with any sane values */
3969 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3970 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3971 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3972 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3973
3974 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3975 clock,
e615efe4
ED
3976 auxdiv,
3977 divsel,
3978 phasedir,
3979 phaseinc);
3980
3981 /* Program SSCDIVINTPHASE6 */
988d6ee8 3982 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3983 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3984 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3985 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3986 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3987 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3988 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3989 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3990
3991 /* Program SSCAUXDIV */
988d6ee8 3992 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3993 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3994 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3995 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3996
3997 /* Enable modulator and associated divider */
988d6ee8 3998 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3999 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4000 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4001
4002 /* Wait for initialization time */
4003 udelay(24);
4004
4005 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4006
a580516d 4007 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4008}
4009
275f01b2
DV
4010static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4011 enum pipe pch_transcoder)
4012{
4013 struct drm_device *dev = crtc->base.dev;
4014 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4016
4017 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4018 I915_READ(HTOTAL(cpu_transcoder)));
4019 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4020 I915_READ(HBLANK(cpu_transcoder)));
4021 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4022 I915_READ(HSYNC(cpu_transcoder)));
4023
4024 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4025 I915_READ(VTOTAL(cpu_transcoder)));
4026 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4027 I915_READ(VBLANK(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4029 I915_READ(VSYNC(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4031 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4032}
4033
003632d9 4034static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4035{
4036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 uint32_t temp;
4038
4039 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4040 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4041 return;
4042
4043 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4044 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4045
003632d9
ACO
4046 temp &= ~FDI_BC_BIFURCATION_SELECT;
4047 if (enable)
4048 temp |= FDI_BC_BIFURCATION_SELECT;
4049
4050 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4051 I915_WRITE(SOUTH_CHICKEN1, temp);
4052 POSTING_READ(SOUTH_CHICKEN1);
4053}
4054
4055static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4056{
4057 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4058
4059 switch (intel_crtc->pipe) {
4060 case PIPE_A:
4061 break;
4062 case PIPE_B:
6e3c9717 4063 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4064 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4065 else
003632d9 4066 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4067
4068 break;
4069 case PIPE_C:
003632d9 4070 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4071
4072 break;
4073 default:
4074 BUG();
4075 }
4076}
4077
f67a559d
JB
4078/*
4079 * Enable PCH resources required for PCH ports:
4080 * - PCH PLLs
4081 * - FDI training & RX/TX
4082 * - update transcoder timings
4083 * - DP transcoding bits
4084 * - transcoder
4085 */
4086static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4087{
4088 struct drm_device *dev = crtc->dev;
4089 struct drm_i915_private *dev_priv = dev->dev_private;
4090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4091 int pipe = intel_crtc->pipe;
ee7b9f93 4092 u32 reg, temp;
2c07245f 4093
ab9412ba 4094 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4095
1fbc0d78
DV
4096 if (IS_IVYBRIDGE(dev))
4097 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4098
cd986abb
DV
4099 /* Write the TU size bits before fdi link training, so that error
4100 * detection works. */
4101 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4102 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4103
c98e9dcf 4104 /* For PCH output, training FDI link */
674cf967 4105 dev_priv->display.fdi_link_train(crtc);
2c07245f 4106
3ad8a208
DV
4107 /* We need to program the right clock selection before writing the pixel
4108 * mutliplier into the DPLL. */
303b81e0 4109 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4110 u32 sel;
4b645f14 4111
c98e9dcf 4112 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4113 temp |= TRANS_DPLL_ENABLE(pipe);
4114 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4115 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4116 temp |= sel;
4117 else
4118 temp &= ~sel;
c98e9dcf 4119 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4120 }
5eddb70b 4121
3ad8a208
DV
4122 /* XXX: pch pll's can be enabled any time before we enable the PCH
4123 * transcoder, and we actually should do this to not upset any PCH
4124 * transcoder that already use the clock when we share it.
4125 *
4126 * Note that enable_shared_dpll tries to do the right thing, but
4127 * get_shared_dpll unconditionally resets the pll - we need that to have
4128 * the right LVDS enable sequence. */
85b3894f 4129 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4130
d9b6cb56
JB
4131 /* set transcoder timing, panel must allow it */
4132 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4133 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4134
303b81e0 4135 intel_fdi_normal_train(crtc);
5e84e1a4 4136
c98e9dcf 4137 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4138 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4139 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4140 reg = TRANS_DP_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4143 TRANS_DP_SYNC_MASK |
4144 TRANS_DP_BPC_MASK);
e3ef4479 4145 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4146 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4147
4148 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4149 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4150 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4151 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4152
4153 switch (intel_trans_dp_port_sel(crtc)) {
4154 case PCH_DP_B:
5eddb70b 4155 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4156 break;
4157 case PCH_DP_C:
5eddb70b 4158 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4159 break;
4160 case PCH_DP_D:
5eddb70b 4161 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4162 break;
4163 default:
e95d41e1 4164 BUG();
32f9d658 4165 }
2c07245f 4166
5eddb70b 4167 I915_WRITE(reg, temp);
6be4a607 4168 }
b52eb4dc 4169
b8a4f404 4170 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4171}
4172
1507e5bd
PZ
4173static void lpt_pch_enable(struct drm_crtc *crtc)
4174{
4175 struct drm_device *dev = crtc->dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4178 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4179
ab9412ba 4180 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4181
8c52b5e8 4182 lpt_program_iclkip(crtc);
1507e5bd 4183
0540e488 4184 /* Set transcoder timing. */
275f01b2 4185 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4186
937bb610 4187 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4188}
4189
190f68c5
ACO
4190struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4191 struct intel_crtc_state *crtc_state)
ee7b9f93 4192{
e2b78267 4193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4194 struct intel_shared_dpll *pll;
de419ab6 4195 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4196 enum intel_dpll_id i;
ee7b9f93 4197
de419ab6
ML
4198 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4199
98b6bd99
DV
4200 if (HAS_PCH_IBX(dev_priv->dev)) {
4201 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4202 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4203 pll = &dev_priv->shared_dplls[i];
98b6bd99 4204
46edb027
DV
4205 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4206 crtc->base.base.id, pll->name);
98b6bd99 4207
de419ab6 4208 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4209
98b6bd99
DV
4210 goto found;
4211 }
4212
bcddf610
S
4213 if (IS_BROXTON(dev_priv->dev)) {
4214 /* PLL is attached to port in bxt */
4215 struct intel_encoder *encoder;
4216 struct intel_digital_port *intel_dig_port;
4217
4218 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4219 if (WARN_ON(!encoder))
4220 return NULL;
4221
4222 intel_dig_port = enc_to_dig_port(&encoder->base);
4223 /* 1:1 mapping between ports and PLLs */
4224 i = (enum intel_dpll_id)intel_dig_port->port;
4225 pll = &dev_priv->shared_dplls[i];
4226 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4227 crtc->base.base.id, pll->name);
de419ab6 4228 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4229
4230 goto found;
4231 }
4232
e72f9fbf
DV
4233 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4234 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4235
4236 /* Only want to check enabled timings first */
de419ab6 4237 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4238 continue;
4239
190f68c5 4240 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4241 &shared_dpll[i].hw_state,
4242 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4243 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4244 crtc->base.base.id, pll->name,
de419ab6 4245 shared_dpll[i].crtc_mask,
8bd31e67 4246 pll->active);
ee7b9f93
JB
4247 goto found;
4248 }
4249 }
4250
4251 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4252 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4253 pll = &dev_priv->shared_dplls[i];
de419ab6 4254 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4255 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4256 crtc->base.base.id, pll->name);
ee7b9f93
JB
4257 goto found;
4258 }
4259 }
4260
4261 return NULL;
4262
4263found:
de419ab6
ML
4264 if (shared_dpll[i].crtc_mask == 0)
4265 shared_dpll[i].hw_state =
4266 crtc_state->dpll_hw_state;
f2a69f44 4267
190f68c5 4268 crtc_state->shared_dpll = i;
46edb027
DV
4269 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4270 pipe_name(crtc->pipe));
ee7b9f93 4271
de419ab6 4272 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4273
ee7b9f93
JB
4274 return pll;
4275}
4276
de419ab6 4277static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4278{
de419ab6
ML
4279 struct drm_i915_private *dev_priv = to_i915(state->dev);
4280 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4281 struct intel_shared_dpll *pll;
4282 enum intel_dpll_id i;
4283
de419ab6
ML
4284 if (!to_intel_atomic_state(state)->dpll_set)
4285 return;
8bd31e67 4286
de419ab6 4287 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4288 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4289 pll = &dev_priv->shared_dplls[i];
de419ab6 4290 pll->config = shared_dpll[i];
8bd31e67
ACO
4291 }
4292}
4293
a1520318 4294static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4295{
4296 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4297 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4298 u32 temp;
4299
4300 temp = I915_READ(dslreg);
4301 udelay(500);
4302 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4303 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4304 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4305 }
4306}
4307
86adf9d7
ML
4308static int
4309skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4310 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4311 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4312{
86adf9d7
ML
4313 struct intel_crtc_scaler_state *scaler_state =
4314 &crtc_state->scaler_state;
4315 struct intel_crtc *intel_crtc =
4316 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4317 int need_scaling;
6156a456
CK
4318
4319 need_scaling = intel_rotation_90_or_270(rotation) ?
4320 (src_h != dst_w || src_w != dst_h):
4321 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4322
4323 /*
4324 * if plane is being disabled or scaler is no more required or force detach
4325 * - free scaler binded to this plane/crtc
4326 * - in order to do this, update crtc->scaler_usage
4327 *
4328 * Here scaler state in crtc_state is set free so that
4329 * scaler can be assigned to other user. Actual register
4330 * update to free the scaler is done in plane/panel-fit programming.
4331 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4332 */
86adf9d7 4333 if (force_detach || !need_scaling) {
a1b2278e 4334 if (*scaler_id >= 0) {
86adf9d7 4335 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4336 scaler_state->scalers[*scaler_id].in_use = 0;
4337
86adf9d7
ML
4338 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4339 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4340 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4341 scaler_state->scaler_users);
4342 *scaler_id = -1;
4343 }
4344 return 0;
4345 }
4346
4347 /* range checks */
4348 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4349 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4350
4351 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4352 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4353 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4354 "size is out of scaler range\n",
86adf9d7 4355 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4356 return -EINVAL;
4357 }
4358
86adf9d7
ML
4359 /* mark this plane as a scaler user in crtc_state */
4360 scaler_state->scaler_users |= (1 << scaler_user);
4361 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4362 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4363 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4364 scaler_state->scaler_users);
4365
4366 return 0;
4367}
4368
4369/**
4370 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4371 *
4372 * @state: crtc's scaler state
86adf9d7
ML
4373 *
4374 * Return
4375 * 0 - scaler_usage updated successfully
4376 * error - requested scaling cannot be supported or other error condition
4377 */
e435d6e5 4378int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4379{
4380 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4381 struct drm_display_mode *adjusted_mode =
4382 &state->base.adjusted_mode;
4383
4384 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4385 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4386
e435d6e5 4387 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4388 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4389 state->pipe_src_w, state->pipe_src_h,
8c6cda29 4390 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
86adf9d7
ML
4391}
4392
4393/**
4394 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4395 *
4396 * @state: crtc's scaler state
86adf9d7
ML
4397 * @plane_state: atomic plane state to update
4398 *
4399 * Return
4400 * 0 - scaler_usage updated successfully
4401 * error - requested scaling cannot be supported or other error condition
4402 */
da20eabd
ML
4403static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4404 struct intel_plane_state *plane_state)
86adf9d7
ML
4405{
4406
4407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4408 struct intel_plane *intel_plane =
4409 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4410 struct drm_framebuffer *fb = plane_state->base.fb;
4411 int ret;
4412
4413 bool force_detach = !fb || !plane_state->visible;
4414
4415 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4416 intel_plane->base.base.id, intel_crtc->pipe,
4417 drm_plane_index(&intel_plane->base));
4418
4419 ret = skl_update_scaler(crtc_state, force_detach,
4420 drm_plane_index(&intel_plane->base),
4421 &plane_state->scaler_id,
4422 plane_state->base.rotation,
4423 drm_rect_width(&plane_state->src) >> 16,
4424 drm_rect_height(&plane_state->src) >> 16,
4425 drm_rect_width(&plane_state->dst),
4426 drm_rect_height(&plane_state->dst));
4427
4428 if (ret || plane_state->scaler_id < 0)
4429 return ret;
4430
a1b2278e 4431 /* check colorkey */
818ed961 4432 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4433 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4434 intel_plane->base.base.id);
a1b2278e
CK
4435 return -EINVAL;
4436 }
4437
4438 /* Check src format */
86adf9d7
ML
4439 switch (fb->pixel_format) {
4440 case DRM_FORMAT_RGB565:
4441 case DRM_FORMAT_XBGR8888:
4442 case DRM_FORMAT_XRGB8888:
4443 case DRM_FORMAT_ABGR8888:
4444 case DRM_FORMAT_ARGB8888:
4445 case DRM_FORMAT_XRGB2101010:
4446 case DRM_FORMAT_XBGR2101010:
4447 case DRM_FORMAT_YUYV:
4448 case DRM_FORMAT_YVYU:
4449 case DRM_FORMAT_UYVY:
4450 case DRM_FORMAT_VYUY:
4451 break;
4452 default:
4453 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4454 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4455 return -EINVAL;
a1b2278e
CK
4456 }
4457
a1b2278e
CK
4458 return 0;
4459}
4460
e435d6e5
ML
4461static void skylake_scaler_disable(struct intel_crtc *crtc)
4462{
4463 int i;
4464
4465 for (i = 0; i < crtc->num_scalers; i++)
4466 skl_detach_scaler(crtc, i);
4467}
4468
4469static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4470{
4471 struct drm_device *dev = crtc->base.dev;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 int pipe = crtc->pipe;
a1b2278e
CK
4474 struct intel_crtc_scaler_state *scaler_state =
4475 &crtc->config->scaler_state;
4476
4477 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4478
6e3c9717 4479 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4480 int id;
4481
4482 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4483 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4484 return;
4485 }
4486
4487 id = scaler_state->scaler_id;
4488 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4489 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4490 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4491 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4492
4493 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4494 }
4495}
4496
b074cec8
JB
4497static void ironlake_pfit_enable(struct intel_crtc *crtc)
4498{
4499 struct drm_device *dev = crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 int pipe = crtc->pipe;
4502
6e3c9717 4503 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4504 /* Force use of hard-coded filter coefficients
4505 * as some pre-programmed values are broken,
4506 * e.g. x201.
4507 */
4508 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4509 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4510 PF_PIPE_SEL_IVB(pipe));
4511 else
4512 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4513 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4514 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4515 }
4516}
4517
20bc8673 4518void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4519{
cea165c3
VS
4520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4522
6e3c9717 4523 if (!crtc->config->ips_enabled)
d77e4531
PZ
4524 return;
4525
cea165c3
VS
4526 /* We can only enable IPS after we enable a plane and wait for a vblank */
4527 intel_wait_for_vblank(dev, crtc->pipe);
4528
d77e4531 4529 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4530 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4531 mutex_lock(&dev_priv->rps.hw_lock);
4532 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4533 mutex_unlock(&dev_priv->rps.hw_lock);
4534 /* Quoting Art Runyan: "its not safe to expect any particular
4535 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4536 * mailbox." Moreover, the mailbox may return a bogus state,
4537 * so we need to just enable it and continue on.
2a114cc1
BW
4538 */
4539 } else {
4540 I915_WRITE(IPS_CTL, IPS_ENABLE);
4541 /* The bit only becomes 1 in the next vblank, so this wait here
4542 * is essentially intel_wait_for_vblank. If we don't have this
4543 * and don't wait for vblanks until the end of crtc_enable, then
4544 * the HW state readout code will complain that the expected
4545 * IPS_CTL value is not the one we read. */
4546 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4547 DRM_ERROR("Timed out waiting for IPS enable\n");
4548 }
d77e4531
PZ
4549}
4550
20bc8673 4551void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4552{
4553 struct drm_device *dev = crtc->base.dev;
4554 struct drm_i915_private *dev_priv = dev->dev_private;
4555
6e3c9717 4556 if (!crtc->config->ips_enabled)
d77e4531
PZ
4557 return;
4558
4559 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4560 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4561 mutex_lock(&dev_priv->rps.hw_lock);
4562 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4563 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4564 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4565 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4566 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4567 } else {
2a114cc1 4568 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4569 POSTING_READ(IPS_CTL);
4570 }
d77e4531
PZ
4571
4572 /* We need to wait for a vblank before we can disable the plane. */
4573 intel_wait_for_vblank(dev, crtc->pipe);
4574}
4575
4576/** Loads the palette/gamma unit for the CRTC with the prepared values */
4577static void intel_crtc_load_lut(struct drm_crtc *crtc)
4578{
4579 struct drm_device *dev = crtc->dev;
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4582 enum pipe pipe = intel_crtc->pipe;
4583 int palreg = PALETTE(pipe);
4584 int i;
4585 bool reenable_ips = false;
4586
4587 /* The clocks have to be on to load the palette. */
53d9f4e9 4588 if (!crtc->state->active)
d77e4531
PZ
4589 return;
4590
50360403 4591 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4592 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4593 assert_dsi_pll_enabled(dev_priv);
4594 else
4595 assert_pll_enabled(dev_priv, pipe);
4596 }
4597
4598 /* use legacy palette for Ironlake */
7a1db49a 4599 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4600 palreg = LGC_PALETTE(pipe);
4601
4602 /* Workaround : Do not read or write the pipe palette/gamma data while
4603 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4604 */
6e3c9717 4605 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4606 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4607 GAMMA_MODE_MODE_SPLIT)) {
4608 hsw_disable_ips(intel_crtc);
4609 reenable_ips = true;
4610 }
4611
4612 for (i = 0; i < 256; i++) {
4613 I915_WRITE(palreg + 4 * i,
4614 (intel_crtc->lut_r[i] << 16) |
4615 (intel_crtc->lut_g[i] << 8) |
4616 intel_crtc->lut_b[i]);
4617 }
4618
4619 if (reenable_ips)
4620 hsw_enable_ips(intel_crtc);
4621}
4622
7cac945f 4623static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4624{
7cac945f 4625 if (intel_crtc->overlay) {
d3eedb1a
VS
4626 struct drm_device *dev = intel_crtc->base.dev;
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628
4629 mutex_lock(&dev->struct_mutex);
4630 dev_priv->mm.interruptible = false;
4631 (void) intel_overlay_switch_off(intel_crtc->overlay);
4632 dev_priv->mm.interruptible = true;
4633 mutex_unlock(&dev->struct_mutex);
4634 }
4635
4636 /* Let userspace switch the overlay on again. In most cases userspace
4637 * has to recompute where to put it anyway.
4638 */
4639}
4640
87d4300a
ML
4641/**
4642 * intel_post_enable_primary - Perform operations after enabling primary plane
4643 * @crtc: the CRTC whose primary plane was just enabled
4644 *
4645 * Performs potentially sleeping operations that must be done after the primary
4646 * plane is enabled, such as updating FBC and IPS. Note that this may be
4647 * called due to an explicit primary plane update, or due to an implicit
4648 * re-enable that is caused when a sprite plane is updated to no longer
4649 * completely hide the primary plane.
4650 */
4651static void
4652intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4653{
4654 struct drm_device *dev = crtc->dev;
87d4300a 4655 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4657 int pipe = intel_crtc->pipe;
a5c4d7bc 4658
87d4300a
ML
4659 /*
4660 * BDW signals flip done immediately if the plane
4661 * is disabled, even if the plane enable is already
4662 * armed to occur at the next vblank :(
4663 */
4664 if (IS_BROADWELL(dev))
4665 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4666
87d4300a
ML
4667 /*
4668 * FIXME IPS should be fine as long as one plane is
4669 * enabled, but in practice it seems to have problems
4670 * when going from primary only to sprite only and vice
4671 * versa.
4672 */
a5c4d7bc
VS
4673 hsw_enable_ips(intel_crtc);
4674
f99d7069 4675 /*
87d4300a
ML
4676 * Gen2 reports pipe underruns whenever all planes are disabled.
4677 * So don't enable underrun reporting before at least some planes
4678 * are enabled.
4679 * FIXME: Need to fix the logic to work when we turn off all planes
4680 * but leave the pipe running.
f99d7069 4681 */
87d4300a
ML
4682 if (IS_GEN2(dev))
4683 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4684
4685 /* Underruns don't raise interrupts, so check manually. */
4686 if (HAS_GMCH_DISPLAY(dev))
4687 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4688}
4689
87d4300a
ML
4690/**
4691 * intel_pre_disable_primary - Perform operations before disabling primary plane
4692 * @crtc: the CRTC whose primary plane is to be disabled
4693 *
4694 * Performs potentially sleeping operations that must be done before the
4695 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4696 * be called due to an explicit primary plane update, or due to an implicit
4697 * disable that is caused when a sprite plane completely hides the primary
4698 * plane.
4699 */
4700static void
4701intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4702{
4703 struct drm_device *dev = crtc->dev;
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
a5c4d7bc 4707
87d4300a
ML
4708 /*
4709 * Gen2 reports pipe underruns whenever all planes are disabled.
4710 * So diasble underrun reporting before all the planes get disabled.
4711 * FIXME: Need to fix the logic to work when we turn off all planes
4712 * but leave the pipe running.
4713 */
4714 if (IS_GEN2(dev))
4715 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4716
87d4300a
ML
4717 /*
4718 * Vblank time updates from the shadow to live plane control register
4719 * are blocked if the memory self-refresh mode is active at that
4720 * moment. So to make sure the plane gets truly disabled, disable
4721 * first the self-refresh mode. The self-refresh enable bit in turn
4722 * will be checked/applied by the HW only at the next frame start
4723 * event which is after the vblank start event, so we need to have a
4724 * wait-for-vblank between disabling the plane and the pipe.
4725 */
262cd2e1 4726 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4727 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4728 dev_priv->wm.vlv.cxsr = false;
4729 intel_wait_for_vblank(dev, pipe);
4730 }
87d4300a 4731
87d4300a
ML
4732 /*
4733 * FIXME IPS should be fine as long as one plane is
4734 * enabled, but in practice it seems to have problems
4735 * when going from primary only to sprite only and vice
4736 * versa.
4737 */
a5c4d7bc 4738 hsw_disable_ips(intel_crtc);
87d4300a
ML
4739}
4740
ac21b225
ML
4741static void intel_post_plane_update(struct intel_crtc *crtc)
4742{
4743 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4744 struct drm_device *dev = crtc->base.dev;
7733b49b 4745 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4746 struct drm_plane *plane;
4747
4748 if (atomic->wait_vblank)
4749 intel_wait_for_vblank(dev, crtc->pipe);
4750
4751 intel_frontbuffer_flip(dev, atomic->fb_bits);
4752
852eb00d
VS
4753 if (atomic->disable_cxsr)
4754 crtc->wm.cxsr_allowed = true;
4755
f015c551
VS
4756 if (crtc->atomic.update_wm_post)
4757 intel_update_watermarks(&crtc->base);
4758
c80ac854 4759 if (atomic->update_fbc)
7733b49b 4760 intel_fbc_update(dev_priv);
ac21b225
ML
4761
4762 if (atomic->post_enable_primary)
4763 intel_post_enable_primary(&crtc->base);
4764
4765 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4766 intel_update_sprite_watermarks(plane, &crtc->base,
4767 0, 0, 0, false, false);
4768
4769 memset(atomic, 0, sizeof(*atomic));
4770}
4771
4772static void intel_pre_plane_update(struct intel_crtc *crtc)
4773{
4774 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4775 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4776 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4777 struct drm_plane *p;
4778
4779 /* Track fb's for any planes being disabled */
ac21b225
ML
4780 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4781 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4782
4783 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4784 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4785 plane->frontbuffer_bit);
ac21b225
ML
4786 mutex_unlock(&dev->struct_mutex);
4787 }
4788
4789 if (atomic->wait_for_flips)
4790 intel_crtc_wait_for_pending_flips(&crtc->base);
4791
c80ac854 4792 if (atomic->disable_fbc)
25ad93fd 4793 intel_fbc_disable_crtc(crtc);
ac21b225 4794
066cf55b
RV
4795 if (crtc->atomic.disable_ips)
4796 hsw_disable_ips(crtc);
4797
ac21b225
ML
4798 if (atomic->pre_disable_primary)
4799 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4800
4801 if (atomic->disable_cxsr) {
4802 crtc->wm.cxsr_allowed = false;
4803 intel_set_memory_cxsr(dev_priv, false);
4804 }
ac21b225
ML
4805}
4806
d032ffa0 4807static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4808{
4809 struct drm_device *dev = crtc->dev;
4810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4811 struct drm_plane *p;
87d4300a
ML
4812 int pipe = intel_crtc->pipe;
4813
7cac945f 4814 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4815
d032ffa0
ML
4816 drm_for_each_plane_mask(p, dev, plane_mask)
4817 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4818
f99d7069
DV
4819 /*
4820 * FIXME: Once we grow proper nuclear flip support out of this we need
4821 * to compute the mask of flip planes precisely. For the time being
4822 * consider this a flip to a NULL plane.
4823 */
4824 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4825}
4826
f67a559d
JB
4827static void ironlake_crtc_enable(struct drm_crtc *crtc)
4828{
4829 struct drm_device *dev = crtc->dev;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4832 struct intel_encoder *encoder;
f67a559d 4833 int pipe = intel_crtc->pipe;
f67a559d 4834
53d9f4e9 4835 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4836 return;
4837
6e3c9717 4838 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4839 intel_prepare_shared_dpll(intel_crtc);
4840
6e3c9717 4841 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4842 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4843
4844 intel_set_pipe_timings(intel_crtc);
4845
6e3c9717 4846 if (intel_crtc->config->has_pch_encoder) {
29407aab 4847 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4848 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4849 }
4850
4851 ironlake_set_pipeconf(crtc);
4852
f67a559d 4853 intel_crtc->active = true;
8664281b 4854
a72e4c9f
DV
4855 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4856 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4857
f6736a1a 4858 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4859 if (encoder->pre_enable)
4860 encoder->pre_enable(encoder);
f67a559d 4861
6e3c9717 4862 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4863 /* Note: FDI PLL enabling _must_ be done before we enable the
4864 * cpu pipes, hence this is separate from all the other fdi/pch
4865 * enabling. */
88cefb6c 4866 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4867 } else {
4868 assert_fdi_tx_disabled(dev_priv, pipe);
4869 assert_fdi_rx_disabled(dev_priv, pipe);
4870 }
f67a559d 4871
b074cec8 4872 ironlake_pfit_enable(intel_crtc);
f67a559d 4873
9c54c0dd
JB
4874 /*
4875 * On ILK+ LUT must be loaded before the pipe is running but with
4876 * clocks enabled
4877 */
4878 intel_crtc_load_lut(crtc);
4879
f37fcc2a 4880 intel_update_watermarks(crtc);
e1fdc473 4881 intel_enable_pipe(intel_crtc);
f67a559d 4882
6e3c9717 4883 if (intel_crtc->config->has_pch_encoder)
f67a559d 4884 ironlake_pch_enable(crtc);
c98e9dcf 4885
f9b61ff6
DV
4886 assert_vblank_disabled(crtc);
4887 drm_crtc_vblank_on(crtc);
4888
fa5c73b1
DV
4889 for_each_encoder_on_crtc(dev, crtc, encoder)
4890 encoder->enable(encoder);
61b77ddd
DV
4891
4892 if (HAS_PCH_CPT(dev))
a1520318 4893 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4894}
4895
42db64ef
PZ
4896/* IPS only exists on ULT machines and is tied to pipe A. */
4897static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4898{
f5adf94e 4899 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4900}
4901
4f771f10
PZ
4902static void haswell_crtc_enable(struct drm_crtc *crtc)
4903{
4904 struct drm_device *dev = crtc->dev;
4905 struct drm_i915_private *dev_priv = dev->dev_private;
4906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4907 struct intel_encoder *encoder;
99d736a2
ML
4908 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4909 struct intel_crtc_state *pipe_config =
4910 to_intel_crtc_state(crtc->state);
4f771f10 4911
53d9f4e9 4912 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4913 return;
4914
df8ad70c
DV
4915 if (intel_crtc_to_shared_dpll(intel_crtc))
4916 intel_enable_shared_dpll(intel_crtc);
4917
6e3c9717 4918 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4919 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4920
4921 intel_set_pipe_timings(intel_crtc);
4922
6e3c9717
ACO
4923 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4924 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4925 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4926 }
4927
6e3c9717 4928 if (intel_crtc->config->has_pch_encoder) {
229fca97 4929 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4930 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4931 }
4932
4933 haswell_set_pipeconf(crtc);
4934
4935 intel_set_pipe_csc(crtc);
4936
4f771f10 4937 intel_crtc->active = true;
8664281b 4938
a72e4c9f 4939 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4940 for_each_encoder_on_crtc(dev, crtc, encoder)
4941 if (encoder->pre_enable)
4942 encoder->pre_enable(encoder);
4943
6e3c9717 4944 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4945 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4946 true);
4fe9467d
ID
4947 dev_priv->display.fdi_link_train(crtc);
4948 }
4949
1f544388 4950 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4951
ff6d9f55 4952 if (INTEL_INFO(dev)->gen == 9)
e435d6e5 4953 skylake_pfit_enable(intel_crtc);
ff6d9f55 4954 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 4955 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
4956 else
4957 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
4958
4959 /*
4960 * On ILK+ LUT must be loaded before the pipe is running but with
4961 * clocks enabled
4962 */
4963 intel_crtc_load_lut(crtc);
4964
1f544388 4965 intel_ddi_set_pipe_settings(crtc);
8228c251 4966 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4967
f37fcc2a 4968 intel_update_watermarks(crtc);
e1fdc473 4969 intel_enable_pipe(intel_crtc);
42db64ef 4970
6e3c9717 4971 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4972 lpt_pch_enable(crtc);
4f771f10 4973
6e3c9717 4974 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4975 intel_ddi_set_vc_payload_alloc(crtc, true);
4976
f9b61ff6
DV
4977 assert_vblank_disabled(crtc);
4978 drm_crtc_vblank_on(crtc);
4979
8807e55b 4980 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4981 encoder->enable(encoder);
8807e55b
JN
4982 intel_opregion_notify_encoder(encoder, true);
4983 }
4f771f10 4984
e4916946
PZ
4985 /* If we change the relative order between pipe/planes enabling, we need
4986 * to change the workaround. */
99d736a2
ML
4987 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4988 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4989 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4990 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4991 }
4f771f10
PZ
4992}
4993
3f8dce3a
DV
4994static void ironlake_pfit_disable(struct intel_crtc *crtc)
4995{
4996 struct drm_device *dev = crtc->base.dev;
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 int pipe = crtc->pipe;
4999
5000 /* To avoid upsetting the power well on haswell only disable the pfit if
5001 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 5002 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5003 I915_WRITE(PF_CTL(pipe), 0);
5004 I915_WRITE(PF_WIN_POS(pipe), 0);
5005 I915_WRITE(PF_WIN_SZ(pipe), 0);
5006 }
5007}
5008
6be4a607
JB
5009static void ironlake_crtc_disable(struct drm_crtc *crtc)
5010{
5011 struct drm_device *dev = crtc->dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5014 struct intel_encoder *encoder;
6be4a607 5015 int pipe = intel_crtc->pipe;
5eddb70b 5016 u32 reg, temp;
b52eb4dc 5017
ea9d758d
DV
5018 for_each_encoder_on_crtc(dev, crtc, encoder)
5019 encoder->disable(encoder);
5020
f9b61ff6
DV
5021 drm_crtc_vblank_off(crtc);
5022 assert_vblank_disabled(crtc);
5023
6e3c9717 5024 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5026
575f7ab7 5027 intel_disable_pipe(intel_crtc);
32f9d658 5028
3f8dce3a 5029 ironlake_pfit_disable(intel_crtc);
2c07245f 5030
5a74f70a
VS
5031 if (intel_crtc->config->has_pch_encoder)
5032 ironlake_fdi_disable(crtc);
5033
bf49ec8c
DV
5034 for_each_encoder_on_crtc(dev, crtc, encoder)
5035 if (encoder->post_disable)
5036 encoder->post_disable(encoder);
2c07245f 5037
6e3c9717 5038 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5039 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5040
d925c59a
DV
5041 if (HAS_PCH_CPT(dev)) {
5042 /* disable TRANS_DP_CTL */
5043 reg = TRANS_DP_CTL(pipe);
5044 temp = I915_READ(reg);
5045 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5046 TRANS_DP_PORT_SEL_MASK);
5047 temp |= TRANS_DP_PORT_SEL_NONE;
5048 I915_WRITE(reg, temp);
5049
5050 /* disable DPLL_SEL */
5051 temp = I915_READ(PCH_DPLL_SEL);
11887397 5052 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5053 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5054 }
e3421a18 5055
d925c59a
DV
5056 ironlake_fdi_pll_disable(intel_crtc);
5057 }
e4ca0612
PJ
5058
5059 intel_crtc->active = false;
5060 intel_update_watermarks(crtc);
6be4a607 5061}
1b3c7a47 5062
4f771f10 5063static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5064{
4f771f10
PZ
5065 struct drm_device *dev = crtc->dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5068 struct intel_encoder *encoder;
6e3c9717 5069 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5070
8807e55b
JN
5071 for_each_encoder_on_crtc(dev, crtc, encoder) {
5072 intel_opregion_notify_encoder(encoder, false);
4f771f10 5073 encoder->disable(encoder);
8807e55b 5074 }
4f771f10 5075
f9b61ff6
DV
5076 drm_crtc_vblank_off(crtc);
5077 assert_vblank_disabled(crtc);
5078
6e3c9717 5079 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5080 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5081 false);
575f7ab7 5082 intel_disable_pipe(intel_crtc);
4f771f10 5083
6e3c9717 5084 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5085 intel_ddi_set_vc_payload_alloc(crtc, false);
5086
ad80a810 5087 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5088
ff6d9f55 5089 if (INTEL_INFO(dev)->gen == 9)
e435d6e5 5090 skylake_scaler_disable(intel_crtc);
ff6d9f55 5091 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5092 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5093 else
5094 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5095
1f544388 5096 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5097
6e3c9717 5098 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5099 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5100 intel_ddi_fdi_disable(crtc);
83616634 5101 }
4f771f10 5102
97b040aa
ID
5103 for_each_encoder_on_crtc(dev, crtc, encoder)
5104 if (encoder->post_disable)
5105 encoder->post_disable(encoder);
e4ca0612
PJ
5106
5107 intel_crtc->active = false;
5108 intel_update_watermarks(crtc);
4f771f10
PZ
5109}
5110
2dd24552
JB
5111static void i9xx_pfit_enable(struct intel_crtc *crtc)
5112{
5113 struct drm_device *dev = crtc->base.dev;
5114 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5115 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5116
681a8504 5117 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5118 return;
5119
2dd24552 5120 /*
c0b03411
DV
5121 * The panel fitter should only be adjusted whilst the pipe is disabled,
5122 * according to register description and PRM.
2dd24552 5123 */
c0b03411
DV
5124 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5125 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5126
b074cec8
JB
5127 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5128 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5129
5130 /* Border color in case we don't scale up to the full screen. Black by
5131 * default, change to something else for debugging. */
5132 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5133}
5134
d05410f9
DA
5135static enum intel_display_power_domain port_to_power_domain(enum port port)
5136{
5137 switch (port) {
5138 case PORT_A:
5139 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5140 case PORT_B:
5141 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5142 case PORT_C:
5143 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5144 case PORT_D:
5145 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5146 default:
5147 WARN_ON_ONCE(1);
5148 return POWER_DOMAIN_PORT_OTHER;
5149 }
5150}
5151
77d22dca
ID
5152#define for_each_power_domain(domain, mask) \
5153 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5154 if ((1 << (domain)) & (mask))
5155
319be8ae
ID
5156enum intel_display_power_domain
5157intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5158{
5159 struct drm_device *dev = intel_encoder->base.dev;
5160 struct intel_digital_port *intel_dig_port;
5161
5162 switch (intel_encoder->type) {
5163 case INTEL_OUTPUT_UNKNOWN:
5164 /* Only DDI platforms should ever use this output type */
5165 WARN_ON_ONCE(!HAS_DDI(dev));
5166 case INTEL_OUTPUT_DISPLAYPORT:
5167 case INTEL_OUTPUT_HDMI:
5168 case INTEL_OUTPUT_EDP:
5169 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5170 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5171 case INTEL_OUTPUT_DP_MST:
5172 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5173 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5174 case INTEL_OUTPUT_ANALOG:
5175 return POWER_DOMAIN_PORT_CRT;
5176 case INTEL_OUTPUT_DSI:
5177 return POWER_DOMAIN_PORT_DSI;
5178 default:
5179 return POWER_DOMAIN_PORT_OTHER;
5180 }
5181}
5182
5183static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5184{
319be8ae
ID
5185 struct drm_device *dev = crtc->dev;
5186 struct intel_encoder *intel_encoder;
5187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5188 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5189 unsigned long mask;
5190 enum transcoder transcoder;
5191
292b990e
ML
5192 if (!crtc->state->active)
5193 return 0;
5194
77d22dca
ID
5195 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5196
5197 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5198 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5199 if (intel_crtc->config->pch_pfit.enabled ||
5200 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5201 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5202
319be8ae
ID
5203 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5204 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5205
77d22dca
ID
5206 return mask;
5207}
5208
292b990e 5209static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5210{
292b990e
ML
5211 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5213 enum intel_display_power_domain domain;
5214 unsigned long domains, new_domains, old_domains;
77d22dca 5215
292b990e
ML
5216 old_domains = intel_crtc->enabled_power_domains;
5217 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5218
292b990e
ML
5219 domains = new_domains & ~old_domains;
5220
5221 for_each_power_domain(domain, domains)
5222 intel_display_power_get(dev_priv, domain);
5223
5224 return old_domains & ~new_domains;
5225}
5226
5227static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5228 unsigned long domains)
5229{
5230 enum intel_display_power_domain domain;
5231
5232 for_each_power_domain(domain, domains)
5233 intel_display_power_put(dev_priv, domain);
5234}
77d22dca 5235
292b990e
ML
5236static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5237{
5238 struct drm_device *dev = state->dev;
5239 struct drm_i915_private *dev_priv = dev->dev_private;
5240 unsigned long put_domains[I915_MAX_PIPES] = {};
5241 struct drm_crtc_state *crtc_state;
5242 struct drm_crtc *crtc;
5243 int i;
77d22dca 5244
292b990e
ML
5245 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5246 if (needs_modeset(crtc->state))
5247 put_domains[to_intel_crtc(crtc)->pipe] =
5248 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5249 }
5250
27c329ed
ML
5251 if (dev_priv->display.modeset_commit_cdclk) {
5252 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5253
5254 if (cdclk != dev_priv->cdclk_freq &&
5255 !WARN_ON(!state->allow_modeset))
5256 dev_priv->display.modeset_commit_cdclk(state);
5257 }
50f6e502 5258
292b990e
ML
5259 for (i = 0; i < I915_MAX_PIPES; i++)
5260 if (put_domains[i])
5261 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5262}
5263
560a7ae4
DL
5264static void intel_update_max_cdclk(struct drm_device *dev)
5265{
5266 struct drm_i915_private *dev_priv = dev->dev_private;
5267
5268 if (IS_SKYLAKE(dev)) {
5269 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5270
5271 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5272 dev_priv->max_cdclk_freq = 675000;
5273 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5274 dev_priv->max_cdclk_freq = 540000;
5275 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5276 dev_priv->max_cdclk_freq = 450000;
5277 else
5278 dev_priv->max_cdclk_freq = 337500;
5279 } else if (IS_BROADWELL(dev)) {
5280 /*
5281 * FIXME with extra cooling we can allow
5282 * 540 MHz for ULX and 675 Mhz for ULT.
5283 * How can we know if extra cooling is
5284 * available? PCI ID, VTB, something else?
5285 */
5286 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5287 dev_priv->max_cdclk_freq = 450000;
5288 else if (IS_BDW_ULX(dev))
5289 dev_priv->max_cdclk_freq = 450000;
5290 else if (IS_BDW_ULT(dev))
5291 dev_priv->max_cdclk_freq = 540000;
5292 else
5293 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5294 } else if (IS_CHERRYVIEW(dev)) {
5295 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5296 } else if (IS_VALLEYVIEW(dev)) {
5297 dev_priv->max_cdclk_freq = 400000;
5298 } else {
5299 /* otherwise assume cdclk is fixed */
5300 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5301 }
5302
5303 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5304 dev_priv->max_cdclk_freq);
5305}
5306
5307static void intel_update_cdclk(struct drm_device *dev)
5308{
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310
5311 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5312 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5313 dev_priv->cdclk_freq);
5314
5315 /*
5316 * Program the gmbus_freq based on the cdclk frequency.
5317 * BSpec erroneously claims we should aim for 4MHz, but
5318 * in fact 1MHz is the correct frequency.
5319 */
5320 if (IS_VALLEYVIEW(dev)) {
5321 /*
5322 * Program the gmbus_freq based on the cdclk frequency.
5323 * BSpec erroneously claims we should aim for 4MHz, but
5324 * in fact 1MHz is the correct frequency.
5325 */
5326 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5327 }
5328
5329 if (dev_priv->max_cdclk_freq == 0)
5330 intel_update_max_cdclk(dev);
5331}
5332
70d0c574 5333static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5334{
5335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 uint32_t divider;
5337 uint32_t ratio;
5338 uint32_t current_freq;
5339 int ret;
5340
5341 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5342 switch (frequency) {
5343 case 144000:
5344 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5345 ratio = BXT_DE_PLL_RATIO(60);
5346 break;
5347 case 288000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 384000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 576000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 624000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5361 ratio = BXT_DE_PLL_RATIO(65);
5362 break;
5363 case 19200:
5364 /*
5365 * Bypass frequency with DE PLL disabled. Init ratio, divider
5366 * to suppress GCC warning.
5367 */
5368 ratio = 0;
5369 divider = 0;
5370 break;
5371 default:
5372 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5373
5374 return;
5375 }
5376
5377 mutex_lock(&dev_priv->rps.hw_lock);
5378 /* Inform power controller of upcoming frequency change */
5379 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5380 0x80000000);
5381 mutex_unlock(&dev_priv->rps.hw_lock);
5382
5383 if (ret) {
5384 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5385 ret, frequency);
5386 return;
5387 }
5388
5389 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5390 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5391 current_freq = current_freq * 500 + 1000;
5392
5393 /*
5394 * DE PLL has to be disabled when
5395 * - setting to 19.2MHz (bypass, PLL isn't used)
5396 * - before setting to 624MHz (PLL needs toggling)
5397 * - before setting to any frequency from 624MHz (PLL needs toggling)
5398 */
5399 if (frequency == 19200 || frequency == 624000 ||
5400 current_freq == 624000) {
5401 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5402 /* Timeout 200us */
5403 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5404 1))
5405 DRM_ERROR("timout waiting for DE PLL unlock\n");
5406 }
5407
5408 if (frequency != 19200) {
5409 uint32_t val;
5410
5411 val = I915_READ(BXT_DE_PLL_CTL);
5412 val &= ~BXT_DE_PLL_RATIO_MASK;
5413 val |= ratio;
5414 I915_WRITE(BXT_DE_PLL_CTL, val);
5415
5416 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5417 /* Timeout 200us */
5418 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5419 DRM_ERROR("timeout waiting for DE PLL lock\n");
5420
5421 val = I915_READ(CDCLK_CTL);
5422 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5423 val |= divider;
5424 /*
5425 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5426 * enable otherwise.
5427 */
5428 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429 if (frequency >= 500000)
5430 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5431
5432 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5433 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5434 val |= (frequency - 1000) / 500;
5435 I915_WRITE(CDCLK_CTL, val);
5436 }
5437
5438 mutex_lock(&dev_priv->rps.hw_lock);
5439 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5440 DIV_ROUND_UP(frequency, 25000));
5441 mutex_unlock(&dev_priv->rps.hw_lock);
5442
5443 if (ret) {
5444 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5445 ret, frequency);
5446 return;
5447 }
5448
a47871bd 5449 intel_update_cdclk(dev);
f8437dd1
VK
5450}
5451
5452void broxton_init_cdclk(struct drm_device *dev)
5453{
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 uint32_t val;
5456
5457 /*
5458 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5459 * or else the reset will hang because there is no PCH to respond.
5460 * Move the handshake programming to initialization sequence.
5461 * Previously was left up to BIOS.
5462 */
5463 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5464 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5465 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5466
5467 /* Enable PG1 for cdclk */
5468 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5469
5470 /* check if cd clock is enabled */
5471 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5472 DRM_DEBUG_KMS("Display already initialized\n");
5473 return;
5474 }
5475
5476 /*
5477 * FIXME:
5478 * - The initial CDCLK needs to be read from VBT.
5479 * Need to make this change after VBT has changes for BXT.
5480 * - check if setting the max (or any) cdclk freq is really necessary
5481 * here, it belongs to modeset time
5482 */
5483 broxton_set_cdclk(dev, 624000);
5484
5485 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5486 POSTING_READ(DBUF_CTL);
5487
f8437dd1
VK
5488 udelay(10);
5489
5490 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5491 DRM_ERROR("DBuf power enable timeout!\n");
5492}
5493
5494void broxton_uninit_cdclk(struct drm_device *dev)
5495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497
5498 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5499 POSTING_READ(DBUF_CTL);
5500
f8437dd1
VK
5501 udelay(10);
5502
5503 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5504 DRM_ERROR("DBuf power disable timeout!\n");
5505
5506 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5507 broxton_set_cdclk(dev, 19200);
5508
5509 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5510}
5511
5d96d8af
DL
5512static const struct skl_cdclk_entry {
5513 unsigned int freq;
5514 unsigned int vco;
5515} skl_cdclk_frequencies[] = {
5516 { .freq = 308570, .vco = 8640 },
5517 { .freq = 337500, .vco = 8100 },
5518 { .freq = 432000, .vco = 8640 },
5519 { .freq = 450000, .vco = 8100 },
5520 { .freq = 540000, .vco = 8100 },
5521 { .freq = 617140, .vco = 8640 },
5522 { .freq = 675000, .vco = 8100 },
5523};
5524
5525static unsigned int skl_cdclk_decimal(unsigned int freq)
5526{
5527 return (freq - 1000) / 500;
5528}
5529
5530static unsigned int skl_cdclk_get_vco(unsigned int freq)
5531{
5532 unsigned int i;
5533
5534 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5535 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5536
5537 if (e->freq == freq)
5538 return e->vco;
5539 }
5540
5541 return 8100;
5542}
5543
5544static void
5545skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5546{
5547 unsigned int min_freq;
5548 u32 val;
5549
5550 /* select the minimum CDCLK before enabling DPLL 0 */
5551 val = I915_READ(CDCLK_CTL);
5552 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5553 val |= CDCLK_FREQ_337_308;
5554
5555 if (required_vco == 8640)
5556 min_freq = 308570;
5557 else
5558 min_freq = 337500;
5559
5560 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5561
5562 I915_WRITE(CDCLK_CTL, val);
5563 POSTING_READ(CDCLK_CTL);
5564
5565 /*
5566 * We always enable DPLL0 with the lowest link rate possible, but still
5567 * taking into account the VCO required to operate the eDP panel at the
5568 * desired frequency. The usual DP link rates operate with a VCO of
5569 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5570 * The modeset code is responsible for the selection of the exact link
5571 * rate later on, with the constraint of choosing a frequency that
5572 * works with required_vco.
5573 */
5574 val = I915_READ(DPLL_CTRL1);
5575
5576 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5577 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5578 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5579 if (required_vco == 8640)
5580 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5581 SKL_DPLL0);
5582 else
5583 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5584 SKL_DPLL0);
5585
5586 I915_WRITE(DPLL_CTRL1, val);
5587 POSTING_READ(DPLL_CTRL1);
5588
5589 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5590
5591 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5592 DRM_ERROR("DPLL0 not locked\n");
5593}
5594
5595static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5596{
5597 int ret;
5598 u32 val;
5599
5600 /* inform PCU we want to change CDCLK */
5601 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5602 mutex_lock(&dev_priv->rps.hw_lock);
5603 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5604 mutex_unlock(&dev_priv->rps.hw_lock);
5605
5606 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5607}
5608
5609static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5610{
5611 unsigned int i;
5612
5613 for (i = 0; i < 15; i++) {
5614 if (skl_cdclk_pcu_ready(dev_priv))
5615 return true;
5616 udelay(10);
5617 }
5618
5619 return false;
5620}
5621
5622static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5623{
560a7ae4 5624 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5625 u32 freq_select, pcu_ack;
5626
5627 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5628
5629 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5630 DRM_ERROR("failed to inform PCU about cdclk change\n");
5631 return;
5632 }
5633
5634 /* set CDCLK_CTL */
5635 switch(freq) {
5636 case 450000:
5637 case 432000:
5638 freq_select = CDCLK_FREQ_450_432;
5639 pcu_ack = 1;
5640 break;
5641 case 540000:
5642 freq_select = CDCLK_FREQ_540;
5643 pcu_ack = 2;
5644 break;
5645 case 308570:
5646 case 337500:
5647 default:
5648 freq_select = CDCLK_FREQ_337_308;
5649 pcu_ack = 0;
5650 break;
5651 case 617140:
5652 case 675000:
5653 freq_select = CDCLK_FREQ_675_617;
5654 pcu_ack = 3;
5655 break;
5656 }
5657
5658 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5659 POSTING_READ(CDCLK_CTL);
5660
5661 /* inform PCU of the change */
5662 mutex_lock(&dev_priv->rps.hw_lock);
5663 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5664 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5665
5666 intel_update_cdclk(dev);
5d96d8af
DL
5667}
5668
5669void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5670{
5671 /* disable DBUF power */
5672 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5673 POSTING_READ(DBUF_CTL);
5674
5675 udelay(10);
5676
5677 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5678 DRM_ERROR("DBuf power disable timeout\n");
5679
5680 /* disable DPLL0 */
5681 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5682 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5683 DRM_ERROR("Couldn't disable DPLL0\n");
5684
5685 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5686}
5687
5688void skl_init_cdclk(struct drm_i915_private *dev_priv)
5689{
5690 u32 val;
5691 unsigned int required_vco;
5692
5693 /* enable PCH reset handshake */
5694 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5695 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5696
5697 /* enable PG1 and Misc I/O */
5698 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5699
5700 /* DPLL0 already enabed !? */
5701 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5702 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5703 return;
5704 }
5705
5706 /* enable DPLL0 */
5707 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5708 skl_dpll0_enable(dev_priv, required_vco);
5709
5710 /* set CDCLK to the frequency the BIOS chose */
5711 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5712
5713 /* enable DBUF power */
5714 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5715 POSTING_READ(DBUF_CTL);
5716
5717 udelay(10);
5718
5719 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5720 DRM_ERROR("DBuf power enable timeout\n");
5721}
5722
dfcab17e 5723/* returns HPLL frequency in kHz */
f8bf63fd 5724static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5725{
586f49dc 5726 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5727
586f49dc 5728 /* Obtain SKU information */
a580516d 5729 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5730 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5731 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5732 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5733
dfcab17e 5734 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5735}
5736
5737/* Adjust CDclk dividers to allow high res or save power if possible */
5738static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5739{
5740 struct drm_i915_private *dev_priv = dev->dev_private;
5741 u32 val, cmd;
5742
164dfd28
VK
5743 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5744 != dev_priv->cdclk_freq);
d60c4473 5745
dfcab17e 5746 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5747 cmd = 2;
dfcab17e 5748 else if (cdclk == 266667)
30a970c6
JB
5749 cmd = 1;
5750 else
5751 cmd = 0;
5752
5753 mutex_lock(&dev_priv->rps.hw_lock);
5754 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5755 val &= ~DSPFREQGUAR_MASK;
5756 val |= (cmd << DSPFREQGUAR_SHIFT);
5757 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5758 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5759 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5760 50)) {
5761 DRM_ERROR("timed out waiting for CDclk change\n");
5762 }
5763 mutex_unlock(&dev_priv->rps.hw_lock);
5764
54433e91
VS
5765 mutex_lock(&dev_priv->sb_lock);
5766
dfcab17e 5767 if (cdclk == 400000) {
6bcda4f0 5768 u32 divider;
30a970c6 5769
6bcda4f0 5770 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5771
30a970c6
JB
5772 /* adjust cdclk divider */
5773 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5774 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5775 val |= divider;
5776 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5777
5778 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5779 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5780 50))
5781 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5782 }
5783
30a970c6
JB
5784 /* adjust self-refresh exit latency value */
5785 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5786 val &= ~0x7f;
5787
5788 /*
5789 * For high bandwidth configs, we set a higher latency in the bunit
5790 * so that the core display fetch happens in time to avoid underruns.
5791 */
dfcab17e 5792 if (cdclk == 400000)
30a970c6
JB
5793 val |= 4500 / 250; /* 4.5 usec */
5794 else
5795 val |= 3000 / 250; /* 3.0 usec */
5796 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5797
a580516d 5798 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5799
b6283055 5800 intel_update_cdclk(dev);
30a970c6
JB
5801}
5802
383c5a6a
VS
5803static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5804{
5805 struct drm_i915_private *dev_priv = dev->dev_private;
5806 u32 val, cmd;
5807
164dfd28
VK
5808 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5809 != dev_priv->cdclk_freq);
383c5a6a
VS
5810
5811 switch (cdclk) {
383c5a6a
VS
5812 case 333333:
5813 case 320000:
383c5a6a 5814 case 266667:
383c5a6a 5815 case 200000:
383c5a6a
VS
5816 break;
5817 default:
5f77eeb0 5818 MISSING_CASE(cdclk);
383c5a6a
VS
5819 return;
5820 }
5821
9d0d3fda
VS
5822 /*
5823 * Specs are full of misinformation, but testing on actual
5824 * hardware has shown that we just need to write the desired
5825 * CCK divider into the Punit register.
5826 */
5827 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5828
383c5a6a
VS
5829 mutex_lock(&dev_priv->rps.hw_lock);
5830 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5831 val &= ~DSPFREQGUAR_MASK_CHV;
5832 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5833 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5834 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5835 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5836 50)) {
5837 DRM_ERROR("timed out waiting for CDclk change\n");
5838 }
5839 mutex_unlock(&dev_priv->rps.hw_lock);
5840
b6283055 5841 intel_update_cdclk(dev);
383c5a6a
VS
5842}
5843
30a970c6
JB
5844static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5845 int max_pixclk)
5846{
6bcda4f0 5847 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5848 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5849
30a970c6
JB
5850 /*
5851 * Really only a few cases to deal with, as only 4 CDclks are supported:
5852 * 200MHz
5853 * 267MHz
29dc7ef3 5854 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5855 * 400MHz (VLV only)
5856 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5857 * of the lower bin and adjust if needed.
e37c67a1
VS
5858 *
5859 * We seem to get an unstable or solid color picture at 200MHz.
5860 * Not sure what's wrong. For now use 200MHz only when all pipes
5861 * are off.
30a970c6 5862 */
6cca3195
VS
5863 if (!IS_CHERRYVIEW(dev_priv) &&
5864 max_pixclk > freq_320*limit/100)
dfcab17e 5865 return 400000;
6cca3195 5866 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5867 return freq_320;
e37c67a1 5868 else if (max_pixclk > 0)
dfcab17e 5869 return 266667;
e37c67a1
VS
5870 else
5871 return 200000;
30a970c6
JB
5872}
5873
f8437dd1
VK
5874static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5875 int max_pixclk)
5876{
5877 /*
5878 * FIXME:
5879 * - remove the guardband, it's not needed on BXT
5880 * - set 19.2MHz bypass frequency if there are no active pipes
5881 */
5882 if (max_pixclk > 576000*9/10)
5883 return 624000;
5884 else if (max_pixclk > 384000*9/10)
5885 return 576000;
5886 else if (max_pixclk > 288000*9/10)
5887 return 384000;
5888 else if (max_pixclk > 144000*9/10)
5889 return 288000;
5890 else
5891 return 144000;
5892}
5893
a821fc46
ACO
5894/* Compute the max pixel clock for new configuration. Uses atomic state if
5895 * that's non-NULL, look at current state otherwise. */
5896static int intel_mode_max_pixclk(struct drm_device *dev,
5897 struct drm_atomic_state *state)
30a970c6 5898{
30a970c6 5899 struct intel_crtc *intel_crtc;
304603f4 5900 struct intel_crtc_state *crtc_state;
30a970c6
JB
5901 int max_pixclk = 0;
5902
d3fcc808 5903 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5904 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5905 if (IS_ERR(crtc_state))
5906 return PTR_ERR(crtc_state);
5907
5908 if (!crtc_state->base.enable)
5909 continue;
5910
5911 max_pixclk = max(max_pixclk,
5912 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5913 }
5914
5915 return max_pixclk;
5916}
5917
27c329ed 5918static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5919{
27c329ed
ML
5920 struct drm_device *dev = state->dev;
5921 struct drm_i915_private *dev_priv = dev->dev_private;
5922 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5923
304603f4
ACO
5924 if (max_pixclk < 0)
5925 return max_pixclk;
30a970c6 5926
27c329ed
ML
5927 to_intel_atomic_state(state)->cdclk =
5928 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5929
27c329ed
ML
5930 return 0;
5931}
304603f4 5932
27c329ed
ML
5933static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5934{
5935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5938
27c329ed
ML
5939 if (max_pixclk < 0)
5940 return max_pixclk;
85a96e7a 5941
27c329ed
ML
5942 to_intel_atomic_state(state)->cdclk =
5943 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5944
27c329ed 5945 return 0;
30a970c6
JB
5946}
5947
1e69cd74
VS
5948static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5949{
5950 unsigned int credits, default_credits;
5951
5952 if (IS_CHERRYVIEW(dev_priv))
5953 default_credits = PFI_CREDIT(12);
5954 else
5955 default_credits = PFI_CREDIT(8);
5956
164dfd28 5957 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
5958 /* CHV suggested value is 31 or 63 */
5959 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5960 credits = PFI_CREDIT_63;
1e69cd74
VS
5961 else
5962 credits = PFI_CREDIT(15);
5963 } else {
5964 credits = default_credits;
5965 }
5966
5967 /*
5968 * WA - write default credits before re-programming
5969 * FIXME: should we also set the resend bit here?
5970 */
5971 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5972 default_credits);
5973
5974 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5975 credits | PFI_CREDIT_RESEND);
5976
5977 /*
5978 * FIXME is this guaranteed to clear
5979 * immediately or should we poll for it?
5980 */
5981 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5982}
5983
27c329ed 5984static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 5985{
a821fc46 5986 struct drm_device *dev = old_state->dev;
27c329ed 5987 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 5988 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 5989
27c329ed
ML
5990 /*
5991 * FIXME: We can end up here with all power domains off, yet
5992 * with a CDCLK frequency other than the minimum. To account
5993 * for this take the PIPE-A power domain, which covers the HW
5994 * blocks needed for the following programming. This can be
5995 * removed once it's guaranteed that we get here either with
5996 * the minimum CDCLK set, or the required power domains
5997 * enabled.
5998 */
5999 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6000
27c329ed
ML
6001 if (IS_CHERRYVIEW(dev))
6002 cherryview_set_cdclk(dev, req_cdclk);
6003 else
6004 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6005
27c329ed 6006 vlv_program_pfi_credits(dev_priv);
1e69cd74 6007
27c329ed 6008 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6009}
6010
89b667f8
JB
6011static void valleyview_crtc_enable(struct drm_crtc *crtc)
6012{
6013 struct drm_device *dev = crtc->dev;
a72e4c9f 6014 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6016 struct intel_encoder *encoder;
6017 int pipe = intel_crtc->pipe;
23538ef1 6018 bool is_dsi;
89b667f8 6019
53d9f4e9 6020 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6021 return;
6022
409ee761 6023 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6024
1ae0d137
VS
6025 if (!is_dsi) {
6026 if (IS_CHERRYVIEW(dev))
6e3c9717 6027 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6028 else
6e3c9717 6029 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6030 }
5b18e57c 6031
6e3c9717 6032 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6033 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6034
6035 intel_set_pipe_timings(intel_crtc);
6036
c14b0485
VS
6037 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039
6040 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6041 I915_WRITE(CHV_CANVAS(pipe), 0);
6042 }
6043
5b18e57c
DV
6044 i9xx_set_pipeconf(intel_crtc);
6045
89b667f8 6046 intel_crtc->active = true;
89b667f8 6047
a72e4c9f 6048 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6049
89b667f8
JB
6050 for_each_encoder_on_crtc(dev, crtc, encoder)
6051 if (encoder->pre_pll_enable)
6052 encoder->pre_pll_enable(encoder);
6053
9d556c99
CML
6054 if (!is_dsi) {
6055 if (IS_CHERRYVIEW(dev))
6e3c9717 6056 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6057 else
6e3c9717 6058 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6059 }
89b667f8
JB
6060
6061 for_each_encoder_on_crtc(dev, crtc, encoder)
6062 if (encoder->pre_enable)
6063 encoder->pre_enable(encoder);
6064
2dd24552
JB
6065 i9xx_pfit_enable(intel_crtc);
6066
63cbb074
VS
6067 intel_crtc_load_lut(crtc);
6068
e1fdc473 6069 intel_enable_pipe(intel_crtc);
be6a6f8e 6070
4b3a9526
VS
6071 assert_vblank_disabled(crtc);
6072 drm_crtc_vblank_on(crtc);
6073
f9b61ff6
DV
6074 for_each_encoder_on_crtc(dev, crtc, encoder)
6075 encoder->enable(encoder);
89b667f8
JB
6076}
6077
f13c2ef3
DV
6078static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6079{
6080 struct drm_device *dev = crtc->base.dev;
6081 struct drm_i915_private *dev_priv = dev->dev_private;
6082
6e3c9717
ACO
6083 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6084 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6085}
6086
0b8765c6 6087static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6088{
6089 struct drm_device *dev = crtc->dev;
a72e4c9f 6090 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6092 struct intel_encoder *encoder;
79e53945 6093 int pipe = intel_crtc->pipe;
79e53945 6094
53d9f4e9 6095 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6096 return;
6097
f13c2ef3
DV
6098 i9xx_set_pll_dividers(intel_crtc);
6099
6e3c9717 6100 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6101 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6102
6103 intel_set_pipe_timings(intel_crtc);
6104
5b18e57c
DV
6105 i9xx_set_pipeconf(intel_crtc);
6106
f7abfe8b 6107 intel_crtc->active = true;
6b383a7f 6108
4a3436e8 6109 if (!IS_GEN2(dev))
a72e4c9f 6110 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6111
9d6d9f19
MK
6112 for_each_encoder_on_crtc(dev, crtc, encoder)
6113 if (encoder->pre_enable)
6114 encoder->pre_enable(encoder);
6115
f6736a1a
DV
6116 i9xx_enable_pll(intel_crtc);
6117
2dd24552
JB
6118 i9xx_pfit_enable(intel_crtc);
6119
63cbb074
VS
6120 intel_crtc_load_lut(crtc);
6121
f37fcc2a 6122 intel_update_watermarks(crtc);
e1fdc473 6123 intel_enable_pipe(intel_crtc);
be6a6f8e 6124
4b3a9526
VS
6125 assert_vblank_disabled(crtc);
6126 drm_crtc_vblank_on(crtc);
6127
f9b61ff6
DV
6128 for_each_encoder_on_crtc(dev, crtc, encoder)
6129 encoder->enable(encoder);
0b8765c6 6130}
79e53945 6131
87476d63
DV
6132static void i9xx_pfit_disable(struct intel_crtc *crtc)
6133{
6134 struct drm_device *dev = crtc->base.dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6136
6e3c9717 6137 if (!crtc->config->gmch_pfit.control)
328d8e82 6138 return;
87476d63 6139
328d8e82 6140 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6141
328d8e82
DV
6142 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6143 I915_READ(PFIT_CONTROL));
6144 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6145}
6146
0b8765c6
JB
6147static void i9xx_crtc_disable(struct drm_crtc *crtc)
6148{
6149 struct drm_device *dev = crtc->dev;
6150 struct drm_i915_private *dev_priv = dev->dev_private;
6151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6152 struct intel_encoder *encoder;
0b8765c6 6153 int pipe = intel_crtc->pipe;
ef9c3aee 6154
6304cd91
VS
6155 /*
6156 * On gen2 planes are double buffered but the pipe isn't, so we must
6157 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6158 * We also need to wait on all gmch platforms because of the
6159 * self-refresh mode constraint explained above.
6304cd91 6160 */
564ed191 6161 intel_wait_for_vblank(dev, pipe);
6304cd91 6162
4b3a9526
VS
6163 for_each_encoder_on_crtc(dev, crtc, encoder)
6164 encoder->disable(encoder);
6165
f9b61ff6
DV
6166 drm_crtc_vblank_off(crtc);
6167 assert_vblank_disabled(crtc);
6168
575f7ab7 6169 intel_disable_pipe(intel_crtc);
24a1f16d 6170
87476d63 6171 i9xx_pfit_disable(intel_crtc);
24a1f16d 6172
89b667f8
JB
6173 for_each_encoder_on_crtc(dev, crtc, encoder)
6174 if (encoder->post_disable)
6175 encoder->post_disable(encoder);
6176
409ee761 6177 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6178 if (IS_CHERRYVIEW(dev))
6179 chv_disable_pll(dev_priv, pipe);
6180 else if (IS_VALLEYVIEW(dev))
6181 vlv_disable_pll(dev_priv, pipe);
6182 else
1c4e0274 6183 i9xx_disable_pll(intel_crtc);
076ed3b2 6184 }
0b8765c6 6185
4a3436e8 6186 if (!IS_GEN2(dev))
a72e4c9f 6187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
e4ca0612
PJ
6188
6189 intel_crtc->active = false;
6190 intel_update_watermarks(crtc);
0b8765c6
JB
6191}
6192
b17d48e2
ML
6193static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6194{
6195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6196 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6197 enum intel_display_power_domain domain;
6198 unsigned long domains;
6199
6200 if (!intel_crtc->active)
6201 return;
6202
a539205a
ML
6203 if (to_intel_plane_state(crtc->primary->state)->visible) {
6204 intel_crtc_wait_for_pending_flips(crtc);
6205 intel_pre_disable_primary(crtc);
6206 }
6207
d032ffa0 6208 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6209 dev_priv->display.crtc_disable(crtc);
1f7457b1 6210 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6211
6212 domains = intel_crtc->enabled_power_domains;
6213 for_each_power_domain(domain, domains)
6214 intel_display_power_put(dev_priv, domain);
6215 intel_crtc->enabled_power_domains = 0;
6216}
6217
6b72d486
ML
6218/*
6219 * turn all crtc's off, but do not adjust state
6220 * This has to be paired with a call to intel_modeset_setup_hw_state.
6221 */
70e0bd74 6222int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6223{
70e0bd74
ML
6224 struct drm_mode_config *config = &dev->mode_config;
6225 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6226 struct drm_atomic_state *state;
6b72d486 6227 struct drm_crtc *crtc;
70e0bd74
ML
6228 unsigned crtc_mask = 0;
6229 int ret = 0;
6230
6231 if (WARN_ON(!ctx))
6232 return 0;
6233
6234 lockdep_assert_held(&ctx->ww_ctx);
6235 state = drm_atomic_state_alloc(dev);
6236 if (WARN_ON(!state))
6237 return -ENOMEM;
6238
6239 state->acquire_ctx = ctx;
6240 state->allow_modeset = true;
6241
6242 for_each_crtc(dev, crtc) {
6243 struct drm_crtc_state *crtc_state =
6244 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6245
70e0bd74
ML
6246 ret = PTR_ERR_OR_ZERO(crtc_state);
6247 if (ret)
6248 goto free;
6249
6250 if (!crtc_state->active)
6251 continue;
6252
6253 crtc_state->active = false;
6254 crtc_mask |= 1 << drm_crtc_index(crtc);
6255 }
6256
6257 if (crtc_mask) {
74c090b1 6258 ret = drm_atomic_commit(state);
70e0bd74
ML
6259
6260 if (!ret) {
6261 for_each_crtc(dev, crtc)
6262 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6263 crtc->state->active = true;
6264
6265 return ret;
6266 }
6267 }
6268
6269free:
6270 if (ret)
6271 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6272 drm_atomic_state_free(state);
6273 return ret;
ee7b9f93
JB
6274}
6275
b04c5bd6 6276/* Master function to enable/disable CRTC and corresponding power wells */
5da76e94 6277int intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
6278{
6279 struct drm_device *dev = crtc->dev;
5da76e94
ML
6280 struct drm_mode_config *config = &dev->mode_config;
6281 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
0e572fe7 6282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5da76e94
ML
6283 struct intel_crtc_state *pipe_config;
6284 struct drm_atomic_state *state;
6285 int ret;
976f8a20 6286
1b509259 6287 if (enable == intel_crtc->active)
5da76e94 6288 return 0;
0e572fe7 6289
1b509259 6290 if (enable && !crtc->state->enable)
5da76e94 6291 return 0;
1b509259 6292
5da76e94
ML
6293 /* this function should be called with drm_modeset_lock_all for now */
6294 if (WARN_ON(!ctx))
6295 return -EIO;
6296 lockdep_assert_held(&ctx->ww_ctx);
1b509259 6297
5da76e94
ML
6298 state = drm_atomic_state_alloc(dev);
6299 if (WARN_ON(!state))
6300 return -ENOMEM;
1b509259 6301
5da76e94
ML
6302 state->acquire_ctx = ctx;
6303 state->allow_modeset = true;
6304
6305 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6306 if (IS_ERR(pipe_config)) {
6307 ret = PTR_ERR(pipe_config);
6308 goto err;
0e572fe7 6309 }
5da76e94
ML
6310 pipe_config->base.active = enable;
6311
74c090b1 6312 ret = drm_atomic_commit(state);
5da76e94
ML
6313 if (!ret)
6314 return ret;
6315
6316err:
6317 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6318 drm_atomic_state_free(state);
6319 return ret;
b04c5bd6
BF
6320}
6321
6322/**
6323 * Sets the power management mode of the pipe and plane.
6324 */
6325void intel_crtc_update_dpms(struct drm_crtc *crtc)
6326{
6327 struct drm_device *dev = crtc->dev;
6328 struct intel_encoder *intel_encoder;
6329 bool enable = false;
6330
6331 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6332 enable |= intel_encoder->connectors_active;
6333
6334 intel_crtc_control(crtc, enable);
cdd59983
CW
6335}
6336
ea5b213a 6337void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6338{
4ef69c7a 6339 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6340
ea5b213a
CW
6341 drm_encoder_cleanup(encoder);
6342 kfree(intel_encoder);
7e7d76c3
JB
6343}
6344
9237329d 6345/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
6346 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6347 * state of the entire output pipe. */
9237329d 6348static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 6349{
5ab432ef
DV
6350 if (mode == DRM_MODE_DPMS_ON) {
6351 encoder->connectors_active = true;
6352
b2cabb0e 6353 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
6354 } else {
6355 encoder->connectors_active = false;
6356
b2cabb0e 6357 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 6358 }
79e53945
JB
6359}
6360
0a91ca29
DV
6361/* Cross check the actual hw state with our own modeset state tracking (and it's
6362 * internal consistency). */
b980514c 6363static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6364{
0a91ca29
DV
6365 if (connector->get_hw_state(connector)) {
6366 struct intel_encoder *encoder = connector->encoder;
6367 struct drm_crtc *crtc;
6368 bool encoder_enabled;
6369 enum pipe pipe;
6370
6371 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6372 connector->base.base.id,
c23cc417 6373 connector->base.name);
0a91ca29 6374
0e32b39c
DA
6375 /* there is no real hw state for MST connectors */
6376 if (connector->mst_port)
6377 return;
6378
e2c719b7 6379 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 6380 "wrong connector dpms state\n");
e2c719b7 6381 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 6382 "active connector not linked to encoder\n");
0a91ca29 6383
36cd7444 6384 if (encoder) {
e2c719b7 6385 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
6386 "encoder->connectors_active not set\n");
6387
6388 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
6389 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6390 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 6391 return;
0a91ca29 6392
36cd7444 6393 crtc = encoder->base.crtc;
0a91ca29 6394
83d65738
MR
6395 I915_STATE_WARN(!crtc->state->enable,
6396 "crtc not enabled\n");
e2c719b7
RC
6397 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6398 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
6399 "encoder active on the wrong pipe\n");
6400 }
0a91ca29 6401 }
79e53945
JB
6402}
6403
08d9bc92
ACO
6404int intel_connector_init(struct intel_connector *connector)
6405{
6406 struct drm_connector_state *connector_state;
6407
6408 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6409 if (!connector_state)
6410 return -ENOMEM;
6411
6412 connector->base.state = connector_state;
6413 return 0;
6414}
6415
6416struct intel_connector *intel_connector_alloc(void)
6417{
6418 struct intel_connector *connector;
6419
6420 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6421 if (!connector)
6422 return NULL;
6423
6424 if (intel_connector_init(connector) < 0) {
6425 kfree(connector);
6426 return NULL;
6427 }
6428
6429 return connector;
6430}
6431
5ab432ef
DV
6432/* Even simpler default implementation, if there's really no special case to
6433 * consider. */
9a69a9ac 6434int intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 6435{
5ab432ef
DV
6436 /* All the simple cases only support two dpms states. */
6437 if (mode != DRM_MODE_DPMS_ON)
6438 mode = DRM_MODE_DPMS_OFF;
d4270e57 6439
5ab432ef 6440 if (mode == connector->dpms)
9a69a9ac 6441 return 0;
5ab432ef
DV
6442
6443 connector->dpms = mode;
6444
6445 /* Only need to change hw state when actually enabled */
c9976dcf
CW
6446 if (connector->encoder)
6447 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 6448
b980514c 6449 intel_modeset_check_state(connector->dev);
9a69a9ac
ML
6450
6451 return 0;
79e53945
JB
6452}
6453
f0947c37
DV
6454/* Simple connector->get_hw_state implementation for encoders that support only
6455 * one connector and no cloning and hence the encoder state determines the state
6456 * of the connector. */
6457bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6458{
24929352 6459 enum pipe pipe = 0;
f0947c37 6460 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6461
f0947c37 6462 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6463}
6464
6d293983 6465static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6466{
6d293983
ACO
6467 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6468 return crtc_state->fdi_lanes;
d272ddfa
VS
6469
6470 return 0;
6471}
6472
6d293983 6473static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6474 struct intel_crtc_state *pipe_config)
1857e1da 6475{
6d293983
ACO
6476 struct drm_atomic_state *state = pipe_config->base.state;
6477 struct intel_crtc *other_crtc;
6478 struct intel_crtc_state *other_crtc_state;
6479
1857e1da
DV
6480 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6481 pipe_name(pipe), pipe_config->fdi_lanes);
6482 if (pipe_config->fdi_lanes > 4) {
6483 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6484 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6485 return -EINVAL;
1857e1da
DV
6486 }
6487
bafb6553 6488 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6489 if (pipe_config->fdi_lanes > 2) {
6490 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6491 pipe_config->fdi_lanes);
6d293983 6492 return -EINVAL;
1857e1da 6493 } else {
6d293983 6494 return 0;
1857e1da
DV
6495 }
6496 }
6497
6498 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6499 return 0;
1857e1da
DV
6500
6501 /* Ivybridge 3 pipe is really complicated */
6502 switch (pipe) {
6503 case PIPE_A:
6d293983 6504 return 0;
1857e1da 6505 case PIPE_B:
6d293983
ACO
6506 if (pipe_config->fdi_lanes <= 2)
6507 return 0;
6508
6509 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6510 other_crtc_state =
6511 intel_atomic_get_crtc_state(state, other_crtc);
6512 if (IS_ERR(other_crtc_state))
6513 return PTR_ERR(other_crtc_state);
6514
6515 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6516 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6517 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6518 return -EINVAL;
1857e1da 6519 }
6d293983 6520 return 0;
1857e1da 6521 case PIPE_C:
251cc67c
VS
6522 if (pipe_config->fdi_lanes > 2) {
6523 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6524 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6525 return -EINVAL;
251cc67c 6526 }
6d293983
ACO
6527
6528 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6529 other_crtc_state =
6530 intel_atomic_get_crtc_state(state, other_crtc);
6531 if (IS_ERR(other_crtc_state))
6532 return PTR_ERR(other_crtc_state);
6533
6534 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6535 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6536 return -EINVAL;
1857e1da 6537 }
6d293983 6538 return 0;
1857e1da
DV
6539 default:
6540 BUG();
6541 }
6542}
6543
e29c22c0
DV
6544#define RETRY 1
6545static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6546 struct intel_crtc_state *pipe_config)
877d48d5 6547{
1857e1da 6548 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6549 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6550 int lane, link_bw, fdi_dotclock, ret;
6551 bool needs_recompute = false;
877d48d5 6552
e29c22c0 6553retry:
877d48d5
DV
6554 /* FDI is a binary signal running at ~2.7GHz, encoding
6555 * each output octet as 10 bits. The actual frequency
6556 * is stored as a divider into a 100MHz clock, and the
6557 * mode pixel clock is stored in units of 1KHz.
6558 * Hence the bw of each lane in terms of the mode signal
6559 * is:
6560 */
6561 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6562
241bfc38 6563 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6564
2bd89a07 6565 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6566 pipe_config->pipe_bpp);
6567
6568 pipe_config->fdi_lanes = lane;
6569
2bd89a07 6570 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6571 link_bw, &pipe_config->fdi_m_n);
1857e1da 6572
6d293983
ACO
6573 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6574 intel_crtc->pipe, pipe_config);
6575 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6576 pipe_config->pipe_bpp -= 2*3;
6577 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6578 pipe_config->pipe_bpp);
6579 needs_recompute = true;
6580 pipe_config->bw_constrained = true;
6581
6582 goto retry;
6583 }
6584
6585 if (needs_recompute)
6586 return RETRY;
6587
6d293983 6588 return ret;
877d48d5
DV
6589}
6590
8cfb3407
VS
6591static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6592 struct intel_crtc_state *pipe_config)
6593{
6594 if (pipe_config->pipe_bpp > 24)
6595 return false;
6596
6597 /* HSW can handle pixel rate up to cdclk? */
6598 if (IS_HASWELL(dev_priv->dev))
6599 return true;
6600
6601 /*
b432e5cf
VS
6602 * We compare against max which means we must take
6603 * the increased cdclk requirement into account when
6604 * calculating the new cdclk.
6605 *
6606 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6607 */
6608 return ilk_pipe_pixel_rate(pipe_config) <=
6609 dev_priv->max_cdclk_freq * 95 / 100;
6610}
6611
42db64ef 6612static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6613 struct intel_crtc_state *pipe_config)
42db64ef 6614{
8cfb3407
VS
6615 struct drm_device *dev = crtc->base.dev;
6616 struct drm_i915_private *dev_priv = dev->dev_private;
6617
d330a953 6618 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6619 hsw_crtc_supports_ips(crtc) &&
6620 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6621}
6622
a43f6e0f 6623static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6624 struct intel_crtc_state *pipe_config)
79e53945 6625{
a43f6e0f 6626 struct drm_device *dev = crtc->base.dev;
8bd31e67 6627 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6628 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6629
ad3a4479 6630 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6631 if (INTEL_INFO(dev)->gen < 4) {
44913155 6632 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6633
6634 /*
6635 * Enable pixel doubling when the dot clock
6636 * is > 90% of the (display) core speed.
6637 *
b397c96b
VS
6638 * GDG double wide on either pipe,
6639 * otherwise pipe A only.
cf532bb2 6640 */
b397c96b 6641 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6642 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6643 clock_limit *= 2;
cf532bb2 6644 pipe_config->double_wide = true;
ad3a4479
VS
6645 }
6646
241bfc38 6647 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6648 return -EINVAL;
2c07245f 6649 }
89749350 6650
1d1d0e27
VS
6651 /*
6652 * Pipe horizontal size must be even in:
6653 * - DVO ganged mode
6654 * - LVDS dual channel mode
6655 * - Double wide pipe
6656 */
a93e255f 6657 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6658 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6659 pipe_config->pipe_src_w &= ~1;
6660
8693a824
DL
6661 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6662 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6663 */
6664 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6665 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6666 return -EINVAL;
44f46b42 6667
f5adf94e 6668 if (HAS_IPS(dev))
a43f6e0f
DV
6669 hsw_compute_ips_config(crtc, pipe_config);
6670
877d48d5 6671 if (pipe_config->has_pch_encoder)
a43f6e0f 6672 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6673
cf5a15be 6674 return 0;
79e53945
JB
6675}
6676
1652d19e
VS
6677static int skylake_get_display_clock_speed(struct drm_device *dev)
6678{
6679 struct drm_i915_private *dev_priv = to_i915(dev);
6680 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6681 uint32_t cdctl = I915_READ(CDCLK_CTL);
6682 uint32_t linkrate;
6683
414355a7 6684 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6685 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6686
6687 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6688 return 540000;
6689
6690 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6691 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6692
71cd8423
DL
6693 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6694 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6695 /* vco 8640 */
6696 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6697 case CDCLK_FREQ_450_432:
6698 return 432000;
6699 case CDCLK_FREQ_337_308:
6700 return 308570;
6701 case CDCLK_FREQ_675_617:
6702 return 617140;
6703 default:
6704 WARN(1, "Unknown cd freq selection\n");
6705 }
6706 } else {
6707 /* vco 8100 */
6708 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6709 case CDCLK_FREQ_450_432:
6710 return 450000;
6711 case CDCLK_FREQ_337_308:
6712 return 337500;
6713 case CDCLK_FREQ_675_617:
6714 return 675000;
6715 default:
6716 WARN(1, "Unknown cd freq selection\n");
6717 }
6718 }
6719
6720 /* error case, do as if DPLL0 isn't enabled */
6721 return 24000;
6722}
6723
acd3f3d3
BP
6724static int broxton_get_display_clock_speed(struct drm_device *dev)
6725{
6726 struct drm_i915_private *dev_priv = to_i915(dev);
6727 uint32_t cdctl = I915_READ(CDCLK_CTL);
6728 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6729 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6730 int cdclk;
6731
6732 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6733 return 19200;
6734
6735 cdclk = 19200 * pll_ratio / 2;
6736
6737 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6738 case BXT_CDCLK_CD2X_DIV_SEL_1:
6739 return cdclk; /* 576MHz or 624MHz */
6740 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6741 return cdclk * 2 / 3; /* 384MHz */
6742 case BXT_CDCLK_CD2X_DIV_SEL_2:
6743 return cdclk / 2; /* 288MHz */
6744 case BXT_CDCLK_CD2X_DIV_SEL_4:
6745 return cdclk / 4; /* 144MHz */
6746 }
6747
6748 /* error case, do as if DE PLL isn't enabled */
6749 return 19200;
6750}
6751
1652d19e
VS
6752static int broadwell_get_display_clock_speed(struct drm_device *dev)
6753{
6754 struct drm_i915_private *dev_priv = dev->dev_private;
6755 uint32_t lcpll = I915_READ(LCPLL_CTL);
6756 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6757
6758 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6759 return 800000;
6760 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6761 return 450000;
6762 else if (freq == LCPLL_CLK_FREQ_450)
6763 return 450000;
6764 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6765 return 540000;
6766 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6767 return 337500;
6768 else
6769 return 675000;
6770}
6771
6772static int haswell_get_display_clock_speed(struct drm_device *dev)
6773{
6774 struct drm_i915_private *dev_priv = dev->dev_private;
6775 uint32_t lcpll = I915_READ(LCPLL_CTL);
6776 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6777
6778 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6779 return 800000;
6780 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6781 return 450000;
6782 else if (freq == LCPLL_CLK_FREQ_450)
6783 return 450000;
6784 else if (IS_HSW_ULT(dev))
6785 return 337500;
6786 else
6787 return 540000;
79e53945
JB
6788}
6789
25eb05fc
JB
6790static int valleyview_get_display_clock_speed(struct drm_device *dev)
6791{
d197b7d3 6792 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6793 u32 val;
6794 int divider;
6795
6bcda4f0
VS
6796 if (dev_priv->hpll_freq == 0)
6797 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6798
a580516d 6799 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6800 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6801 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6802
6803 divider = val & DISPLAY_FREQUENCY_VALUES;
6804
7d007f40
VS
6805 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6806 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6807 "cdclk change in progress\n");
6808
6bcda4f0 6809 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6810}
6811
b37a6434
VS
6812static int ilk_get_display_clock_speed(struct drm_device *dev)
6813{
6814 return 450000;
6815}
6816
e70236a8
JB
6817static int i945_get_display_clock_speed(struct drm_device *dev)
6818{
6819 return 400000;
6820}
79e53945 6821
e70236a8 6822static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6823{
e907f170 6824 return 333333;
e70236a8 6825}
79e53945 6826
e70236a8
JB
6827static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6828{
6829 return 200000;
6830}
79e53945 6831
257a7ffc
DV
6832static int pnv_get_display_clock_speed(struct drm_device *dev)
6833{
6834 u16 gcfgc = 0;
6835
6836 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6837
6838 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6839 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6840 return 266667;
257a7ffc 6841 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6842 return 333333;
257a7ffc 6843 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6844 return 444444;
257a7ffc
DV
6845 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6846 return 200000;
6847 default:
6848 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6849 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6850 return 133333;
257a7ffc 6851 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6852 return 166667;
257a7ffc
DV
6853 }
6854}
6855
e70236a8
JB
6856static int i915gm_get_display_clock_speed(struct drm_device *dev)
6857{
6858 u16 gcfgc = 0;
79e53945 6859
e70236a8
JB
6860 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6861
6862 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6863 return 133333;
e70236a8
JB
6864 else {
6865 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6866 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6867 return 333333;
e70236a8
JB
6868 default:
6869 case GC_DISPLAY_CLOCK_190_200_MHZ:
6870 return 190000;
79e53945 6871 }
e70236a8
JB
6872 }
6873}
6874
6875static int i865_get_display_clock_speed(struct drm_device *dev)
6876{
e907f170 6877 return 266667;
e70236a8
JB
6878}
6879
1b1d2716 6880static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6881{
6882 u16 hpllcc = 0;
1b1d2716 6883
65cd2b3f
VS
6884 /*
6885 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6886 * encoding is different :(
6887 * FIXME is this the right way to detect 852GM/852GMV?
6888 */
6889 if (dev->pdev->revision == 0x1)
6890 return 133333;
6891
1b1d2716
VS
6892 pci_bus_read_config_word(dev->pdev->bus,
6893 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6894
e70236a8
JB
6895 /* Assume that the hardware is in the high speed state. This
6896 * should be the default.
6897 */
6898 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6899 case GC_CLOCK_133_200:
1b1d2716 6900 case GC_CLOCK_133_200_2:
e70236a8
JB
6901 case GC_CLOCK_100_200:
6902 return 200000;
6903 case GC_CLOCK_166_250:
6904 return 250000;
6905 case GC_CLOCK_100_133:
e907f170 6906 return 133333;
1b1d2716
VS
6907 case GC_CLOCK_133_266:
6908 case GC_CLOCK_133_266_2:
6909 case GC_CLOCK_166_266:
6910 return 266667;
e70236a8 6911 }
79e53945 6912
e70236a8
JB
6913 /* Shouldn't happen */
6914 return 0;
6915}
79e53945 6916
e70236a8
JB
6917static int i830_get_display_clock_speed(struct drm_device *dev)
6918{
e907f170 6919 return 133333;
79e53945
JB
6920}
6921
34edce2f
VS
6922static unsigned int intel_hpll_vco(struct drm_device *dev)
6923{
6924 struct drm_i915_private *dev_priv = dev->dev_private;
6925 static const unsigned int blb_vco[8] = {
6926 [0] = 3200000,
6927 [1] = 4000000,
6928 [2] = 5333333,
6929 [3] = 4800000,
6930 [4] = 6400000,
6931 };
6932 static const unsigned int pnv_vco[8] = {
6933 [0] = 3200000,
6934 [1] = 4000000,
6935 [2] = 5333333,
6936 [3] = 4800000,
6937 [4] = 2666667,
6938 };
6939 static const unsigned int cl_vco[8] = {
6940 [0] = 3200000,
6941 [1] = 4000000,
6942 [2] = 5333333,
6943 [3] = 6400000,
6944 [4] = 3333333,
6945 [5] = 3566667,
6946 [6] = 4266667,
6947 };
6948 static const unsigned int elk_vco[8] = {
6949 [0] = 3200000,
6950 [1] = 4000000,
6951 [2] = 5333333,
6952 [3] = 4800000,
6953 };
6954 static const unsigned int ctg_vco[8] = {
6955 [0] = 3200000,
6956 [1] = 4000000,
6957 [2] = 5333333,
6958 [3] = 6400000,
6959 [4] = 2666667,
6960 [5] = 4266667,
6961 };
6962 const unsigned int *vco_table;
6963 unsigned int vco;
6964 uint8_t tmp = 0;
6965
6966 /* FIXME other chipsets? */
6967 if (IS_GM45(dev))
6968 vco_table = ctg_vco;
6969 else if (IS_G4X(dev))
6970 vco_table = elk_vco;
6971 else if (IS_CRESTLINE(dev))
6972 vco_table = cl_vco;
6973 else if (IS_PINEVIEW(dev))
6974 vco_table = pnv_vco;
6975 else if (IS_G33(dev))
6976 vco_table = blb_vco;
6977 else
6978 return 0;
6979
6980 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6981
6982 vco = vco_table[tmp & 0x7];
6983 if (vco == 0)
6984 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6985 else
6986 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6987
6988 return vco;
6989}
6990
6991static int gm45_get_display_clock_speed(struct drm_device *dev)
6992{
6993 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6994 uint16_t tmp = 0;
6995
6996 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6997
6998 cdclk_sel = (tmp >> 12) & 0x1;
6999
7000 switch (vco) {
7001 case 2666667:
7002 case 4000000:
7003 case 5333333:
7004 return cdclk_sel ? 333333 : 222222;
7005 case 3200000:
7006 return cdclk_sel ? 320000 : 228571;
7007 default:
7008 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7009 return 222222;
7010 }
7011}
7012
7013static int i965gm_get_display_clock_speed(struct drm_device *dev)
7014{
7015 static const uint8_t div_3200[] = { 16, 10, 8 };
7016 static const uint8_t div_4000[] = { 20, 12, 10 };
7017 static const uint8_t div_5333[] = { 24, 16, 14 };
7018 const uint8_t *div_table;
7019 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7020 uint16_t tmp = 0;
7021
7022 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7023
7024 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7025
7026 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7027 goto fail;
7028
7029 switch (vco) {
7030 case 3200000:
7031 div_table = div_3200;
7032 break;
7033 case 4000000:
7034 div_table = div_4000;
7035 break;
7036 case 5333333:
7037 div_table = div_5333;
7038 break;
7039 default:
7040 goto fail;
7041 }
7042
7043 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7044
caf4e252 7045fail:
34edce2f
VS
7046 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7047 return 200000;
7048}
7049
7050static int g33_get_display_clock_speed(struct drm_device *dev)
7051{
7052 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7053 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7054 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7055 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7056 const uint8_t *div_table;
7057 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7058 uint16_t tmp = 0;
7059
7060 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7061
7062 cdclk_sel = (tmp >> 4) & 0x7;
7063
7064 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7065 goto fail;
7066
7067 switch (vco) {
7068 case 3200000:
7069 div_table = div_3200;
7070 break;
7071 case 4000000:
7072 div_table = div_4000;
7073 break;
7074 case 4800000:
7075 div_table = div_4800;
7076 break;
7077 case 5333333:
7078 div_table = div_5333;
7079 break;
7080 default:
7081 goto fail;
7082 }
7083
7084 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7085
caf4e252 7086fail:
34edce2f
VS
7087 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7088 return 190476;
7089}
7090
2c07245f 7091static void
a65851af 7092intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7093{
a65851af
VS
7094 while (*num > DATA_LINK_M_N_MASK ||
7095 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7096 *num >>= 1;
7097 *den >>= 1;
7098 }
7099}
7100
a65851af
VS
7101static void compute_m_n(unsigned int m, unsigned int n,
7102 uint32_t *ret_m, uint32_t *ret_n)
7103{
7104 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7105 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7106 intel_reduce_m_n_ratio(ret_m, ret_n);
7107}
7108
e69d0bc1
DV
7109void
7110intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7111 int pixel_clock, int link_clock,
7112 struct intel_link_m_n *m_n)
2c07245f 7113{
e69d0bc1 7114 m_n->tu = 64;
a65851af
VS
7115
7116 compute_m_n(bits_per_pixel * pixel_clock,
7117 link_clock * nlanes * 8,
7118 &m_n->gmch_m, &m_n->gmch_n);
7119
7120 compute_m_n(pixel_clock, link_clock,
7121 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7122}
7123
a7615030
CW
7124static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7125{
d330a953
JN
7126 if (i915.panel_use_ssc >= 0)
7127 return i915.panel_use_ssc != 0;
41aa3448 7128 return dev_priv->vbt.lvds_use_ssc
435793df 7129 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7130}
7131
a93e255f
ACO
7132static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7133 int num_connectors)
c65d77d8 7134{
a93e255f 7135 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7136 struct drm_i915_private *dev_priv = dev->dev_private;
7137 int refclk;
7138
a93e255f
ACO
7139 WARN_ON(!crtc_state->base.state);
7140
5ab7b0b7 7141 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7142 refclk = 100000;
a93e255f 7143 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7144 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7145 refclk = dev_priv->vbt.lvds_ssc_freq;
7146 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7147 } else if (!IS_GEN2(dev)) {
7148 refclk = 96000;
7149 } else {
7150 refclk = 48000;
7151 }
7152
7153 return refclk;
7154}
7155
7429e9d4 7156static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7157{
7df00d7a 7158 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7159}
f47709a9 7160
7429e9d4
DV
7161static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7162{
7163 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7164}
7165
f47709a9 7166static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7167 struct intel_crtc_state *crtc_state,
a7516a05
JB
7168 intel_clock_t *reduced_clock)
7169{
f47709a9 7170 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7171 u32 fp, fp2 = 0;
7172
7173 if (IS_PINEVIEW(dev)) {
190f68c5 7174 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7175 if (reduced_clock)
7429e9d4 7176 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7177 } else {
190f68c5 7178 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7179 if (reduced_clock)
7429e9d4 7180 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7181 }
7182
190f68c5 7183 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7184
f47709a9 7185 crtc->lowfreq_avail = false;
a93e255f 7186 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7187 reduced_clock) {
190f68c5 7188 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7189 crtc->lowfreq_avail = true;
a7516a05 7190 } else {
190f68c5 7191 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7192 }
7193}
7194
5e69f97f
CML
7195static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7196 pipe)
89b667f8
JB
7197{
7198 u32 reg_val;
7199
7200 /*
7201 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7202 * and set it to a reasonable value instead.
7203 */
ab3c759a 7204 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7205 reg_val &= 0xffffff00;
7206 reg_val |= 0x00000030;
ab3c759a 7207 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7208
ab3c759a 7209 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7210 reg_val &= 0x8cffffff;
7211 reg_val = 0x8c000000;
ab3c759a 7212 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7213
ab3c759a 7214 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7215 reg_val &= 0xffffff00;
ab3c759a 7216 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7217
ab3c759a 7218 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7219 reg_val &= 0x00ffffff;
7220 reg_val |= 0xb0000000;
ab3c759a 7221 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7222}
7223
b551842d
DV
7224static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7225 struct intel_link_m_n *m_n)
7226{
7227 struct drm_device *dev = crtc->base.dev;
7228 struct drm_i915_private *dev_priv = dev->dev_private;
7229 int pipe = crtc->pipe;
7230
e3b95f1e
DV
7231 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7232 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7233 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7234 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7235}
7236
7237static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7238 struct intel_link_m_n *m_n,
7239 struct intel_link_m_n *m2_n2)
b551842d
DV
7240{
7241 struct drm_device *dev = crtc->base.dev;
7242 struct drm_i915_private *dev_priv = dev->dev_private;
7243 int pipe = crtc->pipe;
6e3c9717 7244 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7245
7246 if (INTEL_INFO(dev)->gen >= 5) {
7247 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7248 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7249 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7250 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7251 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7252 * for gen < 8) and if DRRS is supported (to make sure the
7253 * registers are not unnecessarily accessed).
7254 */
44395bfe 7255 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7256 crtc->config->has_drrs) {
f769cd24
VK
7257 I915_WRITE(PIPE_DATA_M2(transcoder),
7258 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7259 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7260 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7261 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7262 }
b551842d 7263 } else {
e3b95f1e
DV
7264 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7265 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7266 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7267 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7268 }
7269}
7270
fe3cd48d 7271void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7272{
fe3cd48d
R
7273 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7274
7275 if (m_n == M1_N1) {
7276 dp_m_n = &crtc->config->dp_m_n;
7277 dp_m2_n2 = &crtc->config->dp_m2_n2;
7278 } else if (m_n == M2_N2) {
7279
7280 /*
7281 * M2_N2 registers are not supported. Hence m2_n2 divider value
7282 * needs to be programmed into M1_N1.
7283 */
7284 dp_m_n = &crtc->config->dp_m2_n2;
7285 } else {
7286 DRM_ERROR("Unsupported divider value\n");
7287 return;
7288 }
7289
6e3c9717
ACO
7290 if (crtc->config->has_pch_encoder)
7291 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7292 else
fe3cd48d 7293 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7294}
7295
251ac862
DV
7296static void vlv_compute_dpll(struct intel_crtc *crtc,
7297 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7298{
7299 u32 dpll, dpll_md;
7300
7301 /*
7302 * Enable DPIO clock input. We should never disable the reference
7303 * clock for pipe B, since VGA hotplug / manual detection depends
7304 * on it.
7305 */
60bfe44f
VS
7306 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7307 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7308 /* We should never disable this, set it here for state tracking */
7309 if (crtc->pipe == PIPE_B)
7310 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7311 dpll |= DPLL_VCO_ENABLE;
d288f65f 7312 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7313
d288f65f 7314 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7315 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7316 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7317}
7318
d288f65f 7319static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7320 const struct intel_crtc_state *pipe_config)
a0c4da24 7321{
f47709a9 7322 struct drm_device *dev = crtc->base.dev;
a0c4da24 7323 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7324 int pipe = crtc->pipe;
bdd4b6a6 7325 u32 mdiv;
a0c4da24 7326 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7327 u32 coreclk, reg_val;
a0c4da24 7328
a580516d 7329 mutex_lock(&dev_priv->sb_lock);
09153000 7330
d288f65f
VS
7331 bestn = pipe_config->dpll.n;
7332 bestm1 = pipe_config->dpll.m1;
7333 bestm2 = pipe_config->dpll.m2;
7334 bestp1 = pipe_config->dpll.p1;
7335 bestp2 = pipe_config->dpll.p2;
a0c4da24 7336
89b667f8
JB
7337 /* See eDP HDMI DPIO driver vbios notes doc */
7338
7339 /* PLL B needs special handling */
bdd4b6a6 7340 if (pipe == PIPE_B)
5e69f97f 7341 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7342
7343 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7344 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7345
7346 /* Disable target IRef on PLL */
ab3c759a 7347 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7348 reg_val &= 0x00ffffff;
ab3c759a 7349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7350
7351 /* Disable fast lock */
ab3c759a 7352 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7353
7354 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7355 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7356 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7357 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7358 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7359
7360 /*
7361 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7362 * but we don't support that).
7363 * Note: don't use the DAC post divider as it seems unstable.
7364 */
7365 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7366 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7367
a0c4da24 7368 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7370
89b667f8 7371 /* Set HBR and RBR LPF coefficients */
d288f65f 7372 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7373 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7374 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7375 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7376 0x009f0003);
89b667f8 7377 else
ab3c759a 7378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7379 0x00d0000f);
7380
681a8504 7381 if (pipe_config->has_dp_encoder) {
89b667f8 7382 /* Use SSC source */
bdd4b6a6 7383 if (pipe == PIPE_A)
ab3c759a 7384 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7385 0x0df40000);
7386 else
ab3c759a 7387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7388 0x0df70000);
7389 } else { /* HDMI or VGA */
7390 /* Use bend source */
bdd4b6a6 7391 if (pipe == PIPE_A)
ab3c759a 7392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7393 0x0df70000);
7394 else
ab3c759a 7395 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7396 0x0df40000);
7397 }
a0c4da24 7398
ab3c759a 7399 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7400 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7402 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7403 coreclk |= 0x01000000;
ab3c759a 7404 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7405
ab3c759a 7406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7407 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7408}
7409
251ac862
DV
7410static void chv_compute_dpll(struct intel_crtc *crtc,
7411 struct intel_crtc_state *pipe_config)
1ae0d137 7412{
60bfe44f
VS
7413 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7414 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7415 DPLL_VCO_ENABLE;
7416 if (crtc->pipe != PIPE_A)
d288f65f 7417 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7418
d288f65f
VS
7419 pipe_config->dpll_hw_state.dpll_md =
7420 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7421}
7422
d288f65f 7423static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7424 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7425{
7426 struct drm_device *dev = crtc->base.dev;
7427 struct drm_i915_private *dev_priv = dev->dev_private;
7428 int pipe = crtc->pipe;
7429 int dpll_reg = DPLL(crtc->pipe);
7430 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7431 u32 loopfilter, tribuf_calcntr;
9d556c99 7432 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7433 u32 dpio_val;
9cbe40c1 7434 int vco;
9d556c99 7435
d288f65f
VS
7436 bestn = pipe_config->dpll.n;
7437 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7438 bestm1 = pipe_config->dpll.m1;
7439 bestm2 = pipe_config->dpll.m2 >> 22;
7440 bestp1 = pipe_config->dpll.p1;
7441 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7442 vco = pipe_config->dpll.vco;
a945ce7e 7443 dpio_val = 0;
9cbe40c1 7444 loopfilter = 0;
9d556c99
CML
7445
7446 /*
7447 * Enable Refclk and SSC
7448 */
a11b0703 7449 I915_WRITE(dpll_reg,
d288f65f 7450 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7451
a580516d 7452 mutex_lock(&dev_priv->sb_lock);
9d556c99 7453
9d556c99
CML
7454 /* p1 and p2 divider */
7455 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7456 5 << DPIO_CHV_S1_DIV_SHIFT |
7457 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7458 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7459 1 << DPIO_CHV_K_DIV_SHIFT);
7460
7461 /* Feedback post-divider - m2 */
7462 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7463
7464 /* Feedback refclk divider - n and m1 */
7465 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7466 DPIO_CHV_M1_DIV_BY_2 |
7467 1 << DPIO_CHV_N_DIV_SHIFT);
7468
7469 /* M2 fraction division */
a945ce7e
VP
7470 if (bestm2_frac)
7471 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7472
7473 /* M2 fraction division enable */
a945ce7e
VP
7474 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7475 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7476 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7477 if (bestm2_frac)
7478 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7479 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7480
de3a0fde
VP
7481 /* Program digital lock detect threshold */
7482 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7483 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7484 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7485 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7486 if (!bestm2_frac)
7487 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7488 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7489
9d556c99 7490 /* Loop filter */
9cbe40c1
VP
7491 if (vco == 5400000) {
7492 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7493 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7494 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7495 tribuf_calcntr = 0x9;
7496 } else if (vco <= 6200000) {
7497 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7498 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7499 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7500 tribuf_calcntr = 0x9;
7501 } else if (vco <= 6480000) {
7502 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7503 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7504 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7505 tribuf_calcntr = 0x8;
7506 } else {
7507 /* Not supported. Apply the same limits as in the max case */
7508 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7509 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7510 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7511 tribuf_calcntr = 0;
7512 }
9d556c99
CML
7513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7514
968040b2 7515 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7516 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7517 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7518 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7519
9d556c99
CML
7520 /* AFC Recal */
7521 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7522 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7523 DPIO_AFC_RECAL);
7524
a580516d 7525 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7526}
7527
d288f65f
VS
7528/**
7529 * vlv_force_pll_on - forcibly enable just the PLL
7530 * @dev_priv: i915 private structure
7531 * @pipe: pipe PLL to enable
7532 * @dpll: PLL configuration
7533 *
7534 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7535 * in cases where we need the PLL enabled even when @pipe is not going to
7536 * be enabled.
7537 */
7538void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7539 const struct dpll *dpll)
7540{
7541 struct intel_crtc *crtc =
7542 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7543 struct intel_crtc_state pipe_config = {
a93e255f 7544 .base.crtc = &crtc->base,
d288f65f
VS
7545 .pixel_multiplier = 1,
7546 .dpll = *dpll,
7547 };
7548
7549 if (IS_CHERRYVIEW(dev)) {
251ac862 7550 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7551 chv_prepare_pll(crtc, &pipe_config);
7552 chv_enable_pll(crtc, &pipe_config);
7553 } else {
251ac862 7554 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7555 vlv_prepare_pll(crtc, &pipe_config);
7556 vlv_enable_pll(crtc, &pipe_config);
7557 }
7558}
7559
7560/**
7561 * vlv_force_pll_off - forcibly disable just the PLL
7562 * @dev_priv: i915 private structure
7563 * @pipe: pipe PLL to disable
7564 *
7565 * Disable the PLL for @pipe. To be used in cases where we need
7566 * the PLL enabled even when @pipe is not going to be enabled.
7567 */
7568void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7569{
7570 if (IS_CHERRYVIEW(dev))
7571 chv_disable_pll(to_i915(dev), pipe);
7572 else
7573 vlv_disable_pll(to_i915(dev), pipe);
7574}
7575
251ac862
DV
7576static void i9xx_compute_dpll(struct intel_crtc *crtc,
7577 struct intel_crtc_state *crtc_state,
7578 intel_clock_t *reduced_clock,
7579 int num_connectors)
eb1cbe48 7580{
f47709a9 7581 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7582 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7583 u32 dpll;
7584 bool is_sdvo;
190f68c5 7585 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7586
190f68c5 7587 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7588
a93e255f
ACO
7589 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7591
7592 dpll = DPLL_VGA_MODE_DIS;
7593
a93e255f 7594 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7595 dpll |= DPLLB_MODE_LVDS;
7596 else
7597 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7598
ef1b460d 7599 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7600 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7601 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7602 }
198a037f
DV
7603
7604 if (is_sdvo)
4a33e48d 7605 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7606
190f68c5 7607 if (crtc_state->has_dp_encoder)
4a33e48d 7608 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7609
7610 /* compute bitmask from p1 value */
7611 if (IS_PINEVIEW(dev))
7612 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7613 else {
7614 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7615 if (IS_G4X(dev) && reduced_clock)
7616 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7617 }
7618 switch (clock->p2) {
7619 case 5:
7620 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7621 break;
7622 case 7:
7623 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7624 break;
7625 case 10:
7626 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7627 break;
7628 case 14:
7629 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7630 break;
7631 }
7632 if (INTEL_INFO(dev)->gen >= 4)
7633 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7634
190f68c5 7635 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7636 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7637 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7638 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7639 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7640 else
7641 dpll |= PLL_REF_INPUT_DREFCLK;
7642
7643 dpll |= DPLL_VCO_ENABLE;
190f68c5 7644 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7645
eb1cbe48 7646 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7647 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7648 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7649 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7650 }
7651}
7652
251ac862
DV
7653static void i8xx_compute_dpll(struct intel_crtc *crtc,
7654 struct intel_crtc_state *crtc_state,
7655 intel_clock_t *reduced_clock,
7656 int num_connectors)
eb1cbe48 7657{
f47709a9 7658 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7659 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7660 u32 dpll;
190f68c5 7661 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7662
190f68c5 7663 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7664
eb1cbe48
DV
7665 dpll = DPLL_VGA_MODE_DIS;
7666
a93e255f 7667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7668 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7669 } else {
7670 if (clock->p1 == 2)
7671 dpll |= PLL_P1_DIVIDE_BY_TWO;
7672 else
7673 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7674 if (clock->p2 == 4)
7675 dpll |= PLL_P2_DIVIDE_BY_4;
7676 }
7677
a93e255f 7678 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7679 dpll |= DPLL_DVO_2X_MODE;
7680
a93e255f 7681 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7682 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7683 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7684 else
7685 dpll |= PLL_REF_INPUT_DREFCLK;
7686
7687 dpll |= DPLL_VCO_ENABLE;
190f68c5 7688 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7689}
7690
8a654f3b 7691static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7692{
7693 struct drm_device *dev = intel_crtc->base.dev;
7694 struct drm_i915_private *dev_priv = dev->dev_private;
7695 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7696 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7697 struct drm_display_mode *adjusted_mode =
6e3c9717 7698 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7699 uint32_t crtc_vtotal, crtc_vblank_end;
7700 int vsyncshift = 0;
4d8a62ea
DV
7701
7702 /* We need to be careful not to changed the adjusted mode, for otherwise
7703 * the hw state checker will get angry at the mismatch. */
7704 crtc_vtotal = adjusted_mode->crtc_vtotal;
7705 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7706
609aeaca 7707 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7708 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7709 crtc_vtotal -= 1;
7710 crtc_vblank_end -= 1;
609aeaca 7711
409ee761 7712 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7713 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7714 else
7715 vsyncshift = adjusted_mode->crtc_hsync_start -
7716 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7717 if (vsyncshift < 0)
7718 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7719 }
7720
7721 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7722 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7723
fe2b8f9d 7724 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7725 (adjusted_mode->crtc_hdisplay - 1) |
7726 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7727 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7728 (adjusted_mode->crtc_hblank_start - 1) |
7729 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7730 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7731 (adjusted_mode->crtc_hsync_start - 1) |
7732 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7733
fe2b8f9d 7734 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7735 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7736 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7737 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7738 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7739 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7740 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7741 (adjusted_mode->crtc_vsync_start - 1) |
7742 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7743
b5e508d4
PZ
7744 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7745 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7746 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7747 * bits. */
7748 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7749 (pipe == PIPE_B || pipe == PIPE_C))
7750 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7751
b0e77b9c
PZ
7752 /* pipesrc controls the size that is scaled from, which should
7753 * always be the user's requested size.
7754 */
7755 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7756 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7757 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7758}
7759
1bd1bd80 7760static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7761 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7762{
7763 struct drm_device *dev = crtc->base.dev;
7764 struct drm_i915_private *dev_priv = dev->dev_private;
7765 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7766 uint32_t tmp;
7767
7768 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7769 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7770 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7771 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7772 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7773 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7774 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7775 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7776 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7777
7778 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7779 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7780 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7781 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7782 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7783 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7784 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7785 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7786 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7787
7788 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7789 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7790 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7791 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7792 }
7793
7794 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7795 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7796 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7797
2d112de7
ACO
7798 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7799 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7800}
7801
f6a83288 7802void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7803 struct intel_crtc_state *pipe_config)
babea61d 7804{
2d112de7
ACO
7805 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7806 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7807 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7808 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7809
2d112de7
ACO
7810 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7811 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7812 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7813 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7814
2d112de7 7815 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7816 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7817
2d112de7
ACO
7818 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7819 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7820
7821 mode->hsync = drm_mode_hsync(mode);
7822 mode->vrefresh = drm_mode_vrefresh(mode);
7823 drm_mode_set_name(mode);
babea61d
JB
7824}
7825
84b046f3
DV
7826static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7827{
7828 struct drm_device *dev = intel_crtc->base.dev;
7829 struct drm_i915_private *dev_priv = dev->dev_private;
7830 uint32_t pipeconf;
7831
9f11a9e4 7832 pipeconf = 0;
84b046f3 7833
b6b5d049
VS
7834 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7835 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7836 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7837
6e3c9717 7838 if (intel_crtc->config->double_wide)
cf532bb2 7839 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7840
ff9ce46e
DV
7841 /* only g4x and later have fancy bpc/dither controls */
7842 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7843 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7844 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7845 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7846 PIPECONF_DITHER_TYPE_SP;
84b046f3 7847
6e3c9717 7848 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7849 case 18:
7850 pipeconf |= PIPECONF_6BPC;
7851 break;
7852 case 24:
7853 pipeconf |= PIPECONF_8BPC;
7854 break;
7855 case 30:
7856 pipeconf |= PIPECONF_10BPC;
7857 break;
7858 default:
7859 /* Case prevented by intel_choose_pipe_bpp_dither. */
7860 BUG();
84b046f3
DV
7861 }
7862 }
7863
7864 if (HAS_PIPE_CXSR(dev)) {
7865 if (intel_crtc->lowfreq_avail) {
7866 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7867 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7868 } else {
7869 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7870 }
7871 }
7872
6e3c9717 7873 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7874 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7875 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7876 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7877 else
7878 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7879 } else
84b046f3
DV
7880 pipeconf |= PIPECONF_PROGRESSIVE;
7881
6e3c9717 7882 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7883 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7884
84b046f3
DV
7885 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7886 POSTING_READ(PIPECONF(intel_crtc->pipe));
7887}
7888
190f68c5
ACO
7889static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7890 struct intel_crtc_state *crtc_state)
79e53945 7891{
c7653199 7892 struct drm_device *dev = crtc->base.dev;
79e53945 7893 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7894 int refclk, num_connectors = 0;
c329a4ec
DV
7895 intel_clock_t clock;
7896 bool ok;
7897 bool is_dsi = false;
5eddb70b 7898 struct intel_encoder *encoder;
d4906093 7899 const intel_limit_t *limit;
55bb9992 7900 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7901 struct drm_connector *connector;
55bb9992
ACO
7902 struct drm_connector_state *connector_state;
7903 int i;
79e53945 7904
dd3cd74a
ACO
7905 memset(&crtc_state->dpll_hw_state, 0,
7906 sizeof(crtc_state->dpll_hw_state));
7907
da3ced29 7908 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7909 if (connector_state->crtc != &crtc->base)
7910 continue;
7911
7912 encoder = to_intel_encoder(connector_state->best_encoder);
7913
5eddb70b 7914 switch (encoder->type) {
e9fd1c02
JN
7915 case INTEL_OUTPUT_DSI:
7916 is_dsi = true;
7917 break;
6847d71b
PZ
7918 default:
7919 break;
79e53945 7920 }
43565a06 7921
c751ce4f 7922 num_connectors++;
79e53945
JB
7923 }
7924
f2335330 7925 if (is_dsi)
5b18e57c 7926 return 0;
f2335330 7927
190f68c5 7928 if (!crtc_state->clock_set) {
a93e255f 7929 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7930
e9fd1c02
JN
7931 /*
7932 * Returns a set of divisors for the desired target clock with
7933 * the given refclk, or FALSE. The returned values represent
7934 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7935 * 2) / p1 / p2.
7936 */
a93e255f
ACO
7937 limit = intel_limit(crtc_state, refclk);
7938 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7939 crtc_state->port_clock,
e9fd1c02 7940 refclk, NULL, &clock);
f2335330 7941 if (!ok) {
e9fd1c02
JN
7942 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7943 return -EINVAL;
7944 }
79e53945 7945
f2335330 7946 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7947 crtc_state->dpll.n = clock.n;
7948 crtc_state->dpll.m1 = clock.m1;
7949 crtc_state->dpll.m2 = clock.m2;
7950 crtc_state->dpll.p1 = clock.p1;
7951 crtc_state->dpll.p2 = clock.p2;
f47709a9 7952 }
7026d4ac 7953
e9fd1c02 7954 if (IS_GEN2(dev)) {
c329a4ec 7955 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7956 num_connectors);
9d556c99 7957 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7958 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7959 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7960 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7961 } else {
c329a4ec 7962 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7963 num_connectors);
e9fd1c02 7964 }
79e53945 7965
c8f7a0db 7966 return 0;
f564048e
EA
7967}
7968
2fa2fe9a 7969static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7970 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7971{
7972 struct drm_device *dev = crtc->base.dev;
7973 struct drm_i915_private *dev_priv = dev->dev_private;
7974 uint32_t tmp;
7975
dc9e7dec
VS
7976 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7977 return;
7978
2fa2fe9a 7979 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7980 if (!(tmp & PFIT_ENABLE))
7981 return;
2fa2fe9a 7982
06922821 7983 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7984 if (INTEL_INFO(dev)->gen < 4) {
7985 if (crtc->pipe != PIPE_B)
7986 return;
2fa2fe9a
DV
7987 } else {
7988 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7989 return;
7990 }
7991
06922821 7992 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7993 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7994 if (INTEL_INFO(dev)->gen < 5)
7995 pipe_config->gmch_pfit.lvds_border_bits =
7996 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7997}
7998
acbec814 7999static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8000 struct intel_crtc_state *pipe_config)
acbec814
JB
8001{
8002 struct drm_device *dev = crtc->base.dev;
8003 struct drm_i915_private *dev_priv = dev->dev_private;
8004 int pipe = pipe_config->cpu_transcoder;
8005 intel_clock_t clock;
8006 u32 mdiv;
662c6ecb 8007 int refclk = 100000;
acbec814 8008
f573de5a
SK
8009 /* In case of MIPI DPLL will not even be used */
8010 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8011 return;
8012
a580516d 8013 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8014 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8015 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8016
8017 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8018 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8019 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8020 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8021 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8022
dccbea3b 8023 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8024}
8025
5724dbd1
DL
8026static void
8027i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8028 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8029{
8030 struct drm_device *dev = crtc->base.dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032 u32 val, base, offset;
8033 int pipe = crtc->pipe, plane = crtc->plane;
8034 int fourcc, pixel_format;
6761dd31 8035 unsigned int aligned_height;
b113d5ee 8036 struct drm_framebuffer *fb;
1b842c89 8037 struct intel_framebuffer *intel_fb;
1ad292b5 8038
42a7b088
DL
8039 val = I915_READ(DSPCNTR(plane));
8040 if (!(val & DISPLAY_PLANE_ENABLE))
8041 return;
8042
d9806c9f 8043 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8044 if (!intel_fb) {
1ad292b5
JB
8045 DRM_DEBUG_KMS("failed to alloc fb\n");
8046 return;
8047 }
8048
1b842c89
DL
8049 fb = &intel_fb->base;
8050
18c5247e
DV
8051 if (INTEL_INFO(dev)->gen >= 4) {
8052 if (val & DISPPLANE_TILED) {
49af449b 8053 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8054 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8055 }
8056 }
1ad292b5
JB
8057
8058 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8059 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8060 fb->pixel_format = fourcc;
8061 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8062
8063 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8064 if (plane_config->tiling)
1ad292b5
JB
8065 offset = I915_READ(DSPTILEOFF(plane));
8066 else
8067 offset = I915_READ(DSPLINOFF(plane));
8068 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8069 } else {
8070 base = I915_READ(DSPADDR(plane));
8071 }
8072 plane_config->base = base;
8073
8074 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8075 fb->width = ((val >> 16) & 0xfff) + 1;
8076 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8077
8078 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8079 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8080
b113d5ee 8081 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8082 fb->pixel_format,
8083 fb->modifier[0]);
1ad292b5 8084
f37b5c2b 8085 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8086
2844a921
DL
8087 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8088 pipe_name(pipe), plane, fb->width, fb->height,
8089 fb->bits_per_pixel, base, fb->pitches[0],
8090 plane_config->size);
1ad292b5 8091
2d14030b 8092 plane_config->fb = intel_fb;
1ad292b5
JB
8093}
8094
70b23a98 8095static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8096 struct intel_crtc_state *pipe_config)
70b23a98
VS
8097{
8098 struct drm_device *dev = crtc->base.dev;
8099 struct drm_i915_private *dev_priv = dev->dev_private;
8100 int pipe = pipe_config->cpu_transcoder;
8101 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8102 intel_clock_t clock;
0d7b6b11 8103 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8104 int refclk = 100000;
8105
a580516d 8106 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8107 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8108 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8109 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8110 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8111 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8112 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8113
8114 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8115 clock.m2 = (pll_dw0 & 0xff) << 22;
8116 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8117 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8118 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8119 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8120 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8121
dccbea3b 8122 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8123}
8124
0e8ffe1b 8125static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8126 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8127{
8128 struct drm_device *dev = crtc->base.dev;
8129 struct drm_i915_private *dev_priv = dev->dev_private;
8130 uint32_t tmp;
8131
f458ebbc
DV
8132 if (!intel_display_power_is_enabled(dev_priv,
8133 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8134 return false;
8135
e143a21c 8136 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8137 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8138
0e8ffe1b
DV
8139 tmp = I915_READ(PIPECONF(crtc->pipe));
8140 if (!(tmp & PIPECONF_ENABLE))
8141 return false;
8142
42571aef
VS
8143 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8144 switch (tmp & PIPECONF_BPC_MASK) {
8145 case PIPECONF_6BPC:
8146 pipe_config->pipe_bpp = 18;
8147 break;
8148 case PIPECONF_8BPC:
8149 pipe_config->pipe_bpp = 24;
8150 break;
8151 case PIPECONF_10BPC:
8152 pipe_config->pipe_bpp = 30;
8153 break;
8154 default:
8155 break;
8156 }
8157 }
8158
b5a9fa09
DV
8159 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8160 pipe_config->limited_color_range = true;
8161
282740f7
VS
8162 if (INTEL_INFO(dev)->gen < 4)
8163 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8164
1bd1bd80
DV
8165 intel_get_pipe_timings(crtc, pipe_config);
8166
2fa2fe9a
DV
8167 i9xx_get_pfit_config(crtc, pipe_config);
8168
6c49f241
DV
8169 if (INTEL_INFO(dev)->gen >= 4) {
8170 tmp = I915_READ(DPLL_MD(crtc->pipe));
8171 pipe_config->pixel_multiplier =
8172 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8173 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8174 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8175 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8176 tmp = I915_READ(DPLL(crtc->pipe));
8177 pipe_config->pixel_multiplier =
8178 ((tmp & SDVO_MULTIPLIER_MASK)
8179 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8180 } else {
8181 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8182 * port and will be fixed up in the encoder->get_config
8183 * function. */
8184 pipe_config->pixel_multiplier = 1;
8185 }
8bcc2795
DV
8186 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8187 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8188 /*
8189 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8190 * on 830. Filter it out here so that we don't
8191 * report errors due to that.
8192 */
8193 if (IS_I830(dev))
8194 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8195
8bcc2795
DV
8196 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8197 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8198 } else {
8199 /* Mask out read-only status bits. */
8200 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8201 DPLL_PORTC_READY_MASK |
8202 DPLL_PORTB_READY_MASK);
8bcc2795 8203 }
6c49f241 8204
70b23a98
VS
8205 if (IS_CHERRYVIEW(dev))
8206 chv_crtc_clock_get(crtc, pipe_config);
8207 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8208 vlv_crtc_clock_get(crtc, pipe_config);
8209 else
8210 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8211
0e8ffe1b
DV
8212 return true;
8213}
8214
dde86e2d 8215static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8216{
8217 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8218 struct intel_encoder *encoder;
74cfd7ac 8219 u32 val, final;
13d83a67 8220 bool has_lvds = false;
199e5d79 8221 bool has_cpu_edp = false;
199e5d79 8222 bool has_panel = false;
99eb6a01
KP
8223 bool has_ck505 = false;
8224 bool can_ssc = false;
13d83a67
JB
8225
8226 /* We need to take the global config into account */
b2784e15 8227 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8228 switch (encoder->type) {
8229 case INTEL_OUTPUT_LVDS:
8230 has_panel = true;
8231 has_lvds = true;
8232 break;
8233 case INTEL_OUTPUT_EDP:
8234 has_panel = true;
2de6905f 8235 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8236 has_cpu_edp = true;
8237 break;
6847d71b
PZ
8238 default:
8239 break;
13d83a67
JB
8240 }
8241 }
8242
99eb6a01 8243 if (HAS_PCH_IBX(dev)) {
41aa3448 8244 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8245 can_ssc = has_ck505;
8246 } else {
8247 has_ck505 = false;
8248 can_ssc = true;
8249 }
8250
2de6905f
ID
8251 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8252 has_panel, has_lvds, has_ck505);
13d83a67
JB
8253
8254 /* Ironlake: try to setup display ref clock before DPLL
8255 * enabling. This is only under driver's control after
8256 * PCH B stepping, previous chipset stepping should be
8257 * ignoring this setting.
8258 */
74cfd7ac
CW
8259 val = I915_READ(PCH_DREF_CONTROL);
8260
8261 /* As we must carefully and slowly disable/enable each source in turn,
8262 * compute the final state we want first and check if we need to
8263 * make any changes at all.
8264 */
8265 final = val;
8266 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8267 if (has_ck505)
8268 final |= DREF_NONSPREAD_CK505_ENABLE;
8269 else
8270 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8271
8272 final &= ~DREF_SSC_SOURCE_MASK;
8273 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8274 final &= ~DREF_SSC1_ENABLE;
8275
8276 if (has_panel) {
8277 final |= DREF_SSC_SOURCE_ENABLE;
8278
8279 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8280 final |= DREF_SSC1_ENABLE;
8281
8282 if (has_cpu_edp) {
8283 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8284 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8285 else
8286 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8287 } else
8288 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8289 } else {
8290 final |= DREF_SSC_SOURCE_DISABLE;
8291 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8292 }
8293
8294 if (final == val)
8295 return;
8296
13d83a67 8297 /* Always enable nonspread source */
74cfd7ac 8298 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8299
99eb6a01 8300 if (has_ck505)
74cfd7ac 8301 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8302 else
74cfd7ac 8303 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8304
199e5d79 8305 if (has_panel) {
74cfd7ac
CW
8306 val &= ~DREF_SSC_SOURCE_MASK;
8307 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8308
199e5d79 8309 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8310 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8311 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8312 val |= DREF_SSC1_ENABLE;
e77166b5 8313 } else
74cfd7ac 8314 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8315
8316 /* Get SSC going before enabling the outputs */
74cfd7ac 8317 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8318 POSTING_READ(PCH_DREF_CONTROL);
8319 udelay(200);
8320
74cfd7ac 8321 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8322
8323 /* Enable CPU source on CPU attached eDP */
199e5d79 8324 if (has_cpu_edp) {
99eb6a01 8325 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8326 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8327 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8328 } else
74cfd7ac 8329 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8330 } else
74cfd7ac 8331 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8332
74cfd7ac 8333 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8334 POSTING_READ(PCH_DREF_CONTROL);
8335 udelay(200);
8336 } else {
8337 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8338
74cfd7ac 8339 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8340
8341 /* Turn off CPU output */
74cfd7ac 8342 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8343
74cfd7ac 8344 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8345 POSTING_READ(PCH_DREF_CONTROL);
8346 udelay(200);
8347
8348 /* Turn off the SSC source */
74cfd7ac
CW
8349 val &= ~DREF_SSC_SOURCE_MASK;
8350 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8351
8352 /* Turn off SSC1 */
74cfd7ac 8353 val &= ~DREF_SSC1_ENABLE;
199e5d79 8354
74cfd7ac 8355 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8356 POSTING_READ(PCH_DREF_CONTROL);
8357 udelay(200);
8358 }
74cfd7ac
CW
8359
8360 BUG_ON(val != final);
13d83a67
JB
8361}
8362
f31f2d55 8363static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8364{
f31f2d55 8365 uint32_t tmp;
dde86e2d 8366
0ff066a9
PZ
8367 tmp = I915_READ(SOUTH_CHICKEN2);
8368 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8369 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8370
0ff066a9
PZ
8371 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8372 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8373 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8374
0ff066a9
PZ
8375 tmp = I915_READ(SOUTH_CHICKEN2);
8376 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8377 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8378
0ff066a9
PZ
8379 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8380 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8381 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8382}
8383
8384/* WaMPhyProgramming:hsw */
8385static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8386{
8387 uint32_t tmp;
dde86e2d
PZ
8388
8389 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8390 tmp &= ~(0xFF << 24);
8391 tmp |= (0x12 << 24);
8392 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8393
dde86e2d
PZ
8394 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8395 tmp |= (1 << 11);
8396 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8397
8398 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8399 tmp |= (1 << 11);
8400 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8401
dde86e2d
PZ
8402 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8403 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8404 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8405
8406 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8407 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8408 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8409
0ff066a9
PZ
8410 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8411 tmp &= ~(7 << 13);
8412 tmp |= (5 << 13);
8413 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8414
0ff066a9
PZ
8415 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8416 tmp &= ~(7 << 13);
8417 tmp |= (5 << 13);
8418 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8419
8420 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8421 tmp &= ~0xFF;
8422 tmp |= 0x1C;
8423 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8424
8425 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8426 tmp &= ~0xFF;
8427 tmp |= 0x1C;
8428 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8429
8430 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8431 tmp &= ~(0xFF << 16);
8432 tmp |= (0x1C << 16);
8433 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8434
8435 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8436 tmp &= ~(0xFF << 16);
8437 tmp |= (0x1C << 16);
8438 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8439
0ff066a9
PZ
8440 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8441 tmp |= (1 << 27);
8442 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8443
0ff066a9
PZ
8444 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8445 tmp |= (1 << 27);
8446 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8447
0ff066a9
PZ
8448 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8449 tmp &= ~(0xF << 28);
8450 tmp |= (4 << 28);
8451 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8452
0ff066a9
PZ
8453 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8454 tmp &= ~(0xF << 28);
8455 tmp |= (4 << 28);
8456 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8457}
8458
2fa86a1f
PZ
8459/* Implements 3 different sequences from BSpec chapter "Display iCLK
8460 * Programming" based on the parameters passed:
8461 * - Sequence to enable CLKOUT_DP
8462 * - Sequence to enable CLKOUT_DP without spread
8463 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8464 */
8465static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8466 bool with_fdi)
f31f2d55
PZ
8467{
8468 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8469 uint32_t reg, tmp;
8470
8471 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8472 with_spread = true;
8473 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8474 with_fdi, "LP PCH doesn't have FDI\n"))
8475 with_fdi = false;
f31f2d55 8476
a580516d 8477 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8478
8479 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8480 tmp &= ~SBI_SSCCTL_DISABLE;
8481 tmp |= SBI_SSCCTL_PATHALT;
8482 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8483
8484 udelay(24);
8485
2fa86a1f
PZ
8486 if (with_spread) {
8487 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8488 tmp &= ~SBI_SSCCTL_PATHALT;
8489 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8490
2fa86a1f
PZ
8491 if (with_fdi) {
8492 lpt_reset_fdi_mphy(dev_priv);
8493 lpt_program_fdi_mphy(dev_priv);
8494 }
8495 }
dde86e2d 8496
2fa86a1f
PZ
8497 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8498 SBI_GEN0 : SBI_DBUFF0;
8499 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8500 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8501 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8502
a580516d 8503 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8504}
8505
47701c3b
PZ
8506/* Sequence to disable CLKOUT_DP */
8507static void lpt_disable_clkout_dp(struct drm_device *dev)
8508{
8509 struct drm_i915_private *dev_priv = dev->dev_private;
8510 uint32_t reg, tmp;
8511
a580516d 8512 mutex_lock(&dev_priv->sb_lock);
47701c3b
PZ
8513
8514 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8515 SBI_GEN0 : SBI_DBUFF0;
8516 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8517 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8518 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8519
8520 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8521 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8522 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8523 tmp |= SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8525 udelay(32);
8526 }
8527 tmp |= SBI_SSCCTL_DISABLE;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8529 }
8530
a580516d 8531 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8532}
8533
bf8fa3d3
PZ
8534static void lpt_init_pch_refclk(struct drm_device *dev)
8535{
bf8fa3d3
PZ
8536 struct intel_encoder *encoder;
8537 bool has_vga = false;
8538
b2784e15 8539 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8540 switch (encoder->type) {
8541 case INTEL_OUTPUT_ANALOG:
8542 has_vga = true;
8543 break;
6847d71b
PZ
8544 default:
8545 break;
bf8fa3d3
PZ
8546 }
8547 }
8548
47701c3b
PZ
8549 if (has_vga)
8550 lpt_enable_clkout_dp(dev, true, true);
8551 else
8552 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8553}
8554
dde86e2d
PZ
8555/*
8556 * Initialize reference clocks when the driver loads
8557 */
8558void intel_init_pch_refclk(struct drm_device *dev)
8559{
8560 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8561 ironlake_init_pch_refclk(dev);
8562 else if (HAS_PCH_LPT(dev))
8563 lpt_init_pch_refclk(dev);
8564}
8565
55bb9992 8566static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8567{
55bb9992 8568 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8569 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8570 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8571 struct drm_connector *connector;
55bb9992 8572 struct drm_connector_state *connector_state;
d9d444cb 8573 struct intel_encoder *encoder;
55bb9992 8574 int num_connectors = 0, i;
d9d444cb
JB
8575 bool is_lvds = false;
8576
da3ced29 8577 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8578 if (connector_state->crtc != crtc_state->base.crtc)
8579 continue;
8580
8581 encoder = to_intel_encoder(connector_state->best_encoder);
8582
d9d444cb
JB
8583 switch (encoder->type) {
8584 case INTEL_OUTPUT_LVDS:
8585 is_lvds = true;
8586 break;
6847d71b
PZ
8587 default:
8588 break;
d9d444cb
JB
8589 }
8590 num_connectors++;
8591 }
8592
8593 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8594 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8595 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8596 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8597 }
8598
8599 return 120000;
8600}
8601
6ff93609 8602static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8603{
c8203565 8604 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8606 int pipe = intel_crtc->pipe;
c8203565
PZ
8607 uint32_t val;
8608
78114071 8609 val = 0;
c8203565 8610
6e3c9717 8611 switch (intel_crtc->config->pipe_bpp) {
c8203565 8612 case 18:
dfd07d72 8613 val |= PIPECONF_6BPC;
c8203565
PZ
8614 break;
8615 case 24:
dfd07d72 8616 val |= PIPECONF_8BPC;
c8203565
PZ
8617 break;
8618 case 30:
dfd07d72 8619 val |= PIPECONF_10BPC;
c8203565
PZ
8620 break;
8621 case 36:
dfd07d72 8622 val |= PIPECONF_12BPC;
c8203565
PZ
8623 break;
8624 default:
cc769b62
PZ
8625 /* Case prevented by intel_choose_pipe_bpp_dither. */
8626 BUG();
c8203565
PZ
8627 }
8628
6e3c9717 8629 if (intel_crtc->config->dither)
c8203565
PZ
8630 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8631
6e3c9717 8632 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8633 val |= PIPECONF_INTERLACED_ILK;
8634 else
8635 val |= PIPECONF_PROGRESSIVE;
8636
6e3c9717 8637 if (intel_crtc->config->limited_color_range)
3685a8f3 8638 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8639
c8203565
PZ
8640 I915_WRITE(PIPECONF(pipe), val);
8641 POSTING_READ(PIPECONF(pipe));
8642}
8643
86d3efce
VS
8644/*
8645 * Set up the pipe CSC unit.
8646 *
8647 * Currently only full range RGB to limited range RGB conversion
8648 * is supported, but eventually this should handle various
8649 * RGB<->YCbCr scenarios as well.
8650 */
50f3b016 8651static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8652{
8653 struct drm_device *dev = crtc->dev;
8654 struct drm_i915_private *dev_priv = dev->dev_private;
8655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8656 int pipe = intel_crtc->pipe;
8657 uint16_t coeff = 0x7800; /* 1.0 */
8658
8659 /*
8660 * TODO: Check what kind of values actually come out of the pipe
8661 * with these coeff/postoff values and adjust to get the best
8662 * accuracy. Perhaps we even need to take the bpc value into
8663 * consideration.
8664 */
8665
6e3c9717 8666 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8667 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8668
8669 /*
8670 * GY/GU and RY/RU should be the other way around according
8671 * to BSpec, but reality doesn't agree. Just set them up in
8672 * a way that results in the correct picture.
8673 */
8674 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8675 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8676
8677 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8678 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8679
8680 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8681 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8682
8683 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8684 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8685 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8686
8687 if (INTEL_INFO(dev)->gen > 6) {
8688 uint16_t postoff = 0;
8689
6e3c9717 8690 if (intel_crtc->config->limited_color_range)
32cf0cb0 8691 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8692
8693 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8694 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8695 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8696
8697 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8698 } else {
8699 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8700
6e3c9717 8701 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8702 mode |= CSC_BLACK_SCREEN_OFFSET;
8703
8704 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8705 }
8706}
8707
6ff93609 8708static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8709{
756f85cf
PZ
8710 struct drm_device *dev = crtc->dev;
8711 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8713 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8714 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8715 uint32_t val;
8716
3eff4faa 8717 val = 0;
ee2b0b38 8718
6e3c9717 8719 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8720 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8721
6e3c9717 8722 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8723 val |= PIPECONF_INTERLACED_ILK;
8724 else
8725 val |= PIPECONF_PROGRESSIVE;
8726
702e7a56
PZ
8727 I915_WRITE(PIPECONF(cpu_transcoder), val);
8728 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8729
8730 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8731 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8732
3cdf122c 8733 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8734 val = 0;
8735
6e3c9717 8736 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8737 case 18:
8738 val |= PIPEMISC_DITHER_6_BPC;
8739 break;
8740 case 24:
8741 val |= PIPEMISC_DITHER_8_BPC;
8742 break;
8743 case 30:
8744 val |= PIPEMISC_DITHER_10_BPC;
8745 break;
8746 case 36:
8747 val |= PIPEMISC_DITHER_12_BPC;
8748 break;
8749 default:
8750 /* Case prevented by pipe_config_set_bpp. */
8751 BUG();
8752 }
8753
6e3c9717 8754 if (intel_crtc->config->dither)
756f85cf
PZ
8755 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8756
8757 I915_WRITE(PIPEMISC(pipe), val);
8758 }
ee2b0b38
PZ
8759}
8760
6591c6e4 8761static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8762 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8763 intel_clock_t *clock,
8764 bool *has_reduced_clock,
8765 intel_clock_t *reduced_clock)
8766{
8767 struct drm_device *dev = crtc->dev;
8768 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8769 int refclk;
d4906093 8770 const intel_limit_t *limit;
c329a4ec 8771 bool ret;
79e53945 8772
55bb9992 8773 refclk = ironlake_get_refclk(crtc_state);
79e53945 8774
d4906093
ML
8775 /*
8776 * Returns a set of divisors for the desired target clock with the given
8777 * refclk, or FALSE. The returned values represent the clock equation:
8778 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8779 */
a93e255f
ACO
8780 limit = intel_limit(crtc_state, refclk);
8781 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8782 crtc_state->port_clock,
ee9300bb 8783 refclk, NULL, clock);
6591c6e4
PZ
8784 if (!ret)
8785 return false;
cda4b7d3 8786
6591c6e4
PZ
8787 return true;
8788}
8789
d4b1931c
PZ
8790int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8791{
8792 /*
8793 * Account for spread spectrum to avoid
8794 * oversubscribing the link. Max center spread
8795 * is 2.5%; use 5% for safety's sake.
8796 */
8797 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8798 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8799}
8800
7429e9d4 8801static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8802{
7429e9d4 8803 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8804}
8805
de13a2e3 8806static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8807 struct intel_crtc_state *crtc_state,
7429e9d4 8808 u32 *fp,
9a7c7890 8809 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8810{
de13a2e3 8811 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8812 struct drm_device *dev = crtc->dev;
8813 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8814 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8815 struct drm_connector *connector;
55bb9992
ACO
8816 struct drm_connector_state *connector_state;
8817 struct intel_encoder *encoder;
de13a2e3 8818 uint32_t dpll;
55bb9992 8819 int factor, num_connectors = 0, i;
09ede541 8820 bool is_lvds = false, is_sdvo = false;
79e53945 8821
da3ced29 8822 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8823 if (connector_state->crtc != crtc_state->base.crtc)
8824 continue;
8825
8826 encoder = to_intel_encoder(connector_state->best_encoder);
8827
8828 switch (encoder->type) {
79e53945
JB
8829 case INTEL_OUTPUT_LVDS:
8830 is_lvds = true;
8831 break;
8832 case INTEL_OUTPUT_SDVO:
7d57382e 8833 case INTEL_OUTPUT_HDMI:
79e53945 8834 is_sdvo = true;
79e53945 8835 break;
6847d71b
PZ
8836 default:
8837 break;
79e53945 8838 }
43565a06 8839
c751ce4f 8840 num_connectors++;
79e53945 8841 }
79e53945 8842
c1858123 8843 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8844 factor = 21;
8845 if (is_lvds) {
8846 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8847 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8848 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8849 factor = 25;
190f68c5 8850 } else if (crtc_state->sdvo_tv_clock)
8febb297 8851 factor = 20;
c1858123 8852
190f68c5 8853 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8854 *fp |= FP_CB_TUNE;
2c07245f 8855
9a7c7890
DV
8856 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8857 *fp2 |= FP_CB_TUNE;
8858
5eddb70b 8859 dpll = 0;
2c07245f 8860
a07d6787
EA
8861 if (is_lvds)
8862 dpll |= DPLLB_MODE_LVDS;
8863 else
8864 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8865
190f68c5 8866 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8867 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8868
8869 if (is_sdvo)
4a33e48d 8870 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8871 if (crtc_state->has_dp_encoder)
4a33e48d 8872 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8873
a07d6787 8874 /* compute bitmask from p1 value */
190f68c5 8875 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8876 /* also FPA1 */
190f68c5 8877 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8878
190f68c5 8879 switch (crtc_state->dpll.p2) {
a07d6787
EA
8880 case 5:
8881 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8882 break;
8883 case 7:
8884 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8885 break;
8886 case 10:
8887 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8888 break;
8889 case 14:
8890 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8891 break;
79e53945
JB
8892 }
8893
b4c09f3b 8894 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8895 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8896 else
8897 dpll |= PLL_REF_INPUT_DREFCLK;
8898
959e16d6 8899 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8900}
8901
190f68c5
ACO
8902static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8903 struct intel_crtc_state *crtc_state)
de13a2e3 8904{
c7653199 8905 struct drm_device *dev = crtc->base.dev;
de13a2e3 8906 intel_clock_t clock, reduced_clock;
cbbab5bd 8907 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8908 bool ok, has_reduced_clock = false;
8b47047b 8909 bool is_lvds = false;
e2b78267 8910 struct intel_shared_dpll *pll;
de13a2e3 8911
dd3cd74a
ACO
8912 memset(&crtc_state->dpll_hw_state, 0,
8913 sizeof(crtc_state->dpll_hw_state));
8914
409ee761 8915 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8916
5dc5298b
PZ
8917 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8918 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8919
190f68c5 8920 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8921 &has_reduced_clock, &reduced_clock);
190f68c5 8922 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8923 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8924 return -EINVAL;
79e53945 8925 }
f47709a9 8926 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8927 if (!crtc_state->clock_set) {
8928 crtc_state->dpll.n = clock.n;
8929 crtc_state->dpll.m1 = clock.m1;
8930 crtc_state->dpll.m2 = clock.m2;
8931 crtc_state->dpll.p1 = clock.p1;
8932 crtc_state->dpll.p2 = clock.p2;
f47709a9 8933 }
79e53945 8934
5dc5298b 8935 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8936 if (crtc_state->has_pch_encoder) {
8937 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8938 if (has_reduced_clock)
7429e9d4 8939 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8940
190f68c5 8941 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8942 &fp, &reduced_clock,
8943 has_reduced_clock ? &fp2 : NULL);
8944
190f68c5
ACO
8945 crtc_state->dpll_hw_state.dpll = dpll;
8946 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8947 if (has_reduced_clock)
190f68c5 8948 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8949 else
190f68c5 8950 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8951
190f68c5 8952 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8953 if (pll == NULL) {
84f44ce7 8954 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8955 pipe_name(crtc->pipe));
4b645f14
JB
8956 return -EINVAL;
8957 }
3fb37703 8958 }
79e53945 8959
ab585dea 8960 if (is_lvds && has_reduced_clock)
c7653199 8961 crtc->lowfreq_avail = true;
bcd644e0 8962 else
c7653199 8963 crtc->lowfreq_avail = false;
e2b78267 8964
c8f7a0db 8965 return 0;
79e53945
JB
8966}
8967
eb14cb74
VS
8968static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8969 struct intel_link_m_n *m_n)
8970{
8971 struct drm_device *dev = crtc->base.dev;
8972 struct drm_i915_private *dev_priv = dev->dev_private;
8973 enum pipe pipe = crtc->pipe;
8974
8975 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8976 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8977 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8978 & ~TU_SIZE_MASK;
8979 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8980 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8981 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8982}
8983
8984static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8985 enum transcoder transcoder,
b95af8be
VK
8986 struct intel_link_m_n *m_n,
8987 struct intel_link_m_n *m2_n2)
72419203
DV
8988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8991 enum pipe pipe = crtc->pipe;
72419203 8992
eb14cb74
VS
8993 if (INTEL_INFO(dev)->gen >= 5) {
8994 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8995 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8996 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8997 & ~TU_SIZE_MASK;
8998 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8999 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9000 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9001 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9002 * gen < 8) and if DRRS is supported (to make sure the
9003 * registers are not unnecessarily read).
9004 */
9005 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9006 crtc->config->has_drrs) {
b95af8be
VK
9007 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9008 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9009 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9010 & ~TU_SIZE_MASK;
9011 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9012 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9013 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9014 }
eb14cb74
VS
9015 } else {
9016 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9017 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9018 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9019 & ~TU_SIZE_MASK;
9020 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9021 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9022 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9023 }
9024}
9025
9026void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9027 struct intel_crtc_state *pipe_config)
eb14cb74 9028{
681a8504 9029 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9030 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9031 else
9032 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9033 &pipe_config->dp_m_n,
9034 &pipe_config->dp_m2_n2);
eb14cb74 9035}
72419203 9036
eb14cb74 9037static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9038 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9039{
9040 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9041 &pipe_config->fdi_m_n, NULL);
72419203
DV
9042}
9043
bd2e244f 9044static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9045 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9046{
9047 struct drm_device *dev = crtc->base.dev;
9048 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9049 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9050 uint32_t ps_ctrl = 0;
9051 int id = -1;
9052 int i;
bd2e244f 9053
a1b2278e
CK
9054 /* find scaler attached to this pipe */
9055 for (i = 0; i < crtc->num_scalers; i++) {
9056 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9057 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9058 id = i;
9059 pipe_config->pch_pfit.enabled = true;
9060 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9061 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9062 break;
9063 }
9064 }
bd2e244f 9065
a1b2278e
CK
9066 scaler_state->scaler_id = id;
9067 if (id >= 0) {
9068 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9069 } else {
9070 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9071 }
9072}
9073
5724dbd1
DL
9074static void
9075skylake_get_initial_plane_config(struct intel_crtc *crtc,
9076 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9077{
9078 struct drm_device *dev = crtc->base.dev;
9079 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9080 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9081 int pipe = crtc->pipe;
9082 int fourcc, pixel_format;
6761dd31 9083 unsigned int aligned_height;
bc8d7dff 9084 struct drm_framebuffer *fb;
1b842c89 9085 struct intel_framebuffer *intel_fb;
bc8d7dff 9086
d9806c9f 9087 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9088 if (!intel_fb) {
bc8d7dff
DL
9089 DRM_DEBUG_KMS("failed to alloc fb\n");
9090 return;
9091 }
9092
1b842c89
DL
9093 fb = &intel_fb->base;
9094
bc8d7dff 9095 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9096 if (!(val & PLANE_CTL_ENABLE))
9097 goto error;
9098
bc8d7dff
DL
9099 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9100 fourcc = skl_format_to_fourcc(pixel_format,
9101 val & PLANE_CTL_ORDER_RGBX,
9102 val & PLANE_CTL_ALPHA_MASK);
9103 fb->pixel_format = fourcc;
9104 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9105
40f46283
DL
9106 tiling = val & PLANE_CTL_TILED_MASK;
9107 switch (tiling) {
9108 case PLANE_CTL_TILED_LINEAR:
9109 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9110 break;
9111 case PLANE_CTL_TILED_X:
9112 plane_config->tiling = I915_TILING_X;
9113 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9114 break;
9115 case PLANE_CTL_TILED_Y:
9116 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9117 break;
9118 case PLANE_CTL_TILED_YF:
9119 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9120 break;
9121 default:
9122 MISSING_CASE(tiling);
9123 goto error;
9124 }
9125
bc8d7dff
DL
9126 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9127 plane_config->base = base;
9128
9129 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9130
9131 val = I915_READ(PLANE_SIZE(pipe, 0));
9132 fb->height = ((val >> 16) & 0xfff) + 1;
9133 fb->width = ((val >> 0) & 0x1fff) + 1;
9134
9135 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9136 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9137 fb->pixel_format);
bc8d7dff
DL
9138 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9139
9140 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9141 fb->pixel_format,
9142 fb->modifier[0]);
bc8d7dff 9143
f37b5c2b 9144 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9145
9146 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9147 pipe_name(pipe), fb->width, fb->height,
9148 fb->bits_per_pixel, base, fb->pitches[0],
9149 plane_config->size);
9150
2d14030b 9151 plane_config->fb = intel_fb;
bc8d7dff
DL
9152 return;
9153
9154error:
9155 kfree(fb);
9156}
9157
2fa2fe9a 9158static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9159 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9160{
9161 struct drm_device *dev = crtc->base.dev;
9162 struct drm_i915_private *dev_priv = dev->dev_private;
9163 uint32_t tmp;
9164
9165 tmp = I915_READ(PF_CTL(crtc->pipe));
9166
9167 if (tmp & PF_ENABLE) {
fd4daa9c 9168 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9169 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9170 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9171
9172 /* We currently do not free assignements of panel fitters on
9173 * ivb/hsw (since we don't use the higher upscaling modes which
9174 * differentiates them) so just WARN about this case for now. */
9175 if (IS_GEN7(dev)) {
9176 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9177 PF_PIPE_SEL_IVB(crtc->pipe));
9178 }
2fa2fe9a 9179 }
79e53945
JB
9180}
9181
5724dbd1
DL
9182static void
9183ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9184 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9185{
9186 struct drm_device *dev = crtc->base.dev;
9187 struct drm_i915_private *dev_priv = dev->dev_private;
9188 u32 val, base, offset;
aeee5a49 9189 int pipe = crtc->pipe;
4c6baa59 9190 int fourcc, pixel_format;
6761dd31 9191 unsigned int aligned_height;
b113d5ee 9192 struct drm_framebuffer *fb;
1b842c89 9193 struct intel_framebuffer *intel_fb;
4c6baa59 9194
42a7b088
DL
9195 val = I915_READ(DSPCNTR(pipe));
9196 if (!(val & DISPLAY_PLANE_ENABLE))
9197 return;
9198
d9806c9f 9199 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9200 if (!intel_fb) {
4c6baa59
JB
9201 DRM_DEBUG_KMS("failed to alloc fb\n");
9202 return;
9203 }
9204
1b842c89
DL
9205 fb = &intel_fb->base;
9206
18c5247e
DV
9207 if (INTEL_INFO(dev)->gen >= 4) {
9208 if (val & DISPPLANE_TILED) {
49af449b 9209 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9210 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9211 }
9212 }
4c6baa59
JB
9213
9214 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9215 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9216 fb->pixel_format = fourcc;
9217 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9218
aeee5a49 9219 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9220 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9221 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9222 } else {
49af449b 9223 if (plane_config->tiling)
aeee5a49 9224 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9225 else
aeee5a49 9226 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9227 }
9228 plane_config->base = base;
9229
9230 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9231 fb->width = ((val >> 16) & 0xfff) + 1;
9232 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9233
9234 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9235 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9236
b113d5ee 9237 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9238 fb->pixel_format,
9239 fb->modifier[0]);
4c6baa59 9240
f37b5c2b 9241 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9242
2844a921
DL
9243 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9244 pipe_name(pipe), fb->width, fb->height,
9245 fb->bits_per_pixel, base, fb->pitches[0],
9246 plane_config->size);
b113d5ee 9247
2d14030b 9248 plane_config->fb = intel_fb;
4c6baa59
JB
9249}
9250
0e8ffe1b 9251static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9252 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9253{
9254 struct drm_device *dev = crtc->base.dev;
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256 uint32_t tmp;
9257
f458ebbc
DV
9258 if (!intel_display_power_is_enabled(dev_priv,
9259 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9260 return false;
9261
e143a21c 9262 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9263 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9264
0e8ffe1b
DV
9265 tmp = I915_READ(PIPECONF(crtc->pipe));
9266 if (!(tmp & PIPECONF_ENABLE))
9267 return false;
9268
42571aef
VS
9269 switch (tmp & PIPECONF_BPC_MASK) {
9270 case PIPECONF_6BPC:
9271 pipe_config->pipe_bpp = 18;
9272 break;
9273 case PIPECONF_8BPC:
9274 pipe_config->pipe_bpp = 24;
9275 break;
9276 case PIPECONF_10BPC:
9277 pipe_config->pipe_bpp = 30;
9278 break;
9279 case PIPECONF_12BPC:
9280 pipe_config->pipe_bpp = 36;
9281 break;
9282 default:
9283 break;
9284 }
9285
b5a9fa09
DV
9286 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9287 pipe_config->limited_color_range = true;
9288
ab9412ba 9289 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9290 struct intel_shared_dpll *pll;
9291
88adfff1
DV
9292 pipe_config->has_pch_encoder = true;
9293
627eb5a3
DV
9294 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9295 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9296 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9297
9298 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9299
c0d43d62 9300 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9301 pipe_config->shared_dpll =
9302 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9303 } else {
9304 tmp = I915_READ(PCH_DPLL_SEL);
9305 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9306 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9307 else
9308 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9309 }
66e985c0
DV
9310
9311 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9312
9313 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9314 &pipe_config->dpll_hw_state));
c93f54cf
DV
9315
9316 tmp = pipe_config->dpll_hw_state.dpll;
9317 pipe_config->pixel_multiplier =
9318 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9319 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9320
9321 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9322 } else {
9323 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9324 }
9325
1bd1bd80
DV
9326 intel_get_pipe_timings(crtc, pipe_config);
9327
2fa2fe9a
DV
9328 ironlake_get_pfit_config(crtc, pipe_config);
9329
0e8ffe1b
DV
9330 return true;
9331}
9332
be256dc7
PZ
9333static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9334{
9335 struct drm_device *dev = dev_priv->dev;
be256dc7 9336 struct intel_crtc *crtc;
be256dc7 9337
d3fcc808 9338 for_each_intel_crtc(dev, crtc)
e2c719b7 9339 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9340 pipe_name(crtc->pipe));
9341
e2c719b7
RC
9342 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9343 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9344 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9345 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9346 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9347 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9348 "CPU PWM1 enabled\n");
c5107b87 9349 if (IS_HASWELL(dev))
e2c719b7 9350 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9351 "CPU PWM2 enabled\n");
e2c719b7 9352 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9353 "PCH PWM1 enabled\n");
e2c719b7 9354 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9355 "Utility pin enabled\n");
e2c719b7 9356 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9357
9926ada1
PZ
9358 /*
9359 * In theory we can still leave IRQs enabled, as long as only the HPD
9360 * interrupts remain enabled. We used to check for that, but since it's
9361 * gen-specific and since we only disable LCPLL after we fully disable
9362 * the interrupts, the check below should be enough.
9363 */
e2c719b7 9364 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9365}
9366
9ccd5aeb
PZ
9367static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9368{
9369 struct drm_device *dev = dev_priv->dev;
9370
9371 if (IS_HASWELL(dev))
9372 return I915_READ(D_COMP_HSW);
9373 else
9374 return I915_READ(D_COMP_BDW);
9375}
9376
3c4c9b81
PZ
9377static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9378{
9379 struct drm_device *dev = dev_priv->dev;
9380
9381 if (IS_HASWELL(dev)) {
9382 mutex_lock(&dev_priv->rps.hw_lock);
9383 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9384 val))
f475dadf 9385 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9386 mutex_unlock(&dev_priv->rps.hw_lock);
9387 } else {
9ccd5aeb
PZ
9388 I915_WRITE(D_COMP_BDW, val);
9389 POSTING_READ(D_COMP_BDW);
3c4c9b81 9390 }
be256dc7
PZ
9391}
9392
9393/*
9394 * This function implements pieces of two sequences from BSpec:
9395 * - Sequence for display software to disable LCPLL
9396 * - Sequence for display software to allow package C8+
9397 * The steps implemented here are just the steps that actually touch the LCPLL
9398 * register. Callers should take care of disabling all the display engine
9399 * functions, doing the mode unset, fixing interrupts, etc.
9400 */
6ff58d53
PZ
9401static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9402 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9403{
9404 uint32_t val;
9405
9406 assert_can_disable_lcpll(dev_priv);
9407
9408 val = I915_READ(LCPLL_CTL);
9409
9410 if (switch_to_fclk) {
9411 val |= LCPLL_CD_SOURCE_FCLK;
9412 I915_WRITE(LCPLL_CTL, val);
9413
9414 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9415 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9416 DRM_ERROR("Switching to FCLK failed\n");
9417
9418 val = I915_READ(LCPLL_CTL);
9419 }
9420
9421 val |= LCPLL_PLL_DISABLE;
9422 I915_WRITE(LCPLL_CTL, val);
9423 POSTING_READ(LCPLL_CTL);
9424
9425 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9426 DRM_ERROR("LCPLL still locked\n");
9427
9ccd5aeb 9428 val = hsw_read_dcomp(dev_priv);
be256dc7 9429 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9430 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9431 ndelay(100);
9432
9ccd5aeb
PZ
9433 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9434 1))
be256dc7
PZ
9435 DRM_ERROR("D_COMP RCOMP still in progress\n");
9436
9437 if (allow_power_down) {
9438 val = I915_READ(LCPLL_CTL);
9439 val |= LCPLL_POWER_DOWN_ALLOW;
9440 I915_WRITE(LCPLL_CTL, val);
9441 POSTING_READ(LCPLL_CTL);
9442 }
9443}
9444
9445/*
9446 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9447 * source.
9448 */
6ff58d53 9449static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9450{
9451 uint32_t val;
9452
9453 val = I915_READ(LCPLL_CTL);
9454
9455 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9456 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9457 return;
9458
a8a8bd54
PZ
9459 /*
9460 * Make sure we're not on PC8 state before disabling PC8, otherwise
9461 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9462 */
59bad947 9463 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9464
be256dc7
PZ
9465 if (val & LCPLL_POWER_DOWN_ALLOW) {
9466 val &= ~LCPLL_POWER_DOWN_ALLOW;
9467 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9468 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9469 }
9470
9ccd5aeb 9471 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9472 val |= D_COMP_COMP_FORCE;
9473 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9474 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9475
9476 val = I915_READ(LCPLL_CTL);
9477 val &= ~LCPLL_PLL_DISABLE;
9478 I915_WRITE(LCPLL_CTL, val);
9479
9480 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9481 DRM_ERROR("LCPLL not locked yet\n");
9482
9483 if (val & LCPLL_CD_SOURCE_FCLK) {
9484 val = I915_READ(LCPLL_CTL);
9485 val &= ~LCPLL_CD_SOURCE_FCLK;
9486 I915_WRITE(LCPLL_CTL, val);
9487
9488 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9489 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9490 DRM_ERROR("Switching back to LCPLL failed\n");
9491 }
215733fa 9492
59bad947 9493 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9494 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9495}
9496
765dab67
PZ
9497/*
9498 * Package states C8 and deeper are really deep PC states that can only be
9499 * reached when all the devices on the system allow it, so even if the graphics
9500 * device allows PC8+, it doesn't mean the system will actually get to these
9501 * states. Our driver only allows PC8+ when going into runtime PM.
9502 *
9503 * The requirements for PC8+ are that all the outputs are disabled, the power
9504 * well is disabled and most interrupts are disabled, and these are also
9505 * requirements for runtime PM. When these conditions are met, we manually do
9506 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9507 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9508 * hang the machine.
9509 *
9510 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9511 * the state of some registers, so when we come back from PC8+ we need to
9512 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9513 * need to take care of the registers kept by RC6. Notice that this happens even
9514 * if we don't put the device in PCI D3 state (which is what currently happens
9515 * because of the runtime PM support).
9516 *
9517 * For more, read "Display Sequences for Package C8" on the hardware
9518 * documentation.
9519 */
a14cb6fc 9520void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9521{
c67a470b
PZ
9522 struct drm_device *dev = dev_priv->dev;
9523 uint32_t val;
9524
c67a470b
PZ
9525 DRM_DEBUG_KMS("Enabling package C8+\n");
9526
c67a470b
PZ
9527 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9528 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9529 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9530 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9531 }
9532
9533 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9534 hsw_disable_lcpll(dev_priv, true, true);
9535}
9536
a14cb6fc 9537void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9538{
9539 struct drm_device *dev = dev_priv->dev;
9540 uint32_t val;
9541
c67a470b
PZ
9542 DRM_DEBUG_KMS("Disabling package C8+\n");
9543
9544 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9545 lpt_init_pch_refclk(dev);
9546
9547 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9548 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9549 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9550 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9551 }
9552
9553 intel_prepare_ddi(dev);
c67a470b
PZ
9554}
9555
27c329ed 9556static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9557{
a821fc46 9558 struct drm_device *dev = old_state->dev;
27c329ed 9559 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9560
27c329ed 9561 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9562}
9563
b432e5cf 9564/* compute the max rate for new configuration */
27c329ed 9565static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9566{
b432e5cf 9567 struct intel_crtc *intel_crtc;
27c329ed 9568 struct intel_crtc_state *crtc_state;
b432e5cf 9569 int max_pixel_rate = 0;
b432e5cf 9570
27c329ed
ML
9571 for_each_intel_crtc(state->dev, intel_crtc) {
9572 int pixel_rate;
9573
9574 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9575 if (IS_ERR(crtc_state))
9576 return PTR_ERR(crtc_state);
9577
9578 if (!crtc_state->base.enable)
b432e5cf
VS
9579 continue;
9580
27c329ed 9581 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9582
9583 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9584 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9585 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9586
9587 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9588 }
9589
9590 return max_pixel_rate;
9591}
9592
9593static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9594{
9595 struct drm_i915_private *dev_priv = dev->dev_private;
9596 uint32_t val, data;
9597 int ret;
9598
9599 if (WARN((I915_READ(LCPLL_CTL) &
9600 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9601 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9602 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9603 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9604 "trying to change cdclk frequency with cdclk not enabled\n"))
9605 return;
9606
9607 mutex_lock(&dev_priv->rps.hw_lock);
9608 ret = sandybridge_pcode_write(dev_priv,
9609 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9610 mutex_unlock(&dev_priv->rps.hw_lock);
9611 if (ret) {
9612 DRM_ERROR("failed to inform pcode about cdclk change\n");
9613 return;
9614 }
9615
9616 val = I915_READ(LCPLL_CTL);
9617 val |= LCPLL_CD_SOURCE_FCLK;
9618 I915_WRITE(LCPLL_CTL, val);
9619
9620 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9621 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9622 DRM_ERROR("Switching to FCLK failed\n");
9623
9624 val = I915_READ(LCPLL_CTL);
9625 val &= ~LCPLL_CLK_FREQ_MASK;
9626
9627 switch (cdclk) {
9628 case 450000:
9629 val |= LCPLL_CLK_FREQ_450;
9630 data = 0;
9631 break;
9632 case 540000:
9633 val |= LCPLL_CLK_FREQ_54O_BDW;
9634 data = 1;
9635 break;
9636 case 337500:
9637 val |= LCPLL_CLK_FREQ_337_5_BDW;
9638 data = 2;
9639 break;
9640 case 675000:
9641 val |= LCPLL_CLK_FREQ_675_BDW;
9642 data = 3;
9643 break;
9644 default:
9645 WARN(1, "invalid cdclk frequency\n");
9646 return;
9647 }
9648
9649 I915_WRITE(LCPLL_CTL, val);
9650
9651 val = I915_READ(LCPLL_CTL);
9652 val &= ~LCPLL_CD_SOURCE_FCLK;
9653 I915_WRITE(LCPLL_CTL, val);
9654
9655 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9656 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9657 DRM_ERROR("Switching back to LCPLL failed\n");
9658
9659 mutex_lock(&dev_priv->rps.hw_lock);
9660 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9661 mutex_unlock(&dev_priv->rps.hw_lock);
9662
9663 intel_update_cdclk(dev);
9664
9665 WARN(cdclk != dev_priv->cdclk_freq,
9666 "cdclk requested %d kHz but got %d kHz\n",
9667 cdclk, dev_priv->cdclk_freq);
9668}
9669
27c329ed 9670static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9671{
27c329ed
ML
9672 struct drm_i915_private *dev_priv = to_i915(state->dev);
9673 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9674 int cdclk;
9675
9676 /*
9677 * FIXME should also account for plane ratio
9678 * once 64bpp pixel formats are supported.
9679 */
27c329ed 9680 if (max_pixclk > 540000)
b432e5cf 9681 cdclk = 675000;
27c329ed 9682 else if (max_pixclk > 450000)
b432e5cf 9683 cdclk = 540000;
27c329ed 9684 else if (max_pixclk > 337500)
b432e5cf
VS
9685 cdclk = 450000;
9686 else
9687 cdclk = 337500;
9688
9689 /*
9690 * FIXME move the cdclk caclulation to
9691 * compute_config() so we can fail gracegully.
9692 */
9693 if (cdclk > dev_priv->max_cdclk_freq) {
9694 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9695 cdclk, dev_priv->max_cdclk_freq);
9696 cdclk = dev_priv->max_cdclk_freq;
9697 }
9698
27c329ed 9699 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9700
9701 return 0;
9702}
9703
27c329ed 9704static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9705{
27c329ed
ML
9706 struct drm_device *dev = old_state->dev;
9707 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9708
27c329ed 9709 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9710}
9711
190f68c5
ACO
9712static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9713 struct intel_crtc_state *crtc_state)
09b4ddf9 9714{
190f68c5 9715 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9716 return -EINVAL;
716c2e55 9717
c7653199 9718 crtc->lowfreq_avail = false;
644cef34 9719
c8f7a0db 9720 return 0;
79e53945
JB
9721}
9722
3760b59c
S
9723static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9724 enum port port,
9725 struct intel_crtc_state *pipe_config)
9726{
9727 switch (port) {
9728 case PORT_A:
9729 pipe_config->ddi_pll_sel = SKL_DPLL0;
9730 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9731 break;
9732 case PORT_B:
9733 pipe_config->ddi_pll_sel = SKL_DPLL1;
9734 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9735 break;
9736 case PORT_C:
9737 pipe_config->ddi_pll_sel = SKL_DPLL2;
9738 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9739 break;
9740 default:
9741 DRM_ERROR("Incorrect port type\n");
9742 }
9743}
9744
96b7dfb7
S
9745static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9746 enum port port,
5cec258b 9747 struct intel_crtc_state *pipe_config)
96b7dfb7 9748{
3148ade7 9749 u32 temp, dpll_ctl1;
96b7dfb7
S
9750
9751 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9752 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9753
9754 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9755 case SKL_DPLL0:
9756 /*
9757 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9758 * of the shared DPLL framework and thus needs to be read out
9759 * separately
9760 */
9761 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9762 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9763 break;
96b7dfb7
S
9764 case SKL_DPLL1:
9765 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9766 break;
9767 case SKL_DPLL2:
9768 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9769 break;
9770 case SKL_DPLL3:
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9772 break;
96b7dfb7
S
9773 }
9774}
9775
7d2c8175
DL
9776static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9777 enum port port,
5cec258b 9778 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9779{
9780 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9781
9782 switch (pipe_config->ddi_pll_sel) {
9783 case PORT_CLK_SEL_WRPLL1:
9784 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9785 break;
9786 case PORT_CLK_SEL_WRPLL2:
9787 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9788 break;
9789 }
9790}
9791
26804afd 9792static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9793 struct intel_crtc_state *pipe_config)
26804afd
DV
9794{
9795 struct drm_device *dev = crtc->base.dev;
9796 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9797 struct intel_shared_dpll *pll;
26804afd
DV
9798 enum port port;
9799 uint32_t tmp;
9800
9801 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9802
9803 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9804
96b7dfb7
S
9805 if (IS_SKYLAKE(dev))
9806 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9807 else if (IS_BROXTON(dev))
9808 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9809 else
9810 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9811
d452c5b6
DV
9812 if (pipe_config->shared_dpll >= 0) {
9813 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9814
9815 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9816 &pipe_config->dpll_hw_state));
9817 }
9818
26804afd
DV
9819 /*
9820 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9821 * DDI E. So just check whether this pipe is wired to DDI E and whether
9822 * the PCH transcoder is on.
9823 */
ca370455
DL
9824 if (INTEL_INFO(dev)->gen < 9 &&
9825 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9826 pipe_config->has_pch_encoder = true;
9827
9828 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9829 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9830 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9831
9832 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9833 }
9834}
9835
0e8ffe1b 9836static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9837 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9838{
9839 struct drm_device *dev = crtc->base.dev;
9840 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9841 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9842 uint32_t tmp;
9843
f458ebbc 9844 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9845 POWER_DOMAIN_PIPE(crtc->pipe)))
9846 return false;
9847
e143a21c 9848 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9849 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9850
eccb140b
DV
9851 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9852 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9853 enum pipe trans_edp_pipe;
9854 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9855 default:
9856 WARN(1, "unknown pipe linked to edp transcoder\n");
9857 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9858 case TRANS_DDI_EDP_INPUT_A_ON:
9859 trans_edp_pipe = PIPE_A;
9860 break;
9861 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9862 trans_edp_pipe = PIPE_B;
9863 break;
9864 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9865 trans_edp_pipe = PIPE_C;
9866 break;
9867 }
9868
9869 if (trans_edp_pipe == crtc->pipe)
9870 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9871 }
9872
f458ebbc 9873 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9874 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9875 return false;
9876
eccb140b 9877 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9878 if (!(tmp & PIPECONF_ENABLE))
9879 return false;
9880
26804afd 9881 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9882
1bd1bd80
DV
9883 intel_get_pipe_timings(crtc, pipe_config);
9884
a1b2278e
CK
9885 if (INTEL_INFO(dev)->gen >= 9) {
9886 skl_init_scalers(dev, crtc, pipe_config);
9887 }
9888
2fa2fe9a 9889 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9890
9891 if (INTEL_INFO(dev)->gen >= 9) {
9892 pipe_config->scaler_state.scaler_id = -1;
9893 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9894 }
9895
bd2e244f 9896 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9897 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9898 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9899 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 9900 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
9901 else
9902 MISSING_CASE(INTEL_INFO(dev)->gen);
bd2e244f 9903 }
88adfff1 9904
e59150dc
JB
9905 if (IS_HASWELL(dev))
9906 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9907 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9908
ebb69c95
CT
9909 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9910 pipe_config->pixel_multiplier =
9911 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9912 } else {
9913 pipe_config->pixel_multiplier = 1;
9914 }
6c49f241 9915
0e8ffe1b
DV
9916 return true;
9917}
9918
560b85bb
CW
9919static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9920{
9921 struct drm_device *dev = crtc->dev;
9922 struct drm_i915_private *dev_priv = dev->dev_private;
9923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9924 uint32_t cntl = 0, size = 0;
560b85bb 9925
dc41c154 9926 if (base) {
3dd512fb
MR
9927 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9928 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9929 unsigned int stride = roundup_pow_of_two(width) * 4;
9930
9931 switch (stride) {
9932 default:
9933 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9934 width, stride);
9935 stride = 256;
9936 /* fallthrough */
9937 case 256:
9938 case 512:
9939 case 1024:
9940 case 2048:
9941 break;
4b0e333e
CW
9942 }
9943
dc41c154
VS
9944 cntl |= CURSOR_ENABLE |
9945 CURSOR_GAMMA_ENABLE |
9946 CURSOR_FORMAT_ARGB |
9947 CURSOR_STRIDE(stride);
9948
9949 size = (height << 12) | width;
4b0e333e 9950 }
560b85bb 9951
dc41c154
VS
9952 if (intel_crtc->cursor_cntl != 0 &&
9953 (intel_crtc->cursor_base != base ||
9954 intel_crtc->cursor_size != size ||
9955 intel_crtc->cursor_cntl != cntl)) {
9956 /* On these chipsets we can only modify the base/size/stride
9957 * whilst the cursor is disabled.
9958 */
9959 I915_WRITE(_CURACNTR, 0);
4b0e333e 9960 POSTING_READ(_CURACNTR);
dc41c154 9961 intel_crtc->cursor_cntl = 0;
4b0e333e 9962 }
560b85bb 9963
99d1f387 9964 if (intel_crtc->cursor_base != base) {
9db4a9c7 9965 I915_WRITE(_CURABASE, base);
99d1f387
VS
9966 intel_crtc->cursor_base = base;
9967 }
4726e0b0 9968
dc41c154
VS
9969 if (intel_crtc->cursor_size != size) {
9970 I915_WRITE(CURSIZE, size);
9971 intel_crtc->cursor_size = size;
4b0e333e 9972 }
560b85bb 9973
4b0e333e 9974 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9975 I915_WRITE(_CURACNTR, cntl);
9976 POSTING_READ(_CURACNTR);
4b0e333e 9977 intel_crtc->cursor_cntl = cntl;
560b85bb 9978 }
560b85bb
CW
9979}
9980
560b85bb 9981static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9982{
9983 struct drm_device *dev = crtc->dev;
9984 struct drm_i915_private *dev_priv = dev->dev_private;
9985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9986 int pipe = intel_crtc->pipe;
4b0e333e
CW
9987 uint32_t cntl;
9988
9989 cntl = 0;
9990 if (base) {
9991 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9992 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9993 case 64:
9994 cntl |= CURSOR_MODE_64_ARGB_AX;
9995 break;
9996 case 128:
9997 cntl |= CURSOR_MODE_128_ARGB_AX;
9998 break;
9999 case 256:
10000 cntl |= CURSOR_MODE_256_ARGB_AX;
10001 break;
10002 default:
3dd512fb 10003 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 10004 return;
65a21cd6 10005 }
4b0e333e 10006 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
10007
10008 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10009 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 10010 }
65a21cd6 10011
8e7d688b 10012 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
10013 cntl |= CURSOR_ROTATE_180;
10014
4b0e333e
CW
10015 if (intel_crtc->cursor_cntl != cntl) {
10016 I915_WRITE(CURCNTR(pipe), cntl);
10017 POSTING_READ(CURCNTR(pipe));
10018 intel_crtc->cursor_cntl = cntl;
65a21cd6 10019 }
4b0e333e 10020
65a21cd6 10021 /* and commit changes on next vblank */
5efb3e28
VS
10022 I915_WRITE(CURBASE(pipe), base);
10023 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10024
10025 intel_crtc->cursor_base = base;
65a21cd6
JB
10026}
10027
cda4b7d3 10028/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
10029static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10030 bool on)
cda4b7d3
CW
10031{
10032 struct drm_device *dev = crtc->dev;
10033 struct drm_i915_private *dev_priv = dev->dev_private;
10034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10035 int pipe = intel_crtc->pipe;
3d7d6510
MR
10036 int x = crtc->cursor_x;
10037 int y = crtc->cursor_y;
d6e4db15 10038 u32 base = 0, pos = 0;
cda4b7d3 10039
d6e4db15 10040 if (on)
cda4b7d3 10041 base = intel_crtc->cursor_addr;
cda4b7d3 10042
6e3c9717 10043 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
10044 base = 0;
10045
6e3c9717 10046 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
10047 base = 0;
10048
10049 if (x < 0) {
3dd512fb 10050 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
10051 base = 0;
10052
10053 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10054 x = -x;
10055 }
10056 pos |= x << CURSOR_X_SHIFT;
10057
10058 if (y < 0) {
3dd512fb 10059 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
10060 base = 0;
10061
10062 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10063 y = -y;
10064 }
10065 pos |= y << CURSOR_Y_SHIFT;
10066
4b0e333e 10067 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10068 return;
10069
5efb3e28
VS
10070 I915_WRITE(CURPOS(pipe), pos);
10071
4398ad45
VS
10072 /* ILK+ do this automagically */
10073 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10074 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
10075 base += (intel_crtc->base.cursor->state->crtc_h *
10076 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
10077 }
10078
8ac54669 10079 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10080 i845_update_cursor(crtc, base);
10081 else
10082 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10083}
10084
dc41c154
VS
10085static bool cursor_size_ok(struct drm_device *dev,
10086 uint32_t width, uint32_t height)
10087{
10088 if (width == 0 || height == 0)
10089 return false;
10090
10091 /*
10092 * 845g/865g are special in that they are only limited by
10093 * the width of their cursors, the height is arbitrary up to
10094 * the precision of the register. Everything else requires
10095 * square cursors, limited to a few power-of-two sizes.
10096 */
10097 if (IS_845G(dev) || IS_I865G(dev)) {
10098 if ((width & 63) != 0)
10099 return false;
10100
10101 if (width > (IS_845G(dev) ? 64 : 512))
10102 return false;
10103
10104 if (height > 1023)
10105 return false;
10106 } else {
10107 switch (width | height) {
10108 case 256:
10109 case 128:
10110 if (IS_GEN2(dev))
10111 return false;
10112 case 64:
10113 break;
10114 default:
10115 return false;
10116 }
10117 }
10118
10119 return true;
10120}
10121
79e53945 10122static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10123 u16 *blue, uint32_t start, uint32_t size)
79e53945 10124{
7203425a 10125 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10127
7203425a 10128 for (i = start; i < end; i++) {
79e53945
JB
10129 intel_crtc->lut_r[i] = red[i] >> 8;
10130 intel_crtc->lut_g[i] = green[i] >> 8;
10131 intel_crtc->lut_b[i] = blue[i] >> 8;
10132 }
10133
10134 intel_crtc_load_lut(crtc);
10135}
10136
79e53945
JB
10137/* VESA 640x480x72Hz mode to set on the pipe */
10138static struct drm_display_mode load_detect_mode = {
10139 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10140 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10141};
10142
a8bb6818
DV
10143struct drm_framebuffer *
10144__intel_framebuffer_create(struct drm_device *dev,
10145 struct drm_mode_fb_cmd2 *mode_cmd,
10146 struct drm_i915_gem_object *obj)
d2dff872
CW
10147{
10148 struct intel_framebuffer *intel_fb;
10149 int ret;
10150
10151 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10152 if (!intel_fb) {
6ccb81f2 10153 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10154 return ERR_PTR(-ENOMEM);
10155 }
10156
10157 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10158 if (ret)
10159 goto err;
d2dff872
CW
10160
10161 return &intel_fb->base;
dd4916c5 10162err:
6ccb81f2 10163 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10164 kfree(intel_fb);
10165
10166 return ERR_PTR(ret);
d2dff872
CW
10167}
10168
b5ea642a 10169static struct drm_framebuffer *
a8bb6818
DV
10170intel_framebuffer_create(struct drm_device *dev,
10171 struct drm_mode_fb_cmd2 *mode_cmd,
10172 struct drm_i915_gem_object *obj)
10173{
10174 struct drm_framebuffer *fb;
10175 int ret;
10176
10177 ret = i915_mutex_lock_interruptible(dev);
10178 if (ret)
10179 return ERR_PTR(ret);
10180 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10181 mutex_unlock(&dev->struct_mutex);
10182
10183 return fb;
10184}
10185
d2dff872
CW
10186static u32
10187intel_framebuffer_pitch_for_width(int width, int bpp)
10188{
10189 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10190 return ALIGN(pitch, 64);
10191}
10192
10193static u32
10194intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10195{
10196 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10197 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10198}
10199
10200static struct drm_framebuffer *
10201intel_framebuffer_create_for_mode(struct drm_device *dev,
10202 struct drm_display_mode *mode,
10203 int depth, int bpp)
10204{
10205 struct drm_i915_gem_object *obj;
0fed39bd 10206 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10207
10208 obj = i915_gem_alloc_object(dev,
10209 intel_framebuffer_size_for_mode(mode, bpp));
10210 if (obj == NULL)
10211 return ERR_PTR(-ENOMEM);
10212
10213 mode_cmd.width = mode->hdisplay;
10214 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10215 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10216 bpp);
5ca0c34a 10217 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10218
10219 return intel_framebuffer_create(dev, &mode_cmd, obj);
10220}
10221
10222static struct drm_framebuffer *
10223mode_fits_in_fbdev(struct drm_device *dev,
10224 struct drm_display_mode *mode)
10225{
4520f53a 10226#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
10227 struct drm_i915_private *dev_priv = dev->dev_private;
10228 struct drm_i915_gem_object *obj;
10229 struct drm_framebuffer *fb;
10230
4c0e5528 10231 if (!dev_priv->fbdev)
d2dff872
CW
10232 return NULL;
10233
4c0e5528 10234 if (!dev_priv->fbdev->fb)
d2dff872
CW
10235 return NULL;
10236
4c0e5528
DV
10237 obj = dev_priv->fbdev->fb->obj;
10238 BUG_ON(!obj);
10239
8bcd4553 10240 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10241 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10242 fb->bits_per_pixel))
d2dff872
CW
10243 return NULL;
10244
01f2c773 10245 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10246 return NULL;
10247
10248 return fb;
4520f53a
DV
10249#else
10250 return NULL;
10251#endif
d2dff872
CW
10252}
10253
d3a40d1b
ACO
10254static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10255 struct drm_crtc *crtc,
10256 struct drm_display_mode *mode,
10257 struct drm_framebuffer *fb,
10258 int x, int y)
10259{
10260 struct drm_plane_state *plane_state;
10261 int hdisplay, vdisplay;
10262 int ret;
10263
10264 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10265 if (IS_ERR(plane_state))
10266 return PTR_ERR(plane_state);
10267
10268 if (mode)
10269 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10270 else
10271 hdisplay = vdisplay = 0;
10272
10273 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10274 if (ret)
10275 return ret;
10276 drm_atomic_set_fb_for_plane(plane_state, fb);
10277 plane_state->crtc_x = 0;
10278 plane_state->crtc_y = 0;
10279 plane_state->crtc_w = hdisplay;
10280 plane_state->crtc_h = vdisplay;
10281 plane_state->src_x = x << 16;
10282 plane_state->src_y = y << 16;
10283 plane_state->src_w = hdisplay << 16;
10284 plane_state->src_h = vdisplay << 16;
10285
10286 return 0;
10287}
10288
d2434ab7 10289bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10290 struct drm_display_mode *mode,
51fd371b
RC
10291 struct intel_load_detect_pipe *old,
10292 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10293{
10294 struct intel_crtc *intel_crtc;
d2434ab7
DV
10295 struct intel_encoder *intel_encoder =
10296 intel_attached_encoder(connector);
79e53945 10297 struct drm_crtc *possible_crtc;
4ef69c7a 10298 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10299 struct drm_crtc *crtc = NULL;
10300 struct drm_device *dev = encoder->dev;
94352cf9 10301 struct drm_framebuffer *fb;
51fd371b 10302 struct drm_mode_config *config = &dev->mode_config;
83a57153 10303 struct drm_atomic_state *state = NULL;
944b0c76 10304 struct drm_connector_state *connector_state;
4be07317 10305 struct intel_crtc_state *crtc_state;
51fd371b 10306 int ret, i = -1;
79e53945 10307
d2dff872 10308 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10309 connector->base.id, connector->name,
8e329a03 10310 encoder->base.id, encoder->name);
d2dff872 10311
51fd371b
RC
10312retry:
10313 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10314 if (ret)
ad3c558f 10315 goto fail;
6e9f798d 10316
79e53945
JB
10317 /*
10318 * Algorithm gets a little messy:
7a5e4805 10319 *
79e53945
JB
10320 * - if the connector already has an assigned crtc, use it (but make
10321 * sure it's on first)
7a5e4805 10322 *
79e53945
JB
10323 * - try to find the first unused crtc that can drive this connector,
10324 * and use that if we find one
79e53945
JB
10325 */
10326
10327 /* See if we already have a CRTC for this connector */
10328 if (encoder->crtc) {
10329 crtc = encoder->crtc;
8261b191 10330
51fd371b 10331 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10332 if (ret)
ad3c558f 10333 goto fail;
4d02e2de 10334 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10335 if (ret)
ad3c558f 10336 goto fail;
7b24056b 10337
24218aac 10338 old->dpms_mode = connector->dpms;
8261b191
CW
10339 old->load_detect_temp = false;
10340
10341 /* Make sure the crtc and connector are running */
24218aac
DV
10342 if (connector->dpms != DRM_MODE_DPMS_ON)
10343 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10344
7173188d 10345 return true;
79e53945
JB
10346 }
10347
10348 /* Find an unused one (if possible) */
70e1e0ec 10349 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10350 i++;
10351 if (!(encoder->possible_crtcs & (1 << i)))
10352 continue;
83d65738 10353 if (possible_crtc->state->enable)
a459249c 10354 continue;
a459249c
VS
10355
10356 crtc = possible_crtc;
10357 break;
79e53945
JB
10358 }
10359
10360 /*
10361 * If we didn't find an unused CRTC, don't use any.
10362 */
10363 if (!crtc) {
7173188d 10364 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10365 goto fail;
79e53945
JB
10366 }
10367
51fd371b
RC
10368 ret = drm_modeset_lock(&crtc->mutex, ctx);
10369 if (ret)
ad3c558f 10370 goto fail;
4d02e2de
DV
10371 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10372 if (ret)
ad3c558f 10373 goto fail;
79e53945
JB
10374
10375 intel_crtc = to_intel_crtc(crtc);
24218aac 10376 old->dpms_mode = connector->dpms;
8261b191 10377 old->load_detect_temp = true;
d2dff872 10378 old->release_fb = NULL;
79e53945 10379
83a57153
ACO
10380 state = drm_atomic_state_alloc(dev);
10381 if (!state)
10382 return false;
10383
10384 state->acquire_ctx = ctx;
10385
944b0c76
ACO
10386 connector_state = drm_atomic_get_connector_state(state, connector);
10387 if (IS_ERR(connector_state)) {
10388 ret = PTR_ERR(connector_state);
10389 goto fail;
10390 }
10391
10392 connector_state->crtc = crtc;
10393 connector_state->best_encoder = &intel_encoder->base;
10394
4be07317
ACO
10395 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10396 if (IS_ERR(crtc_state)) {
10397 ret = PTR_ERR(crtc_state);
10398 goto fail;
10399 }
10400
49d6fa21 10401 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10402
6492711d
CW
10403 if (!mode)
10404 mode = &load_detect_mode;
79e53945 10405
d2dff872
CW
10406 /* We need a framebuffer large enough to accommodate all accesses
10407 * that the plane may generate whilst we perform load detection.
10408 * We can not rely on the fbcon either being present (we get called
10409 * during its initialisation to detect all boot displays, or it may
10410 * not even exist) or that it is large enough to satisfy the
10411 * requested mode.
10412 */
94352cf9
DV
10413 fb = mode_fits_in_fbdev(dev, mode);
10414 if (fb == NULL) {
d2dff872 10415 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10416 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10417 old->release_fb = fb;
d2dff872
CW
10418 } else
10419 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10420 if (IS_ERR(fb)) {
d2dff872 10421 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10422 goto fail;
79e53945 10423 }
79e53945 10424
d3a40d1b
ACO
10425 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10426 if (ret)
10427 goto fail;
10428
8c7b5ccb
ACO
10429 drm_mode_copy(&crtc_state->base.mode, mode);
10430
74c090b1 10431 if (drm_atomic_commit(state)) {
6492711d 10432 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10433 if (old->release_fb)
10434 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10435 goto fail;
79e53945 10436 }
9128b040 10437 crtc->primary->crtc = crtc;
7173188d 10438
79e53945 10439 /* let the connector get through one full cycle before testing */
9d0498a2 10440 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10441 return true;
412b61d8 10442
ad3c558f 10443fail:
e5d958ef
ACO
10444 drm_atomic_state_free(state);
10445 state = NULL;
83a57153 10446
51fd371b
RC
10447 if (ret == -EDEADLK) {
10448 drm_modeset_backoff(ctx);
10449 goto retry;
10450 }
10451
412b61d8 10452 return false;
79e53945
JB
10453}
10454
d2434ab7 10455void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10456 struct intel_load_detect_pipe *old,
10457 struct drm_modeset_acquire_ctx *ctx)
79e53945 10458{
83a57153 10459 struct drm_device *dev = connector->dev;
d2434ab7
DV
10460 struct intel_encoder *intel_encoder =
10461 intel_attached_encoder(connector);
4ef69c7a 10462 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10463 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10465 struct drm_atomic_state *state;
944b0c76 10466 struct drm_connector_state *connector_state;
4be07317 10467 struct intel_crtc_state *crtc_state;
d3a40d1b 10468 int ret;
79e53945 10469
d2dff872 10470 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10471 connector->base.id, connector->name,
8e329a03 10472 encoder->base.id, encoder->name);
d2dff872 10473
8261b191 10474 if (old->load_detect_temp) {
83a57153 10475 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10476 if (!state)
10477 goto fail;
83a57153
ACO
10478
10479 state->acquire_ctx = ctx;
10480
944b0c76
ACO
10481 connector_state = drm_atomic_get_connector_state(state, connector);
10482 if (IS_ERR(connector_state))
10483 goto fail;
10484
4be07317
ACO
10485 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10486 if (IS_ERR(crtc_state))
10487 goto fail;
10488
944b0c76
ACO
10489 connector_state->best_encoder = NULL;
10490 connector_state->crtc = NULL;
10491
49d6fa21 10492 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10493
d3a40d1b
ACO
10494 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10495 0, 0);
10496 if (ret)
10497 goto fail;
10498
74c090b1 10499 ret = drm_atomic_commit(state);
2bfb4627
ACO
10500 if (ret)
10501 goto fail;
d2dff872 10502
36206361
DV
10503 if (old->release_fb) {
10504 drm_framebuffer_unregister_private(old->release_fb);
10505 drm_framebuffer_unreference(old->release_fb);
10506 }
d2dff872 10507
0622a53c 10508 return;
79e53945
JB
10509 }
10510
c751ce4f 10511 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10512 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10513 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10514
10515 return;
10516fail:
10517 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10518 drm_atomic_state_free(state);
79e53945
JB
10519}
10520
da4a1efa 10521static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10522 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10523{
10524 struct drm_i915_private *dev_priv = dev->dev_private;
10525 u32 dpll = pipe_config->dpll_hw_state.dpll;
10526
10527 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10528 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10529 else if (HAS_PCH_SPLIT(dev))
10530 return 120000;
10531 else if (!IS_GEN2(dev))
10532 return 96000;
10533 else
10534 return 48000;
10535}
10536
79e53945 10537/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10538static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10539 struct intel_crtc_state *pipe_config)
79e53945 10540{
f1f644dc 10541 struct drm_device *dev = crtc->base.dev;
79e53945 10542 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10543 int pipe = pipe_config->cpu_transcoder;
293623f7 10544 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10545 u32 fp;
10546 intel_clock_t clock;
dccbea3b 10547 int port_clock;
da4a1efa 10548 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10549
10550 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10551 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10552 else
293623f7 10553 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10554
10555 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10556 if (IS_PINEVIEW(dev)) {
10557 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10558 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10559 } else {
10560 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10561 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10562 }
10563
a6c45cf0 10564 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10565 if (IS_PINEVIEW(dev))
10566 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10567 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10568 else
10569 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10570 DPLL_FPA01_P1_POST_DIV_SHIFT);
10571
10572 switch (dpll & DPLL_MODE_MASK) {
10573 case DPLLB_MODE_DAC_SERIAL:
10574 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10575 5 : 10;
10576 break;
10577 case DPLLB_MODE_LVDS:
10578 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10579 7 : 14;
10580 break;
10581 default:
28c97730 10582 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10583 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10584 return;
79e53945
JB
10585 }
10586
ac58c3f0 10587 if (IS_PINEVIEW(dev))
dccbea3b 10588 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10589 else
dccbea3b 10590 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10591 } else {
0fb58223 10592 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10593 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10594
10595 if (is_lvds) {
10596 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10597 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10598
10599 if (lvds & LVDS_CLKB_POWER_UP)
10600 clock.p2 = 7;
10601 else
10602 clock.p2 = 14;
79e53945
JB
10603 } else {
10604 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10605 clock.p1 = 2;
10606 else {
10607 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10608 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10609 }
10610 if (dpll & PLL_P2_DIVIDE_BY_4)
10611 clock.p2 = 4;
10612 else
10613 clock.p2 = 2;
79e53945 10614 }
da4a1efa 10615
dccbea3b 10616 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10617 }
10618
18442d08
VS
10619 /*
10620 * This value includes pixel_multiplier. We will use
241bfc38 10621 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10622 * encoder's get_config() function.
10623 */
dccbea3b 10624 pipe_config->port_clock = port_clock;
f1f644dc
JB
10625}
10626
6878da05
VS
10627int intel_dotclock_calculate(int link_freq,
10628 const struct intel_link_m_n *m_n)
f1f644dc 10629{
f1f644dc
JB
10630 /*
10631 * The calculation for the data clock is:
1041a02f 10632 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10633 * But we want to avoid losing precison if possible, so:
1041a02f 10634 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10635 *
10636 * and the link clock is simpler:
1041a02f 10637 * link_clock = (m * link_clock) / n
f1f644dc
JB
10638 */
10639
6878da05
VS
10640 if (!m_n->link_n)
10641 return 0;
f1f644dc 10642
6878da05
VS
10643 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10644}
f1f644dc 10645
18442d08 10646static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10647 struct intel_crtc_state *pipe_config)
6878da05
VS
10648{
10649 struct drm_device *dev = crtc->base.dev;
79e53945 10650
18442d08
VS
10651 /* read out port_clock from the DPLL */
10652 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10653
f1f644dc 10654 /*
18442d08 10655 * This value does not include pixel_multiplier.
241bfc38 10656 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10657 * agree once we know their relationship in the encoder's
10658 * get_config() function.
79e53945 10659 */
2d112de7 10660 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10661 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10662 &pipe_config->fdi_m_n);
79e53945
JB
10663}
10664
10665/** Returns the currently programmed mode of the given pipe. */
10666struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10667 struct drm_crtc *crtc)
10668{
548f245b 10669 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10671 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10672 struct drm_display_mode *mode;
5cec258b 10673 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10674 int htot = I915_READ(HTOTAL(cpu_transcoder));
10675 int hsync = I915_READ(HSYNC(cpu_transcoder));
10676 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10677 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10678 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10679
10680 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10681 if (!mode)
10682 return NULL;
10683
f1f644dc
JB
10684 /*
10685 * Construct a pipe_config sufficient for getting the clock info
10686 * back out of crtc_clock_get.
10687 *
10688 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10689 * to use a real value here instead.
10690 */
293623f7 10691 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10692 pipe_config.pixel_multiplier = 1;
293623f7
VS
10693 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10694 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10695 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10696 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10697
773ae034 10698 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10699 mode->hdisplay = (htot & 0xffff) + 1;
10700 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10701 mode->hsync_start = (hsync & 0xffff) + 1;
10702 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10703 mode->vdisplay = (vtot & 0xffff) + 1;
10704 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10705 mode->vsync_start = (vsync & 0xffff) + 1;
10706 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10707
10708 drm_mode_set_name(mode);
79e53945
JB
10709
10710 return mode;
10711}
10712
f047e395
CW
10713void intel_mark_busy(struct drm_device *dev)
10714{
c67a470b
PZ
10715 struct drm_i915_private *dev_priv = dev->dev_private;
10716
f62a0076
CW
10717 if (dev_priv->mm.busy)
10718 return;
10719
43694d69 10720 intel_runtime_pm_get(dev_priv);
c67a470b 10721 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10722 if (INTEL_INFO(dev)->gen >= 6)
10723 gen6_rps_busy(dev_priv);
f62a0076 10724 dev_priv->mm.busy = true;
f047e395
CW
10725}
10726
10727void intel_mark_idle(struct drm_device *dev)
652c393a 10728{
c67a470b 10729 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10730
f62a0076
CW
10731 if (!dev_priv->mm.busy)
10732 return;
10733
10734 dev_priv->mm.busy = false;
10735
3d13ef2e 10736 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10737 gen6_rps_idle(dev->dev_private);
bb4cdd53 10738
43694d69 10739 intel_runtime_pm_put(dev_priv);
652c393a
JB
10740}
10741
79e53945
JB
10742static void intel_crtc_destroy(struct drm_crtc *crtc)
10743{
10744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10745 struct drm_device *dev = crtc->dev;
10746 struct intel_unpin_work *work;
67e77c5a 10747
5e2d7afc 10748 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10749 work = intel_crtc->unpin_work;
10750 intel_crtc->unpin_work = NULL;
5e2d7afc 10751 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10752
10753 if (work) {
10754 cancel_work_sync(&work->work);
10755 kfree(work);
10756 }
79e53945
JB
10757
10758 drm_crtc_cleanup(crtc);
67e77c5a 10759
79e53945
JB
10760 kfree(intel_crtc);
10761}
10762
6b95a207
KH
10763static void intel_unpin_work_fn(struct work_struct *__work)
10764{
10765 struct intel_unpin_work *work =
10766 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10767 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10768 struct drm_device *dev = crtc->base.dev;
10769 struct drm_plane *primary = crtc->base.primary;
6b95a207 10770
b4a98e57 10771 mutex_lock(&dev->struct_mutex);
a9ff8714 10772 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10773 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10774
f06cc1b9 10775 if (work->flip_queued_req)
146d84f0 10776 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10777 mutex_unlock(&dev->struct_mutex);
10778
a9ff8714 10779 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10780 drm_framebuffer_unreference(work->old_fb);
f99d7069 10781
a9ff8714
VS
10782 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10783 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10784
6b95a207
KH
10785 kfree(work);
10786}
10787
1afe3e9d 10788static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10789 struct drm_crtc *crtc)
6b95a207 10790{
6b95a207
KH
10791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10792 struct intel_unpin_work *work;
6b95a207
KH
10793 unsigned long flags;
10794
10795 /* Ignore early vblank irqs */
10796 if (intel_crtc == NULL)
10797 return;
10798
f326038a
DV
10799 /*
10800 * This is called both by irq handlers and the reset code (to complete
10801 * lost pageflips) so needs the full irqsave spinlocks.
10802 */
6b95a207
KH
10803 spin_lock_irqsave(&dev->event_lock, flags);
10804 work = intel_crtc->unpin_work;
e7d841ca
CW
10805
10806 /* Ensure we don't miss a work->pending update ... */
10807 smp_rmb();
10808
10809 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10810 spin_unlock_irqrestore(&dev->event_lock, flags);
10811 return;
10812 }
10813
d6bbafa1 10814 page_flip_completed(intel_crtc);
0af7e4df 10815
6b95a207 10816 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10817}
10818
1afe3e9d
JB
10819void intel_finish_page_flip(struct drm_device *dev, int pipe)
10820{
fbee40df 10821 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10822 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10823
49b14a5c 10824 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10825}
10826
10827void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10828{
fbee40df 10829 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10830 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10831
49b14a5c 10832 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10833}
10834
75f7f3ec
VS
10835/* Is 'a' after or equal to 'b'? */
10836static bool g4x_flip_count_after_eq(u32 a, u32 b)
10837{
10838 return !((a - b) & 0x80000000);
10839}
10840
10841static bool page_flip_finished(struct intel_crtc *crtc)
10842{
10843 struct drm_device *dev = crtc->base.dev;
10844 struct drm_i915_private *dev_priv = dev->dev_private;
10845
bdfa7542
VS
10846 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10847 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10848 return true;
10849
75f7f3ec
VS
10850 /*
10851 * The relevant registers doen't exist on pre-ctg.
10852 * As the flip done interrupt doesn't trigger for mmio
10853 * flips on gmch platforms, a flip count check isn't
10854 * really needed there. But since ctg has the registers,
10855 * include it in the check anyway.
10856 */
10857 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10858 return true;
10859
10860 /*
10861 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10862 * used the same base address. In that case the mmio flip might
10863 * have completed, but the CS hasn't even executed the flip yet.
10864 *
10865 * A flip count check isn't enough as the CS might have updated
10866 * the base address just after start of vblank, but before we
10867 * managed to process the interrupt. This means we'd complete the
10868 * CS flip too soon.
10869 *
10870 * Combining both checks should get us a good enough result. It may
10871 * still happen that the CS flip has been executed, but has not
10872 * yet actually completed. But in case the base address is the same
10873 * anyway, we don't really care.
10874 */
10875 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10876 crtc->unpin_work->gtt_offset &&
10877 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10878 crtc->unpin_work->flip_count);
10879}
10880
6b95a207
KH
10881void intel_prepare_page_flip(struct drm_device *dev, int plane)
10882{
fbee40df 10883 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10884 struct intel_crtc *intel_crtc =
10885 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10886 unsigned long flags;
10887
f326038a
DV
10888
10889 /*
10890 * This is called both by irq handlers and the reset code (to complete
10891 * lost pageflips) so needs the full irqsave spinlocks.
10892 *
10893 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10894 * generate a page-flip completion irq, i.e. every modeset
10895 * is also accompanied by a spurious intel_prepare_page_flip().
10896 */
6b95a207 10897 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10898 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10899 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10900 spin_unlock_irqrestore(&dev->event_lock, flags);
10901}
10902
eba905b2 10903static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10904{
10905 /* Ensure that the work item is consistent when activating it ... */
10906 smp_wmb();
10907 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10908 /* and that it is marked active as soon as the irq could fire. */
10909 smp_wmb();
10910}
10911
8c9f3aaf
JB
10912static int intel_gen2_queue_flip(struct drm_device *dev,
10913 struct drm_crtc *crtc,
10914 struct drm_framebuffer *fb,
ed8d1975 10915 struct drm_i915_gem_object *obj,
6258fbe2 10916 struct drm_i915_gem_request *req,
ed8d1975 10917 uint32_t flags)
8c9f3aaf 10918{
6258fbe2 10919 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10921 u32 flip_mask;
10922 int ret;
10923
5fb9de1a 10924 ret = intel_ring_begin(req, 6);
8c9f3aaf 10925 if (ret)
4fa62c89 10926 return ret;
8c9f3aaf
JB
10927
10928 /* Can't queue multiple flips, so wait for the previous
10929 * one to finish before executing the next.
10930 */
10931 if (intel_crtc->plane)
10932 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10933 else
10934 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10935 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10936 intel_ring_emit(ring, MI_NOOP);
10937 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10938 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10939 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10940 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10941 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10942
10943 intel_mark_page_flip_active(intel_crtc);
83d4092b 10944 return 0;
8c9f3aaf
JB
10945}
10946
10947static int intel_gen3_queue_flip(struct drm_device *dev,
10948 struct drm_crtc *crtc,
10949 struct drm_framebuffer *fb,
ed8d1975 10950 struct drm_i915_gem_object *obj,
6258fbe2 10951 struct drm_i915_gem_request *req,
ed8d1975 10952 uint32_t flags)
8c9f3aaf 10953{
6258fbe2 10954 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10956 u32 flip_mask;
10957 int ret;
10958
5fb9de1a 10959 ret = intel_ring_begin(req, 6);
8c9f3aaf 10960 if (ret)
4fa62c89 10961 return ret;
8c9f3aaf
JB
10962
10963 if (intel_crtc->plane)
10964 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10965 else
10966 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10967 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10968 intel_ring_emit(ring, MI_NOOP);
10969 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10970 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10971 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10972 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10973 intel_ring_emit(ring, MI_NOOP);
10974
e7d841ca 10975 intel_mark_page_flip_active(intel_crtc);
83d4092b 10976 return 0;
8c9f3aaf
JB
10977}
10978
10979static int intel_gen4_queue_flip(struct drm_device *dev,
10980 struct drm_crtc *crtc,
10981 struct drm_framebuffer *fb,
ed8d1975 10982 struct drm_i915_gem_object *obj,
6258fbe2 10983 struct drm_i915_gem_request *req,
ed8d1975 10984 uint32_t flags)
8c9f3aaf 10985{
6258fbe2 10986 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10987 struct drm_i915_private *dev_priv = dev->dev_private;
10988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10989 uint32_t pf, pipesrc;
10990 int ret;
10991
5fb9de1a 10992 ret = intel_ring_begin(req, 4);
8c9f3aaf 10993 if (ret)
4fa62c89 10994 return ret;
8c9f3aaf
JB
10995
10996 /* i965+ uses the linear or tiled offsets from the
10997 * Display Registers (which do not change across a page-flip)
10998 * so we need only reprogram the base address.
10999 */
6d90c952
DV
11000 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11001 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11002 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11003 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11004 obj->tiling_mode);
8c9f3aaf
JB
11005
11006 /* XXX Enabling the panel-fitter across page-flip is so far
11007 * untested on non-native modes, so ignore it for now.
11008 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11009 */
11010 pf = 0;
11011 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11012 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
11013
11014 intel_mark_page_flip_active(intel_crtc);
83d4092b 11015 return 0;
8c9f3aaf
JB
11016}
11017
11018static int intel_gen6_queue_flip(struct drm_device *dev,
11019 struct drm_crtc *crtc,
11020 struct drm_framebuffer *fb,
ed8d1975 11021 struct drm_i915_gem_object *obj,
6258fbe2 11022 struct drm_i915_gem_request *req,
ed8d1975 11023 uint32_t flags)
8c9f3aaf 11024{
6258fbe2 11025 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11026 struct drm_i915_private *dev_priv = dev->dev_private;
11027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11028 uint32_t pf, pipesrc;
11029 int ret;
11030
5fb9de1a 11031 ret = intel_ring_begin(req, 4);
8c9f3aaf 11032 if (ret)
4fa62c89 11033 return ret;
8c9f3aaf 11034
6d90c952
DV
11035 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11036 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11037 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11038 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11039
dc257cf1
DV
11040 /* Contrary to the suggestions in the documentation,
11041 * "Enable Panel Fitter" does not seem to be required when page
11042 * flipping with a non-native mode, and worse causes a normal
11043 * modeset to fail.
11044 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11045 */
11046 pf = 0;
8c9f3aaf 11047 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11048 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
11049
11050 intel_mark_page_flip_active(intel_crtc);
83d4092b 11051 return 0;
8c9f3aaf
JB
11052}
11053
7c9017e5
JB
11054static int intel_gen7_queue_flip(struct drm_device *dev,
11055 struct drm_crtc *crtc,
11056 struct drm_framebuffer *fb,
ed8d1975 11057 struct drm_i915_gem_object *obj,
6258fbe2 11058 struct drm_i915_gem_request *req,
ed8d1975 11059 uint32_t flags)
7c9017e5 11060{
6258fbe2 11061 struct intel_engine_cs *ring = req->ring;
7c9017e5 11062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11063 uint32_t plane_bit = 0;
ffe74d75
CW
11064 int len, ret;
11065
eba905b2 11066 switch (intel_crtc->plane) {
cb05d8de
DV
11067 case PLANE_A:
11068 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11069 break;
11070 case PLANE_B:
11071 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11072 break;
11073 case PLANE_C:
11074 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11075 break;
11076 default:
11077 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11078 return -ENODEV;
cb05d8de
DV
11079 }
11080
ffe74d75 11081 len = 4;
f476828a 11082 if (ring->id == RCS) {
ffe74d75 11083 len += 6;
f476828a
DL
11084 /*
11085 * On Gen 8, SRM is now taking an extra dword to accommodate
11086 * 48bits addresses, and we need a NOOP for the batch size to
11087 * stay even.
11088 */
11089 if (IS_GEN8(dev))
11090 len += 2;
11091 }
ffe74d75 11092
f66fab8e
VS
11093 /*
11094 * BSpec MI_DISPLAY_FLIP for IVB:
11095 * "The full packet must be contained within the same cache line."
11096 *
11097 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11098 * cacheline, if we ever start emitting more commands before
11099 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11100 * then do the cacheline alignment, and finally emit the
11101 * MI_DISPLAY_FLIP.
11102 */
bba09b12 11103 ret = intel_ring_cacheline_align(req);
f66fab8e 11104 if (ret)
4fa62c89 11105 return ret;
f66fab8e 11106
5fb9de1a 11107 ret = intel_ring_begin(req, len);
7c9017e5 11108 if (ret)
4fa62c89 11109 return ret;
7c9017e5 11110
ffe74d75
CW
11111 /* Unmask the flip-done completion message. Note that the bspec says that
11112 * we should do this for both the BCS and RCS, and that we must not unmask
11113 * more than one flip event at any time (or ensure that one flip message
11114 * can be sent by waiting for flip-done prior to queueing new flips).
11115 * Experimentation says that BCS works despite DERRMR masking all
11116 * flip-done completion events and that unmasking all planes at once
11117 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11118 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11119 */
11120 if (ring->id == RCS) {
11121 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11122 intel_ring_emit(ring, DERRMR);
11123 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11124 DERRMR_PIPEB_PRI_FLIP_DONE |
11125 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
11126 if (IS_GEN8(dev))
11127 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11128 MI_SRM_LRM_GLOBAL_GTT);
11129 else
11130 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11131 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11132 intel_ring_emit(ring, DERRMR);
11133 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11134 if (IS_GEN8(dev)) {
11135 intel_ring_emit(ring, 0);
11136 intel_ring_emit(ring, MI_NOOP);
11137 }
ffe74d75
CW
11138 }
11139
cb05d8de 11140 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11141 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11142 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11143 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11144
11145 intel_mark_page_flip_active(intel_crtc);
83d4092b 11146 return 0;
7c9017e5
JB
11147}
11148
84c33a64
SG
11149static bool use_mmio_flip(struct intel_engine_cs *ring,
11150 struct drm_i915_gem_object *obj)
11151{
11152 /*
11153 * This is not being used for older platforms, because
11154 * non-availability of flip done interrupt forces us to use
11155 * CS flips. Older platforms derive flip done using some clever
11156 * tricks involving the flip_pending status bits and vblank irqs.
11157 * So using MMIO flips there would disrupt this mechanism.
11158 */
11159
8e09bf83
CW
11160 if (ring == NULL)
11161 return true;
11162
84c33a64
SG
11163 if (INTEL_INFO(ring->dev)->gen < 5)
11164 return false;
11165
11166 if (i915.use_mmio_flip < 0)
11167 return false;
11168 else if (i915.use_mmio_flip > 0)
11169 return true;
14bf993e
OM
11170 else if (i915.enable_execlists)
11171 return true;
84c33a64 11172 else
b4716185 11173 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11174}
11175
ff944564
DL
11176static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11177{
11178 struct drm_device *dev = intel_crtc->base.dev;
11179 struct drm_i915_private *dev_priv = dev->dev_private;
11180 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11181 const enum pipe pipe = intel_crtc->pipe;
11182 u32 ctl, stride;
11183
11184 ctl = I915_READ(PLANE_CTL(pipe, 0));
11185 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11186 switch (fb->modifier[0]) {
11187 case DRM_FORMAT_MOD_NONE:
11188 break;
11189 case I915_FORMAT_MOD_X_TILED:
ff944564 11190 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11191 break;
11192 case I915_FORMAT_MOD_Y_TILED:
11193 ctl |= PLANE_CTL_TILED_Y;
11194 break;
11195 case I915_FORMAT_MOD_Yf_TILED:
11196 ctl |= PLANE_CTL_TILED_YF;
11197 break;
11198 default:
11199 MISSING_CASE(fb->modifier[0]);
11200 }
ff944564
DL
11201
11202 /*
11203 * The stride is either expressed as a multiple of 64 bytes chunks for
11204 * linear buffers or in number of tiles for tiled buffers.
11205 */
2ebef630
TU
11206 stride = fb->pitches[0] /
11207 intel_fb_stride_alignment(dev, fb->modifier[0],
11208 fb->pixel_format);
ff944564
DL
11209
11210 /*
11211 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11212 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11213 */
11214 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11215 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11216
11217 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11218 POSTING_READ(PLANE_SURF(pipe, 0));
11219}
11220
11221static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11222{
11223 struct drm_device *dev = intel_crtc->base.dev;
11224 struct drm_i915_private *dev_priv = dev->dev_private;
11225 struct intel_framebuffer *intel_fb =
11226 to_intel_framebuffer(intel_crtc->base.primary->fb);
11227 struct drm_i915_gem_object *obj = intel_fb->obj;
11228 u32 dspcntr;
11229 u32 reg;
11230
84c33a64
SG
11231 reg = DSPCNTR(intel_crtc->plane);
11232 dspcntr = I915_READ(reg);
11233
c5d97472
DL
11234 if (obj->tiling_mode != I915_TILING_NONE)
11235 dspcntr |= DISPPLANE_TILED;
11236 else
11237 dspcntr &= ~DISPPLANE_TILED;
11238
84c33a64
SG
11239 I915_WRITE(reg, dspcntr);
11240
11241 I915_WRITE(DSPSURF(intel_crtc->plane),
11242 intel_crtc->unpin_work->gtt_offset);
11243 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11244
ff944564
DL
11245}
11246
11247/*
11248 * XXX: This is the temporary way to update the plane registers until we get
11249 * around to using the usual plane update functions for MMIO flips
11250 */
11251static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11252{
11253 struct drm_device *dev = intel_crtc->base.dev;
ff944564
DL
11254 u32 start_vbl_count;
11255
11256 intel_mark_page_flip_active(intel_crtc);
11257
8f539a83 11258 intel_pipe_update_start(intel_crtc, &start_vbl_count);
ff944564
DL
11259
11260 if (INTEL_INFO(dev)->gen >= 9)
11261 skl_do_mmio_flip(intel_crtc);
11262 else
11263 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11264 ilk_do_mmio_flip(intel_crtc);
11265
8f539a83 11266 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
11267}
11268
9362c7c5 11269static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11270{
b2cfe0ab
CW
11271 struct intel_mmio_flip *mmio_flip =
11272 container_of(work, struct intel_mmio_flip, work);
84c33a64 11273
eed29a5b
DV
11274 if (mmio_flip->req)
11275 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11276 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11277 false, NULL,
11278 &mmio_flip->i915->rps.mmioflips));
84c33a64 11279
b2cfe0ab
CW
11280 intel_do_mmio_flip(mmio_flip->crtc);
11281
eed29a5b 11282 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11283 kfree(mmio_flip);
84c33a64
SG
11284}
11285
11286static int intel_queue_mmio_flip(struct drm_device *dev,
11287 struct drm_crtc *crtc,
11288 struct drm_framebuffer *fb,
11289 struct drm_i915_gem_object *obj,
11290 struct intel_engine_cs *ring,
11291 uint32_t flags)
11292{
b2cfe0ab
CW
11293 struct intel_mmio_flip *mmio_flip;
11294
11295 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11296 if (mmio_flip == NULL)
11297 return -ENOMEM;
84c33a64 11298
bcafc4e3 11299 mmio_flip->i915 = to_i915(dev);
eed29a5b 11300 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11301 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11302
b2cfe0ab
CW
11303 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11304 schedule_work(&mmio_flip->work);
84c33a64 11305
84c33a64
SG
11306 return 0;
11307}
11308
8c9f3aaf
JB
11309static int intel_default_queue_flip(struct drm_device *dev,
11310 struct drm_crtc *crtc,
11311 struct drm_framebuffer *fb,
ed8d1975 11312 struct drm_i915_gem_object *obj,
6258fbe2 11313 struct drm_i915_gem_request *req,
ed8d1975 11314 uint32_t flags)
8c9f3aaf
JB
11315{
11316 return -ENODEV;
11317}
11318
d6bbafa1
CW
11319static bool __intel_pageflip_stall_check(struct drm_device *dev,
11320 struct drm_crtc *crtc)
11321{
11322 struct drm_i915_private *dev_priv = dev->dev_private;
11323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11324 struct intel_unpin_work *work = intel_crtc->unpin_work;
11325 u32 addr;
11326
11327 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11328 return true;
11329
11330 if (!work->enable_stall_check)
11331 return false;
11332
11333 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11334 if (work->flip_queued_req &&
11335 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11336 return false;
11337
1e3feefd 11338 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11339 }
11340
1e3feefd 11341 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11342 return false;
11343
11344 /* Potential stall - if we see that the flip has happened,
11345 * assume a missed interrupt. */
11346 if (INTEL_INFO(dev)->gen >= 4)
11347 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11348 else
11349 addr = I915_READ(DSPADDR(intel_crtc->plane));
11350
11351 /* There is a potential issue here with a false positive after a flip
11352 * to the same address. We could address this by checking for a
11353 * non-incrementing frame counter.
11354 */
11355 return addr == work->gtt_offset;
11356}
11357
11358void intel_check_page_flip(struct drm_device *dev, int pipe)
11359{
11360 struct drm_i915_private *dev_priv = dev->dev_private;
11361 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11363 struct intel_unpin_work *work;
f326038a 11364
6c51d46f 11365 WARN_ON(!in_interrupt());
d6bbafa1
CW
11366
11367 if (crtc == NULL)
11368 return;
11369
f326038a 11370 spin_lock(&dev->event_lock);
6ad790c0
CW
11371 work = intel_crtc->unpin_work;
11372 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11373 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11374 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11375 page_flip_completed(intel_crtc);
6ad790c0 11376 work = NULL;
d6bbafa1 11377 }
6ad790c0
CW
11378 if (work != NULL &&
11379 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11380 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11381 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11382}
11383
6b95a207
KH
11384static int intel_crtc_page_flip(struct drm_crtc *crtc,
11385 struct drm_framebuffer *fb,
ed8d1975
KP
11386 struct drm_pending_vblank_event *event,
11387 uint32_t page_flip_flags)
6b95a207
KH
11388{
11389 struct drm_device *dev = crtc->dev;
11390 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11391 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11392 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11394 struct drm_plane *primary = crtc->primary;
a071fa00 11395 enum pipe pipe = intel_crtc->pipe;
6b95a207 11396 struct intel_unpin_work *work;
a4872ba6 11397 struct intel_engine_cs *ring;
cf5d8a46 11398 bool mmio_flip;
91af127f 11399 struct drm_i915_gem_request *request = NULL;
52e68630 11400 int ret;
6b95a207 11401
2ff8fde1
MR
11402 /*
11403 * drm_mode_page_flip_ioctl() should already catch this, but double
11404 * check to be safe. In the future we may enable pageflipping from
11405 * a disabled primary plane.
11406 */
11407 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11408 return -EBUSY;
11409
e6a595d2 11410 /* Can't change pixel format via MI display flips. */
f4510a27 11411 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11412 return -EINVAL;
11413
11414 /*
11415 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11416 * Note that pitch changes could also affect these register.
11417 */
11418 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11419 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11420 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11421 return -EINVAL;
11422
f900db47
CW
11423 if (i915_terminally_wedged(&dev_priv->gpu_error))
11424 goto out_hang;
11425
b14c5679 11426 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11427 if (work == NULL)
11428 return -ENOMEM;
11429
6b95a207 11430 work->event = event;
b4a98e57 11431 work->crtc = crtc;
ab8d6675 11432 work->old_fb = old_fb;
6b95a207
KH
11433 INIT_WORK(&work->work, intel_unpin_work_fn);
11434
87b6b101 11435 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11436 if (ret)
11437 goto free_work;
11438
6b95a207 11439 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11440 spin_lock_irq(&dev->event_lock);
6b95a207 11441 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11442 /* Before declaring the flip queue wedged, check if
11443 * the hardware completed the operation behind our backs.
11444 */
11445 if (__intel_pageflip_stall_check(dev, crtc)) {
11446 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11447 page_flip_completed(intel_crtc);
11448 } else {
11449 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11450 spin_unlock_irq(&dev->event_lock);
468f0b44 11451
d6bbafa1
CW
11452 drm_crtc_vblank_put(crtc);
11453 kfree(work);
11454 return -EBUSY;
11455 }
6b95a207
KH
11456 }
11457 intel_crtc->unpin_work = work;
5e2d7afc 11458 spin_unlock_irq(&dev->event_lock);
6b95a207 11459
b4a98e57
CW
11460 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11461 flush_workqueue(dev_priv->wq);
11462
75dfca80 11463 /* Reference the objects for the scheduled work. */
ab8d6675 11464 drm_framebuffer_reference(work->old_fb);
05394f39 11465 drm_gem_object_reference(&obj->base);
6b95a207 11466
f4510a27 11467 crtc->primary->fb = fb;
afd65eb4 11468 update_state_fb(crtc->primary);
1ed1f968 11469
e1f99ce6 11470 work->pending_flip_obj = obj;
e1f99ce6 11471
89ed88ba
CW
11472 ret = i915_mutex_lock_interruptible(dev);
11473 if (ret)
11474 goto cleanup;
11475
b4a98e57 11476 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11477 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11478
75f7f3ec 11479 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11480 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11481
4fa62c89
VS
11482 if (IS_VALLEYVIEW(dev)) {
11483 ring = &dev_priv->ring[BCS];
ab8d6675 11484 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11485 /* vlv: DISPLAY_FLIP fails to change tiling */
11486 ring = NULL;
48bf5b2d 11487 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11488 ring = &dev_priv->ring[BCS];
4fa62c89 11489 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11490 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11491 if (ring == NULL || ring->id != RCS)
11492 ring = &dev_priv->ring[BCS];
11493 } else {
11494 ring = &dev_priv->ring[RCS];
11495 }
11496
cf5d8a46
CW
11497 mmio_flip = use_mmio_flip(ring, obj);
11498
11499 /* When using CS flips, we want to emit semaphores between rings.
11500 * However, when using mmio flips we will create a task to do the
11501 * synchronisation, so all we want here is to pin the framebuffer
11502 * into the display plane and skip any waits.
11503 */
82bc3b2d 11504 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11505 crtc->primary->state,
91af127f 11506 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11507 if (ret)
11508 goto cleanup_pending;
6b95a207 11509
121920fa
TU
11510 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11511 + intel_crtc->dspaddr_offset;
4fa62c89 11512
cf5d8a46 11513 if (mmio_flip) {
84c33a64
SG
11514 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11515 page_flip_flags);
d6bbafa1
CW
11516 if (ret)
11517 goto cleanup_unpin;
11518
f06cc1b9
JH
11519 i915_gem_request_assign(&work->flip_queued_req,
11520 obj->last_write_req);
d6bbafa1 11521 } else {
6258fbe2
JH
11522 if (!request) {
11523 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11524 if (ret)
11525 goto cleanup_unpin;
11526 }
11527
11528 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11529 page_flip_flags);
11530 if (ret)
11531 goto cleanup_unpin;
11532
6258fbe2 11533 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11534 }
11535
91af127f 11536 if (request)
75289874 11537 i915_add_request_no_flush(request);
91af127f 11538
1e3feefd 11539 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11540 work->enable_stall_check = true;
4fa62c89 11541
ab8d6675 11542 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11543 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11544 mutex_unlock(&dev->struct_mutex);
a071fa00 11545
4e1e26f1 11546 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11547 intel_frontbuffer_flip_prepare(dev,
11548 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11549
e5510fac
JB
11550 trace_i915_flip_request(intel_crtc->plane, obj);
11551
6b95a207 11552 return 0;
96b099fd 11553
4fa62c89 11554cleanup_unpin:
82bc3b2d 11555 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11556cleanup_pending:
91af127f
JH
11557 if (request)
11558 i915_gem_request_cancel(request);
b4a98e57 11559 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11560 mutex_unlock(&dev->struct_mutex);
11561cleanup:
f4510a27 11562 crtc->primary->fb = old_fb;
afd65eb4 11563 update_state_fb(crtc->primary);
89ed88ba
CW
11564
11565 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11566 drm_framebuffer_unreference(work->old_fb);
96b099fd 11567
5e2d7afc 11568 spin_lock_irq(&dev->event_lock);
96b099fd 11569 intel_crtc->unpin_work = NULL;
5e2d7afc 11570 spin_unlock_irq(&dev->event_lock);
96b099fd 11571
87b6b101 11572 drm_crtc_vblank_put(crtc);
7317c75e 11573free_work:
96b099fd
CW
11574 kfree(work);
11575
f900db47 11576 if (ret == -EIO) {
02e0efb5
ML
11577 struct drm_atomic_state *state;
11578 struct drm_plane_state *plane_state;
11579
f900db47 11580out_hang:
02e0efb5
ML
11581 state = drm_atomic_state_alloc(dev);
11582 if (!state)
11583 return -ENOMEM;
11584 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11585
11586retry:
11587 plane_state = drm_atomic_get_plane_state(state, primary);
11588 ret = PTR_ERR_OR_ZERO(plane_state);
11589 if (!ret) {
11590 drm_atomic_set_fb_for_plane(plane_state, fb);
11591
11592 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11593 if (!ret)
11594 ret = drm_atomic_commit(state);
11595 }
11596
11597 if (ret == -EDEADLK) {
11598 drm_modeset_backoff(state->acquire_ctx);
11599 drm_atomic_state_clear(state);
11600 goto retry;
11601 }
11602
11603 if (ret)
11604 drm_atomic_state_free(state);
11605
f0d3dad3 11606 if (ret == 0 && event) {
5e2d7afc 11607 spin_lock_irq(&dev->event_lock);
a071fa00 11608 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11609 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11610 }
f900db47 11611 }
96b099fd 11612 return ret;
6b95a207
KH
11613}
11614
da20eabd
ML
11615
11616/**
11617 * intel_wm_need_update - Check whether watermarks need updating
11618 * @plane: drm plane
11619 * @state: new plane state
11620 *
11621 * Check current plane state versus the new one to determine whether
11622 * watermarks need to be recalculated.
11623 *
11624 * Returns true or false.
11625 */
11626static bool intel_wm_need_update(struct drm_plane *plane,
11627 struct drm_plane_state *state)
11628{
11629 /* Update watermarks on tiling changes. */
11630 if (!plane->state->fb || !state->fb ||
11631 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11632 plane->state->rotation != state->rotation)
11633 return true;
11634
11635 if (plane->state->crtc_w != state->crtc_w)
11636 return true;
11637
11638 return false;
11639}
11640
11641int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11642 struct drm_plane_state *plane_state)
11643{
11644 struct drm_crtc *crtc = crtc_state->crtc;
11645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11646 struct drm_plane *plane = plane_state->plane;
11647 struct drm_device *dev = crtc->dev;
11648 struct drm_i915_private *dev_priv = dev->dev_private;
11649 struct intel_plane_state *old_plane_state =
11650 to_intel_plane_state(plane->state);
11651 int idx = intel_crtc->base.base.id, ret;
11652 int i = drm_plane_index(plane);
11653 bool mode_changed = needs_modeset(crtc_state);
11654 bool was_crtc_enabled = crtc->state->active;
11655 bool is_crtc_enabled = crtc_state->active;
11656
11657 bool turn_off, turn_on, visible, was_visible;
11658 struct drm_framebuffer *fb = plane_state->fb;
11659
11660 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11661 plane->type != DRM_PLANE_TYPE_CURSOR) {
11662 ret = skl_update_scaler_plane(
11663 to_intel_crtc_state(crtc_state),
11664 to_intel_plane_state(plane_state));
11665 if (ret)
11666 return ret;
11667 }
11668
11669 /*
11670 * Disabling a plane is always okay; we just need to update
11671 * fb tracking in a special way since cleanup_fb() won't
11672 * get called by the plane helpers.
11673 */
11674 if (old_plane_state->base.fb && !fb)
11675 intel_crtc->atomic.disabled_planes |= 1 << i;
11676
da20eabd
ML
11677 was_visible = old_plane_state->visible;
11678 visible = to_intel_plane_state(plane_state)->visible;
11679
11680 if (!was_crtc_enabled && WARN_ON(was_visible))
11681 was_visible = false;
11682
11683 if (!is_crtc_enabled && WARN_ON(visible))
11684 visible = false;
11685
11686 if (!was_visible && !visible)
11687 return 0;
11688
11689 turn_off = was_visible && (!visible || mode_changed);
11690 turn_on = visible && (!was_visible || mode_changed);
11691
11692 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11693 plane->base.id, fb ? fb->base.id : -1);
11694
11695 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11696 plane->base.id, was_visible, visible,
11697 turn_off, turn_on, mode_changed);
11698
852eb00d 11699 if (turn_on) {
f015c551 11700 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11701 /* must disable cxsr around plane enable/disable */
11702 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11703 intel_crtc->atomic.disable_cxsr = true;
11704 /* to potentially re-enable cxsr */
11705 intel_crtc->atomic.wait_vblank = true;
11706 intel_crtc->atomic.update_wm_post = true;
11707 }
11708 } else if (turn_off) {
f015c551 11709 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11710 /* must disable cxsr around plane enable/disable */
11711 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11712 if (is_crtc_enabled)
11713 intel_crtc->atomic.wait_vblank = true;
11714 intel_crtc->atomic.disable_cxsr = true;
11715 }
11716 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11717 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11718 }
da20eabd 11719
a9ff8714
VS
11720 if (visible)
11721 intel_crtc->atomic.fb_bits |=
11722 to_intel_plane(plane)->frontbuffer_bit;
11723
da20eabd
ML
11724 switch (plane->type) {
11725 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11726 intel_crtc->atomic.wait_for_flips = true;
11727 intel_crtc->atomic.pre_disable_primary = turn_off;
11728 intel_crtc->atomic.post_enable_primary = turn_on;
11729
066cf55b
RV
11730 if (turn_off) {
11731 /*
11732 * FIXME: Actually if we will still have any other
11733 * plane enabled on the pipe we could let IPS enabled
11734 * still, but for now lets consider that when we make
11735 * primary invisible by setting DSPCNTR to 0 on
11736 * update_primary_plane function IPS needs to be
11737 * disable.
11738 */
11739 intel_crtc->atomic.disable_ips = true;
11740
da20eabd 11741 intel_crtc->atomic.disable_fbc = true;
066cf55b 11742 }
da20eabd
ML
11743
11744 /*
11745 * FBC does not work on some platforms for rotated
11746 * planes, so disable it when rotation is not 0 and
11747 * update it when rotation is set back to 0.
11748 *
11749 * FIXME: This is redundant with the fbc update done in
11750 * the primary plane enable function except that that
11751 * one is done too late. We eventually need to unify
11752 * this.
11753 */
11754
11755 if (visible &&
11756 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11757 dev_priv->fbc.crtc == intel_crtc &&
11758 plane_state->rotation != BIT(DRM_ROTATE_0))
11759 intel_crtc->atomic.disable_fbc = true;
11760
11761 /*
11762 * BDW signals flip done immediately if the plane
11763 * is disabled, even if the plane enable is already
11764 * armed to occur at the next vblank :(
11765 */
11766 if (turn_on && IS_BROADWELL(dev))
11767 intel_crtc->atomic.wait_vblank = true;
11768
11769 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11770 break;
11771 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11772 break;
11773 case DRM_PLANE_TYPE_OVERLAY:
d032ffa0 11774 if (turn_off && !mode_changed) {
da20eabd
ML
11775 intel_crtc->atomic.wait_vblank = true;
11776 intel_crtc->atomic.update_sprite_watermarks |=
11777 1 << i;
11778 }
da20eabd
ML
11779 }
11780 return 0;
11781}
11782
6d3a1ce7
ML
11783static bool encoders_cloneable(const struct intel_encoder *a,
11784 const struct intel_encoder *b)
11785{
11786 /* masks could be asymmetric, so check both ways */
11787 return a == b || (a->cloneable & (1 << b->type) &&
11788 b->cloneable & (1 << a->type));
11789}
11790
11791static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11792 struct intel_crtc *crtc,
11793 struct intel_encoder *encoder)
11794{
11795 struct intel_encoder *source_encoder;
11796 struct drm_connector *connector;
11797 struct drm_connector_state *connector_state;
11798 int i;
11799
11800 for_each_connector_in_state(state, connector, connector_state, i) {
11801 if (connector_state->crtc != &crtc->base)
11802 continue;
11803
11804 source_encoder =
11805 to_intel_encoder(connector_state->best_encoder);
11806 if (!encoders_cloneable(encoder, source_encoder))
11807 return false;
11808 }
11809
11810 return true;
11811}
11812
11813static bool check_encoder_cloning(struct drm_atomic_state *state,
11814 struct intel_crtc *crtc)
11815{
11816 struct intel_encoder *encoder;
11817 struct drm_connector *connector;
11818 struct drm_connector_state *connector_state;
11819 int i;
11820
11821 for_each_connector_in_state(state, connector, connector_state, i) {
11822 if (connector_state->crtc != &crtc->base)
11823 continue;
11824
11825 encoder = to_intel_encoder(connector_state->best_encoder);
11826 if (!check_single_encoder_cloning(state, crtc, encoder))
11827 return false;
11828 }
11829
11830 return true;
11831}
11832
11833static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11834 struct drm_crtc_state *crtc_state)
11835{
cf5a15be 11836 struct drm_device *dev = crtc->dev;
ad421372 11837 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11839 struct intel_crtc_state *pipe_config =
11840 to_intel_crtc_state(crtc_state);
6d3a1ce7 11841 struct drm_atomic_state *state = crtc_state->state;
ad421372 11842 int ret, idx = crtc->base.id;
6d3a1ce7
ML
11843 bool mode_changed = needs_modeset(crtc_state);
11844
11845 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11846 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11847 return -EINVAL;
11848 }
11849
11850 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11851 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11852 idx, crtc->state->active, intel_crtc->active);
11853
852eb00d
VS
11854 if (mode_changed && !crtc_state->active)
11855 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11856
ad421372
ML
11857 if (mode_changed && crtc_state->enable &&
11858 dev_priv->display.crtc_compute_clock &&
11859 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11860 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11861 pipe_config);
11862 if (ret)
11863 return ret;
11864 }
11865
e435d6e5
ML
11866 ret = 0;
11867 if (INTEL_INFO(dev)->gen >= 9) {
11868 if (mode_changed)
11869 ret = skl_update_scaler_crtc(pipe_config);
11870
11871 if (!ret)
11872 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11873 pipe_config);
11874 }
11875
11876 return ret;
6d3a1ce7
ML
11877}
11878
65b38e0d 11879static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11880 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11881 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11882 .atomic_begin = intel_begin_crtc_commit,
11883 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11884 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11885};
11886
d29b2f9d
ACO
11887static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11888{
11889 struct intel_connector *connector;
11890
11891 for_each_intel_connector(dev, connector) {
11892 if (connector->base.encoder) {
11893 connector->base.state->best_encoder =
11894 connector->base.encoder;
11895 connector->base.state->crtc =
11896 connector->base.encoder->crtc;
11897 } else {
11898 connector->base.state->best_encoder = NULL;
11899 connector->base.state->crtc = NULL;
11900 }
11901 }
11902}
11903
050f7aeb 11904static void
eba905b2 11905connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11906 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11907{
11908 int bpp = pipe_config->pipe_bpp;
11909
11910 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11911 connector->base.base.id,
c23cc417 11912 connector->base.name);
050f7aeb
DV
11913
11914 /* Don't use an invalid EDID bpc value */
11915 if (connector->base.display_info.bpc &&
11916 connector->base.display_info.bpc * 3 < bpp) {
11917 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11918 bpp, connector->base.display_info.bpc*3);
11919 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11920 }
11921
11922 /* Clamp bpp to 8 on screens without EDID 1.4 */
11923 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11924 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11925 bpp);
11926 pipe_config->pipe_bpp = 24;
11927 }
11928}
11929
4e53c2e0 11930static int
050f7aeb 11931compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11932 struct intel_crtc_state *pipe_config)
4e53c2e0 11933{
050f7aeb 11934 struct drm_device *dev = crtc->base.dev;
1486017f 11935 struct drm_atomic_state *state;
da3ced29
ACO
11936 struct drm_connector *connector;
11937 struct drm_connector_state *connector_state;
1486017f 11938 int bpp, i;
4e53c2e0 11939
d328c9d7 11940 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11941 bpp = 10*3;
d328c9d7
DV
11942 else if (INTEL_INFO(dev)->gen >= 5)
11943 bpp = 12*3;
11944 else
11945 bpp = 8*3;
11946
4e53c2e0 11947
4e53c2e0
DV
11948 pipe_config->pipe_bpp = bpp;
11949
1486017f
ACO
11950 state = pipe_config->base.state;
11951
4e53c2e0 11952 /* Clamp display bpp to EDID value */
da3ced29
ACO
11953 for_each_connector_in_state(state, connector, connector_state, i) {
11954 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11955 continue;
11956
da3ced29
ACO
11957 connected_sink_compute_bpp(to_intel_connector(connector),
11958 pipe_config);
4e53c2e0
DV
11959 }
11960
11961 return bpp;
11962}
11963
644db711
DV
11964static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11965{
11966 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11967 "type: 0x%x flags: 0x%x\n",
1342830c 11968 mode->crtc_clock,
644db711
DV
11969 mode->crtc_hdisplay, mode->crtc_hsync_start,
11970 mode->crtc_hsync_end, mode->crtc_htotal,
11971 mode->crtc_vdisplay, mode->crtc_vsync_start,
11972 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11973}
11974
c0b03411 11975static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11976 struct intel_crtc_state *pipe_config,
c0b03411
DV
11977 const char *context)
11978{
6a60cd87
CK
11979 struct drm_device *dev = crtc->base.dev;
11980 struct drm_plane *plane;
11981 struct intel_plane *intel_plane;
11982 struct intel_plane_state *state;
11983 struct drm_framebuffer *fb;
11984
11985 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11986 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11987
11988 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11989 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11990 pipe_config->pipe_bpp, pipe_config->dither);
11991 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11992 pipe_config->has_pch_encoder,
11993 pipe_config->fdi_lanes,
11994 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11995 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11996 pipe_config->fdi_m_n.tu);
eb14cb74
VS
11997 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11998 pipe_config->has_dp_encoder,
11999 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12000 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12001 pipe_config->dp_m_n.tu);
b95af8be
VK
12002
12003 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
12004 pipe_config->has_dp_encoder,
12005 pipe_config->dp_m2_n2.gmch_m,
12006 pipe_config->dp_m2_n2.gmch_n,
12007 pipe_config->dp_m2_n2.link_m,
12008 pipe_config->dp_m2_n2.link_n,
12009 pipe_config->dp_m2_n2.tu);
12010
55072d19
DV
12011 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12012 pipe_config->has_audio,
12013 pipe_config->has_infoframe);
12014
c0b03411 12015 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12016 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12017 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12018 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12019 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12020 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12021 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12022 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12023 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12024 crtc->num_scalers,
12025 pipe_config->scaler_state.scaler_users,
12026 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12027 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12028 pipe_config->gmch_pfit.control,
12029 pipe_config->gmch_pfit.pgm_ratios,
12030 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12031 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12032 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12033 pipe_config->pch_pfit.size,
12034 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12035 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12036 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12037
415ff0f6 12038 if (IS_BROXTON(dev)) {
05712c15 12039 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12040 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12041 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12042 pipe_config->ddi_pll_sel,
12043 pipe_config->dpll_hw_state.ebb0,
05712c15 12044 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12045 pipe_config->dpll_hw_state.pll0,
12046 pipe_config->dpll_hw_state.pll1,
12047 pipe_config->dpll_hw_state.pll2,
12048 pipe_config->dpll_hw_state.pll3,
12049 pipe_config->dpll_hw_state.pll6,
12050 pipe_config->dpll_hw_state.pll8,
05712c15 12051 pipe_config->dpll_hw_state.pll9,
c8453338 12052 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
12053 pipe_config->dpll_hw_state.pcsdw12);
12054 } else if (IS_SKYLAKE(dev)) {
12055 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12056 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12057 pipe_config->ddi_pll_sel,
12058 pipe_config->dpll_hw_state.ctrl1,
12059 pipe_config->dpll_hw_state.cfgcr1,
12060 pipe_config->dpll_hw_state.cfgcr2);
12061 } else if (HAS_DDI(dev)) {
12062 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12063 pipe_config->ddi_pll_sel,
12064 pipe_config->dpll_hw_state.wrpll);
12065 } else {
12066 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12067 "fp0: 0x%x, fp1: 0x%x\n",
12068 pipe_config->dpll_hw_state.dpll,
12069 pipe_config->dpll_hw_state.dpll_md,
12070 pipe_config->dpll_hw_state.fp0,
12071 pipe_config->dpll_hw_state.fp1);
12072 }
12073
6a60cd87
CK
12074 DRM_DEBUG_KMS("planes on this crtc\n");
12075 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12076 intel_plane = to_intel_plane(plane);
12077 if (intel_plane->pipe != crtc->pipe)
12078 continue;
12079
12080 state = to_intel_plane_state(plane->state);
12081 fb = state->base.fb;
12082 if (!fb) {
12083 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12084 "disabled, scaler_id = %d\n",
12085 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12086 plane->base.id, intel_plane->pipe,
12087 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12088 drm_plane_index(plane), state->scaler_id);
12089 continue;
12090 }
12091
12092 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12093 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12094 plane->base.id, intel_plane->pipe,
12095 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12096 drm_plane_index(plane));
12097 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12098 fb->base.id, fb->width, fb->height, fb->pixel_format);
12099 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12100 state->scaler_id,
12101 state->src.x1 >> 16, state->src.y1 >> 16,
12102 drm_rect_width(&state->src) >> 16,
12103 drm_rect_height(&state->src) >> 16,
12104 state->dst.x1, state->dst.y1,
12105 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12106 }
c0b03411
DV
12107}
12108
5448a00d 12109static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12110{
5448a00d
ACO
12111 struct drm_device *dev = state->dev;
12112 struct intel_encoder *encoder;
da3ced29 12113 struct drm_connector *connector;
5448a00d 12114 struct drm_connector_state *connector_state;
00f0b378 12115 unsigned int used_ports = 0;
5448a00d 12116 int i;
00f0b378
VS
12117
12118 /*
12119 * Walk the connector list instead of the encoder
12120 * list to detect the problem on ddi platforms
12121 * where there's just one encoder per digital port.
12122 */
da3ced29 12123 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12124 if (!connector_state->best_encoder)
00f0b378
VS
12125 continue;
12126
5448a00d
ACO
12127 encoder = to_intel_encoder(connector_state->best_encoder);
12128
12129 WARN_ON(!connector_state->crtc);
00f0b378
VS
12130
12131 switch (encoder->type) {
12132 unsigned int port_mask;
12133 case INTEL_OUTPUT_UNKNOWN:
12134 if (WARN_ON(!HAS_DDI(dev)))
12135 break;
12136 case INTEL_OUTPUT_DISPLAYPORT:
12137 case INTEL_OUTPUT_HDMI:
12138 case INTEL_OUTPUT_EDP:
12139 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12140
12141 /* the same port mustn't appear more than once */
12142 if (used_ports & port_mask)
12143 return false;
12144
12145 used_ports |= port_mask;
12146 default:
12147 break;
12148 }
12149 }
12150
12151 return true;
12152}
12153
83a57153
ACO
12154static void
12155clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12156{
12157 struct drm_crtc_state tmp_state;
663a3640 12158 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12159 struct intel_dpll_hw_state dpll_hw_state;
12160 enum intel_dpll_id shared_dpll;
8504c74c 12161 uint32_t ddi_pll_sel;
83a57153 12162
7546a384
ACO
12163 /* FIXME: before the switch to atomic started, a new pipe_config was
12164 * kzalloc'd. Code that depends on any field being zero should be
12165 * fixed, so that the crtc_state can be safely duplicated. For now,
12166 * only fields that are know to not cause problems are preserved. */
12167
83a57153 12168 tmp_state = crtc_state->base;
663a3640 12169 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12170 shared_dpll = crtc_state->shared_dpll;
12171 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12172 ddi_pll_sel = crtc_state->ddi_pll_sel;
4978cc93 12173
83a57153 12174 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12175
83a57153 12176 crtc_state->base = tmp_state;
663a3640 12177 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12178 crtc_state->shared_dpll = shared_dpll;
12179 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12180 crtc_state->ddi_pll_sel = ddi_pll_sel;
83a57153
ACO
12181}
12182
548ee15b 12183static int
b8cecdf5 12184intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12185 struct intel_crtc_state *pipe_config)
ee7b9f93 12186{
b359283a 12187 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12188 struct intel_encoder *encoder;
da3ced29 12189 struct drm_connector *connector;
0b901879 12190 struct drm_connector_state *connector_state;
d328c9d7 12191 int base_bpp, ret = -EINVAL;
0b901879 12192 int i;
e29c22c0 12193 bool retry = true;
ee7b9f93 12194
83a57153 12195 clear_intel_crtc_state(pipe_config);
7758a113 12196
e143a21c
DV
12197 pipe_config->cpu_transcoder =
12198 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12199
2960bc9c
ID
12200 /*
12201 * Sanitize sync polarity flags based on requested ones. If neither
12202 * positive or negative polarity is requested, treat this as meaning
12203 * negative polarity.
12204 */
2d112de7 12205 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12206 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12207 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12208
2d112de7 12209 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12210 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12211 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12212
050f7aeb
DV
12213 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12214 * plane pixel format and any sink constraints into account. Returns the
12215 * source plane bpp so that dithering can be selected on mismatches
12216 * after encoders and crtc also have had their say. */
d328c9d7
DV
12217 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12218 pipe_config);
12219 if (base_bpp < 0)
4e53c2e0
DV
12220 goto fail;
12221
e41a56be
VS
12222 /*
12223 * Determine the real pipe dimensions. Note that stereo modes can
12224 * increase the actual pipe size due to the frame doubling and
12225 * insertion of additional space for blanks between the frame. This
12226 * is stored in the crtc timings. We use the requested mode to do this
12227 * computation to clearly distinguish it from the adjusted mode, which
12228 * can be changed by the connectors in the below retry loop.
12229 */
2d112de7 12230 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12231 &pipe_config->pipe_src_w,
12232 &pipe_config->pipe_src_h);
e41a56be 12233
e29c22c0 12234encoder_retry:
ef1b460d 12235 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12236 pipe_config->port_clock = 0;
ef1b460d 12237 pipe_config->pixel_multiplier = 1;
ff9a6750 12238
135c81b8 12239 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12240 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12241 CRTC_STEREO_DOUBLE);
135c81b8 12242
7758a113
DV
12243 /* Pass our mode to the connectors and the CRTC to give them a chance to
12244 * adjust it according to limitations or connector properties, and also
12245 * a chance to reject the mode entirely.
47f1c6c9 12246 */
da3ced29 12247 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12248 if (connector_state->crtc != crtc)
7758a113 12249 continue;
7ae89233 12250
0b901879
ACO
12251 encoder = to_intel_encoder(connector_state->best_encoder);
12252
efea6e8e
DV
12253 if (!(encoder->compute_config(encoder, pipe_config))) {
12254 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12255 goto fail;
12256 }
ee7b9f93 12257 }
47f1c6c9 12258
ff9a6750
DV
12259 /* Set default port clock if not overwritten by the encoder. Needs to be
12260 * done afterwards in case the encoder adjusts the mode. */
12261 if (!pipe_config->port_clock)
2d112de7 12262 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12263 * pipe_config->pixel_multiplier;
ff9a6750 12264
a43f6e0f 12265 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12266 if (ret < 0) {
7758a113
DV
12267 DRM_DEBUG_KMS("CRTC fixup failed\n");
12268 goto fail;
ee7b9f93 12269 }
e29c22c0
DV
12270
12271 if (ret == RETRY) {
12272 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12273 ret = -EINVAL;
12274 goto fail;
12275 }
12276
12277 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12278 retry = false;
12279 goto encoder_retry;
12280 }
12281
d328c9d7 12282 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
4e53c2e0 12283 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12284 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12285
7758a113 12286fail:
548ee15b 12287 return ret;
ee7b9f93 12288}
47f1c6c9 12289
ea9d758d 12290static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 12291{
ea9d758d 12292 struct drm_encoder *encoder;
f6e5b160 12293 struct drm_device *dev = crtc->dev;
f6e5b160 12294
ea9d758d
DV
12295 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12296 if (encoder->crtc == crtc)
12297 return true;
12298
12299 return false;
12300}
12301
12302static void
0a9ab303 12303intel_modeset_update_state(struct drm_atomic_state *state)
ea9d758d 12304{
0a9ab303 12305 struct drm_device *dev = state->dev;
ea9d758d 12306 struct intel_encoder *intel_encoder;
0a9ab303
ACO
12307 struct drm_crtc *crtc;
12308 struct drm_crtc_state *crtc_state;
ea9d758d 12309 struct drm_connector *connector;
8a75d157 12310 int i;
ea9d758d 12311
de419ab6 12312 intel_shared_dpll_commit(state);
ba41c0de 12313
b2784e15 12314 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
12315 if (!intel_encoder->base.crtc)
12316 continue;
12317
69024de8
ML
12318 crtc = intel_encoder->base.crtc;
12319 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12320 if (!crtc_state || !needs_modeset(crtc->state))
12321 continue;
ea9d758d 12322
69024de8 12323 intel_encoder->connectors_active = false;
ea9d758d
DV
12324 }
12325
3cb480bc 12326 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
ea9d758d 12327
7668851f 12328 /* Double check state. */
8a75d157 12329 for_each_crtc_in_state(state, crtc, crtc_state, i) {
0a9ab303 12330 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
3cb480bc
ML
12331
12332 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12333
12334 /* Update hwmode for vblank functions */
12335 if (crtc->state->active)
12336 crtc->hwmode = crtc->state->adjusted_mode;
12337 else
12338 crtc->hwmode.crtc_clock = 0;
ea9d758d
DV
12339 }
12340
12341 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12342 if (!connector->encoder || !connector->encoder->crtc)
12343 continue;
12344
69024de8
ML
12345 crtc = connector->encoder->crtc;
12346 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12347 if (!crtc_state || !needs_modeset(crtc->state))
12348 continue;
ea9d758d 12349
53d9f4e9 12350 if (crtc->state->active) {
69024de8
ML
12351 intel_encoder = to_intel_encoder(connector->encoder);
12352 intel_encoder->connectors_active = true;
8c10342c 12353 }
ea9d758d 12354 }
ea9d758d
DV
12355}
12356
3bd26263 12357static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12358{
3bd26263 12359 int diff;
f1f644dc
JB
12360
12361 if (clock1 == clock2)
12362 return true;
12363
12364 if (!clock1 || !clock2)
12365 return false;
12366
12367 diff = abs(clock1 - clock2);
12368
12369 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12370 return true;
12371
12372 return false;
12373}
12374
25c5b266
DV
12375#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12376 list_for_each_entry((intel_crtc), \
12377 &(dev)->mode_config.crtc_list, \
12378 base.head) \
0973f18f 12379 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12380
cfb23ed6
ML
12381
12382static bool
12383intel_compare_m_n(unsigned int m, unsigned int n,
12384 unsigned int m2, unsigned int n2,
12385 bool exact)
12386{
12387 if (m == m2 && n == n2)
12388 return true;
12389
12390 if (exact || !m || !n || !m2 || !n2)
12391 return false;
12392
12393 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12394
12395 if (m > m2) {
12396 while (m > m2) {
12397 m2 <<= 1;
12398 n2 <<= 1;
12399 }
12400 } else if (m < m2) {
12401 while (m < m2) {
12402 m <<= 1;
12403 n <<= 1;
12404 }
12405 }
12406
12407 return m == m2 && n == n2;
12408}
12409
12410static bool
12411intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12412 struct intel_link_m_n *m2_n2,
12413 bool adjust)
12414{
12415 if (m_n->tu == m2_n2->tu &&
12416 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12417 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12418 intel_compare_m_n(m_n->link_m, m_n->link_n,
12419 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12420 if (adjust)
12421 *m2_n2 = *m_n;
12422
12423 return true;
12424 }
12425
12426 return false;
12427}
12428
0e8ffe1b 12429static bool
2fa2fe9a 12430intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12431 struct intel_crtc_state *current_config,
cfb23ed6
ML
12432 struct intel_crtc_state *pipe_config,
12433 bool adjust)
0e8ffe1b 12434{
cfb23ed6
ML
12435 bool ret = true;
12436
12437#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12438 do { \
12439 if (!adjust) \
12440 DRM_ERROR(fmt, ##__VA_ARGS__); \
12441 else \
12442 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12443 } while (0)
12444
66e985c0
DV
12445#define PIPE_CONF_CHECK_X(name) \
12446 if (current_config->name != pipe_config->name) { \
cfb23ed6 12447 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12448 "(expected 0x%08x, found 0x%08x)\n", \
12449 current_config->name, \
12450 pipe_config->name); \
cfb23ed6 12451 ret = false; \
66e985c0
DV
12452 }
12453
08a24034
DV
12454#define PIPE_CONF_CHECK_I(name) \
12455 if (current_config->name != pipe_config->name) { \
cfb23ed6 12456 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12457 "(expected %i, found %i)\n", \
12458 current_config->name, \
12459 pipe_config->name); \
cfb23ed6
ML
12460 ret = false; \
12461 }
12462
12463#define PIPE_CONF_CHECK_M_N(name) \
12464 if (!intel_compare_link_m_n(&current_config->name, \
12465 &pipe_config->name,\
12466 adjust)) { \
12467 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12468 "(expected tu %i gmch %i/%i link %i/%i, " \
12469 "found tu %i, gmch %i/%i link %i/%i)\n", \
12470 current_config->name.tu, \
12471 current_config->name.gmch_m, \
12472 current_config->name.gmch_n, \
12473 current_config->name.link_m, \
12474 current_config->name.link_n, \
12475 pipe_config->name.tu, \
12476 pipe_config->name.gmch_m, \
12477 pipe_config->name.gmch_n, \
12478 pipe_config->name.link_m, \
12479 pipe_config->name.link_n); \
12480 ret = false; \
12481 }
12482
12483#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12484 if (!intel_compare_link_m_n(&current_config->name, \
12485 &pipe_config->name, adjust) && \
12486 !intel_compare_link_m_n(&current_config->alt_name, \
12487 &pipe_config->name, adjust)) { \
12488 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12489 "(expected tu %i gmch %i/%i link %i/%i, " \
12490 "or tu %i gmch %i/%i link %i/%i, " \
12491 "found tu %i, gmch %i/%i link %i/%i)\n", \
12492 current_config->name.tu, \
12493 current_config->name.gmch_m, \
12494 current_config->name.gmch_n, \
12495 current_config->name.link_m, \
12496 current_config->name.link_n, \
12497 current_config->alt_name.tu, \
12498 current_config->alt_name.gmch_m, \
12499 current_config->alt_name.gmch_n, \
12500 current_config->alt_name.link_m, \
12501 current_config->alt_name.link_n, \
12502 pipe_config->name.tu, \
12503 pipe_config->name.gmch_m, \
12504 pipe_config->name.gmch_n, \
12505 pipe_config->name.link_m, \
12506 pipe_config->name.link_n); \
12507 ret = false; \
88adfff1
DV
12508 }
12509
b95af8be
VK
12510/* This is required for BDW+ where there is only one set of registers for
12511 * switching between high and low RR.
12512 * This macro can be used whenever a comparison has to be made between one
12513 * hw state and multiple sw state variables.
12514 */
12515#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12516 if ((current_config->name != pipe_config->name) && \
12517 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12518 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12519 "(expected %i or %i, found %i)\n", \
12520 current_config->name, \
12521 current_config->alt_name, \
12522 pipe_config->name); \
cfb23ed6 12523 ret = false; \
b95af8be
VK
12524 }
12525
1bd1bd80
DV
12526#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12527 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12528 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12529 "(expected %i, found %i)\n", \
12530 current_config->name & (mask), \
12531 pipe_config->name & (mask)); \
cfb23ed6 12532 ret = false; \
1bd1bd80
DV
12533 }
12534
5e550656
VS
12535#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12536 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12537 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12538 "(expected %i, found %i)\n", \
12539 current_config->name, \
12540 pipe_config->name); \
cfb23ed6 12541 ret = false; \
5e550656
VS
12542 }
12543
bb760063
DV
12544#define PIPE_CONF_QUIRK(quirk) \
12545 ((current_config->quirks | pipe_config->quirks) & (quirk))
12546
eccb140b
DV
12547 PIPE_CONF_CHECK_I(cpu_transcoder);
12548
08a24034
DV
12549 PIPE_CONF_CHECK_I(has_pch_encoder);
12550 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12551 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12552
eb14cb74 12553 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
12554
12555 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12556 PIPE_CONF_CHECK_M_N(dp_m_n);
12557
12558 PIPE_CONF_CHECK_I(has_drrs);
12559 if (current_config->has_drrs)
12560 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12561 } else
12562 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12563
2d112de7
ACO
12564 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12565 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12566 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12567 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12568 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12569 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12570
2d112de7
ACO
12571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12573 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12575 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12576 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12577
c93f54cf 12578 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12579 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12580 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12581 IS_VALLEYVIEW(dev))
12582 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12583 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12584
9ed109a7
DV
12585 PIPE_CONF_CHECK_I(has_audio);
12586
2d112de7 12587 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12588 DRM_MODE_FLAG_INTERLACE);
12589
bb760063 12590 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12591 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12592 DRM_MODE_FLAG_PHSYNC);
2d112de7 12593 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12594 DRM_MODE_FLAG_NHSYNC);
2d112de7 12595 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12596 DRM_MODE_FLAG_PVSYNC);
2d112de7 12597 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12598 DRM_MODE_FLAG_NVSYNC);
12599 }
045ac3b5 12600
37327abd
VS
12601 PIPE_CONF_CHECK_I(pipe_src_w);
12602 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 12603
e2ff2d4a
DV
12604 PIPE_CONF_CHECK_I(gmch_pfit.control);
12605 /* pfit ratios are autocomputed by the hw on gen4+ */
12606 if (INTEL_INFO(dev)->gen < 4)
12607 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12608 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9953599b 12609
fd4daa9c
CW
12610 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12611 if (current_config->pch_pfit.enabled) {
12612 PIPE_CONF_CHECK_I(pch_pfit.pos);
12613 PIPE_CONF_CHECK_I(pch_pfit.size);
12614 }
2fa2fe9a 12615
a1b2278e
CK
12616 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12617
e59150dc
JB
12618 /* BDW+ don't expose a synchronous way to read the state */
12619 if (IS_HASWELL(dev))
12620 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12621
282740f7
VS
12622 PIPE_CONF_CHECK_I(double_wide);
12623
26804afd
DV
12624 PIPE_CONF_CHECK_X(ddi_pll_sel);
12625
c0d43d62 12626 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12627 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12628 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12629 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12630 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12631 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12632 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12633 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12634 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12635
42571aef
VS
12636 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12637 PIPE_CONF_CHECK_I(pipe_bpp);
12638
2d112de7 12639 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12640 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12641
66e985c0 12642#undef PIPE_CONF_CHECK_X
08a24034 12643#undef PIPE_CONF_CHECK_I
b95af8be 12644#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12645#undef PIPE_CONF_CHECK_FLAGS
5e550656 12646#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12647#undef PIPE_CONF_QUIRK
cfb23ed6 12648#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12649
cfb23ed6 12650 return ret;
0e8ffe1b
DV
12651}
12652
08db6652
DL
12653static void check_wm_state(struct drm_device *dev)
12654{
12655 struct drm_i915_private *dev_priv = dev->dev_private;
12656 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12657 struct intel_crtc *intel_crtc;
12658 int plane;
12659
12660 if (INTEL_INFO(dev)->gen < 9)
12661 return;
12662
12663 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12664 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12665
12666 for_each_intel_crtc(dev, intel_crtc) {
12667 struct skl_ddb_entry *hw_entry, *sw_entry;
12668 const enum pipe pipe = intel_crtc->pipe;
12669
12670 if (!intel_crtc->active)
12671 continue;
12672
12673 /* planes */
dd740780 12674 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12675 hw_entry = &hw_ddb.plane[pipe][plane];
12676 sw_entry = &sw_ddb->plane[pipe][plane];
12677
12678 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12679 continue;
12680
12681 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12682 "(expected (%u,%u), found (%u,%u))\n",
12683 pipe_name(pipe), plane + 1,
12684 sw_entry->start, sw_entry->end,
12685 hw_entry->start, hw_entry->end);
12686 }
12687
12688 /* cursor */
12689 hw_entry = &hw_ddb.cursor[pipe];
12690 sw_entry = &sw_ddb->cursor[pipe];
12691
12692 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12693 continue;
12694
12695 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12696 "(expected (%u,%u), found (%u,%u))\n",
12697 pipe_name(pipe),
12698 sw_entry->start, sw_entry->end,
12699 hw_entry->start, hw_entry->end);
12700 }
12701}
12702
91d1b4bd
DV
12703static void
12704check_connector_state(struct drm_device *dev)
8af6cf88 12705{
8af6cf88
DV
12706 struct intel_connector *connector;
12707
3a3371ff 12708 for_each_intel_connector(dev, connector) {
ad3c558f
ML
12709 struct drm_encoder *encoder = connector->base.encoder;
12710 struct drm_connector_state *state = connector->base.state;
12711
8af6cf88
DV
12712 /* This also checks the encoder/connector hw state with the
12713 * ->get_hw_state callbacks. */
12714 intel_connector_check_state(connector);
12715
ad3c558f 12716 I915_STATE_WARN(state->best_encoder != encoder,
8af6cf88
DV
12717 "connector's staged encoder doesn't match current encoder\n");
12718 }
91d1b4bd
DV
12719}
12720
12721static void
12722check_encoder_state(struct drm_device *dev)
12723{
12724 struct intel_encoder *encoder;
12725 struct intel_connector *connector;
8af6cf88 12726
b2784e15 12727 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12728 bool enabled = false;
12729 bool active = false;
12730 enum pipe pipe, tracked_pipe;
12731
12732 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12733 encoder->base.base.id,
8e329a03 12734 encoder->base.name);
8af6cf88 12735
e2c719b7 12736 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
12737 "encoder's active_connectors set, but no crtc\n");
12738
3a3371ff 12739 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12740 if (connector->base.encoder != &encoder->base)
12741 continue;
12742 enabled = true;
12743 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12744 active = true;
ad3c558f
ML
12745
12746 I915_STATE_WARN(connector->base.state->crtc !=
12747 encoder->base.crtc,
12748 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12749 }
0e32b39c
DA
12750 /*
12751 * for MST connectors if we unplug the connector is gone
12752 * away but the encoder is still connected to a crtc
12753 * until a modeset happens in response to the hotplug.
12754 */
12755 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12756 continue;
12757
e2c719b7 12758 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12759 "encoder's enabled state mismatch "
12760 "(expected %i, found %i)\n",
12761 !!encoder->base.crtc, enabled);
e2c719b7 12762 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
12763 "active encoder with no crtc\n");
12764
e2c719b7 12765 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
12766 "encoder's computed active state doesn't match tracked active state "
12767 "(expected %i, found %i)\n", active, encoder->connectors_active);
12768
12769 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 12770 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
12771 "encoder's hw state doesn't match sw tracking "
12772 "(expected %i, found %i)\n",
12773 encoder->connectors_active, active);
12774
12775 if (!encoder->base.crtc)
12776 continue;
12777
12778 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 12779 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
12780 "active encoder's pipe doesn't match"
12781 "(expected %i, found %i)\n",
12782 tracked_pipe, pipe);
12783
12784 }
91d1b4bd
DV
12785}
12786
12787static void
12788check_crtc_state(struct drm_device *dev)
12789{
fbee40df 12790 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12791 struct intel_crtc *crtc;
12792 struct intel_encoder *encoder;
5cec258b 12793 struct intel_crtc_state pipe_config;
8af6cf88 12794
d3fcc808 12795 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
12796 bool enabled = false;
12797 bool active = false;
12798
045ac3b5
JB
12799 memset(&pipe_config, 0, sizeof(pipe_config));
12800
8af6cf88
DV
12801 DRM_DEBUG_KMS("[CRTC:%d]\n",
12802 crtc->base.base.id);
12803
83d65738 12804 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
12805 "active crtc, but not enabled in sw tracking\n");
12806
b2784e15 12807 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12808 if (encoder->base.crtc != &crtc->base)
12809 continue;
12810 enabled = true;
12811 if (encoder->connectors_active)
12812 active = true;
12813 }
6c49f241 12814
e2c719b7 12815 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
12816 "crtc's computed active state doesn't match tracked active state "
12817 "(expected %i, found %i)\n", active, crtc->active);
83d65738 12818 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 12819 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
12820 "(expected %i, found %i)\n", enabled,
12821 crtc->base.state->enable);
8af6cf88 12822
0e8ffe1b
DV
12823 active = dev_priv->display.get_pipe_config(crtc,
12824 &pipe_config);
d62cf62a 12825
b6b5d049
VS
12826 /* hw state is inconsistent with the pipe quirk */
12827 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12828 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
12829 active = crtc->active;
12830
b2784e15 12831 for_each_intel_encoder(dev, encoder) {
3eaba51c 12832 enum pipe pipe;
6c49f241
DV
12833 if (encoder->base.crtc != &crtc->base)
12834 continue;
1d37b689 12835 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
12836 encoder->get_config(encoder, &pipe_config);
12837 }
12838
e2c719b7 12839 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
12840 "crtc active state doesn't match with hw state "
12841 "(expected %i, found %i)\n", crtc->active, active);
12842
53d9f4e9
ML
12843 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12844 "transitional active state does not match atomic hw state "
12845 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12846
cfb23ed6
ML
12847 if (!active)
12848 continue;
12849
12850 if (!intel_pipe_config_compare(dev, crtc->config,
12851 &pipe_config, false)) {
e2c719b7 12852 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
12853 intel_dump_pipe_config(crtc, &pipe_config,
12854 "[hw state]");
6e3c9717 12855 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
12856 "[sw state]");
12857 }
8af6cf88
DV
12858 }
12859}
12860
91d1b4bd
DV
12861static void
12862check_shared_dpll_state(struct drm_device *dev)
12863{
fbee40df 12864 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12865 struct intel_crtc *crtc;
12866 struct intel_dpll_hw_state dpll_hw_state;
12867 int i;
5358901f
DV
12868
12869 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12870 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12871 int enabled_crtcs = 0, active_crtcs = 0;
12872 bool active;
12873
12874 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12875
12876 DRM_DEBUG_KMS("%s\n", pll->name);
12877
12878 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12879
e2c719b7 12880 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12881 "more active pll users than references: %i vs %i\n",
3e369b76 12882 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12883 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12884 "pll in active use but not on in sw tracking\n");
e2c719b7 12885 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12886 "pll in on but not on in use in sw tracking\n");
e2c719b7 12887 I915_STATE_WARN(pll->on != active,
5358901f
DV
12888 "pll on state mismatch (expected %i, found %i)\n",
12889 pll->on, active);
12890
d3fcc808 12891 for_each_intel_crtc(dev, crtc) {
83d65738 12892 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12893 enabled_crtcs++;
12894 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12895 active_crtcs++;
12896 }
e2c719b7 12897 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12898 "pll active crtcs mismatch (expected %i, found %i)\n",
12899 pll->active, active_crtcs);
e2c719b7 12900 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12901 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12902 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12903
e2c719b7 12904 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12905 sizeof(dpll_hw_state)),
12906 "pll hw state mismatch\n");
5358901f 12907 }
8af6cf88
DV
12908}
12909
91d1b4bd
DV
12910void
12911intel_modeset_check_state(struct drm_device *dev)
12912{
08db6652 12913 check_wm_state(dev);
91d1b4bd
DV
12914 check_connector_state(dev);
12915 check_encoder_state(dev);
12916 check_crtc_state(dev);
12917 check_shared_dpll_state(dev);
12918}
12919
5cec258b 12920void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12921 int dotclock)
12922{
12923 /*
12924 * FDI already provided one idea for the dotclock.
12925 * Yell if the encoder disagrees.
12926 */
2d112de7 12927 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12928 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12929 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12930}
12931
80715b2f
VS
12932static void update_scanline_offset(struct intel_crtc *crtc)
12933{
12934 struct drm_device *dev = crtc->base.dev;
12935
12936 /*
12937 * The scanline counter increments at the leading edge of hsync.
12938 *
12939 * On most platforms it starts counting from vtotal-1 on the
12940 * first active line. That means the scanline counter value is
12941 * always one less than what we would expect. Ie. just after
12942 * start of vblank, which also occurs at start of hsync (on the
12943 * last active line), the scanline counter will read vblank_start-1.
12944 *
12945 * On gen2 the scanline counter starts counting from 1 instead
12946 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12947 * to keep the value positive), instead of adding one.
12948 *
12949 * On HSW+ the behaviour of the scanline counter depends on the output
12950 * type. For DP ports it behaves like most other platforms, but on HDMI
12951 * there's an extra 1 line difference. So we need to add two instead of
12952 * one to the value.
12953 */
12954 if (IS_GEN2(dev)) {
6e3c9717 12955 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12956 int vtotal;
12957
12958 vtotal = mode->crtc_vtotal;
12959 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12960 vtotal /= 2;
12961
12962 crtc->scanline_offset = vtotal - 1;
12963 } else if (HAS_DDI(dev) &&
409ee761 12964 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12965 crtc->scanline_offset = 2;
12966 } else
12967 crtc->scanline_offset = 1;
12968}
12969
ad421372 12970static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12971{
225da59b 12972 struct drm_device *dev = state->dev;
ed6739ef 12973 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12974 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12975 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12976 struct intel_crtc_state *intel_crtc_state;
12977 struct drm_crtc *crtc;
12978 struct drm_crtc_state *crtc_state;
0a9ab303 12979 int i;
ed6739ef
ACO
12980
12981 if (!dev_priv->display.crtc_compute_clock)
ad421372 12982 return;
ed6739ef 12983
0a9ab303 12984 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12985 int dpll;
12986
0a9ab303 12987 intel_crtc = to_intel_crtc(crtc);
4978cc93 12988 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12989 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12990
ad421372 12991 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12992 continue;
12993
ad421372 12994 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12995
ad421372
ML
12996 if (!shared_dpll)
12997 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12998
ad421372
ML
12999 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13000 }
ed6739ef
ACO
13001}
13002
99d736a2
ML
13003/*
13004 * This implements the workaround described in the "notes" section of the mode
13005 * set sequence documentation. When going from no pipes or single pipe to
13006 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13007 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13008 */
13009static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13010{
13011 struct drm_crtc_state *crtc_state;
13012 struct intel_crtc *intel_crtc;
13013 struct drm_crtc *crtc;
13014 struct intel_crtc_state *first_crtc_state = NULL;
13015 struct intel_crtc_state *other_crtc_state = NULL;
13016 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13017 int i;
13018
13019 /* look at all crtc's that are going to be enabled in during modeset */
13020 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13021 intel_crtc = to_intel_crtc(crtc);
13022
13023 if (!crtc_state->active || !needs_modeset(crtc_state))
13024 continue;
13025
13026 if (first_crtc_state) {
13027 other_crtc_state = to_intel_crtc_state(crtc_state);
13028 break;
13029 } else {
13030 first_crtc_state = to_intel_crtc_state(crtc_state);
13031 first_pipe = intel_crtc->pipe;
13032 }
13033 }
13034
13035 /* No workaround needed? */
13036 if (!first_crtc_state)
13037 return 0;
13038
13039 /* w/a possibly needed, check how many crtc's are already enabled. */
13040 for_each_intel_crtc(state->dev, intel_crtc) {
13041 struct intel_crtc_state *pipe_config;
13042
13043 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13044 if (IS_ERR(pipe_config))
13045 return PTR_ERR(pipe_config);
13046
13047 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13048
13049 if (!pipe_config->base.active ||
13050 needs_modeset(&pipe_config->base))
13051 continue;
13052
13053 /* 2 or more enabled crtcs means no need for w/a */
13054 if (enabled_pipe != INVALID_PIPE)
13055 return 0;
13056
13057 enabled_pipe = intel_crtc->pipe;
13058 }
13059
13060 if (enabled_pipe != INVALID_PIPE)
13061 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13062 else if (other_crtc_state)
13063 other_crtc_state->hsw_workaround_pipe = first_pipe;
13064
13065 return 0;
13066}
13067
27c329ed
ML
13068static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13069{
13070 struct drm_crtc *crtc;
13071 struct drm_crtc_state *crtc_state;
13072 int ret = 0;
13073
13074 /* add all active pipes to the state */
13075 for_each_crtc(state->dev, crtc) {
13076 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13077 if (IS_ERR(crtc_state))
13078 return PTR_ERR(crtc_state);
13079
13080 if (!crtc_state->active || needs_modeset(crtc_state))
13081 continue;
13082
13083 crtc_state->mode_changed = true;
13084
13085 ret = drm_atomic_add_affected_connectors(state, crtc);
13086 if (ret)
13087 break;
13088
13089 ret = drm_atomic_add_affected_planes(state, crtc);
13090 if (ret)
13091 break;
13092 }
13093
13094 return ret;
13095}
13096
13097
c347a676 13098static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13099{
13100 struct drm_device *dev = state->dev;
27c329ed 13101 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13102 int ret;
13103
b359283a
ML
13104 if (!check_digital_port_conflicts(state)) {
13105 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13106 return -EINVAL;
13107 }
13108
054518dd
ACO
13109 /*
13110 * See if the config requires any additional preparation, e.g.
13111 * to adjust global state with pipes off. We need to do this
13112 * here so we can get the modeset_pipe updated config for the new
13113 * mode set on this crtc. For other crtcs we need to use the
13114 * adjusted_mode bits in the crtc directly.
13115 */
27c329ed
ML
13116 if (dev_priv->display.modeset_calc_cdclk) {
13117 unsigned int cdclk;
b432e5cf 13118
27c329ed
ML
13119 ret = dev_priv->display.modeset_calc_cdclk(state);
13120
13121 cdclk = to_intel_atomic_state(state)->cdclk;
13122 if (!ret && cdclk != dev_priv->cdclk_freq)
13123 ret = intel_modeset_all_pipes(state);
13124
13125 if (ret < 0)
054518dd 13126 return ret;
27c329ed
ML
13127 } else
13128 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13129
ad421372 13130 intel_modeset_clear_plls(state);
054518dd 13131
99d736a2 13132 if (IS_HASWELL(dev))
ad421372 13133 return haswell_mode_set_planes_workaround(state);
99d736a2 13134
ad421372 13135 return 0;
c347a676
ACO
13136}
13137
74c090b1
ML
13138/**
13139 * intel_atomic_check - validate state object
13140 * @dev: drm device
13141 * @state: state to validate
13142 */
13143static int intel_atomic_check(struct drm_device *dev,
13144 struct drm_atomic_state *state)
c347a676
ACO
13145{
13146 struct drm_crtc *crtc;
13147 struct drm_crtc_state *crtc_state;
13148 int ret, i;
61333b60 13149 bool any_ms = false;
c347a676 13150
74c090b1 13151 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13152 if (ret)
13153 return ret;
13154
c347a676 13155 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13156 struct intel_crtc_state *pipe_config =
13157 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13158
13159 /* Catch I915_MODE_FLAG_INHERITED */
13160 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13161 crtc_state->mode_changed = true;
cfb23ed6 13162
61333b60
ML
13163 if (!crtc_state->enable) {
13164 if (needs_modeset(crtc_state))
13165 any_ms = true;
c347a676 13166 continue;
61333b60 13167 }
c347a676 13168
26495481 13169 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13170 continue;
13171
26495481
DV
13172 /* FIXME: For only active_changed we shouldn't need to do any
13173 * state recomputation at all. */
13174
1ed51de9
DV
13175 ret = drm_atomic_add_affected_connectors(state, crtc);
13176 if (ret)
13177 return ret;
b359283a 13178
cfb23ed6 13179 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13180 if (ret)
13181 return ret;
13182
26495481
DV
13183 if (i915.fastboot &&
13184 intel_pipe_config_compare(state->dev,
cfb23ed6 13185 to_intel_crtc_state(crtc->state),
1ed51de9 13186 pipe_config, true)) {
26495481
DV
13187 crtc_state->mode_changed = false;
13188 }
13189
13190 if (needs_modeset(crtc_state)) {
13191 any_ms = true;
cfb23ed6
ML
13192
13193 ret = drm_atomic_add_affected_planes(state, crtc);
13194 if (ret)
13195 return ret;
13196 }
61333b60 13197
26495481
DV
13198 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13199 needs_modeset(crtc_state) ?
13200 "[modeset]" : "[fastset]");
c347a676
ACO
13201 }
13202
61333b60
ML
13203 if (any_ms) {
13204 ret = intel_modeset_checks(state);
13205
13206 if (ret)
13207 return ret;
27c329ed
ML
13208 } else
13209 to_intel_atomic_state(state)->cdclk =
13210 to_i915(state->dev)->cdclk_freq;
c347a676
ACO
13211
13212 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13213}
13214
74c090b1
ML
13215/**
13216 * intel_atomic_commit - commit validated state object
13217 * @dev: DRM device
13218 * @state: the top-level driver state object
13219 * @async: asynchronous commit
13220 *
13221 * This function commits a top-level state object that has been validated
13222 * with drm_atomic_helper_check().
13223 *
13224 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13225 * we can only handle plane-related operations and do not yet support
13226 * asynchronous commit.
13227 *
13228 * RETURNS
13229 * Zero for success or -errno.
13230 */
13231static int intel_atomic_commit(struct drm_device *dev,
13232 struct drm_atomic_state *state,
13233 bool async)
a6778b3c 13234{
fbee40df 13235 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13236 struct drm_crtc *crtc;
13237 struct drm_crtc_state *crtc_state;
c0c36b94 13238 int ret = 0;
0a9ab303 13239 int i;
61333b60 13240 bool any_ms = false;
a6778b3c 13241
74c090b1
ML
13242 if (async) {
13243 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13244 return -EINVAL;
13245 }
13246
d4afb8cc
ACO
13247 ret = drm_atomic_helper_prepare_planes(dev, state);
13248 if (ret)
13249 return ret;
13250
1c5e19f8
ML
13251 drm_atomic_helper_swap_state(dev, state);
13252
0a9ab303 13253 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13255
61333b60
ML
13256 if (!needs_modeset(crtc->state))
13257 continue;
13258
13259 any_ms = true;
a539205a 13260 intel_pre_plane_update(intel_crtc);
460da916 13261
a539205a
ML
13262 if (crtc_state->active) {
13263 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13264 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13265 intel_crtc->active = false;
13266 intel_disable_shared_dpll(intel_crtc);
a539205a 13267 }
b8cecdf5 13268 }
7758a113 13269
ea9d758d
DV
13270 /* Only after disabling all output pipelines that will be changed can we
13271 * update the the output configuration. */
0a9ab303 13272 intel_modeset_update_state(state);
f6e5b160 13273
a821fc46
ACO
13274 /* The state has been swaped above, so state actually contains the
13275 * old state now. */
61333b60
ML
13276 if (any_ms)
13277 modeset_update_crtc_power_domains(state);
47fab737 13278
a6778b3c 13279 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13280 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13282 bool modeset = needs_modeset(crtc->state);
13283
13284 if (modeset && crtc->state->active) {
a539205a
ML
13285 update_scanline_offset(to_intel_crtc(crtc));
13286 dev_priv->display.crtc_enable(crtc);
13287 }
80715b2f 13288
f6ac4b2a
ML
13289 if (!modeset)
13290 intel_pre_plane_update(intel_crtc);
13291
a539205a 13292 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
f6ac4b2a 13293 intel_post_plane_update(intel_crtc);
80715b2f 13294 }
a6778b3c 13295
a6778b3c 13296 /* FIXME: add subpixel order */
83a57153 13297
74c090b1 13298 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13299 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627
ACO
13300 drm_atomic_state_free(state);
13301
74c090b1 13302 if (any_ms)
568c634a 13303 intel_modeset_check_state(dev);
f30da187 13304
74c090b1 13305 return 0;
7f27126e
JB
13306}
13307
c0c36b94
CW
13308void intel_crtc_restore_mode(struct drm_crtc *crtc)
13309{
83a57153
ACO
13310 struct drm_device *dev = crtc->dev;
13311 struct drm_atomic_state *state;
e694eb02 13312 struct drm_crtc_state *crtc_state;
2bfb4627 13313 int ret;
83a57153
ACO
13314
13315 state = drm_atomic_state_alloc(dev);
13316 if (!state) {
e694eb02 13317 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13318 crtc->base.id);
13319 return;
13320 }
13321
e694eb02 13322 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13323
e694eb02
ML
13324retry:
13325 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13326 ret = PTR_ERR_OR_ZERO(crtc_state);
13327 if (!ret) {
13328 if (!crtc_state->active)
13329 goto out;
83a57153 13330
e694eb02 13331 crtc_state->mode_changed = true;
74c090b1 13332 ret = drm_atomic_commit(state);
83a57153
ACO
13333 }
13334
e694eb02
ML
13335 if (ret == -EDEADLK) {
13336 drm_atomic_state_clear(state);
13337 drm_modeset_backoff(state->acquire_ctx);
13338 goto retry;
4ed9fb37 13339 }
4be07317 13340
2bfb4627 13341 if (ret)
e694eb02 13342out:
2bfb4627 13343 drm_atomic_state_free(state);
c0c36b94
CW
13344}
13345
25c5b266
DV
13346#undef for_each_intel_crtc_masked
13347
f6e5b160 13348static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13349 .gamma_set = intel_crtc_gamma_set,
74c090b1 13350 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13351 .destroy = intel_crtc_destroy,
13352 .page_flip = intel_crtc_page_flip,
1356837e
MR
13353 .atomic_duplicate_state = intel_crtc_duplicate_state,
13354 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13355};
13356
5358901f
DV
13357static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13358 struct intel_shared_dpll *pll,
13359 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13360{
5358901f 13361 uint32_t val;
ee7b9f93 13362
f458ebbc 13363 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13364 return false;
13365
5358901f 13366 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13367 hw_state->dpll = val;
13368 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13369 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13370
13371 return val & DPLL_VCO_ENABLE;
13372}
13373
15bdd4cf
DV
13374static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13375 struct intel_shared_dpll *pll)
13376{
3e369b76
ACO
13377 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13378 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13379}
13380
e7b903d2
DV
13381static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13382 struct intel_shared_dpll *pll)
13383{
e7b903d2 13384 /* PCH refclock must be enabled first */
89eff4be 13385 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13386
3e369b76 13387 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13388
13389 /* Wait for the clocks to stabilize. */
13390 POSTING_READ(PCH_DPLL(pll->id));
13391 udelay(150);
13392
13393 /* The pixel multiplier can only be updated once the
13394 * DPLL is enabled and the clocks are stable.
13395 *
13396 * So write it again.
13397 */
3e369b76 13398 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13399 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13400 udelay(200);
13401}
13402
13403static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13404 struct intel_shared_dpll *pll)
13405{
13406 struct drm_device *dev = dev_priv->dev;
13407 struct intel_crtc *crtc;
e7b903d2
DV
13408
13409 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13410 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13411 if (intel_crtc_to_shared_dpll(crtc) == pll)
13412 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13413 }
13414
15bdd4cf
DV
13415 I915_WRITE(PCH_DPLL(pll->id), 0);
13416 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13417 udelay(200);
13418}
13419
46edb027
DV
13420static char *ibx_pch_dpll_names[] = {
13421 "PCH DPLL A",
13422 "PCH DPLL B",
13423};
13424
7c74ade1 13425static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13426{
e7b903d2 13427 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13428 int i;
13429
7c74ade1 13430 dev_priv->num_shared_dpll = 2;
ee7b9f93 13431
e72f9fbf 13432 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13433 dev_priv->shared_dplls[i].id = i;
13434 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13435 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13436 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13437 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13438 dev_priv->shared_dplls[i].get_hw_state =
13439 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13440 }
13441}
13442
7c74ade1
DV
13443static void intel_shared_dpll_init(struct drm_device *dev)
13444{
e7b903d2 13445 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13446
b6283055
VS
13447 intel_update_cdclk(dev);
13448
9cd86933
DV
13449 if (HAS_DDI(dev))
13450 intel_ddi_pll_init(dev);
13451 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13452 ibx_pch_dpll_init(dev);
13453 else
13454 dev_priv->num_shared_dpll = 0;
13455
13456 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13457}
13458
6beb8c23
MR
13459/**
13460 * intel_prepare_plane_fb - Prepare fb for usage on plane
13461 * @plane: drm plane to prepare for
13462 * @fb: framebuffer to prepare for presentation
13463 *
13464 * Prepares a framebuffer for usage on a display plane. Generally this
13465 * involves pinning the underlying object and updating the frontbuffer tracking
13466 * bits. Some older platforms need special physical address handling for
13467 * cursor planes.
13468 *
13469 * Returns 0 on success, negative error code on failure.
13470 */
13471int
13472intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13473 struct drm_framebuffer *fb,
13474 const struct drm_plane_state *new_state)
465c120c
MR
13475{
13476 struct drm_device *dev = plane->dev;
6beb8c23 13477 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13478 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13479 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13480 int ret = 0;
465c120c 13481
ea2c67bb 13482 if (!obj)
465c120c
MR
13483 return 0;
13484
6beb8c23 13485 mutex_lock(&dev->struct_mutex);
465c120c 13486
6beb8c23
MR
13487 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13488 INTEL_INFO(dev)->cursor_needs_physical) {
13489 int align = IS_I830(dev) ? 16 * 1024 : 256;
13490 ret = i915_gem_object_attach_phys(obj, align);
13491 if (ret)
13492 DRM_DEBUG_KMS("failed to attach phys object\n");
13493 } else {
91af127f 13494 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13495 }
465c120c 13496
6beb8c23 13497 if (ret == 0)
a9ff8714 13498 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13499
4c34574f 13500 mutex_unlock(&dev->struct_mutex);
465c120c 13501
6beb8c23
MR
13502 return ret;
13503}
13504
38f3ce3a
MR
13505/**
13506 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13507 * @plane: drm plane to clean up for
13508 * @fb: old framebuffer that was on plane
13509 *
13510 * Cleans up a framebuffer that has just been removed from a plane.
13511 */
13512void
13513intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13514 struct drm_framebuffer *fb,
13515 const struct drm_plane_state *old_state)
38f3ce3a
MR
13516{
13517 struct drm_device *dev = plane->dev;
13518 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13519
13520 if (WARN_ON(!obj))
13521 return;
13522
13523 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13524 !INTEL_INFO(dev)->cursor_needs_physical) {
13525 mutex_lock(&dev->struct_mutex);
82bc3b2d 13526 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13527 mutex_unlock(&dev->struct_mutex);
13528 }
465c120c
MR
13529}
13530
6156a456
CK
13531int
13532skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13533{
13534 int max_scale;
13535 struct drm_device *dev;
13536 struct drm_i915_private *dev_priv;
13537 int crtc_clock, cdclk;
13538
13539 if (!intel_crtc || !crtc_state)
13540 return DRM_PLANE_HELPER_NO_SCALING;
13541
13542 dev = intel_crtc->base.dev;
13543 dev_priv = dev->dev_private;
13544 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13545 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13546
13547 if (!crtc_clock || !cdclk)
13548 return DRM_PLANE_HELPER_NO_SCALING;
13549
13550 /*
13551 * skl max scale is lower of:
13552 * close to 3 but not 3, -1 is for that purpose
13553 * or
13554 * cdclk/crtc_clock
13555 */
13556 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13557
13558 return max_scale;
13559}
13560
465c120c 13561static int
3c692a41 13562intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13563 struct intel_crtc_state *crtc_state,
3c692a41
GP
13564 struct intel_plane_state *state)
13565{
2b875c22
MR
13566 struct drm_crtc *crtc = state->base.crtc;
13567 struct drm_framebuffer *fb = state->base.fb;
6156a456 13568 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13569 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13570 bool can_position = false;
465c120c 13571
061e4b8d
ML
13572 /* use scaler when colorkey is not required */
13573 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13574 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13575 min_scale = 1;
13576 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13577 can_position = true;
6156a456 13578 }
d8106366 13579
061e4b8d
ML
13580 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13581 &state->dst, &state->clip,
da20eabd
ML
13582 min_scale, max_scale,
13583 can_position, true,
13584 &state->visible);
14af293f
GP
13585}
13586
13587static void
13588intel_commit_primary_plane(struct drm_plane *plane,
13589 struct intel_plane_state *state)
13590{
2b875c22
MR
13591 struct drm_crtc *crtc = state->base.crtc;
13592 struct drm_framebuffer *fb = state->base.fb;
13593 struct drm_device *dev = plane->dev;
14af293f 13594 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13595 struct intel_crtc *intel_crtc;
14af293f
GP
13596 struct drm_rect *src = &state->src;
13597
ea2c67bb
MR
13598 crtc = crtc ? crtc : plane->crtc;
13599 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13600
13601 plane->fb = fb;
9dc806fc
MR
13602 crtc->x = src->x1 >> 16;
13603 crtc->y = src->y1 >> 16;
ccc759dc 13604
a539205a 13605 if (!crtc->state->active)
302d19ac 13606 return;
465c120c 13607
302d19ac
ML
13608 if (state->visible)
13609 /* FIXME: kill this fastboot hack */
13610 intel_update_pipe_size(intel_crtc);
13611
13612 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
465c120c
MR
13613}
13614
a8ad0d8e
ML
13615static void
13616intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13617 struct drm_crtc *crtc)
a8ad0d8e
ML
13618{
13619 struct drm_device *dev = plane->dev;
13620 struct drm_i915_private *dev_priv = dev->dev_private;
13621
a8ad0d8e
ML
13622 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13623}
13624
613d2b27
ML
13625static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13626 struct drm_crtc_state *old_crtc_state)
3c692a41 13627{
32b7eeec 13628 struct drm_device *dev = crtc->dev;
3c692a41 13629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3c692a41 13630
f015c551 13631 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13632 intel_update_watermarks(crtc);
3c692a41 13633
c34c9ee4 13634 /* Perform vblank evasion around commit operation */
a539205a 13635 if (crtc->state->active)
8f539a83 13636 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
0583236e
ML
13637
13638 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13639 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13640}
13641
613d2b27
ML
13642static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13643 struct drm_crtc_state *old_crtc_state)
32b7eeec 13644{
32b7eeec 13645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13646
8f539a83
ML
13647 if (crtc->state->active)
13648 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
3c692a41
GP
13649}
13650
cf4c7c12 13651/**
4a3b8769
MR
13652 * intel_plane_destroy - destroy a plane
13653 * @plane: plane to destroy
cf4c7c12 13654 *
4a3b8769
MR
13655 * Common destruction function for all types of planes (primary, cursor,
13656 * sprite).
cf4c7c12 13657 */
4a3b8769 13658void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13659{
13660 struct intel_plane *intel_plane = to_intel_plane(plane);
13661 drm_plane_cleanup(plane);
13662 kfree(intel_plane);
13663}
13664
65a3fea0 13665const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13666 .update_plane = drm_atomic_helper_update_plane,
13667 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13668 .destroy = intel_plane_destroy,
c196e1d6 13669 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13670 .atomic_get_property = intel_plane_atomic_get_property,
13671 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13672 .atomic_duplicate_state = intel_plane_duplicate_state,
13673 .atomic_destroy_state = intel_plane_destroy_state,
13674
465c120c
MR
13675};
13676
13677static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13678 int pipe)
13679{
13680 struct intel_plane *primary;
8e7d688b 13681 struct intel_plane_state *state;
465c120c
MR
13682 const uint32_t *intel_primary_formats;
13683 int num_formats;
13684
13685 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13686 if (primary == NULL)
13687 return NULL;
13688
8e7d688b
MR
13689 state = intel_create_plane_state(&primary->base);
13690 if (!state) {
ea2c67bb
MR
13691 kfree(primary);
13692 return NULL;
13693 }
8e7d688b 13694 primary->base.state = &state->base;
ea2c67bb 13695
465c120c
MR
13696 primary->can_scale = false;
13697 primary->max_downscale = 1;
6156a456
CK
13698 if (INTEL_INFO(dev)->gen >= 9) {
13699 primary->can_scale = true;
af99ceda 13700 state->scaler_id = -1;
6156a456 13701 }
465c120c
MR
13702 primary->pipe = pipe;
13703 primary->plane = pipe;
a9ff8714 13704 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13705 primary->check_plane = intel_check_primary_plane;
13706 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13707 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13708 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13709 primary->plane = !pipe;
13710
6c0fd451
DL
13711 if (INTEL_INFO(dev)->gen >= 9) {
13712 intel_primary_formats = skl_primary_formats;
13713 num_formats = ARRAY_SIZE(skl_primary_formats);
13714 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13715 intel_primary_formats = i965_primary_formats;
13716 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13717 } else {
13718 intel_primary_formats = i8xx_primary_formats;
13719 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13720 }
13721
13722 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13723 &intel_plane_funcs,
465c120c
MR
13724 intel_primary_formats, num_formats,
13725 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13726
3b7a5119
SJ
13727 if (INTEL_INFO(dev)->gen >= 4)
13728 intel_create_rotation_property(dev, primary);
48404c1e 13729
ea2c67bb
MR
13730 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13731
465c120c
MR
13732 return &primary->base;
13733}
13734
3b7a5119
SJ
13735void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13736{
13737 if (!dev->mode_config.rotation_property) {
13738 unsigned long flags = BIT(DRM_ROTATE_0) |
13739 BIT(DRM_ROTATE_180);
13740
13741 if (INTEL_INFO(dev)->gen >= 9)
13742 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13743
13744 dev->mode_config.rotation_property =
13745 drm_mode_create_rotation_property(dev, flags);
13746 }
13747 if (dev->mode_config.rotation_property)
13748 drm_object_attach_property(&plane->base.base,
13749 dev->mode_config.rotation_property,
13750 plane->base.state->rotation);
13751}
13752
3d7d6510 13753static int
852e787c 13754intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13755 struct intel_crtc_state *crtc_state,
852e787c 13756 struct intel_plane_state *state)
3d7d6510 13757{
061e4b8d 13758 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13759 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13760 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13761 unsigned stride;
13762 int ret;
3d7d6510 13763
061e4b8d
ML
13764 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13765 &state->dst, &state->clip,
3d7d6510
MR
13766 DRM_PLANE_HELPER_NO_SCALING,
13767 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13768 true, true, &state->visible);
757f9a3e
GP
13769 if (ret)
13770 return ret;
13771
757f9a3e
GP
13772 /* if we want to turn off the cursor ignore width and height */
13773 if (!obj)
da20eabd 13774 return 0;
757f9a3e 13775
757f9a3e 13776 /* Check for which cursor types we support */
061e4b8d 13777 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13778 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13779 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13780 return -EINVAL;
13781 }
13782
ea2c67bb
MR
13783 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13784 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13785 DRM_DEBUG_KMS("buffer is too small\n");
13786 return -ENOMEM;
13787 }
13788
3a656b54 13789 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13790 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13791 return -EINVAL;
32b7eeec
MR
13792 }
13793
da20eabd 13794 return 0;
852e787c 13795}
3d7d6510 13796
a8ad0d8e
ML
13797static void
13798intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13799 struct drm_crtc *crtc)
a8ad0d8e 13800{
a8ad0d8e
ML
13801 intel_crtc_update_cursor(crtc, false);
13802}
13803
f4a2cf29 13804static void
852e787c
GP
13805intel_commit_cursor_plane(struct drm_plane *plane,
13806 struct intel_plane_state *state)
13807{
2b875c22 13808 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13809 struct drm_device *dev = plane->dev;
13810 struct intel_crtc *intel_crtc;
2b875c22 13811 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13812 uint32_t addr;
852e787c 13813
ea2c67bb
MR
13814 crtc = crtc ? crtc : plane->crtc;
13815 intel_crtc = to_intel_crtc(crtc);
13816
2b875c22 13817 plane->fb = state->base.fb;
ea2c67bb
MR
13818 crtc->cursor_x = state->base.crtc_x;
13819 crtc->cursor_y = state->base.crtc_y;
13820
a912f12f
GP
13821 if (intel_crtc->cursor_bo == obj)
13822 goto update;
4ed91096 13823
f4a2cf29 13824 if (!obj)
a912f12f 13825 addr = 0;
f4a2cf29 13826 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13827 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13828 else
a912f12f 13829 addr = obj->phys_handle->busaddr;
852e787c 13830
a912f12f
GP
13831 intel_crtc->cursor_addr = addr;
13832 intel_crtc->cursor_bo = obj;
852e787c 13833
302d19ac 13834update:
a539205a 13835 if (crtc->state->active)
a912f12f 13836 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13837}
13838
3d7d6510
MR
13839static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13840 int pipe)
13841{
13842 struct intel_plane *cursor;
8e7d688b 13843 struct intel_plane_state *state;
3d7d6510
MR
13844
13845 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13846 if (cursor == NULL)
13847 return NULL;
13848
8e7d688b
MR
13849 state = intel_create_plane_state(&cursor->base);
13850 if (!state) {
ea2c67bb
MR
13851 kfree(cursor);
13852 return NULL;
13853 }
8e7d688b 13854 cursor->base.state = &state->base;
ea2c67bb 13855
3d7d6510
MR
13856 cursor->can_scale = false;
13857 cursor->max_downscale = 1;
13858 cursor->pipe = pipe;
13859 cursor->plane = pipe;
a9ff8714 13860 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13861 cursor->check_plane = intel_check_cursor_plane;
13862 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13863 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13864
13865 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13866 &intel_plane_funcs,
3d7d6510
MR
13867 intel_cursor_formats,
13868 ARRAY_SIZE(intel_cursor_formats),
13869 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13870
13871 if (INTEL_INFO(dev)->gen >= 4) {
13872 if (!dev->mode_config.rotation_property)
13873 dev->mode_config.rotation_property =
13874 drm_mode_create_rotation_property(dev,
13875 BIT(DRM_ROTATE_0) |
13876 BIT(DRM_ROTATE_180));
13877 if (dev->mode_config.rotation_property)
13878 drm_object_attach_property(&cursor->base.base,
13879 dev->mode_config.rotation_property,
8e7d688b 13880 state->base.rotation);
4398ad45
VS
13881 }
13882
af99ceda
CK
13883 if (INTEL_INFO(dev)->gen >=9)
13884 state->scaler_id = -1;
13885
ea2c67bb
MR
13886 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13887
3d7d6510
MR
13888 return &cursor->base;
13889}
13890
549e2bfb
CK
13891static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13892 struct intel_crtc_state *crtc_state)
13893{
13894 int i;
13895 struct intel_scaler *intel_scaler;
13896 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13897
13898 for (i = 0; i < intel_crtc->num_scalers; i++) {
13899 intel_scaler = &scaler_state->scalers[i];
13900 intel_scaler->in_use = 0;
549e2bfb
CK
13901 intel_scaler->mode = PS_SCALER_MODE_DYN;
13902 }
13903
13904 scaler_state->scaler_id = -1;
13905}
13906
b358d0a6 13907static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13908{
fbee40df 13909 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13910 struct intel_crtc *intel_crtc;
f5de6e07 13911 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13912 struct drm_plane *primary = NULL;
13913 struct drm_plane *cursor = NULL;
465c120c 13914 int i, ret;
79e53945 13915
955382f3 13916 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13917 if (intel_crtc == NULL)
13918 return;
13919
f5de6e07
ACO
13920 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13921 if (!crtc_state)
13922 goto fail;
550acefd
ACO
13923 intel_crtc->config = crtc_state;
13924 intel_crtc->base.state = &crtc_state->base;
07878248 13925 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13926
549e2bfb
CK
13927 /* initialize shared scalers */
13928 if (INTEL_INFO(dev)->gen >= 9) {
13929 if (pipe == PIPE_C)
13930 intel_crtc->num_scalers = 1;
13931 else
13932 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13933
13934 skl_init_scalers(dev, intel_crtc, crtc_state);
13935 }
13936
465c120c 13937 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13938 if (!primary)
13939 goto fail;
13940
13941 cursor = intel_cursor_plane_create(dev, pipe);
13942 if (!cursor)
13943 goto fail;
13944
465c120c 13945 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13946 cursor, &intel_crtc_funcs);
13947 if (ret)
13948 goto fail;
79e53945
JB
13949
13950 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13951 for (i = 0; i < 256; i++) {
13952 intel_crtc->lut_r[i] = i;
13953 intel_crtc->lut_g[i] = i;
13954 intel_crtc->lut_b[i] = i;
13955 }
13956
1f1c2e24
VS
13957 /*
13958 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13959 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13960 */
80824003
JB
13961 intel_crtc->pipe = pipe;
13962 intel_crtc->plane = pipe;
3a77c4c4 13963 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13964 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13965 intel_crtc->plane = !pipe;
80824003
JB
13966 }
13967
4b0e333e
CW
13968 intel_crtc->cursor_base = ~0;
13969 intel_crtc->cursor_cntl = ~0;
dc41c154 13970 intel_crtc->cursor_size = ~0;
8d7849db 13971
852eb00d
VS
13972 intel_crtc->wm.cxsr_allowed = true;
13973
22fd0fab
JB
13974 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13975 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13976 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13977 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13978
79e53945 13979 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13980
13981 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13982 return;
13983
13984fail:
13985 if (primary)
13986 drm_plane_cleanup(primary);
13987 if (cursor)
13988 drm_plane_cleanup(cursor);
f5de6e07 13989 kfree(crtc_state);
3d7d6510 13990 kfree(intel_crtc);
79e53945
JB
13991}
13992
752aa88a
JB
13993enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13994{
13995 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13996 struct drm_device *dev = connector->base.dev;
752aa88a 13997
51fd371b 13998 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13999
d3babd3f 14000 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14001 return INVALID_PIPE;
14002
14003 return to_intel_crtc(encoder->crtc)->pipe;
14004}
14005
08d7b3d1 14006int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14007 struct drm_file *file)
08d7b3d1 14008{
08d7b3d1 14009 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14010 struct drm_crtc *drmmode_crtc;
c05422d5 14011 struct intel_crtc *crtc;
08d7b3d1 14012
7707e653 14013 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14014
7707e653 14015 if (!drmmode_crtc) {
08d7b3d1 14016 DRM_ERROR("no such CRTC id\n");
3f2c2057 14017 return -ENOENT;
08d7b3d1
CW
14018 }
14019
7707e653 14020 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14021 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14022
c05422d5 14023 return 0;
08d7b3d1
CW
14024}
14025
66a9278e 14026static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14027{
66a9278e
DV
14028 struct drm_device *dev = encoder->base.dev;
14029 struct intel_encoder *source_encoder;
79e53945 14030 int index_mask = 0;
79e53945
JB
14031 int entry = 0;
14032
b2784e15 14033 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14034 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14035 index_mask |= (1 << entry);
14036
79e53945
JB
14037 entry++;
14038 }
4ef69c7a 14039
79e53945
JB
14040 return index_mask;
14041}
14042
4d302442
CW
14043static bool has_edp_a(struct drm_device *dev)
14044{
14045 struct drm_i915_private *dev_priv = dev->dev_private;
14046
14047 if (!IS_MOBILE(dev))
14048 return false;
14049
14050 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14051 return false;
14052
e3589908 14053 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14054 return false;
14055
14056 return true;
14057}
14058
84b4e042
JB
14059static bool intel_crt_present(struct drm_device *dev)
14060{
14061 struct drm_i915_private *dev_priv = dev->dev_private;
14062
884497ed
DL
14063 if (INTEL_INFO(dev)->gen >= 9)
14064 return false;
14065
cf404ce4 14066 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14067 return false;
14068
14069 if (IS_CHERRYVIEW(dev))
14070 return false;
14071
14072 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14073 return false;
14074
14075 return true;
14076}
14077
79e53945
JB
14078static void intel_setup_outputs(struct drm_device *dev)
14079{
725e30ad 14080 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14081 struct intel_encoder *encoder;
cb0953d7 14082 bool dpd_is_edp = false;
79e53945 14083
c9093354 14084 intel_lvds_init(dev);
79e53945 14085
84b4e042 14086 if (intel_crt_present(dev))
79935fca 14087 intel_crt_init(dev);
cb0953d7 14088
c776eb2e
VK
14089 if (IS_BROXTON(dev)) {
14090 /*
14091 * FIXME: Broxton doesn't support port detection via the
14092 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14093 * detect the ports.
14094 */
14095 intel_ddi_init(dev, PORT_A);
14096 intel_ddi_init(dev, PORT_B);
14097 intel_ddi_init(dev, PORT_C);
14098 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14099 int found;
14100
de31facd
JB
14101 /*
14102 * Haswell uses DDI functions to detect digital outputs.
14103 * On SKL pre-D0 the strap isn't connected, so we assume
14104 * it's there.
14105 */
0e72a5b5 14106 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
14107 /* WaIgnoreDDIAStrap: skl */
14108 if (found ||
14109 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
14110 intel_ddi_init(dev, PORT_A);
14111
14112 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14113 * register */
14114 found = I915_READ(SFUSE_STRAP);
14115
14116 if (found & SFUSE_STRAP_DDIB_DETECTED)
14117 intel_ddi_init(dev, PORT_B);
14118 if (found & SFUSE_STRAP_DDIC_DETECTED)
14119 intel_ddi_init(dev, PORT_C);
14120 if (found & SFUSE_STRAP_DDID_DETECTED)
14121 intel_ddi_init(dev, PORT_D);
14122 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14123 int found;
5d8a7752 14124 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14125
14126 if (has_edp_a(dev))
14127 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14128
dc0fa718 14129 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14130 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14131 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14132 if (!found)
e2debe91 14133 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14134 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14135 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14136 }
14137
dc0fa718 14138 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14139 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14140
dc0fa718 14141 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14142 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14143
5eb08b69 14144 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14145 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14146
270b3042 14147 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14148 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14149 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14150 /*
14151 * The DP_DETECTED bit is the latched state of the DDC
14152 * SDA pin at boot. However since eDP doesn't require DDC
14153 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14154 * eDP ports may have been muxed to an alternate function.
14155 * Thus we can't rely on the DP_DETECTED bit alone to detect
14156 * eDP ports. Consult the VBT as well as DP_DETECTED to
14157 * detect eDP ports.
14158 */
d2182a66
VS
14159 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14160 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14161 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14162 PORT_B);
e17ac6db
VS
14163 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14164 intel_dp_is_edp(dev, PORT_B))
14165 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14166
d2182a66
VS
14167 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14168 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14169 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14170 PORT_C);
e17ac6db
VS
14171 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14172 intel_dp_is_edp(dev, PORT_C))
14173 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14174
9418c1f1 14175 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14176 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14177 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14178 PORT_D);
e17ac6db
VS
14179 /* eDP not supported on port D, so don't check VBT */
14180 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14181 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14182 }
14183
3cfca973 14184 intel_dsi_init(dev);
09da55dc 14185 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14186 bool found = false;
7d57382e 14187
e2debe91 14188 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14189 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14190 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14191 if (!found && IS_G4X(dev)) {
b01f2c3a 14192 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14193 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14194 }
27185ae1 14195
3fec3d2f 14196 if (!found && IS_G4X(dev))
ab9d7c30 14197 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14198 }
13520b05
KH
14199
14200 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14201
e2debe91 14202 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14203 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14204 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14205 }
27185ae1 14206
e2debe91 14207 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14208
3fec3d2f 14209 if (IS_G4X(dev)) {
b01f2c3a 14210 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14211 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14212 }
3fec3d2f 14213 if (IS_G4X(dev))
ab9d7c30 14214 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14215 }
27185ae1 14216
3fec3d2f 14217 if (IS_G4X(dev) &&
e7281eab 14218 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14219 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14220 } else if (IS_GEN2(dev))
79e53945
JB
14221 intel_dvo_init(dev);
14222
103a196f 14223 if (SUPPORTS_TV(dev))
79e53945
JB
14224 intel_tv_init(dev);
14225
0bc12bcb 14226 intel_psr_init(dev);
7c8f8a70 14227
b2784e15 14228 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14229 encoder->base.possible_crtcs = encoder->crtc_mask;
14230 encoder->base.possible_clones =
66a9278e 14231 intel_encoder_clones(encoder);
79e53945 14232 }
47356eb6 14233
dde86e2d 14234 intel_init_pch_refclk(dev);
270b3042
DV
14235
14236 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14237}
14238
14239static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14240{
60a5ca01 14241 struct drm_device *dev = fb->dev;
79e53945 14242 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14243
ef2d633e 14244 drm_framebuffer_cleanup(fb);
60a5ca01 14245 mutex_lock(&dev->struct_mutex);
ef2d633e 14246 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14247 drm_gem_object_unreference(&intel_fb->obj->base);
14248 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14249 kfree(intel_fb);
14250}
14251
14252static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14253 struct drm_file *file,
79e53945
JB
14254 unsigned int *handle)
14255{
14256 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14257 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14258
05394f39 14259 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14260}
14261
86c98588
RV
14262static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14263 struct drm_file *file,
14264 unsigned flags, unsigned color,
14265 struct drm_clip_rect *clips,
14266 unsigned num_clips)
14267{
14268 struct drm_device *dev = fb->dev;
14269 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14270 struct drm_i915_gem_object *obj = intel_fb->obj;
14271
14272 mutex_lock(&dev->struct_mutex);
74b4ea1e 14273 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14274 mutex_unlock(&dev->struct_mutex);
14275
14276 return 0;
14277}
14278
79e53945
JB
14279static const struct drm_framebuffer_funcs intel_fb_funcs = {
14280 .destroy = intel_user_framebuffer_destroy,
14281 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14282 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14283};
14284
b321803d
DL
14285static
14286u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14287 uint32_t pixel_format)
14288{
14289 u32 gen = INTEL_INFO(dev)->gen;
14290
14291 if (gen >= 9) {
14292 /* "The stride in bytes must not exceed the of the size of 8K
14293 * pixels and 32K bytes."
14294 */
14295 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14296 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14297 return 32*1024;
14298 } else if (gen >= 4) {
14299 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14300 return 16*1024;
14301 else
14302 return 32*1024;
14303 } else if (gen >= 3) {
14304 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14305 return 8*1024;
14306 else
14307 return 16*1024;
14308 } else {
14309 /* XXX DSPC is limited to 4k tiled */
14310 return 8*1024;
14311 }
14312}
14313
b5ea642a
DV
14314static int intel_framebuffer_init(struct drm_device *dev,
14315 struct intel_framebuffer *intel_fb,
14316 struct drm_mode_fb_cmd2 *mode_cmd,
14317 struct drm_i915_gem_object *obj)
79e53945 14318{
6761dd31 14319 unsigned int aligned_height;
79e53945 14320 int ret;
b321803d 14321 u32 pitch_limit, stride_alignment;
79e53945 14322
dd4916c5
DV
14323 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14324
2a80eada
DV
14325 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14326 /* Enforce that fb modifier and tiling mode match, but only for
14327 * X-tiled. This is needed for FBC. */
14328 if (!!(obj->tiling_mode == I915_TILING_X) !=
14329 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14330 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14331 return -EINVAL;
14332 }
14333 } else {
14334 if (obj->tiling_mode == I915_TILING_X)
14335 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14336 else if (obj->tiling_mode == I915_TILING_Y) {
14337 DRM_DEBUG("No Y tiling for legacy addfb\n");
14338 return -EINVAL;
14339 }
14340 }
14341
9a8f0a12
TU
14342 /* Passed in modifier sanity checking. */
14343 switch (mode_cmd->modifier[0]) {
14344 case I915_FORMAT_MOD_Y_TILED:
14345 case I915_FORMAT_MOD_Yf_TILED:
14346 if (INTEL_INFO(dev)->gen < 9) {
14347 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14348 mode_cmd->modifier[0]);
14349 return -EINVAL;
14350 }
14351 case DRM_FORMAT_MOD_NONE:
14352 case I915_FORMAT_MOD_X_TILED:
14353 break;
14354 default:
c0f40428
JB
14355 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14356 mode_cmd->modifier[0]);
57cd6508 14357 return -EINVAL;
c16ed4be 14358 }
57cd6508 14359
b321803d
DL
14360 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14361 mode_cmd->pixel_format);
14362 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14363 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14364 mode_cmd->pitches[0], stride_alignment);
57cd6508 14365 return -EINVAL;
c16ed4be 14366 }
57cd6508 14367
b321803d
DL
14368 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14369 mode_cmd->pixel_format);
a35cdaa0 14370 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14371 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14372 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14373 "tiled" : "linear",
a35cdaa0 14374 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14375 return -EINVAL;
c16ed4be 14376 }
5d7bd705 14377
2a80eada 14378 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14379 mode_cmd->pitches[0] != obj->stride) {
14380 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14381 mode_cmd->pitches[0], obj->stride);
5d7bd705 14382 return -EINVAL;
c16ed4be 14383 }
5d7bd705 14384
57779d06 14385 /* Reject formats not supported by any plane early. */
308e5bcb 14386 switch (mode_cmd->pixel_format) {
57779d06 14387 case DRM_FORMAT_C8:
04b3924d
VS
14388 case DRM_FORMAT_RGB565:
14389 case DRM_FORMAT_XRGB8888:
14390 case DRM_FORMAT_ARGB8888:
57779d06
VS
14391 break;
14392 case DRM_FORMAT_XRGB1555:
c16ed4be 14393 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14394 DRM_DEBUG("unsupported pixel format: %s\n",
14395 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14396 return -EINVAL;
c16ed4be 14397 }
57779d06 14398 break;
57779d06 14399 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14400 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14401 DRM_DEBUG("unsupported pixel format: %s\n",
14402 drm_get_format_name(mode_cmd->pixel_format));
14403 return -EINVAL;
14404 }
14405 break;
14406 case DRM_FORMAT_XBGR8888:
04b3924d 14407 case DRM_FORMAT_XRGB2101010:
57779d06 14408 case DRM_FORMAT_XBGR2101010:
c16ed4be 14409 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14410 DRM_DEBUG("unsupported pixel format: %s\n",
14411 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14412 return -EINVAL;
c16ed4be 14413 }
b5626747 14414 break;
7531208b
DL
14415 case DRM_FORMAT_ABGR2101010:
14416 if (!IS_VALLEYVIEW(dev)) {
14417 DRM_DEBUG("unsupported pixel format: %s\n",
14418 drm_get_format_name(mode_cmd->pixel_format));
14419 return -EINVAL;
14420 }
14421 break;
04b3924d
VS
14422 case DRM_FORMAT_YUYV:
14423 case DRM_FORMAT_UYVY:
14424 case DRM_FORMAT_YVYU:
14425 case DRM_FORMAT_VYUY:
c16ed4be 14426 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14427 DRM_DEBUG("unsupported pixel format: %s\n",
14428 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14429 return -EINVAL;
c16ed4be 14430 }
57cd6508
CW
14431 break;
14432 default:
4ee62c76
VS
14433 DRM_DEBUG("unsupported pixel format: %s\n",
14434 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14435 return -EINVAL;
14436 }
14437
90f9a336
VS
14438 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14439 if (mode_cmd->offsets[0] != 0)
14440 return -EINVAL;
14441
ec2c981e 14442 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14443 mode_cmd->pixel_format,
14444 mode_cmd->modifier[0]);
53155c0a
DV
14445 /* FIXME drm helper for size checks (especially planar formats)? */
14446 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14447 return -EINVAL;
14448
c7d73f6a
DV
14449 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14450 intel_fb->obj = obj;
80075d49 14451 intel_fb->obj->framebuffer_references++;
c7d73f6a 14452
79e53945
JB
14453 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14454 if (ret) {
14455 DRM_ERROR("framebuffer init failed %d\n", ret);
14456 return ret;
14457 }
14458
79e53945
JB
14459 return 0;
14460}
14461
79e53945
JB
14462static struct drm_framebuffer *
14463intel_user_framebuffer_create(struct drm_device *dev,
14464 struct drm_file *filp,
308e5bcb 14465 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14466{
05394f39 14467 struct drm_i915_gem_object *obj;
79e53945 14468
308e5bcb
JB
14469 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14470 mode_cmd->handles[0]));
c8725226 14471 if (&obj->base == NULL)
cce13ff7 14472 return ERR_PTR(-ENOENT);
79e53945 14473
d2dff872 14474 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14475}
14476
4520f53a 14477#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 14478static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14479{
14480}
14481#endif
14482
79e53945 14483static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14484 .fb_create = intel_user_framebuffer_create,
0632fef6 14485 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14486 .atomic_check = intel_atomic_check,
14487 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14488 .atomic_state_alloc = intel_atomic_state_alloc,
14489 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14490};
14491
e70236a8
JB
14492/* Set up chip specific display functions */
14493static void intel_init_display(struct drm_device *dev)
14494{
14495 struct drm_i915_private *dev_priv = dev->dev_private;
14496
ee9300bb
DV
14497 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14498 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14499 else if (IS_CHERRYVIEW(dev))
14500 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14501 else if (IS_VALLEYVIEW(dev))
14502 dev_priv->display.find_dpll = vlv_find_best_dpll;
14503 else if (IS_PINEVIEW(dev))
14504 dev_priv->display.find_dpll = pnv_find_best_dpll;
14505 else
14506 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14507
bc8d7dff
DL
14508 if (INTEL_INFO(dev)->gen >= 9) {
14509 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14510 dev_priv->display.get_initial_plane_config =
14511 skylake_get_initial_plane_config;
bc8d7dff
DL
14512 dev_priv->display.crtc_compute_clock =
14513 haswell_crtc_compute_clock;
14514 dev_priv->display.crtc_enable = haswell_crtc_enable;
14515 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14516 dev_priv->display.update_primary_plane =
14517 skylake_update_primary_plane;
14518 } else if (HAS_DDI(dev)) {
0e8ffe1b 14519 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14520 dev_priv->display.get_initial_plane_config =
14521 ironlake_get_initial_plane_config;
797d0259
ACO
14522 dev_priv->display.crtc_compute_clock =
14523 haswell_crtc_compute_clock;
4f771f10
PZ
14524 dev_priv->display.crtc_enable = haswell_crtc_enable;
14525 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14526 dev_priv->display.update_primary_plane =
14527 ironlake_update_primary_plane;
09b4ddf9 14528 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14529 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14530 dev_priv->display.get_initial_plane_config =
14531 ironlake_get_initial_plane_config;
3fb37703
ACO
14532 dev_priv->display.crtc_compute_clock =
14533 ironlake_crtc_compute_clock;
76e5a89c
DV
14534 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14535 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14536 dev_priv->display.update_primary_plane =
14537 ironlake_update_primary_plane;
89b667f8
JB
14538 } else if (IS_VALLEYVIEW(dev)) {
14539 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14540 dev_priv->display.get_initial_plane_config =
14541 i9xx_get_initial_plane_config;
d6dfee7a 14542 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14543 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14544 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14545 dev_priv->display.update_primary_plane =
14546 i9xx_update_primary_plane;
f564048e 14547 } else {
0e8ffe1b 14548 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14549 dev_priv->display.get_initial_plane_config =
14550 i9xx_get_initial_plane_config;
d6dfee7a 14551 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14552 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14553 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14554 dev_priv->display.update_primary_plane =
14555 i9xx_update_primary_plane;
f564048e 14556 }
e70236a8 14557
e70236a8 14558 /* Returns the core display clock speed */
1652d19e
VS
14559 if (IS_SKYLAKE(dev))
14560 dev_priv->display.get_display_clock_speed =
14561 skylake_get_display_clock_speed;
acd3f3d3
BP
14562 else if (IS_BROXTON(dev))
14563 dev_priv->display.get_display_clock_speed =
14564 broxton_get_display_clock_speed;
1652d19e
VS
14565 else if (IS_BROADWELL(dev))
14566 dev_priv->display.get_display_clock_speed =
14567 broadwell_get_display_clock_speed;
14568 else if (IS_HASWELL(dev))
14569 dev_priv->display.get_display_clock_speed =
14570 haswell_get_display_clock_speed;
14571 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14572 dev_priv->display.get_display_clock_speed =
14573 valleyview_get_display_clock_speed;
b37a6434
VS
14574 else if (IS_GEN5(dev))
14575 dev_priv->display.get_display_clock_speed =
14576 ilk_get_display_clock_speed;
a7c66cd8 14577 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14578 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14579 dev_priv->display.get_display_clock_speed =
14580 i945_get_display_clock_speed;
34edce2f
VS
14581 else if (IS_GM45(dev))
14582 dev_priv->display.get_display_clock_speed =
14583 gm45_get_display_clock_speed;
14584 else if (IS_CRESTLINE(dev))
14585 dev_priv->display.get_display_clock_speed =
14586 i965gm_get_display_clock_speed;
14587 else if (IS_PINEVIEW(dev))
14588 dev_priv->display.get_display_clock_speed =
14589 pnv_get_display_clock_speed;
14590 else if (IS_G33(dev) || IS_G4X(dev))
14591 dev_priv->display.get_display_clock_speed =
14592 g33_get_display_clock_speed;
e70236a8
JB
14593 else if (IS_I915G(dev))
14594 dev_priv->display.get_display_clock_speed =
14595 i915_get_display_clock_speed;
257a7ffc 14596 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14597 dev_priv->display.get_display_clock_speed =
14598 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14599 else if (IS_PINEVIEW(dev))
14600 dev_priv->display.get_display_clock_speed =
14601 pnv_get_display_clock_speed;
e70236a8
JB
14602 else if (IS_I915GM(dev))
14603 dev_priv->display.get_display_clock_speed =
14604 i915gm_get_display_clock_speed;
14605 else if (IS_I865G(dev))
14606 dev_priv->display.get_display_clock_speed =
14607 i865_get_display_clock_speed;
f0f8a9ce 14608 else if (IS_I85X(dev))
e70236a8 14609 dev_priv->display.get_display_clock_speed =
1b1d2716 14610 i85x_get_display_clock_speed;
623e01e5
VS
14611 else { /* 830 */
14612 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14613 dev_priv->display.get_display_clock_speed =
14614 i830_get_display_clock_speed;
623e01e5 14615 }
e70236a8 14616
7c10a2b5 14617 if (IS_GEN5(dev)) {
3bb11b53 14618 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14619 } else if (IS_GEN6(dev)) {
14620 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14621 } else if (IS_IVYBRIDGE(dev)) {
14622 /* FIXME: detect B0+ stepping and use auto training */
14623 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14624 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14625 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14626 if (IS_BROADWELL(dev)) {
14627 dev_priv->display.modeset_commit_cdclk =
14628 broadwell_modeset_commit_cdclk;
14629 dev_priv->display.modeset_calc_cdclk =
14630 broadwell_modeset_calc_cdclk;
14631 }
30a970c6 14632 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14633 dev_priv->display.modeset_commit_cdclk =
14634 valleyview_modeset_commit_cdclk;
14635 dev_priv->display.modeset_calc_cdclk =
14636 valleyview_modeset_calc_cdclk;
f8437dd1 14637 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14638 dev_priv->display.modeset_commit_cdclk =
14639 broxton_modeset_commit_cdclk;
14640 dev_priv->display.modeset_calc_cdclk =
14641 broxton_modeset_calc_cdclk;
e70236a8 14642 }
8c9f3aaf 14643
8c9f3aaf
JB
14644 switch (INTEL_INFO(dev)->gen) {
14645 case 2:
14646 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14647 break;
14648
14649 case 3:
14650 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14651 break;
14652
14653 case 4:
14654 case 5:
14655 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14656 break;
14657
14658 case 6:
14659 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14660 break;
7c9017e5 14661 case 7:
4e0bbc31 14662 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14663 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14664 break;
830c81db 14665 case 9:
ba343e02
TU
14666 /* Drop through - unsupported since execlist only. */
14667 default:
14668 /* Default just returns -ENODEV to indicate unsupported */
14669 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14670 }
7bd688cd
JN
14671
14672 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14673
14674 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14675}
14676
b690e96c
JB
14677/*
14678 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14679 * resume, or other times. This quirk makes sure that's the case for
14680 * affected systems.
14681 */
0206e353 14682static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14683{
14684 struct drm_i915_private *dev_priv = dev->dev_private;
14685
14686 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14687 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14688}
14689
b6b5d049
VS
14690static void quirk_pipeb_force(struct drm_device *dev)
14691{
14692 struct drm_i915_private *dev_priv = dev->dev_private;
14693
14694 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14695 DRM_INFO("applying pipe b force quirk\n");
14696}
14697
435793df
KP
14698/*
14699 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14700 */
14701static void quirk_ssc_force_disable(struct drm_device *dev)
14702{
14703 struct drm_i915_private *dev_priv = dev->dev_private;
14704 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14705 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14706}
14707
4dca20ef 14708/*
5a15ab5b
CE
14709 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14710 * brightness value
4dca20ef
CE
14711 */
14712static void quirk_invert_brightness(struct drm_device *dev)
14713{
14714 struct drm_i915_private *dev_priv = dev->dev_private;
14715 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14716 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14717}
14718
9c72cc6f
SD
14719/* Some VBT's incorrectly indicate no backlight is present */
14720static void quirk_backlight_present(struct drm_device *dev)
14721{
14722 struct drm_i915_private *dev_priv = dev->dev_private;
14723 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14724 DRM_INFO("applying backlight present quirk\n");
14725}
14726
b690e96c
JB
14727struct intel_quirk {
14728 int device;
14729 int subsystem_vendor;
14730 int subsystem_device;
14731 void (*hook)(struct drm_device *dev);
14732};
14733
5f85f176
EE
14734/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14735struct intel_dmi_quirk {
14736 void (*hook)(struct drm_device *dev);
14737 const struct dmi_system_id (*dmi_id_list)[];
14738};
14739
14740static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14741{
14742 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14743 return 1;
14744}
14745
14746static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14747 {
14748 .dmi_id_list = &(const struct dmi_system_id[]) {
14749 {
14750 .callback = intel_dmi_reverse_brightness,
14751 .ident = "NCR Corporation",
14752 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14753 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14754 },
14755 },
14756 { } /* terminating entry */
14757 },
14758 .hook = quirk_invert_brightness,
14759 },
14760};
14761
c43b5634 14762static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14763 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14764 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14765
b690e96c
JB
14766 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14767 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14768
5f080c0f
VS
14769 /* 830 needs to leave pipe A & dpll A up */
14770 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14771
b6b5d049
VS
14772 /* 830 needs to leave pipe B & dpll B up */
14773 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14774
435793df
KP
14775 /* Lenovo U160 cannot use SSC on LVDS */
14776 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14777
14778 /* Sony Vaio Y cannot use SSC on LVDS */
14779 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14780
be505f64
AH
14781 /* Acer Aspire 5734Z must invert backlight brightness */
14782 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14783
14784 /* Acer/eMachines G725 */
14785 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14786
14787 /* Acer/eMachines e725 */
14788 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14789
14790 /* Acer/Packard Bell NCL20 */
14791 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14792
14793 /* Acer Aspire 4736Z */
14794 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14795
14796 /* Acer Aspire 5336 */
14797 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14798
14799 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14800 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14801
dfb3d47b
SD
14802 /* Acer C720 Chromebook (Core i3 4005U) */
14803 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14804
b2a9601c 14805 /* Apple Macbook 2,1 (Core 2 T7400) */
14806 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14807
d4967d8c
SD
14808 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14809 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14810
14811 /* HP Chromebook 14 (Celeron 2955U) */
14812 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14813
14814 /* Dell Chromebook 11 */
14815 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14816};
14817
14818static void intel_init_quirks(struct drm_device *dev)
14819{
14820 struct pci_dev *d = dev->pdev;
14821 int i;
14822
14823 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14824 struct intel_quirk *q = &intel_quirks[i];
14825
14826 if (d->device == q->device &&
14827 (d->subsystem_vendor == q->subsystem_vendor ||
14828 q->subsystem_vendor == PCI_ANY_ID) &&
14829 (d->subsystem_device == q->subsystem_device ||
14830 q->subsystem_device == PCI_ANY_ID))
14831 q->hook(dev);
14832 }
5f85f176
EE
14833 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14834 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14835 intel_dmi_quirks[i].hook(dev);
14836 }
b690e96c
JB
14837}
14838
9cce37f4
JB
14839/* Disable the VGA plane that we never use */
14840static void i915_disable_vga(struct drm_device *dev)
14841{
14842 struct drm_i915_private *dev_priv = dev->dev_private;
14843 u8 sr1;
766aa1c4 14844 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14845
2b37c616 14846 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14847 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14848 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14849 sr1 = inb(VGA_SR_DATA);
14850 outb(sr1 | 1<<5, VGA_SR_DATA);
14851 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14852 udelay(300);
14853
01f5a626 14854 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14855 POSTING_READ(vga_reg);
14856}
14857
f817586c
DV
14858void intel_modeset_init_hw(struct drm_device *dev)
14859{
b6283055 14860 intel_update_cdclk(dev);
a8f78b58 14861 intel_prepare_ddi(dev);
f817586c 14862 intel_init_clock_gating(dev);
8090c6b9 14863 intel_enable_gt_powersave(dev);
f817586c
DV
14864}
14865
79e53945
JB
14866void intel_modeset_init(struct drm_device *dev)
14867{
652c393a 14868 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14869 int sprite, ret;
8cc87b75 14870 enum pipe pipe;
46f297fb 14871 struct intel_crtc *crtc;
79e53945
JB
14872
14873 drm_mode_config_init(dev);
14874
14875 dev->mode_config.min_width = 0;
14876 dev->mode_config.min_height = 0;
14877
019d96cb
DA
14878 dev->mode_config.preferred_depth = 24;
14879 dev->mode_config.prefer_shadow = 1;
14880
25bab385
TU
14881 dev->mode_config.allow_fb_modifiers = true;
14882
e6ecefaa 14883 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14884
b690e96c
JB
14885 intel_init_quirks(dev);
14886
1fa61106
ED
14887 intel_init_pm(dev);
14888
e3c74757
BW
14889 if (INTEL_INFO(dev)->num_pipes == 0)
14890 return;
14891
e70236a8 14892 intel_init_display(dev);
7c10a2b5 14893 intel_init_audio(dev);
e70236a8 14894
a6c45cf0
CW
14895 if (IS_GEN2(dev)) {
14896 dev->mode_config.max_width = 2048;
14897 dev->mode_config.max_height = 2048;
14898 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14899 dev->mode_config.max_width = 4096;
14900 dev->mode_config.max_height = 4096;
79e53945 14901 } else {
a6c45cf0
CW
14902 dev->mode_config.max_width = 8192;
14903 dev->mode_config.max_height = 8192;
79e53945 14904 }
068be561 14905
dc41c154
VS
14906 if (IS_845G(dev) || IS_I865G(dev)) {
14907 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14908 dev->mode_config.cursor_height = 1023;
14909 } else if (IS_GEN2(dev)) {
068be561
DL
14910 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14911 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14912 } else {
14913 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14914 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14915 }
14916
5d4545ae 14917 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14918
28c97730 14919 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14920 INTEL_INFO(dev)->num_pipes,
14921 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14922
055e393f 14923 for_each_pipe(dev_priv, pipe) {
8cc87b75 14924 intel_crtc_init(dev, pipe);
3bdcfc0c 14925 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14926 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14927 if (ret)
06da8da2 14928 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14929 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14930 }
79e53945
JB
14931 }
14932
f42bb70d
JB
14933 intel_init_dpio(dev);
14934
e72f9fbf 14935 intel_shared_dpll_init(dev);
ee7b9f93 14936
9cce37f4
JB
14937 /* Just disable it once at startup */
14938 i915_disable_vga(dev);
79e53945 14939 intel_setup_outputs(dev);
11be49eb
CW
14940
14941 /* Just in case the BIOS is doing something questionable. */
7733b49b 14942 intel_fbc_disable(dev_priv);
fa9fa083 14943
6e9f798d 14944 drm_modeset_lock_all(dev);
043e9bda 14945 intel_modeset_setup_hw_state(dev);
6e9f798d 14946 drm_modeset_unlock_all(dev);
46f297fb 14947
d3fcc808 14948 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14949 struct intel_initial_plane_config plane_config = {};
14950
46f297fb
JB
14951 if (!crtc->active)
14952 continue;
14953
46f297fb 14954 /*
46f297fb
JB
14955 * Note that reserving the BIOS fb up front prevents us
14956 * from stuffing other stolen allocations like the ring
14957 * on top. This prevents some ugliness at boot time, and
14958 * can even allow for smooth boot transitions if the BIOS
14959 * fb is large enough for the active pipe configuration.
14960 */
eeebeac5
ML
14961 dev_priv->display.get_initial_plane_config(crtc,
14962 &plane_config);
14963
14964 /*
14965 * If the fb is shared between multiple heads, we'll
14966 * just get the first one.
14967 */
14968 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14969 }
2c7111db
CW
14970}
14971
7fad798e
DV
14972static void intel_enable_pipe_a(struct drm_device *dev)
14973{
14974 struct intel_connector *connector;
14975 struct drm_connector *crt = NULL;
14976 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14977 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14978
14979 /* We can't just switch on the pipe A, we need to set things up with a
14980 * proper mode and output configuration. As a gross hack, enable pipe A
14981 * by enabling the load detect pipe once. */
3a3371ff 14982 for_each_intel_connector(dev, connector) {
7fad798e
DV
14983 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14984 crt = &connector->base;
14985 break;
14986 }
14987 }
14988
14989 if (!crt)
14990 return;
14991
208bf9fd 14992 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14993 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14994}
14995
fa555837
DV
14996static bool
14997intel_check_plane_mapping(struct intel_crtc *crtc)
14998{
7eb552ae
BW
14999 struct drm_device *dev = crtc->base.dev;
15000 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
15001 u32 reg, val;
15002
7eb552ae 15003 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15004 return true;
15005
15006 reg = DSPCNTR(!crtc->plane);
15007 val = I915_READ(reg);
15008
15009 if ((val & DISPLAY_PLANE_ENABLE) &&
15010 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15011 return false;
15012
15013 return true;
15014}
15015
24929352
DV
15016static void intel_sanitize_crtc(struct intel_crtc *crtc)
15017{
15018 struct drm_device *dev = crtc->base.dev;
15019 struct drm_i915_private *dev_priv = dev->dev_private;
b17d48e2 15020 struct intel_encoder *encoder;
fa555837 15021 u32 reg;
b17d48e2 15022 bool enable;
24929352 15023
24929352 15024 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15025 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15026 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15027
d3eaf884 15028 /* restore vblank interrupts to correct state */
9625604c 15029 drm_crtc_vblank_reset(&crtc->base);
d297e103 15030 if (crtc->active) {
3a03dfb0 15031 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
d297e103 15032 update_scanline_offset(crtc);
9625604c
DV
15033 drm_crtc_vblank_on(&crtc->base);
15034 }
d3eaf884 15035
24929352 15036 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15037 * disable the crtc (and hence change the state) if it is wrong. Note
15038 * that gen4+ has a fixed plane -> pipe mapping. */
15039 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15040 bool plane;
15041
24929352
DV
15042 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15043 crtc->base.base.id);
15044
15045 /* Pipe has the wrong plane attached and the plane is active.
15046 * Temporarily change the plane mapping and disable everything
15047 * ... */
15048 plane = crtc->plane;
b70709a6 15049 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15050 crtc->plane = !plane;
b17d48e2 15051 intel_crtc_disable_noatomic(&crtc->base);
24929352 15052 crtc->plane = plane;
24929352 15053 }
24929352 15054
7fad798e
DV
15055 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15056 crtc->pipe == PIPE_A && !crtc->active) {
15057 /* BIOS forgot to enable pipe A, this mostly happens after
15058 * resume. Force-enable the pipe to fix this, the update_dpms
15059 * call below we restore the pipe to the right state, but leave
15060 * the required bits on. */
15061 intel_enable_pipe_a(dev);
15062 }
15063
24929352
DV
15064 /* Adjust the state of the output pipe according to whether we
15065 * have active connectors/encoders. */
b17d48e2
ML
15066 enable = false;
15067 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15068 enable |= encoder->connectors_active;
24929352 15069
b17d48e2
ML
15070 if (!enable)
15071 intel_crtc_disable_noatomic(&crtc->base);
24929352 15072
53d9f4e9 15073 if (crtc->active != crtc->base.state->active) {
24929352
DV
15074
15075 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15076 * functions or because of calls to intel_crtc_disable_noatomic,
15077 * or because the pipe is force-enabled due to the
24929352
DV
15078 * pipe A quirk. */
15079 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15080 crtc->base.base.id,
83d65738 15081 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15082 crtc->active ? "enabled" : "disabled");
15083
4be40c98 15084 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15085 crtc->base.state->active = crtc->active;
24929352
DV
15086 crtc->base.enabled = crtc->active;
15087
15088 /* Because we only establish the connector -> encoder ->
15089 * crtc links if something is active, this means the
15090 * crtc is now deactivated. Break the links. connector
15091 * -> encoder links are only establish when things are
15092 * actually up, hence no need to break them. */
15093 WARN_ON(crtc->active);
15094
15095 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15096 WARN_ON(encoder->connectors_active);
15097 encoder->base.crtc = NULL;
15098 }
15099 }
c5ab3bc0 15100
a3ed6aad 15101 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15102 /*
15103 * We start out with underrun reporting disabled to avoid races.
15104 * For correct bookkeeping mark this on active crtcs.
15105 *
c5ab3bc0
DV
15106 * Also on gmch platforms we dont have any hardware bits to
15107 * disable the underrun reporting. Which means we need to start
15108 * out with underrun reporting disabled also on inactive pipes,
15109 * since otherwise we'll complain about the garbage we read when
15110 * e.g. coming up after runtime pm.
15111 *
4cc31489
DV
15112 * No protection against concurrent access is required - at
15113 * worst a fifo underrun happens which also sets this to false.
15114 */
15115 crtc->cpu_fifo_underrun_disabled = true;
15116 crtc->pch_fifo_underrun_disabled = true;
15117 }
24929352
DV
15118}
15119
15120static void intel_sanitize_encoder(struct intel_encoder *encoder)
15121{
15122 struct intel_connector *connector;
15123 struct drm_device *dev = encoder->base.dev;
15124
15125 /* We need to check both for a crtc link (meaning that the
15126 * encoder is active and trying to read from a pipe) and the
15127 * pipe itself being active. */
15128 bool has_active_crtc = encoder->base.crtc &&
15129 to_intel_crtc(encoder->base.crtc)->active;
15130
15131 if (encoder->connectors_active && !has_active_crtc) {
15132 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15133 encoder->base.base.id,
8e329a03 15134 encoder->base.name);
24929352
DV
15135
15136 /* Connector is active, but has no active pipe. This is
15137 * fallout from our resume register restoring. Disable
15138 * the encoder manually again. */
15139 if (encoder->base.crtc) {
15140 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15141 encoder->base.base.id,
8e329a03 15142 encoder->base.name);
24929352 15143 encoder->disable(encoder);
a62d1497
VS
15144 if (encoder->post_disable)
15145 encoder->post_disable(encoder);
24929352 15146 }
7f1950fb
EE
15147 encoder->base.crtc = NULL;
15148 encoder->connectors_active = false;
24929352
DV
15149
15150 /* Inconsistent output/port/pipe state happens presumably due to
15151 * a bug in one of the get_hw_state functions. Or someplace else
15152 * in our code, like the register restore mess on resume. Clamp
15153 * things to off as a safer default. */
3a3371ff 15154 for_each_intel_connector(dev, connector) {
24929352
DV
15155 if (connector->encoder != encoder)
15156 continue;
7f1950fb
EE
15157 connector->base.dpms = DRM_MODE_DPMS_OFF;
15158 connector->base.encoder = NULL;
24929352
DV
15159 }
15160 }
15161 /* Enabled encoders without active connectors will be fixed in
15162 * the crtc fixup. */
15163}
15164
04098753 15165void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15166{
15167 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15168 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15169
04098753
ID
15170 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15171 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15172 i915_disable_vga(dev);
15173 }
15174}
15175
15176void i915_redisable_vga(struct drm_device *dev)
15177{
15178 struct drm_i915_private *dev_priv = dev->dev_private;
15179
8dc8a27c
PZ
15180 /* This function can be called both from intel_modeset_setup_hw_state or
15181 * at a very early point in our resume sequence, where the power well
15182 * structures are not yet restored. Since this function is at a very
15183 * paranoid "someone might have enabled VGA while we were not looking"
15184 * level, just check if the power well is enabled instead of trying to
15185 * follow the "don't touch the power well if we don't need it" policy
15186 * the rest of the driver uses. */
f458ebbc 15187 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15188 return;
15189
04098753 15190 i915_redisable_vga_power_on(dev);
0fde901f
KM
15191}
15192
98ec7739
VS
15193static bool primary_get_hw_state(struct intel_crtc *crtc)
15194{
15195 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15196
d032ffa0
ML
15197 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15198}
15199
15200static void readout_plane_state(struct intel_crtc *crtc,
15201 struct intel_crtc_state *crtc_state)
15202{
15203 struct intel_plane *p;
4cf0ebbd 15204 struct intel_plane_state *plane_state;
d032ffa0
ML
15205 bool active = crtc_state->base.active;
15206
d032ffa0 15207 for_each_intel_plane(crtc->base.dev, p) {
d032ffa0
ML
15208 if (crtc->pipe != p->pipe)
15209 continue;
15210
4cf0ebbd 15211 plane_state = to_intel_plane_state(p->base.state);
e435d6e5 15212
4cf0ebbd
ML
15213 if (p->base.type == DRM_PLANE_TYPE_PRIMARY)
15214 plane_state->visible = primary_get_hw_state(crtc);
15215 else {
15216 if (active)
15217 p->disable_plane(&p->base, &crtc->base);
d032ffa0 15218
4cf0ebbd 15219 plane_state->visible = false;
d032ffa0
ML
15220 }
15221 }
98ec7739
VS
15222}
15223
30e984df 15224static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15225{
15226 struct drm_i915_private *dev_priv = dev->dev_private;
15227 enum pipe pipe;
24929352
DV
15228 struct intel_crtc *crtc;
15229 struct intel_encoder *encoder;
15230 struct intel_connector *connector;
5358901f 15231 int i;
24929352 15232
d3fcc808 15233 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15234 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15235 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15236 crtc->config->base.crtc = &crtc->base;
3b117c8f 15237
0e8ffe1b 15238 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15239 crtc->config);
24929352 15240
49d6fa21 15241 crtc->base.state->active = crtc->active;
24929352 15242 crtc->base.enabled = crtc->active;
b70709a6 15243
5c1e3426
ML
15244 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15245 if (crtc->base.state->active) {
15246 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15247 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15248 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15249
15250 /*
15251 * The initial mode needs to be set in order to keep
15252 * the atomic core happy. It wants a valid mode if the
15253 * crtc's enabled, so we do the above call.
15254 *
15255 * At this point some state updated by the connectors
15256 * in their ->detect() callback has not run yet, so
15257 * no recalculation can be done yet.
15258 *
15259 * Even if we could do a recalculation and modeset
15260 * right now it would cause a double modeset if
15261 * fbdev or userspace chooses a different initial mode.
15262 *
5c1e3426
ML
15263 * If that happens, someone indicated they wanted a
15264 * mode change, which means it's safe to do a full
15265 * recalculation.
15266 */
1ed51de9 15267 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
5c1e3426
ML
15268 }
15269
15270 crtc->base.hwmode = crtc->config->base.adjusted_mode;
d032ffa0 15271 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
24929352
DV
15272
15273 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15274 crtc->base.base.id,
15275 crtc->active ? "enabled" : "disabled");
15276 }
15277
5358901f
DV
15278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15279 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15280
3e369b76
ACO
15281 pll->on = pll->get_hw_state(dev_priv, pll,
15282 &pll->config.hw_state);
5358901f 15283 pll->active = 0;
3e369b76 15284 pll->config.crtc_mask = 0;
d3fcc808 15285 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15286 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15287 pll->active++;
3e369b76 15288 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15289 }
5358901f 15290 }
5358901f 15291
1e6f2ddc 15292 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15293 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15294
3e369b76 15295 if (pll->config.crtc_mask)
bd2bb1b9 15296 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15297 }
15298
b2784e15 15299 for_each_intel_encoder(dev, encoder) {
24929352
DV
15300 pipe = 0;
15301
15302 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15303 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15304 encoder->base.crtc = &crtc->base;
6e3c9717 15305 encoder->get_config(encoder, crtc->config);
24929352
DV
15306 } else {
15307 encoder->base.crtc = NULL;
15308 }
15309
15310 encoder->connectors_active = false;
6f2bcceb 15311 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15312 encoder->base.base.id,
8e329a03 15313 encoder->base.name,
24929352 15314 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15315 pipe_name(pipe));
24929352
DV
15316 }
15317
3a3371ff 15318 for_each_intel_connector(dev, connector) {
24929352
DV
15319 if (connector->get_hw_state(connector)) {
15320 connector->base.dpms = DRM_MODE_DPMS_ON;
15321 connector->encoder->connectors_active = true;
15322 connector->base.encoder = &connector->encoder->base;
15323 } else {
15324 connector->base.dpms = DRM_MODE_DPMS_OFF;
15325 connector->base.encoder = NULL;
15326 }
15327 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15328 connector->base.base.id,
c23cc417 15329 connector->base.name,
24929352
DV
15330 connector->base.encoder ? "enabled" : "disabled");
15331 }
30e984df
DV
15332}
15333
043e9bda
ML
15334/* Scan out the current hw modeset state,
15335 * and sanitizes it to the current state
15336 */
15337static void
15338intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15339{
15340 struct drm_i915_private *dev_priv = dev->dev_private;
15341 enum pipe pipe;
30e984df
DV
15342 struct intel_crtc *crtc;
15343 struct intel_encoder *encoder;
35c95375 15344 int i;
30e984df
DV
15345
15346 intel_modeset_readout_hw_state(dev);
24929352
DV
15347
15348 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15349 for_each_intel_encoder(dev, encoder) {
24929352
DV
15350 intel_sanitize_encoder(encoder);
15351 }
15352
055e393f 15353 for_each_pipe(dev_priv, pipe) {
24929352
DV
15354 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15355 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15356 intel_dump_pipe_config(crtc, crtc->config,
15357 "[setup_hw_state]");
24929352 15358 }
9a935856 15359
d29b2f9d
ACO
15360 intel_modeset_update_connector_atomic_state(dev);
15361
35c95375
DV
15362 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15363 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15364
15365 if (!pll->on || pll->active)
15366 continue;
15367
15368 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15369
15370 pll->disable(dev_priv, pll);
15371 pll->on = false;
15372 }
15373
26e1fe4f 15374 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15375 vlv_wm_get_hw_state(dev);
15376 else if (IS_GEN9(dev))
3078999f
PB
15377 skl_wm_get_hw_state(dev);
15378 else if (HAS_PCH_SPLIT(dev))
243e6a44 15379 ilk_wm_get_hw_state(dev);
292b990e
ML
15380
15381 for_each_intel_crtc(dev, crtc) {
15382 unsigned long put_domains;
15383
15384 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15385 if (WARN_ON(put_domains))
15386 modeset_put_power_domains(dev_priv, put_domains);
15387 }
15388 intel_display_set_init_power(dev_priv, false);
043e9bda 15389}
7d0bc1ea 15390
043e9bda
ML
15391void intel_display_resume(struct drm_device *dev)
15392{
15393 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15394 struct intel_connector *conn;
15395 struct intel_plane *plane;
15396 struct drm_crtc *crtc;
15397 int ret;
f30da187 15398
043e9bda
ML
15399 if (!state)
15400 return;
15401
15402 state->acquire_ctx = dev->mode_config.acquire_ctx;
15403
15404 /* preserve complete old state, including dpll */
15405 intel_atomic_get_shared_dpll_state(state);
15406
15407 for_each_crtc(dev, crtc) {
15408 struct drm_crtc_state *crtc_state =
15409 drm_atomic_get_crtc_state(state, crtc);
15410
15411 ret = PTR_ERR_OR_ZERO(crtc_state);
15412 if (ret)
15413 goto err;
15414
15415 /* force a restore */
15416 crtc_state->mode_changed = true;
45e2b5f6 15417 }
8af6cf88 15418
043e9bda
ML
15419 for_each_intel_plane(dev, plane) {
15420 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15421 if (ret)
15422 goto err;
15423 }
15424
15425 for_each_intel_connector(dev, conn) {
15426 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15427 if (ret)
15428 goto err;
15429 }
15430
15431 intel_modeset_setup_hw_state(dev);
15432
15433 i915_redisable_vga(dev);
74c090b1 15434 ret = drm_atomic_commit(state);
043e9bda
ML
15435 if (!ret)
15436 return;
15437
15438err:
15439 DRM_ERROR("Restoring old state failed with %i\n", ret);
15440 drm_atomic_state_free(state);
2c7111db
CW
15441}
15442
15443void intel_modeset_gem_init(struct drm_device *dev)
15444{
92122789 15445 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 15446 struct drm_crtc *c;
2ff8fde1 15447 struct drm_i915_gem_object *obj;
e0d6149b 15448 int ret;
484b41dd 15449
ae48434c
ID
15450 mutex_lock(&dev->struct_mutex);
15451 intel_init_gt_powersave(dev);
15452 mutex_unlock(&dev->struct_mutex);
15453
92122789
JB
15454 /*
15455 * There may be no VBT; and if the BIOS enabled SSC we can
15456 * just keep using it to avoid unnecessary flicker. Whereas if the
15457 * BIOS isn't using it, don't assume it will work even if the VBT
15458 * indicates as much.
15459 */
15460 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15461 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15462 DREF_SSC1_ENABLE);
15463
1833b134 15464 intel_modeset_init_hw(dev);
02e792fb
DV
15465
15466 intel_setup_overlay(dev);
484b41dd
JB
15467
15468 /*
15469 * Make sure any fbs we allocated at startup are properly
15470 * pinned & fenced. When we do the allocation it's too early
15471 * for this.
15472 */
70e1e0ec 15473 for_each_crtc(dev, c) {
2ff8fde1
MR
15474 obj = intel_fb_obj(c->primary->fb);
15475 if (obj == NULL)
484b41dd
JB
15476 continue;
15477
e0d6149b
TU
15478 mutex_lock(&dev->struct_mutex);
15479 ret = intel_pin_and_fence_fb_obj(c->primary,
15480 c->primary->fb,
15481 c->primary->state,
91af127f 15482 NULL, NULL);
e0d6149b
TU
15483 mutex_unlock(&dev->struct_mutex);
15484 if (ret) {
484b41dd
JB
15485 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15486 to_intel_crtc(c)->pipe);
66e514c1
DA
15487 drm_framebuffer_unreference(c->primary->fb);
15488 c->primary->fb = NULL;
36750f28 15489 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15490 update_state_fb(c->primary);
36750f28 15491 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15492 }
15493 }
0962c3c9
VS
15494
15495 intel_backlight_register(dev);
79e53945
JB
15496}
15497
4932e2c3
ID
15498void intel_connector_unregister(struct intel_connector *intel_connector)
15499{
15500 struct drm_connector *connector = &intel_connector->base;
15501
15502 intel_panel_destroy_backlight(connector);
34ea3d38 15503 drm_connector_unregister(connector);
4932e2c3
ID
15504}
15505
79e53945
JB
15506void intel_modeset_cleanup(struct drm_device *dev)
15507{
652c393a 15508 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15509 struct drm_connector *connector;
652c393a 15510
2eb5252e
ID
15511 intel_disable_gt_powersave(dev);
15512
0962c3c9
VS
15513 intel_backlight_unregister(dev);
15514
fd0c0642
DV
15515 /*
15516 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15517 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15518 * experience fancy races otherwise.
15519 */
2aeb7d3a 15520 intel_irq_uninstall(dev_priv);
eb21b92b 15521
fd0c0642
DV
15522 /*
15523 * Due to the hpd irq storm handling the hotplug work can re-arm the
15524 * poll handlers. Hence disable polling after hpd handling is shut down.
15525 */
f87ea761 15526 drm_kms_helper_poll_fini(dev);
fd0c0642 15527
723bfd70
JB
15528 intel_unregister_dsm_handler();
15529
7733b49b 15530 intel_fbc_disable(dev_priv);
69341a5e 15531
1630fe75
CW
15532 /* flush any delayed tasks or pending work */
15533 flush_scheduled_work();
15534
db31af1d
JN
15535 /* destroy the backlight and sysfs files before encoders/connectors */
15536 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15537 struct intel_connector *intel_connector;
15538
15539 intel_connector = to_intel_connector(connector);
15540 intel_connector->unregister(intel_connector);
db31af1d 15541 }
d9255d57 15542
79e53945 15543 drm_mode_config_cleanup(dev);
4d7bb011
DV
15544
15545 intel_cleanup_overlay(dev);
ae48434c
ID
15546
15547 mutex_lock(&dev->struct_mutex);
15548 intel_cleanup_gt_powersave(dev);
15549 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15550}
15551
f1c79df3
ZW
15552/*
15553 * Return which encoder is currently attached for connector.
15554 */
df0e9248 15555struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15556{
df0e9248
CW
15557 return &intel_attached_encoder(connector)->base;
15558}
f1c79df3 15559
df0e9248
CW
15560void intel_connector_attach_encoder(struct intel_connector *connector,
15561 struct intel_encoder *encoder)
15562{
15563 connector->encoder = encoder;
15564 drm_mode_connector_attach_encoder(&connector->base,
15565 &encoder->base);
79e53945 15566}
28d52043
DA
15567
15568/*
15569 * set vga decode state - true == enable VGA decode
15570 */
15571int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15572{
15573 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15574 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15575 u16 gmch_ctrl;
15576
75fa041d
CW
15577 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15578 DRM_ERROR("failed to read control word\n");
15579 return -EIO;
15580 }
15581
c0cc8a55
CW
15582 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15583 return 0;
15584
28d52043
DA
15585 if (state)
15586 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15587 else
15588 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15589
15590 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15591 DRM_ERROR("failed to write control word\n");
15592 return -EIO;
15593 }
15594
28d52043
DA
15595 return 0;
15596}
c4a1d9e4 15597
c4a1d9e4 15598struct intel_display_error_state {
ff57f1b0
PZ
15599
15600 u32 power_well_driver;
15601
63b66e5b
CW
15602 int num_transcoders;
15603
c4a1d9e4
CW
15604 struct intel_cursor_error_state {
15605 u32 control;
15606 u32 position;
15607 u32 base;
15608 u32 size;
52331309 15609 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15610
15611 struct intel_pipe_error_state {
ddf9c536 15612 bool power_domain_on;
c4a1d9e4 15613 u32 source;
f301b1e1 15614 u32 stat;
52331309 15615 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15616
15617 struct intel_plane_error_state {
15618 u32 control;
15619 u32 stride;
15620 u32 size;
15621 u32 pos;
15622 u32 addr;
15623 u32 surface;
15624 u32 tile_offset;
52331309 15625 } plane[I915_MAX_PIPES];
63b66e5b
CW
15626
15627 struct intel_transcoder_error_state {
ddf9c536 15628 bool power_domain_on;
63b66e5b
CW
15629 enum transcoder cpu_transcoder;
15630
15631 u32 conf;
15632
15633 u32 htotal;
15634 u32 hblank;
15635 u32 hsync;
15636 u32 vtotal;
15637 u32 vblank;
15638 u32 vsync;
15639 } transcoder[4];
c4a1d9e4
CW
15640};
15641
15642struct intel_display_error_state *
15643intel_display_capture_error_state(struct drm_device *dev)
15644{
fbee40df 15645 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15646 struct intel_display_error_state *error;
63b66e5b
CW
15647 int transcoders[] = {
15648 TRANSCODER_A,
15649 TRANSCODER_B,
15650 TRANSCODER_C,
15651 TRANSCODER_EDP,
15652 };
c4a1d9e4
CW
15653 int i;
15654
63b66e5b
CW
15655 if (INTEL_INFO(dev)->num_pipes == 0)
15656 return NULL;
15657
9d1cb914 15658 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15659 if (error == NULL)
15660 return NULL;
15661
190be112 15662 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15663 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15664
055e393f 15665 for_each_pipe(dev_priv, i) {
ddf9c536 15666 error->pipe[i].power_domain_on =
f458ebbc
DV
15667 __intel_display_power_is_enabled(dev_priv,
15668 POWER_DOMAIN_PIPE(i));
ddf9c536 15669 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15670 continue;
15671
5efb3e28
VS
15672 error->cursor[i].control = I915_READ(CURCNTR(i));
15673 error->cursor[i].position = I915_READ(CURPOS(i));
15674 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15675
15676 error->plane[i].control = I915_READ(DSPCNTR(i));
15677 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15678 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15679 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15680 error->plane[i].pos = I915_READ(DSPPOS(i));
15681 }
ca291363
PZ
15682 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15683 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15684 if (INTEL_INFO(dev)->gen >= 4) {
15685 error->plane[i].surface = I915_READ(DSPSURF(i));
15686 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15687 }
15688
c4a1d9e4 15689 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15690
3abfce77 15691 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15692 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15693 }
15694
15695 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15696 if (HAS_DDI(dev_priv->dev))
15697 error->num_transcoders++; /* Account for eDP. */
15698
15699 for (i = 0; i < error->num_transcoders; i++) {
15700 enum transcoder cpu_transcoder = transcoders[i];
15701
ddf9c536 15702 error->transcoder[i].power_domain_on =
f458ebbc 15703 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15704 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15705 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15706 continue;
15707
63b66e5b
CW
15708 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15709
15710 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15711 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15712 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15713 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15714 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15715 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15716 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15717 }
15718
15719 return error;
15720}
15721
edc3d884
MK
15722#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15723
c4a1d9e4 15724void
edc3d884 15725intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15726 struct drm_device *dev,
15727 struct intel_display_error_state *error)
15728{
055e393f 15729 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15730 int i;
15731
63b66e5b
CW
15732 if (!error)
15733 return;
15734
edc3d884 15735 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15736 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15737 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15738 error->power_well_driver);
055e393f 15739 for_each_pipe(dev_priv, i) {
edc3d884 15740 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15741 err_printf(m, " Power: %s\n",
15742 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15743 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15744 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15745
15746 err_printf(m, "Plane [%d]:\n", i);
15747 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15748 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15749 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15750 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15751 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15752 }
4b71a570 15753 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15754 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15755 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15756 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15757 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15758 }
15759
edc3d884
MK
15760 err_printf(m, "Cursor [%d]:\n", i);
15761 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15762 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15763 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15764 }
63b66e5b
CW
15765
15766 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15767 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15768 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15769 err_printf(m, " Power: %s\n",
15770 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15771 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15772 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15773 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15774 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15775 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15776 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15777 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15778 }
c4a1d9e4 15779}
e2fcdaa9
VS
15780
15781void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15782{
15783 struct intel_crtc *crtc;
15784
15785 for_each_intel_crtc(dev, crtc) {
15786 struct intel_unpin_work *work;
e2fcdaa9 15787
5e2d7afc 15788 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15789
15790 work = crtc->unpin_work;
15791
15792 if (work && work->event &&
15793 work->event->base.file_priv == file) {
15794 kfree(work->event);
15795 work->event = NULL;
15796 }
15797
5e2d7afc 15798 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15799 }
15800}
This page took 3.517641 seconds and 5 git commands to generate.