drm/i915: Add crtc state duplication/destruction functions
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc 78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 79 struct intel_crtc_state *pipe_config);
18442d08 80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 81 struct intel_crtc_state *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 97static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 98 const struct intel_crtc_state *pipe_config);
d288f65f 99static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 100 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
e7457a9a 103
0e32b39c
DA
104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
79e53945 112typedef struct {
0206e353 113 int min, max;
79e53945
JB
114} intel_range_t;
115
116typedef struct {
0206e353
AJ
117 int dot_limit;
118 int p2_slow, p2_fast;
79e53945
JB
119} intel_p2_t;
120
d4906093
ML
121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
0206e353
AJ
123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
d4906093 125};
79e53945 126
d2acd215
DV
127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
021357ac
CW
137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
8b99e68c
CW
140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
021357ac
CW
145}
146
5d536e28 147static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 148 .dot = { .min = 25000, .max = 350000 },
9c333719 149 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 150 .n = { .min = 2, .max = 16 },
0206e353
AJ
151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
158};
159
5d536e28
DV
160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
9c333719 162 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 163 .n = { .min = 2, .max = 16 },
5d536e28
DV
164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
e4b36699 173static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 174 .dot = { .min = 25000, .max = 350000 },
9c333719 175 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 176 .n = { .min = 2, .max = 16 },
0206e353
AJ
177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
e4b36699 184};
273e27ca 185
e4b36699 186static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
210};
211
273e27ca 212
e4b36699 213static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
044c7c41 225 },
e4b36699
KP
226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
044c7c41 252 },
e4b36699
KP
253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
044c7c41 266 },
e4b36699
KP
267};
268
f2b115e6 269static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 272 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
273e27ca 275 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
282};
283
f2b115e6 284static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
295};
296
273e27ca
EA
297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
b91ad0ec 302static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
b91ad0ec 315static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
339};
340
273e27ca 341/* LVDS 100mhz refclk limits. */
b91ad0ec 342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
0206e353 350 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
0206e353 363 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
366};
367
dc730512 368static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 376 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 377 .n = { .min = 1, .max = 7 },
a0c4da24
JB
378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
b99ab663 380 .p1 = { .min = 2, .max = 3 },
5fdc9c49 381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
382};
383
ef9348c8
CML
384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
6b4bf1c4
VS
400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
fb03ac01
VS
406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
408}
409
e0638cdf
PZ
410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
4093561b 413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 414{
409ee761 415 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
416 struct intel_encoder *encoder;
417
409ee761 418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
d0737e1d
ACO
425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
409ee761 443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 444 int refclk)
2c07245f 445{
409ee761 446 struct drm_device *dev = crtc->base.dev;
2c07245f 447 const intel_limit_t *limit;
b91ad0ec 448
d0737e1d 449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 450 if (intel_is_dual_link_lvds(dev)) {
1b894b59 451 if (refclk == 100000)
b91ad0ec
ZW
452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
1b894b59 456 if (refclk == 100000)
b91ad0ec
ZW
457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
c6bb3538 461 } else
b91ad0ec 462 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
463
464 return limit;
465}
466
409ee761 467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 468{
409ee761 469 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
470 const intel_limit_t *limit;
471
d0737e1d 472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 473 if (intel_is_dual_link_lvds(dev))
e4b36699 474 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 475 else
e4b36699 476 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 479 limit = &intel_limits_g4x_hdmi;
d0737e1d 480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 481 limit = &intel_limits_g4x_sdvo;
044c7c41 482 } else /* The option is for other outputs */
e4b36699 483 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
484
485 return limit;
486}
487
409ee761 488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 489{
409ee761 490 struct drm_device *dev = crtc->base.dev;
79e53945
JB
491 const intel_limit_t *limit;
492
bad720ff 493 if (HAS_PCH_SPLIT(dev))
1b894b59 494 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 495 else if (IS_G4X(dev)) {
044c7c41 496 limit = intel_g4x_limit(crtc);
f2b115e6 497 } else if (IS_PINEVIEW(dev)) {
d0737e1d 498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 499 limit = &intel_limits_pineview_lvds;
2177832f 500 else
f2b115e6 501 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
a0c4da24 504 } else if (IS_VALLEYVIEW(dev)) {
dc730512 505 limit = &intel_limits_vlv;
a6c45cf0 506 } else if (!IS_GEN2(dev)) {
d0737e1d 507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
79e53945 511 } else {
d0737e1d 512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 513 limit = &intel_limits_i8xx_lvds;
d0737e1d 514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 515 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
516 else
517 limit = &intel_limits_i8xx_dac;
79e53945
JB
518 }
519 return limit;
520}
521
f2b115e6
AJ
522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 524{
2177832f
SL
525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
fb03ac01
VS
529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
531}
532
7429e9d4
DV
533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
ac58c3f0 538static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 539{
7429e9d4 540 clock->m = i9xx_dpll_compute_m(clock);
79e53945 541 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
fb03ac01
VS
544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
546}
547
ef9348c8
CML
548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
7c04d1d9 559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
1b894b59
CW
565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
79e53945 568{
f01b7962
VS
569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
79e53945 571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 572 INTELPllInvalid("p1 out of range\n");
79e53945 573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 574 INTELPllInvalid("m2 out of range\n");
79e53945 575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 576 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
79e53945 589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 590 INTELPllInvalid("vco out of range\n");
79e53945
JB
591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 595 INTELPllInvalid("dot out of range\n");
79e53945
JB
596
597 return true;
598}
599
d4906093 600static bool
a919ff14 601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
79e53945 604{
a919ff14 605 struct drm_device *dev = crtc->base.dev;
79e53945 606 intel_clock_t clock;
79e53945
JB
607 int err = target;
608
d0737e1d 609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 610 /*
a210b028
DV
611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
79e53945 614 */
1974cad0 615 if (intel_is_dual_link_lvds(dev))
79e53945
JB
616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
0206e353 626 memset(best_clock, 0, sizeof(*best_clock));
79e53945 627
42158660
ZY
628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 632 if (clock.m2 >= clock.m1)
42158660
ZY
633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
638 int this_err;
639
ac58c3f0
DV
640 i9xx_clock(refclk, &clock);
641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
643 continue;
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
661static bool
a919ff14 662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
79e53945 665{
a919ff14 666 struct drm_device *dev = crtc->base.dev;
79e53945 667 intel_clock_t clock;
79e53945
JB
668 int err = target;
669
d0737e1d 670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 671 /*
a210b028
DV
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
79e53945 675 */
1974cad0 676 if (intel_is_dual_link_lvds(dev))
79e53945
JB
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
0206e353 687 memset(best_clock, 0, sizeof(*best_clock));
79e53945 688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
697 int this_err;
698
ac58c3f0 699 pineview_clock(refclk, &clock);
1b894b59
CW
700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
79e53945 702 continue;
cec2f356
SP
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
79e53945
JB
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
d4906093 720static bool
a919ff14 721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
d4906093 724{
a919ff14 725 struct drm_device *dev = crtc->base.dev;
d4906093
ML
726 intel_clock_t clock;
727 int max_n;
728 bool found;
6ba770dc
AJ
729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
731 found = false;
732
d0737e1d 733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 734 if (intel_is_dual_link_lvds(dev))
d4906093
ML
735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
f77f13e2 747 /* based on hardware requirement, prefer smaller n to precision */
d4906093 748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 749 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
ac58c3f0 758 i9xx_clock(refclk, &clock);
1b894b59
CW
759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
d4906093 761 continue;
1b894b59
CW
762
763 this_err = abs(clock.dot - target);
d4906093
ML
764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
2c07245f
ZW
774 return found;
775}
776
a0c4da24 777static bool
a919ff14 778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
a0c4da24 781{
a919ff14 782 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 783 intel_clock_t clock;
69e4f900 784 unsigned int bestppm = 1000000;
27e639bf
VS
785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 787 bool found = false;
a0c4da24 788
6b4bf1c4
VS
789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
792
793 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 798 clock.p = clock.p1 * clock.p2;
a0c4da24 799 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
801 unsigned int ppm, diff;
802
6b4bf1c4
VS
803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
805
806 vlv_clock(refclk, &clock);
43b0ac53 807
f01b7962
VS
808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
43b0ac53
VS
810 continue;
811
6b4bf1c4
VS
812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 816 bestppm = 0;
6b4bf1c4 817 *best_clock = clock;
49e497ef 818 found = true;
43b0ac53 819 }
6b4bf1c4 820
c686122c 821 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 822 bestppm = ppm;
6b4bf1c4 823 *best_clock = clock;
49e497ef 824 found = true;
a0c4da24
JB
825 }
826 }
827 }
828 }
829 }
a0c4da24 830
49e497ef 831 return found;
a0c4da24 832}
a4fc5ed6 833
ef9348c8 834static bool
a919ff14 835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
a919ff14 839 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
20ddf665
VS
886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
241bfc38 893 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
894 * as Haswell has gained clock readout/fastboot support.
895 *
66e514c1 896 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
897 * properly reconstruct framebuffers.
898 */
f4510a27 899 return intel_crtc->active && crtc->primary->fb &&
6e3c9717 900 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
901}
902
a5c961d1
PZ
903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
6e3c9717 909 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
910}
911
fbf49ea2
VS
912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
ab7ad7f6
KP
931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 933 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
ab7ad7f6
KP
939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
58e10eb9 945 *
9d0498a2 946 */
575f7ab7 947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 948{
575f7ab7 949 struct drm_device *dev = crtc->base.dev;
9d0498a2 950 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 952 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
953
954 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 955 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
956
957 /* Wait for the Pipe State to go off */
58e10eb9
CW
958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
284637d9 960 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 961 } else {
ab7ad7f6 962 /* Wait for the display line to settle */
fbf49ea2 963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 964 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 965 }
79e53945
JB
966}
967
b0ea7d37
DL
968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
c36346e3 980 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 981 switch (port->port) {
c36346e3
DL
982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
eba905b2 995 switch (port->port) {
c36346e3
DL
996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
b0ea7d37
DL
1008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
b24e7179
JB
1013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
55607e8a
DV
1019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
b24e7179
JB
1021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1029 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
b24e7179 1033
23538ef1
JN
1034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1045 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
55607e8a 1052struct intel_shared_dpll *
e2b78267
DV
1053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1054{
1055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
6e3c9717 1057 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1058 return NULL;
1059
6e3c9717 1060 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1061}
1062
040484af 1063/* For ILK+ */
55607e8a
DV
1064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
040484af 1067{
040484af 1068 bool cur_state;
5358901f 1069 struct intel_dpll_hw_state hw_state;
040484af 1070
92b27b08 1071 if (WARN (!pll,
46edb027 1072 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1073 return;
ee7b9f93 1074
5358901f 1075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1076 I915_STATE_WARN(cur_state != state,
5358901f
DV
1077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
040484af 1079}
040484af
JB
1080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
ad80a810
PZ
1087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
040484af 1089
affa9354
PZ
1090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
ad80a810 1092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1093 val = I915_READ(reg);
ad80a810 1094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
e2c719b7 1100 I915_STATE_WARN(cur_state != state,
040484af
JB
1101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
d63fa0dc
PZ
1114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1117 I915_STATE_WARN(cur_state != state,
040484af
JB
1118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
3d13ef2e 1131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1132 return;
1133
bf507ef7 1134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1135 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1136 return;
1137
040484af
JB
1138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
e2c719b7 1140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1141}
1142
55607e8a
DV
1143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
040484af
JB
1145{
1146 int reg;
1147 u32 val;
55607e8a 1148 bool cur_state;
040484af
JB
1149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
55607e8a 1152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1153 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
040484af
JB
1156}
1157
b680c37a
DV
1158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
ea0760cf 1160{
bedd4dba
JN
1161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
ea0760cf
JB
1163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
0de3b485 1165 bool locked = true;
ea0760cf 1166
bedd4dba
JN
1167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
ea0760cf 1173 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
ea0760cf
JB
1184 } else {
1185 pp_reg = PP_CONTROL;
bedd4dba
JN
1186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
ea0760cf
JB
1188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1193 locked = false;
1194
e2c719b7 1195 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1196 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1197 pipe_name(pipe));
ea0760cf
JB
1198}
1199
93ce0ba6
JN
1200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
d9d82081 1206 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1208 else
5efb3e28 1209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1210
e2c719b7 1211 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
b840d907
JB
1218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
b24e7179
JB
1220{
1221 int reg;
1222 u32 val;
63d7bbe9 1223 bool cur_state;
702e7a56
PZ
1224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
b24e7179 1226
b6b5d049
VS
1227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1230 state = true;
1231
f458ebbc 1232 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
e2c719b7 1241 I915_STATE_WARN(cur_state != state,
63d7bbe9 1242 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1243 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1244}
1245
931872fc
CW
1246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
b24e7179
JB
1248{
1249 int reg;
1250 u32 val;
931872fc 1251 bool cur_state;
b24e7179
JB
1252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
931872fc 1255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1256 I915_STATE_WARN(cur_state != state,
931872fc
CW
1257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1259}
1260
931872fc
CW
1261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
b24e7179
JB
1264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
653e1026 1267 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
653e1026
VS
1272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
e2c719b7 1276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
19ec1358 1279 return;
28c05794 1280 }
19ec1358 1281
b24e7179 1282 /* Need to check both planes against the pipe */
055e393f 1283 for_each_pipe(dev_priv, i) {
b24e7179
JB
1284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
b24e7179
JB
1291 }
1292}
1293
19332d7a
JB
1294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
20674eef 1297 struct drm_device *dev = dev_priv->dev;
1fe47785 1298 int reg, sprite;
19332d7a
JB
1299 u32 val;
1300
7feb8b88
DL
1301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
20674eef 1311 val = I915_READ(reg);
e2c719b7 1312 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1314 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
19332d7a 1318 val = I915_READ(reg);
e2c719b7 1319 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
19332d7a 1324 val = I915_READ(reg);
e2c719b7 1325 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1327 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1328 }
1329}
1330
08c71e5e
VS
1331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
e2c719b7 1333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1334 drm_crtc_vblank_put(crtc);
1335}
1336
89eff4be 1337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1338{
1339 u32 val;
1340 bool enabled;
1341
e2c719b7 1342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1343
92f2584a
JB
1344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1348}
1349
ab9412ba
DV
1350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
92f2584a
JB
1352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
ab9412ba 1357 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1360 I915_STATE_WARN(enabled,
9db4a9c7
JB
1361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
92f2584a
JB
1363}
1364
4e634389
KP
1365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
44f37d1f
CML
1376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
f0575e92
KP
1379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
1519b995
KP
1386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
dc0fa718 1389 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1394 return false;
44f37d1f
CML
1395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
1519b995 1398 } else {
dc0fa718 1399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
291906f1 1436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1437 enum pipe pipe, int reg, u32 port_sel)
291906f1 1438{
47a05eca 1439 u32 val = I915_READ(reg);
e2c719b7 1440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1442 reg, pipe_name(pipe));
de9a35ab 1443
e2c719b7 1444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1445 && (val & DP_PIPEB_SELECT),
de9a35ab 1446 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
47a05eca 1452 u32 val = I915_READ(reg);
e2c719b7 1453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1455 reg, pipe_name(pipe));
de9a35ab 1456
e2c719b7 1457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1458 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1459 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
291906f1 1467
f0575e92
KP
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
e2c719b7 1474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1475 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1476 pipe_name(pipe));
291906f1
JB
1477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
e2c719b7 1480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1482 pipe_name(pipe));
291906f1 1483
e2debe91
PZ
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1487}
1488
40e9cf64
JB
1489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
a09caddd
CML
1496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
5382f5f3
JB
1507}
1508
d288f65f 1509static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1510 const struct intel_crtc_state *pipe_config)
87442f73 1511{
426115cf
DV
1512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
d288f65f 1515 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1516
426115cf 1517 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1518
1519 /* No really, not for ILK+ */
1520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1523 if (IS_MOBILE(dev_priv->dev))
426115cf 1524 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1525
426115cf
DV
1526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
d288f65f 1533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1534 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1535
1536 /* We do this three times for luck */
426115cf 1537 I915_WRITE(reg, dpll);
87442f73
DV
1538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
426115cf 1540 I915_WRITE(reg, dpll);
87442f73
DV
1541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
426115cf 1543 I915_WRITE(reg, dpll);
87442f73
DV
1544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
d288f65f 1548static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1549 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
d288f65f 1574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1575
1576 /* Check PLL is locked */
a11b0703 1577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
a11b0703 1580 /* not sure when this should be written */
d288f65f 1581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1582 POSTING_READ(DPLL_MD(pipe));
1583
9d556c99
CML
1584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
1c4e0274
VS
1587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
409ee761 1594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1595
1596 return count;
1597}
1598
66e3d5c0 1599static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1600{
66e3d5c0
DV
1601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
6e3c9717 1604 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1605
66e3d5c0 1606 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1607
63d7bbe9 1608 /* No really, not for ILK+ */
3d13ef2e 1609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1610
1611 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1614
1c4e0274
VS
1615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
66e3d5c0
DV
1627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1634 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
63d7bbe9
JB
1643
1644 /* We do this three times for luck */
66e3d5c0 1645 I915_WRITE(reg, dpll);
63d7bbe9
JB
1646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
66e3d5c0 1648 I915_WRITE(reg, dpll);
63d7bbe9
JB
1649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
66e3d5c0 1651 I915_WRITE(reg, dpll);
63d7bbe9
JB
1652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
50b44a44 1657 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
1c4e0274 1665static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1666{
1c4e0274
VS
1667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
409ee761 1673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
b6b5d049
VS
1681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
50b44a44
DV
1689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1691}
1692
f6071166
JB
1693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
e5cbfbfb
ID
1700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
f6071166 1704 if (pipe == PIPE_B)
e5cbfbfb 1705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
d752048d 1713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1714 u32 val;
1715
a11b0703
VS
1716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1718
a11b0703 1719 /* Set PLL en = 0 */
d17ec4ce 1720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
d752048d
VS
1725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
61407f6d
VS
1733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
d752048d 1744 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1745}
1746
e4607fcf
CML
1747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
89b667f8
JB
1749{
1750 u32 port_mask;
00fc31b7 1751 int dpll_reg;
89b667f8 1752
e4607fcf
CML
1753 switch (dport->port) {
1754 case PORT_B:
89b667f8 1755 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1756 dpll_reg = DPLL(0);
e4607fcf
CML
1757 break;
1758 case PORT_C:
89b667f8 1759 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1765 break;
1766 default:
1767 BUG();
1768 }
89b667f8 1769
00fc31b7 1770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1772 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1773}
1774
b14b1055
DV
1775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
be19f0ff
CW
1781 if (WARN_ON(pll == NULL))
1782 return;
1783
3e369b76 1784 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
92f2584a 1794/**
85b3894f 1795 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
85b3894f 1802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1803{
3d13ef2e
DL
1804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1807
87a875bb 1808 if (WARN_ON(pll == NULL))
48da64a8
CW
1809 return;
1810
3e369b76 1811 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1812 return;
ee7b9f93 1813
74dd6928 1814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1815 pll->name, pll->active, pll->on,
e2b78267 1816 crtc->base.base.id);
92f2584a 1817
cdbd2316
DV
1818 if (pll->active++) {
1819 WARN_ON(!pll->on);
e9d6944e 1820 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1821 return;
1822 }
f4a091c7 1823 WARN_ON(pll->on);
ee7b9f93 1824
bd2bb1b9
PZ
1825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
46edb027 1827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1828 pll->enable(dev_priv, pll);
ee7b9f93 1829 pll->on = true;
92f2584a
JB
1830}
1831
f6daaec2 1832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1833{
3d13ef2e
DL
1834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1837
92f2584a 1838 /* PCH only available on ILK+ */
3d13ef2e 1839 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1840 if (WARN_ON(pll == NULL))
ee7b9f93 1841 return;
92f2584a 1842
3e369b76 1843 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1844 return;
7a419866 1845
46edb027
DV
1846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
e2b78267 1848 crtc->base.base.id);
7a419866 1849
48da64a8 1850 if (WARN_ON(pll->active == 0)) {
e9d6944e 1851 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1852 return;
1853 }
1854
e9d6944e 1855 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1856 WARN_ON(!pll->on);
cdbd2316 1857 if (--pll->active)
7a419866 1858 return;
ee7b9f93 1859
46edb027 1860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1861 pll->disable(dev_priv, pll);
ee7b9f93 1862 pll->on = false;
bd2bb1b9
PZ
1863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1865}
1866
b8a4f404
PZ
1867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
040484af 1869{
23670b32 1870 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1873 uint32_t reg, val, pipeconf_val;
040484af
JB
1874
1875 /* PCH only available on ILK+ */
55522f37 1876 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1877
1878 /* Make sure PCH DPLL is enabled */
e72f9fbf 1879 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1880 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
23670b32
DV
1886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
59c859d6 1893 }
23670b32 1894
ab9412ba 1895 reg = PCH_TRANSCONF(pipe);
040484af 1896 val = I915_READ(reg);
5f7f726d 1897 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
dfd07d72
DV
1904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1906 }
5f7f726d
PZ
1907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1910 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
5f7f726d
PZ
1915 else
1916 val |= TRANS_PROGRESSIVE;
1917
040484af
JB
1918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1921}
1922
8fb033d7 1923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1924 enum transcoder cpu_transcoder)
040484af 1925{
8fb033d7 1926 u32 val, pipeconf_val;
8fb033d7
PZ
1927
1928 /* PCH only available on ILK+ */
55522f37 1929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1930
8fb033d7 1931 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1934
223a6fdf
PZ
1935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
25f3ef11 1940 val = TRANS_ENABLE;
937bb610 1941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1942
9a76b1c6
PZ
1943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
a35f2679 1945 val |= TRANS_INTERLACED;
8fb033d7
PZ
1946 else
1947 val |= TRANS_PROGRESSIVE;
1948
ab9412ba
DV
1949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1951 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1952}
1953
b8a4f404
PZ
1954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
040484af 1956{
23670b32
DV
1957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
040484af
JB
1959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
291906f1
JB
1964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
ab9412ba 1967 reg = PCH_TRANSCONF(pipe);
040484af
JB
1968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
040484af
JB
1982}
1983
ab4d966c 1984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1985{
8fb033d7
PZ
1986 u32 val;
1987
ab9412ba 1988 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1989 val &= ~TRANS_ENABLE;
ab9412ba 1990 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1991 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1993 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1998 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1999}
2000
b24e7179 2001/**
309cfea8 2002 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2003 * @crtc: crtc responsible for the pipe
b24e7179 2004 *
0372264a 2005 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2007 */
e1fdc473 2008static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2009{
0372264a
PZ
2010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
1a240d4d 2015 enum pipe pch_transcoder;
b24e7179
JB
2016 int reg;
2017 u32 val;
2018
58c6eaa2 2019 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2020 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2021 assert_sprites_disabled(dev_priv, pipe);
2022
681e5811 2023 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
b24e7179
JB
2028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
040484af 2038 else {
6e3c9717 2039 if (crtc->config->has_pch_encoder) {
040484af 2040 /* if driving the PCH, we need FDI enabled */
cc391bbb 2041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
040484af
JB
2044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
b24e7179 2047
702e7a56 2048 reg = PIPECONF(cpu_transcoder);
b24e7179 2049 val = I915_READ(reg);
7ad25d48 2050 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2053 return;
7ad25d48 2054 }
00d70b15
CW
2055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2057 POSTING_READ(reg);
b24e7179
JB
2058}
2059
2060/**
309cfea8 2061 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2062 * @crtc: crtc whose pipes is to be disabled
b24e7179 2063 *
575f7ab7
VS
2064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
b24e7179
JB
2067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
575f7ab7 2070static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2071{
575f7ab7 2072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2074 enum pipe pipe = crtc->pipe;
b24e7179
JB
2075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2083 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2084 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2085
702e7a56 2086 reg = PIPECONF(cpu_transcoder);
b24e7179 2087 val = I915_READ(reg);
00d70b15
CW
2088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
67adc644
VS
2091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
6e3c9717 2095 if (crtc->config->double_wide)
67adc644
VS
2096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2106}
2107
d74362c9
KP
2108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
1dba99f4
VS
2112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
d74362c9 2114{
3d13ef2e
DL
2115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
d74362c9
KP
2120}
2121
b24e7179 2122/**
262ca2b0 2123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
b24e7179 2126 *
fdd508a6 2127 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2128 */
fdd508a6
VS
2129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
b24e7179 2131{
fdd508a6
VS
2132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2138
98ec7739
VS
2139 if (intel_crtc->primary_enabled)
2140 return;
0037f71c 2141
4c445e0e 2142 intel_crtc->primary_enabled = true;
939c2fe8 2143
fdd508a6
VS
2144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
33c3b0d1
VS
2146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2154}
2155
b24e7179 2156/**
262ca2b0 2157 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
b24e7179 2160 *
fdd508a6 2161 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2162 */
fdd508a6
VS
2163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
b24e7179 2165{
fdd508a6
VS
2166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
32b7eeec
MR
2170 if (WARN_ON(!intel_crtc->active))
2171 return;
b24e7179 2172
98ec7739
VS
2173 if (!intel_crtc->primary_enabled)
2174 return;
0037f71c 2175
4c445e0e 2176 intel_crtc->primary_enabled = false;
939c2fe8 2177
fdd508a6
VS
2178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
b24e7179
JB
2180}
2181
693db184
CW
2182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
ec2c981e
DL
2191int
2192intel_fb_align_height(struct drm_device *dev, int height, unsigned int tiling)
a57ce0b2
JB
2193{
2194 int tile_height;
2195
ec2c981e 2196 tile_height = tiling ? (IS_GEN2(dev) ? 16 : 8) : 1;
a57ce0b2
JB
2197 return ALIGN(height, tile_height);
2198}
2199
127bd2ac 2200int
850c4cdc
TU
2201intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2202 struct drm_framebuffer *fb,
a4872ba6 2203 struct intel_engine_cs *pipelined)
6b95a207 2204{
850c4cdc 2205 struct drm_device *dev = fb->dev;
ce453d81 2206 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2207 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2208 u32 alignment;
2209 int ret;
2210
ebcdd39e
MR
2211 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2212
05394f39 2213 switch (obj->tiling_mode) {
6b95a207 2214 case I915_TILING_NONE:
1fada4cc
DL
2215 if (INTEL_INFO(dev)->gen >= 9)
2216 alignment = 256 * 1024;
2217 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2218 alignment = 128 * 1024;
a6c45cf0 2219 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2220 alignment = 4 * 1024;
2221 else
2222 alignment = 64 * 1024;
6b95a207
KH
2223 break;
2224 case I915_TILING_X:
1fada4cc
DL
2225 if (INTEL_INFO(dev)->gen >= 9)
2226 alignment = 256 * 1024;
2227 else {
2228 /* pin() will align the object as required by fence */
2229 alignment = 0;
2230 }
6b95a207
KH
2231 break;
2232 case I915_TILING_Y:
80075d49 2233 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2234 return -EINVAL;
2235 default:
2236 BUG();
2237 }
2238
693db184
CW
2239 /* Note that the w/a also requires 64 PTE of padding following the
2240 * bo. We currently fill all unused PTE with the shadow page and so
2241 * we should always have valid PTE following the scanout preventing
2242 * the VT-d warning.
2243 */
2244 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2245 alignment = 256 * 1024;
2246
d6dd6843
PZ
2247 /*
2248 * Global gtt pte registers are special registers which actually forward
2249 * writes to a chunk of system memory. Which means that there is no risk
2250 * that the register values disappear as soon as we call
2251 * intel_runtime_pm_put(), so it is correct to wrap only the
2252 * pin/unpin/fence and not more.
2253 */
2254 intel_runtime_pm_get(dev_priv);
2255
ce453d81 2256 dev_priv->mm.interruptible = false;
2da3b9b9 2257 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2258 if (ret)
ce453d81 2259 goto err_interruptible;
6b95a207
KH
2260
2261 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2262 * fence, whereas 965+ only requires a fence if using
2263 * framebuffer compression. For simplicity, we always install
2264 * a fence as the cost is not that onerous.
2265 */
06d98131 2266 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2267 if (ret)
2268 goto err_unpin;
1690e1eb 2269
9a5a53b3 2270 i915_gem_object_pin_fence(obj);
6b95a207 2271
ce453d81 2272 dev_priv->mm.interruptible = true;
d6dd6843 2273 intel_runtime_pm_put(dev_priv);
6b95a207 2274 return 0;
48b956c5
CW
2275
2276err_unpin:
cc98b413 2277 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2278err_interruptible:
2279 dev_priv->mm.interruptible = true;
d6dd6843 2280 intel_runtime_pm_put(dev_priv);
48b956c5 2281 return ret;
6b95a207
KH
2282}
2283
1690e1eb
CW
2284void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2285{
ebcdd39e
MR
2286 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2287
1690e1eb 2288 i915_gem_object_unpin_fence(obj);
cc98b413 2289 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2290}
2291
c2c75131
DV
2292/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2293 * is assumed to be a power-of-two. */
bc752862
CW
2294unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2295 unsigned int tiling_mode,
2296 unsigned int cpp,
2297 unsigned int pitch)
c2c75131 2298{
bc752862
CW
2299 if (tiling_mode != I915_TILING_NONE) {
2300 unsigned int tile_rows, tiles;
c2c75131 2301
bc752862
CW
2302 tile_rows = *y / 8;
2303 *y %= 8;
c2c75131 2304
bc752862
CW
2305 tiles = *x / (512/cpp);
2306 *x %= 512/cpp;
2307
2308 return tile_rows * pitch * 8 + tiles * 4096;
2309 } else {
2310 unsigned int offset;
2311
2312 offset = *y * pitch + *x * cpp;
2313 *y = 0;
2314 *x = (offset & 4095) / cpp;
2315 return offset & -4096;
2316 }
c2c75131
DV
2317}
2318
b35d63fa 2319static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2320{
2321 switch (format) {
2322 case DISPPLANE_8BPP:
2323 return DRM_FORMAT_C8;
2324 case DISPPLANE_BGRX555:
2325 return DRM_FORMAT_XRGB1555;
2326 case DISPPLANE_BGRX565:
2327 return DRM_FORMAT_RGB565;
2328 default:
2329 case DISPPLANE_BGRX888:
2330 return DRM_FORMAT_XRGB8888;
2331 case DISPPLANE_RGBX888:
2332 return DRM_FORMAT_XBGR8888;
2333 case DISPPLANE_BGRX101010:
2334 return DRM_FORMAT_XRGB2101010;
2335 case DISPPLANE_RGBX101010:
2336 return DRM_FORMAT_XBGR2101010;
2337 }
2338}
2339
bc8d7dff
DL
2340static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2341{
2342 switch (format) {
2343 case PLANE_CTL_FORMAT_RGB_565:
2344 return DRM_FORMAT_RGB565;
2345 default:
2346 case PLANE_CTL_FORMAT_XRGB_8888:
2347 if (rgb_order) {
2348 if (alpha)
2349 return DRM_FORMAT_ABGR8888;
2350 else
2351 return DRM_FORMAT_XBGR8888;
2352 } else {
2353 if (alpha)
2354 return DRM_FORMAT_ARGB8888;
2355 else
2356 return DRM_FORMAT_XRGB8888;
2357 }
2358 case PLANE_CTL_FORMAT_XRGB_2101010:
2359 if (rgb_order)
2360 return DRM_FORMAT_XBGR2101010;
2361 else
2362 return DRM_FORMAT_XRGB2101010;
2363 }
2364}
2365
5724dbd1
DL
2366static bool
2367intel_alloc_plane_obj(struct intel_crtc *crtc,
2368 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2369{
2370 struct drm_device *dev = crtc->base.dev;
2371 struct drm_i915_gem_object *obj = NULL;
2372 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2373 u32 base = plane_config->base;
2374
ff2652ea
CW
2375 if (plane_config->size == 0)
2376 return false;
2377
46f297fb
JB
2378 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2379 plane_config->size);
2380 if (!obj)
484b41dd 2381 return false;
46f297fb 2382
49af449b
DL
2383 obj->tiling_mode = plane_config->tiling;
2384 if (obj->tiling_mode == I915_TILING_X)
66e514c1 2385 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb 2386
66e514c1
DA
2387 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2388 mode_cmd.width = crtc->base.primary->fb->width;
2389 mode_cmd.height = crtc->base.primary->fb->height;
2390 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2391
2392 mutex_lock(&dev->struct_mutex);
2393
66e514c1 2394 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2395 &mode_cmd, obj)) {
46f297fb
JB
2396 DRM_DEBUG_KMS("intel fb init failed\n");
2397 goto out_unref_obj;
2398 }
2399
a071fa00 2400 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2401 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2402
2403 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2404 return true;
46f297fb
JB
2405
2406out_unref_obj:
2407 drm_gem_object_unreference(&obj->base);
2408 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2409 return false;
2410}
2411
5724dbd1
DL
2412static void
2413intel_find_plane_obj(struct intel_crtc *intel_crtc,
2414 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2415{
2416 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2417 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2418 struct drm_crtc *c;
2419 struct intel_crtc *i;
2ff8fde1 2420 struct drm_i915_gem_object *obj;
484b41dd 2421
66e514c1 2422 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2423 return;
2424
2425 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2426 return;
2427
66e514c1
DA
2428 kfree(intel_crtc->base.primary->fb);
2429 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2430
2431 /*
2432 * Failed to alloc the obj, check to see if we should share
2433 * an fb with another CRTC instead
2434 */
70e1e0ec 2435 for_each_crtc(dev, c) {
484b41dd
JB
2436 i = to_intel_crtc(c);
2437
2438 if (c == &intel_crtc->base)
2439 continue;
2440
2ff8fde1
MR
2441 if (!i->active)
2442 continue;
2443
2444 obj = intel_fb_obj(c->primary->fb);
2445 if (obj == NULL)
484b41dd
JB
2446 continue;
2447
2ff8fde1 2448 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2449 if (obj->tiling_mode != I915_TILING_NONE)
2450 dev_priv->preserve_bios_swizzle = true;
2451
66e514c1
DA
2452 drm_framebuffer_reference(c->primary->fb);
2453 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2454 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2455 break;
2456 }
2457 }
46f297fb
JB
2458}
2459
29b9bde6
DV
2460static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2461 struct drm_framebuffer *fb,
2462 int x, int y)
81255565
JB
2463{
2464 struct drm_device *dev = crtc->dev;
2465 struct drm_i915_private *dev_priv = dev->dev_private;
2466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2467 struct drm_i915_gem_object *obj;
81255565 2468 int plane = intel_crtc->plane;
e506a0c6 2469 unsigned long linear_offset;
81255565 2470 u32 dspcntr;
f45651ba 2471 u32 reg = DSPCNTR(plane);
48404c1e 2472 int pixel_size;
f45651ba 2473
fdd508a6
VS
2474 if (!intel_crtc->primary_enabled) {
2475 I915_WRITE(reg, 0);
2476 if (INTEL_INFO(dev)->gen >= 4)
2477 I915_WRITE(DSPSURF(plane), 0);
2478 else
2479 I915_WRITE(DSPADDR(plane), 0);
2480 POSTING_READ(reg);
2481 return;
2482 }
2483
c9ba6fad
VS
2484 obj = intel_fb_obj(fb);
2485 if (WARN_ON(obj == NULL))
2486 return;
2487
2488 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2489
f45651ba
VS
2490 dspcntr = DISPPLANE_GAMMA_ENABLE;
2491
fdd508a6 2492 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2493
2494 if (INTEL_INFO(dev)->gen < 4) {
2495 if (intel_crtc->pipe == PIPE_B)
2496 dspcntr |= DISPPLANE_SEL_PIPE_B;
2497
2498 /* pipesrc and dspsize control the size that is scaled from,
2499 * which should always be the user's requested size.
2500 */
2501 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2502 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2503 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2504 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2505 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2506 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2507 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2508 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2509 I915_WRITE(PRIMPOS(plane), 0);
2510 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2511 }
81255565 2512
57779d06
VS
2513 switch (fb->pixel_format) {
2514 case DRM_FORMAT_C8:
81255565
JB
2515 dspcntr |= DISPPLANE_8BPP;
2516 break;
57779d06
VS
2517 case DRM_FORMAT_XRGB1555:
2518 case DRM_FORMAT_ARGB1555:
2519 dspcntr |= DISPPLANE_BGRX555;
81255565 2520 break;
57779d06
VS
2521 case DRM_FORMAT_RGB565:
2522 dspcntr |= DISPPLANE_BGRX565;
2523 break;
2524 case DRM_FORMAT_XRGB8888:
2525 case DRM_FORMAT_ARGB8888:
2526 dspcntr |= DISPPLANE_BGRX888;
2527 break;
2528 case DRM_FORMAT_XBGR8888:
2529 case DRM_FORMAT_ABGR8888:
2530 dspcntr |= DISPPLANE_RGBX888;
2531 break;
2532 case DRM_FORMAT_XRGB2101010:
2533 case DRM_FORMAT_ARGB2101010:
2534 dspcntr |= DISPPLANE_BGRX101010;
2535 break;
2536 case DRM_FORMAT_XBGR2101010:
2537 case DRM_FORMAT_ABGR2101010:
2538 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2539 break;
2540 default:
baba133a 2541 BUG();
81255565 2542 }
57779d06 2543
f45651ba
VS
2544 if (INTEL_INFO(dev)->gen >= 4 &&
2545 obj->tiling_mode != I915_TILING_NONE)
2546 dspcntr |= DISPPLANE_TILED;
81255565 2547
de1aa629
VS
2548 if (IS_G4X(dev))
2549 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2550
b9897127 2551 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2552
c2c75131
DV
2553 if (INTEL_INFO(dev)->gen >= 4) {
2554 intel_crtc->dspaddr_offset =
bc752862 2555 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2556 pixel_size,
bc752862 2557 fb->pitches[0]);
c2c75131
DV
2558 linear_offset -= intel_crtc->dspaddr_offset;
2559 } else {
e506a0c6 2560 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2561 }
e506a0c6 2562
8e7d688b 2563 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2564 dspcntr |= DISPPLANE_ROTATE_180;
2565
6e3c9717
ACO
2566 x += (intel_crtc->config->pipe_src_w - 1);
2567 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2568
2569 /* Finding the last pixel of the last line of the display
2570 data and adding to linear_offset*/
2571 linear_offset +=
6e3c9717
ACO
2572 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2573 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2574 }
2575
2576 I915_WRITE(reg, dspcntr);
2577
f343c5f6
BW
2578 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2579 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2580 fb->pitches[0]);
01f2c773 2581 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2582 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2583 I915_WRITE(DSPSURF(plane),
2584 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2585 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2586 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2587 } else
f343c5f6 2588 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2589 POSTING_READ(reg);
17638cd6
JB
2590}
2591
29b9bde6
DV
2592static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2593 struct drm_framebuffer *fb,
2594 int x, int y)
17638cd6
JB
2595{
2596 struct drm_device *dev = crtc->dev;
2597 struct drm_i915_private *dev_priv = dev->dev_private;
2598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2599 struct drm_i915_gem_object *obj;
17638cd6 2600 int plane = intel_crtc->plane;
e506a0c6 2601 unsigned long linear_offset;
17638cd6 2602 u32 dspcntr;
f45651ba 2603 u32 reg = DSPCNTR(plane);
48404c1e 2604 int pixel_size;
f45651ba 2605
fdd508a6
VS
2606 if (!intel_crtc->primary_enabled) {
2607 I915_WRITE(reg, 0);
2608 I915_WRITE(DSPSURF(plane), 0);
2609 POSTING_READ(reg);
2610 return;
2611 }
2612
c9ba6fad
VS
2613 obj = intel_fb_obj(fb);
2614 if (WARN_ON(obj == NULL))
2615 return;
2616
2617 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2618
f45651ba
VS
2619 dspcntr = DISPPLANE_GAMMA_ENABLE;
2620
fdd508a6 2621 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2622
2623 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2624 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2625
57779d06
VS
2626 switch (fb->pixel_format) {
2627 case DRM_FORMAT_C8:
17638cd6
JB
2628 dspcntr |= DISPPLANE_8BPP;
2629 break;
57779d06
VS
2630 case DRM_FORMAT_RGB565:
2631 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2632 break;
57779d06
VS
2633 case DRM_FORMAT_XRGB8888:
2634 case DRM_FORMAT_ARGB8888:
2635 dspcntr |= DISPPLANE_BGRX888;
2636 break;
2637 case DRM_FORMAT_XBGR8888:
2638 case DRM_FORMAT_ABGR8888:
2639 dspcntr |= DISPPLANE_RGBX888;
2640 break;
2641 case DRM_FORMAT_XRGB2101010:
2642 case DRM_FORMAT_ARGB2101010:
2643 dspcntr |= DISPPLANE_BGRX101010;
2644 break;
2645 case DRM_FORMAT_XBGR2101010:
2646 case DRM_FORMAT_ABGR2101010:
2647 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2648 break;
2649 default:
baba133a 2650 BUG();
17638cd6
JB
2651 }
2652
2653 if (obj->tiling_mode != I915_TILING_NONE)
2654 dspcntr |= DISPPLANE_TILED;
17638cd6 2655
f45651ba 2656 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2657 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2658
b9897127 2659 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2660 intel_crtc->dspaddr_offset =
bc752862 2661 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2662 pixel_size,
bc752862 2663 fb->pitches[0]);
c2c75131 2664 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2665 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2666 dspcntr |= DISPPLANE_ROTATE_180;
2667
2668 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2669 x += (intel_crtc->config->pipe_src_w - 1);
2670 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2671
2672 /* Finding the last pixel of the last line of the display
2673 data and adding to linear_offset*/
2674 linear_offset +=
6e3c9717
ACO
2675 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2676 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2677 }
2678 }
2679
2680 I915_WRITE(reg, dspcntr);
17638cd6 2681
f343c5f6
BW
2682 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2683 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2684 fb->pitches[0]);
01f2c773 2685 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2686 I915_WRITE(DSPSURF(plane),
2687 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2688 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2689 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2690 } else {
2691 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2692 I915_WRITE(DSPLINOFF(plane), linear_offset);
2693 }
17638cd6 2694 POSTING_READ(reg);
17638cd6
JB
2695}
2696
70d21f0e
DL
2697static void skylake_update_primary_plane(struct drm_crtc *crtc,
2698 struct drm_framebuffer *fb,
2699 int x, int y)
2700{
2701 struct drm_device *dev = crtc->dev;
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2704 struct intel_framebuffer *intel_fb;
2705 struct drm_i915_gem_object *obj;
2706 int pipe = intel_crtc->pipe;
2707 u32 plane_ctl, stride;
2708
2709 if (!intel_crtc->primary_enabled) {
2710 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2711 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2712 POSTING_READ(PLANE_CTL(pipe, 0));
2713 return;
2714 }
2715
2716 plane_ctl = PLANE_CTL_ENABLE |
2717 PLANE_CTL_PIPE_GAMMA_ENABLE |
2718 PLANE_CTL_PIPE_CSC_ENABLE;
2719
2720 switch (fb->pixel_format) {
2721 case DRM_FORMAT_RGB565:
2722 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2723 break;
2724 case DRM_FORMAT_XRGB8888:
2725 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2726 break;
2727 case DRM_FORMAT_XBGR8888:
2728 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2729 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
2732 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
2735 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2736 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2737 break;
2738 default:
2739 BUG();
2740 }
2741
2742 intel_fb = to_intel_framebuffer(fb);
2743 obj = intel_fb->obj;
2744
2745 /*
2746 * The stride is either expressed as a multiple of 64 bytes chunks for
2747 * linear buffers or in number of tiles for tiled buffers.
2748 */
2749 switch (obj->tiling_mode) {
2750 case I915_TILING_NONE:
2751 stride = fb->pitches[0] >> 6;
2752 break;
2753 case I915_TILING_X:
2754 plane_ctl |= PLANE_CTL_TILED_X;
2755 stride = fb->pitches[0] >> 9;
2756 break;
2757 default:
2758 BUG();
2759 }
2760
2761 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
8e7d688b 2762 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
1447dde0 2763 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2764
2765 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2766
2767 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2768 i915_gem_obj_ggtt_offset(obj),
2769 x, y, fb->width, fb->height,
2770 fb->pitches[0]);
2771
2772 I915_WRITE(PLANE_POS(pipe, 0), 0);
2773 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2774 I915_WRITE(PLANE_SIZE(pipe, 0),
6e3c9717
ACO
2775 (intel_crtc->config->pipe_src_h - 1) << 16 |
2776 (intel_crtc->config->pipe_src_w - 1));
70d21f0e
DL
2777 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2778 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2779
2780 POSTING_READ(PLANE_SURF(pipe, 0));
2781}
2782
17638cd6
JB
2783/* Assume fb object is pinned & idle & fenced and just update base pointers */
2784static int
2785intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2786 int x, int y, enum mode_set_atomic state)
2787{
2788 struct drm_device *dev = crtc->dev;
2789 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2790
6b8e6ed0
CW
2791 if (dev_priv->display.disable_fbc)
2792 dev_priv->display.disable_fbc(dev);
81255565 2793
29b9bde6
DV
2794 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2795
2796 return 0;
81255565
JB
2797}
2798
7514747d 2799static void intel_complete_page_flips(struct drm_device *dev)
96a02917 2800{
96a02917
VS
2801 struct drm_crtc *crtc;
2802
70e1e0ec 2803 for_each_crtc(dev, crtc) {
96a02917
VS
2804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2805 enum plane plane = intel_crtc->plane;
2806
2807 intel_prepare_page_flip(dev, plane);
2808 intel_finish_page_flip_plane(dev, plane);
2809 }
7514747d
VS
2810}
2811
2812static void intel_update_primary_planes(struct drm_device *dev)
2813{
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 struct drm_crtc *crtc;
96a02917 2816
70e1e0ec 2817 for_each_crtc(dev, crtc) {
96a02917
VS
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2819
51fd371b 2820 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2821 /*
2822 * FIXME: Once we have proper support for primary planes (and
2823 * disabling them without disabling the entire crtc) allow again
66e514c1 2824 * a NULL crtc->primary->fb.
947fdaad 2825 */
f4510a27 2826 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2827 dev_priv->display.update_primary_plane(crtc,
66e514c1 2828 crtc->primary->fb,
262ca2b0
MR
2829 crtc->x,
2830 crtc->y);
51fd371b 2831 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2832 }
2833}
2834
7514747d
VS
2835void intel_prepare_reset(struct drm_device *dev)
2836{
f98ce92f
VS
2837 struct drm_i915_private *dev_priv = to_i915(dev);
2838 struct intel_crtc *crtc;
2839
7514747d
VS
2840 /* no reset support for gen2 */
2841 if (IS_GEN2(dev))
2842 return;
2843
2844 /* reset doesn't touch the display */
2845 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2846 return;
2847
2848 drm_modeset_lock_all(dev);
f98ce92f
VS
2849
2850 /*
2851 * Disabling the crtcs gracefully seems nicer. Also the
2852 * g33 docs say we should at least disable all the planes.
2853 */
2854 for_each_intel_crtc(dev, crtc) {
2855 if (crtc->active)
2856 dev_priv->display.crtc_disable(&crtc->base);
2857 }
7514747d
VS
2858}
2859
2860void intel_finish_reset(struct drm_device *dev)
2861{
2862 struct drm_i915_private *dev_priv = to_i915(dev);
2863
2864 /*
2865 * Flips in the rings will be nuked by the reset,
2866 * so complete all pending flips so that user space
2867 * will get its events and not get stuck.
2868 */
2869 intel_complete_page_flips(dev);
2870
2871 /* no reset support for gen2 */
2872 if (IS_GEN2(dev))
2873 return;
2874
2875 /* reset doesn't touch the display */
2876 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2877 /*
2878 * Flips in the rings have been nuked by the reset,
2879 * so update the base address of all primary
2880 * planes to the the last fb to make sure we're
2881 * showing the correct fb after a reset.
2882 */
2883 intel_update_primary_planes(dev);
2884 return;
2885 }
2886
2887 /*
2888 * The display has been reset as well,
2889 * so need a full re-initialization.
2890 */
2891 intel_runtime_pm_disable_interrupts(dev_priv);
2892 intel_runtime_pm_enable_interrupts(dev_priv);
2893
2894 intel_modeset_init_hw(dev);
2895
2896 spin_lock_irq(&dev_priv->irq_lock);
2897 if (dev_priv->display.hpd_irq_setup)
2898 dev_priv->display.hpd_irq_setup(dev);
2899 spin_unlock_irq(&dev_priv->irq_lock);
2900
2901 intel_modeset_setup_hw_state(dev, true);
2902
2903 intel_hpd_init(dev_priv);
2904
2905 drm_modeset_unlock_all(dev);
2906}
2907
14667a4b
CW
2908static int
2909intel_finish_fb(struct drm_framebuffer *old_fb)
2910{
2ff8fde1 2911 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2912 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2913 bool was_interruptible = dev_priv->mm.interruptible;
2914 int ret;
2915
14667a4b
CW
2916 /* Big Hammer, we also need to ensure that any pending
2917 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2918 * current scanout is retired before unpinning the old
2919 * framebuffer.
2920 *
2921 * This should only fail upon a hung GPU, in which case we
2922 * can safely continue.
2923 */
2924 dev_priv->mm.interruptible = false;
2925 ret = i915_gem_object_finish_gpu(obj);
2926 dev_priv->mm.interruptible = was_interruptible;
2927
2928 return ret;
2929}
2930
7d5e3799
CW
2931static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2932{
2933 struct drm_device *dev = crtc->dev;
2934 struct drm_i915_private *dev_priv = dev->dev_private;
2935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2936 bool pending;
2937
2938 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2939 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2940 return false;
2941
5e2d7afc 2942 spin_lock_irq(&dev->event_lock);
7d5e3799 2943 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2944 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2945
2946 return pending;
2947}
2948
e30e8f75
GP
2949static void intel_update_pipe_size(struct intel_crtc *crtc)
2950{
2951 struct drm_device *dev = crtc->base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953 const struct drm_display_mode *adjusted_mode;
2954
2955 if (!i915.fastboot)
2956 return;
2957
2958 /*
2959 * Update pipe size and adjust fitter if needed: the reason for this is
2960 * that in compute_mode_changes we check the native mode (not the pfit
2961 * mode) to see if we can flip rather than do a full mode set. In the
2962 * fastboot case, we'll flip, but if we don't update the pipesrc and
2963 * pfit state, we'll end up with a big fb scanned out into the wrong
2964 * sized surface.
2965 *
2966 * To fix this properly, we need to hoist the checks up into
2967 * compute_mode_changes (or above), check the actual pfit state and
2968 * whether the platform allows pfit disable with pipe active, and only
2969 * then update the pipesrc and pfit state, even on the flip path.
2970 */
2971
6e3c9717 2972 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
2973
2974 I915_WRITE(PIPESRC(crtc->pipe),
2975 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2976 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 2977 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
2978 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2979 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2980 I915_WRITE(PF_CTL(crtc->pipe), 0);
2981 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2982 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2983 }
6e3c9717
ACO
2984 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
2985 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
2986}
2987
5e84e1a4
ZW
2988static void intel_fdi_normal_train(struct drm_crtc *crtc)
2989{
2990 struct drm_device *dev = crtc->dev;
2991 struct drm_i915_private *dev_priv = dev->dev_private;
2992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2993 int pipe = intel_crtc->pipe;
2994 u32 reg, temp;
2995
2996 /* enable normal train */
2997 reg = FDI_TX_CTL(pipe);
2998 temp = I915_READ(reg);
61e499bf 2999 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3000 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3001 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3002 } else {
3003 temp &= ~FDI_LINK_TRAIN_NONE;
3004 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3005 }
5e84e1a4
ZW
3006 I915_WRITE(reg, temp);
3007
3008 reg = FDI_RX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 if (HAS_PCH_CPT(dev)) {
3011 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3012 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3013 } else {
3014 temp &= ~FDI_LINK_TRAIN_NONE;
3015 temp |= FDI_LINK_TRAIN_NONE;
3016 }
3017 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3018
3019 /* wait one idle pattern time */
3020 POSTING_READ(reg);
3021 udelay(1000);
357555c0
JB
3022
3023 /* IVB wants error correction enabled */
3024 if (IS_IVYBRIDGE(dev))
3025 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3026 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3027}
3028
1fbc0d78 3029static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3030{
1fbc0d78 3031 return crtc->base.enabled && crtc->active &&
6e3c9717 3032 crtc->config->has_pch_encoder;
1e833f40
DV
3033}
3034
01a415fd
DV
3035static void ivb_modeset_global_resources(struct drm_device *dev)
3036{
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *pipe_B_crtc =
3039 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3040 struct intel_crtc *pipe_C_crtc =
3041 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3042 uint32_t temp;
3043
1e833f40
DV
3044 /*
3045 * When everything is off disable fdi C so that we could enable fdi B
3046 * with all lanes. Note that we don't care about enabled pipes without
3047 * an enabled pch encoder.
3048 */
3049 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3050 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3051 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3052 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3053
3054 temp = I915_READ(SOUTH_CHICKEN1);
3055 temp &= ~FDI_BC_BIFURCATION_SELECT;
3056 DRM_DEBUG_KMS("disabling fdi C rx\n");
3057 I915_WRITE(SOUTH_CHICKEN1, temp);
3058 }
3059}
3060
8db9d77b
ZW
3061/* The FDI link training functions for ILK/Ibexpeak. */
3062static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3063{
3064 struct drm_device *dev = crtc->dev;
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3067 int pipe = intel_crtc->pipe;
5eddb70b 3068 u32 reg, temp, tries;
8db9d77b 3069
1c8562f6 3070 /* FDI needs bits from pipe first */
0fc932b8 3071 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3072
e1a44743
AJ
3073 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3074 for train result */
5eddb70b
CW
3075 reg = FDI_RX_IMR(pipe);
3076 temp = I915_READ(reg);
e1a44743
AJ
3077 temp &= ~FDI_RX_SYMBOL_LOCK;
3078 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3079 I915_WRITE(reg, temp);
3080 I915_READ(reg);
e1a44743
AJ
3081 udelay(150);
3082
8db9d77b 3083 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3084 reg = FDI_TX_CTL(pipe);
3085 temp = I915_READ(reg);
627eb5a3 3086 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3087 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3088 temp &= ~FDI_LINK_TRAIN_NONE;
3089 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3090 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3091
5eddb70b
CW
3092 reg = FDI_RX_CTL(pipe);
3093 temp = I915_READ(reg);
8db9d77b
ZW
3094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3096 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3097
3098 POSTING_READ(reg);
8db9d77b
ZW
3099 udelay(150);
3100
5b2adf89 3101 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3102 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3103 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3104 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3105
5eddb70b 3106 reg = FDI_RX_IIR(pipe);
e1a44743 3107 for (tries = 0; tries < 5; tries++) {
5eddb70b 3108 temp = I915_READ(reg);
8db9d77b
ZW
3109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3110
3111 if ((temp & FDI_RX_BIT_LOCK)) {
3112 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3113 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3114 break;
3115 }
8db9d77b 3116 }
e1a44743 3117 if (tries == 5)
5eddb70b 3118 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3119
3120 /* Train 2 */
5eddb70b
CW
3121 reg = FDI_TX_CTL(pipe);
3122 temp = I915_READ(reg);
8db9d77b
ZW
3123 temp &= ~FDI_LINK_TRAIN_NONE;
3124 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3125 I915_WRITE(reg, temp);
8db9d77b 3126
5eddb70b
CW
3127 reg = FDI_RX_CTL(pipe);
3128 temp = I915_READ(reg);
8db9d77b
ZW
3129 temp &= ~FDI_LINK_TRAIN_NONE;
3130 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3131 I915_WRITE(reg, temp);
8db9d77b 3132
5eddb70b
CW
3133 POSTING_READ(reg);
3134 udelay(150);
8db9d77b 3135
5eddb70b 3136 reg = FDI_RX_IIR(pipe);
e1a44743 3137 for (tries = 0; tries < 5; tries++) {
5eddb70b 3138 temp = I915_READ(reg);
8db9d77b
ZW
3139 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3140
3141 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3142 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3143 DRM_DEBUG_KMS("FDI train 2 done.\n");
3144 break;
3145 }
8db9d77b 3146 }
e1a44743 3147 if (tries == 5)
5eddb70b 3148 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3149
3150 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3151
8db9d77b
ZW
3152}
3153
0206e353 3154static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3155 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3156 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3157 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3158 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3159};
3160
3161/* The FDI link training functions for SNB/Cougarpoint. */
3162static void gen6_fdi_link_train(struct drm_crtc *crtc)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167 int pipe = intel_crtc->pipe;
fa37d39e 3168 u32 reg, temp, i, retry;
8db9d77b 3169
e1a44743
AJ
3170 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3171 for train result */
5eddb70b
CW
3172 reg = FDI_RX_IMR(pipe);
3173 temp = I915_READ(reg);
e1a44743
AJ
3174 temp &= ~FDI_RX_SYMBOL_LOCK;
3175 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3176 I915_WRITE(reg, temp);
3177
3178 POSTING_READ(reg);
e1a44743
AJ
3179 udelay(150);
3180
8db9d77b 3181 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
627eb5a3 3184 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3185 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3186 temp &= ~FDI_LINK_TRAIN_NONE;
3187 temp |= FDI_LINK_TRAIN_PATTERN_1;
3188 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3189 /* SNB-B */
3190 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3191 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3192
d74cf324
DV
3193 I915_WRITE(FDI_RX_MISC(pipe),
3194 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3195
5eddb70b
CW
3196 reg = FDI_RX_CTL(pipe);
3197 temp = I915_READ(reg);
8db9d77b
ZW
3198 if (HAS_PCH_CPT(dev)) {
3199 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3200 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3201 } else {
3202 temp &= ~FDI_LINK_TRAIN_NONE;
3203 temp |= FDI_LINK_TRAIN_PATTERN_1;
3204 }
5eddb70b
CW
3205 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3206
3207 POSTING_READ(reg);
8db9d77b
ZW
3208 udelay(150);
3209
0206e353 3210 for (i = 0; i < 4; i++) {
5eddb70b
CW
3211 reg = FDI_TX_CTL(pipe);
3212 temp = I915_READ(reg);
8db9d77b
ZW
3213 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3214 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3215 I915_WRITE(reg, temp);
3216
3217 POSTING_READ(reg);
8db9d77b
ZW
3218 udelay(500);
3219
fa37d39e
SP
3220 for (retry = 0; retry < 5; retry++) {
3221 reg = FDI_RX_IIR(pipe);
3222 temp = I915_READ(reg);
3223 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3224 if (temp & FDI_RX_BIT_LOCK) {
3225 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3226 DRM_DEBUG_KMS("FDI train 1 done.\n");
3227 break;
3228 }
3229 udelay(50);
8db9d77b 3230 }
fa37d39e
SP
3231 if (retry < 5)
3232 break;
8db9d77b
ZW
3233 }
3234 if (i == 4)
5eddb70b 3235 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3236
3237 /* Train 2 */
5eddb70b
CW
3238 reg = FDI_TX_CTL(pipe);
3239 temp = I915_READ(reg);
8db9d77b
ZW
3240 temp &= ~FDI_LINK_TRAIN_NONE;
3241 temp |= FDI_LINK_TRAIN_PATTERN_2;
3242 if (IS_GEN6(dev)) {
3243 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3244 /* SNB-B */
3245 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3246 }
5eddb70b 3247 I915_WRITE(reg, temp);
8db9d77b 3248
5eddb70b
CW
3249 reg = FDI_RX_CTL(pipe);
3250 temp = I915_READ(reg);
8db9d77b
ZW
3251 if (HAS_PCH_CPT(dev)) {
3252 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3253 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3254 } else {
3255 temp &= ~FDI_LINK_TRAIN_NONE;
3256 temp |= FDI_LINK_TRAIN_PATTERN_2;
3257 }
5eddb70b
CW
3258 I915_WRITE(reg, temp);
3259
3260 POSTING_READ(reg);
8db9d77b
ZW
3261 udelay(150);
3262
0206e353 3263 for (i = 0; i < 4; i++) {
5eddb70b
CW
3264 reg = FDI_TX_CTL(pipe);
3265 temp = I915_READ(reg);
8db9d77b
ZW
3266 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3267 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3268 I915_WRITE(reg, temp);
3269
3270 POSTING_READ(reg);
8db9d77b
ZW
3271 udelay(500);
3272
fa37d39e
SP
3273 for (retry = 0; retry < 5; retry++) {
3274 reg = FDI_RX_IIR(pipe);
3275 temp = I915_READ(reg);
3276 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3277 if (temp & FDI_RX_SYMBOL_LOCK) {
3278 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3279 DRM_DEBUG_KMS("FDI train 2 done.\n");
3280 break;
3281 }
3282 udelay(50);
8db9d77b 3283 }
fa37d39e
SP
3284 if (retry < 5)
3285 break;
8db9d77b
ZW
3286 }
3287 if (i == 4)
5eddb70b 3288 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3289
3290 DRM_DEBUG_KMS("FDI train done.\n");
3291}
3292
357555c0
JB
3293/* Manual link training for Ivy Bridge A0 parts */
3294static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3295{
3296 struct drm_device *dev = crtc->dev;
3297 struct drm_i915_private *dev_priv = dev->dev_private;
3298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3299 int pipe = intel_crtc->pipe;
139ccd3f 3300 u32 reg, temp, i, j;
357555c0
JB
3301
3302 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3303 for train result */
3304 reg = FDI_RX_IMR(pipe);
3305 temp = I915_READ(reg);
3306 temp &= ~FDI_RX_SYMBOL_LOCK;
3307 temp &= ~FDI_RX_BIT_LOCK;
3308 I915_WRITE(reg, temp);
3309
3310 POSTING_READ(reg);
3311 udelay(150);
3312
01a415fd
DV
3313 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3314 I915_READ(FDI_RX_IIR(pipe)));
3315
139ccd3f
JB
3316 /* Try each vswing and preemphasis setting twice before moving on */
3317 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3318 /* disable first in case we need to retry */
3319 reg = FDI_TX_CTL(pipe);
3320 temp = I915_READ(reg);
3321 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3322 temp &= ~FDI_TX_ENABLE;
3323 I915_WRITE(reg, temp);
357555c0 3324
139ccd3f
JB
3325 reg = FDI_RX_CTL(pipe);
3326 temp = I915_READ(reg);
3327 temp &= ~FDI_LINK_TRAIN_AUTO;
3328 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3329 temp &= ~FDI_RX_ENABLE;
3330 I915_WRITE(reg, temp);
357555c0 3331
139ccd3f 3332 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3333 reg = FDI_TX_CTL(pipe);
3334 temp = I915_READ(reg);
139ccd3f 3335 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3336 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3337 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3338 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3339 temp |= snb_b_fdi_train_param[j/2];
3340 temp |= FDI_COMPOSITE_SYNC;
3341 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3342
139ccd3f
JB
3343 I915_WRITE(FDI_RX_MISC(pipe),
3344 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3345
139ccd3f 3346 reg = FDI_RX_CTL(pipe);
357555c0 3347 temp = I915_READ(reg);
139ccd3f
JB
3348 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3349 temp |= FDI_COMPOSITE_SYNC;
3350 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3351
139ccd3f
JB
3352 POSTING_READ(reg);
3353 udelay(1); /* should be 0.5us */
357555c0 3354
139ccd3f
JB
3355 for (i = 0; i < 4; i++) {
3356 reg = FDI_RX_IIR(pipe);
3357 temp = I915_READ(reg);
3358 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3359
139ccd3f
JB
3360 if (temp & FDI_RX_BIT_LOCK ||
3361 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3362 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3363 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3364 i);
3365 break;
3366 }
3367 udelay(1); /* should be 0.5us */
3368 }
3369 if (i == 4) {
3370 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3371 continue;
3372 }
357555c0 3373
139ccd3f 3374 /* Train 2 */
357555c0
JB
3375 reg = FDI_TX_CTL(pipe);
3376 temp = I915_READ(reg);
139ccd3f
JB
3377 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3378 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3379 I915_WRITE(reg, temp);
3380
3381 reg = FDI_RX_CTL(pipe);
3382 temp = I915_READ(reg);
3383 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3384 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3385 I915_WRITE(reg, temp);
3386
3387 POSTING_READ(reg);
139ccd3f 3388 udelay(2); /* should be 1.5us */
357555c0 3389
139ccd3f
JB
3390 for (i = 0; i < 4; i++) {
3391 reg = FDI_RX_IIR(pipe);
3392 temp = I915_READ(reg);
3393 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3394
139ccd3f
JB
3395 if (temp & FDI_RX_SYMBOL_LOCK ||
3396 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3397 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3398 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3399 i);
3400 goto train_done;
3401 }
3402 udelay(2); /* should be 1.5us */
357555c0 3403 }
139ccd3f
JB
3404 if (i == 4)
3405 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3406 }
357555c0 3407
139ccd3f 3408train_done:
357555c0
JB
3409 DRM_DEBUG_KMS("FDI train done.\n");
3410}
3411
88cefb6c 3412static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3413{
88cefb6c 3414 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3415 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3416 int pipe = intel_crtc->pipe;
5eddb70b 3417 u32 reg, temp;
79e53945 3418
c64e311e 3419
c98e9dcf 3420 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
627eb5a3 3423 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3424 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3425 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3426 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3427
3428 POSTING_READ(reg);
c98e9dcf
JB
3429 udelay(200);
3430
3431 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3432 temp = I915_READ(reg);
3433 I915_WRITE(reg, temp | FDI_PCDCLK);
3434
3435 POSTING_READ(reg);
c98e9dcf
JB
3436 udelay(200);
3437
20749730
PZ
3438 /* Enable CPU FDI TX PLL, always on for Ironlake */
3439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
3441 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3442 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3443
20749730
PZ
3444 POSTING_READ(reg);
3445 udelay(100);
6be4a607 3446 }
0e23b99d
JB
3447}
3448
88cefb6c
DV
3449static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3450{
3451 struct drm_device *dev = intel_crtc->base.dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 int pipe = intel_crtc->pipe;
3454 u32 reg, temp;
3455
3456 /* Switch from PCDclk to Rawclk */
3457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
3459 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3460
3461 /* Disable CPU FDI TX PLL */
3462 reg = FDI_TX_CTL(pipe);
3463 temp = I915_READ(reg);
3464 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3465
3466 POSTING_READ(reg);
3467 udelay(100);
3468
3469 reg = FDI_RX_CTL(pipe);
3470 temp = I915_READ(reg);
3471 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3472
3473 /* Wait for the clocks to turn off. */
3474 POSTING_READ(reg);
3475 udelay(100);
3476}
3477
0fc932b8
JB
3478static void ironlake_fdi_disable(struct drm_crtc *crtc)
3479{
3480 struct drm_device *dev = crtc->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3483 int pipe = intel_crtc->pipe;
3484 u32 reg, temp;
3485
3486 /* disable CPU FDI tx and PCH FDI rx */
3487 reg = FDI_TX_CTL(pipe);
3488 temp = I915_READ(reg);
3489 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3490 POSTING_READ(reg);
3491
3492 reg = FDI_RX_CTL(pipe);
3493 temp = I915_READ(reg);
3494 temp &= ~(0x7 << 16);
dfd07d72 3495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3496 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500
3501 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3502 if (HAS_PCH_IBX(dev))
6f06ce18 3503 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3504
3505 /* still set train pattern 1 */
3506 reg = FDI_TX_CTL(pipe);
3507 temp = I915_READ(reg);
3508 temp &= ~FDI_LINK_TRAIN_NONE;
3509 temp |= FDI_LINK_TRAIN_PATTERN_1;
3510 I915_WRITE(reg, temp);
3511
3512 reg = FDI_RX_CTL(pipe);
3513 temp = I915_READ(reg);
3514 if (HAS_PCH_CPT(dev)) {
3515 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3516 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3517 } else {
3518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 }
3521 /* BPC in FDI rx is consistent with that in PIPECONF */
3522 temp &= ~(0x07 << 16);
dfd07d72 3523 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3524 I915_WRITE(reg, temp);
3525
3526 POSTING_READ(reg);
3527 udelay(100);
3528}
3529
5dce5b93
CW
3530bool intel_has_pending_fb_unpin(struct drm_device *dev)
3531{
3532 struct intel_crtc *crtc;
3533
3534 /* Note that we don't need to be called with mode_config.lock here
3535 * as our list of CRTC objects is static for the lifetime of the
3536 * device and so cannot disappear as we iterate. Similarly, we can
3537 * happily treat the predicates as racy, atomic checks as userspace
3538 * cannot claim and pin a new fb without at least acquring the
3539 * struct_mutex and so serialising with us.
3540 */
d3fcc808 3541 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3542 if (atomic_read(&crtc->unpin_work_count) == 0)
3543 continue;
3544
3545 if (crtc->unpin_work)
3546 intel_wait_for_vblank(dev, crtc->pipe);
3547
3548 return true;
3549 }
3550
3551 return false;
3552}
3553
d6bbafa1
CW
3554static void page_flip_completed(struct intel_crtc *intel_crtc)
3555{
3556 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3557 struct intel_unpin_work *work = intel_crtc->unpin_work;
3558
3559 /* ensure that the unpin work is consistent wrt ->pending. */
3560 smp_rmb();
3561 intel_crtc->unpin_work = NULL;
3562
3563 if (work->event)
3564 drm_send_vblank_event(intel_crtc->base.dev,
3565 intel_crtc->pipe,
3566 work->event);
3567
3568 drm_crtc_vblank_put(&intel_crtc->base);
3569
3570 wake_up_all(&dev_priv->pending_flip_queue);
3571 queue_work(dev_priv->wq, &work->work);
3572
3573 trace_i915_flip_complete(intel_crtc->plane,
3574 work->pending_flip_obj);
3575}
3576
46a55d30 3577void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3578{
0f91128d 3579 struct drm_device *dev = crtc->dev;
5bb61643 3580 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3581
2c10d571 3582 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3583 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3584 !intel_crtc_has_pending_flip(crtc),
3585 60*HZ) == 0)) {
3586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3587
5e2d7afc 3588 spin_lock_irq(&dev->event_lock);
9c787942
CW
3589 if (intel_crtc->unpin_work) {
3590 WARN_ONCE(1, "Removing stuck page flip\n");
3591 page_flip_completed(intel_crtc);
3592 }
5e2d7afc 3593 spin_unlock_irq(&dev->event_lock);
9c787942 3594 }
5bb61643 3595
975d568a
CW
3596 if (crtc->primary->fb) {
3597 mutex_lock(&dev->struct_mutex);
3598 intel_finish_fb(crtc->primary->fb);
3599 mutex_unlock(&dev->struct_mutex);
3600 }
e6c3a2a6
CW
3601}
3602
e615efe4
ED
3603/* Program iCLKIP clock to the desired frequency */
3604static void lpt_program_iclkip(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3608 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3609 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3610 u32 temp;
3611
09153000
DV
3612 mutex_lock(&dev_priv->dpio_lock);
3613
e615efe4
ED
3614 /* It is necessary to ungate the pixclk gate prior to programming
3615 * the divisors, and gate it back when it is done.
3616 */
3617 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3618
3619 /* Disable SSCCTL */
3620 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3621 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3622 SBI_SSCCTL_DISABLE,
3623 SBI_ICLK);
e615efe4
ED
3624
3625 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3626 if (clock == 20000) {
e615efe4
ED
3627 auxdiv = 1;
3628 divsel = 0x41;
3629 phaseinc = 0x20;
3630 } else {
3631 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3632 * but the adjusted_mode->crtc_clock in in KHz. To get the
3633 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3634 * convert the virtual clock precision to KHz here for higher
3635 * precision.
3636 */
3637 u32 iclk_virtual_root_freq = 172800 * 1000;
3638 u32 iclk_pi_range = 64;
3639 u32 desired_divisor, msb_divisor_value, pi_value;
3640
12d7ceed 3641 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3642 msb_divisor_value = desired_divisor / iclk_pi_range;
3643 pi_value = desired_divisor % iclk_pi_range;
3644
3645 auxdiv = 0;
3646 divsel = msb_divisor_value - 2;
3647 phaseinc = pi_value;
3648 }
3649
3650 /* This should not happen with any sane values */
3651 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3652 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3653 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3654 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3655
3656 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3657 clock,
e615efe4
ED
3658 auxdiv,
3659 divsel,
3660 phasedir,
3661 phaseinc);
3662
3663 /* Program SSCDIVINTPHASE6 */
988d6ee8 3664 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3665 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3666 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3667 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3668 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3669 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3670 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3671 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3672
3673 /* Program SSCAUXDIV */
988d6ee8 3674 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3675 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3676 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3677 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3678
3679 /* Enable modulator and associated divider */
988d6ee8 3680 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3681 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3682 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3683
3684 /* Wait for initialization time */
3685 udelay(24);
3686
3687 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3688
3689 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3690}
3691
275f01b2
DV
3692static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3693 enum pipe pch_transcoder)
3694{
3695 struct drm_device *dev = crtc->base.dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3697 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3698
3699 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3700 I915_READ(HTOTAL(cpu_transcoder)));
3701 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3702 I915_READ(HBLANK(cpu_transcoder)));
3703 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3704 I915_READ(HSYNC(cpu_transcoder)));
3705
3706 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3707 I915_READ(VTOTAL(cpu_transcoder)));
3708 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3709 I915_READ(VBLANK(cpu_transcoder)));
3710 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3711 I915_READ(VSYNC(cpu_transcoder)));
3712 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3713 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3714}
3715
1fbc0d78
DV
3716static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3717{
3718 struct drm_i915_private *dev_priv = dev->dev_private;
3719 uint32_t temp;
3720
3721 temp = I915_READ(SOUTH_CHICKEN1);
3722 if (temp & FDI_BC_BIFURCATION_SELECT)
3723 return;
3724
3725 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3726 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3727
3728 temp |= FDI_BC_BIFURCATION_SELECT;
3729 DRM_DEBUG_KMS("enabling fdi C rx\n");
3730 I915_WRITE(SOUTH_CHICKEN1, temp);
3731 POSTING_READ(SOUTH_CHICKEN1);
3732}
3733
3734static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3735{
3736 struct drm_device *dev = intel_crtc->base.dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738
3739 switch (intel_crtc->pipe) {
3740 case PIPE_A:
3741 break;
3742 case PIPE_B:
6e3c9717 3743 if (intel_crtc->config->fdi_lanes > 2)
1fbc0d78
DV
3744 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3745 else
3746 cpt_enable_fdi_bc_bifurcation(dev);
3747
3748 break;
3749 case PIPE_C:
3750 cpt_enable_fdi_bc_bifurcation(dev);
3751
3752 break;
3753 default:
3754 BUG();
3755 }
3756}
3757
f67a559d
JB
3758/*
3759 * Enable PCH resources required for PCH ports:
3760 * - PCH PLLs
3761 * - FDI training & RX/TX
3762 * - update transcoder timings
3763 * - DP transcoding bits
3764 * - transcoder
3765 */
3766static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3767{
3768 struct drm_device *dev = crtc->dev;
3769 struct drm_i915_private *dev_priv = dev->dev_private;
3770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3771 int pipe = intel_crtc->pipe;
ee7b9f93 3772 u32 reg, temp;
2c07245f 3773
ab9412ba 3774 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3775
1fbc0d78
DV
3776 if (IS_IVYBRIDGE(dev))
3777 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3778
cd986abb
DV
3779 /* Write the TU size bits before fdi link training, so that error
3780 * detection works. */
3781 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3782 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3783
c98e9dcf 3784 /* For PCH output, training FDI link */
674cf967 3785 dev_priv->display.fdi_link_train(crtc);
2c07245f 3786
3ad8a208
DV
3787 /* We need to program the right clock selection before writing the pixel
3788 * mutliplier into the DPLL. */
303b81e0 3789 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3790 u32 sel;
4b645f14 3791
c98e9dcf 3792 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3793 temp |= TRANS_DPLL_ENABLE(pipe);
3794 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 3795 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3796 temp |= sel;
3797 else
3798 temp &= ~sel;
c98e9dcf 3799 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3800 }
5eddb70b 3801
3ad8a208
DV
3802 /* XXX: pch pll's can be enabled any time before we enable the PCH
3803 * transcoder, and we actually should do this to not upset any PCH
3804 * transcoder that already use the clock when we share it.
3805 *
3806 * Note that enable_shared_dpll tries to do the right thing, but
3807 * get_shared_dpll unconditionally resets the pll - we need that to have
3808 * the right LVDS enable sequence. */
85b3894f 3809 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3810
d9b6cb56
JB
3811 /* set transcoder timing, panel must allow it */
3812 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3813 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3814
303b81e0 3815 intel_fdi_normal_train(crtc);
5e84e1a4 3816
c98e9dcf 3817 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 3818 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 3819 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3820 reg = TRANS_DP_CTL(pipe);
3821 temp = I915_READ(reg);
3822 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3823 TRANS_DP_SYNC_MASK |
3824 TRANS_DP_BPC_MASK);
5eddb70b
CW
3825 temp |= (TRANS_DP_OUTPUT_ENABLE |
3826 TRANS_DP_ENH_FRAMING);
9325c9f0 3827 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3828
3829 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3830 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3831 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3832 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3833
3834 switch (intel_trans_dp_port_sel(crtc)) {
3835 case PCH_DP_B:
5eddb70b 3836 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3837 break;
3838 case PCH_DP_C:
5eddb70b 3839 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3840 break;
3841 case PCH_DP_D:
5eddb70b 3842 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3843 break;
3844 default:
e95d41e1 3845 BUG();
32f9d658 3846 }
2c07245f 3847
5eddb70b 3848 I915_WRITE(reg, temp);
6be4a607 3849 }
b52eb4dc 3850
b8a4f404 3851 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3852}
3853
1507e5bd
PZ
3854static void lpt_pch_enable(struct drm_crtc *crtc)
3855{
3856 struct drm_device *dev = crtc->dev;
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 3859 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 3860
ab9412ba 3861 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3862
8c52b5e8 3863 lpt_program_iclkip(crtc);
1507e5bd 3864
0540e488 3865 /* Set transcoder timing. */
275f01b2 3866 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3867
937bb610 3868 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3869}
3870
716c2e55 3871void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3872{
e2b78267 3873 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3874
3875 if (pll == NULL)
3876 return;
3877
3e369b76 3878 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3879 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3880 return;
3881 }
3882
3e369b76
ACO
3883 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3884 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3885 WARN_ON(pll->on);
3886 WARN_ON(pll->active);
3887 }
3888
6e3c9717 3889 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3890}
3891
190f68c5
ACO
3892struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3893 struct intel_crtc_state *crtc_state)
ee7b9f93 3894{
e2b78267 3895 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3896 struct intel_shared_dpll *pll;
e2b78267 3897 enum intel_dpll_id i;
ee7b9f93 3898
98b6bd99
DV
3899 if (HAS_PCH_IBX(dev_priv->dev)) {
3900 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3901 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3902 pll = &dev_priv->shared_dplls[i];
98b6bd99 3903
46edb027
DV
3904 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3905 crtc->base.base.id, pll->name);
98b6bd99 3906
8bd31e67 3907 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3908
98b6bd99
DV
3909 goto found;
3910 }
3911
e72f9fbf
DV
3912 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3913 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3914
3915 /* Only want to check enabled timings first */
8bd31e67 3916 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3917 continue;
3918
190f68c5 3919 if (memcmp(&crtc_state->dpll_hw_state,
8bd31e67
ACO
3920 &pll->new_config->hw_state,
3921 sizeof(pll->new_config->hw_state)) == 0) {
3922 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3923 crtc->base.base.id, pll->name,
8bd31e67
ACO
3924 pll->new_config->crtc_mask,
3925 pll->active);
ee7b9f93
JB
3926 goto found;
3927 }
3928 }
3929
3930 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3931 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3932 pll = &dev_priv->shared_dplls[i];
8bd31e67 3933 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3934 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3935 crtc->base.base.id, pll->name);
ee7b9f93
JB
3936 goto found;
3937 }
3938 }
3939
3940 return NULL;
3941
3942found:
8bd31e67 3943 if (pll->new_config->crtc_mask == 0)
190f68c5 3944 pll->new_config->hw_state = crtc_state->dpll_hw_state;
f2a69f44 3945
190f68c5 3946 crtc_state->shared_dpll = i;
46edb027
DV
3947 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3948 pipe_name(crtc->pipe));
ee7b9f93 3949
8bd31e67 3950 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3951
ee7b9f93
JB
3952 return pll;
3953}
3954
8bd31e67
ACO
3955/**
3956 * intel_shared_dpll_start_config - start a new PLL staged config
3957 * @dev_priv: DRM device
3958 * @clear_pipes: mask of pipes that will have their PLLs freed
3959 *
3960 * Starts a new PLL staged config, copying the current config but
3961 * releasing the references of pipes specified in clear_pipes.
3962 */
3963static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3964 unsigned clear_pipes)
3965{
3966 struct intel_shared_dpll *pll;
3967 enum intel_dpll_id i;
3968
3969 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3970 pll = &dev_priv->shared_dplls[i];
3971
3972 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3973 GFP_KERNEL);
3974 if (!pll->new_config)
3975 goto cleanup;
3976
3977 pll->new_config->crtc_mask &= ~clear_pipes;
3978 }
3979
3980 return 0;
3981
3982cleanup:
3983 while (--i >= 0) {
3984 pll = &dev_priv->shared_dplls[i];
f354d733 3985 kfree(pll->new_config);
8bd31e67
ACO
3986 pll->new_config = NULL;
3987 }
3988
3989 return -ENOMEM;
3990}
3991
3992static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3993{
3994 struct intel_shared_dpll *pll;
3995 enum intel_dpll_id i;
3996
3997 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3998 pll = &dev_priv->shared_dplls[i];
3999
4000 WARN_ON(pll->new_config == &pll->config);
4001
4002 pll->config = *pll->new_config;
4003 kfree(pll->new_config);
4004 pll->new_config = NULL;
4005 }
4006}
4007
4008static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4009{
4010 struct intel_shared_dpll *pll;
4011 enum intel_dpll_id i;
4012
4013 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4014 pll = &dev_priv->shared_dplls[i];
4015
4016 WARN_ON(pll->new_config == &pll->config);
4017
4018 kfree(pll->new_config);
4019 pll->new_config = NULL;
4020 }
4021}
4022
a1520318 4023static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4024{
4025 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4026 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4027 u32 temp;
4028
4029 temp = I915_READ(dslreg);
4030 udelay(500);
4031 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4032 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4033 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4034 }
4035}
4036
bd2e244f
JB
4037static void skylake_pfit_enable(struct intel_crtc *crtc)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 int pipe = crtc->pipe;
4042
6e3c9717 4043 if (crtc->config->pch_pfit.enabled) {
bd2e244f 4044 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
6e3c9717
ACO
4045 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4046 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
bd2e244f
JB
4047 }
4048}
4049
b074cec8
JB
4050static void ironlake_pfit_enable(struct intel_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->base.dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 int pipe = crtc->pipe;
4055
6e3c9717 4056 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4057 /* Force use of hard-coded filter coefficients
4058 * as some pre-programmed values are broken,
4059 * e.g. x201.
4060 */
4061 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4062 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4063 PF_PIPE_SEL_IVB(pipe));
4064 else
4065 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4066 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4067 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4068 }
4069}
4070
4a3b8769 4071static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4072{
4073 struct drm_device *dev = crtc->dev;
4074 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4075 struct drm_plane *plane;
bb53d4ae
VS
4076 struct intel_plane *intel_plane;
4077
af2b653b
MR
4078 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4079 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4080 if (intel_plane->pipe == pipe)
4081 intel_plane_restore(&intel_plane->base);
af2b653b 4082 }
bb53d4ae
VS
4083}
4084
4a3b8769 4085static void intel_disable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4086{
4087 struct drm_device *dev = crtc->dev;
4088 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4089 struct drm_plane *plane;
bb53d4ae
VS
4090 struct intel_plane *intel_plane;
4091
af2b653b
MR
4092 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4093 intel_plane = to_intel_plane(plane);
bb53d4ae 4094 if (intel_plane->pipe == pipe)
cf4c7c12 4095 plane->funcs->disable_plane(plane);
af2b653b 4096 }
bb53d4ae
VS
4097}
4098
20bc8673 4099void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4100{
cea165c3
VS
4101 struct drm_device *dev = crtc->base.dev;
4102 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4103
6e3c9717 4104 if (!crtc->config->ips_enabled)
d77e4531
PZ
4105 return;
4106
cea165c3
VS
4107 /* We can only enable IPS after we enable a plane and wait for a vblank */
4108 intel_wait_for_vblank(dev, crtc->pipe);
4109
d77e4531 4110 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4111 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4112 mutex_lock(&dev_priv->rps.hw_lock);
4113 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4114 mutex_unlock(&dev_priv->rps.hw_lock);
4115 /* Quoting Art Runyan: "its not safe to expect any particular
4116 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4117 * mailbox." Moreover, the mailbox may return a bogus state,
4118 * so we need to just enable it and continue on.
2a114cc1
BW
4119 */
4120 } else {
4121 I915_WRITE(IPS_CTL, IPS_ENABLE);
4122 /* The bit only becomes 1 in the next vblank, so this wait here
4123 * is essentially intel_wait_for_vblank. If we don't have this
4124 * and don't wait for vblanks until the end of crtc_enable, then
4125 * the HW state readout code will complain that the expected
4126 * IPS_CTL value is not the one we read. */
4127 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4128 DRM_ERROR("Timed out waiting for IPS enable\n");
4129 }
d77e4531
PZ
4130}
4131
20bc8673 4132void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4133{
4134 struct drm_device *dev = crtc->base.dev;
4135 struct drm_i915_private *dev_priv = dev->dev_private;
4136
6e3c9717 4137 if (!crtc->config->ips_enabled)
d77e4531
PZ
4138 return;
4139
4140 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4141 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4142 mutex_lock(&dev_priv->rps.hw_lock);
4143 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4144 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4145 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4146 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4147 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4148 } else {
2a114cc1 4149 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4150 POSTING_READ(IPS_CTL);
4151 }
d77e4531
PZ
4152
4153 /* We need to wait for a vblank before we can disable the plane. */
4154 intel_wait_for_vblank(dev, crtc->pipe);
4155}
4156
4157/** Loads the palette/gamma unit for the CRTC with the prepared values */
4158static void intel_crtc_load_lut(struct drm_crtc *crtc)
4159{
4160 struct drm_device *dev = crtc->dev;
4161 struct drm_i915_private *dev_priv = dev->dev_private;
4162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4163 enum pipe pipe = intel_crtc->pipe;
4164 int palreg = PALETTE(pipe);
4165 int i;
4166 bool reenable_ips = false;
4167
4168 /* The clocks have to be on to load the palette. */
4169 if (!crtc->enabled || !intel_crtc->active)
4170 return;
4171
4172 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4173 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4174 assert_dsi_pll_enabled(dev_priv);
4175 else
4176 assert_pll_enabled(dev_priv, pipe);
4177 }
4178
4179 /* use legacy palette for Ironlake */
7a1db49a 4180 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4181 palreg = LGC_PALETTE(pipe);
4182
4183 /* Workaround : Do not read or write the pipe palette/gamma data while
4184 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4185 */
6e3c9717 4186 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4187 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4188 GAMMA_MODE_MODE_SPLIT)) {
4189 hsw_disable_ips(intel_crtc);
4190 reenable_ips = true;
4191 }
4192
4193 for (i = 0; i < 256; i++) {
4194 I915_WRITE(palreg + 4 * i,
4195 (intel_crtc->lut_r[i] << 16) |
4196 (intel_crtc->lut_g[i] << 8) |
4197 intel_crtc->lut_b[i]);
4198 }
4199
4200 if (reenable_ips)
4201 hsw_enable_ips(intel_crtc);
4202}
4203
d3eedb1a
VS
4204static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4205{
4206 if (!enable && intel_crtc->overlay) {
4207 struct drm_device *dev = intel_crtc->base.dev;
4208 struct drm_i915_private *dev_priv = dev->dev_private;
4209
4210 mutex_lock(&dev->struct_mutex);
4211 dev_priv->mm.interruptible = false;
4212 (void) intel_overlay_switch_off(intel_crtc->overlay);
4213 dev_priv->mm.interruptible = true;
4214 mutex_unlock(&dev->struct_mutex);
4215 }
4216
4217 /* Let userspace switch the overlay on again. In most cases userspace
4218 * has to recompute where to put it anyway.
4219 */
4220}
4221
d3eedb1a 4222static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4223{
4224 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4226 int pipe = intel_crtc->pipe;
a5c4d7bc 4227
fdd508a6 4228 intel_enable_primary_hw_plane(crtc->primary, crtc);
4a3b8769 4229 intel_enable_sprite_planes(crtc);
a5c4d7bc 4230 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4231 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4232
4233 hsw_enable_ips(intel_crtc);
4234
4235 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4236 intel_fbc_update(dev);
a5c4d7bc 4237 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4238
4239 /*
4240 * FIXME: Once we grow proper nuclear flip support out of this we need
4241 * to compute the mask of flip planes precisely. For the time being
4242 * consider this a flip from a NULL plane.
4243 */
4244 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4245}
4246
d3eedb1a 4247static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 int pipe = intel_crtc->pipe;
4253 int plane = intel_crtc->plane;
4254
4255 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4256
4257 if (dev_priv->fbc.plane == plane)
7ff0ebcc 4258 intel_fbc_disable(dev);
a5c4d7bc
VS
4259
4260 hsw_disable_ips(intel_crtc);
4261
d3eedb1a 4262 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc 4263 intel_crtc_update_cursor(crtc, false);
4a3b8769 4264 intel_disable_sprite_planes(crtc);
fdd508a6 4265 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4266
f99d7069
DV
4267 /*
4268 * FIXME: Once we grow proper nuclear flip support out of this we need
4269 * to compute the mask of flip planes precisely. For the time being
4270 * consider this a flip to a NULL plane.
4271 */
4272 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4273}
4274
f67a559d
JB
4275static void ironlake_crtc_enable(struct drm_crtc *crtc)
4276{
4277 struct drm_device *dev = crtc->dev;
4278 struct drm_i915_private *dev_priv = dev->dev_private;
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4280 struct intel_encoder *encoder;
f67a559d 4281 int pipe = intel_crtc->pipe;
f67a559d 4282
08a48469
DV
4283 WARN_ON(!crtc->enabled);
4284
f67a559d
JB
4285 if (intel_crtc->active)
4286 return;
4287
6e3c9717 4288 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4289 intel_prepare_shared_dpll(intel_crtc);
4290
6e3c9717 4291 if (intel_crtc->config->has_dp_encoder)
29407aab
DV
4292 intel_dp_set_m_n(intel_crtc);
4293
4294 intel_set_pipe_timings(intel_crtc);
4295
6e3c9717 4296 if (intel_crtc->config->has_pch_encoder) {
29407aab 4297 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4298 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4299 }
4300
4301 ironlake_set_pipeconf(crtc);
4302
f67a559d 4303 intel_crtc->active = true;
8664281b 4304
a72e4c9f
DV
4305 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4306 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4307
f6736a1a 4308 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4309 if (encoder->pre_enable)
4310 encoder->pre_enable(encoder);
f67a559d 4311
6e3c9717 4312 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4313 /* Note: FDI PLL enabling _must_ be done before we enable the
4314 * cpu pipes, hence this is separate from all the other fdi/pch
4315 * enabling. */
88cefb6c 4316 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4317 } else {
4318 assert_fdi_tx_disabled(dev_priv, pipe);
4319 assert_fdi_rx_disabled(dev_priv, pipe);
4320 }
f67a559d 4321
b074cec8 4322 ironlake_pfit_enable(intel_crtc);
f67a559d 4323
9c54c0dd
JB
4324 /*
4325 * On ILK+ LUT must be loaded before the pipe is running but with
4326 * clocks enabled
4327 */
4328 intel_crtc_load_lut(crtc);
4329
f37fcc2a 4330 intel_update_watermarks(crtc);
e1fdc473 4331 intel_enable_pipe(intel_crtc);
f67a559d 4332
6e3c9717 4333 if (intel_crtc->config->has_pch_encoder)
f67a559d 4334 ironlake_pch_enable(crtc);
c98e9dcf 4335
f9b61ff6
DV
4336 assert_vblank_disabled(crtc);
4337 drm_crtc_vblank_on(crtc);
4338
fa5c73b1
DV
4339 for_each_encoder_on_crtc(dev, crtc, encoder)
4340 encoder->enable(encoder);
61b77ddd
DV
4341
4342 if (HAS_PCH_CPT(dev))
a1520318 4343 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4344
d3eedb1a 4345 intel_crtc_enable_planes(crtc);
6be4a607
JB
4346}
4347
42db64ef
PZ
4348/* IPS only exists on ULT machines and is tied to pipe A. */
4349static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4350{
f5adf94e 4351 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4352}
4353
e4916946
PZ
4354/*
4355 * This implements the workaround described in the "notes" section of the mode
4356 * set sequence documentation. When going from no pipes or single pipe to
4357 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4358 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4359 */
4360static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4361{
4362 struct drm_device *dev = crtc->base.dev;
4363 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4364
4365 /* We want to get the other_active_crtc only if there's only 1 other
4366 * active crtc. */
d3fcc808 4367 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4368 if (!crtc_it->active || crtc_it == crtc)
4369 continue;
4370
4371 if (other_active_crtc)
4372 return;
4373
4374 other_active_crtc = crtc_it;
4375 }
4376 if (!other_active_crtc)
4377 return;
4378
4379 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4380 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4381}
4382
4f771f10
PZ
4383static void haswell_crtc_enable(struct drm_crtc *crtc)
4384{
4385 struct drm_device *dev = crtc->dev;
4386 struct drm_i915_private *dev_priv = dev->dev_private;
4387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4388 struct intel_encoder *encoder;
4389 int pipe = intel_crtc->pipe;
4f771f10
PZ
4390
4391 WARN_ON(!crtc->enabled);
4392
4393 if (intel_crtc->active)
4394 return;
4395
df8ad70c
DV
4396 if (intel_crtc_to_shared_dpll(intel_crtc))
4397 intel_enable_shared_dpll(intel_crtc);
4398
6e3c9717 4399 if (intel_crtc->config->has_dp_encoder)
229fca97
DV
4400 intel_dp_set_m_n(intel_crtc);
4401
4402 intel_set_pipe_timings(intel_crtc);
4403
6e3c9717
ACO
4404 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4405 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4406 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4407 }
4408
6e3c9717 4409 if (intel_crtc->config->has_pch_encoder) {
229fca97 4410 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4411 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4412 }
4413
4414 haswell_set_pipeconf(crtc);
4415
4416 intel_set_pipe_csc(crtc);
4417
4f771f10 4418 intel_crtc->active = true;
8664281b 4419
a72e4c9f 4420 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4421 for_each_encoder_on_crtc(dev, crtc, encoder)
4422 if (encoder->pre_enable)
4423 encoder->pre_enable(encoder);
4424
6e3c9717 4425 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4426 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4427 true);
4fe9467d
ID
4428 dev_priv->display.fdi_link_train(crtc);
4429 }
4430
1f544388 4431 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4432
bd2e244f
JB
4433 if (IS_SKYLAKE(dev))
4434 skylake_pfit_enable(intel_crtc);
4435 else
4436 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4437
4438 /*
4439 * On ILK+ LUT must be loaded before the pipe is running but with
4440 * clocks enabled
4441 */
4442 intel_crtc_load_lut(crtc);
4443
1f544388 4444 intel_ddi_set_pipe_settings(crtc);
8228c251 4445 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4446
f37fcc2a 4447 intel_update_watermarks(crtc);
e1fdc473 4448 intel_enable_pipe(intel_crtc);
42db64ef 4449
6e3c9717 4450 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4451 lpt_pch_enable(crtc);
4f771f10 4452
6e3c9717 4453 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4454 intel_ddi_set_vc_payload_alloc(crtc, true);
4455
f9b61ff6
DV
4456 assert_vblank_disabled(crtc);
4457 drm_crtc_vblank_on(crtc);
4458
8807e55b 4459 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4460 encoder->enable(encoder);
8807e55b
JN
4461 intel_opregion_notify_encoder(encoder, true);
4462 }
4f771f10 4463
e4916946
PZ
4464 /* If we change the relative order between pipe/planes enabling, we need
4465 * to change the workaround. */
4466 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4467 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4468}
4469
bd2e244f
JB
4470static void skylake_pfit_disable(struct intel_crtc *crtc)
4471{
4472 struct drm_device *dev = crtc->base.dev;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 int pipe = crtc->pipe;
4475
4476 /* To avoid upsetting the power well on haswell only disable the pfit if
4477 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4478 if (crtc->config->pch_pfit.enabled) {
bd2e244f
JB
4479 I915_WRITE(PS_CTL(pipe), 0);
4480 I915_WRITE(PS_WIN_POS(pipe), 0);
4481 I915_WRITE(PS_WIN_SZ(pipe), 0);
4482 }
4483}
4484
3f8dce3a
DV
4485static void ironlake_pfit_disable(struct intel_crtc *crtc)
4486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 int pipe = crtc->pipe;
4490
4491 /* To avoid upsetting the power well on haswell only disable the pfit if
4492 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4493 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4494 I915_WRITE(PF_CTL(pipe), 0);
4495 I915_WRITE(PF_WIN_POS(pipe), 0);
4496 I915_WRITE(PF_WIN_SZ(pipe), 0);
4497 }
4498}
4499
6be4a607
JB
4500static void ironlake_crtc_disable(struct drm_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4505 struct intel_encoder *encoder;
6be4a607 4506 int pipe = intel_crtc->pipe;
5eddb70b 4507 u32 reg, temp;
b52eb4dc 4508
f7abfe8b
CW
4509 if (!intel_crtc->active)
4510 return;
4511
d3eedb1a 4512 intel_crtc_disable_planes(crtc);
a5c4d7bc 4513
ea9d758d
DV
4514 for_each_encoder_on_crtc(dev, crtc, encoder)
4515 encoder->disable(encoder);
4516
f9b61ff6
DV
4517 drm_crtc_vblank_off(crtc);
4518 assert_vblank_disabled(crtc);
4519
6e3c9717 4520 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 4521 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4522
575f7ab7 4523 intel_disable_pipe(intel_crtc);
32f9d658 4524
3f8dce3a 4525 ironlake_pfit_disable(intel_crtc);
2c07245f 4526
bf49ec8c
DV
4527 for_each_encoder_on_crtc(dev, crtc, encoder)
4528 if (encoder->post_disable)
4529 encoder->post_disable(encoder);
2c07245f 4530
6e3c9717 4531 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4532 ironlake_fdi_disable(crtc);
913d8d11 4533
d925c59a 4534 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4535
d925c59a
DV
4536 if (HAS_PCH_CPT(dev)) {
4537 /* disable TRANS_DP_CTL */
4538 reg = TRANS_DP_CTL(pipe);
4539 temp = I915_READ(reg);
4540 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4541 TRANS_DP_PORT_SEL_MASK);
4542 temp |= TRANS_DP_PORT_SEL_NONE;
4543 I915_WRITE(reg, temp);
4544
4545 /* disable DPLL_SEL */
4546 temp = I915_READ(PCH_DPLL_SEL);
11887397 4547 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4548 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4549 }
e3421a18 4550
d925c59a 4551 /* disable PCH DPLL */
e72f9fbf 4552 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4553
d925c59a
DV
4554 ironlake_fdi_pll_disable(intel_crtc);
4555 }
6b383a7f 4556
f7abfe8b 4557 intel_crtc->active = false;
46ba614c 4558 intel_update_watermarks(crtc);
d1ebd816
BW
4559
4560 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4561 intel_fbc_update(dev);
d1ebd816 4562 mutex_unlock(&dev->struct_mutex);
6be4a607 4563}
1b3c7a47 4564
4f771f10 4565static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4566{
4f771f10
PZ
4567 struct drm_device *dev = crtc->dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4570 struct intel_encoder *encoder;
6e3c9717 4571 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 4572
4f771f10
PZ
4573 if (!intel_crtc->active)
4574 return;
4575
d3eedb1a 4576 intel_crtc_disable_planes(crtc);
dda9a66a 4577
8807e55b
JN
4578 for_each_encoder_on_crtc(dev, crtc, encoder) {
4579 intel_opregion_notify_encoder(encoder, false);
4f771f10 4580 encoder->disable(encoder);
8807e55b 4581 }
4f771f10 4582
f9b61ff6
DV
4583 drm_crtc_vblank_off(crtc);
4584 assert_vblank_disabled(crtc);
4585
6e3c9717 4586 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
4587 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4588 false);
575f7ab7 4589 intel_disable_pipe(intel_crtc);
4f771f10 4590
6e3c9717 4591 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
4592 intel_ddi_set_vc_payload_alloc(crtc, false);
4593
ad80a810 4594 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4595
bd2e244f
JB
4596 if (IS_SKYLAKE(dev))
4597 skylake_pfit_disable(intel_crtc);
4598 else
4599 ironlake_pfit_disable(intel_crtc);
4f771f10 4600
1f544388 4601 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4602
6e3c9717 4603 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 4604 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 4605 intel_ddi_fdi_disable(crtc);
83616634 4606 }
4f771f10 4607
97b040aa
ID
4608 for_each_encoder_on_crtc(dev, crtc, encoder)
4609 if (encoder->post_disable)
4610 encoder->post_disable(encoder);
4611
4f771f10 4612 intel_crtc->active = false;
46ba614c 4613 intel_update_watermarks(crtc);
4f771f10
PZ
4614
4615 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4616 intel_fbc_update(dev);
4f771f10 4617 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4618
4619 if (intel_crtc_to_shared_dpll(intel_crtc))
4620 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4621}
4622
ee7b9f93
JB
4623static void ironlake_crtc_off(struct drm_crtc *crtc)
4624{
4625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4626 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4627}
4628
6441ab5f 4629
2dd24552
JB
4630static void i9xx_pfit_enable(struct intel_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->base.dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4634 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 4635
681a8504 4636 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
4637 return;
4638
2dd24552 4639 /*
c0b03411
DV
4640 * The panel fitter should only be adjusted whilst the pipe is disabled,
4641 * according to register description and PRM.
2dd24552 4642 */
c0b03411
DV
4643 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4644 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4645
b074cec8
JB
4646 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4647 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4648
4649 /* Border color in case we don't scale up to the full screen. Black by
4650 * default, change to something else for debugging. */
4651 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4652}
4653
d05410f9
DA
4654static enum intel_display_power_domain port_to_power_domain(enum port port)
4655{
4656 switch (port) {
4657 case PORT_A:
4658 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4659 case PORT_B:
4660 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4661 case PORT_C:
4662 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4663 case PORT_D:
4664 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4665 default:
4666 WARN_ON_ONCE(1);
4667 return POWER_DOMAIN_PORT_OTHER;
4668 }
4669}
4670
77d22dca
ID
4671#define for_each_power_domain(domain, mask) \
4672 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4673 if ((1 << (domain)) & (mask))
4674
319be8ae
ID
4675enum intel_display_power_domain
4676intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4677{
4678 struct drm_device *dev = intel_encoder->base.dev;
4679 struct intel_digital_port *intel_dig_port;
4680
4681 switch (intel_encoder->type) {
4682 case INTEL_OUTPUT_UNKNOWN:
4683 /* Only DDI platforms should ever use this output type */
4684 WARN_ON_ONCE(!HAS_DDI(dev));
4685 case INTEL_OUTPUT_DISPLAYPORT:
4686 case INTEL_OUTPUT_HDMI:
4687 case INTEL_OUTPUT_EDP:
4688 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4689 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4690 case INTEL_OUTPUT_DP_MST:
4691 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4692 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4693 case INTEL_OUTPUT_ANALOG:
4694 return POWER_DOMAIN_PORT_CRT;
4695 case INTEL_OUTPUT_DSI:
4696 return POWER_DOMAIN_PORT_DSI;
4697 default:
4698 return POWER_DOMAIN_PORT_OTHER;
4699 }
4700}
4701
4702static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4703{
319be8ae
ID
4704 struct drm_device *dev = crtc->dev;
4705 struct intel_encoder *intel_encoder;
4706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4707 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4708 unsigned long mask;
4709 enum transcoder transcoder;
4710
4711 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4712
4713 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4714 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
4715 if (intel_crtc->config->pch_pfit.enabled ||
4716 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
4717 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4718
319be8ae
ID
4719 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4720 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4721
77d22dca
ID
4722 return mask;
4723}
4724
77d22dca
ID
4725static void modeset_update_crtc_power_domains(struct drm_device *dev)
4726{
4727 struct drm_i915_private *dev_priv = dev->dev_private;
4728 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4729 struct intel_crtc *crtc;
4730
4731 /*
4732 * First get all needed power domains, then put all unneeded, to avoid
4733 * any unnecessary toggling of the power wells.
4734 */
d3fcc808 4735 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4736 enum intel_display_power_domain domain;
4737
4738 if (!crtc->base.enabled)
4739 continue;
4740
319be8ae 4741 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4742
4743 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4744 intel_display_power_get(dev_priv, domain);
4745 }
4746
50f6e502
VS
4747 if (dev_priv->display.modeset_global_resources)
4748 dev_priv->display.modeset_global_resources(dev);
4749
d3fcc808 4750 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4751 enum intel_display_power_domain domain;
4752
4753 for_each_power_domain(domain, crtc->enabled_power_domains)
4754 intel_display_power_put(dev_priv, domain);
4755
4756 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4757 }
4758
4759 intel_display_set_init_power(dev_priv, false);
4760}
4761
dfcab17e 4762/* returns HPLL frequency in kHz */
f8bf63fd 4763static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4764{
586f49dc 4765 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4766
586f49dc
JB
4767 /* Obtain SKU information */
4768 mutex_lock(&dev_priv->dpio_lock);
4769 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4770 CCK_FUSE_HPLL_FREQ_MASK;
4771 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4772
dfcab17e 4773 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4774}
4775
f8bf63fd
VS
4776static void vlv_update_cdclk(struct drm_device *dev)
4777{
4778 struct drm_i915_private *dev_priv = dev->dev_private;
4779
4780 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4781 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4782 dev_priv->vlv_cdclk_freq);
4783
4784 /*
4785 * Program the gmbus_freq based on the cdclk frequency.
4786 * BSpec erroneously claims we should aim for 4MHz, but
4787 * in fact 1MHz is the correct frequency.
4788 */
6be1e3d3 4789 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
f8bf63fd
VS
4790}
4791
30a970c6
JB
4792/* Adjust CDclk dividers to allow high res or save power if possible */
4793static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4794{
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 u32 val, cmd;
4797
d197b7d3 4798 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4799
dfcab17e 4800 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4801 cmd = 2;
dfcab17e 4802 else if (cdclk == 266667)
30a970c6
JB
4803 cmd = 1;
4804 else
4805 cmd = 0;
4806
4807 mutex_lock(&dev_priv->rps.hw_lock);
4808 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4809 val &= ~DSPFREQGUAR_MASK;
4810 val |= (cmd << DSPFREQGUAR_SHIFT);
4811 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4812 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4813 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4814 50)) {
4815 DRM_ERROR("timed out waiting for CDclk change\n");
4816 }
4817 mutex_unlock(&dev_priv->rps.hw_lock);
4818
dfcab17e 4819 if (cdclk == 400000) {
6bcda4f0 4820 u32 divider;
30a970c6 4821
6bcda4f0 4822 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
4823
4824 mutex_lock(&dev_priv->dpio_lock);
4825 /* adjust cdclk divider */
4826 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4827 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4828 val |= divider;
4829 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4830
4831 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4832 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4833 50))
4834 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4835 mutex_unlock(&dev_priv->dpio_lock);
4836 }
4837
4838 mutex_lock(&dev_priv->dpio_lock);
4839 /* adjust self-refresh exit latency value */
4840 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4841 val &= ~0x7f;
4842
4843 /*
4844 * For high bandwidth configs, we set a higher latency in the bunit
4845 * so that the core display fetch happens in time to avoid underruns.
4846 */
dfcab17e 4847 if (cdclk == 400000)
30a970c6
JB
4848 val |= 4500 / 250; /* 4.5 usec */
4849 else
4850 val |= 3000 / 250; /* 3.0 usec */
4851 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4852 mutex_unlock(&dev_priv->dpio_lock);
4853
f8bf63fd 4854 vlv_update_cdclk(dev);
30a970c6
JB
4855}
4856
383c5a6a
VS
4857static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4858{
4859 struct drm_i915_private *dev_priv = dev->dev_private;
4860 u32 val, cmd;
4861
4862 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4863
4864 switch (cdclk) {
4865 case 400000:
4866 cmd = 3;
4867 break;
4868 case 333333:
4869 case 320000:
4870 cmd = 2;
4871 break;
4872 case 266667:
4873 cmd = 1;
4874 break;
4875 case 200000:
4876 cmd = 0;
4877 break;
4878 default:
5f77eeb0 4879 MISSING_CASE(cdclk);
383c5a6a
VS
4880 return;
4881 }
4882
4883 mutex_lock(&dev_priv->rps.hw_lock);
4884 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4885 val &= ~DSPFREQGUAR_MASK_CHV;
4886 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4887 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4888 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4889 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4890 50)) {
4891 DRM_ERROR("timed out waiting for CDclk change\n");
4892 }
4893 mutex_unlock(&dev_priv->rps.hw_lock);
4894
4895 vlv_update_cdclk(dev);
4896}
4897
30a970c6
JB
4898static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4899 int max_pixclk)
4900{
6bcda4f0 4901 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
29dc7ef3 4902
d49a340d
VS
4903 /* FIXME: Punit isn't quite ready yet */
4904 if (IS_CHERRYVIEW(dev_priv->dev))
4905 return 400000;
4906
30a970c6
JB
4907 /*
4908 * Really only a few cases to deal with, as only 4 CDclks are supported:
4909 * 200MHz
4910 * 267MHz
29dc7ef3 4911 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4912 * 400MHz
4913 * So we check to see whether we're above 90% of the lower bin and
4914 * adjust if needed.
e37c67a1
VS
4915 *
4916 * We seem to get an unstable or solid color picture at 200MHz.
4917 * Not sure what's wrong. For now use 200MHz only when all pipes
4918 * are off.
30a970c6 4919 */
29dc7ef3 4920 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4921 return 400000;
4922 else if (max_pixclk > 266667*9/10)
29dc7ef3 4923 return freq_320;
e37c67a1 4924 else if (max_pixclk > 0)
dfcab17e 4925 return 266667;
e37c67a1
VS
4926 else
4927 return 200000;
30a970c6
JB
4928}
4929
2f2d7aa1
VS
4930/* compute the max pixel clock for new configuration */
4931static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4932{
4933 struct drm_device *dev = dev_priv->dev;
4934 struct intel_crtc *intel_crtc;
4935 int max_pixclk = 0;
4936
d3fcc808 4937 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4938 if (intel_crtc->new_enabled)
30a970c6 4939 max_pixclk = max(max_pixclk,
2d112de7 4940 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
30a970c6
JB
4941 }
4942
4943 return max_pixclk;
4944}
4945
4946static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4947 unsigned *prepare_pipes)
30a970c6
JB
4948{
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 struct intel_crtc *intel_crtc;
2f2d7aa1 4951 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4952
d60c4473
ID
4953 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4954 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4955 return;
4956
2f2d7aa1 4957 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4958 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4959 if (intel_crtc->base.enabled)
4960 *prepare_pipes |= (1 << intel_crtc->pipe);
4961}
4962
4963static void valleyview_modeset_global_resources(struct drm_device *dev)
4964{
4965 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4966 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4967 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4968
383c5a6a 4969 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
738c05c0
ID
4970 /*
4971 * FIXME: We can end up here with all power domains off, yet
4972 * with a CDCLK frequency other than the minimum. To account
4973 * for this take the PIPE-A power domain, which covers the HW
4974 * blocks needed for the following programming. This can be
4975 * removed once it's guaranteed that we get here either with
4976 * the minimum CDCLK set, or the required power domains
4977 * enabled.
4978 */
4979 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4980
383c5a6a
VS
4981 if (IS_CHERRYVIEW(dev))
4982 cherryview_set_cdclk(dev, req_cdclk);
4983 else
4984 valleyview_set_cdclk(dev, req_cdclk);
738c05c0
ID
4985
4986 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 4987 }
30a970c6
JB
4988}
4989
89b667f8
JB
4990static void valleyview_crtc_enable(struct drm_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->dev;
a72e4c9f 4993 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4995 struct intel_encoder *encoder;
4996 int pipe = intel_crtc->pipe;
23538ef1 4997 bool is_dsi;
89b667f8
JB
4998
4999 WARN_ON(!crtc->enabled);
5000
5001 if (intel_crtc->active)
5002 return;
5003
409ee761 5004 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 5005
1ae0d137
VS
5006 if (!is_dsi) {
5007 if (IS_CHERRYVIEW(dev))
6e3c9717 5008 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 5009 else
6e3c9717 5010 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 5011 }
5b18e57c 5012
6e3c9717 5013 if (intel_crtc->config->has_dp_encoder)
5b18e57c
DV
5014 intel_dp_set_m_n(intel_crtc);
5015
5016 intel_set_pipe_timings(intel_crtc);
5017
c14b0485
VS
5018 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5019 struct drm_i915_private *dev_priv = dev->dev_private;
5020
5021 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5022 I915_WRITE(CHV_CANVAS(pipe), 0);
5023 }
5024
5b18e57c
DV
5025 i9xx_set_pipeconf(intel_crtc);
5026
89b667f8 5027 intel_crtc->active = true;
89b667f8 5028
a72e4c9f 5029 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5030
89b667f8
JB
5031 for_each_encoder_on_crtc(dev, crtc, encoder)
5032 if (encoder->pre_pll_enable)
5033 encoder->pre_pll_enable(encoder);
5034
9d556c99
CML
5035 if (!is_dsi) {
5036 if (IS_CHERRYVIEW(dev))
6e3c9717 5037 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5038 else
6e3c9717 5039 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5040 }
89b667f8
JB
5041
5042 for_each_encoder_on_crtc(dev, crtc, encoder)
5043 if (encoder->pre_enable)
5044 encoder->pre_enable(encoder);
5045
2dd24552
JB
5046 i9xx_pfit_enable(intel_crtc);
5047
63cbb074
VS
5048 intel_crtc_load_lut(crtc);
5049
f37fcc2a 5050 intel_update_watermarks(crtc);
e1fdc473 5051 intel_enable_pipe(intel_crtc);
be6a6f8e 5052
4b3a9526
VS
5053 assert_vblank_disabled(crtc);
5054 drm_crtc_vblank_on(crtc);
5055
f9b61ff6
DV
5056 for_each_encoder_on_crtc(dev, crtc, encoder)
5057 encoder->enable(encoder);
5058
9ab0460b 5059 intel_crtc_enable_planes(crtc);
d40d9187 5060
56b80e1f 5061 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5062 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
5063}
5064
f13c2ef3
DV
5065static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5066{
5067 struct drm_device *dev = crtc->base.dev;
5068 struct drm_i915_private *dev_priv = dev->dev_private;
5069
6e3c9717
ACO
5070 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5071 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
5072}
5073
0b8765c6 5074static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5075{
5076 struct drm_device *dev = crtc->dev;
a72e4c9f 5077 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5079 struct intel_encoder *encoder;
79e53945 5080 int pipe = intel_crtc->pipe;
79e53945 5081
08a48469
DV
5082 WARN_ON(!crtc->enabled);
5083
f7abfe8b
CW
5084 if (intel_crtc->active)
5085 return;
5086
f13c2ef3
DV
5087 i9xx_set_pll_dividers(intel_crtc);
5088
6e3c9717 5089 if (intel_crtc->config->has_dp_encoder)
5b18e57c
DV
5090 intel_dp_set_m_n(intel_crtc);
5091
5092 intel_set_pipe_timings(intel_crtc);
5093
5b18e57c
DV
5094 i9xx_set_pipeconf(intel_crtc);
5095
f7abfe8b 5096 intel_crtc->active = true;
6b383a7f 5097
4a3436e8 5098 if (!IS_GEN2(dev))
a72e4c9f 5099 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5100
9d6d9f19
MK
5101 for_each_encoder_on_crtc(dev, crtc, encoder)
5102 if (encoder->pre_enable)
5103 encoder->pre_enable(encoder);
5104
f6736a1a
DV
5105 i9xx_enable_pll(intel_crtc);
5106
2dd24552
JB
5107 i9xx_pfit_enable(intel_crtc);
5108
63cbb074
VS
5109 intel_crtc_load_lut(crtc);
5110
f37fcc2a 5111 intel_update_watermarks(crtc);
e1fdc473 5112 intel_enable_pipe(intel_crtc);
be6a6f8e 5113
4b3a9526
VS
5114 assert_vblank_disabled(crtc);
5115 drm_crtc_vblank_on(crtc);
5116
f9b61ff6
DV
5117 for_each_encoder_on_crtc(dev, crtc, encoder)
5118 encoder->enable(encoder);
5119
9ab0460b 5120 intel_crtc_enable_planes(crtc);
d40d9187 5121
4a3436e8
VS
5122 /*
5123 * Gen2 reports pipe underruns whenever all planes are disabled.
5124 * So don't enable underrun reporting before at least some planes
5125 * are enabled.
5126 * FIXME: Need to fix the logic to work when we turn off all planes
5127 * but leave the pipe running.
5128 */
5129 if (IS_GEN2(dev))
a72e4c9f 5130 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5131
56b80e1f 5132 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5133 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5134}
79e53945 5135
87476d63
DV
5136static void i9xx_pfit_disable(struct intel_crtc *crtc)
5137{
5138 struct drm_device *dev = crtc->base.dev;
5139 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5140
6e3c9717 5141 if (!crtc->config->gmch_pfit.control)
328d8e82 5142 return;
87476d63 5143
328d8e82 5144 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5145
328d8e82
DV
5146 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5147 I915_READ(PFIT_CONTROL));
5148 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5149}
5150
0b8765c6
JB
5151static void i9xx_crtc_disable(struct drm_crtc *crtc)
5152{
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5156 struct intel_encoder *encoder;
0b8765c6 5157 int pipe = intel_crtc->pipe;
ef9c3aee 5158
f7abfe8b
CW
5159 if (!intel_crtc->active)
5160 return;
5161
4a3436e8
VS
5162 /*
5163 * Gen2 reports pipe underruns whenever all planes are disabled.
5164 * So diasble underrun reporting before all the planes get disabled.
5165 * FIXME: Need to fix the logic to work when we turn off all planes
5166 * but leave the pipe running.
5167 */
5168 if (IS_GEN2(dev))
a72e4c9f 5169 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5170
564ed191
ID
5171 /*
5172 * Vblank time updates from the shadow to live plane control register
5173 * are blocked if the memory self-refresh mode is active at that
5174 * moment. So to make sure the plane gets truly disabled, disable
5175 * first the self-refresh mode. The self-refresh enable bit in turn
5176 * will be checked/applied by the HW only at the next frame start
5177 * event which is after the vblank start event, so we need to have a
5178 * wait-for-vblank between disabling the plane and the pipe.
5179 */
5180 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5181 intel_crtc_disable_planes(crtc);
5182
6304cd91
VS
5183 /*
5184 * On gen2 planes are double buffered but the pipe isn't, so we must
5185 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5186 * We also need to wait on all gmch platforms because of the
5187 * self-refresh mode constraint explained above.
6304cd91 5188 */
564ed191 5189 intel_wait_for_vblank(dev, pipe);
6304cd91 5190
4b3a9526
VS
5191 for_each_encoder_on_crtc(dev, crtc, encoder)
5192 encoder->disable(encoder);
5193
f9b61ff6
DV
5194 drm_crtc_vblank_off(crtc);
5195 assert_vblank_disabled(crtc);
5196
575f7ab7 5197 intel_disable_pipe(intel_crtc);
24a1f16d 5198
87476d63 5199 i9xx_pfit_disable(intel_crtc);
24a1f16d 5200
89b667f8
JB
5201 for_each_encoder_on_crtc(dev, crtc, encoder)
5202 if (encoder->post_disable)
5203 encoder->post_disable(encoder);
5204
409ee761 5205 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5206 if (IS_CHERRYVIEW(dev))
5207 chv_disable_pll(dev_priv, pipe);
5208 else if (IS_VALLEYVIEW(dev))
5209 vlv_disable_pll(dev_priv, pipe);
5210 else
1c4e0274 5211 i9xx_disable_pll(intel_crtc);
076ed3b2 5212 }
0b8765c6 5213
4a3436e8 5214 if (!IS_GEN2(dev))
a72e4c9f 5215 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5216
f7abfe8b 5217 intel_crtc->active = false;
46ba614c 5218 intel_update_watermarks(crtc);
f37fcc2a 5219
efa9624e 5220 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5221 intel_fbc_update(dev);
efa9624e 5222 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5223}
5224
ee7b9f93
JB
5225static void i9xx_crtc_off(struct drm_crtc *crtc)
5226{
5227}
5228
b04c5bd6
BF
5229/* Master function to enable/disable CRTC and corresponding power wells */
5230void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5231{
5232 struct drm_device *dev = crtc->dev;
5233 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5235 enum intel_display_power_domain domain;
5236 unsigned long domains;
976f8a20 5237
0e572fe7
DV
5238 if (enable) {
5239 if (!intel_crtc->active) {
e1e9fb84
DV
5240 domains = get_crtc_power_domains(crtc);
5241 for_each_power_domain(domain, domains)
5242 intel_display_power_get(dev_priv, domain);
5243 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5244
5245 dev_priv->display.crtc_enable(crtc);
5246 }
5247 } else {
5248 if (intel_crtc->active) {
5249 dev_priv->display.crtc_disable(crtc);
5250
e1e9fb84
DV
5251 domains = intel_crtc->enabled_power_domains;
5252 for_each_power_domain(domain, domains)
5253 intel_display_power_put(dev_priv, domain);
5254 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5255 }
5256 }
b04c5bd6
BF
5257}
5258
5259/**
5260 * Sets the power management mode of the pipe and plane.
5261 */
5262void intel_crtc_update_dpms(struct drm_crtc *crtc)
5263{
5264 struct drm_device *dev = crtc->dev;
5265 struct intel_encoder *intel_encoder;
5266 bool enable = false;
5267
5268 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5269 enable |= intel_encoder->connectors_active;
5270
5271 intel_crtc_control(crtc, enable);
976f8a20
DV
5272}
5273
cdd59983
CW
5274static void intel_crtc_disable(struct drm_crtc *crtc)
5275{
cdd59983 5276 struct drm_device *dev = crtc->dev;
976f8a20 5277 struct drm_connector *connector;
ee7b9f93 5278 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 5279
976f8a20
DV
5280 /* crtc should still be enabled when we disable it. */
5281 WARN_ON(!crtc->enabled);
5282
5283 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
5284 dev_priv->display.off(crtc);
5285
455a6808 5286 crtc->primary->funcs->disable_plane(crtc->primary);
976f8a20
DV
5287
5288 /* Update computed state. */
5289 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5290 if (!connector->encoder || !connector->encoder->crtc)
5291 continue;
5292
5293 if (connector->encoder->crtc != crtc)
5294 continue;
5295
5296 connector->dpms = DRM_MODE_DPMS_OFF;
5297 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5298 }
5299}
5300
ea5b213a 5301void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5302{
4ef69c7a 5303 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5304
ea5b213a
CW
5305 drm_encoder_cleanup(encoder);
5306 kfree(intel_encoder);
7e7d76c3
JB
5307}
5308
9237329d 5309/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5310 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5311 * state of the entire output pipe. */
9237329d 5312static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5313{
5ab432ef
DV
5314 if (mode == DRM_MODE_DPMS_ON) {
5315 encoder->connectors_active = true;
5316
b2cabb0e 5317 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5318 } else {
5319 encoder->connectors_active = false;
5320
b2cabb0e 5321 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5322 }
79e53945
JB
5323}
5324
0a91ca29
DV
5325/* Cross check the actual hw state with our own modeset state tracking (and it's
5326 * internal consistency). */
b980514c 5327static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5328{
0a91ca29
DV
5329 if (connector->get_hw_state(connector)) {
5330 struct intel_encoder *encoder = connector->encoder;
5331 struct drm_crtc *crtc;
5332 bool encoder_enabled;
5333 enum pipe pipe;
5334
5335 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5336 connector->base.base.id,
c23cc417 5337 connector->base.name);
0a91ca29 5338
0e32b39c
DA
5339 /* there is no real hw state for MST connectors */
5340 if (connector->mst_port)
5341 return;
5342
e2c719b7 5343 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 5344 "wrong connector dpms state\n");
e2c719b7 5345 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 5346 "active connector not linked to encoder\n");
0a91ca29 5347
36cd7444 5348 if (encoder) {
e2c719b7 5349 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
5350 "encoder->connectors_active not set\n");
5351
5352 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
5353 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5354 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 5355 return;
0a91ca29 5356
36cd7444 5357 crtc = encoder->base.crtc;
0a91ca29 5358
e2c719b7
RC
5359 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5360 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5361 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
5362 "encoder active on the wrong pipe\n");
5363 }
0a91ca29 5364 }
79e53945
JB
5365}
5366
5ab432ef
DV
5367/* Even simpler default implementation, if there's really no special case to
5368 * consider. */
5369void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5370{
5ab432ef
DV
5371 /* All the simple cases only support two dpms states. */
5372 if (mode != DRM_MODE_DPMS_ON)
5373 mode = DRM_MODE_DPMS_OFF;
d4270e57 5374
5ab432ef
DV
5375 if (mode == connector->dpms)
5376 return;
5377
5378 connector->dpms = mode;
5379
5380 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5381 if (connector->encoder)
5382 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5383
b980514c 5384 intel_modeset_check_state(connector->dev);
79e53945
JB
5385}
5386
f0947c37
DV
5387/* Simple connector->get_hw_state implementation for encoders that support only
5388 * one connector and no cloning and hence the encoder state determines the state
5389 * of the connector. */
5390bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5391{
24929352 5392 enum pipe pipe = 0;
f0947c37 5393 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5394
f0947c37 5395 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5396}
5397
1857e1da 5398static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 5399 struct intel_crtc_state *pipe_config)
1857e1da
DV
5400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402 struct intel_crtc *pipe_B_crtc =
5403 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5404
5405 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5406 pipe_name(pipe), pipe_config->fdi_lanes);
5407 if (pipe_config->fdi_lanes > 4) {
5408 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5409 pipe_name(pipe), pipe_config->fdi_lanes);
5410 return false;
5411 }
5412
bafb6553 5413 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5414 if (pipe_config->fdi_lanes > 2) {
5415 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5416 pipe_config->fdi_lanes);
5417 return false;
5418 } else {
5419 return true;
5420 }
5421 }
5422
5423 if (INTEL_INFO(dev)->num_pipes == 2)
5424 return true;
5425
5426 /* Ivybridge 3 pipe is really complicated */
5427 switch (pipe) {
5428 case PIPE_A:
5429 return true;
5430 case PIPE_B:
5431 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5432 pipe_config->fdi_lanes > 2) {
5433 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5434 pipe_name(pipe), pipe_config->fdi_lanes);
5435 return false;
5436 }
5437 return true;
5438 case PIPE_C:
1e833f40 5439 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
6e3c9717 5440 pipe_B_crtc->config->fdi_lanes <= 2) {
1857e1da
DV
5441 if (pipe_config->fdi_lanes > 2) {
5442 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5443 pipe_name(pipe), pipe_config->fdi_lanes);
5444 return false;
5445 }
5446 } else {
5447 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5448 return false;
5449 }
5450 return true;
5451 default:
5452 BUG();
5453 }
5454}
5455
e29c22c0
DV
5456#define RETRY 1
5457static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 5458 struct intel_crtc_state *pipe_config)
877d48d5 5459{
1857e1da 5460 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 5461 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
ff9a6750 5462 int lane, link_bw, fdi_dotclock;
e29c22c0 5463 bool setup_ok, needs_recompute = false;
877d48d5 5464
e29c22c0 5465retry:
877d48d5
DV
5466 /* FDI is a binary signal running at ~2.7GHz, encoding
5467 * each output octet as 10 bits. The actual frequency
5468 * is stored as a divider into a 100MHz clock, and the
5469 * mode pixel clock is stored in units of 1KHz.
5470 * Hence the bw of each lane in terms of the mode signal
5471 * is:
5472 */
5473 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5474
241bfc38 5475 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5476
2bd89a07 5477 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5478 pipe_config->pipe_bpp);
5479
5480 pipe_config->fdi_lanes = lane;
5481
2bd89a07 5482 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5483 link_bw, &pipe_config->fdi_m_n);
1857e1da 5484
e29c22c0
DV
5485 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5486 intel_crtc->pipe, pipe_config);
5487 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5488 pipe_config->pipe_bpp -= 2*3;
5489 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5490 pipe_config->pipe_bpp);
5491 needs_recompute = true;
5492 pipe_config->bw_constrained = true;
5493
5494 goto retry;
5495 }
5496
5497 if (needs_recompute)
5498 return RETRY;
5499
5500 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5501}
5502
42db64ef 5503static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 5504 struct intel_crtc_state *pipe_config)
42db64ef 5505{
d330a953 5506 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5507 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5508 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5509}
5510
a43f6e0f 5511static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 5512 struct intel_crtc_state *pipe_config)
79e53945 5513{
a43f6e0f 5514 struct drm_device *dev = crtc->base.dev;
8bd31e67 5515 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 5516 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 5517
ad3a4479 5518 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5519 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5520 int clock_limit =
5521 dev_priv->display.get_display_clock_speed(dev);
5522
5523 /*
5524 * Enable pixel doubling when the dot clock
5525 * is > 90% of the (display) core speed.
5526 *
b397c96b
VS
5527 * GDG double wide on either pipe,
5528 * otherwise pipe A only.
cf532bb2 5529 */
b397c96b 5530 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5531 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5532 clock_limit *= 2;
cf532bb2 5533 pipe_config->double_wide = true;
ad3a4479
VS
5534 }
5535
241bfc38 5536 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5537 return -EINVAL;
2c07245f 5538 }
89749350 5539
1d1d0e27
VS
5540 /*
5541 * Pipe horizontal size must be even in:
5542 * - DVO ganged mode
5543 * - LVDS dual channel mode
5544 * - Double wide pipe
5545 */
409ee761 5546 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5547 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5548 pipe_config->pipe_src_w &= ~1;
5549
8693a824
DL
5550 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5551 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5552 */
5553 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5554 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5555 return -EINVAL;
44f46b42 5556
bd080ee5 5557 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5558 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5559 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5560 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5561 * for lvds. */
5562 pipe_config->pipe_bpp = 8*3;
5563 }
5564
f5adf94e 5565 if (HAS_IPS(dev))
a43f6e0f
DV
5566 hsw_compute_ips_config(crtc, pipe_config);
5567
877d48d5 5568 if (pipe_config->has_pch_encoder)
a43f6e0f 5569 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5570
e29c22c0 5571 return 0;
79e53945
JB
5572}
5573
25eb05fc
JB
5574static int valleyview_get_display_clock_speed(struct drm_device *dev)
5575{
d197b7d3 5576 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
5577 u32 val;
5578 int divider;
5579
d49a340d
VS
5580 /* FIXME: Punit isn't quite ready yet */
5581 if (IS_CHERRYVIEW(dev))
5582 return 400000;
5583
6bcda4f0
VS
5584 if (dev_priv->hpll_freq == 0)
5585 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5586
d197b7d3
VS
5587 mutex_lock(&dev_priv->dpio_lock);
5588 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5589 mutex_unlock(&dev_priv->dpio_lock);
5590
5591 divider = val & DISPLAY_FREQUENCY_VALUES;
5592
7d007f40
VS
5593 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5594 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5595 "cdclk change in progress\n");
5596
6bcda4f0 5597 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
5598}
5599
e70236a8
JB
5600static int i945_get_display_clock_speed(struct drm_device *dev)
5601{
5602 return 400000;
5603}
79e53945 5604
e70236a8 5605static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5606{
e70236a8
JB
5607 return 333000;
5608}
79e53945 5609
e70236a8
JB
5610static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5611{
5612 return 200000;
5613}
79e53945 5614
257a7ffc
DV
5615static int pnv_get_display_clock_speed(struct drm_device *dev)
5616{
5617 u16 gcfgc = 0;
5618
5619 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5620
5621 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5622 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5623 return 267000;
5624 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5625 return 333000;
5626 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5627 return 444000;
5628 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5629 return 200000;
5630 default:
5631 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5632 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5633 return 133000;
5634 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5635 return 167000;
5636 }
5637}
5638
e70236a8
JB
5639static int i915gm_get_display_clock_speed(struct drm_device *dev)
5640{
5641 u16 gcfgc = 0;
79e53945 5642
e70236a8
JB
5643 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5644
5645 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5646 return 133000;
5647 else {
5648 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5649 case GC_DISPLAY_CLOCK_333_MHZ:
5650 return 333000;
5651 default:
5652 case GC_DISPLAY_CLOCK_190_200_MHZ:
5653 return 190000;
79e53945 5654 }
e70236a8
JB
5655 }
5656}
5657
5658static int i865_get_display_clock_speed(struct drm_device *dev)
5659{
5660 return 266000;
5661}
5662
5663static int i855_get_display_clock_speed(struct drm_device *dev)
5664{
5665 u16 hpllcc = 0;
5666 /* Assume that the hardware is in the high speed state. This
5667 * should be the default.
5668 */
5669 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5670 case GC_CLOCK_133_200:
5671 case GC_CLOCK_100_200:
5672 return 200000;
5673 case GC_CLOCK_166_250:
5674 return 250000;
5675 case GC_CLOCK_100_133:
79e53945 5676 return 133000;
e70236a8 5677 }
79e53945 5678
e70236a8
JB
5679 /* Shouldn't happen */
5680 return 0;
5681}
79e53945 5682
e70236a8
JB
5683static int i830_get_display_clock_speed(struct drm_device *dev)
5684{
5685 return 133000;
79e53945
JB
5686}
5687
2c07245f 5688static void
a65851af 5689intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5690{
a65851af
VS
5691 while (*num > DATA_LINK_M_N_MASK ||
5692 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5693 *num >>= 1;
5694 *den >>= 1;
5695 }
5696}
5697
a65851af
VS
5698static void compute_m_n(unsigned int m, unsigned int n,
5699 uint32_t *ret_m, uint32_t *ret_n)
5700{
5701 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5702 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5703 intel_reduce_m_n_ratio(ret_m, ret_n);
5704}
5705
e69d0bc1
DV
5706void
5707intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5708 int pixel_clock, int link_clock,
5709 struct intel_link_m_n *m_n)
2c07245f 5710{
e69d0bc1 5711 m_n->tu = 64;
a65851af
VS
5712
5713 compute_m_n(bits_per_pixel * pixel_clock,
5714 link_clock * nlanes * 8,
5715 &m_n->gmch_m, &m_n->gmch_n);
5716
5717 compute_m_n(pixel_clock, link_clock,
5718 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5719}
5720
a7615030
CW
5721static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5722{
d330a953
JN
5723 if (i915.panel_use_ssc >= 0)
5724 return i915.panel_use_ssc != 0;
41aa3448 5725 return dev_priv->vbt.lvds_use_ssc
435793df 5726 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5727}
5728
409ee761 5729static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5730{
409ee761 5731 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5732 struct drm_i915_private *dev_priv = dev->dev_private;
5733 int refclk;
5734
a0c4da24 5735 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5736 refclk = 100000;
d0737e1d 5737 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5738 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5739 refclk = dev_priv->vbt.lvds_ssc_freq;
5740 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5741 } else if (!IS_GEN2(dev)) {
5742 refclk = 96000;
5743 } else {
5744 refclk = 48000;
5745 }
5746
5747 return refclk;
5748}
5749
7429e9d4 5750static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5751{
7df00d7a 5752 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5753}
f47709a9 5754
7429e9d4
DV
5755static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5756{
5757 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5758}
5759
f47709a9 5760static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 5761 struct intel_crtc_state *crtc_state,
a7516a05
JB
5762 intel_clock_t *reduced_clock)
5763{
f47709a9 5764 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5765 u32 fp, fp2 = 0;
5766
5767 if (IS_PINEVIEW(dev)) {
190f68c5 5768 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 5769 if (reduced_clock)
7429e9d4 5770 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5771 } else {
190f68c5 5772 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 5773 if (reduced_clock)
7429e9d4 5774 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5775 }
5776
190f68c5 5777 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 5778
f47709a9 5779 crtc->lowfreq_avail = false;
e1f234bd 5780 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5781 reduced_clock && i915.powersave) {
190f68c5 5782 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 5783 crtc->lowfreq_avail = true;
a7516a05 5784 } else {
190f68c5 5785 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
5786 }
5787}
5788
5e69f97f
CML
5789static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5790 pipe)
89b667f8
JB
5791{
5792 u32 reg_val;
5793
5794 /*
5795 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5796 * and set it to a reasonable value instead.
5797 */
ab3c759a 5798 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5799 reg_val &= 0xffffff00;
5800 reg_val |= 0x00000030;
ab3c759a 5801 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5802
ab3c759a 5803 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5804 reg_val &= 0x8cffffff;
5805 reg_val = 0x8c000000;
ab3c759a 5806 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5807
ab3c759a 5808 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5809 reg_val &= 0xffffff00;
ab3c759a 5810 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5811
ab3c759a 5812 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5813 reg_val &= 0x00ffffff;
5814 reg_val |= 0xb0000000;
ab3c759a 5815 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5816}
5817
b551842d
DV
5818static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5819 struct intel_link_m_n *m_n)
5820{
5821 struct drm_device *dev = crtc->base.dev;
5822 struct drm_i915_private *dev_priv = dev->dev_private;
5823 int pipe = crtc->pipe;
5824
e3b95f1e
DV
5825 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5826 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5827 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5828 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5829}
5830
5831static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5832 struct intel_link_m_n *m_n,
5833 struct intel_link_m_n *m2_n2)
b551842d
DV
5834{
5835 struct drm_device *dev = crtc->base.dev;
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 int pipe = crtc->pipe;
6e3c9717 5838 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
5839
5840 if (INTEL_INFO(dev)->gen >= 5) {
5841 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5842 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5843 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5844 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5845 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5846 * for gen < 8) and if DRRS is supported (to make sure the
5847 * registers are not unnecessarily accessed).
5848 */
5849 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 5850 crtc->config->has_drrs) {
f769cd24
VK
5851 I915_WRITE(PIPE_DATA_M2(transcoder),
5852 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5853 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5854 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5855 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5856 }
b551842d 5857 } else {
e3b95f1e
DV
5858 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5859 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5860 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5861 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5862 }
5863}
5864
f769cd24 5865void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2 5866{
6e3c9717
ACO
5867 if (crtc->config->has_pch_encoder)
5868 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 5869 else
6e3c9717
ACO
5870 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5871 &crtc->config->dp_m2_n2);
03afc4a2
DV
5872}
5873
d288f65f 5874static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 5875 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
5876{
5877 u32 dpll, dpll_md;
5878
5879 /*
5880 * Enable DPIO clock input. We should never disable the reference
5881 * clock for pipe B, since VGA hotplug / manual detection depends
5882 * on it.
5883 */
5884 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5885 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5886 /* We should never disable this, set it here for state tracking */
5887 if (crtc->pipe == PIPE_B)
5888 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5889 dpll |= DPLL_VCO_ENABLE;
d288f65f 5890 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5891
d288f65f 5892 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5893 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5894 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5895}
5896
d288f65f 5897static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 5898 const struct intel_crtc_state *pipe_config)
a0c4da24 5899{
f47709a9 5900 struct drm_device *dev = crtc->base.dev;
a0c4da24 5901 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5902 int pipe = crtc->pipe;
bdd4b6a6 5903 u32 mdiv;
a0c4da24 5904 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5905 u32 coreclk, reg_val;
a0c4da24 5906
09153000
DV
5907 mutex_lock(&dev_priv->dpio_lock);
5908
d288f65f
VS
5909 bestn = pipe_config->dpll.n;
5910 bestm1 = pipe_config->dpll.m1;
5911 bestm2 = pipe_config->dpll.m2;
5912 bestp1 = pipe_config->dpll.p1;
5913 bestp2 = pipe_config->dpll.p2;
a0c4da24 5914
89b667f8
JB
5915 /* See eDP HDMI DPIO driver vbios notes doc */
5916
5917 /* PLL B needs special handling */
bdd4b6a6 5918 if (pipe == PIPE_B)
5e69f97f 5919 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5920
5921 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5923
5924 /* Disable target IRef on PLL */
ab3c759a 5925 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5926 reg_val &= 0x00ffffff;
ab3c759a 5927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5928
5929 /* Disable fast lock */
ab3c759a 5930 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5931
5932 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5933 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5934 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5935 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5936 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5937
5938 /*
5939 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5940 * but we don't support that).
5941 * Note: don't use the DAC post divider as it seems unstable.
5942 */
5943 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5944 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5945
a0c4da24 5946 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5948
89b667f8 5949 /* Set HBR and RBR LPF coefficients */
d288f65f 5950 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5951 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5952 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5954 0x009f0003);
89b667f8 5955 else
ab3c759a 5956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5957 0x00d0000f);
5958
681a8504 5959 if (pipe_config->has_dp_encoder) {
89b667f8 5960 /* Use SSC source */
bdd4b6a6 5961 if (pipe == PIPE_A)
ab3c759a 5962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5963 0x0df40000);
5964 else
ab3c759a 5965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5966 0x0df70000);
5967 } else { /* HDMI or VGA */
5968 /* Use bend source */
bdd4b6a6 5969 if (pipe == PIPE_A)
ab3c759a 5970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5971 0x0df70000);
5972 else
ab3c759a 5973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5974 0x0df40000);
5975 }
a0c4da24 5976
ab3c759a 5977 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5978 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5979 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5980 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5981 coreclk |= 0x01000000;
ab3c759a 5982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5983
ab3c759a 5984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5985 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5986}
5987
d288f65f 5988static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 5989 struct intel_crtc_state *pipe_config)
1ae0d137 5990{
d288f65f 5991 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5992 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5993 DPLL_VCO_ENABLE;
5994 if (crtc->pipe != PIPE_A)
d288f65f 5995 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5996
d288f65f
VS
5997 pipe_config->dpll_hw_state.dpll_md =
5998 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5999}
6000
d288f65f 6001static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6002 const struct intel_crtc_state *pipe_config)
9d556c99
CML
6003{
6004 struct drm_device *dev = crtc->base.dev;
6005 struct drm_i915_private *dev_priv = dev->dev_private;
6006 int pipe = crtc->pipe;
6007 int dpll_reg = DPLL(crtc->pipe);
6008 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 6009 u32 loopfilter, intcoeff;
9d556c99
CML
6010 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6011 int refclk;
6012
d288f65f
VS
6013 bestn = pipe_config->dpll.n;
6014 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6015 bestm1 = pipe_config->dpll.m1;
6016 bestm2 = pipe_config->dpll.m2 >> 22;
6017 bestp1 = pipe_config->dpll.p1;
6018 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
6019
6020 /*
6021 * Enable Refclk and SSC
6022 */
a11b0703 6023 I915_WRITE(dpll_reg,
d288f65f 6024 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
6025
6026 mutex_lock(&dev_priv->dpio_lock);
9d556c99 6027
9d556c99
CML
6028 /* p1 and p2 divider */
6029 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6030 5 << DPIO_CHV_S1_DIV_SHIFT |
6031 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6032 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6033 1 << DPIO_CHV_K_DIV_SHIFT);
6034
6035 /* Feedback post-divider - m2 */
6036 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6037
6038 /* Feedback refclk divider - n and m1 */
6039 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6040 DPIO_CHV_M1_DIV_BY_2 |
6041 1 << DPIO_CHV_N_DIV_SHIFT);
6042
6043 /* M2 fraction division */
6044 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6045
6046 /* M2 fraction division enable */
6047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6048 DPIO_CHV_FRAC_DIV_EN |
6049 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6050
6051 /* Loop filter */
409ee761 6052 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6053 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6054 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6055 if (refclk == 100000)
6056 intcoeff = 11;
6057 else if (refclk == 38400)
6058 intcoeff = 10;
6059 else
6060 intcoeff = 9;
6061 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6062 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6063
6064 /* AFC Recal */
6065 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6066 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6067 DPIO_AFC_RECAL);
6068
6069 mutex_unlock(&dev_priv->dpio_lock);
6070}
6071
d288f65f
VS
6072/**
6073 * vlv_force_pll_on - forcibly enable just the PLL
6074 * @dev_priv: i915 private structure
6075 * @pipe: pipe PLL to enable
6076 * @dpll: PLL configuration
6077 *
6078 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6079 * in cases where we need the PLL enabled even when @pipe is not going to
6080 * be enabled.
6081 */
6082void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6083 const struct dpll *dpll)
6084{
6085 struct intel_crtc *crtc =
6086 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 6087 struct intel_crtc_state pipe_config = {
d288f65f
VS
6088 .pixel_multiplier = 1,
6089 .dpll = *dpll,
6090 };
6091
6092 if (IS_CHERRYVIEW(dev)) {
6093 chv_update_pll(crtc, &pipe_config);
6094 chv_prepare_pll(crtc, &pipe_config);
6095 chv_enable_pll(crtc, &pipe_config);
6096 } else {
6097 vlv_update_pll(crtc, &pipe_config);
6098 vlv_prepare_pll(crtc, &pipe_config);
6099 vlv_enable_pll(crtc, &pipe_config);
6100 }
6101}
6102
6103/**
6104 * vlv_force_pll_off - forcibly disable just the PLL
6105 * @dev_priv: i915 private structure
6106 * @pipe: pipe PLL to disable
6107 *
6108 * Disable the PLL for @pipe. To be used in cases where we need
6109 * the PLL enabled even when @pipe is not going to be enabled.
6110 */
6111void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6112{
6113 if (IS_CHERRYVIEW(dev))
6114 chv_disable_pll(to_i915(dev), pipe);
6115 else
6116 vlv_disable_pll(to_i915(dev), pipe);
6117}
6118
f47709a9 6119static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 6120 struct intel_crtc_state *crtc_state,
f47709a9 6121 intel_clock_t *reduced_clock,
eb1cbe48
DV
6122 int num_connectors)
6123{
f47709a9 6124 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6125 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6126 u32 dpll;
6127 bool is_sdvo;
190f68c5 6128 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6129
190f68c5 6130 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6131
d0737e1d
ACO
6132 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6133 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6134
6135 dpll = DPLL_VGA_MODE_DIS;
6136
d0737e1d 6137 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6138 dpll |= DPLLB_MODE_LVDS;
6139 else
6140 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6141
ef1b460d 6142 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 6143 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 6144 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6145 }
198a037f
DV
6146
6147 if (is_sdvo)
4a33e48d 6148 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6149
190f68c5 6150 if (crtc_state->has_dp_encoder)
4a33e48d 6151 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6152
6153 /* compute bitmask from p1 value */
6154 if (IS_PINEVIEW(dev))
6155 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6156 else {
6157 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6158 if (IS_G4X(dev) && reduced_clock)
6159 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6160 }
6161 switch (clock->p2) {
6162 case 5:
6163 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6164 break;
6165 case 7:
6166 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6167 break;
6168 case 10:
6169 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6170 break;
6171 case 14:
6172 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6173 break;
6174 }
6175 if (INTEL_INFO(dev)->gen >= 4)
6176 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6177
190f68c5 6178 if (crtc_state->sdvo_tv_clock)
eb1cbe48 6179 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6180 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6181 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6182 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6183 else
6184 dpll |= PLL_REF_INPUT_DREFCLK;
6185
6186 dpll |= DPLL_VCO_ENABLE;
190f68c5 6187 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 6188
eb1cbe48 6189 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 6190 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 6191 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 6192 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6193 }
6194}
6195
f47709a9 6196static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 6197 struct intel_crtc_state *crtc_state,
f47709a9 6198 intel_clock_t *reduced_clock,
eb1cbe48
DV
6199 int num_connectors)
6200{
f47709a9 6201 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6202 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6203 u32 dpll;
190f68c5 6204 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6205
190f68c5 6206 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6207
eb1cbe48
DV
6208 dpll = DPLL_VGA_MODE_DIS;
6209
d0737e1d 6210 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6211 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6212 } else {
6213 if (clock->p1 == 2)
6214 dpll |= PLL_P1_DIVIDE_BY_TWO;
6215 else
6216 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6217 if (clock->p2 == 4)
6218 dpll |= PLL_P2_DIVIDE_BY_4;
6219 }
6220
d0737e1d 6221 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6222 dpll |= DPLL_DVO_2X_MODE;
6223
d0737e1d 6224 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6225 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6226 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6227 else
6228 dpll |= PLL_REF_INPUT_DREFCLK;
6229
6230 dpll |= DPLL_VCO_ENABLE;
190f68c5 6231 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6232}
6233
8a654f3b 6234static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6235{
6236 struct drm_device *dev = intel_crtc->base.dev;
6237 struct drm_i915_private *dev_priv = dev->dev_private;
6238 enum pipe pipe = intel_crtc->pipe;
6e3c9717 6239 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 6240 struct drm_display_mode *adjusted_mode =
6e3c9717 6241 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
6242 uint32_t crtc_vtotal, crtc_vblank_end;
6243 int vsyncshift = 0;
4d8a62ea
DV
6244
6245 /* We need to be careful not to changed the adjusted mode, for otherwise
6246 * the hw state checker will get angry at the mismatch. */
6247 crtc_vtotal = adjusted_mode->crtc_vtotal;
6248 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6249
609aeaca 6250 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6251 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6252 crtc_vtotal -= 1;
6253 crtc_vblank_end -= 1;
609aeaca 6254
409ee761 6255 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6256 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6257 else
6258 vsyncshift = adjusted_mode->crtc_hsync_start -
6259 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6260 if (vsyncshift < 0)
6261 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6262 }
6263
6264 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6265 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6266
fe2b8f9d 6267 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6268 (adjusted_mode->crtc_hdisplay - 1) |
6269 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6270 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6271 (adjusted_mode->crtc_hblank_start - 1) |
6272 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6273 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6274 (adjusted_mode->crtc_hsync_start - 1) |
6275 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6276
fe2b8f9d 6277 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6278 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6279 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6280 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6281 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6282 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6283 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6284 (adjusted_mode->crtc_vsync_start - 1) |
6285 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6286
b5e508d4
PZ
6287 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6288 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6289 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6290 * bits. */
6291 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6292 (pipe == PIPE_B || pipe == PIPE_C))
6293 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6294
b0e77b9c
PZ
6295 /* pipesrc controls the size that is scaled from, which should
6296 * always be the user's requested size.
6297 */
6298 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
6299 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6300 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
6301}
6302
1bd1bd80 6303static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 6304 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
6305{
6306 struct drm_device *dev = crtc->base.dev;
6307 struct drm_i915_private *dev_priv = dev->dev_private;
6308 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6309 uint32_t tmp;
6310
6311 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
6312 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6313 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6314 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
6315 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6316 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6317 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
6318 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6319 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
6320
6321 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
6322 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6323 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6324 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
6325 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6326 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6327 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
6328 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6329 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
6330
6331 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
6332 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6333 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6334 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
6335 }
6336
6337 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6338 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6339 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6340
2d112de7
ACO
6341 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6342 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6343}
6344
f6a83288 6345void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 6346 struct intel_crtc_state *pipe_config)
babea61d 6347{
2d112de7
ACO
6348 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6349 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6350 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6351 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 6352
2d112de7
ACO
6353 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6354 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6355 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6356 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 6357
2d112de7 6358 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 6359
2d112de7
ACO
6360 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6361 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
6362}
6363
84b046f3
DV
6364static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6365{
6366 struct drm_device *dev = intel_crtc->base.dev;
6367 struct drm_i915_private *dev_priv = dev->dev_private;
6368 uint32_t pipeconf;
6369
9f11a9e4 6370 pipeconf = 0;
84b046f3 6371
b6b5d049
VS
6372 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6373 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6374 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6375
6e3c9717 6376 if (intel_crtc->config->double_wide)
cf532bb2 6377 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6378
ff9ce46e
DV
6379 /* only g4x and later have fancy bpc/dither controls */
6380 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 6381 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 6382 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 6383 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6384 PIPECONF_DITHER_TYPE_SP;
84b046f3 6385
6e3c9717 6386 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
6387 case 18:
6388 pipeconf |= PIPECONF_6BPC;
6389 break;
6390 case 24:
6391 pipeconf |= PIPECONF_8BPC;
6392 break;
6393 case 30:
6394 pipeconf |= PIPECONF_10BPC;
6395 break;
6396 default:
6397 /* Case prevented by intel_choose_pipe_bpp_dither. */
6398 BUG();
84b046f3
DV
6399 }
6400 }
6401
6402 if (HAS_PIPE_CXSR(dev)) {
6403 if (intel_crtc->lowfreq_avail) {
6404 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6405 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6406 } else {
6407 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6408 }
6409 }
6410
6e3c9717 6411 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 6412 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6413 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6414 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6415 else
6416 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6417 } else
84b046f3
DV
6418 pipeconf |= PIPECONF_PROGRESSIVE;
6419
6e3c9717 6420 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 6421 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6422
84b046f3
DV
6423 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6424 POSTING_READ(PIPECONF(intel_crtc->pipe));
6425}
6426
190f68c5
ACO
6427static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6428 struct intel_crtc_state *crtc_state)
79e53945 6429{
c7653199 6430 struct drm_device *dev = crtc->base.dev;
79e53945 6431 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6432 int refclk, num_connectors = 0;
652c393a 6433 intel_clock_t clock, reduced_clock;
a16af721 6434 bool ok, has_reduced_clock = false;
e9fd1c02 6435 bool is_lvds = false, is_dsi = false;
5eddb70b 6436 struct intel_encoder *encoder;
d4906093 6437 const intel_limit_t *limit;
79e53945 6438
d0737e1d
ACO
6439 for_each_intel_encoder(dev, encoder) {
6440 if (encoder->new_crtc != crtc)
6441 continue;
6442
5eddb70b 6443 switch (encoder->type) {
79e53945
JB
6444 case INTEL_OUTPUT_LVDS:
6445 is_lvds = true;
6446 break;
e9fd1c02
JN
6447 case INTEL_OUTPUT_DSI:
6448 is_dsi = true;
6449 break;
6847d71b
PZ
6450 default:
6451 break;
79e53945 6452 }
43565a06 6453
c751ce4f 6454 num_connectors++;
79e53945
JB
6455 }
6456
f2335330 6457 if (is_dsi)
5b18e57c 6458 return 0;
f2335330 6459
190f68c5 6460 if (!crtc_state->clock_set) {
409ee761 6461 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6462
e9fd1c02
JN
6463 /*
6464 * Returns a set of divisors for the desired target clock with
6465 * the given refclk, or FALSE. The returned values represent
6466 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6467 * 2) / p1 / p2.
6468 */
409ee761 6469 limit = intel_limit(crtc, refclk);
c7653199 6470 ok = dev_priv->display.find_dpll(limit, crtc,
190f68c5 6471 crtc_state->port_clock,
e9fd1c02 6472 refclk, NULL, &clock);
f2335330 6473 if (!ok) {
e9fd1c02
JN
6474 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6475 return -EINVAL;
6476 }
79e53945 6477
f2335330
JN
6478 if (is_lvds && dev_priv->lvds_downclock_avail) {
6479 /*
6480 * Ensure we match the reduced clock's P to the target
6481 * clock. If the clocks don't match, we can't switch
6482 * the display clock by using the FP0/FP1. In such case
6483 * we will disable the LVDS downclock feature.
6484 */
6485 has_reduced_clock =
c7653199 6486 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6487 dev_priv->lvds_downclock,
6488 refclk, &clock,
6489 &reduced_clock);
6490 }
6491 /* Compat-code for transition, will disappear. */
190f68c5
ACO
6492 crtc_state->dpll.n = clock.n;
6493 crtc_state->dpll.m1 = clock.m1;
6494 crtc_state->dpll.m2 = clock.m2;
6495 crtc_state->dpll.p1 = clock.p1;
6496 crtc_state->dpll.p2 = clock.p2;
f47709a9 6497 }
7026d4ac 6498
e9fd1c02 6499 if (IS_GEN2(dev)) {
190f68c5 6500 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
6501 has_reduced_clock ? &reduced_clock : NULL,
6502 num_connectors);
9d556c99 6503 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 6504 chv_update_pll(crtc, crtc_state);
e9fd1c02 6505 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 6506 vlv_update_pll(crtc, crtc_state);
e9fd1c02 6507 } else {
190f68c5 6508 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 6509 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6510 num_connectors);
e9fd1c02 6511 }
79e53945 6512
c8f7a0db 6513 return 0;
f564048e
EA
6514}
6515
2fa2fe9a 6516static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 6517 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
6518{
6519 struct drm_device *dev = crtc->base.dev;
6520 struct drm_i915_private *dev_priv = dev->dev_private;
6521 uint32_t tmp;
6522
dc9e7dec
VS
6523 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6524 return;
6525
2fa2fe9a 6526 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6527 if (!(tmp & PFIT_ENABLE))
6528 return;
2fa2fe9a 6529
06922821 6530 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6531 if (INTEL_INFO(dev)->gen < 4) {
6532 if (crtc->pipe != PIPE_B)
6533 return;
2fa2fe9a
DV
6534 } else {
6535 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6536 return;
6537 }
6538
06922821 6539 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6540 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6541 if (INTEL_INFO(dev)->gen < 5)
6542 pipe_config->gmch_pfit.lvds_border_bits =
6543 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6544}
6545
acbec814 6546static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 6547 struct intel_crtc_state *pipe_config)
acbec814
JB
6548{
6549 struct drm_device *dev = crtc->base.dev;
6550 struct drm_i915_private *dev_priv = dev->dev_private;
6551 int pipe = pipe_config->cpu_transcoder;
6552 intel_clock_t clock;
6553 u32 mdiv;
662c6ecb 6554 int refclk = 100000;
acbec814 6555
f573de5a
SK
6556 /* In case of MIPI DPLL will not even be used */
6557 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6558 return;
6559
acbec814 6560 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6561 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6562 mutex_unlock(&dev_priv->dpio_lock);
6563
6564 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6565 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6566 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6567 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6568 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6569
f646628b 6570 vlv_clock(refclk, &clock);
acbec814 6571
f646628b
VS
6572 /* clock.dot is the fast clock */
6573 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6574}
6575
5724dbd1
DL
6576static void
6577i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6578 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
6579{
6580 struct drm_device *dev = crtc->base.dev;
6581 struct drm_i915_private *dev_priv = dev->dev_private;
6582 u32 val, base, offset;
6583 int pipe = crtc->pipe, plane = crtc->plane;
6584 int fourcc, pixel_format;
6585 int aligned_height;
b113d5ee 6586 struct drm_framebuffer *fb;
1b842c89 6587 struct intel_framebuffer *intel_fb;
1ad292b5 6588
d9806c9f 6589 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 6590 if (!intel_fb) {
1ad292b5
JB
6591 DRM_DEBUG_KMS("failed to alloc fb\n");
6592 return;
6593 }
6594
1b842c89
DL
6595 fb = &intel_fb->base;
6596
1ad292b5
JB
6597 val = I915_READ(DSPCNTR(plane));
6598
6599 if (INTEL_INFO(dev)->gen >= 4)
6600 if (val & DISPPLANE_TILED)
49af449b 6601 plane_config->tiling = I915_TILING_X;
1ad292b5
JB
6602
6603 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 6604 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
6605 fb->pixel_format = fourcc;
6606 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
6607
6608 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 6609 if (plane_config->tiling)
1ad292b5
JB
6610 offset = I915_READ(DSPTILEOFF(plane));
6611 else
6612 offset = I915_READ(DSPLINOFF(plane));
6613 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6614 } else {
6615 base = I915_READ(DSPADDR(plane));
6616 }
6617 plane_config->base = base;
6618
6619 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
6620 fb->width = ((val >> 16) & 0xfff) + 1;
6621 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6622
6623 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 6624 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6625
b113d5ee 6626 aligned_height = intel_fb_align_height(dev, fb->height,
ec2c981e 6627 plane_config->tiling);
1ad292b5 6628
b113d5ee 6629 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
1ad292b5 6630
2844a921
DL
6631 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6632 pipe_name(pipe), plane, fb->width, fb->height,
6633 fb->bits_per_pixel, base, fb->pitches[0],
6634 plane_config->size);
1ad292b5 6635
b113d5ee 6636 crtc->base.primary->fb = fb;
1ad292b5
JB
6637}
6638
70b23a98 6639static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 6640 struct intel_crtc_state *pipe_config)
70b23a98
VS
6641{
6642 struct drm_device *dev = crtc->base.dev;
6643 struct drm_i915_private *dev_priv = dev->dev_private;
6644 int pipe = pipe_config->cpu_transcoder;
6645 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6646 intel_clock_t clock;
6647 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6648 int refclk = 100000;
6649
6650 mutex_lock(&dev_priv->dpio_lock);
6651 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6652 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6653 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6654 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6655 mutex_unlock(&dev_priv->dpio_lock);
6656
6657 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6658 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6659 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6660 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6661 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6662
6663 chv_clock(refclk, &clock);
6664
6665 /* clock.dot is the fast clock */
6666 pipe_config->port_clock = clock.dot / 5;
6667}
6668
0e8ffe1b 6669static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 6670 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
6671{
6672 struct drm_device *dev = crtc->base.dev;
6673 struct drm_i915_private *dev_priv = dev->dev_private;
6674 uint32_t tmp;
6675
f458ebbc
DV
6676 if (!intel_display_power_is_enabled(dev_priv,
6677 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6678 return false;
6679
e143a21c 6680 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6681 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6682
0e8ffe1b
DV
6683 tmp = I915_READ(PIPECONF(crtc->pipe));
6684 if (!(tmp & PIPECONF_ENABLE))
6685 return false;
6686
42571aef
VS
6687 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6688 switch (tmp & PIPECONF_BPC_MASK) {
6689 case PIPECONF_6BPC:
6690 pipe_config->pipe_bpp = 18;
6691 break;
6692 case PIPECONF_8BPC:
6693 pipe_config->pipe_bpp = 24;
6694 break;
6695 case PIPECONF_10BPC:
6696 pipe_config->pipe_bpp = 30;
6697 break;
6698 default:
6699 break;
6700 }
6701 }
6702
b5a9fa09
DV
6703 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6704 pipe_config->limited_color_range = true;
6705
282740f7
VS
6706 if (INTEL_INFO(dev)->gen < 4)
6707 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6708
1bd1bd80
DV
6709 intel_get_pipe_timings(crtc, pipe_config);
6710
2fa2fe9a
DV
6711 i9xx_get_pfit_config(crtc, pipe_config);
6712
6c49f241
DV
6713 if (INTEL_INFO(dev)->gen >= 4) {
6714 tmp = I915_READ(DPLL_MD(crtc->pipe));
6715 pipe_config->pixel_multiplier =
6716 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6717 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6718 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6719 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6720 tmp = I915_READ(DPLL(crtc->pipe));
6721 pipe_config->pixel_multiplier =
6722 ((tmp & SDVO_MULTIPLIER_MASK)
6723 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6724 } else {
6725 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6726 * port and will be fixed up in the encoder->get_config
6727 * function. */
6728 pipe_config->pixel_multiplier = 1;
6729 }
8bcc2795
DV
6730 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6731 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6732 /*
6733 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6734 * on 830. Filter it out here so that we don't
6735 * report errors due to that.
6736 */
6737 if (IS_I830(dev))
6738 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6739
8bcc2795
DV
6740 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6741 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6742 } else {
6743 /* Mask out read-only status bits. */
6744 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6745 DPLL_PORTC_READY_MASK |
6746 DPLL_PORTB_READY_MASK);
8bcc2795 6747 }
6c49f241 6748
70b23a98
VS
6749 if (IS_CHERRYVIEW(dev))
6750 chv_crtc_clock_get(crtc, pipe_config);
6751 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6752 vlv_crtc_clock_get(crtc, pipe_config);
6753 else
6754 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6755
0e8ffe1b
DV
6756 return true;
6757}
6758
dde86e2d 6759static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6760{
6761 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6762 struct intel_encoder *encoder;
74cfd7ac 6763 u32 val, final;
13d83a67 6764 bool has_lvds = false;
199e5d79 6765 bool has_cpu_edp = false;
199e5d79 6766 bool has_panel = false;
99eb6a01
KP
6767 bool has_ck505 = false;
6768 bool can_ssc = false;
13d83a67
JB
6769
6770 /* We need to take the global config into account */
b2784e15 6771 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6772 switch (encoder->type) {
6773 case INTEL_OUTPUT_LVDS:
6774 has_panel = true;
6775 has_lvds = true;
6776 break;
6777 case INTEL_OUTPUT_EDP:
6778 has_panel = true;
2de6905f 6779 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6780 has_cpu_edp = true;
6781 break;
6847d71b
PZ
6782 default:
6783 break;
13d83a67
JB
6784 }
6785 }
6786
99eb6a01 6787 if (HAS_PCH_IBX(dev)) {
41aa3448 6788 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6789 can_ssc = has_ck505;
6790 } else {
6791 has_ck505 = false;
6792 can_ssc = true;
6793 }
6794
2de6905f
ID
6795 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6796 has_panel, has_lvds, has_ck505);
13d83a67
JB
6797
6798 /* Ironlake: try to setup display ref clock before DPLL
6799 * enabling. This is only under driver's control after
6800 * PCH B stepping, previous chipset stepping should be
6801 * ignoring this setting.
6802 */
74cfd7ac
CW
6803 val = I915_READ(PCH_DREF_CONTROL);
6804
6805 /* As we must carefully and slowly disable/enable each source in turn,
6806 * compute the final state we want first and check if we need to
6807 * make any changes at all.
6808 */
6809 final = val;
6810 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6811 if (has_ck505)
6812 final |= DREF_NONSPREAD_CK505_ENABLE;
6813 else
6814 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6815
6816 final &= ~DREF_SSC_SOURCE_MASK;
6817 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6818 final &= ~DREF_SSC1_ENABLE;
6819
6820 if (has_panel) {
6821 final |= DREF_SSC_SOURCE_ENABLE;
6822
6823 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6824 final |= DREF_SSC1_ENABLE;
6825
6826 if (has_cpu_edp) {
6827 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6828 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6829 else
6830 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6831 } else
6832 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6833 } else {
6834 final |= DREF_SSC_SOURCE_DISABLE;
6835 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6836 }
6837
6838 if (final == val)
6839 return;
6840
13d83a67 6841 /* Always enable nonspread source */
74cfd7ac 6842 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6843
99eb6a01 6844 if (has_ck505)
74cfd7ac 6845 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6846 else
74cfd7ac 6847 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6848
199e5d79 6849 if (has_panel) {
74cfd7ac
CW
6850 val &= ~DREF_SSC_SOURCE_MASK;
6851 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6852
199e5d79 6853 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6854 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6855 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6856 val |= DREF_SSC1_ENABLE;
e77166b5 6857 } else
74cfd7ac 6858 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6859
6860 /* Get SSC going before enabling the outputs */
74cfd7ac 6861 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6862 POSTING_READ(PCH_DREF_CONTROL);
6863 udelay(200);
6864
74cfd7ac 6865 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6866
6867 /* Enable CPU source on CPU attached eDP */
199e5d79 6868 if (has_cpu_edp) {
99eb6a01 6869 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6870 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6871 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6872 } else
74cfd7ac 6873 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6874 } else
74cfd7ac 6875 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6876
74cfd7ac 6877 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6878 POSTING_READ(PCH_DREF_CONTROL);
6879 udelay(200);
6880 } else {
6881 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6882
74cfd7ac 6883 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6884
6885 /* Turn off CPU output */
74cfd7ac 6886 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6887
74cfd7ac 6888 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6889 POSTING_READ(PCH_DREF_CONTROL);
6890 udelay(200);
6891
6892 /* Turn off the SSC source */
74cfd7ac
CW
6893 val &= ~DREF_SSC_SOURCE_MASK;
6894 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6895
6896 /* Turn off SSC1 */
74cfd7ac 6897 val &= ~DREF_SSC1_ENABLE;
199e5d79 6898
74cfd7ac 6899 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6900 POSTING_READ(PCH_DREF_CONTROL);
6901 udelay(200);
6902 }
74cfd7ac
CW
6903
6904 BUG_ON(val != final);
13d83a67
JB
6905}
6906
f31f2d55 6907static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6908{
f31f2d55 6909 uint32_t tmp;
dde86e2d 6910
0ff066a9
PZ
6911 tmp = I915_READ(SOUTH_CHICKEN2);
6912 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6913 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6914
0ff066a9
PZ
6915 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6916 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6917 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6918
0ff066a9
PZ
6919 tmp = I915_READ(SOUTH_CHICKEN2);
6920 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6921 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6922
0ff066a9
PZ
6923 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6924 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6925 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6926}
6927
6928/* WaMPhyProgramming:hsw */
6929static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6930{
6931 uint32_t tmp;
dde86e2d
PZ
6932
6933 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6934 tmp &= ~(0xFF << 24);
6935 tmp |= (0x12 << 24);
6936 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6937
dde86e2d
PZ
6938 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6939 tmp |= (1 << 11);
6940 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6941
6942 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6943 tmp |= (1 << 11);
6944 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6945
dde86e2d
PZ
6946 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6947 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6948 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6949
6950 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6951 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6952 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6953
0ff066a9
PZ
6954 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6955 tmp &= ~(7 << 13);
6956 tmp |= (5 << 13);
6957 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6958
0ff066a9
PZ
6959 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6960 tmp &= ~(7 << 13);
6961 tmp |= (5 << 13);
6962 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6963
6964 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6965 tmp &= ~0xFF;
6966 tmp |= 0x1C;
6967 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6968
6969 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6970 tmp &= ~0xFF;
6971 tmp |= 0x1C;
6972 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6973
6974 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6975 tmp &= ~(0xFF << 16);
6976 tmp |= (0x1C << 16);
6977 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6978
6979 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6980 tmp &= ~(0xFF << 16);
6981 tmp |= (0x1C << 16);
6982 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6983
0ff066a9
PZ
6984 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6985 tmp |= (1 << 27);
6986 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6987
0ff066a9
PZ
6988 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6989 tmp |= (1 << 27);
6990 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6991
0ff066a9
PZ
6992 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6993 tmp &= ~(0xF << 28);
6994 tmp |= (4 << 28);
6995 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6996
0ff066a9
PZ
6997 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6998 tmp &= ~(0xF << 28);
6999 tmp |= (4 << 28);
7000 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
7001}
7002
2fa86a1f
PZ
7003/* Implements 3 different sequences from BSpec chapter "Display iCLK
7004 * Programming" based on the parameters passed:
7005 * - Sequence to enable CLKOUT_DP
7006 * - Sequence to enable CLKOUT_DP without spread
7007 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7008 */
7009static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7010 bool with_fdi)
f31f2d55
PZ
7011{
7012 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
7013 uint32_t reg, tmp;
7014
7015 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7016 with_spread = true;
7017 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7018 with_fdi, "LP PCH doesn't have FDI\n"))
7019 with_fdi = false;
f31f2d55
PZ
7020
7021 mutex_lock(&dev_priv->dpio_lock);
7022
7023 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7024 tmp &= ~SBI_SSCCTL_DISABLE;
7025 tmp |= SBI_SSCCTL_PATHALT;
7026 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7027
7028 udelay(24);
7029
2fa86a1f
PZ
7030 if (with_spread) {
7031 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7032 tmp &= ~SBI_SSCCTL_PATHALT;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 7034
2fa86a1f
PZ
7035 if (with_fdi) {
7036 lpt_reset_fdi_mphy(dev_priv);
7037 lpt_program_fdi_mphy(dev_priv);
7038 }
7039 }
dde86e2d 7040
2fa86a1f
PZ
7041 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7042 SBI_GEN0 : SBI_DBUFF0;
7043 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7044 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7045 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7046
7047 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7048}
7049
47701c3b
PZ
7050/* Sequence to disable CLKOUT_DP */
7051static void lpt_disable_clkout_dp(struct drm_device *dev)
7052{
7053 struct drm_i915_private *dev_priv = dev->dev_private;
7054 uint32_t reg, tmp;
7055
7056 mutex_lock(&dev_priv->dpio_lock);
7057
7058 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7059 SBI_GEN0 : SBI_DBUFF0;
7060 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7061 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7062 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7063
7064 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7065 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7066 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7067 tmp |= SBI_SSCCTL_PATHALT;
7068 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7069 udelay(32);
7070 }
7071 tmp |= SBI_SSCCTL_DISABLE;
7072 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7073 }
7074
7075 mutex_unlock(&dev_priv->dpio_lock);
7076}
7077
bf8fa3d3
PZ
7078static void lpt_init_pch_refclk(struct drm_device *dev)
7079{
bf8fa3d3
PZ
7080 struct intel_encoder *encoder;
7081 bool has_vga = false;
7082
b2784e15 7083 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7084 switch (encoder->type) {
7085 case INTEL_OUTPUT_ANALOG:
7086 has_vga = true;
7087 break;
6847d71b
PZ
7088 default:
7089 break;
bf8fa3d3
PZ
7090 }
7091 }
7092
47701c3b
PZ
7093 if (has_vga)
7094 lpt_enable_clkout_dp(dev, true, true);
7095 else
7096 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7097}
7098
dde86e2d
PZ
7099/*
7100 * Initialize reference clocks when the driver loads
7101 */
7102void intel_init_pch_refclk(struct drm_device *dev)
7103{
7104 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7105 ironlake_init_pch_refclk(dev);
7106 else if (HAS_PCH_LPT(dev))
7107 lpt_init_pch_refclk(dev);
7108}
7109
d9d444cb
JB
7110static int ironlake_get_refclk(struct drm_crtc *crtc)
7111{
7112 struct drm_device *dev = crtc->dev;
7113 struct drm_i915_private *dev_priv = dev->dev_private;
7114 struct intel_encoder *encoder;
d9d444cb
JB
7115 int num_connectors = 0;
7116 bool is_lvds = false;
7117
d0737e1d
ACO
7118 for_each_intel_encoder(dev, encoder) {
7119 if (encoder->new_crtc != to_intel_crtc(crtc))
7120 continue;
7121
d9d444cb
JB
7122 switch (encoder->type) {
7123 case INTEL_OUTPUT_LVDS:
7124 is_lvds = true;
7125 break;
6847d71b
PZ
7126 default:
7127 break;
d9d444cb
JB
7128 }
7129 num_connectors++;
7130 }
7131
7132 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7133 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7134 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7135 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7136 }
7137
7138 return 120000;
7139}
7140
6ff93609 7141static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7142{
c8203565 7143 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7145 int pipe = intel_crtc->pipe;
c8203565
PZ
7146 uint32_t val;
7147
78114071 7148 val = 0;
c8203565 7149
6e3c9717 7150 switch (intel_crtc->config->pipe_bpp) {
c8203565 7151 case 18:
dfd07d72 7152 val |= PIPECONF_6BPC;
c8203565
PZ
7153 break;
7154 case 24:
dfd07d72 7155 val |= PIPECONF_8BPC;
c8203565
PZ
7156 break;
7157 case 30:
dfd07d72 7158 val |= PIPECONF_10BPC;
c8203565
PZ
7159 break;
7160 case 36:
dfd07d72 7161 val |= PIPECONF_12BPC;
c8203565
PZ
7162 break;
7163 default:
cc769b62
PZ
7164 /* Case prevented by intel_choose_pipe_bpp_dither. */
7165 BUG();
c8203565
PZ
7166 }
7167
6e3c9717 7168 if (intel_crtc->config->dither)
c8203565
PZ
7169 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7170
6e3c9717 7171 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7172 val |= PIPECONF_INTERLACED_ILK;
7173 else
7174 val |= PIPECONF_PROGRESSIVE;
7175
6e3c9717 7176 if (intel_crtc->config->limited_color_range)
3685a8f3 7177 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7178
c8203565
PZ
7179 I915_WRITE(PIPECONF(pipe), val);
7180 POSTING_READ(PIPECONF(pipe));
7181}
7182
86d3efce
VS
7183/*
7184 * Set up the pipe CSC unit.
7185 *
7186 * Currently only full range RGB to limited range RGB conversion
7187 * is supported, but eventually this should handle various
7188 * RGB<->YCbCr scenarios as well.
7189 */
50f3b016 7190static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7191{
7192 struct drm_device *dev = crtc->dev;
7193 struct drm_i915_private *dev_priv = dev->dev_private;
7194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7195 int pipe = intel_crtc->pipe;
7196 uint16_t coeff = 0x7800; /* 1.0 */
7197
7198 /*
7199 * TODO: Check what kind of values actually come out of the pipe
7200 * with these coeff/postoff values and adjust to get the best
7201 * accuracy. Perhaps we even need to take the bpc value into
7202 * consideration.
7203 */
7204
6e3c9717 7205 if (intel_crtc->config->limited_color_range)
86d3efce
VS
7206 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7207
7208 /*
7209 * GY/GU and RY/RU should be the other way around according
7210 * to BSpec, but reality doesn't agree. Just set them up in
7211 * a way that results in the correct picture.
7212 */
7213 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7214 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7215
7216 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7217 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7218
7219 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7220 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7221
7222 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7223 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7224 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7225
7226 if (INTEL_INFO(dev)->gen > 6) {
7227 uint16_t postoff = 0;
7228
6e3c9717 7229 if (intel_crtc->config->limited_color_range)
32cf0cb0 7230 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7231
7232 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7233 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7234 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7235
7236 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7237 } else {
7238 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7239
6e3c9717 7240 if (intel_crtc->config->limited_color_range)
86d3efce
VS
7241 mode |= CSC_BLACK_SCREEN_OFFSET;
7242
7243 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7244 }
7245}
7246
6ff93609 7247static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7248{
756f85cf
PZ
7249 struct drm_device *dev = crtc->dev;
7250 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7252 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7253 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
7254 uint32_t val;
7255
3eff4faa 7256 val = 0;
ee2b0b38 7257
6e3c9717 7258 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
7259 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7260
6e3c9717 7261 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7262 val |= PIPECONF_INTERLACED_ILK;
7263 else
7264 val |= PIPECONF_PROGRESSIVE;
7265
702e7a56
PZ
7266 I915_WRITE(PIPECONF(cpu_transcoder), val);
7267 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7268
7269 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7270 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7271
3cdf122c 7272 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7273 val = 0;
7274
6e3c9717 7275 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
7276 case 18:
7277 val |= PIPEMISC_DITHER_6_BPC;
7278 break;
7279 case 24:
7280 val |= PIPEMISC_DITHER_8_BPC;
7281 break;
7282 case 30:
7283 val |= PIPEMISC_DITHER_10_BPC;
7284 break;
7285 case 36:
7286 val |= PIPEMISC_DITHER_12_BPC;
7287 break;
7288 default:
7289 /* Case prevented by pipe_config_set_bpp. */
7290 BUG();
7291 }
7292
6e3c9717 7293 if (intel_crtc->config->dither)
756f85cf
PZ
7294 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7295
7296 I915_WRITE(PIPEMISC(pipe), val);
7297 }
ee2b0b38
PZ
7298}
7299
6591c6e4 7300static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 7301 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
7302 intel_clock_t *clock,
7303 bool *has_reduced_clock,
7304 intel_clock_t *reduced_clock)
7305{
7306 struct drm_device *dev = crtc->dev;
7307 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7309 int refclk;
d4906093 7310 const intel_limit_t *limit;
a16af721 7311 bool ret, is_lvds = false;
79e53945 7312
d0737e1d 7313 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7314
d9d444cb 7315 refclk = ironlake_get_refclk(crtc);
79e53945 7316
d4906093
ML
7317 /*
7318 * Returns a set of divisors for the desired target clock with the given
7319 * refclk, or FALSE. The returned values represent the clock equation:
7320 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7321 */
409ee761 7322 limit = intel_limit(intel_crtc, refclk);
a919ff14 7323 ret = dev_priv->display.find_dpll(limit, intel_crtc,
190f68c5 7324 crtc_state->port_clock,
ee9300bb 7325 refclk, NULL, clock);
6591c6e4
PZ
7326 if (!ret)
7327 return false;
cda4b7d3 7328
ddc9003c 7329 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7330 /*
7331 * Ensure we match the reduced clock's P to the target clock.
7332 * If the clocks don't match, we can't switch the display clock
7333 * by using the FP0/FP1. In such case we will disable the LVDS
7334 * downclock feature.
7335 */
ee9300bb 7336 *has_reduced_clock =
a919ff14 7337 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7338 dev_priv->lvds_downclock,
7339 refclk, clock,
7340 reduced_clock);
652c393a 7341 }
61e9653f 7342
6591c6e4
PZ
7343 return true;
7344}
7345
d4b1931c
PZ
7346int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7347{
7348 /*
7349 * Account for spread spectrum to avoid
7350 * oversubscribing the link. Max center spread
7351 * is 2.5%; use 5% for safety's sake.
7352 */
7353 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7354 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7355}
7356
7429e9d4 7357static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7358{
7429e9d4 7359 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7360}
7361
de13a2e3 7362static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 7363 struct intel_crtc_state *crtc_state,
7429e9d4 7364 u32 *fp,
9a7c7890 7365 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7366{
de13a2e3 7367 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7368 struct drm_device *dev = crtc->dev;
7369 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7370 struct intel_encoder *intel_encoder;
7371 uint32_t dpll;
6cc5f341 7372 int factor, num_connectors = 0;
09ede541 7373 bool is_lvds = false, is_sdvo = false;
79e53945 7374
d0737e1d
ACO
7375 for_each_intel_encoder(dev, intel_encoder) {
7376 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7377 continue;
7378
de13a2e3 7379 switch (intel_encoder->type) {
79e53945
JB
7380 case INTEL_OUTPUT_LVDS:
7381 is_lvds = true;
7382 break;
7383 case INTEL_OUTPUT_SDVO:
7d57382e 7384 case INTEL_OUTPUT_HDMI:
79e53945 7385 is_sdvo = true;
79e53945 7386 break;
6847d71b
PZ
7387 default:
7388 break;
79e53945 7389 }
43565a06 7390
c751ce4f 7391 num_connectors++;
79e53945 7392 }
79e53945 7393
c1858123 7394 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7395 factor = 21;
7396 if (is_lvds) {
7397 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7398 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7399 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7400 factor = 25;
190f68c5 7401 } else if (crtc_state->sdvo_tv_clock)
8febb297 7402 factor = 20;
c1858123 7403
190f68c5 7404 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 7405 *fp |= FP_CB_TUNE;
2c07245f 7406
9a7c7890
DV
7407 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7408 *fp2 |= FP_CB_TUNE;
7409
5eddb70b 7410 dpll = 0;
2c07245f 7411
a07d6787
EA
7412 if (is_lvds)
7413 dpll |= DPLLB_MODE_LVDS;
7414 else
7415 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7416
190f68c5 7417 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 7418 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7419
7420 if (is_sdvo)
4a33e48d 7421 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 7422 if (crtc_state->has_dp_encoder)
4a33e48d 7423 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7424
a07d6787 7425 /* compute bitmask from p1 value */
190f68c5 7426 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7427 /* also FPA1 */
190f68c5 7428 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7429
190f68c5 7430 switch (crtc_state->dpll.p2) {
a07d6787
EA
7431 case 5:
7432 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7433 break;
7434 case 7:
7435 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7436 break;
7437 case 10:
7438 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7439 break;
7440 case 14:
7441 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7442 break;
79e53945
JB
7443 }
7444
b4c09f3b 7445 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7446 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7447 else
7448 dpll |= PLL_REF_INPUT_DREFCLK;
7449
959e16d6 7450 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7451}
7452
190f68c5
ACO
7453static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7454 struct intel_crtc_state *crtc_state)
de13a2e3 7455{
c7653199 7456 struct drm_device *dev = crtc->base.dev;
de13a2e3 7457 intel_clock_t clock, reduced_clock;
cbbab5bd 7458 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7459 bool ok, has_reduced_clock = false;
8b47047b 7460 bool is_lvds = false;
e2b78267 7461 struct intel_shared_dpll *pll;
de13a2e3 7462
409ee761 7463 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7464
5dc5298b
PZ
7465 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7466 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7467
190f68c5 7468 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 7469 &has_reduced_clock, &reduced_clock);
190f68c5 7470 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
7471 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7472 return -EINVAL;
79e53945 7473 }
f47709a9 7474 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7475 if (!crtc_state->clock_set) {
7476 crtc_state->dpll.n = clock.n;
7477 crtc_state->dpll.m1 = clock.m1;
7478 crtc_state->dpll.m2 = clock.m2;
7479 crtc_state->dpll.p1 = clock.p1;
7480 crtc_state->dpll.p2 = clock.p2;
f47709a9 7481 }
79e53945 7482
5dc5298b 7483 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
7484 if (crtc_state->has_pch_encoder) {
7485 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 7486 if (has_reduced_clock)
7429e9d4 7487 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7488
190f68c5 7489 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
7490 &fp, &reduced_clock,
7491 has_reduced_clock ? &fp2 : NULL);
7492
190f68c5
ACO
7493 crtc_state->dpll_hw_state.dpll = dpll;
7494 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 7495 if (has_reduced_clock)
190f68c5 7496 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 7497 else
190f68c5 7498 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 7499
190f68c5 7500 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 7501 if (pll == NULL) {
84f44ce7 7502 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7503 pipe_name(crtc->pipe));
4b645f14
JB
7504 return -EINVAL;
7505 }
3fb37703 7506 }
79e53945 7507
d330a953 7508 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7509 crtc->lowfreq_avail = true;
bcd644e0 7510 else
c7653199 7511 crtc->lowfreq_avail = false;
e2b78267 7512
c8f7a0db 7513 return 0;
79e53945
JB
7514}
7515
eb14cb74
VS
7516static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7517 struct intel_link_m_n *m_n)
7518{
7519 struct drm_device *dev = crtc->base.dev;
7520 struct drm_i915_private *dev_priv = dev->dev_private;
7521 enum pipe pipe = crtc->pipe;
7522
7523 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7524 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7525 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7526 & ~TU_SIZE_MASK;
7527 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7528 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7529 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7530}
7531
7532static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7533 enum transcoder transcoder,
b95af8be
VK
7534 struct intel_link_m_n *m_n,
7535 struct intel_link_m_n *m2_n2)
72419203
DV
7536{
7537 struct drm_device *dev = crtc->base.dev;
7538 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7539 enum pipe pipe = crtc->pipe;
72419203 7540
eb14cb74
VS
7541 if (INTEL_INFO(dev)->gen >= 5) {
7542 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7543 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7544 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7545 & ~TU_SIZE_MASK;
7546 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7547 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7548 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7549 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7550 * gen < 8) and if DRRS is supported (to make sure the
7551 * registers are not unnecessarily read).
7552 */
7553 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 7554 crtc->config->has_drrs) {
b95af8be
VK
7555 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7556 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7557 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7558 & ~TU_SIZE_MASK;
7559 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7560 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7561 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7562 }
eb14cb74
VS
7563 } else {
7564 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7565 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7566 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7567 & ~TU_SIZE_MASK;
7568 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7569 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7570 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7571 }
7572}
7573
7574void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 7575 struct intel_crtc_state *pipe_config)
eb14cb74 7576{
681a8504 7577 if (pipe_config->has_pch_encoder)
eb14cb74
VS
7578 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7579 else
7580 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7581 &pipe_config->dp_m_n,
7582 &pipe_config->dp_m2_n2);
eb14cb74 7583}
72419203 7584
eb14cb74 7585static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 7586 struct intel_crtc_state *pipe_config)
eb14cb74
VS
7587{
7588 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7589 &pipe_config->fdi_m_n, NULL);
72419203
DV
7590}
7591
bd2e244f 7592static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7593 struct intel_crtc_state *pipe_config)
bd2e244f
JB
7594{
7595 struct drm_device *dev = crtc->base.dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 uint32_t tmp;
7598
7599 tmp = I915_READ(PS_CTL(crtc->pipe));
7600
7601 if (tmp & PS_ENABLE) {
7602 pipe_config->pch_pfit.enabled = true;
7603 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7604 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7605 }
7606}
7607
5724dbd1
DL
7608static void
7609skylake_get_initial_plane_config(struct intel_crtc *crtc,
7610 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
7611{
7612 struct drm_device *dev = crtc->base.dev;
7613 struct drm_i915_private *dev_priv = dev->dev_private;
7614 u32 val, base, offset, stride_mult;
7615 int pipe = crtc->pipe;
7616 int fourcc, pixel_format;
7617 int aligned_height;
7618 struct drm_framebuffer *fb;
1b842c89 7619 struct intel_framebuffer *intel_fb;
bc8d7dff 7620
d9806c9f 7621 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7622 if (!intel_fb) {
bc8d7dff
DL
7623 DRM_DEBUG_KMS("failed to alloc fb\n");
7624 return;
7625 }
7626
1b842c89
DL
7627 fb = &intel_fb->base;
7628
bc8d7dff
DL
7629 val = I915_READ(PLANE_CTL(pipe, 0));
7630 if (val & PLANE_CTL_TILED_MASK)
7631 plane_config->tiling = I915_TILING_X;
7632
7633 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7634 fourcc = skl_format_to_fourcc(pixel_format,
7635 val & PLANE_CTL_ORDER_RGBX,
7636 val & PLANE_CTL_ALPHA_MASK);
7637 fb->pixel_format = fourcc;
7638 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7639
7640 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7641 plane_config->base = base;
7642
7643 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7644
7645 val = I915_READ(PLANE_SIZE(pipe, 0));
7646 fb->height = ((val >> 16) & 0xfff) + 1;
7647 fb->width = ((val >> 0) & 0x1fff) + 1;
7648
7649 val = I915_READ(PLANE_STRIDE(pipe, 0));
7650 switch (plane_config->tiling) {
7651 case I915_TILING_NONE:
7652 stride_mult = 64;
7653 break;
7654 case I915_TILING_X:
7655 stride_mult = 512;
7656 break;
7657 default:
7658 MISSING_CASE(plane_config->tiling);
7659 goto error;
7660 }
7661 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7662
7663 aligned_height = intel_fb_align_height(dev, fb->height,
7664 plane_config->tiling);
7665
7666 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7667
7668 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7669 pipe_name(pipe), fb->width, fb->height,
7670 fb->bits_per_pixel, base, fb->pitches[0],
7671 plane_config->size);
7672
7673 crtc->base.primary->fb = fb;
7674 return;
7675
7676error:
7677 kfree(fb);
7678}
7679
2fa2fe9a 7680static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7681 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7682{
7683 struct drm_device *dev = crtc->base.dev;
7684 struct drm_i915_private *dev_priv = dev->dev_private;
7685 uint32_t tmp;
7686
7687 tmp = I915_READ(PF_CTL(crtc->pipe));
7688
7689 if (tmp & PF_ENABLE) {
fd4daa9c 7690 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7691 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7692 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7693
7694 /* We currently do not free assignements of panel fitters on
7695 * ivb/hsw (since we don't use the higher upscaling modes which
7696 * differentiates them) so just WARN about this case for now. */
7697 if (IS_GEN7(dev)) {
7698 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7699 PF_PIPE_SEL_IVB(crtc->pipe));
7700 }
2fa2fe9a 7701 }
79e53945
JB
7702}
7703
5724dbd1
DL
7704static void
7705ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7706 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
7707{
7708 struct drm_device *dev = crtc->base.dev;
7709 struct drm_i915_private *dev_priv = dev->dev_private;
7710 u32 val, base, offset;
aeee5a49 7711 int pipe = crtc->pipe;
4c6baa59
JB
7712 int fourcc, pixel_format;
7713 int aligned_height;
b113d5ee 7714 struct drm_framebuffer *fb;
1b842c89 7715 struct intel_framebuffer *intel_fb;
4c6baa59 7716
d9806c9f 7717 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7718 if (!intel_fb) {
4c6baa59
JB
7719 DRM_DEBUG_KMS("failed to alloc fb\n");
7720 return;
7721 }
7722
1b842c89
DL
7723 fb = &intel_fb->base;
7724
aeee5a49 7725 val = I915_READ(DSPCNTR(pipe));
4c6baa59
JB
7726
7727 if (INTEL_INFO(dev)->gen >= 4)
7728 if (val & DISPPLANE_TILED)
49af449b 7729 plane_config->tiling = I915_TILING_X;
4c6baa59
JB
7730
7731 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7732 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7733 fb->pixel_format = fourcc;
7734 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 7735
aeee5a49 7736 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 7737 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 7738 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 7739 } else {
49af449b 7740 if (plane_config->tiling)
aeee5a49 7741 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 7742 else
aeee5a49 7743 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
7744 }
7745 plane_config->base = base;
7746
7747 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7748 fb->width = ((val >> 16) & 0xfff) + 1;
7749 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7750
7751 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7752 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7753
b113d5ee 7754 aligned_height = intel_fb_align_height(dev, fb->height,
ec2c981e 7755 plane_config->tiling);
4c6baa59 7756
b113d5ee 7757 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
4c6baa59 7758
2844a921
DL
7759 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7760 pipe_name(pipe), fb->width, fb->height,
7761 fb->bits_per_pixel, base, fb->pitches[0],
7762 plane_config->size);
b113d5ee
DL
7763
7764 crtc->base.primary->fb = fb;
4c6baa59
JB
7765}
7766
0e8ffe1b 7767static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 7768 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
7769{
7770 struct drm_device *dev = crtc->base.dev;
7771 struct drm_i915_private *dev_priv = dev->dev_private;
7772 uint32_t tmp;
7773
f458ebbc
DV
7774 if (!intel_display_power_is_enabled(dev_priv,
7775 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7776 return false;
7777
e143a21c 7778 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7779 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7780
0e8ffe1b
DV
7781 tmp = I915_READ(PIPECONF(crtc->pipe));
7782 if (!(tmp & PIPECONF_ENABLE))
7783 return false;
7784
42571aef
VS
7785 switch (tmp & PIPECONF_BPC_MASK) {
7786 case PIPECONF_6BPC:
7787 pipe_config->pipe_bpp = 18;
7788 break;
7789 case PIPECONF_8BPC:
7790 pipe_config->pipe_bpp = 24;
7791 break;
7792 case PIPECONF_10BPC:
7793 pipe_config->pipe_bpp = 30;
7794 break;
7795 case PIPECONF_12BPC:
7796 pipe_config->pipe_bpp = 36;
7797 break;
7798 default:
7799 break;
7800 }
7801
b5a9fa09
DV
7802 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7803 pipe_config->limited_color_range = true;
7804
ab9412ba 7805 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7806 struct intel_shared_dpll *pll;
7807
88adfff1
DV
7808 pipe_config->has_pch_encoder = true;
7809
627eb5a3
DV
7810 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7811 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7812 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7813
7814 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7815
c0d43d62 7816 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7817 pipe_config->shared_dpll =
7818 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7819 } else {
7820 tmp = I915_READ(PCH_DPLL_SEL);
7821 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7822 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7823 else
7824 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7825 }
66e985c0
DV
7826
7827 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7828
7829 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7830 &pipe_config->dpll_hw_state));
c93f54cf
DV
7831
7832 tmp = pipe_config->dpll_hw_state.dpll;
7833 pipe_config->pixel_multiplier =
7834 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7835 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7836
7837 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7838 } else {
7839 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7840 }
7841
1bd1bd80
DV
7842 intel_get_pipe_timings(crtc, pipe_config);
7843
2fa2fe9a
DV
7844 ironlake_get_pfit_config(crtc, pipe_config);
7845
0e8ffe1b
DV
7846 return true;
7847}
7848
be256dc7
PZ
7849static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7850{
7851 struct drm_device *dev = dev_priv->dev;
be256dc7 7852 struct intel_crtc *crtc;
be256dc7 7853
d3fcc808 7854 for_each_intel_crtc(dev, crtc)
e2c719b7 7855 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7856 pipe_name(crtc->pipe));
7857
e2c719b7
RC
7858 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7859 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7860 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7861 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7862 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7863 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 7864 "CPU PWM1 enabled\n");
c5107b87 7865 if (IS_HASWELL(dev))
e2c719b7 7866 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 7867 "CPU PWM2 enabled\n");
e2c719b7 7868 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 7869 "PCH PWM1 enabled\n");
e2c719b7 7870 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 7871 "Utility pin enabled\n");
e2c719b7 7872 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 7873
9926ada1
PZ
7874 /*
7875 * In theory we can still leave IRQs enabled, as long as only the HPD
7876 * interrupts remain enabled. We used to check for that, but since it's
7877 * gen-specific and since we only disable LCPLL after we fully disable
7878 * the interrupts, the check below should be enough.
7879 */
e2c719b7 7880 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7881}
7882
9ccd5aeb
PZ
7883static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7884{
7885 struct drm_device *dev = dev_priv->dev;
7886
7887 if (IS_HASWELL(dev))
7888 return I915_READ(D_COMP_HSW);
7889 else
7890 return I915_READ(D_COMP_BDW);
7891}
7892
3c4c9b81
PZ
7893static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7894{
7895 struct drm_device *dev = dev_priv->dev;
7896
7897 if (IS_HASWELL(dev)) {
7898 mutex_lock(&dev_priv->rps.hw_lock);
7899 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7900 val))
f475dadf 7901 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7902 mutex_unlock(&dev_priv->rps.hw_lock);
7903 } else {
9ccd5aeb
PZ
7904 I915_WRITE(D_COMP_BDW, val);
7905 POSTING_READ(D_COMP_BDW);
3c4c9b81 7906 }
be256dc7
PZ
7907}
7908
7909/*
7910 * This function implements pieces of two sequences from BSpec:
7911 * - Sequence for display software to disable LCPLL
7912 * - Sequence for display software to allow package C8+
7913 * The steps implemented here are just the steps that actually touch the LCPLL
7914 * register. Callers should take care of disabling all the display engine
7915 * functions, doing the mode unset, fixing interrupts, etc.
7916 */
6ff58d53
PZ
7917static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7918 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7919{
7920 uint32_t val;
7921
7922 assert_can_disable_lcpll(dev_priv);
7923
7924 val = I915_READ(LCPLL_CTL);
7925
7926 if (switch_to_fclk) {
7927 val |= LCPLL_CD_SOURCE_FCLK;
7928 I915_WRITE(LCPLL_CTL, val);
7929
7930 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7931 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7932 DRM_ERROR("Switching to FCLK failed\n");
7933
7934 val = I915_READ(LCPLL_CTL);
7935 }
7936
7937 val |= LCPLL_PLL_DISABLE;
7938 I915_WRITE(LCPLL_CTL, val);
7939 POSTING_READ(LCPLL_CTL);
7940
7941 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7942 DRM_ERROR("LCPLL still locked\n");
7943
9ccd5aeb 7944 val = hsw_read_dcomp(dev_priv);
be256dc7 7945 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7946 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7947 ndelay(100);
7948
9ccd5aeb
PZ
7949 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7950 1))
be256dc7
PZ
7951 DRM_ERROR("D_COMP RCOMP still in progress\n");
7952
7953 if (allow_power_down) {
7954 val = I915_READ(LCPLL_CTL);
7955 val |= LCPLL_POWER_DOWN_ALLOW;
7956 I915_WRITE(LCPLL_CTL, val);
7957 POSTING_READ(LCPLL_CTL);
7958 }
7959}
7960
7961/*
7962 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7963 * source.
7964 */
6ff58d53 7965static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7966{
7967 uint32_t val;
7968
7969 val = I915_READ(LCPLL_CTL);
7970
7971 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7972 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7973 return;
7974
a8a8bd54
PZ
7975 /*
7976 * Make sure we're not on PC8 state before disabling PC8, otherwise
7977 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 7978 */
59bad947 7979 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 7980
be256dc7
PZ
7981 if (val & LCPLL_POWER_DOWN_ALLOW) {
7982 val &= ~LCPLL_POWER_DOWN_ALLOW;
7983 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7984 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7985 }
7986
9ccd5aeb 7987 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7988 val |= D_COMP_COMP_FORCE;
7989 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7990 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7991
7992 val = I915_READ(LCPLL_CTL);
7993 val &= ~LCPLL_PLL_DISABLE;
7994 I915_WRITE(LCPLL_CTL, val);
7995
7996 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7997 DRM_ERROR("LCPLL not locked yet\n");
7998
7999 if (val & LCPLL_CD_SOURCE_FCLK) {
8000 val = I915_READ(LCPLL_CTL);
8001 val &= ~LCPLL_CD_SOURCE_FCLK;
8002 I915_WRITE(LCPLL_CTL, val);
8003
8004 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8005 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8006 DRM_ERROR("Switching back to LCPLL failed\n");
8007 }
215733fa 8008
59bad947 8009 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
8010}
8011
765dab67
PZ
8012/*
8013 * Package states C8 and deeper are really deep PC states that can only be
8014 * reached when all the devices on the system allow it, so even if the graphics
8015 * device allows PC8+, it doesn't mean the system will actually get to these
8016 * states. Our driver only allows PC8+ when going into runtime PM.
8017 *
8018 * The requirements for PC8+ are that all the outputs are disabled, the power
8019 * well is disabled and most interrupts are disabled, and these are also
8020 * requirements for runtime PM. When these conditions are met, we manually do
8021 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8022 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8023 * hang the machine.
8024 *
8025 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8026 * the state of some registers, so when we come back from PC8+ we need to
8027 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8028 * need to take care of the registers kept by RC6. Notice that this happens even
8029 * if we don't put the device in PCI D3 state (which is what currently happens
8030 * because of the runtime PM support).
8031 *
8032 * For more, read "Display Sequences for Package C8" on the hardware
8033 * documentation.
8034 */
a14cb6fc 8035void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8036{
c67a470b
PZ
8037 struct drm_device *dev = dev_priv->dev;
8038 uint32_t val;
8039
c67a470b
PZ
8040 DRM_DEBUG_KMS("Enabling package C8+\n");
8041
c67a470b
PZ
8042 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8043 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8044 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8045 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8046 }
8047
8048 lpt_disable_clkout_dp(dev);
c67a470b
PZ
8049 hsw_disable_lcpll(dev_priv, true, true);
8050}
8051
a14cb6fc 8052void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
8053{
8054 struct drm_device *dev = dev_priv->dev;
8055 uint32_t val;
8056
c67a470b
PZ
8057 DRM_DEBUG_KMS("Disabling package C8+\n");
8058
8059 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
8060 lpt_init_pch_refclk(dev);
8061
8062 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8063 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8064 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8065 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8066 }
8067
8068 intel_prepare_ddi(dev);
c67a470b
PZ
8069}
8070
190f68c5
ACO
8071static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8072 struct intel_crtc_state *crtc_state)
09b4ddf9 8073{
190f68c5 8074 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 8075 return -EINVAL;
716c2e55 8076
c7653199 8077 crtc->lowfreq_avail = false;
644cef34 8078
c8f7a0db 8079 return 0;
79e53945
JB
8080}
8081
96b7dfb7
S
8082static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8083 enum port port,
5cec258b 8084 struct intel_crtc_state *pipe_config)
96b7dfb7 8085{
3148ade7 8086 u32 temp, dpll_ctl1;
96b7dfb7
S
8087
8088 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8089 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8090
8091 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
8092 case SKL_DPLL0:
8093 /*
8094 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8095 * of the shared DPLL framework and thus needs to be read out
8096 * separately
8097 */
8098 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8099 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8100 break;
96b7dfb7
S
8101 case SKL_DPLL1:
8102 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8103 break;
8104 case SKL_DPLL2:
8105 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8106 break;
8107 case SKL_DPLL3:
8108 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8109 break;
96b7dfb7
S
8110 }
8111}
8112
7d2c8175
DL
8113static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8114 enum port port,
5cec258b 8115 struct intel_crtc_state *pipe_config)
7d2c8175
DL
8116{
8117 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8118
8119 switch (pipe_config->ddi_pll_sel) {
8120 case PORT_CLK_SEL_WRPLL1:
8121 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8122 break;
8123 case PORT_CLK_SEL_WRPLL2:
8124 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8125 break;
8126 }
8127}
8128
26804afd 8129static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 8130 struct intel_crtc_state *pipe_config)
26804afd
DV
8131{
8132 struct drm_device *dev = crtc->base.dev;
8133 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 8134 struct intel_shared_dpll *pll;
26804afd
DV
8135 enum port port;
8136 uint32_t tmp;
8137
8138 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8139
8140 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8141
96b7dfb7
S
8142 if (IS_SKYLAKE(dev))
8143 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8144 else
8145 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8146
d452c5b6
DV
8147 if (pipe_config->shared_dpll >= 0) {
8148 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8149
8150 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8151 &pipe_config->dpll_hw_state));
8152 }
8153
26804afd
DV
8154 /*
8155 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8156 * DDI E. So just check whether this pipe is wired to DDI E and whether
8157 * the PCH transcoder is on.
8158 */
ca370455
DL
8159 if (INTEL_INFO(dev)->gen < 9 &&
8160 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8161 pipe_config->has_pch_encoder = true;
8162
8163 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8164 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8165 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8166
8167 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8168 }
8169}
8170
0e8ffe1b 8171static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8172 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8173{
8174 struct drm_device *dev = crtc->base.dev;
8175 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8176 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8177 uint32_t tmp;
8178
f458ebbc 8179 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8180 POWER_DOMAIN_PIPE(crtc->pipe)))
8181 return false;
8182
e143a21c 8183 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8184 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8185
eccb140b
DV
8186 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8187 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8188 enum pipe trans_edp_pipe;
8189 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8190 default:
8191 WARN(1, "unknown pipe linked to edp transcoder\n");
8192 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8193 case TRANS_DDI_EDP_INPUT_A_ON:
8194 trans_edp_pipe = PIPE_A;
8195 break;
8196 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8197 trans_edp_pipe = PIPE_B;
8198 break;
8199 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8200 trans_edp_pipe = PIPE_C;
8201 break;
8202 }
8203
8204 if (trans_edp_pipe == crtc->pipe)
8205 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8206 }
8207
f458ebbc 8208 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8209 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8210 return false;
8211
eccb140b 8212 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8213 if (!(tmp & PIPECONF_ENABLE))
8214 return false;
8215
26804afd 8216 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8217
1bd1bd80
DV
8218 intel_get_pipe_timings(crtc, pipe_config);
8219
2fa2fe9a 8220 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
bd2e244f
JB
8221 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8222 if (IS_SKYLAKE(dev))
8223 skylake_get_pfit_config(crtc, pipe_config);
8224 else
8225 ironlake_get_pfit_config(crtc, pipe_config);
8226 }
88adfff1 8227
e59150dc
JB
8228 if (IS_HASWELL(dev))
8229 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8230 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8231
ebb69c95
CT
8232 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8233 pipe_config->pixel_multiplier =
8234 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8235 } else {
8236 pipe_config->pixel_multiplier = 1;
8237 }
6c49f241 8238
0e8ffe1b
DV
8239 return true;
8240}
8241
560b85bb
CW
8242static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8243{
8244 struct drm_device *dev = crtc->dev;
8245 struct drm_i915_private *dev_priv = dev->dev_private;
8246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8247 uint32_t cntl = 0, size = 0;
560b85bb 8248
dc41c154
VS
8249 if (base) {
8250 unsigned int width = intel_crtc->cursor_width;
8251 unsigned int height = intel_crtc->cursor_height;
8252 unsigned int stride = roundup_pow_of_two(width) * 4;
8253
8254 switch (stride) {
8255 default:
8256 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8257 width, stride);
8258 stride = 256;
8259 /* fallthrough */
8260 case 256:
8261 case 512:
8262 case 1024:
8263 case 2048:
8264 break;
4b0e333e
CW
8265 }
8266
dc41c154
VS
8267 cntl |= CURSOR_ENABLE |
8268 CURSOR_GAMMA_ENABLE |
8269 CURSOR_FORMAT_ARGB |
8270 CURSOR_STRIDE(stride);
8271
8272 size = (height << 12) | width;
4b0e333e 8273 }
560b85bb 8274
dc41c154
VS
8275 if (intel_crtc->cursor_cntl != 0 &&
8276 (intel_crtc->cursor_base != base ||
8277 intel_crtc->cursor_size != size ||
8278 intel_crtc->cursor_cntl != cntl)) {
8279 /* On these chipsets we can only modify the base/size/stride
8280 * whilst the cursor is disabled.
8281 */
8282 I915_WRITE(_CURACNTR, 0);
4b0e333e 8283 POSTING_READ(_CURACNTR);
dc41c154 8284 intel_crtc->cursor_cntl = 0;
4b0e333e 8285 }
560b85bb 8286
99d1f387 8287 if (intel_crtc->cursor_base != base) {
9db4a9c7 8288 I915_WRITE(_CURABASE, base);
99d1f387
VS
8289 intel_crtc->cursor_base = base;
8290 }
4726e0b0 8291
dc41c154
VS
8292 if (intel_crtc->cursor_size != size) {
8293 I915_WRITE(CURSIZE, size);
8294 intel_crtc->cursor_size = size;
4b0e333e 8295 }
560b85bb 8296
4b0e333e 8297 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8298 I915_WRITE(_CURACNTR, cntl);
8299 POSTING_READ(_CURACNTR);
4b0e333e 8300 intel_crtc->cursor_cntl = cntl;
560b85bb 8301 }
560b85bb
CW
8302}
8303
560b85bb 8304static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8305{
8306 struct drm_device *dev = crtc->dev;
8307 struct drm_i915_private *dev_priv = dev->dev_private;
8308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8309 int pipe = intel_crtc->pipe;
4b0e333e
CW
8310 uint32_t cntl;
8311
8312 cntl = 0;
8313 if (base) {
8314 cntl = MCURSOR_GAMMA_ENABLE;
8315 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8316 case 64:
8317 cntl |= CURSOR_MODE_64_ARGB_AX;
8318 break;
8319 case 128:
8320 cntl |= CURSOR_MODE_128_ARGB_AX;
8321 break;
8322 case 256:
8323 cntl |= CURSOR_MODE_256_ARGB_AX;
8324 break;
8325 default:
5f77eeb0 8326 MISSING_CASE(intel_crtc->cursor_width);
4726e0b0 8327 return;
65a21cd6 8328 }
4b0e333e 8329 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8330
8331 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8332 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8333 }
65a21cd6 8334
8e7d688b 8335 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
8336 cntl |= CURSOR_ROTATE_180;
8337
4b0e333e
CW
8338 if (intel_crtc->cursor_cntl != cntl) {
8339 I915_WRITE(CURCNTR(pipe), cntl);
8340 POSTING_READ(CURCNTR(pipe));
8341 intel_crtc->cursor_cntl = cntl;
65a21cd6 8342 }
4b0e333e 8343
65a21cd6 8344 /* and commit changes on next vblank */
5efb3e28
VS
8345 I915_WRITE(CURBASE(pipe), base);
8346 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8347
8348 intel_crtc->cursor_base = base;
65a21cd6
JB
8349}
8350
cda4b7d3 8351/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8352static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8353 bool on)
cda4b7d3
CW
8354{
8355 struct drm_device *dev = crtc->dev;
8356 struct drm_i915_private *dev_priv = dev->dev_private;
8357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8358 int pipe = intel_crtc->pipe;
3d7d6510
MR
8359 int x = crtc->cursor_x;
8360 int y = crtc->cursor_y;
d6e4db15 8361 u32 base = 0, pos = 0;
cda4b7d3 8362
d6e4db15 8363 if (on)
cda4b7d3 8364 base = intel_crtc->cursor_addr;
cda4b7d3 8365
6e3c9717 8366 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
8367 base = 0;
8368
6e3c9717 8369 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
8370 base = 0;
8371
8372 if (x < 0) {
efc9064e 8373 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8374 base = 0;
8375
8376 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8377 x = -x;
8378 }
8379 pos |= x << CURSOR_X_SHIFT;
8380
8381 if (y < 0) {
efc9064e 8382 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8383 base = 0;
8384
8385 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8386 y = -y;
8387 }
8388 pos |= y << CURSOR_Y_SHIFT;
8389
4b0e333e 8390 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8391 return;
8392
5efb3e28
VS
8393 I915_WRITE(CURPOS(pipe), pos);
8394
4398ad45
VS
8395 /* ILK+ do this automagically */
8396 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 8397 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
4398ad45
VS
8398 base += (intel_crtc->cursor_height *
8399 intel_crtc->cursor_width - 1) * 4;
8400 }
8401
8ac54669 8402 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8403 i845_update_cursor(crtc, base);
8404 else
8405 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8406}
8407
dc41c154
VS
8408static bool cursor_size_ok(struct drm_device *dev,
8409 uint32_t width, uint32_t height)
8410{
8411 if (width == 0 || height == 0)
8412 return false;
8413
8414 /*
8415 * 845g/865g are special in that they are only limited by
8416 * the width of their cursors, the height is arbitrary up to
8417 * the precision of the register. Everything else requires
8418 * square cursors, limited to a few power-of-two sizes.
8419 */
8420 if (IS_845G(dev) || IS_I865G(dev)) {
8421 if ((width & 63) != 0)
8422 return false;
8423
8424 if (width > (IS_845G(dev) ? 64 : 512))
8425 return false;
8426
8427 if (height > 1023)
8428 return false;
8429 } else {
8430 switch (width | height) {
8431 case 256:
8432 case 128:
8433 if (IS_GEN2(dev))
8434 return false;
8435 case 64:
8436 break;
8437 default:
8438 return false;
8439 }
8440 }
8441
8442 return true;
8443}
8444
79e53945 8445static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8446 u16 *blue, uint32_t start, uint32_t size)
79e53945 8447{
7203425a 8448 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8450
7203425a 8451 for (i = start; i < end; i++) {
79e53945
JB
8452 intel_crtc->lut_r[i] = red[i] >> 8;
8453 intel_crtc->lut_g[i] = green[i] >> 8;
8454 intel_crtc->lut_b[i] = blue[i] >> 8;
8455 }
8456
8457 intel_crtc_load_lut(crtc);
8458}
8459
79e53945
JB
8460/* VESA 640x480x72Hz mode to set on the pipe */
8461static struct drm_display_mode load_detect_mode = {
8462 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8463 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8464};
8465
a8bb6818
DV
8466struct drm_framebuffer *
8467__intel_framebuffer_create(struct drm_device *dev,
8468 struct drm_mode_fb_cmd2 *mode_cmd,
8469 struct drm_i915_gem_object *obj)
d2dff872
CW
8470{
8471 struct intel_framebuffer *intel_fb;
8472 int ret;
8473
8474 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8475 if (!intel_fb) {
6ccb81f2 8476 drm_gem_object_unreference(&obj->base);
d2dff872
CW
8477 return ERR_PTR(-ENOMEM);
8478 }
8479
8480 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8481 if (ret)
8482 goto err;
d2dff872
CW
8483
8484 return &intel_fb->base;
dd4916c5 8485err:
6ccb81f2 8486 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
8487 kfree(intel_fb);
8488
8489 return ERR_PTR(ret);
d2dff872
CW
8490}
8491
b5ea642a 8492static struct drm_framebuffer *
a8bb6818
DV
8493intel_framebuffer_create(struct drm_device *dev,
8494 struct drm_mode_fb_cmd2 *mode_cmd,
8495 struct drm_i915_gem_object *obj)
8496{
8497 struct drm_framebuffer *fb;
8498 int ret;
8499
8500 ret = i915_mutex_lock_interruptible(dev);
8501 if (ret)
8502 return ERR_PTR(ret);
8503 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8504 mutex_unlock(&dev->struct_mutex);
8505
8506 return fb;
8507}
8508
d2dff872
CW
8509static u32
8510intel_framebuffer_pitch_for_width(int width, int bpp)
8511{
8512 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8513 return ALIGN(pitch, 64);
8514}
8515
8516static u32
8517intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8518{
8519 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8520 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8521}
8522
8523static struct drm_framebuffer *
8524intel_framebuffer_create_for_mode(struct drm_device *dev,
8525 struct drm_display_mode *mode,
8526 int depth, int bpp)
8527{
8528 struct drm_i915_gem_object *obj;
0fed39bd 8529 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8530
8531 obj = i915_gem_alloc_object(dev,
8532 intel_framebuffer_size_for_mode(mode, bpp));
8533 if (obj == NULL)
8534 return ERR_PTR(-ENOMEM);
8535
8536 mode_cmd.width = mode->hdisplay;
8537 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8538 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8539 bpp);
5ca0c34a 8540 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8541
8542 return intel_framebuffer_create(dev, &mode_cmd, obj);
8543}
8544
8545static struct drm_framebuffer *
8546mode_fits_in_fbdev(struct drm_device *dev,
8547 struct drm_display_mode *mode)
8548{
4520f53a 8549#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8550 struct drm_i915_private *dev_priv = dev->dev_private;
8551 struct drm_i915_gem_object *obj;
8552 struct drm_framebuffer *fb;
8553
4c0e5528 8554 if (!dev_priv->fbdev)
d2dff872
CW
8555 return NULL;
8556
4c0e5528 8557 if (!dev_priv->fbdev->fb)
d2dff872
CW
8558 return NULL;
8559
4c0e5528
DV
8560 obj = dev_priv->fbdev->fb->obj;
8561 BUG_ON(!obj);
8562
8bcd4553 8563 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8564 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8565 fb->bits_per_pixel))
d2dff872
CW
8566 return NULL;
8567
01f2c773 8568 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8569 return NULL;
8570
8571 return fb;
4520f53a
DV
8572#else
8573 return NULL;
8574#endif
d2dff872
CW
8575}
8576
d2434ab7 8577bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8578 struct drm_display_mode *mode,
51fd371b
RC
8579 struct intel_load_detect_pipe *old,
8580 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8581{
8582 struct intel_crtc *intel_crtc;
d2434ab7
DV
8583 struct intel_encoder *intel_encoder =
8584 intel_attached_encoder(connector);
79e53945 8585 struct drm_crtc *possible_crtc;
4ef69c7a 8586 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8587 struct drm_crtc *crtc = NULL;
8588 struct drm_device *dev = encoder->dev;
94352cf9 8589 struct drm_framebuffer *fb;
51fd371b
RC
8590 struct drm_mode_config *config = &dev->mode_config;
8591 int ret, i = -1;
79e53945 8592
d2dff872 8593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8594 connector->base.id, connector->name,
8e329a03 8595 encoder->base.id, encoder->name);
d2dff872 8596
51fd371b
RC
8597retry:
8598 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8599 if (ret)
8600 goto fail_unlock;
6e9f798d 8601
79e53945
JB
8602 /*
8603 * Algorithm gets a little messy:
7a5e4805 8604 *
79e53945
JB
8605 * - if the connector already has an assigned crtc, use it (but make
8606 * sure it's on first)
7a5e4805 8607 *
79e53945
JB
8608 * - try to find the first unused crtc that can drive this connector,
8609 * and use that if we find one
79e53945
JB
8610 */
8611
8612 /* See if we already have a CRTC for this connector */
8613 if (encoder->crtc) {
8614 crtc = encoder->crtc;
8261b191 8615
51fd371b 8616 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
8617 if (ret)
8618 goto fail_unlock;
8619 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
8620 if (ret)
8621 goto fail_unlock;
7b24056b 8622
24218aac 8623 old->dpms_mode = connector->dpms;
8261b191
CW
8624 old->load_detect_temp = false;
8625
8626 /* Make sure the crtc and connector are running */
24218aac
DV
8627 if (connector->dpms != DRM_MODE_DPMS_ON)
8628 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8629
7173188d 8630 return true;
79e53945
JB
8631 }
8632
8633 /* Find an unused one (if possible) */
70e1e0ec 8634 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8635 i++;
8636 if (!(encoder->possible_crtcs & (1 << i)))
8637 continue;
a459249c
VS
8638 if (possible_crtc->enabled)
8639 continue;
8640 /* This can occur when applying the pipe A quirk on resume. */
8641 if (to_intel_crtc(possible_crtc)->new_enabled)
8642 continue;
8643
8644 crtc = possible_crtc;
8645 break;
79e53945
JB
8646 }
8647
8648 /*
8649 * If we didn't find an unused CRTC, don't use any.
8650 */
8651 if (!crtc) {
7173188d 8652 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8653 goto fail_unlock;
79e53945
JB
8654 }
8655
51fd371b
RC
8656 ret = drm_modeset_lock(&crtc->mutex, ctx);
8657 if (ret)
4d02e2de
DV
8658 goto fail_unlock;
8659 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8660 if (ret)
51fd371b 8661 goto fail_unlock;
fc303101
DV
8662 intel_encoder->new_crtc = to_intel_crtc(crtc);
8663 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8664
8665 intel_crtc = to_intel_crtc(crtc);
412b61d8 8666 intel_crtc->new_enabled = true;
6e3c9717 8667 intel_crtc->new_config = intel_crtc->config;
24218aac 8668 old->dpms_mode = connector->dpms;
8261b191 8669 old->load_detect_temp = true;
d2dff872 8670 old->release_fb = NULL;
79e53945 8671
6492711d
CW
8672 if (!mode)
8673 mode = &load_detect_mode;
79e53945 8674
d2dff872
CW
8675 /* We need a framebuffer large enough to accommodate all accesses
8676 * that the plane may generate whilst we perform load detection.
8677 * We can not rely on the fbcon either being present (we get called
8678 * during its initialisation to detect all boot displays, or it may
8679 * not even exist) or that it is large enough to satisfy the
8680 * requested mode.
8681 */
94352cf9
DV
8682 fb = mode_fits_in_fbdev(dev, mode);
8683 if (fb == NULL) {
d2dff872 8684 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8685 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8686 old->release_fb = fb;
d2dff872
CW
8687 } else
8688 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8689 if (IS_ERR(fb)) {
d2dff872 8690 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8691 goto fail;
79e53945 8692 }
79e53945 8693
c0c36b94 8694 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8695 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8696 if (old->release_fb)
8697 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8698 goto fail;
79e53945 8699 }
7173188d 8700
79e53945 8701 /* let the connector get through one full cycle before testing */
9d0498a2 8702 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8703 return true;
412b61d8
VS
8704
8705 fail:
8706 intel_crtc->new_enabled = crtc->enabled;
8707 if (intel_crtc->new_enabled)
6e3c9717 8708 intel_crtc->new_config = intel_crtc->config;
412b61d8
VS
8709 else
8710 intel_crtc->new_config = NULL;
51fd371b
RC
8711fail_unlock:
8712 if (ret == -EDEADLK) {
8713 drm_modeset_backoff(ctx);
8714 goto retry;
8715 }
8716
412b61d8 8717 return false;
79e53945
JB
8718}
8719
d2434ab7 8720void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8721 struct intel_load_detect_pipe *old)
79e53945 8722{
d2434ab7
DV
8723 struct intel_encoder *intel_encoder =
8724 intel_attached_encoder(connector);
4ef69c7a 8725 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8726 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8728
d2dff872 8729 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8730 connector->base.id, connector->name,
8e329a03 8731 encoder->base.id, encoder->name);
d2dff872 8732
8261b191 8733 if (old->load_detect_temp) {
fc303101
DV
8734 to_intel_connector(connector)->new_encoder = NULL;
8735 intel_encoder->new_crtc = NULL;
412b61d8
VS
8736 intel_crtc->new_enabled = false;
8737 intel_crtc->new_config = NULL;
fc303101 8738 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8739
36206361
DV
8740 if (old->release_fb) {
8741 drm_framebuffer_unregister_private(old->release_fb);
8742 drm_framebuffer_unreference(old->release_fb);
8743 }
d2dff872 8744
0622a53c 8745 return;
79e53945
JB
8746 }
8747
c751ce4f 8748 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8749 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8750 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8751}
8752
da4a1efa 8753static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 8754 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
8755{
8756 struct drm_i915_private *dev_priv = dev->dev_private;
8757 u32 dpll = pipe_config->dpll_hw_state.dpll;
8758
8759 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8760 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8761 else if (HAS_PCH_SPLIT(dev))
8762 return 120000;
8763 else if (!IS_GEN2(dev))
8764 return 96000;
8765 else
8766 return 48000;
8767}
8768
79e53945 8769/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 8770static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8771 struct intel_crtc_state *pipe_config)
79e53945 8772{
f1f644dc 8773 struct drm_device *dev = crtc->base.dev;
79e53945 8774 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8775 int pipe = pipe_config->cpu_transcoder;
293623f7 8776 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8777 u32 fp;
8778 intel_clock_t clock;
da4a1efa 8779 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8780
8781 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8782 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8783 else
293623f7 8784 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8785
8786 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8787 if (IS_PINEVIEW(dev)) {
8788 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8789 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8790 } else {
8791 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8792 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8793 }
8794
a6c45cf0 8795 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8796 if (IS_PINEVIEW(dev))
8797 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8798 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8799 else
8800 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8801 DPLL_FPA01_P1_POST_DIV_SHIFT);
8802
8803 switch (dpll & DPLL_MODE_MASK) {
8804 case DPLLB_MODE_DAC_SERIAL:
8805 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8806 5 : 10;
8807 break;
8808 case DPLLB_MODE_LVDS:
8809 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8810 7 : 14;
8811 break;
8812 default:
28c97730 8813 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8814 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8815 return;
79e53945
JB
8816 }
8817
ac58c3f0 8818 if (IS_PINEVIEW(dev))
da4a1efa 8819 pineview_clock(refclk, &clock);
ac58c3f0 8820 else
da4a1efa 8821 i9xx_clock(refclk, &clock);
79e53945 8822 } else {
0fb58223 8823 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8824 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8825
8826 if (is_lvds) {
8827 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8828 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8829
8830 if (lvds & LVDS_CLKB_POWER_UP)
8831 clock.p2 = 7;
8832 else
8833 clock.p2 = 14;
79e53945
JB
8834 } else {
8835 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8836 clock.p1 = 2;
8837 else {
8838 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8839 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8840 }
8841 if (dpll & PLL_P2_DIVIDE_BY_4)
8842 clock.p2 = 4;
8843 else
8844 clock.p2 = 2;
79e53945 8845 }
da4a1efa
VS
8846
8847 i9xx_clock(refclk, &clock);
79e53945
JB
8848 }
8849
18442d08
VS
8850 /*
8851 * This value includes pixel_multiplier. We will use
241bfc38 8852 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8853 * encoder's get_config() function.
8854 */
8855 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8856}
8857
6878da05
VS
8858int intel_dotclock_calculate(int link_freq,
8859 const struct intel_link_m_n *m_n)
f1f644dc 8860{
f1f644dc
JB
8861 /*
8862 * The calculation for the data clock is:
1041a02f 8863 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8864 * But we want to avoid losing precison if possible, so:
1041a02f 8865 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8866 *
8867 * and the link clock is simpler:
1041a02f 8868 * link_clock = (m * link_clock) / n
f1f644dc
JB
8869 */
8870
6878da05
VS
8871 if (!m_n->link_n)
8872 return 0;
f1f644dc 8873
6878da05
VS
8874 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8875}
f1f644dc 8876
18442d08 8877static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 8878 struct intel_crtc_state *pipe_config)
6878da05
VS
8879{
8880 struct drm_device *dev = crtc->base.dev;
79e53945 8881
18442d08
VS
8882 /* read out port_clock from the DPLL */
8883 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8884
f1f644dc 8885 /*
18442d08 8886 * This value does not include pixel_multiplier.
241bfc38 8887 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8888 * agree once we know their relationship in the encoder's
8889 * get_config() function.
79e53945 8890 */
2d112de7 8891 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
8892 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8893 &pipe_config->fdi_m_n);
79e53945
JB
8894}
8895
8896/** Returns the currently programmed mode of the given pipe. */
8897struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8898 struct drm_crtc *crtc)
8899{
548f245b 8900 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8902 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 8903 struct drm_display_mode *mode;
5cec258b 8904 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
8905 int htot = I915_READ(HTOTAL(cpu_transcoder));
8906 int hsync = I915_READ(HSYNC(cpu_transcoder));
8907 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8908 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8909 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8910
8911 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8912 if (!mode)
8913 return NULL;
8914
f1f644dc
JB
8915 /*
8916 * Construct a pipe_config sufficient for getting the clock info
8917 * back out of crtc_clock_get.
8918 *
8919 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8920 * to use a real value here instead.
8921 */
293623f7 8922 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8923 pipe_config.pixel_multiplier = 1;
293623f7
VS
8924 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8925 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8926 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8927 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8928
773ae034 8929 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8930 mode->hdisplay = (htot & 0xffff) + 1;
8931 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8932 mode->hsync_start = (hsync & 0xffff) + 1;
8933 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8934 mode->vdisplay = (vtot & 0xffff) + 1;
8935 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8936 mode->vsync_start = (vsync & 0xffff) + 1;
8937 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8938
8939 drm_mode_set_name(mode);
79e53945
JB
8940
8941 return mode;
8942}
8943
652c393a
JB
8944static void intel_decrease_pllclock(struct drm_crtc *crtc)
8945{
8946 struct drm_device *dev = crtc->dev;
fbee40df 8947 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8949
baff296c 8950 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8951 return;
8952
8953 if (!dev_priv->lvds_downclock_avail)
8954 return;
8955
8956 /*
8957 * Since this is called by a timer, we should never get here in
8958 * the manual case.
8959 */
8960 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8961 int pipe = intel_crtc->pipe;
8962 int dpll_reg = DPLL(pipe);
8963 int dpll;
f6e5b160 8964
44d98a61 8965 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8966
8ac5a6d5 8967 assert_panel_unlocked(dev_priv, pipe);
652c393a 8968
dc257cf1 8969 dpll = I915_READ(dpll_reg);
652c393a
JB
8970 dpll |= DISPLAY_RATE_SELECT_FPA1;
8971 I915_WRITE(dpll_reg, dpll);
9d0498a2 8972 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8973 dpll = I915_READ(dpll_reg);
8974 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8975 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8976 }
8977
8978}
8979
f047e395
CW
8980void intel_mark_busy(struct drm_device *dev)
8981{
c67a470b
PZ
8982 struct drm_i915_private *dev_priv = dev->dev_private;
8983
f62a0076
CW
8984 if (dev_priv->mm.busy)
8985 return;
8986
43694d69 8987 intel_runtime_pm_get(dev_priv);
c67a470b 8988 i915_update_gfx_val(dev_priv);
f62a0076 8989 dev_priv->mm.busy = true;
f047e395
CW
8990}
8991
8992void intel_mark_idle(struct drm_device *dev)
652c393a 8993{
c67a470b 8994 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8995 struct drm_crtc *crtc;
652c393a 8996
f62a0076
CW
8997 if (!dev_priv->mm.busy)
8998 return;
8999
9000 dev_priv->mm.busy = false;
9001
d330a953 9002 if (!i915.powersave)
bb4cdd53 9003 goto out;
652c393a 9004
70e1e0ec 9005 for_each_crtc(dev, crtc) {
f4510a27 9006 if (!crtc->primary->fb)
652c393a
JB
9007 continue;
9008
725a5b54 9009 intel_decrease_pllclock(crtc);
652c393a 9010 }
b29c19b6 9011
3d13ef2e 9012 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 9013 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
9014
9015out:
43694d69 9016 intel_runtime_pm_put(dev_priv);
652c393a
JB
9017}
9018
f5de6e07
ACO
9019static void intel_crtc_set_state(struct intel_crtc *crtc,
9020 struct intel_crtc_state *crtc_state)
9021{
9022 kfree(crtc->config);
9023 crtc->config = crtc_state;
16f3f658 9024 crtc->base.state = &crtc_state->base;
f5de6e07
ACO
9025}
9026
79e53945
JB
9027static void intel_crtc_destroy(struct drm_crtc *crtc)
9028{
9029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
9030 struct drm_device *dev = crtc->dev;
9031 struct intel_unpin_work *work;
67e77c5a 9032
5e2d7afc 9033 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
9034 work = intel_crtc->unpin_work;
9035 intel_crtc->unpin_work = NULL;
5e2d7afc 9036 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
9037
9038 if (work) {
9039 cancel_work_sync(&work->work);
9040 kfree(work);
9041 }
79e53945 9042
f5de6e07 9043 intel_crtc_set_state(intel_crtc, NULL);
79e53945 9044 drm_crtc_cleanup(crtc);
67e77c5a 9045
79e53945
JB
9046 kfree(intel_crtc);
9047}
9048
6b95a207
KH
9049static void intel_unpin_work_fn(struct work_struct *__work)
9050{
9051 struct intel_unpin_work *work =
9052 container_of(__work, struct intel_unpin_work, work);
b4a98e57 9053 struct drm_device *dev = work->crtc->dev;
f99d7069 9054 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 9055
b4a98e57 9056 mutex_lock(&dev->struct_mutex);
1690e1eb 9057 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
9058 drm_gem_object_unreference(&work->pending_flip_obj->base);
9059 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9060
7ff0ebcc 9061 intel_fbc_update(dev);
f06cc1b9
JH
9062
9063 if (work->flip_queued_req)
146d84f0 9064 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
9065 mutex_unlock(&dev->struct_mutex);
9066
f99d7069
DV
9067 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9068
b4a98e57
CW
9069 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9070 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9071
6b95a207
KH
9072 kfree(work);
9073}
9074
1afe3e9d 9075static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9076 struct drm_crtc *crtc)
6b95a207 9077{
6b95a207
KH
9078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9079 struct intel_unpin_work *work;
6b95a207
KH
9080 unsigned long flags;
9081
9082 /* Ignore early vblank irqs */
9083 if (intel_crtc == NULL)
9084 return;
9085
f326038a
DV
9086 /*
9087 * This is called both by irq handlers and the reset code (to complete
9088 * lost pageflips) so needs the full irqsave spinlocks.
9089 */
6b95a207
KH
9090 spin_lock_irqsave(&dev->event_lock, flags);
9091 work = intel_crtc->unpin_work;
e7d841ca
CW
9092
9093 /* Ensure we don't miss a work->pending update ... */
9094 smp_rmb();
9095
9096 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9097 spin_unlock_irqrestore(&dev->event_lock, flags);
9098 return;
9099 }
9100
d6bbafa1 9101 page_flip_completed(intel_crtc);
0af7e4df 9102
6b95a207 9103 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9104}
9105
1afe3e9d
JB
9106void intel_finish_page_flip(struct drm_device *dev, int pipe)
9107{
fbee40df 9108 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9109 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9110
49b14a5c 9111 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9112}
9113
9114void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9115{
fbee40df 9116 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9117 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9118
49b14a5c 9119 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9120}
9121
75f7f3ec
VS
9122/* Is 'a' after or equal to 'b'? */
9123static bool g4x_flip_count_after_eq(u32 a, u32 b)
9124{
9125 return !((a - b) & 0x80000000);
9126}
9127
9128static bool page_flip_finished(struct intel_crtc *crtc)
9129{
9130 struct drm_device *dev = crtc->base.dev;
9131 struct drm_i915_private *dev_priv = dev->dev_private;
9132
bdfa7542
VS
9133 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9134 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9135 return true;
9136
75f7f3ec
VS
9137 /*
9138 * The relevant registers doen't exist on pre-ctg.
9139 * As the flip done interrupt doesn't trigger for mmio
9140 * flips on gmch platforms, a flip count check isn't
9141 * really needed there. But since ctg has the registers,
9142 * include it in the check anyway.
9143 */
9144 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9145 return true;
9146
9147 /*
9148 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9149 * used the same base address. In that case the mmio flip might
9150 * have completed, but the CS hasn't even executed the flip yet.
9151 *
9152 * A flip count check isn't enough as the CS might have updated
9153 * the base address just after start of vblank, but before we
9154 * managed to process the interrupt. This means we'd complete the
9155 * CS flip too soon.
9156 *
9157 * Combining both checks should get us a good enough result. It may
9158 * still happen that the CS flip has been executed, but has not
9159 * yet actually completed. But in case the base address is the same
9160 * anyway, we don't really care.
9161 */
9162 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9163 crtc->unpin_work->gtt_offset &&
9164 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9165 crtc->unpin_work->flip_count);
9166}
9167
6b95a207
KH
9168void intel_prepare_page_flip(struct drm_device *dev, int plane)
9169{
fbee40df 9170 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9171 struct intel_crtc *intel_crtc =
9172 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9173 unsigned long flags;
9174
f326038a
DV
9175
9176 /*
9177 * This is called both by irq handlers and the reset code (to complete
9178 * lost pageflips) so needs the full irqsave spinlocks.
9179 *
9180 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9181 * generate a page-flip completion irq, i.e. every modeset
9182 * is also accompanied by a spurious intel_prepare_page_flip().
9183 */
6b95a207 9184 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9185 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9186 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9187 spin_unlock_irqrestore(&dev->event_lock, flags);
9188}
9189
eba905b2 9190static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9191{
9192 /* Ensure that the work item is consistent when activating it ... */
9193 smp_wmb();
9194 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9195 /* and that it is marked active as soon as the irq could fire. */
9196 smp_wmb();
9197}
9198
8c9f3aaf
JB
9199static int intel_gen2_queue_flip(struct drm_device *dev,
9200 struct drm_crtc *crtc,
9201 struct drm_framebuffer *fb,
ed8d1975 9202 struct drm_i915_gem_object *obj,
a4872ba6 9203 struct intel_engine_cs *ring,
ed8d1975 9204 uint32_t flags)
8c9f3aaf 9205{
8c9f3aaf 9206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9207 u32 flip_mask;
9208 int ret;
9209
6d90c952 9210 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9211 if (ret)
4fa62c89 9212 return ret;
8c9f3aaf
JB
9213
9214 /* Can't queue multiple flips, so wait for the previous
9215 * one to finish before executing the next.
9216 */
9217 if (intel_crtc->plane)
9218 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9219 else
9220 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9221 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9222 intel_ring_emit(ring, MI_NOOP);
9223 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9224 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9225 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9226 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9227 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9228
9229 intel_mark_page_flip_active(intel_crtc);
09246732 9230 __intel_ring_advance(ring);
83d4092b 9231 return 0;
8c9f3aaf
JB
9232}
9233
9234static int intel_gen3_queue_flip(struct drm_device *dev,
9235 struct drm_crtc *crtc,
9236 struct drm_framebuffer *fb,
ed8d1975 9237 struct drm_i915_gem_object *obj,
a4872ba6 9238 struct intel_engine_cs *ring,
ed8d1975 9239 uint32_t flags)
8c9f3aaf 9240{
8c9f3aaf 9241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9242 u32 flip_mask;
9243 int ret;
9244
6d90c952 9245 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9246 if (ret)
4fa62c89 9247 return ret;
8c9f3aaf
JB
9248
9249 if (intel_crtc->plane)
9250 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9251 else
9252 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9253 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9254 intel_ring_emit(ring, MI_NOOP);
9255 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9256 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9257 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9258 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9259 intel_ring_emit(ring, MI_NOOP);
9260
e7d841ca 9261 intel_mark_page_flip_active(intel_crtc);
09246732 9262 __intel_ring_advance(ring);
83d4092b 9263 return 0;
8c9f3aaf
JB
9264}
9265
9266static int intel_gen4_queue_flip(struct drm_device *dev,
9267 struct drm_crtc *crtc,
9268 struct drm_framebuffer *fb,
ed8d1975 9269 struct drm_i915_gem_object *obj,
a4872ba6 9270 struct intel_engine_cs *ring,
ed8d1975 9271 uint32_t flags)
8c9f3aaf
JB
9272{
9273 struct drm_i915_private *dev_priv = dev->dev_private;
9274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9275 uint32_t pf, pipesrc;
9276 int ret;
9277
6d90c952 9278 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9279 if (ret)
4fa62c89 9280 return ret;
8c9f3aaf
JB
9281
9282 /* i965+ uses the linear or tiled offsets from the
9283 * Display Registers (which do not change across a page-flip)
9284 * so we need only reprogram the base address.
9285 */
6d90c952
DV
9286 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9287 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9288 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9289 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9290 obj->tiling_mode);
8c9f3aaf
JB
9291
9292 /* XXX Enabling the panel-fitter across page-flip is so far
9293 * untested on non-native modes, so ignore it for now.
9294 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9295 */
9296 pf = 0;
9297 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9298 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9299
9300 intel_mark_page_flip_active(intel_crtc);
09246732 9301 __intel_ring_advance(ring);
83d4092b 9302 return 0;
8c9f3aaf
JB
9303}
9304
9305static int intel_gen6_queue_flip(struct drm_device *dev,
9306 struct drm_crtc *crtc,
9307 struct drm_framebuffer *fb,
ed8d1975 9308 struct drm_i915_gem_object *obj,
a4872ba6 9309 struct intel_engine_cs *ring,
ed8d1975 9310 uint32_t flags)
8c9f3aaf
JB
9311{
9312 struct drm_i915_private *dev_priv = dev->dev_private;
9313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9314 uint32_t pf, pipesrc;
9315 int ret;
9316
6d90c952 9317 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9318 if (ret)
4fa62c89 9319 return ret;
8c9f3aaf 9320
6d90c952
DV
9321 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9322 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9323 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9324 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9325
dc257cf1
DV
9326 /* Contrary to the suggestions in the documentation,
9327 * "Enable Panel Fitter" does not seem to be required when page
9328 * flipping with a non-native mode, and worse causes a normal
9329 * modeset to fail.
9330 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9331 */
9332 pf = 0;
8c9f3aaf 9333 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9334 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9335
9336 intel_mark_page_flip_active(intel_crtc);
09246732 9337 __intel_ring_advance(ring);
83d4092b 9338 return 0;
8c9f3aaf
JB
9339}
9340
7c9017e5
JB
9341static int intel_gen7_queue_flip(struct drm_device *dev,
9342 struct drm_crtc *crtc,
9343 struct drm_framebuffer *fb,
ed8d1975 9344 struct drm_i915_gem_object *obj,
a4872ba6 9345 struct intel_engine_cs *ring,
ed8d1975 9346 uint32_t flags)
7c9017e5 9347{
7c9017e5 9348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9349 uint32_t plane_bit = 0;
ffe74d75
CW
9350 int len, ret;
9351
eba905b2 9352 switch (intel_crtc->plane) {
cb05d8de
DV
9353 case PLANE_A:
9354 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9355 break;
9356 case PLANE_B:
9357 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9358 break;
9359 case PLANE_C:
9360 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9361 break;
9362 default:
9363 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9364 return -ENODEV;
cb05d8de
DV
9365 }
9366
ffe74d75 9367 len = 4;
f476828a 9368 if (ring->id == RCS) {
ffe74d75 9369 len += 6;
f476828a
DL
9370 /*
9371 * On Gen 8, SRM is now taking an extra dword to accommodate
9372 * 48bits addresses, and we need a NOOP for the batch size to
9373 * stay even.
9374 */
9375 if (IS_GEN8(dev))
9376 len += 2;
9377 }
ffe74d75 9378
f66fab8e
VS
9379 /*
9380 * BSpec MI_DISPLAY_FLIP for IVB:
9381 * "The full packet must be contained within the same cache line."
9382 *
9383 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9384 * cacheline, if we ever start emitting more commands before
9385 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9386 * then do the cacheline alignment, and finally emit the
9387 * MI_DISPLAY_FLIP.
9388 */
9389 ret = intel_ring_cacheline_align(ring);
9390 if (ret)
4fa62c89 9391 return ret;
f66fab8e 9392
ffe74d75 9393 ret = intel_ring_begin(ring, len);
7c9017e5 9394 if (ret)
4fa62c89 9395 return ret;
7c9017e5 9396
ffe74d75
CW
9397 /* Unmask the flip-done completion message. Note that the bspec says that
9398 * we should do this for both the BCS and RCS, and that we must not unmask
9399 * more than one flip event at any time (or ensure that one flip message
9400 * can be sent by waiting for flip-done prior to queueing new flips).
9401 * Experimentation says that BCS works despite DERRMR masking all
9402 * flip-done completion events and that unmasking all planes at once
9403 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9404 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9405 */
9406 if (ring->id == RCS) {
9407 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9408 intel_ring_emit(ring, DERRMR);
9409 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9410 DERRMR_PIPEB_PRI_FLIP_DONE |
9411 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9412 if (IS_GEN8(dev))
9413 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9414 MI_SRM_LRM_GLOBAL_GTT);
9415 else
9416 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9417 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9418 intel_ring_emit(ring, DERRMR);
9419 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9420 if (IS_GEN8(dev)) {
9421 intel_ring_emit(ring, 0);
9422 intel_ring_emit(ring, MI_NOOP);
9423 }
ffe74d75
CW
9424 }
9425
cb05d8de 9426 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9427 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9428 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9429 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9430
9431 intel_mark_page_flip_active(intel_crtc);
09246732 9432 __intel_ring_advance(ring);
83d4092b 9433 return 0;
7c9017e5
JB
9434}
9435
84c33a64
SG
9436static bool use_mmio_flip(struct intel_engine_cs *ring,
9437 struct drm_i915_gem_object *obj)
9438{
9439 /*
9440 * This is not being used for older platforms, because
9441 * non-availability of flip done interrupt forces us to use
9442 * CS flips. Older platforms derive flip done using some clever
9443 * tricks involving the flip_pending status bits and vblank irqs.
9444 * So using MMIO flips there would disrupt this mechanism.
9445 */
9446
8e09bf83
CW
9447 if (ring == NULL)
9448 return true;
9449
84c33a64
SG
9450 if (INTEL_INFO(ring->dev)->gen < 5)
9451 return false;
9452
9453 if (i915.use_mmio_flip < 0)
9454 return false;
9455 else if (i915.use_mmio_flip > 0)
9456 return true;
14bf993e
OM
9457 else if (i915.enable_execlists)
9458 return true;
84c33a64 9459 else
41c52415 9460 return ring != i915_gem_request_get_ring(obj->last_read_req);
84c33a64
SG
9461}
9462
ff944564
DL
9463static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9464{
9465 struct drm_device *dev = intel_crtc->base.dev;
9466 struct drm_i915_private *dev_priv = dev->dev_private;
9467 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9468 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9469 struct drm_i915_gem_object *obj = intel_fb->obj;
9470 const enum pipe pipe = intel_crtc->pipe;
9471 u32 ctl, stride;
9472
9473 ctl = I915_READ(PLANE_CTL(pipe, 0));
9474 ctl &= ~PLANE_CTL_TILED_MASK;
9475 if (obj->tiling_mode == I915_TILING_X)
9476 ctl |= PLANE_CTL_TILED_X;
9477
9478 /*
9479 * The stride is either expressed as a multiple of 64 bytes chunks for
9480 * linear buffers or in number of tiles for tiled buffers.
9481 */
9482 stride = fb->pitches[0] >> 6;
9483 if (obj->tiling_mode == I915_TILING_X)
9484 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9485
9486 /*
9487 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9488 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9489 */
9490 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9491 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9492
9493 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9494 POSTING_READ(PLANE_SURF(pipe, 0));
9495}
9496
9497static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
9498{
9499 struct drm_device *dev = intel_crtc->base.dev;
9500 struct drm_i915_private *dev_priv = dev->dev_private;
9501 struct intel_framebuffer *intel_fb =
9502 to_intel_framebuffer(intel_crtc->base.primary->fb);
9503 struct drm_i915_gem_object *obj = intel_fb->obj;
9504 u32 dspcntr;
9505 u32 reg;
9506
84c33a64
SG
9507 reg = DSPCNTR(intel_crtc->plane);
9508 dspcntr = I915_READ(reg);
9509
c5d97472
DL
9510 if (obj->tiling_mode != I915_TILING_NONE)
9511 dspcntr |= DISPPLANE_TILED;
9512 else
9513 dspcntr &= ~DISPPLANE_TILED;
9514
84c33a64
SG
9515 I915_WRITE(reg, dspcntr);
9516
9517 I915_WRITE(DSPSURF(intel_crtc->plane),
9518 intel_crtc->unpin_work->gtt_offset);
9519 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 9520
ff944564
DL
9521}
9522
9523/*
9524 * XXX: This is the temporary way to update the plane registers until we get
9525 * around to using the usual plane update functions for MMIO flips
9526 */
9527static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9528{
9529 struct drm_device *dev = intel_crtc->base.dev;
9530 bool atomic_update;
9531 u32 start_vbl_count;
9532
9533 intel_mark_page_flip_active(intel_crtc);
9534
9535 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9536
9537 if (INTEL_INFO(dev)->gen >= 9)
9538 skl_do_mmio_flip(intel_crtc);
9539 else
9540 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9541 ilk_do_mmio_flip(intel_crtc);
9542
9362c7c5
ACO
9543 if (atomic_update)
9544 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
9545}
9546
9362c7c5 9547static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 9548{
cc8c4cc2 9549 struct intel_crtc *crtc =
9362c7c5 9550 container_of(work, struct intel_crtc, mmio_flip.work);
cc8c4cc2 9551 struct intel_mmio_flip *mmio_flip;
84c33a64 9552
cc8c4cc2
JH
9553 mmio_flip = &crtc->mmio_flip;
9554 if (mmio_flip->req)
9c654818
JH
9555 WARN_ON(__i915_wait_request(mmio_flip->req,
9556 crtc->reset_counter,
9557 false, NULL, NULL) != 0);
84c33a64 9558
cc8c4cc2
JH
9559 intel_do_mmio_flip(crtc);
9560 if (mmio_flip->req) {
9561 mutex_lock(&crtc->base.dev->struct_mutex);
146d84f0 9562 i915_gem_request_assign(&mmio_flip->req, NULL);
cc8c4cc2
JH
9563 mutex_unlock(&crtc->base.dev->struct_mutex);
9564 }
84c33a64
SG
9565}
9566
9567static int intel_queue_mmio_flip(struct drm_device *dev,
9568 struct drm_crtc *crtc,
9569 struct drm_framebuffer *fb,
9570 struct drm_i915_gem_object *obj,
9571 struct intel_engine_cs *ring,
9572 uint32_t flags)
9573{
84c33a64 9574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 9575
cc8c4cc2
JH
9576 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9577 obj->last_write_req);
536f5b5e
ACO
9578
9579 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 9580
84c33a64
SG
9581 return 0;
9582}
9583
830c81db
DL
9584static int intel_gen9_queue_flip(struct drm_device *dev,
9585 struct drm_crtc *crtc,
9586 struct drm_framebuffer *fb,
9587 struct drm_i915_gem_object *obj,
9588 struct intel_engine_cs *ring,
9589 uint32_t flags)
9590{
9591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9592 uint32_t plane = 0, stride;
9593 int ret;
9594
9595 switch(intel_crtc->pipe) {
9596 case PIPE_A:
9597 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9598 break;
9599 case PIPE_B:
9600 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9601 break;
9602 case PIPE_C:
9603 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9604 break;
9605 default:
9606 WARN_ONCE(1, "unknown plane in flip command\n");
9607 return -ENODEV;
9608 }
9609
9610 switch (obj->tiling_mode) {
9611 case I915_TILING_NONE:
9612 stride = fb->pitches[0] >> 6;
9613 break;
9614 case I915_TILING_X:
9615 stride = fb->pitches[0] >> 9;
9616 break;
9617 default:
9618 WARN_ONCE(1, "unknown tiling in flip command\n");
9619 return -ENODEV;
9620 }
9621
9622 ret = intel_ring_begin(ring, 10);
9623 if (ret)
9624 return ret;
9625
9626 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9627 intel_ring_emit(ring, DERRMR);
9628 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9629 DERRMR_PIPEB_PRI_FLIP_DONE |
9630 DERRMR_PIPEC_PRI_FLIP_DONE));
9631 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9632 MI_SRM_LRM_GLOBAL_GTT);
9633 intel_ring_emit(ring, DERRMR);
9634 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9635 intel_ring_emit(ring, 0);
9636
9637 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9638 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9639 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9640
9641 intel_mark_page_flip_active(intel_crtc);
9642 __intel_ring_advance(ring);
9643
9644 return 0;
9645}
9646
8c9f3aaf
JB
9647static int intel_default_queue_flip(struct drm_device *dev,
9648 struct drm_crtc *crtc,
9649 struct drm_framebuffer *fb,
ed8d1975 9650 struct drm_i915_gem_object *obj,
a4872ba6 9651 struct intel_engine_cs *ring,
ed8d1975 9652 uint32_t flags)
8c9f3aaf
JB
9653{
9654 return -ENODEV;
9655}
9656
d6bbafa1
CW
9657static bool __intel_pageflip_stall_check(struct drm_device *dev,
9658 struct drm_crtc *crtc)
9659{
9660 struct drm_i915_private *dev_priv = dev->dev_private;
9661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9662 struct intel_unpin_work *work = intel_crtc->unpin_work;
9663 u32 addr;
9664
9665 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9666 return true;
9667
9668 if (!work->enable_stall_check)
9669 return false;
9670
9671 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
9672 if (work->flip_queued_req &&
9673 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
9674 return false;
9675
9676 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9677 }
9678
9679 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9680 return false;
9681
9682 /* Potential stall - if we see that the flip has happened,
9683 * assume a missed interrupt. */
9684 if (INTEL_INFO(dev)->gen >= 4)
9685 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9686 else
9687 addr = I915_READ(DSPADDR(intel_crtc->plane));
9688
9689 /* There is a potential issue here with a false positive after a flip
9690 * to the same address. We could address this by checking for a
9691 * non-incrementing frame counter.
9692 */
9693 return addr == work->gtt_offset;
9694}
9695
9696void intel_check_page_flip(struct drm_device *dev, int pipe)
9697{
9698 struct drm_i915_private *dev_priv = dev->dev_private;
9699 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9701
9702 WARN_ON(!in_irq());
d6bbafa1
CW
9703
9704 if (crtc == NULL)
9705 return;
9706
f326038a 9707 spin_lock(&dev->event_lock);
d6bbafa1
CW
9708 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9709 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9710 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9711 page_flip_completed(intel_crtc);
9712 }
f326038a 9713 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9714}
9715
6b95a207
KH
9716static int intel_crtc_page_flip(struct drm_crtc *crtc,
9717 struct drm_framebuffer *fb,
ed8d1975
KP
9718 struct drm_pending_vblank_event *event,
9719 uint32_t page_flip_flags)
6b95a207
KH
9720{
9721 struct drm_device *dev = crtc->dev;
9722 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9723 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9724 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 9726 struct drm_plane *primary = crtc->primary;
a071fa00 9727 enum pipe pipe = intel_crtc->pipe;
6b95a207 9728 struct intel_unpin_work *work;
a4872ba6 9729 struct intel_engine_cs *ring;
52e68630 9730 int ret;
6b95a207 9731
2ff8fde1
MR
9732 /*
9733 * drm_mode_page_flip_ioctl() should already catch this, but double
9734 * check to be safe. In the future we may enable pageflipping from
9735 * a disabled primary plane.
9736 */
9737 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9738 return -EBUSY;
9739
e6a595d2 9740 /* Can't change pixel format via MI display flips. */
f4510a27 9741 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9742 return -EINVAL;
9743
9744 /*
9745 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9746 * Note that pitch changes could also affect these register.
9747 */
9748 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9749 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9750 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9751 return -EINVAL;
9752
f900db47
CW
9753 if (i915_terminally_wedged(&dev_priv->gpu_error))
9754 goto out_hang;
9755
b14c5679 9756 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9757 if (work == NULL)
9758 return -ENOMEM;
9759
6b95a207 9760 work->event = event;
b4a98e57 9761 work->crtc = crtc;
2ff8fde1 9762 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9763 INIT_WORK(&work->work, intel_unpin_work_fn);
9764
87b6b101 9765 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9766 if (ret)
9767 goto free_work;
9768
6b95a207 9769 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9770 spin_lock_irq(&dev->event_lock);
6b95a207 9771 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9772 /* Before declaring the flip queue wedged, check if
9773 * the hardware completed the operation behind our backs.
9774 */
9775 if (__intel_pageflip_stall_check(dev, crtc)) {
9776 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9777 page_flip_completed(intel_crtc);
9778 } else {
9779 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9780 spin_unlock_irq(&dev->event_lock);
468f0b44 9781
d6bbafa1
CW
9782 drm_crtc_vblank_put(crtc);
9783 kfree(work);
9784 return -EBUSY;
9785 }
6b95a207
KH
9786 }
9787 intel_crtc->unpin_work = work;
5e2d7afc 9788 spin_unlock_irq(&dev->event_lock);
6b95a207 9789
b4a98e57
CW
9790 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9791 flush_workqueue(dev_priv->wq);
9792
79158103
CW
9793 ret = i915_mutex_lock_interruptible(dev);
9794 if (ret)
9795 goto cleanup;
6b95a207 9796
75dfca80 9797 /* Reference the objects for the scheduled work. */
05394f39
CW
9798 drm_gem_object_reference(&work->old_fb_obj->base);
9799 drm_gem_object_reference(&obj->base);
6b95a207 9800
f4510a27 9801 crtc->primary->fb = fb;
96b099fd 9802
e1f99ce6 9803 work->pending_flip_obj = obj;
e1f99ce6 9804
b4a98e57 9805 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9806 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9807
75f7f3ec 9808 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9809 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9810
4fa62c89
VS
9811 if (IS_VALLEYVIEW(dev)) {
9812 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9813 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9814 /* vlv: DISPLAY_FLIP fails to change tiling */
9815 ring = NULL;
48bf5b2d 9816 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 9817 ring = &dev_priv->ring[BCS];
4fa62c89 9818 } else if (INTEL_INFO(dev)->gen >= 7) {
41c52415 9819 ring = i915_gem_request_get_ring(obj->last_read_req);
4fa62c89
VS
9820 if (ring == NULL || ring->id != RCS)
9821 ring = &dev_priv->ring[BCS];
9822 } else {
9823 ring = &dev_priv->ring[RCS];
9824 }
9825
850c4cdc 9826 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9827 if (ret)
9828 goto cleanup_pending;
6b95a207 9829
4fa62c89
VS
9830 work->gtt_offset =
9831 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9832
d6bbafa1 9833 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9834 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9835 page_flip_flags);
d6bbafa1
CW
9836 if (ret)
9837 goto cleanup_unpin;
9838
f06cc1b9
JH
9839 i915_gem_request_assign(&work->flip_queued_req,
9840 obj->last_write_req);
d6bbafa1 9841 } else {
84c33a64 9842 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9843 page_flip_flags);
9844 if (ret)
9845 goto cleanup_unpin;
9846
f06cc1b9
JH
9847 i915_gem_request_assign(&work->flip_queued_req,
9848 intel_ring_get_request(ring));
d6bbafa1
CW
9849 }
9850
9851 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9852 work->enable_stall_check = true;
4fa62c89 9853
a071fa00
DV
9854 i915_gem_track_fb(work->old_fb_obj, obj,
9855 INTEL_FRONTBUFFER_PRIMARY(pipe));
9856
7ff0ebcc 9857 intel_fbc_disable(dev);
f99d7069 9858 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9859 mutex_unlock(&dev->struct_mutex);
9860
e5510fac
JB
9861 trace_i915_flip_request(intel_crtc->plane, obj);
9862
6b95a207 9863 return 0;
96b099fd 9864
4fa62c89
VS
9865cleanup_unpin:
9866 intel_unpin_fb_obj(obj);
8c9f3aaf 9867cleanup_pending:
b4a98e57 9868 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9869 crtc->primary->fb = old_fb;
05394f39
CW
9870 drm_gem_object_unreference(&work->old_fb_obj->base);
9871 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9872 mutex_unlock(&dev->struct_mutex);
9873
79158103 9874cleanup:
5e2d7afc 9875 spin_lock_irq(&dev->event_lock);
96b099fd 9876 intel_crtc->unpin_work = NULL;
5e2d7afc 9877 spin_unlock_irq(&dev->event_lock);
96b099fd 9878
87b6b101 9879 drm_crtc_vblank_put(crtc);
7317c75e 9880free_work:
96b099fd
CW
9881 kfree(work);
9882
f900db47
CW
9883 if (ret == -EIO) {
9884out_hang:
53a366b9 9885 ret = intel_plane_restore(primary);
f0d3dad3 9886 if (ret == 0 && event) {
5e2d7afc 9887 spin_lock_irq(&dev->event_lock);
a071fa00 9888 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9889 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9890 }
f900db47 9891 }
96b099fd 9892 return ret;
6b95a207
KH
9893}
9894
f6e5b160 9895static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9896 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9897 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
9898 .atomic_begin = intel_begin_crtc_commit,
9899 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
9900};
9901
9a935856
DV
9902/**
9903 * intel_modeset_update_staged_output_state
9904 *
9905 * Updates the staged output configuration state, e.g. after we've read out the
9906 * current hw state.
9907 */
9908static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9909{
7668851f 9910 struct intel_crtc *crtc;
9a935856
DV
9911 struct intel_encoder *encoder;
9912 struct intel_connector *connector;
f6e5b160 9913
9a935856
DV
9914 list_for_each_entry(connector, &dev->mode_config.connector_list,
9915 base.head) {
9916 connector->new_encoder =
9917 to_intel_encoder(connector->base.encoder);
9918 }
f6e5b160 9919
b2784e15 9920 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9921 encoder->new_crtc =
9922 to_intel_crtc(encoder->base.crtc);
9923 }
7668851f 9924
d3fcc808 9925 for_each_intel_crtc(dev, crtc) {
7668851f 9926 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9927
9928 if (crtc->new_enabled)
6e3c9717 9929 crtc->new_config = crtc->config;
7bd0a8e7
VS
9930 else
9931 crtc->new_config = NULL;
7668851f 9932 }
f6e5b160
CW
9933}
9934
9a935856
DV
9935/**
9936 * intel_modeset_commit_output_state
9937 *
9938 * This function copies the stage display pipe configuration to the real one.
9939 */
9940static void intel_modeset_commit_output_state(struct drm_device *dev)
9941{
7668851f 9942 struct intel_crtc *crtc;
9a935856
DV
9943 struct intel_encoder *encoder;
9944 struct intel_connector *connector;
f6e5b160 9945
9a935856
DV
9946 list_for_each_entry(connector, &dev->mode_config.connector_list,
9947 base.head) {
9948 connector->base.encoder = &connector->new_encoder->base;
9949 }
f6e5b160 9950
b2784e15 9951 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9952 encoder->base.crtc = &encoder->new_crtc->base;
9953 }
7668851f 9954
d3fcc808 9955 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9956 crtc->base.enabled = crtc->new_enabled;
9957 }
9a935856
DV
9958}
9959
050f7aeb 9960static void
eba905b2 9961connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 9962 struct intel_crtc_state *pipe_config)
050f7aeb
DV
9963{
9964 int bpp = pipe_config->pipe_bpp;
9965
9966 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9967 connector->base.base.id,
c23cc417 9968 connector->base.name);
050f7aeb
DV
9969
9970 /* Don't use an invalid EDID bpc value */
9971 if (connector->base.display_info.bpc &&
9972 connector->base.display_info.bpc * 3 < bpp) {
9973 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9974 bpp, connector->base.display_info.bpc*3);
9975 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9976 }
9977
9978 /* Clamp bpp to 8 on screens without EDID 1.4 */
9979 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9980 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9981 bpp);
9982 pipe_config->pipe_bpp = 24;
9983 }
9984}
9985
4e53c2e0 9986static int
050f7aeb
DV
9987compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9988 struct drm_framebuffer *fb,
5cec258b 9989 struct intel_crtc_state *pipe_config)
4e53c2e0 9990{
050f7aeb
DV
9991 struct drm_device *dev = crtc->base.dev;
9992 struct intel_connector *connector;
4e53c2e0
DV
9993 int bpp;
9994
d42264b1
DV
9995 switch (fb->pixel_format) {
9996 case DRM_FORMAT_C8:
4e53c2e0
DV
9997 bpp = 8*3; /* since we go through a colormap */
9998 break;
d42264b1
DV
9999 case DRM_FORMAT_XRGB1555:
10000 case DRM_FORMAT_ARGB1555:
10001 /* checked in intel_framebuffer_init already */
10002 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10003 return -EINVAL;
10004 case DRM_FORMAT_RGB565:
4e53c2e0
DV
10005 bpp = 6*3; /* min is 18bpp */
10006 break;
d42264b1
DV
10007 case DRM_FORMAT_XBGR8888:
10008 case DRM_FORMAT_ABGR8888:
10009 /* checked in intel_framebuffer_init already */
10010 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10011 return -EINVAL;
10012 case DRM_FORMAT_XRGB8888:
10013 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
10014 bpp = 8*3;
10015 break;
d42264b1
DV
10016 case DRM_FORMAT_XRGB2101010:
10017 case DRM_FORMAT_ARGB2101010:
10018 case DRM_FORMAT_XBGR2101010:
10019 case DRM_FORMAT_ABGR2101010:
10020 /* checked in intel_framebuffer_init already */
10021 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 10022 return -EINVAL;
4e53c2e0
DV
10023 bpp = 10*3;
10024 break;
baba133a 10025 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
10026 default:
10027 DRM_DEBUG_KMS("unsupported depth\n");
10028 return -EINVAL;
10029 }
10030
4e53c2e0
DV
10031 pipe_config->pipe_bpp = bpp;
10032
10033 /* Clamp display bpp to EDID value */
10034 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 10035 base.head) {
1b829e05
DV
10036 if (!connector->new_encoder ||
10037 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
10038 continue;
10039
050f7aeb 10040 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
10041 }
10042
10043 return bpp;
10044}
10045
644db711
DV
10046static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10047{
10048 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10049 "type: 0x%x flags: 0x%x\n",
1342830c 10050 mode->crtc_clock,
644db711
DV
10051 mode->crtc_hdisplay, mode->crtc_hsync_start,
10052 mode->crtc_hsync_end, mode->crtc_htotal,
10053 mode->crtc_vdisplay, mode->crtc_vsync_start,
10054 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10055}
10056
c0b03411 10057static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 10058 struct intel_crtc_state *pipe_config,
c0b03411
DV
10059 const char *context)
10060{
10061 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10062 context, pipe_name(crtc->pipe));
10063
10064 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10065 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10066 pipe_config->pipe_bpp, pipe_config->dither);
10067 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10068 pipe_config->has_pch_encoder,
10069 pipe_config->fdi_lanes,
10070 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10071 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10072 pipe_config->fdi_m_n.tu);
eb14cb74
VS
10073 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10074 pipe_config->has_dp_encoder,
10075 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10076 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10077 pipe_config->dp_m_n.tu);
b95af8be
VK
10078
10079 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10080 pipe_config->has_dp_encoder,
10081 pipe_config->dp_m2_n2.gmch_m,
10082 pipe_config->dp_m2_n2.gmch_n,
10083 pipe_config->dp_m2_n2.link_m,
10084 pipe_config->dp_m2_n2.link_n,
10085 pipe_config->dp_m2_n2.tu);
10086
55072d19
DV
10087 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10088 pipe_config->has_audio,
10089 pipe_config->has_infoframe);
10090
c0b03411 10091 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 10092 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 10093 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
10094 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10095 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 10096 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
10097 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10098 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
10099 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10100 pipe_config->gmch_pfit.control,
10101 pipe_config->gmch_pfit.pgm_ratios,
10102 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 10103 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 10104 pipe_config->pch_pfit.pos,
fd4daa9c
CW
10105 pipe_config->pch_pfit.size,
10106 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10107 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10108 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10109}
10110
bc079e8b
VS
10111static bool encoders_cloneable(const struct intel_encoder *a,
10112 const struct intel_encoder *b)
accfc0c5 10113{
bc079e8b
VS
10114 /* masks could be asymmetric, so check both ways */
10115 return a == b || (a->cloneable & (1 << b->type) &&
10116 b->cloneable & (1 << a->type));
10117}
10118
10119static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10120 struct intel_encoder *encoder)
10121{
10122 struct drm_device *dev = crtc->base.dev;
10123 struct intel_encoder *source_encoder;
10124
b2784e15 10125 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
10126 if (source_encoder->new_crtc != crtc)
10127 continue;
10128
10129 if (!encoders_cloneable(encoder, source_encoder))
10130 return false;
10131 }
10132
10133 return true;
10134}
10135
10136static bool check_encoder_cloning(struct intel_crtc *crtc)
10137{
10138 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10139 struct intel_encoder *encoder;
10140
b2784e15 10141 for_each_intel_encoder(dev, encoder) {
bc079e8b 10142 if (encoder->new_crtc != crtc)
accfc0c5
DV
10143 continue;
10144
bc079e8b
VS
10145 if (!check_single_encoder_cloning(crtc, encoder))
10146 return false;
accfc0c5
DV
10147 }
10148
bc079e8b 10149 return true;
accfc0c5
DV
10150}
10151
00f0b378
VS
10152static bool check_digital_port_conflicts(struct drm_device *dev)
10153{
10154 struct intel_connector *connector;
10155 unsigned int used_ports = 0;
10156
10157 /*
10158 * Walk the connector list instead of the encoder
10159 * list to detect the problem on ddi platforms
10160 * where there's just one encoder per digital port.
10161 */
10162 list_for_each_entry(connector,
10163 &dev->mode_config.connector_list, base.head) {
10164 struct intel_encoder *encoder = connector->new_encoder;
10165
10166 if (!encoder)
10167 continue;
10168
10169 WARN_ON(!encoder->new_crtc);
10170
10171 switch (encoder->type) {
10172 unsigned int port_mask;
10173 case INTEL_OUTPUT_UNKNOWN:
10174 if (WARN_ON(!HAS_DDI(dev)))
10175 break;
10176 case INTEL_OUTPUT_DISPLAYPORT:
10177 case INTEL_OUTPUT_HDMI:
10178 case INTEL_OUTPUT_EDP:
10179 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10180
10181 /* the same port mustn't appear more than once */
10182 if (used_ports & port_mask)
10183 return false;
10184
10185 used_ports |= port_mask;
10186 default:
10187 break;
10188 }
10189 }
10190
10191 return true;
10192}
10193
5cec258b 10194static struct intel_crtc_state *
b8cecdf5 10195intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10196 struct drm_framebuffer *fb,
b8cecdf5 10197 struct drm_display_mode *mode)
ee7b9f93 10198{
7758a113 10199 struct drm_device *dev = crtc->dev;
7758a113 10200 struct intel_encoder *encoder;
5cec258b 10201 struct intel_crtc_state *pipe_config;
e29c22c0
DV
10202 int plane_bpp, ret = -EINVAL;
10203 bool retry = true;
ee7b9f93 10204
bc079e8b 10205 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10206 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10207 return ERR_PTR(-EINVAL);
10208 }
10209
00f0b378
VS
10210 if (!check_digital_port_conflicts(dev)) {
10211 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10212 return ERR_PTR(-EINVAL);
10213 }
10214
b8cecdf5
DV
10215 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10216 if (!pipe_config)
7758a113
DV
10217 return ERR_PTR(-ENOMEM);
10218
2d112de7
ACO
10219 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10220 drm_mode_copy(&pipe_config->base.mode, mode);
37327abd 10221
e143a21c
DV
10222 pipe_config->cpu_transcoder =
10223 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10224 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10225
2960bc9c
ID
10226 /*
10227 * Sanitize sync polarity flags based on requested ones. If neither
10228 * positive or negative polarity is requested, treat this as meaning
10229 * negative polarity.
10230 */
2d112de7 10231 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10232 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 10233 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 10234
2d112de7 10235 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10236 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 10237 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 10238
050f7aeb
DV
10239 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10240 * plane pixel format and any sink constraints into account. Returns the
10241 * source plane bpp so that dithering can be selected on mismatches
10242 * after encoders and crtc also have had their say. */
10243 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10244 fb, pipe_config);
4e53c2e0
DV
10245 if (plane_bpp < 0)
10246 goto fail;
10247
e41a56be
VS
10248 /*
10249 * Determine the real pipe dimensions. Note that stereo modes can
10250 * increase the actual pipe size due to the frame doubling and
10251 * insertion of additional space for blanks between the frame. This
10252 * is stored in the crtc timings. We use the requested mode to do this
10253 * computation to clearly distinguish it from the adjusted mode, which
10254 * can be changed by the connectors in the below retry loop.
10255 */
2d112de7 10256 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
10257 &pipe_config->pipe_src_w,
10258 &pipe_config->pipe_src_h);
e41a56be 10259
e29c22c0 10260encoder_retry:
ef1b460d 10261 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10262 pipe_config->port_clock = 0;
ef1b460d 10263 pipe_config->pixel_multiplier = 1;
ff9a6750 10264
135c81b8 10265 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
10266 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10267 CRTC_STEREO_DOUBLE);
135c81b8 10268
7758a113
DV
10269 /* Pass our mode to the connectors and the CRTC to give them a chance to
10270 * adjust it according to limitations or connector properties, and also
10271 * a chance to reject the mode entirely.
47f1c6c9 10272 */
b2784e15 10273 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10274
7758a113
DV
10275 if (&encoder->new_crtc->base != crtc)
10276 continue;
7ae89233 10277
efea6e8e
DV
10278 if (!(encoder->compute_config(encoder, pipe_config))) {
10279 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10280 goto fail;
10281 }
ee7b9f93 10282 }
47f1c6c9 10283
ff9a6750
DV
10284 /* Set default port clock if not overwritten by the encoder. Needs to be
10285 * done afterwards in case the encoder adjusts the mode. */
10286 if (!pipe_config->port_clock)
2d112de7 10287 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 10288 * pipe_config->pixel_multiplier;
ff9a6750 10289
a43f6e0f 10290 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10291 if (ret < 0) {
7758a113
DV
10292 DRM_DEBUG_KMS("CRTC fixup failed\n");
10293 goto fail;
ee7b9f93 10294 }
e29c22c0
DV
10295
10296 if (ret == RETRY) {
10297 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10298 ret = -EINVAL;
10299 goto fail;
10300 }
10301
10302 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10303 retry = false;
10304 goto encoder_retry;
10305 }
10306
4e53c2e0
DV
10307 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10308 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10309 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10310
b8cecdf5 10311 return pipe_config;
7758a113 10312fail:
b8cecdf5 10313 kfree(pipe_config);
e29c22c0 10314 return ERR_PTR(ret);
ee7b9f93 10315}
47f1c6c9 10316
e2e1ed41
DV
10317/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10318 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10319static void
10320intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10321 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10322{
10323 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10324 struct drm_device *dev = crtc->dev;
10325 struct intel_encoder *encoder;
10326 struct intel_connector *connector;
10327 struct drm_crtc *tmp_crtc;
79e53945 10328
e2e1ed41 10329 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10330
e2e1ed41
DV
10331 /* Check which crtcs have changed outputs connected to them, these need
10332 * to be part of the prepare_pipes mask. We don't (yet) support global
10333 * modeset across multiple crtcs, so modeset_pipes will only have one
10334 * bit set at most. */
10335 list_for_each_entry(connector, &dev->mode_config.connector_list,
10336 base.head) {
10337 if (connector->base.encoder == &connector->new_encoder->base)
10338 continue;
79e53945 10339
e2e1ed41
DV
10340 if (connector->base.encoder) {
10341 tmp_crtc = connector->base.encoder->crtc;
10342
10343 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10344 }
10345
10346 if (connector->new_encoder)
10347 *prepare_pipes |=
10348 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10349 }
10350
b2784e15 10351 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10352 if (encoder->base.crtc == &encoder->new_crtc->base)
10353 continue;
10354
10355 if (encoder->base.crtc) {
10356 tmp_crtc = encoder->base.crtc;
10357
10358 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10359 }
10360
10361 if (encoder->new_crtc)
10362 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10363 }
10364
7668851f 10365 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10366 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10367 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10368 continue;
7e7d76c3 10369
7668851f 10370 if (!intel_crtc->new_enabled)
e2e1ed41 10371 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10372 else
10373 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10374 }
10375
e2e1ed41
DV
10376
10377 /* set_mode is also used to update properties on life display pipes. */
10378 intel_crtc = to_intel_crtc(crtc);
7668851f 10379 if (intel_crtc->new_enabled)
e2e1ed41
DV
10380 *prepare_pipes |= 1 << intel_crtc->pipe;
10381
b6c5164d
DV
10382 /*
10383 * For simplicity do a full modeset on any pipe where the output routing
10384 * changed. We could be more clever, but that would require us to be
10385 * more careful with calling the relevant encoder->mode_set functions.
10386 */
e2e1ed41
DV
10387 if (*prepare_pipes)
10388 *modeset_pipes = *prepare_pipes;
10389
10390 /* ... and mask these out. */
10391 *modeset_pipes &= ~(*disable_pipes);
10392 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10393
10394 /*
10395 * HACK: We don't (yet) fully support global modesets. intel_set_config
10396 * obies this rule, but the modeset restore mode of
10397 * intel_modeset_setup_hw_state does not.
10398 */
10399 *modeset_pipes &= 1 << intel_crtc->pipe;
10400 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10401
10402 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10403 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10404}
79e53945 10405
ea9d758d 10406static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10407{
ea9d758d 10408 struct drm_encoder *encoder;
f6e5b160 10409 struct drm_device *dev = crtc->dev;
f6e5b160 10410
ea9d758d
DV
10411 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10412 if (encoder->crtc == crtc)
10413 return true;
10414
10415 return false;
10416}
10417
10418static void
10419intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10420{
ba41c0de 10421 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10422 struct intel_encoder *intel_encoder;
10423 struct intel_crtc *intel_crtc;
10424 struct drm_connector *connector;
10425
ba41c0de
DV
10426 intel_shared_dpll_commit(dev_priv);
10427
b2784e15 10428 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10429 if (!intel_encoder->base.crtc)
10430 continue;
10431
10432 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10433
10434 if (prepare_pipes & (1 << intel_crtc->pipe))
10435 intel_encoder->connectors_active = false;
10436 }
10437
10438 intel_modeset_commit_output_state(dev);
10439
7668851f 10440 /* Double check state. */
d3fcc808 10441 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10442 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7 10443 WARN_ON(intel_crtc->new_config &&
6e3c9717 10444 intel_crtc->new_config != intel_crtc->config);
7bd0a8e7 10445 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10446 }
10447
10448 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10449 if (!connector->encoder || !connector->encoder->crtc)
10450 continue;
10451
10452 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10453
10454 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10455 struct drm_property *dpms_property =
10456 dev->mode_config.dpms_property;
10457
ea9d758d 10458 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10459 drm_object_property_set_value(&connector->base,
68d34720
DV
10460 dpms_property,
10461 DRM_MODE_DPMS_ON);
ea9d758d
DV
10462
10463 intel_encoder = to_intel_encoder(connector->encoder);
10464 intel_encoder->connectors_active = true;
10465 }
10466 }
10467
10468}
10469
3bd26263 10470static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10471{
3bd26263 10472 int diff;
f1f644dc
JB
10473
10474 if (clock1 == clock2)
10475 return true;
10476
10477 if (!clock1 || !clock2)
10478 return false;
10479
10480 diff = abs(clock1 - clock2);
10481
10482 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10483 return true;
10484
10485 return false;
10486}
10487
25c5b266
DV
10488#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10489 list_for_each_entry((intel_crtc), \
10490 &(dev)->mode_config.crtc_list, \
10491 base.head) \
0973f18f 10492 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10493
0e8ffe1b 10494static bool
2fa2fe9a 10495intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
10496 struct intel_crtc_state *current_config,
10497 struct intel_crtc_state *pipe_config)
0e8ffe1b 10498{
66e985c0
DV
10499#define PIPE_CONF_CHECK_X(name) \
10500 if (current_config->name != pipe_config->name) { \
10501 DRM_ERROR("mismatch in " #name " " \
10502 "(expected 0x%08x, found 0x%08x)\n", \
10503 current_config->name, \
10504 pipe_config->name); \
10505 return false; \
10506 }
10507
08a24034
DV
10508#define PIPE_CONF_CHECK_I(name) \
10509 if (current_config->name != pipe_config->name) { \
10510 DRM_ERROR("mismatch in " #name " " \
10511 "(expected %i, found %i)\n", \
10512 current_config->name, \
10513 pipe_config->name); \
10514 return false; \
88adfff1
DV
10515 }
10516
b95af8be
VK
10517/* This is required for BDW+ where there is only one set of registers for
10518 * switching between high and low RR.
10519 * This macro can be used whenever a comparison has to be made between one
10520 * hw state and multiple sw state variables.
10521 */
10522#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10523 if ((current_config->name != pipe_config->name) && \
10524 (current_config->alt_name != pipe_config->name)) { \
10525 DRM_ERROR("mismatch in " #name " " \
10526 "(expected %i or %i, found %i)\n", \
10527 current_config->name, \
10528 current_config->alt_name, \
10529 pipe_config->name); \
10530 return false; \
10531 }
10532
1bd1bd80
DV
10533#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10534 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10535 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10536 "(expected %i, found %i)\n", \
10537 current_config->name & (mask), \
10538 pipe_config->name & (mask)); \
10539 return false; \
10540 }
10541
5e550656
VS
10542#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10543 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10544 DRM_ERROR("mismatch in " #name " " \
10545 "(expected %i, found %i)\n", \
10546 current_config->name, \
10547 pipe_config->name); \
10548 return false; \
10549 }
10550
bb760063
DV
10551#define PIPE_CONF_QUIRK(quirk) \
10552 ((current_config->quirks | pipe_config->quirks) & (quirk))
10553
eccb140b
DV
10554 PIPE_CONF_CHECK_I(cpu_transcoder);
10555
08a24034
DV
10556 PIPE_CONF_CHECK_I(has_pch_encoder);
10557 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10558 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10559 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10560 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10561 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10562 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10563
eb14cb74 10564 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10565
10566 if (INTEL_INFO(dev)->gen < 8) {
10567 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10568 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10569 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10570 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10571 PIPE_CONF_CHECK_I(dp_m_n.tu);
10572
10573 if (current_config->has_drrs) {
10574 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10575 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10576 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10577 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10578 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10579 }
10580 } else {
10581 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10582 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10583 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10584 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10585 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10586 }
eb14cb74 10587
2d112de7
ACO
10588 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10589 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10590 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10591 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10592 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10593 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 10594
2d112de7
ACO
10595 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10596 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10597 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10598 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10599 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10600 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 10601
c93f54cf 10602 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10603 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10604 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10605 IS_VALLEYVIEW(dev))
10606 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 10607 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 10608
9ed109a7
DV
10609 PIPE_CONF_CHECK_I(has_audio);
10610
2d112de7 10611 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
10612 DRM_MODE_FLAG_INTERLACE);
10613
bb760063 10614 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 10615 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10616 DRM_MODE_FLAG_PHSYNC);
2d112de7 10617 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10618 DRM_MODE_FLAG_NHSYNC);
2d112de7 10619 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10620 DRM_MODE_FLAG_PVSYNC);
2d112de7 10621 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
10622 DRM_MODE_FLAG_NVSYNC);
10623 }
045ac3b5 10624
37327abd
VS
10625 PIPE_CONF_CHECK_I(pipe_src_w);
10626 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10627
9953599b
DV
10628 /*
10629 * FIXME: BIOS likes to set up a cloned config with lvds+external
10630 * screen. Since we don't yet re-compute the pipe config when moving
10631 * just the lvds port away to another pipe the sw tracking won't match.
10632 *
10633 * Proper atomic modesets with recomputed global state will fix this.
10634 * Until then just don't check gmch state for inherited modes.
10635 */
10636 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10637 PIPE_CONF_CHECK_I(gmch_pfit.control);
10638 /* pfit ratios are autocomputed by the hw on gen4+ */
10639 if (INTEL_INFO(dev)->gen < 4)
10640 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10641 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10642 }
10643
fd4daa9c
CW
10644 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10645 if (current_config->pch_pfit.enabled) {
10646 PIPE_CONF_CHECK_I(pch_pfit.pos);
10647 PIPE_CONF_CHECK_I(pch_pfit.size);
10648 }
2fa2fe9a 10649
e59150dc
JB
10650 /* BDW+ don't expose a synchronous way to read the state */
10651 if (IS_HASWELL(dev))
10652 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10653
282740f7
VS
10654 PIPE_CONF_CHECK_I(double_wide);
10655
26804afd
DV
10656 PIPE_CONF_CHECK_X(ddi_pll_sel);
10657
c0d43d62 10658 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10659 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10660 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10661 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10662 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10663 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
10664 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10665 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10666 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 10667
42571aef
VS
10668 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10669 PIPE_CONF_CHECK_I(pipe_bpp);
10670
2d112de7 10671 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 10672 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10673
66e985c0 10674#undef PIPE_CONF_CHECK_X
08a24034 10675#undef PIPE_CONF_CHECK_I
b95af8be 10676#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10677#undef PIPE_CONF_CHECK_FLAGS
5e550656 10678#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10679#undef PIPE_CONF_QUIRK
88adfff1 10680
0e8ffe1b
DV
10681 return true;
10682}
10683
08db6652
DL
10684static void check_wm_state(struct drm_device *dev)
10685{
10686 struct drm_i915_private *dev_priv = dev->dev_private;
10687 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10688 struct intel_crtc *intel_crtc;
10689 int plane;
10690
10691 if (INTEL_INFO(dev)->gen < 9)
10692 return;
10693
10694 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10695 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10696
10697 for_each_intel_crtc(dev, intel_crtc) {
10698 struct skl_ddb_entry *hw_entry, *sw_entry;
10699 const enum pipe pipe = intel_crtc->pipe;
10700
10701 if (!intel_crtc->active)
10702 continue;
10703
10704 /* planes */
10705 for_each_plane(pipe, plane) {
10706 hw_entry = &hw_ddb.plane[pipe][plane];
10707 sw_entry = &sw_ddb->plane[pipe][plane];
10708
10709 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10710 continue;
10711
10712 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10713 "(expected (%u,%u), found (%u,%u))\n",
10714 pipe_name(pipe), plane + 1,
10715 sw_entry->start, sw_entry->end,
10716 hw_entry->start, hw_entry->end);
10717 }
10718
10719 /* cursor */
10720 hw_entry = &hw_ddb.cursor[pipe];
10721 sw_entry = &sw_ddb->cursor[pipe];
10722
10723 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10724 continue;
10725
10726 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10727 "(expected (%u,%u), found (%u,%u))\n",
10728 pipe_name(pipe),
10729 sw_entry->start, sw_entry->end,
10730 hw_entry->start, hw_entry->end);
10731 }
10732}
10733
91d1b4bd
DV
10734static void
10735check_connector_state(struct drm_device *dev)
8af6cf88 10736{
8af6cf88
DV
10737 struct intel_connector *connector;
10738
10739 list_for_each_entry(connector, &dev->mode_config.connector_list,
10740 base.head) {
10741 /* This also checks the encoder/connector hw state with the
10742 * ->get_hw_state callbacks. */
10743 intel_connector_check_state(connector);
10744
e2c719b7 10745 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
10746 "connector's staged encoder doesn't match current encoder\n");
10747 }
91d1b4bd
DV
10748}
10749
10750static void
10751check_encoder_state(struct drm_device *dev)
10752{
10753 struct intel_encoder *encoder;
10754 struct intel_connector *connector;
8af6cf88 10755
b2784e15 10756 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10757 bool enabled = false;
10758 bool active = false;
10759 enum pipe pipe, tracked_pipe;
10760
10761 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10762 encoder->base.base.id,
8e329a03 10763 encoder->base.name);
8af6cf88 10764
e2c719b7 10765 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 10766 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 10767 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
10768 "encoder's active_connectors set, but no crtc\n");
10769
10770 list_for_each_entry(connector, &dev->mode_config.connector_list,
10771 base.head) {
10772 if (connector->base.encoder != &encoder->base)
10773 continue;
10774 enabled = true;
10775 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10776 active = true;
10777 }
0e32b39c
DA
10778 /*
10779 * for MST connectors if we unplug the connector is gone
10780 * away but the encoder is still connected to a crtc
10781 * until a modeset happens in response to the hotplug.
10782 */
10783 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10784 continue;
10785
e2c719b7 10786 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
10787 "encoder's enabled state mismatch "
10788 "(expected %i, found %i)\n",
10789 !!encoder->base.crtc, enabled);
e2c719b7 10790 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
10791 "active encoder with no crtc\n");
10792
e2c719b7 10793 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
10794 "encoder's computed active state doesn't match tracked active state "
10795 "(expected %i, found %i)\n", active, encoder->connectors_active);
10796
10797 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 10798 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
10799 "encoder's hw state doesn't match sw tracking "
10800 "(expected %i, found %i)\n",
10801 encoder->connectors_active, active);
10802
10803 if (!encoder->base.crtc)
10804 continue;
10805
10806 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 10807 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
10808 "active encoder's pipe doesn't match"
10809 "(expected %i, found %i)\n",
10810 tracked_pipe, pipe);
10811
10812 }
91d1b4bd
DV
10813}
10814
10815static void
10816check_crtc_state(struct drm_device *dev)
10817{
fbee40df 10818 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10819 struct intel_crtc *crtc;
10820 struct intel_encoder *encoder;
5cec258b 10821 struct intel_crtc_state pipe_config;
8af6cf88 10822
d3fcc808 10823 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10824 bool enabled = false;
10825 bool active = false;
10826
045ac3b5
JB
10827 memset(&pipe_config, 0, sizeof(pipe_config));
10828
8af6cf88
DV
10829 DRM_DEBUG_KMS("[CRTC:%d]\n",
10830 crtc->base.base.id);
10831
e2c719b7 10832 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
8af6cf88
DV
10833 "active crtc, but not enabled in sw tracking\n");
10834
b2784e15 10835 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10836 if (encoder->base.crtc != &crtc->base)
10837 continue;
10838 enabled = true;
10839 if (encoder->connectors_active)
10840 active = true;
10841 }
6c49f241 10842
e2c719b7 10843 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
10844 "crtc's computed active state doesn't match tracked active state "
10845 "(expected %i, found %i)\n", active, crtc->active);
e2c719b7 10846 I915_STATE_WARN(enabled != crtc->base.enabled,
8af6cf88
DV
10847 "crtc's computed enabled state doesn't match tracked enabled state "
10848 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10849
0e8ffe1b
DV
10850 active = dev_priv->display.get_pipe_config(crtc,
10851 &pipe_config);
d62cf62a 10852
b6b5d049
VS
10853 /* hw state is inconsistent with the pipe quirk */
10854 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10855 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10856 active = crtc->active;
10857
b2784e15 10858 for_each_intel_encoder(dev, encoder) {
3eaba51c 10859 enum pipe pipe;
6c49f241
DV
10860 if (encoder->base.crtc != &crtc->base)
10861 continue;
1d37b689 10862 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10863 encoder->get_config(encoder, &pipe_config);
10864 }
10865
e2c719b7 10866 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
10867 "crtc active state doesn't match with hw state "
10868 "(expected %i, found %i)\n", crtc->active, active);
10869
c0b03411 10870 if (active &&
6e3c9717 10871 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 10872 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
10873 intel_dump_pipe_config(crtc, &pipe_config,
10874 "[hw state]");
6e3c9717 10875 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
10876 "[sw state]");
10877 }
8af6cf88
DV
10878 }
10879}
10880
91d1b4bd
DV
10881static void
10882check_shared_dpll_state(struct drm_device *dev)
10883{
fbee40df 10884 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10885 struct intel_crtc *crtc;
10886 struct intel_dpll_hw_state dpll_hw_state;
10887 int i;
5358901f
DV
10888
10889 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10890 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10891 int enabled_crtcs = 0, active_crtcs = 0;
10892 bool active;
10893
10894 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10895
10896 DRM_DEBUG_KMS("%s\n", pll->name);
10897
10898 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10899
e2c719b7 10900 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10901 "more active pll users than references: %i vs %i\n",
3e369b76 10902 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 10903 I915_STATE_WARN(pll->active && !pll->on,
5358901f 10904 "pll in active use but not on in sw tracking\n");
e2c719b7 10905 I915_STATE_WARN(pll->on && !pll->active,
35c95375 10906 "pll in on but not on in use in sw tracking\n");
e2c719b7 10907 I915_STATE_WARN(pll->on != active,
5358901f
DV
10908 "pll on state mismatch (expected %i, found %i)\n",
10909 pll->on, active);
10910
d3fcc808 10911 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10912 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10913 enabled_crtcs++;
10914 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10915 active_crtcs++;
10916 }
e2c719b7 10917 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
10918 "pll active crtcs mismatch (expected %i, found %i)\n",
10919 pll->active, active_crtcs);
e2c719b7 10920 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10921 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10922 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10923
e2c719b7 10924 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10925 sizeof(dpll_hw_state)),
10926 "pll hw state mismatch\n");
5358901f 10927 }
8af6cf88
DV
10928}
10929
91d1b4bd
DV
10930void
10931intel_modeset_check_state(struct drm_device *dev)
10932{
08db6652 10933 check_wm_state(dev);
91d1b4bd
DV
10934 check_connector_state(dev);
10935 check_encoder_state(dev);
10936 check_crtc_state(dev);
10937 check_shared_dpll_state(dev);
10938}
10939
5cec258b 10940void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
10941 int dotclock)
10942{
10943 /*
10944 * FDI already provided one idea for the dotclock.
10945 * Yell if the encoder disagrees.
10946 */
2d112de7 10947 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 10948 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 10949 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10950}
10951
80715b2f
VS
10952static void update_scanline_offset(struct intel_crtc *crtc)
10953{
10954 struct drm_device *dev = crtc->base.dev;
10955
10956 /*
10957 * The scanline counter increments at the leading edge of hsync.
10958 *
10959 * On most platforms it starts counting from vtotal-1 on the
10960 * first active line. That means the scanline counter value is
10961 * always one less than what we would expect. Ie. just after
10962 * start of vblank, which also occurs at start of hsync (on the
10963 * last active line), the scanline counter will read vblank_start-1.
10964 *
10965 * On gen2 the scanline counter starts counting from 1 instead
10966 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10967 * to keep the value positive), instead of adding one.
10968 *
10969 * On HSW+ the behaviour of the scanline counter depends on the output
10970 * type. For DP ports it behaves like most other platforms, but on HDMI
10971 * there's an extra 1 line difference. So we need to add two instead of
10972 * one to the value.
10973 */
10974 if (IS_GEN2(dev)) {
6e3c9717 10975 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
10976 int vtotal;
10977
10978 vtotal = mode->crtc_vtotal;
10979 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10980 vtotal /= 2;
10981
10982 crtc->scanline_offset = vtotal - 1;
10983 } else if (HAS_DDI(dev) &&
409ee761 10984 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10985 crtc->scanline_offset = 2;
10986 } else
10987 crtc->scanline_offset = 1;
10988}
10989
5cec258b 10990static struct intel_crtc_state *
7f27126e
JB
10991intel_modeset_compute_config(struct drm_crtc *crtc,
10992 struct drm_display_mode *mode,
10993 struct drm_framebuffer *fb,
10994 unsigned *modeset_pipes,
10995 unsigned *prepare_pipes,
10996 unsigned *disable_pipes)
10997{
5cec258b 10998 struct intel_crtc_state *pipe_config = NULL;
7f27126e
JB
10999
11000 intel_modeset_affected_pipes(crtc, modeset_pipes,
11001 prepare_pipes, disable_pipes);
11002
11003 if ((*modeset_pipes) == 0)
11004 goto out;
11005
11006 /*
11007 * Note this needs changes when we start tracking multiple modes
11008 * and crtcs. At that point we'll need to compute the whole config
11009 * (i.e. one pipe_config for each crtc) rather than just the one
11010 * for this crtc.
11011 */
11012 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11013 if (IS_ERR(pipe_config)) {
11014 goto out;
11015 }
11016 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11017 "[modeset]");
7f27126e
JB
11018
11019out:
11020 return pipe_config;
11021}
11022
f30da187
DV
11023static int __intel_set_mode(struct drm_crtc *crtc,
11024 struct drm_display_mode *mode,
7f27126e 11025 int x, int y, struct drm_framebuffer *fb,
5cec258b 11026 struct intel_crtc_state *pipe_config,
7f27126e
JB
11027 unsigned modeset_pipes,
11028 unsigned prepare_pipes,
11029 unsigned disable_pipes)
a6778b3c
DV
11030{
11031 struct drm_device *dev = crtc->dev;
fbee40df 11032 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 11033 struct drm_display_mode *saved_mode;
25c5b266 11034 struct intel_crtc *intel_crtc;
c0c36b94 11035 int ret = 0;
a6778b3c 11036
4b4b9238 11037 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
11038 if (!saved_mode)
11039 return -ENOMEM;
a6778b3c 11040
3ac18232 11041 *saved_mode = crtc->mode;
a6778b3c 11042
b9950a13
VS
11043 if (modeset_pipes)
11044 to_intel_crtc(crtc)->new_config = pipe_config;
11045
30a970c6
JB
11046 /*
11047 * See if the config requires any additional preparation, e.g.
11048 * to adjust global state with pipes off. We need to do this
11049 * here so we can get the modeset_pipe updated config for the new
11050 * mode set on this crtc. For other crtcs we need to use the
11051 * adjusted_mode bits in the crtc directly.
11052 */
c164f833 11053 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 11054 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 11055
c164f833
VS
11056 /* may have added more to prepare_pipes than we should */
11057 prepare_pipes &= ~disable_pipes;
11058 }
11059
8bd31e67
ACO
11060 if (dev_priv->display.crtc_compute_clock) {
11061 unsigned clear_pipes = modeset_pipes | disable_pipes;
11062
11063 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11064 if (ret)
11065 goto done;
11066
11067 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
190f68c5
ACO
11068 struct intel_crtc_state *state = intel_crtc->new_config;
11069 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11070 state);
8bd31e67
ACO
11071 if (ret) {
11072 intel_shared_dpll_abort_config(dev_priv);
11073 goto done;
11074 }
11075 }
11076 }
11077
460da916
DV
11078 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11079 intel_crtc_disable(&intel_crtc->base);
11080
ea9d758d
DV
11081 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11082 if (intel_crtc->base.enabled)
11083 dev_priv->display.crtc_disable(&intel_crtc->base);
11084 }
a6778b3c 11085
6c4c86f5
DV
11086 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11087 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
11088 *
11089 * Note we'll need to fix this up when we start tracking multiple
11090 * pipes; here we assume a single modeset_pipe and only track the
11091 * single crtc and mode.
f6e5b160 11092 */
b8cecdf5 11093 if (modeset_pipes) {
25c5b266 11094 crtc->mode = *mode;
b8cecdf5
DV
11095 /* mode_set/enable/disable functions rely on a correct pipe
11096 * config. */
f5de6e07 11097 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
c326c0a9
VS
11098
11099 /*
11100 * Calculate and store various constants which
11101 * are later needed by vblank and swap-completion
11102 * timestamping. They are derived from true hwmode.
11103 */
11104 drm_calc_timestamping_constants(crtc,
2d112de7 11105 &pipe_config->base.adjusted_mode);
b8cecdf5 11106 }
7758a113 11107
ea9d758d
DV
11108 /* Only after disabling all output pipelines that will be changed can we
11109 * update the the output configuration. */
11110 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 11111
50f6e502 11112 modeset_update_crtc_power_domains(dev);
47fab737 11113
a6778b3c
DV
11114 /* Set up the DPLL and any encoders state that needs to adjust or depend
11115 * on the DPLL.
f6e5b160 11116 */
25c5b266 11117 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
455a6808
GP
11118 struct drm_plane *primary = intel_crtc->base.primary;
11119 int vdisplay, hdisplay;
4c10794f 11120
455a6808
GP
11121 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11122 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11123 fb, 0, 0,
11124 hdisplay, vdisplay,
11125 x << 16, y << 16,
11126 hdisplay << 16, vdisplay << 16);
a6778b3c
DV
11127 }
11128
11129 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
11130 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11131 update_scanline_offset(intel_crtc);
11132
25c5b266 11133 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 11134 }
a6778b3c 11135
a6778b3c
DV
11136 /* FIXME: add subpixel order */
11137done:
4b4b9238 11138 if (ret && crtc->enabled)
3ac18232 11139 crtc->mode = *saved_mode;
a6778b3c 11140
3ac18232 11141 kfree(saved_mode);
a6778b3c 11142 return ret;
f6e5b160
CW
11143}
11144
7f27126e
JB
11145static int intel_set_mode_pipes(struct drm_crtc *crtc,
11146 struct drm_display_mode *mode,
11147 int x, int y, struct drm_framebuffer *fb,
5cec258b 11148 struct intel_crtc_state *pipe_config,
7f27126e
JB
11149 unsigned modeset_pipes,
11150 unsigned prepare_pipes,
11151 unsigned disable_pipes)
f30da187
DV
11152{
11153 int ret;
11154
7f27126e
JB
11155 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11156 prepare_pipes, disable_pipes);
f30da187
DV
11157
11158 if (ret == 0)
11159 intel_modeset_check_state(crtc->dev);
11160
11161 return ret;
11162}
11163
7f27126e
JB
11164static int intel_set_mode(struct drm_crtc *crtc,
11165 struct drm_display_mode *mode,
11166 int x, int y, struct drm_framebuffer *fb)
11167{
5cec258b 11168 struct intel_crtc_state *pipe_config;
7f27126e
JB
11169 unsigned modeset_pipes, prepare_pipes, disable_pipes;
11170
11171 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11172 &modeset_pipes,
11173 &prepare_pipes,
11174 &disable_pipes);
11175
11176 if (IS_ERR(pipe_config))
11177 return PTR_ERR(pipe_config);
11178
11179 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11180 modeset_pipes, prepare_pipes,
11181 disable_pipes);
11182}
11183
c0c36b94
CW
11184void intel_crtc_restore_mode(struct drm_crtc *crtc)
11185{
f4510a27 11186 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
11187}
11188
25c5b266
DV
11189#undef for_each_intel_crtc_masked
11190
d9e55608
DV
11191static void intel_set_config_free(struct intel_set_config *config)
11192{
11193 if (!config)
11194 return;
11195
1aa4b628
DV
11196 kfree(config->save_connector_encoders);
11197 kfree(config->save_encoder_crtcs);
7668851f 11198 kfree(config->save_crtc_enabled);
d9e55608
DV
11199 kfree(config);
11200}
11201
85f9eb71
DV
11202static int intel_set_config_save_state(struct drm_device *dev,
11203 struct intel_set_config *config)
11204{
7668851f 11205 struct drm_crtc *crtc;
85f9eb71
DV
11206 struct drm_encoder *encoder;
11207 struct drm_connector *connector;
11208 int count;
11209
7668851f
VS
11210 config->save_crtc_enabled =
11211 kcalloc(dev->mode_config.num_crtc,
11212 sizeof(bool), GFP_KERNEL);
11213 if (!config->save_crtc_enabled)
11214 return -ENOMEM;
11215
1aa4b628
DV
11216 config->save_encoder_crtcs =
11217 kcalloc(dev->mode_config.num_encoder,
11218 sizeof(struct drm_crtc *), GFP_KERNEL);
11219 if (!config->save_encoder_crtcs)
85f9eb71
DV
11220 return -ENOMEM;
11221
1aa4b628
DV
11222 config->save_connector_encoders =
11223 kcalloc(dev->mode_config.num_connector,
11224 sizeof(struct drm_encoder *), GFP_KERNEL);
11225 if (!config->save_connector_encoders)
85f9eb71
DV
11226 return -ENOMEM;
11227
11228 /* Copy data. Note that driver private data is not affected.
11229 * Should anything bad happen only the expected state is
11230 * restored, not the drivers personal bookkeeping.
11231 */
7668851f 11232 count = 0;
70e1e0ec 11233 for_each_crtc(dev, crtc) {
7668851f
VS
11234 config->save_crtc_enabled[count++] = crtc->enabled;
11235 }
11236
85f9eb71
DV
11237 count = 0;
11238 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11239 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11240 }
11241
11242 count = 0;
11243 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11244 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11245 }
11246
11247 return 0;
11248}
11249
11250static void intel_set_config_restore_state(struct drm_device *dev,
11251 struct intel_set_config *config)
11252{
7668851f 11253 struct intel_crtc *crtc;
9a935856
DV
11254 struct intel_encoder *encoder;
11255 struct intel_connector *connector;
85f9eb71
DV
11256 int count;
11257
7668851f 11258 count = 0;
d3fcc808 11259 for_each_intel_crtc(dev, crtc) {
7668851f 11260 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11261
11262 if (crtc->new_enabled)
6e3c9717 11263 crtc->new_config = crtc->config;
7bd0a8e7
VS
11264 else
11265 crtc->new_config = NULL;
7668851f
VS
11266 }
11267
85f9eb71 11268 count = 0;
b2784e15 11269 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11270 encoder->new_crtc =
11271 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11272 }
11273
11274 count = 0;
9a935856
DV
11275 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11276 connector->new_encoder =
11277 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11278 }
11279}
11280
e3de42b6 11281static bool
2e57f47d 11282is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11283{
11284 int i;
11285
2e57f47d
CW
11286 if (set->num_connectors == 0)
11287 return false;
11288
11289 if (WARN_ON(set->connectors == NULL))
11290 return false;
11291
11292 for (i = 0; i < set->num_connectors; i++)
11293 if (set->connectors[i]->encoder &&
11294 set->connectors[i]->encoder->crtc == set->crtc &&
11295 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11296 return true;
11297
11298 return false;
11299}
11300
5e2b584e
DV
11301static void
11302intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11303 struct intel_set_config *config)
11304{
11305
11306 /* We should be able to check here if the fb has the same properties
11307 * and then just flip_or_move it */
2e57f47d
CW
11308 if (is_crtc_connector_off(set)) {
11309 config->mode_changed = true;
f4510a27 11310 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11311 /*
11312 * If we have no fb, we can only flip as long as the crtc is
11313 * active, otherwise we need a full mode set. The crtc may
11314 * be active if we've only disabled the primary plane, or
11315 * in fastboot situations.
11316 */
f4510a27 11317 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11318 struct intel_crtc *intel_crtc =
11319 to_intel_crtc(set->crtc);
11320
3b150f08 11321 if (intel_crtc->active) {
319d9827
JB
11322 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11323 config->fb_changed = true;
11324 } else {
11325 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11326 config->mode_changed = true;
11327 }
5e2b584e
DV
11328 } else if (set->fb == NULL) {
11329 config->mode_changed = true;
72f4901e 11330 } else if (set->fb->pixel_format !=
f4510a27 11331 set->crtc->primary->fb->pixel_format) {
5e2b584e 11332 config->mode_changed = true;
e3de42b6 11333 } else {
5e2b584e 11334 config->fb_changed = true;
e3de42b6 11335 }
5e2b584e
DV
11336 }
11337
835c5873 11338 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11339 config->fb_changed = true;
11340
11341 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11342 DRM_DEBUG_KMS("modes are different, full mode set\n");
11343 drm_mode_debug_printmodeline(&set->crtc->mode);
11344 drm_mode_debug_printmodeline(set->mode);
11345 config->mode_changed = true;
11346 }
a1d95703
CW
11347
11348 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11349 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11350}
11351
2e431051 11352static int
9a935856
DV
11353intel_modeset_stage_output_state(struct drm_device *dev,
11354 struct drm_mode_set *set,
11355 struct intel_set_config *config)
50f56119 11356{
9a935856
DV
11357 struct intel_connector *connector;
11358 struct intel_encoder *encoder;
7668851f 11359 struct intel_crtc *crtc;
f3f08572 11360 int ro;
50f56119 11361
9abdda74 11362 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11363 * of connectors. For paranoia, double-check this. */
11364 WARN_ON(!set->fb && (set->num_connectors != 0));
11365 WARN_ON(set->fb && (set->num_connectors == 0));
11366
9a935856
DV
11367 list_for_each_entry(connector, &dev->mode_config.connector_list,
11368 base.head) {
11369 /* Otherwise traverse passed in connector list and get encoders
11370 * for them. */
50f56119 11371 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11372 if (set->connectors[ro] == &connector->base) {
0e32b39c 11373 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11374 break;
11375 }
11376 }
11377
9a935856
DV
11378 /* If we disable the crtc, disable all its connectors. Also, if
11379 * the connector is on the changing crtc but not on the new
11380 * connector list, disable it. */
11381 if ((!set->fb || ro == set->num_connectors) &&
11382 connector->base.encoder &&
11383 connector->base.encoder->crtc == set->crtc) {
11384 connector->new_encoder = NULL;
11385
11386 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11387 connector->base.base.id,
c23cc417 11388 connector->base.name);
9a935856
DV
11389 }
11390
11391
11392 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11393 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11394 config->mode_changed = true;
50f56119
DV
11395 }
11396 }
9a935856 11397 /* connector->new_encoder is now updated for all connectors. */
50f56119 11398
9a935856 11399 /* Update crtc of enabled connectors. */
9a935856
DV
11400 list_for_each_entry(connector, &dev->mode_config.connector_list,
11401 base.head) {
7668851f
VS
11402 struct drm_crtc *new_crtc;
11403
9a935856 11404 if (!connector->new_encoder)
50f56119
DV
11405 continue;
11406
9a935856 11407 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11408
11409 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11410 if (set->connectors[ro] == &connector->base)
50f56119
DV
11411 new_crtc = set->crtc;
11412 }
11413
11414 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11415 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11416 new_crtc)) {
5e2b584e 11417 return -EINVAL;
50f56119 11418 }
0e32b39c 11419 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11420
11421 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11422 connector->base.base.id,
c23cc417 11423 connector->base.name,
9a935856
DV
11424 new_crtc->base.id);
11425 }
11426
11427 /* Check for any encoders that needs to be disabled. */
b2784e15 11428 for_each_intel_encoder(dev, encoder) {
5a65f358 11429 int num_connectors = 0;
9a935856
DV
11430 list_for_each_entry(connector,
11431 &dev->mode_config.connector_list,
11432 base.head) {
11433 if (connector->new_encoder == encoder) {
11434 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11435 num_connectors++;
9a935856
DV
11436 }
11437 }
5a65f358
PZ
11438
11439 if (num_connectors == 0)
11440 encoder->new_crtc = NULL;
11441 else if (num_connectors > 1)
11442 return -EINVAL;
11443
9a935856
DV
11444 /* Only now check for crtc changes so we don't miss encoders
11445 * that will be disabled. */
11446 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11447 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11448 config->mode_changed = true;
50f56119
DV
11449 }
11450 }
9a935856 11451 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11452 list_for_each_entry(connector, &dev->mode_config.connector_list,
11453 base.head) {
11454 if (connector->new_encoder)
11455 if (connector->new_encoder != connector->encoder)
11456 connector->encoder = connector->new_encoder;
11457 }
d3fcc808 11458 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11459 crtc->new_enabled = false;
11460
b2784e15 11461 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11462 if (encoder->new_crtc == crtc) {
11463 crtc->new_enabled = true;
11464 break;
11465 }
11466 }
11467
11468 if (crtc->new_enabled != crtc->base.enabled) {
11469 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11470 crtc->new_enabled ? "en" : "dis");
11471 config->mode_changed = true;
11472 }
7bd0a8e7
VS
11473
11474 if (crtc->new_enabled)
6e3c9717 11475 crtc->new_config = crtc->config;
7bd0a8e7
VS
11476 else
11477 crtc->new_config = NULL;
7668851f
VS
11478 }
11479
2e431051
DV
11480 return 0;
11481}
11482
7d00a1f5
VS
11483static void disable_crtc_nofb(struct intel_crtc *crtc)
11484{
11485 struct drm_device *dev = crtc->base.dev;
11486 struct intel_encoder *encoder;
11487 struct intel_connector *connector;
11488
11489 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11490 pipe_name(crtc->pipe));
11491
11492 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11493 if (connector->new_encoder &&
11494 connector->new_encoder->new_crtc == crtc)
11495 connector->new_encoder = NULL;
11496 }
11497
b2784e15 11498 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11499 if (encoder->new_crtc == crtc)
11500 encoder->new_crtc = NULL;
11501 }
11502
11503 crtc->new_enabled = false;
7bd0a8e7 11504 crtc->new_config = NULL;
7d00a1f5
VS
11505}
11506
2e431051
DV
11507static int intel_crtc_set_config(struct drm_mode_set *set)
11508{
11509 struct drm_device *dev;
2e431051
DV
11510 struct drm_mode_set save_set;
11511 struct intel_set_config *config;
5cec258b 11512 struct intel_crtc_state *pipe_config;
50f52756 11513 unsigned modeset_pipes, prepare_pipes, disable_pipes;
2e431051 11514 int ret;
2e431051 11515
8d3e375e
DV
11516 BUG_ON(!set);
11517 BUG_ON(!set->crtc);
11518 BUG_ON(!set->crtc->helper_private);
2e431051 11519
7e53f3a4
DV
11520 /* Enforce sane interface api - has been abused by the fb helper. */
11521 BUG_ON(!set->mode && set->fb);
11522 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11523
2e431051
DV
11524 if (set->fb) {
11525 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11526 set->crtc->base.id, set->fb->base.id,
11527 (int)set->num_connectors, set->x, set->y);
11528 } else {
11529 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11530 }
11531
11532 dev = set->crtc->dev;
11533
11534 ret = -ENOMEM;
11535 config = kzalloc(sizeof(*config), GFP_KERNEL);
11536 if (!config)
11537 goto out_config;
11538
11539 ret = intel_set_config_save_state(dev, config);
11540 if (ret)
11541 goto out_config;
11542
11543 save_set.crtc = set->crtc;
11544 save_set.mode = &set->crtc->mode;
11545 save_set.x = set->crtc->x;
11546 save_set.y = set->crtc->y;
f4510a27 11547 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11548
11549 /* Compute whether we need a full modeset, only an fb base update or no
11550 * change at all. In the future we might also check whether only the
11551 * mode changed, e.g. for LVDS where we only change the panel fitter in
11552 * such cases. */
11553 intel_set_config_compute_mode_changes(set, config);
11554
9a935856 11555 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11556 if (ret)
11557 goto fail;
11558
50f52756
JB
11559 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11560 set->fb,
11561 &modeset_pipes,
11562 &prepare_pipes,
11563 &disable_pipes);
20664591 11564 if (IS_ERR(pipe_config)) {
6ac0483b 11565 ret = PTR_ERR(pipe_config);
50f52756 11566 goto fail;
20664591 11567 } else if (pipe_config) {
b9950a13 11568 if (pipe_config->has_audio !=
6e3c9717 11569 to_intel_crtc(set->crtc)->config->has_audio)
20664591
JB
11570 config->mode_changed = true;
11571
af15d2ce
JB
11572 /*
11573 * Note we have an issue here with infoframes: current code
11574 * only updates them on the full mode set path per hw
11575 * requirements. So here we should be checking for any
11576 * required changes and forcing a mode set.
11577 */
20664591 11578 }
50f52756
JB
11579
11580 /* set_mode will free it in the mode_changed case */
11581 if (!config->mode_changed)
11582 kfree(pipe_config);
11583
1f9954d0
JB
11584 intel_update_pipe_size(to_intel_crtc(set->crtc));
11585
5e2b584e 11586 if (config->mode_changed) {
50f52756
JB
11587 ret = intel_set_mode_pipes(set->crtc, set->mode,
11588 set->x, set->y, set->fb, pipe_config,
11589 modeset_pipes, prepare_pipes,
11590 disable_pipes);
5e2b584e 11591 } else if (config->fb_changed) {
3b150f08 11592 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
455a6808
GP
11593 struct drm_plane *primary = set->crtc->primary;
11594 int vdisplay, hdisplay;
3b150f08 11595
455a6808
GP
11596 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11597 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11598 0, 0, hdisplay, vdisplay,
11599 set->x << 16, set->y << 16,
11600 hdisplay << 16, vdisplay << 16);
3b150f08
MR
11601
11602 /*
11603 * We need to make sure the primary plane is re-enabled if it
11604 * has previously been turned off.
11605 */
11606 if (!intel_crtc->primary_enabled && ret == 0) {
11607 WARN_ON(!intel_crtc->active);
fdd508a6 11608 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11609 }
11610
7ca51a3a
JB
11611 /*
11612 * In the fastboot case this may be our only check of the
11613 * state after boot. It would be better to only do it on
11614 * the first update, but we don't have a nice way of doing that
11615 * (and really, set_config isn't used much for high freq page
11616 * flipping, so increasing its cost here shouldn't be a big
11617 * deal).
11618 */
d330a953 11619 if (i915.fastboot && ret == 0)
7ca51a3a 11620 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11621 }
11622
2d05eae1 11623 if (ret) {
bf67dfeb
DV
11624 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11625 set->crtc->base.id, ret);
50f56119 11626fail:
2d05eae1 11627 intel_set_config_restore_state(dev, config);
50f56119 11628
7d00a1f5
VS
11629 /*
11630 * HACK: if the pipe was on, but we didn't have a framebuffer,
11631 * force the pipe off to avoid oopsing in the modeset code
11632 * due to fb==NULL. This should only happen during boot since
11633 * we don't yet reconstruct the FB from the hardware state.
11634 */
11635 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11636 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11637
2d05eae1
CW
11638 /* Try to restore the config */
11639 if (config->mode_changed &&
11640 intel_set_mode(save_set.crtc, save_set.mode,
11641 save_set.x, save_set.y, save_set.fb))
11642 DRM_ERROR("failed to restore config after modeset failure\n");
11643 }
50f56119 11644
d9e55608
DV
11645out_config:
11646 intel_set_config_free(config);
50f56119
DV
11647 return ret;
11648}
f6e5b160
CW
11649
11650static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11651 .gamma_set = intel_crtc_gamma_set,
50f56119 11652 .set_config = intel_crtc_set_config,
f6e5b160
CW
11653 .destroy = intel_crtc_destroy,
11654 .page_flip = intel_crtc_page_flip,
1356837e
MR
11655 .atomic_duplicate_state = intel_crtc_duplicate_state,
11656 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
11657};
11658
5358901f
DV
11659static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11660 struct intel_shared_dpll *pll,
11661 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11662{
5358901f 11663 uint32_t val;
ee7b9f93 11664
f458ebbc 11665 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11666 return false;
11667
5358901f 11668 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11669 hw_state->dpll = val;
11670 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11671 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11672
11673 return val & DPLL_VCO_ENABLE;
11674}
11675
15bdd4cf
DV
11676static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11677 struct intel_shared_dpll *pll)
11678{
3e369b76
ACO
11679 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11680 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11681}
11682
e7b903d2
DV
11683static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11684 struct intel_shared_dpll *pll)
11685{
e7b903d2 11686 /* PCH refclock must be enabled first */
89eff4be 11687 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11688
3e369b76 11689 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11690
11691 /* Wait for the clocks to stabilize. */
11692 POSTING_READ(PCH_DPLL(pll->id));
11693 udelay(150);
11694
11695 /* The pixel multiplier can only be updated once the
11696 * DPLL is enabled and the clocks are stable.
11697 *
11698 * So write it again.
11699 */
3e369b76 11700 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11701 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11702 udelay(200);
11703}
11704
11705static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11706 struct intel_shared_dpll *pll)
11707{
11708 struct drm_device *dev = dev_priv->dev;
11709 struct intel_crtc *crtc;
e7b903d2
DV
11710
11711 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11712 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11713 if (intel_crtc_to_shared_dpll(crtc) == pll)
11714 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11715 }
11716
15bdd4cf
DV
11717 I915_WRITE(PCH_DPLL(pll->id), 0);
11718 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11719 udelay(200);
11720}
11721
46edb027
DV
11722static char *ibx_pch_dpll_names[] = {
11723 "PCH DPLL A",
11724 "PCH DPLL B",
11725};
11726
7c74ade1 11727static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11728{
e7b903d2 11729 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11730 int i;
11731
7c74ade1 11732 dev_priv->num_shared_dpll = 2;
ee7b9f93 11733
e72f9fbf 11734 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11735 dev_priv->shared_dplls[i].id = i;
11736 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11737 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11738 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11739 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11740 dev_priv->shared_dplls[i].get_hw_state =
11741 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11742 }
11743}
11744
7c74ade1
DV
11745static void intel_shared_dpll_init(struct drm_device *dev)
11746{
e7b903d2 11747 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11748
9cd86933
DV
11749 if (HAS_DDI(dev))
11750 intel_ddi_pll_init(dev);
11751 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11752 ibx_pch_dpll_init(dev);
11753 else
11754 dev_priv->num_shared_dpll = 0;
11755
11756 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11757}
11758
6beb8c23
MR
11759/**
11760 * intel_prepare_plane_fb - Prepare fb for usage on plane
11761 * @plane: drm plane to prepare for
11762 * @fb: framebuffer to prepare for presentation
11763 *
11764 * Prepares a framebuffer for usage on a display plane. Generally this
11765 * involves pinning the underlying object and updating the frontbuffer tracking
11766 * bits. Some older platforms need special physical address handling for
11767 * cursor planes.
11768 *
11769 * Returns 0 on success, negative error code on failure.
11770 */
11771int
11772intel_prepare_plane_fb(struct drm_plane *plane,
11773 struct drm_framebuffer *fb)
465c120c
MR
11774{
11775 struct drm_device *dev = plane->dev;
6beb8c23
MR
11776 struct intel_plane *intel_plane = to_intel_plane(plane);
11777 enum pipe pipe = intel_plane->pipe;
11778 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11779 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11780 unsigned frontbuffer_bits = 0;
11781 int ret = 0;
465c120c 11782
ea2c67bb 11783 if (!obj)
465c120c
MR
11784 return 0;
11785
6beb8c23
MR
11786 switch (plane->type) {
11787 case DRM_PLANE_TYPE_PRIMARY:
11788 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11789 break;
11790 case DRM_PLANE_TYPE_CURSOR:
11791 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11792 break;
11793 case DRM_PLANE_TYPE_OVERLAY:
11794 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11795 break;
11796 }
465c120c 11797
6beb8c23 11798 mutex_lock(&dev->struct_mutex);
465c120c 11799
6beb8c23
MR
11800 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11801 INTEL_INFO(dev)->cursor_needs_physical) {
11802 int align = IS_I830(dev) ? 16 * 1024 : 256;
11803 ret = i915_gem_object_attach_phys(obj, align);
11804 if (ret)
11805 DRM_DEBUG_KMS("failed to attach phys object\n");
11806 } else {
11807 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11808 }
465c120c 11809
6beb8c23
MR
11810 if (ret == 0)
11811 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 11812
4c34574f 11813 mutex_unlock(&dev->struct_mutex);
465c120c 11814
6beb8c23
MR
11815 return ret;
11816}
11817
38f3ce3a
MR
11818/**
11819 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11820 * @plane: drm plane to clean up for
11821 * @fb: old framebuffer that was on plane
11822 *
11823 * Cleans up a framebuffer that has just been removed from a plane.
11824 */
11825void
11826intel_cleanup_plane_fb(struct drm_plane *plane,
11827 struct drm_framebuffer *fb)
11828{
11829 struct drm_device *dev = plane->dev;
11830 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11831
11832 if (WARN_ON(!obj))
11833 return;
11834
11835 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11836 !INTEL_INFO(dev)->cursor_needs_physical) {
11837 mutex_lock(&dev->struct_mutex);
11838 intel_unpin_fb_obj(obj);
11839 mutex_unlock(&dev->struct_mutex);
11840 }
465c120c
MR
11841}
11842
11843static int
3c692a41
GP
11844intel_check_primary_plane(struct drm_plane *plane,
11845 struct intel_plane_state *state)
11846{
32b7eeec
MR
11847 struct drm_device *dev = plane->dev;
11848 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 11849 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 11850 struct intel_crtc *intel_crtc;
2b875c22 11851 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
11852 struct drm_rect *dest = &state->dst;
11853 struct drm_rect *src = &state->src;
11854 const struct drm_rect *clip = &state->clip;
465c120c
MR
11855 int ret;
11856
ea2c67bb
MR
11857 crtc = crtc ? crtc : plane->crtc;
11858 intel_crtc = to_intel_crtc(crtc);
11859
c59cb179
MR
11860 ret = drm_plane_helper_check_update(plane, crtc, fb,
11861 src, dest, clip,
11862 DRM_PLANE_HELPER_NO_SCALING,
11863 DRM_PLANE_HELPER_NO_SCALING,
11864 false, true, &state->visible);
11865 if (ret)
11866 return ret;
465c120c 11867
32b7eeec
MR
11868 if (intel_crtc->active) {
11869 intel_crtc->atomic.wait_for_flips = true;
11870
11871 /*
11872 * FBC does not work on some platforms for rotated
11873 * planes, so disable it when rotation is not 0 and
11874 * update it when rotation is set back to 0.
11875 *
11876 * FIXME: This is redundant with the fbc update done in
11877 * the primary plane enable function except that that
11878 * one is done too late. We eventually need to unify
11879 * this.
11880 */
11881 if (intel_crtc->primary_enabled &&
11882 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11883 dev_priv->fbc.plane == intel_crtc->plane &&
8e7d688b 11884 state->base.rotation != BIT(DRM_ROTATE_0)) {
32b7eeec
MR
11885 intel_crtc->atomic.disable_fbc = true;
11886 }
11887
11888 if (state->visible) {
11889 /*
11890 * BDW signals flip done immediately if the plane
11891 * is disabled, even if the plane enable is already
11892 * armed to occur at the next vblank :(
11893 */
11894 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11895 intel_crtc->atomic.wait_vblank = true;
11896 }
11897
11898 intel_crtc->atomic.fb_bits |=
11899 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11900
11901 intel_crtc->atomic.update_fbc = true;
ccc759dc
GP
11902 }
11903
14af293f
GP
11904 return 0;
11905}
11906
11907static void
11908intel_commit_primary_plane(struct drm_plane *plane,
11909 struct intel_plane_state *state)
11910{
2b875c22
MR
11911 struct drm_crtc *crtc = state->base.crtc;
11912 struct drm_framebuffer *fb = state->base.fb;
11913 struct drm_device *dev = plane->dev;
14af293f 11914 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 11915 struct intel_crtc *intel_crtc;
14af293f 11916 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
14af293f
GP
11917 struct intel_plane *intel_plane = to_intel_plane(plane);
11918 struct drm_rect *src = &state->src;
11919
ea2c67bb
MR
11920 crtc = crtc ? crtc : plane->crtc;
11921 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
11922
11923 plane->fb = fb;
9dc806fc
MR
11924 crtc->x = src->x1 >> 16;
11925 crtc->y = src->y1 >> 16;
ccc759dc 11926
ccc759dc 11927 intel_plane->obj = obj;
4c34574f 11928
ccc759dc 11929 if (intel_crtc->active) {
ccc759dc 11930 if (state->visible) {
ccc759dc
GP
11931 /* FIXME: kill this fastboot hack */
11932 intel_update_pipe_size(intel_crtc);
465c120c 11933
ccc759dc 11934 intel_crtc->primary_enabled = true;
465c120c 11935
ccc759dc
GP
11936 dev_priv->display.update_primary_plane(crtc, plane->fb,
11937 crtc->x, crtc->y);
ccc759dc
GP
11938 } else {
11939 /*
11940 * If clipping results in a non-visible primary plane,
11941 * we'll disable the primary plane. Note that this is
11942 * a bit different than what happens if userspace
11943 * explicitly disables the plane by passing fb=0
11944 * because plane->fb still gets set and pinned.
11945 */
11946 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11947 }
ccc759dc 11948 }
465c120c
MR
11949}
11950
32b7eeec 11951static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 11952{
32b7eeec 11953 struct drm_device *dev = crtc->dev;
140fd38d 11954 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 11955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
11956 struct intel_plane *intel_plane;
11957 struct drm_plane *p;
11958 unsigned fb_bits = 0;
11959
11960 /* Track fb's for any planes being disabled */
11961 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11962 intel_plane = to_intel_plane(p);
11963
11964 if (intel_crtc->atomic.disabled_planes &
11965 (1 << drm_plane_index(p))) {
11966 switch (p->type) {
11967 case DRM_PLANE_TYPE_PRIMARY:
11968 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11969 break;
11970 case DRM_PLANE_TYPE_CURSOR:
11971 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11972 break;
11973 case DRM_PLANE_TYPE_OVERLAY:
11974 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11975 break;
11976 }
3c692a41 11977
ea2c67bb
MR
11978 mutex_lock(&dev->struct_mutex);
11979 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11980 mutex_unlock(&dev->struct_mutex);
11981 }
11982 }
3c692a41 11983
32b7eeec
MR
11984 if (intel_crtc->atomic.wait_for_flips)
11985 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 11986
32b7eeec
MR
11987 if (intel_crtc->atomic.disable_fbc)
11988 intel_fbc_disable(dev);
3c692a41 11989
32b7eeec
MR
11990 if (intel_crtc->atomic.pre_disable_primary)
11991 intel_pre_disable_primary(crtc);
3c692a41 11992
32b7eeec
MR
11993 if (intel_crtc->atomic.update_wm)
11994 intel_update_watermarks(crtc);
3c692a41 11995
32b7eeec 11996 intel_runtime_pm_get(dev_priv);
3c692a41 11997
c34c9ee4
MR
11998 /* Perform vblank evasion around commit operation */
11999 if (intel_crtc->active)
12000 intel_crtc->atomic.evade =
12001 intel_pipe_update_start(intel_crtc,
12002 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
12003}
12004
12005static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12006{
12007 struct drm_device *dev = crtc->dev;
12008 struct drm_i915_private *dev_priv = dev->dev_private;
12009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12010 struct drm_plane *p;
12011
c34c9ee4
MR
12012 if (intel_crtc->atomic.evade)
12013 intel_pipe_update_end(intel_crtc,
12014 intel_crtc->atomic.start_vbl_count);
3c692a41 12015
140fd38d 12016 intel_runtime_pm_put(dev_priv);
3c692a41 12017
32b7eeec
MR
12018 if (intel_crtc->atomic.wait_vblank)
12019 intel_wait_for_vblank(dev, intel_crtc->pipe);
12020
12021 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12022
12023 if (intel_crtc->atomic.update_fbc) {
ccc759dc 12024 mutex_lock(&dev->struct_mutex);
7ff0ebcc 12025 intel_fbc_update(dev);
ccc759dc 12026 mutex_unlock(&dev->struct_mutex);
38f3ce3a 12027 }
3c692a41 12028
32b7eeec
MR
12029 if (intel_crtc->atomic.post_enable_primary)
12030 intel_post_enable_primary(crtc);
3c692a41 12031
32b7eeec
MR
12032 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12033 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12034 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12035 false, false);
12036
12037 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
12038}
12039
cf4c7c12 12040/**
4a3b8769
MR
12041 * intel_plane_destroy - destroy a plane
12042 * @plane: plane to destroy
cf4c7c12 12043 *
4a3b8769
MR
12044 * Common destruction function for all types of planes (primary, cursor,
12045 * sprite).
cf4c7c12 12046 */
4a3b8769 12047void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
12048{
12049 struct intel_plane *intel_plane = to_intel_plane(plane);
12050 drm_plane_cleanup(plane);
12051 kfree(intel_plane);
12052}
12053
65a3fea0 12054const struct drm_plane_funcs intel_plane_funcs = {
ea2c67bb
MR
12055 .update_plane = drm_plane_helper_update,
12056 .disable_plane = drm_plane_helper_disable,
3d7d6510 12057 .destroy = intel_plane_destroy,
ea2c67bb 12058 .set_property = intel_plane_set_property,
a98b3431
MR
12059 .atomic_get_property = intel_plane_atomic_get_property,
12060 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
12061 .atomic_duplicate_state = intel_plane_duplicate_state,
12062 .atomic_destroy_state = intel_plane_destroy_state,
12063
465c120c
MR
12064};
12065
12066static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12067 int pipe)
12068{
12069 struct intel_plane *primary;
8e7d688b 12070 struct intel_plane_state *state;
465c120c
MR
12071 const uint32_t *intel_primary_formats;
12072 int num_formats;
12073
12074 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12075 if (primary == NULL)
12076 return NULL;
12077
8e7d688b
MR
12078 state = intel_create_plane_state(&primary->base);
12079 if (!state) {
ea2c67bb
MR
12080 kfree(primary);
12081 return NULL;
12082 }
8e7d688b 12083 primary->base.state = &state->base;
ea2c67bb 12084
465c120c
MR
12085 primary->can_scale = false;
12086 primary->max_downscale = 1;
12087 primary->pipe = pipe;
12088 primary->plane = pipe;
c59cb179
MR
12089 primary->check_plane = intel_check_primary_plane;
12090 primary->commit_plane = intel_commit_primary_plane;
465c120c
MR
12091 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12092 primary->plane = !pipe;
12093
12094 if (INTEL_INFO(dev)->gen <= 3) {
12095 intel_primary_formats = intel_primary_formats_gen2;
12096 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12097 } else {
12098 intel_primary_formats = intel_primary_formats_gen4;
12099 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12100 }
12101
12102 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 12103 &intel_plane_funcs,
465c120c
MR
12104 intel_primary_formats, num_formats,
12105 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
12106
12107 if (INTEL_INFO(dev)->gen >= 4) {
12108 if (!dev->mode_config.rotation_property)
12109 dev->mode_config.rotation_property =
12110 drm_mode_create_rotation_property(dev,
12111 BIT(DRM_ROTATE_0) |
12112 BIT(DRM_ROTATE_180));
12113 if (dev->mode_config.rotation_property)
12114 drm_object_attach_property(&primary->base.base,
12115 dev->mode_config.rotation_property,
8e7d688b 12116 state->base.rotation);
48404c1e
SJ
12117 }
12118
ea2c67bb
MR
12119 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12120
465c120c
MR
12121 return &primary->base;
12122}
12123
3d7d6510 12124static int
852e787c
GP
12125intel_check_cursor_plane(struct drm_plane *plane,
12126 struct intel_plane_state *state)
3d7d6510 12127{
2b875c22 12128 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 12129 struct drm_device *dev = plane->dev;
2b875c22 12130 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
12131 struct drm_rect *dest = &state->dst;
12132 struct drm_rect *src = &state->src;
12133 const struct drm_rect *clip = &state->clip;
757f9a3e 12134 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 12135 struct intel_crtc *intel_crtc;
757f9a3e
GP
12136 unsigned stride;
12137 int ret;
3d7d6510 12138
ea2c67bb
MR
12139 crtc = crtc ? crtc : plane->crtc;
12140 intel_crtc = to_intel_crtc(crtc);
12141
757f9a3e 12142 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 12143 src, dest, clip,
3d7d6510
MR
12144 DRM_PLANE_HELPER_NO_SCALING,
12145 DRM_PLANE_HELPER_NO_SCALING,
852e787c 12146 true, true, &state->visible);
757f9a3e
GP
12147 if (ret)
12148 return ret;
12149
12150
12151 /* if we want to turn off the cursor ignore width and height */
12152 if (!obj)
32b7eeec 12153 goto finish;
757f9a3e 12154
757f9a3e 12155 /* Check for which cursor types we support */
ea2c67bb
MR
12156 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12157 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12158 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
12159 return -EINVAL;
12160 }
12161
ea2c67bb
MR
12162 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12163 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
12164 DRM_DEBUG_KMS("buffer is too small\n");
12165 return -ENOMEM;
12166 }
12167
e391ea88
GP
12168 if (fb == crtc->cursor->fb)
12169 return 0;
12170
757f9a3e
GP
12171 /* we only need to pin inside GTT if cursor is non-phy */
12172 mutex_lock(&dev->struct_mutex);
12173 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12174 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12175 ret = -EINVAL;
12176 }
12177 mutex_unlock(&dev->struct_mutex);
12178
32b7eeec
MR
12179finish:
12180 if (intel_crtc->active) {
ea2c67bb 12181 if (intel_crtc->cursor_width != state->base.crtc_w)
32b7eeec
MR
12182 intel_crtc->atomic.update_wm = true;
12183
12184 intel_crtc->atomic.fb_bits |=
12185 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12186 }
12187
757f9a3e 12188 return ret;
852e787c 12189}
3d7d6510 12190
f4a2cf29 12191static void
852e787c
GP
12192intel_commit_cursor_plane(struct drm_plane *plane,
12193 struct intel_plane_state *state)
12194{
2b875c22 12195 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
12196 struct drm_device *dev = plane->dev;
12197 struct intel_crtc *intel_crtc;
a919db90 12198 struct intel_plane *intel_plane = to_intel_plane(plane);
2b875c22 12199 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 12200 uint32_t addr;
852e787c 12201
ea2c67bb
MR
12202 crtc = crtc ? crtc : plane->crtc;
12203 intel_crtc = to_intel_crtc(crtc);
12204
2b875c22 12205 plane->fb = state->base.fb;
ea2c67bb
MR
12206 crtc->cursor_x = state->base.crtc_x;
12207 crtc->cursor_y = state->base.crtc_y;
12208
a919db90
SJ
12209 intel_plane->obj = obj;
12210
a912f12f
GP
12211 if (intel_crtc->cursor_bo == obj)
12212 goto update;
4ed91096 12213
f4a2cf29 12214 if (!obj)
a912f12f 12215 addr = 0;
f4a2cf29 12216 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 12217 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 12218 else
a912f12f 12219 addr = obj->phys_handle->busaddr;
852e787c 12220
a912f12f
GP
12221 intel_crtc->cursor_addr = addr;
12222 intel_crtc->cursor_bo = obj;
12223update:
ea2c67bb
MR
12224 intel_crtc->cursor_width = state->base.crtc_w;
12225 intel_crtc->cursor_height = state->base.crtc_h;
852e787c 12226
32b7eeec 12227 if (intel_crtc->active)
a912f12f 12228 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
12229}
12230
3d7d6510
MR
12231static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12232 int pipe)
12233{
12234 struct intel_plane *cursor;
8e7d688b 12235 struct intel_plane_state *state;
3d7d6510
MR
12236
12237 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12238 if (cursor == NULL)
12239 return NULL;
12240
8e7d688b
MR
12241 state = intel_create_plane_state(&cursor->base);
12242 if (!state) {
ea2c67bb
MR
12243 kfree(cursor);
12244 return NULL;
12245 }
8e7d688b 12246 cursor->base.state = &state->base;
ea2c67bb 12247
3d7d6510
MR
12248 cursor->can_scale = false;
12249 cursor->max_downscale = 1;
12250 cursor->pipe = pipe;
12251 cursor->plane = pipe;
c59cb179
MR
12252 cursor->check_plane = intel_check_cursor_plane;
12253 cursor->commit_plane = intel_commit_cursor_plane;
3d7d6510
MR
12254
12255 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 12256 &intel_plane_funcs,
3d7d6510
MR
12257 intel_cursor_formats,
12258 ARRAY_SIZE(intel_cursor_formats),
12259 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
12260
12261 if (INTEL_INFO(dev)->gen >= 4) {
12262 if (!dev->mode_config.rotation_property)
12263 dev->mode_config.rotation_property =
12264 drm_mode_create_rotation_property(dev,
12265 BIT(DRM_ROTATE_0) |
12266 BIT(DRM_ROTATE_180));
12267 if (dev->mode_config.rotation_property)
12268 drm_object_attach_property(&cursor->base.base,
12269 dev->mode_config.rotation_property,
8e7d688b 12270 state->base.rotation);
4398ad45
VS
12271 }
12272
ea2c67bb
MR
12273 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12274
3d7d6510
MR
12275 return &cursor->base;
12276}
12277
b358d0a6 12278static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 12279{
fbee40df 12280 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 12281 struct intel_crtc *intel_crtc;
f5de6e07 12282 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
12283 struct drm_plane *primary = NULL;
12284 struct drm_plane *cursor = NULL;
465c120c 12285 int i, ret;
79e53945 12286
955382f3 12287 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12288 if (intel_crtc == NULL)
12289 return;
12290
f5de6e07
ACO
12291 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12292 if (!crtc_state)
12293 goto fail;
12294 intel_crtc_set_state(intel_crtc, crtc_state);
12295
465c120c 12296 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12297 if (!primary)
12298 goto fail;
12299
12300 cursor = intel_cursor_plane_create(dev, pipe);
12301 if (!cursor)
12302 goto fail;
12303
465c120c 12304 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12305 cursor, &intel_crtc_funcs);
12306 if (ret)
12307 goto fail;
79e53945
JB
12308
12309 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12310 for (i = 0; i < 256; i++) {
12311 intel_crtc->lut_r[i] = i;
12312 intel_crtc->lut_g[i] = i;
12313 intel_crtc->lut_b[i] = i;
12314 }
12315
1f1c2e24
VS
12316 /*
12317 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12318 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12319 */
80824003
JB
12320 intel_crtc->pipe = pipe;
12321 intel_crtc->plane = pipe;
3a77c4c4 12322 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12323 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12324 intel_crtc->plane = !pipe;
80824003
JB
12325 }
12326
4b0e333e
CW
12327 intel_crtc->cursor_base = ~0;
12328 intel_crtc->cursor_cntl = ~0;
dc41c154 12329 intel_crtc->cursor_size = ~0;
8d7849db 12330
22fd0fab
JB
12331 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12332 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12333 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12334 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12335
9362c7c5
ACO
12336 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12337
79e53945 12338 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12339
12340 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12341 return;
12342
12343fail:
12344 if (primary)
12345 drm_plane_cleanup(primary);
12346 if (cursor)
12347 drm_plane_cleanup(cursor);
f5de6e07 12348 kfree(crtc_state);
3d7d6510 12349 kfree(intel_crtc);
79e53945
JB
12350}
12351
752aa88a
JB
12352enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12353{
12354 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12355 struct drm_device *dev = connector->base.dev;
752aa88a 12356
51fd371b 12357 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 12358
d3babd3f 12359 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
12360 return INVALID_PIPE;
12361
12362 return to_intel_crtc(encoder->crtc)->pipe;
12363}
12364
08d7b3d1 12365int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12366 struct drm_file *file)
08d7b3d1 12367{
08d7b3d1 12368 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12369 struct drm_crtc *drmmode_crtc;
c05422d5 12370 struct intel_crtc *crtc;
08d7b3d1 12371
1cff8f6b
DV
12372 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12373 return -ENODEV;
08d7b3d1 12374
7707e653 12375 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12376
7707e653 12377 if (!drmmode_crtc) {
08d7b3d1 12378 DRM_ERROR("no such CRTC id\n");
3f2c2057 12379 return -ENOENT;
08d7b3d1
CW
12380 }
12381
7707e653 12382 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12383 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12384
c05422d5 12385 return 0;
08d7b3d1
CW
12386}
12387
66a9278e 12388static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12389{
66a9278e
DV
12390 struct drm_device *dev = encoder->base.dev;
12391 struct intel_encoder *source_encoder;
79e53945 12392 int index_mask = 0;
79e53945
JB
12393 int entry = 0;
12394
b2784e15 12395 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12396 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12397 index_mask |= (1 << entry);
12398
79e53945
JB
12399 entry++;
12400 }
4ef69c7a 12401
79e53945
JB
12402 return index_mask;
12403}
12404
4d302442
CW
12405static bool has_edp_a(struct drm_device *dev)
12406{
12407 struct drm_i915_private *dev_priv = dev->dev_private;
12408
12409 if (!IS_MOBILE(dev))
12410 return false;
12411
12412 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12413 return false;
12414
e3589908 12415 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12416 return false;
12417
12418 return true;
12419}
12420
84b4e042
JB
12421static bool intel_crt_present(struct drm_device *dev)
12422{
12423 struct drm_i915_private *dev_priv = dev->dev_private;
12424
884497ed
DL
12425 if (INTEL_INFO(dev)->gen >= 9)
12426 return false;
12427
cf404ce4 12428 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12429 return false;
12430
12431 if (IS_CHERRYVIEW(dev))
12432 return false;
12433
12434 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12435 return false;
12436
12437 return true;
12438}
12439
79e53945
JB
12440static void intel_setup_outputs(struct drm_device *dev)
12441{
725e30ad 12442 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12443 struct intel_encoder *encoder;
c6f95f27 12444 struct drm_connector *connector;
cb0953d7 12445 bool dpd_is_edp = false;
79e53945 12446
c9093354 12447 intel_lvds_init(dev);
79e53945 12448
84b4e042 12449 if (intel_crt_present(dev))
79935fca 12450 intel_crt_init(dev);
cb0953d7 12451
affa9354 12452 if (HAS_DDI(dev)) {
0e72a5b5
ED
12453 int found;
12454
12455 /* Haswell uses DDI functions to detect digital outputs */
12456 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12457 /* DDI A only supports eDP */
12458 if (found)
12459 intel_ddi_init(dev, PORT_A);
12460
12461 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12462 * register */
12463 found = I915_READ(SFUSE_STRAP);
12464
12465 if (found & SFUSE_STRAP_DDIB_DETECTED)
12466 intel_ddi_init(dev, PORT_B);
12467 if (found & SFUSE_STRAP_DDIC_DETECTED)
12468 intel_ddi_init(dev, PORT_C);
12469 if (found & SFUSE_STRAP_DDID_DETECTED)
12470 intel_ddi_init(dev, PORT_D);
12471 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12472 int found;
5d8a7752 12473 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12474
12475 if (has_edp_a(dev))
12476 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12477
dc0fa718 12478 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12479 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12480 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12481 if (!found)
e2debe91 12482 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12483 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12484 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12485 }
12486
dc0fa718 12487 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12488 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12489
dc0fa718 12490 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12491 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12492
5eb08b69 12493 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12494 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12495
270b3042 12496 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12497 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12498 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12499 /*
12500 * The DP_DETECTED bit is the latched state of the DDC
12501 * SDA pin at boot. However since eDP doesn't require DDC
12502 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12503 * eDP ports may have been muxed to an alternate function.
12504 * Thus we can't rely on the DP_DETECTED bit alone to detect
12505 * eDP ports. Consult the VBT as well as DP_DETECTED to
12506 * detect eDP ports.
12507 */
d2182a66
VS
12508 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12509 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
12510 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12511 PORT_B);
e17ac6db
VS
12512 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12513 intel_dp_is_edp(dev, PORT_B))
12514 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12515
d2182a66
VS
12516 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12517 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
12518 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12519 PORT_C);
e17ac6db
VS
12520 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12521 intel_dp_is_edp(dev, PORT_C))
12522 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12523
9418c1f1 12524 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12525 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12526 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12527 PORT_D);
e17ac6db
VS
12528 /* eDP not supported on port D, so don't check VBT */
12529 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12530 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12531 }
12532
3cfca973 12533 intel_dsi_init(dev);
103a196f 12534 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12535 bool found = false;
7d57382e 12536
e2debe91 12537 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12538 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12539 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12540 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12541 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12542 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12543 }
27185ae1 12544
e7281eab 12545 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12546 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12547 }
13520b05
KH
12548
12549 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12550
e2debe91 12551 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12552 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12553 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12554 }
27185ae1 12555
e2debe91 12556 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12557
b01f2c3a
JB
12558 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12559 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12560 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12561 }
e7281eab 12562 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12563 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12564 }
27185ae1 12565
b01f2c3a 12566 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12567 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12568 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12569 } else if (IS_GEN2(dev))
79e53945
JB
12570 intel_dvo_init(dev);
12571
103a196f 12572 if (SUPPORTS_TV(dev))
79e53945
JB
12573 intel_tv_init(dev);
12574
c6f95f27
MR
12575 /*
12576 * FIXME: We don't have full atomic support yet, but we want to be
12577 * able to enable/test plane updates via the atomic interface in the
12578 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12579 * will take some atomic codepaths to lookup properties during
12580 * drmModeGetConnector() that unconditionally dereference
12581 * connector->state.
12582 *
12583 * We create a dummy connector state here for each connector to ensure
12584 * the DRM core doesn't try to dereference a NULL connector->state.
12585 * The actual connector properties will never be updated or contain
12586 * useful information, but since we're doing this specifically for
12587 * testing/debug of the plane operations (and only when a specific
12588 * kernel module option is given), that shouldn't really matter.
12589 *
12590 * Once atomic support for crtc's + connectors lands, this loop should
12591 * be removed since we'll be setting up real connector state, which
12592 * will contain Intel-specific properties.
12593 */
12594 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12595 list_for_each_entry(connector,
12596 &dev->mode_config.connector_list,
12597 head) {
12598 if (!WARN_ON(connector->state)) {
12599 connector->state =
12600 kzalloc(sizeof(*connector->state),
12601 GFP_KERNEL);
12602 }
12603 }
12604 }
12605
0bc12bcb 12606 intel_psr_init(dev);
7c8f8a70 12607
b2784e15 12608 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12609 encoder->base.possible_crtcs = encoder->crtc_mask;
12610 encoder->base.possible_clones =
66a9278e 12611 intel_encoder_clones(encoder);
79e53945 12612 }
47356eb6 12613
dde86e2d 12614 intel_init_pch_refclk(dev);
270b3042
DV
12615
12616 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12617}
12618
12619static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12620{
60a5ca01 12621 struct drm_device *dev = fb->dev;
79e53945 12622 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12623
ef2d633e 12624 drm_framebuffer_cleanup(fb);
60a5ca01 12625 mutex_lock(&dev->struct_mutex);
ef2d633e 12626 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12627 drm_gem_object_unreference(&intel_fb->obj->base);
12628 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12629 kfree(intel_fb);
12630}
12631
12632static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12633 struct drm_file *file,
79e53945
JB
12634 unsigned int *handle)
12635{
12636 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12637 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12638
05394f39 12639 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12640}
12641
12642static const struct drm_framebuffer_funcs intel_fb_funcs = {
12643 .destroy = intel_user_framebuffer_destroy,
12644 .create_handle = intel_user_framebuffer_create_handle,
12645};
12646
b5ea642a
DV
12647static int intel_framebuffer_init(struct drm_device *dev,
12648 struct intel_framebuffer *intel_fb,
12649 struct drm_mode_fb_cmd2 *mode_cmd,
12650 struct drm_i915_gem_object *obj)
79e53945 12651{
a57ce0b2 12652 int aligned_height;
a35cdaa0 12653 int pitch_limit;
79e53945
JB
12654 int ret;
12655
dd4916c5
DV
12656 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12657
c16ed4be
CW
12658 if (obj->tiling_mode == I915_TILING_Y) {
12659 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12660 return -EINVAL;
c16ed4be 12661 }
57cd6508 12662
c16ed4be
CW
12663 if (mode_cmd->pitches[0] & 63) {
12664 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12665 mode_cmd->pitches[0]);
57cd6508 12666 return -EINVAL;
c16ed4be 12667 }
57cd6508 12668
a35cdaa0
CW
12669 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12670 pitch_limit = 32*1024;
12671 } else if (INTEL_INFO(dev)->gen >= 4) {
12672 if (obj->tiling_mode)
12673 pitch_limit = 16*1024;
12674 else
12675 pitch_limit = 32*1024;
12676 } else if (INTEL_INFO(dev)->gen >= 3) {
12677 if (obj->tiling_mode)
12678 pitch_limit = 8*1024;
12679 else
12680 pitch_limit = 16*1024;
12681 } else
12682 /* XXX DSPC is limited to 4k tiled */
12683 pitch_limit = 8*1024;
12684
12685 if (mode_cmd->pitches[0] > pitch_limit) {
12686 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12687 obj->tiling_mode ? "tiled" : "linear",
12688 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12689 return -EINVAL;
c16ed4be 12690 }
5d7bd705
VS
12691
12692 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12693 mode_cmd->pitches[0] != obj->stride) {
12694 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12695 mode_cmd->pitches[0], obj->stride);
5d7bd705 12696 return -EINVAL;
c16ed4be 12697 }
5d7bd705 12698
57779d06 12699 /* Reject formats not supported by any plane early. */
308e5bcb 12700 switch (mode_cmd->pixel_format) {
57779d06 12701 case DRM_FORMAT_C8:
04b3924d
VS
12702 case DRM_FORMAT_RGB565:
12703 case DRM_FORMAT_XRGB8888:
12704 case DRM_FORMAT_ARGB8888:
57779d06
VS
12705 break;
12706 case DRM_FORMAT_XRGB1555:
12707 case DRM_FORMAT_ARGB1555:
c16ed4be 12708 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12709 DRM_DEBUG("unsupported pixel format: %s\n",
12710 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12711 return -EINVAL;
c16ed4be 12712 }
57779d06
VS
12713 break;
12714 case DRM_FORMAT_XBGR8888:
12715 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12716 case DRM_FORMAT_XRGB2101010:
12717 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12718 case DRM_FORMAT_XBGR2101010:
12719 case DRM_FORMAT_ABGR2101010:
c16ed4be 12720 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12721 DRM_DEBUG("unsupported pixel format: %s\n",
12722 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12723 return -EINVAL;
c16ed4be 12724 }
b5626747 12725 break;
04b3924d
VS
12726 case DRM_FORMAT_YUYV:
12727 case DRM_FORMAT_UYVY:
12728 case DRM_FORMAT_YVYU:
12729 case DRM_FORMAT_VYUY:
c16ed4be 12730 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12731 DRM_DEBUG("unsupported pixel format: %s\n",
12732 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12733 return -EINVAL;
c16ed4be 12734 }
57cd6508
CW
12735 break;
12736 default:
4ee62c76
VS
12737 DRM_DEBUG("unsupported pixel format: %s\n",
12738 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12739 return -EINVAL;
12740 }
12741
90f9a336
VS
12742 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12743 if (mode_cmd->offsets[0] != 0)
12744 return -EINVAL;
12745
ec2c981e
DL
12746 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
12747 obj->tiling_mode);
53155c0a
DV
12748 /* FIXME drm helper for size checks (especially planar formats)? */
12749 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12750 return -EINVAL;
12751
c7d73f6a
DV
12752 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12753 intel_fb->obj = obj;
80075d49 12754 intel_fb->obj->framebuffer_references++;
c7d73f6a 12755
79e53945
JB
12756 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12757 if (ret) {
12758 DRM_ERROR("framebuffer init failed %d\n", ret);
12759 return ret;
12760 }
12761
79e53945
JB
12762 return 0;
12763}
12764
79e53945
JB
12765static struct drm_framebuffer *
12766intel_user_framebuffer_create(struct drm_device *dev,
12767 struct drm_file *filp,
308e5bcb 12768 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12769{
05394f39 12770 struct drm_i915_gem_object *obj;
79e53945 12771
308e5bcb
JB
12772 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12773 mode_cmd->handles[0]));
c8725226 12774 if (&obj->base == NULL)
cce13ff7 12775 return ERR_PTR(-ENOENT);
79e53945 12776
d2dff872 12777 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12778}
12779
4520f53a 12780#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12781static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12782{
12783}
12784#endif
12785
79e53945 12786static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12787 .fb_create = intel_user_framebuffer_create,
0632fef6 12788 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
12789 .atomic_check = intel_atomic_check,
12790 .atomic_commit = intel_atomic_commit,
79e53945
JB
12791};
12792
e70236a8
JB
12793/* Set up chip specific display functions */
12794static void intel_init_display(struct drm_device *dev)
12795{
12796 struct drm_i915_private *dev_priv = dev->dev_private;
12797
ee9300bb
DV
12798 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12799 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12800 else if (IS_CHERRYVIEW(dev))
12801 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12802 else if (IS_VALLEYVIEW(dev))
12803 dev_priv->display.find_dpll = vlv_find_best_dpll;
12804 else if (IS_PINEVIEW(dev))
12805 dev_priv->display.find_dpll = pnv_find_best_dpll;
12806 else
12807 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12808
bc8d7dff
DL
12809 if (INTEL_INFO(dev)->gen >= 9) {
12810 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
12811 dev_priv->display.get_initial_plane_config =
12812 skylake_get_initial_plane_config;
bc8d7dff
DL
12813 dev_priv->display.crtc_compute_clock =
12814 haswell_crtc_compute_clock;
12815 dev_priv->display.crtc_enable = haswell_crtc_enable;
12816 dev_priv->display.crtc_disable = haswell_crtc_disable;
12817 dev_priv->display.off = ironlake_crtc_off;
12818 dev_priv->display.update_primary_plane =
12819 skylake_update_primary_plane;
12820 } else if (HAS_DDI(dev)) {
0e8ffe1b 12821 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
12822 dev_priv->display.get_initial_plane_config =
12823 ironlake_get_initial_plane_config;
797d0259
ACO
12824 dev_priv->display.crtc_compute_clock =
12825 haswell_crtc_compute_clock;
4f771f10
PZ
12826 dev_priv->display.crtc_enable = haswell_crtc_enable;
12827 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12828 dev_priv->display.off = ironlake_crtc_off;
bc8d7dff
DL
12829 dev_priv->display.update_primary_plane =
12830 ironlake_update_primary_plane;
09b4ddf9 12831 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12832 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
12833 dev_priv->display.get_initial_plane_config =
12834 ironlake_get_initial_plane_config;
3fb37703
ACO
12835 dev_priv->display.crtc_compute_clock =
12836 ironlake_crtc_compute_clock;
76e5a89c
DV
12837 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12838 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12839 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12840 dev_priv->display.update_primary_plane =
12841 ironlake_update_primary_plane;
89b667f8
JB
12842 } else if (IS_VALLEYVIEW(dev)) {
12843 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
12844 dev_priv->display.get_initial_plane_config =
12845 i9xx_get_initial_plane_config;
d6dfee7a 12846 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12847 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12848 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12849 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12850 dev_priv->display.update_primary_plane =
12851 i9xx_update_primary_plane;
f564048e 12852 } else {
0e8ffe1b 12853 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
12854 dev_priv->display.get_initial_plane_config =
12855 i9xx_get_initial_plane_config;
d6dfee7a 12856 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12857 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12858 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12859 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12860 dev_priv->display.update_primary_plane =
12861 i9xx_update_primary_plane;
f564048e 12862 }
e70236a8 12863
e70236a8 12864 /* Returns the core display clock speed */
25eb05fc
JB
12865 if (IS_VALLEYVIEW(dev))
12866 dev_priv->display.get_display_clock_speed =
12867 valleyview_get_display_clock_speed;
12868 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12869 dev_priv->display.get_display_clock_speed =
12870 i945_get_display_clock_speed;
12871 else if (IS_I915G(dev))
12872 dev_priv->display.get_display_clock_speed =
12873 i915_get_display_clock_speed;
257a7ffc 12874 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12875 dev_priv->display.get_display_clock_speed =
12876 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12877 else if (IS_PINEVIEW(dev))
12878 dev_priv->display.get_display_clock_speed =
12879 pnv_get_display_clock_speed;
e70236a8
JB
12880 else if (IS_I915GM(dev))
12881 dev_priv->display.get_display_clock_speed =
12882 i915gm_get_display_clock_speed;
12883 else if (IS_I865G(dev))
12884 dev_priv->display.get_display_clock_speed =
12885 i865_get_display_clock_speed;
f0f8a9ce 12886 else if (IS_I85X(dev))
e70236a8
JB
12887 dev_priv->display.get_display_clock_speed =
12888 i855_get_display_clock_speed;
12889 else /* 852, 830 */
12890 dev_priv->display.get_display_clock_speed =
12891 i830_get_display_clock_speed;
12892
7c10a2b5 12893 if (IS_GEN5(dev)) {
3bb11b53 12894 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12895 } else if (IS_GEN6(dev)) {
12896 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12897 } else if (IS_IVYBRIDGE(dev)) {
12898 /* FIXME: detect B0+ stepping and use auto training */
12899 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12900 dev_priv->display.modeset_global_resources =
12901 ivb_modeset_global_resources;
059b2fe9 12902 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12903 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
12904 } else if (IS_VALLEYVIEW(dev)) {
12905 dev_priv->display.modeset_global_resources =
12906 valleyview_modeset_global_resources;
e70236a8 12907 }
8c9f3aaf
JB
12908
12909 /* Default just returns -ENODEV to indicate unsupported */
12910 dev_priv->display.queue_flip = intel_default_queue_flip;
12911
12912 switch (INTEL_INFO(dev)->gen) {
12913 case 2:
12914 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12915 break;
12916
12917 case 3:
12918 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12919 break;
12920
12921 case 4:
12922 case 5:
12923 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12924 break;
12925
12926 case 6:
12927 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12928 break;
7c9017e5 12929 case 7:
4e0bbc31 12930 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12931 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12932 break;
830c81db
DL
12933 case 9:
12934 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12935 break;
8c9f3aaf 12936 }
7bd688cd
JN
12937
12938 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12939
12940 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12941}
12942
b690e96c
JB
12943/*
12944 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12945 * resume, or other times. This quirk makes sure that's the case for
12946 * affected systems.
12947 */
0206e353 12948static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12949{
12950 struct drm_i915_private *dev_priv = dev->dev_private;
12951
12952 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12953 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12954}
12955
b6b5d049
VS
12956static void quirk_pipeb_force(struct drm_device *dev)
12957{
12958 struct drm_i915_private *dev_priv = dev->dev_private;
12959
12960 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12961 DRM_INFO("applying pipe b force quirk\n");
12962}
12963
435793df
KP
12964/*
12965 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12966 */
12967static void quirk_ssc_force_disable(struct drm_device *dev)
12968{
12969 struct drm_i915_private *dev_priv = dev->dev_private;
12970 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12971 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12972}
12973
4dca20ef 12974/*
5a15ab5b
CE
12975 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12976 * brightness value
4dca20ef
CE
12977 */
12978static void quirk_invert_brightness(struct drm_device *dev)
12979{
12980 struct drm_i915_private *dev_priv = dev->dev_private;
12981 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12982 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12983}
12984
9c72cc6f
SD
12985/* Some VBT's incorrectly indicate no backlight is present */
12986static void quirk_backlight_present(struct drm_device *dev)
12987{
12988 struct drm_i915_private *dev_priv = dev->dev_private;
12989 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12990 DRM_INFO("applying backlight present quirk\n");
12991}
12992
b690e96c
JB
12993struct intel_quirk {
12994 int device;
12995 int subsystem_vendor;
12996 int subsystem_device;
12997 void (*hook)(struct drm_device *dev);
12998};
12999
5f85f176
EE
13000/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13001struct intel_dmi_quirk {
13002 void (*hook)(struct drm_device *dev);
13003 const struct dmi_system_id (*dmi_id_list)[];
13004};
13005
13006static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13007{
13008 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13009 return 1;
13010}
13011
13012static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13013 {
13014 .dmi_id_list = &(const struct dmi_system_id[]) {
13015 {
13016 .callback = intel_dmi_reverse_brightness,
13017 .ident = "NCR Corporation",
13018 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13019 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13020 },
13021 },
13022 { } /* terminating entry */
13023 },
13024 .hook = quirk_invert_brightness,
13025 },
13026};
13027
c43b5634 13028static struct intel_quirk intel_quirks[] = {
b690e96c 13029 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 13030 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 13031
b690e96c
JB
13032 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13033 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13034
b690e96c
JB
13035 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13036 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13037
5f080c0f
VS
13038 /* 830 needs to leave pipe A & dpll A up */
13039 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13040
b6b5d049
VS
13041 /* 830 needs to leave pipe B & dpll B up */
13042 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13043
435793df
KP
13044 /* Lenovo U160 cannot use SSC on LVDS */
13045 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
13046
13047 /* Sony Vaio Y cannot use SSC on LVDS */
13048 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 13049
be505f64
AH
13050 /* Acer Aspire 5734Z must invert backlight brightness */
13051 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13052
13053 /* Acer/eMachines G725 */
13054 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13055
13056 /* Acer/eMachines e725 */
13057 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13058
13059 /* Acer/Packard Bell NCL20 */
13060 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13061
13062 /* Acer Aspire 4736Z */
13063 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
13064
13065 /* Acer Aspire 5336 */
13066 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
13067
13068 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13069 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 13070
dfb3d47b
SD
13071 /* Acer C720 Chromebook (Core i3 4005U) */
13072 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13073
b2a9601c 13074 /* Apple Macbook 2,1 (Core 2 T7400) */
13075 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13076
d4967d8c
SD
13077 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13078 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
13079
13080 /* HP Chromebook 14 (Celeron 2955U) */
13081 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
13082};
13083
13084static void intel_init_quirks(struct drm_device *dev)
13085{
13086 struct pci_dev *d = dev->pdev;
13087 int i;
13088
13089 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13090 struct intel_quirk *q = &intel_quirks[i];
13091
13092 if (d->device == q->device &&
13093 (d->subsystem_vendor == q->subsystem_vendor ||
13094 q->subsystem_vendor == PCI_ANY_ID) &&
13095 (d->subsystem_device == q->subsystem_device ||
13096 q->subsystem_device == PCI_ANY_ID))
13097 q->hook(dev);
13098 }
5f85f176
EE
13099 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13100 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13101 intel_dmi_quirks[i].hook(dev);
13102 }
b690e96c
JB
13103}
13104
9cce37f4
JB
13105/* Disable the VGA plane that we never use */
13106static void i915_disable_vga(struct drm_device *dev)
13107{
13108 struct drm_i915_private *dev_priv = dev->dev_private;
13109 u8 sr1;
766aa1c4 13110 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 13111
2b37c616 13112 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 13113 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 13114 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
13115 sr1 = inb(VGA_SR_DATA);
13116 outb(sr1 | 1<<5, VGA_SR_DATA);
13117 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13118 udelay(300);
13119
01f5a626 13120 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
13121 POSTING_READ(vga_reg);
13122}
13123
f817586c
DV
13124void intel_modeset_init_hw(struct drm_device *dev)
13125{
a8f78b58
ED
13126 intel_prepare_ddi(dev);
13127
f8bf63fd
VS
13128 if (IS_VALLEYVIEW(dev))
13129 vlv_update_cdclk(dev);
13130
f817586c
DV
13131 intel_init_clock_gating(dev);
13132
8090c6b9 13133 intel_enable_gt_powersave(dev);
f817586c
DV
13134}
13135
79e53945
JB
13136void intel_modeset_init(struct drm_device *dev)
13137{
652c393a 13138 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 13139 int sprite, ret;
8cc87b75 13140 enum pipe pipe;
46f297fb 13141 struct intel_crtc *crtc;
79e53945
JB
13142
13143 drm_mode_config_init(dev);
13144
13145 dev->mode_config.min_width = 0;
13146 dev->mode_config.min_height = 0;
13147
019d96cb
DA
13148 dev->mode_config.preferred_depth = 24;
13149 dev->mode_config.prefer_shadow = 1;
13150
e6ecefaa 13151 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 13152
b690e96c
JB
13153 intel_init_quirks(dev);
13154
1fa61106
ED
13155 intel_init_pm(dev);
13156
e3c74757
BW
13157 if (INTEL_INFO(dev)->num_pipes == 0)
13158 return;
13159
e70236a8 13160 intel_init_display(dev);
7c10a2b5 13161 intel_init_audio(dev);
e70236a8 13162
a6c45cf0
CW
13163 if (IS_GEN2(dev)) {
13164 dev->mode_config.max_width = 2048;
13165 dev->mode_config.max_height = 2048;
13166 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
13167 dev->mode_config.max_width = 4096;
13168 dev->mode_config.max_height = 4096;
79e53945 13169 } else {
a6c45cf0
CW
13170 dev->mode_config.max_width = 8192;
13171 dev->mode_config.max_height = 8192;
79e53945 13172 }
068be561 13173
dc41c154
VS
13174 if (IS_845G(dev) || IS_I865G(dev)) {
13175 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13176 dev->mode_config.cursor_height = 1023;
13177 } else if (IS_GEN2(dev)) {
068be561
DL
13178 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13179 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13180 } else {
13181 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13182 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13183 }
13184
5d4545ae 13185 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 13186
28c97730 13187 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
13188 INTEL_INFO(dev)->num_pipes,
13189 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 13190
055e393f 13191 for_each_pipe(dev_priv, pipe) {
8cc87b75 13192 intel_crtc_init(dev, pipe);
1fe47785
DL
13193 for_each_sprite(pipe, sprite) {
13194 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 13195 if (ret)
06da8da2 13196 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 13197 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 13198 }
79e53945
JB
13199 }
13200
f42bb70d
JB
13201 intel_init_dpio(dev);
13202
e72f9fbf 13203 intel_shared_dpll_init(dev);
ee7b9f93 13204
9cce37f4
JB
13205 /* Just disable it once at startup */
13206 i915_disable_vga(dev);
79e53945 13207 intel_setup_outputs(dev);
11be49eb
CW
13208
13209 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 13210 intel_fbc_disable(dev);
fa9fa083 13211
6e9f798d 13212 drm_modeset_lock_all(dev);
fa9fa083 13213 intel_modeset_setup_hw_state(dev, false);
6e9f798d 13214 drm_modeset_unlock_all(dev);
46f297fb 13215
d3fcc808 13216 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
13217 if (!crtc->active)
13218 continue;
13219
46f297fb 13220 /*
46f297fb
JB
13221 * Note that reserving the BIOS fb up front prevents us
13222 * from stuffing other stolen allocations like the ring
13223 * on top. This prevents some ugliness at boot time, and
13224 * can even allow for smooth boot transitions if the BIOS
13225 * fb is large enough for the active pipe configuration.
13226 */
5724dbd1
DL
13227 if (dev_priv->display.get_initial_plane_config) {
13228 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
13229 &crtc->plane_config);
13230 /*
13231 * If the fb is shared between multiple heads, we'll
13232 * just get the first one.
13233 */
484b41dd 13234 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 13235 }
46f297fb 13236 }
2c7111db
CW
13237}
13238
7fad798e
DV
13239static void intel_enable_pipe_a(struct drm_device *dev)
13240{
13241 struct intel_connector *connector;
13242 struct drm_connector *crt = NULL;
13243 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 13244 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
13245
13246 /* We can't just switch on the pipe A, we need to set things up with a
13247 * proper mode and output configuration. As a gross hack, enable pipe A
13248 * by enabling the load detect pipe once. */
13249 list_for_each_entry(connector,
13250 &dev->mode_config.connector_list,
13251 base.head) {
13252 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13253 crt = &connector->base;
13254 break;
13255 }
13256 }
13257
13258 if (!crt)
13259 return;
13260
208bf9fd
VS
13261 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13262 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
13263}
13264
fa555837
DV
13265static bool
13266intel_check_plane_mapping(struct intel_crtc *crtc)
13267{
7eb552ae
BW
13268 struct drm_device *dev = crtc->base.dev;
13269 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
13270 u32 reg, val;
13271
7eb552ae 13272 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
13273 return true;
13274
13275 reg = DSPCNTR(!crtc->plane);
13276 val = I915_READ(reg);
13277
13278 if ((val & DISPLAY_PLANE_ENABLE) &&
13279 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13280 return false;
13281
13282 return true;
13283}
13284
24929352
DV
13285static void intel_sanitize_crtc(struct intel_crtc *crtc)
13286{
13287 struct drm_device *dev = crtc->base.dev;
13288 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 13289 u32 reg;
24929352 13290
24929352 13291 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 13292 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
13293 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13294
d3eaf884 13295 /* restore vblank interrupts to correct state */
d297e103
VS
13296 if (crtc->active) {
13297 update_scanline_offset(crtc);
d3eaf884 13298 drm_vblank_on(dev, crtc->pipe);
d297e103 13299 } else
d3eaf884
VS
13300 drm_vblank_off(dev, crtc->pipe);
13301
24929352 13302 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
13303 * disable the crtc (and hence change the state) if it is wrong. Note
13304 * that gen4+ has a fixed plane -> pipe mapping. */
13305 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
13306 struct intel_connector *connector;
13307 bool plane;
13308
24929352
DV
13309 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13310 crtc->base.base.id);
13311
13312 /* Pipe has the wrong plane attached and the plane is active.
13313 * Temporarily change the plane mapping and disable everything
13314 * ... */
13315 plane = crtc->plane;
13316 crtc->plane = !plane;
9c8958bc 13317 crtc->primary_enabled = true;
24929352
DV
13318 dev_priv->display.crtc_disable(&crtc->base);
13319 crtc->plane = plane;
13320
13321 /* ... and break all links. */
13322 list_for_each_entry(connector, &dev->mode_config.connector_list,
13323 base.head) {
13324 if (connector->encoder->base.crtc != &crtc->base)
13325 continue;
13326
7f1950fb
EE
13327 connector->base.dpms = DRM_MODE_DPMS_OFF;
13328 connector->base.encoder = NULL;
24929352 13329 }
7f1950fb
EE
13330 /* multiple connectors may have the same encoder:
13331 * handle them and break crtc link separately */
13332 list_for_each_entry(connector, &dev->mode_config.connector_list,
13333 base.head)
13334 if (connector->encoder->base.crtc == &crtc->base) {
13335 connector->encoder->base.crtc = NULL;
13336 connector->encoder->connectors_active = false;
13337 }
24929352
DV
13338
13339 WARN_ON(crtc->active);
13340 crtc->base.enabled = false;
13341 }
24929352 13342
7fad798e
DV
13343 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13344 crtc->pipe == PIPE_A && !crtc->active) {
13345 /* BIOS forgot to enable pipe A, this mostly happens after
13346 * resume. Force-enable the pipe to fix this, the update_dpms
13347 * call below we restore the pipe to the right state, but leave
13348 * the required bits on. */
13349 intel_enable_pipe_a(dev);
13350 }
13351
24929352
DV
13352 /* Adjust the state of the output pipe according to whether we
13353 * have active connectors/encoders. */
13354 intel_crtc_update_dpms(&crtc->base);
13355
13356 if (crtc->active != crtc->base.enabled) {
13357 struct intel_encoder *encoder;
13358
13359 /* This can happen either due to bugs in the get_hw_state
13360 * functions or because the pipe is force-enabled due to the
13361 * pipe A quirk. */
13362 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13363 crtc->base.base.id,
13364 crtc->base.enabled ? "enabled" : "disabled",
13365 crtc->active ? "enabled" : "disabled");
13366
13367 crtc->base.enabled = crtc->active;
13368
13369 /* Because we only establish the connector -> encoder ->
13370 * crtc links if something is active, this means the
13371 * crtc is now deactivated. Break the links. connector
13372 * -> encoder links are only establish when things are
13373 * actually up, hence no need to break them. */
13374 WARN_ON(crtc->active);
13375
13376 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13377 WARN_ON(encoder->connectors_active);
13378 encoder->base.crtc = NULL;
13379 }
13380 }
c5ab3bc0 13381
a3ed6aad 13382 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13383 /*
13384 * We start out with underrun reporting disabled to avoid races.
13385 * For correct bookkeeping mark this on active crtcs.
13386 *
c5ab3bc0
DV
13387 * Also on gmch platforms we dont have any hardware bits to
13388 * disable the underrun reporting. Which means we need to start
13389 * out with underrun reporting disabled also on inactive pipes,
13390 * since otherwise we'll complain about the garbage we read when
13391 * e.g. coming up after runtime pm.
13392 *
4cc31489
DV
13393 * No protection against concurrent access is required - at
13394 * worst a fifo underrun happens which also sets this to false.
13395 */
13396 crtc->cpu_fifo_underrun_disabled = true;
13397 crtc->pch_fifo_underrun_disabled = true;
13398 }
24929352
DV
13399}
13400
13401static void intel_sanitize_encoder(struct intel_encoder *encoder)
13402{
13403 struct intel_connector *connector;
13404 struct drm_device *dev = encoder->base.dev;
13405
13406 /* We need to check both for a crtc link (meaning that the
13407 * encoder is active and trying to read from a pipe) and the
13408 * pipe itself being active. */
13409 bool has_active_crtc = encoder->base.crtc &&
13410 to_intel_crtc(encoder->base.crtc)->active;
13411
13412 if (encoder->connectors_active && !has_active_crtc) {
13413 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13414 encoder->base.base.id,
8e329a03 13415 encoder->base.name);
24929352
DV
13416
13417 /* Connector is active, but has no active pipe. This is
13418 * fallout from our resume register restoring. Disable
13419 * the encoder manually again. */
13420 if (encoder->base.crtc) {
13421 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13422 encoder->base.base.id,
8e329a03 13423 encoder->base.name);
24929352 13424 encoder->disable(encoder);
a62d1497
VS
13425 if (encoder->post_disable)
13426 encoder->post_disable(encoder);
24929352 13427 }
7f1950fb
EE
13428 encoder->base.crtc = NULL;
13429 encoder->connectors_active = false;
24929352
DV
13430
13431 /* Inconsistent output/port/pipe state happens presumably due to
13432 * a bug in one of the get_hw_state functions. Or someplace else
13433 * in our code, like the register restore mess on resume. Clamp
13434 * things to off as a safer default. */
13435 list_for_each_entry(connector,
13436 &dev->mode_config.connector_list,
13437 base.head) {
13438 if (connector->encoder != encoder)
13439 continue;
7f1950fb
EE
13440 connector->base.dpms = DRM_MODE_DPMS_OFF;
13441 connector->base.encoder = NULL;
24929352
DV
13442 }
13443 }
13444 /* Enabled encoders without active connectors will be fixed in
13445 * the crtc fixup. */
13446}
13447
04098753 13448void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13449{
13450 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13451 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13452
04098753
ID
13453 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13454 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13455 i915_disable_vga(dev);
13456 }
13457}
13458
13459void i915_redisable_vga(struct drm_device *dev)
13460{
13461 struct drm_i915_private *dev_priv = dev->dev_private;
13462
8dc8a27c
PZ
13463 /* This function can be called both from intel_modeset_setup_hw_state or
13464 * at a very early point in our resume sequence, where the power well
13465 * structures are not yet restored. Since this function is at a very
13466 * paranoid "someone might have enabled VGA while we were not looking"
13467 * level, just check if the power well is enabled instead of trying to
13468 * follow the "don't touch the power well if we don't need it" policy
13469 * the rest of the driver uses. */
f458ebbc 13470 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13471 return;
13472
04098753 13473 i915_redisable_vga_power_on(dev);
0fde901f
KM
13474}
13475
98ec7739
VS
13476static bool primary_get_hw_state(struct intel_crtc *crtc)
13477{
13478 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13479
13480 if (!crtc->active)
13481 return false;
13482
13483 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13484}
13485
30e984df 13486static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13487{
13488 struct drm_i915_private *dev_priv = dev->dev_private;
13489 enum pipe pipe;
24929352
DV
13490 struct intel_crtc *crtc;
13491 struct intel_encoder *encoder;
13492 struct intel_connector *connector;
5358901f 13493 int i;
24929352 13494
d3fcc808 13495 for_each_intel_crtc(dev, crtc) {
6e3c9717 13496 memset(crtc->config, 0, sizeof(*crtc->config));
3b117c8f 13497
6e3c9717 13498 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 13499
0e8ffe1b 13500 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 13501 crtc->config);
24929352
DV
13502
13503 crtc->base.enabled = crtc->active;
98ec7739 13504 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13505
13506 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13507 crtc->base.base.id,
13508 crtc->active ? "enabled" : "disabled");
13509 }
13510
5358901f
DV
13511 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13512 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13513
3e369b76
ACO
13514 pll->on = pll->get_hw_state(dev_priv, pll,
13515 &pll->config.hw_state);
5358901f 13516 pll->active = 0;
3e369b76 13517 pll->config.crtc_mask = 0;
d3fcc808 13518 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13519 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13520 pll->active++;
3e369b76 13521 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13522 }
5358901f 13523 }
5358901f 13524
1e6f2ddc 13525 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13526 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13527
3e369b76 13528 if (pll->config.crtc_mask)
bd2bb1b9 13529 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13530 }
13531
b2784e15 13532 for_each_intel_encoder(dev, encoder) {
24929352
DV
13533 pipe = 0;
13534
13535 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13536 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13537 encoder->base.crtc = &crtc->base;
6e3c9717 13538 encoder->get_config(encoder, crtc->config);
24929352
DV
13539 } else {
13540 encoder->base.crtc = NULL;
13541 }
13542
13543 encoder->connectors_active = false;
6f2bcceb 13544 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13545 encoder->base.base.id,
8e329a03 13546 encoder->base.name,
24929352 13547 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13548 pipe_name(pipe));
24929352
DV
13549 }
13550
13551 list_for_each_entry(connector, &dev->mode_config.connector_list,
13552 base.head) {
13553 if (connector->get_hw_state(connector)) {
13554 connector->base.dpms = DRM_MODE_DPMS_ON;
13555 connector->encoder->connectors_active = true;
13556 connector->base.encoder = &connector->encoder->base;
13557 } else {
13558 connector->base.dpms = DRM_MODE_DPMS_OFF;
13559 connector->base.encoder = NULL;
13560 }
13561 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13562 connector->base.base.id,
c23cc417 13563 connector->base.name,
24929352
DV
13564 connector->base.encoder ? "enabled" : "disabled");
13565 }
30e984df
DV
13566}
13567
13568/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13569 * and i915 state tracking structures. */
13570void intel_modeset_setup_hw_state(struct drm_device *dev,
13571 bool force_restore)
13572{
13573 struct drm_i915_private *dev_priv = dev->dev_private;
13574 enum pipe pipe;
30e984df
DV
13575 struct intel_crtc *crtc;
13576 struct intel_encoder *encoder;
35c95375 13577 int i;
30e984df
DV
13578
13579 intel_modeset_readout_hw_state(dev);
24929352 13580
babea61d
JB
13581 /*
13582 * Now that we have the config, copy it to each CRTC struct
13583 * Note that this could go away if we move to using crtc_config
13584 * checking everywhere.
13585 */
d3fcc808 13586 for_each_intel_crtc(dev, crtc) {
d330a953 13587 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
13588 intel_mode_from_pipe_config(&crtc->base.mode,
13589 crtc->config);
babea61d
JB
13590 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13591 crtc->base.base.id);
13592 drm_mode_debug_printmodeline(&crtc->base.mode);
13593 }
13594 }
13595
24929352 13596 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13597 for_each_intel_encoder(dev, encoder) {
24929352
DV
13598 intel_sanitize_encoder(encoder);
13599 }
13600
055e393f 13601 for_each_pipe(dev_priv, pipe) {
24929352
DV
13602 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13603 intel_sanitize_crtc(crtc);
6e3c9717
ACO
13604 intel_dump_pipe_config(crtc, crtc->config,
13605 "[setup_hw_state]");
24929352 13606 }
9a935856 13607
35c95375
DV
13608 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13609 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13610
13611 if (!pll->on || pll->active)
13612 continue;
13613
13614 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13615
13616 pll->disable(dev_priv, pll);
13617 pll->on = false;
13618 }
13619
3078999f
PB
13620 if (IS_GEN9(dev))
13621 skl_wm_get_hw_state(dev);
13622 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13623 ilk_wm_get_hw_state(dev);
13624
45e2b5f6 13625 if (force_restore) {
7d0bc1ea
VS
13626 i915_redisable_vga(dev);
13627
f30da187
DV
13628 /*
13629 * We need to use raw interfaces for restoring state to avoid
13630 * checking (bogus) intermediate states.
13631 */
055e393f 13632 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13633 struct drm_crtc *crtc =
13634 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 13635
7f27126e
JB
13636 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13637 crtc->primary->fb);
45e2b5f6
DV
13638 }
13639 } else {
13640 intel_modeset_update_staged_output_state(dev);
13641 }
8af6cf88
DV
13642
13643 intel_modeset_check_state(dev);
2c7111db
CW
13644}
13645
13646void intel_modeset_gem_init(struct drm_device *dev)
13647{
92122789 13648 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 13649 struct drm_crtc *c;
2ff8fde1 13650 struct drm_i915_gem_object *obj;
484b41dd 13651
ae48434c
ID
13652 mutex_lock(&dev->struct_mutex);
13653 intel_init_gt_powersave(dev);
13654 mutex_unlock(&dev->struct_mutex);
13655
92122789
JB
13656 /*
13657 * There may be no VBT; and if the BIOS enabled SSC we can
13658 * just keep using it to avoid unnecessary flicker. Whereas if the
13659 * BIOS isn't using it, don't assume it will work even if the VBT
13660 * indicates as much.
13661 */
13662 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13663 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13664 DREF_SSC1_ENABLE);
13665
1833b134 13666 intel_modeset_init_hw(dev);
02e792fb
DV
13667
13668 intel_setup_overlay(dev);
484b41dd
JB
13669
13670 /*
13671 * Make sure any fbs we allocated at startup are properly
13672 * pinned & fenced. When we do the allocation it's too early
13673 * for this.
13674 */
13675 mutex_lock(&dev->struct_mutex);
70e1e0ec 13676 for_each_crtc(dev, c) {
2ff8fde1
MR
13677 obj = intel_fb_obj(c->primary->fb);
13678 if (obj == NULL)
484b41dd
JB
13679 continue;
13680
850c4cdc
TU
13681 if (intel_pin_and_fence_fb_obj(c->primary,
13682 c->primary->fb,
13683 NULL)) {
484b41dd
JB
13684 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13685 to_intel_crtc(c)->pipe);
66e514c1
DA
13686 drm_framebuffer_unreference(c->primary->fb);
13687 c->primary->fb = NULL;
484b41dd
JB
13688 }
13689 }
13690 mutex_unlock(&dev->struct_mutex);
0962c3c9
VS
13691
13692 intel_backlight_register(dev);
79e53945
JB
13693}
13694
4932e2c3
ID
13695void intel_connector_unregister(struct intel_connector *intel_connector)
13696{
13697 struct drm_connector *connector = &intel_connector->base;
13698
13699 intel_panel_destroy_backlight(connector);
34ea3d38 13700 drm_connector_unregister(connector);
4932e2c3
ID
13701}
13702
79e53945
JB
13703void intel_modeset_cleanup(struct drm_device *dev)
13704{
652c393a 13705 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13706 struct drm_connector *connector;
652c393a 13707
2eb5252e
ID
13708 intel_disable_gt_powersave(dev);
13709
0962c3c9
VS
13710 intel_backlight_unregister(dev);
13711
fd0c0642
DV
13712 /*
13713 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 13714 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
13715 * experience fancy races otherwise.
13716 */
2aeb7d3a 13717 intel_irq_uninstall(dev_priv);
eb21b92b 13718
fd0c0642
DV
13719 /*
13720 * Due to the hpd irq storm handling the hotplug work can re-arm the
13721 * poll handlers. Hence disable polling after hpd handling is shut down.
13722 */
f87ea761 13723 drm_kms_helper_poll_fini(dev);
fd0c0642 13724
652c393a
JB
13725 mutex_lock(&dev->struct_mutex);
13726
723bfd70
JB
13727 intel_unregister_dsm_handler();
13728
7ff0ebcc 13729 intel_fbc_disable(dev);
e70236a8 13730
930ebb46
DV
13731 ironlake_teardown_rc6(dev);
13732
69341a5e
KH
13733 mutex_unlock(&dev->struct_mutex);
13734
1630fe75
CW
13735 /* flush any delayed tasks or pending work */
13736 flush_scheduled_work();
13737
db31af1d
JN
13738 /* destroy the backlight and sysfs files before encoders/connectors */
13739 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13740 struct intel_connector *intel_connector;
13741
13742 intel_connector = to_intel_connector(connector);
13743 intel_connector->unregister(intel_connector);
db31af1d 13744 }
d9255d57 13745
79e53945 13746 drm_mode_config_cleanup(dev);
4d7bb011
DV
13747
13748 intel_cleanup_overlay(dev);
ae48434c
ID
13749
13750 mutex_lock(&dev->struct_mutex);
13751 intel_cleanup_gt_powersave(dev);
13752 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13753}
13754
f1c79df3
ZW
13755/*
13756 * Return which encoder is currently attached for connector.
13757 */
df0e9248 13758struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13759{
df0e9248
CW
13760 return &intel_attached_encoder(connector)->base;
13761}
f1c79df3 13762
df0e9248
CW
13763void intel_connector_attach_encoder(struct intel_connector *connector,
13764 struct intel_encoder *encoder)
13765{
13766 connector->encoder = encoder;
13767 drm_mode_connector_attach_encoder(&connector->base,
13768 &encoder->base);
79e53945 13769}
28d52043
DA
13770
13771/*
13772 * set vga decode state - true == enable VGA decode
13773 */
13774int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13775{
13776 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13777 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13778 u16 gmch_ctrl;
13779
75fa041d
CW
13780 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13781 DRM_ERROR("failed to read control word\n");
13782 return -EIO;
13783 }
13784
c0cc8a55
CW
13785 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13786 return 0;
13787
28d52043
DA
13788 if (state)
13789 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13790 else
13791 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13792
13793 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13794 DRM_ERROR("failed to write control word\n");
13795 return -EIO;
13796 }
13797
28d52043
DA
13798 return 0;
13799}
c4a1d9e4 13800
c4a1d9e4 13801struct intel_display_error_state {
ff57f1b0
PZ
13802
13803 u32 power_well_driver;
13804
63b66e5b
CW
13805 int num_transcoders;
13806
c4a1d9e4
CW
13807 struct intel_cursor_error_state {
13808 u32 control;
13809 u32 position;
13810 u32 base;
13811 u32 size;
52331309 13812 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13813
13814 struct intel_pipe_error_state {
ddf9c536 13815 bool power_domain_on;
c4a1d9e4 13816 u32 source;
f301b1e1 13817 u32 stat;
52331309 13818 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13819
13820 struct intel_plane_error_state {
13821 u32 control;
13822 u32 stride;
13823 u32 size;
13824 u32 pos;
13825 u32 addr;
13826 u32 surface;
13827 u32 tile_offset;
52331309 13828 } plane[I915_MAX_PIPES];
63b66e5b
CW
13829
13830 struct intel_transcoder_error_state {
ddf9c536 13831 bool power_domain_on;
63b66e5b
CW
13832 enum transcoder cpu_transcoder;
13833
13834 u32 conf;
13835
13836 u32 htotal;
13837 u32 hblank;
13838 u32 hsync;
13839 u32 vtotal;
13840 u32 vblank;
13841 u32 vsync;
13842 } transcoder[4];
c4a1d9e4
CW
13843};
13844
13845struct intel_display_error_state *
13846intel_display_capture_error_state(struct drm_device *dev)
13847{
fbee40df 13848 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13849 struct intel_display_error_state *error;
63b66e5b
CW
13850 int transcoders[] = {
13851 TRANSCODER_A,
13852 TRANSCODER_B,
13853 TRANSCODER_C,
13854 TRANSCODER_EDP,
13855 };
c4a1d9e4
CW
13856 int i;
13857
63b66e5b
CW
13858 if (INTEL_INFO(dev)->num_pipes == 0)
13859 return NULL;
13860
9d1cb914 13861 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13862 if (error == NULL)
13863 return NULL;
13864
190be112 13865 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13866 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13867
055e393f 13868 for_each_pipe(dev_priv, i) {
ddf9c536 13869 error->pipe[i].power_domain_on =
f458ebbc
DV
13870 __intel_display_power_is_enabled(dev_priv,
13871 POWER_DOMAIN_PIPE(i));
ddf9c536 13872 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13873 continue;
13874
5efb3e28
VS
13875 error->cursor[i].control = I915_READ(CURCNTR(i));
13876 error->cursor[i].position = I915_READ(CURPOS(i));
13877 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13878
13879 error->plane[i].control = I915_READ(DSPCNTR(i));
13880 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13881 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13882 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13883 error->plane[i].pos = I915_READ(DSPPOS(i));
13884 }
ca291363
PZ
13885 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13886 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13887 if (INTEL_INFO(dev)->gen >= 4) {
13888 error->plane[i].surface = I915_READ(DSPSURF(i));
13889 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13890 }
13891
c4a1d9e4 13892 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13893
3abfce77 13894 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13895 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13896 }
13897
13898 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13899 if (HAS_DDI(dev_priv->dev))
13900 error->num_transcoders++; /* Account for eDP. */
13901
13902 for (i = 0; i < error->num_transcoders; i++) {
13903 enum transcoder cpu_transcoder = transcoders[i];
13904
ddf9c536 13905 error->transcoder[i].power_domain_on =
f458ebbc 13906 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13907 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13908 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13909 continue;
13910
63b66e5b
CW
13911 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13912
13913 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13914 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13915 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13916 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13917 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13918 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13919 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13920 }
13921
13922 return error;
13923}
13924
edc3d884
MK
13925#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13926
c4a1d9e4 13927void
edc3d884 13928intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13929 struct drm_device *dev,
13930 struct intel_display_error_state *error)
13931{
055e393f 13932 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13933 int i;
13934
63b66e5b
CW
13935 if (!error)
13936 return;
13937
edc3d884 13938 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13939 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13940 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13941 error->power_well_driver);
055e393f 13942 for_each_pipe(dev_priv, i) {
edc3d884 13943 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13944 err_printf(m, " Power: %s\n",
13945 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13946 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13947 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13948
13949 err_printf(m, "Plane [%d]:\n", i);
13950 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13951 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13952 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13953 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13954 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13955 }
4b71a570 13956 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13957 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13958 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13959 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13960 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13961 }
13962
edc3d884
MK
13963 err_printf(m, "Cursor [%d]:\n", i);
13964 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13965 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13966 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13967 }
63b66e5b
CW
13968
13969 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13970 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13971 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13972 err_printf(m, " Power: %s\n",
13973 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13974 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13975 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13976 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13977 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13978 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13979 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13980 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13981 }
c4a1d9e4 13982}
e2fcdaa9
VS
13983
13984void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13985{
13986 struct intel_crtc *crtc;
13987
13988 for_each_intel_crtc(dev, crtc) {
13989 struct intel_unpin_work *work;
e2fcdaa9 13990
5e2d7afc 13991 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13992
13993 work = crtc->unpin_work;
13994
13995 if (work && work->event &&
13996 work->event->base.file_priv == file) {
13997 kfree(work->event);
13998 work->event = NULL;
13999 }
14000
5e2d7afc 14001 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
14002 }
14003}
This page took 2.70916 seconds and 5 git commands to generate.