drm/i915: don't check plane vs pipe enable on ILK+
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
b24e7179
JB
1061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
040484af
JB
1084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
ea0760cf
JB
1162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
63d7bbe9
JB
1191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
b24e7179
JB
1193{
1194 int reg;
1195 u32 val;
63d7bbe9 1196 bool cur_state;
b24e7179
JB
1197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
63d7bbe9
JB
1200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
b24e7179 1204}
63d7bbe9
JB
1205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
b24e7179
JB
1207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
19ec1358
JB
1228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
b24e7179
JB
1232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1239 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1240 i, pipe ? 'B' : 'A');
1241 }
1242}
1243
92f2584a
JB
1244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
1265 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1266}
1267
63d7bbe9
JB
1268/**
1269 * intel_enable_pll - enable a PLL
1270 * @dev_priv: i915 private structure
1271 * @pipe: pipe PLL to enable
1272 *
1273 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1274 * make sure the PLL reg is writable first though, since the panel write
1275 * protect mechanism may be enabled.
1276 *
1277 * Note! This is for pre-ILK only.
1278 */
1279static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1280{
1281 int reg;
1282 u32 val;
1283
1284 /* No really, not for ILK+ */
1285 BUG_ON(dev_priv->info->gen >= 5);
1286
1287 /* PLL is protected by panel, make sure we can write it */
1288 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1289 assert_panel_unlocked(dev_priv, pipe);
1290
1291 reg = DPLL(pipe);
1292 val = I915_READ(reg);
1293 val |= DPLL_VCO_ENABLE;
1294
1295 /* We do this three times for luck */
1296 I915_WRITE(reg, val);
1297 POSTING_READ(reg);
1298 udelay(150); /* wait for warmup */
1299 I915_WRITE(reg, val);
1300 POSTING_READ(reg);
1301 udelay(150); /* wait for warmup */
1302 I915_WRITE(reg, val);
1303 POSTING_READ(reg);
1304 udelay(150); /* wait for warmup */
1305}
1306
1307/**
1308 * intel_disable_pll - disable a PLL
1309 * @dev_priv: i915 private structure
1310 * @pipe: pipe PLL to disable
1311 *
1312 * Disable the PLL for @pipe, making sure the pipe is off first.
1313 *
1314 * Note! This is for pre-ILK only.
1315 */
1316static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
1320
1321 /* Don't disable pipe A or pipe A PLLs if needed */
1322 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1323 return;
1324
1325 /* Make sure the pipe isn't still relying on us */
1326 assert_pipe_disabled(dev_priv, pipe);
1327
1328 reg = DPLL(pipe);
1329 val = I915_READ(reg);
1330 val &= ~DPLL_VCO_ENABLE;
1331 I915_WRITE(reg, val);
1332 POSTING_READ(reg);
1333}
1334
92f2584a
JB
1335/**
1336 * intel_enable_pch_pll - enable PCH PLL
1337 * @dev_priv: i915 private structure
1338 * @pipe: pipe PLL to enable
1339 *
1340 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1341 * drives the transcoder clock.
1342 */
1343static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1344 enum pipe pipe)
1345{
1346 int reg;
1347 u32 val;
1348
1349 /* PCH only available on ILK+ */
1350 BUG_ON(dev_priv->info->gen < 5);
1351
1352 /* PCH refclock must be enabled first */
1353 assert_pch_refclk_enabled(dev_priv);
1354
1355 reg = PCH_DPLL(pipe);
1356 val = I915_READ(reg);
1357 val |= DPLL_VCO_ENABLE;
1358 I915_WRITE(reg, val);
1359 POSTING_READ(reg);
1360 udelay(200);
1361}
1362
1363static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
1366 int reg;
1367 u32 val;
1368
1369 /* PCH only available on ILK+ */
1370 BUG_ON(dev_priv->info->gen < 5);
1371
1372 /* Make sure transcoder isn't still depending on us */
1373 assert_transcoder_disabled(dev_priv, pipe);
1374
1375 reg = PCH_DPLL(pipe);
1376 val = I915_READ(reg);
1377 val &= ~DPLL_VCO_ENABLE;
1378 I915_WRITE(reg, val);
1379 POSTING_READ(reg);
1380 udelay(200);
1381}
1382
040484af
JB
1383static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1384 enum pipe pipe)
1385{
1386 int reg;
1387 u32 val;
1388
1389 /* PCH only available on ILK+ */
1390 BUG_ON(dev_priv->info->gen < 5);
1391
1392 /* Make sure PCH DPLL is enabled */
1393 assert_pch_pll_enabled(dev_priv, pipe);
1394
1395 /* FDI must be feeding us bits for PCH ports */
1396 assert_fdi_tx_enabled(dev_priv, pipe);
1397 assert_fdi_rx_enabled(dev_priv, pipe);
1398
1399 reg = TRANSCONF(pipe);
1400 val = I915_READ(reg);
1401 /*
1402 * make the BPC in transcoder be consistent with
1403 * that in pipeconf reg.
1404 */
1405 val &= ~PIPE_BPC_MASK;
1406 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1407 I915_WRITE(reg, val | TRANS_ENABLE);
1408 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1409 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1410}
1411
1412static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1413 enum pipe pipe)
1414{
1415 int reg;
1416 u32 val;
1417
1418 /* FDI relies on the transcoder */
1419 assert_fdi_tx_disabled(dev_priv, pipe);
1420 assert_fdi_rx_disabled(dev_priv, pipe);
1421
1422 reg = TRANSCONF(pipe);
1423 val = I915_READ(reg);
1424 val &= ~TRANS_ENABLE;
1425 I915_WRITE(reg, val);
1426 /* wait for PCH transcoder off, transcoder state */
1427 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1428 DRM_ERROR("failed to disable transcoder\n");
1429}
1430
b24e7179 1431/**
309cfea8 1432 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1433 * @dev_priv: i915 private structure
1434 * @pipe: pipe to enable
040484af 1435 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1436 *
1437 * Enable @pipe, making sure that various hardware specific requirements
1438 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1439 *
1440 * @pipe should be %PIPE_A or %PIPE_B.
1441 *
1442 * Will wait until the pipe is actually running (i.e. first vblank) before
1443 * returning.
1444 */
040484af
JB
1445static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1446 bool pch_port)
b24e7179
JB
1447{
1448 int reg;
1449 u32 val;
1450
1451 /*
1452 * A pipe without a PLL won't actually be able to drive bits from
1453 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1454 * need the check.
1455 */
1456 if (!HAS_PCH_SPLIT(dev_priv->dev))
1457 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1458 else {
1459 if (pch_port) {
1460 /* if driving the PCH, we need FDI enabled */
1461 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1462 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1463 }
1464 /* FIXME: assert CPU port conditions for SNB+ */
1465 }
b24e7179
JB
1466
1467 reg = PIPECONF(pipe);
1468 val = I915_READ(reg);
1469 val |= PIPECONF_ENABLE;
1470 I915_WRITE(reg, val);
1471 POSTING_READ(reg);
1472 intel_wait_for_vblank(dev_priv->dev, pipe);
1473}
1474
1475/**
309cfea8 1476 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1477 * @dev_priv: i915 private structure
1478 * @pipe: pipe to disable
1479 *
1480 * Disable @pipe, making sure that various hardware specific requirements
1481 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1482 *
1483 * @pipe should be %PIPE_A or %PIPE_B.
1484 *
1485 * Will wait until the pipe has shut down before returning.
1486 */
1487static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1488 enum pipe pipe)
1489{
1490 int reg;
1491 u32 val;
1492
1493 /*
1494 * Make sure planes won't keep trying to pump pixels to us,
1495 * or we might hang the display.
1496 */
1497 assert_planes_disabled(dev_priv, pipe);
1498
1499 /* Don't disable pipe A or pipe A PLLs if needed */
1500 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1501 return;
1502
1503 reg = PIPECONF(pipe);
1504 val = I915_READ(reg);
1505 val &= ~PIPECONF_ENABLE;
1506 I915_WRITE(reg, val);
1507 POSTING_READ(reg);
1508 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1509}
1510
1511/**
1512 * intel_enable_plane - enable a display plane on a given pipe
1513 * @dev_priv: i915 private structure
1514 * @plane: plane to enable
1515 * @pipe: pipe being fed
1516 *
1517 * Enable @plane on @pipe, making sure that @pipe is running first.
1518 */
1519static void intel_enable_plane(struct drm_i915_private *dev_priv,
1520 enum plane plane, enum pipe pipe)
1521{
1522 int reg;
1523 u32 val;
1524
1525 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1526 assert_pipe_enabled(dev_priv, pipe);
1527
1528 reg = DSPCNTR(plane);
1529 val = I915_READ(reg);
1530 val |= DISPLAY_PLANE_ENABLE;
1531 I915_WRITE(reg, val);
1532 POSTING_READ(reg);
1533 intel_wait_for_vblank(dev_priv->dev, pipe);
1534}
1535
1536/*
1537 * Plane regs are double buffered, going from enabled->disabled needs a
1538 * trigger in order to latch. The display address reg provides this.
1539 */
1540static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1541 enum plane plane)
1542{
1543 u32 reg = DSPADDR(plane);
1544 I915_WRITE(reg, I915_READ(reg));
1545}
1546
1547/**
1548 * intel_disable_plane - disable a display plane
1549 * @dev_priv: i915 private structure
1550 * @plane: plane to disable
1551 * @pipe: pipe consuming the data
1552 *
1553 * Disable @plane; should be an independent operation.
1554 */
1555static void intel_disable_plane(struct drm_i915_private *dev_priv,
1556 enum plane plane, enum pipe pipe)
1557{
1558 int reg;
1559 u32 val;
1560
1561 reg = DSPCNTR(plane);
1562 val = I915_READ(reg);
1563 val &= ~DISPLAY_PLANE_ENABLE;
1564 I915_WRITE(reg, val);
1565 POSTING_READ(reg);
1566 intel_flush_display_plane(dev_priv, plane);
1567 intel_wait_for_vblank(dev_priv->dev, pipe);
1568}
1569
80824003
JB
1570static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1571{
1572 struct drm_device *dev = crtc->dev;
1573 struct drm_i915_private *dev_priv = dev->dev_private;
1574 struct drm_framebuffer *fb = crtc->fb;
1575 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1576 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1578 int plane, i;
1579 u32 fbc_ctl, fbc_ctl2;
1580
bed4a673 1581 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1582 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1583 intel_crtc->plane == dev_priv->cfb_plane &&
1584 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1585 return;
1586
1587 i8xx_disable_fbc(dev);
1588
80824003
JB
1589 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1590
1591 if (fb->pitch < dev_priv->cfb_pitch)
1592 dev_priv->cfb_pitch = fb->pitch;
1593
1594 /* FBC_CTL wants 64B units */
1595 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1596 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1597 dev_priv->cfb_plane = intel_crtc->plane;
1598 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1599
1600 /* Clear old tags */
1601 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1602 I915_WRITE(FBC_TAG + (i * 4), 0);
1603
1604 /* Set it up... */
1605 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1606 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1607 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1608 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1609 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1610
1611 /* enable it... */
1612 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1613 if (IS_I945GM(dev))
49677901 1614 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1615 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1616 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1617 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1618 fbc_ctl |= dev_priv->cfb_fence;
1619 I915_WRITE(FBC_CONTROL, fbc_ctl);
1620
28c97730 1621 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1622 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1623}
1624
1625void i8xx_disable_fbc(struct drm_device *dev)
1626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 u32 fbc_ctl;
1629
1630 /* Disable compression */
1631 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1632 if ((fbc_ctl & FBC_CTL_EN) == 0)
1633 return;
1634
80824003
JB
1635 fbc_ctl &= ~FBC_CTL_EN;
1636 I915_WRITE(FBC_CONTROL, fbc_ctl);
1637
1638 /* Wait for compressing bit to clear */
481b6af3 1639 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1640 DRM_DEBUG_KMS("FBC idle timed out\n");
1641 return;
9517a92f 1642 }
80824003 1643
28c97730 1644 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1645}
1646
ee5382ae 1647static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1648{
80824003
JB
1649 struct drm_i915_private *dev_priv = dev->dev_private;
1650
1651 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1652}
1653
74dff282
JB
1654static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1655{
1656 struct drm_device *dev = crtc->dev;
1657 struct drm_i915_private *dev_priv = dev->dev_private;
1658 struct drm_framebuffer *fb = crtc->fb;
1659 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1660 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1662 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1663 unsigned long stall_watermark = 200;
1664 u32 dpfc_ctl;
1665
bed4a673
CW
1666 dpfc_ctl = I915_READ(DPFC_CONTROL);
1667 if (dpfc_ctl & DPFC_CTL_EN) {
1668 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1669 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1670 dev_priv->cfb_plane == intel_crtc->plane &&
1671 dev_priv->cfb_y == crtc->y)
1672 return;
1673
1674 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1675 POSTING_READ(DPFC_CONTROL);
1676 intel_wait_for_vblank(dev, intel_crtc->pipe);
1677 }
1678
74dff282 1679 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1680 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1681 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1682 dev_priv->cfb_y = crtc->y;
74dff282
JB
1683
1684 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1685 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1686 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1687 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1688 } else {
1689 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1690 }
1691
74dff282
JB
1692 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1693 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1694 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1695 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1696
1697 /* enable it... */
1698 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1699
28c97730 1700 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1701}
1702
1703void g4x_disable_fbc(struct drm_device *dev)
1704{
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 u32 dpfc_ctl;
1707
1708 /* Disable compression */
1709 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1710 if (dpfc_ctl & DPFC_CTL_EN) {
1711 dpfc_ctl &= ~DPFC_CTL_EN;
1712 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1713
bed4a673
CW
1714 DRM_DEBUG_KMS("disabled FBC\n");
1715 }
74dff282
JB
1716}
1717
ee5382ae 1718static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1719{
74dff282
JB
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721
1722 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1723}
1724
4efe0708
JB
1725static void sandybridge_blit_fbc_update(struct drm_device *dev)
1726{
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728 u32 blt_ecoskpd;
1729
1730 /* Make sure blitter notifies FBC of writes */
1731 __gen6_force_wake_get(dev_priv);
1732 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1733 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1734 GEN6_BLITTER_LOCK_SHIFT;
1735 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1736 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1737 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1738 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1739 GEN6_BLITTER_LOCK_SHIFT);
1740 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1741 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1742 __gen6_force_wake_put(dev_priv);
1743}
1744
b52eb4dc
ZY
1745static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1746{
1747 struct drm_device *dev = crtc->dev;
1748 struct drm_i915_private *dev_priv = dev->dev_private;
1749 struct drm_framebuffer *fb = crtc->fb;
1750 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1751 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1753 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1754 unsigned long stall_watermark = 200;
1755 u32 dpfc_ctl;
1756
bed4a673
CW
1757 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1758 if (dpfc_ctl & DPFC_CTL_EN) {
1759 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1760 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1761 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1762 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1763 dev_priv->cfb_y == crtc->y)
1764 return;
1765
1766 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1767 POSTING_READ(ILK_DPFC_CONTROL);
1768 intel_wait_for_vblank(dev, intel_crtc->pipe);
1769 }
1770
b52eb4dc 1771 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1772 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1773 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1774 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1775 dev_priv->cfb_y = crtc->y;
b52eb4dc 1776
b52eb4dc
ZY
1777 dpfc_ctl &= DPFC_RESERVED;
1778 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1779 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1780 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1781 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1782 } else {
1783 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1784 }
1785
b52eb4dc
ZY
1786 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1787 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1788 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1789 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1790 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1791 /* enable it... */
bed4a673 1792 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1793
9c04f015
YL
1794 if (IS_GEN6(dev)) {
1795 I915_WRITE(SNB_DPFC_CTL_SA,
1796 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1797 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
4efe0708 1798 sandybridge_blit_fbc_update(dev);
9c04f015
YL
1799 }
1800
b52eb4dc
ZY
1801 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1802}
1803
1804void ironlake_disable_fbc(struct drm_device *dev)
1805{
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807 u32 dpfc_ctl;
1808
1809 /* Disable compression */
1810 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1811 if (dpfc_ctl & DPFC_CTL_EN) {
1812 dpfc_ctl &= ~DPFC_CTL_EN;
1813 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1814
bed4a673
CW
1815 DRM_DEBUG_KMS("disabled FBC\n");
1816 }
b52eb4dc
ZY
1817}
1818
1819static bool ironlake_fbc_enabled(struct drm_device *dev)
1820{
1821 struct drm_i915_private *dev_priv = dev->dev_private;
1822
1823 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1824}
1825
ee5382ae
AJ
1826bool intel_fbc_enabled(struct drm_device *dev)
1827{
1828 struct drm_i915_private *dev_priv = dev->dev_private;
1829
1830 if (!dev_priv->display.fbc_enabled)
1831 return false;
1832
1833 return dev_priv->display.fbc_enabled(dev);
1834}
1835
1836void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1837{
1838 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1839
1840 if (!dev_priv->display.enable_fbc)
1841 return;
1842
1843 dev_priv->display.enable_fbc(crtc, interval);
1844}
1845
1846void intel_disable_fbc(struct drm_device *dev)
1847{
1848 struct drm_i915_private *dev_priv = dev->dev_private;
1849
1850 if (!dev_priv->display.disable_fbc)
1851 return;
1852
1853 dev_priv->display.disable_fbc(dev);
1854}
1855
80824003
JB
1856/**
1857 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1858 * @dev: the drm_device
80824003
JB
1859 *
1860 * Set up the framebuffer compression hardware at mode set time. We
1861 * enable it if possible:
1862 * - plane A only (on pre-965)
1863 * - no pixel mulitply/line duplication
1864 * - no alpha buffer discard
1865 * - no dual wide
1866 * - framebuffer <= 2048 in width, 1536 in height
1867 *
1868 * We can't assume that any compression will take place (worst case),
1869 * so the compressed buffer has to be the same size as the uncompressed
1870 * one. It also must reside (along with the line length buffer) in
1871 * stolen memory.
1872 *
1873 * We need to enable/disable FBC on a global basis.
1874 */
bed4a673 1875static void intel_update_fbc(struct drm_device *dev)
80824003 1876{
80824003 1877 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1878 struct drm_crtc *crtc = NULL, *tmp_crtc;
1879 struct intel_crtc *intel_crtc;
1880 struct drm_framebuffer *fb;
80824003 1881 struct intel_framebuffer *intel_fb;
05394f39 1882 struct drm_i915_gem_object *obj;
9c928d16
JB
1883
1884 DRM_DEBUG_KMS("\n");
80824003
JB
1885
1886 if (!i915_powersave)
1887 return;
1888
ee5382ae 1889 if (!I915_HAS_FBC(dev))
e70236a8
JB
1890 return;
1891
80824003
JB
1892 /*
1893 * If FBC is already on, we just have to verify that we can
1894 * keep it that way...
1895 * Need to disable if:
9c928d16 1896 * - more than one pipe is active
80824003
JB
1897 * - changing FBC params (stride, fence, mode)
1898 * - new fb is too large to fit in compressed buffer
1899 * - going to an unsupported config (interlace, pixel multiply, etc.)
1900 */
9c928d16 1901 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
d210246a 1902 if (tmp_crtc->enabled && tmp_crtc->fb) {
bed4a673
CW
1903 if (crtc) {
1904 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1905 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1906 goto out_disable;
1907 }
1908 crtc = tmp_crtc;
1909 }
9c928d16 1910 }
bed4a673
CW
1911
1912 if (!crtc || crtc->fb == NULL) {
1913 DRM_DEBUG_KMS("no output, disabling\n");
1914 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1915 goto out_disable;
1916 }
bed4a673
CW
1917
1918 intel_crtc = to_intel_crtc(crtc);
1919 fb = crtc->fb;
1920 intel_fb = to_intel_framebuffer(fb);
05394f39 1921 obj = intel_fb->obj;
bed4a673 1922
05394f39 1923 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1924 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1925 "compression\n");
b5e50c3f 1926 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1927 goto out_disable;
1928 }
bed4a673
CW
1929 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1930 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1931 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1932 "disabling\n");
b5e50c3f 1933 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1934 goto out_disable;
1935 }
bed4a673
CW
1936 if ((crtc->mode.hdisplay > 2048) ||
1937 (crtc->mode.vdisplay > 1536)) {
28c97730 1938 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1939 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1940 goto out_disable;
1941 }
bed4a673 1942 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1943 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1944 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1945 goto out_disable;
1946 }
05394f39 1947 if (obj->tiling_mode != I915_TILING_X) {
28c97730 1948 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1949 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1950 goto out_disable;
1951 }
1952
c924b934
JW
1953 /* If the kernel debugger is active, always disable compression */
1954 if (in_dbg_master())
1955 goto out_disable;
1956
bed4a673 1957 intel_enable_fbc(crtc, 500);
80824003
JB
1958 return;
1959
1960out_disable:
80824003 1961 /* Multiple disables should be harmless */
a939406f
CW
1962 if (intel_fbc_enabled(dev)) {
1963 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1964 intel_disable_fbc(dev);
a939406f 1965 }
80824003
JB
1966}
1967
127bd2ac 1968int
48b956c5 1969intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1970 struct drm_i915_gem_object *obj,
919926ae 1971 struct intel_ring_buffer *pipelined)
6b95a207 1972{
6b95a207
KH
1973 u32 alignment;
1974 int ret;
1975
05394f39 1976 switch (obj->tiling_mode) {
6b95a207 1977 case I915_TILING_NONE:
534843da
CW
1978 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1979 alignment = 128 * 1024;
a6c45cf0 1980 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1981 alignment = 4 * 1024;
1982 else
1983 alignment = 64 * 1024;
6b95a207
KH
1984 break;
1985 case I915_TILING_X:
1986 /* pin() will align the object as required by fence */
1987 alignment = 0;
1988 break;
1989 case I915_TILING_Y:
1990 /* FIXME: Is this true? */
1991 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1992 return -EINVAL;
1993 default:
1994 BUG();
1995 }
1996
75e9e915 1997 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 1998 if (ret)
6b95a207
KH
1999 return ret;
2000
48b956c5
CW
2001 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2002 if (ret)
2003 goto err_unpin;
7213342d 2004
6b95a207
KH
2005 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2006 * fence, whereas 965+ only requires a fence if using
2007 * framebuffer compression. For simplicity, we always install
2008 * a fence as the cost is not that onerous.
2009 */
05394f39 2010 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 2011 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
2012 if (ret)
2013 goto err_unpin;
6b95a207
KH
2014 }
2015
2016 return 0;
48b956c5
CW
2017
2018err_unpin:
2019 i915_gem_object_unpin(obj);
2020 return ret;
6b95a207
KH
2021}
2022
81255565
JB
2023/* Assume fb object is pinned & idle & fenced and just update base pointers */
2024static int
2025intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 2026 int x, int y, enum mode_set_atomic state)
81255565
JB
2027{
2028 struct drm_device *dev = crtc->dev;
2029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2031 struct intel_framebuffer *intel_fb;
05394f39 2032 struct drm_i915_gem_object *obj;
81255565
JB
2033 int plane = intel_crtc->plane;
2034 unsigned long Start, Offset;
81255565 2035 u32 dspcntr;
5eddb70b 2036 u32 reg;
81255565
JB
2037
2038 switch (plane) {
2039 case 0:
2040 case 1:
2041 break;
2042 default:
2043 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2044 return -EINVAL;
2045 }
2046
2047 intel_fb = to_intel_framebuffer(fb);
2048 obj = intel_fb->obj;
81255565 2049
5eddb70b
CW
2050 reg = DSPCNTR(plane);
2051 dspcntr = I915_READ(reg);
81255565
JB
2052 /* Mask out pixel format bits in case we change it */
2053 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2054 switch (fb->bits_per_pixel) {
2055 case 8:
2056 dspcntr |= DISPPLANE_8BPP;
2057 break;
2058 case 16:
2059 if (fb->depth == 15)
2060 dspcntr |= DISPPLANE_15_16BPP;
2061 else
2062 dspcntr |= DISPPLANE_16BPP;
2063 break;
2064 case 24:
2065 case 32:
2066 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2067 break;
2068 default:
2069 DRM_ERROR("Unknown color depth\n");
2070 return -EINVAL;
2071 }
a6c45cf0 2072 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2073 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2074 dspcntr |= DISPPLANE_TILED;
2075 else
2076 dspcntr &= ~DISPPLANE_TILED;
2077 }
2078
4e6cfefc 2079 if (HAS_PCH_SPLIT(dev))
81255565
JB
2080 /* must disable */
2081 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2082
5eddb70b 2083 I915_WRITE(reg, dspcntr);
81255565 2084
05394f39 2085 Start = obj->gtt_offset;
81255565
JB
2086 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2087
4e6cfefc
CW
2088 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2089 Start, Offset, x, y, fb->pitch);
5eddb70b 2090 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 2091 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
2092 I915_WRITE(DSPSURF(plane), Start);
2093 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2094 I915_WRITE(DSPADDR(plane), Offset);
2095 } else
2096 I915_WRITE(DSPADDR(plane), Start + Offset);
2097 POSTING_READ(reg);
81255565 2098
bed4a673 2099 intel_update_fbc(dev);
3dec0095 2100 intel_increase_pllclock(crtc);
81255565
JB
2101
2102 return 0;
2103}
2104
5c3b82e2 2105static int
3c4fdcfb
KH
2106intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2107 struct drm_framebuffer *old_fb)
79e53945
JB
2108{
2109 struct drm_device *dev = crtc->dev;
79e53945
JB
2110 struct drm_i915_master_private *master_priv;
2111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 2112 int ret;
79e53945
JB
2113
2114 /* no fb bound */
2115 if (!crtc->fb) {
28c97730 2116 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
2117 return 0;
2118 }
2119
265db958 2120 switch (intel_crtc->plane) {
5c3b82e2
CW
2121 case 0:
2122 case 1:
2123 break;
2124 default:
5c3b82e2 2125 return -EINVAL;
79e53945
JB
2126 }
2127
5c3b82e2 2128 mutex_lock(&dev->struct_mutex);
265db958
CW
2129 ret = intel_pin_and_fence_fb_obj(dev,
2130 to_intel_framebuffer(crtc->fb)->obj,
919926ae 2131 NULL);
5c3b82e2
CW
2132 if (ret != 0) {
2133 mutex_unlock(&dev->struct_mutex);
2134 return ret;
2135 }
79e53945 2136
265db958 2137 if (old_fb) {
e6c3a2a6 2138 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 2139 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 2140
e6c3a2a6 2141 wait_event(dev_priv->pending_flip_queue,
05394f39 2142 atomic_read(&obj->pending_flip) == 0);
85345517
CW
2143
2144 /* Big Hammer, we also need to ensure that any pending
2145 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2146 * current scanout is retired before unpinning the old
2147 * framebuffer.
2148 */
05394f39 2149 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
2150 if (ret) {
2151 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2152 mutex_unlock(&dev->struct_mutex);
2153 return ret;
2154 }
265db958
CW
2155 }
2156
21c74a8e
JW
2157 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2158 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 2159 if (ret) {
265db958 2160 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 2161 mutex_unlock(&dev->struct_mutex);
4e6cfefc 2162 return ret;
79e53945 2163 }
3c4fdcfb 2164
b7f1de28
CW
2165 if (old_fb) {
2166 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 2167 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2168 }
652c393a 2169
5c3b82e2 2170 mutex_unlock(&dev->struct_mutex);
79e53945
JB
2171
2172 if (!dev->primary->master)
5c3b82e2 2173 return 0;
79e53945
JB
2174
2175 master_priv = dev->primary->master->driver_priv;
2176 if (!master_priv->sarea_priv)
5c3b82e2 2177 return 0;
79e53945 2178
265db958 2179 if (intel_crtc->pipe) {
79e53945
JB
2180 master_priv->sarea_priv->pipeB_x = x;
2181 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
2182 } else {
2183 master_priv->sarea_priv->pipeA_x = x;
2184 master_priv->sarea_priv->pipeA_y = y;
79e53945 2185 }
5c3b82e2
CW
2186
2187 return 0;
79e53945
JB
2188}
2189
5eddb70b 2190static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
2191{
2192 struct drm_device *dev = crtc->dev;
2193 struct drm_i915_private *dev_priv = dev->dev_private;
2194 u32 dpa_ctl;
2195
28c97730 2196 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
2197 dpa_ctl = I915_READ(DP_A);
2198 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2199
2200 if (clock < 200000) {
2201 u32 temp;
2202 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2203 /* workaround for 160Mhz:
2204 1) program 0x4600c bits 15:0 = 0x8124
2205 2) program 0x46010 bit 0 = 1
2206 3) program 0x46034 bit 24 = 1
2207 4) program 0x64000 bit 14 = 1
2208 */
2209 temp = I915_READ(0x4600c);
2210 temp &= 0xffff0000;
2211 I915_WRITE(0x4600c, temp | 0x8124);
2212
2213 temp = I915_READ(0x46010);
2214 I915_WRITE(0x46010, temp | 1);
2215
2216 temp = I915_READ(0x46034);
2217 I915_WRITE(0x46034, temp | (1 << 24));
2218 } else {
2219 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2220 }
2221 I915_WRITE(DP_A, dpa_ctl);
2222
5eddb70b 2223 POSTING_READ(DP_A);
32f9d658
ZW
2224 udelay(500);
2225}
2226
5e84e1a4
ZW
2227static void intel_fdi_normal_train(struct drm_crtc *crtc)
2228{
2229 struct drm_device *dev = crtc->dev;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2232 int pipe = intel_crtc->pipe;
2233 u32 reg, temp;
2234
2235 /* enable normal train */
2236 reg = FDI_TX_CTL(pipe);
2237 temp = I915_READ(reg);
2238 temp &= ~FDI_LINK_TRAIN_NONE;
2239 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2240 I915_WRITE(reg, temp);
2241
2242 reg = FDI_RX_CTL(pipe);
2243 temp = I915_READ(reg);
2244 if (HAS_PCH_CPT(dev)) {
2245 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2246 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2247 } else {
2248 temp &= ~FDI_LINK_TRAIN_NONE;
2249 temp |= FDI_LINK_TRAIN_NONE;
2250 }
2251 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2252
2253 /* wait one idle pattern time */
2254 POSTING_READ(reg);
2255 udelay(1000);
2256}
2257
8db9d77b
ZW
2258/* The FDI link training functions for ILK/Ibexpeak. */
2259static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2260{
2261 struct drm_device *dev = crtc->dev;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2264 int pipe = intel_crtc->pipe;
0fc932b8 2265 int plane = intel_crtc->plane;
5eddb70b 2266 u32 reg, temp, tries;
8db9d77b 2267
0fc932b8
JB
2268 /* FDI needs bits from pipe & plane first */
2269 assert_pipe_enabled(dev_priv, pipe);
2270 assert_plane_enabled(dev_priv, plane);
2271
e1a44743
AJ
2272 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2273 for train result */
5eddb70b
CW
2274 reg = FDI_RX_IMR(pipe);
2275 temp = I915_READ(reg);
e1a44743
AJ
2276 temp &= ~FDI_RX_SYMBOL_LOCK;
2277 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2278 I915_WRITE(reg, temp);
2279 I915_READ(reg);
e1a44743
AJ
2280 udelay(150);
2281
8db9d77b 2282 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2283 reg = FDI_TX_CTL(pipe);
2284 temp = I915_READ(reg);
77ffb597
AJ
2285 temp &= ~(7 << 19);
2286 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2287 temp &= ~FDI_LINK_TRAIN_NONE;
2288 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2289 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2290
5eddb70b
CW
2291 reg = FDI_RX_CTL(pipe);
2292 temp = I915_READ(reg);
8db9d77b
ZW
2293 temp &= ~FDI_LINK_TRAIN_NONE;
2294 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2295 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2296
2297 POSTING_READ(reg);
8db9d77b
ZW
2298 udelay(150);
2299
5b2adf89 2300 /* Ironlake workaround, enable clock pointer after FDI enable*/
6f06ce18
JB
2301 if (HAS_PCH_IBX(dev)) {
2302 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2303 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2304 FDI_RX_PHASE_SYNC_POINTER_EN);
2305 }
5b2adf89 2306
5eddb70b 2307 reg = FDI_RX_IIR(pipe);
e1a44743 2308 for (tries = 0; tries < 5; tries++) {
5eddb70b 2309 temp = I915_READ(reg);
8db9d77b
ZW
2310 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2311
2312 if ((temp & FDI_RX_BIT_LOCK)) {
2313 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2314 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2315 break;
2316 }
8db9d77b 2317 }
e1a44743 2318 if (tries == 5)
5eddb70b 2319 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2320
2321 /* Train 2 */
5eddb70b
CW
2322 reg = FDI_TX_CTL(pipe);
2323 temp = I915_READ(reg);
8db9d77b
ZW
2324 temp &= ~FDI_LINK_TRAIN_NONE;
2325 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2326 I915_WRITE(reg, temp);
8db9d77b 2327
5eddb70b
CW
2328 reg = FDI_RX_CTL(pipe);
2329 temp = I915_READ(reg);
8db9d77b
ZW
2330 temp &= ~FDI_LINK_TRAIN_NONE;
2331 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2332 I915_WRITE(reg, temp);
8db9d77b 2333
5eddb70b
CW
2334 POSTING_READ(reg);
2335 udelay(150);
8db9d77b 2336
5eddb70b 2337 reg = FDI_RX_IIR(pipe);
e1a44743 2338 for (tries = 0; tries < 5; tries++) {
5eddb70b 2339 temp = I915_READ(reg);
8db9d77b
ZW
2340 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2341
2342 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2343 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2344 DRM_DEBUG_KMS("FDI train 2 done.\n");
2345 break;
2346 }
8db9d77b 2347 }
e1a44743 2348 if (tries == 5)
5eddb70b 2349 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2350
2351 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2352
8db9d77b
ZW
2353}
2354
311bd68e 2355static const int snb_b_fdi_train_param [] = {
8db9d77b
ZW
2356 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2357 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2358 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2359 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2360};
2361
2362/* The FDI link training functions for SNB/Cougarpoint. */
2363static void gen6_fdi_link_train(struct drm_crtc *crtc)
2364{
2365 struct drm_device *dev = crtc->dev;
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2368 int pipe = intel_crtc->pipe;
5eddb70b 2369 u32 reg, temp, i;
8db9d77b 2370
e1a44743
AJ
2371 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2372 for train result */
5eddb70b
CW
2373 reg = FDI_RX_IMR(pipe);
2374 temp = I915_READ(reg);
e1a44743
AJ
2375 temp &= ~FDI_RX_SYMBOL_LOCK;
2376 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2377 I915_WRITE(reg, temp);
2378
2379 POSTING_READ(reg);
e1a44743
AJ
2380 udelay(150);
2381
8db9d77b 2382 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2383 reg = FDI_TX_CTL(pipe);
2384 temp = I915_READ(reg);
77ffb597
AJ
2385 temp &= ~(7 << 19);
2386 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2387 temp &= ~FDI_LINK_TRAIN_NONE;
2388 temp |= FDI_LINK_TRAIN_PATTERN_1;
2389 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2390 /* SNB-B */
2391 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2392 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2393
5eddb70b
CW
2394 reg = FDI_RX_CTL(pipe);
2395 temp = I915_READ(reg);
8db9d77b
ZW
2396 if (HAS_PCH_CPT(dev)) {
2397 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2398 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2399 } else {
2400 temp &= ~FDI_LINK_TRAIN_NONE;
2401 temp |= FDI_LINK_TRAIN_PATTERN_1;
2402 }
5eddb70b
CW
2403 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2404
2405 POSTING_READ(reg);
8db9d77b
ZW
2406 udelay(150);
2407
8db9d77b 2408 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2409 reg = FDI_TX_CTL(pipe);
2410 temp = I915_READ(reg);
8db9d77b
ZW
2411 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2412 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2413 I915_WRITE(reg, temp);
2414
2415 POSTING_READ(reg);
8db9d77b
ZW
2416 udelay(500);
2417
5eddb70b
CW
2418 reg = FDI_RX_IIR(pipe);
2419 temp = I915_READ(reg);
8db9d77b
ZW
2420 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2421
2422 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 2423 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2424 DRM_DEBUG_KMS("FDI train 1 done.\n");
2425 break;
2426 }
2427 }
2428 if (i == 4)
5eddb70b 2429 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2430
2431 /* Train 2 */
5eddb70b
CW
2432 reg = FDI_TX_CTL(pipe);
2433 temp = I915_READ(reg);
8db9d77b
ZW
2434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_2;
2436 if (IS_GEN6(dev)) {
2437 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2438 /* SNB-B */
2439 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2440 }
5eddb70b 2441 I915_WRITE(reg, temp);
8db9d77b 2442
5eddb70b
CW
2443 reg = FDI_RX_CTL(pipe);
2444 temp = I915_READ(reg);
8db9d77b
ZW
2445 if (HAS_PCH_CPT(dev)) {
2446 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2447 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2448 } else {
2449 temp &= ~FDI_LINK_TRAIN_NONE;
2450 temp |= FDI_LINK_TRAIN_PATTERN_2;
2451 }
5eddb70b
CW
2452 I915_WRITE(reg, temp);
2453
2454 POSTING_READ(reg);
8db9d77b
ZW
2455 udelay(150);
2456
2457 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2458 reg = FDI_TX_CTL(pipe);
2459 temp = I915_READ(reg);
8db9d77b
ZW
2460 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2461 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2462 I915_WRITE(reg, temp);
2463
2464 POSTING_READ(reg);
8db9d77b
ZW
2465 udelay(500);
2466
5eddb70b
CW
2467 reg = FDI_RX_IIR(pipe);
2468 temp = I915_READ(reg);
8db9d77b
ZW
2469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2470
2471 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2473 DRM_DEBUG_KMS("FDI train 2 done.\n");
2474 break;
2475 }
2476 }
2477 if (i == 4)
5eddb70b 2478 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2479
2480 DRM_DEBUG_KMS("FDI train done.\n");
2481}
2482
0e23b99d 2483static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
2484{
2485 struct drm_device *dev = crtc->dev;
2486 struct drm_i915_private *dev_priv = dev->dev_private;
2487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2488 int pipe = intel_crtc->pipe;
5eddb70b 2489 u32 reg, temp;
79e53945 2490
c64e311e 2491 /* Write the TU size bits so error detection works */
5eddb70b
CW
2492 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2493 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 2494
c98e9dcf 2495 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2496 reg = FDI_RX_CTL(pipe);
2497 temp = I915_READ(reg);
2498 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 2499 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
2500 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2501 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2502
2503 POSTING_READ(reg);
c98e9dcf
JB
2504 udelay(200);
2505
2506 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2507 temp = I915_READ(reg);
2508 I915_WRITE(reg, temp | FDI_PCDCLK);
2509
2510 POSTING_READ(reg);
c98e9dcf
JB
2511 udelay(200);
2512
2513 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
2514 reg = FDI_TX_CTL(pipe);
2515 temp = I915_READ(reg);
c98e9dcf 2516 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
2517 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2518
2519 POSTING_READ(reg);
c98e9dcf 2520 udelay(100);
6be4a607 2521 }
0e23b99d
JB
2522}
2523
0fc932b8
JB
2524static void ironlake_fdi_disable(struct drm_crtc *crtc)
2525{
2526 struct drm_device *dev = crtc->dev;
2527 struct drm_i915_private *dev_priv = dev->dev_private;
2528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2529 int pipe = intel_crtc->pipe;
2530 u32 reg, temp;
2531
2532 /* disable CPU FDI tx and PCH FDI rx */
2533 reg = FDI_TX_CTL(pipe);
2534 temp = I915_READ(reg);
2535 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2536 POSTING_READ(reg);
2537
2538 reg = FDI_RX_CTL(pipe);
2539 temp = I915_READ(reg);
2540 temp &= ~(0x7 << 16);
2541 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2542 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2543
2544 POSTING_READ(reg);
2545 udelay(100);
2546
2547 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2548 if (HAS_PCH_IBX(dev)) {
2549 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
2550 I915_WRITE(FDI_RX_CHICKEN(pipe),
2551 I915_READ(FDI_RX_CHICKEN(pipe) &
6f06ce18
JB
2552 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2553 }
0fc932b8
JB
2554
2555 /* still set train pattern 1 */
2556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_1;
2560 I915_WRITE(reg, temp);
2561
2562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
2564 if (HAS_PCH_CPT(dev)) {
2565 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2566 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2567 } else {
2568 temp &= ~FDI_LINK_TRAIN_NONE;
2569 temp |= FDI_LINK_TRAIN_PATTERN_1;
2570 }
2571 /* BPC in FDI rx is consistent with that in PIPECONF */
2572 temp &= ~(0x07 << 16);
2573 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2574 I915_WRITE(reg, temp);
2575
2576 POSTING_READ(reg);
2577 udelay(100);
2578}
2579
6b383a7f
CW
2580/*
2581 * When we disable a pipe, we need to clear any pending scanline wait events
2582 * to avoid hanging the ring, which we assume we are waiting on.
2583 */
2584static void intel_clear_scanline_wait(struct drm_device *dev)
2585{
2586 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2587 struct intel_ring_buffer *ring;
6b383a7f
CW
2588 u32 tmp;
2589
2590 if (IS_GEN2(dev))
2591 /* Can't break the hang on i8xx */
2592 return;
2593
1ec14ad3 2594 ring = LP_RING(dev_priv);
8168bd48
CW
2595 tmp = I915_READ_CTL(ring);
2596 if (tmp & RING_WAIT)
2597 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2598}
2599
e6c3a2a6
CW
2600static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2601{
05394f39 2602 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2603 struct drm_i915_private *dev_priv;
2604
2605 if (crtc->fb == NULL)
2606 return;
2607
05394f39 2608 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2609 dev_priv = crtc->dev->dev_private;
2610 wait_event(dev_priv->pending_flip_queue,
05394f39 2611 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2612}
2613
040484af
JB
2614static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2615{
2616 struct drm_device *dev = crtc->dev;
2617 struct drm_mode_config *mode_config = &dev->mode_config;
2618 struct intel_encoder *encoder;
2619
2620 /*
2621 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2622 * must be driven by its own crtc; no sharing is possible.
2623 */
2624 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2625 if (encoder->base.crtc != crtc)
2626 continue;
2627
2628 switch (encoder->type) {
2629 case INTEL_OUTPUT_EDP:
2630 if (!intel_encoder_is_pch_edp(&encoder->base))
2631 return false;
2632 continue;
2633 }
2634 }
2635
2636 return true;
2637}
2638
f67a559d
JB
2639/*
2640 * Enable PCH resources required for PCH ports:
2641 * - PCH PLLs
2642 * - FDI training & RX/TX
2643 * - update transcoder timings
2644 * - DP transcoding bits
2645 * - transcoder
2646 */
2647static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
2648{
2649 struct drm_device *dev = crtc->dev;
2650 struct drm_i915_private *dev_priv = dev->dev_private;
2651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2652 int pipe = intel_crtc->pipe;
5eddb70b 2653 u32 reg, temp;
2c07245f 2654
c98e9dcf
JB
2655 /* For PCH output, training FDI link */
2656 if (IS_GEN6(dev))
2657 gen6_fdi_link_train(crtc);
2658 else
2659 ironlake_fdi_link_train(crtc);
2c07245f 2660
92f2584a 2661 intel_enable_pch_pll(dev_priv, pipe);
8db9d77b 2662
c98e9dcf
JB
2663 if (HAS_PCH_CPT(dev)) {
2664 /* Be sure PCH DPLL SEL is set */
2665 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2666 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2667 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2668 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2669 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2670 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2671 }
5eddb70b 2672
d9b6cb56
JB
2673 /* set transcoder timing, panel must allow it */
2674 assert_panel_unlocked(dev_priv, pipe);
5eddb70b
CW
2675 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2676 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2677 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2678
5eddb70b
CW
2679 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2680 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2681 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2682
5e84e1a4
ZW
2683 intel_fdi_normal_train(crtc);
2684
c98e9dcf
JB
2685 /* For PCH DP, enable TRANS_DP_CTL */
2686 if (HAS_PCH_CPT(dev) &&
2687 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2688 reg = TRANS_DP_CTL(pipe);
2689 temp = I915_READ(reg);
2690 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2691 TRANS_DP_SYNC_MASK |
2692 TRANS_DP_BPC_MASK);
5eddb70b
CW
2693 temp |= (TRANS_DP_OUTPUT_ENABLE |
2694 TRANS_DP_ENH_FRAMING);
220cad3c 2695 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2696
2697 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2698 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2699 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2700 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2701
2702 switch (intel_trans_dp_port_sel(crtc)) {
2703 case PCH_DP_B:
5eddb70b 2704 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2705 break;
2706 case PCH_DP_C:
5eddb70b 2707 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2708 break;
2709 case PCH_DP_D:
5eddb70b 2710 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2711 break;
2712 default:
2713 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2714 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2715 break;
32f9d658 2716 }
2c07245f 2717
5eddb70b 2718 I915_WRITE(reg, temp);
6be4a607 2719 }
b52eb4dc 2720
040484af 2721 intel_enable_transcoder(dev_priv, pipe);
f67a559d
JB
2722}
2723
2724static void ironlake_crtc_enable(struct drm_crtc *crtc)
2725{
2726 struct drm_device *dev = crtc->dev;
2727 struct drm_i915_private *dev_priv = dev->dev_private;
2728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2729 int pipe = intel_crtc->pipe;
2730 int plane = intel_crtc->plane;
2731 u32 temp;
2732 bool is_pch_port;
2733
2734 if (intel_crtc->active)
2735 return;
2736
2737 intel_crtc->active = true;
2738 intel_update_watermarks(dev);
2739
2740 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2741 temp = I915_READ(PCH_LVDS);
2742 if ((temp & LVDS_PORT_EN) == 0)
2743 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2744 }
2745
2746 is_pch_port = intel_crtc_driving_pch(crtc);
2747
2748 if (is_pch_port)
2749 ironlake_fdi_enable(crtc);
2750 else
2751 ironlake_fdi_disable(crtc);
2752
2753 /* Enable panel fitting for LVDS */
2754 if (dev_priv->pch_pf_size &&
2755 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2756 /* Force use of hard-coded filter coefficients
2757 * as some pre-programmed values are broken,
2758 * e.g. x201.
2759 */
2760 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2761 PF_ENABLE | PF_FILTER_MED_3x3);
2762 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2763 dev_priv->pch_pf_pos);
2764 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2765 dev_priv->pch_pf_size);
2766 }
2767
2768 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2769 intel_enable_plane(dev_priv, plane, pipe);
2770
2771 if (is_pch_port)
2772 ironlake_pch_enable(crtc);
c98e9dcf 2773
6be4a607 2774 intel_crtc_load_lut(crtc);
bed4a673 2775 intel_update_fbc(dev);
6b383a7f 2776 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2777}
2778
2779static void ironlake_crtc_disable(struct drm_crtc *crtc)
2780{
2781 struct drm_device *dev = crtc->dev;
2782 struct drm_i915_private *dev_priv = dev->dev_private;
2783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2784 int pipe = intel_crtc->pipe;
2785 int plane = intel_crtc->plane;
5eddb70b 2786 u32 reg, temp;
b52eb4dc 2787
f7abfe8b
CW
2788 if (!intel_crtc->active)
2789 return;
2790
e6c3a2a6 2791 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2792 drm_vblank_off(dev, pipe);
6b383a7f 2793 intel_crtc_update_cursor(crtc, false);
5eddb70b 2794
b24e7179 2795 intel_disable_plane(dev_priv, plane, pipe);
913d8d11 2796
6be4a607
JB
2797 if (dev_priv->cfb_plane == plane &&
2798 dev_priv->display.disable_fbc)
2799 dev_priv->display.disable_fbc(dev);
2c07245f 2800
b24e7179 2801 intel_disable_pipe(dev_priv, pipe);
32f9d658 2802
6be4a607
JB
2803 /* Disable PF */
2804 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2805 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2806
0fc932b8 2807 ironlake_fdi_disable(crtc);
2c07245f 2808
6be4a607
JB
2809 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2810 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2811 if (temp & LVDS_PORT_EN) {
2812 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2813 POSTING_READ(PCH_LVDS);
2814 udelay(100);
2815 }
6be4a607 2816 }
249c0e64 2817
040484af 2818 intel_disable_transcoder(dev_priv, pipe);
913d8d11 2819
6be4a607
JB
2820 if (HAS_PCH_CPT(dev)) {
2821 /* disable TRANS_DP_CTL */
5eddb70b
CW
2822 reg = TRANS_DP_CTL(pipe);
2823 temp = I915_READ(reg);
2824 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
cb3543c6 2825 temp |= TRANS_DP_PORT_SEL_NONE;
5eddb70b 2826 I915_WRITE(reg, temp);
6be4a607
JB
2827
2828 /* disable DPLL_SEL */
2829 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2830 if (pipe == 0)
6be4a607
JB
2831 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2832 else
2833 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2834 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2835 }
e3421a18 2836
6be4a607 2837 /* disable PCH DPLL */
92f2584a 2838 intel_disable_pch_pll(dev_priv, pipe);
8db9d77b 2839
6be4a607 2840 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2841 reg = FDI_RX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2844
6be4a607 2845 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2846 reg = FDI_TX_CTL(pipe);
2847 temp = I915_READ(reg);
2848 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2849
2850 POSTING_READ(reg);
6be4a607 2851 udelay(100);
8db9d77b 2852
5eddb70b
CW
2853 reg = FDI_RX_CTL(pipe);
2854 temp = I915_READ(reg);
2855 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2856
6be4a607 2857 /* Wait for the clocks to turn off. */
5eddb70b 2858 POSTING_READ(reg);
6be4a607 2859 udelay(100);
6b383a7f 2860
f7abfe8b 2861 intel_crtc->active = false;
6b383a7f
CW
2862 intel_update_watermarks(dev);
2863 intel_update_fbc(dev);
2864 intel_clear_scanline_wait(dev);
6be4a607 2865}
1b3c7a47 2866
6be4a607
JB
2867static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2868{
2869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2870 int pipe = intel_crtc->pipe;
2871 int plane = intel_crtc->plane;
8db9d77b 2872
6be4a607
JB
2873 /* XXX: When our outputs are all unaware of DPMS modes other than off
2874 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2875 */
2876 switch (mode) {
2877 case DRM_MODE_DPMS_ON:
2878 case DRM_MODE_DPMS_STANDBY:
2879 case DRM_MODE_DPMS_SUSPEND:
2880 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2881 ironlake_crtc_enable(crtc);
2882 break;
1b3c7a47 2883
6be4a607
JB
2884 case DRM_MODE_DPMS_OFF:
2885 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2886 ironlake_crtc_disable(crtc);
2c07245f
ZW
2887 break;
2888 }
2889}
2890
02e792fb
DV
2891static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2892{
02e792fb 2893 if (!enable && intel_crtc->overlay) {
23f09ce3 2894 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2895
23f09ce3
CW
2896 mutex_lock(&dev->struct_mutex);
2897 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2898 mutex_unlock(&dev->struct_mutex);
02e792fb 2899 }
02e792fb 2900
5dcdbcb0
CW
2901 /* Let userspace switch the overlay on again. In most cases userspace
2902 * has to recompute where to put it anyway.
2903 */
02e792fb
DV
2904}
2905
0b8765c6 2906static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2907{
2908 struct drm_device *dev = crtc->dev;
79e53945
JB
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2911 int pipe = intel_crtc->pipe;
80824003 2912 int plane = intel_crtc->plane;
79e53945 2913
f7abfe8b
CW
2914 if (intel_crtc->active)
2915 return;
2916
2917 intel_crtc->active = true;
6b383a7f
CW
2918 intel_update_watermarks(dev);
2919
63d7bbe9 2920 intel_enable_pll(dev_priv, pipe);
040484af 2921 intel_enable_pipe(dev_priv, pipe, false);
b24e7179 2922 intel_enable_plane(dev_priv, plane, pipe);
79e53945 2923
0b8765c6 2924 intel_crtc_load_lut(crtc);
bed4a673 2925 intel_update_fbc(dev);
79e53945 2926
0b8765c6
JB
2927 /* Give the overlay scaler a chance to enable if it's on this pipe */
2928 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2929 intel_crtc_update_cursor(crtc, true);
0b8765c6 2930}
79e53945 2931
0b8765c6
JB
2932static void i9xx_crtc_disable(struct drm_crtc *crtc)
2933{
2934 struct drm_device *dev = crtc->dev;
2935 struct drm_i915_private *dev_priv = dev->dev_private;
2936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2937 int pipe = intel_crtc->pipe;
2938 int plane = intel_crtc->plane;
b690e96c 2939
f7abfe8b
CW
2940 if (!intel_crtc->active)
2941 return;
2942
0b8765c6 2943 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
2944 intel_crtc_wait_for_pending_flips(crtc);
2945 drm_vblank_off(dev, pipe);
0b8765c6 2946 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 2947 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
2948
2949 if (dev_priv->cfb_plane == plane &&
2950 dev_priv->display.disable_fbc)
2951 dev_priv->display.disable_fbc(dev);
79e53945 2952
b24e7179 2953 intel_disable_plane(dev_priv, plane, pipe);
b24e7179 2954 intel_disable_pipe(dev_priv, pipe);
63d7bbe9 2955 intel_disable_pll(dev_priv, pipe);
0b8765c6 2956
f7abfe8b 2957 intel_crtc->active = false;
6b383a7f
CW
2958 intel_update_fbc(dev);
2959 intel_update_watermarks(dev);
2960 intel_clear_scanline_wait(dev);
0b8765c6
JB
2961}
2962
2963static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2964{
2965 /* XXX: When our outputs are all unaware of DPMS modes other than off
2966 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2967 */
2968 switch (mode) {
2969 case DRM_MODE_DPMS_ON:
2970 case DRM_MODE_DPMS_STANDBY:
2971 case DRM_MODE_DPMS_SUSPEND:
2972 i9xx_crtc_enable(crtc);
2973 break;
2974 case DRM_MODE_DPMS_OFF:
2975 i9xx_crtc_disable(crtc);
79e53945
JB
2976 break;
2977 }
2c07245f
ZW
2978}
2979
2980/**
2981 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2982 */
2983static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2984{
2985 struct drm_device *dev = crtc->dev;
e70236a8 2986 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2987 struct drm_i915_master_private *master_priv;
2988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2989 int pipe = intel_crtc->pipe;
2990 bool enabled;
2991
032d2a0d
CW
2992 if (intel_crtc->dpms_mode == mode)
2993 return;
2994
65655d4a 2995 intel_crtc->dpms_mode = mode;
debcaddc 2996
e70236a8 2997 dev_priv->display.dpms(crtc, mode);
79e53945
JB
2998
2999 if (!dev->primary->master)
3000 return;
3001
3002 master_priv = dev->primary->master->driver_priv;
3003 if (!master_priv->sarea_priv)
3004 return;
3005
3006 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3007
3008 switch (pipe) {
3009 case 0:
3010 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3011 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3012 break;
3013 case 1:
3014 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3015 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3016 break;
3017 default:
3018 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
3019 break;
3020 }
79e53945
JB
3021}
3022
cdd59983
CW
3023static void intel_crtc_disable(struct drm_crtc *crtc)
3024{
3025 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3026 struct drm_device *dev = crtc->dev;
3027
3028 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3029
3030 if (crtc->fb) {
3031 mutex_lock(&dev->struct_mutex);
3032 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3033 mutex_unlock(&dev->struct_mutex);
3034 }
3035}
3036
7e7d76c3
JB
3037/* Prepare for a mode set.
3038 *
3039 * Note we could be a lot smarter here. We need to figure out which outputs
3040 * will be enabled, which disabled (in short, how the config will changes)
3041 * and perform the minimum necessary steps to accomplish that, e.g. updating
3042 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3043 * panel fitting is in the proper state, etc.
3044 */
3045static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 3046{
7e7d76c3 3047 i9xx_crtc_disable(crtc);
79e53945
JB
3048}
3049
7e7d76c3 3050static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 3051{
7e7d76c3 3052 i9xx_crtc_enable(crtc);
7e7d76c3
JB
3053}
3054
3055static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3056{
7e7d76c3 3057 ironlake_crtc_disable(crtc);
7e7d76c3
JB
3058}
3059
3060static void ironlake_crtc_commit(struct drm_crtc *crtc)
3061{
7e7d76c3 3062 ironlake_crtc_enable(crtc);
79e53945
JB
3063}
3064
3065void intel_encoder_prepare (struct drm_encoder *encoder)
3066{
3067 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3068 /* lvds has its own version of prepare see intel_lvds_prepare */
3069 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3070}
3071
3072void intel_encoder_commit (struct drm_encoder *encoder)
3073{
3074 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3075 /* lvds has its own version of commit see intel_lvds_commit */
3076 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3077}
3078
ea5b213a
CW
3079void intel_encoder_destroy(struct drm_encoder *encoder)
3080{
4ef69c7a 3081 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 3082
ea5b213a
CW
3083 drm_encoder_cleanup(encoder);
3084 kfree(intel_encoder);
3085}
3086
79e53945
JB
3087static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3088 struct drm_display_mode *mode,
3089 struct drm_display_mode *adjusted_mode)
3090{
2c07245f 3091 struct drm_device *dev = crtc->dev;
89749350 3092
bad720ff 3093 if (HAS_PCH_SPLIT(dev)) {
2c07245f 3094 /* FDI link clock is fixed at 2.7G */
2377b741
JB
3095 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3096 return false;
2c07245f 3097 }
89749350
CW
3098
3099 /* XXX some encoders set the crtcinfo, others don't.
3100 * Obviously we need some form of conflict resolution here...
3101 */
3102 if (adjusted_mode->crtc_htotal == 0)
3103 drm_mode_set_crtcinfo(adjusted_mode, 0);
3104
79e53945
JB
3105 return true;
3106}
3107
e70236a8
JB
3108static int i945_get_display_clock_speed(struct drm_device *dev)
3109{
3110 return 400000;
3111}
79e53945 3112
e70236a8 3113static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 3114{
e70236a8
JB
3115 return 333000;
3116}
79e53945 3117
e70236a8
JB
3118static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3119{
3120 return 200000;
3121}
79e53945 3122
e70236a8
JB
3123static int i915gm_get_display_clock_speed(struct drm_device *dev)
3124{
3125 u16 gcfgc = 0;
79e53945 3126
e70236a8
JB
3127 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3128
3129 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
3130 return 133000;
3131 else {
3132 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3133 case GC_DISPLAY_CLOCK_333_MHZ:
3134 return 333000;
3135 default:
3136 case GC_DISPLAY_CLOCK_190_200_MHZ:
3137 return 190000;
79e53945 3138 }
e70236a8
JB
3139 }
3140}
3141
3142static int i865_get_display_clock_speed(struct drm_device *dev)
3143{
3144 return 266000;
3145}
3146
3147static int i855_get_display_clock_speed(struct drm_device *dev)
3148{
3149 u16 hpllcc = 0;
3150 /* Assume that the hardware is in the high speed state. This
3151 * should be the default.
3152 */
3153 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3154 case GC_CLOCK_133_200:
3155 case GC_CLOCK_100_200:
3156 return 200000;
3157 case GC_CLOCK_166_250:
3158 return 250000;
3159 case GC_CLOCK_100_133:
79e53945 3160 return 133000;
e70236a8 3161 }
79e53945 3162
e70236a8
JB
3163 /* Shouldn't happen */
3164 return 0;
3165}
79e53945 3166
e70236a8
JB
3167static int i830_get_display_clock_speed(struct drm_device *dev)
3168{
3169 return 133000;
79e53945
JB
3170}
3171
2c07245f
ZW
3172struct fdi_m_n {
3173 u32 tu;
3174 u32 gmch_m;
3175 u32 gmch_n;
3176 u32 link_m;
3177 u32 link_n;
3178};
3179
3180static void
3181fdi_reduce_ratio(u32 *num, u32 *den)
3182{
3183 while (*num > 0xffffff || *den > 0xffffff) {
3184 *num >>= 1;
3185 *den >>= 1;
3186 }
3187}
3188
2c07245f 3189static void
f2b115e6
AJ
3190ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3191 int link_clock, struct fdi_m_n *m_n)
2c07245f 3192{
2c07245f
ZW
3193 m_n->tu = 64; /* default size */
3194
22ed1113
CW
3195 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3196 m_n->gmch_m = bits_per_pixel * pixel_clock;
3197 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
3198 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3199
22ed1113
CW
3200 m_n->link_m = pixel_clock;
3201 m_n->link_n = link_clock;
2c07245f
ZW
3202 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3203}
3204
3205
7662c8bd
SL
3206struct intel_watermark_params {
3207 unsigned long fifo_size;
3208 unsigned long max_wm;
3209 unsigned long default_wm;
3210 unsigned long guard_size;
3211 unsigned long cacheline_size;
3212};
3213
f2b115e6 3214/* Pineview has different values for various configs */
d210246a 3215static const struct intel_watermark_params pineview_display_wm = {
f2b115e6
AJ
3216 PINEVIEW_DISPLAY_FIFO,
3217 PINEVIEW_MAX_WM,
3218 PINEVIEW_DFT_WM,
3219 PINEVIEW_GUARD_WM,
3220 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3221};
d210246a 3222static const struct intel_watermark_params pineview_display_hplloff_wm = {
f2b115e6
AJ
3223 PINEVIEW_DISPLAY_FIFO,
3224 PINEVIEW_MAX_WM,
3225 PINEVIEW_DFT_HPLLOFF_WM,
3226 PINEVIEW_GUARD_WM,
3227 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3228};
d210246a 3229static const struct intel_watermark_params pineview_cursor_wm = {
f2b115e6
AJ
3230 PINEVIEW_CURSOR_FIFO,
3231 PINEVIEW_CURSOR_MAX_WM,
3232 PINEVIEW_CURSOR_DFT_WM,
3233 PINEVIEW_CURSOR_GUARD_WM,
3234 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 3235};
d210246a 3236static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
f2b115e6
AJ
3237 PINEVIEW_CURSOR_FIFO,
3238 PINEVIEW_CURSOR_MAX_WM,
3239 PINEVIEW_CURSOR_DFT_WM,
3240 PINEVIEW_CURSOR_GUARD_WM,
3241 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3242};
d210246a 3243static const struct intel_watermark_params g4x_wm_info = {
0e442c60
JB
3244 G4X_FIFO_SIZE,
3245 G4X_MAX_WM,
3246 G4X_MAX_WM,
3247 2,
3248 G4X_FIFO_LINE_SIZE,
3249};
d210246a 3250static const struct intel_watermark_params g4x_cursor_wm_info = {
4fe5e611
ZY
3251 I965_CURSOR_FIFO,
3252 I965_CURSOR_MAX_WM,
3253 I965_CURSOR_DFT_WM,
3254 2,
3255 G4X_FIFO_LINE_SIZE,
3256};
d210246a 3257static const struct intel_watermark_params i965_cursor_wm_info = {
4fe5e611
ZY
3258 I965_CURSOR_FIFO,
3259 I965_CURSOR_MAX_WM,
3260 I965_CURSOR_DFT_WM,
3261 2,
3262 I915_FIFO_LINE_SIZE,
3263};
d210246a 3264static const struct intel_watermark_params i945_wm_info = {
dff33cfc 3265 I945_FIFO_SIZE,
7662c8bd
SL
3266 I915_MAX_WM,
3267 1,
dff33cfc
JB
3268 2,
3269 I915_FIFO_LINE_SIZE
7662c8bd 3270};
d210246a 3271static const struct intel_watermark_params i915_wm_info = {
dff33cfc 3272 I915_FIFO_SIZE,
7662c8bd
SL
3273 I915_MAX_WM,
3274 1,
dff33cfc 3275 2,
7662c8bd
SL
3276 I915_FIFO_LINE_SIZE
3277};
d210246a 3278static const struct intel_watermark_params i855_wm_info = {
7662c8bd
SL
3279 I855GM_FIFO_SIZE,
3280 I915_MAX_WM,
3281 1,
dff33cfc 3282 2,
7662c8bd
SL
3283 I830_FIFO_LINE_SIZE
3284};
d210246a 3285static const struct intel_watermark_params i830_wm_info = {
7662c8bd
SL
3286 I830_FIFO_SIZE,
3287 I915_MAX_WM,
3288 1,
dff33cfc 3289 2,
7662c8bd
SL
3290 I830_FIFO_LINE_SIZE
3291};
3292
d210246a 3293static const struct intel_watermark_params ironlake_display_wm_info = {
7f8a8569
ZW
3294 ILK_DISPLAY_FIFO,
3295 ILK_DISPLAY_MAXWM,
3296 ILK_DISPLAY_DFTWM,
3297 2,
3298 ILK_FIFO_LINE_SIZE
3299};
d210246a 3300static const struct intel_watermark_params ironlake_cursor_wm_info = {
c936f44d
ZY
3301 ILK_CURSOR_FIFO,
3302 ILK_CURSOR_MAXWM,
3303 ILK_CURSOR_DFTWM,
3304 2,
3305 ILK_FIFO_LINE_SIZE
3306};
d210246a 3307static const struct intel_watermark_params ironlake_display_srwm_info = {
7f8a8569
ZW
3308 ILK_DISPLAY_SR_FIFO,
3309 ILK_DISPLAY_MAX_SRWM,
3310 ILK_DISPLAY_DFT_SRWM,
3311 2,
3312 ILK_FIFO_LINE_SIZE
3313};
d210246a 3314static const struct intel_watermark_params ironlake_cursor_srwm_info = {
7f8a8569
ZW
3315 ILK_CURSOR_SR_FIFO,
3316 ILK_CURSOR_MAX_SRWM,
3317 ILK_CURSOR_DFT_SRWM,
3318 2,
3319 ILK_FIFO_LINE_SIZE
3320};
3321
d210246a 3322static const struct intel_watermark_params sandybridge_display_wm_info = {
1398261a
YL
3323 SNB_DISPLAY_FIFO,
3324 SNB_DISPLAY_MAXWM,
3325 SNB_DISPLAY_DFTWM,
3326 2,
3327 SNB_FIFO_LINE_SIZE
3328};
d210246a 3329static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1398261a
YL
3330 SNB_CURSOR_FIFO,
3331 SNB_CURSOR_MAXWM,
3332 SNB_CURSOR_DFTWM,
3333 2,
3334 SNB_FIFO_LINE_SIZE
3335};
d210246a 3336static const struct intel_watermark_params sandybridge_display_srwm_info = {
1398261a
YL
3337 SNB_DISPLAY_SR_FIFO,
3338 SNB_DISPLAY_MAX_SRWM,
3339 SNB_DISPLAY_DFT_SRWM,
3340 2,
3341 SNB_FIFO_LINE_SIZE
3342};
d210246a 3343static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1398261a
YL
3344 SNB_CURSOR_SR_FIFO,
3345 SNB_CURSOR_MAX_SRWM,
3346 SNB_CURSOR_DFT_SRWM,
3347 2,
3348 SNB_FIFO_LINE_SIZE
3349};
3350
3351
dff33cfc
JB
3352/**
3353 * intel_calculate_wm - calculate watermark level
3354 * @clock_in_khz: pixel clock
3355 * @wm: chip FIFO params
3356 * @pixel_size: display pixel size
3357 * @latency_ns: memory latency for the platform
3358 *
3359 * Calculate the watermark level (the level at which the display plane will
3360 * start fetching from memory again). Each chip has a different display
3361 * FIFO size and allocation, so the caller needs to figure that out and pass
3362 * in the correct intel_watermark_params structure.
3363 *
3364 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3365 * on the pixel size. When it reaches the watermark level, it'll start
3366 * fetching FIFO line sized based chunks from memory until the FIFO fills
3367 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3368 * will occur, and a display engine hang could result.
3369 */
7662c8bd 3370static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
d210246a
CW
3371 const struct intel_watermark_params *wm,
3372 int fifo_size,
7662c8bd
SL
3373 int pixel_size,
3374 unsigned long latency_ns)
3375{
390c4dd4 3376 long entries_required, wm_size;
dff33cfc 3377
d660467c
JB
3378 /*
3379 * Note: we need to make sure we don't overflow for various clock &
3380 * latency values.
3381 * clocks go from a few thousand to several hundred thousand.
3382 * latency is usually a few thousand
3383 */
3384 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3385 1000;
8de9b311 3386 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 3387
28c97730 3388 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc 3389
d210246a 3390 wm_size = fifo_size - (entries_required + wm->guard_size);
dff33cfc 3391
28c97730 3392 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 3393
390c4dd4
JB
3394 /* Don't promote wm_size to unsigned... */
3395 if (wm_size > (long)wm->max_wm)
7662c8bd 3396 wm_size = wm->max_wm;
c3add4b6 3397 if (wm_size <= 0)
7662c8bd
SL
3398 wm_size = wm->default_wm;
3399 return wm_size;
3400}
3401
3402struct cxsr_latency {
3403 int is_desktop;
95534263 3404 int is_ddr3;
7662c8bd
SL
3405 unsigned long fsb_freq;
3406 unsigned long mem_freq;
3407 unsigned long display_sr;
3408 unsigned long display_hpll_disable;
3409 unsigned long cursor_sr;
3410 unsigned long cursor_hpll_disable;
3411};
3412
403c89ff 3413static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
3414 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3415 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3416 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3417 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3418 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
3419
3420 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3421 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3422 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3423 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3424 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
3425
3426 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3427 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3428 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3429 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3430 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
3431
3432 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3433 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3434 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3435 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3436 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
3437
3438 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3439 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3440 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3441 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3442 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
3443
3444 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3445 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3446 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3447 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3448 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
3449};
3450
403c89ff
CW
3451static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3452 int is_ddr3,
3453 int fsb,
3454 int mem)
7662c8bd 3455{
403c89ff 3456 const struct cxsr_latency *latency;
7662c8bd 3457 int i;
7662c8bd
SL
3458
3459 if (fsb == 0 || mem == 0)
3460 return NULL;
3461
3462 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3463 latency = &cxsr_latency_table[i];
3464 if (is_desktop == latency->is_desktop &&
95534263 3465 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3466 fsb == latency->fsb_freq && mem == latency->mem_freq)
3467 return latency;
7662c8bd 3468 }
decbbcda 3469
28c97730 3470 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3471
3472 return NULL;
7662c8bd
SL
3473}
3474
f2b115e6 3475static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3476{
3477 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3478
3479 /* deactivate cxsr */
3e33d94d 3480 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3481}
3482
bcc24fb4
JB
3483/*
3484 * Latency for FIFO fetches is dependent on several factors:
3485 * - memory configuration (speed, channels)
3486 * - chipset
3487 * - current MCH state
3488 * It can be fairly high in some situations, so here we assume a fairly
3489 * pessimal value. It's a tradeoff between extra memory fetches (if we
3490 * set this value too high, the FIFO will fetch frequently to stay full)
3491 * and power consumption (set it too low to save power and we might see
3492 * FIFO underruns and display "flicker").
3493 *
3494 * A value of 5us seems to be a good balance; safe for very low end
3495 * platforms but not overly aggressive on lower latency configs.
3496 */
69e302a9 3497static const int latency_ns = 5000;
7662c8bd 3498
e70236a8 3499static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3500{
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502 uint32_t dsparb = I915_READ(DSPARB);
3503 int size;
3504
8de9b311
CW
3505 size = dsparb & 0x7f;
3506 if (plane)
3507 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3508
28c97730 3509 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3510 plane ? "B" : "A", size);
dff33cfc
JB
3511
3512 return size;
3513}
7662c8bd 3514
e70236a8
JB
3515static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3516{
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 uint32_t dsparb = I915_READ(DSPARB);
3519 int size;
3520
8de9b311
CW
3521 size = dsparb & 0x1ff;
3522 if (plane)
3523 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3524 size >>= 1; /* Convert to cachelines */
dff33cfc 3525
28c97730 3526 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3527 plane ? "B" : "A", size);
dff33cfc
JB
3528
3529 return size;
3530}
7662c8bd 3531
e70236a8
JB
3532static int i845_get_fifo_size(struct drm_device *dev, int plane)
3533{
3534 struct drm_i915_private *dev_priv = dev->dev_private;
3535 uint32_t dsparb = I915_READ(DSPARB);
3536 int size;
3537
3538 size = dsparb & 0x7f;
3539 size >>= 2; /* Convert to cachelines */
3540
28c97730 3541 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3542 plane ? "B" : "A",
3543 size);
e70236a8
JB
3544
3545 return size;
3546}
3547
3548static int i830_get_fifo_size(struct drm_device *dev, int plane)
3549{
3550 struct drm_i915_private *dev_priv = dev->dev_private;
3551 uint32_t dsparb = I915_READ(DSPARB);
3552 int size;
3553
3554 size = dsparb & 0x7f;
3555 size >>= 1; /* Convert to cachelines */
3556
28c97730 3557 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3558 plane ? "B" : "A", size);
e70236a8
JB
3559
3560 return size;
3561}
3562
d210246a
CW
3563static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3564{
3565 struct drm_crtc *crtc, *enabled = NULL;
3566
3567 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3568 if (crtc->enabled && crtc->fb) {
3569 if (enabled)
3570 return NULL;
3571 enabled = crtc;
3572 }
3573 }
3574
3575 return enabled;
3576}
3577
3578static void pineview_update_wm(struct drm_device *dev)
d4294342
ZY
3579{
3580 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3581 struct drm_crtc *crtc;
403c89ff 3582 const struct cxsr_latency *latency;
d4294342
ZY
3583 u32 reg;
3584 unsigned long wm;
d4294342 3585
403c89ff 3586 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3587 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3588 if (!latency) {
3589 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3590 pineview_disable_cxsr(dev);
3591 return;
3592 }
3593
d210246a
CW
3594 crtc = single_enabled_crtc(dev);
3595 if (crtc) {
3596 int clock = crtc->mode.clock;
3597 int pixel_size = crtc->fb->bits_per_pixel / 8;
d4294342
ZY
3598
3599 /* Display SR */
d210246a
CW
3600 wm = intel_calculate_wm(clock, &pineview_display_wm,
3601 pineview_display_wm.fifo_size,
d4294342
ZY
3602 pixel_size, latency->display_sr);
3603 reg = I915_READ(DSPFW1);
3604 reg &= ~DSPFW_SR_MASK;
3605 reg |= wm << DSPFW_SR_SHIFT;
3606 I915_WRITE(DSPFW1, reg);
3607 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3608
3609 /* cursor SR */
d210246a
CW
3610 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3611 pineview_display_wm.fifo_size,
d4294342
ZY
3612 pixel_size, latency->cursor_sr);
3613 reg = I915_READ(DSPFW3);
3614 reg &= ~DSPFW_CURSOR_SR_MASK;
3615 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3616 I915_WRITE(DSPFW3, reg);
3617
3618 /* Display HPLL off SR */
d210246a
CW
3619 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3620 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3621 pixel_size, latency->display_hpll_disable);
3622 reg = I915_READ(DSPFW3);
3623 reg &= ~DSPFW_HPLL_SR_MASK;
3624 reg |= wm & DSPFW_HPLL_SR_MASK;
3625 I915_WRITE(DSPFW3, reg);
3626
3627 /* cursor HPLL off SR */
d210246a
CW
3628 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3629 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3630 pixel_size, latency->cursor_hpll_disable);
3631 reg = I915_READ(DSPFW3);
3632 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3633 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3634 I915_WRITE(DSPFW3, reg);
3635 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3636
3637 /* activate cxsr */
3e33d94d
CW
3638 I915_WRITE(DSPFW3,
3639 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3640 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3641 } else {
3642 pineview_disable_cxsr(dev);
3643 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3644 }
3645}
3646
417ae147
CW
3647static bool g4x_compute_wm0(struct drm_device *dev,
3648 int plane,
3649 const struct intel_watermark_params *display,
3650 int display_latency_ns,
3651 const struct intel_watermark_params *cursor,
3652 int cursor_latency_ns,
3653 int *plane_wm,
3654 int *cursor_wm)
3655{
3656 struct drm_crtc *crtc;
3657 int htotal, hdisplay, clock, pixel_size;
3658 int line_time_us, line_count;
3659 int entries, tlb_miss;
3660
3661 crtc = intel_get_crtc_for_plane(dev, plane);
3662 if (crtc->fb == NULL || !crtc->enabled)
3663 return false;
3664
3665 htotal = crtc->mode.htotal;
3666 hdisplay = crtc->mode.hdisplay;
3667 clock = crtc->mode.clock;
3668 pixel_size = crtc->fb->bits_per_pixel / 8;
3669
3670 /* Use the small buffer method to calculate plane watermark */
3671 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3672 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3673 if (tlb_miss > 0)
3674 entries += tlb_miss;
3675 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3676 *plane_wm = entries + display->guard_size;
3677 if (*plane_wm > (int)display->max_wm)
3678 *plane_wm = display->max_wm;
3679
3680 /* Use the large buffer method to calculate cursor watermark */
3681 line_time_us = ((htotal * 1000) / clock);
3682 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3683 entries = line_count * 64 * pixel_size;
3684 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3685 if (tlb_miss > 0)
3686 entries += tlb_miss;
3687 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3688 *cursor_wm = entries + cursor->guard_size;
3689 if (*cursor_wm > (int)cursor->max_wm)
3690 *cursor_wm = (int)cursor->max_wm;
3691
3692 return true;
3693}
3694
3695/*
3696 * Check the wm result.
3697 *
3698 * If any calculated watermark values is larger than the maximum value that
3699 * can be programmed into the associated watermark register, that watermark
3700 * must be disabled.
3701 */
3702static bool g4x_check_srwm(struct drm_device *dev,
3703 int display_wm, int cursor_wm,
3704 const struct intel_watermark_params *display,
3705 const struct intel_watermark_params *cursor)
652c393a 3706{
417ae147
CW
3707 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3708 display_wm, cursor_wm);
652c393a 3709
417ae147
CW
3710 if (display_wm > display->max_wm) {
3711 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3712 display_wm, display->max_wm);
3713 return false;
3714 }
0e442c60 3715
417ae147
CW
3716 if (cursor_wm > cursor->max_wm) {
3717 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3718 cursor_wm, cursor->max_wm);
3719 return false;
3720 }
0e442c60 3721
417ae147
CW
3722 if (!(display_wm || cursor_wm)) {
3723 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3724 return false;
3725 }
0e442c60 3726
417ae147
CW
3727 return true;
3728}
0e442c60 3729
417ae147 3730static bool g4x_compute_srwm(struct drm_device *dev,
d210246a
CW
3731 int plane,
3732 int latency_ns,
417ae147
CW
3733 const struct intel_watermark_params *display,
3734 const struct intel_watermark_params *cursor,
3735 int *display_wm, int *cursor_wm)
3736{
d210246a
CW
3737 struct drm_crtc *crtc;
3738 int hdisplay, htotal, pixel_size, clock;
417ae147
CW
3739 unsigned long line_time_us;
3740 int line_count, line_size;
3741 int small, large;
3742 int entries;
0e442c60 3743
417ae147
CW
3744 if (!latency_ns) {
3745 *display_wm = *cursor_wm = 0;
3746 return false;
3747 }
0e442c60 3748
d210246a
CW
3749 crtc = intel_get_crtc_for_plane(dev, plane);
3750 hdisplay = crtc->mode.hdisplay;
3751 htotal = crtc->mode.htotal;
3752 clock = crtc->mode.clock;
3753 pixel_size = crtc->fb->bits_per_pixel / 8;
3754
417ae147
CW
3755 line_time_us = (htotal * 1000) / clock;
3756 line_count = (latency_ns / line_time_us + 1000) / 1000;
3757 line_size = hdisplay * pixel_size;
0e442c60 3758
417ae147
CW
3759 /* Use the minimum of the small and large buffer method for primary */
3760 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3761 large = line_count * line_size;
0e442c60 3762
417ae147
CW
3763 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3764 *display_wm = entries + display->guard_size;
4fe5e611 3765
417ae147
CW
3766 /* calculate the self-refresh watermark for display cursor */
3767 entries = line_count * pixel_size * 64;
3768 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3769 *cursor_wm = entries + cursor->guard_size;
4fe5e611 3770
417ae147
CW
3771 return g4x_check_srwm(dev,
3772 *display_wm, *cursor_wm,
3773 display, cursor);
3774}
4fe5e611 3775
d210246a
CW
3776static inline bool single_plane_enabled(unsigned int mask)
3777{
3778 return mask && (mask & -mask) == 0;
3779}
3780
3781static void g4x_update_wm(struct drm_device *dev)
417ae147
CW
3782{
3783 static const int sr_latency_ns = 12000;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
d210246a
CW
3786 int plane_sr, cursor_sr;
3787 unsigned int enabled = 0;
417ae147
CW
3788
3789 if (g4x_compute_wm0(dev, 0,
3790 &g4x_wm_info, latency_ns,
3791 &g4x_cursor_wm_info, latency_ns,
3792 &planea_wm, &cursora_wm))
d210246a 3793 enabled |= 1;
417ae147
CW
3794
3795 if (g4x_compute_wm0(dev, 1,
3796 &g4x_wm_info, latency_ns,
3797 &g4x_cursor_wm_info, latency_ns,
3798 &planeb_wm, &cursorb_wm))
d210246a 3799 enabled |= 2;
417ae147
CW
3800
3801 plane_sr = cursor_sr = 0;
d210246a
CW
3802 if (single_plane_enabled(enabled) &&
3803 g4x_compute_srwm(dev, ffs(enabled) - 1,
3804 sr_latency_ns,
417ae147
CW
3805 &g4x_wm_info,
3806 &g4x_cursor_wm_info,
3807 &plane_sr, &cursor_sr))
0e442c60 3808 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
417ae147
CW
3809 else
3810 I915_WRITE(FW_BLC_SELF,
3811 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
0e442c60 3812
308977ac
CW
3813 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3814 planea_wm, cursora_wm,
3815 planeb_wm, cursorb_wm,
3816 plane_sr, cursor_sr);
0e442c60 3817
417ae147
CW
3818 I915_WRITE(DSPFW1,
3819 (plane_sr << DSPFW_SR_SHIFT) |
0e442c60 3820 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
417ae147
CW
3821 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3822 planea_wm);
3823 I915_WRITE(DSPFW2,
3824 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
0e442c60
JB
3825 (cursora_wm << DSPFW_CURSORA_SHIFT));
3826 /* HPLL off in SR has some issues on G4x... disable it */
417ae147
CW
3827 I915_WRITE(DSPFW3,
3828 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
0e442c60 3829 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3830}
3831
d210246a 3832static void i965_update_wm(struct drm_device *dev)
7662c8bd
SL
3833{
3834 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
3835 struct drm_crtc *crtc;
3836 int srwm = 1;
4fe5e611 3837 int cursor_sr = 16;
1dc7546d
JB
3838
3839 /* Calc sr entries for one plane configs */
d210246a
CW
3840 crtc = single_enabled_crtc(dev);
3841 if (crtc) {
1dc7546d 3842 /* self-refresh has much higher latency */
69e302a9 3843 static const int sr_latency_ns = 12000;
d210246a
CW
3844 int clock = crtc->mode.clock;
3845 int htotal = crtc->mode.htotal;
3846 int hdisplay = crtc->mode.hdisplay;
3847 int pixel_size = crtc->fb->bits_per_pixel / 8;
3848 unsigned long line_time_us;
3849 int entries;
1dc7546d 3850
d210246a 3851 line_time_us = ((htotal * 1000) / clock);
1dc7546d
JB
3852
3853 /* Use ns/us then divide to preserve precision */
d210246a
CW
3854 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3855 pixel_size * hdisplay;
3856 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
d210246a 3857 srwm = I965_FIFO_SIZE - entries;
1dc7546d
JB
3858 if (srwm < 0)
3859 srwm = 1;
1b07e04e 3860 srwm &= 0x1ff;
308977ac
CW
3861 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3862 entries, srwm);
4fe5e611 3863
d210246a 3864 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3865 pixel_size * 64;
d210246a 3866 entries = DIV_ROUND_UP(entries,
8de9b311 3867 i965_cursor_wm_info.cacheline_size);
4fe5e611 3868 cursor_sr = i965_cursor_wm_info.fifo_size -
d210246a 3869 (entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3870
3871 if (cursor_sr > i965_cursor_wm_info.max_wm)
3872 cursor_sr = i965_cursor_wm_info.max_wm;
3873
3874 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3875 "cursor %d\n", srwm, cursor_sr);
3876
a6c45cf0 3877 if (IS_CRESTLINE(dev))
adcdbc66 3878 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3879 } else {
3880 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3881 if (IS_CRESTLINE(dev))
adcdbc66
JB
3882 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3883 & ~FW_BLC_SELF_EN);
1dc7546d 3884 }
7662c8bd 3885
1dc7546d
JB
3886 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3887 srwm);
7662c8bd
SL
3888
3889 /* 965 has limitations... */
417ae147
CW
3890 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3891 (8 << 16) | (8 << 8) | (8 << 0));
7662c8bd 3892 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3893 /* update cursor SR watermark */
3894 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3895}
3896
d210246a 3897static void i9xx_update_wm(struct drm_device *dev)
7662c8bd
SL
3898{
3899 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3900 const struct intel_watermark_params *wm_info;
dff33cfc
JB
3901 uint32_t fwater_lo;
3902 uint32_t fwater_hi;
d210246a
CW
3903 int cwm, srwm = 1;
3904 int fifo_size;
dff33cfc 3905 int planea_wm, planeb_wm;
d210246a 3906 struct drm_crtc *crtc, *enabled = NULL;
7662c8bd 3907
72557b4f 3908 if (IS_I945GM(dev))
d210246a 3909 wm_info = &i945_wm_info;
a6c45cf0 3910 else if (!IS_GEN2(dev))
d210246a 3911 wm_info = &i915_wm_info;
7662c8bd 3912 else
d210246a
CW
3913 wm_info = &i855_wm_info;
3914
3915 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3916 crtc = intel_get_crtc_for_plane(dev, 0);
3917 if (crtc->enabled && crtc->fb) {
3918 planea_wm = intel_calculate_wm(crtc->mode.clock,
3919 wm_info, fifo_size,
3920 crtc->fb->bits_per_pixel / 8,
3921 latency_ns);
3922 enabled = crtc;
3923 } else
3924 planea_wm = fifo_size - wm_info->guard_size;
3925
3926 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3927 crtc = intel_get_crtc_for_plane(dev, 1);
3928 if (crtc->enabled && crtc->fb) {
3929 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3930 wm_info, fifo_size,
3931 crtc->fb->bits_per_pixel / 8,
3932 latency_ns);
3933 if (enabled == NULL)
3934 enabled = crtc;
3935 else
3936 enabled = NULL;
3937 } else
3938 planeb_wm = fifo_size - wm_info->guard_size;
7662c8bd 3939
28c97730 3940 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3941
3942 /*
3943 * Overlay gets an aggressive default since video jitter is bad.
3944 */
3945 cwm = 2;
3946
18b2190c
AL
3947 /* Play safe and disable self-refresh before adjusting watermarks. */
3948 if (IS_I945G(dev) || IS_I945GM(dev))
3949 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3950 else if (IS_I915GM(dev))
3951 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3952
dff33cfc 3953 /* Calc sr entries for one plane configs */
d210246a 3954 if (HAS_FW_BLC(dev) && enabled) {
dff33cfc 3955 /* self-refresh has much higher latency */
69e302a9 3956 static const int sr_latency_ns = 6000;
d210246a
CW
3957 int clock = enabled->mode.clock;
3958 int htotal = enabled->mode.htotal;
3959 int hdisplay = enabled->mode.hdisplay;
3960 int pixel_size = enabled->fb->bits_per_pixel / 8;
3961 unsigned long line_time_us;
3962 int entries;
dff33cfc 3963
d210246a 3964 line_time_us = (htotal * 1000) / clock;
dff33cfc
JB
3965
3966 /* Use ns/us then divide to preserve precision */
d210246a
CW
3967 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3968 pixel_size * hdisplay;
3969 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3970 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3971 srwm = wm_info->fifo_size - entries;
dff33cfc
JB
3972 if (srwm < 0)
3973 srwm = 1;
ee980b80
LP
3974
3975 if (IS_I945G(dev) || IS_I945GM(dev))
18b2190c
AL
3976 I915_WRITE(FW_BLC_SELF,
3977 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3978 else if (IS_I915GM(dev))
ee980b80 3979 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
7662c8bd
SL
3980 }
3981
28c97730 3982 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 3983 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3984
dff33cfc
JB
3985 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3986 fwater_hi = (cwm & 0x1f);
3987
3988 /* Set request length to 8 cachelines per fetch */
3989 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3990 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3991
3992 I915_WRITE(FW_BLC, fwater_lo);
3993 I915_WRITE(FW_BLC2, fwater_hi);
18b2190c 3994
d210246a
CW
3995 if (HAS_FW_BLC(dev)) {
3996 if (enabled) {
3997 if (IS_I945G(dev) || IS_I945GM(dev))
3998 I915_WRITE(FW_BLC_SELF,
3999 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4000 else if (IS_I915GM(dev))
4001 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4002 DRM_DEBUG_KMS("memory self refresh enabled\n");
4003 } else
4004 DRM_DEBUG_KMS("memory self refresh disabled\n");
4005 }
7662c8bd
SL
4006}
4007
d210246a 4008static void i830_update_wm(struct drm_device *dev)
7662c8bd
SL
4009{
4010 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4011 struct drm_crtc *crtc;
4012 uint32_t fwater_lo;
dff33cfc 4013 int planea_wm;
7662c8bd 4014
d210246a
CW
4015 crtc = single_enabled_crtc(dev);
4016 if (crtc == NULL)
4017 return;
7662c8bd 4018
d210246a
CW
4019 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4020 dev_priv->display.get_fifo_size(dev, 0),
4021 crtc->fb->bits_per_pixel / 8,
4022 latency_ns);
4023 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
f3601326
JB
4024 fwater_lo |= (3<<8) | planea_wm;
4025
28c97730 4026 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
4027
4028 I915_WRITE(FW_BLC, fwater_lo);
4029}
4030
7f8a8569 4031#define ILK_LP0_PLANE_LATENCY 700
c936f44d 4032#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 4033
4ed765f9
CW
4034static bool ironlake_compute_wm0(struct drm_device *dev,
4035 int pipe,
1398261a 4036 const struct intel_watermark_params *display,
a0fa62d3 4037 int display_latency_ns,
1398261a 4038 const struct intel_watermark_params *cursor,
a0fa62d3 4039 int cursor_latency_ns,
4ed765f9
CW
4040 int *plane_wm,
4041 int *cursor_wm)
7f8a8569 4042{
c936f44d 4043 struct drm_crtc *crtc;
db66e37d
CW
4044 int htotal, hdisplay, clock, pixel_size;
4045 int line_time_us, line_count;
4046 int entries, tlb_miss;
c936f44d 4047
4ed765f9
CW
4048 crtc = intel_get_crtc_for_pipe(dev, pipe);
4049 if (crtc->fb == NULL || !crtc->enabled)
4050 return false;
7f8a8569 4051
4ed765f9
CW
4052 htotal = crtc->mode.htotal;
4053 hdisplay = crtc->mode.hdisplay;
4054 clock = crtc->mode.clock;
4055 pixel_size = crtc->fb->bits_per_pixel / 8;
4056
4057 /* Use the small buffer method to calculate plane watermark */
a0fa62d3 4058 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
db66e37d
CW
4059 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4060 if (tlb_miss > 0)
4061 entries += tlb_miss;
1398261a
YL
4062 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4063 *plane_wm = entries + display->guard_size;
4064 if (*plane_wm > (int)display->max_wm)
4065 *plane_wm = display->max_wm;
4ed765f9
CW
4066
4067 /* Use the large buffer method to calculate cursor watermark */
4068 line_time_us = ((htotal * 1000) / clock);
a0fa62d3 4069 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4ed765f9 4070 entries = line_count * 64 * pixel_size;
db66e37d
CW
4071 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4072 if (tlb_miss > 0)
4073 entries += tlb_miss;
1398261a
YL
4074 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4075 *cursor_wm = entries + cursor->guard_size;
4076 if (*cursor_wm > (int)cursor->max_wm)
4077 *cursor_wm = (int)cursor->max_wm;
7f8a8569 4078
4ed765f9
CW
4079 return true;
4080}
c936f44d 4081
1398261a
YL
4082/*
4083 * Check the wm result.
4084 *
4085 * If any calculated watermark values is larger than the maximum value that
4086 * can be programmed into the associated watermark register, that watermark
4087 * must be disabled.
1398261a 4088 */
b79d4990
JB
4089static bool ironlake_check_srwm(struct drm_device *dev, int level,
4090 int fbc_wm, int display_wm, int cursor_wm,
4091 const struct intel_watermark_params *display,
4092 const struct intel_watermark_params *cursor)
1398261a
YL
4093{
4094 struct drm_i915_private *dev_priv = dev->dev_private;
4095
4096 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4097 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4098
4099 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4100 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4101 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
4102
4103 /* fbc has it's own way to disable FBC WM */
4104 I915_WRITE(DISP_ARB_CTL,
4105 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4106 return false;
4107 }
4108
b79d4990 4109 if (display_wm > display->max_wm) {
1398261a 4110 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4111 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
4112 return false;
4113 }
4114
b79d4990 4115 if (cursor_wm > cursor->max_wm) {
1398261a 4116 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4117 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
4118 return false;
4119 }
4120
4121 if (!(fbc_wm || display_wm || cursor_wm)) {
4122 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4123 return false;
4124 }
4125
4126 return true;
4127}
4128
4129/*
4130 * Compute watermark values of WM[1-3],
4131 */
d210246a
CW
4132static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4133 int latency_ns,
b79d4990
JB
4134 const struct intel_watermark_params *display,
4135 const struct intel_watermark_params *cursor,
4136 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a 4137{
d210246a 4138 struct drm_crtc *crtc;
1398261a 4139 unsigned long line_time_us;
d210246a 4140 int hdisplay, htotal, pixel_size, clock;
b79d4990 4141 int line_count, line_size;
1398261a
YL
4142 int small, large;
4143 int entries;
1398261a
YL
4144
4145 if (!latency_ns) {
4146 *fbc_wm = *display_wm = *cursor_wm = 0;
4147 return false;
4148 }
4149
d210246a
CW
4150 crtc = intel_get_crtc_for_plane(dev, plane);
4151 hdisplay = crtc->mode.hdisplay;
4152 htotal = crtc->mode.htotal;
4153 clock = crtc->mode.clock;
4154 pixel_size = crtc->fb->bits_per_pixel / 8;
4155
1398261a
YL
4156 line_time_us = (htotal * 1000) / clock;
4157 line_count = (latency_ns / line_time_us + 1000) / 1000;
4158 line_size = hdisplay * pixel_size;
4159
4160 /* Use the minimum of the small and large buffer method for primary */
4161 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4162 large = line_count * line_size;
4163
b79d4990
JB
4164 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4165 *display_wm = entries + display->guard_size;
1398261a
YL
4166
4167 /*
b79d4990 4168 * Spec says:
1398261a
YL
4169 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4170 */
4171 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4172
4173 /* calculate the self-refresh watermark for display cursor */
4174 entries = line_count * pixel_size * 64;
b79d4990
JB
4175 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4176 *cursor_wm = entries + cursor->guard_size;
1398261a 4177
b79d4990
JB
4178 return ironlake_check_srwm(dev, level,
4179 *fbc_wm, *display_wm, *cursor_wm,
4180 display, cursor);
4181}
4182
d210246a 4183static void ironlake_update_wm(struct drm_device *dev)
b79d4990
JB
4184{
4185 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4186 int fbc_wm, plane_wm, cursor_wm;
4187 unsigned int enabled;
b79d4990
JB
4188
4189 enabled = 0;
4190 if (ironlake_compute_wm0(dev, 0,
4191 &ironlake_display_wm_info,
4192 ILK_LP0_PLANE_LATENCY,
4193 &ironlake_cursor_wm_info,
4194 ILK_LP0_CURSOR_LATENCY,
4195 &plane_wm, &cursor_wm)) {
4196 I915_WRITE(WM0_PIPEA_ILK,
4197 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4198 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4199 " plane %d, " "cursor: %d\n",
4200 plane_wm, cursor_wm);
d210246a 4201 enabled |= 1;
b79d4990
JB
4202 }
4203
4204 if (ironlake_compute_wm0(dev, 1,
4205 &ironlake_display_wm_info,
4206 ILK_LP0_PLANE_LATENCY,
4207 &ironlake_cursor_wm_info,
4208 ILK_LP0_CURSOR_LATENCY,
4209 &plane_wm, &cursor_wm)) {
4210 I915_WRITE(WM0_PIPEB_ILK,
4211 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4212 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4213 " plane %d, cursor: %d\n",
4214 plane_wm, cursor_wm);
d210246a 4215 enabled |= 2;
b79d4990
JB
4216 }
4217
4218 /*
4219 * Calculate and update the self-refresh watermark only when one
4220 * display plane is used.
4221 */
4222 I915_WRITE(WM3_LP_ILK, 0);
4223 I915_WRITE(WM2_LP_ILK, 0);
4224 I915_WRITE(WM1_LP_ILK, 0);
4225
d210246a 4226 if (!single_plane_enabled(enabled))
b79d4990 4227 return;
d210246a 4228 enabled = ffs(enabled) - 1;
b79d4990
JB
4229
4230 /* WM1 */
d210246a
CW
4231 if (!ironlake_compute_srwm(dev, 1, enabled,
4232 ILK_READ_WM1_LATENCY() * 500,
b79d4990
JB
4233 &ironlake_display_srwm_info,
4234 &ironlake_cursor_srwm_info,
4235 &fbc_wm, &plane_wm, &cursor_wm))
4236 return;
4237
4238 I915_WRITE(WM1_LP_ILK,
4239 WM1_LP_SR_EN |
4240 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4241 (fbc_wm << WM1_LP_FBC_SHIFT) |
4242 (plane_wm << WM1_LP_SR_SHIFT) |
4243 cursor_wm);
4244
4245 /* WM2 */
d210246a
CW
4246 if (!ironlake_compute_srwm(dev, 2, enabled,
4247 ILK_READ_WM2_LATENCY() * 500,
b79d4990
JB
4248 &ironlake_display_srwm_info,
4249 &ironlake_cursor_srwm_info,
4250 &fbc_wm, &plane_wm, &cursor_wm))
4251 return;
4252
4253 I915_WRITE(WM2_LP_ILK,
4254 WM2_LP_EN |
4255 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4256 (fbc_wm << WM1_LP_FBC_SHIFT) |
4257 (plane_wm << WM1_LP_SR_SHIFT) |
4258 cursor_wm);
4259
4260 /*
4261 * WM3 is unsupported on ILK, probably because we don't have latency
4262 * data for that power state
4263 */
1398261a
YL
4264}
4265
d210246a 4266static void sandybridge_update_wm(struct drm_device *dev)
1398261a
YL
4267{
4268 struct drm_i915_private *dev_priv = dev->dev_private;
a0fa62d3 4269 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
d210246a
CW
4270 int fbc_wm, plane_wm, cursor_wm;
4271 unsigned int enabled;
1398261a
YL
4272
4273 enabled = 0;
4274 if (ironlake_compute_wm0(dev, 0,
4275 &sandybridge_display_wm_info, latency,
4276 &sandybridge_cursor_wm_info, latency,
4277 &plane_wm, &cursor_wm)) {
4278 I915_WRITE(WM0_PIPEA_ILK,
4279 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4280 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4281 " plane %d, " "cursor: %d\n",
4282 plane_wm, cursor_wm);
d210246a 4283 enabled |= 1;
1398261a
YL
4284 }
4285
4286 if (ironlake_compute_wm0(dev, 1,
4287 &sandybridge_display_wm_info, latency,
4288 &sandybridge_cursor_wm_info, latency,
4289 &plane_wm, &cursor_wm)) {
4290 I915_WRITE(WM0_PIPEB_ILK,
4291 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4292 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4293 " plane %d, cursor: %d\n",
4294 plane_wm, cursor_wm);
d210246a 4295 enabled |= 2;
1398261a
YL
4296 }
4297
4298 /*
4299 * Calculate and update the self-refresh watermark only when one
4300 * display plane is used.
4301 *
4302 * SNB support 3 levels of watermark.
4303 *
4304 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4305 * and disabled in the descending order
4306 *
4307 */
4308 I915_WRITE(WM3_LP_ILK, 0);
4309 I915_WRITE(WM2_LP_ILK, 0);
4310 I915_WRITE(WM1_LP_ILK, 0);
4311
d210246a 4312 if (!single_plane_enabled(enabled))
1398261a 4313 return;
d210246a 4314 enabled = ffs(enabled) - 1;
1398261a
YL
4315
4316 /* WM1 */
d210246a
CW
4317 if (!ironlake_compute_srwm(dev, 1, enabled,
4318 SNB_READ_WM1_LATENCY() * 500,
b79d4990
JB
4319 &sandybridge_display_srwm_info,
4320 &sandybridge_cursor_srwm_info,
4321 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4322 return;
4323
4324 I915_WRITE(WM1_LP_ILK,
4325 WM1_LP_SR_EN |
4326 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4327 (fbc_wm << WM1_LP_FBC_SHIFT) |
4328 (plane_wm << WM1_LP_SR_SHIFT) |
4329 cursor_wm);
4330
4331 /* WM2 */
d210246a
CW
4332 if (!ironlake_compute_srwm(dev, 2, enabled,
4333 SNB_READ_WM2_LATENCY() * 500,
b79d4990
JB
4334 &sandybridge_display_srwm_info,
4335 &sandybridge_cursor_srwm_info,
4336 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4337 return;
4338
4339 I915_WRITE(WM2_LP_ILK,
4340 WM2_LP_EN |
4341 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4342 (fbc_wm << WM1_LP_FBC_SHIFT) |
4343 (plane_wm << WM1_LP_SR_SHIFT) |
4344 cursor_wm);
4345
4346 /* WM3 */
d210246a
CW
4347 if (!ironlake_compute_srwm(dev, 3, enabled,
4348 SNB_READ_WM3_LATENCY() * 500,
b79d4990
JB
4349 &sandybridge_display_srwm_info,
4350 &sandybridge_cursor_srwm_info,
4351 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4352 return;
4353
4354 I915_WRITE(WM3_LP_ILK,
4355 WM3_LP_EN |
4356 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4357 (fbc_wm << WM1_LP_FBC_SHIFT) |
4358 (plane_wm << WM1_LP_SR_SHIFT) |
4359 cursor_wm);
4360}
4361
7662c8bd
SL
4362/**
4363 * intel_update_watermarks - update FIFO watermark values based on current modes
4364 *
4365 * Calculate watermark values for the various WM regs based on current mode
4366 * and plane configuration.
4367 *
4368 * There are several cases to deal with here:
4369 * - normal (i.e. non-self-refresh)
4370 * - self-refresh (SR) mode
4371 * - lines are large relative to FIFO size (buffer can hold up to 2)
4372 * - lines are small relative to FIFO size (buffer can hold more than 2
4373 * lines), so need to account for TLB latency
4374 *
4375 * The normal calculation is:
4376 * watermark = dotclock * bytes per pixel * latency
4377 * where latency is platform & configuration dependent (we assume pessimal
4378 * values here).
4379 *
4380 * The SR calculation is:
4381 * watermark = (trunc(latency/line time)+1) * surface width *
4382 * bytes per pixel
4383 * where
4384 * line time = htotal / dotclock
fa143215 4385 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
4386 * and latency is assumed to be high, as above.
4387 *
4388 * The final value programmed to the register should always be rounded up,
4389 * and include an extra 2 entries to account for clock crossings.
4390 *
4391 * We don't use the sprite, so we can ignore that. And on Crestline we have
4392 * to set the non-SR watermarks to 8.
5eddb70b 4393 */
7662c8bd
SL
4394static void intel_update_watermarks(struct drm_device *dev)
4395{
e70236a8 4396 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 4397
d210246a
CW
4398 if (dev_priv->display.update_wm)
4399 dev_priv->display.update_wm(dev);
7662c8bd
SL
4400}
4401
a7615030
CW
4402static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4403{
4404 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4405}
4406
5c3b82e2
CW
4407static int intel_crtc_mode_set(struct drm_crtc *crtc,
4408 struct drm_display_mode *mode,
4409 struct drm_display_mode *adjusted_mode,
4410 int x, int y,
4411 struct drm_framebuffer *old_fb)
79e53945
JB
4412{
4413 struct drm_device *dev = crtc->dev;
4414 struct drm_i915_private *dev_priv = dev->dev_private;
4415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4416 int pipe = intel_crtc->pipe;
80824003 4417 int plane = intel_crtc->plane;
5eddb70b 4418 u32 fp_reg, dpll_reg;
c751ce4f 4419 int refclk, num_connectors = 0;
652c393a 4420 intel_clock_t clock, reduced_clock;
5eddb70b 4421 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 4422 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 4423 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 4424 struct intel_encoder *has_edp_encoder = NULL;
79e53945 4425 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 4426 struct intel_encoder *encoder;
d4906093 4427 const intel_limit_t *limit;
5c3b82e2 4428 int ret;
2c07245f 4429 struct fdi_m_n m_n = {0};
5eddb70b 4430 u32 reg, temp;
aa9b500d 4431 u32 lvds_sync = 0;
5eb08b69 4432 int target_clock;
79e53945
JB
4433
4434 drm_vblank_pre_modeset(dev, pipe);
4435
5eddb70b
CW
4436 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4437 if (encoder->base.crtc != crtc)
79e53945
JB
4438 continue;
4439
5eddb70b 4440 switch (encoder->type) {
79e53945
JB
4441 case INTEL_OUTPUT_LVDS:
4442 is_lvds = true;
4443 break;
4444 case INTEL_OUTPUT_SDVO:
7d57382e 4445 case INTEL_OUTPUT_HDMI:
79e53945 4446 is_sdvo = true;
5eddb70b 4447 if (encoder->needs_tv_clock)
e2f0ba97 4448 is_tv = true;
79e53945
JB
4449 break;
4450 case INTEL_OUTPUT_DVO:
4451 is_dvo = true;
4452 break;
4453 case INTEL_OUTPUT_TVOUT:
4454 is_tv = true;
4455 break;
4456 case INTEL_OUTPUT_ANALOG:
4457 is_crt = true;
4458 break;
a4fc5ed6
KP
4459 case INTEL_OUTPUT_DISPLAYPORT:
4460 is_dp = true;
4461 break;
32f9d658 4462 case INTEL_OUTPUT_EDP:
5eddb70b 4463 has_edp_encoder = encoder;
32f9d658 4464 break;
79e53945 4465 }
43565a06 4466
c751ce4f 4467 num_connectors++;
79e53945
JB
4468 }
4469
a7615030 4470 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
43565a06 4471 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 4472 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 4473 refclk / 1000);
a6c45cf0 4474 } else if (!IS_GEN2(dev)) {
79e53945 4475 refclk = 96000;
1cb1b75e
JB
4476 if (HAS_PCH_SPLIT(dev) &&
4477 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 4478 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
4479 } else {
4480 refclk = 48000;
4481 }
4482
d4906093
ML
4483 /*
4484 * Returns a set of divisors for the desired target clock with the given
4485 * refclk, or FALSE. The returned values represent the clock equation:
4486 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4487 */
1b894b59 4488 limit = intel_limit(crtc, refclk);
d4906093 4489 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
4490 if (!ok) {
4491 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 4492 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4493 return -EINVAL;
79e53945
JB
4494 }
4495
cda4b7d3 4496 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 4497 intel_crtc_update_cursor(crtc, true);
cda4b7d3 4498
ddc9003c
ZY
4499 if (is_lvds && dev_priv->lvds_downclock_avail) {
4500 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
4501 dev_priv->lvds_downclock,
4502 refclk,
4503 &reduced_clock);
18f9ed12
ZY
4504 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4505 /*
4506 * If the different P is found, it means that we can't
4507 * switch the display clock by using the FP0/FP1.
4508 * In such case we will disable the LVDS downclock
4509 * feature.
4510 */
4511 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 4512 "LVDS clock/downclock\n");
18f9ed12
ZY
4513 has_reduced_clock = 0;
4514 }
652c393a 4515 }
7026d4ac
ZW
4516 /* SDVO TV has fixed PLL values depend on its clock range,
4517 this mirrors vbios setting. */
4518 if (is_sdvo && is_tv) {
4519 if (adjusted_mode->clock >= 100000
5eddb70b 4520 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
4521 clock.p1 = 2;
4522 clock.p2 = 10;
4523 clock.n = 3;
4524 clock.m1 = 16;
4525 clock.m2 = 8;
4526 } else if (adjusted_mode->clock >= 140500
5eddb70b 4527 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
4528 clock.p1 = 1;
4529 clock.p2 = 10;
4530 clock.n = 6;
4531 clock.m1 = 12;
4532 clock.m2 = 8;
4533 }
4534 }
4535
2c07245f 4536 /* FDI link */
bad720ff 4537 if (HAS_PCH_SPLIT(dev)) {
49078f7d 4538 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 4539 int lane = 0, link_bw, bpp;
5c5313c8 4540 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 4541 according to current link config */
858bc21f 4542 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 4543 target_clock = mode->clock;
8e647a27
CW
4544 intel_edp_link_config(has_edp_encoder,
4545 &lane, &link_bw);
32f9d658 4546 } else {
5c5313c8 4547 /* [e]DP over FDI requires target mode clock
32f9d658 4548 instead of link clock */
5c5313c8 4549 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
4550 target_clock = mode->clock;
4551 else
4552 target_clock = adjusted_mode->clock;
021357ac
CW
4553
4554 /* FDI is a binary signal running at ~2.7GHz, encoding
4555 * each output octet as 10 bits. The actual frequency
4556 * is stored as a divider into a 100MHz clock, and the
4557 * mode pixel clock is stored in units of 1KHz.
4558 * Hence the bw of each lane in terms of the mode signal
4559 * is:
4560 */
4561 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 4562 }
58a27471
ZW
4563
4564 /* determine panel color depth */
5eddb70b 4565 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
4566 temp &= ~PIPE_BPC_MASK;
4567 if (is_lvds) {
e5a95eb7 4568 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 4569 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
4570 temp |= PIPE_8BPC;
4571 else
4572 temp |= PIPE_6BPC;
1d850362 4573 } else if (has_edp_encoder) {
5ceb0f9b 4574 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
4575 case 8:
4576 temp |= PIPE_8BPC;
4577 break;
4578 case 10:
4579 temp |= PIPE_10BPC;
4580 break;
4581 case 6:
4582 temp |= PIPE_6BPC;
4583 break;
4584 case 12:
4585 temp |= PIPE_12BPC;
4586 break;
4587 }
e5a95eb7
ZY
4588 } else
4589 temp |= PIPE_8BPC;
5eddb70b 4590 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4591
4592 switch (temp & PIPE_BPC_MASK) {
4593 case PIPE_8BPC:
4594 bpp = 24;
4595 break;
4596 case PIPE_10BPC:
4597 bpp = 30;
4598 break;
4599 case PIPE_6BPC:
4600 bpp = 18;
4601 break;
4602 case PIPE_12BPC:
4603 bpp = 36;
4604 break;
4605 default:
4606 DRM_ERROR("unknown pipe bpc value\n");
4607 bpp = 24;
4608 }
4609
77ffb597
AJ
4610 if (!lane) {
4611 /*
4612 * Account for spread spectrum to avoid
4613 * oversubscribing the link. Max center spread
4614 * is 2.5%; use 5% for safety's sake.
4615 */
4616 u32 bps = target_clock * bpp * 21 / 20;
4617 lane = bps / (link_bw * 8) + 1;
4618 }
4619
4620 intel_crtc->fdi_lanes = lane;
4621
49078f7d
CW
4622 if (pixel_multiplier > 1)
4623 link_bw *= pixel_multiplier;
f2b115e6 4624 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4625 }
2c07245f 4626
c038e51e
ZW
4627 /* Ironlake: try to setup display ref clock before DPLL
4628 * enabling. This is only under driver's control after
4629 * PCH B stepping, previous chipset stepping should be
4630 * ignoring this setting.
4631 */
bad720ff 4632 if (HAS_PCH_SPLIT(dev)) {
633f2ea2
CW
4633 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4634
c038e51e 4635 temp = I915_READ(PCH_DREF_CONTROL);
633f2ea2
CW
4636
4637 /* First clear the current state for output switching */
4638 temp &= ~DREF_SSC1_ENABLE;
4639 temp &= ~DREF_SSC4_ENABLE;
4640 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
c038e51e 4641 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
c038e51e 4642 temp &= ~DREF_SSC_SOURCE_MASK;
633f2ea2 4643 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
c038e51e 4644 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4645
5eddb70b 4646 POSTING_READ(PCH_DREF_CONTROL);
c038e51e
ZW
4647 udelay(200);
4648
633f2ea2
CW
4649 if ((is_lvds || has_edp_encoder) &&
4650 intel_panel_use_ssc(dev_priv)) {
4651 temp |= DREF_SSC_SOURCE_ENABLE;
4652 if (has_edp_encoder) {
4653 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4654 /* Enable CPU source on CPU attached eDP */
7f823282 4655 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
633f2ea2
CW
4656 } else {
4657 /* Enable SSC on PCH eDP if needed */
7f823282
JB
4658 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4659 }
633f2ea2 4660 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4661 }
633f2ea2
CW
4662 if (!dev_priv->display_clock_mode)
4663 temp |= DREF_SSC1_ENABLE;
4664 } else {
4665 if (dev_priv->display_clock_mode)
4666 temp |= DREF_NONSPREAD_CK505_ENABLE;
4667 else
4668 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4669 if (has_edp_encoder &&
4670 !intel_encoder_is_pch_edp(&has_edp_encoder->base))
4671 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
c038e51e 4672 }
633f2ea2
CW
4673
4674 I915_WRITE(PCH_DREF_CONTROL, temp);
4675 POSTING_READ(PCH_DREF_CONTROL);
4676 udelay(200);
c038e51e
ZW
4677 }
4678
f2b115e6 4679 if (IS_PINEVIEW(dev)) {
2177832f 4680 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4681 if (has_reduced_clock)
4682 fp2 = (1 << reduced_clock.n) << 16 |
4683 reduced_clock.m1 << 8 | reduced_clock.m2;
4684 } else {
2177832f 4685 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4686 if (has_reduced_clock)
4687 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4688 reduced_clock.m2;
4689 }
79e53945 4690
c1858123
CW
4691 /* Enable autotuning of the PLL clock (if permissible) */
4692 if (HAS_PCH_SPLIT(dev)) {
4693 int factor = 21;
4694
4695 if (is_lvds) {
a7615030 4696 if ((intel_panel_use_ssc(dev_priv) &&
c1858123
CW
4697 dev_priv->lvds_ssc_freq == 100) ||
4698 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4699 factor = 25;
4700 } else if (is_sdvo && is_tv)
4701 factor = 20;
4702
4703 if (clock.m1 < factor * clock.n)
4704 fp |= FP_CB_TUNE;
4705 }
4706
5eddb70b 4707 dpll = 0;
bad720ff 4708 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4709 dpll = DPLL_VGA_MODE_DIS;
4710
a6c45cf0 4711 if (!IS_GEN2(dev)) {
79e53945
JB
4712 if (is_lvds)
4713 dpll |= DPLLB_MODE_LVDS;
4714 else
4715 dpll |= DPLLB_MODE_DAC_SERIAL;
4716 if (is_sdvo) {
6c9547ff
CW
4717 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4718 if (pixel_multiplier > 1) {
4719 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4720 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4721 else if (HAS_PCH_SPLIT(dev))
4722 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4723 }
79e53945 4724 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4725 }
83240120 4726 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4727 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4728
4729 /* compute bitmask from p1 value */
f2b115e6
AJ
4730 if (IS_PINEVIEW(dev))
4731 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4732 else {
2177832f 4733 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4734 /* also FPA1 */
bad720ff 4735 if (HAS_PCH_SPLIT(dev))
2c07245f 4736 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4737 if (IS_G4X(dev) && has_reduced_clock)
4738 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4739 }
79e53945
JB
4740 switch (clock.p2) {
4741 case 5:
4742 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4743 break;
4744 case 7:
4745 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4746 break;
4747 case 10:
4748 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4749 break;
4750 case 14:
4751 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4752 break;
4753 }
a6c45cf0 4754 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4755 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4756 } else {
4757 if (is_lvds) {
4758 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4759 } else {
4760 if (clock.p1 == 2)
4761 dpll |= PLL_P1_DIVIDE_BY_TWO;
4762 else
4763 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4764 if (clock.p2 == 4)
4765 dpll |= PLL_P2_DIVIDE_BY_4;
4766 }
4767 }
4768
43565a06
KH
4769 if (is_sdvo && is_tv)
4770 dpll |= PLL_REF_INPUT_TVCLKINBC;
4771 else if (is_tv)
79e53945 4772 /* XXX: just matching BIOS for now */
43565a06 4773 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4774 dpll |= 3;
a7615030 4775 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 4776 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4777 else
4778 dpll |= PLL_REF_INPUT_DREFCLK;
4779
4780 /* setup pipeconf */
5eddb70b 4781 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4782
4783 /* Set up the display plane register */
4784 dspcntr = DISPPLANE_GAMMA_ENABLE;
4785
f2b115e6 4786 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4787 enable color space conversion */
bad720ff 4788 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4789 if (pipe == 0)
80824003 4790 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4791 else
4792 dspcntr |= DISPPLANE_SEL_PIPE_B;
4793 }
79e53945 4794
a6c45cf0 4795 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4796 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4797 * core speed.
4798 *
4799 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4800 * pipe == 0 check?
4801 */
e70236a8
JB
4802 if (mode->clock >
4803 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4804 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4805 else
5eddb70b 4806 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4807 }
4808
b24e7179 4809 if (!HAS_PCH_SPLIT(dev))
65993d64 4810 dpll |= DPLL_VCO_ENABLE;
8d86dc6a 4811
28c97730 4812 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4813 drm_mode_debug_printmodeline(mode);
4814
f2b115e6 4815 /* assign to Ironlake registers */
bad720ff 4816 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4817 fp_reg = PCH_FP0(pipe);
4818 dpll_reg = PCH_DPLL(pipe);
4819 } else {
4820 fp_reg = FP0(pipe);
4821 dpll_reg = DPLL(pipe);
2c07245f 4822 }
79e53945 4823
5c5313c8
JB
4824 /* PCH eDP needs FDI, but CPU eDP does not */
4825 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4826 I915_WRITE(fp_reg, fp);
4827 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4828
4829 POSTING_READ(dpll_reg);
79e53945
JB
4830 udelay(150);
4831 }
4832
8db9d77b
ZW
4833 /* enable transcoder DPLL */
4834 if (HAS_PCH_CPT(dev)) {
4835 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4836 if (pipe == 0)
4837 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4838 else
5eddb70b 4839 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4840 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4841
4842 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4843 udelay(150);
4844 }
4845
79e53945
JB
4846 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4847 * This is an exception to the general rule that mode_set doesn't turn
4848 * things on.
4849 */
4850 if (is_lvds) {
5eddb70b 4851 reg = LVDS;
bad720ff 4852 if (HAS_PCH_SPLIT(dev))
5eddb70b 4853 reg = PCH_LVDS;
541998a1 4854
5eddb70b
CW
4855 temp = I915_READ(reg);
4856 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4857 if (pipe == 1) {
4858 if (HAS_PCH_CPT(dev))
5eddb70b 4859 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4860 else
5eddb70b 4861 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4862 } else {
4863 if (HAS_PCH_CPT(dev))
5eddb70b 4864 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4865 else
5eddb70b 4866 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4867 }
a3e17eb8 4868 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4869 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4870 /* Set the B0-B3 data pairs corresponding to whether we're going to
4871 * set the DPLLs for dual-channel mode or not.
4872 */
4873 if (clock.p2 == 7)
5eddb70b 4874 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4875 else
5eddb70b 4876 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4877
4878 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4879 * appropriately here, but we need to look more thoroughly into how
4880 * panels behave in the two modes.
4881 */
434ed097 4882 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4883 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4884 if (dev_priv->lvds_dither)
5eddb70b 4885 temp |= LVDS_ENABLE_DITHER;
434ed097 4886 else
5eddb70b 4887 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4888 }
aa9b500d
BF
4889 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4890 lvds_sync |= LVDS_HSYNC_POLARITY;
4891 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4892 lvds_sync |= LVDS_VSYNC_POLARITY;
4893 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4894 != lvds_sync) {
4895 char flags[2] = "-+";
4896 DRM_INFO("Changing LVDS panel from "
4897 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4898 flags[!(temp & LVDS_HSYNC_POLARITY)],
4899 flags[!(temp & LVDS_VSYNC_POLARITY)],
4900 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4901 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4902 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4903 temp |= lvds_sync;
4904 }
5eddb70b 4905 I915_WRITE(reg, temp);
79e53945 4906 }
434ed097
JB
4907
4908 /* set the dithering flag and clear for anything other than a panel. */
4909 if (HAS_PCH_SPLIT(dev)) {
4910 pipeconf &= ~PIPECONF_DITHER_EN;
4911 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4912 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4913 pipeconf |= PIPECONF_DITHER_EN;
4914 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4915 }
4916 }
4917
5c5313c8 4918 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 4919 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 4920 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
4921 /* For non-DP output, clear any trans DP clock recovery setting.*/
4922 if (pipe == 0) {
4923 I915_WRITE(TRANSA_DATA_M1, 0);
4924 I915_WRITE(TRANSA_DATA_N1, 0);
4925 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4926 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4927 } else {
4928 I915_WRITE(TRANSB_DATA_M1, 0);
4929 I915_WRITE(TRANSB_DATA_N1, 0);
4930 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4931 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4932 }
4933 }
79e53945 4934
5c5313c8 4935 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 4936 I915_WRITE(dpll_reg, dpll);
5eddb70b 4937
32f9d658 4938 /* Wait for the clocks to stabilize. */
5eddb70b 4939 POSTING_READ(dpll_reg);
32f9d658
ZW
4940 udelay(150);
4941
a6c45cf0 4942 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 4943 temp = 0;
bb66c512 4944 if (is_sdvo) {
5eddb70b
CW
4945 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4946 if (temp > 1)
4947 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 4948 else
5eddb70b
CW
4949 temp = 0;
4950 }
4951 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 4952 } else {
a589b9f4
CW
4953 /* The pixel multiplier can only be updated once the
4954 * DPLL is enabled and the clocks are stable.
4955 *
4956 * So write it again.
4957 */
32f9d658
ZW
4958 I915_WRITE(dpll_reg, dpll);
4959 }
79e53945 4960 }
79e53945 4961
5eddb70b 4962 intel_crtc->lowfreq_avail = false;
652c393a
JB
4963 if (is_lvds && has_reduced_clock && i915_powersave) {
4964 I915_WRITE(fp_reg + 4, fp2);
4965 intel_crtc->lowfreq_avail = true;
4966 if (HAS_PIPE_CXSR(dev)) {
28c97730 4967 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4968 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4969 }
4970 } else {
4971 I915_WRITE(fp_reg + 4, fp);
652c393a 4972 if (HAS_PIPE_CXSR(dev)) {
28c97730 4973 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4974 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4975 }
4976 }
4977
734b4157
KH
4978 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4979 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4980 /* the chip adds 2 halflines automatically */
4981 adjusted_mode->crtc_vdisplay -= 1;
4982 adjusted_mode->crtc_vtotal -= 1;
4983 adjusted_mode->crtc_vblank_start -= 1;
4984 adjusted_mode->crtc_vblank_end -= 1;
4985 adjusted_mode->crtc_vsync_end -= 1;
4986 adjusted_mode->crtc_vsync_start -= 1;
4987 } else
4988 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4989
5eddb70b
CW
4990 I915_WRITE(HTOTAL(pipe),
4991 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 4992 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
4993 I915_WRITE(HBLANK(pipe),
4994 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 4995 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
4996 I915_WRITE(HSYNC(pipe),
4997 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 4998 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
4999
5000 I915_WRITE(VTOTAL(pipe),
5001 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 5002 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
5003 I915_WRITE(VBLANK(pipe),
5004 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 5005 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
5006 I915_WRITE(VSYNC(pipe),
5007 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 5008 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
5009
5010 /* pipesrc and dspsize control the size that is scaled from,
5011 * which should always be the user's requested size.
79e53945 5012 */
bad720ff 5013 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5014 I915_WRITE(DSPSIZE(plane),
5015 ((mode->vdisplay - 1) << 16) |
5016 (mode->hdisplay - 1));
5017 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5018 }
5eddb70b
CW
5019 I915_WRITE(PIPESRC(pipe),
5020 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 5021
bad720ff 5022 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5023 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5024 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5025 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5026 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 5027
5c5313c8 5028 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 5029 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 5030 }
2c07245f
ZW
5031 }
5032
5eddb70b
CW
5033 I915_WRITE(PIPECONF(pipe), pipeconf);
5034 POSTING_READ(PIPECONF(pipe));
b24e7179 5035 if (!HAS_PCH_SPLIT(dev))
040484af 5036 intel_enable_pipe(dev_priv, pipe, false);
79e53945 5037
9d0498a2 5038 intel_wait_for_vblank(dev, pipe);
79e53945 5039
f00a3ddf 5040 if (IS_GEN5(dev)) {
553bd149
ZW
5041 /* enable address swizzle for tiling buffer */
5042 temp = I915_READ(DISP_ARB_CTL);
5043 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5044 }
5045
5eddb70b 5046 I915_WRITE(DSPCNTR(plane), dspcntr);
b24e7179
JB
5047 POSTING_READ(DSPCNTR(plane));
5048 if (!HAS_PCH_SPLIT(dev))
5049 intel_enable_plane(dev_priv, plane, pipe);
79e53945 5050
5c3b82e2 5051 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
5052
5053 intel_update_watermarks(dev);
5054
79e53945 5055 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 5056
1f803ee5 5057 return ret;
79e53945
JB
5058}
5059
5060/** Loads the palette/gamma unit for the CRTC with the prepared values */
5061void intel_crtc_load_lut(struct drm_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5066 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
5067 int i;
5068
5069 /* The clocks have to be on to load the palette. */
5070 if (!crtc->enabled)
5071 return;
5072
f2b115e6 5073 /* use legacy palette for Ironlake */
bad720ff 5074 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
5075 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
5076 LGC_PALETTE_B;
5077
79e53945
JB
5078 for (i = 0; i < 256; i++) {
5079 I915_WRITE(palreg + 4 * i,
5080 (intel_crtc->lut_r[i] << 16) |
5081 (intel_crtc->lut_g[i] << 8) |
5082 intel_crtc->lut_b[i]);
5083 }
5084}
5085
560b85bb
CW
5086static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5087{
5088 struct drm_device *dev = crtc->dev;
5089 struct drm_i915_private *dev_priv = dev->dev_private;
5090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5091 bool visible = base != 0;
5092 u32 cntl;
5093
5094 if (intel_crtc->cursor_visible == visible)
5095 return;
5096
5097 cntl = I915_READ(CURACNTR);
5098 if (visible) {
5099 /* On these chipsets we can only modify the base whilst
5100 * the cursor is disabled.
5101 */
5102 I915_WRITE(CURABASE, base);
5103
5104 cntl &= ~(CURSOR_FORMAT_MASK);
5105 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5106 cntl |= CURSOR_ENABLE |
5107 CURSOR_GAMMA_ENABLE |
5108 CURSOR_FORMAT_ARGB;
5109 } else
5110 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5111 I915_WRITE(CURACNTR, cntl);
5112
5113 intel_crtc->cursor_visible = visible;
5114}
5115
5116static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5117{
5118 struct drm_device *dev = crtc->dev;
5119 struct drm_i915_private *dev_priv = dev->dev_private;
5120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5121 int pipe = intel_crtc->pipe;
5122 bool visible = base != 0;
5123
5124 if (intel_crtc->cursor_visible != visible) {
5125 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
5126 if (base) {
5127 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5128 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5129 cntl |= pipe << 28; /* Connect to correct pipe */
5130 } else {
5131 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5132 cntl |= CURSOR_MODE_DISABLE;
5133 }
5134 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
5135
5136 intel_crtc->cursor_visible = visible;
5137 }
5138 /* and commit changes on next vblank */
5139 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
5140}
5141
cda4b7d3 5142/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
5143static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5144 bool on)
cda4b7d3
CW
5145{
5146 struct drm_device *dev = crtc->dev;
5147 struct drm_i915_private *dev_priv = dev->dev_private;
5148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5149 int pipe = intel_crtc->pipe;
5150 int x = intel_crtc->cursor_x;
5151 int y = intel_crtc->cursor_y;
560b85bb 5152 u32 base, pos;
cda4b7d3
CW
5153 bool visible;
5154
5155 pos = 0;
5156
6b383a7f 5157 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
5158 base = intel_crtc->cursor_addr;
5159 if (x > (int) crtc->fb->width)
5160 base = 0;
5161
5162 if (y > (int) crtc->fb->height)
5163 base = 0;
5164 } else
5165 base = 0;
5166
5167 if (x < 0) {
5168 if (x + intel_crtc->cursor_width < 0)
5169 base = 0;
5170
5171 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5172 x = -x;
5173 }
5174 pos |= x << CURSOR_X_SHIFT;
5175
5176 if (y < 0) {
5177 if (y + intel_crtc->cursor_height < 0)
5178 base = 0;
5179
5180 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5181 y = -y;
5182 }
5183 pos |= y << CURSOR_Y_SHIFT;
5184
5185 visible = base != 0;
560b85bb 5186 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
5187 return;
5188
5189 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
5190 if (IS_845G(dev) || IS_I865G(dev))
5191 i845_update_cursor(crtc, base);
5192 else
5193 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
5194
5195 if (visible)
5196 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5197}
5198
79e53945 5199static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 5200 struct drm_file *file,
79e53945
JB
5201 uint32_t handle,
5202 uint32_t width, uint32_t height)
5203{
5204 struct drm_device *dev = crtc->dev;
5205 struct drm_i915_private *dev_priv = dev->dev_private;
5206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 5207 struct drm_i915_gem_object *obj;
cda4b7d3 5208 uint32_t addr;
3f8bc370 5209 int ret;
79e53945 5210
28c97730 5211 DRM_DEBUG_KMS("\n");
79e53945
JB
5212
5213 /* if we want to turn off the cursor ignore width and height */
5214 if (!handle) {
28c97730 5215 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 5216 addr = 0;
05394f39 5217 obj = NULL;
5004417d 5218 mutex_lock(&dev->struct_mutex);
3f8bc370 5219 goto finish;
79e53945
JB
5220 }
5221
5222 /* Currently we only support 64x64 cursors */
5223 if (width != 64 || height != 64) {
5224 DRM_ERROR("we currently only support 64x64 cursors\n");
5225 return -EINVAL;
5226 }
5227
05394f39
CW
5228 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5229 if (!obj)
79e53945
JB
5230 return -ENOENT;
5231
05394f39 5232 if (obj->base.size < width * height * 4) {
79e53945 5233 DRM_ERROR("buffer is to small\n");
34b8686e
DA
5234 ret = -ENOMEM;
5235 goto fail;
79e53945
JB
5236 }
5237
71acb5eb 5238 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 5239 mutex_lock(&dev->struct_mutex);
b295d1b6 5240 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
5241 if (obj->tiling_mode) {
5242 DRM_ERROR("cursor cannot be tiled\n");
5243 ret = -EINVAL;
5244 goto fail_locked;
5245 }
5246
05394f39 5247 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
5248 if (ret) {
5249 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 5250 goto fail_locked;
71acb5eb 5251 }
e7b526bb 5252
05394f39 5253 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
5254 if (ret) {
5255 DRM_ERROR("failed to move cursor bo into the GTT\n");
5256 goto fail_unpin;
5257 }
5258
d9e86c0e
CW
5259 ret = i915_gem_object_put_fence(obj);
5260 if (ret) {
5261 DRM_ERROR("failed to move cursor bo into the GTT\n");
5262 goto fail_unpin;
5263 }
5264
05394f39 5265 addr = obj->gtt_offset;
71acb5eb 5266 } else {
6eeefaf3 5267 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 5268 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
5269 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5270 align);
71acb5eb
DA
5271 if (ret) {
5272 DRM_ERROR("failed to attach phys object\n");
7f9872e0 5273 goto fail_locked;
71acb5eb 5274 }
05394f39 5275 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
5276 }
5277
a6c45cf0 5278 if (IS_GEN2(dev))
14b60391
JB
5279 I915_WRITE(CURSIZE, (height << 12) | width);
5280
3f8bc370 5281 finish:
3f8bc370 5282 if (intel_crtc->cursor_bo) {
b295d1b6 5283 if (dev_priv->info->cursor_needs_physical) {
05394f39 5284 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
5285 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5286 } else
5287 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 5288 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 5289 }
80824003 5290
7f9872e0 5291 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
5292
5293 intel_crtc->cursor_addr = addr;
05394f39 5294 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
5295 intel_crtc->cursor_width = width;
5296 intel_crtc->cursor_height = height;
5297
6b383a7f 5298 intel_crtc_update_cursor(crtc, true);
3f8bc370 5299
79e53945 5300 return 0;
e7b526bb 5301fail_unpin:
05394f39 5302 i915_gem_object_unpin(obj);
7f9872e0 5303fail_locked:
34b8686e 5304 mutex_unlock(&dev->struct_mutex);
bc9025bd 5305fail:
05394f39 5306 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 5307 return ret;
79e53945
JB
5308}
5309
5310static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5311{
79e53945 5312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5313
cda4b7d3
CW
5314 intel_crtc->cursor_x = x;
5315 intel_crtc->cursor_y = y;
652c393a 5316
6b383a7f 5317 intel_crtc_update_cursor(crtc, true);
79e53945
JB
5318
5319 return 0;
5320}
5321
5322/** Sets the color ramps on behalf of RandR */
5323void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5324 u16 blue, int regno)
5325{
5326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5327
5328 intel_crtc->lut_r[regno] = red >> 8;
5329 intel_crtc->lut_g[regno] = green >> 8;
5330 intel_crtc->lut_b[regno] = blue >> 8;
5331}
5332
b8c00ac5
DA
5333void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5334 u16 *blue, int regno)
5335{
5336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5337
5338 *red = intel_crtc->lut_r[regno] << 8;
5339 *green = intel_crtc->lut_g[regno] << 8;
5340 *blue = intel_crtc->lut_b[regno] << 8;
5341}
5342
79e53945 5343static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 5344 u16 *blue, uint32_t start, uint32_t size)
79e53945 5345{
7203425a 5346 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 5347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5348
7203425a 5349 for (i = start; i < end; i++) {
79e53945
JB
5350 intel_crtc->lut_r[i] = red[i] >> 8;
5351 intel_crtc->lut_g[i] = green[i] >> 8;
5352 intel_crtc->lut_b[i] = blue[i] >> 8;
5353 }
5354
5355 intel_crtc_load_lut(crtc);
5356}
5357
5358/**
5359 * Get a pipe with a simple mode set on it for doing load-based monitor
5360 * detection.
5361 *
5362 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 5363 * its requirements. The pipe will be connected to no other encoders.
79e53945 5364 *
c751ce4f 5365 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
5366 * configured for it. In the future, it could choose to temporarily disable
5367 * some outputs to free up a pipe for its use.
5368 *
5369 * \return crtc, or NULL if no pipes are available.
5370 */
5371
5372/* VESA 640x480x72Hz mode to set on the pipe */
5373static struct drm_display_mode load_detect_mode = {
5374 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5375 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5376};
5377
21d40d37 5378struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 5379 struct drm_connector *connector,
79e53945
JB
5380 struct drm_display_mode *mode,
5381 int *dpms_mode)
5382{
5383 struct intel_crtc *intel_crtc;
5384 struct drm_crtc *possible_crtc;
5385 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 5386 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5387 struct drm_crtc *crtc = NULL;
5388 struct drm_device *dev = encoder->dev;
5389 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5390 struct drm_crtc_helper_funcs *crtc_funcs;
5391 int i = -1;
5392
5393 /*
5394 * Algorithm gets a little messy:
5395 * - if the connector already has an assigned crtc, use it (but make
5396 * sure it's on first)
5397 * - try to find the first unused crtc that can drive this connector,
5398 * and use that if we find one
5399 * - if there are no unused crtcs available, try to use the first
5400 * one we found that supports the connector
5401 */
5402
5403 /* See if we already have a CRTC for this connector */
5404 if (encoder->crtc) {
5405 crtc = encoder->crtc;
5406 /* Make sure the crtc and connector are running */
5407 intel_crtc = to_intel_crtc(crtc);
5408 *dpms_mode = intel_crtc->dpms_mode;
5409 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5410 crtc_funcs = crtc->helper_private;
5411 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5412 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5413 }
5414 return crtc;
5415 }
5416
5417 /* Find an unused one (if possible) */
5418 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5419 i++;
5420 if (!(encoder->possible_crtcs & (1 << i)))
5421 continue;
5422 if (!possible_crtc->enabled) {
5423 crtc = possible_crtc;
5424 break;
5425 }
5426 if (!supported_crtc)
5427 supported_crtc = possible_crtc;
5428 }
5429
5430 /*
5431 * If we didn't find an unused CRTC, don't use any.
5432 */
5433 if (!crtc) {
5434 return NULL;
5435 }
5436
5437 encoder->crtc = crtc;
c1c43977 5438 connector->encoder = encoder;
21d40d37 5439 intel_encoder->load_detect_temp = true;
79e53945
JB
5440
5441 intel_crtc = to_intel_crtc(crtc);
5442 *dpms_mode = intel_crtc->dpms_mode;
5443
5444 if (!crtc->enabled) {
5445 if (!mode)
5446 mode = &load_detect_mode;
3c4fdcfb 5447 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
5448 } else {
5449 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5450 crtc_funcs = crtc->helper_private;
5451 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5452 }
5453
5454 /* Add this connector to the crtc */
5455 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5456 encoder_funcs->commit(encoder);
5457 }
5458 /* let the connector get through one full cycle before testing */
9d0498a2 5459 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
5460
5461 return crtc;
5462}
5463
c1c43977
ZW
5464void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5465 struct drm_connector *connector, int dpms_mode)
79e53945 5466{
4ef69c7a 5467 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5468 struct drm_device *dev = encoder->dev;
5469 struct drm_crtc *crtc = encoder->crtc;
5470 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5471 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5472
21d40d37 5473 if (intel_encoder->load_detect_temp) {
79e53945 5474 encoder->crtc = NULL;
c1c43977 5475 connector->encoder = NULL;
21d40d37 5476 intel_encoder->load_detect_temp = false;
79e53945
JB
5477 crtc->enabled = drm_helper_crtc_in_use(crtc);
5478 drm_helper_disable_unused_functions(dev);
5479 }
5480
c751ce4f 5481 /* Switch crtc and encoder back off if necessary */
79e53945
JB
5482 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5483 if (encoder->crtc == crtc)
5484 encoder_funcs->dpms(encoder, dpms_mode);
5485 crtc_funcs->dpms(crtc, dpms_mode);
5486 }
5487}
5488
5489/* Returns the clock of the currently programmed mode of the given pipe. */
5490static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5491{
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5494 int pipe = intel_crtc->pipe;
5495 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5496 u32 fp;
5497 intel_clock_t clock;
5498
5499 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5500 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5501 else
5502 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5503
5504 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
5505 if (IS_PINEVIEW(dev)) {
5506 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5507 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
5508 } else {
5509 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5510 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5511 }
5512
a6c45cf0 5513 if (!IS_GEN2(dev)) {
f2b115e6
AJ
5514 if (IS_PINEVIEW(dev))
5515 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5516 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
5517 else
5518 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
5519 DPLL_FPA01_P1_POST_DIV_SHIFT);
5520
5521 switch (dpll & DPLL_MODE_MASK) {
5522 case DPLLB_MODE_DAC_SERIAL:
5523 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5524 5 : 10;
5525 break;
5526 case DPLLB_MODE_LVDS:
5527 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5528 7 : 14;
5529 break;
5530 default:
28c97730 5531 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
5532 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5533 return 0;
5534 }
5535
5536 /* XXX: Handle the 100Mhz refclk */
2177832f 5537 intel_clock(dev, 96000, &clock);
79e53945
JB
5538 } else {
5539 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5540
5541 if (is_lvds) {
5542 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5543 DPLL_FPA01_P1_POST_DIV_SHIFT);
5544 clock.p2 = 14;
5545
5546 if ((dpll & PLL_REF_INPUT_MASK) ==
5547 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5548 /* XXX: might not be 66MHz */
2177832f 5549 intel_clock(dev, 66000, &clock);
79e53945 5550 } else
2177832f 5551 intel_clock(dev, 48000, &clock);
79e53945
JB
5552 } else {
5553 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5554 clock.p1 = 2;
5555 else {
5556 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5557 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5558 }
5559 if (dpll & PLL_P2_DIVIDE_BY_4)
5560 clock.p2 = 4;
5561 else
5562 clock.p2 = 2;
5563
2177832f 5564 intel_clock(dev, 48000, &clock);
79e53945
JB
5565 }
5566 }
5567
5568 /* XXX: It would be nice to validate the clocks, but we can't reuse
5569 * i830PllIsValid() because it relies on the xf86_config connector
5570 * configuration being accurate, which it isn't necessarily.
5571 */
5572
5573 return clock.dot;
5574}
5575
5576/** Returns the currently programmed mode of the given pipe. */
5577struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5578 struct drm_crtc *crtc)
5579{
5580 struct drm_i915_private *dev_priv = dev->dev_private;
5581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5582 int pipe = intel_crtc->pipe;
5583 struct drm_display_mode *mode;
5584 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5585 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5586 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5587 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5588
5589 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5590 if (!mode)
5591 return NULL;
5592
5593 mode->clock = intel_crtc_clock_get(dev, crtc);
5594 mode->hdisplay = (htot & 0xffff) + 1;
5595 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5596 mode->hsync_start = (hsync & 0xffff) + 1;
5597 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5598 mode->vdisplay = (vtot & 0xffff) + 1;
5599 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5600 mode->vsync_start = (vsync & 0xffff) + 1;
5601 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5602
5603 drm_mode_set_name(mode);
5604 drm_mode_set_crtcinfo(mode, 0);
5605
5606 return mode;
5607}
5608
652c393a
JB
5609#define GPU_IDLE_TIMEOUT 500 /* ms */
5610
5611/* When this timer fires, we've been idle for awhile */
5612static void intel_gpu_idle_timer(unsigned long arg)
5613{
5614 struct drm_device *dev = (struct drm_device *)arg;
5615 drm_i915_private_t *dev_priv = dev->dev_private;
5616
ff7ea4c0
CW
5617 if (!list_empty(&dev_priv->mm.active_list)) {
5618 /* Still processing requests, so just re-arm the timer. */
5619 mod_timer(&dev_priv->idle_timer, jiffies +
5620 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5621 return;
5622 }
652c393a 5623
ff7ea4c0 5624 dev_priv->busy = false;
01dfba93 5625 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5626}
5627
652c393a
JB
5628#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5629
5630static void intel_crtc_idle_timer(unsigned long arg)
5631{
5632 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5633 struct drm_crtc *crtc = &intel_crtc->base;
5634 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5635 struct intel_framebuffer *intel_fb;
652c393a 5636
ff7ea4c0
CW
5637 intel_fb = to_intel_framebuffer(crtc->fb);
5638 if (intel_fb && intel_fb->obj->active) {
5639 /* The framebuffer is still being accessed by the GPU. */
5640 mod_timer(&intel_crtc->idle_timer, jiffies +
5641 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5642 return;
5643 }
652c393a 5644
ff7ea4c0 5645 intel_crtc->busy = false;
01dfba93 5646 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5647}
5648
3dec0095 5649static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5650{
5651 struct drm_device *dev = crtc->dev;
5652 drm_i915_private_t *dev_priv = dev->dev_private;
5653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5654 int pipe = intel_crtc->pipe;
dbdc6479
JB
5655 int dpll_reg = DPLL(pipe);
5656 int dpll;
652c393a 5657
bad720ff 5658 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5659 return;
5660
5661 if (!dev_priv->lvds_downclock_avail)
5662 return;
5663
dbdc6479 5664 dpll = I915_READ(dpll_reg);
652c393a 5665 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5666 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5667
5668 /* Unlock panel regs */
dbdc6479
JB
5669 I915_WRITE(PP_CONTROL,
5670 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
652c393a
JB
5671
5672 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5673 I915_WRITE(dpll_reg, dpll);
dbdc6479 5674 POSTING_READ(dpll_reg);
9d0498a2 5675 intel_wait_for_vblank(dev, pipe);
dbdc6479 5676
652c393a
JB
5677 dpll = I915_READ(dpll_reg);
5678 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5679 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5680
5681 /* ...and lock them again */
5682 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5683 }
5684
5685 /* Schedule downclock */
3dec0095
DV
5686 mod_timer(&intel_crtc->idle_timer, jiffies +
5687 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5688}
5689
5690static void intel_decrease_pllclock(struct drm_crtc *crtc)
5691{
5692 struct drm_device *dev = crtc->dev;
5693 drm_i915_private_t *dev_priv = dev->dev_private;
5694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5695 int pipe = intel_crtc->pipe;
5696 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5697 int dpll = I915_READ(dpll_reg);
5698
bad720ff 5699 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5700 return;
5701
5702 if (!dev_priv->lvds_downclock_avail)
5703 return;
5704
5705 /*
5706 * Since this is called by a timer, we should never get here in
5707 * the manual case.
5708 */
5709 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5710 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5711
5712 /* Unlock panel regs */
4a655f04
JB
5713 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5714 PANEL_UNLOCK_REGS);
652c393a
JB
5715
5716 dpll |= DISPLAY_RATE_SELECT_FPA1;
5717 I915_WRITE(dpll_reg, dpll);
5718 dpll = I915_READ(dpll_reg);
9d0498a2 5719 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5720 dpll = I915_READ(dpll_reg);
5721 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5722 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5723
5724 /* ...and lock them again */
5725 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5726 }
5727
5728}
5729
5730/**
5731 * intel_idle_update - adjust clocks for idleness
5732 * @work: work struct
5733 *
5734 * Either the GPU or display (or both) went idle. Check the busy status
5735 * here and adjust the CRTC and GPU clocks as necessary.
5736 */
5737static void intel_idle_update(struct work_struct *work)
5738{
5739 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5740 idle_work);
5741 struct drm_device *dev = dev_priv->dev;
5742 struct drm_crtc *crtc;
5743 struct intel_crtc *intel_crtc;
5744
5745 if (!i915_powersave)
5746 return;
5747
5748 mutex_lock(&dev->struct_mutex);
5749
7648fa99
JB
5750 i915_update_gfx_val(dev_priv);
5751
652c393a
JB
5752 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5753 /* Skip inactive CRTCs */
5754 if (!crtc->fb)
5755 continue;
5756
5757 intel_crtc = to_intel_crtc(crtc);
5758 if (!intel_crtc->busy)
5759 intel_decrease_pllclock(crtc);
5760 }
5761
45ac22c8 5762
652c393a
JB
5763 mutex_unlock(&dev->struct_mutex);
5764}
5765
5766/**
5767 * intel_mark_busy - mark the GPU and possibly the display busy
5768 * @dev: drm device
5769 * @obj: object we're operating on
5770 *
5771 * Callers can use this function to indicate that the GPU is busy processing
5772 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5773 * buffer), we'll also mark the display as busy, so we know to increase its
5774 * clock frequency.
5775 */
05394f39 5776void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5777{
5778 drm_i915_private_t *dev_priv = dev->dev_private;
5779 struct drm_crtc *crtc = NULL;
5780 struct intel_framebuffer *intel_fb;
5781 struct intel_crtc *intel_crtc;
5782
5e17ee74
ZW
5783 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5784 return;
5785
18b2190c 5786 if (!dev_priv->busy)
28cf798f 5787 dev_priv->busy = true;
18b2190c 5788 else
28cf798f
CW
5789 mod_timer(&dev_priv->idle_timer, jiffies +
5790 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5791
5792 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5793 if (!crtc->fb)
5794 continue;
5795
5796 intel_crtc = to_intel_crtc(crtc);
5797 intel_fb = to_intel_framebuffer(crtc->fb);
5798 if (intel_fb->obj == obj) {
5799 if (!intel_crtc->busy) {
5800 /* Non-busy -> busy, upclock */
3dec0095 5801 intel_increase_pllclock(crtc);
652c393a
JB
5802 intel_crtc->busy = true;
5803 } else {
5804 /* Busy -> busy, put off timer */
5805 mod_timer(&intel_crtc->idle_timer, jiffies +
5806 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5807 }
5808 }
5809 }
5810}
5811
79e53945
JB
5812static void intel_crtc_destroy(struct drm_crtc *crtc)
5813{
5814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5815 struct drm_device *dev = crtc->dev;
5816 struct intel_unpin_work *work;
5817 unsigned long flags;
5818
5819 spin_lock_irqsave(&dev->event_lock, flags);
5820 work = intel_crtc->unpin_work;
5821 intel_crtc->unpin_work = NULL;
5822 spin_unlock_irqrestore(&dev->event_lock, flags);
5823
5824 if (work) {
5825 cancel_work_sync(&work->work);
5826 kfree(work);
5827 }
79e53945
JB
5828
5829 drm_crtc_cleanup(crtc);
67e77c5a 5830
79e53945
JB
5831 kfree(intel_crtc);
5832}
5833
6b95a207
KH
5834static void intel_unpin_work_fn(struct work_struct *__work)
5835{
5836 struct intel_unpin_work *work =
5837 container_of(__work, struct intel_unpin_work, work);
5838
5839 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5840 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5841 drm_gem_object_unreference(&work->pending_flip_obj->base);
5842 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5843
6b95a207
KH
5844 mutex_unlock(&work->dev->struct_mutex);
5845 kfree(work);
5846}
5847
1afe3e9d 5848static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5849 struct drm_crtc *crtc)
6b95a207
KH
5850{
5851 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5853 struct intel_unpin_work *work;
05394f39 5854 struct drm_i915_gem_object *obj;
6b95a207 5855 struct drm_pending_vblank_event *e;
49b14a5c 5856 struct timeval tnow, tvbl;
6b95a207
KH
5857 unsigned long flags;
5858
5859 /* Ignore early vblank irqs */
5860 if (intel_crtc == NULL)
5861 return;
5862
49b14a5c
MK
5863 do_gettimeofday(&tnow);
5864
6b95a207
KH
5865 spin_lock_irqsave(&dev->event_lock, flags);
5866 work = intel_crtc->unpin_work;
5867 if (work == NULL || !work->pending) {
5868 spin_unlock_irqrestore(&dev->event_lock, flags);
5869 return;
5870 }
5871
5872 intel_crtc->unpin_work = NULL;
6b95a207
KH
5873
5874 if (work->event) {
5875 e = work->event;
49b14a5c 5876 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5877
5878 /* Called before vblank count and timestamps have
5879 * been updated for the vblank interval of flip
5880 * completion? Need to increment vblank count and
5881 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5882 * to account for this. We assume this happened if we
5883 * get called over 0.9 frame durations after the last
5884 * timestamped vblank.
5885 *
5886 * This calculation can not be used with vrefresh rates
5887 * below 5Hz (10Hz to be on the safe side) without
5888 * promoting to 64 integers.
0af7e4df 5889 */
49b14a5c
MK
5890 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5891 9 * crtc->framedur_ns) {
0af7e4df 5892 e->event.sequence++;
49b14a5c
MK
5893 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5894 crtc->framedur_ns);
0af7e4df
MK
5895 }
5896
49b14a5c
MK
5897 e->event.tv_sec = tvbl.tv_sec;
5898 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5899
6b95a207
KH
5900 list_add_tail(&e->base.link,
5901 &e->base.file_priv->event_list);
5902 wake_up_interruptible(&e->base.file_priv->event_wait);
5903 }
5904
0af7e4df
MK
5905 drm_vblank_put(dev, intel_crtc->pipe);
5906
6b95a207
KH
5907 spin_unlock_irqrestore(&dev->event_lock, flags);
5908
05394f39 5909 obj = work->old_fb_obj;
d9e86c0e 5910
e59f2bac 5911 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
5912 &obj->pending_flip.counter);
5913 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 5914 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 5915
6b95a207 5916 schedule_work(&work->work);
e5510fac
JB
5917
5918 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5919}
5920
1afe3e9d
JB
5921void intel_finish_page_flip(struct drm_device *dev, int pipe)
5922{
5923 drm_i915_private_t *dev_priv = dev->dev_private;
5924 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5925
49b14a5c 5926 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5927}
5928
5929void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5930{
5931 drm_i915_private_t *dev_priv = dev->dev_private;
5932 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5933
49b14a5c 5934 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5935}
5936
6b95a207
KH
5937void intel_prepare_page_flip(struct drm_device *dev, int plane)
5938{
5939 drm_i915_private_t *dev_priv = dev->dev_private;
5940 struct intel_crtc *intel_crtc =
5941 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5942 unsigned long flags;
5943
5944 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5945 if (intel_crtc->unpin_work) {
4e5359cd
SF
5946 if ((++intel_crtc->unpin_work->pending) > 1)
5947 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5948 } else {
5949 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5950 }
6b95a207
KH
5951 spin_unlock_irqrestore(&dev->event_lock, flags);
5952}
5953
5954static int intel_crtc_page_flip(struct drm_crtc *crtc,
5955 struct drm_framebuffer *fb,
5956 struct drm_pending_vblank_event *event)
5957{
5958 struct drm_device *dev = crtc->dev;
5959 struct drm_i915_private *dev_priv = dev->dev_private;
5960 struct intel_framebuffer *intel_fb;
05394f39 5961 struct drm_i915_gem_object *obj;
6b95a207
KH
5962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5963 struct intel_unpin_work *work;
be9a3dbf 5964 unsigned long flags, offset;
52e68630 5965 int pipe = intel_crtc->pipe;
20f0cd55 5966 u32 pf, pipesrc;
52e68630 5967 int ret;
6b95a207
KH
5968
5969 work = kzalloc(sizeof *work, GFP_KERNEL);
5970 if (work == NULL)
5971 return -ENOMEM;
5972
6b95a207
KH
5973 work->event = event;
5974 work->dev = crtc->dev;
5975 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5976 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5977 INIT_WORK(&work->work, intel_unpin_work_fn);
5978
5979 /* We borrow the event spin lock for protecting unpin_work */
5980 spin_lock_irqsave(&dev->event_lock, flags);
5981 if (intel_crtc->unpin_work) {
5982 spin_unlock_irqrestore(&dev->event_lock, flags);
5983 kfree(work);
468f0b44
CW
5984
5985 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5986 return -EBUSY;
5987 }
5988 intel_crtc->unpin_work = work;
5989 spin_unlock_irqrestore(&dev->event_lock, flags);
5990
5991 intel_fb = to_intel_framebuffer(fb);
5992 obj = intel_fb->obj;
5993
468f0b44 5994 mutex_lock(&dev->struct_mutex);
1ec14ad3 5995 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
5996 if (ret)
5997 goto cleanup_work;
6b95a207 5998
75dfca80 5999 /* Reference the objects for the scheduled work. */
05394f39
CW
6000 drm_gem_object_reference(&work->old_fb_obj->base);
6001 drm_gem_object_reference(&obj->base);
6b95a207
KH
6002
6003 crtc->fb = fb;
96b099fd
CW
6004
6005 ret = drm_vblank_get(dev, intel_crtc->pipe);
6006 if (ret)
6007 goto cleanup_objs;
6008
c7f9f9a8
CW
6009 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6010 u32 flip_mask;
48b956c5 6011
c7f9f9a8
CW
6012 /* Can't queue multiple flips, so wait for the previous
6013 * one to finish before executing the next.
6014 */
e1f99ce6
CW
6015 ret = BEGIN_LP_RING(2);
6016 if (ret)
6017 goto cleanup_objs;
6018
c7f9f9a8
CW
6019 if (intel_crtc->plane)
6020 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6021 else
6022 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6023 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6024 OUT_RING(MI_NOOP);
6146b3d6
DV
6025 ADVANCE_LP_RING();
6026 }
83f7fd05 6027
e1f99ce6 6028 work->pending_flip_obj = obj;
e1f99ce6 6029
4e5359cd
SF
6030 work->enable_stall_check = true;
6031
be9a3dbf 6032 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 6033 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 6034
e1f99ce6
CW
6035 ret = BEGIN_LP_RING(4);
6036 if (ret)
6037 goto cleanup_objs;
6038
6039 /* Block clients from rendering to the new back buffer until
6040 * the flip occurs and the object is no longer visible.
6041 */
05394f39 6042 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
6043
6044 switch (INTEL_INFO(dev)->gen) {
52e68630 6045 case 2:
1afe3e9d
JB
6046 OUT_RING(MI_DISPLAY_FLIP |
6047 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6048 OUT_RING(fb->pitch);
05394f39 6049 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
6050 OUT_RING(MI_NOOP);
6051 break;
6052
6053 case 3:
1afe3e9d
JB
6054 OUT_RING(MI_DISPLAY_FLIP_I915 |
6055 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6056 OUT_RING(fb->pitch);
05394f39 6057 OUT_RING(obj->gtt_offset + offset);
22fd0fab 6058 OUT_RING(MI_NOOP);
52e68630
CW
6059 break;
6060
6061 case 4:
6062 case 5:
6063 /* i965+ uses the linear or tiled offsets from the
6064 * Display Registers (which do not change across a page-flip)
6065 * so we need only reprogram the base address.
6066 */
69d0b96c
DV
6067 OUT_RING(MI_DISPLAY_FLIP |
6068 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6069 OUT_RING(fb->pitch);
05394f39 6070 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
6071
6072 /* XXX Enabling the panel-fitter across page-flip is so far
6073 * untested on non-native modes, so ignore it for now.
6074 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6075 */
6076 pf = 0;
6077 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6078 OUT_RING(pf | pipesrc);
6079 break;
6080
6081 case 6:
6082 OUT_RING(MI_DISPLAY_FLIP |
6083 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
6084 OUT_RING(fb->pitch | obj->tiling_mode);
6085 OUT_RING(obj->gtt_offset);
52e68630
CW
6086
6087 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6088 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6089 OUT_RING(pf | pipesrc);
6090 break;
22fd0fab 6091 }
6b95a207
KH
6092 ADVANCE_LP_RING();
6093
6094 mutex_unlock(&dev->struct_mutex);
6095
e5510fac
JB
6096 trace_i915_flip_request(intel_crtc->plane, obj);
6097
6b95a207 6098 return 0;
96b099fd
CW
6099
6100cleanup_objs:
05394f39
CW
6101 drm_gem_object_unreference(&work->old_fb_obj->base);
6102 drm_gem_object_unreference(&obj->base);
96b099fd
CW
6103cleanup_work:
6104 mutex_unlock(&dev->struct_mutex);
6105
6106 spin_lock_irqsave(&dev->event_lock, flags);
6107 intel_crtc->unpin_work = NULL;
6108 spin_unlock_irqrestore(&dev->event_lock, flags);
6109
6110 kfree(work);
6111
6112 return ret;
6b95a207
KH
6113}
6114
5d1d0cc8
CW
6115static void intel_crtc_reset(struct drm_crtc *crtc)
6116{
6117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6118
6119 /* Reset flags back to the 'unknown' status so that they
6120 * will be correctly set on the initial modeset.
6121 */
6122 intel_crtc->cursor_addr = 0;
6123 intel_crtc->dpms_mode = -1;
6124 intel_crtc->active = true; /* force the pipe off on setup_init_config */
6125}
6126
7e7d76c3 6127static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
6128 .dpms = intel_crtc_dpms,
6129 .mode_fixup = intel_crtc_mode_fixup,
6130 .mode_set = intel_crtc_mode_set,
6131 .mode_set_base = intel_pipe_set_base,
81255565 6132 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 6133 .load_lut = intel_crtc_load_lut,
cdd59983 6134 .disable = intel_crtc_disable,
79e53945
JB
6135};
6136
6137static const struct drm_crtc_funcs intel_crtc_funcs = {
5d1d0cc8 6138 .reset = intel_crtc_reset,
79e53945
JB
6139 .cursor_set = intel_crtc_cursor_set,
6140 .cursor_move = intel_crtc_cursor_move,
6141 .gamma_set = intel_crtc_gamma_set,
6142 .set_config = drm_crtc_helper_set_config,
6143 .destroy = intel_crtc_destroy,
6b95a207 6144 .page_flip = intel_crtc_page_flip,
79e53945
JB
6145};
6146
47f1c6c9
CW
6147static void intel_sanitize_modesetting(struct drm_device *dev,
6148 int pipe, int plane)
6149{
6150 struct drm_i915_private *dev_priv = dev->dev_private;
6151 u32 reg, val;
6152
6153 if (HAS_PCH_SPLIT(dev))
6154 return;
6155
6156 /* Who knows what state these registers were left in by the BIOS or
6157 * grub?
6158 *
6159 * If we leave the registers in a conflicting state (e.g. with the
6160 * display plane reading from the other pipe than the one we intend
6161 * to use) then when we attempt to teardown the active mode, we will
6162 * not disable the pipes and planes in the correct order -- leaving
6163 * a plane reading from a disabled pipe and possibly leading to
6164 * undefined behaviour.
6165 */
6166
6167 reg = DSPCNTR(plane);
6168 val = I915_READ(reg);
6169
6170 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6171 return;
6172 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6173 return;
6174
6175 /* This display plane is active and attached to the other CPU pipe. */
6176 pipe = !pipe;
6177
6178 /* Disable the plane and wait for it to stop reading from the pipe. */
b24e7179
JB
6179 intel_disable_plane(dev_priv, plane, pipe);
6180 intel_disable_pipe(dev_priv, pipe);
47f1c6c9 6181}
79e53945 6182
b358d0a6 6183static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 6184{
22fd0fab 6185 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
6186 struct intel_crtc *intel_crtc;
6187 int i;
6188
6189 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6190 if (intel_crtc == NULL)
6191 return;
6192
6193 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6194
6195 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
6196 for (i = 0; i < 256; i++) {
6197 intel_crtc->lut_r[i] = i;
6198 intel_crtc->lut_g[i] = i;
6199 intel_crtc->lut_b[i] = i;
6200 }
6201
80824003
JB
6202 /* Swap pipes & planes for FBC on pre-965 */
6203 intel_crtc->pipe = pipe;
6204 intel_crtc->plane = pipe;
e2e767ab 6205 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 6206 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 6207 intel_crtc->plane = !pipe;
80824003
JB
6208 }
6209
22fd0fab
JB
6210 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6211 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6212 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6213 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6214
5d1d0cc8 6215 intel_crtc_reset(&intel_crtc->base);
7e7d76c3
JB
6216
6217 if (HAS_PCH_SPLIT(dev)) {
6218 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6219 intel_helper_funcs.commit = ironlake_crtc_commit;
6220 } else {
6221 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6222 intel_helper_funcs.commit = i9xx_crtc_commit;
6223 }
6224
79e53945
JB
6225 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6226
652c393a
JB
6227 intel_crtc->busy = false;
6228
6229 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6230 (unsigned long)intel_crtc);
47f1c6c9
CW
6231
6232 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
6233}
6234
08d7b3d1 6235int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 6236 struct drm_file *file)
08d7b3d1
CW
6237{
6238 drm_i915_private_t *dev_priv = dev->dev_private;
6239 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
6240 struct drm_mode_object *drmmode_obj;
6241 struct intel_crtc *crtc;
08d7b3d1
CW
6242
6243 if (!dev_priv) {
6244 DRM_ERROR("called with no initialization\n");
6245 return -EINVAL;
6246 }
6247
c05422d5
DV
6248 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6249 DRM_MODE_OBJECT_CRTC);
08d7b3d1 6250
c05422d5 6251 if (!drmmode_obj) {
08d7b3d1
CW
6252 DRM_ERROR("no such CRTC id\n");
6253 return -EINVAL;
6254 }
6255
c05422d5
DV
6256 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6257 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 6258
c05422d5 6259 return 0;
08d7b3d1
CW
6260}
6261
c5e4df33 6262static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 6263{
4ef69c7a 6264 struct intel_encoder *encoder;
79e53945 6265 int index_mask = 0;
79e53945
JB
6266 int entry = 0;
6267
4ef69c7a
CW
6268 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6269 if (type_mask & encoder->clone_mask)
79e53945
JB
6270 index_mask |= (1 << entry);
6271 entry++;
6272 }
4ef69c7a 6273
79e53945
JB
6274 return index_mask;
6275}
6276
4d302442
CW
6277static bool has_edp_a(struct drm_device *dev)
6278{
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280
6281 if (!IS_MOBILE(dev))
6282 return false;
6283
6284 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6285 return false;
6286
6287 if (IS_GEN5(dev) &&
6288 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6289 return false;
6290
6291 return true;
6292}
6293
79e53945
JB
6294static void intel_setup_outputs(struct drm_device *dev)
6295{
725e30ad 6296 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 6297 struct intel_encoder *encoder;
cb0953d7 6298 bool dpd_is_edp = false;
c5d1b51d 6299 bool has_lvds = false;
79e53945 6300
541998a1 6301 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
6302 has_lvds = intel_lvds_init(dev);
6303 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6304 /* disable the panel fitter on everything but LVDS */
6305 I915_WRITE(PFIT_CONTROL, 0);
6306 }
79e53945 6307
bad720ff 6308 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 6309 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 6310
4d302442 6311 if (has_edp_a(dev))
32f9d658
ZW
6312 intel_dp_init(dev, DP_A);
6313
cb0953d7
AJ
6314 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6315 intel_dp_init(dev, PCH_DP_D);
6316 }
6317
6318 intel_crt_init(dev);
6319
6320 if (HAS_PCH_SPLIT(dev)) {
6321 int found;
6322
30ad48b7 6323 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
6324 /* PCH SDVOB multiplex with HDMIB */
6325 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
6326 if (!found)
6327 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
6328 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6329 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
6330 }
6331
6332 if (I915_READ(HDMIC) & PORT_DETECTED)
6333 intel_hdmi_init(dev, HDMIC);
6334
6335 if (I915_READ(HDMID) & PORT_DETECTED)
6336 intel_hdmi_init(dev, HDMID);
6337
5eb08b69
ZW
6338 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6339 intel_dp_init(dev, PCH_DP_C);
6340
cb0953d7 6341 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
6342 intel_dp_init(dev, PCH_DP_D);
6343
103a196f 6344 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 6345 bool found = false;
7d57382e 6346
725e30ad 6347 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 6348 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 6349 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
6350 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6351 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 6352 intel_hdmi_init(dev, SDVOB);
b01f2c3a 6353 }
27185ae1 6354
b01f2c3a
JB
6355 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6356 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 6357 intel_dp_init(dev, DP_B);
b01f2c3a 6358 }
725e30ad 6359 }
13520b05
KH
6360
6361 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 6362
b01f2c3a
JB
6363 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6364 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 6365 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 6366 }
27185ae1
ML
6367
6368 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6369
b01f2c3a
JB
6370 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6371 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 6372 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
6373 }
6374 if (SUPPORTS_INTEGRATED_DP(dev)) {
6375 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 6376 intel_dp_init(dev, DP_C);
b01f2c3a 6377 }
725e30ad 6378 }
27185ae1 6379
b01f2c3a
JB
6380 if (SUPPORTS_INTEGRATED_DP(dev) &&
6381 (I915_READ(DP_D) & DP_DETECTED)) {
6382 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 6383 intel_dp_init(dev, DP_D);
b01f2c3a 6384 }
bad720ff 6385 } else if (IS_GEN2(dev))
79e53945
JB
6386 intel_dvo_init(dev);
6387
103a196f 6388 if (SUPPORTS_TV(dev))
79e53945
JB
6389 intel_tv_init(dev);
6390
4ef69c7a
CW
6391 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6392 encoder->base.possible_crtcs = encoder->crtc_mask;
6393 encoder->base.possible_clones =
6394 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 6395 }
47356eb6
CW
6396
6397 intel_panel_setup_backlight(dev);
79e53945
JB
6398}
6399
6400static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6401{
6402 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
6403
6404 drm_framebuffer_cleanup(fb);
05394f39 6405 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
6406
6407 kfree(intel_fb);
6408}
6409
6410static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 6411 struct drm_file *file,
79e53945
JB
6412 unsigned int *handle)
6413{
6414 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 6415 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 6416
05394f39 6417 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
6418}
6419
6420static const struct drm_framebuffer_funcs intel_fb_funcs = {
6421 .destroy = intel_user_framebuffer_destroy,
6422 .create_handle = intel_user_framebuffer_create_handle,
6423};
6424
38651674
DA
6425int intel_framebuffer_init(struct drm_device *dev,
6426 struct intel_framebuffer *intel_fb,
6427 struct drm_mode_fb_cmd *mode_cmd,
05394f39 6428 struct drm_i915_gem_object *obj)
79e53945 6429{
79e53945
JB
6430 int ret;
6431
05394f39 6432 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
6433 return -EINVAL;
6434
6435 if (mode_cmd->pitch & 63)
6436 return -EINVAL;
6437
6438 switch (mode_cmd->bpp) {
6439 case 8:
6440 case 16:
6441 case 24:
6442 case 32:
6443 break;
6444 default:
6445 return -EINVAL;
6446 }
6447
79e53945
JB
6448 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6449 if (ret) {
6450 DRM_ERROR("framebuffer init failed %d\n", ret);
6451 return ret;
6452 }
6453
6454 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 6455 intel_fb->obj = obj;
79e53945
JB
6456 return 0;
6457}
6458
79e53945
JB
6459static struct drm_framebuffer *
6460intel_user_framebuffer_create(struct drm_device *dev,
6461 struct drm_file *filp,
6462 struct drm_mode_fb_cmd *mode_cmd)
6463{
05394f39 6464 struct drm_i915_gem_object *obj;
38651674 6465 struct intel_framebuffer *intel_fb;
79e53945
JB
6466 int ret;
6467
05394f39 6468 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 6469 if (!obj)
cce13ff7 6470 return ERR_PTR(-ENOENT);
79e53945 6471
38651674
DA
6472 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6473 if (!intel_fb)
cce13ff7 6474 return ERR_PTR(-ENOMEM);
38651674 6475
05394f39 6476 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 6477 if (ret) {
05394f39 6478 drm_gem_object_unreference_unlocked(&obj->base);
38651674 6479 kfree(intel_fb);
cce13ff7 6480 return ERR_PTR(ret);
79e53945
JB
6481 }
6482
38651674 6483 return &intel_fb->base;
79e53945
JB
6484}
6485
79e53945 6486static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 6487 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 6488 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
6489};
6490
05394f39 6491static struct drm_i915_gem_object *
aa40d6bb 6492intel_alloc_context_page(struct drm_device *dev)
9ea8d059 6493{
05394f39 6494 struct drm_i915_gem_object *ctx;
9ea8d059
CW
6495 int ret;
6496
aa40d6bb
ZN
6497 ctx = i915_gem_alloc_object(dev, 4096);
6498 if (!ctx) {
9ea8d059
CW
6499 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6500 return NULL;
6501 }
6502
6503 mutex_lock(&dev->struct_mutex);
75e9e915 6504 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
6505 if (ret) {
6506 DRM_ERROR("failed to pin power context: %d\n", ret);
6507 goto err_unref;
6508 }
6509
aa40d6bb 6510 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
6511 if (ret) {
6512 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6513 goto err_unpin;
6514 }
6515 mutex_unlock(&dev->struct_mutex);
6516
aa40d6bb 6517 return ctx;
9ea8d059
CW
6518
6519err_unpin:
aa40d6bb 6520 i915_gem_object_unpin(ctx);
9ea8d059 6521err_unref:
05394f39 6522 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
6523 mutex_unlock(&dev->struct_mutex);
6524 return NULL;
6525}
6526
7648fa99
JB
6527bool ironlake_set_drps(struct drm_device *dev, u8 val)
6528{
6529 struct drm_i915_private *dev_priv = dev->dev_private;
6530 u16 rgvswctl;
6531
6532 rgvswctl = I915_READ16(MEMSWCTL);
6533 if (rgvswctl & MEMCTL_CMD_STS) {
6534 DRM_DEBUG("gpu busy, RCS change rejected\n");
6535 return false; /* still busy with another command */
6536 }
6537
6538 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6539 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6540 I915_WRITE16(MEMSWCTL, rgvswctl);
6541 POSTING_READ16(MEMSWCTL);
6542
6543 rgvswctl |= MEMCTL_CMD_STS;
6544 I915_WRITE16(MEMSWCTL, rgvswctl);
6545
6546 return true;
6547}
6548
f97108d1
JB
6549void ironlake_enable_drps(struct drm_device *dev)
6550{
6551 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6552 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 6553 u8 fmax, fmin, fstart, vstart;
f97108d1 6554
ea056c14
JB
6555 /* Enable temp reporting */
6556 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6557 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6558
f97108d1
JB
6559 /* 100ms RC evaluation intervals */
6560 I915_WRITE(RCUPEI, 100000);
6561 I915_WRITE(RCDNEI, 100000);
6562
6563 /* Set max/min thresholds to 90ms and 80ms respectively */
6564 I915_WRITE(RCBMAXAVG, 90000);
6565 I915_WRITE(RCBMINAVG, 80000);
6566
6567 I915_WRITE(MEMIHYST, 1);
6568
6569 /* Set up min, max, and cur for interrupt handling */
6570 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6571 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6572 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6573 MEMMODE_FSTART_SHIFT;
7648fa99 6574
f97108d1
JB
6575 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6576 PXVFREQ_PX_SHIFT;
6577
80dbf4b7 6578 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
6579 dev_priv->fstart = fstart;
6580
80dbf4b7 6581 dev_priv->max_delay = fstart;
f97108d1
JB
6582 dev_priv->min_delay = fmin;
6583 dev_priv->cur_delay = fstart;
6584
80dbf4b7
JB
6585 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6586 fmax, fmin, fstart);
7648fa99 6587
f97108d1
JB
6588 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6589
6590 /*
6591 * Interrupts will be enabled in ironlake_irq_postinstall
6592 */
6593
6594 I915_WRITE(VIDSTART, vstart);
6595 POSTING_READ(VIDSTART);
6596
6597 rgvmodectl |= MEMMODE_SWMODE_EN;
6598 I915_WRITE(MEMMODECTL, rgvmodectl);
6599
481b6af3 6600 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6601 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6602 msleep(1);
6603
7648fa99 6604 ironlake_set_drps(dev, fstart);
f97108d1 6605
7648fa99
JB
6606 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6607 I915_READ(0x112e0);
6608 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6609 dev_priv->last_count2 = I915_READ(0x112f4);
6610 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6611}
6612
6613void ironlake_disable_drps(struct drm_device *dev)
6614{
6615 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6616 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6617
6618 /* Ack interrupts, disable EFC interrupt */
6619 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6620 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6621 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6622 I915_WRITE(DEIIR, DE_PCU_EVENT);
6623 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6624
6625 /* Go back to the starting frequency */
7648fa99 6626 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6627 msleep(1);
6628 rgvswctl |= MEMCTL_CMD_STS;
6629 I915_WRITE(MEMSWCTL, rgvswctl);
6630 msleep(1);
6631
6632}
6633
3b8d8d91
JB
6634void gen6_set_rps(struct drm_device *dev, u8 val)
6635{
6636 struct drm_i915_private *dev_priv = dev->dev_private;
6637 u32 swreq;
6638
6639 swreq = (val & 0x3ff) << 25;
6640 I915_WRITE(GEN6_RPNSWREQ, swreq);
6641}
6642
6643void gen6_disable_rps(struct drm_device *dev)
6644{
6645 struct drm_i915_private *dev_priv = dev->dev_private;
6646
6647 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6648 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6649 I915_WRITE(GEN6_PMIER, 0);
6650 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6651}
6652
7648fa99
JB
6653static unsigned long intel_pxfreq(u32 vidfreq)
6654{
6655 unsigned long freq;
6656 int div = (vidfreq & 0x3f0000) >> 16;
6657 int post = (vidfreq & 0x3000) >> 12;
6658 int pre = (vidfreq & 0x7);
6659
6660 if (!pre)
6661 return 0;
6662
6663 freq = ((div * 133333) / ((1<<post) * pre));
6664
6665 return freq;
6666}
6667
6668void intel_init_emon(struct drm_device *dev)
6669{
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671 u32 lcfuse;
6672 u8 pxw[16];
6673 int i;
6674
6675 /* Disable to program */
6676 I915_WRITE(ECR, 0);
6677 POSTING_READ(ECR);
6678
6679 /* Program energy weights for various events */
6680 I915_WRITE(SDEW, 0x15040d00);
6681 I915_WRITE(CSIEW0, 0x007f0000);
6682 I915_WRITE(CSIEW1, 0x1e220004);
6683 I915_WRITE(CSIEW2, 0x04000004);
6684
6685 for (i = 0; i < 5; i++)
6686 I915_WRITE(PEW + (i * 4), 0);
6687 for (i = 0; i < 3; i++)
6688 I915_WRITE(DEW + (i * 4), 0);
6689
6690 /* Program P-state weights to account for frequency power adjustment */
6691 for (i = 0; i < 16; i++) {
6692 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6693 unsigned long freq = intel_pxfreq(pxvidfreq);
6694 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6695 PXVFREQ_PX_SHIFT;
6696 unsigned long val;
6697
6698 val = vid * vid;
6699 val *= (freq / 1000);
6700 val *= 255;
6701 val /= (127*127*900);
6702 if (val > 0xff)
6703 DRM_ERROR("bad pxval: %ld\n", val);
6704 pxw[i] = val;
6705 }
6706 /* Render standby states get 0 weight */
6707 pxw[14] = 0;
6708 pxw[15] = 0;
6709
6710 for (i = 0; i < 4; i++) {
6711 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6712 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6713 I915_WRITE(PXW + (i * 4), val);
6714 }
6715
6716 /* Adjust magic regs to magic values (more experimental results) */
6717 I915_WRITE(OGW0, 0);
6718 I915_WRITE(OGW1, 0);
6719 I915_WRITE(EG0, 0x00007f00);
6720 I915_WRITE(EG1, 0x0000000e);
6721 I915_WRITE(EG2, 0x000e0000);
6722 I915_WRITE(EG3, 0x68000300);
6723 I915_WRITE(EG4, 0x42000000);
6724 I915_WRITE(EG5, 0x00140031);
6725 I915_WRITE(EG6, 0);
6726 I915_WRITE(EG7, 0);
6727
6728 for (i = 0; i < 8; i++)
6729 I915_WRITE(PXWL + (i * 4), 0);
6730
6731 /* Enable PMON + select events */
6732 I915_WRITE(ECR, 0x80000019);
6733
6734 lcfuse = I915_READ(LCFUSE02);
6735
6736 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6737}
6738
3b8d8d91 6739void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6740{
a6044e23
JB
6741 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6742 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6743 u32 pcu_mbox;
6744 int cur_freq, min_freq, max_freq;
8fd26859
CW
6745 int i;
6746
6747 /* Here begins a magic sequence of register writes to enable
6748 * auto-downclocking.
6749 *
6750 * Perhaps there might be some value in exposing these to
6751 * userspace...
6752 */
6753 I915_WRITE(GEN6_RC_STATE, 0);
6754 __gen6_force_wake_get(dev_priv);
6755
3b8d8d91 6756 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6757 I915_WRITE(GEN6_RC_CONTROL, 0);
6758
6759 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6760 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6761 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6762 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6763 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6764
6765 for (i = 0; i < I915_NUM_RINGS; i++)
6766 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6767
6768 I915_WRITE(GEN6_RC_SLEEP, 0);
6769 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6770 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6771 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6772 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6773
6774 I915_WRITE(GEN6_RC_CONTROL,
6775 GEN6_RC_CTL_RC6p_ENABLE |
6776 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6777 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6778 GEN6_RC_CTL_HW_ENABLE);
6779
3b8d8d91 6780 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6781 GEN6_FREQUENCY(10) |
6782 GEN6_OFFSET(0) |
6783 GEN6_AGGRESSIVE_TURBO);
6784 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6785 GEN6_FREQUENCY(12));
6786
6787 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6788 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6789 18 << 24 |
6790 6 << 16);
ccab5c82
JB
6791 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6792 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
8fd26859 6793 I915_WRITE(GEN6_RP_UP_EI, 100000);
ccab5c82 6794 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
8fd26859
CW
6795 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6796 I915_WRITE(GEN6_RP_CONTROL,
6797 GEN6_RP_MEDIA_TURBO |
6798 GEN6_RP_USE_NORMAL_FREQ |
6799 GEN6_RP_MEDIA_IS_GFX |
6800 GEN6_RP_ENABLE |
ccab5c82
JB
6801 GEN6_RP_UP_BUSY_AVG |
6802 GEN6_RP_DOWN_IDLE_CONT);
8fd26859
CW
6803
6804 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6805 500))
6806 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6807
6808 I915_WRITE(GEN6_PCODE_DATA, 0);
6809 I915_WRITE(GEN6_PCODE_MAILBOX,
6810 GEN6_PCODE_READY |
6811 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6812 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6813 500))
6814 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6815
a6044e23
JB
6816 min_freq = (rp_state_cap & 0xff0000) >> 16;
6817 max_freq = rp_state_cap & 0xff;
6818 cur_freq = (gt_perf_status & 0xff00) >> 8;
6819
6820 /* Check for overclock support */
6821 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6822 500))
6823 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6824 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6825 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6826 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6827 500))
6828 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6829 if (pcu_mbox & (1<<31)) { /* OC supported */
6830 max_freq = pcu_mbox & 0xff;
6831 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6832 }
6833
6834 /* In units of 100MHz */
6835 dev_priv->max_delay = max_freq;
6836 dev_priv->min_delay = min_freq;
6837 dev_priv->cur_delay = cur_freq;
6838
8fd26859
CW
6839 /* requires MSI enabled */
6840 I915_WRITE(GEN6_PMIER,
6841 GEN6_PM_MBOX_EVENT |
6842 GEN6_PM_THERMAL_EVENT |
6843 GEN6_PM_RP_DOWN_TIMEOUT |
6844 GEN6_PM_RP_UP_THRESHOLD |
6845 GEN6_PM_RP_DOWN_THRESHOLD |
6846 GEN6_PM_RP_UP_EI_EXPIRED |
6847 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6848 I915_WRITE(GEN6_PMIMR, 0);
6849 /* enable all PM interrupts */
6850 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6851
6852 __gen6_force_wake_put(dev_priv);
6853}
6854
0cdab21f 6855void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6856{
6857 struct drm_i915_private *dev_priv = dev->dev_private;
6858
6859 /*
6860 * Disable clock gating reported to work incorrectly according to the
6861 * specs, but enable as much else as we can.
6862 */
bad720ff 6863 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6864 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6865
f00a3ddf 6866 if (IS_GEN5(dev)) {
8956c8bb 6867 /* Required for FBC */
1ffa325b
JB
6868 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6869 DPFCRUNIT_CLOCK_GATE_DISABLE |
6870 DPFDUNIT_CLOCK_GATE_DISABLE;
8956c8bb
EA
6871 /* Required for CxSR */
6872 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6873
6874 I915_WRITE(PCH_3DCGDIS0,
6875 MARIUNIT_CLOCK_GATE_DISABLE |
6876 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6877 I915_WRITE(PCH_3DCGDIS1,
6878 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6879 }
6880
6881 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6882
382b0936
JB
6883 /*
6884 * On Ibex Peak and Cougar Point, we need to disable clock
6885 * gating for the panel power sequencer or it will fail to
6886 * start up when no ports are active.
6887 */
6888 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6889
7f8a8569
ZW
6890 /*
6891 * According to the spec the following bits should be set in
6892 * order to enable memory self-refresh
6893 * The bit 22/21 of 0x42004
6894 * The bit 5 of 0x42020
6895 * The bit 15 of 0x45000
6896 */
f00a3ddf 6897 if (IS_GEN5(dev)) {
7f8a8569
ZW
6898 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6899 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6900 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6901 I915_WRITE(ILK_DSPCLK_GATE,
6902 (I915_READ(ILK_DSPCLK_GATE) |
6903 ILK_DPARB_CLK_GATE));
6904 I915_WRITE(DISP_ARB_CTL,
6905 (I915_READ(DISP_ARB_CTL) |
6906 DISP_FBC_WM_DIS));
1398261a
YL
6907 I915_WRITE(WM3_LP_ILK, 0);
6908 I915_WRITE(WM2_LP_ILK, 0);
6909 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 6910 }
b52eb4dc
ZY
6911 /*
6912 * Based on the document from hardware guys the following bits
6913 * should be set unconditionally in order to enable FBC.
6914 * The bit 22 of 0x42000
6915 * The bit 22 of 0x42004
6916 * The bit 7,8,9 of 0x42020.
6917 */
6918 if (IS_IRONLAKE_M(dev)) {
6919 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6920 I915_READ(ILK_DISPLAY_CHICKEN1) |
6921 ILK_FBCQ_DIS);
6922 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6923 I915_READ(ILK_DISPLAY_CHICKEN2) |
6924 ILK_DPARB_GATE);
6925 I915_WRITE(ILK_DSPCLK_GATE,
6926 I915_READ(ILK_DSPCLK_GATE) |
6927 ILK_DPFC_DIS1 |
6928 ILK_DPFC_DIS2 |
6929 ILK_CLK_FBC);
6930 }
de6e2eaf 6931
67e92af0
EA
6932 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6933 I915_READ(ILK_DISPLAY_CHICKEN2) |
6934 ILK_ELPIN_409_SELECT);
6935
de6e2eaf
EA
6936 if (IS_GEN5(dev)) {
6937 I915_WRITE(_3D_CHICKEN2,
6938 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6939 _3D_CHICKEN2_WM_READ_PIPELINED);
6940 }
8fd26859 6941
1398261a
YL
6942 if (IS_GEN6(dev)) {
6943 I915_WRITE(WM3_LP_ILK, 0);
6944 I915_WRITE(WM2_LP_ILK, 0);
6945 I915_WRITE(WM1_LP_ILK, 0);
6946
6947 /*
6948 * According to the spec the following bits should be
6949 * set in order to enable memory self-refresh and fbc:
6950 * The bit21 and bit22 of 0x42000
6951 * The bit21 and bit22 of 0x42004
6952 * The bit5 and bit7 of 0x42020
6953 * The bit14 of 0x70180
6954 * The bit14 of 0x71180
6955 */
6956 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6957 I915_READ(ILK_DISPLAY_CHICKEN1) |
6958 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6959 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6960 I915_READ(ILK_DISPLAY_CHICKEN2) |
6961 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6962 I915_WRITE(ILK_DSPCLK_GATE,
6963 I915_READ(ILK_DSPCLK_GATE) |
6964 ILK_DPARB_CLK_GATE |
6965 ILK_DPFD_CLK_GATE);
6966
6967 I915_WRITE(DSPACNTR,
6968 I915_READ(DSPACNTR) |
6969 DISPPLANE_TRICKLE_FEED_DISABLE);
6970 I915_WRITE(DSPBCNTR,
6971 I915_READ(DSPBCNTR) |
6972 DISPPLANE_TRICKLE_FEED_DISABLE);
6973 }
c03342fa 6974 } else if (IS_G4X(dev)) {
652c393a
JB
6975 uint32_t dspclk_gate;
6976 I915_WRITE(RENCLK_GATE_D1, 0);
6977 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6978 GS_UNIT_CLOCK_GATE_DISABLE |
6979 CL_UNIT_CLOCK_GATE_DISABLE);
6980 I915_WRITE(RAMCLK_GATE_D, 0);
6981 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6982 OVRUNIT_CLOCK_GATE_DISABLE |
6983 OVCUNIT_CLOCK_GATE_DISABLE;
6984 if (IS_GM45(dev))
6985 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6986 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 6987 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
6988 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6989 I915_WRITE(RENCLK_GATE_D2, 0);
6990 I915_WRITE(DSPCLK_GATE_D, 0);
6991 I915_WRITE(RAMCLK_GATE_D, 0);
6992 I915_WRITE16(DEUC, 0);
a6c45cf0 6993 } else if (IS_BROADWATER(dev)) {
652c393a
JB
6994 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6995 I965_RCC_CLOCK_GATE_DISABLE |
6996 I965_RCPB_CLOCK_GATE_DISABLE |
6997 I965_ISC_CLOCK_GATE_DISABLE |
6998 I965_FBC_CLOCK_GATE_DISABLE);
6999 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 7000 } else if (IS_GEN3(dev)) {
652c393a
JB
7001 u32 dstate = I915_READ(D_STATE);
7002
7003 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7004 DSTATE_DOT_CLOCK_GATING;
7005 I915_WRITE(D_STATE, dstate);
f0f8a9ce 7006 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
7007 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7008 } else if (IS_I830(dev)) {
7009 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7010 }
7011}
7012
0cdab21f
CW
7013void intel_disable_clock_gating(struct drm_device *dev)
7014{
7015 struct drm_i915_private *dev_priv = dev->dev_private;
7016
7017 if (dev_priv->renderctx) {
7018 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7019
7020 I915_WRITE(CCID, 0);
7021 POSTING_READ(CCID);
7022
7023 i915_gem_object_unpin(obj);
7024 drm_gem_object_unreference(&obj->base);
7025 dev_priv->renderctx = NULL;
7026 }
7027
7028 if (dev_priv->pwrctx) {
7029 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7030
7031 I915_WRITE(PWRCTXA, 0);
7032 POSTING_READ(PWRCTXA);
7033
7034 i915_gem_object_unpin(obj);
7035 drm_gem_object_unreference(&obj->base);
7036 dev_priv->pwrctx = NULL;
7037 }
7038}
7039
d5bb081b
JB
7040static void ironlake_disable_rc6(struct drm_device *dev)
7041{
7042 struct drm_i915_private *dev_priv = dev->dev_private;
7043
7044 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7045 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7046 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7047 10);
7048 POSTING_READ(CCID);
7049 I915_WRITE(PWRCTXA, 0);
7050 POSTING_READ(PWRCTXA);
7051 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7052 POSTING_READ(RSTDBYCTL);
7053 i915_gem_object_unpin(dev_priv->renderctx);
7054 drm_gem_object_unreference(&dev_priv->renderctx->base);
7055 dev_priv->renderctx = NULL;
7056 i915_gem_object_unpin(dev_priv->pwrctx);
7057 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7058 dev_priv->pwrctx = NULL;
7059}
7060
7061void ironlake_enable_rc6(struct drm_device *dev)
7062{
7063 struct drm_i915_private *dev_priv = dev->dev_private;
7064 int ret;
7065
7066 /*
7067 * GPU can automatically power down the render unit if given a page
7068 * to save state.
7069 */
7070 ret = BEGIN_LP_RING(6);
7071 if (ret) {
7072 ironlake_disable_rc6(dev);
7073 return;
7074 }
7075 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7076 OUT_RING(MI_SET_CONTEXT);
7077 OUT_RING(dev_priv->renderctx->gtt_offset |
7078 MI_MM_SPACE_GTT |
7079 MI_SAVE_EXT_STATE_EN |
7080 MI_RESTORE_EXT_STATE_EN |
7081 MI_RESTORE_INHIBIT);
7082 OUT_RING(MI_SUSPEND_FLUSH);
7083 OUT_RING(MI_NOOP);
7084 OUT_RING(MI_FLUSH);
7085 ADVANCE_LP_RING();
7086
7087 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7088 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7089}
7090
e70236a8
JB
7091/* Set up chip specific display functions */
7092static void intel_init_display(struct drm_device *dev)
7093{
7094 struct drm_i915_private *dev_priv = dev->dev_private;
7095
7096 /* We always want a DPMS function */
bad720ff 7097 if (HAS_PCH_SPLIT(dev))
f2b115e6 7098 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
7099 else
7100 dev_priv->display.dpms = i9xx_crtc_dpms;
7101
ee5382ae 7102 if (I915_HAS_FBC(dev)) {
9c04f015 7103 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
7104 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7105 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7106 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7107 } else if (IS_GM45(dev)) {
74dff282
JB
7108 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7109 dev_priv->display.enable_fbc = g4x_enable_fbc;
7110 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 7111 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
7112 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7113 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7114 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7115 }
74dff282 7116 /* 855GM needs testing */
e70236a8
JB
7117 }
7118
7119 /* Returns the core display clock speed */
f2b115e6 7120 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
7121 dev_priv->display.get_display_clock_speed =
7122 i945_get_display_clock_speed;
7123 else if (IS_I915G(dev))
7124 dev_priv->display.get_display_clock_speed =
7125 i915_get_display_clock_speed;
f2b115e6 7126 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
7127 dev_priv->display.get_display_clock_speed =
7128 i9xx_misc_get_display_clock_speed;
7129 else if (IS_I915GM(dev))
7130 dev_priv->display.get_display_clock_speed =
7131 i915gm_get_display_clock_speed;
7132 else if (IS_I865G(dev))
7133 dev_priv->display.get_display_clock_speed =
7134 i865_get_display_clock_speed;
f0f8a9ce 7135 else if (IS_I85X(dev))
e70236a8
JB
7136 dev_priv->display.get_display_clock_speed =
7137 i855_get_display_clock_speed;
7138 else /* 852, 830 */
7139 dev_priv->display.get_display_clock_speed =
7140 i830_get_display_clock_speed;
7141
7142 /* For FIFO watermark updates */
7f8a8569 7143 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 7144 if (IS_GEN5(dev)) {
7f8a8569
ZW
7145 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7146 dev_priv->display.update_wm = ironlake_update_wm;
7147 else {
7148 DRM_DEBUG_KMS("Failed to get proper latency. "
7149 "Disable CxSR\n");
7150 dev_priv->display.update_wm = NULL;
1398261a
YL
7151 }
7152 } else if (IS_GEN6(dev)) {
7153 if (SNB_READ_WM0_LATENCY()) {
7154 dev_priv->display.update_wm = sandybridge_update_wm;
7155 } else {
7156 DRM_DEBUG_KMS("Failed to read display plane latency. "
7157 "Disable CxSR\n");
7158 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
7159 }
7160 } else
7161 dev_priv->display.update_wm = NULL;
7162 } else if (IS_PINEVIEW(dev)) {
d4294342 7163 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 7164 dev_priv->is_ddr3,
d4294342
ZY
7165 dev_priv->fsb_freq,
7166 dev_priv->mem_freq)) {
7167 DRM_INFO("failed to find known CxSR latency "
95534263 7168 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 7169 "disabling CxSR\n",
95534263 7170 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
7171 dev_priv->fsb_freq, dev_priv->mem_freq);
7172 /* Disable CxSR and never update its watermark again */
7173 pineview_disable_cxsr(dev);
7174 dev_priv->display.update_wm = NULL;
7175 } else
7176 dev_priv->display.update_wm = pineview_update_wm;
7177 } else if (IS_G4X(dev))
e70236a8 7178 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 7179 else if (IS_GEN4(dev))
e70236a8 7180 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 7181 else if (IS_GEN3(dev)) {
e70236a8
JB
7182 dev_priv->display.update_wm = i9xx_update_wm;
7183 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
7184 } else if (IS_I85X(dev)) {
7185 dev_priv->display.update_wm = i9xx_update_wm;
7186 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 7187 } else {
8f4695ed
AJ
7188 dev_priv->display.update_wm = i830_update_wm;
7189 if (IS_845G(dev))
e70236a8
JB
7190 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7191 else
7192 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
7193 }
7194}
7195
b690e96c
JB
7196/*
7197 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7198 * resume, or other times. This quirk makes sure that's the case for
7199 * affected systems.
7200 */
7201static void quirk_pipea_force (struct drm_device *dev)
7202{
7203 struct drm_i915_private *dev_priv = dev->dev_private;
7204
7205 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7206 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7207}
7208
7209struct intel_quirk {
7210 int device;
7211 int subsystem_vendor;
7212 int subsystem_device;
7213 void (*hook)(struct drm_device *dev);
7214};
7215
7216struct intel_quirk intel_quirks[] = {
7217 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7218 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7219 /* HP Mini needs pipe A force quirk (LP: #322104) */
7220 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7221
7222 /* Thinkpad R31 needs pipe A force quirk */
7223 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7224 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7225 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7226
7227 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7228 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7229 /* ThinkPad X40 needs pipe A force quirk */
7230
7231 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7232 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7233
7234 /* 855 & before need to leave pipe A & dpll A up */
7235 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7236 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7237};
7238
7239static void intel_init_quirks(struct drm_device *dev)
7240{
7241 struct pci_dev *d = dev->pdev;
7242 int i;
7243
7244 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7245 struct intel_quirk *q = &intel_quirks[i];
7246
7247 if (d->device == q->device &&
7248 (d->subsystem_vendor == q->subsystem_vendor ||
7249 q->subsystem_vendor == PCI_ANY_ID) &&
7250 (d->subsystem_device == q->subsystem_device ||
7251 q->subsystem_device == PCI_ANY_ID))
7252 q->hook(dev);
7253 }
7254}
7255
9cce37f4
JB
7256/* Disable the VGA plane that we never use */
7257static void i915_disable_vga(struct drm_device *dev)
7258{
7259 struct drm_i915_private *dev_priv = dev->dev_private;
7260 u8 sr1;
7261 u32 vga_reg;
7262
7263 if (HAS_PCH_SPLIT(dev))
7264 vga_reg = CPU_VGACNTRL;
7265 else
7266 vga_reg = VGACNTRL;
7267
7268 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7269 outb(1, VGA_SR_INDEX);
7270 sr1 = inb(VGA_SR_DATA);
7271 outb(sr1 | 1<<5, VGA_SR_DATA);
7272 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7273 udelay(300);
7274
7275 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7276 POSTING_READ(vga_reg);
7277}
7278
79e53945
JB
7279void intel_modeset_init(struct drm_device *dev)
7280{
652c393a 7281 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
7282 int i;
7283
7284 drm_mode_config_init(dev);
7285
7286 dev->mode_config.min_width = 0;
7287 dev->mode_config.min_height = 0;
7288
7289 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7290
b690e96c
JB
7291 intel_init_quirks(dev);
7292
e70236a8
JB
7293 intel_init_display(dev);
7294
a6c45cf0
CW
7295 if (IS_GEN2(dev)) {
7296 dev->mode_config.max_width = 2048;
7297 dev->mode_config.max_height = 2048;
7298 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
7299 dev->mode_config.max_width = 4096;
7300 dev->mode_config.max_height = 4096;
79e53945 7301 } else {
a6c45cf0
CW
7302 dev->mode_config.max_width = 8192;
7303 dev->mode_config.max_height = 8192;
79e53945 7304 }
35c3047a 7305 dev->mode_config.fb_base = dev->agp->base;
79e53945 7306
a6c45cf0 7307 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 7308 dev_priv->num_pipe = 2;
79e53945 7309 else
a3524f1b 7310 dev_priv->num_pipe = 1;
28c97730 7311 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 7312 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 7313
a3524f1b 7314 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
7315 intel_crtc_init(dev, i);
7316 }
7317
7318 intel_setup_outputs(dev);
652c393a 7319
0cdab21f 7320 intel_enable_clock_gating(dev);
652c393a 7321
9cce37f4
JB
7322 /* Just disable it once at startup */
7323 i915_disable_vga(dev);
7324
7648fa99 7325 if (IS_IRONLAKE_M(dev)) {
f97108d1 7326 ironlake_enable_drps(dev);
7648fa99
JB
7327 intel_init_emon(dev);
7328 }
f97108d1 7329
3b8d8d91
JB
7330 if (IS_GEN6(dev))
7331 gen6_enable_rps(dev_priv);
7332
d5bb081b
JB
7333 if (IS_IRONLAKE_M(dev)) {
7334 dev_priv->renderctx = intel_alloc_context_page(dev);
7335 if (!dev_priv->renderctx)
7336 goto skip_rc6;
7337 dev_priv->pwrctx = intel_alloc_context_page(dev);
7338 if (!dev_priv->pwrctx) {
7339 i915_gem_object_unpin(dev_priv->renderctx);
7340 drm_gem_object_unreference(&dev_priv->renderctx->base);
7341 dev_priv->renderctx = NULL;
7342 goto skip_rc6;
7343 }
7344 ironlake_enable_rc6(dev);
7345 }
7346
7347skip_rc6:
652c393a
JB
7348 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7349 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7350 (unsigned long)dev);
02e792fb
DV
7351
7352 intel_setup_overlay(dev);
79e53945
JB
7353}
7354
7355void intel_modeset_cleanup(struct drm_device *dev)
7356{
652c393a
JB
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 struct drm_crtc *crtc;
7359 struct intel_crtc *intel_crtc;
7360
f87ea761 7361 drm_kms_helper_poll_fini(dev);
652c393a
JB
7362 mutex_lock(&dev->struct_mutex);
7363
723bfd70
JB
7364 intel_unregister_dsm_handler();
7365
7366
652c393a
JB
7367 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7368 /* Skip inactive CRTCs */
7369 if (!crtc->fb)
7370 continue;
7371
7372 intel_crtc = to_intel_crtc(crtc);
3dec0095 7373 intel_increase_pllclock(crtc);
652c393a
JB
7374 }
7375
e70236a8
JB
7376 if (dev_priv->display.disable_fbc)
7377 dev_priv->display.disable_fbc(dev);
7378
f97108d1
JB
7379 if (IS_IRONLAKE_M(dev))
7380 ironlake_disable_drps(dev);
3b8d8d91
JB
7381 if (IS_GEN6(dev))
7382 gen6_disable_rps(dev);
f97108d1 7383
d5bb081b
JB
7384 if (IS_IRONLAKE_M(dev))
7385 ironlake_disable_rc6(dev);
0cdab21f 7386
69341a5e
KH
7387 mutex_unlock(&dev->struct_mutex);
7388
6c0d9350
DV
7389 /* Disable the irq before mode object teardown, for the irq might
7390 * enqueue unpin/hotplug work. */
7391 drm_irq_uninstall(dev);
7392 cancel_work_sync(&dev_priv->hotplug_work);
7393
3dec0095
DV
7394 /* Shut off idle work before the crtcs get freed. */
7395 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7396 intel_crtc = to_intel_crtc(crtc);
7397 del_timer_sync(&intel_crtc->idle_timer);
7398 }
7399 del_timer_sync(&dev_priv->idle_timer);
7400 cancel_work_sync(&dev_priv->idle_work);
7401
79e53945
JB
7402 drm_mode_config_cleanup(dev);
7403}
7404
f1c79df3
ZW
7405/*
7406 * Return which encoder is currently attached for connector.
7407 */
df0e9248 7408struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 7409{
df0e9248
CW
7410 return &intel_attached_encoder(connector)->base;
7411}
f1c79df3 7412
df0e9248
CW
7413void intel_connector_attach_encoder(struct intel_connector *connector,
7414 struct intel_encoder *encoder)
7415{
7416 connector->encoder = encoder;
7417 drm_mode_connector_attach_encoder(&connector->base,
7418 &encoder->base);
79e53945 7419}
28d52043
DA
7420
7421/*
7422 * set vga decode state - true == enable VGA decode
7423 */
7424int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7425{
7426 struct drm_i915_private *dev_priv = dev->dev_private;
7427 u16 gmch_ctrl;
7428
7429 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7430 if (state)
7431 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7432 else
7433 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7434 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7435 return 0;
7436}
c4a1d9e4
CW
7437
7438#ifdef CONFIG_DEBUG_FS
7439#include <linux/seq_file.h>
7440
7441struct intel_display_error_state {
7442 struct intel_cursor_error_state {
7443 u32 control;
7444 u32 position;
7445 u32 base;
7446 u32 size;
7447 } cursor[2];
7448
7449 struct intel_pipe_error_state {
7450 u32 conf;
7451 u32 source;
7452
7453 u32 htotal;
7454 u32 hblank;
7455 u32 hsync;
7456 u32 vtotal;
7457 u32 vblank;
7458 u32 vsync;
7459 } pipe[2];
7460
7461 struct intel_plane_error_state {
7462 u32 control;
7463 u32 stride;
7464 u32 size;
7465 u32 pos;
7466 u32 addr;
7467 u32 surface;
7468 u32 tile_offset;
7469 } plane[2];
7470};
7471
7472struct intel_display_error_state *
7473intel_display_capture_error_state(struct drm_device *dev)
7474{
7475 drm_i915_private_t *dev_priv = dev->dev_private;
7476 struct intel_display_error_state *error;
7477 int i;
7478
7479 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7480 if (error == NULL)
7481 return NULL;
7482
7483 for (i = 0; i < 2; i++) {
7484 error->cursor[i].control = I915_READ(CURCNTR(i));
7485 error->cursor[i].position = I915_READ(CURPOS(i));
7486 error->cursor[i].base = I915_READ(CURBASE(i));
7487
7488 error->plane[i].control = I915_READ(DSPCNTR(i));
7489 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7490 error->plane[i].size = I915_READ(DSPSIZE(i));
7491 error->plane[i].pos= I915_READ(DSPPOS(i));
7492 error->plane[i].addr = I915_READ(DSPADDR(i));
7493 if (INTEL_INFO(dev)->gen >= 4) {
7494 error->plane[i].surface = I915_READ(DSPSURF(i));
7495 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7496 }
7497
7498 error->pipe[i].conf = I915_READ(PIPECONF(i));
7499 error->pipe[i].source = I915_READ(PIPESRC(i));
7500 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7501 error->pipe[i].hblank = I915_READ(HBLANK(i));
7502 error->pipe[i].hsync = I915_READ(HSYNC(i));
7503 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7504 error->pipe[i].vblank = I915_READ(VBLANK(i));
7505 error->pipe[i].vsync = I915_READ(VSYNC(i));
7506 }
7507
7508 return error;
7509}
7510
7511void
7512intel_display_print_error_state(struct seq_file *m,
7513 struct drm_device *dev,
7514 struct intel_display_error_state *error)
7515{
7516 int i;
7517
7518 for (i = 0; i < 2; i++) {
7519 seq_printf(m, "Pipe [%d]:\n", i);
7520 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7521 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7522 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7523 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7524 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7525 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7526 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7527 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7528
7529 seq_printf(m, "Plane [%d]:\n", i);
7530 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7531 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7532 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7533 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7534 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7535 if (INTEL_INFO(dev)->gen >= 4) {
7536 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7537 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7538 }
7539
7540 seq_printf(m, "Cursor [%d]:\n", i);
7541 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7542 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7543 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7544 }
7545}
7546#endif
This page took 0.71424 seconds and 5 git commands to generate.