drm/i915: Tidy Ironlake watermark computation
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
cda4b7d3 47static void intel_crtc_update_cursor(struct drm_crtc *crtc);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
e4b36699 352static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 363 .find_pll = intel_find_best_PLL,
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 377 .find_pll = intel_find_best_PLL,
e4b36699
KP
378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 391 .find_pll = intel_find_best_PLL,
e4b36699
KP
392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 408 .find_pll = intel_find_best_PLL,
e4b36699
KP
409};
410
044c7c41 411 /* below parameter and function is for G4X Chipset Family*/
e4b36699 412static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
d4906093 425 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
d4906093 441 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
d4906093 465 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
d4906093 489 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
513};
514
f2b115e6 515static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 526 .find_pll = intel_find_best_PLL,
e4b36699
KP
527};
528
f2b115e6 529static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 538 /* Pineview only supports single-channel mode. */
2177832f
SL
539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 541 .find_pll = intel_find_best_PLL,
e4b36699
KP
542};
543
b91ad0ec 544static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 556 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
557};
558
b91ad0ec 559static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 639 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
640};
641
f2b115e6 642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
2c07245f 643{
b91ad0ec
ZW
644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 646 const intel_limit_t *limit;
b91ad0ec
ZW
647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
79e53945
JB
702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
f2b115e6 708 limit = intel_ironlake_limit(crtc);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
79e53945 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 713 limit = &intel_limits_i9xx_lvds;
79e53945 714 else
e4b36699 715 limit = &intel_limits_i9xx_sdvo;
f2b115e6 716 } else if (IS_PINEVIEW(dev)) {
2177832f 717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 718 limit = &intel_limits_pineview_lvds;
2177832f 719 else
f2b115e6 720 limit = &intel_limits_pineview_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
2177832f 776 struct drm_device *dev = crtc->dev;
79e53945
JB
777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
f2b115e6 786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
d4906093
ML
803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
79e53945
JB
807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
79e53945
JB
811 int err = target;
812
bc5e5718 813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 814 (I915_READ(LVDS)) != 0) {
79e53945
JB
815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
42158660
ZY
835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
846 int this_err;
847
2177832f 848 intel_clock(dev, refclk, &clock);
79e53945
JB
849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
d4906093
ML
866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
6ba770dc
AJ
875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
880 int lvds_reg;
881
c619eed4 882 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
f77f13e2 900 /* based on hardware requirement, prefer smaller n to precision */
d4906093 901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 902 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
2177832f 911 intel_clock(dev, refclk, &clock);
d4906093
ML
912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
2c07245f
ZW
925 return found;
926}
927
5eb08b69 928static bool
f2b115e6
AJ
929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
4547668a
ZY
934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
5eb08b69
ZW
939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
a4fc5ed6
KP
957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
962 intel_clock_t clock;
963 if (target < 200000) {
a4fc5ed6
KP
964 clock.p1 = 2;
965 clock.p2 = 10;
b3d25495
KP
966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
a4fc5ed6 969 } else {
a4fc5ed6
KP
970 clock.p1 = 1;
971 clock.p2 = 10;
b3d25495
KP
972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
a4fc5ed6 975 }
b3d25495
KP
976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
fe798b97 979 clock.vco = 0;
a4fc5ed6
KP
980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
982}
983
9d0498a2
JB
984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 993{
9d0498a2
JB
994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
300387c0
CW
997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
9d0498a2 1013 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
9d0498a2
JB
1017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
1020/**
1021 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
1029 * So this function waits for the display line value to settle (it
1030 * usually ends up stopping at the start of the next frame).
1031 */
1032void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1033{
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1036 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1037 u32 last_line;
1038
1039 /* Wait for the display line to settle */
1040 do {
1041 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1042 mdelay(5);
1043 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1044 time_after(timeout, jiffies));
1045
1046 if (time_after(jiffies, timeout))
1047 DRM_DEBUG_KMS("vblank wait timed out\n");
79e53945
JB
1048}
1049
80824003
JB
1050static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1051{
1052 struct drm_device *dev = crtc->dev;
1053 struct drm_i915_private *dev_priv = dev->dev_private;
1054 struct drm_framebuffer *fb = crtc->fb;
1055 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1056 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
1057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1058 int plane, i;
1059 u32 fbc_ctl, fbc_ctl2;
1060
bed4a673
CW
1061 if (fb->pitch == dev_priv->cfb_pitch &&
1062 obj_priv->fence_reg == dev_priv->cfb_fence &&
1063 intel_crtc->plane == dev_priv->cfb_plane &&
1064 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1065 return;
1066
1067 i8xx_disable_fbc(dev);
1068
80824003
JB
1069 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1070
1071 if (fb->pitch < dev_priv->cfb_pitch)
1072 dev_priv->cfb_pitch = fb->pitch;
1073
1074 /* FBC_CTL wants 64B units */
1075 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1076 dev_priv->cfb_fence = obj_priv->fence_reg;
1077 dev_priv->cfb_plane = intel_crtc->plane;
1078 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1079
1080 /* Clear old tags */
1081 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1082 I915_WRITE(FBC_TAG + (i * 4), 0);
1083
1084 /* Set it up... */
1085 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1086 if (obj_priv->tiling_mode != I915_TILING_NONE)
1087 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1088 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1089 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1090
1091 /* enable it... */
1092 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1093 if (IS_I945GM(dev))
49677901 1094 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1095 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1096 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1097 if (obj_priv->tiling_mode != I915_TILING_NONE)
1098 fbc_ctl |= dev_priv->cfb_fence;
1099 I915_WRITE(FBC_CONTROL, fbc_ctl);
1100
28c97730 1101 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
80824003
JB
1102 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1103}
1104
1105void i8xx_disable_fbc(struct drm_device *dev)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
1108 u32 fbc_ctl;
1109
1110 /* Disable compression */
1111 fbc_ctl = I915_READ(FBC_CONTROL);
1112 fbc_ctl &= ~FBC_CTL_EN;
1113 I915_WRITE(FBC_CONTROL, fbc_ctl);
1114
1115 /* Wait for compressing bit to clear */
481b6af3 1116 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1117 DRM_DEBUG_KMS("FBC idle timed out\n");
1118 return;
9517a92f 1119 }
80824003 1120
28c97730 1121 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1122}
1123
ee5382ae 1124static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1125{
80824003
JB
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127
1128 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1129}
1130
74dff282
JB
1131static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1132{
1133 struct drm_device *dev = crtc->dev;
1134 struct drm_i915_private *dev_priv = dev->dev_private;
1135 struct drm_framebuffer *fb = crtc->fb;
1136 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1137 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
74dff282
JB
1138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1139 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1140 DPFC_CTL_PLANEB);
1141 unsigned long stall_watermark = 200;
1142 u32 dpfc_ctl;
1143
bed4a673
CW
1144 dpfc_ctl = I915_READ(DPFC_CONTROL);
1145 if (dpfc_ctl & DPFC_CTL_EN) {
1146 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1147 dev_priv->cfb_fence == obj_priv->fence_reg &&
1148 dev_priv->cfb_plane == intel_crtc->plane &&
1149 dev_priv->cfb_y == crtc->y)
1150 return;
1151
1152 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1153 POSTING_READ(DPFC_CONTROL);
1154 intel_wait_for_vblank(dev, intel_crtc->pipe);
1155 }
1156
74dff282
JB
1157 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1158 dev_priv->cfb_fence = obj_priv->fence_reg;
1159 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1160 dev_priv->cfb_y = crtc->y;
74dff282
JB
1161
1162 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1163 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1164 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1165 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1166 } else {
1167 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1168 }
1169
74dff282
JB
1170 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1171 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1172 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1173 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1174
1175 /* enable it... */
1176 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1177
28c97730 1178 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1179}
1180
1181void g4x_disable_fbc(struct drm_device *dev)
1182{
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 u32 dpfc_ctl;
1185
1186 /* Disable compression */
1187 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1188 if (dpfc_ctl & DPFC_CTL_EN) {
1189 dpfc_ctl &= ~DPFC_CTL_EN;
1190 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1191
bed4a673
CW
1192 DRM_DEBUG_KMS("disabled FBC\n");
1193 }
74dff282
JB
1194}
1195
ee5382ae 1196static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1197{
74dff282
JB
1198 struct drm_i915_private *dev_priv = dev->dev_private;
1199
1200 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1201}
1202
b52eb4dc
ZY
1203static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1204{
1205 struct drm_device *dev = crtc->dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 struct drm_framebuffer *fb = crtc->fb;
1208 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1209 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1211 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1212 DPFC_CTL_PLANEB;
1213 unsigned long stall_watermark = 200;
1214 u32 dpfc_ctl;
1215
bed4a673
CW
1216 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1217 if (dpfc_ctl & DPFC_CTL_EN) {
1218 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1219 dev_priv->cfb_fence == obj_priv->fence_reg &&
1220 dev_priv->cfb_plane == intel_crtc->plane &&
1221 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1222 dev_priv->cfb_y == crtc->y)
1223 return;
1224
1225 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1226 POSTING_READ(ILK_DPFC_CONTROL);
1227 intel_wait_for_vblank(dev, intel_crtc->pipe);
1228 }
1229
b52eb4dc
ZY
1230 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1231 dev_priv->cfb_fence = obj_priv->fence_reg;
1232 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673
CW
1233 dev_priv->cfb_offset = obj_priv->gtt_offset;
1234 dev_priv->cfb_y = crtc->y;
b52eb4dc 1235
b52eb4dc
ZY
1236 dpfc_ctl &= DPFC_RESERVED;
1237 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1238 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1239 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1240 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1241 } else {
1242 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1243 }
1244
b52eb4dc
ZY
1245 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1246 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1247 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1248 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1249 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1250 /* enable it... */
bed4a673 1251 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc
ZY
1252
1253 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1254}
1255
1256void ironlake_disable_fbc(struct drm_device *dev)
1257{
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 u32 dpfc_ctl;
1260
1261 /* Disable compression */
1262 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1263 if (dpfc_ctl & DPFC_CTL_EN) {
1264 dpfc_ctl &= ~DPFC_CTL_EN;
1265 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1266
bed4a673
CW
1267 DRM_DEBUG_KMS("disabled FBC\n");
1268 }
b52eb4dc
ZY
1269}
1270
1271static bool ironlake_fbc_enabled(struct drm_device *dev)
1272{
1273 struct drm_i915_private *dev_priv = dev->dev_private;
1274
1275 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1276}
1277
ee5382ae
AJ
1278bool intel_fbc_enabled(struct drm_device *dev)
1279{
1280 struct drm_i915_private *dev_priv = dev->dev_private;
1281
1282 if (!dev_priv->display.fbc_enabled)
1283 return false;
1284
1285 return dev_priv->display.fbc_enabled(dev);
1286}
1287
1288void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1289{
1290 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1291
1292 if (!dev_priv->display.enable_fbc)
1293 return;
1294
1295 dev_priv->display.enable_fbc(crtc, interval);
1296}
1297
1298void intel_disable_fbc(struct drm_device *dev)
1299{
1300 struct drm_i915_private *dev_priv = dev->dev_private;
1301
1302 if (!dev_priv->display.disable_fbc)
1303 return;
1304
1305 dev_priv->display.disable_fbc(dev);
1306}
1307
80824003
JB
1308/**
1309 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1310 * @dev: the drm_device
80824003
JB
1311 *
1312 * Set up the framebuffer compression hardware at mode set time. We
1313 * enable it if possible:
1314 * - plane A only (on pre-965)
1315 * - no pixel mulitply/line duplication
1316 * - no alpha buffer discard
1317 * - no dual wide
1318 * - framebuffer <= 2048 in width, 1536 in height
1319 *
1320 * We can't assume that any compression will take place (worst case),
1321 * so the compressed buffer has to be the same size as the uncompressed
1322 * one. It also must reside (along with the line length buffer) in
1323 * stolen memory.
1324 *
1325 * We need to enable/disable FBC on a global basis.
1326 */
bed4a673 1327static void intel_update_fbc(struct drm_device *dev)
80824003 1328{
80824003 1329 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1330 struct drm_crtc *crtc = NULL, *tmp_crtc;
1331 struct intel_crtc *intel_crtc;
1332 struct drm_framebuffer *fb;
80824003
JB
1333 struct intel_framebuffer *intel_fb;
1334 struct drm_i915_gem_object *obj_priv;
9c928d16
JB
1335
1336 DRM_DEBUG_KMS("\n");
80824003
JB
1337
1338 if (!i915_powersave)
1339 return;
1340
ee5382ae 1341 if (!I915_HAS_FBC(dev))
e70236a8
JB
1342 return;
1343
80824003
JB
1344 /*
1345 * If FBC is already on, we just have to verify that we can
1346 * keep it that way...
1347 * Need to disable if:
9c928d16 1348 * - more than one pipe is active
80824003
JB
1349 * - changing FBC params (stride, fence, mode)
1350 * - new fb is too large to fit in compressed buffer
1351 * - going to an unsupported config (interlace, pixel multiply, etc.)
1352 */
9c928d16 1353 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
bed4a673
CW
1354 if (tmp_crtc->enabled) {
1355 if (crtc) {
1356 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1357 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1358 goto out_disable;
1359 }
1360 crtc = tmp_crtc;
1361 }
9c928d16 1362 }
bed4a673
CW
1363
1364 if (!crtc || crtc->fb == NULL) {
1365 DRM_DEBUG_KMS("no output, disabling\n");
1366 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1367 goto out_disable;
1368 }
bed4a673
CW
1369
1370 intel_crtc = to_intel_crtc(crtc);
1371 fb = crtc->fb;
1372 intel_fb = to_intel_framebuffer(fb);
1373 obj_priv = to_intel_bo(intel_fb->obj);
1374
80824003 1375 if (intel_fb->obj->size > dev_priv->cfb_size) {
28c97730
ZY
1376 DRM_DEBUG_KMS("framebuffer too large, disabling "
1377 "compression\n");
b5e50c3f 1378 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1379 goto out_disable;
1380 }
bed4a673
CW
1381 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1382 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730
ZY
1383 DRM_DEBUG_KMS("mode incompatible with compression, "
1384 "disabling\n");
b5e50c3f 1385 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1386 goto out_disable;
1387 }
bed4a673
CW
1388 if ((crtc->mode.hdisplay > 2048) ||
1389 (crtc->mode.vdisplay > 1536)) {
28c97730 1390 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1391 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1392 goto out_disable;
1393 }
bed4a673 1394 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1395 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1396 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1397 goto out_disable;
1398 }
1399 if (obj_priv->tiling_mode != I915_TILING_X) {
28c97730 1400 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1401 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1402 goto out_disable;
1403 }
1404
c924b934
JW
1405 /* If the kernel debugger is active, always disable compression */
1406 if (in_dbg_master())
1407 goto out_disable;
1408
bed4a673 1409 intel_enable_fbc(crtc, 500);
80824003
JB
1410 return;
1411
1412out_disable:
80824003 1413 /* Multiple disables should be harmless */
a939406f
CW
1414 if (intel_fbc_enabled(dev)) {
1415 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1416 intel_disable_fbc(dev);
a939406f 1417 }
80824003
JB
1418}
1419
127bd2ac 1420int
6b95a207
KH
1421intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1422{
23010e43 1423 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
6b95a207
KH
1424 u32 alignment;
1425 int ret;
1426
1427 switch (obj_priv->tiling_mode) {
1428 case I915_TILING_NONE:
534843da
CW
1429 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1430 alignment = 128 * 1024;
1431 else if (IS_I965G(dev))
1432 alignment = 4 * 1024;
1433 else
1434 alignment = 64 * 1024;
6b95a207
KH
1435 break;
1436 case I915_TILING_X:
1437 /* pin() will align the object as required by fence */
1438 alignment = 0;
1439 break;
1440 case I915_TILING_Y:
1441 /* FIXME: Is this true? */
1442 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1443 return -EINVAL;
1444 default:
1445 BUG();
1446 }
1447
6b95a207
KH
1448 ret = i915_gem_object_pin(obj, alignment);
1449 if (ret != 0)
1450 return ret;
1451
1452 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1453 * fence, whereas 965+ only requires a fence if using
1454 * framebuffer compression. For simplicity, we always install
1455 * a fence as the cost is not that onerous.
1456 */
1457 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1458 obj_priv->tiling_mode != I915_TILING_NONE) {
1459 ret = i915_gem_object_get_fence_reg(obj);
1460 if (ret != 0) {
1461 i915_gem_object_unpin(obj);
1462 return ret;
1463 }
1464 }
1465
1466 return 0;
1467}
1468
81255565
JB
1469/* Assume fb object is pinned & idle & fenced and just update base pointers */
1470static int
1471intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1472 int x, int y)
1473{
1474 struct drm_device *dev = crtc->dev;
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1477 struct intel_framebuffer *intel_fb;
1478 struct drm_i915_gem_object *obj_priv;
1479 struct drm_gem_object *obj;
1480 int plane = intel_crtc->plane;
1481 unsigned long Start, Offset;
1482 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1483 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1484 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1485 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1486 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1487 u32 dspcntr;
1488
1489 switch (plane) {
1490 case 0:
1491 case 1:
1492 break;
1493 default:
1494 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1495 return -EINVAL;
1496 }
1497
1498 intel_fb = to_intel_framebuffer(fb);
1499 obj = intel_fb->obj;
1500 obj_priv = to_intel_bo(obj);
1501
1502 dspcntr = I915_READ(dspcntr_reg);
1503 /* Mask out pixel format bits in case we change it */
1504 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1505 switch (fb->bits_per_pixel) {
1506 case 8:
1507 dspcntr |= DISPPLANE_8BPP;
1508 break;
1509 case 16:
1510 if (fb->depth == 15)
1511 dspcntr |= DISPPLANE_15_16BPP;
1512 else
1513 dspcntr |= DISPPLANE_16BPP;
1514 break;
1515 case 24:
1516 case 32:
1517 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1518 break;
1519 default:
1520 DRM_ERROR("Unknown color depth\n");
1521 return -EINVAL;
1522 }
1523 if (IS_I965G(dev)) {
1524 if (obj_priv->tiling_mode != I915_TILING_NONE)
1525 dspcntr |= DISPPLANE_TILED;
1526 else
1527 dspcntr &= ~DISPPLANE_TILED;
1528 }
1529
4e6cfefc 1530 if (HAS_PCH_SPLIT(dev))
81255565
JB
1531 /* must disable */
1532 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1533
1534 I915_WRITE(dspcntr_reg, dspcntr);
1535
1536 Start = obj_priv->gtt_offset;
1537 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1538
4e6cfefc
CW
1539 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1540 Start, Offset, x, y, fb->pitch);
81255565
JB
1541 I915_WRITE(dspstride, fb->pitch);
1542 if (IS_I965G(dev)) {
81255565 1543 I915_WRITE(dspsurf, Start);
81255565 1544 I915_WRITE(dsptileoff, (y << 16) | x);
4e6cfefc 1545 I915_WRITE(dspbase, Offset);
81255565
JB
1546 } else {
1547 I915_WRITE(dspbase, Start + Offset);
81255565 1548 }
4e6cfefc 1549 POSTING_READ(dspbase);
81255565 1550
bed4a673 1551 intel_update_fbc(dev);
3dec0095 1552 intel_increase_pllclock(crtc);
81255565
JB
1553
1554 return 0;
1555}
1556
5c3b82e2 1557static int
3c4fdcfb
KH
1558intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1559 struct drm_framebuffer *old_fb)
79e53945
JB
1560{
1561 struct drm_device *dev = crtc->dev;
79e53945
JB
1562 struct drm_i915_master_private *master_priv;
1563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1564 struct intel_framebuffer *intel_fb;
1565 struct drm_i915_gem_object *obj_priv;
1566 struct drm_gem_object *obj;
1567 int pipe = intel_crtc->pipe;
80824003 1568 int plane = intel_crtc->plane;
5c3b82e2 1569 int ret;
79e53945
JB
1570
1571 /* no fb bound */
1572 if (!crtc->fb) {
28c97730 1573 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1574 return 0;
1575 }
1576
80824003 1577 switch (plane) {
5c3b82e2
CW
1578 case 0:
1579 case 1:
1580 break;
1581 default:
80824003 1582 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
5c3b82e2 1583 return -EINVAL;
79e53945
JB
1584 }
1585
1586 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945 1587 obj = intel_fb->obj;
23010e43 1588 obj_priv = to_intel_bo(obj);
79e53945 1589
5c3b82e2 1590 mutex_lock(&dev->struct_mutex);
6b95a207 1591 ret = intel_pin_and_fence_fb_obj(dev, obj);
5c3b82e2
CW
1592 if (ret != 0) {
1593 mutex_unlock(&dev->struct_mutex);
1594 return ret;
1595 }
79e53945 1596
b9241ea3 1597 ret = i915_gem_object_set_to_display_plane(obj);
5c3b82e2 1598 if (ret != 0) {
8c4b8c3f 1599 i915_gem_object_unpin(obj);
5c3b82e2
CW
1600 mutex_unlock(&dev->struct_mutex);
1601 return ret;
1602 }
79e53945 1603
4e6cfefc
CW
1604 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1605 if (ret) {
8c4b8c3f 1606 i915_gem_object_unpin(obj);
5c3b82e2 1607 mutex_unlock(&dev->struct_mutex);
4e6cfefc 1608 return ret;
79e53945 1609 }
3c4fdcfb
KH
1610
1611 if (old_fb) {
1612 intel_fb = to_intel_framebuffer(old_fb);
23010e43 1613 obj_priv = to_intel_bo(intel_fb->obj);
3c4fdcfb
KH
1614 i915_gem_object_unpin(intel_fb->obj);
1615 }
652c393a 1616
5c3b82e2 1617 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1618
1619 if (!dev->primary->master)
5c3b82e2 1620 return 0;
79e53945
JB
1621
1622 master_priv = dev->primary->master->driver_priv;
1623 if (!master_priv->sarea_priv)
5c3b82e2 1624 return 0;
79e53945 1625
5c3b82e2 1626 if (pipe) {
79e53945
JB
1627 master_priv->sarea_priv->pipeB_x = x;
1628 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1629 } else {
1630 master_priv->sarea_priv->pipeA_x = x;
1631 master_priv->sarea_priv->pipeA_y = y;
79e53945 1632 }
5c3b82e2
CW
1633
1634 return 0;
79e53945
JB
1635}
1636
f2b115e6 1637static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
32f9d658
ZW
1638{
1639 struct drm_device *dev = crtc->dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 u32 dpa_ctl;
1642
28c97730 1643 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1644 dpa_ctl = I915_READ(DP_A);
1645 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1646
1647 if (clock < 200000) {
1648 u32 temp;
1649 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1650 /* workaround for 160Mhz:
1651 1) program 0x4600c bits 15:0 = 0x8124
1652 2) program 0x46010 bit 0 = 1
1653 3) program 0x46034 bit 24 = 1
1654 4) program 0x64000 bit 14 = 1
1655 */
1656 temp = I915_READ(0x4600c);
1657 temp &= 0xffff0000;
1658 I915_WRITE(0x4600c, temp | 0x8124);
1659
1660 temp = I915_READ(0x46010);
1661 I915_WRITE(0x46010, temp | 1);
1662
1663 temp = I915_READ(0x46034);
1664 I915_WRITE(0x46034, temp | (1 << 24));
1665 } else {
1666 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1667 }
1668 I915_WRITE(DP_A, dpa_ctl);
d5e0d2f5 1669 POSTING_READ(DP_A);
32f9d658
ZW
1670
1671 udelay(500);
1672}
1673
8db9d77b
ZW
1674/* The FDI link training functions for ILK/Ibexpeak. */
1675static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1676{
1677 struct drm_device *dev = crtc->dev;
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1680 int pipe = intel_crtc->pipe;
1681 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1682 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1683 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1684 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1685 u32 temp, tries = 0;
1686
e1a44743
AJ
1687 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1688 for train result */
1689 temp = I915_READ(fdi_rx_imr_reg);
1690 temp &= ~FDI_RX_SYMBOL_LOCK;
1691 temp &= ~FDI_RX_BIT_LOCK;
1692 I915_WRITE(fdi_rx_imr_reg, temp);
1693 I915_READ(fdi_rx_imr_reg);
1694 udelay(150);
1695
8db9d77b
ZW
1696 /* enable CPU FDI TX and PCH FDI RX */
1697 temp = I915_READ(fdi_tx_reg);
1698 temp |= FDI_TX_ENABLE;
77ffb597
AJ
1699 temp &= ~(7 << 19);
1700 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1701 temp &= ~FDI_LINK_TRAIN_NONE;
1702 temp |= FDI_LINK_TRAIN_PATTERN_1;
1703 I915_WRITE(fdi_tx_reg, temp);
1704 I915_READ(fdi_tx_reg);
1705
1706 temp = I915_READ(fdi_rx_reg);
1707 temp &= ~FDI_LINK_TRAIN_NONE;
1708 temp |= FDI_LINK_TRAIN_PATTERN_1;
1709 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1710 I915_READ(fdi_rx_reg);
1711 udelay(150);
1712
e1a44743 1713 for (tries = 0; tries < 5; tries++) {
8db9d77b
ZW
1714 temp = I915_READ(fdi_rx_iir_reg);
1715 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1716
1717 if ((temp & FDI_RX_BIT_LOCK)) {
1718 DRM_DEBUG_KMS("FDI train 1 done.\n");
1719 I915_WRITE(fdi_rx_iir_reg,
1720 temp | FDI_RX_BIT_LOCK);
1721 break;
1722 }
8db9d77b 1723 }
e1a44743
AJ
1724 if (tries == 5)
1725 DRM_DEBUG_KMS("FDI train 1 fail!\n");
8db9d77b
ZW
1726
1727 /* Train 2 */
1728 temp = I915_READ(fdi_tx_reg);
1729 temp &= ~FDI_LINK_TRAIN_NONE;
1730 temp |= FDI_LINK_TRAIN_PATTERN_2;
1731 I915_WRITE(fdi_tx_reg, temp);
1732
1733 temp = I915_READ(fdi_rx_reg);
1734 temp &= ~FDI_LINK_TRAIN_NONE;
1735 temp |= FDI_LINK_TRAIN_PATTERN_2;
1736 I915_WRITE(fdi_rx_reg, temp);
d5e0d2f5 1737 POSTING_READ(fdi_rx_reg);
8db9d77b
ZW
1738 udelay(150);
1739
1740 tries = 0;
1741
e1a44743 1742 for (tries = 0; tries < 5; tries++) {
8db9d77b
ZW
1743 temp = I915_READ(fdi_rx_iir_reg);
1744 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1745
1746 if (temp & FDI_RX_SYMBOL_LOCK) {
1747 I915_WRITE(fdi_rx_iir_reg,
1748 temp | FDI_RX_SYMBOL_LOCK);
1749 DRM_DEBUG_KMS("FDI train 2 done.\n");
1750 break;
1751 }
8db9d77b 1752 }
e1a44743
AJ
1753 if (tries == 5)
1754 DRM_DEBUG_KMS("FDI train 2 fail!\n");
8db9d77b
ZW
1755
1756 DRM_DEBUG_KMS("FDI train done\n");
1757}
1758
1759static int snb_b_fdi_train_param [] = {
1760 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1761 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1762 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1763 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1764};
1765
1766/* The FDI link training functions for SNB/Cougarpoint. */
1767static void gen6_fdi_link_train(struct drm_crtc *crtc)
1768{
1769 struct drm_device *dev = crtc->dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1772 int pipe = intel_crtc->pipe;
1773 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1774 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1775 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1776 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1777 u32 temp, i;
1778
e1a44743
AJ
1779 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1780 for train result */
1781 temp = I915_READ(fdi_rx_imr_reg);
1782 temp &= ~FDI_RX_SYMBOL_LOCK;
1783 temp &= ~FDI_RX_BIT_LOCK;
1784 I915_WRITE(fdi_rx_imr_reg, temp);
1785 I915_READ(fdi_rx_imr_reg);
1786 udelay(150);
1787
8db9d77b
ZW
1788 /* enable CPU FDI TX and PCH FDI RX */
1789 temp = I915_READ(fdi_tx_reg);
1790 temp |= FDI_TX_ENABLE;
77ffb597
AJ
1791 temp &= ~(7 << 19);
1792 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1793 temp &= ~FDI_LINK_TRAIN_NONE;
1794 temp |= FDI_LINK_TRAIN_PATTERN_1;
1795 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1796 /* SNB-B */
1797 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1798 I915_WRITE(fdi_tx_reg, temp);
1799 I915_READ(fdi_tx_reg);
1800
1801 temp = I915_READ(fdi_rx_reg);
1802 if (HAS_PCH_CPT(dev)) {
1803 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1804 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1805 } else {
1806 temp &= ~FDI_LINK_TRAIN_NONE;
1807 temp |= FDI_LINK_TRAIN_PATTERN_1;
1808 }
1809 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1810 I915_READ(fdi_rx_reg);
1811 udelay(150);
1812
8db9d77b
ZW
1813 for (i = 0; i < 4; i++ ) {
1814 temp = I915_READ(fdi_tx_reg);
1815 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1816 temp |= snb_b_fdi_train_param[i];
1817 I915_WRITE(fdi_tx_reg, temp);
d5e0d2f5 1818 POSTING_READ(fdi_tx_reg);
8db9d77b
ZW
1819 udelay(500);
1820
1821 temp = I915_READ(fdi_rx_iir_reg);
1822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1823
1824 if (temp & FDI_RX_BIT_LOCK) {
1825 I915_WRITE(fdi_rx_iir_reg,
1826 temp | FDI_RX_BIT_LOCK);
1827 DRM_DEBUG_KMS("FDI train 1 done.\n");
1828 break;
1829 }
1830 }
1831 if (i == 4)
1832 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1833
1834 /* Train 2 */
1835 temp = I915_READ(fdi_tx_reg);
1836 temp &= ~FDI_LINK_TRAIN_NONE;
1837 temp |= FDI_LINK_TRAIN_PATTERN_2;
1838 if (IS_GEN6(dev)) {
1839 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1840 /* SNB-B */
1841 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1842 }
1843 I915_WRITE(fdi_tx_reg, temp);
1844
1845 temp = I915_READ(fdi_rx_reg);
1846 if (HAS_PCH_CPT(dev)) {
1847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1848 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1849 } else {
1850 temp &= ~FDI_LINK_TRAIN_NONE;
1851 temp |= FDI_LINK_TRAIN_PATTERN_2;
1852 }
1853 I915_WRITE(fdi_rx_reg, temp);
d5e0d2f5 1854 POSTING_READ(fdi_rx_reg);
8db9d77b
ZW
1855 udelay(150);
1856
1857 for (i = 0; i < 4; i++ ) {
1858 temp = I915_READ(fdi_tx_reg);
1859 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1860 temp |= snb_b_fdi_train_param[i];
1861 I915_WRITE(fdi_tx_reg, temp);
d5e0d2f5 1862 POSTING_READ(fdi_tx_reg);
8db9d77b
ZW
1863 udelay(500);
1864
1865 temp = I915_READ(fdi_rx_iir_reg);
1866 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1867
1868 if (temp & FDI_RX_SYMBOL_LOCK) {
1869 I915_WRITE(fdi_rx_iir_reg,
1870 temp | FDI_RX_SYMBOL_LOCK);
1871 DRM_DEBUG_KMS("FDI train 2 done.\n");
1872 break;
1873 }
1874 }
1875 if (i == 4)
1876 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1877
1878 DRM_DEBUG_KMS("FDI train done.\n");
1879}
1880
0e23b99d 1881static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
1882{
1883 struct drm_device *dev = crtc->dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1886 int pipe = intel_crtc->pipe;
2c07245f 1887 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2c07245f
ZW
1888 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1889 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
c64e311e 1890 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
2c07245f 1891 u32 temp;
8faf3b31 1892 u32 pipe_bpc;
c64e311e 1893 u32 tx_size;
8faf3b31
ZY
1894
1895 temp = I915_READ(pipeconf_reg);
1896 pipe_bpc = temp & PIPE_BPC_MASK;
79e53945 1897
c64e311e
JB
1898 /* Write the TU size bits so error detection works */
1899 tx_size = I915_READ(data_m1_reg) & TU_SIZE_MASK;
1900 I915_WRITE(FDI_RXA_TUSIZE1, tx_size);
1901
c98e9dcf
JB
1902 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1903 temp = I915_READ(fdi_rx_reg);
1904 /*
1905 * make the BPC in FDI Rx be consistent with that in
1906 * pipeconf reg.
1907 */
1908 temp &= ~(0x7 << 16);
1909 temp |= (pipe_bpc << 11);
1910 temp &= ~(7 << 19);
1911 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1912 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1913 I915_READ(fdi_rx_reg);
1914 udelay(200);
1915
1916 /* Switch from Rawclk to PCDclk */
1917 temp = I915_READ(fdi_rx_reg);
1918 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1919 I915_READ(fdi_rx_reg);
1920 udelay(200);
1921
1922 /* Enable CPU FDI TX PLL, always on for Ironlake */
1923 temp = I915_READ(fdi_tx_reg);
1924 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1925 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1926 I915_READ(fdi_tx_reg);
1927 udelay(100);
6be4a607 1928 }
0e23b99d
JB
1929}
1930
1931static void ironlake_crtc_enable(struct drm_crtc *crtc)
1932{
1933 struct drm_device *dev = crtc->dev;
1934 struct drm_i915_private *dev_priv = dev->dev_private;
1935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1936 int pipe = intel_crtc->pipe;
1937 int plane = intel_crtc->plane;
1938 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1939 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1940 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1941 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1942 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1943 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1944 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1945 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1946 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1947 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1948 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1949 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1950 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1951 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1952 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1953 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1954 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1955 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1956 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
1957 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
1958 u32 temp;
1959 u32 pipe_bpc;
1960
1961 temp = I915_READ(pipeconf_reg);
1962 pipe_bpc = temp & PIPE_BPC_MASK;
1963
1964 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1965 temp = I915_READ(PCH_LVDS);
1966 if ((temp & LVDS_PORT_EN) == 0) {
1967 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1968 POSTING_READ(PCH_LVDS);
1969 }
1970 }
1971
1972 ironlake_fdi_enable(crtc);
2c07245f 1973
6be4a607
JB
1974 /* Enable panel fitting for LVDS */
1975 if (dev_priv->pch_pf_size &&
1976 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1977 || HAS_eDP || intel_pch_has_edp(crtc))) {
1978 /* Force use of hard-coded filter coefficients
1979 * as some pre-programmed values are broken,
1980 * e.g. x201.
1981 */
1982 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1983 PF_ENABLE | PF_FILTER_MED_3x3);
1984 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1985 dev_priv->pch_pf_pos);
1986 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1987 dev_priv->pch_pf_size);
1988 }
2c07245f 1989
6be4a607
JB
1990 /* Enable CPU pipe */
1991 temp = I915_READ(pipeconf_reg);
1992 if ((temp & PIPEACONF_ENABLE) == 0) {
1993 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1994 I915_READ(pipeconf_reg);
1995 udelay(100);
1996 }
2c07245f 1997
6be4a607
JB
1998 /* configure and enable CPU plane */
1999 temp = I915_READ(dspcntr_reg);
2000 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2001 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2002 /* Flush the plane changes */
2003 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2004 }
2c07245f 2005
c98e9dcf
JB
2006 /* For PCH output, training FDI link */
2007 if (IS_GEN6(dev))
2008 gen6_fdi_link_train(crtc);
2009 else
2010 ironlake_fdi_link_train(crtc);
2c07245f 2011
c98e9dcf
JB
2012 /* enable PCH DPLL */
2013 temp = I915_READ(pch_dpll_reg);
2014 if ((temp & DPLL_VCO_ENABLE) == 0) {
2015 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
2016 I915_READ(pch_dpll_reg);
8c4223be 2017 udelay(200);
c98e9dcf 2018 }
8db9d77b 2019
c98e9dcf
JB
2020 if (HAS_PCH_CPT(dev)) {
2021 /* Be sure PCH DPLL SEL is set */
2022 temp = I915_READ(PCH_DPLL_SEL);
2023 if (trans_dpll_sel == 0 &&
2024 (temp & TRANSA_DPLL_ENABLE) == 0)
2025 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2026 else if (trans_dpll_sel == 1 &&
2027 (temp & TRANSB_DPLL_ENABLE) == 0)
2028 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2029 I915_WRITE(PCH_DPLL_SEL, temp);
2030 I915_READ(PCH_DPLL_SEL);
2031 }
2032 /* set transcoder timing */
2033 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2034 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2035 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
8db9d77b 2036
c98e9dcf
JB
2037 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2038 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2039 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
8db9d77b 2040
c98e9dcf
JB
2041 /* enable normal train */
2042 temp = I915_READ(fdi_tx_reg);
2043 temp &= ~FDI_LINK_TRAIN_NONE;
2044 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2045 FDI_TX_ENHANCE_FRAME_ENABLE);
2046 I915_READ(fdi_tx_reg);
e3421a18 2047
c98e9dcf
JB
2048 temp = I915_READ(fdi_rx_reg);
2049 if (HAS_PCH_CPT(dev)) {
2050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2051 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2052 } else {
2053 temp &= ~FDI_LINK_TRAIN_NONE;
2054 temp |= FDI_LINK_TRAIN_NONE;
2055 }
2056 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2057 I915_READ(fdi_rx_reg);
e3421a18 2058
c98e9dcf
JB
2059 /* wait one idle pattern time */
2060 udelay(100);
2061
2062 /* For PCH DP, enable TRANS_DP_CTL */
2063 if (HAS_PCH_CPT(dev) &&
2064 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2065 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2066 int reg;
2067
2068 reg = I915_READ(trans_dp_ctl);
2069 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2070 TRANS_DP_SYNC_MASK);
2071 reg |= (TRANS_DP_OUTPUT_ENABLE |
2072 TRANS_DP_ENH_FRAMING);
2073
2074 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2075 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2076 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2077 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2078
2079 switch (intel_trans_dp_port_sel(crtc)) {
2080 case PCH_DP_B:
2081 reg |= TRANS_DP_PORT_SEL_B;
2082 break;
2083 case PCH_DP_C:
2084 reg |= TRANS_DP_PORT_SEL_C;
2085 break;
2086 case PCH_DP_D:
2087 reg |= TRANS_DP_PORT_SEL_D;
2088 break;
2089 default:
2090 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2091 reg |= TRANS_DP_PORT_SEL_B;
2092 break;
32f9d658 2093 }
2c07245f 2094
c98e9dcf
JB
2095 I915_WRITE(trans_dp_ctl, reg);
2096 POSTING_READ(trans_dp_ctl);
6be4a607 2097 }
b52eb4dc 2098
c98e9dcf
JB
2099 /* enable PCH transcoder */
2100 temp = I915_READ(transconf_reg);
2101 /*
2102 * make the BPC in transcoder be consistent with
2103 * that in pipeconf reg.
2104 */
2105 temp &= ~PIPE_BPC_MASK;
2106 temp |= pipe_bpc;
2107 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2108 I915_READ(transconf_reg);
2109
2110 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2111 DRM_ERROR("failed to enable transcoder\n");
2112
6be4a607 2113 intel_crtc_load_lut(crtc);
bed4a673 2114 intel_update_fbc(dev);
6be4a607
JB
2115}
2116
2117static void ironlake_crtc_disable(struct drm_crtc *crtc)
2118{
2119 struct drm_device *dev = crtc->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2122 int pipe = intel_crtc->pipe;
2123 int plane = intel_crtc->plane;
2124 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2125 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2126 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2127 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2128 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2129 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2130 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2131 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2132 u32 temp;
2133 u32 pipe_bpc;
2c07245f 2134
6be4a607
JB
2135 temp = I915_READ(pipeconf_reg);
2136 pipe_bpc = temp & PIPE_BPC_MASK;
b52eb4dc 2137
6be4a607
JB
2138 drm_vblank_off(dev, pipe);
2139 /* Disable display plane */
2140 temp = I915_READ(dspcntr_reg);
2141 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2142 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2143 /* Flush the plane changes */
2144 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2145 I915_READ(dspbase_reg);
2146 }
913d8d11 2147
6be4a607
JB
2148 if (dev_priv->cfb_plane == plane &&
2149 dev_priv->display.disable_fbc)
2150 dev_priv->display.disable_fbc(dev);
2c07245f 2151
6be4a607
JB
2152 /* disable cpu pipe, disable after all planes disabled */
2153 temp = I915_READ(pipeconf_reg);
2154 if ((temp & PIPEACONF_ENABLE) != 0) {
2155 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
1b3c7a47 2156
6be4a607
JB
2157 /* wait for cpu pipe off, pipe state */
2158 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2159 DRM_ERROR("failed to turn off cpu pipe\n");
2160 } else
2161 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
32f9d658 2162
6be4a607
JB
2163 /* Disable PF */
2164 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2165 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2166
6be4a607
JB
2167 /* disable CPU FDI tx and PCH FDI rx */
2168 temp = I915_READ(fdi_tx_reg);
2169 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2170 I915_READ(fdi_tx_reg);
249c0e64 2171
6be4a607
JB
2172 temp = I915_READ(fdi_rx_reg);
2173 /* BPC in FDI rx is consistent with that in pipeconf */
2174 temp &= ~(0x07 << 16);
2175 temp |= (pipe_bpc << 11);
2176 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2177 I915_READ(fdi_rx_reg);
2178
2179 udelay(100);
2180
2181 /* still set train pattern 1 */
2182 temp = I915_READ(fdi_tx_reg);
2183 temp &= ~FDI_LINK_TRAIN_NONE;
2184 temp |= FDI_LINK_TRAIN_PATTERN_1;
2185 I915_WRITE(fdi_tx_reg, temp);
2186 POSTING_READ(fdi_tx_reg);
2187
2188 temp = I915_READ(fdi_rx_reg);
2189 if (HAS_PCH_CPT(dev)) {
2190 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2191 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2192 } else {
2c07245f
ZW
2193 temp &= ~FDI_LINK_TRAIN_NONE;
2194 temp |= FDI_LINK_TRAIN_PATTERN_1;
6be4a607
JB
2195 }
2196 I915_WRITE(fdi_rx_reg, temp);
2197 POSTING_READ(fdi_rx_reg);
2c07245f 2198
6be4a607 2199 udelay(100);
2c07245f 2200
6be4a607
JB
2201 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2202 temp = I915_READ(PCH_LVDS);
2203 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2204 I915_READ(PCH_LVDS);
249c0e64 2205 udelay(100);
6be4a607 2206 }
249c0e64 2207
6be4a607
JB
2208 /* disable PCH transcoder */
2209 temp = I915_READ(transconf_reg);
2210 if ((temp & TRANS_ENABLE) != 0) {
2211 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
1b3c7a47 2212
6be4a607
JB
2213 /* wait for PCH transcoder off, transcoder state */
2214 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2215 DRM_ERROR("failed to disable transcoder\n");
2216 }
913d8d11 2217
6be4a607
JB
2218 temp = I915_READ(transconf_reg);
2219 /* BPC in transcoder is consistent with that in pipeconf */
2220 temp &= ~PIPE_BPC_MASK;
2221 temp |= pipe_bpc;
2222 I915_WRITE(transconf_reg, temp);
2223 I915_READ(transconf_reg);
2224 udelay(100);
8db9d77b 2225
6be4a607
JB
2226 if (HAS_PCH_CPT(dev)) {
2227 /* disable TRANS_DP_CTL */
2228 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2229 int reg;
2230
2231 reg = I915_READ(trans_dp_ctl);
2232 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2233 I915_WRITE(trans_dp_ctl, reg);
2234 POSTING_READ(trans_dp_ctl);
2235
2236 /* disable DPLL_SEL */
2237 temp = I915_READ(PCH_DPLL_SEL);
2238 if (trans_dpll_sel == 0)
2239 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2240 else
2241 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2242 I915_WRITE(PCH_DPLL_SEL, temp);
2243 I915_READ(PCH_DPLL_SEL);
1b3c7a47 2244
6be4a607 2245 }
e3421a18 2246
6be4a607
JB
2247 /* disable PCH DPLL */
2248 temp = I915_READ(pch_dpll_reg);
2249 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2250 I915_READ(pch_dpll_reg);
8db9d77b 2251
6be4a607
JB
2252 /* Switch from PCDclk to Rawclk */
2253 temp = I915_READ(fdi_rx_reg);
2254 temp &= ~FDI_SEL_PCDCLK;
2255 I915_WRITE(fdi_rx_reg, temp);
2256 I915_READ(fdi_rx_reg);
8db9d77b 2257
6be4a607
JB
2258 /* Disable CPU FDI TX PLL */
2259 temp = I915_READ(fdi_tx_reg);
2260 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2261 I915_READ(fdi_tx_reg);
2262 udelay(100);
8db9d77b 2263
6be4a607
JB
2264 temp = I915_READ(fdi_rx_reg);
2265 temp &= ~FDI_RX_PLL_ENABLE;
2266 I915_WRITE(fdi_rx_reg, temp);
2267 I915_READ(fdi_rx_reg);
2c07245f 2268
6be4a607
JB
2269 /* Wait for the clocks to turn off. */
2270 udelay(100);
2271}
1b3c7a47 2272
6be4a607
JB
2273static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2274{
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2276 int pipe = intel_crtc->pipe;
2277 int plane = intel_crtc->plane;
8db9d77b 2278
6be4a607
JB
2279 /* XXX: When our outputs are all unaware of DPMS modes other than off
2280 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2281 */
2282 switch (mode) {
2283 case DRM_MODE_DPMS_ON:
2284 case DRM_MODE_DPMS_STANDBY:
2285 case DRM_MODE_DPMS_SUSPEND:
2286 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2287 ironlake_crtc_enable(crtc);
2288 break;
1b3c7a47 2289
6be4a607
JB
2290 case DRM_MODE_DPMS_OFF:
2291 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2292 ironlake_crtc_disable(crtc);
2c07245f
ZW
2293 break;
2294 }
2295}
2296
02e792fb
DV
2297static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2298{
02e792fb 2299 if (!enable && intel_crtc->overlay) {
23f09ce3 2300 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2301
23f09ce3
CW
2302 mutex_lock(&dev->struct_mutex);
2303 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2304 mutex_unlock(&dev->struct_mutex);
02e792fb 2305 }
02e792fb 2306
5dcdbcb0
CW
2307 /* Let userspace switch the overlay on again. In most cases userspace
2308 * has to recompute where to put it anyway.
2309 */
02e792fb
DV
2310}
2311
0b8765c6 2312static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2313{
2314 struct drm_device *dev = crtc->dev;
79e53945
JB
2315 struct drm_i915_private *dev_priv = dev->dev_private;
2316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2317 int pipe = intel_crtc->pipe;
80824003 2318 int plane = intel_crtc->plane;
79e53945 2319 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
80824003
JB
2320 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2321 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
79e53945
JB
2322 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2323 u32 temp;
79e53945 2324
0b8765c6
JB
2325 /* Enable the DPLL */
2326 temp = I915_READ(dpll_reg);
2327 if ((temp & DPLL_VCO_ENABLE) == 0) {
2328 I915_WRITE(dpll_reg, temp);
2329 I915_READ(dpll_reg);
2330 /* Wait for the clocks to stabilize. */
2331 udelay(150);
2332 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2333 I915_READ(dpll_reg);
2334 /* Wait for the clocks to stabilize. */
2335 udelay(150);
2336 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2337 I915_READ(dpll_reg);
2338 /* Wait for the clocks to stabilize. */
2339 udelay(150);
2340 }
79e53945 2341
0b8765c6
JB
2342 /* Enable the pipe */
2343 temp = I915_READ(pipeconf_reg);
2344 if ((temp & PIPEACONF_ENABLE) == 0)
2345 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
79e53945 2346
0b8765c6
JB
2347 /* Enable the plane */
2348 temp = I915_READ(dspcntr_reg);
2349 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2350 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2351 /* Flush the plane changes */
2352 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2353 }
79e53945 2354
0b8765c6 2355 intel_crtc_load_lut(crtc);
bed4a673 2356 intel_update_fbc(dev);
79e53945 2357
0b8765c6
JB
2358 /* Give the overlay scaler a chance to enable if it's on this pipe */
2359 intel_crtc_dpms_overlay(intel_crtc, true);
2360}
79e53945 2361
0b8765c6
JB
2362static void i9xx_crtc_disable(struct drm_crtc *crtc)
2363{
2364 struct drm_device *dev = crtc->dev;
2365 struct drm_i915_private *dev_priv = dev->dev_private;
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 int pipe = intel_crtc->pipe;
2368 int plane = intel_crtc->plane;
2369 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2370 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2371 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2372 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2373 u32 temp;
b690e96c 2374
0b8765c6
JB
2375 /* Give the overlay scaler a chance to disable if it's on this pipe */
2376 intel_crtc_dpms_overlay(intel_crtc, false);
2377 drm_vblank_off(dev, pipe);
2378
2379 if (dev_priv->cfb_plane == plane &&
2380 dev_priv->display.disable_fbc)
2381 dev_priv->display.disable_fbc(dev);
79e53945 2382
0b8765c6
JB
2383 /* Disable display plane */
2384 temp = I915_READ(dspcntr_reg);
2385 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2386 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2387 /* Flush the plane changes */
2388 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2389 I915_READ(dspbase_reg);
2390 }
2391
2392 if (!IS_I9XX(dev)) {
2393 /* Wait for vblank for the disable to take effect */
9d0498a2 2394 intel_wait_for_vblank_off(dev, pipe);
0b8765c6 2395 }
79e53945 2396
0b8765c6
JB
2397 /* Don't disable pipe A or pipe A PLLs if needed */
2398 if (pipeconf_reg == PIPEACONF &&
2399 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2400 goto skip_pipe_off;
2401
2402 /* Next, disable display pipes */
2403 temp = I915_READ(pipeconf_reg);
2404 if ((temp & PIPEACONF_ENABLE) != 0) {
2405 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2406 I915_READ(pipeconf_reg);
2407 }
2408
2409 /* Wait for vblank for the disable to take effect. */
2410 intel_wait_for_vblank_off(dev, pipe);
2411
2412 temp = I915_READ(dpll_reg);
2413 if ((temp & DPLL_VCO_ENABLE) != 0) {
2414 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2415 I915_READ(dpll_reg);
2416 }
2417skip_pipe_off:
2418 /* Wait for the clocks to turn off. */
2419 udelay(150);
2420}
2421
2422static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2423{
2424 /* XXX: When our outputs are all unaware of DPMS modes other than off
2425 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2426 */
2427 switch (mode) {
2428 case DRM_MODE_DPMS_ON:
2429 case DRM_MODE_DPMS_STANDBY:
2430 case DRM_MODE_DPMS_SUSPEND:
2431 i9xx_crtc_enable(crtc);
2432 break;
2433 case DRM_MODE_DPMS_OFF:
2434 i9xx_crtc_disable(crtc);
79e53945
JB
2435 break;
2436 }
2c07245f
ZW
2437}
2438
4b60e5cb
CW
2439/*
2440 * When we disable a pipe, we need to clear any pending scanline wait events
2441 * to avoid hanging the ring, which we assume we are waiting on.
2442 */
2443static void intel_clear_scanline_wait(struct drm_device *dev)
2444{
2445 struct drm_i915_private *dev_priv = dev->dev_private;
2446 u32 tmp;
2447
2448 if (IS_GEN2(dev))
2449 /* Can't break the hang on i8xx */
2450 return;
2451
2452 tmp = I915_READ(PRB0_CTL);
2453 if (tmp & RING_WAIT) {
2454 I915_WRITE(PRB0_CTL, tmp);
2455 POSTING_READ(PRB0_CTL);
2456 }
2457}
2458
2c07245f
ZW
2459/**
2460 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2461 */
2462static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2463{
2464 struct drm_device *dev = crtc->dev;
e70236a8 2465 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2466 struct drm_i915_master_private *master_priv;
2467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2468 int pipe = intel_crtc->pipe;
2469 bool enabled;
2470
032d2a0d
CW
2471 if (intel_crtc->dpms_mode == mode)
2472 return;
2473
65655d4a 2474 intel_crtc->dpms_mode = mode;
87f8ebf3 2475 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
debcaddc
CW
2476
2477 /* When switching on the display, ensure that SR is disabled
2478 * with multiple pipes prior to enabling to new pipe.
2479 *
2480 * When switching off the display, make sure the cursor is
4b60e5cb
CW
2481 * properly hidden and there are no pending waits prior to
2482 * disabling the pipe.
debcaddc
CW
2483 */
2484 if (mode == DRM_MODE_DPMS_ON)
2485 intel_update_watermarks(dev);
2486 else
2487 intel_crtc_update_cursor(crtc);
2488
e70236a8 2489 dev_priv->display.dpms(crtc, mode);
79e53945 2490
bed4a673 2491 if (mode == DRM_MODE_DPMS_ON) {
debcaddc 2492 intel_crtc_update_cursor(crtc);
bed4a673 2493 } else {
4b60e5cb
CW
2494 /* XXX Note that this is not a complete solution, but a hack
2495 * to avoid the most frequently hit hang.
2496 */
2497 intel_clear_scanline_wait(dev);
2498
debcaddc 2499 intel_update_watermarks(dev);
4b60e5cb 2500 }
bed4a673 2501 intel_update_fbc(dev);
65655d4a 2502
79e53945
JB
2503 if (!dev->primary->master)
2504 return;
2505
2506 master_priv = dev->primary->master->driver_priv;
2507 if (!master_priv->sarea_priv)
2508 return;
2509
2510 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2511
2512 switch (pipe) {
2513 case 0:
2514 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2515 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2516 break;
2517 case 1:
2518 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2519 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2520 break;
2521 default:
2522 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2523 break;
2524 }
79e53945
JB
2525}
2526
7e7d76c3
JB
2527/* Prepare for a mode set.
2528 *
2529 * Note we could be a lot smarter here. We need to figure out which outputs
2530 * will be enabled, which disabled (in short, how the config will changes)
2531 * and perform the minimum necessary steps to accomplish that, e.g. updating
2532 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2533 * panel fitting is in the proper state, etc.
2534 */
2535static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 2536{
7e7d76c3
JB
2537 struct drm_device *dev = crtc->dev;
2538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2539
2540 intel_crtc->cursor_on = false;
2541 intel_crtc_update_cursor(crtc);
2542
2543 i9xx_crtc_disable(crtc);
2544 intel_clear_scanline_wait(dev);
79e53945
JB
2545}
2546
7e7d76c3 2547static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 2548{
7e7d76c3
JB
2549 struct drm_device *dev = crtc->dev;
2550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2551
2552 intel_update_watermarks(dev);
2553 i9xx_crtc_enable(crtc);
2554
2555 intel_crtc->cursor_on = true;
2556 intel_crtc_update_cursor(crtc);
2557}
2558
2559static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2560{
2561 struct drm_device *dev = crtc->dev;
2562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2563
2564 intel_crtc->cursor_on = false;
2565 intel_crtc_update_cursor(crtc);
2566
2567 ironlake_crtc_disable(crtc);
2568 intel_clear_scanline_wait(dev);
2569}
2570
2571static void ironlake_crtc_commit(struct drm_crtc *crtc)
2572{
2573 struct drm_device *dev = crtc->dev;
2574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2575
2576 intel_update_watermarks(dev);
2577 ironlake_crtc_enable(crtc);
2578
2579 intel_crtc->cursor_on = true;
2580 intel_crtc_update_cursor(crtc);
79e53945
JB
2581}
2582
2583void intel_encoder_prepare (struct drm_encoder *encoder)
2584{
2585 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2586 /* lvds has its own version of prepare see intel_lvds_prepare */
2587 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2588}
2589
2590void intel_encoder_commit (struct drm_encoder *encoder)
2591{
2592 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2593 /* lvds has its own version of commit see intel_lvds_commit */
2594 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2595}
2596
ea5b213a
CW
2597void intel_encoder_destroy(struct drm_encoder *encoder)
2598{
4ef69c7a 2599 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a
CW
2600
2601 if (intel_encoder->ddc_bus)
2602 intel_i2c_destroy(intel_encoder->ddc_bus);
2603
2604 if (intel_encoder->i2c_bus)
2605 intel_i2c_destroy(intel_encoder->i2c_bus);
2606
2607 drm_encoder_cleanup(encoder);
2608 kfree(intel_encoder);
2609}
2610
79e53945
JB
2611static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2612 struct drm_display_mode *mode,
2613 struct drm_display_mode *adjusted_mode)
2614{
2c07245f 2615 struct drm_device *dev = crtc->dev;
bad720ff 2616 if (HAS_PCH_SPLIT(dev)) {
2c07245f 2617 /* FDI link clock is fixed at 2.7G */
2377b741
JB
2618 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2619 return false;
2c07245f 2620 }
79e53945
JB
2621 return true;
2622}
2623
e70236a8
JB
2624static int i945_get_display_clock_speed(struct drm_device *dev)
2625{
2626 return 400000;
2627}
79e53945 2628
e70236a8 2629static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2630{
e70236a8
JB
2631 return 333000;
2632}
79e53945 2633
e70236a8
JB
2634static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2635{
2636 return 200000;
2637}
79e53945 2638
e70236a8
JB
2639static int i915gm_get_display_clock_speed(struct drm_device *dev)
2640{
2641 u16 gcfgc = 0;
79e53945 2642
e70236a8
JB
2643 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2644
2645 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2646 return 133000;
2647 else {
2648 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2649 case GC_DISPLAY_CLOCK_333_MHZ:
2650 return 333000;
2651 default:
2652 case GC_DISPLAY_CLOCK_190_200_MHZ:
2653 return 190000;
79e53945 2654 }
e70236a8
JB
2655 }
2656}
2657
2658static int i865_get_display_clock_speed(struct drm_device *dev)
2659{
2660 return 266000;
2661}
2662
2663static int i855_get_display_clock_speed(struct drm_device *dev)
2664{
2665 u16 hpllcc = 0;
2666 /* Assume that the hardware is in the high speed state. This
2667 * should be the default.
2668 */
2669 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2670 case GC_CLOCK_133_200:
2671 case GC_CLOCK_100_200:
2672 return 200000;
2673 case GC_CLOCK_166_250:
2674 return 250000;
2675 case GC_CLOCK_100_133:
79e53945 2676 return 133000;
e70236a8 2677 }
79e53945 2678
e70236a8
JB
2679 /* Shouldn't happen */
2680 return 0;
2681}
79e53945 2682
e70236a8
JB
2683static int i830_get_display_clock_speed(struct drm_device *dev)
2684{
2685 return 133000;
79e53945
JB
2686}
2687
79e53945
JB
2688/**
2689 * Return the pipe currently connected to the panel fitter,
2690 * or -1 if the panel fitter is not present or not in use
2691 */
02e792fb 2692int intel_panel_fitter_pipe (struct drm_device *dev)
79e53945
JB
2693{
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 u32 pfit_control;
2696
2697 /* i830 doesn't have a panel fitter */
2698 if (IS_I830(dev))
2699 return -1;
2700
2701 pfit_control = I915_READ(PFIT_CONTROL);
2702
2703 /* See if the panel fitter is in use */
2704 if ((pfit_control & PFIT_ENABLE) == 0)
2705 return -1;
2706
2707 /* 965 can place panel fitter on either pipe */
2708 if (IS_I965G(dev))
2709 return (pfit_control >> 29) & 0x3;
2710
2711 /* older chips can only use pipe 1 */
2712 return 1;
2713}
2714
2c07245f
ZW
2715struct fdi_m_n {
2716 u32 tu;
2717 u32 gmch_m;
2718 u32 gmch_n;
2719 u32 link_m;
2720 u32 link_n;
2721};
2722
2723static void
2724fdi_reduce_ratio(u32 *num, u32 *den)
2725{
2726 while (*num > 0xffffff || *den > 0xffffff) {
2727 *num >>= 1;
2728 *den >>= 1;
2729 }
2730}
2731
2732#define DATA_N 0x800000
2733#define LINK_N 0x80000
2734
2735static void
f2b115e6
AJ
2736ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2737 int link_clock, struct fdi_m_n *m_n)
2c07245f
ZW
2738{
2739 u64 temp;
2740
2741 m_n->tu = 64; /* default size */
2742
2743 temp = (u64) DATA_N * pixel_clock;
2744 temp = div_u64(temp, link_clock);
58a27471
ZW
2745 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2746 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2c07245f
ZW
2747 m_n->gmch_n = DATA_N;
2748 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2749
2750 temp = (u64) LINK_N * pixel_clock;
2751 m_n->link_m = div_u64(temp, link_clock);
2752 m_n->link_n = LINK_N;
2753 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2754}
2755
2756
7662c8bd
SL
2757struct intel_watermark_params {
2758 unsigned long fifo_size;
2759 unsigned long max_wm;
2760 unsigned long default_wm;
2761 unsigned long guard_size;
2762 unsigned long cacheline_size;
2763};
2764
f2b115e6
AJ
2765/* Pineview has different values for various configs */
2766static struct intel_watermark_params pineview_display_wm = {
2767 PINEVIEW_DISPLAY_FIFO,
2768 PINEVIEW_MAX_WM,
2769 PINEVIEW_DFT_WM,
2770 PINEVIEW_GUARD_WM,
2771 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2772};
f2b115e6
AJ
2773static struct intel_watermark_params pineview_display_hplloff_wm = {
2774 PINEVIEW_DISPLAY_FIFO,
2775 PINEVIEW_MAX_WM,
2776 PINEVIEW_DFT_HPLLOFF_WM,
2777 PINEVIEW_GUARD_WM,
2778 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2779};
f2b115e6
AJ
2780static struct intel_watermark_params pineview_cursor_wm = {
2781 PINEVIEW_CURSOR_FIFO,
2782 PINEVIEW_CURSOR_MAX_WM,
2783 PINEVIEW_CURSOR_DFT_WM,
2784 PINEVIEW_CURSOR_GUARD_WM,
2785 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2786};
f2b115e6
AJ
2787static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2788 PINEVIEW_CURSOR_FIFO,
2789 PINEVIEW_CURSOR_MAX_WM,
2790 PINEVIEW_CURSOR_DFT_WM,
2791 PINEVIEW_CURSOR_GUARD_WM,
2792 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2793};
0e442c60
JB
2794static struct intel_watermark_params g4x_wm_info = {
2795 G4X_FIFO_SIZE,
2796 G4X_MAX_WM,
2797 G4X_MAX_WM,
2798 2,
2799 G4X_FIFO_LINE_SIZE,
2800};
4fe5e611
ZY
2801static struct intel_watermark_params g4x_cursor_wm_info = {
2802 I965_CURSOR_FIFO,
2803 I965_CURSOR_MAX_WM,
2804 I965_CURSOR_DFT_WM,
2805 2,
2806 G4X_FIFO_LINE_SIZE,
2807};
2808static struct intel_watermark_params i965_cursor_wm_info = {
2809 I965_CURSOR_FIFO,
2810 I965_CURSOR_MAX_WM,
2811 I965_CURSOR_DFT_WM,
2812 2,
2813 I915_FIFO_LINE_SIZE,
2814};
7662c8bd 2815static struct intel_watermark_params i945_wm_info = {
dff33cfc 2816 I945_FIFO_SIZE,
7662c8bd
SL
2817 I915_MAX_WM,
2818 1,
dff33cfc
JB
2819 2,
2820 I915_FIFO_LINE_SIZE
7662c8bd
SL
2821};
2822static struct intel_watermark_params i915_wm_info = {
dff33cfc 2823 I915_FIFO_SIZE,
7662c8bd
SL
2824 I915_MAX_WM,
2825 1,
dff33cfc 2826 2,
7662c8bd
SL
2827 I915_FIFO_LINE_SIZE
2828};
2829static struct intel_watermark_params i855_wm_info = {
2830 I855GM_FIFO_SIZE,
2831 I915_MAX_WM,
2832 1,
dff33cfc 2833 2,
7662c8bd
SL
2834 I830_FIFO_LINE_SIZE
2835};
2836static struct intel_watermark_params i830_wm_info = {
2837 I830_FIFO_SIZE,
2838 I915_MAX_WM,
2839 1,
dff33cfc 2840 2,
7662c8bd
SL
2841 I830_FIFO_LINE_SIZE
2842};
2843
7f8a8569
ZW
2844static struct intel_watermark_params ironlake_display_wm_info = {
2845 ILK_DISPLAY_FIFO,
2846 ILK_DISPLAY_MAXWM,
2847 ILK_DISPLAY_DFTWM,
2848 2,
2849 ILK_FIFO_LINE_SIZE
2850};
2851
c936f44d
ZY
2852static struct intel_watermark_params ironlake_cursor_wm_info = {
2853 ILK_CURSOR_FIFO,
2854 ILK_CURSOR_MAXWM,
2855 ILK_CURSOR_DFTWM,
2856 2,
2857 ILK_FIFO_LINE_SIZE
2858};
2859
7f8a8569
ZW
2860static struct intel_watermark_params ironlake_display_srwm_info = {
2861 ILK_DISPLAY_SR_FIFO,
2862 ILK_DISPLAY_MAX_SRWM,
2863 ILK_DISPLAY_DFT_SRWM,
2864 2,
2865 ILK_FIFO_LINE_SIZE
2866};
2867
2868static struct intel_watermark_params ironlake_cursor_srwm_info = {
2869 ILK_CURSOR_SR_FIFO,
2870 ILK_CURSOR_MAX_SRWM,
2871 ILK_CURSOR_DFT_SRWM,
2872 2,
2873 ILK_FIFO_LINE_SIZE
2874};
2875
dff33cfc
JB
2876/**
2877 * intel_calculate_wm - calculate watermark level
2878 * @clock_in_khz: pixel clock
2879 * @wm: chip FIFO params
2880 * @pixel_size: display pixel size
2881 * @latency_ns: memory latency for the platform
2882 *
2883 * Calculate the watermark level (the level at which the display plane will
2884 * start fetching from memory again). Each chip has a different display
2885 * FIFO size and allocation, so the caller needs to figure that out and pass
2886 * in the correct intel_watermark_params structure.
2887 *
2888 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2889 * on the pixel size. When it reaches the watermark level, it'll start
2890 * fetching FIFO line sized based chunks from memory until the FIFO fills
2891 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2892 * will occur, and a display engine hang could result.
2893 */
7662c8bd
SL
2894static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2895 struct intel_watermark_params *wm,
2896 int pixel_size,
2897 unsigned long latency_ns)
2898{
390c4dd4 2899 long entries_required, wm_size;
dff33cfc 2900
d660467c
JB
2901 /*
2902 * Note: we need to make sure we don't overflow for various clock &
2903 * latency values.
2904 * clocks go from a few thousand to several hundred thousand.
2905 * latency is usually a few thousand
2906 */
2907 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2908 1000;
8de9b311 2909 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 2910
28c97730 2911 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2912
2913 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2914
28c97730 2915 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2916
390c4dd4
JB
2917 /* Don't promote wm_size to unsigned... */
2918 if (wm_size > (long)wm->max_wm)
7662c8bd 2919 wm_size = wm->max_wm;
c3add4b6 2920 if (wm_size <= 0)
7662c8bd
SL
2921 wm_size = wm->default_wm;
2922 return wm_size;
2923}
2924
2925struct cxsr_latency {
2926 int is_desktop;
95534263 2927 int is_ddr3;
7662c8bd
SL
2928 unsigned long fsb_freq;
2929 unsigned long mem_freq;
2930 unsigned long display_sr;
2931 unsigned long display_hpll_disable;
2932 unsigned long cursor_sr;
2933 unsigned long cursor_hpll_disable;
2934};
2935
403c89ff 2936static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
2937 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2938 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2939 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2940 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2941 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
2942
2943 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2944 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2945 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2946 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2947 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
2948
2949 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2950 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2951 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2952 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2953 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
2954
2955 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2956 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2957 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2958 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2959 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
2960
2961 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2962 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2963 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2964 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2965 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
2966
2967 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2968 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2969 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2970 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2971 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
2972};
2973
403c89ff
CW
2974static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2975 int is_ddr3,
2976 int fsb,
2977 int mem)
7662c8bd 2978{
403c89ff 2979 const struct cxsr_latency *latency;
7662c8bd 2980 int i;
7662c8bd
SL
2981
2982 if (fsb == 0 || mem == 0)
2983 return NULL;
2984
2985 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2986 latency = &cxsr_latency_table[i];
2987 if (is_desktop == latency->is_desktop &&
95534263 2988 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
2989 fsb == latency->fsb_freq && mem == latency->mem_freq)
2990 return latency;
7662c8bd 2991 }
decbbcda 2992
28c97730 2993 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
2994
2995 return NULL;
7662c8bd
SL
2996}
2997
f2b115e6 2998static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
2999{
3000 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3001
3002 /* deactivate cxsr */
3e33d94d 3003 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3004}
3005
bcc24fb4
JB
3006/*
3007 * Latency for FIFO fetches is dependent on several factors:
3008 * - memory configuration (speed, channels)
3009 * - chipset
3010 * - current MCH state
3011 * It can be fairly high in some situations, so here we assume a fairly
3012 * pessimal value. It's a tradeoff between extra memory fetches (if we
3013 * set this value too high, the FIFO will fetch frequently to stay full)
3014 * and power consumption (set it too low to save power and we might see
3015 * FIFO underruns and display "flicker").
3016 *
3017 * A value of 5us seems to be a good balance; safe for very low end
3018 * platforms but not overly aggressive on lower latency configs.
3019 */
69e302a9 3020static const int latency_ns = 5000;
7662c8bd 3021
e70236a8 3022static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3023{
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 uint32_t dsparb = I915_READ(DSPARB);
3026 int size;
3027
8de9b311
CW
3028 size = dsparb & 0x7f;
3029 if (plane)
3030 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3031
28c97730
ZY
3032 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3033 plane ? "B" : "A", size);
dff33cfc
JB
3034
3035 return size;
3036}
7662c8bd 3037
e70236a8
JB
3038static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 uint32_t dsparb = I915_READ(DSPARB);
3042 int size;
3043
8de9b311
CW
3044 size = dsparb & 0x1ff;
3045 if (plane)
3046 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3047 size >>= 1; /* Convert to cachelines */
dff33cfc 3048
28c97730
ZY
3049 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3050 plane ? "B" : "A", size);
dff33cfc
JB
3051
3052 return size;
3053}
7662c8bd 3054
e70236a8
JB
3055static int i845_get_fifo_size(struct drm_device *dev, int plane)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058 uint32_t dsparb = I915_READ(DSPARB);
3059 int size;
3060
3061 size = dsparb & 0x7f;
3062 size >>= 2; /* Convert to cachelines */
3063
28c97730
ZY
3064 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3065 plane ? "B" : "A",
e70236a8
JB
3066 size);
3067
3068 return size;
3069}
3070
3071static int i830_get_fifo_size(struct drm_device *dev, int plane)
3072{
3073 struct drm_i915_private *dev_priv = dev->dev_private;
3074 uint32_t dsparb = I915_READ(DSPARB);
3075 int size;
3076
3077 size = dsparb & 0x7f;
3078 size >>= 1; /* Convert to cachelines */
3079
28c97730
ZY
3080 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3081 plane ? "B" : "A", size);
e70236a8
JB
3082
3083 return size;
3084}
3085
d4294342 3086static void pineview_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3087 int planeb_clock, int sr_hdisplay, int unused,
3088 int pixel_size)
d4294342
ZY
3089{
3090 struct drm_i915_private *dev_priv = dev->dev_private;
403c89ff 3091 const struct cxsr_latency *latency;
d4294342
ZY
3092 u32 reg;
3093 unsigned long wm;
d4294342
ZY
3094 int sr_clock;
3095
403c89ff 3096 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3097 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3098 if (!latency) {
3099 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3100 pineview_disable_cxsr(dev);
3101 return;
3102 }
3103
3104 if (!planea_clock || !planeb_clock) {
3105 sr_clock = planea_clock ? planea_clock : planeb_clock;
3106
3107 /* Display SR */
3108 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3109 pixel_size, latency->display_sr);
3110 reg = I915_READ(DSPFW1);
3111 reg &= ~DSPFW_SR_MASK;
3112 reg |= wm << DSPFW_SR_SHIFT;
3113 I915_WRITE(DSPFW1, reg);
3114 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3115
3116 /* cursor SR */
3117 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3118 pixel_size, latency->cursor_sr);
3119 reg = I915_READ(DSPFW3);
3120 reg &= ~DSPFW_CURSOR_SR_MASK;
3121 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3122 I915_WRITE(DSPFW3, reg);
3123
3124 /* Display HPLL off SR */
3125 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3126 pixel_size, latency->display_hpll_disable);
3127 reg = I915_READ(DSPFW3);
3128 reg &= ~DSPFW_HPLL_SR_MASK;
3129 reg |= wm & DSPFW_HPLL_SR_MASK;
3130 I915_WRITE(DSPFW3, reg);
3131
3132 /* cursor HPLL off SR */
3133 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3134 pixel_size, latency->cursor_hpll_disable);
3135 reg = I915_READ(DSPFW3);
3136 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3137 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3138 I915_WRITE(DSPFW3, reg);
3139 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3140
3141 /* activate cxsr */
3e33d94d
CW
3142 I915_WRITE(DSPFW3,
3143 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3144 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3145 } else {
3146 pineview_disable_cxsr(dev);
3147 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3148 }
3149}
3150
0e442c60 3151static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3152 int planeb_clock, int sr_hdisplay, int sr_htotal,
3153 int pixel_size)
652c393a
JB
3154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
3156 int total_size, cacheline_size;
3157 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3158 struct intel_watermark_params planea_params, planeb_params;
3159 unsigned long line_time_us;
3160 int sr_clock, sr_entries = 0, entries_required;
652c393a 3161
0e442c60
JB
3162 /* Create copies of the base settings for each pipe */
3163 planea_params = planeb_params = g4x_wm_info;
3164
3165 /* Grab a couple of global values before we overwrite them */
3166 total_size = planea_params.fifo_size;
3167 cacheline_size = planea_params.cacheline_size;
3168
3169 /*
3170 * Note: we need to make sure we don't overflow for various clock &
3171 * latency values.
3172 * clocks go from a few thousand to several hundred thousand.
3173 * latency is usually a few thousand
3174 */
3175 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3176 1000;
8de9b311 3177 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3178 planea_wm = entries_required + planea_params.guard_size;
3179
3180 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3181 1000;
8de9b311 3182 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3183 planeb_wm = entries_required + planeb_params.guard_size;
3184
3185 cursora_wm = cursorb_wm = 16;
3186 cursor_sr = 32;
3187
3188 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3189
3190 /* Calc sr entries for one plane configs */
3191 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3192 /* self-refresh has much higher latency */
69e302a9 3193 static const int sr_latency_ns = 12000;
0e442c60
JB
3194
3195 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3196 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
3197
3198 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3199 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3200 pixel_size * sr_hdisplay;
8de9b311 3201 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
4fe5e611
ZY
3202
3203 entries_required = (((sr_latency_ns / line_time_us) +
3204 1000) / 1000) * pixel_size * 64;
8de9b311
CW
3205 entries_required = DIV_ROUND_UP(entries_required,
3206 g4x_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3207 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3208
3209 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3210 cursor_sr = g4x_cursor_wm_info.max_wm;
3211 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3212 "cursor %d\n", sr_entries, cursor_sr);
3213
0e442c60 3214 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3215 } else {
3216 /* Turn off self refresh if both pipes are enabled */
3217 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3218 & ~FW_BLC_SELF_EN);
0e442c60
JB
3219 }
3220
3221 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3222 planea_wm, planeb_wm, sr_entries);
3223
3224 planea_wm &= 0x3f;
3225 planeb_wm &= 0x3f;
3226
3227 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3228 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3229 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3230 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3231 (cursora_wm << DSPFW_CURSORA_SHIFT));
3232 /* HPLL off in SR has some issues on G4x... disable it */
3233 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3234 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3235}
3236
1dc7546d 3237static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3238 int planeb_clock, int sr_hdisplay, int sr_htotal,
3239 int pixel_size)
7662c8bd
SL
3240{
3241 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
3242 unsigned long line_time_us;
3243 int sr_clock, sr_entries, srwm = 1;
4fe5e611 3244 int cursor_sr = 16;
1dc7546d
JB
3245
3246 /* Calc sr entries for one plane configs */
3247 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3248 /* self-refresh has much higher latency */
69e302a9 3249 static const int sr_latency_ns = 12000;
1dc7546d
JB
3250
3251 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3252 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
3253
3254 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3255 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3256 pixel_size * sr_hdisplay;
8de9b311 3257 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
1dc7546d 3258 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 3259 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
3260 if (srwm < 0)
3261 srwm = 1;
1b07e04e 3262 srwm &= 0x1ff;
4fe5e611
ZY
3263
3264 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3265 pixel_size * 64;
8de9b311
CW
3266 sr_entries = DIV_ROUND_UP(sr_entries,
3267 i965_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3268 cursor_sr = i965_cursor_wm_info.fifo_size -
3269 (sr_entries + i965_cursor_wm_info.guard_size);
3270
3271 if (cursor_sr > i965_cursor_wm_info.max_wm)
3272 cursor_sr = i965_cursor_wm_info.max_wm;
3273
3274 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3275 "cursor %d\n", srwm, cursor_sr);
3276
adcdbc66
JB
3277 if (IS_I965GM(dev))
3278 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3279 } else {
3280 /* Turn off self refresh if both pipes are enabled */
adcdbc66
JB
3281 if (IS_I965GM(dev))
3282 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3283 & ~FW_BLC_SELF_EN);
1dc7546d 3284 }
7662c8bd 3285
1dc7546d
JB
3286 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3287 srwm);
7662c8bd
SL
3288
3289 /* 965 has limitations... */
1dc7546d
JB
3290 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3291 (8 << 0));
7662c8bd 3292 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3293 /* update cursor SR watermark */
3294 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3295}
3296
3297static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3298 int planeb_clock, int sr_hdisplay, int sr_htotal,
3299 int pixel_size)
7662c8bd
SL
3300{
3301 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3302 uint32_t fwater_lo;
3303 uint32_t fwater_hi;
3304 int total_size, cacheline_size, cwm, srwm = 1;
3305 int planea_wm, planeb_wm;
3306 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
3307 unsigned long line_time_us;
3308 int sr_clock, sr_entries = 0;
3309
dff33cfc 3310 /* Create copies of the base settings for each pipe */
7662c8bd 3311 if (IS_I965GM(dev) || IS_I945GM(dev))
dff33cfc 3312 planea_params = planeb_params = i945_wm_info;
7662c8bd 3313 else if (IS_I9XX(dev))
dff33cfc 3314 planea_params = planeb_params = i915_wm_info;
7662c8bd 3315 else
dff33cfc 3316 planea_params = planeb_params = i855_wm_info;
7662c8bd 3317
dff33cfc
JB
3318 /* Grab a couple of global values before we overwrite them */
3319 total_size = planea_params.fifo_size;
3320 cacheline_size = planea_params.cacheline_size;
7662c8bd 3321
dff33cfc 3322 /* Update per-plane FIFO sizes */
e70236a8
JB
3323 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3324 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3325
dff33cfc
JB
3326 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3327 pixel_size, latency_ns);
3328 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3329 pixel_size, latency_ns);
28c97730 3330 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3331
3332 /*
3333 * Overlay gets an aggressive default since video jitter is bad.
3334 */
3335 cwm = 2;
3336
dff33cfc 3337 /* Calc sr entries for one plane configs */
652c393a
JB
3338 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3339 (!planea_clock || !planeb_clock)) {
dff33cfc 3340 /* self-refresh has much higher latency */
69e302a9 3341 static const int sr_latency_ns = 6000;
dff33cfc 3342
7662c8bd 3343 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3344 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3345
3346 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3347 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3348 pixel_size * sr_hdisplay;
8de9b311 3349 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
28c97730 3350 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3351 srwm = total_size - sr_entries;
3352 if (srwm < 0)
3353 srwm = 1;
ee980b80
LP
3354
3355 if (IS_I945G(dev) || IS_I945GM(dev))
3356 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3357 else if (IS_I915GM(dev)) {
3358 /* 915M has a smaller SRWM field */
3359 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3360 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3361 }
33c5fd12
DJ
3362 } else {
3363 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
3364 if (IS_I945G(dev) || IS_I945GM(dev)) {
3365 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3366 & ~FW_BLC_SELF_EN);
3367 } else if (IS_I915GM(dev)) {
3368 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3369 }
7662c8bd
SL
3370 }
3371
28c97730 3372 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
dff33cfc 3373 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3374
dff33cfc
JB
3375 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3376 fwater_hi = (cwm & 0x1f);
3377
3378 /* Set request length to 8 cachelines per fetch */
3379 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3380 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3381
3382 I915_WRITE(FW_BLC, fwater_lo);
3383 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
3384}
3385
e70236a8 3386static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3387 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3390 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3391 int planea_wm;
7662c8bd 3392
e70236a8 3393 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3394
dff33cfc
JB
3395 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3396 pixel_size, latency_ns);
f3601326
JB
3397 fwater_lo |= (3<<8) | planea_wm;
3398
28c97730 3399 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3400
3401 I915_WRITE(FW_BLC, fwater_lo);
3402}
3403
7f8a8569 3404#define ILK_LP0_PLANE_LATENCY 700
c936f44d 3405#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 3406
4ed765f9
CW
3407static bool ironlake_compute_wm0(struct drm_device *dev,
3408 int pipe,
3409 int *plane_wm,
3410 int *cursor_wm)
7f8a8569 3411{
c936f44d 3412 struct drm_crtc *crtc;
4ed765f9
CW
3413 int htotal, hdisplay, clock, pixel_size = 0;
3414 int line_time_us, line_count, entries;
c936f44d 3415
4ed765f9
CW
3416 crtc = intel_get_crtc_for_pipe(dev, pipe);
3417 if (crtc->fb == NULL || !crtc->enabled)
3418 return false;
7f8a8569 3419
4ed765f9
CW
3420 htotal = crtc->mode.htotal;
3421 hdisplay = crtc->mode.hdisplay;
3422 clock = crtc->mode.clock;
3423 pixel_size = crtc->fb->bits_per_pixel / 8;
3424
3425 /* Use the small buffer method to calculate plane watermark */
3426 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3427 entries = DIV_ROUND_UP(entries,
3428 ironlake_display_wm_info.cacheline_size);
3429 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3430 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3431 *plane_wm = ironlake_display_wm_info.max_wm;
3432
3433 /* Use the large buffer method to calculate cursor watermark */
3434 line_time_us = ((htotal * 1000) / clock);
3435 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3436 entries = line_count * 64 * pixel_size;
3437 entries = DIV_ROUND_UP(entries,
3438 ironlake_cursor_wm_info.cacheline_size);
3439 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3440 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3441 *cursor_wm = ironlake_cursor_wm_info.max_wm;
7f8a8569 3442
4ed765f9
CW
3443 return true;
3444}
c936f44d 3445
4ed765f9
CW
3446static void ironlake_update_wm(struct drm_device *dev,
3447 int planea_clock, int planeb_clock,
3448 int sr_hdisplay, int sr_htotal,
3449 int pixel_size)
3450{
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 int plane_wm, cursor_wm, enabled;
3453 int tmp;
c936f44d 3454
4ed765f9
CW
3455 enabled = 0;
3456 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3457 I915_WRITE(WM0_PIPEA_ILK,
3458 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3459 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3460 " plane %d, " "cursor: %d\n",
3461 plane_wm, cursor_wm);
3462 enabled++;
3463 }
c936f44d 3464
4ed765f9
CW
3465 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3466 I915_WRITE(WM0_PIPEB_ILK,
3467 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3468 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3469 " plane %d, cursor: %d\n",
3470 plane_wm, cursor_wm);
3471 enabled++;
7f8a8569
ZW
3472 }
3473
3474 /*
3475 * Calculate and update the self-refresh watermark only when one
3476 * display plane is used.
3477 */
4ed765f9
CW
3478 tmp = 0;
3479 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3480 unsigned long line_time_us;
3481 int small, large, plane_fbc;
3482 int sr_clock, entries;
3483 int line_count, line_size;
7f8a8569
ZW
3484 /* Read the self-refresh latency. The unit is 0.5us */
3485 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3486
3487 sr_clock = planea_clock ? planea_clock : planeb_clock;
4ed765f9 3488 line_time_us = (sr_htotal * 1000) / sr_clock;
7f8a8569
ZW
3489
3490 /* Use ns/us then divide to preserve precision */
3491 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3492 / 1000;
4ed765f9 3493 line_size = sr_hdisplay * pixel_size;
7f8a8569 3494
4ed765f9
CW
3495 /* Use the minimum of the small and large buffer method for primary */
3496 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3497 large = line_count * line_size;
7f8a8569 3498
4ed765f9
CW
3499 entries = DIV_ROUND_UP(min(small, large),
3500 ironlake_display_srwm_info.cacheline_size);
7f8a8569 3501
4ed765f9
CW
3502 plane_fbc = entries * 64;
3503 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
7f8a8569 3504
4ed765f9
CW
3505 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3506 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3507 plane_wm = ironlake_display_srwm_info.max_wm;
7f8a8569 3508
4ed765f9
CW
3509 /* calculate the self-refresh watermark for display cursor */
3510 entries = line_count * pixel_size * 64;
3511 entries = DIV_ROUND_UP(entries,
3512 ironlake_cursor_srwm_info.cacheline_size);
3513
3514 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3515 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3516 cursor_wm = ironlake_cursor_srwm_info.max_wm;
3517
3518 /* configure watermark and enable self-refresh */
3519 tmp = (WM1_LP_SR_EN |
3520 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3521 (plane_fbc << WM1_LP_FBC_SHIFT) |
3522 (plane_wm << WM1_LP_SR_SHIFT) |
3523 cursor_wm);
3524 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3525 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
7f8a8569 3526 }
4ed765f9
CW
3527 I915_WRITE(WM1_LP_ILK, tmp);
3528 /* XXX setup WM2 and WM3 */
7f8a8569 3529}
4ed765f9 3530
7662c8bd
SL
3531/**
3532 * intel_update_watermarks - update FIFO watermark values based on current modes
3533 *
3534 * Calculate watermark values for the various WM regs based on current mode
3535 * and plane configuration.
3536 *
3537 * There are several cases to deal with here:
3538 * - normal (i.e. non-self-refresh)
3539 * - self-refresh (SR) mode
3540 * - lines are large relative to FIFO size (buffer can hold up to 2)
3541 * - lines are small relative to FIFO size (buffer can hold more than 2
3542 * lines), so need to account for TLB latency
3543 *
3544 * The normal calculation is:
3545 * watermark = dotclock * bytes per pixel * latency
3546 * where latency is platform & configuration dependent (we assume pessimal
3547 * values here).
3548 *
3549 * The SR calculation is:
3550 * watermark = (trunc(latency/line time)+1) * surface width *
3551 * bytes per pixel
3552 * where
3553 * line time = htotal / dotclock
fa143215 3554 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
3555 * and latency is assumed to be high, as above.
3556 *
3557 * The final value programmed to the register should always be rounded up,
3558 * and include an extra 2 entries to account for clock crossings.
3559 *
3560 * We don't use the sprite, so we can ignore that. And on Crestline we have
3561 * to set the non-SR watermarks to 8.
3562 */
3563static void intel_update_watermarks(struct drm_device *dev)
3564{
e70236a8 3565 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 3566 struct drm_crtc *crtc;
7662c8bd
SL
3567 int sr_hdisplay = 0;
3568 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3569 int enabled = 0, pixel_size = 0;
fa143215 3570 int sr_htotal = 0;
7662c8bd 3571
c03342fa
ZW
3572 if (!dev_priv->display.update_wm)
3573 return;
3574
7662c8bd
SL
3575 /* Get the clock config from both planes */
3576 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc
CW
3577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3578 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
7662c8bd
SL
3579 enabled++;
3580 if (intel_crtc->plane == 0) {
28c97730 3581 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
7662c8bd
SL
3582 intel_crtc->pipe, crtc->mode.clock);
3583 planea_clock = crtc->mode.clock;
3584 } else {
28c97730 3585 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
7662c8bd
SL
3586 intel_crtc->pipe, crtc->mode.clock);
3587 planeb_clock = crtc->mode.clock;
3588 }
3589 sr_hdisplay = crtc->mode.hdisplay;
3590 sr_clock = crtc->mode.clock;
fa143215 3591 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
3592 if (crtc->fb)
3593 pixel_size = crtc->fb->bits_per_pixel / 8;
3594 else
3595 pixel_size = 4; /* by default */
3596 }
3597 }
3598
3599 if (enabled <= 0)
3600 return;
3601
e70236a8 3602 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 3603 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
3604}
3605
5c3b82e2
CW
3606static int intel_crtc_mode_set(struct drm_crtc *crtc,
3607 struct drm_display_mode *mode,
3608 struct drm_display_mode *adjusted_mode,
3609 int x, int y,
3610 struct drm_framebuffer *old_fb)
79e53945
JB
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3615 int pipe = intel_crtc->pipe;
80824003 3616 int plane = intel_crtc->plane;
79e53945
JB
3617 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3618 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3619 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
80824003 3620 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
79e53945
JB
3621 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3622 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3623 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3624 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3625 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3626 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3627 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
80824003
JB
3628 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3629 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
79e53945 3630 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
c751ce4f 3631 int refclk, num_connectors = 0;
652c393a
JB
3632 intel_clock_t clock, reduced_clock;
3633 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3634 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 3635 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 3636 struct intel_encoder *has_edp_encoder = NULL;
79e53945 3637 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33 3638 struct drm_encoder *encoder;
d4906093 3639 const intel_limit_t *limit;
5c3b82e2 3640 int ret;
2c07245f
ZW
3641 struct fdi_m_n m_n = {0};
3642 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3643 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3644 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3645 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3646 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3647 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3648 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
8db9d77b
ZW
3649 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3650 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
541998a1 3651 int lvds_reg = LVDS;
2c07245f 3652 u32 temp;
5eb08b69 3653 int target_clock;
79e53945
JB
3654
3655 drm_vblank_pre_modeset(dev, pipe);
3656
c5e4df33 3657 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
8e647a27 3658 struct intel_encoder *intel_encoder;
79e53945 3659
8e647a27 3660 if (encoder->crtc != crtc)
79e53945
JB
3661 continue;
3662
4ef69c7a 3663 intel_encoder = to_intel_encoder(encoder);
21d40d37 3664 switch (intel_encoder->type) {
79e53945
JB
3665 case INTEL_OUTPUT_LVDS:
3666 is_lvds = true;
3667 break;
3668 case INTEL_OUTPUT_SDVO:
7d57382e 3669 case INTEL_OUTPUT_HDMI:
79e53945 3670 is_sdvo = true;
21d40d37 3671 if (intel_encoder->needs_tv_clock)
e2f0ba97 3672 is_tv = true;
79e53945
JB
3673 break;
3674 case INTEL_OUTPUT_DVO:
3675 is_dvo = true;
3676 break;
3677 case INTEL_OUTPUT_TVOUT:
3678 is_tv = true;
3679 break;
3680 case INTEL_OUTPUT_ANALOG:
3681 is_crt = true;
3682 break;
a4fc5ed6
KP
3683 case INTEL_OUTPUT_DISPLAYPORT:
3684 is_dp = true;
3685 break;
32f9d658 3686 case INTEL_OUTPUT_EDP:
8e647a27 3687 has_edp_encoder = intel_encoder;
32f9d658 3688 break;
79e53945 3689 }
43565a06 3690
c751ce4f 3691 num_connectors++;
79e53945
JB
3692 }
3693
c751ce4f 3694 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
43565a06 3695 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730
ZY
3696 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3697 refclk / 1000);
43565a06 3698 } else if (IS_I9XX(dev)) {
79e53945 3699 refclk = 96000;
bad720ff 3700 if (HAS_PCH_SPLIT(dev))
2c07245f 3701 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
3702 } else {
3703 refclk = 48000;
3704 }
a4fc5ed6 3705
79e53945 3706
d4906093
ML
3707 /*
3708 * Returns a set of divisors for the desired target clock with the given
3709 * refclk, or FALSE. The returned values represent the clock equation:
3710 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3711 */
3712 limit = intel_limit(crtc);
3713 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
3714 if (!ok) {
3715 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 3716 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3717 return -EINVAL;
79e53945
JB
3718 }
3719
cda4b7d3
CW
3720 /* Ensure that the cursor is valid for the new mode before changing... */
3721 intel_crtc_update_cursor(crtc);
3722
ddc9003c
ZY
3723 if (is_lvds && dev_priv->lvds_downclock_avail) {
3724 has_reduced_clock = limit->find_pll(limit, crtc,
18f9ed12 3725 dev_priv->lvds_downclock,
652c393a
JB
3726 refclk,
3727 &reduced_clock);
18f9ed12
ZY
3728 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3729 /*
3730 * If the different P is found, it means that we can't
3731 * switch the display clock by using the FP0/FP1.
3732 * In such case we will disable the LVDS downclock
3733 * feature.
3734 */
3735 DRM_DEBUG_KMS("Different P is found for "
3736 "LVDS clock/downclock\n");
3737 has_reduced_clock = 0;
3738 }
652c393a 3739 }
7026d4ac
ZW
3740 /* SDVO TV has fixed PLL values depend on its clock range,
3741 this mirrors vbios setting. */
3742 if (is_sdvo && is_tv) {
3743 if (adjusted_mode->clock >= 100000
3744 && adjusted_mode->clock < 140500) {
3745 clock.p1 = 2;
3746 clock.p2 = 10;
3747 clock.n = 3;
3748 clock.m1 = 16;
3749 clock.m2 = 8;
3750 } else if (adjusted_mode->clock >= 140500
3751 && adjusted_mode->clock <= 200000) {
3752 clock.p1 = 1;
3753 clock.p2 = 10;
3754 clock.n = 6;
3755 clock.m1 = 12;
3756 clock.m2 = 8;
3757 }
3758 }
3759
2c07245f 3760 /* FDI link */
bad720ff 3761 if (HAS_PCH_SPLIT(dev)) {
77ffb597 3762 int lane = 0, link_bw, bpp;
32f9d658
ZW
3763 /* eDP doesn't require FDI link, so just set DP M/N
3764 according to current link config */
8e647a27 3765 if (has_edp_encoder) {
5eb08b69 3766 target_clock = mode->clock;
8e647a27
CW
3767 intel_edp_link_config(has_edp_encoder,
3768 &lane, &link_bw);
32f9d658
ZW
3769 } else {
3770 /* DP over FDI requires target mode clock
3771 instead of link clock */
3772 if (is_dp)
3773 target_clock = mode->clock;
3774 else
3775 target_clock = adjusted_mode->clock;
021357ac
CW
3776
3777 /* FDI is a binary signal running at ~2.7GHz, encoding
3778 * each output octet as 10 bits. The actual frequency
3779 * is stored as a divider into a 100MHz clock, and the
3780 * mode pixel clock is stored in units of 1KHz.
3781 * Hence the bw of each lane in terms of the mode signal
3782 * is:
3783 */
3784 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 3785 }
58a27471
ZW
3786
3787 /* determine panel color depth */
3788 temp = I915_READ(pipeconf_reg);
e5a95eb7
ZY
3789 temp &= ~PIPE_BPC_MASK;
3790 if (is_lvds) {
3791 int lvds_reg = I915_READ(PCH_LVDS);
3792 /* the BPC will be 6 if it is 18-bit LVDS panel */
3793 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3794 temp |= PIPE_8BPC;
3795 else
3796 temp |= PIPE_6BPC;
8e647a27 3797 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
885a5fb5
ZW
3798 switch (dev_priv->edp_bpp/3) {
3799 case 8:
3800 temp |= PIPE_8BPC;
3801 break;
3802 case 10:
3803 temp |= PIPE_10BPC;
3804 break;
3805 case 6:
3806 temp |= PIPE_6BPC;
3807 break;
3808 case 12:
3809 temp |= PIPE_12BPC;
3810 break;
3811 }
e5a95eb7
ZY
3812 } else
3813 temp |= PIPE_8BPC;
3814 I915_WRITE(pipeconf_reg, temp);
3815 I915_READ(pipeconf_reg);
58a27471
ZW
3816
3817 switch (temp & PIPE_BPC_MASK) {
3818 case PIPE_8BPC:
3819 bpp = 24;
3820 break;
3821 case PIPE_10BPC:
3822 bpp = 30;
3823 break;
3824 case PIPE_6BPC:
3825 bpp = 18;
3826 break;
3827 case PIPE_12BPC:
3828 bpp = 36;
3829 break;
3830 default:
3831 DRM_ERROR("unknown pipe bpc value\n");
3832 bpp = 24;
3833 }
3834
77ffb597
AJ
3835 if (!lane) {
3836 /*
3837 * Account for spread spectrum to avoid
3838 * oversubscribing the link. Max center spread
3839 * is 2.5%; use 5% for safety's sake.
3840 */
3841 u32 bps = target_clock * bpp * 21 / 20;
3842 lane = bps / (link_bw * 8) + 1;
3843 }
3844
3845 intel_crtc->fdi_lanes = lane;
3846
f2b115e6 3847 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 3848 }
2c07245f 3849
c038e51e
ZW
3850 /* Ironlake: try to setup display ref clock before DPLL
3851 * enabling. This is only under driver's control after
3852 * PCH B stepping, previous chipset stepping should be
3853 * ignoring this setting.
3854 */
bad720ff 3855 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
3856 temp = I915_READ(PCH_DREF_CONTROL);
3857 /* Always enable nonspread source */
3858 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3859 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3860 I915_WRITE(PCH_DREF_CONTROL, temp);
3861 POSTING_READ(PCH_DREF_CONTROL);
3862
3863 temp &= ~DREF_SSC_SOURCE_MASK;
3864 temp |= DREF_SSC_SOURCE_ENABLE;
3865 I915_WRITE(PCH_DREF_CONTROL, temp);
3866 POSTING_READ(PCH_DREF_CONTROL);
3867
3868 udelay(200);
3869
8e647a27 3870 if (has_edp_encoder) {
c038e51e
ZW
3871 if (dev_priv->lvds_use_ssc) {
3872 temp |= DREF_SSC1_ENABLE;
3873 I915_WRITE(PCH_DREF_CONTROL, temp);
3874 POSTING_READ(PCH_DREF_CONTROL);
3875
3876 udelay(200);
3877
3878 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3879 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3880 I915_WRITE(PCH_DREF_CONTROL, temp);
3881 POSTING_READ(PCH_DREF_CONTROL);
3882 } else {
3883 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3884 I915_WRITE(PCH_DREF_CONTROL, temp);
3885 POSTING_READ(PCH_DREF_CONTROL);
3886 }
3887 }
3888 }
3889
f2b115e6 3890 if (IS_PINEVIEW(dev)) {
2177832f 3891 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3892 if (has_reduced_clock)
3893 fp2 = (1 << reduced_clock.n) << 16 |
3894 reduced_clock.m1 << 8 | reduced_clock.m2;
3895 } else {
2177832f 3896 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3897 if (has_reduced_clock)
3898 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3899 reduced_clock.m2;
3900 }
79e53945 3901
bad720ff 3902 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
3903 dpll = DPLL_VGA_MODE_DIS;
3904
79e53945
JB
3905 if (IS_I9XX(dev)) {
3906 if (is_lvds)
3907 dpll |= DPLLB_MODE_LVDS;
3908 else
3909 dpll |= DPLLB_MODE_DAC_SERIAL;
3910 if (is_sdvo) {
6c9547ff
CW
3911 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3912 if (pixel_multiplier > 1) {
3913 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3914 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3915 else if (HAS_PCH_SPLIT(dev))
3916 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3917 }
79e53945 3918 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 3919 }
a4fc5ed6
KP
3920 if (is_dp)
3921 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
3922
3923 /* compute bitmask from p1 value */
f2b115e6
AJ
3924 if (IS_PINEVIEW(dev))
3925 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 3926 else {
2177832f 3927 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 3928 /* also FPA1 */
bad720ff 3929 if (HAS_PCH_SPLIT(dev))
2c07245f 3930 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
3931 if (IS_G4X(dev) && has_reduced_clock)
3932 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 3933 }
79e53945
JB
3934 switch (clock.p2) {
3935 case 5:
3936 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3937 break;
3938 case 7:
3939 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3940 break;
3941 case 10:
3942 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3943 break;
3944 case 14:
3945 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3946 break;
3947 }
bad720ff 3948 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
79e53945
JB
3949 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3950 } else {
3951 if (is_lvds) {
3952 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3953 } else {
3954 if (clock.p1 == 2)
3955 dpll |= PLL_P1_DIVIDE_BY_TWO;
3956 else
3957 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3958 if (clock.p2 == 4)
3959 dpll |= PLL_P2_DIVIDE_BY_4;
3960 }
3961 }
3962
43565a06
KH
3963 if (is_sdvo && is_tv)
3964 dpll |= PLL_REF_INPUT_TVCLKINBC;
3965 else if (is_tv)
79e53945 3966 /* XXX: just matching BIOS for now */
43565a06 3967 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 3968 dpll |= 3;
c751ce4f 3969 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
43565a06 3970 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
3971 else
3972 dpll |= PLL_REF_INPUT_DREFCLK;
3973
3974 /* setup pipeconf */
3975 pipeconf = I915_READ(pipeconf_reg);
3976
3977 /* Set up the display plane register */
3978 dspcntr = DISPPLANE_GAMMA_ENABLE;
3979
f2b115e6 3980 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 3981 enable color space conversion */
bad720ff 3982 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 3983 if (pipe == 0)
80824003 3984 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
3985 else
3986 dspcntr |= DISPPLANE_SEL_PIPE_B;
3987 }
79e53945
JB
3988
3989 if (pipe == 0 && !IS_I965G(dev)) {
3990 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3991 * core speed.
3992 *
3993 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3994 * pipe == 0 check?
3995 */
e70236a8
JB
3996 if (mode->clock >
3997 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
79e53945
JB
3998 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3999 else
4000 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
4001 }
4002
8d86dc6a
LT
4003 dspcntr |= DISPLAY_PLANE_ENABLE;
4004 pipeconf |= PIPEACONF_ENABLE;
4005 dpll |= DPLL_VCO_ENABLE;
4006
4007
79e53945 4008 /* Disable the panel fitter if it was on our pipe */
bad720ff 4009 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
79e53945
JB
4010 I915_WRITE(PFIT_CONTROL, 0);
4011
28c97730 4012 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4013 drm_mode_debug_printmodeline(mode);
4014
f2b115e6 4015 /* assign to Ironlake registers */
bad720ff 4016 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
4017 fp_reg = pch_fp_reg;
4018 dpll_reg = pch_dpll_reg;
4019 }
79e53945 4020
8e647a27 4021 if (!has_edp_encoder) {
79e53945
JB
4022 I915_WRITE(fp_reg, fp);
4023 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4024 I915_READ(dpll_reg);
4025 udelay(150);
4026 }
4027
8db9d77b
ZW
4028 /* enable transcoder DPLL */
4029 if (HAS_PCH_CPT(dev)) {
4030 temp = I915_READ(PCH_DPLL_SEL);
4031 if (trans_dpll_sel == 0)
4032 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
4033 else
4034 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
4035 I915_WRITE(PCH_DPLL_SEL, temp);
4036 I915_READ(PCH_DPLL_SEL);
4037 udelay(150);
4038 }
4039
79e53945
JB
4040 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4041 * This is an exception to the general rule that mode_set doesn't turn
4042 * things on.
4043 */
4044 if (is_lvds) {
541998a1 4045 u32 lvds;
79e53945 4046
bad720ff 4047 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
4048 lvds_reg = PCH_LVDS;
4049
4050 lvds = I915_READ(lvds_reg);
0f3ee801 4051 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4052 if (pipe == 1) {
4053 if (HAS_PCH_CPT(dev))
4054 lvds |= PORT_TRANS_B_SEL_CPT;
4055 else
4056 lvds |= LVDS_PIPEB_SELECT;
4057 } else {
4058 if (HAS_PCH_CPT(dev))
4059 lvds &= ~PORT_TRANS_SEL_MASK;
4060 else
4061 lvds &= ~LVDS_PIPEB_SELECT;
4062 }
a3e17eb8
ZY
4063 /* set the corresponsding LVDS_BORDER bit */
4064 lvds |= dev_priv->lvds_border_bits;
79e53945
JB
4065 /* Set the B0-B3 data pairs corresponding to whether we're going to
4066 * set the DPLLs for dual-channel mode or not.
4067 */
4068 if (clock.p2 == 7)
4069 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4070 else
4071 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4072
4073 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4074 * appropriately here, but we need to look more thoroughly into how
4075 * panels behave in the two modes.
4076 */
434ed097
JB
4077 /* set the dithering flag on non-PCH LVDS as needed */
4078 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4079 if (dev_priv->lvds_dither)
4080 lvds |= LVDS_ENABLE_DITHER;
4081 else
4082 lvds &= ~LVDS_ENABLE_DITHER;
898822ce 4083 }
541998a1
ZW
4084 I915_WRITE(lvds_reg, lvds);
4085 I915_READ(lvds_reg);
79e53945 4086 }
434ed097
JB
4087
4088 /* set the dithering flag and clear for anything other than a panel. */
4089 if (HAS_PCH_SPLIT(dev)) {
4090 pipeconf &= ~PIPECONF_DITHER_EN;
4091 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4092 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4093 pipeconf |= PIPECONF_DITHER_EN;
4094 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4095 }
4096 }
4097
a4fc5ed6
KP
4098 if (is_dp)
4099 intel_dp_set_m_n(crtc, mode, adjusted_mode);
8db9d77b
ZW
4100 else if (HAS_PCH_SPLIT(dev)) {
4101 /* For non-DP output, clear any trans DP clock recovery setting.*/
4102 if (pipe == 0) {
4103 I915_WRITE(TRANSA_DATA_M1, 0);
4104 I915_WRITE(TRANSA_DATA_N1, 0);
4105 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4106 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4107 } else {
4108 I915_WRITE(TRANSB_DATA_M1, 0);
4109 I915_WRITE(TRANSB_DATA_N1, 0);
4110 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4111 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4112 }
4113 }
79e53945 4114
8e647a27 4115 if (!has_edp_encoder) {
32f9d658 4116 I915_WRITE(fp_reg, fp);
79e53945 4117 I915_WRITE(dpll_reg, dpll);
32f9d658
ZW
4118 I915_READ(dpll_reg);
4119 /* Wait for the clocks to stabilize. */
4120 udelay(150);
4121
bad720ff 4122 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
bb66c512 4123 if (is_sdvo) {
6c9547ff
CW
4124 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4125 if (pixel_multiplier > 1)
4126 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4127 else
4128 pixel_multiplier = 0;
4129
4130 I915_WRITE(dpll_md_reg,
4131 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4132 pixel_multiplier);
bb66c512
ZY
4133 } else
4134 I915_WRITE(dpll_md_reg, 0);
32f9d658
ZW
4135 } else {
4136 /* write it again -- the BIOS does, after all */
4137 I915_WRITE(dpll_reg, dpll);
4138 }
4139 I915_READ(dpll_reg);
4140 /* Wait for the clocks to stabilize. */
4141 udelay(150);
79e53945 4142 }
79e53945 4143
652c393a
JB
4144 if (is_lvds && has_reduced_clock && i915_powersave) {
4145 I915_WRITE(fp_reg + 4, fp2);
4146 intel_crtc->lowfreq_avail = true;
4147 if (HAS_PIPE_CXSR(dev)) {
28c97730 4148 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4149 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4150 }
4151 } else {
4152 I915_WRITE(fp_reg + 4, fp);
4153 intel_crtc->lowfreq_avail = false;
4154 if (HAS_PIPE_CXSR(dev)) {
28c97730 4155 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4156 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4157 }
4158 }
4159
734b4157
KH
4160 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4161 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4162 /* the chip adds 2 halflines automatically */
4163 adjusted_mode->crtc_vdisplay -= 1;
4164 adjusted_mode->crtc_vtotal -= 1;
4165 adjusted_mode->crtc_vblank_start -= 1;
4166 adjusted_mode->crtc_vblank_end -= 1;
4167 adjusted_mode->crtc_vsync_end -= 1;
4168 adjusted_mode->crtc_vsync_start -= 1;
4169 } else
4170 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4171
79e53945
JB
4172 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4173 ((adjusted_mode->crtc_htotal - 1) << 16));
4174 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4175 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4176 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4177 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4178 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4179 ((adjusted_mode->crtc_vtotal - 1) << 16));
4180 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4181 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4182 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4183 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4184 /* pipesrc and dspsize control the size that is scaled from, which should
4185 * always be the user's requested size.
4186 */
bad720ff 4187 if (!HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
4188 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4189 (mode->hdisplay - 1));
4190 I915_WRITE(dsppos_reg, 0);
4191 }
79e53945 4192 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 4193
bad720ff 4194 if (HAS_PCH_SPLIT(dev)) {
2c07245f 4195 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
de9c27bf 4196 I915_WRITE(data_n1_reg, m_n.gmch_n);
2c07245f
ZW
4197 I915_WRITE(link_m1_reg, m_n.link_m);
4198 I915_WRITE(link_n1_reg, m_n.link_n);
4199
8e647a27 4200 if (has_edp_encoder) {
f2b115e6 4201 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658
ZW
4202 } else {
4203 /* enable FDI RX PLL too */
4204 temp = I915_READ(fdi_rx_reg);
4205 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
8db9d77b
ZW
4206 I915_READ(fdi_rx_reg);
4207 udelay(200);
4208
4209 /* enable FDI TX PLL too */
4210 temp = I915_READ(fdi_tx_reg);
4211 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4212 I915_READ(fdi_tx_reg);
4213
4214 /* enable FDI RX PCDCLK */
4215 temp = I915_READ(fdi_rx_reg);
4216 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4217 I915_READ(fdi_rx_reg);
32f9d658
ZW
4218 udelay(200);
4219 }
2c07245f
ZW
4220 }
4221
79e53945
JB
4222 I915_WRITE(pipeconf_reg, pipeconf);
4223 I915_READ(pipeconf_reg);
4224
9d0498a2 4225 intel_wait_for_vblank(dev, pipe);
79e53945 4226
c2416fc6 4227 if (IS_IRONLAKE(dev)) {
553bd149
ZW
4228 /* enable address swizzle for tiling buffer */
4229 temp = I915_READ(DISP_ARB_CTL);
4230 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4231 }
4232
79e53945
JB
4233 I915_WRITE(dspcntr_reg, dspcntr);
4234
4235 /* Flush the plane changes */
5c3b82e2 4236 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
4237
4238 intel_update_watermarks(dev);
4239
79e53945 4240 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4241
1f803ee5 4242 return ret;
79e53945
JB
4243}
4244
4245/** Loads the palette/gamma unit for the CRTC with the prepared values */
4246void intel_crtc_load_lut(struct drm_crtc *crtc)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4251 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4252 int i;
4253
4254 /* The clocks have to be on to load the palette. */
4255 if (!crtc->enabled)
4256 return;
4257
f2b115e6 4258 /* use legacy palette for Ironlake */
bad720ff 4259 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
4260 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4261 LGC_PALETTE_B;
4262
79e53945
JB
4263 for (i = 0; i < 256; i++) {
4264 I915_WRITE(palreg + 4 * i,
4265 (intel_crtc->lut_r[i] << 16) |
4266 (intel_crtc->lut_g[i] << 8) |
4267 intel_crtc->lut_b[i]);
4268 }
4269}
4270
560b85bb
CW
4271static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4272{
4273 struct drm_device *dev = crtc->dev;
4274 struct drm_i915_private *dev_priv = dev->dev_private;
4275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4276 bool visible = base != 0;
4277 u32 cntl;
4278
4279 if (intel_crtc->cursor_visible == visible)
4280 return;
4281
4282 cntl = I915_READ(CURACNTR);
4283 if (visible) {
4284 /* On these chipsets we can only modify the base whilst
4285 * the cursor is disabled.
4286 */
4287 I915_WRITE(CURABASE, base);
4288
4289 cntl &= ~(CURSOR_FORMAT_MASK);
4290 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4291 cntl |= CURSOR_ENABLE |
4292 CURSOR_GAMMA_ENABLE |
4293 CURSOR_FORMAT_ARGB;
4294 } else
4295 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4296 I915_WRITE(CURACNTR, cntl);
4297
4298 intel_crtc->cursor_visible = visible;
4299}
4300
4301static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4302{
4303 struct drm_device *dev = crtc->dev;
4304 struct drm_i915_private *dev_priv = dev->dev_private;
4305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4306 int pipe = intel_crtc->pipe;
4307 bool visible = base != 0;
4308
4309 if (intel_crtc->cursor_visible != visible) {
4310 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4311 if (base) {
4312 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4313 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4314 cntl |= pipe << 28; /* Connect to correct pipe */
4315 } else {
4316 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4317 cntl |= CURSOR_MODE_DISABLE;
4318 }
4319 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4320
4321 intel_crtc->cursor_visible = visible;
4322 }
4323 /* and commit changes on next vblank */
4324 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4325}
4326
cda4b7d3
CW
4327/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4328static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4329{
4330 struct drm_device *dev = crtc->dev;
4331 struct drm_i915_private *dev_priv = dev->dev_private;
4332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4333 int pipe = intel_crtc->pipe;
4334 int x = intel_crtc->cursor_x;
4335 int y = intel_crtc->cursor_y;
560b85bb 4336 u32 base, pos;
cda4b7d3
CW
4337 bool visible;
4338
4339 pos = 0;
4340
87f8ebf3 4341 if (intel_crtc->cursor_on && crtc->fb) {
cda4b7d3
CW
4342 base = intel_crtc->cursor_addr;
4343 if (x > (int) crtc->fb->width)
4344 base = 0;
4345
4346 if (y > (int) crtc->fb->height)
4347 base = 0;
4348 } else
4349 base = 0;
4350
4351 if (x < 0) {
4352 if (x + intel_crtc->cursor_width < 0)
4353 base = 0;
4354
4355 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4356 x = -x;
4357 }
4358 pos |= x << CURSOR_X_SHIFT;
4359
4360 if (y < 0) {
4361 if (y + intel_crtc->cursor_height < 0)
4362 base = 0;
4363
4364 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4365 y = -y;
4366 }
4367 pos |= y << CURSOR_Y_SHIFT;
4368
4369 visible = base != 0;
560b85bb 4370 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
4371 return;
4372
4373 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
4374 if (IS_845G(dev) || IS_I865G(dev))
4375 i845_update_cursor(crtc, base);
4376 else
4377 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
4378
4379 if (visible)
4380 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4381}
4382
79e53945
JB
4383static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4384 struct drm_file *file_priv,
4385 uint32_t handle,
4386 uint32_t width, uint32_t height)
4387{
4388 struct drm_device *dev = crtc->dev;
4389 struct drm_i915_private *dev_priv = dev->dev_private;
4390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4391 struct drm_gem_object *bo;
4392 struct drm_i915_gem_object *obj_priv;
cda4b7d3 4393 uint32_t addr;
3f8bc370 4394 int ret;
79e53945 4395
28c97730 4396 DRM_DEBUG_KMS("\n");
79e53945
JB
4397
4398 /* if we want to turn off the cursor ignore width and height */
4399 if (!handle) {
28c97730 4400 DRM_DEBUG_KMS("cursor off\n");
3f8bc370
KH
4401 addr = 0;
4402 bo = NULL;
5004417d 4403 mutex_lock(&dev->struct_mutex);
3f8bc370 4404 goto finish;
79e53945
JB
4405 }
4406
4407 /* Currently we only support 64x64 cursors */
4408 if (width != 64 || height != 64) {
4409 DRM_ERROR("we currently only support 64x64 cursors\n");
4410 return -EINVAL;
4411 }
4412
4413 bo = drm_gem_object_lookup(dev, file_priv, handle);
4414 if (!bo)
4415 return -ENOENT;
4416
23010e43 4417 obj_priv = to_intel_bo(bo);
79e53945
JB
4418
4419 if (bo->size < width * height * 4) {
4420 DRM_ERROR("buffer is to small\n");
34b8686e
DA
4421 ret = -ENOMEM;
4422 goto fail;
79e53945
JB
4423 }
4424
71acb5eb 4425 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 4426 mutex_lock(&dev->struct_mutex);
b295d1b6 4427 if (!dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
4428 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4429 if (ret) {
4430 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 4431 goto fail_locked;
71acb5eb 4432 }
e7b526bb
CW
4433
4434 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4435 if (ret) {
4436 DRM_ERROR("failed to move cursor bo into the GTT\n");
4437 goto fail_unpin;
4438 }
4439
79e53945 4440 addr = obj_priv->gtt_offset;
71acb5eb 4441 } else {
6eeefaf3 4442 int align = IS_I830(dev) ? 16 * 1024 : 256;
cda4b7d3 4443 ret = i915_gem_attach_phys_object(dev, bo,
6eeefaf3
CW
4444 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4445 align);
71acb5eb
DA
4446 if (ret) {
4447 DRM_ERROR("failed to attach phys object\n");
7f9872e0 4448 goto fail_locked;
71acb5eb
DA
4449 }
4450 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
4451 }
4452
14b60391
JB
4453 if (!IS_I9XX(dev))
4454 I915_WRITE(CURSIZE, (height << 12) | width);
4455
3f8bc370 4456 finish:
3f8bc370 4457 if (intel_crtc->cursor_bo) {
b295d1b6 4458 if (dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
4459 if (intel_crtc->cursor_bo != bo)
4460 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4461 } else
4462 i915_gem_object_unpin(intel_crtc->cursor_bo);
3f8bc370
KH
4463 drm_gem_object_unreference(intel_crtc->cursor_bo);
4464 }
80824003 4465
7f9872e0 4466 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
4467
4468 intel_crtc->cursor_addr = addr;
4469 intel_crtc->cursor_bo = bo;
cda4b7d3
CW
4470 intel_crtc->cursor_width = width;
4471 intel_crtc->cursor_height = height;
4472
4473 intel_crtc_update_cursor(crtc);
3f8bc370 4474
79e53945 4475 return 0;
e7b526bb
CW
4476fail_unpin:
4477 i915_gem_object_unpin(bo);
7f9872e0 4478fail_locked:
34b8686e 4479 mutex_unlock(&dev->struct_mutex);
bc9025bd
LB
4480fail:
4481 drm_gem_object_unreference_unlocked(bo);
34b8686e 4482 return ret;
79e53945
JB
4483}
4484
4485static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4486{
79e53945 4487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4488
cda4b7d3
CW
4489 intel_crtc->cursor_x = x;
4490 intel_crtc->cursor_y = y;
652c393a 4491
cda4b7d3 4492 intel_crtc_update_cursor(crtc);
79e53945
JB
4493
4494 return 0;
4495}
4496
4497/** Sets the color ramps on behalf of RandR */
4498void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4499 u16 blue, int regno)
4500{
4501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4502
4503 intel_crtc->lut_r[regno] = red >> 8;
4504 intel_crtc->lut_g[regno] = green >> 8;
4505 intel_crtc->lut_b[regno] = blue >> 8;
4506}
4507
b8c00ac5
DA
4508void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4509 u16 *blue, int regno)
4510{
4511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512
4513 *red = intel_crtc->lut_r[regno] << 8;
4514 *green = intel_crtc->lut_g[regno] << 8;
4515 *blue = intel_crtc->lut_b[regno] << 8;
4516}
4517
79e53945 4518static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 4519 u16 *blue, uint32_t start, uint32_t size)
79e53945 4520{
7203425a 4521 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 4522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4523
7203425a 4524 for (i = start; i < end; i++) {
79e53945
JB
4525 intel_crtc->lut_r[i] = red[i] >> 8;
4526 intel_crtc->lut_g[i] = green[i] >> 8;
4527 intel_crtc->lut_b[i] = blue[i] >> 8;
4528 }
4529
4530 intel_crtc_load_lut(crtc);
4531}
4532
4533/**
4534 * Get a pipe with a simple mode set on it for doing load-based monitor
4535 * detection.
4536 *
4537 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 4538 * its requirements. The pipe will be connected to no other encoders.
79e53945 4539 *
c751ce4f 4540 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
4541 * configured for it. In the future, it could choose to temporarily disable
4542 * some outputs to free up a pipe for its use.
4543 *
4544 * \return crtc, or NULL if no pipes are available.
4545 */
4546
4547/* VESA 640x480x72Hz mode to set on the pipe */
4548static struct drm_display_mode load_detect_mode = {
4549 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4550 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4551};
4552
21d40d37 4553struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 4554 struct drm_connector *connector,
79e53945
JB
4555 struct drm_display_mode *mode,
4556 int *dpms_mode)
4557{
4558 struct intel_crtc *intel_crtc;
4559 struct drm_crtc *possible_crtc;
4560 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 4561 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
4562 struct drm_crtc *crtc = NULL;
4563 struct drm_device *dev = encoder->dev;
4564 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4565 struct drm_crtc_helper_funcs *crtc_funcs;
4566 int i = -1;
4567
4568 /*
4569 * Algorithm gets a little messy:
4570 * - if the connector already has an assigned crtc, use it (but make
4571 * sure it's on first)
4572 * - try to find the first unused crtc that can drive this connector,
4573 * and use that if we find one
4574 * - if there are no unused crtcs available, try to use the first
4575 * one we found that supports the connector
4576 */
4577
4578 /* See if we already have a CRTC for this connector */
4579 if (encoder->crtc) {
4580 crtc = encoder->crtc;
4581 /* Make sure the crtc and connector are running */
4582 intel_crtc = to_intel_crtc(crtc);
4583 *dpms_mode = intel_crtc->dpms_mode;
4584 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4585 crtc_funcs = crtc->helper_private;
4586 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4587 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4588 }
4589 return crtc;
4590 }
4591
4592 /* Find an unused one (if possible) */
4593 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4594 i++;
4595 if (!(encoder->possible_crtcs & (1 << i)))
4596 continue;
4597 if (!possible_crtc->enabled) {
4598 crtc = possible_crtc;
4599 break;
4600 }
4601 if (!supported_crtc)
4602 supported_crtc = possible_crtc;
4603 }
4604
4605 /*
4606 * If we didn't find an unused CRTC, don't use any.
4607 */
4608 if (!crtc) {
4609 return NULL;
4610 }
4611
4612 encoder->crtc = crtc;
c1c43977 4613 connector->encoder = encoder;
21d40d37 4614 intel_encoder->load_detect_temp = true;
79e53945
JB
4615
4616 intel_crtc = to_intel_crtc(crtc);
4617 *dpms_mode = intel_crtc->dpms_mode;
4618
4619 if (!crtc->enabled) {
4620 if (!mode)
4621 mode = &load_detect_mode;
3c4fdcfb 4622 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
4623 } else {
4624 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4625 crtc_funcs = crtc->helper_private;
4626 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4627 }
4628
4629 /* Add this connector to the crtc */
4630 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4631 encoder_funcs->commit(encoder);
4632 }
4633 /* let the connector get through one full cycle before testing */
9d0498a2 4634 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
4635
4636 return crtc;
4637}
4638
c1c43977
ZW
4639void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4640 struct drm_connector *connector, int dpms_mode)
79e53945 4641{
4ef69c7a 4642 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
4643 struct drm_device *dev = encoder->dev;
4644 struct drm_crtc *crtc = encoder->crtc;
4645 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4646 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4647
21d40d37 4648 if (intel_encoder->load_detect_temp) {
79e53945 4649 encoder->crtc = NULL;
c1c43977 4650 connector->encoder = NULL;
21d40d37 4651 intel_encoder->load_detect_temp = false;
79e53945
JB
4652 crtc->enabled = drm_helper_crtc_in_use(crtc);
4653 drm_helper_disable_unused_functions(dev);
4654 }
4655
c751ce4f 4656 /* Switch crtc and encoder back off if necessary */
79e53945
JB
4657 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4658 if (encoder->crtc == crtc)
4659 encoder_funcs->dpms(encoder, dpms_mode);
4660 crtc_funcs->dpms(crtc, dpms_mode);
4661 }
4662}
4663
4664/* Returns the clock of the currently programmed mode of the given pipe. */
4665static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
4668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4669 int pipe = intel_crtc->pipe;
4670 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4671 u32 fp;
4672 intel_clock_t clock;
4673
4674 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4675 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4676 else
4677 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4678
4679 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
4680 if (IS_PINEVIEW(dev)) {
4681 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4682 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
4683 } else {
4684 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4685 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4686 }
4687
79e53945 4688 if (IS_I9XX(dev)) {
f2b115e6
AJ
4689 if (IS_PINEVIEW(dev))
4690 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4691 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
4692 else
4693 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
4694 DPLL_FPA01_P1_POST_DIV_SHIFT);
4695
4696 switch (dpll & DPLL_MODE_MASK) {
4697 case DPLLB_MODE_DAC_SERIAL:
4698 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4699 5 : 10;
4700 break;
4701 case DPLLB_MODE_LVDS:
4702 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4703 7 : 14;
4704 break;
4705 default:
28c97730 4706 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
4707 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4708 return 0;
4709 }
4710
4711 /* XXX: Handle the 100Mhz refclk */
2177832f 4712 intel_clock(dev, 96000, &clock);
79e53945
JB
4713 } else {
4714 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4715
4716 if (is_lvds) {
4717 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4718 DPLL_FPA01_P1_POST_DIV_SHIFT);
4719 clock.p2 = 14;
4720
4721 if ((dpll & PLL_REF_INPUT_MASK) ==
4722 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4723 /* XXX: might not be 66MHz */
2177832f 4724 intel_clock(dev, 66000, &clock);
79e53945 4725 } else
2177832f 4726 intel_clock(dev, 48000, &clock);
79e53945
JB
4727 } else {
4728 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4729 clock.p1 = 2;
4730 else {
4731 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4732 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4733 }
4734 if (dpll & PLL_P2_DIVIDE_BY_4)
4735 clock.p2 = 4;
4736 else
4737 clock.p2 = 2;
4738
2177832f 4739 intel_clock(dev, 48000, &clock);
79e53945
JB
4740 }
4741 }
4742
4743 /* XXX: It would be nice to validate the clocks, but we can't reuse
4744 * i830PllIsValid() because it relies on the xf86_config connector
4745 * configuration being accurate, which it isn't necessarily.
4746 */
4747
4748 return clock.dot;
4749}
4750
4751/** Returns the currently programmed mode of the given pipe. */
4752struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4753 struct drm_crtc *crtc)
4754{
4755 struct drm_i915_private *dev_priv = dev->dev_private;
4756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4757 int pipe = intel_crtc->pipe;
4758 struct drm_display_mode *mode;
4759 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4760 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4761 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4762 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4763
4764 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4765 if (!mode)
4766 return NULL;
4767
4768 mode->clock = intel_crtc_clock_get(dev, crtc);
4769 mode->hdisplay = (htot & 0xffff) + 1;
4770 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4771 mode->hsync_start = (hsync & 0xffff) + 1;
4772 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4773 mode->vdisplay = (vtot & 0xffff) + 1;
4774 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4775 mode->vsync_start = (vsync & 0xffff) + 1;
4776 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4777
4778 drm_mode_set_name(mode);
4779 drm_mode_set_crtcinfo(mode, 0);
4780
4781 return mode;
4782}
4783
652c393a
JB
4784#define GPU_IDLE_TIMEOUT 500 /* ms */
4785
4786/* When this timer fires, we've been idle for awhile */
4787static void intel_gpu_idle_timer(unsigned long arg)
4788{
4789 struct drm_device *dev = (struct drm_device *)arg;
4790 drm_i915_private_t *dev_priv = dev->dev_private;
4791
44d98a61 4792 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
4793
4794 dev_priv->busy = false;
4795
01dfba93 4796 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
4797}
4798
652c393a
JB
4799#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4800
4801static void intel_crtc_idle_timer(unsigned long arg)
4802{
4803 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4804 struct drm_crtc *crtc = &intel_crtc->base;
4805 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4806
44d98a61 4807 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
4808
4809 intel_crtc->busy = false;
4810
01dfba93 4811 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
4812}
4813
3dec0095 4814static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
4815{
4816 struct drm_device *dev = crtc->dev;
4817 drm_i915_private_t *dev_priv = dev->dev_private;
4818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4819 int pipe = intel_crtc->pipe;
4820 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4821 int dpll = I915_READ(dpll_reg);
4822
bad720ff 4823 if (HAS_PCH_SPLIT(dev))
652c393a
JB
4824 return;
4825
4826 if (!dev_priv->lvds_downclock_avail)
4827 return;
4828
4829 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 4830 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
4831
4832 /* Unlock panel regs */
4a655f04
JB
4833 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4834 PANEL_UNLOCK_REGS);
652c393a
JB
4835
4836 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4837 I915_WRITE(dpll_reg, dpll);
4838 dpll = I915_READ(dpll_reg);
9d0498a2 4839 intel_wait_for_vblank(dev, pipe);
652c393a
JB
4840 dpll = I915_READ(dpll_reg);
4841 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 4842 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
4843
4844 /* ...and lock them again */
4845 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4846 }
4847
4848 /* Schedule downclock */
3dec0095
DV
4849 mod_timer(&intel_crtc->idle_timer, jiffies +
4850 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
4851}
4852
4853static void intel_decrease_pllclock(struct drm_crtc *crtc)
4854{
4855 struct drm_device *dev = crtc->dev;
4856 drm_i915_private_t *dev_priv = dev->dev_private;
4857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4858 int pipe = intel_crtc->pipe;
4859 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4860 int dpll = I915_READ(dpll_reg);
4861
bad720ff 4862 if (HAS_PCH_SPLIT(dev))
652c393a
JB
4863 return;
4864
4865 if (!dev_priv->lvds_downclock_avail)
4866 return;
4867
4868 /*
4869 * Since this is called by a timer, we should never get here in
4870 * the manual case.
4871 */
4872 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 4873 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
4874
4875 /* Unlock panel regs */
4a655f04
JB
4876 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4877 PANEL_UNLOCK_REGS);
652c393a
JB
4878
4879 dpll |= DISPLAY_RATE_SELECT_FPA1;
4880 I915_WRITE(dpll_reg, dpll);
4881 dpll = I915_READ(dpll_reg);
9d0498a2 4882 intel_wait_for_vblank(dev, pipe);
652c393a
JB
4883 dpll = I915_READ(dpll_reg);
4884 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 4885 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
4886
4887 /* ...and lock them again */
4888 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4889 }
4890
4891}
4892
4893/**
4894 * intel_idle_update - adjust clocks for idleness
4895 * @work: work struct
4896 *
4897 * Either the GPU or display (or both) went idle. Check the busy status
4898 * here and adjust the CRTC and GPU clocks as necessary.
4899 */
4900static void intel_idle_update(struct work_struct *work)
4901{
4902 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4903 idle_work);
4904 struct drm_device *dev = dev_priv->dev;
4905 struct drm_crtc *crtc;
4906 struct intel_crtc *intel_crtc;
45ac22c8 4907 int enabled = 0;
652c393a
JB
4908
4909 if (!i915_powersave)
4910 return;
4911
4912 mutex_lock(&dev->struct_mutex);
4913
7648fa99
JB
4914 i915_update_gfx_val(dev_priv);
4915
652c393a
JB
4916 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4917 /* Skip inactive CRTCs */
4918 if (!crtc->fb)
4919 continue;
4920
45ac22c8 4921 enabled++;
652c393a
JB
4922 intel_crtc = to_intel_crtc(crtc);
4923 if (!intel_crtc->busy)
4924 intel_decrease_pllclock(crtc);
4925 }
4926
45ac22c8
LP
4927 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4928 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4929 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4930 }
4931
652c393a
JB
4932 mutex_unlock(&dev->struct_mutex);
4933}
4934
4935/**
4936 * intel_mark_busy - mark the GPU and possibly the display busy
4937 * @dev: drm device
4938 * @obj: object we're operating on
4939 *
4940 * Callers can use this function to indicate that the GPU is busy processing
4941 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4942 * buffer), we'll also mark the display as busy, so we know to increase its
4943 * clock frequency.
4944 */
4945void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4946{
4947 drm_i915_private_t *dev_priv = dev->dev_private;
4948 struct drm_crtc *crtc = NULL;
4949 struct intel_framebuffer *intel_fb;
4950 struct intel_crtc *intel_crtc;
4951
5e17ee74
ZW
4952 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4953 return;
4954
060e645a
LP
4955 if (!dev_priv->busy) {
4956 if (IS_I945G(dev) || IS_I945GM(dev)) {
4957 u32 fw_blc_self;
ee980b80 4958
060e645a
LP
4959 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4960 fw_blc_self = I915_READ(FW_BLC_SELF);
4961 fw_blc_self &= ~FW_BLC_SELF_EN;
4962 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4963 }
28cf798f 4964 dev_priv->busy = true;
060e645a 4965 } else
28cf798f
CW
4966 mod_timer(&dev_priv->idle_timer, jiffies +
4967 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
4968
4969 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4970 if (!crtc->fb)
4971 continue;
4972
4973 intel_crtc = to_intel_crtc(crtc);
4974 intel_fb = to_intel_framebuffer(crtc->fb);
4975 if (intel_fb->obj == obj) {
4976 if (!intel_crtc->busy) {
060e645a
LP
4977 if (IS_I945G(dev) || IS_I945GM(dev)) {
4978 u32 fw_blc_self;
4979
4980 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4981 fw_blc_self = I915_READ(FW_BLC_SELF);
4982 fw_blc_self &= ~FW_BLC_SELF_EN;
4983 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4984 }
652c393a 4985 /* Non-busy -> busy, upclock */
3dec0095 4986 intel_increase_pllclock(crtc);
652c393a
JB
4987 intel_crtc->busy = true;
4988 } else {
4989 /* Busy -> busy, put off timer */
4990 mod_timer(&intel_crtc->idle_timer, jiffies +
4991 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4992 }
4993 }
4994 }
4995}
4996
79e53945
JB
4997static void intel_crtc_destroy(struct drm_crtc *crtc)
4998{
4999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5000 struct drm_device *dev = crtc->dev;
5001 struct intel_unpin_work *work;
5002 unsigned long flags;
5003
5004 spin_lock_irqsave(&dev->event_lock, flags);
5005 work = intel_crtc->unpin_work;
5006 intel_crtc->unpin_work = NULL;
5007 spin_unlock_irqrestore(&dev->event_lock, flags);
5008
5009 if (work) {
5010 cancel_work_sync(&work->work);
5011 kfree(work);
5012 }
79e53945
JB
5013
5014 drm_crtc_cleanup(crtc);
67e77c5a 5015
79e53945
JB
5016 kfree(intel_crtc);
5017}
5018
6b95a207
KH
5019static void intel_unpin_work_fn(struct work_struct *__work)
5020{
5021 struct intel_unpin_work *work =
5022 container_of(__work, struct intel_unpin_work, work);
5023
5024 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5025 i915_gem_object_unpin(work->old_fb_obj);
75dfca80 5026 drm_gem_object_unreference(work->pending_flip_obj);
b1b87f6b 5027 drm_gem_object_unreference(work->old_fb_obj);
6b95a207
KH
5028 mutex_unlock(&work->dev->struct_mutex);
5029 kfree(work);
5030}
5031
1afe3e9d
JB
5032static void do_intel_finish_page_flip(struct drm_device *dev,
5033 struct drm_crtc *crtc)
6b95a207
KH
5034{
5035 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5037 struct intel_unpin_work *work;
5038 struct drm_i915_gem_object *obj_priv;
5039 struct drm_pending_vblank_event *e;
5040 struct timeval now;
5041 unsigned long flags;
5042
5043 /* Ignore early vblank irqs */
5044 if (intel_crtc == NULL)
5045 return;
5046
5047 spin_lock_irqsave(&dev->event_lock, flags);
5048 work = intel_crtc->unpin_work;
5049 if (work == NULL || !work->pending) {
5050 spin_unlock_irqrestore(&dev->event_lock, flags);
5051 return;
5052 }
5053
5054 intel_crtc->unpin_work = NULL;
5055 drm_vblank_put(dev, intel_crtc->pipe);
5056
5057 if (work->event) {
5058 e = work->event;
5059 do_gettimeofday(&now);
5060 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5061 e->event.tv_sec = now.tv_sec;
5062 e->event.tv_usec = now.tv_usec;
5063 list_add_tail(&e->base.link,
5064 &e->base.file_priv->event_list);
5065 wake_up_interruptible(&e->base.file_priv->event_wait);
5066 }
5067
5068 spin_unlock_irqrestore(&dev->event_lock, flags);
5069
23010e43 5070 obj_priv = to_intel_bo(work->pending_flip_obj);
de3f440f
JB
5071
5072 /* Initial scanout buffer will have a 0 pending flip count */
5073 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5074 atomic_dec_and_test(&obj_priv->pending_flip))
6b95a207
KH
5075 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5076 schedule_work(&work->work);
e5510fac
JB
5077
5078 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5079}
5080
1afe3e9d
JB
5081void intel_finish_page_flip(struct drm_device *dev, int pipe)
5082{
5083 drm_i915_private_t *dev_priv = dev->dev_private;
5084 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5085
5086 do_intel_finish_page_flip(dev, crtc);
5087}
5088
5089void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5090{
5091 drm_i915_private_t *dev_priv = dev->dev_private;
5092 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5093
5094 do_intel_finish_page_flip(dev, crtc);
5095}
5096
6b95a207
KH
5097void intel_prepare_page_flip(struct drm_device *dev, int plane)
5098{
5099 drm_i915_private_t *dev_priv = dev->dev_private;
5100 struct intel_crtc *intel_crtc =
5101 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5102 unsigned long flags;
5103
5104 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5105 if (intel_crtc->unpin_work) {
4e5359cd
SF
5106 if ((++intel_crtc->unpin_work->pending) > 1)
5107 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5108 } else {
5109 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5110 }
6b95a207
KH
5111 spin_unlock_irqrestore(&dev->event_lock, flags);
5112}
5113
5114static int intel_crtc_page_flip(struct drm_crtc *crtc,
5115 struct drm_framebuffer *fb,
5116 struct drm_pending_vblank_event *event)
5117{
5118 struct drm_device *dev = crtc->dev;
5119 struct drm_i915_private *dev_priv = dev->dev_private;
5120 struct intel_framebuffer *intel_fb;
5121 struct drm_i915_gem_object *obj_priv;
5122 struct drm_gem_object *obj;
5123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5124 struct intel_unpin_work *work;
be9a3dbf 5125 unsigned long flags, offset;
52e68630
CW
5126 int pipe = intel_crtc->pipe;
5127 u32 pf, pipesrc;
5128 int ret;
6b95a207
KH
5129
5130 work = kzalloc(sizeof *work, GFP_KERNEL);
5131 if (work == NULL)
5132 return -ENOMEM;
5133
6b95a207
KH
5134 work->event = event;
5135 work->dev = crtc->dev;
5136 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5137 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5138 INIT_WORK(&work->work, intel_unpin_work_fn);
5139
5140 /* We borrow the event spin lock for protecting unpin_work */
5141 spin_lock_irqsave(&dev->event_lock, flags);
5142 if (intel_crtc->unpin_work) {
5143 spin_unlock_irqrestore(&dev->event_lock, flags);
5144 kfree(work);
468f0b44
CW
5145
5146 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5147 return -EBUSY;
5148 }
5149 intel_crtc->unpin_work = work;
5150 spin_unlock_irqrestore(&dev->event_lock, flags);
5151
5152 intel_fb = to_intel_framebuffer(fb);
5153 obj = intel_fb->obj;
5154
468f0b44 5155 mutex_lock(&dev->struct_mutex);
6b95a207 5156 ret = intel_pin_and_fence_fb_obj(dev, obj);
96b099fd
CW
5157 if (ret)
5158 goto cleanup_work;
6b95a207 5159
75dfca80 5160 /* Reference the objects for the scheduled work. */
b1b87f6b 5161 drm_gem_object_reference(work->old_fb_obj);
75dfca80 5162 drm_gem_object_reference(obj);
6b95a207
KH
5163
5164 crtc->fb = fb;
2dafb1e0
CW
5165 ret = i915_gem_object_flush_write_domain(obj);
5166 if (ret)
5167 goto cleanup_objs;
96b099fd
CW
5168
5169 ret = drm_vblank_get(dev, intel_crtc->pipe);
5170 if (ret)
5171 goto cleanup_objs;
5172
23010e43 5173 obj_priv = to_intel_bo(obj);
6b95a207 5174 atomic_inc(&obj_priv->pending_flip);
b1b87f6b 5175 work->pending_flip_obj = obj;
6b95a207 5176
6146b3d6 5177 if (IS_GEN3(dev) || IS_GEN2(dev)) {
52e68630
CW
5178 u32 flip_mask;
5179
5180 if (intel_crtc->plane)
5181 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5182 else
5183 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5184
6146b3d6
DV
5185 BEGIN_LP_RING(2);
5186 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5187 OUT_RING(0);
5188 ADVANCE_LP_RING();
5189 }
83f7fd05 5190
4e5359cd
SF
5191 work->enable_stall_check = true;
5192
be9a3dbf 5193 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 5194 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 5195
6b95a207 5196 BEGIN_LP_RING(4);
52e68630
CW
5197 switch(INTEL_INFO(dev)->gen) {
5198 case 2:
1afe3e9d
JB
5199 OUT_RING(MI_DISPLAY_FLIP |
5200 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5201 OUT_RING(fb->pitch);
52e68630
CW
5202 OUT_RING(obj_priv->gtt_offset + offset);
5203 OUT_RING(MI_NOOP);
5204 break;
5205
5206 case 3:
1afe3e9d
JB
5207 OUT_RING(MI_DISPLAY_FLIP_I915 |
5208 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5209 OUT_RING(fb->pitch);
52e68630 5210 OUT_RING(obj_priv->gtt_offset + offset);
22fd0fab 5211 OUT_RING(MI_NOOP);
52e68630
CW
5212 break;
5213
5214 case 4:
5215 case 5:
5216 /* i965+ uses the linear or tiled offsets from the
5217 * Display Registers (which do not change across a page-flip)
5218 * so we need only reprogram the base address.
5219 */
69d0b96c
DV
5220 OUT_RING(MI_DISPLAY_FLIP |
5221 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5222 OUT_RING(fb->pitch);
52e68630
CW
5223 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5224
5225 /* XXX Enabling the panel-fitter across page-flip is so far
5226 * untested on non-native modes, so ignore it for now.
5227 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5228 */
5229 pf = 0;
5230 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5231 OUT_RING(pf | pipesrc);
5232 break;
5233
5234 case 6:
5235 OUT_RING(MI_DISPLAY_FLIP |
5236 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5237 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5238 OUT_RING(obj_priv->gtt_offset);
5239
5240 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5241 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5242 OUT_RING(pf | pipesrc);
5243 break;
22fd0fab 5244 }
6b95a207
KH
5245 ADVANCE_LP_RING();
5246
5247 mutex_unlock(&dev->struct_mutex);
5248
e5510fac
JB
5249 trace_i915_flip_request(intel_crtc->plane, obj);
5250
6b95a207 5251 return 0;
96b099fd
CW
5252
5253cleanup_objs:
5254 drm_gem_object_unreference(work->old_fb_obj);
5255 drm_gem_object_unreference(obj);
5256cleanup_work:
5257 mutex_unlock(&dev->struct_mutex);
5258
5259 spin_lock_irqsave(&dev->event_lock, flags);
5260 intel_crtc->unpin_work = NULL;
5261 spin_unlock_irqrestore(&dev->event_lock, flags);
5262
5263 kfree(work);
5264
5265 return ret;
6b95a207
KH
5266}
5267
7e7d76c3 5268static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
5269 .dpms = intel_crtc_dpms,
5270 .mode_fixup = intel_crtc_mode_fixup,
5271 .mode_set = intel_crtc_mode_set,
5272 .mode_set_base = intel_pipe_set_base,
81255565 5273 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 5274 .load_lut = intel_crtc_load_lut,
79e53945
JB
5275};
5276
5277static const struct drm_crtc_funcs intel_crtc_funcs = {
5278 .cursor_set = intel_crtc_cursor_set,
5279 .cursor_move = intel_crtc_cursor_move,
5280 .gamma_set = intel_crtc_gamma_set,
5281 .set_config = drm_crtc_helper_set_config,
5282 .destroy = intel_crtc_destroy,
6b95a207 5283 .page_flip = intel_crtc_page_flip,
79e53945
JB
5284};
5285
5286
b358d0a6 5287static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 5288{
22fd0fab 5289 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
5290 struct intel_crtc *intel_crtc;
5291 int i;
5292
5293 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5294 if (intel_crtc == NULL)
5295 return;
5296
5297 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5298
5299 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5300 intel_crtc->pipe = pipe;
7662c8bd 5301 intel_crtc->plane = pipe;
79e53945
JB
5302 for (i = 0; i < 256; i++) {
5303 intel_crtc->lut_r[i] = i;
5304 intel_crtc->lut_g[i] = i;
5305 intel_crtc->lut_b[i] = i;
5306 }
5307
80824003
JB
5308 /* Swap pipes & planes for FBC on pre-965 */
5309 intel_crtc->pipe = pipe;
5310 intel_crtc->plane = pipe;
5311 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
28c97730 5312 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
80824003
JB
5313 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5314 }
5315
22fd0fab
JB
5316 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5317 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5318 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5319 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5320
79e53945 5321 intel_crtc->cursor_addr = 0;
032d2a0d 5322 intel_crtc->dpms_mode = -1;
7e7d76c3
JB
5323
5324 if (HAS_PCH_SPLIT(dev)) {
5325 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5326 intel_helper_funcs.commit = ironlake_crtc_commit;
5327 } else {
5328 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5329 intel_helper_funcs.commit = i9xx_crtc_commit;
5330 }
5331
79e53945
JB
5332 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5333
652c393a
JB
5334 intel_crtc->busy = false;
5335
5336 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5337 (unsigned long)intel_crtc);
79e53945
JB
5338}
5339
08d7b3d1
CW
5340int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5341 struct drm_file *file_priv)
5342{
5343 drm_i915_private_t *dev_priv = dev->dev_private;
5344 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
5345 struct drm_mode_object *drmmode_obj;
5346 struct intel_crtc *crtc;
08d7b3d1
CW
5347
5348 if (!dev_priv) {
5349 DRM_ERROR("called with no initialization\n");
5350 return -EINVAL;
5351 }
5352
c05422d5
DV
5353 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5354 DRM_MODE_OBJECT_CRTC);
08d7b3d1 5355
c05422d5 5356 if (!drmmode_obj) {
08d7b3d1
CW
5357 DRM_ERROR("no such CRTC id\n");
5358 return -EINVAL;
5359 }
5360
c05422d5
DV
5361 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5362 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 5363
c05422d5 5364 return 0;
08d7b3d1
CW
5365}
5366
c5e4df33 5367static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 5368{
4ef69c7a 5369 struct intel_encoder *encoder;
79e53945 5370 int index_mask = 0;
79e53945
JB
5371 int entry = 0;
5372
4ef69c7a
CW
5373 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5374 if (type_mask & encoder->clone_mask)
79e53945
JB
5375 index_mask |= (1 << entry);
5376 entry++;
5377 }
4ef69c7a 5378
79e53945
JB
5379 return index_mask;
5380}
5381
79e53945
JB
5382static void intel_setup_outputs(struct drm_device *dev)
5383{
725e30ad 5384 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 5385 struct intel_encoder *encoder;
cb0953d7 5386 bool dpd_is_edp = false;
79e53945 5387
541998a1 5388 if (IS_MOBILE(dev) && !IS_I830(dev))
79e53945
JB
5389 intel_lvds_init(dev);
5390
bad720ff 5391 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 5392 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 5393
32f9d658
ZW
5394 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5395 intel_dp_init(dev, DP_A);
5396
cb0953d7
AJ
5397 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5398 intel_dp_init(dev, PCH_DP_D);
5399 }
5400
5401 intel_crt_init(dev);
5402
5403 if (HAS_PCH_SPLIT(dev)) {
5404 int found;
5405
30ad48b7 5406 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
5407 /* PCH SDVOB multiplex with HDMIB */
5408 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
5409 if (!found)
5410 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
5411 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5412 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
5413 }
5414
5415 if (I915_READ(HDMIC) & PORT_DETECTED)
5416 intel_hdmi_init(dev, HDMIC);
5417
5418 if (I915_READ(HDMID) & PORT_DETECTED)
5419 intel_hdmi_init(dev, HDMID);
5420
5eb08b69
ZW
5421 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5422 intel_dp_init(dev, PCH_DP_C);
5423
cb0953d7 5424 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
5425 intel_dp_init(dev, PCH_DP_D);
5426
103a196f 5427 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 5428 bool found = false;
7d57382e 5429
725e30ad 5430 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 5431 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 5432 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
5433 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5434 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 5435 intel_hdmi_init(dev, SDVOB);
b01f2c3a 5436 }
27185ae1 5437
b01f2c3a
JB
5438 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5439 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 5440 intel_dp_init(dev, DP_B);
b01f2c3a 5441 }
725e30ad 5442 }
13520b05
KH
5443
5444 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 5445
b01f2c3a
JB
5446 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5447 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 5448 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 5449 }
27185ae1
ML
5450
5451 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5452
b01f2c3a
JB
5453 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5454 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 5455 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
5456 }
5457 if (SUPPORTS_INTEGRATED_DP(dev)) {
5458 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 5459 intel_dp_init(dev, DP_C);
b01f2c3a 5460 }
725e30ad 5461 }
27185ae1 5462
b01f2c3a
JB
5463 if (SUPPORTS_INTEGRATED_DP(dev) &&
5464 (I915_READ(DP_D) & DP_DETECTED)) {
5465 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 5466 intel_dp_init(dev, DP_D);
b01f2c3a 5467 }
bad720ff 5468 } else if (IS_GEN2(dev))
79e53945
JB
5469 intel_dvo_init(dev);
5470
103a196f 5471 if (SUPPORTS_TV(dev))
79e53945
JB
5472 intel_tv_init(dev);
5473
4ef69c7a
CW
5474 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5475 encoder->base.possible_crtcs = encoder->crtc_mask;
5476 encoder->base.possible_clones =
5477 intel_encoder_clones(dev, encoder->clone_mask);
79e53945
JB
5478 }
5479}
5480
5481static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5482{
5483 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
5484
5485 drm_framebuffer_cleanup(fb);
bc9025bd 5486 drm_gem_object_unreference_unlocked(intel_fb->obj);
79e53945
JB
5487
5488 kfree(intel_fb);
5489}
5490
5491static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5492 struct drm_file *file_priv,
5493 unsigned int *handle)
5494{
5495 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5496 struct drm_gem_object *object = intel_fb->obj;
5497
5498 return drm_gem_handle_create(file_priv, object, handle);
5499}
5500
5501static const struct drm_framebuffer_funcs intel_fb_funcs = {
5502 .destroy = intel_user_framebuffer_destroy,
5503 .create_handle = intel_user_framebuffer_create_handle,
5504};
5505
38651674
DA
5506int intel_framebuffer_init(struct drm_device *dev,
5507 struct intel_framebuffer *intel_fb,
5508 struct drm_mode_fb_cmd *mode_cmd,
5509 struct drm_gem_object *obj)
79e53945 5510{
57cd6508 5511 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
79e53945
JB
5512 int ret;
5513
57cd6508
CW
5514 if (obj_priv->tiling_mode == I915_TILING_Y)
5515 return -EINVAL;
5516
5517 if (mode_cmd->pitch & 63)
5518 return -EINVAL;
5519
5520 switch (mode_cmd->bpp) {
5521 case 8:
5522 case 16:
5523 case 24:
5524 case 32:
5525 break;
5526 default:
5527 return -EINVAL;
5528 }
5529
79e53945
JB
5530 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5531 if (ret) {
5532 DRM_ERROR("framebuffer init failed %d\n", ret);
5533 return ret;
5534 }
5535
5536 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 5537 intel_fb->obj = obj;
79e53945
JB
5538 return 0;
5539}
5540
79e53945
JB
5541static struct drm_framebuffer *
5542intel_user_framebuffer_create(struct drm_device *dev,
5543 struct drm_file *filp,
5544 struct drm_mode_fb_cmd *mode_cmd)
5545{
5546 struct drm_gem_object *obj;
38651674 5547 struct intel_framebuffer *intel_fb;
79e53945
JB
5548 int ret;
5549
5550 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5551 if (!obj)
cce13ff7 5552 return ERR_PTR(-ENOENT);
79e53945 5553
38651674
DA
5554 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5555 if (!intel_fb)
cce13ff7 5556 return ERR_PTR(-ENOMEM);
38651674
DA
5557
5558 ret = intel_framebuffer_init(dev, intel_fb,
5559 mode_cmd, obj);
79e53945 5560 if (ret) {
bc9025bd 5561 drm_gem_object_unreference_unlocked(obj);
38651674 5562 kfree(intel_fb);
cce13ff7 5563 return ERR_PTR(ret);
79e53945
JB
5564 }
5565
38651674 5566 return &intel_fb->base;
79e53945
JB
5567}
5568
79e53945 5569static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 5570 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 5571 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
5572};
5573
9ea8d059 5574static struct drm_gem_object *
aa40d6bb 5575intel_alloc_context_page(struct drm_device *dev)
9ea8d059 5576{
aa40d6bb 5577 struct drm_gem_object *ctx;
9ea8d059
CW
5578 int ret;
5579
aa40d6bb
ZN
5580 ctx = i915_gem_alloc_object(dev, 4096);
5581 if (!ctx) {
9ea8d059
CW
5582 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5583 return NULL;
5584 }
5585
5586 mutex_lock(&dev->struct_mutex);
aa40d6bb 5587 ret = i915_gem_object_pin(ctx, 4096);
9ea8d059
CW
5588 if (ret) {
5589 DRM_ERROR("failed to pin power context: %d\n", ret);
5590 goto err_unref;
5591 }
5592
aa40d6bb 5593 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
5594 if (ret) {
5595 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5596 goto err_unpin;
5597 }
5598 mutex_unlock(&dev->struct_mutex);
5599
aa40d6bb 5600 return ctx;
9ea8d059
CW
5601
5602err_unpin:
aa40d6bb 5603 i915_gem_object_unpin(ctx);
9ea8d059 5604err_unref:
aa40d6bb 5605 drm_gem_object_unreference(ctx);
9ea8d059
CW
5606 mutex_unlock(&dev->struct_mutex);
5607 return NULL;
5608}
5609
7648fa99
JB
5610bool ironlake_set_drps(struct drm_device *dev, u8 val)
5611{
5612 struct drm_i915_private *dev_priv = dev->dev_private;
5613 u16 rgvswctl;
5614
5615 rgvswctl = I915_READ16(MEMSWCTL);
5616 if (rgvswctl & MEMCTL_CMD_STS) {
5617 DRM_DEBUG("gpu busy, RCS change rejected\n");
5618 return false; /* still busy with another command */
5619 }
5620
5621 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5622 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5623 I915_WRITE16(MEMSWCTL, rgvswctl);
5624 POSTING_READ16(MEMSWCTL);
5625
5626 rgvswctl |= MEMCTL_CMD_STS;
5627 I915_WRITE16(MEMSWCTL, rgvswctl);
5628
5629 return true;
5630}
5631
f97108d1
JB
5632void ironlake_enable_drps(struct drm_device *dev)
5633{
5634 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5635 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 5636 u8 fmax, fmin, fstart, vstart;
f97108d1 5637
ea056c14
JB
5638 /* Enable temp reporting */
5639 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5640 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5641
f97108d1
JB
5642 /* 100ms RC evaluation intervals */
5643 I915_WRITE(RCUPEI, 100000);
5644 I915_WRITE(RCDNEI, 100000);
5645
5646 /* Set max/min thresholds to 90ms and 80ms respectively */
5647 I915_WRITE(RCBMAXAVG, 90000);
5648 I915_WRITE(RCBMINAVG, 80000);
5649
5650 I915_WRITE(MEMIHYST, 1);
5651
5652 /* Set up min, max, and cur for interrupt handling */
5653 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5654 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5655 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5656 MEMMODE_FSTART_SHIFT;
7648fa99
JB
5657 fstart = fmax;
5658
f97108d1
JB
5659 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5660 PXVFREQ_PX_SHIFT;
5661
7648fa99
JB
5662 dev_priv->fmax = fstart; /* IPS callback will increase this */
5663 dev_priv->fstart = fstart;
5664
5665 dev_priv->max_delay = fmax;
f97108d1
JB
5666 dev_priv->min_delay = fmin;
5667 dev_priv->cur_delay = fstart;
5668
7648fa99
JB
5669 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5670 fstart);
5671
f97108d1
JB
5672 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5673
5674 /*
5675 * Interrupts will be enabled in ironlake_irq_postinstall
5676 */
5677
5678 I915_WRITE(VIDSTART, vstart);
5679 POSTING_READ(VIDSTART);
5680
5681 rgvmodectl |= MEMMODE_SWMODE_EN;
5682 I915_WRITE(MEMMODECTL, rgvmodectl);
5683
481b6af3 5684 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 5685 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
5686 msleep(1);
5687
7648fa99 5688 ironlake_set_drps(dev, fstart);
f97108d1 5689
7648fa99
JB
5690 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5691 I915_READ(0x112e0);
5692 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5693 dev_priv->last_count2 = I915_READ(0x112f4);
5694 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
5695}
5696
5697void ironlake_disable_drps(struct drm_device *dev)
5698{
5699 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5700 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
5701
5702 /* Ack interrupts, disable EFC interrupt */
5703 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5704 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5705 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5706 I915_WRITE(DEIIR, DE_PCU_EVENT);
5707 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5708
5709 /* Go back to the starting frequency */
7648fa99 5710 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
5711 msleep(1);
5712 rgvswctl |= MEMCTL_CMD_STS;
5713 I915_WRITE(MEMSWCTL, rgvswctl);
5714 msleep(1);
5715
5716}
5717
7648fa99
JB
5718static unsigned long intel_pxfreq(u32 vidfreq)
5719{
5720 unsigned long freq;
5721 int div = (vidfreq & 0x3f0000) >> 16;
5722 int post = (vidfreq & 0x3000) >> 12;
5723 int pre = (vidfreq & 0x7);
5724
5725 if (!pre)
5726 return 0;
5727
5728 freq = ((div * 133333) / ((1<<post) * pre));
5729
5730 return freq;
5731}
5732
5733void intel_init_emon(struct drm_device *dev)
5734{
5735 struct drm_i915_private *dev_priv = dev->dev_private;
5736 u32 lcfuse;
5737 u8 pxw[16];
5738 int i;
5739
5740 /* Disable to program */
5741 I915_WRITE(ECR, 0);
5742 POSTING_READ(ECR);
5743
5744 /* Program energy weights for various events */
5745 I915_WRITE(SDEW, 0x15040d00);
5746 I915_WRITE(CSIEW0, 0x007f0000);
5747 I915_WRITE(CSIEW1, 0x1e220004);
5748 I915_WRITE(CSIEW2, 0x04000004);
5749
5750 for (i = 0; i < 5; i++)
5751 I915_WRITE(PEW + (i * 4), 0);
5752 for (i = 0; i < 3; i++)
5753 I915_WRITE(DEW + (i * 4), 0);
5754
5755 /* Program P-state weights to account for frequency power adjustment */
5756 for (i = 0; i < 16; i++) {
5757 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5758 unsigned long freq = intel_pxfreq(pxvidfreq);
5759 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5760 PXVFREQ_PX_SHIFT;
5761 unsigned long val;
5762
5763 val = vid * vid;
5764 val *= (freq / 1000);
5765 val *= 255;
5766 val /= (127*127*900);
5767 if (val > 0xff)
5768 DRM_ERROR("bad pxval: %ld\n", val);
5769 pxw[i] = val;
5770 }
5771 /* Render standby states get 0 weight */
5772 pxw[14] = 0;
5773 pxw[15] = 0;
5774
5775 for (i = 0; i < 4; i++) {
5776 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5777 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5778 I915_WRITE(PXW + (i * 4), val);
5779 }
5780
5781 /* Adjust magic regs to magic values (more experimental results) */
5782 I915_WRITE(OGW0, 0);
5783 I915_WRITE(OGW1, 0);
5784 I915_WRITE(EG0, 0x00007f00);
5785 I915_WRITE(EG1, 0x0000000e);
5786 I915_WRITE(EG2, 0x000e0000);
5787 I915_WRITE(EG3, 0x68000300);
5788 I915_WRITE(EG4, 0x42000000);
5789 I915_WRITE(EG5, 0x00140031);
5790 I915_WRITE(EG6, 0);
5791 I915_WRITE(EG7, 0);
5792
5793 for (i = 0; i < 8; i++)
5794 I915_WRITE(PXWL + (i * 4), 0);
5795
5796 /* Enable PMON + select events */
5797 I915_WRITE(ECR, 0x80000019);
5798
5799 lcfuse = I915_READ(LCFUSE02);
5800
5801 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5802}
5803
652c393a
JB
5804void intel_init_clock_gating(struct drm_device *dev)
5805{
5806 struct drm_i915_private *dev_priv = dev->dev_private;
5807
5808 /*
5809 * Disable clock gating reported to work incorrectly according to the
5810 * specs, but enable as much else as we can.
5811 */
bad720ff 5812 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
5813 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5814
5815 if (IS_IRONLAKE(dev)) {
5816 /* Required for FBC */
5817 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5818 /* Required for CxSR */
5819 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5820
5821 I915_WRITE(PCH_3DCGDIS0,
5822 MARIUNIT_CLOCK_GATE_DISABLE |
5823 SVSMUNIT_CLOCK_GATE_DISABLE);
5824 }
5825
5826 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569
ZW
5827
5828 /*
5829 * According to the spec the following bits should be set in
5830 * order to enable memory self-refresh
5831 * The bit 22/21 of 0x42004
5832 * The bit 5 of 0x42020
5833 * The bit 15 of 0x45000
5834 */
5835 if (IS_IRONLAKE(dev)) {
5836 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5837 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5838 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5839 I915_WRITE(ILK_DSPCLK_GATE,
5840 (I915_READ(ILK_DSPCLK_GATE) |
5841 ILK_DPARB_CLK_GATE));
5842 I915_WRITE(DISP_ARB_CTL,
5843 (I915_READ(DISP_ARB_CTL) |
5844 DISP_FBC_WM_DIS));
dd8849c8
JB
5845 I915_WRITE(WM3_LP_ILK, 0);
5846 I915_WRITE(WM2_LP_ILK, 0);
5847 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 5848 }
b52eb4dc
ZY
5849 /*
5850 * Based on the document from hardware guys the following bits
5851 * should be set unconditionally in order to enable FBC.
5852 * The bit 22 of 0x42000
5853 * The bit 22 of 0x42004
5854 * The bit 7,8,9 of 0x42020.
5855 */
5856 if (IS_IRONLAKE_M(dev)) {
5857 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5858 I915_READ(ILK_DISPLAY_CHICKEN1) |
5859 ILK_FBCQ_DIS);
5860 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5861 I915_READ(ILK_DISPLAY_CHICKEN2) |
5862 ILK_DPARB_GATE);
5863 I915_WRITE(ILK_DSPCLK_GATE,
5864 I915_READ(ILK_DSPCLK_GATE) |
5865 ILK_DPFC_DIS1 |
5866 ILK_DPFC_DIS2 |
5867 ILK_CLK_FBC);
5868 }
bc41606a 5869 return;
c03342fa 5870 } else if (IS_G4X(dev)) {
652c393a
JB
5871 uint32_t dspclk_gate;
5872 I915_WRITE(RENCLK_GATE_D1, 0);
5873 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5874 GS_UNIT_CLOCK_GATE_DISABLE |
5875 CL_UNIT_CLOCK_GATE_DISABLE);
5876 I915_WRITE(RAMCLK_GATE_D, 0);
5877 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5878 OVRUNIT_CLOCK_GATE_DISABLE |
5879 OVCUNIT_CLOCK_GATE_DISABLE;
5880 if (IS_GM45(dev))
5881 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5882 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5883 } else if (IS_I965GM(dev)) {
5884 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5885 I915_WRITE(RENCLK_GATE_D2, 0);
5886 I915_WRITE(DSPCLK_GATE_D, 0);
5887 I915_WRITE(RAMCLK_GATE_D, 0);
5888 I915_WRITE16(DEUC, 0);
5889 } else if (IS_I965G(dev)) {
5890 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5891 I965_RCC_CLOCK_GATE_DISABLE |
5892 I965_RCPB_CLOCK_GATE_DISABLE |
5893 I965_ISC_CLOCK_GATE_DISABLE |
5894 I965_FBC_CLOCK_GATE_DISABLE);
5895 I915_WRITE(RENCLK_GATE_D2, 0);
5896 } else if (IS_I9XX(dev)) {
5897 u32 dstate = I915_READ(D_STATE);
5898
5899 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5900 DSTATE_DOT_CLOCK_GATING;
5901 I915_WRITE(D_STATE, dstate);
f0f8a9ce 5902 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
5903 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5904 } else if (IS_I830(dev)) {
5905 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5906 }
97f5ab66
JB
5907
5908 /*
5909 * GPU can automatically power down the render unit if given a page
5910 * to save state.
5911 */
aa40d6bb
ZN
5912 if (IS_IRONLAKE_M(dev)) {
5913 if (dev_priv->renderctx == NULL)
5914 dev_priv->renderctx = intel_alloc_context_page(dev);
5915 if (dev_priv->renderctx) {
5916 struct drm_i915_gem_object *obj_priv;
5917 obj_priv = to_intel_bo(dev_priv->renderctx);
5918 if (obj_priv) {
5919 BEGIN_LP_RING(4);
5920 OUT_RING(MI_SET_CONTEXT);
5921 OUT_RING(obj_priv->gtt_offset |
5922 MI_MM_SPACE_GTT |
5923 MI_SAVE_EXT_STATE_EN |
5924 MI_RESTORE_EXT_STATE_EN |
5925 MI_RESTORE_INHIBIT);
5926 OUT_RING(MI_NOOP);
5927 OUT_RING(MI_FLUSH);
5928 ADVANCE_LP_RING();
5929 }
bc41606a 5930 } else
aa40d6bb 5931 DRM_DEBUG_KMS("Failed to allocate render context."
bc41606a 5932 "Disable RC6\n");
aa40d6bb
ZN
5933 }
5934
1d3c36ad 5935 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
9ea8d059 5936 struct drm_i915_gem_object *obj_priv = NULL;
97f5ab66 5937
7e8b60fa 5938 if (dev_priv->pwrctx) {
23010e43 5939 obj_priv = to_intel_bo(dev_priv->pwrctx);
7e8b60fa 5940 } else {
9ea8d059 5941 struct drm_gem_object *pwrctx;
97f5ab66 5942
aa40d6bb 5943 pwrctx = intel_alloc_context_page(dev);
9ea8d059
CW
5944 if (pwrctx) {
5945 dev_priv->pwrctx = pwrctx;
23010e43 5946 obj_priv = to_intel_bo(pwrctx);
7e8b60fa 5947 }
7e8b60fa 5948 }
97f5ab66 5949
9ea8d059
CW
5950 if (obj_priv) {
5951 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5952 I915_WRITE(MCHBAR_RENDER_STANDBY,
5953 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5954 }
97f5ab66 5955 }
652c393a
JB
5956}
5957
e70236a8
JB
5958/* Set up chip specific display functions */
5959static void intel_init_display(struct drm_device *dev)
5960{
5961 struct drm_i915_private *dev_priv = dev->dev_private;
5962
5963 /* We always want a DPMS function */
bad720ff 5964 if (HAS_PCH_SPLIT(dev))
f2b115e6 5965 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
5966 else
5967 dev_priv->display.dpms = i9xx_crtc_dpms;
5968
ee5382ae 5969 if (I915_HAS_FBC(dev)) {
b52eb4dc
ZY
5970 if (IS_IRONLAKE_M(dev)) {
5971 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5972 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5973 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5974 } else if (IS_GM45(dev)) {
74dff282
JB
5975 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5976 dev_priv->display.enable_fbc = g4x_enable_fbc;
5977 dev_priv->display.disable_fbc = g4x_disable_fbc;
8d06a1e1 5978 } else if (IS_I965GM(dev)) {
e70236a8
JB
5979 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5980 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5981 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5982 }
74dff282 5983 /* 855GM needs testing */
e70236a8
JB
5984 }
5985
5986 /* Returns the core display clock speed */
f2b115e6 5987 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
5988 dev_priv->display.get_display_clock_speed =
5989 i945_get_display_clock_speed;
5990 else if (IS_I915G(dev))
5991 dev_priv->display.get_display_clock_speed =
5992 i915_get_display_clock_speed;
f2b115e6 5993 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
5994 dev_priv->display.get_display_clock_speed =
5995 i9xx_misc_get_display_clock_speed;
5996 else if (IS_I915GM(dev))
5997 dev_priv->display.get_display_clock_speed =
5998 i915gm_get_display_clock_speed;
5999 else if (IS_I865G(dev))
6000 dev_priv->display.get_display_clock_speed =
6001 i865_get_display_clock_speed;
f0f8a9ce 6002 else if (IS_I85X(dev))
e70236a8
JB
6003 dev_priv->display.get_display_clock_speed =
6004 i855_get_display_clock_speed;
6005 else /* 852, 830 */
6006 dev_priv->display.get_display_clock_speed =
6007 i830_get_display_clock_speed;
6008
6009 /* For FIFO watermark updates */
7f8a8569
ZW
6010 if (HAS_PCH_SPLIT(dev)) {
6011 if (IS_IRONLAKE(dev)) {
6012 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6013 dev_priv->display.update_wm = ironlake_update_wm;
6014 else {
6015 DRM_DEBUG_KMS("Failed to get proper latency. "
6016 "Disable CxSR\n");
6017 dev_priv->display.update_wm = NULL;
6018 }
6019 } else
6020 dev_priv->display.update_wm = NULL;
6021 } else if (IS_PINEVIEW(dev)) {
d4294342 6022 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 6023 dev_priv->is_ddr3,
d4294342
ZY
6024 dev_priv->fsb_freq,
6025 dev_priv->mem_freq)) {
6026 DRM_INFO("failed to find known CxSR latency "
95534263 6027 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 6028 "disabling CxSR\n",
95534263 6029 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
6030 dev_priv->fsb_freq, dev_priv->mem_freq);
6031 /* Disable CxSR and never update its watermark again */
6032 pineview_disable_cxsr(dev);
6033 dev_priv->display.update_wm = NULL;
6034 } else
6035 dev_priv->display.update_wm = pineview_update_wm;
6036 } else if (IS_G4X(dev))
e70236a8
JB
6037 dev_priv->display.update_wm = g4x_update_wm;
6038 else if (IS_I965G(dev))
6039 dev_priv->display.update_wm = i965_update_wm;
8f4695ed 6040 else if (IS_I9XX(dev)) {
e70236a8
JB
6041 dev_priv->display.update_wm = i9xx_update_wm;
6042 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
6043 } else if (IS_I85X(dev)) {
6044 dev_priv->display.update_wm = i9xx_update_wm;
6045 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 6046 } else {
8f4695ed
AJ
6047 dev_priv->display.update_wm = i830_update_wm;
6048 if (IS_845G(dev))
e70236a8
JB
6049 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6050 else
6051 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
6052 }
6053}
6054
b690e96c
JB
6055/*
6056 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6057 * resume, or other times. This quirk makes sure that's the case for
6058 * affected systems.
6059 */
6060static void quirk_pipea_force (struct drm_device *dev)
6061{
6062 struct drm_i915_private *dev_priv = dev->dev_private;
6063
6064 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6065 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6066}
6067
6068struct intel_quirk {
6069 int device;
6070 int subsystem_vendor;
6071 int subsystem_device;
6072 void (*hook)(struct drm_device *dev);
6073};
6074
6075struct intel_quirk intel_quirks[] = {
6076 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6077 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6078 /* HP Mini needs pipe A force quirk (LP: #322104) */
6079 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6080
6081 /* Thinkpad R31 needs pipe A force quirk */
6082 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6083 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6084 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6085
6086 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6087 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6088 /* ThinkPad X40 needs pipe A force quirk */
6089
6090 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6091 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6092
6093 /* 855 & before need to leave pipe A & dpll A up */
6094 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6095 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6096};
6097
6098static void intel_init_quirks(struct drm_device *dev)
6099{
6100 struct pci_dev *d = dev->pdev;
6101 int i;
6102
6103 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6104 struct intel_quirk *q = &intel_quirks[i];
6105
6106 if (d->device == q->device &&
6107 (d->subsystem_vendor == q->subsystem_vendor ||
6108 q->subsystem_vendor == PCI_ANY_ID) &&
6109 (d->subsystem_device == q->subsystem_device ||
6110 q->subsystem_device == PCI_ANY_ID))
6111 q->hook(dev);
6112 }
6113}
6114
9cce37f4
JB
6115/* Disable the VGA plane that we never use */
6116static void i915_disable_vga(struct drm_device *dev)
6117{
6118 struct drm_i915_private *dev_priv = dev->dev_private;
6119 u8 sr1;
6120 u32 vga_reg;
6121
6122 if (HAS_PCH_SPLIT(dev))
6123 vga_reg = CPU_VGACNTRL;
6124 else
6125 vga_reg = VGACNTRL;
6126
6127 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6128 outb(1, VGA_SR_INDEX);
6129 sr1 = inb(VGA_SR_DATA);
6130 outb(sr1 | 1<<5, VGA_SR_DATA);
6131 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6132 udelay(300);
6133
6134 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6135 POSTING_READ(vga_reg);
6136}
6137
79e53945
JB
6138void intel_modeset_init(struct drm_device *dev)
6139{
652c393a 6140 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
6141 int i;
6142
6143 drm_mode_config_init(dev);
6144
6145 dev->mode_config.min_width = 0;
6146 dev->mode_config.min_height = 0;
6147
6148 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6149
b690e96c
JB
6150 intel_init_quirks(dev);
6151
e70236a8
JB
6152 intel_init_display(dev);
6153
79e53945
JB
6154 if (IS_I965G(dev)) {
6155 dev->mode_config.max_width = 8192;
6156 dev->mode_config.max_height = 8192;
5e4d6fa7
KP
6157 } else if (IS_I9XX(dev)) {
6158 dev->mode_config.max_width = 4096;
6159 dev->mode_config.max_height = 4096;
79e53945
JB
6160 } else {
6161 dev->mode_config.max_width = 2048;
6162 dev->mode_config.max_height = 2048;
6163 }
6164
6165 /* set memory base */
6166 if (IS_I9XX(dev))
6167 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6168 else
6169 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6170
6171 if (IS_MOBILE(dev) || IS_I9XX(dev))
a3524f1b 6172 dev_priv->num_pipe = 2;
79e53945 6173 else
a3524f1b 6174 dev_priv->num_pipe = 1;
28c97730 6175 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 6176 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 6177
a3524f1b 6178 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
6179 intel_crtc_init(dev, i);
6180 }
6181
6182 intel_setup_outputs(dev);
652c393a
JB
6183
6184 intel_init_clock_gating(dev);
6185
9cce37f4
JB
6186 /* Just disable it once at startup */
6187 i915_disable_vga(dev);
6188
7648fa99 6189 if (IS_IRONLAKE_M(dev)) {
f97108d1 6190 ironlake_enable_drps(dev);
7648fa99
JB
6191 intel_init_emon(dev);
6192 }
f97108d1 6193
652c393a
JB
6194 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6195 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6196 (unsigned long)dev);
02e792fb
DV
6197
6198 intel_setup_overlay(dev);
79e53945
JB
6199}
6200
6201void intel_modeset_cleanup(struct drm_device *dev)
6202{
652c393a
JB
6203 struct drm_i915_private *dev_priv = dev->dev_private;
6204 struct drm_crtc *crtc;
6205 struct intel_crtc *intel_crtc;
6206
6207 mutex_lock(&dev->struct_mutex);
6208
eb1f8e4f 6209 drm_kms_helper_poll_fini(dev);
38651674
DA
6210 intel_fbdev_fini(dev);
6211
652c393a
JB
6212 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6213 /* Skip inactive CRTCs */
6214 if (!crtc->fb)
6215 continue;
6216
6217 intel_crtc = to_intel_crtc(crtc);
3dec0095 6218 intel_increase_pllclock(crtc);
652c393a
JB
6219 }
6220
e70236a8
JB
6221 if (dev_priv->display.disable_fbc)
6222 dev_priv->display.disable_fbc(dev);
6223
aa40d6bb
ZN
6224 if (dev_priv->renderctx) {
6225 struct drm_i915_gem_object *obj_priv;
6226
6227 obj_priv = to_intel_bo(dev_priv->renderctx);
6228 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6229 I915_READ(CCID);
6230 i915_gem_object_unpin(dev_priv->renderctx);
6231 drm_gem_object_unreference(dev_priv->renderctx);
6232 }
6233
97f5ab66 6234 if (dev_priv->pwrctx) {
c1b5dea0
KH
6235 struct drm_i915_gem_object *obj_priv;
6236
23010e43 6237 obj_priv = to_intel_bo(dev_priv->pwrctx);
c1b5dea0
KH
6238 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6239 I915_READ(PWRCTXA);
97f5ab66
JB
6240 i915_gem_object_unpin(dev_priv->pwrctx);
6241 drm_gem_object_unreference(dev_priv->pwrctx);
6242 }
6243
f97108d1
JB
6244 if (IS_IRONLAKE_M(dev))
6245 ironlake_disable_drps(dev);
6246
69341a5e
KH
6247 mutex_unlock(&dev->struct_mutex);
6248
6c0d9350
DV
6249 /* Disable the irq before mode object teardown, for the irq might
6250 * enqueue unpin/hotplug work. */
6251 drm_irq_uninstall(dev);
6252 cancel_work_sync(&dev_priv->hotplug_work);
6253
3dec0095
DV
6254 /* Shut off idle work before the crtcs get freed. */
6255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6256 intel_crtc = to_intel_crtc(crtc);
6257 del_timer_sync(&intel_crtc->idle_timer);
6258 }
6259 del_timer_sync(&dev_priv->idle_timer);
6260 cancel_work_sync(&dev_priv->idle_work);
6261
79e53945
JB
6262 drm_mode_config_cleanup(dev);
6263}
6264
f1c79df3
ZW
6265/*
6266 * Return which encoder is currently attached for connector.
6267 */
df0e9248 6268struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 6269{
df0e9248
CW
6270 return &intel_attached_encoder(connector)->base;
6271}
f1c79df3 6272
df0e9248
CW
6273void intel_connector_attach_encoder(struct intel_connector *connector,
6274 struct intel_encoder *encoder)
6275{
6276 connector->encoder = encoder;
6277 drm_mode_connector_attach_encoder(&connector->base,
6278 &encoder->base);
79e53945 6279}
28d52043
DA
6280
6281/*
6282 * set vga decode state - true == enable VGA decode
6283 */
6284int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6285{
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 u16 gmch_ctrl;
6288
6289 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6290 if (state)
6291 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6292 else
6293 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6294 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6295 return 0;
6296}
This page took 0.568741 seconds and 5 git commands to generate.