drm/i915/vlv: Add drpc debugfs support for valleyview
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
79e53945 56typedef struct {
0206e353 57 int min, max;
79e53945
JB
58} intel_range_t;
59
60typedef struct {
0206e353
AJ
61 int dot_limit;
62 int p2_slow, p2_fast;
79e53945
JB
63} intel_p2_t;
64
d4906093
ML
65typedef struct intel_limit intel_limit_t;
66struct intel_limit {
0206e353
AJ
67 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
d4906093 69};
79e53945 70
d2acd215
DV
71int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
021357ac
CW
81static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
8b99e68c
CW
84 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
021357ac
CW
89}
90
5d536e28 91static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 92 .dot = { .min = 25000, .max = 350000 },
9c333719 93 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 94 .n = { .min = 2, .max = 16 },
0206e353
AJ
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
102};
103
5d536e28
DV
104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
9c333719 106 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 107 .n = { .min = 2, .max = 16 },
5d536e28
DV
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
e4b36699 117static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 118 .dot = { .min = 25000, .max = 350000 },
9c333719 119 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 120 .n = { .min = 2, .max = 16 },
0206e353
AJ
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
e4b36699 128};
273e27ca 129
e4b36699 130static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
154};
155
273e27ca 156
e4b36699 157static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
044c7c41 169 },
e4b36699
KP
170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
044c7c41 196 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
044c7c41 210 },
e4b36699
KP
211};
212
f2b115e6 213static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 216 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
273e27ca 219 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
239};
240
273e27ca
EA
241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
b91ad0ec 246static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
257};
258
b91ad0ec 259static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
283};
284
273e27ca 285/* LVDS 100mhz refclk limits. */
b91ad0ec 286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
0206e353 294 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
0206e353 307 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
310};
311
dc730512 312static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 320 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 321 .n = { .min = 1, .max = 7 },
a0c4da24
JB
322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
b99ab663 324 .p1 = { .min = 2, .max = 3 },
5fdc9c49 325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
326};
327
6b4bf1c4
VS
328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
fb03ac01
VS
334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
336}
337
e0638cdf
PZ
338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
1b894b59
CW
353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
2c07245f 355{
b91ad0ec 356 struct drm_device *dev = crtc->dev;
2c07245f 357 const intel_limit_t *limit;
b91ad0ec
ZW
358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 360 if (intel_is_dual_link_lvds(dev)) {
1b894b59 361 if (refclk == 100000)
b91ad0ec
ZW
362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
1b894b59 366 if (refclk == 100000)
b91ad0ec
ZW
367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
c6bb3538 371 } else
b91ad0ec 372 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
373
374 return limit;
375}
376
044c7c41
ML
377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
044c7c41
ML
380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 383 if (intel_is_dual_link_lvds(dev))
e4b36699 384 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 385 else
e4b36699 386 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 389 limit = &intel_limits_g4x_hdmi;
044c7c41 390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 391 limit = &intel_limits_g4x_sdvo;
044c7c41 392 } else /* The option is for other outputs */
e4b36699 393 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
394
395 return limit;
396}
397
1b894b59 398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
bad720ff 403 if (HAS_PCH_SPLIT(dev))
1b894b59 404 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 405 else if (IS_G4X(dev)) {
044c7c41 406 limit = intel_g4x_limit(crtc);
f2b115e6 407 } else if (IS_PINEVIEW(dev)) {
2177832f 408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 409 limit = &intel_limits_pineview_lvds;
2177832f 410 else
f2b115e6 411 limit = &intel_limits_pineview_sdvo;
a0c4da24 412 } else if (IS_VALLEYVIEW(dev)) {
dc730512 413 limit = &intel_limits_vlv;
a6c45cf0
CW
414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 421 limit = &intel_limits_i8xx_lvds;
5d536e28 422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 423 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
424 else
425 limit = &intel_limits_i8xx_dac;
79e53945
JB
426 }
427 return limit;
428}
429
f2b115e6
AJ
430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 432{
2177832f
SL
433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
fb03ac01
VS
437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
439}
440
7429e9d4
DV
441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
ac58c3f0 446static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 447{
7429e9d4 448 clock->m = i9xx_dpll_compute_m(clock);
79e53945 449 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
fb03ac01
VS
452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
454}
455
7c04d1d9 456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
1b894b59
CW
462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
79e53945 465{
f01b7962
VS
466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
79e53945 468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 469 INTELPllInvalid("p1 out of range\n");
79e53945 470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 471 INTELPllInvalid("m2 out of range\n");
79e53945 472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 473 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
79e53945 486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 487 INTELPllInvalid("vco out of range\n");
79e53945
JB
488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 492 INTELPllInvalid("dot out of range\n");
79e53945
JB
493
494 return true;
495}
496
d4906093 497static bool
ee9300bb 498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
79e53945
JB
501{
502 struct drm_device *dev = crtc->dev;
79e53945 503 intel_clock_t clock;
79e53945
JB
504 int err = target;
505
a210b028 506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 507 /*
a210b028
DV
508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
79e53945 511 */
1974cad0 512 if (intel_is_dual_link_lvds(dev))
79e53945
JB
513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
0206e353 523 memset(best_clock, 0, sizeof(*best_clock));
79e53945 524
42158660
ZY
525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 529 if (clock.m2 >= clock.m1)
42158660
ZY
530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
535 int this_err;
536
ac58c3f0
DV
537 i9xx_clock(refclk, &clock);
538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
540 continue;
541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
558static bool
ee9300bb
DV
559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
79e53945
JB
562{
563 struct drm_device *dev = crtc->dev;
79e53945 564 intel_clock_t clock;
79e53945
JB
565 int err = target;
566
a210b028 567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 568 /*
a210b028
DV
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
79e53945 572 */
1974cad0 573 if (intel_is_dual_link_lvds(dev))
79e53945
JB
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
0206e353 584 memset(best_clock, 0, sizeof(*best_clock));
79e53945 585
42158660
ZY
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
594 int this_err;
595
ac58c3f0 596 pineview_clock(refclk, &clock);
1b894b59
CW
597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
79e53945 599 continue;
cec2f356
SP
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
79e53945
JB
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
d4906093 617static bool
ee9300bb
DV
618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
d4906093
ML
621{
622 struct drm_device *dev = crtc->dev;
d4906093
ML
623 intel_clock_t clock;
624 int max_n;
625 bool found;
6ba770dc
AJ
626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 631 if (intel_is_dual_link_lvds(dev))
d4906093
ML
632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
f77f13e2 644 /* based on hardware requirement, prefer smaller n to precision */
d4906093 645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 646 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
ac58c3f0 655 i9xx_clock(refclk, &clock);
1b894b59
CW
656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
d4906093 658 continue;
1b894b59
CW
659
660 this_err = abs(clock.dot - target);
d4906093
ML
661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
2c07245f
ZW
671 return found;
672}
673
a0c4da24 674static bool
ee9300bb
DV
675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
a0c4da24 678{
f01b7962 679 struct drm_device *dev = crtc->dev;
6b4bf1c4 680 intel_clock_t clock;
69e4f900 681 unsigned int bestppm = 1000000;
27e639bf
VS
682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 684 bool found = false;
a0c4da24 685
6b4bf1c4
VS
686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
689
690 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 695 clock.p = clock.p1 * clock.p2;
a0c4da24 696 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
698 unsigned int ppm, diff;
699
6b4bf1c4
VS
700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
702
703 vlv_clock(refclk, &clock);
43b0ac53 704
f01b7962
VS
705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
43b0ac53
VS
707 continue;
708
6b4bf1c4
VS
709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 713 bestppm = 0;
6b4bf1c4 714 *best_clock = clock;
49e497ef 715 found = true;
43b0ac53 716 }
6b4bf1c4 717
c686122c 718 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 719 bestppm = ppm;
6b4bf1c4 720 *best_clock = clock;
49e497ef 721 found = true;
a0c4da24
JB
722 }
723 }
724 }
725 }
726 }
a0c4da24 727
49e497ef 728 return found;
a0c4da24 729}
a4fc5ed6 730
20ddf665
VS
731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
241bfc38 738 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
241bfc38 745 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
746}
747
a5c961d1
PZ
748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
3b117c8f 754 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
755}
756
57e22f4a 757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
9d0498a2
JB
768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 777{
9d0498a2 778 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 779 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 780
57e22f4a
VS
781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
783 return;
784 }
785
300387c0
CW
786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
9d0498a2 802 /* Wait for vblank interrupt bit to set */
481b6af3
CW
803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
9d0498a2
JB
806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
fbf49ea2
VS
809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
ab7ad7f6
KP
828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
ab7ad7f6
KP
837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
58e10eb9 843 *
9d0498a2 844 */
58e10eb9 845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
ab7ad7f6
KP
850
851 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 852 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
853
854 /* Wait for the Pipe State to go off */
58e10eb9
CW
855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
284637d9 857 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 858 } else {
ab7ad7f6 859 /* Wait for the display line to settle */
fbf49ea2 860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 861 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 862 }
79e53945
JB
863}
864
b0ea7d37
DL
865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
c36346e3
DL
877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
b0ea7d37
DL
905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
b24e7179
JB
910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
55607e8a
DV
916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
b24e7179
JB
918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
b24e7179 930
23538ef1
JN
931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
55607e8a 949struct intel_shared_dpll *
e2b78267
DV
950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
951{
952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
a43f6e0f 954 if (crtc->config.shared_dpll < 0)
e2b78267
DV
955 return NULL;
956
a43f6e0f 957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
958}
959
040484af 960/* For ILK+ */
55607e8a
DV
961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
040484af 964{
040484af 965 bool cur_state;
5358901f 966 struct intel_dpll_hw_state hw_state;
040484af 967
9d82aa17
ED
968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
92b27b08 973 if (WARN (!pll,
46edb027 974 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 975 return;
ee7b9f93 976
5358901f 977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 978 WARN(cur_state != state,
5358901f
DV
979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
040484af 981}
040484af
JB
982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
ad80a810
PZ
989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
040484af 991
affa9354
PZ
992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
ad80a810 994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 995 val = I915_READ(reg);
ad80a810 996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
040484af
JB
1002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
d63fa0dc
PZ
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
bf507ef7 1036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1037 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1038 return;
1039
040484af
JB
1040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
55607e8a
DV
1045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
040484af
JB
1047{
1048 int reg;
1049 u32 val;
55607e8a 1050 bool cur_state;
040484af
JB
1051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
55607e8a
DV
1054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
040484af
JB
1058}
1059
ea0760cf
JB
1060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
0de3b485 1066 bool locked = true;
ea0760cf
JB
1067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1086 pipe_name(pipe));
ea0760cf
JB
1087}
1088
93ce0ba6
JN
1089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
b840d907
JB
1109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
b24e7179
JB
1111{
1112 int reg;
1113 u32 val;
63d7bbe9 1114 bool cur_state;
702e7a56
PZ
1115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
b24e7179 1117
8e636784
DV
1118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
b97186f0
PZ
1122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
63d7bbe9
JB
1131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1133 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1134}
1135
931872fc
CW
1136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
b24e7179
JB
1138{
1139 int reg;
1140 u32 val;
931872fc 1141 bool cur_state;
b24e7179
JB
1142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
931872fc
CW
1145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1149}
1150
931872fc
CW
1151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
b24e7179
JB
1154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
653e1026 1157 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
653e1026
VS
1162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
19ec1358 1169 return;
28c05794 1170 }
19ec1358 1171
b24e7179 1172 /* Need to check both planes against the pipe */
08e2a7de 1173 for_each_pipe(i) {
b24e7179
JB
1174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
b24e7179
JB
1181 }
1182}
1183
19332d7a
JB
1184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
20674eef 1187 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1188 int reg, i;
1189 u32 val;
1190
20674eef
VS
1191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
19332d7a 1201 val = I915_READ(reg);
20674eef 1202 WARN((val & SPRITE_ENABLE),
06da8da2 1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
19332d7a 1207 val = I915_READ(reg);
20674eef 1208 WARN((val & DVS_ENABLE),
06da8da2 1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1210 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1211 }
1212}
1213
89eff4be 1214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1215{
1216 u32 val;
1217 bool enabled;
1218
89eff4be 1219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1220
92f2584a
JB
1221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
ab9412ba
DV
1227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
92f2584a
JB
1229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
ab9412ba 1234 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
92f2584a
JB
1240}
1241
4e634389
KP
1242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
1519b995
KP
1260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
dc0fa718 1263 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1268 return false;
1269 } else {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
291906f1 1307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1308 enum pipe pipe, int reg, u32 port_sel)
291906f1 1309{
47a05eca 1310 u32 val = I915_READ(reg);
4e634389 1311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1313 reg, pipe_name(pipe));
de9a35ab 1314
75c5da27
DV
1315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
de9a35ab 1317 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
47a05eca 1323 u32 val = I915_READ(reg);
b70ad586 1324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1326 reg, pipe_name(pipe));
de9a35ab 1327
dc0fa718 1328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1329 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1330 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
291906f1 1338
f0575e92
KP
1339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
b70ad586 1345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1346 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1347 pipe_name(pipe));
291906f1
JB
1348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
b70ad586 1351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1353 pipe_name(pipe));
291906f1 1354
e2debe91
PZ
1355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1358}
1359
40e9cf64
JB
1360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
e4607fcf 1367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
e5cbfbfb
ID
1377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
404faabc 1381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1382 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
40e9cf64
JB
1385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
426115cf 1398static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1399{
426115cf
DV
1400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1404
426115cf 1405 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1406
1407 /* No really, not for ILK+ */
1408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1412 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1413
426115cf
DV
1414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1423
1424 /* We do this three times for luck */
426115cf 1425 I915_WRITE(reg, dpll);
87442f73
DV
1426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
66e3d5c0 1436static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1437{
66e3d5c0
DV
1438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1442
66e3d5c0 1443 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1444
63d7bbe9 1445 /* No really, not for ILK+ */
87442f73 1446 BUG_ON(dev_priv->info->gen >= 5);
63d7bbe9
JB
1447
1448 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1451
66e3d5c0
DV
1452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
63d7bbe9
JB
1469
1470 /* We do this three times for luck */
66e3d5c0 1471 I915_WRITE(reg, dpll);
63d7bbe9
JB
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
50b44a44 1483 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
50b44a44 1491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1492{
63d7bbe9
JB
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
50b44a44
DV
1500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1502}
1503
f6071166
JB
1504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
e5cbfbfb
ID
1511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
f6071166 1515 if (pipe == PIPE_B)
e5cbfbfb 1516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
e4607fcf
CML
1521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
89b667f8
JB
1523{
1524 u32 port_mask;
1525
e4607fcf
CML
1526 switch (dport->port) {
1527 case PORT_B:
89b667f8 1528 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1529 break;
1530 case PORT_C:
89b667f8 1531 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1532 break;
1533 default:
1534 BUG();
1535 }
89b667f8
JB
1536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1539 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1540}
1541
92f2584a 1542/**
e72f9fbf 1543 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
e2b78267 1550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1551{
e2b78267
DV
1552 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1553 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1554
48da64a8 1555 /* PCH PLLs only available on ILK, SNB and IVB */
92f2584a 1556 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1557 if (WARN_ON(pll == NULL))
48da64a8
CW
1558 return;
1559
1560 if (WARN_ON(pll->refcount == 0))
1561 return;
ee7b9f93 1562
46edb027
DV
1563 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1564 pll->name, pll->active, pll->on,
e2b78267 1565 crtc->base.base.id);
92f2584a 1566
cdbd2316
DV
1567 if (pll->active++) {
1568 WARN_ON(!pll->on);
e9d6944e 1569 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1570 return;
1571 }
f4a091c7 1572 WARN_ON(pll->on);
ee7b9f93 1573
46edb027 1574 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1575 pll->enable(dev_priv, pll);
ee7b9f93 1576 pll->on = true;
92f2584a
JB
1577}
1578
e2b78267 1579static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1580{
e2b78267
DV
1581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1583
92f2584a
JB
1584 /* PCH only available on ILK+ */
1585 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1586 if (WARN_ON(pll == NULL))
ee7b9f93 1587 return;
92f2584a 1588
48da64a8
CW
1589 if (WARN_ON(pll->refcount == 0))
1590 return;
7a419866 1591
46edb027
DV
1592 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1593 pll->name, pll->active, pll->on,
e2b78267 1594 crtc->base.base.id);
7a419866 1595
48da64a8 1596 if (WARN_ON(pll->active == 0)) {
e9d6944e 1597 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1598 return;
1599 }
1600
e9d6944e 1601 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1602 WARN_ON(!pll->on);
cdbd2316 1603 if (--pll->active)
7a419866 1604 return;
ee7b9f93 1605
46edb027 1606 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1607 pll->disable(dev_priv, pll);
ee7b9f93 1608 pll->on = false;
92f2584a
JB
1609}
1610
b8a4f404
PZ
1611static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1612 enum pipe pipe)
040484af 1613{
23670b32 1614 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1615 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1617 uint32_t reg, val, pipeconf_val;
040484af
JB
1618
1619 /* PCH only available on ILK+ */
1620 BUG_ON(dev_priv->info->gen < 5);
1621
1622 /* Make sure PCH DPLL is enabled */
e72f9fbf 1623 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1624 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1625
1626 /* FDI must be feeding us bits for PCH ports */
1627 assert_fdi_tx_enabled(dev_priv, pipe);
1628 assert_fdi_rx_enabled(dev_priv, pipe);
1629
23670b32
DV
1630 if (HAS_PCH_CPT(dev)) {
1631 /* Workaround: Set the timing override bit before enabling the
1632 * pch transcoder. */
1633 reg = TRANS_CHICKEN2(pipe);
1634 val = I915_READ(reg);
1635 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1636 I915_WRITE(reg, val);
59c859d6 1637 }
23670b32 1638
ab9412ba 1639 reg = PCH_TRANSCONF(pipe);
040484af 1640 val = I915_READ(reg);
5f7f726d 1641 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1642
1643 if (HAS_PCH_IBX(dev_priv->dev)) {
1644 /*
1645 * make the BPC in transcoder be consistent with
1646 * that in pipeconf reg.
1647 */
dfd07d72
DV
1648 val &= ~PIPECONF_BPC_MASK;
1649 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1650 }
5f7f726d
PZ
1651
1652 val &= ~TRANS_INTERLACE_MASK;
1653 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1654 if (HAS_PCH_IBX(dev_priv->dev) &&
1655 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1656 val |= TRANS_LEGACY_INTERLACED_ILK;
1657 else
1658 val |= TRANS_INTERLACED;
5f7f726d
PZ
1659 else
1660 val |= TRANS_PROGRESSIVE;
1661
040484af
JB
1662 I915_WRITE(reg, val | TRANS_ENABLE);
1663 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1664 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1665}
1666
8fb033d7 1667static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1668 enum transcoder cpu_transcoder)
040484af 1669{
8fb033d7 1670 u32 val, pipeconf_val;
8fb033d7
PZ
1671
1672 /* PCH only available on ILK+ */
1673 BUG_ON(dev_priv->info->gen < 5);
1674
8fb033d7 1675 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1676 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1677 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1678
223a6fdf
PZ
1679 /* Workaround: set timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1682 I915_WRITE(_TRANSA_CHICKEN2, val);
1683
25f3ef11 1684 val = TRANS_ENABLE;
937bb610 1685 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1686
9a76b1c6
PZ
1687 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1688 PIPECONF_INTERLACED_ILK)
a35f2679 1689 val |= TRANS_INTERLACED;
8fb033d7
PZ
1690 else
1691 val |= TRANS_PROGRESSIVE;
1692
ab9412ba
DV
1693 I915_WRITE(LPT_TRANSCONF, val);
1694 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1695 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1696}
1697
b8a4f404
PZ
1698static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1699 enum pipe pipe)
040484af 1700{
23670b32
DV
1701 struct drm_device *dev = dev_priv->dev;
1702 uint32_t reg, val;
040484af
JB
1703
1704 /* FDI relies on the transcoder */
1705 assert_fdi_tx_disabled(dev_priv, pipe);
1706 assert_fdi_rx_disabled(dev_priv, pipe);
1707
291906f1
JB
1708 /* Ports must be off as well */
1709 assert_pch_ports_disabled(dev_priv, pipe);
1710
ab9412ba 1711 reg = PCH_TRANSCONF(pipe);
040484af
JB
1712 val = I915_READ(reg);
1713 val &= ~TRANS_ENABLE;
1714 I915_WRITE(reg, val);
1715 /* wait for PCH transcoder off, transcoder state */
1716 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1718
1719 if (!HAS_PCH_IBX(dev)) {
1720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
040484af
JB
1726}
1727
ab4d966c 1728static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1729{
8fb033d7
PZ
1730 u32 val;
1731
ab9412ba 1732 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1733 val &= ~TRANS_ENABLE;
ab9412ba 1734 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1735 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1736 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1737 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1738
1739 /* Workaround: clear timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1741 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1742 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1743}
1744
b24e7179 1745/**
309cfea8 1746 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1747 * @dev_priv: i915 private structure
1748 * @pipe: pipe to enable
040484af 1749 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1750 *
1751 * Enable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe is actually running (i.e. first vblank) before
1757 * returning.
1758 */
040484af 1759static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
23538ef1 1760 bool pch_port, bool dsi)
b24e7179 1761{
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
23538ef1
JN
1783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1787 else {
1788 if (pch_port) {
1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
00d70b15
CW
1799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
b24e7179
JB
1803 intel_wait_for_vblank(dev_priv->dev, pipe);
1804}
1805
1806/**
309cfea8 1807 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
702e7a56
PZ
1821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
b24e7179
JB
1823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1831 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1832 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
702e7a56 1838 reg = PIPECONF(cpu_transcoder);
b24e7179 1839 val = I915_READ(reg);
00d70b15
CW
1840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
d74362c9
KP
1847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
1dba99f4
VS
1851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
d74362c9 1853{
1dba99f4
VS
1854 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1855
1856 I915_WRITE(reg, I915_READ(reg));
1857 POSTING_READ(reg);
d74362c9
KP
1858}
1859
b24e7179 1860/**
d1de00ef 1861 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1862 * @dev_priv: i915 private structure
1863 * @plane: plane to enable
1864 * @pipe: pipe being fed
1865 *
1866 * Enable @plane on @pipe, making sure that @pipe is running first.
1867 */
d1de00ef
VS
1868static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1869 enum plane plane, enum pipe pipe)
b24e7179 1870{
939c2fe8
VS
1871 struct intel_crtc *intel_crtc =
1872 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1873 int reg;
1874 u32 val;
1875
1876 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1877 assert_pipe_enabled(dev_priv, pipe);
1878
4c445e0e 1879 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1880
4c445e0e 1881 intel_crtc->primary_enabled = true;
939c2fe8 1882
b24e7179
JB
1883 reg = DSPCNTR(plane);
1884 val = I915_READ(reg);
00d70b15
CW
1885 if (val & DISPLAY_PLANE_ENABLE)
1886 return;
1887
1888 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1889 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1890 intel_wait_for_vblank(dev_priv->dev, pipe);
1891}
1892
b24e7179 1893/**
d1de00ef 1894 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1895 * @dev_priv: i915 private structure
1896 * @plane: plane to disable
1897 * @pipe: pipe consuming the data
1898 *
1899 * Disable @plane; should be an independent operation.
1900 */
d1de00ef
VS
1901static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1902 enum plane plane, enum pipe pipe)
b24e7179 1903{
939c2fe8
VS
1904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1906 int reg;
1907 u32 val;
1908
4c445e0e 1909 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1910
4c445e0e 1911 intel_crtc->primary_enabled = false;
939c2fe8 1912
b24e7179
JB
1913 reg = DSPCNTR(plane);
1914 val = I915_READ(reg);
00d70b15
CW
1915 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1916 return;
1917
1918 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1919 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1920 intel_wait_for_vblank(dev_priv->dev, pipe);
1921}
1922
693db184
CW
1923static bool need_vtd_wa(struct drm_device *dev)
1924{
1925#ifdef CONFIG_INTEL_IOMMU
1926 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1927 return true;
1928#endif
1929 return false;
1930}
1931
127bd2ac 1932int
48b956c5 1933intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1934 struct drm_i915_gem_object *obj,
919926ae 1935 struct intel_ring_buffer *pipelined)
6b95a207 1936{
ce453d81 1937 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1938 u32 alignment;
1939 int ret;
1940
05394f39 1941 switch (obj->tiling_mode) {
6b95a207 1942 case I915_TILING_NONE:
534843da
CW
1943 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1944 alignment = 128 * 1024;
a6c45cf0 1945 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1946 alignment = 4 * 1024;
1947 else
1948 alignment = 64 * 1024;
6b95a207
KH
1949 break;
1950 case I915_TILING_X:
1951 /* pin() will align the object as required by fence */
1952 alignment = 0;
1953 break;
1954 case I915_TILING_Y:
80075d49 1955 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1956 return -EINVAL;
1957 default:
1958 BUG();
1959 }
1960
693db184
CW
1961 /* Note that the w/a also requires 64 PTE of padding following the
1962 * bo. We currently fill all unused PTE with the shadow page and so
1963 * we should always have valid PTE following the scanout preventing
1964 * the VT-d warning.
1965 */
1966 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1967 alignment = 256 * 1024;
1968
ce453d81 1969 dev_priv->mm.interruptible = false;
2da3b9b9 1970 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1971 if (ret)
ce453d81 1972 goto err_interruptible;
6b95a207
KH
1973
1974 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1975 * fence, whereas 965+ only requires a fence if using
1976 * framebuffer compression. For simplicity, we always install
1977 * a fence as the cost is not that onerous.
1978 */
06d98131 1979 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1980 if (ret)
1981 goto err_unpin;
1690e1eb 1982
9a5a53b3 1983 i915_gem_object_pin_fence(obj);
6b95a207 1984
ce453d81 1985 dev_priv->mm.interruptible = true;
6b95a207 1986 return 0;
48b956c5
CW
1987
1988err_unpin:
cc98b413 1989 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
1990err_interruptible:
1991 dev_priv->mm.interruptible = true;
48b956c5 1992 return ret;
6b95a207
KH
1993}
1994
1690e1eb
CW
1995void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1996{
1997 i915_gem_object_unpin_fence(obj);
cc98b413 1998 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
1999}
2000
c2c75131
DV
2001/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2002 * is assumed to be a power-of-two. */
bc752862
CW
2003unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2004 unsigned int tiling_mode,
2005 unsigned int cpp,
2006 unsigned int pitch)
c2c75131 2007{
bc752862
CW
2008 if (tiling_mode != I915_TILING_NONE) {
2009 unsigned int tile_rows, tiles;
c2c75131 2010
bc752862
CW
2011 tile_rows = *y / 8;
2012 *y %= 8;
c2c75131 2013
bc752862
CW
2014 tiles = *x / (512/cpp);
2015 *x %= 512/cpp;
2016
2017 return tile_rows * pitch * 8 + tiles * 4096;
2018 } else {
2019 unsigned int offset;
2020
2021 offset = *y * pitch + *x * cpp;
2022 *y = 0;
2023 *x = (offset & 4095) / cpp;
2024 return offset & -4096;
2025 }
c2c75131
DV
2026}
2027
17638cd6
JB
2028static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2029 int x, int y)
81255565
JB
2030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2034 struct intel_framebuffer *intel_fb;
05394f39 2035 struct drm_i915_gem_object *obj;
81255565 2036 int plane = intel_crtc->plane;
e506a0c6 2037 unsigned long linear_offset;
81255565 2038 u32 dspcntr;
5eddb70b 2039 u32 reg;
81255565
JB
2040
2041 switch (plane) {
2042 case 0:
2043 case 1:
2044 break;
2045 default:
84f44ce7 2046 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2047 return -EINVAL;
2048 }
2049
2050 intel_fb = to_intel_framebuffer(fb);
2051 obj = intel_fb->obj;
81255565 2052
5eddb70b
CW
2053 reg = DSPCNTR(plane);
2054 dspcntr = I915_READ(reg);
81255565
JB
2055 /* Mask out pixel format bits in case we change it */
2056 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2057 switch (fb->pixel_format) {
2058 case DRM_FORMAT_C8:
81255565
JB
2059 dspcntr |= DISPPLANE_8BPP;
2060 break;
57779d06
VS
2061 case DRM_FORMAT_XRGB1555:
2062 case DRM_FORMAT_ARGB1555:
2063 dspcntr |= DISPPLANE_BGRX555;
81255565 2064 break;
57779d06
VS
2065 case DRM_FORMAT_RGB565:
2066 dspcntr |= DISPPLANE_BGRX565;
2067 break;
2068 case DRM_FORMAT_XRGB8888:
2069 case DRM_FORMAT_ARGB8888:
2070 dspcntr |= DISPPLANE_BGRX888;
2071 break;
2072 case DRM_FORMAT_XBGR8888:
2073 case DRM_FORMAT_ABGR8888:
2074 dspcntr |= DISPPLANE_RGBX888;
2075 break;
2076 case DRM_FORMAT_XRGB2101010:
2077 case DRM_FORMAT_ARGB2101010:
2078 dspcntr |= DISPPLANE_BGRX101010;
2079 break;
2080 case DRM_FORMAT_XBGR2101010:
2081 case DRM_FORMAT_ABGR2101010:
2082 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2083 break;
2084 default:
baba133a 2085 BUG();
81255565 2086 }
57779d06 2087
a6c45cf0 2088 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2089 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
de1aa629
VS
2095 if (IS_G4X(dev))
2096 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2097
5eddb70b 2098 I915_WRITE(reg, dspcntr);
81255565 2099
e506a0c6 2100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2101
c2c75131
DV
2102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
bc752862
CW
2104 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
c2c75131
DV
2107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
e506a0c6 2109 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2110 }
e506a0c6 2111
f343c5f6
BW
2112 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2113 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2114 fb->pitches[0]);
01f2c773 2115 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2116 if (INTEL_INFO(dev)->gen >= 4) {
c2c75131 2117 I915_MODIFY_DISPBASE(DSPSURF(plane),
f343c5f6 2118 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2119 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2120 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2121 } else
f343c5f6 2122 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2123 POSTING_READ(reg);
81255565 2124
17638cd6
JB
2125 return 0;
2126}
2127
2128static int ironlake_update_plane(struct drm_crtc *crtc,
2129 struct drm_framebuffer *fb, int x, int y)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 struct intel_framebuffer *intel_fb;
2135 struct drm_i915_gem_object *obj;
2136 int plane = intel_crtc->plane;
e506a0c6 2137 unsigned long linear_offset;
17638cd6
JB
2138 u32 dspcntr;
2139 u32 reg;
2140
2141 switch (plane) {
2142 case 0:
2143 case 1:
27f8227b 2144 case 2:
17638cd6
JB
2145 break;
2146 default:
84f44ce7 2147 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
2153
2154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
2156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2158 switch (fb->pixel_format) {
2159 case DRM_FORMAT_C8:
17638cd6
JB
2160 dspcntr |= DISPPLANE_8BPP;
2161 break;
57779d06
VS
2162 case DRM_FORMAT_RGB565:
2163 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2164 break;
57779d06
VS
2165 case DRM_FORMAT_XRGB8888:
2166 case DRM_FORMAT_ARGB8888:
2167 dspcntr |= DISPPLANE_BGRX888;
2168 break;
2169 case DRM_FORMAT_XBGR8888:
2170 case DRM_FORMAT_ABGR8888:
2171 dspcntr |= DISPPLANE_RGBX888;
2172 break;
2173 case DRM_FORMAT_XRGB2101010:
2174 case DRM_FORMAT_ARGB2101010:
2175 dspcntr |= DISPPLANE_BGRX101010;
2176 break;
2177 case DRM_FORMAT_XBGR2101010:
2178 case DRM_FORMAT_ABGR2101010:
2179 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2180 break;
2181 default:
baba133a 2182 BUG();
17638cd6
JB
2183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
b42c6009 2190 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2191 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2192 else
2193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2194
2195 I915_WRITE(reg, dspcntr);
2196
e506a0c6 2197 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2198 intel_crtc->dspaddr_offset =
bc752862
CW
2199 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2200 fb->bits_per_pixel / 8,
2201 fb->pitches[0]);
c2c75131 2202 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2203
f343c5f6
BW
2204 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2205 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2206 fb->pitches[0]);
01f2c773 2207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
c2c75131 2208 I915_MODIFY_DISPBASE(DSPSURF(plane),
f343c5f6 2209 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2211 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2212 } else {
2213 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2214 I915_WRITE(DSPLINOFF(plane), linear_offset);
2215 }
17638cd6
JB
2216 POSTING_READ(reg);
2217
2218 return 0;
2219}
2220
2221/* Assume fb object is pinned & idle & fenced and just update base pointers */
2222static int
2223intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2224 int x, int y, enum mode_set_atomic state)
2225{
2226 struct drm_device *dev = crtc->dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2228
6b8e6ed0
CW
2229 if (dev_priv->display.disable_fbc)
2230 dev_priv->display.disable_fbc(dev);
3dec0095 2231 intel_increase_pllclock(crtc);
81255565 2232
6b8e6ed0 2233 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2234}
2235
96a02917
VS
2236void intel_display_handle_reset(struct drm_device *dev)
2237{
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct drm_crtc *crtc;
2240
2241 /*
2242 * Flips in the rings have been nuked by the reset,
2243 * so complete all pending flips so that user space
2244 * will get its events and not get stuck.
2245 *
2246 * Also update the base address of all primary
2247 * planes to the the last fb to make sure we're
2248 * showing the correct fb after a reset.
2249 *
2250 * Need to make two loops over the crtcs so that we
2251 * don't try to grab a crtc mutex before the
2252 * pending_flip_queue really got woken up.
2253 */
2254
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257 enum plane plane = intel_crtc->plane;
2258
2259 intel_prepare_page_flip(dev, plane);
2260 intel_finish_page_flip_plane(dev, plane);
2261 }
2262
2263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 mutex_lock(&crtc->mutex);
947fdaad
CW
2267 /*
2268 * FIXME: Once we have proper support for primary planes (and
2269 * disabling them without disabling the entire crtc) allow again
2270 * a NULL crtc->fb.
2271 */
2272 if (intel_crtc->active && crtc->fb)
96a02917
VS
2273 dev_priv->display.update_plane(crtc, crtc->fb,
2274 crtc->x, crtc->y);
2275 mutex_unlock(&crtc->mutex);
2276 }
2277}
2278
14667a4b
CW
2279static int
2280intel_finish_fb(struct drm_framebuffer *old_fb)
2281{
2282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 bool was_interruptible = dev_priv->mm.interruptible;
2285 int ret;
2286
14667a4b
CW
2287 /* Big Hammer, we also need to ensure that any pending
2288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2289 * current scanout is retired before unpinning the old
2290 * framebuffer.
2291 *
2292 * This should only fail upon a hung GPU, in which case we
2293 * can safely continue.
2294 */
2295 dev_priv->mm.interruptible = false;
2296 ret = i915_gem_object_finish_gpu(obj);
2297 dev_priv->mm.interruptible = was_interruptible;
2298
2299 return ret;
2300}
2301
198598d0
VS
2302static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2303{
2304 struct drm_device *dev = crtc->dev;
2305 struct drm_i915_master_private *master_priv;
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307
2308 if (!dev->primary->master)
2309 return;
2310
2311 master_priv = dev->primary->master->driver_priv;
2312 if (!master_priv->sarea_priv)
2313 return;
2314
2315 switch (intel_crtc->pipe) {
2316 case 0:
2317 master_priv->sarea_priv->pipeA_x = x;
2318 master_priv->sarea_priv->pipeA_y = y;
2319 break;
2320 case 1:
2321 master_priv->sarea_priv->pipeB_x = x;
2322 master_priv->sarea_priv->pipeB_y = y;
2323 break;
2324 default:
2325 break;
2326 }
2327}
2328
5c3b82e2 2329static int
3c4fdcfb 2330intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2331 struct drm_framebuffer *fb)
79e53945
JB
2332{
2333 struct drm_device *dev = crtc->dev;
6b8e6ed0 2334 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2336 struct drm_framebuffer *old_fb;
5c3b82e2 2337 int ret;
79e53945
JB
2338
2339 /* no fb bound */
94352cf9 2340 if (!fb) {
a5071c2f 2341 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2342 return 0;
2343 }
2344
7eb552ae 2345 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2346 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2347 plane_name(intel_crtc->plane),
2348 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2349 return -EINVAL;
79e53945
JB
2350 }
2351
5c3b82e2 2352 mutex_lock(&dev->struct_mutex);
265db958 2353 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2354 to_intel_framebuffer(fb)->obj,
919926ae 2355 NULL);
5c3b82e2
CW
2356 if (ret != 0) {
2357 mutex_unlock(&dev->struct_mutex);
a5071c2f 2358 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2359 return ret;
2360 }
79e53945 2361
bb2043de
DL
2362 /*
2363 * Update pipe size and adjust fitter if needed: the reason for this is
2364 * that in compute_mode_changes we check the native mode (not the pfit
2365 * mode) to see if we can flip rather than do a full mode set. In the
2366 * fastboot case, we'll flip, but if we don't update the pipesrc and
2367 * pfit state, we'll end up with a big fb scanned out into the wrong
2368 * sized surface.
2369 *
2370 * To fix this properly, we need to hoist the checks up into
2371 * compute_mode_changes (or above), check the actual pfit state and
2372 * whether the platform allows pfit disable with pipe active, and only
2373 * then update the pipesrc and pfit state, even on the flip path.
2374 */
4d6a3e63 2375 if (i915_fastboot) {
d7bf63f2
DL
2376 const struct drm_display_mode *adjusted_mode =
2377 &intel_crtc->config.adjusted_mode;
2378
4d6a3e63 2379 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2380 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2381 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2382 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2383 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2385 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2386 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2387 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2388 }
0637d60d
JB
2389 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2390 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2391 }
2392
94352cf9 2393 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2394 if (ret) {
94352cf9 2395 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2396 mutex_unlock(&dev->struct_mutex);
a5071c2f 2397 DRM_ERROR("failed to update base address\n");
4e6cfefc 2398 return ret;
79e53945 2399 }
3c4fdcfb 2400
94352cf9
DV
2401 old_fb = crtc->fb;
2402 crtc->fb = fb;
6c4c86f5
DV
2403 crtc->x = x;
2404 crtc->y = y;
94352cf9 2405
b7f1de28 2406 if (old_fb) {
d7697eea
DV
2407 if (intel_crtc->active && old_fb != fb)
2408 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2409 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2410 }
652c393a 2411
6b8e6ed0 2412 intel_update_fbc(dev);
4906557e 2413 intel_edp_psr_update(dev);
5c3b82e2 2414 mutex_unlock(&dev->struct_mutex);
79e53945 2415
198598d0 2416 intel_crtc_update_sarea_pos(crtc, x, y);
5c3b82e2
CW
2417
2418 return 0;
79e53945
JB
2419}
2420
5e84e1a4
ZW
2421static void intel_fdi_normal_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
2427 u32 reg, temp;
2428
2429 /* enable normal train */
2430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
61e499bf 2432 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2433 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2434 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2435 } else {
2436 temp &= ~FDI_LINK_TRAIN_NONE;
2437 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2438 }
5e84e1a4
ZW
2439 I915_WRITE(reg, temp);
2440
2441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
2443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE;
2449 }
2450 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2451
2452 /* wait one idle pattern time */
2453 POSTING_READ(reg);
2454 udelay(1000);
357555c0
JB
2455
2456 /* IVB wants error correction enabled */
2457 if (IS_IVYBRIDGE(dev))
2458 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2459 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2460}
2461
1fbc0d78 2462static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2463{
1fbc0d78
DV
2464 return crtc->base.enabled && crtc->active &&
2465 crtc->config.has_pch_encoder;
1e833f40
DV
2466}
2467
01a415fd
DV
2468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
1e833f40
DV
2477 /*
2478 * When everything is off disable fdi C so that we could enable fdi B
2479 * with all lanes. Note that we don't care about enabled pipes without
2480 * an enabled pch encoder.
2481 */
2482 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2483 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2485 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2486
2487 temp = I915_READ(SOUTH_CHICKEN1);
2488 temp &= ~FDI_BC_BIFURCATION_SELECT;
2489 DRM_DEBUG_KMS("disabling fdi C rx\n");
2490 I915_WRITE(SOUTH_CHICKEN1, temp);
2491 }
2492}
2493
8db9d77b
ZW
2494/* The FDI link training functions for ILK/Ibexpeak. */
2495static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2500 int pipe = intel_crtc->pipe;
0fc932b8 2501 int plane = intel_crtc->plane;
5eddb70b 2502 u32 reg, temp, tries;
8db9d77b 2503
0fc932b8
JB
2504 /* FDI needs bits from pipe & plane first */
2505 assert_pipe_enabled(dev_priv, pipe);
2506 assert_plane_enabled(dev_priv, plane);
2507
e1a44743
AJ
2508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
5eddb70b
CW
2510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
e1a44743
AJ
2512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2514 I915_WRITE(reg, temp);
2515 I915_READ(reg);
e1a44743
AJ
2516 udelay(150);
2517
8db9d77b 2518 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
627eb5a3
DV
2521 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2522 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2526
5eddb70b
CW
2527 reg = FDI_RX_CTL(pipe);
2528 temp = I915_READ(reg);
8db9d77b
ZW
2529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2532
2533 POSTING_READ(reg);
8db9d77b
ZW
2534 udelay(150);
2535
5b2adf89 2536 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2538 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2539 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2540
5eddb70b 2541 reg = FDI_RX_IIR(pipe);
e1a44743 2542 for (tries = 0; tries < 5; tries++) {
5eddb70b 2543 temp = I915_READ(reg);
8db9d77b
ZW
2544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if ((temp & FDI_RX_BIT_LOCK)) {
2547 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2549 break;
2550 }
8db9d77b 2551 }
e1a44743 2552 if (tries == 5)
5eddb70b 2553 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2554
2555 /* Train 2 */
5eddb70b
CW
2556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
8db9d77b
ZW
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2560 I915_WRITE(reg, temp);
8db9d77b 2561
5eddb70b
CW
2562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
8db9d77b
ZW
2564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2566 I915_WRITE(reg, temp);
8db9d77b 2567
5eddb70b
CW
2568 POSTING_READ(reg);
2569 udelay(150);
8db9d77b 2570
5eddb70b 2571 reg = FDI_RX_IIR(pipe);
e1a44743 2572 for (tries = 0; tries < 5; tries++) {
5eddb70b 2573 temp = I915_READ(reg);
8db9d77b
ZW
2574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
8db9d77b 2581 }
e1a44743 2582 if (tries == 5)
5eddb70b 2583 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2584
2585 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2586
8db9d77b
ZW
2587}
2588
0206e353 2589static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2590 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2591 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2592 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2593 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2594};
2595
2596/* The FDI link training functions for SNB/Cougarpoint. */
2597static void gen6_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
fa37d39e 2603 u32 reg, temp, i, retry;
8db9d77b 2604
e1a44743
AJ
2605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
5eddb70b
CW
2607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
e1a44743
AJ
2609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
e1a44743
AJ
2614 udelay(150);
2615
8db9d77b 2616 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
627eb5a3
DV
2619 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2620 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2621 temp &= ~FDI_LINK_TRAIN_NONE;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 /* SNB-B */
2625 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2627
d74cf324
DV
2628 I915_WRITE(FDI_RX_MISC(pipe),
2629 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2630
5eddb70b
CW
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
8db9d77b
ZW
2633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1;
2639 }
5eddb70b
CW
2640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
8db9d77b
ZW
2643 udelay(150);
2644
0206e353 2645 for (i = 0; i < 4; i++) {
5eddb70b
CW
2646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
8db9d77b
ZW
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
8db9d77b
ZW
2653 udelay(500);
2654
fa37d39e
SP
2655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_BIT_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 udelay(50);
8db9d77b 2665 }
fa37d39e
SP
2666 if (retry < 5)
2667 break;
8db9d77b
ZW
2668 }
2669 if (i == 4)
5eddb70b 2670 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2671
2672 /* Train 2 */
5eddb70b
CW
2673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
8db9d77b
ZW
2675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
2677 if (IS_GEN6(dev)) {
2678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2679 /* SNB-B */
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 }
5eddb70b 2682 I915_WRITE(reg, temp);
8db9d77b 2683
5eddb70b
CW
2684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
8db9d77b
ZW
2686 if (HAS_PCH_CPT(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2689 } else {
2690 temp &= ~FDI_LINK_TRAIN_NONE;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2;
2692 }
5eddb70b
CW
2693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
8db9d77b
ZW
2696 udelay(150);
2697
0206e353 2698 for (i = 0; i < 4; i++) {
5eddb70b
CW
2699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
8db9d77b
ZW
2701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
8db9d77b
ZW
2706 udelay(500);
2707
fa37d39e
SP
2708 for (retry = 0; retry < 5; retry++) {
2709 reg = FDI_RX_IIR(pipe);
2710 temp = I915_READ(reg);
2711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2712 if (temp & FDI_RX_SYMBOL_LOCK) {
2713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2714 DRM_DEBUG_KMS("FDI train 2 done.\n");
2715 break;
2716 }
2717 udelay(50);
8db9d77b 2718 }
fa37d39e
SP
2719 if (retry < 5)
2720 break;
8db9d77b
ZW
2721 }
2722 if (i == 4)
5eddb70b 2723 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2724
2725 DRM_DEBUG_KMS("FDI train done.\n");
2726}
2727
357555c0
JB
2728/* Manual link training for Ivy Bridge A0 parts */
2729static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2730{
2731 struct drm_device *dev = crtc->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2734 int pipe = intel_crtc->pipe;
139ccd3f 2735 u32 reg, temp, i, j;
357555c0
JB
2736
2737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2738 for train result */
2739 reg = FDI_RX_IMR(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_RX_SYMBOL_LOCK;
2742 temp &= ~FDI_RX_BIT_LOCK;
2743 I915_WRITE(reg, temp);
2744
2745 POSTING_READ(reg);
2746 udelay(150);
2747
01a415fd
DV
2748 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2749 I915_READ(FDI_RX_IIR(pipe)));
2750
139ccd3f
JB
2751 /* Try each vswing and preemphasis setting twice before moving on */
2752 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2753 /* disable first in case we need to retry */
2754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2757 temp &= ~FDI_TX_ENABLE;
2758 I915_WRITE(reg, temp);
357555c0 2759
139ccd3f
JB
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 temp &= ~FDI_LINK_TRAIN_AUTO;
2763 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2764 temp &= ~FDI_RX_ENABLE;
2765 I915_WRITE(reg, temp);
357555c0 2766
139ccd3f 2767 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
139ccd3f
JB
2770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2772 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2774 temp |= snb_b_fdi_train_param[j/2];
2775 temp |= FDI_COMPOSITE_SYNC;
2776 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2777
139ccd3f
JB
2778 I915_WRITE(FDI_RX_MISC(pipe),
2779 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2780
139ccd3f 2781 reg = FDI_RX_CTL(pipe);
357555c0 2782 temp = I915_READ(reg);
139ccd3f
JB
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2786
139ccd3f
JB
2787 POSTING_READ(reg);
2788 udelay(1); /* should be 0.5us */
357555c0 2789
139ccd3f
JB
2790 for (i = 0; i < 4; i++) {
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2794
139ccd3f
JB
2795 if (temp & FDI_RX_BIT_LOCK ||
2796 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2798 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2799 i);
2800 break;
2801 }
2802 udelay(1); /* should be 0.5us */
2803 }
2804 if (i == 4) {
2805 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2806 continue;
2807 }
357555c0 2808
139ccd3f 2809 /* Train 2 */
357555c0
JB
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
139ccd3f
JB
2812 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2819 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
139ccd3f 2823 udelay(2); /* should be 1.5us */
357555c0 2824
139ccd3f
JB
2825 for (i = 0; i < 4; i++) {
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2829
139ccd3f
JB
2830 if (temp & FDI_RX_SYMBOL_LOCK ||
2831 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2834 i);
2835 goto train_done;
2836 }
2837 udelay(2); /* should be 1.5us */
357555c0 2838 }
139ccd3f
JB
2839 if (i == 4)
2840 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2841 }
357555c0 2842
139ccd3f 2843train_done:
357555c0
JB
2844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
88cefb6c 2847static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2848{
88cefb6c 2849 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2850 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2851 int pipe = intel_crtc->pipe;
5eddb70b 2852 u32 reg, temp;
79e53945 2853
c64e311e 2854
c98e9dcf 2855 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
627eb5a3
DV
2858 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2861 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
c98e9dcf
JB
2864 udelay(200);
2865
2866 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp | FDI_PCDCLK);
2869
2870 POSTING_READ(reg);
c98e9dcf
JB
2871 udelay(200);
2872
20749730
PZ
2873 /* Enable CPU FDI TX PLL, always on for Ironlake */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2877 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2878
20749730
PZ
2879 POSTING_READ(reg);
2880 udelay(100);
6be4a607 2881 }
0e23b99d
JB
2882}
2883
88cefb6c
DV
2884static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int pipe = intel_crtc->pipe;
2889 u32 reg, temp;
2890
2891 /* Switch from PCDclk to Rawclk */
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2895
2896 /* Disable CPU FDI TX PLL */
2897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2900
2901 POSTING_READ(reg);
2902 udelay(100);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2907
2908 /* Wait for the clocks to turn off. */
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
0fc932b8
JB
2913static void ironlake_fdi_disable(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2918 int pipe = intel_crtc->pipe;
2919 u32 reg, temp;
2920
2921 /* disable CPU FDI tx and PCH FDI rx */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2925 POSTING_READ(reg);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~(0x7 << 16);
dfd07d72 2930 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2931 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2932
2933 POSTING_READ(reg);
2934 udelay(100);
2935
2936 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2937 if (HAS_PCH_IBX(dev)) {
2938 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2939 }
0fc932b8
JB
2940
2941 /* still set train pattern 1 */
2942 reg = FDI_TX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 }
2957 /* BPC in FDI rx is consistent with that in PIPECONF */
2958 temp &= ~(0x07 << 16);
dfd07d72 2959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
2963 udelay(100);
2964}
2965
5bb61643
CW
2966static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
10d83730 2970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5bb61643
CW
2971 unsigned long flags;
2972 bool pending;
2973
10d83730
VS
2974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2975 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
5bb61643
CW
2976 return false;
2977
2978 spin_lock_irqsave(&dev->event_lock, flags);
2979 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2980 spin_unlock_irqrestore(&dev->event_lock, flags);
2981
2982 return pending;
2983}
2984
e6c3a2a6
CW
2985static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2986{
0f91128d 2987 struct drm_device *dev = crtc->dev;
5bb61643 2988 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
2989
2990 if (crtc->fb == NULL)
2991 return;
2992
2c10d571
DV
2993 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2994
5bb61643
CW
2995 wait_event(dev_priv->pending_flip_queue,
2996 !intel_crtc_has_pending_flip(crtc));
2997
0f91128d
CW
2998 mutex_lock(&dev->struct_mutex);
2999 intel_finish_fb(crtc->fb);
3000 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3001}
3002
e615efe4
ED
3003/* Program iCLKIP clock to the desired frequency */
3004static void lpt_program_iclkip(struct drm_crtc *crtc)
3005{
3006 struct drm_device *dev = crtc->dev;
3007 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3008 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3009 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3010 u32 temp;
3011
09153000
DV
3012 mutex_lock(&dev_priv->dpio_lock);
3013
e615efe4
ED
3014 /* It is necessary to ungate the pixclk gate prior to programming
3015 * the divisors, and gate it back when it is done.
3016 */
3017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3018
3019 /* Disable SSCCTL */
3020 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3021 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3022 SBI_SSCCTL_DISABLE,
3023 SBI_ICLK);
e615efe4
ED
3024
3025 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3026 if (clock == 20000) {
e615efe4
ED
3027 auxdiv = 1;
3028 divsel = 0x41;
3029 phaseinc = 0x20;
3030 } else {
3031 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3032 * but the adjusted_mode->crtc_clock in in KHz. To get the
3033 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3034 * convert the virtual clock precision to KHz here for higher
3035 * precision.
3036 */
3037 u32 iclk_virtual_root_freq = 172800 * 1000;
3038 u32 iclk_pi_range = 64;
3039 u32 desired_divisor, msb_divisor_value, pi_value;
3040
12d7ceed 3041 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3042 msb_divisor_value = desired_divisor / iclk_pi_range;
3043 pi_value = desired_divisor % iclk_pi_range;
3044
3045 auxdiv = 0;
3046 divsel = msb_divisor_value - 2;
3047 phaseinc = pi_value;
3048 }
3049
3050 /* This should not happen with any sane values */
3051 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3052 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3053 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3054 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3055
3056 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3057 clock,
e615efe4
ED
3058 auxdiv,
3059 divsel,
3060 phasedir,
3061 phaseinc);
3062
3063 /* Program SSCDIVINTPHASE6 */
988d6ee8 3064 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3065 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3066 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3067 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3068 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3069 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3070 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3071 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3072
3073 /* Program SSCAUXDIV */
988d6ee8 3074 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3075 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3076 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3077 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3078
3079 /* Enable modulator and associated divider */
988d6ee8 3080 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3081 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3082 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3083
3084 /* Wait for initialization time */
3085 udelay(24);
3086
3087 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3088
3089 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3090}
3091
275f01b2
DV
3092static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3093 enum pipe pch_transcoder)
3094{
3095 struct drm_device *dev = crtc->base.dev;
3096 struct drm_i915_private *dev_priv = dev->dev_private;
3097 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3098
3099 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3100 I915_READ(HTOTAL(cpu_transcoder)));
3101 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3102 I915_READ(HBLANK(cpu_transcoder)));
3103 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3104 I915_READ(HSYNC(cpu_transcoder)));
3105
3106 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3107 I915_READ(VTOTAL(cpu_transcoder)));
3108 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3109 I915_READ(VBLANK(cpu_transcoder)));
3110 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3111 I915_READ(VSYNC(cpu_transcoder)));
3112 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3113 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3114}
3115
1fbc0d78
DV
3116static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3117{
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 uint32_t temp;
3120
3121 temp = I915_READ(SOUTH_CHICKEN1);
3122 if (temp & FDI_BC_BIFURCATION_SELECT)
3123 return;
3124
3125 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3126 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3127
3128 temp |= FDI_BC_BIFURCATION_SELECT;
3129 DRM_DEBUG_KMS("enabling fdi C rx\n");
3130 I915_WRITE(SOUTH_CHICKEN1, temp);
3131 POSTING_READ(SOUTH_CHICKEN1);
3132}
3133
3134static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3135{
3136 struct drm_device *dev = intel_crtc->base.dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138
3139 switch (intel_crtc->pipe) {
3140 case PIPE_A:
3141 break;
3142 case PIPE_B:
3143 if (intel_crtc->config.fdi_lanes > 2)
3144 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3145 else
3146 cpt_enable_fdi_bc_bifurcation(dev);
3147
3148 break;
3149 case PIPE_C:
3150 cpt_enable_fdi_bc_bifurcation(dev);
3151
3152 break;
3153 default:
3154 BUG();
3155 }
3156}
3157
f67a559d
JB
3158/*
3159 * Enable PCH resources required for PCH ports:
3160 * - PCH PLLs
3161 * - FDI training & RX/TX
3162 * - update transcoder timings
3163 * - DP transcoding bits
3164 * - transcoder
3165 */
3166static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3167{
3168 struct drm_device *dev = crtc->dev;
3169 struct drm_i915_private *dev_priv = dev->dev_private;
3170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3171 int pipe = intel_crtc->pipe;
ee7b9f93 3172 u32 reg, temp;
2c07245f 3173
ab9412ba 3174 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3175
1fbc0d78
DV
3176 if (IS_IVYBRIDGE(dev))
3177 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3178
cd986abb
DV
3179 /* Write the TU size bits before fdi link training, so that error
3180 * detection works. */
3181 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3182 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3183
c98e9dcf 3184 /* For PCH output, training FDI link */
674cf967 3185 dev_priv->display.fdi_link_train(crtc);
2c07245f 3186
3ad8a208
DV
3187 /* We need to program the right clock selection before writing the pixel
3188 * mutliplier into the DPLL. */
303b81e0 3189 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3190 u32 sel;
4b645f14 3191
c98e9dcf 3192 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3193 temp |= TRANS_DPLL_ENABLE(pipe);
3194 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3195 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3196 temp |= sel;
3197 else
3198 temp &= ~sel;
c98e9dcf 3199 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3200 }
5eddb70b 3201
3ad8a208
DV
3202 /* XXX: pch pll's can be enabled any time before we enable the PCH
3203 * transcoder, and we actually should do this to not upset any PCH
3204 * transcoder that already use the clock when we share it.
3205 *
3206 * Note that enable_shared_dpll tries to do the right thing, but
3207 * get_shared_dpll unconditionally resets the pll - we need that to have
3208 * the right LVDS enable sequence. */
3209 ironlake_enable_shared_dpll(intel_crtc);
3210
d9b6cb56
JB
3211 /* set transcoder timing, panel must allow it */
3212 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3213 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3214
303b81e0 3215 intel_fdi_normal_train(crtc);
5e84e1a4 3216
c98e9dcf
JB
3217 /* For PCH DP, enable TRANS_DP_CTL */
3218 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3219 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3220 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3221 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3222 reg = TRANS_DP_CTL(pipe);
3223 temp = I915_READ(reg);
3224 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3225 TRANS_DP_SYNC_MASK |
3226 TRANS_DP_BPC_MASK);
5eddb70b
CW
3227 temp |= (TRANS_DP_OUTPUT_ENABLE |
3228 TRANS_DP_ENH_FRAMING);
9325c9f0 3229 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3230
3231 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3232 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3233 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3234 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3235
3236 switch (intel_trans_dp_port_sel(crtc)) {
3237 case PCH_DP_B:
5eddb70b 3238 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3239 break;
3240 case PCH_DP_C:
5eddb70b 3241 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3242 break;
3243 case PCH_DP_D:
5eddb70b 3244 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3245 break;
3246 default:
e95d41e1 3247 BUG();
32f9d658 3248 }
2c07245f 3249
5eddb70b 3250 I915_WRITE(reg, temp);
6be4a607 3251 }
b52eb4dc 3252
b8a4f404 3253 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3254}
3255
1507e5bd
PZ
3256static void lpt_pch_enable(struct drm_crtc *crtc)
3257{
3258 struct drm_device *dev = crtc->dev;
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3261 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3262
ab9412ba 3263 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3264
8c52b5e8 3265 lpt_program_iclkip(crtc);
1507e5bd 3266
0540e488 3267 /* Set transcoder timing. */
275f01b2 3268 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3269
937bb610 3270 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3271}
3272
e2b78267 3273static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3274{
e2b78267 3275 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3276
3277 if (pll == NULL)
3278 return;
3279
3280 if (pll->refcount == 0) {
46edb027 3281 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3282 return;
3283 }
3284
f4a091c7
DV
3285 if (--pll->refcount == 0) {
3286 WARN_ON(pll->on);
3287 WARN_ON(pll->active);
3288 }
3289
a43f6e0f 3290 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3291}
3292
b89a1d39 3293static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3294{
e2b78267
DV
3295 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3296 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3297 enum intel_dpll_id i;
ee7b9f93 3298
ee7b9f93 3299 if (pll) {
46edb027
DV
3300 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3301 crtc->base.base.id, pll->name);
e2b78267 3302 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3303 }
3304
98b6bd99
DV
3305 if (HAS_PCH_IBX(dev_priv->dev)) {
3306 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3307 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3308 pll = &dev_priv->shared_dplls[i];
98b6bd99 3309
46edb027
DV
3310 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3311 crtc->base.base.id, pll->name);
98b6bd99
DV
3312
3313 goto found;
3314 }
3315
e72f9fbf
DV
3316 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3317 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3318
3319 /* Only want to check enabled timings first */
3320 if (pll->refcount == 0)
3321 continue;
3322
b89a1d39
DV
3323 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3324 sizeof(pll->hw_state)) == 0) {
46edb027 3325 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3326 crtc->base.base.id,
46edb027 3327 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3328
3329 goto found;
3330 }
3331 }
3332
3333 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3334 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3335 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3336 if (pll->refcount == 0) {
46edb027
DV
3337 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3338 crtc->base.base.id, pll->name);
ee7b9f93
JB
3339 goto found;
3340 }
3341 }
3342
3343 return NULL;
3344
3345found:
a43f6e0f 3346 crtc->config.shared_dpll = i;
46edb027
DV
3347 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3348 pipe_name(crtc->pipe));
ee7b9f93 3349
cdbd2316 3350 if (pll->active == 0) {
66e985c0
DV
3351 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3352 sizeof(pll->hw_state));
3353
46edb027 3354 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3355 WARN_ON(pll->on);
e9d6944e 3356 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3357
15bdd4cf 3358 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3359 }
3360 pll->refcount++;
e04c7350 3361
ee7b9f93
JB
3362 return pll;
3363}
3364
a1520318 3365static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3366{
3367 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3368 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3369 u32 temp;
3370
3371 temp = I915_READ(dslreg);
3372 udelay(500);
3373 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3374 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3375 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3376 }
3377}
3378
b074cec8
JB
3379static void ironlake_pfit_enable(struct intel_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->base.dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 int pipe = crtc->pipe;
3384
fd4daa9c 3385 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3386 /* Force use of hard-coded filter coefficients
3387 * as some pre-programmed values are broken,
3388 * e.g. x201.
3389 */
3390 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3391 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3392 PF_PIPE_SEL_IVB(pipe));
3393 else
3394 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3395 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3396 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3397 }
3398}
3399
bb53d4ae
VS
3400static void intel_enable_planes(struct drm_crtc *crtc)
3401{
3402 struct drm_device *dev = crtc->dev;
3403 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3404 struct intel_plane *intel_plane;
3405
3406 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3407 if (intel_plane->pipe == pipe)
3408 intel_plane_restore(&intel_plane->base);
3409}
3410
3411static void intel_disable_planes(struct drm_crtc *crtc)
3412{
3413 struct drm_device *dev = crtc->dev;
3414 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3415 struct intel_plane *intel_plane;
3416
3417 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3418 if (intel_plane->pipe == pipe)
3419 intel_plane_disable(&intel_plane->base);
3420}
3421
20bc8673 3422void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3423{
3424 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3425
3426 if (!crtc->config.ips_enabled)
3427 return;
3428
3429 /* We can only enable IPS after we enable a plane and wait for a vblank.
3430 * We guarantee that the plane is enabled by calling intel_enable_ips
3431 * only after intel_enable_plane. And intel_enable_plane already waits
3432 * for a vblank, so all we need to do here is to enable the IPS bit. */
3433 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3434 if (IS_BROADWELL(crtc->base.dev)) {
3435 mutex_lock(&dev_priv->rps.hw_lock);
3436 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3437 mutex_unlock(&dev_priv->rps.hw_lock);
3438 /* Quoting Art Runyan: "its not safe to expect any particular
3439 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3440 * mailbox." Moreover, the mailbox may return a bogus state,
3441 * so we need to just enable it and continue on.
2a114cc1
BW
3442 */
3443 } else {
3444 I915_WRITE(IPS_CTL, IPS_ENABLE);
3445 /* The bit only becomes 1 in the next vblank, so this wait here
3446 * is essentially intel_wait_for_vblank. If we don't have this
3447 * and don't wait for vblanks until the end of crtc_enable, then
3448 * the HW state readout code will complain that the expected
3449 * IPS_CTL value is not the one we read. */
3450 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3451 DRM_ERROR("Timed out waiting for IPS enable\n");
3452 }
d77e4531
PZ
3453}
3454
20bc8673 3455void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3456{
3457 struct drm_device *dev = crtc->base.dev;
3458 struct drm_i915_private *dev_priv = dev->dev_private;
3459
3460 if (!crtc->config.ips_enabled)
3461 return;
3462
3463 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3464 if (IS_BROADWELL(crtc->base.dev)) {
3465 mutex_lock(&dev_priv->rps.hw_lock);
3466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3467 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3468 } else {
2a114cc1 3469 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3470 POSTING_READ(IPS_CTL);
3471 }
d77e4531
PZ
3472
3473 /* We need to wait for a vblank before we can disable the plane. */
3474 intel_wait_for_vblank(dev, crtc->pipe);
3475}
3476
3477/** Loads the palette/gamma unit for the CRTC with the prepared values */
3478static void intel_crtc_load_lut(struct drm_crtc *crtc)
3479{
3480 struct drm_device *dev = crtc->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3483 enum pipe pipe = intel_crtc->pipe;
3484 int palreg = PALETTE(pipe);
3485 int i;
3486 bool reenable_ips = false;
3487
3488 /* The clocks have to be on to load the palette. */
3489 if (!crtc->enabled || !intel_crtc->active)
3490 return;
3491
3492 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3494 assert_dsi_pll_enabled(dev_priv);
3495 else
3496 assert_pll_enabled(dev_priv, pipe);
3497 }
3498
3499 /* use legacy palette for Ironlake */
3500 if (HAS_PCH_SPLIT(dev))
3501 palreg = LGC_PALETTE(pipe);
3502
3503 /* Workaround : Do not read or write the pipe palette/gamma data while
3504 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3505 */
41e6fc4c 3506 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3507 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3508 GAMMA_MODE_MODE_SPLIT)) {
3509 hsw_disable_ips(intel_crtc);
3510 reenable_ips = true;
3511 }
3512
3513 for (i = 0; i < 256; i++) {
3514 I915_WRITE(palreg + 4 * i,
3515 (intel_crtc->lut_r[i] << 16) |
3516 (intel_crtc->lut_g[i] << 8) |
3517 intel_crtc->lut_b[i]);
3518 }
3519
3520 if (reenable_ips)
3521 hsw_enable_ips(intel_crtc);
3522}
3523
f67a559d
JB
3524static void ironlake_crtc_enable(struct drm_crtc *crtc)
3525{
3526 struct drm_device *dev = crtc->dev;
3527 struct drm_i915_private *dev_priv = dev->dev_private;
3528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3529 struct intel_encoder *encoder;
f67a559d
JB
3530 int pipe = intel_crtc->pipe;
3531 int plane = intel_crtc->plane;
f67a559d 3532
08a48469
DV
3533 WARN_ON(!crtc->enabled);
3534
f67a559d
JB
3535 if (intel_crtc->active)
3536 return;
3537
3538 intel_crtc->active = true;
8664281b
PZ
3539
3540 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3541 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3542
f6736a1a 3543 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3544 if (encoder->pre_enable)
3545 encoder->pre_enable(encoder);
f67a559d 3546
5bfe2ac0 3547 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3548 /* Note: FDI PLL enabling _must_ be done before we enable the
3549 * cpu pipes, hence this is separate from all the other fdi/pch
3550 * enabling. */
88cefb6c 3551 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3552 } else {
3553 assert_fdi_tx_disabled(dev_priv, pipe);
3554 assert_fdi_rx_disabled(dev_priv, pipe);
3555 }
f67a559d 3556
b074cec8 3557 ironlake_pfit_enable(intel_crtc);
f67a559d 3558
9c54c0dd
JB
3559 /*
3560 * On ILK+ LUT must be loaded before the pipe is running but with
3561 * clocks enabled
3562 */
3563 intel_crtc_load_lut(crtc);
3564
f37fcc2a 3565 intel_update_watermarks(crtc);
5bfe2ac0 3566 intel_enable_pipe(dev_priv, pipe,
23538ef1 3567 intel_crtc->config.has_pch_encoder, false);
d1de00ef 3568 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3569 intel_enable_planes(crtc);
5c38d48c 3570 intel_crtc_update_cursor(crtc, true);
f67a559d 3571
5bfe2ac0 3572 if (intel_crtc->config.has_pch_encoder)
f67a559d 3573 ironlake_pch_enable(crtc);
c98e9dcf 3574
d1ebd816 3575 mutex_lock(&dev->struct_mutex);
bed4a673 3576 intel_update_fbc(dev);
d1ebd816
BW
3577 mutex_unlock(&dev->struct_mutex);
3578
fa5c73b1
DV
3579 for_each_encoder_on_crtc(dev, crtc, encoder)
3580 encoder->enable(encoder);
61b77ddd
DV
3581
3582 if (HAS_PCH_CPT(dev))
a1520318 3583 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3584
3585 /*
3586 * There seems to be a race in PCH platform hw (at least on some
3587 * outputs) where an enabled pipe still completes any pageflip right
3588 * away (as if the pipe is off) instead of waiting for vblank. As soon
3589 * as the first vblank happend, everything works as expected. Hence just
3590 * wait for one vblank before returning to avoid strange things
3591 * happening.
3592 */
3593 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3594}
3595
42db64ef
PZ
3596/* IPS only exists on ULT machines and is tied to pipe A. */
3597static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3598{
f5adf94e 3599 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3600}
3601
dda9a66a
VS
3602static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3607 int pipe = intel_crtc->pipe;
3608 int plane = intel_crtc->plane;
3609
d1de00ef 3610 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3611 intel_enable_planes(crtc);
3612 intel_crtc_update_cursor(crtc, true);
3613
3614 hsw_enable_ips(intel_crtc);
3615
3616 mutex_lock(&dev->struct_mutex);
3617 intel_update_fbc(dev);
3618 mutex_unlock(&dev->struct_mutex);
3619}
3620
3621static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3626 int pipe = intel_crtc->pipe;
3627 int plane = intel_crtc->plane;
3628
3629 intel_crtc_wait_for_pending_flips(crtc);
3630 drm_vblank_off(dev, pipe);
3631
3632 /* FBC must be disabled before disabling the plane on HSW. */
3633 if (dev_priv->fbc.plane == plane)
3634 intel_disable_fbc(dev);
3635
3636 hsw_disable_ips(intel_crtc);
3637
3638 intel_crtc_update_cursor(crtc, false);
3639 intel_disable_planes(crtc);
d1de00ef 3640 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3641}
3642
e4916946
PZ
3643/*
3644 * This implements the workaround described in the "notes" section of the mode
3645 * set sequence documentation. When going from no pipes or single pipe to
3646 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3647 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3648 */
3649static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3650{
3651 struct drm_device *dev = crtc->base.dev;
3652 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3653
3654 /* We want to get the other_active_crtc only if there's only 1 other
3655 * active crtc. */
3656 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3657 if (!crtc_it->active || crtc_it == crtc)
3658 continue;
3659
3660 if (other_active_crtc)
3661 return;
3662
3663 other_active_crtc = crtc_it;
3664 }
3665 if (!other_active_crtc)
3666 return;
3667
3668 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3669 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3670}
3671
4f771f10
PZ
3672static void haswell_crtc_enable(struct drm_crtc *crtc)
3673{
3674 struct drm_device *dev = crtc->dev;
3675 struct drm_i915_private *dev_priv = dev->dev_private;
3676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3677 struct intel_encoder *encoder;
3678 int pipe = intel_crtc->pipe;
4f771f10
PZ
3679
3680 WARN_ON(!crtc->enabled);
3681
3682 if (intel_crtc->active)
3683 return;
3684
3685 intel_crtc->active = true;
8664281b
PZ
3686
3687 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3688 if (intel_crtc->config.has_pch_encoder)
3689 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3690
5bfe2ac0 3691 if (intel_crtc->config.has_pch_encoder)
04945641 3692 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3693
3694 for_each_encoder_on_crtc(dev, crtc, encoder)
3695 if (encoder->pre_enable)
3696 encoder->pre_enable(encoder);
3697
1f544388 3698 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3699
b074cec8 3700 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3701
3702 /*
3703 * On ILK+ LUT must be loaded before the pipe is running but with
3704 * clocks enabled
3705 */
3706 intel_crtc_load_lut(crtc);
3707
1f544388 3708 intel_ddi_set_pipe_settings(crtc);
8228c251 3709 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3710
f37fcc2a 3711 intel_update_watermarks(crtc);
5bfe2ac0 3712 intel_enable_pipe(dev_priv, pipe,
23538ef1 3713 intel_crtc->config.has_pch_encoder, false);
42db64ef 3714
5bfe2ac0 3715 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3716 lpt_pch_enable(crtc);
4f771f10 3717
8807e55b 3718 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3719 encoder->enable(encoder);
8807e55b
JN
3720 intel_opregion_notify_encoder(encoder, true);
3721 }
4f771f10 3722
e4916946
PZ
3723 /* If we change the relative order between pipe/planes enabling, we need
3724 * to change the workaround. */
3725 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a
VS
3726 haswell_crtc_enable_planes(crtc);
3727
4f771f10
PZ
3728 /*
3729 * There seems to be a race in PCH platform hw (at least on some
3730 * outputs) where an enabled pipe still completes any pageflip right
3731 * away (as if the pipe is off) instead of waiting for vblank. As soon
3732 * as the first vblank happend, everything works as expected. Hence just
3733 * wait for one vblank before returning to avoid strange things
3734 * happening.
3735 */
3736 intel_wait_for_vblank(dev, intel_crtc->pipe);
3737}
3738
3f8dce3a
DV
3739static void ironlake_pfit_disable(struct intel_crtc *crtc)
3740{
3741 struct drm_device *dev = crtc->base.dev;
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 int pipe = crtc->pipe;
3744
3745 /* To avoid upsetting the power well on haswell only disable the pfit if
3746 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3747 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3748 I915_WRITE(PF_CTL(pipe), 0);
3749 I915_WRITE(PF_WIN_POS(pipe), 0);
3750 I915_WRITE(PF_WIN_SZ(pipe), 0);
3751 }
3752}
3753
6be4a607
JB
3754static void ironlake_crtc_disable(struct drm_crtc *crtc)
3755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3759 struct intel_encoder *encoder;
6be4a607
JB
3760 int pipe = intel_crtc->pipe;
3761 int plane = intel_crtc->plane;
5eddb70b 3762 u32 reg, temp;
b52eb4dc 3763
ef9c3aee 3764
f7abfe8b
CW
3765 if (!intel_crtc->active)
3766 return;
3767
ea9d758d
DV
3768 for_each_encoder_on_crtc(dev, crtc, encoder)
3769 encoder->disable(encoder);
3770
e6c3a2a6 3771 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3772 drm_vblank_off(dev, pipe);
913d8d11 3773
5c3fe8b0 3774 if (dev_priv->fbc.plane == plane)
973d04f9 3775 intel_disable_fbc(dev);
2c07245f 3776
0d5b8c61 3777 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3778 intel_disable_planes(crtc);
d1de00ef 3779 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3780
d925c59a
DV
3781 if (intel_crtc->config.has_pch_encoder)
3782 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3783
b24e7179 3784 intel_disable_pipe(dev_priv, pipe);
32f9d658 3785
3f8dce3a 3786 ironlake_pfit_disable(intel_crtc);
2c07245f 3787
bf49ec8c
DV
3788 for_each_encoder_on_crtc(dev, crtc, encoder)
3789 if (encoder->post_disable)
3790 encoder->post_disable(encoder);
2c07245f 3791
d925c59a
DV
3792 if (intel_crtc->config.has_pch_encoder) {
3793 ironlake_fdi_disable(crtc);
913d8d11 3794
d925c59a
DV
3795 ironlake_disable_pch_transcoder(dev_priv, pipe);
3796 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3797
d925c59a
DV
3798 if (HAS_PCH_CPT(dev)) {
3799 /* disable TRANS_DP_CTL */
3800 reg = TRANS_DP_CTL(pipe);
3801 temp = I915_READ(reg);
3802 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3803 TRANS_DP_PORT_SEL_MASK);
3804 temp |= TRANS_DP_PORT_SEL_NONE;
3805 I915_WRITE(reg, temp);
3806
3807 /* disable DPLL_SEL */
3808 temp = I915_READ(PCH_DPLL_SEL);
11887397 3809 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3810 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3811 }
e3421a18 3812
d925c59a 3813 /* disable PCH DPLL */
e72f9fbf 3814 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3815
d925c59a
DV
3816 ironlake_fdi_pll_disable(intel_crtc);
3817 }
6b383a7f 3818
f7abfe8b 3819 intel_crtc->active = false;
46ba614c 3820 intel_update_watermarks(crtc);
d1ebd816
BW
3821
3822 mutex_lock(&dev->struct_mutex);
6b383a7f 3823 intel_update_fbc(dev);
d1ebd816 3824 mutex_unlock(&dev->struct_mutex);
6be4a607 3825}
1b3c7a47 3826
4f771f10 3827static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3828{
4f771f10
PZ
3829 struct drm_device *dev = crtc->dev;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3832 struct intel_encoder *encoder;
3833 int pipe = intel_crtc->pipe;
3b117c8f 3834 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3835
4f771f10
PZ
3836 if (!intel_crtc->active)
3837 return;
3838
dda9a66a
VS
3839 haswell_crtc_disable_planes(crtc);
3840
8807e55b
JN
3841 for_each_encoder_on_crtc(dev, crtc, encoder) {
3842 intel_opregion_notify_encoder(encoder, false);
4f771f10 3843 encoder->disable(encoder);
8807e55b 3844 }
4f771f10 3845
8664281b
PZ
3846 if (intel_crtc->config.has_pch_encoder)
3847 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3848 intel_disable_pipe(dev_priv, pipe);
3849
ad80a810 3850 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3851
3f8dce3a 3852 ironlake_pfit_disable(intel_crtc);
4f771f10 3853
1f544388 3854 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3855
3856 for_each_encoder_on_crtc(dev, crtc, encoder)
3857 if (encoder->post_disable)
3858 encoder->post_disable(encoder);
3859
88adfff1 3860 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3861 lpt_disable_pch_transcoder(dev_priv);
8664281b 3862 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3863 intel_ddi_fdi_disable(crtc);
83616634 3864 }
4f771f10
PZ
3865
3866 intel_crtc->active = false;
46ba614c 3867 intel_update_watermarks(crtc);
4f771f10
PZ
3868
3869 mutex_lock(&dev->struct_mutex);
3870 intel_update_fbc(dev);
3871 mutex_unlock(&dev->struct_mutex);
3872}
3873
ee7b9f93
JB
3874static void ironlake_crtc_off(struct drm_crtc *crtc)
3875{
3876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3877 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3878}
3879
6441ab5f
PZ
3880static void haswell_crtc_off(struct drm_crtc *crtc)
3881{
3882 intel_ddi_put_crtc_pll(crtc);
3883}
3884
02e792fb
DV
3885static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3886{
02e792fb 3887 if (!enable && intel_crtc->overlay) {
23f09ce3 3888 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3889 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3890
23f09ce3 3891 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3892 dev_priv->mm.interruptible = false;
3893 (void) intel_overlay_switch_off(intel_crtc->overlay);
3894 dev_priv->mm.interruptible = true;
23f09ce3 3895 mutex_unlock(&dev->struct_mutex);
02e792fb 3896 }
02e792fb 3897
5dcdbcb0
CW
3898 /* Let userspace switch the overlay on again. In most cases userspace
3899 * has to recompute where to put it anyway.
3900 */
02e792fb
DV
3901}
3902
61bc95c1
EE
3903/**
3904 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3905 * cursor plane briefly if not already running after enabling the display
3906 * plane.
3907 * This workaround avoids occasional blank screens when self refresh is
3908 * enabled.
3909 */
3910static void
3911g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3912{
3913 u32 cntl = I915_READ(CURCNTR(pipe));
3914
3915 if ((cntl & CURSOR_MODE) == 0) {
3916 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3917
3918 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3919 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3920 intel_wait_for_vblank(dev_priv->dev, pipe);
3921 I915_WRITE(CURCNTR(pipe), cntl);
3922 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3923 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3924 }
3925}
3926
2dd24552
JB
3927static void i9xx_pfit_enable(struct intel_crtc *crtc)
3928{
3929 struct drm_device *dev = crtc->base.dev;
3930 struct drm_i915_private *dev_priv = dev->dev_private;
3931 struct intel_crtc_config *pipe_config = &crtc->config;
3932
328d8e82 3933 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3934 return;
3935
2dd24552 3936 /*
c0b03411
DV
3937 * The panel fitter should only be adjusted whilst the pipe is disabled,
3938 * according to register description and PRM.
2dd24552 3939 */
c0b03411
DV
3940 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3941 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3942
b074cec8
JB
3943 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3944 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3945
3946 /* Border color in case we don't scale up to the full screen. Black by
3947 * default, change to something else for debugging. */
3948 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3949}
3950
586f49dc 3951int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3952{
586f49dc 3953 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3954
586f49dc
JB
3955 /* Obtain SKU information */
3956 mutex_lock(&dev_priv->dpio_lock);
3957 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3958 CCK_FUSE_HPLL_FREQ_MASK;
3959 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3960
586f49dc 3961 return vco_freq[hpll_freq];
30a970c6
JB
3962}
3963
3964/* Adjust CDclk dividers to allow high res or save power if possible */
3965static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3966{
3967 struct drm_i915_private *dev_priv = dev->dev_private;
3968 u32 val, cmd;
3969
3970 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3971 cmd = 2;
3972 else if (cdclk == 266)
3973 cmd = 1;
3974 else
3975 cmd = 0;
3976
3977 mutex_lock(&dev_priv->rps.hw_lock);
3978 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3979 val &= ~DSPFREQGUAR_MASK;
3980 val |= (cmd << DSPFREQGUAR_SHIFT);
3981 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3982 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3983 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3984 50)) {
3985 DRM_ERROR("timed out waiting for CDclk change\n");
3986 }
3987 mutex_unlock(&dev_priv->rps.hw_lock);
3988
3989 if (cdclk == 400) {
3990 u32 divider, vco;
3991
3992 vco = valleyview_get_vco(dev_priv);
3993 divider = ((vco << 1) / cdclk) - 1;
3994
3995 mutex_lock(&dev_priv->dpio_lock);
3996 /* adjust cdclk divider */
3997 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
3998 val &= ~0xf;
3999 val |= divider;
4000 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4001 mutex_unlock(&dev_priv->dpio_lock);
4002 }
4003
4004 mutex_lock(&dev_priv->dpio_lock);
4005 /* adjust self-refresh exit latency value */
4006 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4007 val &= ~0x7f;
4008
4009 /*
4010 * For high bandwidth configs, we set a higher latency in the bunit
4011 * so that the core display fetch happens in time to avoid underruns.
4012 */
4013 if (cdclk == 400)
4014 val |= 4500 / 250; /* 4.5 usec */
4015 else
4016 val |= 3000 / 250; /* 3.0 usec */
4017 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4018 mutex_unlock(&dev_priv->dpio_lock);
4019
4020 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4021 intel_i2c_reset(dev);
4022}
4023
4024static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4025{
4026 int cur_cdclk, vco;
4027 int divider;
4028
4029 vco = valleyview_get_vco(dev_priv);
4030
4031 mutex_lock(&dev_priv->dpio_lock);
4032 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4033 mutex_unlock(&dev_priv->dpio_lock);
4034
4035 divider &= 0xf;
4036
4037 cur_cdclk = (vco << 1) / (divider + 1);
4038
4039 return cur_cdclk;
4040}
4041
4042static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4043 int max_pixclk)
4044{
4045 int cur_cdclk;
4046
4047 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4048
4049 /*
4050 * Really only a few cases to deal with, as only 4 CDclks are supported:
4051 * 200MHz
4052 * 267MHz
4053 * 320MHz
4054 * 400MHz
4055 * So we check to see whether we're above 90% of the lower bin and
4056 * adjust if needed.
4057 */
4058 if (max_pixclk > 288000) {
4059 return 400;
4060 } else if (max_pixclk > 240000) {
4061 return 320;
4062 } else
4063 return 266;
4064 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4065}
4066
4067static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
4068 unsigned modeset_pipes,
4069 struct intel_crtc_config *pipe_config)
4070{
4071 struct drm_device *dev = dev_priv->dev;
4072 struct intel_crtc *intel_crtc;
4073 int max_pixclk = 0;
4074
4075 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4076 base.head) {
4077 if (modeset_pipes & (1 << intel_crtc->pipe))
4078 max_pixclk = max(max_pixclk,
4079 pipe_config->adjusted_mode.crtc_clock);
4080 else if (intel_crtc->base.enabled)
4081 max_pixclk = max(max_pixclk,
4082 intel_crtc->config.adjusted_mode.crtc_clock);
4083 }
4084
4085 return max_pixclk;
4086}
4087
4088static void valleyview_modeset_global_pipes(struct drm_device *dev,
4089 unsigned *prepare_pipes,
4090 unsigned modeset_pipes,
4091 struct intel_crtc_config *pipe_config)
4092{
4093 struct drm_i915_private *dev_priv = dev->dev_private;
4094 struct intel_crtc *intel_crtc;
4095 int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
4096 pipe_config);
4097 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4098
4099 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4100 return;
4101
4102 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4103 base.head)
4104 if (intel_crtc->base.enabled)
4105 *prepare_pipes |= (1 << intel_crtc->pipe);
4106}
4107
4108static void valleyview_modeset_global_resources(struct drm_device *dev)
4109{
4110 struct drm_i915_private *dev_priv = dev->dev_private;
4111 int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
4112 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4113 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4114
4115 if (req_cdclk != cur_cdclk)
4116 valleyview_set_cdclk(dev, req_cdclk);
4117}
4118
89b667f8
JB
4119static void valleyview_crtc_enable(struct drm_crtc *crtc)
4120{
4121 struct drm_device *dev = crtc->dev;
4122 struct drm_i915_private *dev_priv = dev->dev_private;
4123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4124 struct intel_encoder *encoder;
4125 int pipe = intel_crtc->pipe;
4126 int plane = intel_crtc->plane;
23538ef1 4127 bool is_dsi;
89b667f8
JB
4128
4129 WARN_ON(!crtc->enabled);
4130
4131 if (intel_crtc->active)
4132 return;
4133
4134 intel_crtc->active = true;
89b667f8 4135
89b667f8
JB
4136 for_each_encoder_on_crtc(dev, crtc, encoder)
4137 if (encoder->pre_pll_enable)
4138 encoder->pre_pll_enable(encoder);
4139
23538ef1
JN
4140 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4141
e9fd1c02
JN
4142 if (!is_dsi)
4143 vlv_enable_pll(intel_crtc);
89b667f8
JB
4144
4145 for_each_encoder_on_crtc(dev, crtc, encoder)
4146 if (encoder->pre_enable)
4147 encoder->pre_enable(encoder);
4148
2dd24552
JB
4149 i9xx_pfit_enable(intel_crtc);
4150
63cbb074
VS
4151 intel_crtc_load_lut(crtc);
4152
f37fcc2a 4153 intel_update_watermarks(crtc);
23538ef1 4154 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
d1de00ef 4155 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4156 intel_enable_planes(crtc);
5c38d48c 4157 intel_crtc_update_cursor(crtc, true);
89b667f8 4158
89b667f8 4159 intel_update_fbc(dev);
5004945f
JN
4160
4161 for_each_encoder_on_crtc(dev, crtc, encoder)
4162 encoder->enable(encoder);
89b667f8
JB
4163}
4164
0b8765c6 4165static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4166{
4167 struct drm_device *dev = crtc->dev;
79e53945
JB
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4170 struct intel_encoder *encoder;
79e53945 4171 int pipe = intel_crtc->pipe;
80824003 4172 int plane = intel_crtc->plane;
79e53945 4173
08a48469
DV
4174 WARN_ON(!crtc->enabled);
4175
f7abfe8b
CW
4176 if (intel_crtc->active)
4177 return;
4178
4179 intel_crtc->active = true;
6b383a7f 4180
9d6d9f19
MK
4181 for_each_encoder_on_crtc(dev, crtc, encoder)
4182 if (encoder->pre_enable)
4183 encoder->pre_enable(encoder);
4184
f6736a1a
DV
4185 i9xx_enable_pll(intel_crtc);
4186
2dd24552
JB
4187 i9xx_pfit_enable(intel_crtc);
4188
63cbb074
VS
4189 intel_crtc_load_lut(crtc);
4190
f37fcc2a 4191 intel_update_watermarks(crtc);
23538ef1 4192 intel_enable_pipe(dev_priv, pipe, false, false);
d1de00ef 4193 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4194 intel_enable_planes(crtc);
22e407d7 4195 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4196 if (IS_G4X(dev))
4197 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4198 intel_crtc_update_cursor(crtc, true);
79e53945 4199
0b8765c6
JB
4200 /* Give the overlay scaler a chance to enable if it's on this pipe */
4201 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4202
f440eb13 4203 intel_update_fbc(dev);
ef9c3aee 4204
fa5c73b1
DV
4205 for_each_encoder_on_crtc(dev, crtc, encoder)
4206 encoder->enable(encoder);
0b8765c6 4207}
79e53945 4208
87476d63
DV
4209static void i9xx_pfit_disable(struct intel_crtc *crtc)
4210{
4211 struct drm_device *dev = crtc->base.dev;
4212 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4213
328d8e82
DV
4214 if (!crtc->config.gmch_pfit.control)
4215 return;
87476d63 4216
328d8e82 4217 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4218
328d8e82
DV
4219 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4220 I915_READ(PFIT_CONTROL));
4221 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4222}
4223
0b8765c6
JB
4224static void i9xx_crtc_disable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4229 struct intel_encoder *encoder;
0b8765c6
JB
4230 int pipe = intel_crtc->pipe;
4231 int plane = intel_crtc->plane;
ef9c3aee 4232
f7abfe8b
CW
4233 if (!intel_crtc->active)
4234 return;
4235
ea9d758d
DV
4236 for_each_encoder_on_crtc(dev, crtc, encoder)
4237 encoder->disable(encoder);
4238
0b8765c6 4239 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4240 intel_crtc_wait_for_pending_flips(crtc);
4241 drm_vblank_off(dev, pipe);
0b8765c6 4242
5c3fe8b0 4243 if (dev_priv->fbc.plane == plane)
973d04f9 4244 intel_disable_fbc(dev);
79e53945 4245
0d5b8c61
VS
4246 intel_crtc_dpms_overlay(intel_crtc, false);
4247 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4248 intel_disable_planes(crtc);
d1de00ef 4249 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4250
b24e7179 4251 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4252
87476d63 4253 i9xx_pfit_disable(intel_crtc);
24a1f16d 4254
89b667f8
JB
4255 for_each_encoder_on_crtc(dev, crtc, encoder)
4256 if (encoder->post_disable)
4257 encoder->post_disable(encoder);
4258
f6071166
JB
4259 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4260 vlv_disable_pll(dev_priv, pipe);
4261 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4262 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4263
f7abfe8b 4264 intel_crtc->active = false;
46ba614c 4265 intel_update_watermarks(crtc);
f37fcc2a 4266
6b383a7f 4267 intel_update_fbc(dev);
0b8765c6
JB
4268}
4269
ee7b9f93
JB
4270static void i9xx_crtc_off(struct drm_crtc *crtc)
4271{
4272}
4273
976f8a20
DV
4274static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4275 bool enabled)
2c07245f
ZW
4276{
4277 struct drm_device *dev = crtc->dev;
4278 struct drm_i915_master_private *master_priv;
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4280 int pipe = intel_crtc->pipe;
79e53945
JB
4281
4282 if (!dev->primary->master)
4283 return;
4284
4285 master_priv = dev->primary->master->driver_priv;
4286 if (!master_priv->sarea_priv)
4287 return;
4288
79e53945
JB
4289 switch (pipe) {
4290 case 0:
4291 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4292 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4293 break;
4294 case 1:
4295 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4296 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4297 break;
4298 default:
9db4a9c7 4299 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4300 break;
4301 }
79e53945
JB
4302}
4303
976f8a20
DV
4304/**
4305 * Sets the power management mode of the pipe and plane.
4306 */
4307void intel_crtc_update_dpms(struct drm_crtc *crtc)
4308{
4309 struct drm_device *dev = crtc->dev;
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 struct intel_encoder *intel_encoder;
4312 bool enable = false;
4313
4314 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4315 enable |= intel_encoder->connectors_active;
4316
4317 if (enable)
4318 dev_priv->display.crtc_enable(crtc);
4319 else
4320 dev_priv->display.crtc_disable(crtc);
4321
4322 intel_crtc_update_sarea(crtc, enable);
4323}
4324
cdd59983
CW
4325static void intel_crtc_disable(struct drm_crtc *crtc)
4326{
cdd59983 4327 struct drm_device *dev = crtc->dev;
976f8a20 4328 struct drm_connector *connector;
ee7b9f93 4329 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4331
976f8a20
DV
4332 /* crtc should still be enabled when we disable it. */
4333 WARN_ON(!crtc->enabled);
4334
4335 dev_priv->display.crtc_disable(crtc);
c77bf565 4336 intel_crtc->eld_vld = false;
976f8a20 4337 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4338 dev_priv->display.off(crtc);
4339
931872fc 4340 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4341 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4342 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4343
4344 if (crtc->fb) {
4345 mutex_lock(&dev->struct_mutex);
1690e1eb 4346 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4347 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4348 crtc->fb = NULL;
4349 }
4350
4351 /* Update computed state. */
4352 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4353 if (!connector->encoder || !connector->encoder->crtc)
4354 continue;
4355
4356 if (connector->encoder->crtc != crtc)
4357 continue;
4358
4359 connector->dpms = DRM_MODE_DPMS_OFF;
4360 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4361 }
4362}
4363
ea5b213a 4364void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4365{
4ef69c7a 4366 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4367
ea5b213a
CW
4368 drm_encoder_cleanup(encoder);
4369 kfree(intel_encoder);
7e7d76c3
JB
4370}
4371
9237329d 4372/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4373 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4374 * state of the entire output pipe. */
9237329d 4375static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4376{
5ab432ef
DV
4377 if (mode == DRM_MODE_DPMS_ON) {
4378 encoder->connectors_active = true;
4379
b2cabb0e 4380 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4381 } else {
4382 encoder->connectors_active = false;
4383
b2cabb0e 4384 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4385 }
79e53945
JB
4386}
4387
0a91ca29
DV
4388/* Cross check the actual hw state with our own modeset state tracking (and it's
4389 * internal consistency). */
b980514c 4390static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4391{
0a91ca29
DV
4392 if (connector->get_hw_state(connector)) {
4393 struct intel_encoder *encoder = connector->encoder;
4394 struct drm_crtc *crtc;
4395 bool encoder_enabled;
4396 enum pipe pipe;
4397
4398 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4399 connector->base.base.id,
4400 drm_get_connector_name(&connector->base));
4401
4402 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4403 "wrong connector dpms state\n");
4404 WARN(connector->base.encoder != &encoder->base,
4405 "active connector not linked to encoder\n");
4406 WARN(!encoder->connectors_active,
4407 "encoder->connectors_active not set\n");
4408
4409 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4410 WARN(!encoder_enabled, "encoder not enabled\n");
4411 if (WARN_ON(!encoder->base.crtc))
4412 return;
4413
4414 crtc = encoder->base.crtc;
4415
4416 WARN(!crtc->enabled, "crtc not enabled\n");
4417 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4418 WARN(pipe != to_intel_crtc(crtc)->pipe,
4419 "encoder active on the wrong pipe\n");
4420 }
79e53945
JB
4421}
4422
5ab432ef
DV
4423/* Even simpler default implementation, if there's really no special case to
4424 * consider. */
4425void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4426{
5ab432ef
DV
4427 /* All the simple cases only support two dpms states. */
4428 if (mode != DRM_MODE_DPMS_ON)
4429 mode = DRM_MODE_DPMS_OFF;
d4270e57 4430
5ab432ef
DV
4431 if (mode == connector->dpms)
4432 return;
4433
4434 connector->dpms = mode;
4435
4436 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4437 if (connector->encoder)
4438 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4439
b980514c 4440 intel_modeset_check_state(connector->dev);
79e53945
JB
4441}
4442
f0947c37
DV
4443/* Simple connector->get_hw_state implementation for encoders that support only
4444 * one connector and no cloning and hence the encoder state determines the state
4445 * of the connector. */
4446bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4447{
24929352 4448 enum pipe pipe = 0;
f0947c37 4449 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4450
f0947c37 4451 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4452}
4453
1857e1da
DV
4454static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4455 struct intel_crtc_config *pipe_config)
4456{
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 struct intel_crtc *pipe_B_crtc =
4459 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4460
4461 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4462 pipe_name(pipe), pipe_config->fdi_lanes);
4463 if (pipe_config->fdi_lanes > 4) {
4464 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4465 pipe_name(pipe), pipe_config->fdi_lanes);
4466 return false;
4467 }
4468
bafb6553 4469 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4470 if (pipe_config->fdi_lanes > 2) {
4471 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4472 pipe_config->fdi_lanes);
4473 return false;
4474 } else {
4475 return true;
4476 }
4477 }
4478
4479 if (INTEL_INFO(dev)->num_pipes == 2)
4480 return true;
4481
4482 /* Ivybridge 3 pipe is really complicated */
4483 switch (pipe) {
4484 case PIPE_A:
4485 return true;
4486 case PIPE_B:
4487 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4488 pipe_config->fdi_lanes > 2) {
4489 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4490 pipe_name(pipe), pipe_config->fdi_lanes);
4491 return false;
4492 }
4493 return true;
4494 case PIPE_C:
1e833f40 4495 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4496 pipe_B_crtc->config.fdi_lanes <= 2) {
4497 if (pipe_config->fdi_lanes > 2) {
4498 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4499 pipe_name(pipe), pipe_config->fdi_lanes);
4500 return false;
4501 }
4502 } else {
4503 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4504 return false;
4505 }
4506 return true;
4507 default:
4508 BUG();
4509 }
4510}
4511
e29c22c0
DV
4512#define RETRY 1
4513static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4514 struct intel_crtc_config *pipe_config)
877d48d5 4515{
1857e1da 4516 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4517 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4518 int lane, link_bw, fdi_dotclock;
e29c22c0 4519 bool setup_ok, needs_recompute = false;
877d48d5 4520
e29c22c0 4521retry:
877d48d5
DV
4522 /* FDI is a binary signal running at ~2.7GHz, encoding
4523 * each output octet as 10 bits. The actual frequency
4524 * is stored as a divider into a 100MHz clock, and the
4525 * mode pixel clock is stored in units of 1KHz.
4526 * Hence the bw of each lane in terms of the mode signal
4527 * is:
4528 */
4529 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4530
241bfc38 4531 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4532
2bd89a07 4533 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4534 pipe_config->pipe_bpp);
4535
4536 pipe_config->fdi_lanes = lane;
4537
2bd89a07 4538 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4539 link_bw, &pipe_config->fdi_m_n);
1857e1da 4540
e29c22c0
DV
4541 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4542 intel_crtc->pipe, pipe_config);
4543 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4544 pipe_config->pipe_bpp -= 2*3;
4545 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4546 pipe_config->pipe_bpp);
4547 needs_recompute = true;
4548 pipe_config->bw_constrained = true;
4549
4550 goto retry;
4551 }
4552
4553 if (needs_recompute)
4554 return RETRY;
4555
4556 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4557}
4558
42db64ef
PZ
4559static void hsw_compute_ips_config(struct intel_crtc *crtc,
4560 struct intel_crtc_config *pipe_config)
4561{
3c4ca58c
PZ
4562 pipe_config->ips_enabled = i915_enable_ips &&
4563 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4564 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4565}
4566
a43f6e0f 4567static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4568 struct intel_crtc_config *pipe_config)
79e53945 4569{
a43f6e0f 4570 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4571 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4572
ad3a4479 4573 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4574 if (INTEL_INFO(dev)->gen < 4) {
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576 int clock_limit =
4577 dev_priv->display.get_display_clock_speed(dev);
4578
4579 /*
4580 * Enable pixel doubling when the dot clock
4581 * is > 90% of the (display) core speed.
4582 *
b397c96b
VS
4583 * GDG double wide on either pipe,
4584 * otherwise pipe A only.
cf532bb2 4585 */
b397c96b 4586 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4587 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4588 clock_limit *= 2;
cf532bb2 4589 pipe_config->double_wide = true;
ad3a4479
VS
4590 }
4591
241bfc38 4592 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4593 return -EINVAL;
2c07245f 4594 }
89749350 4595
1d1d0e27
VS
4596 /*
4597 * Pipe horizontal size must be even in:
4598 * - DVO ganged mode
4599 * - LVDS dual channel mode
4600 * - Double wide pipe
4601 */
4602 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4603 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4604 pipe_config->pipe_src_w &= ~1;
4605
8693a824
DL
4606 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4607 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4608 */
4609 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4610 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4611 return -EINVAL;
44f46b42 4612
bd080ee5 4613 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4614 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4615 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4616 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4617 * for lvds. */
4618 pipe_config->pipe_bpp = 8*3;
4619 }
4620
f5adf94e 4621 if (HAS_IPS(dev))
a43f6e0f
DV
4622 hsw_compute_ips_config(crtc, pipe_config);
4623
4624 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4625 * clock survives for now. */
4626 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4627 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4628
877d48d5 4629 if (pipe_config->has_pch_encoder)
a43f6e0f 4630 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4631
e29c22c0 4632 return 0;
79e53945
JB
4633}
4634
25eb05fc
JB
4635static int valleyview_get_display_clock_speed(struct drm_device *dev)
4636{
4637 return 400000; /* FIXME */
4638}
4639
e70236a8
JB
4640static int i945_get_display_clock_speed(struct drm_device *dev)
4641{
4642 return 400000;
4643}
79e53945 4644
e70236a8 4645static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4646{
e70236a8
JB
4647 return 333000;
4648}
79e53945 4649
e70236a8
JB
4650static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4651{
4652 return 200000;
4653}
79e53945 4654
257a7ffc
DV
4655static int pnv_get_display_clock_speed(struct drm_device *dev)
4656{
4657 u16 gcfgc = 0;
4658
4659 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4660
4661 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4662 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4663 return 267000;
4664 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4665 return 333000;
4666 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4667 return 444000;
4668 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4669 return 200000;
4670 default:
4671 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4672 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4673 return 133000;
4674 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4675 return 167000;
4676 }
4677}
4678
e70236a8
JB
4679static int i915gm_get_display_clock_speed(struct drm_device *dev)
4680{
4681 u16 gcfgc = 0;
79e53945 4682
e70236a8
JB
4683 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4684
4685 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4686 return 133000;
4687 else {
4688 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4689 case GC_DISPLAY_CLOCK_333_MHZ:
4690 return 333000;
4691 default:
4692 case GC_DISPLAY_CLOCK_190_200_MHZ:
4693 return 190000;
79e53945 4694 }
e70236a8
JB
4695 }
4696}
4697
4698static int i865_get_display_clock_speed(struct drm_device *dev)
4699{
4700 return 266000;
4701}
4702
4703static int i855_get_display_clock_speed(struct drm_device *dev)
4704{
4705 u16 hpllcc = 0;
4706 /* Assume that the hardware is in the high speed state. This
4707 * should be the default.
4708 */
4709 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4710 case GC_CLOCK_133_200:
4711 case GC_CLOCK_100_200:
4712 return 200000;
4713 case GC_CLOCK_166_250:
4714 return 250000;
4715 case GC_CLOCK_100_133:
79e53945 4716 return 133000;
e70236a8 4717 }
79e53945 4718
e70236a8
JB
4719 /* Shouldn't happen */
4720 return 0;
4721}
79e53945 4722
e70236a8
JB
4723static int i830_get_display_clock_speed(struct drm_device *dev)
4724{
4725 return 133000;
79e53945
JB
4726}
4727
2c07245f 4728static void
a65851af 4729intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4730{
a65851af
VS
4731 while (*num > DATA_LINK_M_N_MASK ||
4732 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4733 *num >>= 1;
4734 *den >>= 1;
4735 }
4736}
4737
a65851af
VS
4738static void compute_m_n(unsigned int m, unsigned int n,
4739 uint32_t *ret_m, uint32_t *ret_n)
4740{
4741 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4742 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4743 intel_reduce_m_n_ratio(ret_m, ret_n);
4744}
4745
e69d0bc1
DV
4746void
4747intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4748 int pixel_clock, int link_clock,
4749 struct intel_link_m_n *m_n)
2c07245f 4750{
e69d0bc1 4751 m_n->tu = 64;
a65851af
VS
4752
4753 compute_m_n(bits_per_pixel * pixel_clock,
4754 link_clock * nlanes * 8,
4755 &m_n->gmch_m, &m_n->gmch_n);
4756
4757 compute_m_n(pixel_clock, link_clock,
4758 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4759}
4760
a7615030
CW
4761static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4762{
72bbe58c
KP
4763 if (i915_panel_use_ssc >= 0)
4764 return i915_panel_use_ssc != 0;
41aa3448 4765 return dev_priv->vbt.lvds_use_ssc
435793df 4766 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4767}
4768
c65d77d8
JB
4769static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4770{
4771 struct drm_device *dev = crtc->dev;
4772 struct drm_i915_private *dev_priv = dev->dev_private;
4773 int refclk;
4774
a0c4da24 4775 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4776 refclk = 100000;
a0c4da24 4777 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4778 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4779 refclk = dev_priv->vbt.lvds_ssc_freq;
4780 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4781 } else if (!IS_GEN2(dev)) {
4782 refclk = 96000;
4783 } else {
4784 refclk = 48000;
4785 }
4786
4787 return refclk;
4788}
4789
7429e9d4 4790static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4791{
7df00d7a 4792 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4793}
f47709a9 4794
7429e9d4
DV
4795static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4796{
4797 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4798}
4799
f47709a9 4800static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4801 intel_clock_t *reduced_clock)
4802{
f47709a9 4803 struct drm_device *dev = crtc->base.dev;
a7516a05 4804 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4805 int pipe = crtc->pipe;
a7516a05
JB
4806 u32 fp, fp2 = 0;
4807
4808 if (IS_PINEVIEW(dev)) {
7429e9d4 4809 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4810 if (reduced_clock)
7429e9d4 4811 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4812 } else {
7429e9d4 4813 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4814 if (reduced_clock)
7429e9d4 4815 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4816 }
4817
4818 I915_WRITE(FP0(pipe), fp);
8bcc2795 4819 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4820
f47709a9
DV
4821 crtc->lowfreq_avail = false;
4822 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
a7516a05
JB
4823 reduced_clock && i915_powersave) {
4824 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4825 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4826 crtc->lowfreq_avail = true;
a7516a05
JB
4827 } else {
4828 I915_WRITE(FP1(pipe), fp);
8bcc2795 4829 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4830 }
4831}
4832
5e69f97f
CML
4833static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4834 pipe)
89b667f8
JB
4835{
4836 u32 reg_val;
4837
4838 /*
4839 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4840 * and set it to a reasonable value instead.
4841 */
ab3c759a 4842 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4843 reg_val &= 0xffffff00;
4844 reg_val |= 0x00000030;
ab3c759a 4845 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4846
ab3c759a 4847 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4848 reg_val &= 0x8cffffff;
4849 reg_val = 0x8c000000;
ab3c759a 4850 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4851
ab3c759a 4852 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4853 reg_val &= 0xffffff00;
ab3c759a 4854 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4855
ab3c759a 4856 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4857 reg_val &= 0x00ffffff;
4858 reg_val |= 0xb0000000;
ab3c759a 4859 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4860}
4861
b551842d
DV
4862static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4863 struct intel_link_m_n *m_n)
4864{
4865 struct drm_device *dev = crtc->base.dev;
4866 struct drm_i915_private *dev_priv = dev->dev_private;
4867 int pipe = crtc->pipe;
4868
e3b95f1e
DV
4869 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4870 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4871 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4872 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4873}
4874
4875static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4876 struct intel_link_m_n *m_n)
4877{
4878 struct drm_device *dev = crtc->base.dev;
4879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 int pipe = crtc->pipe;
4881 enum transcoder transcoder = crtc->config.cpu_transcoder;
4882
4883 if (INTEL_INFO(dev)->gen >= 5) {
4884 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4885 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4886 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4887 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4888 } else {
e3b95f1e
DV
4889 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4890 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4891 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4892 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4893 }
4894}
4895
03afc4a2
DV
4896static void intel_dp_set_m_n(struct intel_crtc *crtc)
4897{
4898 if (crtc->config.has_pch_encoder)
4899 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4900 else
4901 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4902}
4903
f47709a9 4904static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4905{
f47709a9 4906 struct drm_device *dev = crtc->base.dev;
a0c4da24 4907 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4908 int pipe = crtc->pipe;
89b667f8 4909 u32 dpll, mdiv;
a0c4da24 4910 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4911 u32 coreclk, reg_val, dpll_md;
a0c4da24 4912
09153000
DV
4913 mutex_lock(&dev_priv->dpio_lock);
4914
f47709a9
DV
4915 bestn = crtc->config.dpll.n;
4916 bestm1 = crtc->config.dpll.m1;
4917 bestm2 = crtc->config.dpll.m2;
4918 bestp1 = crtc->config.dpll.p1;
4919 bestp2 = crtc->config.dpll.p2;
a0c4da24 4920
89b667f8
JB
4921 /* See eDP HDMI DPIO driver vbios notes doc */
4922
4923 /* PLL B needs special handling */
4924 if (pipe)
5e69f97f 4925 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4926
4927 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4929
4930 /* Disable target IRef on PLL */
ab3c759a 4931 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4932 reg_val &= 0x00ffffff;
ab3c759a 4933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4934
4935 /* Disable fast lock */
ab3c759a 4936 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4937
4938 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4939 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4940 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4941 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4942 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4943
4944 /*
4945 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4946 * but we don't support that).
4947 * Note: don't use the DAC post divider as it seems unstable.
4948 */
4949 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4951
a0c4da24 4952 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4954
89b667f8 4955 /* Set HBR and RBR LPF coefficients */
ff9a6750 4956 if (crtc->config.port_clock == 162000 ||
99750bd4 4957 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4958 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4960 0x009f0003);
89b667f8 4961 else
ab3c759a 4962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4963 0x00d0000f);
4964
4965 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4966 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4967 /* Use SSC source */
4968 if (!pipe)
ab3c759a 4969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4970 0x0df40000);
4971 else
ab3c759a 4972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4973 0x0df70000);
4974 } else { /* HDMI or VGA */
4975 /* Use bend source */
4976 if (!pipe)
ab3c759a 4977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4978 0x0df70000);
4979 else
ab3c759a 4980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4981 0x0df40000);
4982 }
a0c4da24 4983
ab3c759a 4984 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
4985 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4986 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4987 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4988 coreclk |= 0x01000000;
ab3c759a 4989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 4990
ab3c759a 4991 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 4992
e5cbfbfb
ID
4993 /*
4994 * Enable DPIO clock input. We should never disable the reference
4995 * clock for pipe B, since VGA hotplug / manual detection depends
4996 * on it.
4997 */
89b667f8
JB
4998 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4999 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5000 /* We should never disable this, set it here for state tracking */
5001 if (pipe == PIPE_B)
89b667f8 5002 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5003 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5004 crtc->config.dpll_hw_state.dpll = dpll;
5005
ef1b460d
DV
5006 dpll_md = (crtc->config.pixel_multiplier - 1)
5007 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5008 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5009
89b667f8
JB
5010 if (crtc->config.has_dp_encoder)
5011 intel_dp_set_m_n(crtc);
09153000
DV
5012
5013 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5014}
5015
f47709a9
DV
5016static void i9xx_update_pll(struct intel_crtc *crtc,
5017 intel_clock_t *reduced_clock,
eb1cbe48
DV
5018 int num_connectors)
5019{
f47709a9 5020 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5021 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5022 u32 dpll;
5023 bool is_sdvo;
f47709a9 5024 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5025
f47709a9 5026 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5027
f47709a9
DV
5028 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5029 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5030
5031 dpll = DPLL_VGA_MODE_DIS;
5032
f47709a9 5033 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5034 dpll |= DPLLB_MODE_LVDS;
5035 else
5036 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5037
ef1b460d 5038 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5039 dpll |= (crtc->config.pixel_multiplier - 1)
5040 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5041 }
198a037f
DV
5042
5043 if (is_sdvo)
4a33e48d 5044 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5045
f47709a9 5046 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5047 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5048
5049 /* compute bitmask from p1 value */
5050 if (IS_PINEVIEW(dev))
5051 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5052 else {
5053 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5054 if (IS_G4X(dev) && reduced_clock)
5055 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5056 }
5057 switch (clock->p2) {
5058 case 5:
5059 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5060 break;
5061 case 7:
5062 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5063 break;
5064 case 10:
5065 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5066 break;
5067 case 14:
5068 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5069 break;
5070 }
5071 if (INTEL_INFO(dev)->gen >= 4)
5072 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5073
09ede541 5074 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5075 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5076 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5077 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5078 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5079 else
5080 dpll |= PLL_REF_INPUT_DREFCLK;
5081
5082 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5083 crtc->config.dpll_hw_state.dpll = dpll;
5084
eb1cbe48 5085 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5086 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5087 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5088 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5089 }
66e3d5c0
DV
5090
5091 if (crtc->config.has_dp_encoder)
5092 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5093}
5094
f47709a9 5095static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5096 intel_clock_t *reduced_clock,
eb1cbe48
DV
5097 int num_connectors)
5098{
f47709a9 5099 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5100 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5101 u32 dpll;
f47709a9 5102 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5103
f47709a9 5104 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5105
eb1cbe48
DV
5106 dpll = DPLL_VGA_MODE_DIS;
5107
f47709a9 5108 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5109 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5110 } else {
5111 if (clock->p1 == 2)
5112 dpll |= PLL_P1_DIVIDE_BY_TWO;
5113 else
5114 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5115 if (clock->p2 == 4)
5116 dpll |= PLL_P2_DIVIDE_BY_4;
5117 }
5118
4a33e48d
DV
5119 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5120 dpll |= DPLL_DVO_2X_MODE;
5121
f47709a9 5122 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5123 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5124 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5125 else
5126 dpll |= PLL_REF_INPUT_DREFCLK;
5127
5128 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5129 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5130}
5131
8a654f3b 5132static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5133{
5134 struct drm_device *dev = intel_crtc->base.dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5137 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5138 struct drm_display_mode *adjusted_mode =
5139 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5140 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5141
5142 /* We need to be careful not to changed the adjusted mode, for otherwise
5143 * the hw state checker will get angry at the mismatch. */
5144 crtc_vtotal = adjusted_mode->crtc_vtotal;
5145 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5146
5147 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5148 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5149 crtc_vtotal -= 1;
5150 crtc_vblank_end -= 1;
b0e77b9c
PZ
5151 vsyncshift = adjusted_mode->crtc_hsync_start
5152 - adjusted_mode->crtc_htotal / 2;
5153 } else {
5154 vsyncshift = 0;
5155 }
5156
5157 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5158 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5159
fe2b8f9d 5160 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5161 (adjusted_mode->crtc_hdisplay - 1) |
5162 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5163 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5164 (adjusted_mode->crtc_hblank_start - 1) |
5165 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5166 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5167 (adjusted_mode->crtc_hsync_start - 1) |
5168 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5169
fe2b8f9d 5170 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5171 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5172 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5173 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5174 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5175 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5176 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5177 (adjusted_mode->crtc_vsync_start - 1) |
5178 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5179
b5e508d4
PZ
5180 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5181 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5182 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5183 * bits. */
5184 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5185 (pipe == PIPE_B || pipe == PIPE_C))
5186 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5187
b0e77b9c
PZ
5188 /* pipesrc controls the size that is scaled from, which should
5189 * always be the user's requested size.
5190 */
5191 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5192 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5193 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5194}
5195
1bd1bd80
DV
5196static void intel_get_pipe_timings(struct intel_crtc *crtc,
5197 struct intel_crtc_config *pipe_config)
5198{
5199 struct drm_device *dev = crtc->base.dev;
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5202 uint32_t tmp;
5203
5204 tmp = I915_READ(HTOTAL(cpu_transcoder));
5205 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5206 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5207 tmp = I915_READ(HBLANK(cpu_transcoder));
5208 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5209 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5210 tmp = I915_READ(HSYNC(cpu_transcoder));
5211 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5212 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5213
5214 tmp = I915_READ(VTOTAL(cpu_transcoder));
5215 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5216 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5217 tmp = I915_READ(VBLANK(cpu_transcoder));
5218 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5219 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5220 tmp = I915_READ(VSYNC(cpu_transcoder));
5221 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5222 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5223
5224 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5225 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5226 pipe_config->adjusted_mode.crtc_vtotal += 1;
5227 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5228 }
5229
5230 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5231 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5232 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5233
5234 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5235 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5236}
5237
babea61d
JB
5238static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5239 struct intel_crtc_config *pipe_config)
5240{
5241 struct drm_crtc *crtc = &intel_crtc->base;
5242
5243 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5244 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5245 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5246 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5247
5248 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5249 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5250 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5251 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5252
5253 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5254
241bfc38 5255 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
babea61d
JB
5256 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5257}
5258
84b046f3
DV
5259static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5260{
5261 struct drm_device *dev = intel_crtc->base.dev;
5262 struct drm_i915_private *dev_priv = dev->dev_private;
5263 uint32_t pipeconf;
5264
9f11a9e4 5265 pipeconf = 0;
84b046f3 5266
67c72a12
DV
5267 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5268 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5269 pipeconf |= PIPECONF_ENABLE;
5270
cf532bb2
VS
5271 if (intel_crtc->config.double_wide)
5272 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5273
ff9ce46e
DV
5274 /* only g4x and later have fancy bpc/dither controls */
5275 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5276 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5277 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5278 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5279 PIPECONF_DITHER_TYPE_SP;
84b046f3 5280
ff9ce46e
DV
5281 switch (intel_crtc->config.pipe_bpp) {
5282 case 18:
5283 pipeconf |= PIPECONF_6BPC;
5284 break;
5285 case 24:
5286 pipeconf |= PIPECONF_8BPC;
5287 break;
5288 case 30:
5289 pipeconf |= PIPECONF_10BPC;
5290 break;
5291 default:
5292 /* Case prevented by intel_choose_pipe_bpp_dither. */
5293 BUG();
84b046f3
DV
5294 }
5295 }
5296
5297 if (HAS_PIPE_CXSR(dev)) {
5298 if (intel_crtc->lowfreq_avail) {
5299 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5300 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5301 } else {
5302 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5303 }
5304 }
5305
84b046f3
DV
5306 if (!IS_GEN2(dev) &&
5307 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5308 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5309 else
5310 pipeconf |= PIPECONF_PROGRESSIVE;
5311
9f11a9e4
DV
5312 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5313 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5314
84b046f3
DV
5315 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5316 POSTING_READ(PIPECONF(intel_crtc->pipe));
5317}
5318
f564048e 5319static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5320 int x, int y,
94352cf9 5321 struct drm_framebuffer *fb)
79e53945
JB
5322{
5323 struct drm_device *dev = crtc->dev;
5324 struct drm_i915_private *dev_priv = dev->dev_private;
5325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5326 int pipe = intel_crtc->pipe;
80824003 5327 int plane = intel_crtc->plane;
c751ce4f 5328 int refclk, num_connectors = 0;
652c393a 5329 intel_clock_t clock, reduced_clock;
84b046f3 5330 u32 dspcntr;
a16af721 5331 bool ok, has_reduced_clock = false;
e9fd1c02 5332 bool is_lvds = false, is_dsi = false;
5eddb70b 5333 struct intel_encoder *encoder;
d4906093 5334 const intel_limit_t *limit;
5c3b82e2 5335 int ret;
79e53945 5336
6c2b7c12 5337 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5338 switch (encoder->type) {
79e53945
JB
5339 case INTEL_OUTPUT_LVDS:
5340 is_lvds = true;
5341 break;
e9fd1c02
JN
5342 case INTEL_OUTPUT_DSI:
5343 is_dsi = true;
5344 break;
79e53945 5345 }
43565a06 5346
c751ce4f 5347 num_connectors++;
79e53945
JB
5348 }
5349
f2335330
JN
5350 if (is_dsi)
5351 goto skip_dpll;
5352
5353 if (!intel_crtc->config.clock_set) {
5354 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5355
e9fd1c02
JN
5356 /*
5357 * Returns a set of divisors for the desired target clock with
5358 * the given refclk, or FALSE. The returned values represent
5359 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5360 * 2) / p1 / p2.
5361 */
5362 limit = intel_limit(crtc, refclk);
5363 ok = dev_priv->display.find_dpll(limit, crtc,
5364 intel_crtc->config.port_clock,
5365 refclk, NULL, &clock);
f2335330 5366 if (!ok) {
e9fd1c02
JN
5367 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5368 return -EINVAL;
5369 }
79e53945 5370
f2335330
JN
5371 if (is_lvds && dev_priv->lvds_downclock_avail) {
5372 /*
5373 * Ensure we match the reduced clock's P to the target
5374 * clock. If the clocks don't match, we can't switch
5375 * the display clock by using the FP0/FP1. In such case
5376 * we will disable the LVDS downclock feature.
5377 */
5378 has_reduced_clock =
5379 dev_priv->display.find_dpll(limit, crtc,
5380 dev_priv->lvds_downclock,
5381 refclk, &clock,
5382 &reduced_clock);
5383 }
5384 /* Compat-code for transition, will disappear. */
f47709a9
DV
5385 intel_crtc->config.dpll.n = clock.n;
5386 intel_crtc->config.dpll.m1 = clock.m1;
5387 intel_crtc->config.dpll.m2 = clock.m2;
5388 intel_crtc->config.dpll.p1 = clock.p1;
5389 intel_crtc->config.dpll.p2 = clock.p2;
5390 }
7026d4ac 5391
e9fd1c02 5392 if (IS_GEN2(dev)) {
8a654f3b 5393 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5394 has_reduced_clock ? &reduced_clock : NULL,
5395 num_connectors);
e9fd1c02 5396 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5397 vlv_update_pll(intel_crtc);
e9fd1c02 5398 } else {
f47709a9 5399 i9xx_update_pll(intel_crtc,
eb1cbe48 5400 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5401 num_connectors);
e9fd1c02 5402 }
79e53945 5403
f2335330 5404skip_dpll:
79e53945
JB
5405 /* Set up the display plane register */
5406 dspcntr = DISPPLANE_GAMMA_ENABLE;
5407
da6ecc5d
JB
5408 if (!IS_VALLEYVIEW(dev)) {
5409 if (pipe == 0)
5410 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5411 else
5412 dspcntr |= DISPPLANE_SEL_PIPE_B;
5413 }
79e53945 5414
8a654f3b 5415 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5416
5417 /* pipesrc and dspsize control the size that is scaled from,
5418 * which should always be the user's requested size.
79e53945 5419 */
929c77fb 5420 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5421 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5422 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5423 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5424
84b046f3
DV
5425 i9xx_set_pipeconf(intel_crtc);
5426
f564048e
EA
5427 I915_WRITE(DSPCNTR(plane), dspcntr);
5428 POSTING_READ(DSPCNTR(plane));
5429
94352cf9 5430 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5431
f564048e
EA
5432 return ret;
5433}
5434
2fa2fe9a
DV
5435static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5436 struct intel_crtc_config *pipe_config)
5437{
5438 struct drm_device *dev = crtc->base.dev;
5439 struct drm_i915_private *dev_priv = dev->dev_private;
5440 uint32_t tmp;
5441
5442 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5443 if (!(tmp & PFIT_ENABLE))
5444 return;
2fa2fe9a 5445
06922821 5446 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5447 if (INTEL_INFO(dev)->gen < 4) {
5448 if (crtc->pipe != PIPE_B)
5449 return;
2fa2fe9a
DV
5450 } else {
5451 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5452 return;
5453 }
5454
06922821 5455 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5456 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5457 if (INTEL_INFO(dev)->gen < 5)
5458 pipe_config->gmch_pfit.lvds_border_bits =
5459 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5460}
5461
acbec814
JB
5462static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5463 struct intel_crtc_config *pipe_config)
5464{
5465 struct drm_device *dev = crtc->base.dev;
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467 int pipe = pipe_config->cpu_transcoder;
5468 intel_clock_t clock;
5469 u32 mdiv;
662c6ecb 5470 int refclk = 100000;
acbec814
JB
5471
5472 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5473 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5474 mutex_unlock(&dev_priv->dpio_lock);
5475
5476 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5477 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5478 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5479 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5480 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5481
f646628b 5482 vlv_clock(refclk, &clock);
acbec814 5483
f646628b
VS
5484 /* clock.dot is the fast clock */
5485 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5486}
5487
0e8ffe1b
DV
5488static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5489 struct intel_crtc_config *pipe_config)
5490{
5491 struct drm_device *dev = crtc->base.dev;
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 uint32_t tmp;
5494
e143a21c 5495 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5496 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5497
0e8ffe1b
DV
5498 tmp = I915_READ(PIPECONF(crtc->pipe));
5499 if (!(tmp & PIPECONF_ENABLE))
5500 return false;
5501
42571aef
VS
5502 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5503 switch (tmp & PIPECONF_BPC_MASK) {
5504 case PIPECONF_6BPC:
5505 pipe_config->pipe_bpp = 18;
5506 break;
5507 case PIPECONF_8BPC:
5508 pipe_config->pipe_bpp = 24;
5509 break;
5510 case PIPECONF_10BPC:
5511 pipe_config->pipe_bpp = 30;
5512 break;
5513 default:
5514 break;
5515 }
5516 }
5517
282740f7
VS
5518 if (INTEL_INFO(dev)->gen < 4)
5519 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5520
1bd1bd80
DV
5521 intel_get_pipe_timings(crtc, pipe_config);
5522
2fa2fe9a
DV
5523 i9xx_get_pfit_config(crtc, pipe_config);
5524
6c49f241
DV
5525 if (INTEL_INFO(dev)->gen >= 4) {
5526 tmp = I915_READ(DPLL_MD(crtc->pipe));
5527 pipe_config->pixel_multiplier =
5528 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5529 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5530 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5531 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5532 tmp = I915_READ(DPLL(crtc->pipe));
5533 pipe_config->pixel_multiplier =
5534 ((tmp & SDVO_MULTIPLIER_MASK)
5535 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5536 } else {
5537 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5538 * port and will be fixed up in the encoder->get_config
5539 * function. */
5540 pipe_config->pixel_multiplier = 1;
5541 }
8bcc2795
DV
5542 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5543 if (!IS_VALLEYVIEW(dev)) {
5544 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5545 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5546 } else {
5547 /* Mask out read-only status bits. */
5548 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5549 DPLL_PORTC_READY_MASK |
5550 DPLL_PORTB_READY_MASK);
8bcc2795 5551 }
6c49f241 5552
acbec814
JB
5553 if (IS_VALLEYVIEW(dev))
5554 vlv_crtc_clock_get(crtc, pipe_config);
5555 else
5556 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5557
0e8ffe1b
DV
5558 return true;
5559}
5560
dde86e2d 5561static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5562{
5563 struct drm_i915_private *dev_priv = dev->dev_private;
5564 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5565 struct intel_encoder *encoder;
74cfd7ac 5566 u32 val, final;
13d83a67 5567 bool has_lvds = false;
199e5d79 5568 bool has_cpu_edp = false;
199e5d79 5569 bool has_panel = false;
99eb6a01
KP
5570 bool has_ck505 = false;
5571 bool can_ssc = false;
13d83a67
JB
5572
5573 /* We need to take the global config into account */
199e5d79
KP
5574 list_for_each_entry(encoder, &mode_config->encoder_list,
5575 base.head) {
5576 switch (encoder->type) {
5577 case INTEL_OUTPUT_LVDS:
5578 has_panel = true;
5579 has_lvds = true;
5580 break;
5581 case INTEL_OUTPUT_EDP:
5582 has_panel = true;
2de6905f 5583 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5584 has_cpu_edp = true;
5585 break;
13d83a67
JB
5586 }
5587 }
5588
99eb6a01 5589 if (HAS_PCH_IBX(dev)) {
41aa3448 5590 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5591 can_ssc = has_ck505;
5592 } else {
5593 has_ck505 = false;
5594 can_ssc = true;
5595 }
5596
2de6905f
ID
5597 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5598 has_panel, has_lvds, has_ck505);
13d83a67
JB
5599
5600 /* Ironlake: try to setup display ref clock before DPLL
5601 * enabling. This is only under driver's control after
5602 * PCH B stepping, previous chipset stepping should be
5603 * ignoring this setting.
5604 */
74cfd7ac
CW
5605 val = I915_READ(PCH_DREF_CONTROL);
5606
5607 /* As we must carefully and slowly disable/enable each source in turn,
5608 * compute the final state we want first and check if we need to
5609 * make any changes at all.
5610 */
5611 final = val;
5612 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5613 if (has_ck505)
5614 final |= DREF_NONSPREAD_CK505_ENABLE;
5615 else
5616 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5617
5618 final &= ~DREF_SSC_SOURCE_MASK;
5619 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5620 final &= ~DREF_SSC1_ENABLE;
5621
5622 if (has_panel) {
5623 final |= DREF_SSC_SOURCE_ENABLE;
5624
5625 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5626 final |= DREF_SSC1_ENABLE;
5627
5628 if (has_cpu_edp) {
5629 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5630 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5631 else
5632 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5633 } else
5634 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5635 } else {
5636 final |= DREF_SSC_SOURCE_DISABLE;
5637 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5638 }
5639
5640 if (final == val)
5641 return;
5642
13d83a67 5643 /* Always enable nonspread source */
74cfd7ac 5644 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5645
99eb6a01 5646 if (has_ck505)
74cfd7ac 5647 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5648 else
74cfd7ac 5649 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5650
199e5d79 5651 if (has_panel) {
74cfd7ac
CW
5652 val &= ~DREF_SSC_SOURCE_MASK;
5653 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5654
199e5d79 5655 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5656 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5657 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5658 val |= DREF_SSC1_ENABLE;
e77166b5 5659 } else
74cfd7ac 5660 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5661
5662 /* Get SSC going before enabling the outputs */
74cfd7ac 5663 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5664 POSTING_READ(PCH_DREF_CONTROL);
5665 udelay(200);
5666
74cfd7ac 5667 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5668
5669 /* Enable CPU source on CPU attached eDP */
199e5d79 5670 if (has_cpu_edp) {
99eb6a01 5671 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5672 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5673 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5674 }
13d83a67 5675 else
74cfd7ac 5676 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5677 } else
74cfd7ac 5678 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5679
74cfd7ac 5680 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5681 POSTING_READ(PCH_DREF_CONTROL);
5682 udelay(200);
5683 } else {
5684 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5685
74cfd7ac 5686 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5687
5688 /* Turn off CPU output */
74cfd7ac 5689 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5690
74cfd7ac 5691 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5692 POSTING_READ(PCH_DREF_CONTROL);
5693 udelay(200);
5694
5695 /* Turn off the SSC source */
74cfd7ac
CW
5696 val &= ~DREF_SSC_SOURCE_MASK;
5697 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5698
5699 /* Turn off SSC1 */
74cfd7ac 5700 val &= ~DREF_SSC1_ENABLE;
199e5d79 5701
74cfd7ac 5702 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5703 POSTING_READ(PCH_DREF_CONTROL);
5704 udelay(200);
5705 }
74cfd7ac
CW
5706
5707 BUG_ON(val != final);
13d83a67
JB
5708}
5709
f31f2d55 5710static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5711{
f31f2d55 5712 uint32_t tmp;
dde86e2d 5713
0ff066a9
PZ
5714 tmp = I915_READ(SOUTH_CHICKEN2);
5715 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5716 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5717
0ff066a9
PZ
5718 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5719 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5720 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5721
0ff066a9
PZ
5722 tmp = I915_READ(SOUTH_CHICKEN2);
5723 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5724 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5725
0ff066a9
PZ
5726 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5727 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5728 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5729}
5730
5731/* WaMPhyProgramming:hsw */
5732static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5733{
5734 uint32_t tmp;
dde86e2d
PZ
5735
5736 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5737 tmp &= ~(0xFF << 24);
5738 tmp |= (0x12 << 24);
5739 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5740
dde86e2d
PZ
5741 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5742 tmp |= (1 << 11);
5743 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5744
5745 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5746 tmp |= (1 << 11);
5747 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5748
dde86e2d
PZ
5749 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5750 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5751 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5752
5753 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5754 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5755 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5756
0ff066a9
PZ
5757 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5758 tmp &= ~(7 << 13);
5759 tmp |= (5 << 13);
5760 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5761
0ff066a9
PZ
5762 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5763 tmp &= ~(7 << 13);
5764 tmp |= (5 << 13);
5765 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5766
5767 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5768 tmp &= ~0xFF;
5769 tmp |= 0x1C;
5770 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5771
5772 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5773 tmp &= ~0xFF;
5774 tmp |= 0x1C;
5775 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5776
5777 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5778 tmp &= ~(0xFF << 16);
5779 tmp |= (0x1C << 16);
5780 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5781
5782 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5783 tmp &= ~(0xFF << 16);
5784 tmp |= (0x1C << 16);
5785 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5786
0ff066a9
PZ
5787 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5788 tmp |= (1 << 27);
5789 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5790
0ff066a9
PZ
5791 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5792 tmp |= (1 << 27);
5793 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5794
0ff066a9
PZ
5795 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5796 tmp &= ~(0xF << 28);
5797 tmp |= (4 << 28);
5798 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5799
0ff066a9
PZ
5800 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5801 tmp &= ~(0xF << 28);
5802 tmp |= (4 << 28);
5803 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5804}
5805
2fa86a1f
PZ
5806/* Implements 3 different sequences from BSpec chapter "Display iCLK
5807 * Programming" based on the parameters passed:
5808 * - Sequence to enable CLKOUT_DP
5809 * - Sequence to enable CLKOUT_DP without spread
5810 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5811 */
5812static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5813 bool with_fdi)
f31f2d55
PZ
5814{
5815 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5816 uint32_t reg, tmp;
5817
5818 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5819 with_spread = true;
5820 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5821 with_fdi, "LP PCH doesn't have FDI\n"))
5822 with_fdi = false;
f31f2d55
PZ
5823
5824 mutex_lock(&dev_priv->dpio_lock);
5825
5826 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5827 tmp &= ~SBI_SSCCTL_DISABLE;
5828 tmp |= SBI_SSCCTL_PATHALT;
5829 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5830
5831 udelay(24);
5832
2fa86a1f
PZ
5833 if (with_spread) {
5834 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5835 tmp &= ~SBI_SSCCTL_PATHALT;
5836 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5837
2fa86a1f
PZ
5838 if (with_fdi) {
5839 lpt_reset_fdi_mphy(dev_priv);
5840 lpt_program_fdi_mphy(dev_priv);
5841 }
5842 }
dde86e2d 5843
2fa86a1f
PZ
5844 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5845 SBI_GEN0 : SBI_DBUFF0;
5846 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5847 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5848 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5849
5850 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5851}
5852
47701c3b
PZ
5853/* Sequence to disable CLKOUT_DP */
5854static void lpt_disable_clkout_dp(struct drm_device *dev)
5855{
5856 struct drm_i915_private *dev_priv = dev->dev_private;
5857 uint32_t reg, tmp;
5858
5859 mutex_lock(&dev_priv->dpio_lock);
5860
5861 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5862 SBI_GEN0 : SBI_DBUFF0;
5863 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5864 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5865 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5866
5867 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5868 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5869 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5870 tmp |= SBI_SSCCTL_PATHALT;
5871 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5872 udelay(32);
5873 }
5874 tmp |= SBI_SSCCTL_DISABLE;
5875 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5876 }
5877
5878 mutex_unlock(&dev_priv->dpio_lock);
5879}
5880
bf8fa3d3
PZ
5881static void lpt_init_pch_refclk(struct drm_device *dev)
5882{
5883 struct drm_mode_config *mode_config = &dev->mode_config;
5884 struct intel_encoder *encoder;
5885 bool has_vga = false;
5886
5887 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5888 switch (encoder->type) {
5889 case INTEL_OUTPUT_ANALOG:
5890 has_vga = true;
5891 break;
5892 }
5893 }
5894
47701c3b
PZ
5895 if (has_vga)
5896 lpt_enable_clkout_dp(dev, true, true);
5897 else
5898 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5899}
5900
dde86e2d
PZ
5901/*
5902 * Initialize reference clocks when the driver loads
5903 */
5904void intel_init_pch_refclk(struct drm_device *dev)
5905{
5906 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5907 ironlake_init_pch_refclk(dev);
5908 else if (HAS_PCH_LPT(dev))
5909 lpt_init_pch_refclk(dev);
5910}
5911
d9d444cb
JB
5912static int ironlake_get_refclk(struct drm_crtc *crtc)
5913{
5914 struct drm_device *dev = crtc->dev;
5915 struct drm_i915_private *dev_priv = dev->dev_private;
5916 struct intel_encoder *encoder;
d9d444cb
JB
5917 int num_connectors = 0;
5918 bool is_lvds = false;
5919
6c2b7c12 5920 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5921 switch (encoder->type) {
5922 case INTEL_OUTPUT_LVDS:
5923 is_lvds = true;
5924 break;
d9d444cb
JB
5925 }
5926 num_connectors++;
5927 }
5928
5929 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5930 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5931 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5932 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5933 }
5934
5935 return 120000;
5936}
5937
6ff93609 5938static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5939{
c8203565 5940 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5942 int pipe = intel_crtc->pipe;
c8203565
PZ
5943 uint32_t val;
5944
78114071 5945 val = 0;
c8203565 5946
965e0c48 5947 switch (intel_crtc->config.pipe_bpp) {
c8203565 5948 case 18:
dfd07d72 5949 val |= PIPECONF_6BPC;
c8203565
PZ
5950 break;
5951 case 24:
dfd07d72 5952 val |= PIPECONF_8BPC;
c8203565
PZ
5953 break;
5954 case 30:
dfd07d72 5955 val |= PIPECONF_10BPC;
c8203565
PZ
5956 break;
5957 case 36:
dfd07d72 5958 val |= PIPECONF_12BPC;
c8203565
PZ
5959 break;
5960 default:
cc769b62
PZ
5961 /* Case prevented by intel_choose_pipe_bpp_dither. */
5962 BUG();
c8203565
PZ
5963 }
5964
d8b32247 5965 if (intel_crtc->config.dither)
c8203565
PZ
5966 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5967
6ff93609 5968 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5969 val |= PIPECONF_INTERLACED_ILK;
5970 else
5971 val |= PIPECONF_PROGRESSIVE;
5972
50f3b016 5973 if (intel_crtc->config.limited_color_range)
3685a8f3 5974 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5975
c8203565
PZ
5976 I915_WRITE(PIPECONF(pipe), val);
5977 POSTING_READ(PIPECONF(pipe));
5978}
5979
86d3efce
VS
5980/*
5981 * Set up the pipe CSC unit.
5982 *
5983 * Currently only full range RGB to limited range RGB conversion
5984 * is supported, but eventually this should handle various
5985 * RGB<->YCbCr scenarios as well.
5986 */
50f3b016 5987static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
5988{
5989 struct drm_device *dev = crtc->dev;
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5992 int pipe = intel_crtc->pipe;
5993 uint16_t coeff = 0x7800; /* 1.0 */
5994
5995 /*
5996 * TODO: Check what kind of values actually come out of the pipe
5997 * with these coeff/postoff values and adjust to get the best
5998 * accuracy. Perhaps we even need to take the bpc value into
5999 * consideration.
6000 */
6001
50f3b016 6002 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6003 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6004
6005 /*
6006 * GY/GU and RY/RU should be the other way around according
6007 * to BSpec, but reality doesn't agree. Just set them up in
6008 * a way that results in the correct picture.
6009 */
6010 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6011 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6012
6013 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6014 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6015
6016 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6017 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6018
6019 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6020 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6021 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6022
6023 if (INTEL_INFO(dev)->gen > 6) {
6024 uint16_t postoff = 0;
6025
50f3b016 6026 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6027 postoff = (16 * (1 << 13) / 255) & 0x1fff;
6028
6029 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6030 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6031 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6032
6033 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6034 } else {
6035 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6036
50f3b016 6037 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6038 mode |= CSC_BLACK_SCREEN_OFFSET;
6039
6040 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6041 }
6042}
6043
6ff93609 6044static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6045{
756f85cf
PZ
6046 struct drm_device *dev = crtc->dev;
6047 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6049 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6050 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6051 uint32_t val;
6052
3eff4faa 6053 val = 0;
ee2b0b38 6054
756f85cf 6055 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6056 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6057
6ff93609 6058 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6059 val |= PIPECONF_INTERLACED_ILK;
6060 else
6061 val |= PIPECONF_PROGRESSIVE;
6062
702e7a56
PZ
6063 I915_WRITE(PIPECONF(cpu_transcoder), val);
6064 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6065
6066 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6067 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6068
6069 if (IS_BROADWELL(dev)) {
6070 val = 0;
6071
6072 switch (intel_crtc->config.pipe_bpp) {
6073 case 18:
6074 val |= PIPEMISC_DITHER_6_BPC;
6075 break;
6076 case 24:
6077 val |= PIPEMISC_DITHER_8_BPC;
6078 break;
6079 case 30:
6080 val |= PIPEMISC_DITHER_10_BPC;
6081 break;
6082 case 36:
6083 val |= PIPEMISC_DITHER_12_BPC;
6084 break;
6085 default:
6086 /* Case prevented by pipe_config_set_bpp. */
6087 BUG();
6088 }
6089
6090 if (intel_crtc->config.dither)
6091 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6092
6093 I915_WRITE(PIPEMISC(pipe), val);
6094 }
ee2b0b38
PZ
6095}
6096
6591c6e4 6097static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6098 intel_clock_t *clock,
6099 bool *has_reduced_clock,
6100 intel_clock_t *reduced_clock)
6101{
6102 struct drm_device *dev = crtc->dev;
6103 struct drm_i915_private *dev_priv = dev->dev_private;
6104 struct intel_encoder *intel_encoder;
6105 int refclk;
d4906093 6106 const intel_limit_t *limit;
a16af721 6107 bool ret, is_lvds = false;
79e53945 6108
6591c6e4
PZ
6109 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6110 switch (intel_encoder->type) {
79e53945
JB
6111 case INTEL_OUTPUT_LVDS:
6112 is_lvds = true;
6113 break;
79e53945
JB
6114 }
6115 }
6116
d9d444cb 6117 refclk = ironlake_get_refclk(crtc);
79e53945 6118
d4906093
ML
6119 /*
6120 * Returns a set of divisors for the desired target clock with the given
6121 * refclk, or FALSE. The returned values represent the clock equation:
6122 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6123 */
1b894b59 6124 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6125 ret = dev_priv->display.find_dpll(limit, crtc,
6126 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6127 refclk, NULL, clock);
6591c6e4
PZ
6128 if (!ret)
6129 return false;
cda4b7d3 6130
ddc9003c 6131 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6132 /*
6133 * Ensure we match the reduced clock's P to the target clock.
6134 * If the clocks don't match, we can't switch the display clock
6135 * by using the FP0/FP1. In such case we will disable the LVDS
6136 * downclock feature.
6137 */
ee9300bb
DV
6138 *has_reduced_clock =
6139 dev_priv->display.find_dpll(limit, crtc,
6140 dev_priv->lvds_downclock,
6141 refclk, clock,
6142 reduced_clock);
652c393a 6143 }
61e9653f 6144
6591c6e4
PZ
6145 return true;
6146}
6147
d4b1931c
PZ
6148int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6149{
6150 /*
6151 * Account for spread spectrum to avoid
6152 * oversubscribing the link. Max center spread
6153 * is 2.5%; use 5% for safety's sake.
6154 */
6155 u32 bps = target_clock * bpp * 21 / 20;
6156 return bps / (link_bw * 8) + 1;
6157}
6158
7429e9d4 6159static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6160{
7429e9d4 6161 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6162}
6163
de13a2e3 6164static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6165 u32 *fp,
9a7c7890 6166 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6167{
de13a2e3 6168 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6169 struct drm_device *dev = crtc->dev;
6170 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6171 struct intel_encoder *intel_encoder;
6172 uint32_t dpll;
6cc5f341 6173 int factor, num_connectors = 0;
09ede541 6174 bool is_lvds = false, is_sdvo = false;
79e53945 6175
de13a2e3
PZ
6176 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6177 switch (intel_encoder->type) {
79e53945
JB
6178 case INTEL_OUTPUT_LVDS:
6179 is_lvds = true;
6180 break;
6181 case INTEL_OUTPUT_SDVO:
7d57382e 6182 case INTEL_OUTPUT_HDMI:
79e53945 6183 is_sdvo = true;
79e53945 6184 break;
79e53945 6185 }
43565a06 6186
c751ce4f 6187 num_connectors++;
79e53945 6188 }
79e53945 6189
c1858123 6190 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6191 factor = 21;
6192 if (is_lvds) {
6193 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6194 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6195 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6196 factor = 25;
09ede541 6197 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6198 factor = 20;
c1858123 6199
7429e9d4 6200 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6201 *fp |= FP_CB_TUNE;
2c07245f 6202
9a7c7890
DV
6203 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6204 *fp2 |= FP_CB_TUNE;
6205
5eddb70b 6206 dpll = 0;
2c07245f 6207
a07d6787
EA
6208 if (is_lvds)
6209 dpll |= DPLLB_MODE_LVDS;
6210 else
6211 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6212
ef1b460d
DV
6213 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6214 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6215
6216 if (is_sdvo)
4a33e48d 6217 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6218 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6219 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6220
a07d6787 6221 /* compute bitmask from p1 value */
7429e9d4 6222 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6223 /* also FPA1 */
7429e9d4 6224 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6225
7429e9d4 6226 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6227 case 5:
6228 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6229 break;
6230 case 7:
6231 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6232 break;
6233 case 10:
6234 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6235 break;
6236 case 14:
6237 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6238 break;
79e53945
JB
6239 }
6240
b4c09f3b 6241 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6242 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6243 else
6244 dpll |= PLL_REF_INPUT_DREFCLK;
6245
959e16d6 6246 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6247}
6248
6249static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6250 int x, int y,
6251 struct drm_framebuffer *fb)
6252{
6253 struct drm_device *dev = crtc->dev;
6254 struct drm_i915_private *dev_priv = dev->dev_private;
6255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6256 int pipe = intel_crtc->pipe;
6257 int plane = intel_crtc->plane;
6258 int num_connectors = 0;
6259 intel_clock_t clock, reduced_clock;
cbbab5bd 6260 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6261 bool ok, has_reduced_clock = false;
8b47047b 6262 bool is_lvds = false;
de13a2e3 6263 struct intel_encoder *encoder;
e2b78267 6264 struct intel_shared_dpll *pll;
de13a2e3 6265 int ret;
de13a2e3
PZ
6266
6267 for_each_encoder_on_crtc(dev, crtc, encoder) {
6268 switch (encoder->type) {
6269 case INTEL_OUTPUT_LVDS:
6270 is_lvds = true;
6271 break;
de13a2e3
PZ
6272 }
6273
6274 num_connectors++;
a07d6787 6275 }
79e53945 6276
5dc5298b
PZ
6277 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6278 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6279
ff9a6750 6280 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6281 &has_reduced_clock, &reduced_clock);
ee9300bb 6282 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6283 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6284 return -EINVAL;
79e53945 6285 }
f47709a9
DV
6286 /* Compat-code for transition, will disappear. */
6287 if (!intel_crtc->config.clock_set) {
6288 intel_crtc->config.dpll.n = clock.n;
6289 intel_crtc->config.dpll.m1 = clock.m1;
6290 intel_crtc->config.dpll.m2 = clock.m2;
6291 intel_crtc->config.dpll.p1 = clock.p1;
6292 intel_crtc->config.dpll.p2 = clock.p2;
6293 }
79e53945 6294
5dc5298b 6295 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6296 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6297 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6298 if (has_reduced_clock)
7429e9d4 6299 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6300
7429e9d4 6301 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6302 &fp, &reduced_clock,
6303 has_reduced_clock ? &fp2 : NULL);
6304
959e16d6 6305 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6306 intel_crtc->config.dpll_hw_state.fp0 = fp;
6307 if (has_reduced_clock)
6308 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6309 else
6310 intel_crtc->config.dpll_hw_state.fp1 = fp;
6311
b89a1d39 6312 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6313 if (pll == NULL) {
84f44ce7
VS
6314 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6315 pipe_name(pipe));
4b645f14
JB
6316 return -EINVAL;
6317 }
ee7b9f93 6318 } else
e72f9fbf 6319 intel_put_shared_dpll(intel_crtc);
79e53945 6320
03afc4a2
DV
6321 if (intel_crtc->config.has_dp_encoder)
6322 intel_dp_set_m_n(intel_crtc);
79e53945 6323
bcd644e0
DV
6324 if (is_lvds && has_reduced_clock && i915_powersave)
6325 intel_crtc->lowfreq_avail = true;
6326 else
6327 intel_crtc->lowfreq_avail = false;
e2b78267 6328
8a654f3b 6329 intel_set_pipe_timings(intel_crtc);
5eddb70b 6330
ca3a0ff8 6331 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6332 intel_cpu_transcoder_set_m_n(intel_crtc,
6333 &intel_crtc->config.fdi_m_n);
6334 }
2c07245f 6335
6ff93609 6336 ironlake_set_pipeconf(crtc);
79e53945 6337
a1f9e77e
PZ
6338 /* Set up the display plane register */
6339 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6340 POSTING_READ(DSPCNTR(plane));
79e53945 6341
94352cf9 6342 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6343
1857e1da 6344 return ret;
79e53945
JB
6345}
6346
eb14cb74
VS
6347static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6348 struct intel_link_m_n *m_n)
6349{
6350 struct drm_device *dev = crtc->base.dev;
6351 struct drm_i915_private *dev_priv = dev->dev_private;
6352 enum pipe pipe = crtc->pipe;
6353
6354 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6355 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6356 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6357 & ~TU_SIZE_MASK;
6358 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6359 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6360 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6361}
6362
6363static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6364 enum transcoder transcoder,
6365 struct intel_link_m_n *m_n)
72419203
DV
6366{
6367 struct drm_device *dev = crtc->base.dev;
6368 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6369 enum pipe pipe = crtc->pipe;
72419203 6370
eb14cb74
VS
6371 if (INTEL_INFO(dev)->gen >= 5) {
6372 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6373 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6374 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6375 & ~TU_SIZE_MASK;
6376 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6377 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6378 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6379 } else {
6380 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6381 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6382 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6383 & ~TU_SIZE_MASK;
6384 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6385 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6386 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6387 }
6388}
6389
6390void intel_dp_get_m_n(struct intel_crtc *crtc,
6391 struct intel_crtc_config *pipe_config)
6392{
6393 if (crtc->config.has_pch_encoder)
6394 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6395 else
6396 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6397 &pipe_config->dp_m_n);
6398}
72419203 6399
eb14cb74
VS
6400static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6401 struct intel_crtc_config *pipe_config)
6402{
6403 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6404 &pipe_config->fdi_m_n);
72419203
DV
6405}
6406
2fa2fe9a
DV
6407static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6408 struct intel_crtc_config *pipe_config)
6409{
6410 struct drm_device *dev = crtc->base.dev;
6411 struct drm_i915_private *dev_priv = dev->dev_private;
6412 uint32_t tmp;
6413
6414 tmp = I915_READ(PF_CTL(crtc->pipe));
6415
6416 if (tmp & PF_ENABLE) {
fd4daa9c 6417 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6418 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6419 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6420
6421 /* We currently do not free assignements of panel fitters on
6422 * ivb/hsw (since we don't use the higher upscaling modes which
6423 * differentiates them) so just WARN about this case for now. */
6424 if (IS_GEN7(dev)) {
6425 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6426 PF_PIPE_SEL_IVB(crtc->pipe));
6427 }
2fa2fe9a 6428 }
79e53945
JB
6429}
6430
0e8ffe1b
DV
6431static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6432 struct intel_crtc_config *pipe_config)
6433{
6434 struct drm_device *dev = crtc->base.dev;
6435 struct drm_i915_private *dev_priv = dev->dev_private;
6436 uint32_t tmp;
6437
e143a21c 6438 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6439 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6440
0e8ffe1b
DV
6441 tmp = I915_READ(PIPECONF(crtc->pipe));
6442 if (!(tmp & PIPECONF_ENABLE))
6443 return false;
6444
42571aef
VS
6445 switch (tmp & PIPECONF_BPC_MASK) {
6446 case PIPECONF_6BPC:
6447 pipe_config->pipe_bpp = 18;
6448 break;
6449 case PIPECONF_8BPC:
6450 pipe_config->pipe_bpp = 24;
6451 break;
6452 case PIPECONF_10BPC:
6453 pipe_config->pipe_bpp = 30;
6454 break;
6455 case PIPECONF_12BPC:
6456 pipe_config->pipe_bpp = 36;
6457 break;
6458 default:
6459 break;
6460 }
6461
ab9412ba 6462 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6463 struct intel_shared_dpll *pll;
6464
88adfff1
DV
6465 pipe_config->has_pch_encoder = true;
6466
627eb5a3
DV
6467 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6468 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6469 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6470
6471 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6472
c0d43d62 6473 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6474 pipe_config->shared_dpll =
6475 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6476 } else {
6477 tmp = I915_READ(PCH_DPLL_SEL);
6478 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6479 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6480 else
6481 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6482 }
66e985c0
DV
6483
6484 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6485
6486 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6487 &pipe_config->dpll_hw_state));
c93f54cf
DV
6488
6489 tmp = pipe_config->dpll_hw_state.dpll;
6490 pipe_config->pixel_multiplier =
6491 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6492 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6493
6494 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6495 } else {
6496 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6497 }
6498
1bd1bd80
DV
6499 intel_get_pipe_timings(crtc, pipe_config);
6500
2fa2fe9a
DV
6501 ironlake_get_pfit_config(crtc, pipe_config);
6502
0e8ffe1b
DV
6503 return true;
6504}
6505
be256dc7
PZ
6506static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6507{
6508 struct drm_device *dev = dev_priv->dev;
6509 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6510 struct intel_crtc *crtc;
6511 unsigned long irqflags;
bd633a7c 6512 uint32_t val;
be256dc7
PZ
6513
6514 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6515 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6516 pipe_name(crtc->pipe));
6517
6518 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6519 WARN(plls->spll_refcount, "SPLL enabled\n");
6520 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6521 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6522 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6523 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6524 "CPU PWM1 enabled\n");
6525 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6526 "CPU PWM2 enabled\n");
6527 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6528 "PCH PWM1 enabled\n");
6529 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6530 "Utility pin enabled\n");
6531 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6532
6533 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6534 val = I915_READ(DEIMR);
6806e63f 6535 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6536 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6537 val = I915_READ(SDEIMR);
bd633a7c 6538 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6539 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6540 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6541}
6542
6543/*
6544 * This function implements pieces of two sequences from BSpec:
6545 * - Sequence for display software to disable LCPLL
6546 * - Sequence for display software to allow package C8+
6547 * The steps implemented here are just the steps that actually touch the LCPLL
6548 * register. Callers should take care of disabling all the display engine
6549 * functions, doing the mode unset, fixing interrupts, etc.
6550 */
6ff58d53
PZ
6551static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6552 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6553{
6554 uint32_t val;
6555
6556 assert_can_disable_lcpll(dev_priv);
6557
6558 val = I915_READ(LCPLL_CTL);
6559
6560 if (switch_to_fclk) {
6561 val |= LCPLL_CD_SOURCE_FCLK;
6562 I915_WRITE(LCPLL_CTL, val);
6563
6564 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6565 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6566 DRM_ERROR("Switching to FCLK failed\n");
6567
6568 val = I915_READ(LCPLL_CTL);
6569 }
6570
6571 val |= LCPLL_PLL_DISABLE;
6572 I915_WRITE(LCPLL_CTL, val);
6573 POSTING_READ(LCPLL_CTL);
6574
6575 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6576 DRM_ERROR("LCPLL still locked\n");
6577
6578 val = I915_READ(D_COMP);
6579 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6580 mutex_lock(&dev_priv->rps.hw_lock);
6581 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6582 DRM_ERROR("Failed to disable D_COMP\n");
6583 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6584 POSTING_READ(D_COMP);
6585 ndelay(100);
6586
6587 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6588 DRM_ERROR("D_COMP RCOMP still in progress\n");
6589
6590 if (allow_power_down) {
6591 val = I915_READ(LCPLL_CTL);
6592 val |= LCPLL_POWER_DOWN_ALLOW;
6593 I915_WRITE(LCPLL_CTL, val);
6594 POSTING_READ(LCPLL_CTL);
6595 }
6596}
6597
6598/*
6599 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6600 * source.
6601 */
6ff58d53 6602static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6603{
6604 uint32_t val;
6605
6606 val = I915_READ(LCPLL_CTL);
6607
6608 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6609 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6610 return;
6611
215733fa
PZ
6612 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6613 * we'll hang the machine! */
c8d9a590 6614 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6615
be256dc7
PZ
6616 if (val & LCPLL_POWER_DOWN_ALLOW) {
6617 val &= ~LCPLL_POWER_DOWN_ALLOW;
6618 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6619 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6620 }
6621
6622 val = I915_READ(D_COMP);
6623 val |= D_COMP_COMP_FORCE;
6624 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6625 mutex_lock(&dev_priv->rps.hw_lock);
6626 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6627 DRM_ERROR("Failed to enable D_COMP\n");
6628 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6629 POSTING_READ(D_COMP);
be256dc7
PZ
6630
6631 val = I915_READ(LCPLL_CTL);
6632 val &= ~LCPLL_PLL_DISABLE;
6633 I915_WRITE(LCPLL_CTL, val);
6634
6635 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6636 DRM_ERROR("LCPLL not locked yet\n");
6637
6638 if (val & LCPLL_CD_SOURCE_FCLK) {
6639 val = I915_READ(LCPLL_CTL);
6640 val &= ~LCPLL_CD_SOURCE_FCLK;
6641 I915_WRITE(LCPLL_CTL, val);
6642
6643 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6644 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6645 DRM_ERROR("Switching back to LCPLL failed\n");
6646 }
215733fa 6647
c8d9a590 6648 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6649}
6650
c67a470b
PZ
6651void hsw_enable_pc8_work(struct work_struct *__work)
6652{
6653 struct drm_i915_private *dev_priv =
6654 container_of(to_delayed_work(__work), struct drm_i915_private,
6655 pc8.enable_work);
6656 struct drm_device *dev = dev_priv->dev;
6657 uint32_t val;
6658
7125ecb8
PZ
6659 WARN_ON(!HAS_PC8(dev));
6660
c67a470b
PZ
6661 if (dev_priv->pc8.enabled)
6662 return;
6663
6664 DRM_DEBUG_KMS("Enabling package C8+\n");
6665
6666 dev_priv->pc8.enabled = true;
6667
6668 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6669 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6670 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6671 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6672 }
6673
6674 lpt_disable_clkout_dp(dev);
6675 hsw_pc8_disable_interrupts(dev);
6676 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6677
6678 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6679}
6680
6681static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6682{
6683 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6684 WARN(dev_priv->pc8.disable_count < 1,
6685 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6686
6687 dev_priv->pc8.disable_count--;
6688 if (dev_priv->pc8.disable_count != 0)
6689 return;
6690
6691 schedule_delayed_work(&dev_priv->pc8.enable_work,
90058745 6692 msecs_to_jiffies(i915_pc8_timeout));
c67a470b
PZ
6693}
6694
6695static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6696{
6697 struct drm_device *dev = dev_priv->dev;
6698 uint32_t val;
6699
6700 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6701 WARN(dev_priv->pc8.disable_count < 0,
6702 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6703
6704 dev_priv->pc8.disable_count++;
6705 if (dev_priv->pc8.disable_count != 1)
6706 return;
6707
7125ecb8
PZ
6708 WARN_ON(!HAS_PC8(dev));
6709
c67a470b
PZ
6710 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6711 if (!dev_priv->pc8.enabled)
6712 return;
6713
6714 DRM_DEBUG_KMS("Disabling package C8+\n");
6715
8771a7f8
PZ
6716 intel_runtime_pm_get(dev_priv);
6717
c67a470b
PZ
6718 hsw_restore_lcpll(dev_priv);
6719 hsw_pc8_restore_interrupts(dev);
6720 lpt_init_pch_refclk(dev);
6721
6722 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6723 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6724 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6725 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6726 }
6727
6728 intel_prepare_ddi(dev);
6729 i915_gem_init_swizzling(dev);
6730 mutex_lock(&dev_priv->rps.hw_lock);
6731 gen6_update_ring_freq(dev);
6732 mutex_unlock(&dev_priv->rps.hw_lock);
6733 dev_priv->pc8.enabled = false;
6734}
6735
6736void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6737{
7c6c2652
CW
6738 if (!HAS_PC8(dev_priv->dev))
6739 return;
6740
c67a470b
PZ
6741 mutex_lock(&dev_priv->pc8.lock);
6742 __hsw_enable_package_c8(dev_priv);
6743 mutex_unlock(&dev_priv->pc8.lock);
6744}
6745
6746void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6747{
7c6c2652
CW
6748 if (!HAS_PC8(dev_priv->dev))
6749 return;
6750
c67a470b
PZ
6751 mutex_lock(&dev_priv->pc8.lock);
6752 __hsw_disable_package_c8(dev_priv);
6753 mutex_unlock(&dev_priv->pc8.lock);
6754}
6755
6756static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6757{
6758 struct drm_device *dev = dev_priv->dev;
6759 struct intel_crtc *crtc;
6760 uint32_t val;
6761
6762 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6763 if (crtc->base.enabled)
6764 return false;
6765
6766 /* This case is still possible since we have the i915.disable_power_well
6767 * parameter and also the KVMr or something else might be requesting the
6768 * power well. */
6769 val = I915_READ(HSW_PWR_WELL_DRIVER);
6770 if (val != 0) {
6771 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6772 return false;
6773 }
6774
6775 return true;
6776}
6777
6778/* Since we're called from modeset_global_resources there's no way to
6779 * symmetrically increase and decrease the refcount, so we use
6780 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6781 * or not.
6782 */
6783static void hsw_update_package_c8(struct drm_device *dev)
6784{
6785 struct drm_i915_private *dev_priv = dev->dev_private;
6786 bool allow;
6787
7c6c2652
CW
6788 if (!HAS_PC8(dev_priv->dev))
6789 return;
6790
c67a470b
PZ
6791 if (!i915_enable_pc8)
6792 return;
6793
6794 mutex_lock(&dev_priv->pc8.lock);
6795
6796 allow = hsw_can_enable_package_c8(dev_priv);
6797
6798 if (allow == dev_priv->pc8.requirements_met)
6799 goto done;
6800
6801 dev_priv->pc8.requirements_met = allow;
6802
6803 if (allow)
6804 __hsw_enable_package_c8(dev_priv);
6805 else
6806 __hsw_disable_package_c8(dev_priv);
6807
6808done:
6809 mutex_unlock(&dev_priv->pc8.lock);
6810}
6811
6812static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6813{
7c6c2652
CW
6814 if (!HAS_PC8(dev_priv->dev))
6815 return;
6816
3458122e 6817 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6818 if (!dev_priv->pc8.gpu_idle) {
6819 dev_priv->pc8.gpu_idle = true;
3458122e 6820 __hsw_enable_package_c8(dev_priv);
c67a470b 6821 }
3458122e 6822 mutex_unlock(&dev_priv->pc8.lock);
c67a470b
PZ
6823}
6824
6825static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6826{
7c6c2652
CW
6827 if (!HAS_PC8(dev_priv->dev))
6828 return;
6829
3458122e 6830 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6831 if (dev_priv->pc8.gpu_idle) {
6832 dev_priv->pc8.gpu_idle = false;
3458122e 6833 __hsw_disable_package_c8(dev_priv);
c67a470b 6834 }
3458122e 6835 mutex_unlock(&dev_priv->pc8.lock);
be256dc7
PZ
6836}
6837
6efdf354
ID
6838#define for_each_power_domain(domain, mask) \
6839 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6840 if ((1 << (domain)) & (mask))
6841
6842static unsigned long get_pipe_power_domains(struct drm_device *dev,
6843 enum pipe pipe, bool pfit_enabled)
6844{
6845 unsigned long mask;
6846 enum transcoder transcoder;
6847
6848 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6849
6850 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6851 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6852 if (pfit_enabled)
6853 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6854
6855 return mask;
6856}
6857
baa70707
ID
6858void intel_display_set_init_power(struct drm_device *dev, bool enable)
6859{
6860 struct drm_i915_private *dev_priv = dev->dev_private;
6861
6862 if (dev_priv->power_domains.init_power_on == enable)
6863 return;
6864
6865 if (enable)
6866 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6867 else
6868 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6869
6870 dev_priv->power_domains.init_power_on = enable;
6871}
6872
4f074129 6873static void modeset_update_power_wells(struct drm_device *dev)
d6dd9eb1 6874{
6efdf354 6875 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6876 struct intel_crtc *crtc;
d6dd9eb1 6877
6efdf354
ID
6878 /*
6879 * First get all needed power domains, then put all unneeded, to avoid
6880 * any unnecessary toggling of the power wells.
6881 */
d6dd9eb1 6882 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6883 enum intel_display_power_domain domain;
6884
e7a639c4
DV
6885 if (!crtc->base.enabled)
6886 continue;
d6dd9eb1 6887
6efdf354
ID
6888 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6889 crtc->pipe,
6890 crtc->config.pch_pfit.enabled);
6891
6892 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6893 intel_display_power_get(dev, domain);
d6dd9eb1
DV
6894 }
6895
6efdf354
ID
6896 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6897 enum intel_display_power_domain domain;
6898
6899 for_each_power_domain(domain, crtc->enabled_power_domains)
6900 intel_display_power_put(dev, domain);
6901
6902 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6903 }
baa70707
ID
6904
6905 intel_display_set_init_power(dev, false);
4f074129 6906}
c67a470b 6907
4f074129
ID
6908static void haswell_modeset_global_resources(struct drm_device *dev)
6909{
6910 modeset_update_power_wells(dev);
c67a470b 6911 hsw_update_package_c8(dev);
d6dd9eb1
DV
6912}
6913
09b4ddf9 6914static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6915 int x, int y,
6916 struct drm_framebuffer *fb)
6917{
6918 struct drm_device *dev = crtc->dev;
6919 struct drm_i915_private *dev_priv = dev->dev_private;
6920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6921 int plane = intel_crtc->plane;
09b4ddf9 6922 int ret;
09b4ddf9 6923
566b734a 6924 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6925 return -EINVAL;
566b734a 6926 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6927
03afc4a2
DV
6928 if (intel_crtc->config.has_dp_encoder)
6929 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6930
6931 intel_crtc->lowfreq_avail = false;
09b4ddf9 6932
8a654f3b 6933 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6934
ca3a0ff8 6935 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6936 intel_cpu_transcoder_set_m_n(intel_crtc,
6937 &intel_crtc->config.fdi_m_n);
6938 }
09b4ddf9 6939
6ff93609 6940 haswell_set_pipeconf(crtc);
09b4ddf9 6941
50f3b016 6942 intel_set_pipe_csc(crtc);
86d3efce 6943
09b4ddf9 6944 /* Set up the display plane register */
86d3efce 6945 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6946 POSTING_READ(DSPCNTR(plane));
6947
6948 ret = intel_pipe_set_base(crtc, x, y, fb);
6949
1f803ee5 6950 return ret;
79e53945
JB
6951}
6952
0e8ffe1b
DV
6953static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6954 struct intel_crtc_config *pipe_config)
6955{
6956 struct drm_device *dev = crtc->base.dev;
6957 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6958 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6959 uint32_t tmp;
6960
e143a21c 6961 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6962 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6963
eccb140b
DV
6964 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6965 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6966 enum pipe trans_edp_pipe;
6967 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6968 default:
6969 WARN(1, "unknown pipe linked to edp transcoder\n");
6970 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6971 case TRANS_DDI_EDP_INPUT_A_ON:
6972 trans_edp_pipe = PIPE_A;
6973 break;
6974 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6975 trans_edp_pipe = PIPE_B;
6976 break;
6977 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6978 trans_edp_pipe = PIPE_C;
6979 break;
6980 }
6981
6982 if (trans_edp_pipe == crtc->pipe)
6983 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6984 }
6985
b97186f0 6986 if (!intel_display_power_enabled(dev,
eccb140b 6987 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
6988 return false;
6989
eccb140b 6990 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
6991 if (!(tmp & PIPECONF_ENABLE))
6992 return false;
6993
88adfff1 6994 /*
f196e6be 6995 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
6996 * DDI E. So just check whether this pipe is wired to DDI E and whether
6997 * the PCH transcoder is on.
6998 */
eccb140b 6999 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7000 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7001 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7002 pipe_config->has_pch_encoder = true;
7003
627eb5a3
DV
7004 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7005 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7006 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7007
7008 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7009 }
7010
1bd1bd80
DV
7011 intel_get_pipe_timings(crtc, pipe_config);
7012
2fa2fe9a
DV
7013 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7014 if (intel_display_power_enabled(dev, pfit_domain))
7015 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7016
e59150dc
JB
7017 if (IS_HASWELL(dev))
7018 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7019 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7020
6c49f241
DV
7021 pipe_config->pixel_multiplier = 1;
7022
0e8ffe1b
DV
7023 return true;
7024}
7025
f564048e 7026static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7027 int x, int y,
94352cf9 7028 struct drm_framebuffer *fb)
f564048e
EA
7029{
7030 struct drm_device *dev = crtc->dev;
7031 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7032 struct intel_encoder *encoder;
0b701d27 7033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7034 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7035 int pipe = intel_crtc->pipe;
f564048e
EA
7036 int ret;
7037
0b701d27 7038 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7039
b8cecdf5
DV
7040 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7041
79e53945 7042 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7043
9256aa19
DV
7044 if (ret != 0)
7045 return ret;
7046
7047 for_each_encoder_on_crtc(dev, crtc, encoder) {
7048 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7049 encoder->base.base.id,
7050 drm_get_encoder_name(&encoder->base),
7051 mode->base.id, mode->name);
36f2d1f1 7052 encoder->mode_set(encoder);
9256aa19
DV
7053 }
7054
7055 return 0;
79e53945
JB
7056}
7057
1a91510d
JN
7058static struct {
7059 int clock;
7060 u32 config;
7061} hdmi_audio_clock[] = {
7062 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7063 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7064 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7065 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7066 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7067 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7068 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7069 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7070 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7071 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7072};
7073
7074/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7075static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7076{
7077 int i;
7078
7079 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7080 if (mode->clock == hdmi_audio_clock[i].clock)
7081 break;
7082 }
7083
7084 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7085 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7086 i = 1;
7087 }
7088
7089 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7090 hdmi_audio_clock[i].clock,
7091 hdmi_audio_clock[i].config);
7092
7093 return hdmi_audio_clock[i].config;
7094}
7095
3a9627f4
WF
7096static bool intel_eld_uptodate(struct drm_connector *connector,
7097 int reg_eldv, uint32_t bits_eldv,
7098 int reg_elda, uint32_t bits_elda,
7099 int reg_edid)
7100{
7101 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7102 uint8_t *eld = connector->eld;
7103 uint32_t i;
7104
7105 i = I915_READ(reg_eldv);
7106 i &= bits_eldv;
7107
7108 if (!eld[0])
7109 return !i;
7110
7111 if (!i)
7112 return false;
7113
7114 i = I915_READ(reg_elda);
7115 i &= ~bits_elda;
7116 I915_WRITE(reg_elda, i);
7117
7118 for (i = 0; i < eld[2]; i++)
7119 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7120 return false;
7121
7122 return true;
7123}
7124
e0dac65e 7125static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7126 struct drm_crtc *crtc,
7127 struct drm_display_mode *mode)
e0dac65e
WF
7128{
7129 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7130 uint8_t *eld = connector->eld;
7131 uint32_t eldv;
7132 uint32_t len;
7133 uint32_t i;
7134
7135 i = I915_READ(G4X_AUD_VID_DID);
7136
7137 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7138 eldv = G4X_ELDV_DEVCL_DEVBLC;
7139 else
7140 eldv = G4X_ELDV_DEVCTG;
7141
3a9627f4
WF
7142 if (intel_eld_uptodate(connector,
7143 G4X_AUD_CNTL_ST, eldv,
7144 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7145 G4X_HDMIW_HDMIEDID))
7146 return;
7147
e0dac65e
WF
7148 i = I915_READ(G4X_AUD_CNTL_ST);
7149 i &= ~(eldv | G4X_ELD_ADDR);
7150 len = (i >> 9) & 0x1f; /* ELD buffer size */
7151 I915_WRITE(G4X_AUD_CNTL_ST, i);
7152
7153 if (!eld[0])
7154 return;
7155
7156 len = min_t(uint8_t, eld[2], len);
7157 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7158 for (i = 0; i < len; i++)
7159 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7160
7161 i = I915_READ(G4X_AUD_CNTL_ST);
7162 i |= eldv;
7163 I915_WRITE(G4X_AUD_CNTL_ST, i);
7164}
7165
83358c85 7166static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7167 struct drm_crtc *crtc,
7168 struct drm_display_mode *mode)
83358c85
WX
7169{
7170 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7171 uint8_t *eld = connector->eld;
7172 struct drm_device *dev = crtc->dev;
7b9f35a6 7173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7174 uint32_t eldv;
7175 uint32_t i;
7176 int len;
7177 int pipe = to_intel_crtc(crtc)->pipe;
7178 int tmp;
7179
7180 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7181 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7182 int aud_config = HSW_AUD_CFG(pipe);
7183 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7184
7185
7186 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7187
7188 /* Audio output enable */
7189 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7190 tmp = I915_READ(aud_cntrl_st2);
7191 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7192 I915_WRITE(aud_cntrl_st2, tmp);
7193
7194 /* Wait for 1 vertical blank */
7195 intel_wait_for_vblank(dev, pipe);
7196
7197 /* Set ELD valid state */
7198 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7199 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7200 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7201 I915_WRITE(aud_cntrl_st2, tmp);
7202 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7203 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7204
7205 /* Enable HDMI mode */
7206 tmp = I915_READ(aud_config);
7e7cb34f 7207 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7208 /* clear N_programing_enable and N_value_index */
7209 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7210 I915_WRITE(aud_config, tmp);
7211
7212 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7213
7214 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7215 intel_crtc->eld_vld = true;
83358c85
WX
7216
7217 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7218 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7219 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7220 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7221 } else {
7222 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7223 }
83358c85
WX
7224
7225 if (intel_eld_uptodate(connector,
7226 aud_cntrl_st2, eldv,
7227 aud_cntl_st, IBX_ELD_ADDRESS,
7228 hdmiw_hdmiedid))
7229 return;
7230
7231 i = I915_READ(aud_cntrl_st2);
7232 i &= ~eldv;
7233 I915_WRITE(aud_cntrl_st2, i);
7234
7235 if (!eld[0])
7236 return;
7237
7238 i = I915_READ(aud_cntl_st);
7239 i &= ~IBX_ELD_ADDRESS;
7240 I915_WRITE(aud_cntl_st, i);
7241 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7242 DRM_DEBUG_DRIVER("port num:%d\n", i);
7243
7244 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7245 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7246 for (i = 0; i < len; i++)
7247 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7248
7249 i = I915_READ(aud_cntrl_st2);
7250 i |= eldv;
7251 I915_WRITE(aud_cntrl_st2, i);
7252
7253}
7254
e0dac65e 7255static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7256 struct drm_crtc *crtc,
7257 struct drm_display_mode *mode)
e0dac65e
WF
7258{
7259 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7260 uint8_t *eld = connector->eld;
7261 uint32_t eldv;
7262 uint32_t i;
7263 int len;
7264 int hdmiw_hdmiedid;
b6daa025 7265 int aud_config;
e0dac65e
WF
7266 int aud_cntl_st;
7267 int aud_cntrl_st2;
9b138a83 7268 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7269
b3f33cbf 7270 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7271 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7272 aud_config = IBX_AUD_CFG(pipe);
7273 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7274 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7275 } else if (IS_VALLEYVIEW(connector->dev)) {
7276 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7277 aud_config = VLV_AUD_CFG(pipe);
7278 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7279 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7280 } else {
9b138a83
WX
7281 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7282 aud_config = CPT_AUD_CFG(pipe);
7283 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7284 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7285 }
7286
9b138a83 7287 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7288
9ca2fe73
ML
7289 if (IS_VALLEYVIEW(connector->dev)) {
7290 struct intel_encoder *intel_encoder;
7291 struct intel_digital_port *intel_dig_port;
7292
7293 intel_encoder = intel_attached_encoder(connector);
7294 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7295 i = intel_dig_port->port;
7296 } else {
7297 i = I915_READ(aud_cntl_st);
7298 i = (i >> 29) & DIP_PORT_SEL_MASK;
7299 /* DIP_Port_Select, 0x1 = PortB */
7300 }
7301
e0dac65e
WF
7302 if (!i) {
7303 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7304 /* operate blindly on all ports */
1202b4c6
WF
7305 eldv = IBX_ELD_VALIDB;
7306 eldv |= IBX_ELD_VALIDB << 4;
7307 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7308 } else {
2582a850 7309 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7310 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7311 }
7312
3a9627f4
WF
7313 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7314 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7315 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7316 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7317 } else {
7318 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7319 }
e0dac65e 7320
3a9627f4
WF
7321 if (intel_eld_uptodate(connector,
7322 aud_cntrl_st2, eldv,
7323 aud_cntl_st, IBX_ELD_ADDRESS,
7324 hdmiw_hdmiedid))
7325 return;
7326
e0dac65e
WF
7327 i = I915_READ(aud_cntrl_st2);
7328 i &= ~eldv;
7329 I915_WRITE(aud_cntrl_st2, i);
7330
7331 if (!eld[0])
7332 return;
7333
e0dac65e 7334 i = I915_READ(aud_cntl_st);
1202b4c6 7335 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7336 I915_WRITE(aud_cntl_st, i);
7337
7338 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7339 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7340 for (i = 0; i < len; i++)
7341 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7342
7343 i = I915_READ(aud_cntrl_st2);
7344 i |= eldv;
7345 I915_WRITE(aud_cntrl_st2, i);
7346}
7347
7348void intel_write_eld(struct drm_encoder *encoder,
7349 struct drm_display_mode *mode)
7350{
7351 struct drm_crtc *crtc = encoder->crtc;
7352 struct drm_connector *connector;
7353 struct drm_device *dev = encoder->dev;
7354 struct drm_i915_private *dev_priv = dev->dev_private;
7355
7356 connector = drm_select_eld(encoder, mode);
7357 if (!connector)
7358 return;
7359
7360 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7361 connector->base.id,
7362 drm_get_connector_name(connector),
7363 connector->encoder->base.id,
7364 drm_get_encoder_name(connector->encoder));
7365
7366 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7367
7368 if (dev_priv->display.write_eld)
34427052 7369 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7370}
7371
560b85bb
CW
7372static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7373{
7374 struct drm_device *dev = crtc->dev;
7375 struct drm_i915_private *dev_priv = dev->dev_private;
7376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7377 bool visible = base != 0;
7378 u32 cntl;
7379
7380 if (intel_crtc->cursor_visible == visible)
7381 return;
7382
9db4a9c7 7383 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7384 if (visible) {
7385 /* On these chipsets we can only modify the base whilst
7386 * the cursor is disabled.
7387 */
9db4a9c7 7388 I915_WRITE(_CURABASE, base);
560b85bb
CW
7389
7390 cntl &= ~(CURSOR_FORMAT_MASK);
7391 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7392 cntl |= CURSOR_ENABLE |
7393 CURSOR_GAMMA_ENABLE |
7394 CURSOR_FORMAT_ARGB;
7395 } else
7396 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7397 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7398
7399 intel_crtc->cursor_visible = visible;
7400}
7401
7402static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7403{
7404 struct drm_device *dev = crtc->dev;
7405 struct drm_i915_private *dev_priv = dev->dev_private;
7406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7407 int pipe = intel_crtc->pipe;
7408 bool visible = base != 0;
7409
7410 if (intel_crtc->cursor_visible != visible) {
548f245b 7411 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7412 if (base) {
7413 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7414 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7415 cntl |= pipe << 28; /* Connect to correct pipe */
7416 } else {
7417 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7418 cntl |= CURSOR_MODE_DISABLE;
7419 }
9db4a9c7 7420 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7421
7422 intel_crtc->cursor_visible = visible;
7423 }
7424 /* and commit changes on next vblank */
b2ea8ef5 7425 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7426 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7427 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7428}
7429
65a21cd6
JB
7430static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7431{
7432 struct drm_device *dev = crtc->dev;
7433 struct drm_i915_private *dev_priv = dev->dev_private;
7434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7435 int pipe = intel_crtc->pipe;
7436 bool visible = base != 0;
7437
7438 if (intel_crtc->cursor_visible != visible) {
7439 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7440 if (base) {
7441 cntl &= ~CURSOR_MODE;
7442 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7443 } else {
7444 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7445 cntl |= CURSOR_MODE_DISABLE;
7446 }
6bbfa1c5 7447 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7448 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7449 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7450 }
65a21cd6
JB
7451 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7452
7453 intel_crtc->cursor_visible = visible;
7454 }
7455 /* and commit changes on next vblank */
b2ea8ef5 7456 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7457 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7458 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7459}
7460
cda4b7d3 7461/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7462static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7463 bool on)
cda4b7d3
CW
7464{
7465 struct drm_device *dev = crtc->dev;
7466 struct drm_i915_private *dev_priv = dev->dev_private;
7467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7468 int pipe = intel_crtc->pipe;
7469 int x = intel_crtc->cursor_x;
7470 int y = intel_crtc->cursor_y;
d6e4db15 7471 u32 base = 0, pos = 0;
cda4b7d3
CW
7472 bool visible;
7473
d6e4db15 7474 if (on)
cda4b7d3 7475 base = intel_crtc->cursor_addr;
cda4b7d3 7476
d6e4db15
VS
7477 if (x >= intel_crtc->config.pipe_src_w)
7478 base = 0;
7479
7480 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7481 base = 0;
7482
7483 if (x < 0) {
efc9064e 7484 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7485 base = 0;
7486
7487 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7488 x = -x;
7489 }
7490 pos |= x << CURSOR_X_SHIFT;
7491
7492 if (y < 0) {
efc9064e 7493 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7494 base = 0;
7495
7496 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7497 y = -y;
7498 }
7499 pos |= y << CURSOR_Y_SHIFT;
7500
7501 visible = base != 0;
560b85bb 7502 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7503 return;
7504
b3dc685e 7505 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7506 I915_WRITE(CURPOS_IVB(pipe), pos);
7507 ivb_update_cursor(crtc, base);
7508 } else {
7509 I915_WRITE(CURPOS(pipe), pos);
7510 if (IS_845G(dev) || IS_I865G(dev))
7511 i845_update_cursor(crtc, base);
7512 else
7513 i9xx_update_cursor(crtc, base);
7514 }
cda4b7d3
CW
7515}
7516
79e53945 7517static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7518 struct drm_file *file,
79e53945
JB
7519 uint32_t handle,
7520 uint32_t width, uint32_t height)
7521{
7522 struct drm_device *dev = crtc->dev;
7523 struct drm_i915_private *dev_priv = dev->dev_private;
7524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7525 struct drm_i915_gem_object *obj;
cda4b7d3 7526 uint32_t addr;
3f8bc370 7527 int ret;
79e53945 7528
79e53945
JB
7529 /* if we want to turn off the cursor ignore width and height */
7530 if (!handle) {
28c97730 7531 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7532 addr = 0;
05394f39 7533 obj = NULL;
5004417d 7534 mutex_lock(&dev->struct_mutex);
3f8bc370 7535 goto finish;
79e53945
JB
7536 }
7537
7538 /* Currently we only support 64x64 cursors */
7539 if (width != 64 || height != 64) {
7540 DRM_ERROR("we currently only support 64x64 cursors\n");
7541 return -EINVAL;
7542 }
7543
05394f39 7544 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7545 if (&obj->base == NULL)
79e53945
JB
7546 return -ENOENT;
7547
05394f39 7548 if (obj->base.size < width * height * 4) {
79e53945 7549 DRM_ERROR("buffer is to small\n");
34b8686e
DA
7550 ret = -ENOMEM;
7551 goto fail;
79e53945
JB
7552 }
7553
71acb5eb 7554 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7555 mutex_lock(&dev->struct_mutex);
b295d1b6 7556 if (!dev_priv->info->cursor_needs_physical) {
693db184
CW
7557 unsigned alignment;
7558
d9e86c0e
CW
7559 if (obj->tiling_mode) {
7560 DRM_ERROR("cursor cannot be tiled\n");
7561 ret = -EINVAL;
7562 goto fail_locked;
7563 }
7564
693db184
CW
7565 /* Note that the w/a also requires 2 PTE of padding following
7566 * the bo. We currently fill all unused PTE with the shadow
7567 * page and so we should always have valid PTE following the
7568 * cursor preventing the VT-d warning.
7569 */
7570 alignment = 0;
7571 if (need_vtd_wa(dev))
7572 alignment = 64*1024;
7573
7574 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb
CW
7575 if (ret) {
7576 DRM_ERROR("failed to move cursor bo into the GTT\n");
2da3b9b9 7577 goto fail_locked;
e7b526bb
CW
7578 }
7579
d9e86c0e
CW
7580 ret = i915_gem_object_put_fence(obj);
7581 if (ret) {
2da3b9b9 7582 DRM_ERROR("failed to release fence for cursor");
d9e86c0e
CW
7583 goto fail_unpin;
7584 }
7585
f343c5f6 7586 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7587 } else {
6eeefaf3 7588 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7589 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7590 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7591 align);
71acb5eb
DA
7592 if (ret) {
7593 DRM_ERROR("failed to attach phys object\n");
7f9872e0 7594 goto fail_locked;
71acb5eb 7595 }
05394f39 7596 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7597 }
7598
a6c45cf0 7599 if (IS_GEN2(dev))
14b60391
JB
7600 I915_WRITE(CURSIZE, (height << 12) | width);
7601
3f8bc370 7602 finish:
3f8bc370 7603 if (intel_crtc->cursor_bo) {
b295d1b6 7604 if (dev_priv->info->cursor_needs_physical) {
05394f39 7605 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7606 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7607 } else
cc98b413 7608 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7609 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7610 }
80824003 7611
7f9872e0 7612 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7613
7614 intel_crtc->cursor_addr = addr;
05394f39 7615 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7616 intel_crtc->cursor_width = width;
7617 intel_crtc->cursor_height = height;
7618
f2f5f771
VS
7619 if (intel_crtc->active)
7620 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7621
79e53945 7622 return 0;
e7b526bb 7623fail_unpin:
cc98b413 7624 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7625fail_locked:
34b8686e 7626 mutex_unlock(&dev->struct_mutex);
bc9025bd 7627fail:
05394f39 7628 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7629 return ret;
79e53945
JB
7630}
7631
7632static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7633{
79e53945 7634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7635
92e76c8c
VS
7636 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7637 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7638
f2f5f771
VS
7639 if (intel_crtc->active)
7640 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7641
7642 return 0;
b8c00ac5
DA
7643}
7644
79e53945 7645static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7646 u16 *blue, uint32_t start, uint32_t size)
79e53945 7647{
7203425a 7648 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7650
7203425a 7651 for (i = start; i < end; i++) {
79e53945
JB
7652 intel_crtc->lut_r[i] = red[i] >> 8;
7653 intel_crtc->lut_g[i] = green[i] >> 8;
7654 intel_crtc->lut_b[i] = blue[i] >> 8;
7655 }
7656
7657 intel_crtc_load_lut(crtc);
7658}
7659
79e53945
JB
7660/* VESA 640x480x72Hz mode to set on the pipe */
7661static struct drm_display_mode load_detect_mode = {
7662 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7663 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7664};
7665
d2dff872
CW
7666static struct drm_framebuffer *
7667intel_framebuffer_create(struct drm_device *dev,
308e5bcb 7668 struct drm_mode_fb_cmd2 *mode_cmd,
d2dff872
CW
7669 struct drm_i915_gem_object *obj)
7670{
7671 struct intel_framebuffer *intel_fb;
7672 int ret;
7673
7674 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7675 if (!intel_fb) {
7676 drm_gem_object_unreference_unlocked(&obj->base);
7677 return ERR_PTR(-ENOMEM);
7678 }
7679
dd4916c5
DV
7680 ret = i915_mutex_lock_interruptible(dev);
7681 if (ret)
7682 goto err;
7683
d2dff872 7684 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7685 mutex_unlock(&dev->struct_mutex);
7686 if (ret)
7687 goto err;
d2dff872
CW
7688
7689 return &intel_fb->base;
dd4916c5
DV
7690err:
7691 drm_gem_object_unreference_unlocked(&obj->base);
7692 kfree(intel_fb);
7693
7694 return ERR_PTR(ret);
d2dff872
CW
7695}
7696
7697static u32
7698intel_framebuffer_pitch_for_width(int width, int bpp)
7699{
7700 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7701 return ALIGN(pitch, 64);
7702}
7703
7704static u32
7705intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7706{
7707 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7708 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7709}
7710
7711static struct drm_framebuffer *
7712intel_framebuffer_create_for_mode(struct drm_device *dev,
7713 struct drm_display_mode *mode,
7714 int depth, int bpp)
7715{
7716 struct drm_i915_gem_object *obj;
0fed39bd 7717 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7718
7719 obj = i915_gem_alloc_object(dev,
7720 intel_framebuffer_size_for_mode(mode, bpp));
7721 if (obj == NULL)
7722 return ERR_PTR(-ENOMEM);
7723
7724 mode_cmd.width = mode->hdisplay;
7725 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7726 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7727 bpp);
5ca0c34a 7728 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7729
7730 return intel_framebuffer_create(dev, &mode_cmd, obj);
7731}
7732
7733static struct drm_framebuffer *
7734mode_fits_in_fbdev(struct drm_device *dev,
7735 struct drm_display_mode *mode)
7736{
4520f53a 7737#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7738 struct drm_i915_private *dev_priv = dev->dev_private;
7739 struct drm_i915_gem_object *obj;
7740 struct drm_framebuffer *fb;
7741
7742 if (dev_priv->fbdev == NULL)
7743 return NULL;
7744
7745 obj = dev_priv->fbdev->ifb.obj;
7746 if (obj == NULL)
7747 return NULL;
7748
7749 fb = &dev_priv->fbdev->ifb.base;
01f2c773
VS
7750 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7751 fb->bits_per_pixel))
d2dff872
CW
7752 return NULL;
7753
01f2c773 7754 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7755 return NULL;
7756
7757 return fb;
4520f53a
DV
7758#else
7759 return NULL;
7760#endif
d2dff872
CW
7761}
7762
d2434ab7 7763bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7764 struct drm_display_mode *mode,
8261b191 7765 struct intel_load_detect_pipe *old)
79e53945
JB
7766{
7767 struct intel_crtc *intel_crtc;
d2434ab7
DV
7768 struct intel_encoder *intel_encoder =
7769 intel_attached_encoder(connector);
79e53945 7770 struct drm_crtc *possible_crtc;
4ef69c7a 7771 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7772 struct drm_crtc *crtc = NULL;
7773 struct drm_device *dev = encoder->dev;
94352cf9 7774 struct drm_framebuffer *fb;
79e53945
JB
7775 int i = -1;
7776
d2dff872
CW
7777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7778 connector->base.id, drm_get_connector_name(connector),
7779 encoder->base.id, drm_get_encoder_name(encoder));
7780
79e53945
JB
7781 /*
7782 * Algorithm gets a little messy:
7a5e4805 7783 *
79e53945
JB
7784 * - if the connector already has an assigned crtc, use it (but make
7785 * sure it's on first)
7a5e4805 7786 *
79e53945
JB
7787 * - try to find the first unused crtc that can drive this connector,
7788 * and use that if we find one
79e53945
JB
7789 */
7790
7791 /* See if we already have a CRTC for this connector */
7792 if (encoder->crtc) {
7793 crtc = encoder->crtc;
8261b191 7794
7b24056b
DV
7795 mutex_lock(&crtc->mutex);
7796
24218aac 7797 old->dpms_mode = connector->dpms;
8261b191
CW
7798 old->load_detect_temp = false;
7799
7800 /* Make sure the crtc and connector are running */
24218aac
DV
7801 if (connector->dpms != DRM_MODE_DPMS_ON)
7802 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7803
7173188d 7804 return true;
79e53945
JB
7805 }
7806
7807 /* Find an unused one (if possible) */
7808 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7809 i++;
7810 if (!(encoder->possible_crtcs & (1 << i)))
7811 continue;
7812 if (!possible_crtc->enabled) {
7813 crtc = possible_crtc;
7814 break;
7815 }
79e53945
JB
7816 }
7817
7818 /*
7819 * If we didn't find an unused CRTC, don't use any.
7820 */
7821 if (!crtc) {
7173188d
CW
7822 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7823 return false;
79e53945
JB
7824 }
7825
7b24056b 7826 mutex_lock(&crtc->mutex);
fc303101
DV
7827 intel_encoder->new_crtc = to_intel_crtc(crtc);
7828 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7829
7830 intel_crtc = to_intel_crtc(crtc);
24218aac 7831 old->dpms_mode = connector->dpms;
8261b191 7832 old->load_detect_temp = true;
d2dff872 7833 old->release_fb = NULL;
79e53945 7834
6492711d
CW
7835 if (!mode)
7836 mode = &load_detect_mode;
79e53945 7837
d2dff872
CW
7838 /* We need a framebuffer large enough to accommodate all accesses
7839 * that the plane may generate whilst we perform load detection.
7840 * We can not rely on the fbcon either being present (we get called
7841 * during its initialisation to detect all boot displays, or it may
7842 * not even exist) or that it is large enough to satisfy the
7843 * requested mode.
7844 */
94352cf9
DV
7845 fb = mode_fits_in_fbdev(dev, mode);
7846 if (fb == NULL) {
d2dff872 7847 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7848 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7849 old->release_fb = fb;
d2dff872
CW
7850 } else
7851 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7852 if (IS_ERR(fb)) {
d2dff872 7853 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7b24056b 7854 mutex_unlock(&crtc->mutex);
0e8b3d3e 7855 return false;
79e53945 7856 }
79e53945 7857
c0c36b94 7858 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7859 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7860 if (old->release_fb)
7861 old->release_fb->funcs->destroy(old->release_fb);
7b24056b 7862 mutex_unlock(&crtc->mutex);
0e8b3d3e 7863 return false;
79e53945 7864 }
7173188d 7865
79e53945 7866 /* let the connector get through one full cycle before testing */
9d0498a2 7867 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7868 return true;
79e53945
JB
7869}
7870
d2434ab7 7871void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7872 struct intel_load_detect_pipe *old)
79e53945 7873{
d2434ab7
DV
7874 struct intel_encoder *intel_encoder =
7875 intel_attached_encoder(connector);
4ef69c7a 7876 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7877 struct drm_crtc *crtc = encoder->crtc;
79e53945 7878
d2dff872
CW
7879 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7880 connector->base.id, drm_get_connector_name(connector),
7881 encoder->base.id, drm_get_encoder_name(encoder));
7882
8261b191 7883 if (old->load_detect_temp) {
fc303101
DV
7884 to_intel_connector(connector)->new_encoder = NULL;
7885 intel_encoder->new_crtc = NULL;
7886 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7887
36206361
DV
7888 if (old->release_fb) {
7889 drm_framebuffer_unregister_private(old->release_fb);
7890 drm_framebuffer_unreference(old->release_fb);
7891 }
d2dff872 7892
67c96400 7893 mutex_unlock(&crtc->mutex);
0622a53c 7894 return;
79e53945
JB
7895 }
7896
c751ce4f 7897 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7898 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7899 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7900
7901 mutex_unlock(&crtc->mutex);
79e53945
JB
7902}
7903
da4a1efa
VS
7904static int i9xx_pll_refclk(struct drm_device *dev,
7905 const struct intel_crtc_config *pipe_config)
7906{
7907 struct drm_i915_private *dev_priv = dev->dev_private;
7908 u32 dpll = pipe_config->dpll_hw_state.dpll;
7909
7910 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7911 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7912 else if (HAS_PCH_SPLIT(dev))
7913 return 120000;
7914 else if (!IS_GEN2(dev))
7915 return 96000;
7916 else
7917 return 48000;
7918}
7919
79e53945 7920/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7921static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7922 struct intel_crtc_config *pipe_config)
79e53945 7923{
f1f644dc 7924 struct drm_device *dev = crtc->base.dev;
79e53945 7925 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7926 int pipe = pipe_config->cpu_transcoder;
293623f7 7927 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7928 u32 fp;
7929 intel_clock_t clock;
da4a1efa 7930 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7931
7932 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7933 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7934 else
293623f7 7935 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7936
7937 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7938 if (IS_PINEVIEW(dev)) {
7939 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7940 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7941 } else {
7942 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7943 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7944 }
7945
a6c45cf0 7946 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7947 if (IS_PINEVIEW(dev))
7948 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7949 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7950 else
7951 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
7952 DPLL_FPA01_P1_POST_DIV_SHIFT);
7953
7954 switch (dpll & DPLL_MODE_MASK) {
7955 case DPLLB_MODE_DAC_SERIAL:
7956 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7957 5 : 10;
7958 break;
7959 case DPLLB_MODE_LVDS:
7960 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7961 7 : 14;
7962 break;
7963 default:
28c97730 7964 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 7965 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 7966 return;
79e53945
JB
7967 }
7968
ac58c3f0 7969 if (IS_PINEVIEW(dev))
da4a1efa 7970 pineview_clock(refclk, &clock);
ac58c3f0 7971 else
da4a1efa 7972 i9xx_clock(refclk, &clock);
79e53945 7973 } else {
b1c560d1
VS
7974 u32 lvds = I915_READ(LVDS);
7975 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
7976
7977 if (is_lvds) {
7978 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7979 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
7980
7981 if (lvds & LVDS_CLKB_POWER_UP)
7982 clock.p2 = 7;
7983 else
7984 clock.p2 = 14;
79e53945
JB
7985 } else {
7986 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7987 clock.p1 = 2;
7988 else {
7989 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7990 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7991 }
7992 if (dpll & PLL_P2_DIVIDE_BY_4)
7993 clock.p2 = 4;
7994 else
7995 clock.p2 = 2;
79e53945 7996 }
da4a1efa
VS
7997
7998 i9xx_clock(refclk, &clock);
79e53945
JB
7999 }
8000
18442d08
VS
8001 /*
8002 * This value includes pixel_multiplier. We will use
241bfc38 8003 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8004 * encoder's get_config() function.
8005 */
8006 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8007}
8008
6878da05
VS
8009int intel_dotclock_calculate(int link_freq,
8010 const struct intel_link_m_n *m_n)
f1f644dc 8011{
f1f644dc
JB
8012 /*
8013 * The calculation for the data clock is:
1041a02f 8014 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8015 * But we want to avoid losing precison if possible, so:
1041a02f 8016 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8017 *
8018 * and the link clock is simpler:
1041a02f 8019 * link_clock = (m * link_clock) / n
f1f644dc
JB
8020 */
8021
6878da05
VS
8022 if (!m_n->link_n)
8023 return 0;
f1f644dc 8024
6878da05
VS
8025 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8026}
f1f644dc 8027
18442d08
VS
8028static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8029 struct intel_crtc_config *pipe_config)
6878da05
VS
8030{
8031 struct drm_device *dev = crtc->base.dev;
79e53945 8032
18442d08
VS
8033 /* read out port_clock from the DPLL */
8034 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8035
f1f644dc 8036 /*
18442d08 8037 * This value does not include pixel_multiplier.
241bfc38 8038 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8039 * agree once we know their relationship in the encoder's
8040 * get_config() function.
79e53945 8041 */
241bfc38 8042 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8043 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8044 &pipe_config->fdi_m_n);
79e53945
JB
8045}
8046
8047/** Returns the currently programmed mode of the given pipe. */
8048struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8049 struct drm_crtc *crtc)
8050{
548f245b 8051 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8053 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8054 struct drm_display_mode *mode;
f1f644dc 8055 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8056 int htot = I915_READ(HTOTAL(cpu_transcoder));
8057 int hsync = I915_READ(HSYNC(cpu_transcoder));
8058 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8059 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8060 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8061
8062 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8063 if (!mode)
8064 return NULL;
8065
f1f644dc
JB
8066 /*
8067 * Construct a pipe_config sufficient for getting the clock info
8068 * back out of crtc_clock_get.
8069 *
8070 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8071 * to use a real value here instead.
8072 */
293623f7 8073 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8074 pipe_config.pixel_multiplier = 1;
293623f7
VS
8075 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8076 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8077 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8078 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8079
773ae034 8080 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8081 mode->hdisplay = (htot & 0xffff) + 1;
8082 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8083 mode->hsync_start = (hsync & 0xffff) + 1;
8084 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8085 mode->vdisplay = (vtot & 0xffff) + 1;
8086 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8087 mode->vsync_start = (vsync & 0xffff) + 1;
8088 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8089
8090 drm_mode_set_name(mode);
79e53945
JB
8091
8092 return mode;
8093}
8094
3dec0095 8095static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8096{
8097 struct drm_device *dev = crtc->dev;
8098 drm_i915_private_t *dev_priv = dev->dev_private;
8099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8100 int pipe = intel_crtc->pipe;
dbdc6479
JB
8101 int dpll_reg = DPLL(pipe);
8102 int dpll;
652c393a 8103
bad720ff 8104 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8105 return;
8106
8107 if (!dev_priv->lvds_downclock_avail)
8108 return;
8109
dbdc6479 8110 dpll = I915_READ(dpll_reg);
652c393a 8111 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8112 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8113
8ac5a6d5 8114 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8115
8116 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8117 I915_WRITE(dpll_reg, dpll);
9d0498a2 8118 intel_wait_for_vblank(dev, pipe);
dbdc6479 8119
652c393a
JB
8120 dpll = I915_READ(dpll_reg);
8121 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8122 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8123 }
652c393a
JB
8124}
8125
8126static void intel_decrease_pllclock(struct drm_crtc *crtc)
8127{
8128 struct drm_device *dev = crtc->dev;
8129 drm_i915_private_t *dev_priv = dev->dev_private;
8130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8131
bad720ff 8132 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8133 return;
8134
8135 if (!dev_priv->lvds_downclock_avail)
8136 return;
8137
8138 /*
8139 * Since this is called by a timer, we should never get here in
8140 * the manual case.
8141 */
8142 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8143 int pipe = intel_crtc->pipe;
8144 int dpll_reg = DPLL(pipe);
8145 int dpll;
f6e5b160 8146
44d98a61 8147 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8148
8ac5a6d5 8149 assert_panel_unlocked(dev_priv, pipe);
652c393a 8150
dc257cf1 8151 dpll = I915_READ(dpll_reg);
652c393a
JB
8152 dpll |= DISPLAY_RATE_SELECT_FPA1;
8153 I915_WRITE(dpll_reg, dpll);
9d0498a2 8154 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8155 dpll = I915_READ(dpll_reg);
8156 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8157 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8158 }
8159
8160}
8161
f047e395
CW
8162void intel_mark_busy(struct drm_device *dev)
8163{
c67a470b
PZ
8164 struct drm_i915_private *dev_priv = dev->dev_private;
8165
8166 hsw_package_c8_gpu_busy(dev_priv);
8167 i915_update_gfx_val(dev_priv);
f047e395
CW
8168}
8169
8170void intel_mark_idle(struct drm_device *dev)
652c393a 8171{
c67a470b 8172 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8173 struct drm_crtc *crtc;
652c393a 8174
c67a470b
PZ
8175 hsw_package_c8_gpu_idle(dev_priv);
8176
652c393a
JB
8177 if (!i915_powersave)
8178 return;
8179
652c393a 8180 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8181 if (!crtc->fb)
8182 continue;
8183
725a5b54 8184 intel_decrease_pllclock(crtc);
652c393a 8185 }
b29c19b6
CW
8186
8187 if (dev_priv->info->gen >= 6)
8188 gen6_rps_idle(dev->dev_private);
652c393a
JB
8189}
8190
c65355bb
CW
8191void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8192 struct intel_ring_buffer *ring)
652c393a 8193{
f047e395
CW
8194 struct drm_device *dev = obj->base.dev;
8195 struct drm_crtc *crtc;
652c393a 8196
f047e395 8197 if (!i915_powersave)
acb87dfb
CW
8198 return;
8199
652c393a
JB
8200 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8201 if (!crtc->fb)
8202 continue;
8203
c65355bb
CW
8204 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8205 continue;
8206
8207 intel_increase_pllclock(crtc);
8208 if (ring && intel_fbc_enabled(dev))
8209 ring->fbc_dirty = true;
652c393a
JB
8210 }
8211}
8212
79e53945
JB
8213static void intel_crtc_destroy(struct drm_crtc *crtc)
8214{
8215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8216 struct drm_device *dev = crtc->dev;
8217 struct intel_unpin_work *work;
8218 unsigned long flags;
8219
8220 spin_lock_irqsave(&dev->event_lock, flags);
8221 work = intel_crtc->unpin_work;
8222 intel_crtc->unpin_work = NULL;
8223 spin_unlock_irqrestore(&dev->event_lock, flags);
8224
8225 if (work) {
8226 cancel_work_sync(&work->work);
8227 kfree(work);
8228 }
79e53945 8229
40ccc72b
MK
8230 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8231
79e53945 8232 drm_crtc_cleanup(crtc);
67e77c5a 8233
79e53945
JB
8234 kfree(intel_crtc);
8235}
8236
6b95a207
KH
8237static void intel_unpin_work_fn(struct work_struct *__work)
8238{
8239 struct intel_unpin_work *work =
8240 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8241 struct drm_device *dev = work->crtc->dev;
6b95a207 8242
b4a98e57 8243 mutex_lock(&dev->struct_mutex);
1690e1eb 8244 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8245 drm_gem_object_unreference(&work->pending_flip_obj->base);
8246 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8247
b4a98e57
CW
8248 intel_update_fbc(dev);
8249 mutex_unlock(&dev->struct_mutex);
8250
8251 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8252 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8253
6b95a207
KH
8254 kfree(work);
8255}
8256
1afe3e9d 8257static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8258 struct drm_crtc *crtc)
6b95a207
KH
8259{
8260 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8262 struct intel_unpin_work *work;
6b95a207
KH
8263 unsigned long flags;
8264
8265 /* Ignore early vblank irqs */
8266 if (intel_crtc == NULL)
8267 return;
8268
8269 spin_lock_irqsave(&dev->event_lock, flags);
8270 work = intel_crtc->unpin_work;
e7d841ca
CW
8271
8272 /* Ensure we don't miss a work->pending update ... */
8273 smp_rmb();
8274
8275 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8276 spin_unlock_irqrestore(&dev->event_lock, flags);
8277 return;
8278 }
8279
e7d841ca
CW
8280 /* and that the unpin work is consistent wrt ->pending. */
8281 smp_rmb();
8282
6b95a207 8283 intel_crtc->unpin_work = NULL;
6b95a207 8284
45a066eb
RC
8285 if (work->event)
8286 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8287
0af7e4df
MK
8288 drm_vblank_put(dev, intel_crtc->pipe);
8289
6b95a207
KH
8290 spin_unlock_irqrestore(&dev->event_lock, flags);
8291
2c10d571 8292 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8293
8294 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8295
8296 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8297}
8298
1afe3e9d
JB
8299void intel_finish_page_flip(struct drm_device *dev, int pipe)
8300{
8301 drm_i915_private_t *dev_priv = dev->dev_private;
8302 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8303
49b14a5c 8304 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8305}
8306
8307void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8308{
8309 drm_i915_private_t *dev_priv = dev->dev_private;
8310 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8311
49b14a5c 8312 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8313}
8314
6b95a207
KH
8315void intel_prepare_page_flip(struct drm_device *dev, int plane)
8316{
8317 drm_i915_private_t *dev_priv = dev->dev_private;
8318 struct intel_crtc *intel_crtc =
8319 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8320 unsigned long flags;
8321
e7d841ca
CW
8322 /* NB: An MMIO update of the plane base pointer will also
8323 * generate a page-flip completion irq, i.e. every modeset
8324 * is also accompanied by a spurious intel_prepare_page_flip().
8325 */
6b95a207 8326 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8327 if (intel_crtc->unpin_work)
8328 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8329 spin_unlock_irqrestore(&dev->event_lock, flags);
8330}
8331
e7d841ca
CW
8332inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8333{
8334 /* Ensure that the work item is consistent when activating it ... */
8335 smp_wmb();
8336 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8337 /* and that it is marked active as soon as the irq could fire. */
8338 smp_wmb();
8339}
8340
8c9f3aaf
JB
8341static int intel_gen2_queue_flip(struct drm_device *dev,
8342 struct drm_crtc *crtc,
8343 struct drm_framebuffer *fb,
ed8d1975
KP
8344 struct drm_i915_gem_object *obj,
8345 uint32_t flags)
8c9f3aaf
JB
8346{
8347 struct drm_i915_private *dev_priv = dev->dev_private;
8348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8349 u32 flip_mask;
6d90c952 8350 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8351 int ret;
8352
6d90c952 8353 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8354 if (ret)
83d4092b 8355 goto err;
8c9f3aaf 8356
6d90c952 8357 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8358 if (ret)
83d4092b 8359 goto err_unpin;
8c9f3aaf
JB
8360
8361 /* Can't queue multiple flips, so wait for the previous
8362 * one to finish before executing the next.
8363 */
8364 if (intel_crtc->plane)
8365 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8366 else
8367 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8368 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8369 intel_ring_emit(ring, MI_NOOP);
8370 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8371 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8372 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8373 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8374 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8375
8376 intel_mark_page_flip_active(intel_crtc);
09246732 8377 __intel_ring_advance(ring);
83d4092b
CW
8378 return 0;
8379
8380err_unpin:
8381 intel_unpin_fb_obj(obj);
8382err:
8c9f3aaf
JB
8383 return ret;
8384}
8385
8386static int intel_gen3_queue_flip(struct drm_device *dev,
8387 struct drm_crtc *crtc,
8388 struct drm_framebuffer *fb,
ed8d1975
KP
8389 struct drm_i915_gem_object *obj,
8390 uint32_t flags)
8c9f3aaf
JB
8391{
8392 struct drm_i915_private *dev_priv = dev->dev_private;
8393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8394 u32 flip_mask;
6d90c952 8395 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8396 int ret;
8397
6d90c952 8398 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8399 if (ret)
83d4092b 8400 goto err;
8c9f3aaf 8401
6d90c952 8402 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8403 if (ret)
83d4092b 8404 goto err_unpin;
8c9f3aaf
JB
8405
8406 if (intel_crtc->plane)
8407 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8408 else
8409 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8410 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8411 intel_ring_emit(ring, MI_NOOP);
8412 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8413 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8414 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8415 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8416 intel_ring_emit(ring, MI_NOOP);
8417
e7d841ca 8418 intel_mark_page_flip_active(intel_crtc);
09246732 8419 __intel_ring_advance(ring);
83d4092b
CW
8420 return 0;
8421
8422err_unpin:
8423 intel_unpin_fb_obj(obj);
8424err:
8c9f3aaf
JB
8425 return ret;
8426}
8427
8428static int intel_gen4_queue_flip(struct drm_device *dev,
8429 struct drm_crtc *crtc,
8430 struct drm_framebuffer *fb,
ed8d1975
KP
8431 struct drm_i915_gem_object *obj,
8432 uint32_t flags)
8c9f3aaf
JB
8433{
8434 struct drm_i915_private *dev_priv = dev->dev_private;
8435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8436 uint32_t pf, pipesrc;
6d90c952 8437 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8438 int ret;
8439
6d90c952 8440 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8441 if (ret)
83d4092b 8442 goto err;
8c9f3aaf 8443
6d90c952 8444 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8445 if (ret)
83d4092b 8446 goto err_unpin;
8c9f3aaf
JB
8447
8448 /* i965+ uses the linear or tiled offsets from the
8449 * Display Registers (which do not change across a page-flip)
8450 * so we need only reprogram the base address.
8451 */
6d90c952
DV
8452 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8453 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8454 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8455 intel_ring_emit(ring,
f343c5f6 8456 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8457 obj->tiling_mode);
8c9f3aaf
JB
8458
8459 /* XXX Enabling the panel-fitter across page-flip is so far
8460 * untested on non-native modes, so ignore it for now.
8461 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8462 */
8463 pf = 0;
8464 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8465 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8466
8467 intel_mark_page_flip_active(intel_crtc);
09246732 8468 __intel_ring_advance(ring);
83d4092b
CW
8469 return 0;
8470
8471err_unpin:
8472 intel_unpin_fb_obj(obj);
8473err:
8c9f3aaf
JB
8474 return ret;
8475}
8476
8477static int intel_gen6_queue_flip(struct drm_device *dev,
8478 struct drm_crtc *crtc,
8479 struct drm_framebuffer *fb,
ed8d1975
KP
8480 struct drm_i915_gem_object *obj,
8481 uint32_t flags)
8c9f3aaf
JB
8482{
8483 struct drm_i915_private *dev_priv = dev->dev_private;
8484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8485 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8486 uint32_t pf, pipesrc;
8487 int ret;
8488
6d90c952 8489 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8490 if (ret)
83d4092b 8491 goto err;
8c9f3aaf 8492
6d90c952 8493 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8494 if (ret)
83d4092b 8495 goto err_unpin;
8c9f3aaf 8496
6d90c952
DV
8497 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8498 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8499 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8500 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8501
dc257cf1
DV
8502 /* Contrary to the suggestions in the documentation,
8503 * "Enable Panel Fitter" does not seem to be required when page
8504 * flipping with a non-native mode, and worse causes a normal
8505 * modeset to fail.
8506 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8507 */
8508 pf = 0;
8c9f3aaf 8509 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8510 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8511
8512 intel_mark_page_flip_active(intel_crtc);
09246732 8513 __intel_ring_advance(ring);
83d4092b
CW
8514 return 0;
8515
8516err_unpin:
8517 intel_unpin_fb_obj(obj);
8518err:
8c9f3aaf
JB
8519 return ret;
8520}
8521
7c9017e5
JB
8522static int intel_gen7_queue_flip(struct drm_device *dev,
8523 struct drm_crtc *crtc,
8524 struct drm_framebuffer *fb,
ed8d1975
KP
8525 struct drm_i915_gem_object *obj,
8526 uint32_t flags)
7c9017e5
JB
8527{
8528 struct drm_i915_private *dev_priv = dev->dev_private;
8529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8530 struct intel_ring_buffer *ring;
cb05d8de 8531 uint32_t plane_bit = 0;
ffe74d75
CW
8532 int len, ret;
8533
8534 ring = obj->ring;
1c5fd085 8535 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8536 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8537
8538 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8539 if (ret)
83d4092b 8540 goto err;
7c9017e5 8541
cb05d8de
DV
8542 switch(intel_crtc->plane) {
8543 case PLANE_A:
8544 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8545 break;
8546 case PLANE_B:
8547 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8548 break;
8549 case PLANE_C:
8550 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8551 break;
8552 default:
8553 WARN_ONCE(1, "unknown plane in flip command\n");
8554 ret = -ENODEV;
ab3951eb 8555 goto err_unpin;
cb05d8de
DV
8556 }
8557
ffe74d75
CW
8558 len = 4;
8559 if (ring->id == RCS)
8560 len += 6;
8561
8562 ret = intel_ring_begin(ring, len);
7c9017e5 8563 if (ret)
83d4092b 8564 goto err_unpin;
7c9017e5 8565
ffe74d75
CW
8566 /* Unmask the flip-done completion message. Note that the bspec says that
8567 * we should do this for both the BCS and RCS, and that we must not unmask
8568 * more than one flip event at any time (or ensure that one flip message
8569 * can be sent by waiting for flip-done prior to queueing new flips).
8570 * Experimentation says that BCS works despite DERRMR masking all
8571 * flip-done completion events and that unmasking all planes at once
8572 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8573 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8574 */
8575 if (ring->id == RCS) {
8576 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8577 intel_ring_emit(ring, DERRMR);
8578 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8579 DERRMR_PIPEB_PRI_FLIP_DONE |
8580 DERRMR_PIPEC_PRI_FLIP_DONE));
8581 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8582 intel_ring_emit(ring, DERRMR);
8583 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8584 }
8585
cb05d8de 8586 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8587 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8588 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8589 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8590
8591 intel_mark_page_flip_active(intel_crtc);
09246732 8592 __intel_ring_advance(ring);
83d4092b
CW
8593 return 0;
8594
8595err_unpin:
8596 intel_unpin_fb_obj(obj);
8597err:
7c9017e5
JB
8598 return ret;
8599}
8600
8c9f3aaf
JB
8601static int intel_default_queue_flip(struct drm_device *dev,
8602 struct drm_crtc *crtc,
8603 struct drm_framebuffer *fb,
ed8d1975
KP
8604 struct drm_i915_gem_object *obj,
8605 uint32_t flags)
8c9f3aaf
JB
8606{
8607 return -ENODEV;
8608}
8609
6b95a207
KH
8610static int intel_crtc_page_flip(struct drm_crtc *crtc,
8611 struct drm_framebuffer *fb,
ed8d1975
KP
8612 struct drm_pending_vblank_event *event,
8613 uint32_t page_flip_flags)
6b95a207
KH
8614{
8615 struct drm_device *dev = crtc->dev;
8616 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8617 struct drm_framebuffer *old_fb = crtc->fb;
8618 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8620 struct intel_unpin_work *work;
8c9f3aaf 8621 unsigned long flags;
52e68630 8622 int ret;
6b95a207 8623
e6a595d2
VS
8624 /* Can't change pixel format via MI display flips. */
8625 if (fb->pixel_format != crtc->fb->pixel_format)
8626 return -EINVAL;
8627
8628 /*
8629 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8630 * Note that pitch changes could also affect these register.
8631 */
8632 if (INTEL_INFO(dev)->gen > 3 &&
8633 (fb->offsets[0] != crtc->fb->offsets[0] ||
8634 fb->pitches[0] != crtc->fb->pitches[0]))
8635 return -EINVAL;
8636
b14c5679 8637 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8638 if (work == NULL)
8639 return -ENOMEM;
8640
6b95a207 8641 work->event = event;
b4a98e57 8642 work->crtc = crtc;
4a35f83b 8643 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8644 INIT_WORK(&work->work, intel_unpin_work_fn);
8645
7317c75e
JB
8646 ret = drm_vblank_get(dev, intel_crtc->pipe);
8647 if (ret)
8648 goto free_work;
8649
6b95a207
KH
8650 /* We borrow the event spin lock for protecting unpin_work */
8651 spin_lock_irqsave(&dev->event_lock, flags);
8652 if (intel_crtc->unpin_work) {
8653 spin_unlock_irqrestore(&dev->event_lock, flags);
8654 kfree(work);
7317c75e 8655 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8656
8657 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8658 return -EBUSY;
8659 }
8660 intel_crtc->unpin_work = work;
8661 spin_unlock_irqrestore(&dev->event_lock, flags);
8662
b4a98e57
CW
8663 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8664 flush_workqueue(dev_priv->wq);
8665
79158103
CW
8666 ret = i915_mutex_lock_interruptible(dev);
8667 if (ret)
8668 goto cleanup;
6b95a207 8669
75dfca80 8670 /* Reference the objects for the scheduled work. */
05394f39
CW
8671 drm_gem_object_reference(&work->old_fb_obj->base);
8672 drm_gem_object_reference(&obj->base);
6b95a207
KH
8673
8674 crtc->fb = fb;
96b099fd 8675
e1f99ce6 8676 work->pending_flip_obj = obj;
e1f99ce6 8677
4e5359cd
SF
8678 work->enable_stall_check = true;
8679
b4a98e57 8680 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8681 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8682
ed8d1975 8683 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8684 if (ret)
8685 goto cleanup_pending;
6b95a207 8686
7782de3b 8687 intel_disable_fbc(dev);
c65355bb 8688 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8689 mutex_unlock(&dev->struct_mutex);
8690
e5510fac
JB
8691 trace_i915_flip_request(intel_crtc->plane, obj);
8692
6b95a207 8693 return 0;
96b099fd 8694
8c9f3aaf 8695cleanup_pending:
b4a98e57 8696 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8697 crtc->fb = old_fb;
05394f39
CW
8698 drm_gem_object_unreference(&work->old_fb_obj->base);
8699 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8700 mutex_unlock(&dev->struct_mutex);
8701
79158103 8702cleanup:
96b099fd
CW
8703 spin_lock_irqsave(&dev->event_lock, flags);
8704 intel_crtc->unpin_work = NULL;
8705 spin_unlock_irqrestore(&dev->event_lock, flags);
8706
7317c75e
JB
8707 drm_vblank_put(dev, intel_crtc->pipe);
8708free_work:
96b099fd
CW
8709 kfree(work);
8710
8711 return ret;
6b95a207
KH
8712}
8713
f6e5b160 8714static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8715 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8716 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8717};
8718
50f56119
DV
8719static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8720 struct drm_crtc *crtc)
8721{
8722 struct drm_device *dev;
8723 struct drm_crtc *tmp;
8724 int crtc_mask = 1;
47f1c6c9 8725
50f56119 8726 WARN(!crtc, "checking null crtc?\n");
47f1c6c9 8727
50f56119 8728 dev = crtc->dev;
47f1c6c9 8729
50f56119
DV
8730 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8731 if (tmp == crtc)
8732 break;
8733 crtc_mask <<= 1;
8734 }
47f1c6c9 8735
50f56119
DV
8736 if (encoder->possible_crtcs & crtc_mask)
8737 return true;
8738 return false;
47f1c6c9 8739}
79e53945 8740
9a935856
DV
8741/**
8742 * intel_modeset_update_staged_output_state
8743 *
8744 * Updates the staged output configuration state, e.g. after we've read out the
8745 * current hw state.
8746 */
8747static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8748{
9a935856
DV
8749 struct intel_encoder *encoder;
8750 struct intel_connector *connector;
f6e5b160 8751
9a935856
DV
8752 list_for_each_entry(connector, &dev->mode_config.connector_list,
8753 base.head) {
8754 connector->new_encoder =
8755 to_intel_encoder(connector->base.encoder);
8756 }
f6e5b160 8757
9a935856
DV
8758 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8759 base.head) {
8760 encoder->new_crtc =
8761 to_intel_crtc(encoder->base.crtc);
8762 }
f6e5b160
CW
8763}
8764
9a935856
DV
8765/**
8766 * intel_modeset_commit_output_state
8767 *
8768 * This function copies the stage display pipe configuration to the real one.
8769 */
8770static void intel_modeset_commit_output_state(struct drm_device *dev)
8771{
8772 struct intel_encoder *encoder;
8773 struct intel_connector *connector;
f6e5b160 8774
9a935856
DV
8775 list_for_each_entry(connector, &dev->mode_config.connector_list,
8776 base.head) {
8777 connector->base.encoder = &connector->new_encoder->base;
8778 }
f6e5b160 8779
9a935856
DV
8780 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8781 base.head) {
8782 encoder->base.crtc = &encoder->new_crtc->base;
8783 }
8784}
8785
050f7aeb
DV
8786static void
8787connected_sink_compute_bpp(struct intel_connector * connector,
8788 struct intel_crtc_config *pipe_config)
8789{
8790 int bpp = pipe_config->pipe_bpp;
8791
8792 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8793 connector->base.base.id,
8794 drm_get_connector_name(&connector->base));
8795
8796 /* Don't use an invalid EDID bpc value */
8797 if (connector->base.display_info.bpc &&
8798 connector->base.display_info.bpc * 3 < bpp) {
8799 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8800 bpp, connector->base.display_info.bpc*3);
8801 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8802 }
8803
8804 /* Clamp bpp to 8 on screens without EDID 1.4 */
8805 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8806 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8807 bpp);
8808 pipe_config->pipe_bpp = 24;
8809 }
8810}
8811
4e53c2e0 8812static int
050f7aeb
DV
8813compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8814 struct drm_framebuffer *fb,
8815 struct intel_crtc_config *pipe_config)
4e53c2e0 8816{
050f7aeb
DV
8817 struct drm_device *dev = crtc->base.dev;
8818 struct intel_connector *connector;
4e53c2e0
DV
8819 int bpp;
8820
d42264b1
DV
8821 switch (fb->pixel_format) {
8822 case DRM_FORMAT_C8:
4e53c2e0
DV
8823 bpp = 8*3; /* since we go through a colormap */
8824 break;
d42264b1
DV
8825 case DRM_FORMAT_XRGB1555:
8826 case DRM_FORMAT_ARGB1555:
8827 /* checked in intel_framebuffer_init already */
8828 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8829 return -EINVAL;
8830 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8831 bpp = 6*3; /* min is 18bpp */
8832 break;
d42264b1
DV
8833 case DRM_FORMAT_XBGR8888:
8834 case DRM_FORMAT_ABGR8888:
8835 /* checked in intel_framebuffer_init already */
8836 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8837 return -EINVAL;
8838 case DRM_FORMAT_XRGB8888:
8839 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8840 bpp = 8*3;
8841 break;
d42264b1
DV
8842 case DRM_FORMAT_XRGB2101010:
8843 case DRM_FORMAT_ARGB2101010:
8844 case DRM_FORMAT_XBGR2101010:
8845 case DRM_FORMAT_ABGR2101010:
8846 /* checked in intel_framebuffer_init already */
8847 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8848 return -EINVAL;
4e53c2e0
DV
8849 bpp = 10*3;
8850 break;
baba133a 8851 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8852 default:
8853 DRM_DEBUG_KMS("unsupported depth\n");
8854 return -EINVAL;
8855 }
8856
4e53c2e0
DV
8857 pipe_config->pipe_bpp = bpp;
8858
8859 /* Clamp display bpp to EDID value */
8860 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8861 base.head) {
1b829e05
DV
8862 if (!connector->new_encoder ||
8863 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8864 continue;
8865
050f7aeb 8866 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8867 }
8868
8869 return bpp;
8870}
8871
644db711
DV
8872static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8873{
8874 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8875 "type: 0x%x flags: 0x%x\n",
1342830c 8876 mode->crtc_clock,
644db711
DV
8877 mode->crtc_hdisplay, mode->crtc_hsync_start,
8878 mode->crtc_hsync_end, mode->crtc_htotal,
8879 mode->crtc_vdisplay, mode->crtc_vsync_start,
8880 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8881}
8882
c0b03411
DV
8883static void intel_dump_pipe_config(struct intel_crtc *crtc,
8884 struct intel_crtc_config *pipe_config,
8885 const char *context)
8886{
8887 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8888 context, pipe_name(crtc->pipe));
8889
8890 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8891 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8892 pipe_config->pipe_bpp, pipe_config->dither);
8893 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8894 pipe_config->has_pch_encoder,
8895 pipe_config->fdi_lanes,
8896 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8897 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8898 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8899 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8900 pipe_config->has_dp_encoder,
8901 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8902 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8903 pipe_config->dp_m_n.tu);
c0b03411
DV
8904 DRM_DEBUG_KMS("requested mode:\n");
8905 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8906 DRM_DEBUG_KMS("adjusted mode:\n");
8907 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8908 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8909 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8910 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8911 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8912 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8913 pipe_config->gmch_pfit.control,
8914 pipe_config->gmch_pfit.pgm_ratios,
8915 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8916 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8917 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8918 pipe_config->pch_pfit.size,
8919 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8920 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8921 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8922}
8923
accfc0c5
DV
8924static bool check_encoder_cloning(struct drm_crtc *crtc)
8925{
8926 int num_encoders = 0;
8927 bool uncloneable_encoders = false;
8928 struct intel_encoder *encoder;
8929
8930 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8931 base.head) {
8932 if (&encoder->new_crtc->base != crtc)
8933 continue;
8934
8935 num_encoders++;
8936 if (!encoder->cloneable)
8937 uncloneable_encoders = true;
8938 }
8939
8940 return !(num_encoders > 1 && uncloneable_encoders);
8941}
8942
b8cecdf5
DV
8943static struct intel_crtc_config *
8944intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8945 struct drm_framebuffer *fb,
b8cecdf5 8946 struct drm_display_mode *mode)
ee7b9f93 8947{
7758a113 8948 struct drm_device *dev = crtc->dev;
7758a113 8949 struct intel_encoder *encoder;
b8cecdf5 8950 struct intel_crtc_config *pipe_config;
e29c22c0
DV
8951 int plane_bpp, ret = -EINVAL;
8952 bool retry = true;
ee7b9f93 8953
accfc0c5
DV
8954 if (!check_encoder_cloning(crtc)) {
8955 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8956 return ERR_PTR(-EINVAL);
8957 }
8958
b8cecdf5
DV
8959 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8960 if (!pipe_config)
7758a113
DV
8961 return ERR_PTR(-ENOMEM);
8962
b8cecdf5
DV
8963 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8964 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 8965
e143a21c
DV
8966 pipe_config->cpu_transcoder =
8967 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 8968 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 8969
2960bc9c
ID
8970 /*
8971 * Sanitize sync polarity flags based on requested ones. If neither
8972 * positive or negative polarity is requested, treat this as meaning
8973 * negative polarity.
8974 */
8975 if (!(pipe_config->adjusted_mode.flags &
8976 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8977 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8978
8979 if (!(pipe_config->adjusted_mode.flags &
8980 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8981 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8982
050f7aeb
DV
8983 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8984 * plane pixel format and any sink constraints into account. Returns the
8985 * source plane bpp so that dithering can be selected on mismatches
8986 * after encoders and crtc also have had their say. */
8987 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8988 fb, pipe_config);
4e53c2e0
DV
8989 if (plane_bpp < 0)
8990 goto fail;
8991
e41a56be
VS
8992 /*
8993 * Determine the real pipe dimensions. Note that stereo modes can
8994 * increase the actual pipe size due to the frame doubling and
8995 * insertion of additional space for blanks between the frame. This
8996 * is stored in the crtc timings. We use the requested mode to do this
8997 * computation to clearly distinguish it from the adjusted mode, which
8998 * can be changed by the connectors in the below retry loop.
8999 */
9000 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9001 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9002 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9003
e29c22c0 9004encoder_retry:
ef1b460d 9005 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9006 pipe_config->port_clock = 0;
ef1b460d 9007 pipe_config->pixel_multiplier = 1;
ff9a6750 9008
135c81b8 9009 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9010 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9011
7758a113
DV
9012 /* Pass our mode to the connectors and the CRTC to give them a chance to
9013 * adjust it according to limitations or connector properties, and also
9014 * a chance to reject the mode entirely.
47f1c6c9 9015 */
7758a113
DV
9016 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9017 base.head) {
47f1c6c9 9018
7758a113
DV
9019 if (&encoder->new_crtc->base != crtc)
9020 continue;
7ae89233 9021
efea6e8e
DV
9022 if (!(encoder->compute_config(encoder, pipe_config))) {
9023 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9024 goto fail;
9025 }
ee7b9f93 9026 }
47f1c6c9 9027
ff9a6750
DV
9028 /* Set default port clock if not overwritten by the encoder. Needs to be
9029 * done afterwards in case the encoder adjusts the mode. */
9030 if (!pipe_config->port_clock)
241bfc38
DL
9031 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9032 * pipe_config->pixel_multiplier;
ff9a6750 9033
a43f6e0f 9034 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9035 if (ret < 0) {
7758a113
DV
9036 DRM_DEBUG_KMS("CRTC fixup failed\n");
9037 goto fail;
ee7b9f93 9038 }
e29c22c0
DV
9039
9040 if (ret == RETRY) {
9041 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9042 ret = -EINVAL;
9043 goto fail;
9044 }
9045
9046 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9047 retry = false;
9048 goto encoder_retry;
9049 }
9050
4e53c2e0
DV
9051 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9052 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9053 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9054
b8cecdf5 9055 return pipe_config;
7758a113 9056fail:
b8cecdf5 9057 kfree(pipe_config);
e29c22c0 9058 return ERR_PTR(ret);
ee7b9f93 9059}
47f1c6c9 9060
e2e1ed41
DV
9061/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9062 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9063static void
9064intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9065 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9066{
9067 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9068 struct drm_device *dev = crtc->dev;
9069 struct intel_encoder *encoder;
9070 struct intel_connector *connector;
9071 struct drm_crtc *tmp_crtc;
79e53945 9072
e2e1ed41 9073 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9074
e2e1ed41
DV
9075 /* Check which crtcs have changed outputs connected to them, these need
9076 * to be part of the prepare_pipes mask. We don't (yet) support global
9077 * modeset across multiple crtcs, so modeset_pipes will only have one
9078 * bit set at most. */
9079 list_for_each_entry(connector, &dev->mode_config.connector_list,
9080 base.head) {
9081 if (connector->base.encoder == &connector->new_encoder->base)
9082 continue;
79e53945 9083
e2e1ed41
DV
9084 if (connector->base.encoder) {
9085 tmp_crtc = connector->base.encoder->crtc;
9086
9087 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9088 }
9089
9090 if (connector->new_encoder)
9091 *prepare_pipes |=
9092 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9093 }
9094
e2e1ed41
DV
9095 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9096 base.head) {
9097 if (encoder->base.crtc == &encoder->new_crtc->base)
9098 continue;
9099
9100 if (encoder->base.crtc) {
9101 tmp_crtc = encoder->base.crtc;
9102
9103 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9104 }
9105
9106 if (encoder->new_crtc)
9107 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9108 }
9109
e2e1ed41
DV
9110 /* Check for any pipes that will be fully disabled ... */
9111 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9112 base.head) {
9113 bool used = false;
22fd0fab 9114
e2e1ed41
DV
9115 /* Don't try to disable disabled crtcs. */
9116 if (!intel_crtc->base.enabled)
9117 continue;
7e7d76c3 9118
e2e1ed41
DV
9119 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9120 base.head) {
9121 if (encoder->new_crtc == intel_crtc)
9122 used = true;
9123 }
9124
9125 if (!used)
9126 *disable_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9127 }
9128
e2e1ed41
DV
9129
9130 /* set_mode is also used to update properties on life display pipes. */
9131 intel_crtc = to_intel_crtc(crtc);
9132 if (crtc->enabled)
9133 *prepare_pipes |= 1 << intel_crtc->pipe;
9134
b6c5164d
DV
9135 /*
9136 * For simplicity do a full modeset on any pipe where the output routing
9137 * changed. We could be more clever, but that would require us to be
9138 * more careful with calling the relevant encoder->mode_set functions.
9139 */
e2e1ed41
DV
9140 if (*prepare_pipes)
9141 *modeset_pipes = *prepare_pipes;
9142
9143 /* ... and mask these out. */
9144 *modeset_pipes &= ~(*disable_pipes);
9145 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9146
9147 /*
9148 * HACK: We don't (yet) fully support global modesets. intel_set_config
9149 * obies this rule, but the modeset restore mode of
9150 * intel_modeset_setup_hw_state does not.
9151 */
9152 *modeset_pipes &= 1 << intel_crtc->pipe;
9153 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9154
9155 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9156 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9157}
79e53945 9158
ea9d758d 9159static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9160{
ea9d758d 9161 struct drm_encoder *encoder;
f6e5b160 9162 struct drm_device *dev = crtc->dev;
f6e5b160 9163
ea9d758d
DV
9164 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9165 if (encoder->crtc == crtc)
9166 return true;
9167
9168 return false;
9169}
9170
9171static void
9172intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9173{
9174 struct intel_encoder *intel_encoder;
9175 struct intel_crtc *intel_crtc;
9176 struct drm_connector *connector;
9177
9178 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9179 base.head) {
9180 if (!intel_encoder->base.crtc)
9181 continue;
9182
9183 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9184
9185 if (prepare_pipes & (1 << intel_crtc->pipe))
9186 intel_encoder->connectors_active = false;
9187 }
9188
9189 intel_modeset_commit_output_state(dev);
9190
9191 /* Update computed state. */
9192 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9193 base.head) {
9194 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
9195 }
9196
9197 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9198 if (!connector->encoder || !connector->encoder->crtc)
9199 continue;
9200
9201 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9202
9203 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9204 struct drm_property *dpms_property =
9205 dev->mode_config.dpms_property;
9206
ea9d758d 9207 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9208 drm_object_property_set_value(&connector->base,
68d34720
DV
9209 dpms_property,
9210 DRM_MODE_DPMS_ON);
ea9d758d
DV
9211
9212 intel_encoder = to_intel_encoder(connector->encoder);
9213 intel_encoder->connectors_active = true;
9214 }
9215 }
9216
9217}
9218
3bd26263 9219static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9220{
3bd26263 9221 int diff;
f1f644dc
JB
9222
9223 if (clock1 == clock2)
9224 return true;
9225
9226 if (!clock1 || !clock2)
9227 return false;
9228
9229 diff = abs(clock1 - clock2);
9230
9231 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9232 return true;
9233
9234 return false;
9235}
9236
25c5b266
DV
9237#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9238 list_for_each_entry((intel_crtc), \
9239 &(dev)->mode_config.crtc_list, \
9240 base.head) \
0973f18f 9241 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9242
0e8ffe1b 9243static bool
2fa2fe9a
DV
9244intel_pipe_config_compare(struct drm_device *dev,
9245 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9246 struct intel_crtc_config *pipe_config)
9247{
66e985c0
DV
9248#define PIPE_CONF_CHECK_X(name) \
9249 if (current_config->name != pipe_config->name) { \
9250 DRM_ERROR("mismatch in " #name " " \
9251 "(expected 0x%08x, found 0x%08x)\n", \
9252 current_config->name, \
9253 pipe_config->name); \
9254 return false; \
9255 }
9256
08a24034
DV
9257#define PIPE_CONF_CHECK_I(name) \
9258 if (current_config->name != pipe_config->name) { \
9259 DRM_ERROR("mismatch in " #name " " \
9260 "(expected %i, found %i)\n", \
9261 current_config->name, \
9262 pipe_config->name); \
9263 return false; \
88adfff1
DV
9264 }
9265
1bd1bd80
DV
9266#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9267 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9268 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9269 "(expected %i, found %i)\n", \
9270 current_config->name & (mask), \
9271 pipe_config->name & (mask)); \
9272 return false; \
9273 }
9274
5e550656
VS
9275#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9276 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9277 DRM_ERROR("mismatch in " #name " " \
9278 "(expected %i, found %i)\n", \
9279 current_config->name, \
9280 pipe_config->name); \
9281 return false; \
9282 }
9283
bb760063
DV
9284#define PIPE_CONF_QUIRK(quirk) \
9285 ((current_config->quirks | pipe_config->quirks) & (quirk))
9286
eccb140b
DV
9287 PIPE_CONF_CHECK_I(cpu_transcoder);
9288
08a24034
DV
9289 PIPE_CONF_CHECK_I(has_pch_encoder);
9290 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9291 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9292 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9293 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9294 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9295 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9296
eb14cb74
VS
9297 PIPE_CONF_CHECK_I(has_dp_encoder);
9298 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9299 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9300 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9301 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9302 PIPE_CONF_CHECK_I(dp_m_n.tu);
9303
1bd1bd80
DV
9304 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9305 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9306 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9307 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9308 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9309 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9310
9311 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9312 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9313 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9314 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9315 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9316 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9317
c93f54cf 9318 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9319
1bd1bd80
DV
9320 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9321 DRM_MODE_FLAG_INTERLACE);
9322
bb760063
DV
9323 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9324 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9325 DRM_MODE_FLAG_PHSYNC);
9326 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9327 DRM_MODE_FLAG_NHSYNC);
9328 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9329 DRM_MODE_FLAG_PVSYNC);
9330 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9331 DRM_MODE_FLAG_NVSYNC);
9332 }
045ac3b5 9333
37327abd
VS
9334 PIPE_CONF_CHECK_I(pipe_src_w);
9335 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9336
2fa2fe9a
DV
9337 PIPE_CONF_CHECK_I(gmch_pfit.control);
9338 /* pfit ratios are autocomputed by the hw on gen4+ */
9339 if (INTEL_INFO(dev)->gen < 4)
9340 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9341 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9342 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9343 if (current_config->pch_pfit.enabled) {
9344 PIPE_CONF_CHECK_I(pch_pfit.pos);
9345 PIPE_CONF_CHECK_I(pch_pfit.size);
9346 }
2fa2fe9a 9347
e59150dc
JB
9348 /* BDW+ don't expose a synchronous way to read the state */
9349 if (IS_HASWELL(dev))
9350 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9351
282740f7
VS
9352 PIPE_CONF_CHECK_I(double_wide);
9353
c0d43d62 9354 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9355 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9356 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9357 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9358 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9359
42571aef
VS
9360 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9361 PIPE_CONF_CHECK_I(pipe_bpp);
9362
d71b8d4a 9363 if (!IS_HASWELL(dev)) {
241bfc38 9364 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
d71b8d4a
VS
9365 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9366 }
5e550656 9367
66e985c0 9368#undef PIPE_CONF_CHECK_X
08a24034 9369#undef PIPE_CONF_CHECK_I
1bd1bd80 9370#undef PIPE_CONF_CHECK_FLAGS
5e550656 9371#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9372#undef PIPE_CONF_QUIRK
88adfff1 9373
0e8ffe1b
DV
9374 return true;
9375}
9376
91d1b4bd
DV
9377static void
9378check_connector_state(struct drm_device *dev)
8af6cf88 9379{
8af6cf88
DV
9380 struct intel_connector *connector;
9381
9382 list_for_each_entry(connector, &dev->mode_config.connector_list,
9383 base.head) {
9384 /* This also checks the encoder/connector hw state with the
9385 * ->get_hw_state callbacks. */
9386 intel_connector_check_state(connector);
9387
9388 WARN(&connector->new_encoder->base != connector->base.encoder,
9389 "connector's staged encoder doesn't match current encoder\n");
9390 }
91d1b4bd
DV
9391}
9392
9393static void
9394check_encoder_state(struct drm_device *dev)
9395{
9396 struct intel_encoder *encoder;
9397 struct intel_connector *connector;
8af6cf88
DV
9398
9399 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9400 base.head) {
9401 bool enabled = false;
9402 bool active = false;
9403 enum pipe pipe, tracked_pipe;
9404
9405 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9406 encoder->base.base.id,
9407 drm_get_encoder_name(&encoder->base));
9408
9409 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9410 "encoder's stage crtc doesn't match current crtc\n");
9411 WARN(encoder->connectors_active && !encoder->base.crtc,
9412 "encoder's active_connectors set, but no crtc\n");
9413
9414 list_for_each_entry(connector, &dev->mode_config.connector_list,
9415 base.head) {
9416 if (connector->base.encoder != &encoder->base)
9417 continue;
9418 enabled = true;
9419 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9420 active = true;
9421 }
9422 WARN(!!encoder->base.crtc != enabled,
9423 "encoder's enabled state mismatch "
9424 "(expected %i, found %i)\n",
9425 !!encoder->base.crtc, enabled);
9426 WARN(active && !encoder->base.crtc,
9427 "active encoder with no crtc\n");
9428
9429 WARN(encoder->connectors_active != active,
9430 "encoder's computed active state doesn't match tracked active state "
9431 "(expected %i, found %i)\n", active, encoder->connectors_active);
9432
9433 active = encoder->get_hw_state(encoder, &pipe);
9434 WARN(active != encoder->connectors_active,
9435 "encoder's hw state doesn't match sw tracking "
9436 "(expected %i, found %i)\n",
9437 encoder->connectors_active, active);
9438
9439 if (!encoder->base.crtc)
9440 continue;
9441
9442 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9443 WARN(active && pipe != tracked_pipe,
9444 "active encoder's pipe doesn't match"
9445 "(expected %i, found %i)\n",
9446 tracked_pipe, pipe);
9447
9448 }
91d1b4bd
DV
9449}
9450
9451static void
9452check_crtc_state(struct drm_device *dev)
9453{
9454 drm_i915_private_t *dev_priv = dev->dev_private;
9455 struct intel_crtc *crtc;
9456 struct intel_encoder *encoder;
9457 struct intel_crtc_config pipe_config;
8af6cf88
DV
9458
9459 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9460 base.head) {
9461 bool enabled = false;
9462 bool active = false;
9463
045ac3b5
JB
9464 memset(&pipe_config, 0, sizeof(pipe_config));
9465
8af6cf88
DV
9466 DRM_DEBUG_KMS("[CRTC:%d]\n",
9467 crtc->base.base.id);
9468
9469 WARN(crtc->active && !crtc->base.enabled,
9470 "active crtc, but not enabled in sw tracking\n");
9471
9472 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9473 base.head) {
9474 if (encoder->base.crtc != &crtc->base)
9475 continue;
9476 enabled = true;
9477 if (encoder->connectors_active)
9478 active = true;
9479 }
6c49f241 9480
8af6cf88
DV
9481 WARN(active != crtc->active,
9482 "crtc's computed active state doesn't match tracked active state "
9483 "(expected %i, found %i)\n", active, crtc->active);
9484 WARN(enabled != crtc->base.enabled,
9485 "crtc's computed enabled state doesn't match tracked enabled state "
9486 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9487
0e8ffe1b
DV
9488 active = dev_priv->display.get_pipe_config(crtc,
9489 &pipe_config);
d62cf62a
DV
9490
9491 /* hw state is inconsistent with the pipe A quirk */
9492 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9493 active = crtc->active;
9494
6c49f241
DV
9495 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9496 base.head) {
3eaba51c 9497 enum pipe pipe;
6c49f241
DV
9498 if (encoder->base.crtc != &crtc->base)
9499 continue;
1d37b689 9500 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9501 encoder->get_config(encoder, &pipe_config);
9502 }
9503
0e8ffe1b
DV
9504 WARN(crtc->active != active,
9505 "crtc active state doesn't match with hw state "
9506 "(expected %i, found %i)\n", crtc->active, active);
9507
c0b03411
DV
9508 if (active &&
9509 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9510 WARN(1, "pipe state doesn't match!\n");
9511 intel_dump_pipe_config(crtc, &pipe_config,
9512 "[hw state]");
9513 intel_dump_pipe_config(crtc, &crtc->config,
9514 "[sw state]");
9515 }
8af6cf88
DV
9516 }
9517}
9518
91d1b4bd
DV
9519static void
9520check_shared_dpll_state(struct drm_device *dev)
9521{
9522 drm_i915_private_t *dev_priv = dev->dev_private;
9523 struct intel_crtc *crtc;
9524 struct intel_dpll_hw_state dpll_hw_state;
9525 int i;
5358901f
DV
9526
9527 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9528 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9529 int enabled_crtcs = 0, active_crtcs = 0;
9530 bool active;
9531
9532 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9533
9534 DRM_DEBUG_KMS("%s\n", pll->name);
9535
9536 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9537
9538 WARN(pll->active > pll->refcount,
9539 "more active pll users than references: %i vs %i\n",
9540 pll->active, pll->refcount);
9541 WARN(pll->active && !pll->on,
9542 "pll in active use but not on in sw tracking\n");
35c95375
DV
9543 WARN(pll->on && !pll->active,
9544 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9545 WARN(pll->on != active,
9546 "pll on state mismatch (expected %i, found %i)\n",
9547 pll->on, active);
9548
9549 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9550 base.head) {
9551 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9552 enabled_crtcs++;
9553 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9554 active_crtcs++;
9555 }
9556 WARN(pll->active != active_crtcs,
9557 "pll active crtcs mismatch (expected %i, found %i)\n",
9558 pll->active, active_crtcs);
9559 WARN(pll->refcount != enabled_crtcs,
9560 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9561 pll->refcount, enabled_crtcs);
66e985c0
DV
9562
9563 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9564 sizeof(dpll_hw_state)),
9565 "pll hw state mismatch\n");
5358901f 9566 }
8af6cf88
DV
9567}
9568
91d1b4bd
DV
9569void
9570intel_modeset_check_state(struct drm_device *dev)
9571{
9572 check_connector_state(dev);
9573 check_encoder_state(dev);
9574 check_crtc_state(dev);
9575 check_shared_dpll_state(dev);
9576}
9577
18442d08
VS
9578void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9579 int dotclock)
9580{
9581 /*
9582 * FDI already provided one idea for the dotclock.
9583 * Yell if the encoder disagrees.
9584 */
241bfc38 9585 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9586 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9587 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9588}
9589
f30da187
DV
9590static int __intel_set_mode(struct drm_crtc *crtc,
9591 struct drm_display_mode *mode,
9592 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9593{
9594 struct drm_device *dev = crtc->dev;
dbf2b54e 9595 drm_i915_private_t *dev_priv = dev->dev_private;
b8cecdf5
DV
9596 struct drm_display_mode *saved_mode, *saved_hwmode;
9597 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9598 struct intel_crtc *intel_crtc;
9599 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9600 int ret = 0;
a6778b3c 9601
a1e22653 9602 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9603 if (!saved_mode)
9604 return -ENOMEM;
3ac18232 9605 saved_hwmode = saved_mode + 1;
a6778b3c 9606
e2e1ed41 9607 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9608 &prepare_pipes, &disable_pipes);
9609
3ac18232
TG
9610 *saved_hwmode = crtc->hwmode;
9611 *saved_mode = crtc->mode;
a6778b3c 9612
25c5b266
DV
9613 /* Hack: Because we don't (yet) support global modeset on multiple
9614 * crtcs, we don't keep track of the new mode for more than one crtc.
9615 * Hence simply check whether any bit is set in modeset_pipes in all the
9616 * pieces of code that are not yet converted to deal with mutliple crtcs
9617 * changing their mode at the same time. */
25c5b266 9618 if (modeset_pipes) {
4e53c2e0 9619 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9620 if (IS_ERR(pipe_config)) {
9621 ret = PTR_ERR(pipe_config);
9622 pipe_config = NULL;
9623
3ac18232 9624 goto out;
25c5b266 9625 }
c0b03411
DV
9626 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9627 "[modeset]");
25c5b266 9628 }
a6778b3c 9629
30a970c6
JB
9630 /*
9631 * See if the config requires any additional preparation, e.g.
9632 * to adjust global state with pipes off. We need to do this
9633 * here so we can get the modeset_pipe updated config for the new
9634 * mode set on this crtc. For other crtcs we need to use the
9635 * adjusted_mode bits in the crtc directly.
9636 */
c164f833 9637 if (IS_VALLEYVIEW(dev)) {
30a970c6
JB
9638 valleyview_modeset_global_pipes(dev, &prepare_pipes,
9639 modeset_pipes, pipe_config);
9640
c164f833
VS
9641 /* may have added more to prepare_pipes than we should */
9642 prepare_pipes &= ~disable_pipes;
9643 }
9644
460da916
DV
9645 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9646 intel_crtc_disable(&intel_crtc->base);
9647
ea9d758d
DV
9648 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9649 if (intel_crtc->base.enabled)
9650 dev_priv->display.crtc_disable(&intel_crtc->base);
9651 }
a6778b3c 9652
6c4c86f5
DV
9653 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9654 * to set it here already despite that we pass it down the callchain.
f6e5b160 9655 */
b8cecdf5 9656 if (modeset_pipes) {
25c5b266 9657 crtc->mode = *mode;
b8cecdf5
DV
9658 /* mode_set/enable/disable functions rely on a correct pipe
9659 * config. */
9660 to_intel_crtc(crtc)->config = *pipe_config;
9661 }
7758a113 9662
ea9d758d
DV
9663 /* Only after disabling all output pipelines that will be changed can we
9664 * update the the output configuration. */
9665 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9666
47fab737
DV
9667 if (dev_priv->display.modeset_global_resources)
9668 dev_priv->display.modeset_global_resources(dev);
9669
a6778b3c
DV
9670 /* Set up the DPLL and any encoders state that needs to adjust or depend
9671 * on the DPLL.
f6e5b160 9672 */
25c5b266 9673 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9674 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9675 x, y, fb);
9676 if (ret)
9677 goto done;
a6778b3c
DV
9678 }
9679
9680 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9681 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9682 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9683
25c5b266
DV
9684 if (modeset_pipes) {
9685 /* Store real post-adjustment hardware mode. */
b8cecdf5 9686 crtc->hwmode = pipe_config->adjusted_mode;
a6778b3c 9687
25c5b266
DV
9688 /* Calculate and store various constants which
9689 * are later needed by vblank and swap-completion
9690 * timestamping. They are derived from true hwmode.
9691 */
9692 drm_calc_timestamping_constants(crtc);
9693 }
a6778b3c
DV
9694
9695 /* FIXME: add subpixel order */
9696done:
c0c36b94 9697 if (ret && crtc->enabled) {
3ac18232
TG
9698 crtc->hwmode = *saved_hwmode;
9699 crtc->mode = *saved_mode;
a6778b3c
DV
9700 }
9701
3ac18232 9702out:
b8cecdf5 9703 kfree(pipe_config);
3ac18232 9704 kfree(saved_mode);
a6778b3c 9705 return ret;
f6e5b160
CW
9706}
9707
e7457a9a
DL
9708static int intel_set_mode(struct drm_crtc *crtc,
9709 struct drm_display_mode *mode,
9710 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9711{
9712 int ret;
9713
9714 ret = __intel_set_mode(crtc, mode, x, y, fb);
9715
9716 if (ret == 0)
9717 intel_modeset_check_state(crtc->dev);
9718
9719 return ret;
9720}
9721
c0c36b94
CW
9722void intel_crtc_restore_mode(struct drm_crtc *crtc)
9723{
9724 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9725}
9726
25c5b266
DV
9727#undef for_each_intel_crtc_masked
9728
d9e55608
DV
9729static void intel_set_config_free(struct intel_set_config *config)
9730{
9731 if (!config)
9732 return;
9733
1aa4b628
DV
9734 kfree(config->save_connector_encoders);
9735 kfree(config->save_encoder_crtcs);
d9e55608
DV
9736 kfree(config);
9737}
9738
85f9eb71
DV
9739static int intel_set_config_save_state(struct drm_device *dev,
9740 struct intel_set_config *config)
9741{
85f9eb71
DV
9742 struct drm_encoder *encoder;
9743 struct drm_connector *connector;
9744 int count;
9745
1aa4b628
DV
9746 config->save_encoder_crtcs =
9747 kcalloc(dev->mode_config.num_encoder,
9748 sizeof(struct drm_crtc *), GFP_KERNEL);
9749 if (!config->save_encoder_crtcs)
85f9eb71
DV
9750 return -ENOMEM;
9751
1aa4b628
DV
9752 config->save_connector_encoders =
9753 kcalloc(dev->mode_config.num_connector,
9754 sizeof(struct drm_encoder *), GFP_KERNEL);
9755 if (!config->save_connector_encoders)
85f9eb71
DV
9756 return -ENOMEM;
9757
9758 /* Copy data. Note that driver private data is not affected.
9759 * Should anything bad happen only the expected state is
9760 * restored, not the drivers personal bookkeeping.
9761 */
85f9eb71
DV
9762 count = 0;
9763 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9764 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9765 }
9766
9767 count = 0;
9768 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9769 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9770 }
9771
9772 return 0;
9773}
9774
9775static void intel_set_config_restore_state(struct drm_device *dev,
9776 struct intel_set_config *config)
9777{
9a935856
DV
9778 struct intel_encoder *encoder;
9779 struct intel_connector *connector;
85f9eb71
DV
9780 int count;
9781
85f9eb71 9782 count = 0;
9a935856
DV
9783 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9784 encoder->new_crtc =
9785 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9786 }
9787
9788 count = 0;
9a935856
DV
9789 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9790 connector->new_encoder =
9791 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9792 }
9793}
9794
e3de42b6 9795static bool
2e57f47d 9796is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9797{
9798 int i;
9799
2e57f47d
CW
9800 if (set->num_connectors == 0)
9801 return false;
9802
9803 if (WARN_ON(set->connectors == NULL))
9804 return false;
9805
9806 for (i = 0; i < set->num_connectors; i++)
9807 if (set->connectors[i]->encoder &&
9808 set->connectors[i]->encoder->crtc == set->crtc &&
9809 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9810 return true;
9811
9812 return false;
9813}
9814
5e2b584e
DV
9815static void
9816intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9817 struct intel_set_config *config)
9818{
9819
9820 /* We should be able to check here if the fb has the same properties
9821 * and then just flip_or_move it */
2e57f47d
CW
9822 if (is_crtc_connector_off(set)) {
9823 config->mode_changed = true;
e3de42b6 9824 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9825 /* If we have no fb then treat it as a full mode set */
9826 if (set->crtc->fb == NULL) {
319d9827
JB
9827 struct intel_crtc *intel_crtc =
9828 to_intel_crtc(set->crtc);
9829
9830 if (intel_crtc->active && i915_fastboot) {
9831 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9832 config->fb_changed = true;
9833 } else {
9834 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9835 config->mode_changed = true;
9836 }
5e2b584e
DV
9837 } else if (set->fb == NULL) {
9838 config->mode_changed = true;
72f4901e
DV
9839 } else if (set->fb->pixel_format !=
9840 set->crtc->fb->pixel_format) {
5e2b584e 9841 config->mode_changed = true;
e3de42b6 9842 } else {
5e2b584e 9843 config->fb_changed = true;
e3de42b6 9844 }
5e2b584e
DV
9845 }
9846
835c5873 9847 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9848 config->fb_changed = true;
9849
9850 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9851 DRM_DEBUG_KMS("modes are different, full mode set\n");
9852 drm_mode_debug_printmodeline(&set->crtc->mode);
9853 drm_mode_debug_printmodeline(set->mode);
9854 config->mode_changed = true;
9855 }
a1d95703
CW
9856
9857 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9858 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9859}
9860
2e431051 9861static int
9a935856
DV
9862intel_modeset_stage_output_state(struct drm_device *dev,
9863 struct drm_mode_set *set,
9864 struct intel_set_config *config)
50f56119 9865{
85f9eb71 9866 struct drm_crtc *new_crtc;
9a935856
DV
9867 struct intel_connector *connector;
9868 struct intel_encoder *encoder;
f3f08572 9869 int ro;
50f56119 9870
9abdda74 9871 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9872 * of connectors. For paranoia, double-check this. */
9873 WARN_ON(!set->fb && (set->num_connectors != 0));
9874 WARN_ON(set->fb && (set->num_connectors == 0));
9875
9a935856
DV
9876 list_for_each_entry(connector, &dev->mode_config.connector_list,
9877 base.head) {
9878 /* Otherwise traverse passed in connector list and get encoders
9879 * for them. */
50f56119 9880 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9881 if (set->connectors[ro] == &connector->base) {
9882 connector->new_encoder = connector->encoder;
50f56119
DV
9883 break;
9884 }
9885 }
9886
9a935856
DV
9887 /* If we disable the crtc, disable all its connectors. Also, if
9888 * the connector is on the changing crtc but not on the new
9889 * connector list, disable it. */
9890 if ((!set->fb || ro == set->num_connectors) &&
9891 connector->base.encoder &&
9892 connector->base.encoder->crtc == set->crtc) {
9893 connector->new_encoder = NULL;
9894
9895 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9896 connector->base.base.id,
9897 drm_get_connector_name(&connector->base));
9898 }
9899
9900
9901 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9902 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9903 config->mode_changed = true;
50f56119
DV
9904 }
9905 }
9a935856 9906 /* connector->new_encoder is now updated for all connectors. */
50f56119 9907
9a935856 9908 /* Update crtc of enabled connectors. */
9a935856
DV
9909 list_for_each_entry(connector, &dev->mode_config.connector_list,
9910 base.head) {
9911 if (!connector->new_encoder)
50f56119
DV
9912 continue;
9913
9a935856 9914 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9915
9916 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9917 if (set->connectors[ro] == &connector->base)
50f56119
DV
9918 new_crtc = set->crtc;
9919 }
9920
9921 /* Make sure the new CRTC will work with the encoder */
9a935856
DV
9922 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9923 new_crtc)) {
5e2b584e 9924 return -EINVAL;
50f56119 9925 }
9a935856
DV
9926 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9927
9928 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9929 connector->base.base.id,
9930 drm_get_connector_name(&connector->base),
9931 new_crtc->base.id);
9932 }
9933
9934 /* Check for any encoders that needs to be disabled. */
9935 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9936 base.head) {
5a65f358 9937 int num_connectors = 0;
9a935856
DV
9938 list_for_each_entry(connector,
9939 &dev->mode_config.connector_list,
9940 base.head) {
9941 if (connector->new_encoder == encoder) {
9942 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 9943 num_connectors++;
9a935856
DV
9944 }
9945 }
5a65f358
PZ
9946
9947 if (num_connectors == 0)
9948 encoder->new_crtc = NULL;
9949 else if (num_connectors > 1)
9950 return -EINVAL;
9951
9a935856
DV
9952 /* Only now check for crtc changes so we don't miss encoders
9953 * that will be disabled. */
9954 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 9955 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 9956 config->mode_changed = true;
50f56119
DV
9957 }
9958 }
9a935856 9959 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 9960
2e431051
DV
9961 return 0;
9962}
9963
9964static int intel_crtc_set_config(struct drm_mode_set *set)
9965{
9966 struct drm_device *dev;
2e431051
DV
9967 struct drm_mode_set save_set;
9968 struct intel_set_config *config;
9969 int ret;
2e431051 9970
8d3e375e
DV
9971 BUG_ON(!set);
9972 BUG_ON(!set->crtc);
9973 BUG_ON(!set->crtc->helper_private);
2e431051 9974
7e53f3a4
DV
9975 /* Enforce sane interface api - has been abused by the fb helper. */
9976 BUG_ON(!set->mode && set->fb);
9977 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 9978
2e431051
DV
9979 if (set->fb) {
9980 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9981 set->crtc->base.id, set->fb->base.id,
9982 (int)set->num_connectors, set->x, set->y);
9983 } else {
9984 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
9985 }
9986
9987 dev = set->crtc->dev;
9988
9989 ret = -ENOMEM;
9990 config = kzalloc(sizeof(*config), GFP_KERNEL);
9991 if (!config)
9992 goto out_config;
9993
9994 ret = intel_set_config_save_state(dev, config);
9995 if (ret)
9996 goto out_config;
9997
9998 save_set.crtc = set->crtc;
9999 save_set.mode = &set->crtc->mode;
10000 save_set.x = set->crtc->x;
10001 save_set.y = set->crtc->y;
10002 save_set.fb = set->crtc->fb;
10003
10004 /* Compute whether we need a full modeset, only an fb base update or no
10005 * change at all. In the future we might also check whether only the
10006 * mode changed, e.g. for LVDS where we only change the panel fitter in
10007 * such cases. */
10008 intel_set_config_compute_mode_changes(set, config);
10009
9a935856 10010 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10011 if (ret)
10012 goto fail;
10013
5e2b584e 10014 if (config->mode_changed) {
c0c36b94
CW
10015 ret = intel_set_mode(set->crtc, set->mode,
10016 set->x, set->y, set->fb);
5e2b584e 10017 } else if (config->fb_changed) {
4878cae2
VS
10018 intel_crtc_wait_for_pending_flips(set->crtc);
10019
4f660f49 10020 ret = intel_pipe_set_base(set->crtc,
94352cf9 10021 set->x, set->y, set->fb);
7ca51a3a
JB
10022 /*
10023 * In the fastboot case this may be our only check of the
10024 * state after boot. It would be better to only do it on
10025 * the first update, but we don't have a nice way of doing that
10026 * (and really, set_config isn't used much for high freq page
10027 * flipping, so increasing its cost here shouldn't be a big
10028 * deal).
10029 */
10030 if (i915_fastboot && ret == 0)
10031 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10032 }
10033
2d05eae1 10034 if (ret) {
bf67dfeb
DV
10035 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10036 set->crtc->base.id, ret);
50f56119 10037fail:
2d05eae1 10038 intel_set_config_restore_state(dev, config);
50f56119 10039
2d05eae1
CW
10040 /* Try to restore the config */
10041 if (config->mode_changed &&
10042 intel_set_mode(save_set.crtc, save_set.mode,
10043 save_set.x, save_set.y, save_set.fb))
10044 DRM_ERROR("failed to restore config after modeset failure\n");
10045 }
50f56119 10046
d9e55608
DV
10047out_config:
10048 intel_set_config_free(config);
50f56119
DV
10049 return ret;
10050}
f6e5b160
CW
10051
10052static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10053 .cursor_set = intel_crtc_cursor_set,
10054 .cursor_move = intel_crtc_cursor_move,
10055 .gamma_set = intel_crtc_gamma_set,
50f56119 10056 .set_config = intel_crtc_set_config,
f6e5b160
CW
10057 .destroy = intel_crtc_destroy,
10058 .page_flip = intel_crtc_page_flip,
10059};
10060
79f689aa
PZ
10061static void intel_cpu_pll_init(struct drm_device *dev)
10062{
affa9354 10063 if (HAS_DDI(dev))
79f689aa
PZ
10064 intel_ddi_pll_init(dev);
10065}
10066
5358901f
DV
10067static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10068 struct intel_shared_dpll *pll,
10069 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10070{
5358901f 10071 uint32_t val;
ee7b9f93 10072
5358901f 10073 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10074 hw_state->dpll = val;
10075 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10076 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10077
10078 return val & DPLL_VCO_ENABLE;
10079}
10080
15bdd4cf
DV
10081static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10082 struct intel_shared_dpll *pll)
10083{
10084 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10085 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10086}
10087
e7b903d2
DV
10088static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10089 struct intel_shared_dpll *pll)
10090{
e7b903d2 10091 /* PCH refclock must be enabled first */
89eff4be 10092 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10093
15bdd4cf
DV
10094 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10095
10096 /* Wait for the clocks to stabilize. */
10097 POSTING_READ(PCH_DPLL(pll->id));
10098 udelay(150);
10099
10100 /* The pixel multiplier can only be updated once the
10101 * DPLL is enabled and the clocks are stable.
10102 *
10103 * So write it again.
10104 */
10105 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10106 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10107 udelay(200);
10108}
10109
10110static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10111 struct intel_shared_dpll *pll)
10112{
10113 struct drm_device *dev = dev_priv->dev;
10114 struct intel_crtc *crtc;
e7b903d2
DV
10115
10116 /* Make sure no transcoder isn't still depending on us. */
10117 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10118 if (intel_crtc_to_shared_dpll(crtc) == pll)
10119 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10120 }
10121
15bdd4cf
DV
10122 I915_WRITE(PCH_DPLL(pll->id), 0);
10123 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10124 udelay(200);
10125}
10126
46edb027
DV
10127static char *ibx_pch_dpll_names[] = {
10128 "PCH DPLL A",
10129 "PCH DPLL B",
10130};
10131
7c74ade1 10132static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10133{
e7b903d2 10134 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10135 int i;
10136
7c74ade1 10137 dev_priv->num_shared_dpll = 2;
ee7b9f93 10138
e72f9fbf 10139 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10140 dev_priv->shared_dplls[i].id = i;
10141 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10142 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10143 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10144 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10145 dev_priv->shared_dplls[i].get_hw_state =
10146 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10147 }
10148}
10149
7c74ade1
DV
10150static void intel_shared_dpll_init(struct drm_device *dev)
10151{
e7b903d2 10152 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10153
10154 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10155 ibx_pch_dpll_init(dev);
10156 else
10157 dev_priv->num_shared_dpll = 0;
10158
10159 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10160}
10161
b358d0a6 10162static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10163{
22fd0fab 10164 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10165 struct intel_crtc *intel_crtc;
10166 int i;
10167
955382f3 10168 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10169 if (intel_crtc == NULL)
10170 return;
10171
10172 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10173
10174 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10175 for (i = 0; i < 256; i++) {
10176 intel_crtc->lut_r[i] = i;
10177 intel_crtc->lut_g[i] = i;
10178 intel_crtc->lut_b[i] = i;
10179 }
10180
1f1c2e24
VS
10181 /*
10182 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10183 * is hooked to plane B. Hence we want plane A feeding pipe B.
10184 */
80824003
JB
10185 intel_crtc->pipe = pipe;
10186 intel_crtc->plane = pipe;
3a77c4c4 10187 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10188 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10189 intel_crtc->plane = !pipe;
80824003
JB
10190 }
10191
22fd0fab
JB
10192 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10193 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10194 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10195 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10196
79e53945 10197 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10198}
10199
752aa88a
JB
10200enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10201{
10202 struct drm_encoder *encoder = connector->base.encoder;
10203
10204 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10205
10206 if (!encoder)
10207 return INVALID_PIPE;
10208
10209 return to_intel_crtc(encoder->crtc)->pipe;
10210}
10211
08d7b3d1 10212int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10213 struct drm_file *file)
08d7b3d1 10214{
08d7b3d1 10215 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10216 struct drm_mode_object *drmmode_obj;
10217 struct intel_crtc *crtc;
08d7b3d1 10218
1cff8f6b
DV
10219 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10220 return -ENODEV;
08d7b3d1 10221
c05422d5
DV
10222 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10223 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10224
c05422d5 10225 if (!drmmode_obj) {
08d7b3d1 10226 DRM_ERROR("no such CRTC id\n");
3f2c2057 10227 return -ENOENT;
08d7b3d1
CW
10228 }
10229
c05422d5
DV
10230 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10231 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10232
c05422d5 10233 return 0;
08d7b3d1
CW
10234}
10235
66a9278e 10236static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10237{
66a9278e
DV
10238 struct drm_device *dev = encoder->base.dev;
10239 struct intel_encoder *source_encoder;
79e53945 10240 int index_mask = 0;
79e53945
JB
10241 int entry = 0;
10242
66a9278e
DV
10243 list_for_each_entry(source_encoder,
10244 &dev->mode_config.encoder_list, base.head) {
10245
10246 if (encoder == source_encoder)
79e53945 10247 index_mask |= (1 << entry);
66a9278e
DV
10248
10249 /* Intel hw has only one MUX where enocoders could be cloned. */
10250 if (encoder->cloneable && source_encoder->cloneable)
10251 index_mask |= (1 << entry);
10252
79e53945
JB
10253 entry++;
10254 }
4ef69c7a 10255
79e53945
JB
10256 return index_mask;
10257}
10258
4d302442
CW
10259static bool has_edp_a(struct drm_device *dev)
10260{
10261 struct drm_i915_private *dev_priv = dev->dev_private;
10262
10263 if (!IS_MOBILE(dev))
10264 return false;
10265
10266 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10267 return false;
10268
10269 if (IS_GEN5(dev) &&
10270 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10271 return false;
10272
10273 return true;
10274}
10275
ba0fbca4
DL
10276const char *intel_output_name(int output)
10277{
10278 static const char *names[] = {
10279 [INTEL_OUTPUT_UNUSED] = "Unused",
10280 [INTEL_OUTPUT_ANALOG] = "Analog",
10281 [INTEL_OUTPUT_DVO] = "DVO",
10282 [INTEL_OUTPUT_SDVO] = "SDVO",
10283 [INTEL_OUTPUT_LVDS] = "LVDS",
10284 [INTEL_OUTPUT_TVOUT] = "TV",
10285 [INTEL_OUTPUT_HDMI] = "HDMI",
10286 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10287 [INTEL_OUTPUT_EDP] = "eDP",
10288 [INTEL_OUTPUT_DSI] = "DSI",
10289 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10290 };
10291
10292 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10293 return "Invalid";
10294
10295 return names[output];
10296}
10297
79e53945
JB
10298static void intel_setup_outputs(struct drm_device *dev)
10299{
725e30ad 10300 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10301 struct intel_encoder *encoder;
cb0953d7 10302 bool dpd_is_edp = false;
79e53945 10303
c9093354 10304 intel_lvds_init(dev);
79e53945 10305
c40c0f5b 10306 if (!IS_ULT(dev))
79935fca 10307 intel_crt_init(dev);
cb0953d7 10308
affa9354 10309 if (HAS_DDI(dev)) {
0e72a5b5
ED
10310 int found;
10311
10312 /* Haswell uses DDI functions to detect digital outputs */
10313 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10314 /* DDI A only supports eDP */
10315 if (found)
10316 intel_ddi_init(dev, PORT_A);
10317
10318 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10319 * register */
10320 found = I915_READ(SFUSE_STRAP);
10321
10322 if (found & SFUSE_STRAP_DDIB_DETECTED)
10323 intel_ddi_init(dev, PORT_B);
10324 if (found & SFUSE_STRAP_DDIC_DETECTED)
10325 intel_ddi_init(dev, PORT_C);
10326 if (found & SFUSE_STRAP_DDID_DETECTED)
10327 intel_ddi_init(dev, PORT_D);
10328 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10329 int found;
270b3042
DV
10330 dpd_is_edp = intel_dpd_is_edp(dev);
10331
10332 if (has_edp_a(dev))
10333 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10334
dc0fa718 10335 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10336 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10337 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10338 if (!found)
e2debe91 10339 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10340 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10341 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10342 }
10343
dc0fa718 10344 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10345 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10346
dc0fa718 10347 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10348 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10349
5eb08b69 10350 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10351 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10352
270b3042 10353 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10354 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10355 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10356 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10357 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10358 PORT_B);
10359 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10360 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10361 }
10362
6f6005a5
JB
10363 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10364 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10365 PORT_C);
10366 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10367 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
10368 PORT_C);
10369 }
19c03924 10370
3cfca973 10371 intel_dsi_init(dev);
103a196f 10372 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10373 bool found = false;
7d57382e 10374
e2debe91 10375 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10376 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10377 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10378 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10379 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10380 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10381 }
27185ae1 10382
e7281eab 10383 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10384 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10385 }
13520b05
KH
10386
10387 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10388
e2debe91 10389 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10390 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10391 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10392 }
27185ae1 10393
e2debe91 10394 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10395
b01f2c3a
JB
10396 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10397 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10398 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10399 }
e7281eab 10400 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10401 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10402 }
27185ae1 10403
b01f2c3a 10404 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10405 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10406 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10407 } else if (IS_GEN2(dev))
79e53945
JB
10408 intel_dvo_init(dev);
10409
103a196f 10410 if (SUPPORTS_TV(dev))
79e53945
JB
10411 intel_tv_init(dev);
10412
4ef69c7a
CW
10413 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10414 encoder->base.possible_crtcs = encoder->crtc_mask;
10415 encoder->base.possible_clones =
66a9278e 10416 intel_encoder_clones(encoder);
79e53945 10417 }
47356eb6 10418
dde86e2d 10419 intel_init_pch_refclk(dev);
270b3042
DV
10420
10421 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10422}
10423
ddfe1567
CW
10424void intel_framebuffer_fini(struct intel_framebuffer *fb)
10425{
10426 drm_framebuffer_cleanup(&fb->base);
80075d49 10427 WARN_ON(!fb->obj->framebuffer_references--);
ddfe1567
CW
10428 drm_gem_object_unreference_unlocked(&fb->obj->base);
10429}
10430
79e53945
JB
10431static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10432{
10433 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10434
ddfe1567 10435 intel_framebuffer_fini(intel_fb);
79e53945
JB
10436 kfree(intel_fb);
10437}
10438
10439static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10440 struct drm_file *file,
79e53945
JB
10441 unsigned int *handle)
10442{
10443 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10444 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10445
05394f39 10446 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10447}
10448
10449static const struct drm_framebuffer_funcs intel_fb_funcs = {
10450 .destroy = intel_user_framebuffer_destroy,
10451 .create_handle = intel_user_framebuffer_create_handle,
10452};
10453
38651674
DA
10454int intel_framebuffer_init(struct drm_device *dev,
10455 struct intel_framebuffer *intel_fb,
308e5bcb 10456 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 10457 struct drm_i915_gem_object *obj)
79e53945 10458{
53155c0a 10459 int aligned_height, tile_height;
a35cdaa0 10460 int pitch_limit;
79e53945
JB
10461 int ret;
10462
dd4916c5
DV
10463 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10464
c16ed4be
CW
10465 if (obj->tiling_mode == I915_TILING_Y) {
10466 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10467 return -EINVAL;
c16ed4be 10468 }
57cd6508 10469
c16ed4be
CW
10470 if (mode_cmd->pitches[0] & 63) {
10471 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10472 mode_cmd->pitches[0]);
57cd6508 10473 return -EINVAL;
c16ed4be 10474 }
57cd6508 10475
a35cdaa0
CW
10476 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10477 pitch_limit = 32*1024;
10478 } else if (INTEL_INFO(dev)->gen >= 4) {
10479 if (obj->tiling_mode)
10480 pitch_limit = 16*1024;
10481 else
10482 pitch_limit = 32*1024;
10483 } else if (INTEL_INFO(dev)->gen >= 3) {
10484 if (obj->tiling_mode)
10485 pitch_limit = 8*1024;
10486 else
10487 pitch_limit = 16*1024;
10488 } else
10489 /* XXX DSPC is limited to 4k tiled */
10490 pitch_limit = 8*1024;
10491
10492 if (mode_cmd->pitches[0] > pitch_limit) {
10493 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10494 obj->tiling_mode ? "tiled" : "linear",
10495 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10496 return -EINVAL;
c16ed4be 10497 }
5d7bd705
VS
10498
10499 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10500 mode_cmd->pitches[0] != obj->stride) {
10501 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10502 mode_cmd->pitches[0], obj->stride);
5d7bd705 10503 return -EINVAL;
c16ed4be 10504 }
5d7bd705 10505
57779d06 10506 /* Reject formats not supported by any plane early. */
308e5bcb 10507 switch (mode_cmd->pixel_format) {
57779d06 10508 case DRM_FORMAT_C8:
04b3924d
VS
10509 case DRM_FORMAT_RGB565:
10510 case DRM_FORMAT_XRGB8888:
10511 case DRM_FORMAT_ARGB8888:
57779d06
VS
10512 break;
10513 case DRM_FORMAT_XRGB1555:
10514 case DRM_FORMAT_ARGB1555:
c16ed4be 10515 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10516 DRM_DEBUG("unsupported pixel format: %s\n",
10517 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10518 return -EINVAL;
c16ed4be 10519 }
57779d06
VS
10520 break;
10521 case DRM_FORMAT_XBGR8888:
10522 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10523 case DRM_FORMAT_XRGB2101010:
10524 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10525 case DRM_FORMAT_XBGR2101010:
10526 case DRM_FORMAT_ABGR2101010:
c16ed4be 10527 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10528 DRM_DEBUG("unsupported pixel format: %s\n",
10529 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10530 return -EINVAL;
c16ed4be 10531 }
b5626747 10532 break;
04b3924d
VS
10533 case DRM_FORMAT_YUYV:
10534 case DRM_FORMAT_UYVY:
10535 case DRM_FORMAT_YVYU:
10536 case DRM_FORMAT_VYUY:
c16ed4be 10537 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10538 DRM_DEBUG("unsupported pixel format: %s\n",
10539 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10540 return -EINVAL;
c16ed4be 10541 }
57cd6508
CW
10542 break;
10543 default:
4ee62c76
VS
10544 DRM_DEBUG("unsupported pixel format: %s\n",
10545 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10546 return -EINVAL;
10547 }
10548
90f9a336
VS
10549 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10550 if (mode_cmd->offsets[0] != 0)
10551 return -EINVAL;
10552
53155c0a
DV
10553 tile_height = IS_GEN2(dev) ? 16 : 8;
10554 aligned_height = ALIGN(mode_cmd->height,
10555 obj->tiling_mode ? tile_height : 1);
10556 /* FIXME drm helper for size checks (especially planar formats)? */
10557 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10558 return -EINVAL;
10559
c7d73f6a
DV
10560 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10561 intel_fb->obj = obj;
80075d49 10562 intel_fb->obj->framebuffer_references++;
c7d73f6a 10563
79e53945
JB
10564 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10565 if (ret) {
10566 DRM_ERROR("framebuffer init failed %d\n", ret);
10567 return ret;
10568 }
10569
79e53945
JB
10570 return 0;
10571}
10572
79e53945
JB
10573static struct drm_framebuffer *
10574intel_user_framebuffer_create(struct drm_device *dev,
10575 struct drm_file *filp,
308e5bcb 10576 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10577{
05394f39 10578 struct drm_i915_gem_object *obj;
79e53945 10579
308e5bcb
JB
10580 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10581 mode_cmd->handles[0]));
c8725226 10582 if (&obj->base == NULL)
cce13ff7 10583 return ERR_PTR(-ENOENT);
79e53945 10584
d2dff872 10585 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10586}
10587
4520f53a 10588#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10589static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10590{
10591}
10592#endif
10593
79e53945 10594static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10595 .fb_create = intel_user_framebuffer_create,
0632fef6 10596 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10597};
10598
e70236a8
JB
10599/* Set up chip specific display functions */
10600static void intel_init_display(struct drm_device *dev)
10601{
10602 struct drm_i915_private *dev_priv = dev->dev_private;
10603
ee9300bb
DV
10604 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10605 dev_priv->display.find_dpll = g4x_find_best_dpll;
10606 else if (IS_VALLEYVIEW(dev))
10607 dev_priv->display.find_dpll = vlv_find_best_dpll;
10608 else if (IS_PINEVIEW(dev))
10609 dev_priv->display.find_dpll = pnv_find_best_dpll;
10610 else
10611 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10612
affa9354 10613 if (HAS_DDI(dev)) {
0e8ffe1b 10614 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10615 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10616 dev_priv->display.crtc_enable = haswell_crtc_enable;
10617 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10618 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10619 dev_priv->display.update_plane = ironlake_update_plane;
10620 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10621 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10622 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10623 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10624 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10625 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10626 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10627 } else if (IS_VALLEYVIEW(dev)) {
10628 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10629 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10630 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10631 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10632 dev_priv->display.off = i9xx_crtc_off;
10633 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10634 } else {
0e8ffe1b 10635 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10636 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10637 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10638 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10639 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10640 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10641 }
e70236a8 10642
e70236a8 10643 /* Returns the core display clock speed */
25eb05fc
JB
10644 if (IS_VALLEYVIEW(dev))
10645 dev_priv->display.get_display_clock_speed =
10646 valleyview_get_display_clock_speed;
10647 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10648 dev_priv->display.get_display_clock_speed =
10649 i945_get_display_clock_speed;
10650 else if (IS_I915G(dev))
10651 dev_priv->display.get_display_clock_speed =
10652 i915_get_display_clock_speed;
257a7ffc 10653 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10654 dev_priv->display.get_display_clock_speed =
10655 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10656 else if (IS_PINEVIEW(dev))
10657 dev_priv->display.get_display_clock_speed =
10658 pnv_get_display_clock_speed;
e70236a8
JB
10659 else if (IS_I915GM(dev))
10660 dev_priv->display.get_display_clock_speed =
10661 i915gm_get_display_clock_speed;
10662 else if (IS_I865G(dev))
10663 dev_priv->display.get_display_clock_speed =
10664 i865_get_display_clock_speed;
f0f8a9ce 10665 else if (IS_I85X(dev))
e70236a8
JB
10666 dev_priv->display.get_display_clock_speed =
10667 i855_get_display_clock_speed;
10668 else /* 852, 830 */
10669 dev_priv->display.get_display_clock_speed =
10670 i830_get_display_clock_speed;
10671
7f8a8569 10672 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10673 if (IS_GEN5(dev)) {
674cf967 10674 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10675 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10676 } else if (IS_GEN6(dev)) {
674cf967 10677 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10678 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10679 } else if (IS_IVYBRIDGE(dev)) {
10680 /* FIXME: detect B0+ stepping and use auto training */
10681 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10682 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10683 dev_priv->display.modeset_global_resources =
10684 ivb_modeset_global_resources;
4e0bbc31 10685 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10686 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10687 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10688 dev_priv->display.modeset_global_resources =
10689 haswell_modeset_global_resources;
a0e63c22 10690 }
6067aaea 10691 } else if (IS_G4X(dev)) {
e0dac65e 10692 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10693 } else if (IS_VALLEYVIEW(dev)) {
10694 dev_priv->display.modeset_global_resources =
10695 valleyview_modeset_global_resources;
9ca2fe73 10696 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10697 }
8c9f3aaf
JB
10698
10699 /* Default just returns -ENODEV to indicate unsupported */
10700 dev_priv->display.queue_flip = intel_default_queue_flip;
10701
10702 switch (INTEL_INFO(dev)->gen) {
10703 case 2:
10704 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10705 break;
10706
10707 case 3:
10708 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10709 break;
10710
10711 case 4:
10712 case 5:
10713 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10714 break;
10715
10716 case 6:
10717 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10718 break;
7c9017e5 10719 case 7:
4e0bbc31 10720 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10721 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10722 break;
8c9f3aaf 10723 }
7bd688cd
JN
10724
10725 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10726}
10727
b690e96c
JB
10728/*
10729 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10730 * resume, or other times. This quirk makes sure that's the case for
10731 * affected systems.
10732 */
0206e353 10733static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10734{
10735 struct drm_i915_private *dev_priv = dev->dev_private;
10736
10737 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10738 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10739}
10740
435793df
KP
10741/*
10742 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10743 */
10744static void quirk_ssc_force_disable(struct drm_device *dev)
10745{
10746 struct drm_i915_private *dev_priv = dev->dev_private;
10747 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10748 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10749}
10750
4dca20ef 10751/*
5a15ab5b
CE
10752 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10753 * brightness value
4dca20ef
CE
10754 */
10755static void quirk_invert_brightness(struct drm_device *dev)
10756{
10757 struct drm_i915_private *dev_priv = dev->dev_private;
10758 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10759 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10760}
10761
b690e96c
JB
10762struct intel_quirk {
10763 int device;
10764 int subsystem_vendor;
10765 int subsystem_device;
10766 void (*hook)(struct drm_device *dev);
10767};
10768
5f85f176
EE
10769/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10770struct intel_dmi_quirk {
10771 void (*hook)(struct drm_device *dev);
10772 const struct dmi_system_id (*dmi_id_list)[];
10773};
10774
10775static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10776{
10777 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10778 return 1;
10779}
10780
10781static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10782 {
10783 .dmi_id_list = &(const struct dmi_system_id[]) {
10784 {
10785 .callback = intel_dmi_reverse_brightness,
10786 .ident = "NCR Corporation",
10787 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10788 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10789 },
10790 },
10791 { } /* terminating entry */
10792 },
10793 .hook = quirk_invert_brightness,
10794 },
10795};
10796
c43b5634 10797static struct intel_quirk intel_quirks[] = {
b690e96c 10798 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10799 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10800
b690e96c
JB
10801 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10802 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10803
b690e96c
JB
10804 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10805 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10806
a4945f95 10807 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10808 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10809
10810 /* Lenovo U160 cannot use SSC on LVDS */
10811 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10812
10813 /* Sony Vaio Y cannot use SSC on LVDS */
10814 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10815
ee1452d7
JN
10816 /*
10817 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10818 * seem to use inverted backlight PWM.
10819 */
10820 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
b690e96c
JB
10821};
10822
10823static void intel_init_quirks(struct drm_device *dev)
10824{
10825 struct pci_dev *d = dev->pdev;
10826 int i;
10827
10828 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10829 struct intel_quirk *q = &intel_quirks[i];
10830
10831 if (d->device == q->device &&
10832 (d->subsystem_vendor == q->subsystem_vendor ||
10833 q->subsystem_vendor == PCI_ANY_ID) &&
10834 (d->subsystem_device == q->subsystem_device ||
10835 q->subsystem_device == PCI_ANY_ID))
10836 q->hook(dev);
10837 }
5f85f176
EE
10838 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10839 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10840 intel_dmi_quirks[i].hook(dev);
10841 }
b690e96c
JB
10842}
10843
9cce37f4
JB
10844/* Disable the VGA plane that we never use */
10845static void i915_disable_vga(struct drm_device *dev)
10846{
10847 struct drm_i915_private *dev_priv = dev->dev_private;
10848 u8 sr1;
766aa1c4 10849 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4
JB
10850
10851 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10852 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10853 sr1 = inb(VGA_SR_DATA);
10854 outb(sr1 | 1<<5, VGA_SR_DATA);
10855 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10856 udelay(300);
10857
10858 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10859 POSTING_READ(vga_reg);
10860}
10861
f817586c
DV
10862void intel_modeset_init_hw(struct drm_device *dev)
10863{
a8f78b58
ED
10864 intel_prepare_ddi(dev);
10865
f817586c
DV
10866 intel_init_clock_gating(dev);
10867
5382f5f3 10868 intel_reset_dpio(dev);
40e9cf64 10869
79f5b2c7 10870 mutex_lock(&dev->struct_mutex);
8090c6b9 10871 intel_enable_gt_powersave(dev);
79f5b2c7 10872 mutex_unlock(&dev->struct_mutex);
f817586c
DV
10873}
10874
7d708ee4
ID
10875void intel_modeset_suspend_hw(struct drm_device *dev)
10876{
10877 intel_suspend_hw(dev);
10878}
10879
79e53945
JB
10880void intel_modeset_init(struct drm_device *dev)
10881{
652c393a 10882 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 10883 int i, j, ret;
79e53945
JB
10884
10885 drm_mode_config_init(dev);
10886
10887 dev->mode_config.min_width = 0;
10888 dev->mode_config.min_height = 0;
10889
019d96cb
DA
10890 dev->mode_config.preferred_depth = 24;
10891 dev->mode_config.prefer_shadow = 1;
10892
e6ecefaa 10893 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 10894
b690e96c
JB
10895 intel_init_quirks(dev);
10896
1fa61106
ED
10897 intel_init_pm(dev);
10898
e3c74757
BW
10899 if (INTEL_INFO(dev)->num_pipes == 0)
10900 return;
10901
e70236a8
JB
10902 intel_init_display(dev);
10903
a6c45cf0
CW
10904 if (IS_GEN2(dev)) {
10905 dev->mode_config.max_width = 2048;
10906 dev->mode_config.max_height = 2048;
10907 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
10908 dev->mode_config.max_width = 4096;
10909 dev->mode_config.max_height = 4096;
79e53945 10910 } else {
a6c45cf0
CW
10911 dev->mode_config.max_width = 8192;
10912 dev->mode_config.max_height = 8192;
79e53945 10913 }
5d4545ae 10914 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 10915
28c97730 10916 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
10917 INTEL_INFO(dev)->num_pipes,
10918 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 10919
08e2a7de 10920 for_each_pipe(i) {
79e53945 10921 intel_crtc_init(dev, i);
7f1f3851
JB
10922 for (j = 0; j < dev_priv->num_plane; j++) {
10923 ret = intel_plane_init(dev, i, j);
10924 if (ret)
06da8da2
VS
10925 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10926 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 10927 }
79e53945
JB
10928 }
10929
f42bb70d 10930 intel_init_dpio(dev);
5382f5f3 10931 intel_reset_dpio(dev);
f42bb70d 10932
79f689aa 10933 intel_cpu_pll_init(dev);
e72f9fbf 10934 intel_shared_dpll_init(dev);
ee7b9f93 10935
9cce37f4
JB
10936 /* Just disable it once at startup */
10937 i915_disable_vga(dev);
79e53945 10938 intel_setup_outputs(dev);
11be49eb
CW
10939
10940 /* Just in case the BIOS is doing something questionable. */
10941 intel_disable_fbc(dev);
2c7111db
CW
10942}
10943
24929352
DV
10944static void
10945intel_connector_break_all_links(struct intel_connector *connector)
10946{
10947 connector->base.dpms = DRM_MODE_DPMS_OFF;
10948 connector->base.encoder = NULL;
10949 connector->encoder->connectors_active = false;
10950 connector->encoder->base.crtc = NULL;
10951}
10952
7fad798e
DV
10953static void intel_enable_pipe_a(struct drm_device *dev)
10954{
10955 struct intel_connector *connector;
10956 struct drm_connector *crt = NULL;
10957 struct intel_load_detect_pipe load_detect_temp;
10958
10959 /* We can't just switch on the pipe A, we need to set things up with a
10960 * proper mode and output configuration. As a gross hack, enable pipe A
10961 * by enabling the load detect pipe once. */
10962 list_for_each_entry(connector,
10963 &dev->mode_config.connector_list,
10964 base.head) {
10965 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10966 crt = &connector->base;
10967 break;
10968 }
10969 }
10970
10971 if (!crt)
10972 return;
10973
10974 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10975 intel_release_load_detect_pipe(crt, &load_detect_temp);
10976
652c393a 10977
7fad798e
DV
10978}
10979
fa555837
DV
10980static bool
10981intel_check_plane_mapping(struct intel_crtc *crtc)
10982{
7eb552ae
BW
10983 struct drm_device *dev = crtc->base.dev;
10984 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
10985 u32 reg, val;
10986
7eb552ae 10987 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
10988 return true;
10989
10990 reg = DSPCNTR(!crtc->plane);
10991 val = I915_READ(reg);
10992
10993 if ((val & DISPLAY_PLANE_ENABLE) &&
10994 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10995 return false;
10996
10997 return true;
10998}
10999
24929352
DV
11000static void intel_sanitize_crtc(struct intel_crtc *crtc)
11001{
11002 struct drm_device *dev = crtc->base.dev;
11003 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11004 u32 reg;
24929352 11005
24929352 11006 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11007 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11008 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11009
11010 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11011 * disable the crtc (and hence change the state) if it is wrong. Note
11012 * that gen4+ has a fixed plane -> pipe mapping. */
11013 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11014 struct intel_connector *connector;
11015 bool plane;
11016
24929352
DV
11017 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11018 crtc->base.base.id);
11019
11020 /* Pipe has the wrong plane attached and the plane is active.
11021 * Temporarily change the plane mapping and disable everything
11022 * ... */
11023 plane = crtc->plane;
11024 crtc->plane = !plane;
11025 dev_priv->display.crtc_disable(&crtc->base);
11026 crtc->plane = plane;
11027
11028 /* ... and break all links. */
11029 list_for_each_entry(connector, &dev->mode_config.connector_list,
11030 base.head) {
11031 if (connector->encoder->base.crtc != &crtc->base)
11032 continue;
11033
11034 intel_connector_break_all_links(connector);
11035 }
11036
11037 WARN_ON(crtc->active);
11038 crtc->base.enabled = false;
11039 }
24929352 11040
7fad798e
DV
11041 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11042 crtc->pipe == PIPE_A && !crtc->active) {
11043 /* BIOS forgot to enable pipe A, this mostly happens after
11044 * resume. Force-enable the pipe to fix this, the update_dpms
11045 * call below we restore the pipe to the right state, but leave
11046 * the required bits on. */
11047 intel_enable_pipe_a(dev);
11048 }
11049
24929352
DV
11050 /* Adjust the state of the output pipe according to whether we
11051 * have active connectors/encoders. */
11052 intel_crtc_update_dpms(&crtc->base);
11053
11054 if (crtc->active != crtc->base.enabled) {
11055 struct intel_encoder *encoder;
11056
11057 /* This can happen either due to bugs in the get_hw_state
11058 * functions or because the pipe is force-enabled due to the
11059 * pipe A quirk. */
11060 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11061 crtc->base.base.id,
11062 crtc->base.enabled ? "enabled" : "disabled",
11063 crtc->active ? "enabled" : "disabled");
11064
11065 crtc->base.enabled = crtc->active;
11066
11067 /* Because we only establish the connector -> encoder ->
11068 * crtc links if something is active, this means the
11069 * crtc is now deactivated. Break the links. connector
11070 * -> encoder links are only establish when things are
11071 * actually up, hence no need to break them. */
11072 WARN_ON(crtc->active);
11073
11074 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11075 WARN_ON(encoder->connectors_active);
11076 encoder->base.crtc = NULL;
11077 }
11078 }
11079}
11080
11081static void intel_sanitize_encoder(struct intel_encoder *encoder)
11082{
11083 struct intel_connector *connector;
11084 struct drm_device *dev = encoder->base.dev;
11085
11086 /* We need to check both for a crtc link (meaning that the
11087 * encoder is active and trying to read from a pipe) and the
11088 * pipe itself being active. */
11089 bool has_active_crtc = encoder->base.crtc &&
11090 to_intel_crtc(encoder->base.crtc)->active;
11091
11092 if (encoder->connectors_active && !has_active_crtc) {
11093 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11094 encoder->base.base.id,
11095 drm_get_encoder_name(&encoder->base));
11096
11097 /* Connector is active, but has no active pipe. This is
11098 * fallout from our resume register restoring. Disable
11099 * the encoder manually again. */
11100 if (encoder->base.crtc) {
11101 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11102 encoder->base.base.id,
11103 drm_get_encoder_name(&encoder->base));
11104 encoder->disable(encoder);
11105 }
11106
11107 /* Inconsistent output/port/pipe state happens presumably due to
11108 * a bug in one of the get_hw_state functions. Or someplace else
11109 * in our code, like the register restore mess on resume. Clamp
11110 * things to off as a safer default. */
11111 list_for_each_entry(connector,
11112 &dev->mode_config.connector_list,
11113 base.head) {
11114 if (connector->encoder != encoder)
11115 continue;
11116
11117 intel_connector_break_all_links(connector);
11118 }
11119 }
11120 /* Enabled encoders without active connectors will be fixed in
11121 * the crtc fixup. */
11122}
11123
44cec740 11124void i915_redisable_vga(struct drm_device *dev)
0fde901f
KM
11125{
11126 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11127 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11128
8dc8a27c
PZ
11129 /* This function can be called both from intel_modeset_setup_hw_state or
11130 * at a very early point in our resume sequence, where the power well
11131 * structures are not yet restored. Since this function is at a very
11132 * paranoid "someone might have enabled VGA while we were not looking"
11133 * level, just check if the power well is enabled instead of trying to
11134 * follow the "don't touch the power well if we don't need it" policy
11135 * the rest of the driver uses. */
f9e711e9 11136 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
6aedd1f5 11137 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
8dc8a27c
PZ
11138 return;
11139
e1553faa 11140 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
0fde901f 11141 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
209d5211 11142 i915_disable_vga(dev);
0fde901f
KM
11143 }
11144}
11145
30e984df 11146static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11147{
11148 struct drm_i915_private *dev_priv = dev->dev_private;
11149 enum pipe pipe;
24929352
DV
11150 struct intel_crtc *crtc;
11151 struct intel_encoder *encoder;
11152 struct intel_connector *connector;
5358901f 11153 int i;
24929352 11154
0e8ffe1b
DV
11155 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11156 base.head) {
88adfff1 11157 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11158
0e8ffe1b
DV
11159 crtc->active = dev_priv->display.get_pipe_config(crtc,
11160 &crtc->config);
24929352
DV
11161
11162 crtc->base.enabled = crtc->active;
4c445e0e 11163 crtc->primary_enabled = crtc->active;
24929352
DV
11164
11165 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11166 crtc->base.base.id,
11167 crtc->active ? "enabled" : "disabled");
11168 }
11169
5358901f 11170 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11171 if (HAS_DDI(dev))
6441ab5f
PZ
11172 intel_ddi_setup_hw_pll_state(dev);
11173
5358901f
DV
11174 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11175 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11176
11177 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11178 pll->active = 0;
11179 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11180 base.head) {
11181 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11182 pll->active++;
11183 }
11184 pll->refcount = pll->active;
11185
35c95375
DV
11186 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11187 pll->name, pll->refcount, pll->on);
5358901f
DV
11188 }
11189
24929352
DV
11190 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11191 base.head) {
11192 pipe = 0;
11193
11194 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11195 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11196 encoder->base.crtc = &crtc->base;
1d37b689 11197 encoder->get_config(encoder, &crtc->config);
24929352
DV
11198 } else {
11199 encoder->base.crtc = NULL;
11200 }
11201
11202 encoder->connectors_active = false;
6f2bcceb 11203 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11204 encoder->base.base.id,
11205 drm_get_encoder_name(&encoder->base),
11206 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11207 pipe_name(pipe));
24929352
DV
11208 }
11209
11210 list_for_each_entry(connector, &dev->mode_config.connector_list,
11211 base.head) {
11212 if (connector->get_hw_state(connector)) {
11213 connector->base.dpms = DRM_MODE_DPMS_ON;
11214 connector->encoder->connectors_active = true;
11215 connector->base.encoder = &connector->encoder->base;
11216 } else {
11217 connector->base.dpms = DRM_MODE_DPMS_OFF;
11218 connector->base.encoder = NULL;
11219 }
11220 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11221 connector->base.base.id,
11222 drm_get_connector_name(&connector->base),
11223 connector->base.encoder ? "enabled" : "disabled");
11224 }
30e984df
DV
11225}
11226
11227/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11228 * and i915 state tracking structures. */
11229void intel_modeset_setup_hw_state(struct drm_device *dev,
11230 bool force_restore)
11231{
11232 struct drm_i915_private *dev_priv = dev->dev_private;
11233 enum pipe pipe;
30e984df
DV
11234 struct intel_crtc *crtc;
11235 struct intel_encoder *encoder;
35c95375 11236 int i;
30e984df
DV
11237
11238 intel_modeset_readout_hw_state(dev);
24929352 11239
babea61d
JB
11240 /*
11241 * Now that we have the config, copy it to each CRTC struct
11242 * Note that this could go away if we move to using crtc_config
11243 * checking everywhere.
11244 */
11245 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11246 base.head) {
11247 if (crtc->active && i915_fastboot) {
11248 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11249
11250 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11251 crtc->base.base.id);
11252 drm_mode_debug_printmodeline(&crtc->base.mode);
11253 }
11254 }
11255
24929352
DV
11256 /* HW state is read out, now we need to sanitize this mess. */
11257 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11258 base.head) {
11259 intel_sanitize_encoder(encoder);
11260 }
11261
11262 for_each_pipe(pipe) {
11263 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11264 intel_sanitize_crtc(crtc);
c0b03411 11265 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11266 }
9a935856 11267
35c95375
DV
11268 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11269 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11270
11271 if (!pll->on || pll->active)
11272 continue;
11273
11274 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11275
11276 pll->disable(dev_priv, pll);
11277 pll->on = false;
11278 }
11279
96f90c54 11280 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11281 ilk_wm_get_hw_state(dev);
11282
45e2b5f6 11283 if (force_restore) {
7d0bc1ea
VS
11284 i915_redisable_vga(dev);
11285
f30da187
DV
11286 /*
11287 * We need to use raw interfaces for restoring state to avoid
11288 * checking (bogus) intermediate states.
11289 */
45e2b5f6 11290 for_each_pipe(pipe) {
b5644d05
JB
11291 struct drm_crtc *crtc =
11292 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11293
11294 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11295 crtc->fb);
45e2b5f6
DV
11296 }
11297 } else {
11298 intel_modeset_update_staged_output_state(dev);
11299 }
8af6cf88
DV
11300
11301 intel_modeset_check_state(dev);
2e938892
DV
11302
11303 drm_mode_config_reset(dev);
2c7111db
CW
11304}
11305
11306void intel_modeset_gem_init(struct drm_device *dev)
11307{
1833b134 11308 intel_modeset_init_hw(dev);
02e792fb
DV
11309
11310 intel_setup_overlay(dev);
24929352 11311
45e2b5f6 11312 intel_modeset_setup_hw_state(dev, false);
79e53945
JB
11313}
11314
11315void intel_modeset_cleanup(struct drm_device *dev)
11316{
652c393a
JB
11317 struct drm_i915_private *dev_priv = dev->dev_private;
11318 struct drm_crtc *crtc;
d9255d57 11319 struct drm_connector *connector;
652c393a 11320
fd0c0642
DV
11321 /*
11322 * Interrupts and polling as the first thing to avoid creating havoc.
11323 * Too much stuff here (turning of rps, connectors, ...) would
11324 * experience fancy races otherwise.
11325 */
11326 drm_irq_uninstall(dev);
11327 cancel_work_sync(&dev_priv->hotplug_work);
11328 /*
11329 * Due to the hpd irq storm handling the hotplug work can re-arm the
11330 * poll handlers. Hence disable polling after hpd handling is shut down.
11331 */
f87ea761 11332 drm_kms_helper_poll_fini(dev);
fd0c0642 11333
652c393a
JB
11334 mutex_lock(&dev->struct_mutex);
11335
723bfd70
JB
11336 intel_unregister_dsm_handler();
11337
652c393a
JB
11338 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11339 /* Skip inactive CRTCs */
11340 if (!crtc->fb)
11341 continue;
11342
3dec0095 11343 intel_increase_pllclock(crtc);
652c393a
JB
11344 }
11345
973d04f9 11346 intel_disable_fbc(dev);
e70236a8 11347
8090c6b9 11348 intel_disable_gt_powersave(dev);
0cdab21f 11349
930ebb46
DV
11350 ironlake_teardown_rc6(dev);
11351
69341a5e
KH
11352 mutex_unlock(&dev->struct_mutex);
11353
1630fe75
CW
11354 /* flush any delayed tasks or pending work */
11355 flush_scheduled_work();
11356
db31af1d
JN
11357 /* destroy the backlight and sysfs files before encoders/connectors */
11358 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11359 intel_panel_destroy_backlight(connector);
d9255d57 11360 drm_sysfs_connector_remove(connector);
db31af1d 11361 }
d9255d57 11362
79e53945 11363 drm_mode_config_cleanup(dev);
4d7bb011
DV
11364
11365 intel_cleanup_overlay(dev);
79e53945
JB
11366}
11367
f1c79df3
ZW
11368/*
11369 * Return which encoder is currently attached for connector.
11370 */
df0e9248 11371struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11372{
df0e9248
CW
11373 return &intel_attached_encoder(connector)->base;
11374}
f1c79df3 11375
df0e9248
CW
11376void intel_connector_attach_encoder(struct intel_connector *connector,
11377 struct intel_encoder *encoder)
11378{
11379 connector->encoder = encoder;
11380 drm_mode_connector_attach_encoder(&connector->base,
11381 &encoder->base);
79e53945 11382}
28d52043
DA
11383
11384/*
11385 * set vga decode state - true == enable VGA decode
11386 */
11387int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11388{
11389 struct drm_i915_private *dev_priv = dev->dev_private;
11390 u16 gmch_ctrl;
11391
11392 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
11393 if (state)
11394 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11395 else
11396 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11397 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
11398 return 0;
11399}
c4a1d9e4 11400
c4a1d9e4 11401struct intel_display_error_state {
ff57f1b0
PZ
11402
11403 u32 power_well_driver;
11404
63b66e5b
CW
11405 int num_transcoders;
11406
c4a1d9e4
CW
11407 struct intel_cursor_error_state {
11408 u32 control;
11409 u32 position;
11410 u32 base;
11411 u32 size;
52331309 11412 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11413
11414 struct intel_pipe_error_state {
ddf9c536 11415 bool power_domain_on;
c4a1d9e4 11416 u32 source;
52331309 11417 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11418
11419 struct intel_plane_error_state {
11420 u32 control;
11421 u32 stride;
11422 u32 size;
11423 u32 pos;
11424 u32 addr;
11425 u32 surface;
11426 u32 tile_offset;
52331309 11427 } plane[I915_MAX_PIPES];
63b66e5b
CW
11428
11429 struct intel_transcoder_error_state {
ddf9c536 11430 bool power_domain_on;
63b66e5b
CW
11431 enum transcoder cpu_transcoder;
11432
11433 u32 conf;
11434
11435 u32 htotal;
11436 u32 hblank;
11437 u32 hsync;
11438 u32 vtotal;
11439 u32 vblank;
11440 u32 vsync;
11441 } transcoder[4];
c4a1d9e4
CW
11442};
11443
11444struct intel_display_error_state *
11445intel_display_capture_error_state(struct drm_device *dev)
11446{
0206e353 11447 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11448 struct intel_display_error_state *error;
63b66e5b
CW
11449 int transcoders[] = {
11450 TRANSCODER_A,
11451 TRANSCODER_B,
11452 TRANSCODER_C,
11453 TRANSCODER_EDP,
11454 };
c4a1d9e4
CW
11455 int i;
11456
63b66e5b
CW
11457 if (INTEL_INFO(dev)->num_pipes == 0)
11458 return NULL;
11459
9d1cb914 11460 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11461 if (error == NULL)
11462 return NULL;
11463
190be112 11464 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11465 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11466
52331309 11467 for_each_pipe(i) {
ddf9c536
ID
11468 error->pipe[i].power_domain_on =
11469 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11470 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11471 continue;
11472
a18c4c3d
PZ
11473 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11474 error->cursor[i].control = I915_READ(CURCNTR(i));
11475 error->cursor[i].position = I915_READ(CURPOS(i));
11476 error->cursor[i].base = I915_READ(CURBASE(i));
11477 } else {
11478 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11479 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11480 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11481 }
c4a1d9e4
CW
11482
11483 error->plane[i].control = I915_READ(DSPCNTR(i));
11484 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11485 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11486 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11487 error->plane[i].pos = I915_READ(DSPPOS(i));
11488 }
ca291363
PZ
11489 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11490 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11491 if (INTEL_INFO(dev)->gen >= 4) {
11492 error->plane[i].surface = I915_READ(DSPSURF(i));
11493 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11494 }
11495
c4a1d9e4 11496 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11497 }
11498
11499 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11500 if (HAS_DDI(dev_priv->dev))
11501 error->num_transcoders++; /* Account for eDP. */
11502
11503 for (i = 0; i < error->num_transcoders; i++) {
11504 enum transcoder cpu_transcoder = transcoders[i];
11505
ddf9c536 11506 error->transcoder[i].power_domain_on =
38cc1daf
PZ
11507 intel_display_power_enabled_sw(dev,
11508 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11509 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11510 continue;
11511
63b66e5b
CW
11512 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11513
11514 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11515 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11516 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11517 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11518 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11519 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11520 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11521 }
11522
11523 return error;
11524}
11525
edc3d884
MK
11526#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11527
c4a1d9e4 11528void
edc3d884 11529intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11530 struct drm_device *dev,
11531 struct intel_display_error_state *error)
11532{
11533 int i;
11534
63b66e5b
CW
11535 if (!error)
11536 return;
11537
edc3d884 11538 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11539 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11540 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11541 error->power_well_driver);
52331309 11542 for_each_pipe(i) {
edc3d884 11543 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11544 err_printf(m, " Power: %s\n",
11545 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11546 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11547
11548 err_printf(m, "Plane [%d]:\n", i);
11549 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11550 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11551 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11552 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11553 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11554 }
4b71a570 11555 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11556 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11557 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11558 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11559 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11560 }
11561
edc3d884
MK
11562 err_printf(m, "Cursor [%d]:\n", i);
11563 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11564 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11565 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11566 }
63b66e5b
CW
11567
11568 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11569 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11570 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11571 err_printf(m, " Power: %s\n",
11572 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11573 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11574 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11575 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11576 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11577 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11578 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11579 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11580 }
c4a1d9e4 11581}
This page took 1.869481 seconds and 5 git commands to generate.