drm/i915: Grab modeset locks for GPU rest on pre-ctg
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc
JB
78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
18442d08
VS
80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f
VS
97static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
e7457a9a 101
0e32b39c
DA
102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
79e53945 110typedef struct {
0206e353 111 int min, max;
79e53945
JB
112} intel_range_t;
113
114typedef struct {
0206e353
AJ
115 int dot_limit;
116 int p2_slow, p2_fast;
79e53945
JB
117} intel_p2_t;
118
d4906093
ML
119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
0206e353
AJ
121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
d4906093 123};
79e53945 124
d2acd215
DV
125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
021357ac
CW
135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
8b99e68c
CW
138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
021357ac
CW
143}
144
5d536e28 145static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 146 .dot = { .min = 25000, .max = 350000 },
9c333719 147 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 148 .n = { .min = 2, .max = 16 },
0206e353
AJ
149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
156};
157
5d536e28
DV
158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
5d536e28
DV
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
e4b36699 171static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
0206e353
AJ
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
e4b36699 182};
273e27ca 183
e4b36699 184static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
208};
209
273e27ca 210
e4b36699 211static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
044c7c41 223 },
e4b36699
KP
224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
044c7c41 250 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
044c7c41 264 },
e4b36699
KP
265};
266
f2b115e6 267static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 270 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
273e27ca 273 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
f2b115e6 282static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
293};
294
273e27ca
EA
295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
b91ad0ec 300static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
311};
312
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
337};
338
273e27ca 339/* LVDS 100mhz refclk limits. */
b91ad0ec 340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
0206e353 348 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
0206e353 361 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
364};
365
dc730512 366static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 374 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 375 .n = { .min = 1, .max = 7 },
a0c4da24
JB
376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
b99ab663 378 .p1 = { .min = 2, .max = 3 },
5fdc9c49 379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
380};
381
ef9348c8
CML
382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
6b4bf1c4
VS
398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
fb03ac01
VS
404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
406}
407
e0638cdf
PZ
408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
4093561b 411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 412{
409ee761 413 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
414 struct intel_encoder *encoder;
415
409ee761 416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
d0737e1d
ACO
423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
409ee761 441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 442 int refclk)
2c07245f 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
2c07245f 445 const intel_limit_t *limit;
b91ad0ec 446
d0737e1d 447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 448 if (intel_is_dual_link_lvds(dev)) {
1b894b59 449 if (refclk == 100000)
b91ad0ec
ZW
450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
1b894b59 454 if (refclk == 100000)
b91ad0ec
ZW
455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
c6bb3538 459 } else
b91ad0ec 460 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
461
462 return limit;
463}
464
409ee761 465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 466{
409ee761 467 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
468 const intel_limit_t *limit;
469
d0737e1d 470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 471 if (intel_is_dual_link_lvds(dev))
e4b36699 472 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 473 else
e4b36699 474 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 477 limit = &intel_limits_g4x_hdmi;
d0737e1d 478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 479 limit = &intel_limits_g4x_sdvo;
044c7c41 480 } else /* The option is for other outputs */
e4b36699 481 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
482
483 return limit;
484}
485
409ee761 486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 487{
409ee761 488 struct drm_device *dev = crtc->base.dev;
79e53945
JB
489 const intel_limit_t *limit;
490
bad720ff 491 if (HAS_PCH_SPLIT(dev))
1b894b59 492 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 493 else if (IS_G4X(dev)) {
044c7c41 494 limit = intel_g4x_limit(crtc);
f2b115e6 495 } else if (IS_PINEVIEW(dev)) {
d0737e1d 496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 497 limit = &intel_limits_pineview_lvds;
2177832f 498 else
f2b115e6 499 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
a0c4da24 502 } else if (IS_VALLEYVIEW(dev)) {
dc730512 503 limit = &intel_limits_vlv;
a6c45cf0 504 } else if (!IS_GEN2(dev)) {
d0737e1d 505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
79e53945 509 } else {
d0737e1d 510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 511 limit = &intel_limits_i8xx_lvds;
d0737e1d 512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 513 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
514 else
515 limit = &intel_limits_i8xx_dac;
79e53945
JB
516 }
517 return limit;
518}
519
f2b115e6
AJ
520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 522{
2177832f
SL
523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
529}
530
7429e9d4
DV
531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
ac58c3f0 536static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 537{
7429e9d4 538 clock->m = i9xx_dpll_compute_m(clock);
79e53945 539 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
fb03ac01
VS
542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
544}
545
ef9348c8
CML
546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
7c04d1d9 557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
1b894b59
CW
563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
79e53945 566{
f01b7962
VS
567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
79e53945 569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 570 INTELPllInvalid("p1 out of range\n");
79e53945 571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 572 INTELPllInvalid("m2 out of range\n");
79e53945 573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 574 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
79e53945 587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 588 INTELPllInvalid("vco out of range\n");
79e53945
JB
589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 593 INTELPllInvalid("dot out of range\n");
79e53945
JB
594
595 return true;
596}
597
d4906093 598static bool
a919ff14 599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
79e53945 602{
a919ff14 603 struct drm_device *dev = crtc->base.dev;
79e53945 604 intel_clock_t clock;
79e53945
JB
605 int err = target;
606
d0737e1d 607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 608 /*
a210b028
DV
609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
79e53945 612 */
1974cad0 613 if (intel_is_dual_link_lvds(dev))
79e53945
JB
614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
0206e353 624 memset(best_clock, 0, sizeof(*best_clock));
79e53945 625
42158660
ZY
626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 630 if (clock.m2 >= clock.m1)
42158660
ZY
631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
636 int this_err;
637
ac58c3f0
DV
638 i9xx_clock(refclk, &clock);
639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
641 continue;
642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
659static bool
a919ff14 660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
79e53945 663{
a919ff14 664 struct drm_device *dev = crtc->base.dev;
79e53945 665 intel_clock_t clock;
79e53945
JB
666 int err = target;
667
d0737e1d 668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 669 /*
a210b028
DV
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
79e53945 673 */
1974cad0 674 if (intel_is_dual_link_lvds(dev))
79e53945
JB
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
ac58c3f0 697 pineview_clock(refclk, &clock);
1b894b59
CW
698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
79e53945 700 continue;
cec2f356
SP
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
79e53945
JB
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
d4906093 718static bool
a919ff14 719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
d4906093 722{
a919ff14 723 struct drm_device *dev = crtc->base.dev;
d4906093
ML
724 intel_clock_t clock;
725 int max_n;
726 bool found;
6ba770dc
AJ
727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
729 found = false;
730
d0737e1d 731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 732 if (intel_is_dual_link_lvds(dev))
d4906093
ML
733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
f77f13e2 745 /* based on hardware requirement, prefer smaller n to precision */
d4906093 746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 747 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
ac58c3f0 756 i9xx_clock(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
d4906093 759 continue;
1b894b59
CW
760
761 this_err = abs(clock.dot - target);
d4906093
ML
762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
2c07245f
ZW
772 return found;
773}
774
a0c4da24 775static bool
a919ff14 776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
a0c4da24 779{
a919ff14 780 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 781 intel_clock_t clock;
69e4f900 782 unsigned int bestppm = 1000000;
27e639bf
VS
783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 785 bool found = false;
a0c4da24 786
6b4bf1c4
VS
787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
790
791 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 796 clock.p = clock.p1 * clock.p2;
a0c4da24 797 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
799 unsigned int ppm, diff;
800
6b4bf1c4
VS
801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
803
804 vlv_clock(refclk, &clock);
43b0ac53 805
f01b7962
VS
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
43b0ac53
VS
808 continue;
809
6b4bf1c4
VS
810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 814 bestppm = 0;
6b4bf1c4 815 *best_clock = clock;
49e497ef 816 found = true;
43b0ac53 817 }
6b4bf1c4 818
c686122c 819 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 820 bestppm = ppm;
6b4bf1c4 821 *best_clock = clock;
49e497ef 822 found = true;
a0c4da24
JB
823 }
824 }
825 }
826 }
827 }
a0c4da24 828
49e497ef 829 return found;
a0c4da24 830}
a4fc5ed6 831
ef9348c8 832static bool
a919ff14 833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
a919ff14 837 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
20ddf665
VS
884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
241bfc38 891 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
892 * as Haswell has gained clock readout/fastboot support.
893 *
66e514c1 894 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
895 * properly reconstruct framebuffers.
896 */
f4510a27 897 return intel_crtc->active && crtc->primary->fb &&
241bfc38 898 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
899}
900
a5c961d1
PZ
901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
3b117c8f 907 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
908}
909
fbf49ea2
VS
910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
ab7ad7f6
KP
929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 931 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
ab7ad7f6
KP
937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
58e10eb9 943 *
9d0498a2 944 */
575f7ab7 945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 946{
575f7ab7 947 struct drm_device *dev = crtc->base.dev;
9d0498a2 948 struct drm_i915_private *dev_priv = dev->dev_private;
575f7ab7
VS
949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
951
952 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 953 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
954
955 /* Wait for the Pipe State to go off */
58e10eb9
CW
956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
284637d9 958 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 959 } else {
ab7ad7f6 960 /* Wait for the display line to settle */
fbf49ea2 961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 962 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 963 }
79e53945
JB
964}
965
b0ea7d37
DL
966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
c36346e3 978 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 979 switch (port->port) {
c36346e3
DL
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
eba905b2 993 switch (port->port) {
c36346e3
DL
994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
b0ea7d37
DL
1006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
b24e7179
JB
1011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
55607e8a
DV
1017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
b24e7179
JB
1019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
b24e7179 1031
23538ef1
JN
1032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
55607e8a 1050struct intel_shared_dpll *
e2b78267
DV
1051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1052{
1053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
a43f6e0f 1055 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1056 return NULL;
1057
a43f6e0f 1058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1059}
1060
040484af 1061/* For ILK+ */
55607e8a
DV
1062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
040484af 1065{
040484af 1066 bool cur_state;
5358901f 1067 struct intel_dpll_hw_state hw_state;
040484af 1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
ea0760cf 1158{
bedd4dba
JN
1159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
ea0760cf
JB
1161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
0de3b485 1163 bool locked = true;
ea0760cf 1164
bedd4dba
JN
1165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
ea0760cf 1171 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
ea0760cf
JB
1182 } else {
1183 pp_reg = PP_CONTROL;
bedd4dba
JN
1184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
ea0760cf
JB
1186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1191 locked = false;
1192
ea0760cf
JB
1193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1195 pipe_name(pipe));
ea0760cf
JB
1196}
1197
93ce0ba6
JN
1198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
d9d82081 1204 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1206 else
5efb3e28 1207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
b840d907
JB
1216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
b24e7179
JB
1218{
1219 int reg;
1220 u32 val;
63d7bbe9 1221 bool cur_state;
702e7a56
PZ
1222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
b24e7179 1224
b6b5d049
VS
1225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1228 state = true;
1229
f458ebbc 1230 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
63d7bbe9
JB
1239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1241 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1242}
1243
931872fc
CW
1244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
b24e7179
JB
1246{
1247 int reg;
1248 u32 val;
931872fc 1249 bool cur_state;
b24e7179
JB
1250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
931872fc
CW
1253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1257}
1258
931872fc
CW
1259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
b24e7179
JB
1262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
653e1026 1265 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
653e1026
VS
1270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
83f26f16 1274 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
19ec1358 1277 return;
28c05794 1278 }
19ec1358 1279
b24e7179 1280 /* Need to check both planes against the pipe */
055e393f 1281 for_each_pipe(dev_priv, i) {
b24e7179
JB
1282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
b24e7179
JB
1289 }
1290}
1291
19332d7a
JB
1292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
20674eef 1295 struct drm_device *dev = dev_priv->dev;
1fe47785 1296 int reg, sprite;
19332d7a
JB
1297 u32 val;
1298
7feb8b88
DL
1299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
20674eef 1309 val = I915_READ(reg);
83f26f16 1310 WARN(val & SP_ENABLE,
20674eef 1311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1312 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
19332d7a 1316 val = I915_READ(reg);
83f26f16 1317 WARN(val & SPRITE_ENABLE,
06da8da2 1318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
19332d7a 1322 val = I915_READ(reg);
83f26f16 1323 WARN(val & DVS_ENABLE,
06da8da2 1324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1325 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1326 }
1327}
1328
08c71e5e
VS
1329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
89eff4be 1335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1336{
1337 u32 val;
1338 bool enabled;
1339
89eff4be 1340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1341
92f2584a
JB
1342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
ab9412ba
DV
1348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
92f2584a
JB
1350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
ab9412ba 1355 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
92f2584a
JB
1361}
1362
4e634389
KP
1363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
44f37d1f
CML
1374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
f0575e92
KP
1377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
1519b995
KP
1384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
dc0fa718 1387 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1392 return false;
44f37d1f
CML
1393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
1519b995 1396 } else {
dc0fa718 1397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
291906f1 1434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1435 enum pipe pipe, int reg, u32 port_sel)
291906f1 1436{
47a05eca 1437 u32 val = I915_READ(reg);
4e634389 1438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 reg, pipe_name(pipe));
de9a35ab 1441
75c5da27
DV
1442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
de9a35ab 1444 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
47a05eca 1450 u32 val = I915_READ(reg);
b70ad586 1451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 reg, pipe_name(pipe));
de9a35ab 1454
dc0fa718 1455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1456 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1457 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
291906f1 1465
f0575e92
KP
1466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
b70ad586 1472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1473 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1474 pipe_name(pipe));
291906f1
JB
1475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
b70ad586 1478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
e2debe91
PZ
1482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1485}
1486
40e9cf64
JB
1487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
a09caddd
CML
1494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
5382f5f3
JB
1505}
1506
d288f65f
VS
1507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
87442f73 1509{
426115cf
DV
1510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
d288f65f 1513 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1514
426115cf 1515 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1516
1517 /* No really, not for ILK+ */
1518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1521 if (IS_MOBILE(dev_priv->dev))
426115cf 1522 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1523
426115cf
DV
1524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
d288f65f 1531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1532 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1533
1534 /* We do this three times for luck */
426115cf 1535 I915_WRITE(reg, dpll);
87442f73
DV
1536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
426115cf 1538 I915_WRITE(reg, dpll);
87442f73
DV
1539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
426115cf 1541 I915_WRITE(reg, dpll);
87442f73
DV
1542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
d288f65f
VS
1546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
9d556c99
CML
1548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
d288f65f 1572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1573
1574 /* Check PLL is locked */
a11b0703 1575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
a11b0703 1578 /* not sure when this should be written */
d288f65f 1579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1580 POSTING_READ(DPLL_MD(pipe));
1581
9d556c99
CML
1582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
1c4e0274
VS
1585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
409ee761 1592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1593
1594 return count;
1595}
1596
66e3d5c0 1597static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1598{
66e3d5c0
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1603
66e3d5c0 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1605
63d7bbe9 1606 /* No really, not for ILK+ */
3d13ef2e 1607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1608
1609 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1612
1c4e0274
VS
1613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
66e3d5c0
DV
1625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
63d7bbe9
JB
1641
1642 /* We do this three times for luck */
66e3d5c0 1643 I915_WRITE(reg, dpll);
63d7bbe9
JB
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
66e3d5c0 1646 I915_WRITE(reg, dpll);
63d7bbe9
JB
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
66e3d5c0 1649 I915_WRITE(reg, dpll);
63d7bbe9
JB
1650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
50b44a44 1655 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
1c4e0274 1663static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1664{
1c4e0274
VS
1665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
409ee761 1671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
b6b5d049
VS
1679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
50b44a44
DV
1687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1689}
1690
f6071166
JB
1691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
e5cbfbfb
ID
1698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
f6071166 1702 if (pipe == PIPE_B)
e5cbfbfb 1703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
d752048d 1711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1712 u32 val;
1713
a11b0703
VS
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1716
a11b0703 1717 /* Set PLL en = 0 */
d17ec4ce 1718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
d752048d
VS
1723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
61407f6d
VS
1731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
d752048d 1742 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1743}
1744
e4607fcf
CML
1745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
89b667f8
JB
1747{
1748 u32 port_mask;
00fc31b7 1749 int dpll_reg;
89b667f8 1750
e4607fcf
CML
1751 switch (dport->port) {
1752 case PORT_B:
89b667f8 1753 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1754 dpll_reg = DPLL(0);
e4607fcf
CML
1755 break;
1756 case PORT_C:
89b667f8 1757 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1763 break;
1764 default:
1765 BUG();
1766 }
89b667f8 1767
00fc31b7 1768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1770 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1771}
1772
b14b1055
DV
1773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
be19f0ff
CW
1779 if (WARN_ON(pll == NULL))
1780 return;
1781
3e369b76 1782 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
92f2584a 1792/**
85b3894f 1793 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
85b3894f 1800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1805
87a875bb 1806 if (WARN_ON(pll == NULL))
48da64a8
CW
1807 return;
1808
3e369b76 1809 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1810 return;
ee7b9f93 1811
74dd6928 1812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1813 pll->name, pll->active, pll->on,
e2b78267 1814 crtc->base.base.id);
92f2584a 1815
cdbd2316
DV
1816 if (pll->active++) {
1817 WARN_ON(!pll->on);
e9d6944e 1818 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1819 return;
1820 }
f4a091c7 1821 WARN_ON(pll->on);
ee7b9f93 1822
bd2bb1b9
PZ
1823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
46edb027 1825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1826 pll->enable(dev_priv, pll);
ee7b9f93 1827 pll->on = true;
92f2584a
JB
1828}
1829
f6daaec2 1830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1831{
3d13ef2e
DL
1832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1835
92f2584a 1836 /* PCH only available on ILK+ */
3d13ef2e 1837 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1838 if (WARN_ON(pll == NULL))
ee7b9f93 1839 return;
92f2584a 1840
3e369b76 1841 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1842 return;
7a419866 1843
46edb027
DV
1844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
e2b78267 1846 crtc->base.base.id);
7a419866 1847
48da64a8 1848 if (WARN_ON(pll->active == 0)) {
e9d6944e 1849 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1850 return;
1851 }
1852
e9d6944e 1853 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1854 WARN_ON(!pll->on);
cdbd2316 1855 if (--pll->active)
7a419866 1856 return;
ee7b9f93 1857
46edb027 1858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1859 pll->disable(dev_priv, pll);
ee7b9f93 1860 pll->on = false;
bd2bb1b9
PZ
1861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1863}
1864
b8a4f404
PZ
1865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
040484af 1867{
23670b32 1868 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1871 uint32_t reg, val, pipeconf_val;
040484af
JB
1872
1873 /* PCH only available on ILK+ */
55522f37 1874 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1875
1876 /* Make sure PCH DPLL is enabled */
e72f9fbf 1877 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1878 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
23670b32
DV
1884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
59c859d6 1891 }
23670b32 1892
ab9412ba 1893 reg = PCH_TRANSCONF(pipe);
040484af 1894 val = I915_READ(reg);
5f7f726d 1895 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
dfd07d72
DV
1902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1904 }
5f7f726d
PZ
1905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1908 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
5f7f726d
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
040484af
JB
1916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1919}
1920
8fb033d7 1921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1922 enum transcoder cpu_transcoder)
040484af 1923{
8fb033d7 1924 u32 val, pipeconf_val;
8fb033d7
PZ
1925
1926 /* PCH only available on ILK+ */
55522f37 1927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1928
8fb033d7 1929 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1932
223a6fdf
PZ
1933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
25f3ef11 1938 val = TRANS_ENABLE;
937bb610 1939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1940
9a76b1c6
PZ
1941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
a35f2679 1943 val |= TRANS_INTERLACED;
8fb033d7
PZ
1944 else
1945 val |= TRANS_PROGRESSIVE;
1946
ab9412ba
DV
1947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1949 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1950}
1951
b8a4f404
PZ
1952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32
DV
1955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
040484af
JB
1957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
291906f1
JB
1962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
ab9412ba 1965 reg = PCH_TRANSCONF(pipe);
040484af
JB
1966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
040484af
JB
1980}
1981
ab4d966c 1982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1983{
8fb033d7
PZ
1984 u32 val;
1985
ab9412ba 1986 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1987 val &= ~TRANS_ENABLE;
ab9412ba 1988 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1989 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1991 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1996 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1997}
1998
b24e7179 1999/**
309cfea8 2000 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2001 * @crtc: crtc responsible for the pipe
b24e7179 2002 *
0372264a 2003 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2005 */
e1fdc473 2006static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2007{
0372264a
PZ
2008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
1a240d4d 2013 enum pipe pch_transcoder;
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
58c6eaa2 2017 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2018 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2019 assert_sprites_disabled(dev_priv, pipe);
2020
681e5811 2021 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
b24e7179
JB
2026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
040484af 2036 else {
30421c4f 2037 if (crtc->config.has_pch_encoder) {
040484af 2038 /* if driving the PCH, we need FDI enabled */
cc391bbb 2039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
040484af
JB
2042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
b24e7179 2045
702e7a56 2046 reg = PIPECONF(cpu_transcoder);
b24e7179 2047 val = I915_READ(reg);
7ad25d48 2048 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2051 return;
7ad25d48 2052 }
00d70b15
CW
2053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2055 POSTING_READ(reg);
b24e7179
JB
2056}
2057
2058/**
309cfea8 2059 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2060 * @crtc: crtc whose pipes is to be disabled
b24e7179 2061 *
575f7ab7
VS
2062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
b24e7179
JB
2065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
575f7ab7 2068static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2069{
575f7ab7
VS
2070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
b24e7179
JB
2073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2081 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2082 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2083
702e7a56 2084 reg = PIPECONF(cpu_transcoder);
b24e7179 2085 val = I915_READ(reg);
00d70b15
CW
2086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
67adc644
VS
2089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2104}
2105
d74362c9
KP
2106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
1dba99f4
VS
2110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
d74362c9 2112{
3d13ef2e
DL
2113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
d74362c9
KP
2118}
2119
b24e7179 2120/**
262ca2b0 2121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
b24e7179 2124 *
fdd508a6 2125 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2126 */
fdd508a6
VS
2127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
b24e7179 2129{
fdd508a6
VS
2130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2136
98ec7739
VS
2137 if (intel_crtc->primary_enabled)
2138 return;
0037f71c 2139
4c445e0e 2140 intel_crtc->primary_enabled = true;
939c2fe8 2141
fdd508a6
VS
2142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
33c3b0d1
VS
2144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2152}
2153
b24e7179 2154/**
262ca2b0 2155 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
b24e7179 2158 *
fdd508a6 2159 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2160 */
fdd508a6
VS
2161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
b24e7179 2163{
fdd508a6
VS
2164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2169
98ec7739
VS
2170 if (!intel_crtc->primary_enabled)
2171 return;
0037f71c 2172
4c445e0e 2173 intel_crtc->primary_enabled = false;
939c2fe8 2174
fdd508a6
VS
2175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
b24e7179
JB
2177}
2178
693db184
CW
2179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
a57ce0b2
JB
2188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
127bd2ac 2196int
850c4cdc
TU
2197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
a4872ba6 2199 struct intel_engine_cs *pipelined)
6b95a207 2200{
850c4cdc 2201 struct drm_device *dev = fb->dev;
ce453d81 2202 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2204 u32 alignment;
2205 int ret;
2206
ebcdd39e
MR
2207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
05394f39 2209 switch (obj->tiling_mode) {
6b95a207 2210 case I915_TILING_NONE:
1fada4cc
DL
2211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2214 alignment = 128 * 1024;
a6c45cf0 2215 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
6b95a207
KH
2219 break;
2220 case I915_TILING_X:
1fada4cc
DL
2221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
6b95a207
KH
2227 break;
2228 case I915_TILING_Y:
80075d49 2229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
693db184
CW
2235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
d6dd6843
PZ
2243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
ce453d81 2252 dev_priv->mm.interruptible = false;
2da3b9b9 2253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2254 if (ret)
ce453d81 2255 goto err_interruptible;
6b95a207
KH
2256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
06d98131 2262 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2263 if (ret)
2264 goto err_unpin;
1690e1eb 2265
9a5a53b3 2266 i915_gem_object_pin_fence(obj);
6b95a207 2267
ce453d81 2268 dev_priv->mm.interruptible = true;
d6dd6843 2269 intel_runtime_pm_put(dev_priv);
6b95a207 2270 return 0;
48b956c5
CW
2271
2272err_unpin:
cc98b413 2273 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2274err_interruptible:
2275 dev_priv->mm.interruptible = true;
d6dd6843 2276 intel_runtime_pm_put(dev_priv);
48b956c5 2277 return ret;
6b95a207
KH
2278}
2279
1690e1eb
CW
2280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
ebcdd39e
MR
2282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
1690e1eb 2284 i915_gem_object_unpin_fence(obj);
cc98b413 2285 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2286}
2287
c2c75131
DV
2288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
bc752862
CW
2290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
c2c75131 2294{
bc752862
CW
2295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
c2c75131 2297
bc752862
CW
2298 tile_rows = *y / 8;
2299 *y %= 8;
c2c75131 2300
bc752862
CW
2301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
c2c75131
DV
2313}
2314
46f297fb
JB
2315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
484b41dd 2336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
ff2652ea
CW
2344 if (plane_config->size == 0)
2345 return false;
2346
46f297fb
JB
2347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
484b41dd 2350 return false;
46f297fb
JB
2351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
66e514c1 2354 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2355 }
2356
66e514c1
DA
2357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2361
2362 mutex_lock(&dev->struct_mutex);
2363
66e514c1 2364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2365 &mode_cmd, obj)) {
46f297fb
JB
2366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
a071fa00 2370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2371 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
46f297fb
JB
2375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2386 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2387 struct drm_crtc *c;
2388 struct intel_crtc *i;
2ff8fde1 2389 struct drm_i915_gem_object *obj;
484b41dd 2390
66e514c1 2391 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
66e514c1
DA
2397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
70e1e0ec 2404 for_each_crtc(dev, c) {
484b41dd
JB
2405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
2ff8fde1
MR
2410 if (!i->active)
2411 continue;
2412
2413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
484b41dd
JB
2415 continue;
2416
2ff8fde1 2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
66e514c1
DA
2421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2424 break;
2425 }
2426 }
46f297fb
JB
2427}
2428
29b9bde6
DV
2429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
81255565
JB
2432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2436 struct drm_i915_gem_object *obj;
81255565 2437 int plane = intel_crtc->plane;
e506a0c6 2438 unsigned long linear_offset;
81255565 2439 u32 dspcntr;
f45651ba 2440 u32 reg = DSPCNTR(plane);
48404c1e 2441 int pixel_size;
f45651ba 2442
fdd508a6
VS
2443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
c9ba6fad
VS
2453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
f45651ba
VS
2459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
fdd508a6 2461 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2480 }
81255565 2481
57779d06
VS
2482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
81255565
JB
2484 dspcntr |= DISPPLANE_8BPP;
2485 break;
57779d06
VS
2486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
81255565 2489 break;
57779d06
VS
2490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2508 break;
2509 default:
baba133a 2510 BUG();
81255565 2511 }
57779d06 2512
f45651ba
VS
2513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
81255565 2516
de1aa629
VS
2517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
b9897127 2520 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2521
c2c75131
DV
2522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
bc752862 2524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2525 pixel_size,
bc752862 2526 fb->pitches[0]);
c2c75131
DV
2527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
e506a0c6 2529 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2530 }
e506a0c6 2531
48404c1e
SJ
2532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
f343c5f6
BW
2547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
01f2c773 2550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2551 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2555 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2556 } else
f343c5f6 2557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2558 POSTING_READ(reg);
17638cd6
JB
2559}
2560
29b9bde6
DV
2561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
17638cd6
JB
2564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2568 struct drm_i915_gem_object *obj;
17638cd6 2569 int plane = intel_crtc->plane;
e506a0c6 2570 unsigned long linear_offset;
17638cd6 2571 u32 dspcntr;
f45651ba 2572 u32 reg = DSPCNTR(plane);
48404c1e 2573 int pixel_size;
f45651ba 2574
fdd508a6
VS
2575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
c9ba6fad
VS
2582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
f45651ba
VS
2588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
fdd508a6 2590 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2594
57779d06
VS
2595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
17638cd6
JB
2597 dspcntr |= DISPPLANE_8BPP;
2598 break;
57779d06
VS
2599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2601 break;
57779d06
VS
2602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2617 break;
2618 default:
baba133a 2619 BUG();
17638cd6
JB
2620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
17638cd6 2624
f45651ba 2625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2627
b9897127 2628 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2629 intel_crtc->dspaddr_offset =
bc752862 2630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2631 pixel_size,
bc752862 2632 fb->pitches[0]);
c2c75131 2633 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
17638cd6 2650
f343c5f6
BW
2651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
01f2c773 2654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
17638cd6 2663 POSTING_READ(reg);
17638cd6
JB
2664}
2665
70d21f0e
DL
2666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
17638cd6
JB
2752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2759
6b8e6ed0
CW
2760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
81255565 2762
29b9bde6
DV
2763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
81255565
JB
2766}
2767
7514747d 2768static void intel_complete_page_flips(struct drm_device *dev)
96a02917 2769{
96a02917
VS
2770 struct drm_crtc *crtc;
2771
70e1e0ec 2772 for_each_crtc(dev, crtc) {
96a02917
VS
2773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2774 enum plane plane = intel_crtc->plane;
2775
2776 intel_prepare_page_flip(dev, plane);
2777 intel_finish_page_flip_plane(dev, plane);
2778 }
7514747d
VS
2779}
2780
2781static void intel_update_primary_planes(struct drm_device *dev)
2782{
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 struct drm_crtc *crtc;
96a02917 2785
70e1e0ec 2786 for_each_crtc(dev, crtc) {
96a02917
VS
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788
51fd371b 2789 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2790 /*
2791 * FIXME: Once we have proper support for primary planes (and
2792 * disabling them without disabling the entire crtc) allow again
66e514c1 2793 * a NULL crtc->primary->fb.
947fdaad 2794 */
f4510a27 2795 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2796 dev_priv->display.update_primary_plane(crtc,
66e514c1 2797 crtc->primary->fb,
262ca2b0
MR
2798 crtc->x,
2799 crtc->y);
51fd371b 2800 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2801 }
2802}
2803
7514747d
VS
2804void intel_prepare_reset(struct drm_device *dev)
2805{
2806 /* no reset support for gen2 */
2807 if (IS_GEN2(dev))
2808 return;
2809
2810 /* reset doesn't touch the display */
2811 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2812 return;
2813
2814 drm_modeset_lock_all(dev);
2815}
2816
2817void intel_finish_reset(struct drm_device *dev)
2818{
2819 struct drm_i915_private *dev_priv = to_i915(dev);
2820
2821 /*
2822 * Flips in the rings will be nuked by the reset,
2823 * so complete all pending flips so that user space
2824 * will get its events and not get stuck.
2825 */
2826 intel_complete_page_flips(dev);
2827
2828 /* no reset support for gen2 */
2829 if (IS_GEN2(dev))
2830 return;
2831
2832 /* reset doesn't touch the display */
2833 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2834 /*
2835 * Flips in the rings have been nuked by the reset,
2836 * so update the base address of all primary
2837 * planes to the the last fb to make sure we're
2838 * showing the correct fb after a reset.
2839 */
2840 intel_update_primary_planes(dev);
2841 return;
2842 }
2843
2844 /*
2845 * The display has been reset as well,
2846 * so need a full re-initialization.
2847 */
2848 intel_runtime_pm_disable_interrupts(dev_priv);
2849 intel_runtime_pm_enable_interrupts(dev_priv);
2850
2851 intel_modeset_init_hw(dev);
2852
2853 spin_lock_irq(&dev_priv->irq_lock);
2854 if (dev_priv->display.hpd_irq_setup)
2855 dev_priv->display.hpd_irq_setup(dev);
2856 spin_unlock_irq(&dev_priv->irq_lock);
2857
2858 intel_modeset_setup_hw_state(dev, true);
2859
2860 intel_hpd_init(dev_priv);
2861
2862 drm_modeset_unlock_all(dev);
2863}
2864
14667a4b
CW
2865static int
2866intel_finish_fb(struct drm_framebuffer *old_fb)
2867{
2ff8fde1 2868 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2869 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2870 bool was_interruptible = dev_priv->mm.interruptible;
2871 int ret;
2872
14667a4b
CW
2873 /* Big Hammer, we also need to ensure that any pending
2874 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2875 * current scanout is retired before unpinning the old
2876 * framebuffer.
2877 *
2878 * This should only fail upon a hung GPU, in which case we
2879 * can safely continue.
2880 */
2881 dev_priv->mm.interruptible = false;
2882 ret = i915_gem_object_finish_gpu(obj);
2883 dev_priv->mm.interruptible = was_interruptible;
2884
2885 return ret;
2886}
2887
7d5e3799
CW
2888static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2889{
2890 struct drm_device *dev = crtc->dev;
2891 struct drm_i915_private *dev_priv = dev->dev_private;
2892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2893 bool pending;
2894
2895 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2896 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2897 return false;
2898
5e2d7afc 2899 spin_lock_irq(&dev->event_lock);
7d5e3799 2900 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2901 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2902
2903 return pending;
2904}
2905
e30e8f75
GP
2906static void intel_update_pipe_size(struct intel_crtc *crtc)
2907{
2908 struct drm_device *dev = crtc->base.dev;
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 const struct drm_display_mode *adjusted_mode;
2911
2912 if (!i915.fastboot)
2913 return;
2914
2915 /*
2916 * Update pipe size and adjust fitter if needed: the reason for this is
2917 * that in compute_mode_changes we check the native mode (not the pfit
2918 * mode) to see if we can flip rather than do a full mode set. In the
2919 * fastboot case, we'll flip, but if we don't update the pipesrc and
2920 * pfit state, we'll end up with a big fb scanned out into the wrong
2921 * sized surface.
2922 *
2923 * To fix this properly, we need to hoist the checks up into
2924 * compute_mode_changes (or above), check the actual pfit state and
2925 * whether the platform allows pfit disable with pipe active, and only
2926 * then update the pipesrc and pfit state, even on the flip path.
2927 */
2928
2929 adjusted_mode = &crtc->config.adjusted_mode;
2930
2931 I915_WRITE(PIPESRC(crtc->pipe),
2932 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2933 (adjusted_mode->crtc_vdisplay - 1));
2934 if (!crtc->config.pch_pfit.enabled &&
409ee761
ACO
2935 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2936 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2937 I915_WRITE(PF_CTL(crtc->pipe), 0);
2938 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2939 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2940 }
2941 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2942 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2943}
2944
5c3b82e2 2945static int
3c4fdcfb 2946intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2947 struct drm_framebuffer *fb)
79e53945
JB
2948{
2949 struct drm_device *dev = crtc->dev;
6b8e6ed0 2950 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2952 enum pipe pipe = intel_crtc->pipe;
2ff8fde1 2953 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 2954 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2955 int ret;
79e53945 2956
7d5e3799
CW
2957 if (intel_crtc_has_pending_flip(crtc)) {
2958 DRM_ERROR("pipe is still busy with an old pageflip\n");
2959 return -EBUSY;
2960 }
2961
79e53945 2962 /* no fb bound */
94352cf9 2963 if (!fb) {
a5071c2f 2964 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2965 return 0;
2966 }
2967
7eb552ae 2968 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2969 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2970 plane_name(intel_crtc->plane),
2971 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2972 return -EINVAL;
79e53945
JB
2973 }
2974
5c3b82e2 2975 mutex_lock(&dev->struct_mutex);
850c4cdc 2976 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
a071fa00 2977 if (ret == 0)
850c4cdc 2978 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
a071fa00 2979 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2980 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2981 if (ret != 0) {
a5071c2f 2982 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2983 return ret;
2984 }
79e53945 2985
29b9bde6 2986 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2987
f99d7069
DV
2988 if (intel_crtc->active)
2989 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2990
f4510a27 2991 crtc->primary->fb = fb;
6c4c86f5
DV
2992 crtc->x = x;
2993 crtc->y = y;
94352cf9 2994
b7f1de28 2995 if (old_fb) {
d7697eea
DV
2996 if (intel_crtc->active && old_fb != fb)
2997 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2998 mutex_lock(&dev->struct_mutex);
2ff8fde1 2999 intel_unpin_fb_obj(old_obj);
8ac36ec1 3000 mutex_unlock(&dev->struct_mutex);
b7f1de28 3001 }
652c393a 3002
8ac36ec1 3003 mutex_lock(&dev->struct_mutex);
6b8e6ed0 3004 intel_update_fbc(dev);
5c3b82e2 3005 mutex_unlock(&dev->struct_mutex);
79e53945 3006
5c3b82e2 3007 return 0;
79e53945
JB
3008}
3009
5e84e1a4
ZW
3010static void intel_fdi_normal_train(struct drm_crtc *crtc)
3011{
3012 struct drm_device *dev = crtc->dev;
3013 struct drm_i915_private *dev_priv = dev->dev_private;
3014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3015 int pipe = intel_crtc->pipe;
3016 u32 reg, temp;
3017
3018 /* enable normal train */
3019 reg = FDI_TX_CTL(pipe);
3020 temp = I915_READ(reg);
61e499bf 3021 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3022 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3023 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3024 } else {
3025 temp &= ~FDI_LINK_TRAIN_NONE;
3026 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3027 }
5e84e1a4
ZW
3028 I915_WRITE(reg, temp);
3029
3030 reg = FDI_RX_CTL(pipe);
3031 temp = I915_READ(reg);
3032 if (HAS_PCH_CPT(dev)) {
3033 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3034 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3035 } else {
3036 temp &= ~FDI_LINK_TRAIN_NONE;
3037 temp |= FDI_LINK_TRAIN_NONE;
3038 }
3039 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3040
3041 /* wait one idle pattern time */
3042 POSTING_READ(reg);
3043 udelay(1000);
357555c0
JB
3044
3045 /* IVB wants error correction enabled */
3046 if (IS_IVYBRIDGE(dev))
3047 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3048 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3049}
3050
1fbc0d78 3051static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3052{
1fbc0d78
DV
3053 return crtc->base.enabled && crtc->active &&
3054 crtc->config.has_pch_encoder;
1e833f40
DV
3055}
3056
01a415fd
DV
3057static void ivb_modeset_global_resources(struct drm_device *dev)
3058{
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *pipe_B_crtc =
3061 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3062 struct intel_crtc *pipe_C_crtc =
3063 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3064 uint32_t temp;
3065
1e833f40
DV
3066 /*
3067 * When everything is off disable fdi C so that we could enable fdi B
3068 * with all lanes. Note that we don't care about enabled pipes without
3069 * an enabled pch encoder.
3070 */
3071 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3072 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3073 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3074 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3075
3076 temp = I915_READ(SOUTH_CHICKEN1);
3077 temp &= ~FDI_BC_BIFURCATION_SELECT;
3078 DRM_DEBUG_KMS("disabling fdi C rx\n");
3079 I915_WRITE(SOUTH_CHICKEN1, temp);
3080 }
3081}
3082
8db9d77b
ZW
3083/* The FDI link training functions for ILK/Ibexpeak. */
3084static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3085{
3086 struct drm_device *dev = crtc->dev;
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3089 int pipe = intel_crtc->pipe;
5eddb70b 3090 u32 reg, temp, tries;
8db9d77b 3091
1c8562f6 3092 /* FDI needs bits from pipe first */
0fc932b8 3093 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3094
e1a44743
AJ
3095 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3096 for train result */
5eddb70b
CW
3097 reg = FDI_RX_IMR(pipe);
3098 temp = I915_READ(reg);
e1a44743
AJ
3099 temp &= ~FDI_RX_SYMBOL_LOCK;
3100 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3101 I915_WRITE(reg, temp);
3102 I915_READ(reg);
e1a44743
AJ
3103 udelay(150);
3104
8db9d77b 3105 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3106 reg = FDI_TX_CTL(pipe);
3107 temp = I915_READ(reg);
627eb5a3
DV
3108 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3109 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3110 temp &= ~FDI_LINK_TRAIN_NONE;
3111 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3112 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3113
5eddb70b
CW
3114 reg = FDI_RX_CTL(pipe);
3115 temp = I915_READ(reg);
8db9d77b
ZW
3116 temp &= ~FDI_LINK_TRAIN_NONE;
3117 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3118 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3119
3120 POSTING_READ(reg);
8db9d77b
ZW
3121 udelay(150);
3122
5b2adf89 3123 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3124 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3125 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3126 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3127
5eddb70b 3128 reg = FDI_RX_IIR(pipe);
e1a44743 3129 for (tries = 0; tries < 5; tries++) {
5eddb70b 3130 temp = I915_READ(reg);
8db9d77b
ZW
3131 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3132
3133 if ((temp & FDI_RX_BIT_LOCK)) {
3134 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3135 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3136 break;
3137 }
8db9d77b 3138 }
e1a44743 3139 if (tries == 5)
5eddb70b 3140 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3141
3142 /* Train 2 */
5eddb70b
CW
3143 reg = FDI_TX_CTL(pipe);
3144 temp = I915_READ(reg);
8db9d77b
ZW
3145 temp &= ~FDI_LINK_TRAIN_NONE;
3146 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3147 I915_WRITE(reg, temp);
8db9d77b 3148
5eddb70b
CW
3149 reg = FDI_RX_CTL(pipe);
3150 temp = I915_READ(reg);
8db9d77b
ZW
3151 temp &= ~FDI_LINK_TRAIN_NONE;
3152 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3153 I915_WRITE(reg, temp);
8db9d77b 3154
5eddb70b
CW
3155 POSTING_READ(reg);
3156 udelay(150);
8db9d77b 3157
5eddb70b 3158 reg = FDI_RX_IIR(pipe);
e1a44743 3159 for (tries = 0; tries < 5; tries++) {
5eddb70b 3160 temp = I915_READ(reg);
8db9d77b
ZW
3161 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3162
3163 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3164 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3165 DRM_DEBUG_KMS("FDI train 2 done.\n");
3166 break;
3167 }
8db9d77b 3168 }
e1a44743 3169 if (tries == 5)
5eddb70b 3170 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3171
3172 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3173
8db9d77b
ZW
3174}
3175
0206e353 3176static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3177 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3178 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3179 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3180 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3181};
3182
3183/* The FDI link training functions for SNB/Cougarpoint. */
3184static void gen6_fdi_link_train(struct drm_crtc *crtc)
3185{
3186 struct drm_device *dev = crtc->dev;
3187 struct drm_i915_private *dev_priv = dev->dev_private;
3188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189 int pipe = intel_crtc->pipe;
fa37d39e 3190 u32 reg, temp, i, retry;
8db9d77b 3191
e1a44743
AJ
3192 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3193 for train result */
5eddb70b
CW
3194 reg = FDI_RX_IMR(pipe);
3195 temp = I915_READ(reg);
e1a44743
AJ
3196 temp &= ~FDI_RX_SYMBOL_LOCK;
3197 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3198 I915_WRITE(reg, temp);
3199
3200 POSTING_READ(reg);
e1a44743
AJ
3201 udelay(150);
3202
8db9d77b 3203 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3204 reg = FDI_TX_CTL(pipe);
3205 temp = I915_READ(reg);
627eb5a3
DV
3206 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3207 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3208 temp &= ~FDI_LINK_TRAIN_NONE;
3209 temp |= FDI_LINK_TRAIN_PATTERN_1;
3210 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3211 /* SNB-B */
3212 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3213 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3214
d74cf324
DV
3215 I915_WRITE(FDI_RX_MISC(pipe),
3216 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3217
5eddb70b
CW
3218 reg = FDI_RX_CTL(pipe);
3219 temp = I915_READ(reg);
8db9d77b
ZW
3220 if (HAS_PCH_CPT(dev)) {
3221 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3222 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3223 } else {
3224 temp &= ~FDI_LINK_TRAIN_NONE;
3225 temp |= FDI_LINK_TRAIN_PATTERN_1;
3226 }
5eddb70b
CW
3227 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3228
3229 POSTING_READ(reg);
8db9d77b
ZW
3230 udelay(150);
3231
0206e353 3232 for (i = 0; i < 4; i++) {
5eddb70b
CW
3233 reg = FDI_TX_CTL(pipe);
3234 temp = I915_READ(reg);
8db9d77b
ZW
3235 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3236 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3237 I915_WRITE(reg, temp);
3238
3239 POSTING_READ(reg);
8db9d77b
ZW
3240 udelay(500);
3241
fa37d39e
SP
3242 for (retry = 0; retry < 5; retry++) {
3243 reg = FDI_RX_IIR(pipe);
3244 temp = I915_READ(reg);
3245 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3246 if (temp & FDI_RX_BIT_LOCK) {
3247 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3248 DRM_DEBUG_KMS("FDI train 1 done.\n");
3249 break;
3250 }
3251 udelay(50);
8db9d77b 3252 }
fa37d39e
SP
3253 if (retry < 5)
3254 break;
8db9d77b
ZW
3255 }
3256 if (i == 4)
5eddb70b 3257 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3258
3259 /* Train 2 */
5eddb70b
CW
3260 reg = FDI_TX_CTL(pipe);
3261 temp = I915_READ(reg);
8db9d77b
ZW
3262 temp &= ~FDI_LINK_TRAIN_NONE;
3263 temp |= FDI_LINK_TRAIN_PATTERN_2;
3264 if (IS_GEN6(dev)) {
3265 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3266 /* SNB-B */
3267 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3268 }
5eddb70b 3269 I915_WRITE(reg, temp);
8db9d77b 3270
5eddb70b
CW
3271 reg = FDI_RX_CTL(pipe);
3272 temp = I915_READ(reg);
8db9d77b
ZW
3273 if (HAS_PCH_CPT(dev)) {
3274 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3276 } else {
3277 temp &= ~FDI_LINK_TRAIN_NONE;
3278 temp |= FDI_LINK_TRAIN_PATTERN_2;
3279 }
5eddb70b
CW
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
8db9d77b
ZW
3283 udelay(150);
3284
0206e353 3285 for (i = 0; i < 4; i++) {
5eddb70b
CW
3286 reg = FDI_TX_CTL(pipe);
3287 temp = I915_READ(reg);
8db9d77b
ZW
3288 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3289 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3290 I915_WRITE(reg, temp);
3291
3292 POSTING_READ(reg);
8db9d77b
ZW
3293 udelay(500);
3294
fa37d39e
SP
3295 for (retry = 0; retry < 5; retry++) {
3296 reg = FDI_RX_IIR(pipe);
3297 temp = I915_READ(reg);
3298 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3299 if (temp & FDI_RX_SYMBOL_LOCK) {
3300 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3301 DRM_DEBUG_KMS("FDI train 2 done.\n");
3302 break;
3303 }
3304 udelay(50);
8db9d77b 3305 }
fa37d39e
SP
3306 if (retry < 5)
3307 break;
8db9d77b
ZW
3308 }
3309 if (i == 4)
5eddb70b 3310 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3311
3312 DRM_DEBUG_KMS("FDI train done.\n");
3313}
3314
357555c0
JB
3315/* Manual link training for Ivy Bridge A0 parts */
3316static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3317{
3318 struct drm_device *dev = crtc->dev;
3319 struct drm_i915_private *dev_priv = dev->dev_private;
3320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3321 int pipe = intel_crtc->pipe;
139ccd3f 3322 u32 reg, temp, i, j;
357555c0
JB
3323
3324 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3325 for train result */
3326 reg = FDI_RX_IMR(pipe);
3327 temp = I915_READ(reg);
3328 temp &= ~FDI_RX_SYMBOL_LOCK;
3329 temp &= ~FDI_RX_BIT_LOCK;
3330 I915_WRITE(reg, temp);
3331
3332 POSTING_READ(reg);
3333 udelay(150);
3334
01a415fd
DV
3335 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3336 I915_READ(FDI_RX_IIR(pipe)));
3337
139ccd3f
JB
3338 /* Try each vswing and preemphasis setting twice before moving on */
3339 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3340 /* disable first in case we need to retry */
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
3343 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3344 temp &= ~FDI_TX_ENABLE;
3345 I915_WRITE(reg, temp);
357555c0 3346
139ccd3f
JB
3347 reg = FDI_RX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 temp &= ~FDI_LINK_TRAIN_AUTO;
3350 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3351 temp &= ~FDI_RX_ENABLE;
3352 I915_WRITE(reg, temp);
357555c0 3353
139ccd3f 3354 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3355 reg = FDI_TX_CTL(pipe);
3356 temp = I915_READ(reg);
139ccd3f
JB
3357 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3358 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3359 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3360 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3361 temp |= snb_b_fdi_train_param[j/2];
3362 temp |= FDI_COMPOSITE_SYNC;
3363 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3364
139ccd3f
JB
3365 I915_WRITE(FDI_RX_MISC(pipe),
3366 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3367
139ccd3f 3368 reg = FDI_RX_CTL(pipe);
357555c0 3369 temp = I915_READ(reg);
139ccd3f
JB
3370 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3371 temp |= FDI_COMPOSITE_SYNC;
3372 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3373
139ccd3f
JB
3374 POSTING_READ(reg);
3375 udelay(1); /* should be 0.5us */
357555c0 3376
139ccd3f
JB
3377 for (i = 0; i < 4; i++) {
3378 reg = FDI_RX_IIR(pipe);
3379 temp = I915_READ(reg);
3380 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3381
139ccd3f
JB
3382 if (temp & FDI_RX_BIT_LOCK ||
3383 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3384 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3385 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3386 i);
3387 break;
3388 }
3389 udelay(1); /* should be 0.5us */
3390 }
3391 if (i == 4) {
3392 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3393 continue;
3394 }
357555c0 3395
139ccd3f 3396 /* Train 2 */
357555c0
JB
3397 reg = FDI_TX_CTL(pipe);
3398 temp = I915_READ(reg);
139ccd3f
JB
3399 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3400 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3406 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3407 I915_WRITE(reg, temp);
3408
3409 POSTING_READ(reg);
139ccd3f 3410 udelay(2); /* should be 1.5us */
357555c0 3411
139ccd3f
JB
3412 for (i = 0; i < 4; i++) {
3413 reg = FDI_RX_IIR(pipe);
3414 temp = I915_READ(reg);
3415 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3416
139ccd3f
JB
3417 if (temp & FDI_RX_SYMBOL_LOCK ||
3418 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3419 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3420 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3421 i);
3422 goto train_done;
3423 }
3424 udelay(2); /* should be 1.5us */
357555c0 3425 }
139ccd3f
JB
3426 if (i == 4)
3427 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3428 }
357555c0 3429
139ccd3f 3430train_done:
357555c0
JB
3431 DRM_DEBUG_KMS("FDI train done.\n");
3432}
3433
88cefb6c 3434static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3435{
88cefb6c 3436 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3437 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3438 int pipe = intel_crtc->pipe;
5eddb70b 3439 u32 reg, temp;
79e53945 3440
c64e311e 3441
c98e9dcf 3442 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3443 reg = FDI_RX_CTL(pipe);
3444 temp = I915_READ(reg);
627eb5a3
DV
3445 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3446 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3447 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3448 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3449
3450 POSTING_READ(reg);
c98e9dcf
JB
3451 udelay(200);
3452
3453 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3454 temp = I915_READ(reg);
3455 I915_WRITE(reg, temp | FDI_PCDCLK);
3456
3457 POSTING_READ(reg);
c98e9dcf
JB
3458 udelay(200);
3459
20749730
PZ
3460 /* Enable CPU FDI TX PLL, always on for Ironlake */
3461 reg = FDI_TX_CTL(pipe);
3462 temp = I915_READ(reg);
3463 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3464 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3465
20749730
PZ
3466 POSTING_READ(reg);
3467 udelay(100);
6be4a607 3468 }
0e23b99d
JB
3469}
3470
88cefb6c
DV
3471static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3472{
3473 struct drm_device *dev = intel_crtc->base.dev;
3474 struct drm_i915_private *dev_priv = dev->dev_private;
3475 int pipe = intel_crtc->pipe;
3476 u32 reg, temp;
3477
3478 /* Switch from PCDclk to Rawclk */
3479 reg = FDI_RX_CTL(pipe);
3480 temp = I915_READ(reg);
3481 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3482
3483 /* Disable CPU FDI TX PLL */
3484 reg = FDI_TX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3487
3488 POSTING_READ(reg);
3489 udelay(100);
3490
3491 reg = FDI_RX_CTL(pipe);
3492 temp = I915_READ(reg);
3493 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3494
3495 /* Wait for the clocks to turn off. */
3496 POSTING_READ(reg);
3497 udelay(100);
3498}
3499
0fc932b8
JB
3500static void ironlake_fdi_disable(struct drm_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505 int pipe = intel_crtc->pipe;
3506 u32 reg, temp;
3507
3508 /* disable CPU FDI tx and PCH FDI rx */
3509 reg = FDI_TX_CTL(pipe);
3510 temp = I915_READ(reg);
3511 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3512 POSTING_READ(reg);
3513
3514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(0x7 << 16);
dfd07d72 3517 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3518 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3519
3520 POSTING_READ(reg);
3521 udelay(100);
3522
3523 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3524 if (HAS_PCH_IBX(dev))
6f06ce18 3525 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3526
3527 /* still set train pattern 1 */
3528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
3530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 I915_WRITE(reg, temp);
3533
3534 reg = FDI_RX_CTL(pipe);
3535 temp = I915_READ(reg);
3536 if (HAS_PCH_CPT(dev)) {
3537 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3538 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3539 } else {
3540 temp &= ~FDI_LINK_TRAIN_NONE;
3541 temp |= FDI_LINK_TRAIN_PATTERN_1;
3542 }
3543 /* BPC in FDI rx is consistent with that in PIPECONF */
3544 temp &= ~(0x07 << 16);
dfd07d72 3545 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3546 I915_WRITE(reg, temp);
3547
3548 POSTING_READ(reg);
3549 udelay(100);
3550}
3551
5dce5b93
CW
3552bool intel_has_pending_fb_unpin(struct drm_device *dev)
3553{
3554 struct intel_crtc *crtc;
3555
3556 /* Note that we don't need to be called with mode_config.lock here
3557 * as our list of CRTC objects is static for the lifetime of the
3558 * device and so cannot disappear as we iterate. Similarly, we can
3559 * happily treat the predicates as racy, atomic checks as userspace
3560 * cannot claim and pin a new fb without at least acquring the
3561 * struct_mutex and so serialising with us.
3562 */
d3fcc808 3563 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3564 if (atomic_read(&crtc->unpin_work_count) == 0)
3565 continue;
3566
3567 if (crtc->unpin_work)
3568 intel_wait_for_vblank(dev, crtc->pipe);
3569
3570 return true;
3571 }
3572
3573 return false;
3574}
3575
d6bbafa1
CW
3576static void page_flip_completed(struct intel_crtc *intel_crtc)
3577{
3578 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3579 struct intel_unpin_work *work = intel_crtc->unpin_work;
3580
3581 /* ensure that the unpin work is consistent wrt ->pending. */
3582 smp_rmb();
3583 intel_crtc->unpin_work = NULL;
3584
3585 if (work->event)
3586 drm_send_vblank_event(intel_crtc->base.dev,
3587 intel_crtc->pipe,
3588 work->event);
3589
3590 drm_crtc_vblank_put(&intel_crtc->base);
3591
3592 wake_up_all(&dev_priv->pending_flip_queue);
3593 queue_work(dev_priv->wq, &work->work);
3594
3595 trace_i915_flip_complete(intel_crtc->plane,
3596 work->pending_flip_obj);
3597}
3598
46a55d30 3599void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3600{
0f91128d 3601 struct drm_device *dev = crtc->dev;
5bb61643 3602 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3603
2c10d571 3604 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3605 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3606 !intel_crtc_has_pending_flip(crtc),
3607 60*HZ) == 0)) {
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3609
5e2d7afc 3610 spin_lock_irq(&dev->event_lock);
9c787942
CW
3611 if (intel_crtc->unpin_work) {
3612 WARN_ONCE(1, "Removing stuck page flip\n");
3613 page_flip_completed(intel_crtc);
3614 }
5e2d7afc 3615 spin_unlock_irq(&dev->event_lock);
9c787942 3616 }
5bb61643 3617
975d568a
CW
3618 if (crtc->primary->fb) {
3619 mutex_lock(&dev->struct_mutex);
3620 intel_finish_fb(crtc->primary->fb);
3621 mutex_unlock(&dev->struct_mutex);
3622 }
e6c3a2a6
CW
3623}
3624
e615efe4
ED
3625/* Program iCLKIP clock to the desired frequency */
3626static void lpt_program_iclkip(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3630 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3631 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3632 u32 temp;
3633
09153000
DV
3634 mutex_lock(&dev_priv->dpio_lock);
3635
e615efe4
ED
3636 /* It is necessary to ungate the pixclk gate prior to programming
3637 * the divisors, and gate it back when it is done.
3638 */
3639 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3640
3641 /* Disable SSCCTL */
3642 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3643 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3644 SBI_SSCCTL_DISABLE,
3645 SBI_ICLK);
e615efe4
ED
3646
3647 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3648 if (clock == 20000) {
e615efe4
ED
3649 auxdiv = 1;
3650 divsel = 0x41;
3651 phaseinc = 0x20;
3652 } else {
3653 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3654 * but the adjusted_mode->crtc_clock in in KHz. To get the
3655 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3656 * convert the virtual clock precision to KHz here for higher
3657 * precision.
3658 */
3659 u32 iclk_virtual_root_freq = 172800 * 1000;
3660 u32 iclk_pi_range = 64;
3661 u32 desired_divisor, msb_divisor_value, pi_value;
3662
12d7ceed 3663 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3664 msb_divisor_value = desired_divisor / iclk_pi_range;
3665 pi_value = desired_divisor % iclk_pi_range;
3666
3667 auxdiv = 0;
3668 divsel = msb_divisor_value - 2;
3669 phaseinc = pi_value;
3670 }
3671
3672 /* This should not happen with any sane values */
3673 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3674 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3675 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3676 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3677
3678 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3679 clock,
e615efe4
ED
3680 auxdiv,
3681 divsel,
3682 phasedir,
3683 phaseinc);
3684
3685 /* Program SSCDIVINTPHASE6 */
988d6ee8 3686 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3687 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3688 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3689 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3690 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3691 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3692 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3693 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3694
3695 /* Program SSCAUXDIV */
988d6ee8 3696 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3697 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3698 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3699 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3700
3701 /* Enable modulator and associated divider */
988d6ee8 3702 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3703 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3704 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3705
3706 /* Wait for initialization time */
3707 udelay(24);
3708
3709 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3710
3711 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3712}
3713
275f01b2
DV
3714static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3715 enum pipe pch_transcoder)
3716{
3717 struct drm_device *dev = crtc->base.dev;
3718 struct drm_i915_private *dev_priv = dev->dev_private;
3719 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3720
3721 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3722 I915_READ(HTOTAL(cpu_transcoder)));
3723 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3724 I915_READ(HBLANK(cpu_transcoder)));
3725 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3726 I915_READ(HSYNC(cpu_transcoder)));
3727
3728 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3729 I915_READ(VTOTAL(cpu_transcoder)));
3730 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3731 I915_READ(VBLANK(cpu_transcoder)));
3732 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3733 I915_READ(VSYNC(cpu_transcoder)));
3734 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3735 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3736}
3737
1fbc0d78
DV
3738static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3739{
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 uint32_t temp;
3742
3743 temp = I915_READ(SOUTH_CHICKEN1);
3744 if (temp & FDI_BC_BIFURCATION_SELECT)
3745 return;
3746
3747 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3748 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3749
3750 temp |= FDI_BC_BIFURCATION_SELECT;
3751 DRM_DEBUG_KMS("enabling fdi C rx\n");
3752 I915_WRITE(SOUTH_CHICKEN1, temp);
3753 POSTING_READ(SOUTH_CHICKEN1);
3754}
3755
3756static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3757{
3758 struct drm_device *dev = intel_crtc->base.dev;
3759 struct drm_i915_private *dev_priv = dev->dev_private;
3760
3761 switch (intel_crtc->pipe) {
3762 case PIPE_A:
3763 break;
3764 case PIPE_B:
3765 if (intel_crtc->config.fdi_lanes > 2)
3766 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3767 else
3768 cpt_enable_fdi_bc_bifurcation(dev);
3769
3770 break;
3771 case PIPE_C:
3772 cpt_enable_fdi_bc_bifurcation(dev);
3773
3774 break;
3775 default:
3776 BUG();
3777 }
3778}
3779
f67a559d
JB
3780/*
3781 * Enable PCH resources required for PCH ports:
3782 * - PCH PLLs
3783 * - FDI training & RX/TX
3784 * - update transcoder timings
3785 * - DP transcoding bits
3786 * - transcoder
3787 */
3788static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3793 int pipe = intel_crtc->pipe;
ee7b9f93 3794 u32 reg, temp;
2c07245f 3795
ab9412ba 3796 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3797
1fbc0d78
DV
3798 if (IS_IVYBRIDGE(dev))
3799 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3800
cd986abb
DV
3801 /* Write the TU size bits before fdi link training, so that error
3802 * detection works. */
3803 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3804 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3805
c98e9dcf 3806 /* For PCH output, training FDI link */
674cf967 3807 dev_priv->display.fdi_link_train(crtc);
2c07245f 3808
3ad8a208
DV
3809 /* We need to program the right clock selection before writing the pixel
3810 * mutliplier into the DPLL. */
303b81e0 3811 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3812 u32 sel;
4b645f14 3813
c98e9dcf 3814 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3815 temp |= TRANS_DPLL_ENABLE(pipe);
3816 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3817 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3818 temp |= sel;
3819 else
3820 temp &= ~sel;
c98e9dcf 3821 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3822 }
5eddb70b 3823
3ad8a208
DV
3824 /* XXX: pch pll's can be enabled any time before we enable the PCH
3825 * transcoder, and we actually should do this to not upset any PCH
3826 * transcoder that already use the clock when we share it.
3827 *
3828 * Note that enable_shared_dpll tries to do the right thing, but
3829 * get_shared_dpll unconditionally resets the pll - we need that to have
3830 * the right LVDS enable sequence. */
85b3894f 3831 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3832
d9b6cb56
JB
3833 /* set transcoder timing, panel must allow it */
3834 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3835 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3836
303b81e0 3837 intel_fdi_normal_train(crtc);
5e84e1a4 3838
c98e9dcf 3839 /* For PCH DP, enable TRANS_DP_CTL */
0a88818d 3840 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
dfd07d72 3841 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3842 reg = TRANS_DP_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3845 TRANS_DP_SYNC_MASK |
3846 TRANS_DP_BPC_MASK);
5eddb70b
CW
3847 temp |= (TRANS_DP_OUTPUT_ENABLE |
3848 TRANS_DP_ENH_FRAMING);
9325c9f0 3849 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3850
3851 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3852 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3853 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3854 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3855
3856 switch (intel_trans_dp_port_sel(crtc)) {
3857 case PCH_DP_B:
5eddb70b 3858 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3859 break;
3860 case PCH_DP_C:
5eddb70b 3861 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3862 break;
3863 case PCH_DP_D:
5eddb70b 3864 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3865 break;
3866 default:
e95d41e1 3867 BUG();
32f9d658 3868 }
2c07245f 3869
5eddb70b 3870 I915_WRITE(reg, temp);
6be4a607 3871 }
b52eb4dc 3872
b8a4f404 3873 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3874}
3875
1507e5bd
PZ
3876static void lpt_pch_enable(struct drm_crtc *crtc)
3877{
3878 struct drm_device *dev = crtc->dev;
3879 struct drm_i915_private *dev_priv = dev->dev_private;
3880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3881 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3882
ab9412ba 3883 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3884
8c52b5e8 3885 lpt_program_iclkip(crtc);
1507e5bd 3886
0540e488 3887 /* Set transcoder timing. */
275f01b2 3888 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3889
937bb610 3890 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3891}
3892
716c2e55 3893void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3894{
e2b78267 3895 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3896
3897 if (pll == NULL)
3898 return;
3899
3e369b76 3900 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3901 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3902 return;
3903 }
3904
3e369b76
ACO
3905 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3906 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3907 WARN_ON(pll->on);
3908 WARN_ON(pll->active);
3909 }
3910
a43f6e0f 3911 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3912}
3913
716c2e55 3914struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3915{
e2b78267 3916 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3917 struct intel_shared_dpll *pll;
e2b78267 3918 enum intel_dpll_id i;
ee7b9f93 3919
98b6bd99
DV
3920 if (HAS_PCH_IBX(dev_priv->dev)) {
3921 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3922 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3923 pll = &dev_priv->shared_dplls[i];
98b6bd99 3924
46edb027
DV
3925 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3926 crtc->base.base.id, pll->name);
98b6bd99 3927
8bd31e67 3928 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3929
98b6bd99
DV
3930 goto found;
3931 }
3932
e72f9fbf
DV
3933 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3934 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3935
3936 /* Only want to check enabled timings first */
8bd31e67 3937 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3938 continue;
3939
8bd31e67
ACO
3940 if (memcmp(&crtc->new_config->dpll_hw_state,
3941 &pll->new_config->hw_state,
3942 sizeof(pll->new_config->hw_state)) == 0) {
3943 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3944 crtc->base.base.id, pll->name,
8bd31e67
ACO
3945 pll->new_config->crtc_mask,
3946 pll->active);
ee7b9f93
JB
3947 goto found;
3948 }
3949 }
3950
3951 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3952 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3953 pll = &dev_priv->shared_dplls[i];
8bd31e67 3954 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3955 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3956 crtc->base.base.id, pll->name);
ee7b9f93
JB
3957 goto found;
3958 }
3959 }
3960
3961 return NULL;
3962
3963found:
8bd31e67
ACO
3964 if (pll->new_config->crtc_mask == 0)
3965 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
f2a69f44 3966
8bd31e67 3967 crtc->new_config->shared_dpll = i;
46edb027
DV
3968 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3969 pipe_name(crtc->pipe));
ee7b9f93 3970
8bd31e67 3971 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3972
ee7b9f93
JB
3973 return pll;
3974}
3975
8bd31e67
ACO
3976/**
3977 * intel_shared_dpll_start_config - start a new PLL staged config
3978 * @dev_priv: DRM device
3979 * @clear_pipes: mask of pipes that will have their PLLs freed
3980 *
3981 * Starts a new PLL staged config, copying the current config but
3982 * releasing the references of pipes specified in clear_pipes.
3983 */
3984static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3985 unsigned clear_pipes)
3986{
3987 struct intel_shared_dpll *pll;
3988 enum intel_dpll_id i;
3989
3990 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3991 pll = &dev_priv->shared_dplls[i];
3992
3993 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3994 GFP_KERNEL);
3995 if (!pll->new_config)
3996 goto cleanup;
3997
3998 pll->new_config->crtc_mask &= ~clear_pipes;
3999 }
4000
4001 return 0;
4002
4003cleanup:
4004 while (--i >= 0) {
4005 pll = &dev_priv->shared_dplls[i];
f354d733 4006 kfree(pll->new_config);
8bd31e67
ACO
4007 pll->new_config = NULL;
4008 }
4009
4010 return -ENOMEM;
4011}
4012
4013static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4014{
4015 struct intel_shared_dpll *pll;
4016 enum intel_dpll_id i;
4017
4018 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4019 pll = &dev_priv->shared_dplls[i];
4020
4021 WARN_ON(pll->new_config == &pll->config);
4022
4023 pll->config = *pll->new_config;
4024 kfree(pll->new_config);
4025 pll->new_config = NULL;
4026 }
4027}
4028
4029static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4030{
4031 struct intel_shared_dpll *pll;
4032 enum intel_dpll_id i;
4033
4034 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4035 pll = &dev_priv->shared_dplls[i];
4036
4037 WARN_ON(pll->new_config == &pll->config);
4038
4039 kfree(pll->new_config);
4040 pll->new_config = NULL;
4041 }
4042}
4043
a1520318 4044static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4045{
4046 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4047 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4048 u32 temp;
4049
4050 temp = I915_READ(dslreg);
4051 udelay(500);
4052 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4053 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4054 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4055 }
4056}
4057
bd2e244f
JB
4058static void skylake_pfit_enable(struct intel_crtc *crtc)
4059{
4060 struct drm_device *dev = crtc->base.dev;
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 int pipe = crtc->pipe;
4063
4064 if (crtc->config.pch_pfit.enabled) {
4065 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
4066 I915_WRITE(PS_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4067 I915_WRITE(PS_WIN_SZ(pipe), crtc->config.pch_pfit.size);
4068 }
4069}
4070
b074cec8
JB
4071static void ironlake_pfit_enable(struct intel_crtc *crtc)
4072{
4073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 int pipe = crtc->pipe;
4076
fd4daa9c 4077 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
4078 /* Force use of hard-coded filter coefficients
4079 * as some pre-programmed values are broken,
4080 * e.g. x201.
4081 */
4082 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4083 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4084 PF_PIPE_SEL_IVB(pipe));
4085 else
4086 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4087 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4088 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
4089 }
4090}
4091
bb53d4ae
VS
4092static void intel_enable_planes(struct drm_crtc *crtc)
4093{
4094 struct drm_device *dev = crtc->dev;
4095 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4096 struct drm_plane *plane;
bb53d4ae
VS
4097 struct intel_plane *intel_plane;
4098
af2b653b
MR
4099 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4100 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4101 if (intel_plane->pipe == pipe)
4102 intel_plane_restore(&intel_plane->base);
af2b653b 4103 }
bb53d4ae
VS
4104}
4105
4106static void intel_disable_planes(struct drm_crtc *crtc)
4107{
4108 struct drm_device *dev = crtc->dev;
4109 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4110 struct drm_plane *plane;
bb53d4ae
VS
4111 struct intel_plane *intel_plane;
4112
af2b653b
MR
4113 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4114 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4115 if (intel_plane->pipe == pipe)
4116 intel_plane_disable(&intel_plane->base);
af2b653b 4117 }
bb53d4ae
VS
4118}
4119
20bc8673 4120void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4121{
cea165c3
VS
4122 struct drm_device *dev = crtc->base.dev;
4123 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
4124
4125 if (!crtc->config.ips_enabled)
4126 return;
4127
cea165c3
VS
4128 /* We can only enable IPS after we enable a plane and wait for a vblank */
4129 intel_wait_for_vblank(dev, crtc->pipe);
4130
d77e4531 4131 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4132 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4133 mutex_lock(&dev_priv->rps.hw_lock);
4134 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4135 mutex_unlock(&dev_priv->rps.hw_lock);
4136 /* Quoting Art Runyan: "its not safe to expect any particular
4137 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4138 * mailbox." Moreover, the mailbox may return a bogus state,
4139 * so we need to just enable it and continue on.
2a114cc1
BW
4140 */
4141 } else {
4142 I915_WRITE(IPS_CTL, IPS_ENABLE);
4143 /* The bit only becomes 1 in the next vblank, so this wait here
4144 * is essentially intel_wait_for_vblank. If we don't have this
4145 * and don't wait for vblanks until the end of crtc_enable, then
4146 * the HW state readout code will complain that the expected
4147 * IPS_CTL value is not the one we read. */
4148 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4149 DRM_ERROR("Timed out waiting for IPS enable\n");
4150 }
d77e4531
PZ
4151}
4152
20bc8673 4153void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4154{
4155 struct drm_device *dev = crtc->base.dev;
4156 struct drm_i915_private *dev_priv = dev->dev_private;
4157
4158 if (!crtc->config.ips_enabled)
4159 return;
4160
4161 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4162 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4163 mutex_lock(&dev_priv->rps.hw_lock);
4164 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4165 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4166 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4167 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4168 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4169 } else {
2a114cc1 4170 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4171 POSTING_READ(IPS_CTL);
4172 }
d77e4531
PZ
4173
4174 /* We need to wait for a vblank before we can disable the plane. */
4175 intel_wait_for_vblank(dev, crtc->pipe);
4176}
4177
4178/** Loads the palette/gamma unit for the CRTC with the prepared values */
4179static void intel_crtc_load_lut(struct drm_crtc *crtc)
4180{
4181 struct drm_device *dev = crtc->dev;
4182 struct drm_i915_private *dev_priv = dev->dev_private;
4183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4184 enum pipe pipe = intel_crtc->pipe;
4185 int palreg = PALETTE(pipe);
4186 int i;
4187 bool reenable_ips = false;
4188
4189 /* The clocks have to be on to load the palette. */
4190 if (!crtc->enabled || !intel_crtc->active)
4191 return;
4192
4193 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4194 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4195 assert_dsi_pll_enabled(dev_priv);
4196 else
4197 assert_pll_enabled(dev_priv, pipe);
4198 }
4199
4200 /* use legacy palette for Ironlake */
7a1db49a 4201 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4202 palreg = LGC_PALETTE(pipe);
4203
4204 /* Workaround : Do not read or write the pipe palette/gamma data while
4205 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4206 */
41e6fc4c 4207 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
4208 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4209 GAMMA_MODE_MODE_SPLIT)) {
4210 hsw_disable_ips(intel_crtc);
4211 reenable_ips = true;
4212 }
4213
4214 for (i = 0; i < 256; i++) {
4215 I915_WRITE(palreg + 4 * i,
4216 (intel_crtc->lut_r[i] << 16) |
4217 (intel_crtc->lut_g[i] << 8) |
4218 intel_crtc->lut_b[i]);
4219 }
4220
4221 if (reenable_ips)
4222 hsw_enable_ips(intel_crtc);
4223}
4224
d3eedb1a
VS
4225static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4226{
4227 if (!enable && intel_crtc->overlay) {
4228 struct drm_device *dev = intel_crtc->base.dev;
4229 struct drm_i915_private *dev_priv = dev->dev_private;
4230
4231 mutex_lock(&dev->struct_mutex);
4232 dev_priv->mm.interruptible = false;
4233 (void) intel_overlay_switch_off(intel_crtc->overlay);
4234 dev_priv->mm.interruptible = true;
4235 mutex_unlock(&dev->struct_mutex);
4236 }
4237
4238 /* Let userspace switch the overlay on again. In most cases userspace
4239 * has to recompute where to put it anyway.
4240 */
4241}
4242
d3eedb1a 4243static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4244{
4245 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4247 int pipe = intel_crtc->pipe;
a5c4d7bc 4248
fdd508a6 4249 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
4250 intel_enable_planes(crtc);
4251 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4252 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4253
4254 hsw_enable_ips(intel_crtc);
4255
4256 mutex_lock(&dev->struct_mutex);
4257 intel_update_fbc(dev);
4258 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4259
4260 /*
4261 * FIXME: Once we grow proper nuclear flip support out of this we need
4262 * to compute the mask of flip planes precisely. For the time being
4263 * consider this a flip from a NULL plane.
4264 */
4265 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4266}
4267
d3eedb1a 4268static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4269{
4270 struct drm_device *dev = crtc->dev;
4271 struct drm_i915_private *dev_priv = dev->dev_private;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 int pipe = intel_crtc->pipe;
4274 int plane = intel_crtc->plane;
4275
4276 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4277
4278 if (dev_priv->fbc.plane == plane)
4279 intel_disable_fbc(dev);
4280
4281 hsw_disable_ips(intel_crtc);
4282
d3eedb1a 4283 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
4284 intel_crtc_update_cursor(crtc, false);
4285 intel_disable_planes(crtc);
fdd508a6 4286 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4287
f99d7069
DV
4288 /*
4289 * FIXME: Once we grow proper nuclear flip support out of this we need
4290 * to compute the mask of flip planes precisely. For the time being
4291 * consider this a flip to a NULL plane.
4292 */
4293 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4294}
4295
f67a559d
JB
4296static void ironlake_crtc_enable(struct drm_crtc *crtc)
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4301 struct intel_encoder *encoder;
f67a559d 4302 int pipe = intel_crtc->pipe;
f67a559d 4303
08a48469
DV
4304 WARN_ON(!crtc->enabled);
4305
f67a559d
JB
4306 if (intel_crtc->active)
4307 return;
4308
b14b1055
DV
4309 if (intel_crtc->config.has_pch_encoder)
4310 intel_prepare_shared_dpll(intel_crtc);
4311
29407aab
DV
4312 if (intel_crtc->config.has_dp_encoder)
4313 intel_dp_set_m_n(intel_crtc);
4314
4315 intel_set_pipe_timings(intel_crtc);
4316
4317 if (intel_crtc->config.has_pch_encoder) {
4318 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4319 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
4320 }
4321
4322 ironlake_set_pipeconf(crtc);
4323
f67a559d 4324 intel_crtc->active = true;
8664281b 4325
a72e4c9f
DV
4326 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4327 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4328
f6736a1a 4329 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4330 if (encoder->pre_enable)
4331 encoder->pre_enable(encoder);
f67a559d 4332
5bfe2ac0 4333 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
4334 /* Note: FDI PLL enabling _must_ be done before we enable the
4335 * cpu pipes, hence this is separate from all the other fdi/pch
4336 * enabling. */
88cefb6c 4337 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4338 } else {
4339 assert_fdi_tx_disabled(dev_priv, pipe);
4340 assert_fdi_rx_disabled(dev_priv, pipe);
4341 }
f67a559d 4342
b074cec8 4343 ironlake_pfit_enable(intel_crtc);
f67a559d 4344
9c54c0dd
JB
4345 /*
4346 * On ILK+ LUT must be loaded before the pipe is running but with
4347 * clocks enabled
4348 */
4349 intel_crtc_load_lut(crtc);
4350
f37fcc2a 4351 intel_update_watermarks(crtc);
e1fdc473 4352 intel_enable_pipe(intel_crtc);
f67a559d 4353
5bfe2ac0 4354 if (intel_crtc->config.has_pch_encoder)
f67a559d 4355 ironlake_pch_enable(crtc);
c98e9dcf 4356
fa5c73b1
DV
4357 for_each_encoder_on_crtc(dev, crtc, encoder)
4358 encoder->enable(encoder);
61b77ddd
DV
4359
4360 if (HAS_PCH_CPT(dev))
a1520318 4361 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4362
4b3a9526
VS
4363 assert_vblank_disabled(crtc);
4364 drm_crtc_vblank_on(crtc);
4365
d3eedb1a 4366 intel_crtc_enable_planes(crtc);
6be4a607
JB
4367}
4368
42db64ef
PZ
4369/* IPS only exists on ULT machines and is tied to pipe A. */
4370static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4371{
f5adf94e 4372 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4373}
4374
e4916946
PZ
4375/*
4376 * This implements the workaround described in the "notes" section of the mode
4377 * set sequence documentation. When going from no pipes or single pipe to
4378 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4379 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4380 */
4381static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4382{
4383 struct drm_device *dev = crtc->base.dev;
4384 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4385
4386 /* We want to get the other_active_crtc only if there's only 1 other
4387 * active crtc. */
d3fcc808 4388 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4389 if (!crtc_it->active || crtc_it == crtc)
4390 continue;
4391
4392 if (other_active_crtc)
4393 return;
4394
4395 other_active_crtc = crtc_it;
4396 }
4397 if (!other_active_crtc)
4398 return;
4399
4400 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4401 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4402}
4403
4f771f10
PZ
4404static void haswell_crtc_enable(struct drm_crtc *crtc)
4405{
4406 struct drm_device *dev = crtc->dev;
4407 struct drm_i915_private *dev_priv = dev->dev_private;
4408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4409 struct intel_encoder *encoder;
4410 int pipe = intel_crtc->pipe;
4f771f10
PZ
4411
4412 WARN_ON(!crtc->enabled);
4413
4414 if (intel_crtc->active)
4415 return;
4416
df8ad70c
DV
4417 if (intel_crtc_to_shared_dpll(intel_crtc))
4418 intel_enable_shared_dpll(intel_crtc);
4419
229fca97
DV
4420 if (intel_crtc->config.has_dp_encoder)
4421 intel_dp_set_m_n(intel_crtc);
4422
4423 intel_set_pipe_timings(intel_crtc);
4424
ebb69c95
CT
4425 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4426 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4427 intel_crtc->config.pixel_multiplier - 1);
4428 }
4429
229fca97
DV
4430 if (intel_crtc->config.has_pch_encoder) {
4431 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4432 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4433 }
4434
4435 haswell_set_pipeconf(crtc);
4436
4437 intel_set_pipe_csc(crtc);
4438
4f771f10 4439 intel_crtc->active = true;
8664281b 4440
a72e4c9f 4441 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4442 for_each_encoder_on_crtc(dev, crtc, encoder)
4443 if (encoder->pre_enable)
4444 encoder->pre_enable(encoder);
4445
4fe9467d 4446 if (intel_crtc->config.has_pch_encoder) {
a72e4c9f
DV
4447 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4448 true);
4fe9467d
ID
4449 dev_priv->display.fdi_link_train(crtc);
4450 }
4451
1f544388 4452 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4453
bd2e244f
JB
4454 if (IS_SKYLAKE(dev))
4455 skylake_pfit_enable(intel_crtc);
4456 else
4457 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4458
4459 /*
4460 * On ILK+ LUT must be loaded before the pipe is running but with
4461 * clocks enabled
4462 */
4463 intel_crtc_load_lut(crtc);
4464
1f544388 4465 intel_ddi_set_pipe_settings(crtc);
8228c251 4466 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4467
f37fcc2a 4468 intel_update_watermarks(crtc);
e1fdc473 4469 intel_enable_pipe(intel_crtc);
42db64ef 4470
5bfe2ac0 4471 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4472 lpt_pch_enable(crtc);
4f771f10 4473
0e32b39c
DA
4474 if (intel_crtc->config.dp_encoder_is_mst)
4475 intel_ddi_set_vc_payload_alloc(crtc, true);
4476
8807e55b 4477 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4478 encoder->enable(encoder);
8807e55b
JN
4479 intel_opregion_notify_encoder(encoder, true);
4480 }
4f771f10 4481
4b3a9526
VS
4482 assert_vblank_disabled(crtc);
4483 drm_crtc_vblank_on(crtc);
4484
e4916946
PZ
4485 /* If we change the relative order between pipe/planes enabling, we need
4486 * to change the workaround. */
4487 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4488 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4489}
4490
bd2e244f
JB
4491static void skylake_pfit_disable(struct intel_crtc *crtc)
4492{
4493 struct drm_device *dev = crtc->base.dev;
4494 struct drm_i915_private *dev_priv = dev->dev_private;
4495 int pipe = crtc->pipe;
4496
4497 /* To avoid upsetting the power well on haswell only disable the pfit if
4498 * it's in use. The hw state code will make sure we get this right. */
4499 if (crtc->config.pch_pfit.enabled) {
4500 I915_WRITE(PS_CTL(pipe), 0);
4501 I915_WRITE(PS_WIN_POS(pipe), 0);
4502 I915_WRITE(PS_WIN_SZ(pipe), 0);
4503 }
4504}
4505
3f8dce3a
DV
4506static void ironlake_pfit_disable(struct intel_crtc *crtc)
4507{
4508 struct drm_device *dev = crtc->base.dev;
4509 struct drm_i915_private *dev_priv = dev->dev_private;
4510 int pipe = crtc->pipe;
4511
4512 /* To avoid upsetting the power well on haswell only disable the pfit if
4513 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4514 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4515 I915_WRITE(PF_CTL(pipe), 0);
4516 I915_WRITE(PF_WIN_POS(pipe), 0);
4517 I915_WRITE(PF_WIN_SZ(pipe), 0);
4518 }
4519}
4520
6be4a607
JB
4521static void ironlake_crtc_disable(struct drm_crtc *crtc)
4522{
4523 struct drm_device *dev = crtc->dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4526 struct intel_encoder *encoder;
6be4a607 4527 int pipe = intel_crtc->pipe;
5eddb70b 4528 u32 reg, temp;
b52eb4dc 4529
f7abfe8b
CW
4530 if (!intel_crtc->active)
4531 return;
4532
d3eedb1a 4533 intel_crtc_disable_planes(crtc);
a5c4d7bc 4534
4b3a9526
VS
4535 drm_crtc_vblank_off(crtc);
4536 assert_vblank_disabled(crtc);
4537
ea9d758d
DV
4538 for_each_encoder_on_crtc(dev, crtc, encoder)
4539 encoder->disable(encoder);
4540
d925c59a 4541 if (intel_crtc->config.has_pch_encoder)
a72e4c9f 4542 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4543
575f7ab7 4544 intel_disable_pipe(intel_crtc);
32f9d658 4545
3f8dce3a 4546 ironlake_pfit_disable(intel_crtc);
2c07245f 4547
bf49ec8c
DV
4548 for_each_encoder_on_crtc(dev, crtc, encoder)
4549 if (encoder->post_disable)
4550 encoder->post_disable(encoder);
2c07245f 4551
d925c59a
DV
4552 if (intel_crtc->config.has_pch_encoder) {
4553 ironlake_fdi_disable(crtc);
913d8d11 4554
d925c59a 4555 ironlake_disable_pch_transcoder(dev_priv, pipe);
a72e4c9f 4556 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 4557
d925c59a
DV
4558 if (HAS_PCH_CPT(dev)) {
4559 /* disable TRANS_DP_CTL */
4560 reg = TRANS_DP_CTL(pipe);
4561 temp = I915_READ(reg);
4562 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4563 TRANS_DP_PORT_SEL_MASK);
4564 temp |= TRANS_DP_PORT_SEL_NONE;
4565 I915_WRITE(reg, temp);
4566
4567 /* disable DPLL_SEL */
4568 temp = I915_READ(PCH_DPLL_SEL);
11887397 4569 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4570 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4571 }
e3421a18 4572
d925c59a 4573 /* disable PCH DPLL */
e72f9fbf 4574 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4575
d925c59a
DV
4576 ironlake_fdi_pll_disable(intel_crtc);
4577 }
6b383a7f 4578
f7abfe8b 4579 intel_crtc->active = false;
46ba614c 4580 intel_update_watermarks(crtc);
d1ebd816
BW
4581
4582 mutex_lock(&dev->struct_mutex);
6b383a7f 4583 intel_update_fbc(dev);
d1ebd816 4584 mutex_unlock(&dev->struct_mutex);
6be4a607 4585}
1b3c7a47 4586
4f771f10 4587static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4588{
4f771f10
PZ
4589 struct drm_device *dev = crtc->dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4592 struct intel_encoder *encoder;
3b117c8f 4593 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4594
4f771f10
PZ
4595 if (!intel_crtc->active)
4596 return;
4597
d3eedb1a 4598 intel_crtc_disable_planes(crtc);
dda9a66a 4599
4b3a9526
VS
4600 drm_crtc_vblank_off(crtc);
4601 assert_vblank_disabled(crtc);
4602
8807e55b
JN
4603 for_each_encoder_on_crtc(dev, crtc, encoder) {
4604 intel_opregion_notify_encoder(encoder, false);
4f771f10 4605 encoder->disable(encoder);
8807e55b 4606 }
4f771f10 4607
8664281b 4608 if (intel_crtc->config.has_pch_encoder)
a72e4c9f
DV
4609 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4610 false);
575f7ab7 4611 intel_disable_pipe(intel_crtc);
4f771f10 4612
a4bf214f
VS
4613 if (intel_crtc->config.dp_encoder_is_mst)
4614 intel_ddi_set_vc_payload_alloc(crtc, false);
4615
ad80a810 4616 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4617
bd2e244f
JB
4618 if (IS_SKYLAKE(dev))
4619 skylake_pfit_disable(intel_crtc);
4620 else
4621 ironlake_pfit_disable(intel_crtc);
4f771f10 4622
1f544388 4623 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4624
88adfff1 4625 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4626 lpt_disable_pch_transcoder(dev_priv);
a72e4c9f
DV
4627 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4628 true);
1ad960f2 4629 intel_ddi_fdi_disable(crtc);
83616634 4630 }
4f771f10 4631
97b040aa
ID
4632 for_each_encoder_on_crtc(dev, crtc, encoder)
4633 if (encoder->post_disable)
4634 encoder->post_disable(encoder);
4635
4f771f10 4636 intel_crtc->active = false;
46ba614c 4637 intel_update_watermarks(crtc);
4f771f10
PZ
4638
4639 mutex_lock(&dev->struct_mutex);
4640 intel_update_fbc(dev);
4641 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4642
4643 if (intel_crtc_to_shared_dpll(intel_crtc))
4644 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4645}
4646
ee7b9f93
JB
4647static void ironlake_crtc_off(struct drm_crtc *crtc)
4648{
4649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4650 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4651}
4652
6441ab5f 4653
2dd24552
JB
4654static void i9xx_pfit_enable(struct intel_crtc *crtc)
4655{
4656 struct drm_device *dev = crtc->base.dev;
4657 struct drm_i915_private *dev_priv = dev->dev_private;
4658 struct intel_crtc_config *pipe_config = &crtc->config;
4659
328d8e82 4660 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4661 return;
4662
2dd24552 4663 /*
c0b03411
DV
4664 * The panel fitter should only be adjusted whilst the pipe is disabled,
4665 * according to register description and PRM.
2dd24552 4666 */
c0b03411
DV
4667 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4668 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4669
b074cec8
JB
4670 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4671 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4672
4673 /* Border color in case we don't scale up to the full screen. Black by
4674 * default, change to something else for debugging. */
4675 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4676}
4677
d05410f9
DA
4678static enum intel_display_power_domain port_to_power_domain(enum port port)
4679{
4680 switch (port) {
4681 case PORT_A:
4682 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4683 case PORT_B:
4684 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4685 case PORT_C:
4686 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4687 case PORT_D:
4688 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4689 default:
4690 WARN_ON_ONCE(1);
4691 return POWER_DOMAIN_PORT_OTHER;
4692 }
4693}
4694
77d22dca
ID
4695#define for_each_power_domain(domain, mask) \
4696 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4697 if ((1 << (domain)) & (mask))
4698
319be8ae
ID
4699enum intel_display_power_domain
4700intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4701{
4702 struct drm_device *dev = intel_encoder->base.dev;
4703 struct intel_digital_port *intel_dig_port;
4704
4705 switch (intel_encoder->type) {
4706 case INTEL_OUTPUT_UNKNOWN:
4707 /* Only DDI platforms should ever use this output type */
4708 WARN_ON_ONCE(!HAS_DDI(dev));
4709 case INTEL_OUTPUT_DISPLAYPORT:
4710 case INTEL_OUTPUT_HDMI:
4711 case INTEL_OUTPUT_EDP:
4712 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4713 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4714 case INTEL_OUTPUT_DP_MST:
4715 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4716 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4717 case INTEL_OUTPUT_ANALOG:
4718 return POWER_DOMAIN_PORT_CRT;
4719 case INTEL_OUTPUT_DSI:
4720 return POWER_DOMAIN_PORT_DSI;
4721 default:
4722 return POWER_DOMAIN_PORT_OTHER;
4723 }
4724}
4725
4726static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4727{
319be8ae
ID
4728 struct drm_device *dev = crtc->dev;
4729 struct intel_encoder *intel_encoder;
4730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4731 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4732 unsigned long mask;
4733 enum transcoder transcoder;
4734
4735 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4736
4737 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4738 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4739 if (intel_crtc->config.pch_pfit.enabled ||
4740 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4741 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4742
319be8ae
ID
4743 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4744 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4745
77d22dca
ID
4746 return mask;
4747}
4748
77d22dca
ID
4749static void modeset_update_crtc_power_domains(struct drm_device *dev)
4750{
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4753 struct intel_crtc *crtc;
4754
4755 /*
4756 * First get all needed power domains, then put all unneeded, to avoid
4757 * any unnecessary toggling of the power wells.
4758 */
d3fcc808 4759 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4760 enum intel_display_power_domain domain;
4761
4762 if (!crtc->base.enabled)
4763 continue;
4764
319be8ae 4765 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4766
4767 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4768 intel_display_power_get(dev_priv, domain);
4769 }
4770
50f6e502
VS
4771 if (dev_priv->display.modeset_global_resources)
4772 dev_priv->display.modeset_global_resources(dev);
4773
d3fcc808 4774 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4775 enum intel_display_power_domain domain;
4776
4777 for_each_power_domain(domain, crtc->enabled_power_domains)
4778 intel_display_power_put(dev_priv, domain);
4779
4780 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4781 }
4782
4783 intel_display_set_init_power(dev_priv, false);
4784}
4785
dfcab17e 4786/* returns HPLL frequency in kHz */
f8bf63fd 4787static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4788{
586f49dc 4789 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4790
586f49dc
JB
4791 /* Obtain SKU information */
4792 mutex_lock(&dev_priv->dpio_lock);
4793 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4794 CCK_FUSE_HPLL_FREQ_MASK;
4795 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4796
dfcab17e 4797 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4798}
4799
f8bf63fd
VS
4800static void vlv_update_cdclk(struct drm_device *dev)
4801{
4802 struct drm_i915_private *dev_priv = dev->dev_private;
4803
4804 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4805 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4806 dev_priv->vlv_cdclk_freq);
4807
4808 /*
4809 * Program the gmbus_freq based on the cdclk frequency.
4810 * BSpec erroneously claims we should aim for 4MHz, but
4811 * in fact 1MHz is the correct frequency.
4812 */
6be1e3d3 4813 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
f8bf63fd
VS
4814}
4815
30a970c6
JB
4816/* Adjust CDclk dividers to allow high res or save power if possible */
4817static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4818{
4819 struct drm_i915_private *dev_priv = dev->dev_private;
4820 u32 val, cmd;
4821
d197b7d3 4822 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4823
dfcab17e 4824 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4825 cmd = 2;
dfcab17e 4826 else if (cdclk == 266667)
30a970c6
JB
4827 cmd = 1;
4828 else
4829 cmd = 0;
4830
4831 mutex_lock(&dev_priv->rps.hw_lock);
4832 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4833 val &= ~DSPFREQGUAR_MASK;
4834 val |= (cmd << DSPFREQGUAR_SHIFT);
4835 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4836 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4837 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4838 50)) {
4839 DRM_ERROR("timed out waiting for CDclk change\n");
4840 }
4841 mutex_unlock(&dev_priv->rps.hw_lock);
4842
dfcab17e 4843 if (cdclk == 400000) {
6bcda4f0 4844 u32 divider;
30a970c6 4845
6bcda4f0 4846 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
4847
4848 mutex_lock(&dev_priv->dpio_lock);
4849 /* adjust cdclk divider */
4850 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4851 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4852 val |= divider;
4853 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4854
4855 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4856 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4857 50))
4858 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4859 mutex_unlock(&dev_priv->dpio_lock);
4860 }
4861
4862 mutex_lock(&dev_priv->dpio_lock);
4863 /* adjust self-refresh exit latency value */
4864 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4865 val &= ~0x7f;
4866
4867 /*
4868 * For high bandwidth configs, we set a higher latency in the bunit
4869 * so that the core display fetch happens in time to avoid underruns.
4870 */
dfcab17e 4871 if (cdclk == 400000)
30a970c6
JB
4872 val |= 4500 / 250; /* 4.5 usec */
4873 else
4874 val |= 3000 / 250; /* 3.0 usec */
4875 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4876 mutex_unlock(&dev_priv->dpio_lock);
4877
f8bf63fd 4878 vlv_update_cdclk(dev);
30a970c6
JB
4879}
4880
383c5a6a
VS
4881static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4882{
4883 struct drm_i915_private *dev_priv = dev->dev_private;
4884 u32 val, cmd;
4885
4886 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4887
4888 switch (cdclk) {
4889 case 400000:
4890 cmd = 3;
4891 break;
4892 case 333333:
4893 case 320000:
4894 cmd = 2;
4895 break;
4896 case 266667:
4897 cmd = 1;
4898 break;
4899 case 200000:
4900 cmd = 0;
4901 break;
4902 default:
4903 WARN_ON(1);
4904 return;
4905 }
4906
4907 mutex_lock(&dev_priv->rps.hw_lock);
4908 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4909 val &= ~DSPFREQGUAR_MASK_CHV;
4910 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4911 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4912 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4913 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4914 50)) {
4915 DRM_ERROR("timed out waiting for CDclk change\n");
4916 }
4917 mutex_unlock(&dev_priv->rps.hw_lock);
4918
4919 vlv_update_cdclk(dev);
4920}
4921
30a970c6
JB
4922static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4923 int max_pixclk)
4924{
6bcda4f0 4925 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
29dc7ef3 4926
d49a340d
VS
4927 /* FIXME: Punit isn't quite ready yet */
4928 if (IS_CHERRYVIEW(dev_priv->dev))
4929 return 400000;
4930
30a970c6
JB
4931 /*
4932 * Really only a few cases to deal with, as only 4 CDclks are supported:
4933 * 200MHz
4934 * 267MHz
29dc7ef3 4935 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4936 * 400MHz
4937 * So we check to see whether we're above 90% of the lower bin and
4938 * adjust if needed.
e37c67a1
VS
4939 *
4940 * We seem to get an unstable or solid color picture at 200MHz.
4941 * Not sure what's wrong. For now use 200MHz only when all pipes
4942 * are off.
30a970c6 4943 */
29dc7ef3 4944 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4945 return 400000;
4946 else if (max_pixclk > 266667*9/10)
29dc7ef3 4947 return freq_320;
e37c67a1 4948 else if (max_pixclk > 0)
dfcab17e 4949 return 266667;
e37c67a1
VS
4950 else
4951 return 200000;
30a970c6
JB
4952}
4953
2f2d7aa1
VS
4954/* compute the max pixel clock for new configuration */
4955static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4956{
4957 struct drm_device *dev = dev_priv->dev;
4958 struct intel_crtc *intel_crtc;
4959 int max_pixclk = 0;
4960
d3fcc808 4961 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4962 if (intel_crtc->new_enabled)
30a970c6 4963 max_pixclk = max(max_pixclk,
2f2d7aa1 4964 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4965 }
4966
4967 return max_pixclk;
4968}
4969
4970static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4971 unsigned *prepare_pipes)
30a970c6
JB
4972{
4973 struct drm_i915_private *dev_priv = dev->dev_private;
4974 struct intel_crtc *intel_crtc;
2f2d7aa1 4975 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4976
d60c4473
ID
4977 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4978 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4979 return;
4980
2f2d7aa1 4981 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4982 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4983 if (intel_crtc->base.enabled)
4984 *prepare_pipes |= (1 << intel_crtc->pipe);
4985}
4986
4987static void valleyview_modeset_global_resources(struct drm_device *dev)
4988{
4989 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4990 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4991 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4992
383c5a6a 4993 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
738c05c0
ID
4994 /*
4995 * FIXME: We can end up here with all power domains off, yet
4996 * with a CDCLK frequency other than the minimum. To account
4997 * for this take the PIPE-A power domain, which covers the HW
4998 * blocks needed for the following programming. This can be
4999 * removed once it's guaranteed that we get here either with
5000 * the minimum CDCLK set, or the required power domains
5001 * enabled.
5002 */
5003 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5004
383c5a6a
VS
5005 if (IS_CHERRYVIEW(dev))
5006 cherryview_set_cdclk(dev, req_cdclk);
5007 else
5008 valleyview_set_cdclk(dev, req_cdclk);
738c05c0
ID
5009
5010 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 5011 }
30a970c6
JB
5012}
5013
89b667f8
JB
5014static void valleyview_crtc_enable(struct drm_crtc *crtc)
5015{
5016 struct drm_device *dev = crtc->dev;
a72e4c9f 5017 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
5018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5019 struct intel_encoder *encoder;
5020 int pipe = intel_crtc->pipe;
23538ef1 5021 bool is_dsi;
89b667f8
JB
5022
5023 WARN_ON(!crtc->enabled);
5024
5025 if (intel_crtc->active)
5026 return;
5027
409ee761 5028 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 5029
1ae0d137
VS
5030 if (!is_dsi) {
5031 if (IS_CHERRYVIEW(dev))
d288f65f 5032 chv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 5033 else
d288f65f 5034 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 5035 }
5b18e57c
DV
5036
5037 if (intel_crtc->config.has_dp_encoder)
5038 intel_dp_set_m_n(intel_crtc);
5039
5040 intel_set_pipe_timings(intel_crtc);
5041
c14b0485
VS
5042 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5043 struct drm_i915_private *dev_priv = dev->dev_private;
5044
5045 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5046 I915_WRITE(CHV_CANVAS(pipe), 0);
5047 }
5048
5b18e57c
DV
5049 i9xx_set_pipeconf(intel_crtc);
5050
89b667f8 5051 intel_crtc->active = true;
89b667f8 5052
a72e4c9f 5053 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5054
89b667f8
JB
5055 for_each_encoder_on_crtc(dev, crtc, encoder)
5056 if (encoder->pre_pll_enable)
5057 encoder->pre_pll_enable(encoder);
5058
9d556c99
CML
5059 if (!is_dsi) {
5060 if (IS_CHERRYVIEW(dev))
d288f65f 5061 chv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 5062 else
d288f65f 5063 vlv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 5064 }
89b667f8
JB
5065
5066 for_each_encoder_on_crtc(dev, crtc, encoder)
5067 if (encoder->pre_enable)
5068 encoder->pre_enable(encoder);
5069
2dd24552
JB
5070 i9xx_pfit_enable(intel_crtc);
5071
63cbb074
VS
5072 intel_crtc_load_lut(crtc);
5073
f37fcc2a 5074 intel_update_watermarks(crtc);
e1fdc473 5075 intel_enable_pipe(intel_crtc);
be6a6f8e 5076
5004945f
JN
5077 for_each_encoder_on_crtc(dev, crtc, encoder)
5078 encoder->enable(encoder);
9ab0460b 5079
4b3a9526
VS
5080 assert_vblank_disabled(crtc);
5081 drm_crtc_vblank_on(crtc);
5082
9ab0460b 5083 intel_crtc_enable_planes(crtc);
d40d9187 5084
56b80e1f 5085 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5086 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
5087}
5088
f13c2ef3
DV
5089static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5090{
5091 struct drm_device *dev = crtc->base.dev;
5092 struct drm_i915_private *dev_priv = dev->dev_private;
5093
5094 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
5095 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5096}
5097
0b8765c6 5098static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5099{
5100 struct drm_device *dev = crtc->dev;
a72e4c9f 5101 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5103 struct intel_encoder *encoder;
79e53945 5104 int pipe = intel_crtc->pipe;
79e53945 5105
08a48469
DV
5106 WARN_ON(!crtc->enabled);
5107
f7abfe8b
CW
5108 if (intel_crtc->active)
5109 return;
5110
f13c2ef3
DV
5111 i9xx_set_pll_dividers(intel_crtc);
5112
5b18e57c
DV
5113 if (intel_crtc->config.has_dp_encoder)
5114 intel_dp_set_m_n(intel_crtc);
5115
5116 intel_set_pipe_timings(intel_crtc);
5117
5b18e57c
DV
5118 i9xx_set_pipeconf(intel_crtc);
5119
f7abfe8b 5120 intel_crtc->active = true;
6b383a7f 5121
4a3436e8 5122 if (!IS_GEN2(dev))
a72e4c9f 5123 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5124
9d6d9f19
MK
5125 for_each_encoder_on_crtc(dev, crtc, encoder)
5126 if (encoder->pre_enable)
5127 encoder->pre_enable(encoder);
5128
f6736a1a
DV
5129 i9xx_enable_pll(intel_crtc);
5130
2dd24552
JB
5131 i9xx_pfit_enable(intel_crtc);
5132
63cbb074
VS
5133 intel_crtc_load_lut(crtc);
5134
f37fcc2a 5135 intel_update_watermarks(crtc);
e1fdc473 5136 intel_enable_pipe(intel_crtc);
be6a6f8e 5137
fa5c73b1
DV
5138 for_each_encoder_on_crtc(dev, crtc, encoder)
5139 encoder->enable(encoder);
9ab0460b 5140
4b3a9526
VS
5141 assert_vblank_disabled(crtc);
5142 drm_crtc_vblank_on(crtc);
5143
9ab0460b 5144 intel_crtc_enable_planes(crtc);
d40d9187 5145
4a3436e8
VS
5146 /*
5147 * Gen2 reports pipe underruns whenever all planes are disabled.
5148 * So don't enable underrun reporting before at least some planes
5149 * are enabled.
5150 * FIXME: Need to fix the logic to work when we turn off all planes
5151 * but leave the pipe running.
5152 */
5153 if (IS_GEN2(dev))
a72e4c9f 5154 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5155
56b80e1f 5156 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5157 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5158}
79e53945 5159
87476d63
DV
5160static void i9xx_pfit_disable(struct intel_crtc *crtc)
5161{
5162 struct drm_device *dev = crtc->base.dev;
5163 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5164
328d8e82
DV
5165 if (!crtc->config.gmch_pfit.control)
5166 return;
87476d63 5167
328d8e82 5168 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5169
328d8e82
DV
5170 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5171 I915_READ(PFIT_CONTROL));
5172 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5173}
5174
0b8765c6
JB
5175static void i9xx_crtc_disable(struct drm_crtc *crtc)
5176{
5177 struct drm_device *dev = crtc->dev;
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5180 struct intel_encoder *encoder;
0b8765c6 5181 int pipe = intel_crtc->pipe;
ef9c3aee 5182
f7abfe8b
CW
5183 if (!intel_crtc->active)
5184 return;
5185
4a3436e8
VS
5186 /*
5187 * Gen2 reports pipe underruns whenever all planes are disabled.
5188 * So diasble underrun reporting before all the planes get disabled.
5189 * FIXME: Need to fix the logic to work when we turn off all planes
5190 * but leave the pipe running.
5191 */
5192 if (IS_GEN2(dev))
a72e4c9f 5193 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5194
564ed191
ID
5195 /*
5196 * Vblank time updates from the shadow to live plane control register
5197 * are blocked if the memory self-refresh mode is active at that
5198 * moment. So to make sure the plane gets truly disabled, disable
5199 * first the self-refresh mode. The self-refresh enable bit in turn
5200 * will be checked/applied by the HW only at the next frame start
5201 * event which is after the vblank start event, so we need to have a
5202 * wait-for-vblank between disabling the plane and the pipe.
5203 */
5204 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5205 intel_crtc_disable_planes(crtc);
5206
6304cd91
VS
5207 /*
5208 * On gen2 planes are double buffered but the pipe isn't, so we must
5209 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5210 * We also need to wait on all gmch platforms because of the
5211 * self-refresh mode constraint explained above.
6304cd91 5212 */
564ed191 5213 intel_wait_for_vblank(dev, pipe);
6304cd91 5214
4b3a9526
VS
5215 drm_crtc_vblank_off(crtc);
5216 assert_vblank_disabled(crtc);
5217
5218 for_each_encoder_on_crtc(dev, crtc, encoder)
5219 encoder->disable(encoder);
5220
575f7ab7 5221 intel_disable_pipe(intel_crtc);
24a1f16d 5222
87476d63 5223 i9xx_pfit_disable(intel_crtc);
24a1f16d 5224
89b667f8
JB
5225 for_each_encoder_on_crtc(dev, crtc, encoder)
5226 if (encoder->post_disable)
5227 encoder->post_disable(encoder);
5228
409ee761 5229 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5230 if (IS_CHERRYVIEW(dev))
5231 chv_disable_pll(dev_priv, pipe);
5232 else if (IS_VALLEYVIEW(dev))
5233 vlv_disable_pll(dev_priv, pipe);
5234 else
1c4e0274 5235 i9xx_disable_pll(intel_crtc);
076ed3b2 5236 }
0b8765c6 5237
4a3436e8 5238 if (!IS_GEN2(dev))
a72e4c9f 5239 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5240
f7abfe8b 5241 intel_crtc->active = false;
46ba614c 5242 intel_update_watermarks(crtc);
f37fcc2a 5243
efa9624e 5244 mutex_lock(&dev->struct_mutex);
6b383a7f 5245 intel_update_fbc(dev);
efa9624e 5246 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5247}
5248
ee7b9f93
JB
5249static void i9xx_crtc_off(struct drm_crtc *crtc)
5250{
5251}
5252
b04c5bd6
BF
5253/* Master function to enable/disable CRTC and corresponding power wells */
5254void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5255{
5256 struct drm_device *dev = crtc->dev;
5257 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5259 enum intel_display_power_domain domain;
5260 unsigned long domains;
976f8a20 5261
0e572fe7
DV
5262 if (enable) {
5263 if (!intel_crtc->active) {
e1e9fb84
DV
5264 domains = get_crtc_power_domains(crtc);
5265 for_each_power_domain(domain, domains)
5266 intel_display_power_get(dev_priv, domain);
5267 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5268
5269 dev_priv->display.crtc_enable(crtc);
5270 }
5271 } else {
5272 if (intel_crtc->active) {
5273 dev_priv->display.crtc_disable(crtc);
5274
e1e9fb84
DV
5275 domains = intel_crtc->enabled_power_domains;
5276 for_each_power_domain(domain, domains)
5277 intel_display_power_put(dev_priv, domain);
5278 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5279 }
5280 }
b04c5bd6
BF
5281}
5282
5283/**
5284 * Sets the power management mode of the pipe and plane.
5285 */
5286void intel_crtc_update_dpms(struct drm_crtc *crtc)
5287{
5288 struct drm_device *dev = crtc->dev;
5289 struct intel_encoder *intel_encoder;
5290 bool enable = false;
5291
5292 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5293 enable |= intel_encoder->connectors_active;
5294
5295 intel_crtc_control(crtc, enable);
976f8a20
DV
5296}
5297
cdd59983
CW
5298static void intel_crtc_disable(struct drm_crtc *crtc)
5299{
cdd59983 5300 struct drm_device *dev = crtc->dev;
976f8a20 5301 struct drm_connector *connector;
ee7b9f93 5302 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 5303 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 5304 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 5305
976f8a20
DV
5306 /* crtc should still be enabled when we disable it. */
5307 WARN_ON(!crtc->enabled);
5308
5309 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
5310 dev_priv->display.off(crtc);
5311
f4510a27 5312 if (crtc->primary->fb) {
cdd59983 5313 mutex_lock(&dev->struct_mutex);
a071fa00
DV
5314 intel_unpin_fb_obj(old_obj);
5315 i915_gem_track_fb(old_obj, NULL,
5316 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 5317 mutex_unlock(&dev->struct_mutex);
f4510a27 5318 crtc->primary->fb = NULL;
976f8a20
DV
5319 }
5320
5321 /* Update computed state. */
5322 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5323 if (!connector->encoder || !connector->encoder->crtc)
5324 continue;
5325
5326 if (connector->encoder->crtc != crtc)
5327 continue;
5328
5329 connector->dpms = DRM_MODE_DPMS_OFF;
5330 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5331 }
5332}
5333
ea5b213a 5334void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5335{
4ef69c7a 5336 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5337
ea5b213a
CW
5338 drm_encoder_cleanup(encoder);
5339 kfree(intel_encoder);
7e7d76c3
JB
5340}
5341
9237329d 5342/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5343 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5344 * state of the entire output pipe. */
9237329d 5345static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5346{
5ab432ef
DV
5347 if (mode == DRM_MODE_DPMS_ON) {
5348 encoder->connectors_active = true;
5349
b2cabb0e 5350 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5351 } else {
5352 encoder->connectors_active = false;
5353
b2cabb0e 5354 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5355 }
79e53945
JB
5356}
5357
0a91ca29
DV
5358/* Cross check the actual hw state with our own modeset state tracking (and it's
5359 * internal consistency). */
b980514c 5360static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5361{
0a91ca29
DV
5362 if (connector->get_hw_state(connector)) {
5363 struct intel_encoder *encoder = connector->encoder;
5364 struct drm_crtc *crtc;
5365 bool encoder_enabled;
5366 enum pipe pipe;
5367
5368 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5369 connector->base.base.id,
c23cc417 5370 connector->base.name);
0a91ca29 5371
0e32b39c
DA
5372 /* there is no real hw state for MST connectors */
5373 if (connector->mst_port)
5374 return;
5375
0a91ca29
DV
5376 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5377 "wrong connector dpms state\n");
5378 WARN(connector->base.encoder != &encoder->base,
5379 "active connector not linked to encoder\n");
0a91ca29 5380
36cd7444
DA
5381 if (encoder) {
5382 WARN(!encoder->connectors_active,
5383 "encoder->connectors_active not set\n");
5384
5385 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5386 WARN(!encoder_enabled, "encoder not enabled\n");
5387 if (WARN_ON(!encoder->base.crtc))
5388 return;
0a91ca29 5389
36cd7444 5390 crtc = encoder->base.crtc;
0a91ca29 5391
36cd7444
DA
5392 WARN(!crtc->enabled, "crtc not enabled\n");
5393 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5394 WARN(pipe != to_intel_crtc(crtc)->pipe,
5395 "encoder active on the wrong pipe\n");
5396 }
0a91ca29 5397 }
79e53945
JB
5398}
5399
5ab432ef
DV
5400/* Even simpler default implementation, if there's really no special case to
5401 * consider. */
5402void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5403{
5ab432ef
DV
5404 /* All the simple cases only support two dpms states. */
5405 if (mode != DRM_MODE_DPMS_ON)
5406 mode = DRM_MODE_DPMS_OFF;
d4270e57 5407
5ab432ef
DV
5408 if (mode == connector->dpms)
5409 return;
5410
5411 connector->dpms = mode;
5412
5413 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5414 if (connector->encoder)
5415 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5416
b980514c 5417 intel_modeset_check_state(connector->dev);
79e53945
JB
5418}
5419
f0947c37
DV
5420/* Simple connector->get_hw_state implementation for encoders that support only
5421 * one connector and no cloning and hence the encoder state determines the state
5422 * of the connector. */
5423bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5424{
24929352 5425 enum pipe pipe = 0;
f0947c37 5426 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5427
f0947c37 5428 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5429}
5430
1857e1da
DV
5431static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5432 struct intel_crtc_config *pipe_config)
5433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 struct intel_crtc *pipe_B_crtc =
5436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5437
5438 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5439 pipe_name(pipe), pipe_config->fdi_lanes);
5440 if (pipe_config->fdi_lanes > 4) {
5441 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5442 pipe_name(pipe), pipe_config->fdi_lanes);
5443 return false;
5444 }
5445
bafb6553 5446 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5447 if (pipe_config->fdi_lanes > 2) {
5448 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5449 pipe_config->fdi_lanes);
5450 return false;
5451 } else {
5452 return true;
5453 }
5454 }
5455
5456 if (INTEL_INFO(dev)->num_pipes == 2)
5457 return true;
5458
5459 /* Ivybridge 3 pipe is really complicated */
5460 switch (pipe) {
5461 case PIPE_A:
5462 return true;
5463 case PIPE_B:
5464 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5465 pipe_config->fdi_lanes > 2) {
5466 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5467 pipe_name(pipe), pipe_config->fdi_lanes);
5468 return false;
5469 }
5470 return true;
5471 case PIPE_C:
1e833f40 5472 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5473 pipe_B_crtc->config.fdi_lanes <= 2) {
5474 if (pipe_config->fdi_lanes > 2) {
5475 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5476 pipe_name(pipe), pipe_config->fdi_lanes);
5477 return false;
5478 }
5479 } else {
5480 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5481 return false;
5482 }
5483 return true;
5484 default:
5485 BUG();
5486 }
5487}
5488
e29c22c0
DV
5489#define RETRY 1
5490static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5491 struct intel_crtc_config *pipe_config)
877d48d5 5492{
1857e1da 5493 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5494 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5495 int lane, link_bw, fdi_dotclock;
e29c22c0 5496 bool setup_ok, needs_recompute = false;
877d48d5 5497
e29c22c0 5498retry:
877d48d5
DV
5499 /* FDI is a binary signal running at ~2.7GHz, encoding
5500 * each output octet as 10 bits. The actual frequency
5501 * is stored as a divider into a 100MHz clock, and the
5502 * mode pixel clock is stored in units of 1KHz.
5503 * Hence the bw of each lane in terms of the mode signal
5504 * is:
5505 */
5506 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5507
241bfc38 5508 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5509
2bd89a07 5510 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5511 pipe_config->pipe_bpp);
5512
5513 pipe_config->fdi_lanes = lane;
5514
2bd89a07 5515 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5516 link_bw, &pipe_config->fdi_m_n);
1857e1da 5517
e29c22c0
DV
5518 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5519 intel_crtc->pipe, pipe_config);
5520 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5521 pipe_config->pipe_bpp -= 2*3;
5522 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5523 pipe_config->pipe_bpp);
5524 needs_recompute = true;
5525 pipe_config->bw_constrained = true;
5526
5527 goto retry;
5528 }
5529
5530 if (needs_recompute)
5531 return RETRY;
5532
5533 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5534}
5535
42db64ef
PZ
5536static void hsw_compute_ips_config(struct intel_crtc *crtc,
5537 struct intel_crtc_config *pipe_config)
5538{
d330a953 5539 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5540 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5541 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5542}
5543
a43f6e0f 5544static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5545 struct intel_crtc_config *pipe_config)
79e53945 5546{
a43f6e0f 5547 struct drm_device *dev = crtc->base.dev;
8bd31e67 5548 struct drm_i915_private *dev_priv = dev->dev_private;
b8cecdf5 5549 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5550
ad3a4479 5551 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5552 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5553 int clock_limit =
5554 dev_priv->display.get_display_clock_speed(dev);
5555
5556 /*
5557 * Enable pixel doubling when the dot clock
5558 * is > 90% of the (display) core speed.
5559 *
b397c96b
VS
5560 * GDG double wide on either pipe,
5561 * otherwise pipe A only.
cf532bb2 5562 */
b397c96b 5563 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5564 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5565 clock_limit *= 2;
cf532bb2 5566 pipe_config->double_wide = true;
ad3a4479
VS
5567 }
5568
241bfc38 5569 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5570 return -EINVAL;
2c07245f 5571 }
89749350 5572
1d1d0e27
VS
5573 /*
5574 * Pipe horizontal size must be even in:
5575 * - DVO ganged mode
5576 * - LVDS dual channel mode
5577 * - Double wide pipe
5578 */
409ee761 5579 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5580 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5581 pipe_config->pipe_src_w &= ~1;
5582
8693a824
DL
5583 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5584 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5585 */
5586 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5587 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5588 return -EINVAL;
44f46b42 5589
bd080ee5 5590 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5591 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5592 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5593 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5594 * for lvds. */
5595 pipe_config->pipe_bpp = 8*3;
5596 }
5597
f5adf94e 5598 if (HAS_IPS(dev))
a43f6e0f
DV
5599 hsw_compute_ips_config(crtc, pipe_config);
5600
877d48d5 5601 if (pipe_config->has_pch_encoder)
a43f6e0f 5602 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5603
e29c22c0 5604 return 0;
79e53945
JB
5605}
5606
25eb05fc
JB
5607static int valleyview_get_display_clock_speed(struct drm_device *dev)
5608{
d197b7d3 5609 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
5610 u32 val;
5611 int divider;
5612
d49a340d
VS
5613 /* FIXME: Punit isn't quite ready yet */
5614 if (IS_CHERRYVIEW(dev))
5615 return 400000;
5616
6bcda4f0
VS
5617 if (dev_priv->hpll_freq == 0)
5618 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5619
d197b7d3
VS
5620 mutex_lock(&dev_priv->dpio_lock);
5621 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5622 mutex_unlock(&dev_priv->dpio_lock);
5623
5624 divider = val & DISPLAY_FREQUENCY_VALUES;
5625
7d007f40
VS
5626 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5627 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5628 "cdclk change in progress\n");
5629
6bcda4f0 5630 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
5631}
5632
e70236a8
JB
5633static int i945_get_display_clock_speed(struct drm_device *dev)
5634{
5635 return 400000;
5636}
79e53945 5637
e70236a8 5638static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5639{
e70236a8
JB
5640 return 333000;
5641}
79e53945 5642
e70236a8
JB
5643static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5644{
5645 return 200000;
5646}
79e53945 5647
257a7ffc
DV
5648static int pnv_get_display_clock_speed(struct drm_device *dev)
5649{
5650 u16 gcfgc = 0;
5651
5652 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5653
5654 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5655 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5656 return 267000;
5657 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5658 return 333000;
5659 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5660 return 444000;
5661 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5662 return 200000;
5663 default:
5664 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5665 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5666 return 133000;
5667 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5668 return 167000;
5669 }
5670}
5671
e70236a8
JB
5672static int i915gm_get_display_clock_speed(struct drm_device *dev)
5673{
5674 u16 gcfgc = 0;
79e53945 5675
e70236a8
JB
5676 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5677
5678 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5679 return 133000;
5680 else {
5681 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5682 case GC_DISPLAY_CLOCK_333_MHZ:
5683 return 333000;
5684 default:
5685 case GC_DISPLAY_CLOCK_190_200_MHZ:
5686 return 190000;
79e53945 5687 }
e70236a8
JB
5688 }
5689}
5690
5691static int i865_get_display_clock_speed(struct drm_device *dev)
5692{
5693 return 266000;
5694}
5695
5696static int i855_get_display_clock_speed(struct drm_device *dev)
5697{
5698 u16 hpllcc = 0;
5699 /* Assume that the hardware is in the high speed state. This
5700 * should be the default.
5701 */
5702 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5703 case GC_CLOCK_133_200:
5704 case GC_CLOCK_100_200:
5705 return 200000;
5706 case GC_CLOCK_166_250:
5707 return 250000;
5708 case GC_CLOCK_100_133:
79e53945 5709 return 133000;
e70236a8 5710 }
79e53945 5711
e70236a8
JB
5712 /* Shouldn't happen */
5713 return 0;
5714}
79e53945 5715
e70236a8
JB
5716static int i830_get_display_clock_speed(struct drm_device *dev)
5717{
5718 return 133000;
79e53945
JB
5719}
5720
2c07245f 5721static void
a65851af 5722intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5723{
a65851af
VS
5724 while (*num > DATA_LINK_M_N_MASK ||
5725 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5726 *num >>= 1;
5727 *den >>= 1;
5728 }
5729}
5730
a65851af
VS
5731static void compute_m_n(unsigned int m, unsigned int n,
5732 uint32_t *ret_m, uint32_t *ret_n)
5733{
5734 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5735 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5736 intel_reduce_m_n_ratio(ret_m, ret_n);
5737}
5738
e69d0bc1
DV
5739void
5740intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5741 int pixel_clock, int link_clock,
5742 struct intel_link_m_n *m_n)
2c07245f 5743{
e69d0bc1 5744 m_n->tu = 64;
a65851af
VS
5745
5746 compute_m_n(bits_per_pixel * pixel_clock,
5747 link_clock * nlanes * 8,
5748 &m_n->gmch_m, &m_n->gmch_n);
5749
5750 compute_m_n(pixel_clock, link_clock,
5751 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5752}
5753
a7615030
CW
5754static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5755{
d330a953
JN
5756 if (i915.panel_use_ssc >= 0)
5757 return i915.panel_use_ssc != 0;
41aa3448 5758 return dev_priv->vbt.lvds_use_ssc
435793df 5759 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5760}
5761
409ee761 5762static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5763{
409ee761 5764 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5765 struct drm_i915_private *dev_priv = dev->dev_private;
5766 int refclk;
5767
a0c4da24 5768 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5769 refclk = 100000;
d0737e1d 5770 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5771 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5772 refclk = dev_priv->vbt.lvds_ssc_freq;
5773 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5774 } else if (!IS_GEN2(dev)) {
5775 refclk = 96000;
5776 } else {
5777 refclk = 48000;
5778 }
5779
5780 return refclk;
5781}
5782
7429e9d4 5783static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5784{
7df00d7a 5785 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5786}
f47709a9 5787
7429e9d4
DV
5788static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5789{
5790 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5791}
5792
f47709a9 5793static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5794 intel_clock_t *reduced_clock)
5795{
f47709a9 5796 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5797 u32 fp, fp2 = 0;
5798
5799 if (IS_PINEVIEW(dev)) {
e1f234bd 5800 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
a7516a05 5801 if (reduced_clock)
7429e9d4 5802 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5803 } else {
e1f234bd 5804 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
a7516a05 5805 if (reduced_clock)
7429e9d4 5806 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5807 }
5808
e1f234bd 5809 crtc->new_config->dpll_hw_state.fp0 = fp;
a7516a05 5810
f47709a9 5811 crtc->lowfreq_avail = false;
e1f234bd 5812 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5813 reduced_clock && i915.powersave) {
e1f234bd 5814 crtc->new_config->dpll_hw_state.fp1 = fp2;
f47709a9 5815 crtc->lowfreq_avail = true;
a7516a05 5816 } else {
e1f234bd 5817 crtc->new_config->dpll_hw_state.fp1 = fp;
a7516a05
JB
5818 }
5819}
5820
5e69f97f
CML
5821static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5822 pipe)
89b667f8
JB
5823{
5824 u32 reg_val;
5825
5826 /*
5827 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5828 * and set it to a reasonable value instead.
5829 */
ab3c759a 5830 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5831 reg_val &= 0xffffff00;
5832 reg_val |= 0x00000030;
ab3c759a 5833 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5834
ab3c759a 5835 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5836 reg_val &= 0x8cffffff;
5837 reg_val = 0x8c000000;
ab3c759a 5838 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5839
ab3c759a 5840 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5841 reg_val &= 0xffffff00;
ab3c759a 5842 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5843
ab3c759a 5844 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5845 reg_val &= 0x00ffffff;
5846 reg_val |= 0xb0000000;
ab3c759a 5847 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5848}
5849
b551842d
DV
5850static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5851 struct intel_link_m_n *m_n)
5852{
5853 struct drm_device *dev = crtc->base.dev;
5854 struct drm_i915_private *dev_priv = dev->dev_private;
5855 int pipe = crtc->pipe;
5856
e3b95f1e
DV
5857 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5858 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5859 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5860 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5861}
5862
5863static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5864 struct intel_link_m_n *m_n,
5865 struct intel_link_m_n *m2_n2)
b551842d
DV
5866{
5867 struct drm_device *dev = crtc->base.dev;
5868 struct drm_i915_private *dev_priv = dev->dev_private;
5869 int pipe = crtc->pipe;
5870 enum transcoder transcoder = crtc->config.cpu_transcoder;
5871
5872 if (INTEL_INFO(dev)->gen >= 5) {
5873 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5874 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5875 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5876 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5877 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5878 * for gen < 8) and if DRRS is supported (to make sure the
5879 * registers are not unnecessarily accessed).
5880 */
5881 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5882 crtc->config.has_drrs) {
5883 I915_WRITE(PIPE_DATA_M2(transcoder),
5884 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5885 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5886 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5887 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5888 }
b551842d 5889 } else {
e3b95f1e
DV
5890 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5891 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5892 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5893 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5894 }
5895}
5896
f769cd24 5897void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5898{
5899 if (crtc->config.has_pch_encoder)
5900 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5901 else
f769cd24
VK
5902 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5903 &crtc->config.dp_m2_n2);
03afc4a2
DV
5904}
5905
d288f65f
VS
5906static void vlv_update_pll(struct intel_crtc *crtc,
5907 struct intel_crtc_config *pipe_config)
bdd4b6a6
DV
5908{
5909 u32 dpll, dpll_md;
5910
5911 /*
5912 * Enable DPIO clock input. We should never disable the reference
5913 * clock for pipe B, since VGA hotplug / manual detection depends
5914 * on it.
5915 */
5916 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5917 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5918 /* We should never disable this, set it here for state tracking */
5919 if (crtc->pipe == PIPE_B)
5920 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5921 dpll |= DPLL_VCO_ENABLE;
d288f65f 5922 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5923
d288f65f 5924 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5925 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5926 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5927}
5928
d288f65f
VS
5929static void vlv_prepare_pll(struct intel_crtc *crtc,
5930 const struct intel_crtc_config *pipe_config)
a0c4da24 5931{
f47709a9 5932 struct drm_device *dev = crtc->base.dev;
a0c4da24 5933 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5934 int pipe = crtc->pipe;
bdd4b6a6 5935 u32 mdiv;
a0c4da24 5936 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5937 u32 coreclk, reg_val;
a0c4da24 5938
09153000
DV
5939 mutex_lock(&dev_priv->dpio_lock);
5940
d288f65f
VS
5941 bestn = pipe_config->dpll.n;
5942 bestm1 = pipe_config->dpll.m1;
5943 bestm2 = pipe_config->dpll.m2;
5944 bestp1 = pipe_config->dpll.p1;
5945 bestp2 = pipe_config->dpll.p2;
a0c4da24 5946
89b667f8
JB
5947 /* See eDP HDMI DPIO driver vbios notes doc */
5948
5949 /* PLL B needs special handling */
bdd4b6a6 5950 if (pipe == PIPE_B)
5e69f97f 5951 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5952
5953 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5955
5956 /* Disable target IRef on PLL */
ab3c759a 5957 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5958 reg_val &= 0x00ffffff;
ab3c759a 5959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5960
5961 /* Disable fast lock */
ab3c759a 5962 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5963
5964 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5965 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5966 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5967 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5968 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5969
5970 /*
5971 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5972 * but we don't support that).
5973 * Note: don't use the DAC post divider as it seems unstable.
5974 */
5975 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5977
a0c4da24 5978 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5980
89b667f8 5981 /* Set HBR and RBR LPF coefficients */
d288f65f 5982 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5983 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5984 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5986 0x009f0003);
89b667f8 5987 else
ab3c759a 5988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5989 0x00d0000f);
5990
0a88818d 5991 if (crtc->config.has_dp_encoder) {
89b667f8 5992 /* Use SSC source */
bdd4b6a6 5993 if (pipe == PIPE_A)
ab3c759a 5994 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5995 0x0df40000);
5996 else
ab3c759a 5997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5998 0x0df70000);
5999 } else { /* HDMI or VGA */
6000 /* Use bend source */
bdd4b6a6 6001 if (pipe == PIPE_A)
ab3c759a 6002 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6003 0x0df70000);
6004 else
ab3c759a 6005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6006 0x0df40000);
6007 }
a0c4da24 6008
ab3c759a 6009 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 6010 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
6011 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6012 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 6013 coreclk |= 0x01000000;
ab3c759a 6014 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 6015
ab3c759a 6016 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 6017 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
6018}
6019
d288f65f
VS
6020static void chv_update_pll(struct intel_crtc *crtc,
6021 struct intel_crtc_config *pipe_config)
1ae0d137 6022{
d288f65f 6023 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
6024 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6025 DPLL_VCO_ENABLE;
6026 if (crtc->pipe != PIPE_A)
d288f65f 6027 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 6028
d288f65f
VS
6029 pipe_config->dpll_hw_state.dpll_md =
6030 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
6031}
6032
d288f65f
VS
6033static void chv_prepare_pll(struct intel_crtc *crtc,
6034 const struct intel_crtc_config *pipe_config)
9d556c99
CML
6035{
6036 struct drm_device *dev = crtc->base.dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 int pipe = crtc->pipe;
6039 int dpll_reg = DPLL(crtc->pipe);
6040 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 6041 u32 loopfilter, intcoeff;
9d556c99
CML
6042 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6043 int refclk;
6044
d288f65f
VS
6045 bestn = pipe_config->dpll.n;
6046 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6047 bestm1 = pipe_config->dpll.m1;
6048 bestm2 = pipe_config->dpll.m2 >> 22;
6049 bestp1 = pipe_config->dpll.p1;
6050 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
6051
6052 /*
6053 * Enable Refclk and SSC
6054 */
a11b0703 6055 I915_WRITE(dpll_reg,
d288f65f 6056 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
6057
6058 mutex_lock(&dev_priv->dpio_lock);
9d556c99 6059
9d556c99
CML
6060 /* p1 and p2 divider */
6061 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6062 5 << DPIO_CHV_S1_DIV_SHIFT |
6063 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6064 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6065 1 << DPIO_CHV_K_DIV_SHIFT);
6066
6067 /* Feedback post-divider - m2 */
6068 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6069
6070 /* Feedback refclk divider - n and m1 */
6071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6072 DPIO_CHV_M1_DIV_BY_2 |
6073 1 << DPIO_CHV_N_DIV_SHIFT);
6074
6075 /* M2 fraction division */
6076 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6077
6078 /* M2 fraction division enable */
6079 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6080 DPIO_CHV_FRAC_DIV_EN |
6081 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6082
6083 /* Loop filter */
409ee761 6084 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6085 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6086 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6087 if (refclk == 100000)
6088 intcoeff = 11;
6089 else if (refclk == 38400)
6090 intcoeff = 10;
6091 else
6092 intcoeff = 9;
6093 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6094 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6095
6096 /* AFC Recal */
6097 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6098 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6099 DPIO_AFC_RECAL);
6100
6101 mutex_unlock(&dev_priv->dpio_lock);
6102}
6103
d288f65f
VS
6104/**
6105 * vlv_force_pll_on - forcibly enable just the PLL
6106 * @dev_priv: i915 private structure
6107 * @pipe: pipe PLL to enable
6108 * @dpll: PLL configuration
6109 *
6110 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6111 * in cases where we need the PLL enabled even when @pipe is not going to
6112 * be enabled.
6113 */
6114void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6115 const struct dpll *dpll)
6116{
6117 struct intel_crtc *crtc =
6118 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6119 struct intel_crtc_config pipe_config = {
6120 .pixel_multiplier = 1,
6121 .dpll = *dpll,
6122 };
6123
6124 if (IS_CHERRYVIEW(dev)) {
6125 chv_update_pll(crtc, &pipe_config);
6126 chv_prepare_pll(crtc, &pipe_config);
6127 chv_enable_pll(crtc, &pipe_config);
6128 } else {
6129 vlv_update_pll(crtc, &pipe_config);
6130 vlv_prepare_pll(crtc, &pipe_config);
6131 vlv_enable_pll(crtc, &pipe_config);
6132 }
6133}
6134
6135/**
6136 * vlv_force_pll_off - forcibly disable just the PLL
6137 * @dev_priv: i915 private structure
6138 * @pipe: pipe PLL to disable
6139 *
6140 * Disable the PLL for @pipe. To be used in cases where we need
6141 * the PLL enabled even when @pipe is not going to be enabled.
6142 */
6143void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6144{
6145 if (IS_CHERRYVIEW(dev))
6146 chv_disable_pll(to_i915(dev), pipe);
6147 else
6148 vlv_disable_pll(to_i915(dev), pipe);
6149}
6150
f47709a9
DV
6151static void i9xx_update_pll(struct intel_crtc *crtc,
6152 intel_clock_t *reduced_clock,
eb1cbe48
DV
6153 int num_connectors)
6154{
f47709a9 6155 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6156 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6157 u32 dpll;
6158 bool is_sdvo;
d0737e1d 6159 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6160
f47709a9 6161 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6162
d0737e1d
ACO
6163 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6164 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6165
6166 dpll = DPLL_VGA_MODE_DIS;
6167
d0737e1d 6168 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6169 dpll |= DPLLB_MODE_LVDS;
6170 else
6171 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6172
ef1b460d 6173 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
d0737e1d 6174 dpll |= (crtc->new_config->pixel_multiplier - 1)
198a037f 6175 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6176 }
198a037f
DV
6177
6178 if (is_sdvo)
4a33e48d 6179 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6180
0a88818d 6181 if (crtc->new_config->has_dp_encoder)
4a33e48d 6182 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6183
6184 /* compute bitmask from p1 value */
6185 if (IS_PINEVIEW(dev))
6186 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6187 else {
6188 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6189 if (IS_G4X(dev) && reduced_clock)
6190 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6191 }
6192 switch (clock->p2) {
6193 case 5:
6194 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6195 break;
6196 case 7:
6197 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6198 break;
6199 case 10:
6200 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6201 break;
6202 case 14:
6203 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6204 break;
6205 }
6206 if (INTEL_INFO(dev)->gen >= 4)
6207 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6208
d0737e1d 6209 if (crtc->new_config->sdvo_tv_clock)
eb1cbe48 6210 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6211 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6212 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6213 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6214 else
6215 dpll |= PLL_REF_INPUT_DREFCLK;
6216
6217 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6218 crtc->new_config->dpll_hw_state.dpll = dpll;
8bcc2795 6219
eb1cbe48 6220 if (INTEL_INFO(dev)->gen >= 4) {
d0737e1d 6221 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
ef1b460d 6222 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d0737e1d 6223 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6224 }
6225}
6226
f47709a9 6227static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 6228 intel_clock_t *reduced_clock,
eb1cbe48
DV
6229 int num_connectors)
6230{
f47709a9 6231 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6232 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6233 u32 dpll;
d0737e1d 6234 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6235
f47709a9 6236 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6237
eb1cbe48
DV
6238 dpll = DPLL_VGA_MODE_DIS;
6239
d0737e1d 6240 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6241 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6242 } else {
6243 if (clock->p1 == 2)
6244 dpll |= PLL_P1_DIVIDE_BY_TWO;
6245 else
6246 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6247 if (clock->p2 == 4)
6248 dpll |= PLL_P2_DIVIDE_BY_4;
6249 }
6250
d0737e1d 6251 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6252 dpll |= DPLL_DVO_2X_MODE;
6253
d0737e1d 6254 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6255 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6256 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6257 else
6258 dpll |= PLL_REF_INPUT_DREFCLK;
6259
6260 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6261 crtc->new_config->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6262}
6263
8a654f3b 6264static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6265{
6266 struct drm_device *dev = intel_crtc->base.dev;
6267 struct drm_i915_private *dev_priv = dev->dev_private;
6268 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6269 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
6270 struct drm_display_mode *adjusted_mode =
6271 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
6272 uint32_t crtc_vtotal, crtc_vblank_end;
6273 int vsyncshift = 0;
4d8a62ea
DV
6274
6275 /* We need to be careful not to changed the adjusted mode, for otherwise
6276 * the hw state checker will get angry at the mismatch. */
6277 crtc_vtotal = adjusted_mode->crtc_vtotal;
6278 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6279
609aeaca 6280 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6281 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6282 crtc_vtotal -= 1;
6283 crtc_vblank_end -= 1;
609aeaca 6284
409ee761 6285 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6286 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6287 else
6288 vsyncshift = adjusted_mode->crtc_hsync_start -
6289 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6290 if (vsyncshift < 0)
6291 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6292 }
6293
6294 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6295 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6296
fe2b8f9d 6297 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6298 (adjusted_mode->crtc_hdisplay - 1) |
6299 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6300 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6301 (adjusted_mode->crtc_hblank_start - 1) |
6302 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6303 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6304 (adjusted_mode->crtc_hsync_start - 1) |
6305 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6306
fe2b8f9d 6307 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6308 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6309 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6310 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6311 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6312 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6313 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6314 (adjusted_mode->crtc_vsync_start - 1) |
6315 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6316
b5e508d4
PZ
6317 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6318 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6319 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6320 * bits. */
6321 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6322 (pipe == PIPE_B || pipe == PIPE_C))
6323 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6324
b0e77b9c
PZ
6325 /* pipesrc controls the size that is scaled from, which should
6326 * always be the user's requested size.
6327 */
6328 I915_WRITE(PIPESRC(pipe),
37327abd
VS
6329 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6330 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
6331}
6332
1bd1bd80
DV
6333static void intel_get_pipe_timings(struct intel_crtc *crtc,
6334 struct intel_crtc_config *pipe_config)
6335{
6336 struct drm_device *dev = crtc->base.dev;
6337 struct drm_i915_private *dev_priv = dev->dev_private;
6338 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6339 uint32_t tmp;
6340
6341 tmp = I915_READ(HTOTAL(cpu_transcoder));
6342 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6343 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6344 tmp = I915_READ(HBLANK(cpu_transcoder));
6345 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6346 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6347 tmp = I915_READ(HSYNC(cpu_transcoder));
6348 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6349 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6350
6351 tmp = I915_READ(VTOTAL(cpu_transcoder));
6352 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6353 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6354 tmp = I915_READ(VBLANK(cpu_transcoder));
6355 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6356 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6357 tmp = I915_READ(VSYNC(cpu_transcoder));
6358 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6359 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6360
6361 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6362 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6363 pipe_config->adjusted_mode.crtc_vtotal += 1;
6364 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6365 }
6366
6367 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6368 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6369 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6370
6371 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6372 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6373}
6374
f6a83288
DV
6375void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6376 struct intel_crtc_config *pipe_config)
babea61d 6377{
f6a83288
DV
6378 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6379 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6380 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6381 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 6382
f6a83288
DV
6383 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6384 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6385 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6386 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6387
f6a83288 6388 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6389
f6a83288
DV
6390 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6391 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6392}
6393
84b046f3
DV
6394static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6395{
6396 struct drm_device *dev = intel_crtc->base.dev;
6397 struct drm_i915_private *dev_priv = dev->dev_private;
6398 uint32_t pipeconf;
6399
9f11a9e4 6400 pipeconf = 0;
84b046f3 6401
b6b5d049
VS
6402 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6403 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6404 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6405
cf532bb2
VS
6406 if (intel_crtc->config.double_wide)
6407 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6408
ff9ce46e
DV
6409 /* only g4x and later have fancy bpc/dither controls */
6410 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6411 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6412 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6413 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6414 PIPECONF_DITHER_TYPE_SP;
84b046f3 6415
ff9ce46e
DV
6416 switch (intel_crtc->config.pipe_bpp) {
6417 case 18:
6418 pipeconf |= PIPECONF_6BPC;
6419 break;
6420 case 24:
6421 pipeconf |= PIPECONF_8BPC;
6422 break;
6423 case 30:
6424 pipeconf |= PIPECONF_10BPC;
6425 break;
6426 default:
6427 /* Case prevented by intel_choose_pipe_bpp_dither. */
6428 BUG();
84b046f3
DV
6429 }
6430 }
6431
6432 if (HAS_PIPE_CXSR(dev)) {
6433 if (intel_crtc->lowfreq_avail) {
6434 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6435 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6436 } else {
6437 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6438 }
6439 }
6440
efc2cfff
VS
6441 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6442 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6443 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6444 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6445 else
6446 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6447 } else
84b046f3
DV
6448 pipeconf |= PIPECONF_PROGRESSIVE;
6449
9f11a9e4
DV
6450 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6451 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6452
84b046f3
DV
6453 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6454 POSTING_READ(PIPECONF(intel_crtc->pipe));
6455}
6456
d6dfee7a 6457static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
79e53945 6458{
c7653199 6459 struct drm_device *dev = crtc->base.dev;
79e53945 6460 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6461 int refclk, num_connectors = 0;
652c393a 6462 intel_clock_t clock, reduced_clock;
a16af721 6463 bool ok, has_reduced_clock = false;
e9fd1c02 6464 bool is_lvds = false, is_dsi = false;
5eddb70b 6465 struct intel_encoder *encoder;
d4906093 6466 const intel_limit_t *limit;
79e53945 6467
d0737e1d
ACO
6468 for_each_intel_encoder(dev, encoder) {
6469 if (encoder->new_crtc != crtc)
6470 continue;
6471
5eddb70b 6472 switch (encoder->type) {
79e53945
JB
6473 case INTEL_OUTPUT_LVDS:
6474 is_lvds = true;
6475 break;
e9fd1c02
JN
6476 case INTEL_OUTPUT_DSI:
6477 is_dsi = true;
6478 break;
6847d71b
PZ
6479 default:
6480 break;
79e53945 6481 }
43565a06 6482
c751ce4f 6483 num_connectors++;
79e53945
JB
6484 }
6485
f2335330 6486 if (is_dsi)
5b18e57c 6487 return 0;
f2335330 6488
d0737e1d 6489 if (!crtc->new_config->clock_set) {
409ee761 6490 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6491
e9fd1c02
JN
6492 /*
6493 * Returns a set of divisors for the desired target clock with
6494 * the given refclk, or FALSE. The returned values represent
6495 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6496 * 2) / p1 / p2.
6497 */
409ee761 6498 limit = intel_limit(crtc, refclk);
c7653199 6499 ok = dev_priv->display.find_dpll(limit, crtc,
d0737e1d 6500 crtc->new_config->port_clock,
e9fd1c02 6501 refclk, NULL, &clock);
f2335330 6502 if (!ok) {
e9fd1c02
JN
6503 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6504 return -EINVAL;
6505 }
79e53945 6506
f2335330
JN
6507 if (is_lvds && dev_priv->lvds_downclock_avail) {
6508 /*
6509 * Ensure we match the reduced clock's P to the target
6510 * clock. If the clocks don't match, we can't switch
6511 * the display clock by using the FP0/FP1. In such case
6512 * we will disable the LVDS downclock feature.
6513 */
6514 has_reduced_clock =
c7653199 6515 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6516 dev_priv->lvds_downclock,
6517 refclk, &clock,
6518 &reduced_clock);
6519 }
6520 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
6521 crtc->new_config->dpll.n = clock.n;
6522 crtc->new_config->dpll.m1 = clock.m1;
6523 crtc->new_config->dpll.m2 = clock.m2;
6524 crtc->new_config->dpll.p1 = clock.p1;
6525 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 6526 }
7026d4ac 6527
e9fd1c02 6528 if (IS_GEN2(dev)) {
c7653199 6529 i8xx_update_pll(crtc,
2a8f64ca
VP
6530 has_reduced_clock ? &reduced_clock : NULL,
6531 num_connectors);
9d556c99 6532 } else if (IS_CHERRYVIEW(dev)) {
d0737e1d 6533 chv_update_pll(crtc, crtc->new_config);
e9fd1c02 6534 } else if (IS_VALLEYVIEW(dev)) {
d0737e1d 6535 vlv_update_pll(crtc, crtc->new_config);
e9fd1c02 6536 } else {
c7653199 6537 i9xx_update_pll(crtc,
eb1cbe48 6538 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6539 num_connectors);
e9fd1c02 6540 }
79e53945 6541
c8f7a0db 6542 return 0;
f564048e
EA
6543}
6544
2fa2fe9a
DV
6545static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6546 struct intel_crtc_config *pipe_config)
6547{
6548 struct drm_device *dev = crtc->base.dev;
6549 struct drm_i915_private *dev_priv = dev->dev_private;
6550 uint32_t tmp;
6551
dc9e7dec
VS
6552 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6553 return;
6554
2fa2fe9a 6555 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6556 if (!(tmp & PFIT_ENABLE))
6557 return;
2fa2fe9a 6558
06922821 6559 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6560 if (INTEL_INFO(dev)->gen < 4) {
6561 if (crtc->pipe != PIPE_B)
6562 return;
2fa2fe9a
DV
6563 } else {
6564 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6565 return;
6566 }
6567
06922821 6568 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6569 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6570 if (INTEL_INFO(dev)->gen < 5)
6571 pipe_config->gmch_pfit.lvds_border_bits =
6572 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6573}
6574
acbec814
JB
6575static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6576 struct intel_crtc_config *pipe_config)
6577{
6578 struct drm_device *dev = crtc->base.dev;
6579 struct drm_i915_private *dev_priv = dev->dev_private;
6580 int pipe = pipe_config->cpu_transcoder;
6581 intel_clock_t clock;
6582 u32 mdiv;
662c6ecb 6583 int refclk = 100000;
acbec814 6584
f573de5a
SK
6585 /* In case of MIPI DPLL will not even be used */
6586 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6587 return;
6588
acbec814 6589 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6590 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6591 mutex_unlock(&dev_priv->dpio_lock);
6592
6593 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6594 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6595 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6596 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6597 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6598
f646628b 6599 vlv_clock(refclk, &clock);
acbec814 6600
f646628b
VS
6601 /* clock.dot is the fast clock */
6602 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6603}
6604
1ad292b5
JB
6605static void i9xx_get_plane_config(struct intel_crtc *crtc,
6606 struct intel_plane_config *plane_config)
6607{
6608 struct drm_device *dev = crtc->base.dev;
6609 struct drm_i915_private *dev_priv = dev->dev_private;
6610 u32 val, base, offset;
6611 int pipe = crtc->pipe, plane = crtc->plane;
6612 int fourcc, pixel_format;
6613 int aligned_height;
6614
66e514c1
DA
6615 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6616 if (!crtc->base.primary->fb) {
1ad292b5
JB
6617 DRM_DEBUG_KMS("failed to alloc fb\n");
6618 return;
6619 }
6620
6621 val = I915_READ(DSPCNTR(plane));
6622
6623 if (INTEL_INFO(dev)->gen >= 4)
6624 if (val & DISPPLANE_TILED)
6625 plane_config->tiled = true;
6626
6627 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6628 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6629 crtc->base.primary->fb->pixel_format = fourcc;
6630 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6631 drm_format_plane_cpp(fourcc, 0) * 8;
6632
6633 if (INTEL_INFO(dev)->gen >= 4) {
6634 if (plane_config->tiled)
6635 offset = I915_READ(DSPTILEOFF(plane));
6636 else
6637 offset = I915_READ(DSPLINOFF(plane));
6638 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6639 } else {
6640 base = I915_READ(DSPADDR(plane));
6641 }
6642 plane_config->base = base;
6643
6644 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6645 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6646 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6647
6648 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6649 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6650
66e514c1 6651 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6652 plane_config->tiled);
6653
1267a26b
FF
6654 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6655 aligned_height);
1ad292b5
JB
6656
6657 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6658 pipe, plane, crtc->base.primary->fb->width,
6659 crtc->base.primary->fb->height,
6660 crtc->base.primary->fb->bits_per_pixel, base,
6661 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6662 plane_config->size);
6663
6664}
6665
70b23a98
VS
6666static void chv_crtc_clock_get(struct intel_crtc *crtc,
6667 struct intel_crtc_config *pipe_config)
6668{
6669 struct drm_device *dev = crtc->base.dev;
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671 int pipe = pipe_config->cpu_transcoder;
6672 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6673 intel_clock_t clock;
6674 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6675 int refclk = 100000;
6676
6677 mutex_lock(&dev_priv->dpio_lock);
6678 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6679 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6680 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6681 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6682 mutex_unlock(&dev_priv->dpio_lock);
6683
6684 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6685 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6686 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6687 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6688 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6689
6690 chv_clock(refclk, &clock);
6691
6692 /* clock.dot is the fast clock */
6693 pipe_config->port_clock = clock.dot / 5;
6694}
6695
0e8ffe1b
DV
6696static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6697 struct intel_crtc_config *pipe_config)
6698{
6699 struct drm_device *dev = crtc->base.dev;
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 uint32_t tmp;
6702
f458ebbc
DV
6703 if (!intel_display_power_is_enabled(dev_priv,
6704 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6705 return false;
6706
e143a21c 6707 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6708 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6709
0e8ffe1b
DV
6710 tmp = I915_READ(PIPECONF(crtc->pipe));
6711 if (!(tmp & PIPECONF_ENABLE))
6712 return false;
6713
42571aef
VS
6714 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6715 switch (tmp & PIPECONF_BPC_MASK) {
6716 case PIPECONF_6BPC:
6717 pipe_config->pipe_bpp = 18;
6718 break;
6719 case PIPECONF_8BPC:
6720 pipe_config->pipe_bpp = 24;
6721 break;
6722 case PIPECONF_10BPC:
6723 pipe_config->pipe_bpp = 30;
6724 break;
6725 default:
6726 break;
6727 }
6728 }
6729
b5a9fa09
DV
6730 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6731 pipe_config->limited_color_range = true;
6732
282740f7
VS
6733 if (INTEL_INFO(dev)->gen < 4)
6734 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6735
1bd1bd80
DV
6736 intel_get_pipe_timings(crtc, pipe_config);
6737
2fa2fe9a
DV
6738 i9xx_get_pfit_config(crtc, pipe_config);
6739
6c49f241
DV
6740 if (INTEL_INFO(dev)->gen >= 4) {
6741 tmp = I915_READ(DPLL_MD(crtc->pipe));
6742 pipe_config->pixel_multiplier =
6743 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6744 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6745 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6746 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6747 tmp = I915_READ(DPLL(crtc->pipe));
6748 pipe_config->pixel_multiplier =
6749 ((tmp & SDVO_MULTIPLIER_MASK)
6750 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6751 } else {
6752 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6753 * port and will be fixed up in the encoder->get_config
6754 * function. */
6755 pipe_config->pixel_multiplier = 1;
6756 }
8bcc2795
DV
6757 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6758 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6759 /*
6760 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6761 * on 830. Filter it out here so that we don't
6762 * report errors due to that.
6763 */
6764 if (IS_I830(dev))
6765 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6766
8bcc2795
DV
6767 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6768 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6769 } else {
6770 /* Mask out read-only status bits. */
6771 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6772 DPLL_PORTC_READY_MASK |
6773 DPLL_PORTB_READY_MASK);
8bcc2795 6774 }
6c49f241 6775
70b23a98
VS
6776 if (IS_CHERRYVIEW(dev))
6777 chv_crtc_clock_get(crtc, pipe_config);
6778 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6779 vlv_crtc_clock_get(crtc, pipe_config);
6780 else
6781 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6782
0e8ffe1b
DV
6783 return true;
6784}
6785
dde86e2d 6786static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6787{
6788 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6789 struct intel_encoder *encoder;
74cfd7ac 6790 u32 val, final;
13d83a67 6791 bool has_lvds = false;
199e5d79 6792 bool has_cpu_edp = false;
199e5d79 6793 bool has_panel = false;
99eb6a01
KP
6794 bool has_ck505 = false;
6795 bool can_ssc = false;
13d83a67
JB
6796
6797 /* We need to take the global config into account */
b2784e15 6798 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6799 switch (encoder->type) {
6800 case INTEL_OUTPUT_LVDS:
6801 has_panel = true;
6802 has_lvds = true;
6803 break;
6804 case INTEL_OUTPUT_EDP:
6805 has_panel = true;
2de6905f 6806 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6807 has_cpu_edp = true;
6808 break;
6847d71b
PZ
6809 default:
6810 break;
13d83a67
JB
6811 }
6812 }
6813
99eb6a01 6814 if (HAS_PCH_IBX(dev)) {
41aa3448 6815 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6816 can_ssc = has_ck505;
6817 } else {
6818 has_ck505 = false;
6819 can_ssc = true;
6820 }
6821
2de6905f
ID
6822 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6823 has_panel, has_lvds, has_ck505);
13d83a67
JB
6824
6825 /* Ironlake: try to setup display ref clock before DPLL
6826 * enabling. This is only under driver's control after
6827 * PCH B stepping, previous chipset stepping should be
6828 * ignoring this setting.
6829 */
74cfd7ac
CW
6830 val = I915_READ(PCH_DREF_CONTROL);
6831
6832 /* As we must carefully and slowly disable/enable each source in turn,
6833 * compute the final state we want first and check if we need to
6834 * make any changes at all.
6835 */
6836 final = val;
6837 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6838 if (has_ck505)
6839 final |= DREF_NONSPREAD_CK505_ENABLE;
6840 else
6841 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6842
6843 final &= ~DREF_SSC_SOURCE_MASK;
6844 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6845 final &= ~DREF_SSC1_ENABLE;
6846
6847 if (has_panel) {
6848 final |= DREF_SSC_SOURCE_ENABLE;
6849
6850 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6851 final |= DREF_SSC1_ENABLE;
6852
6853 if (has_cpu_edp) {
6854 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6855 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6856 else
6857 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6858 } else
6859 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6860 } else {
6861 final |= DREF_SSC_SOURCE_DISABLE;
6862 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6863 }
6864
6865 if (final == val)
6866 return;
6867
13d83a67 6868 /* Always enable nonspread source */
74cfd7ac 6869 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6870
99eb6a01 6871 if (has_ck505)
74cfd7ac 6872 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6873 else
74cfd7ac 6874 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6875
199e5d79 6876 if (has_panel) {
74cfd7ac
CW
6877 val &= ~DREF_SSC_SOURCE_MASK;
6878 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6879
199e5d79 6880 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6881 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6882 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6883 val |= DREF_SSC1_ENABLE;
e77166b5 6884 } else
74cfd7ac 6885 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6886
6887 /* Get SSC going before enabling the outputs */
74cfd7ac 6888 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6889 POSTING_READ(PCH_DREF_CONTROL);
6890 udelay(200);
6891
74cfd7ac 6892 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6893
6894 /* Enable CPU source on CPU attached eDP */
199e5d79 6895 if (has_cpu_edp) {
99eb6a01 6896 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6897 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6898 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6899 } else
74cfd7ac 6900 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6901 } else
74cfd7ac 6902 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6903
74cfd7ac 6904 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6905 POSTING_READ(PCH_DREF_CONTROL);
6906 udelay(200);
6907 } else {
6908 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6909
74cfd7ac 6910 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6911
6912 /* Turn off CPU output */
74cfd7ac 6913 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6914
74cfd7ac 6915 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6916 POSTING_READ(PCH_DREF_CONTROL);
6917 udelay(200);
6918
6919 /* Turn off the SSC source */
74cfd7ac
CW
6920 val &= ~DREF_SSC_SOURCE_MASK;
6921 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6922
6923 /* Turn off SSC1 */
74cfd7ac 6924 val &= ~DREF_SSC1_ENABLE;
199e5d79 6925
74cfd7ac 6926 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6927 POSTING_READ(PCH_DREF_CONTROL);
6928 udelay(200);
6929 }
74cfd7ac
CW
6930
6931 BUG_ON(val != final);
13d83a67
JB
6932}
6933
f31f2d55 6934static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6935{
f31f2d55 6936 uint32_t tmp;
dde86e2d 6937
0ff066a9
PZ
6938 tmp = I915_READ(SOUTH_CHICKEN2);
6939 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6940 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6941
0ff066a9
PZ
6942 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6943 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6944 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6945
0ff066a9
PZ
6946 tmp = I915_READ(SOUTH_CHICKEN2);
6947 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6948 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6949
0ff066a9
PZ
6950 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6951 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6952 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6953}
6954
6955/* WaMPhyProgramming:hsw */
6956static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6957{
6958 uint32_t tmp;
dde86e2d
PZ
6959
6960 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6961 tmp &= ~(0xFF << 24);
6962 tmp |= (0x12 << 24);
6963 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6964
dde86e2d
PZ
6965 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6966 tmp |= (1 << 11);
6967 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6968
6969 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6970 tmp |= (1 << 11);
6971 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6972
dde86e2d
PZ
6973 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6974 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6975 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6976
6977 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6978 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6979 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6980
0ff066a9
PZ
6981 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6982 tmp &= ~(7 << 13);
6983 tmp |= (5 << 13);
6984 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6985
0ff066a9
PZ
6986 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6987 tmp &= ~(7 << 13);
6988 tmp |= (5 << 13);
6989 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6990
6991 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6992 tmp &= ~0xFF;
6993 tmp |= 0x1C;
6994 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6995
6996 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6997 tmp &= ~0xFF;
6998 tmp |= 0x1C;
6999 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7000
7001 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7002 tmp &= ~(0xFF << 16);
7003 tmp |= (0x1C << 16);
7004 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7005
7006 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7007 tmp &= ~(0xFF << 16);
7008 tmp |= (0x1C << 16);
7009 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7010
0ff066a9
PZ
7011 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7012 tmp |= (1 << 27);
7013 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 7014
0ff066a9
PZ
7015 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7016 tmp |= (1 << 27);
7017 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 7018
0ff066a9
PZ
7019 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7020 tmp &= ~(0xF << 28);
7021 tmp |= (4 << 28);
7022 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 7023
0ff066a9
PZ
7024 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7025 tmp &= ~(0xF << 28);
7026 tmp |= (4 << 28);
7027 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
7028}
7029
2fa86a1f
PZ
7030/* Implements 3 different sequences from BSpec chapter "Display iCLK
7031 * Programming" based on the parameters passed:
7032 * - Sequence to enable CLKOUT_DP
7033 * - Sequence to enable CLKOUT_DP without spread
7034 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7035 */
7036static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7037 bool with_fdi)
f31f2d55
PZ
7038{
7039 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
7040 uint32_t reg, tmp;
7041
7042 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7043 with_spread = true;
7044 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7045 with_fdi, "LP PCH doesn't have FDI\n"))
7046 with_fdi = false;
f31f2d55
PZ
7047
7048 mutex_lock(&dev_priv->dpio_lock);
7049
7050 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7051 tmp &= ~SBI_SSCCTL_DISABLE;
7052 tmp |= SBI_SSCCTL_PATHALT;
7053 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7054
7055 udelay(24);
7056
2fa86a1f
PZ
7057 if (with_spread) {
7058 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7059 tmp &= ~SBI_SSCCTL_PATHALT;
7060 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 7061
2fa86a1f
PZ
7062 if (with_fdi) {
7063 lpt_reset_fdi_mphy(dev_priv);
7064 lpt_program_fdi_mphy(dev_priv);
7065 }
7066 }
dde86e2d 7067
2fa86a1f
PZ
7068 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7069 SBI_GEN0 : SBI_DBUFF0;
7070 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7071 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7072 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7073
7074 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7075}
7076
47701c3b
PZ
7077/* Sequence to disable CLKOUT_DP */
7078static void lpt_disable_clkout_dp(struct drm_device *dev)
7079{
7080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 uint32_t reg, tmp;
7082
7083 mutex_lock(&dev_priv->dpio_lock);
7084
7085 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7086 SBI_GEN0 : SBI_DBUFF0;
7087 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7088 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7089 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7090
7091 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7092 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7093 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7094 tmp |= SBI_SSCCTL_PATHALT;
7095 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7096 udelay(32);
7097 }
7098 tmp |= SBI_SSCCTL_DISABLE;
7099 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7100 }
7101
7102 mutex_unlock(&dev_priv->dpio_lock);
7103}
7104
bf8fa3d3
PZ
7105static void lpt_init_pch_refclk(struct drm_device *dev)
7106{
bf8fa3d3
PZ
7107 struct intel_encoder *encoder;
7108 bool has_vga = false;
7109
b2784e15 7110 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7111 switch (encoder->type) {
7112 case INTEL_OUTPUT_ANALOG:
7113 has_vga = true;
7114 break;
6847d71b
PZ
7115 default:
7116 break;
bf8fa3d3
PZ
7117 }
7118 }
7119
47701c3b
PZ
7120 if (has_vga)
7121 lpt_enable_clkout_dp(dev, true, true);
7122 else
7123 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7124}
7125
dde86e2d
PZ
7126/*
7127 * Initialize reference clocks when the driver loads
7128 */
7129void intel_init_pch_refclk(struct drm_device *dev)
7130{
7131 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7132 ironlake_init_pch_refclk(dev);
7133 else if (HAS_PCH_LPT(dev))
7134 lpt_init_pch_refclk(dev);
7135}
7136
d9d444cb
JB
7137static int ironlake_get_refclk(struct drm_crtc *crtc)
7138{
7139 struct drm_device *dev = crtc->dev;
7140 struct drm_i915_private *dev_priv = dev->dev_private;
7141 struct intel_encoder *encoder;
d9d444cb
JB
7142 int num_connectors = 0;
7143 bool is_lvds = false;
7144
d0737e1d
ACO
7145 for_each_intel_encoder(dev, encoder) {
7146 if (encoder->new_crtc != to_intel_crtc(crtc))
7147 continue;
7148
d9d444cb
JB
7149 switch (encoder->type) {
7150 case INTEL_OUTPUT_LVDS:
7151 is_lvds = true;
7152 break;
6847d71b
PZ
7153 default:
7154 break;
d9d444cb
JB
7155 }
7156 num_connectors++;
7157 }
7158
7159 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7160 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7161 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7162 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7163 }
7164
7165 return 120000;
7166}
7167
6ff93609 7168static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7169{
c8203565 7170 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7172 int pipe = intel_crtc->pipe;
c8203565
PZ
7173 uint32_t val;
7174
78114071 7175 val = 0;
c8203565 7176
965e0c48 7177 switch (intel_crtc->config.pipe_bpp) {
c8203565 7178 case 18:
dfd07d72 7179 val |= PIPECONF_6BPC;
c8203565
PZ
7180 break;
7181 case 24:
dfd07d72 7182 val |= PIPECONF_8BPC;
c8203565
PZ
7183 break;
7184 case 30:
dfd07d72 7185 val |= PIPECONF_10BPC;
c8203565
PZ
7186 break;
7187 case 36:
dfd07d72 7188 val |= PIPECONF_12BPC;
c8203565
PZ
7189 break;
7190 default:
cc769b62
PZ
7191 /* Case prevented by intel_choose_pipe_bpp_dither. */
7192 BUG();
c8203565
PZ
7193 }
7194
d8b32247 7195 if (intel_crtc->config.dither)
c8203565
PZ
7196 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7197
6ff93609 7198 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7199 val |= PIPECONF_INTERLACED_ILK;
7200 else
7201 val |= PIPECONF_PROGRESSIVE;
7202
50f3b016 7203 if (intel_crtc->config.limited_color_range)
3685a8f3 7204 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7205
c8203565
PZ
7206 I915_WRITE(PIPECONF(pipe), val);
7207 POSTING_READ(PIPECONF(pipe));
7208}
7209
86d3efce
VS
7210/*
7211 * Set up the pipe CSC unit.
7212 *
7213 * Currently only full range RGB to limited range RGB conversion
7214 * is supported, but eventually this should handle various
7215 * RGB<->YCbCr scenarios as well.
7216 */
50f3b016 7217static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7218{
7219 struct drm_device *dev = crtc->dev;
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7222 int pipe = intel_crtc->pipe;
7223 uint16_t coeff = 0x7800; /* 1.0 */
7224
7225 /*
7226 * TODO: Check what kind of values actually come out of the pipe
7227 * with these coeff/postoff values and adjust to get the best
7228 * accuracy. Perhaps we even need to take the bpc value into
7229 * consideration.
7230 */
7231
50f3b016 7232 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7233 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7234
7235 /*
7236 * GY/GU and RY/RU should be the other way around according
7237 * to BSpec, but reality doesn't agree. Just set them up in
7238 * a way that results in the correct picture.
7239 */
7240 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7241 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7242
7243 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7244 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7245
7246 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7247 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7248
7249 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7250 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7251 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7252
7253 if (INTEL_INFO(dev)->gen > 6) {
7254 uint16_t postoff = 0;
7255
50f3b016 7256 if (intel_crtc->config.limited_color_range)
32cf0cb0 7257 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7258
7259 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7260 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7261 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7262
7263 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7264 } else {
7265 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7266
50f3b016 7267 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7268 mode |= CSC_BLACK_SCREEN_OFFSET;
7269
7270 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7271 }
7272}
7273
6ff93609 7274static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7275{
756f85cf
PZ
7276 struct drm_device *dev = crtc->dev;
7277 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7279 enum pipe pipe = intel_crtc->pipe;
3b117c8f 7280 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
7281 uint32_t val;
7282
3eff4faa 7283 val = 0;
ee2b0b38 7284
756f85cf 7285 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
7286 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7287
6ff93609 7288 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7289 val |= PIPECONF_INTERLACED_ILK;
7290 else
7291 val |= PIPECONF_PROGRESSIVE;
7292
702e7a56
PZ
7293 I915_WRITE(PIPECONF(cpu_transcoder), val);
7294 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7295
7296 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7297 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7298
3cdf122c 7299 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7300 val = 0;
7301
7302 switch (intel_crtc->config.pipe_bpp) {
7303 case 18:
7304 val |= PIPEMISC_DITHER_6_BPC;
7305 break;
7306 case 24:
7307 val |= PIPEMISC_DITHER_8_BPC;
7308 break;
7309 case 30:
7310 val |= PIPEMISC_DITHER_10_BPC;
7311 break;
7312 case 36:
7313 val |= PIPEMISC_DITHER_12_BPC;
7314 break;
7315 default:
7316 /* Case prevented by pipe_config_set_bpp. */
7317 BUG();
7318 }
7319
7320 if (intel_crtc->config.dither)
7321 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7322
7323 I915_WRITE(PIPEMISC(pipe), val);
7324 }
ee2b0b38
PZ
7325}
7326
6591c6e4 7327static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
7328 intel_clock_t *clock,
7329 bool *has_reduced_clock,
7330 intel_clock_t *reduced_clock)
7331{
7332 struct drm_device *dev = crtc->dev;
7333 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7335 int refclk;
d4906093 7336 const intel_limit_t *limit;
a16af721 7337 bool ret, is_lvds = false;
79e53945 7338
d0737e1d 7339 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7340
d9d444cb 7341 refclk = ironlake_get_refclk(crtc);
79e53945 7342
d4906093
ML
7343 /*
7344 * Returns a set of divisors for the desired target clock with the given
7345 * refclk, or FALSE. The returned values represent the clock equation:
7346 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7347 */
409ee761 7348 limit = intel_limit(intel_crtc, refclk);
a919ff14 7349 ret = dev_priv->display.find_dpll(limit, intel_crtc,
d0737e1d 7350 intel_crtc->new_config->port_clock,
ee9300bb 7351 refclk, NULL, clock);
6591c6e4
PZ
7352 if (!ret)
7353 return false;
cda4b7d3 7354
ddc9003c 7355 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7356 /*
7357 * Ensure we match the reduced clock's P to the target clock.
7358 * If the clocks don't match, we can't switch the display clock
7359 * by using the FP0/FP1. In such case we will disable the LVDS
7360 * downclock feature.
7361 */
ee9300bb 7362 *has_reduced_clock =
a919ff14 7363 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7364 dev_priv->lvds_downclock,
7365 refclk, clock,
7366 reduced_clock);
652c393a 7367 }
61e9653f 7368
6591c6e4
PZ
7369 return true;
7370}
7371
d4b1931c
PZ
7372int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7373{
7374 /*
7375 * Account for spread spectrum to avoid
7376 * oversubscribing the link. Max center spread
7377 * is 2.5%; use 5% for safety's sake.
7378 */
7379 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7380 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7381}
7382
7429e9d4 7383static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7384{
7429e9d4 7385 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7386}
7387
de13a2e3 7388static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 7389 u32 *fp,
9a7c7890 7390 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7391{
de13a2e3 7392 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7393 struct drm_device *dev = crtc->dev;
7394 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7395 struct intel_encoder *intel_encoder;
7396 uint32_t dpll;
6cc5f341 7397 int factor, num_connectors = 0;
09ede541 7398 bool is_lvds = false, is_sdvo = false;
79e53945 7399
d0737e1d
ACO
7400 for_each_intel_encoder(dev, intel_encoder) {
7401 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7402 continue;
7403
de13a2e3 7404 switch (intel_encoder->type) {
79e53945
JB
7405 case INTEL_OUTPUT_LVDS:
7406 is_lvds = true;
7407 break;
7408 case INTEL_OUTPUT_SDVO:
7d57382e 7409 case INTEL_OUTPUT_HDMI:
79e53945 7410 is_sdvo = true;
79e53945 7411 break;
6847d71b
PZ
7412 default:
7413 break;
79e53945 7414 }
43565a06 7415
c751ce4f 7416 num_connectors++;
79e53945 7417 }
79e53945 7418
c1858123 7419 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7420 factor = 21;
7421 if (is_lvds) {
7422 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7423 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7424 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7425 factor = 25;
d0737e1d 7426 } else if (intel_crtc->new_config->sdvo_tv_clock)
8febb297 7427 factor = 20;
c1858123 7428
d0737e1d 7429 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
7d0ac5b7 7430 *fp |= FP_CB_TUNE;
2c07245f 7431
9a7c7890
DV
7432 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7433 *fp2 |= FP_CB_TUNE;
7434
5eddb70b 7435 dpll = 0;
2c07245f 7436
a07d6787
EA
7437 if (is_lvds)
7438 dpll |= DPLLB_MODE_LVDS;
7439 else
7440 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7441
d0737e1d 7442 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
ef1b460d 7443 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7444
7445 if (is_sdvo)
4a33e48d 7446 dpll |= DPLL_SDVO_HIGH_SPEED;
d0737e1d 7447 if (intel_crtc->new_config->has_dp_encoder)
4a33e48d 7448 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7449
a07d6787 7450 /* compute bitmask from p1 value */
d0737e1d 7451 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7452 /* also FPA1 */
d0737e1d 7453 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7454
d0737e1d 7455 switch (intel_crtc->new_config->dpll.p2) {
a07d6787
EA
7456 case 5:
7457 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7458 break;
7459 case 7:
7460 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7461 break;
7462 case 10:
7463 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7464 break;
7465 case 14:
7466 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7467 break;
79e53945
JB
7468 }
7469
b4c09f3b 7470 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7471 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7472 else
7473 dpll |= PLL_REF_INPUT_DREFCLK;
7474
959e16d6 7475 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7476}
7477
3fb37703 7478static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
de13a2e3 7479{
c7653199 7480 struct drm_device *dev = crtc->base.dev;
de13a2e3 7481 intel_clock_t clock, reduced_clock;
cbbab5bd 7482 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7483 bool ok, has_reduced_clock = false;
8b47047b 7484 bool is_lvds = false;
e2b78267 7485 struct intel_shared_dpll *pll;
de13a2e3 7486
409ee761 7487 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7488
5dc5298b
PZ
7489 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7490 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7491
c7653199 7492 ok = ironlake_compute_clocks(&crtc->base, &clock,
de13a2e3 7493 &has_reduced_clock, &reduced_clock);
d0737e1d 7494 if (!ok && !crtc->new_config->clock_set) {
de13a2e3
PZ
7495 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7496 return -EINVAL;
79e53945 7497 }
f47709a9 7498 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
7499 if (!crtc->new_config->clock_set) {
7500 crtc->new_config->dpll.n = clock.n;
7501 crtc->new_config->dpll.m1 = clock.m1;
7502 crtc->new_config->dpll.m2 = clock.m2;
7503 crtc->new_config->dpll.p1 = clock.p1;
7504 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 7505 }
79e53945 7506
5dc5298b 7507 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
d0737e1d
ACO
7508 if (crtc->new_config->has_pch_encoder) {
7509 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
cbbab5bd 7510 if (has_reduced_clock)
7429e9d4 7511 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7512
c7653199 7513 dpll = ironlake_compute_dpll(crtc,
cbbab5bd
DV
7514 &fp, &reduced_clock,
7515 has_reduced_clock ? &fp2 : NULL);
7516
d0737e1d
ACO
7517 crtc->new_config->dpll_hw_state.dpll = dpll;
7518 crtc->new_config->dpll_hw_state.fp0 = fp;
66e985c0 7519 if (has_reduced_clock)
d0737e1d 7520 crtc->new_config->dpll_hw_state.fp1 = fp2;
66e985c0 7521 else
d0737e1d 7522 crtc->new_config->dpll_hw_state.fp1 = fp;
66e985c0 7523
c7653199 7524 pll = intel_get_shared_dpll(crtc);
ee7b9f93 7525 if (pll == NULL) {
84f44ce7 7526 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7527 pipe_name(crtc->pipe));
4b645f14
JB
7528 return -EINVAL;
7529 }
3fb37703 7530 }
79e53945 7531
d330a953 7532 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7533 crtc->lowfreq_avail = true;
bcd644e0 7534 else
c7653199 7535 crtc->lowfreq_avail = false;
e2b78267 7536
c8f7a0db 7537 return 0;
79e53945
JB
7538}
7539
eb14cb74
VS
7540static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7541 struct intel_link_m_n *m_n)
7542{
7543 struct drm_device *dev = crtc->base.dev;
7544 struct drm_i915_private *dev_priv = dev->dev_private;
7545 enum pipe pipe = crtc->pipe;
7546
7547 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7548 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7549 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7550 & ~TU_SIZE_MASK;
7551 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7552 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7553 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7554}
7555
7556static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7557 enum transcoder transcoder,
b95af8be
VK
7558 struct intel_link_m_n *m_n,
7559 struct intel_link_m_n *m2_n2)
72419203
DV
7560{
7561 struct drm_device *dev = crtc->base.dev;
7562 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7563 enum pipe pipe = crtc->pipe;
72419203 7564
eb14cb74
VS
7565 if (INTEL_INFO(dev)->gen >= 5) {
7566 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7567 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7568 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7569 & ~TU_SIZE_MASK;
7570 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7571 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7572 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7573 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7574 * gen < 8) and if DRRS is supported (to make sure the
7575 * registers are not unnecessarily read).
7576 */
7577 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7578 crtc->config.has_drrs) {
7579 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7580 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7581 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7582 & ~TU_SIZE_MASK;
7583 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7584 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7585 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7586 }
eb14cb74
VS
7587 } else {
7588 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7589 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7590 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7591 & ~TU_SIZE_MASK;
7592 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7593 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7594 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7595 }
7596}
7597
7598void intel_dp_get_m_n(struct intel_crtc *crtc,
7599 struct intel_crtc_config *pipe_config)
7600{
7601 if (crtc->config.has_pch_encoder)
7602 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7603 else
7604 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7605 &pipe_config->dp_m_n,
7606 &pipe_config->dp_m2_n2);
eb14cb74 7607}
72419203 7608
eb14cb74
VS
7609static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7610 struct intel_crtc_config *pipe_config)
7611{
7612 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7613 &pipe_config->fdi_m_n, NULL);
72419203
DV
7614}
7615
bd2e244f
JB
7616static void skylake_get_pfit_config(struct intel_crtc *crtc,
7617 struct intel_crtc_config *pipe_config)
7618{
7619 struct drm_device *dev = crtc->base.dev;
7620 struct drm_i915_private *dev_priv = dev->dev_private;
7621 uint32_t tmp;
7622
7623 tmp = I915_READ(PS_CTL(crtc->pipe));
7624
7625 if (tmp & PS_ENABLE) {
7626 pipe_config->pch_pfit.enabled = true;
7627 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7628 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7629 }
7630}
7631
2fa2fe9a
DV
7632static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7633 struct intel_crtc_config *pipe_config)
7634{
7635 struct drm_device *dev = crtc->base.dev;
7636 struct drm_i915_private *dev_priv = dev->dev_private;
7637 uint32_t tmp;
7638
7639 tmp = I915_READ(PF_CTL(crtc->pipe));
7640
7641 if (tmp & PF_ENABLE) {
fd4daa9c 7642 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7643 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7644 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7645
7646 /* We currently do not free assignements of panel fitters on
7647 * ivb/hsw (since we don't use the higher upscaling modes which
7648 * differentiates them) so just WARN about this case for now. */
7649 if (IS_GEN7(dev)) {
7650 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7651 PF_PIPE_SEL_IVB(crtc->pipe));
7652 }
2fa2fe9a 7653 }
79e53945
JB
7654}
7655
4c6baa59
JB
7656static void ironlake_get_plane_config(struct intel_crtc *crtc,
7657 struct intel_plane_config *plane_config)
7658{
7659 struct drm_device *dev = crtc->base.dev;
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 u32 val, base, offset;
7662 int pipe = crtc->pipe, plane = crtc->plane;
7663 int fourcc, pixel_format;
7664 int aligned_height;
7665
66e514c1
DA
7666 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7667 if (!crtc->base.primary->fb) {
4c6baa59
JB
7668 DRM_DEBUG_KMS("failed to alloc fb\n");
7669 return;
7670 }
7671
7672 val = I915_READ(DSPCNTR(plane));
7673
7674 if (INTEL_INFO(dev)->gen >= 4)
7675 if (val & DISPPLANE_TILED)
7676 plane_config->tiled = true;
7677
7678 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7679 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7680 crtc->base.primary->fb->pixel_format = fourcc;
7681 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7682 drm_format_plane_cpp(fourcc, 0) * 8;
7683
7684 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7685 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7686 offset = I915_READ(DSPOFFSET(plane));
7687 } else {
7688 if (plane_config->tiled)
7689 offset = I915_READ(DSPTILEOFF(plane));
7690 else
7691 offset = I915_READ(DSPLINOFF(plane));
7692 }
7693 plane_config->base = base;
7694
7695 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7696 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7697 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7698
7699 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7700 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7701
66e514c1 7702 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7703 plane_config->tiled);
7704
1267a26b
FF
7705 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7706 aligned_height);
4c6baa59
JB
7707
7708 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7709 pipe, plane, crtc->base.primary->fb->width,
7710 crtc->base.primary->fb->height,
7711 crtc->base.primary->fb->bits_per_pixel, base,
7712 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7713 plane_config->size);
7714}
7715
0e8ffe1b
DV
7716static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7717 struct intel_crtc_config *pipe_config)
7718{
7719 struct drm_device *dev = crtc->base.dev;
7720 struct drm_i915_private *dev_priv = dev->dev_private;
7721 uint32_t tmp;
7722
f458ebbc
DV
7723 if (!intel_display_power_is_enabled(dev_priv,
7724 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7725 return false;
7726
e143a21c 7727 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7728 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7729
0e8ffe1b
DV
7730 tmp = I915_READ(PIPECONF(crtc->pipe));
7731 if (!(tmp & PIPECONF_ENABLE))
7732 return false;
7733
42571aef
VS
7734 switch (tmp & PIPECONF_BPC_MASK) {
7735 case PIPECONF_6BPC:
7736 pipe_config->pipe_bpp = 18;
7737 break;
7738 case PIPECONF_8BPC:
7739 pipe_config->pipe_bpp = 24;
7740 break;
7741 case PIPECONF_10BPC:
7742 pipe_config->pipe_bpp = 30;
7743 break;
7744 case PIPECONF_12BPC:
7745 pipe_config->pipe_bpp = 36;
7746 break;
7747 default:
7748 break;
7749 }
7750
b5a9fa09
DV
7751 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7752 pipe_config->limited_color_range = true;
7753
ab9412ba 7754 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7755 struct intel_shared_dpll *pll;
7756
88adfff1
DV
7757 pipe_config->has_pch_encoder = true;
7758
627eb5a3
DV
7759 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7760 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7761 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7762
7763 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7764
c0d43d62 7765 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7766 pipe_config->shared_dpll =
7767 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7768 } else {
7769 tmp = I915_READ(PCH_DPLL_SEL);
7770 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7771 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7772 else
7773 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7774 }
66e985c0
DV
7775
7776 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7777
7778 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7779 &pipe_config->dpll_hw_state));
c93f54cf
DV
7780
7781 tmp = pipe_config->dpll_hw_state.dpll;
7782 pipe_config->pixel_multiplier =
7783 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7784 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7785
7786 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7787 } else {
7788 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7789 }
7790
1bd1bd80
DV
7791 intel_get_pipe_timings(crtc, pipe_config);
7792
2fa2fe9a
DV
7793 ironlake_get_pfit_config(crtc, pipe_config);
7794
0e8ffe1b
DV
7795 return true;
7796}
7797
be256dc7
PZ
7798static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7799{
7800 struct drm_device *dev = dev_priv->dev;
be256dc7 7801 struct intel_crtc *crtc;
be256dc7 7802
d3fcc808 7803 for_each_intel_crtc(dev, crtc)
798183c5 7804 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7805 pipe_name(crtc->pipe));
7806
7807 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7808 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7809 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7810 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7811 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7812 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7813 "CPU PWM1 enabled\n");
c5107b87
PZ
7814 if (IS_HASWELL(dev))
7815 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7816 "CPU PWM2 enabled\n");
be256dc7
PZ
7817 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7818 "PCH PWM1 enabled\n");
7819 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7820 "Utility pin enabled\n");
7821 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7822
9926ada1
PZ
7823 /*
7824 * In theory we can still leave IRQs enabled, as long as only the HPD
7825 * interrupts remain enabled. We used to check for that, but since it's
7826 * gen-specific and since we only disable LCPLL after we fully disable
7827 * the interrupts, the check below should be enough.
7828 */
9df7575f 7829 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7830}
7831
9ccd5aeb
PZ
7832static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7833{
7834 struct drm_device *dev = dev_priv->dev;
7835
7836 if (IS_HASWELL(dev))
7837 return I915_READ(D_COMP_HSW);
7838 else
7839 return I915_READ(D_COMP_BDW);
7840}
7841
3c4c9b81
PZ
7842static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7843{
7844 struct drm_device *dev = dev_priv->dev;
7845
7846 if (IS_HASWELL(dev)) {
7847 mutex_lock(&dev_priv->rps.hw_lock);
7848 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7849 val))
f475dadf 7850 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7851 mutex_unlock(&dev_priv->rps.hw_lock);
7852 } else {
9ccd5aeb
PZ
7853 I915_WRITE(D_COMP_BDW, val);
7854 POSTING_READ(D_COMP_BDW);
3c4c9b81 7855 }
be256dc7
PZ
7856}
7857
7858/*
7859 * This function implements pieces of two sequences from BSpec:
7860 * - Sequence for display software to disable LCPLL
7861 * - Sequence for display software to allow package C8+
7862 * The steps implemented here are just the steps that actually touch the LCPLL
7863 * register. Callers should take care of disabling all the display engine
7864 * functions, doing the mode unset, fixing interrupts, etc.
7865 */
6ff58d53
PZ
7866static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7867 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7868{
7869 uint32_t val;
7870
7871 assert_can_disable_lcpll(dev_priv);
7872
7873 val = I915_READ(LCPLL_CTL);
7874
7875 if (switch_to_fclk) {
7876 val |= LCPLL_CD_SOURCE_FCLK;
7877 I915_WRITE(LCPLL_CTL, val);
7878
7879 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7880 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7881 DRM_ERROR("Switching to FCLK failed\n");
7882
7883 val = I915_READ(LCPLL_CTL);
7884 }
7885
7886 val |= LCPLL_PLL_DISABLE;
7887 I915_WRITE(LCPLL_CTL, val);
7888 POSTING_READ(LCPLL_CTL);
7889
7890 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7891 DRM_ERROR("LCPLL still locked\n");
7892
9ccd5aeb 7893 val = hsw_read_dcomp(dev_priv);
be256dc7 7894 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7895 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7896 ndelay(100);
7897
9ccd5aeb
PZ
7898 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7899 1))
be256dc7
PZ
7900 DRM_ERROR("D_COMP RCOMP still in progress\n");
7901
7902 if (allow_power_down) {
7903 val = I915_READ(LCPLL_CTL);
7904 val |= LCPLL_POWER_DOWN_ALLOW;
7905 I915_WRITE(LCPLL_CTL, val);
7906 POSTING_READ(LCPLL_CTL);
7907 }
7908}
7909
7910/*
7911 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7912 * source.
7913 */
6ff58d53 7914static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7915{
7916 uint32_t val;
7917
7918 val = I915_READ(LCPLL_CTL);
7919
7920 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7921 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7922 return;
7923
a8a8bd54
PZ
7924 /*
7925 * Make sure we're not on PC8 state before disabling PC8, otherwise
7926 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7927 *
7928 * The other problem is that hsw_restore_lcpll() is called as part of
7929 * the runtime PM resume sequence, so we can't just call
7930 * gen6_gt_force_wake_get() because that function calls
7931 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7932 * while we are on the resume sequence. So to solve this problem we have
7933 * to call special forcewake code that doesn't touch runtime PM and
7934 * doesn't enable the forcewake delayed work.
7935 */
d2e40e27 7936 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7937 if (dev_priv->uncore.forcewake_count++ == 0)
7938 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
d2e40e27 7939 spin_unlock_irq(&dev_priv->uncore.lock);
215733fa 7940
be256dc7
PZ
7941 if (val & LCPLL_POWER_DOWN_ALLOW) {
7942 val &= ~LCPLL_POWER_DOWN_ALLOW;
7943 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7944 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7945 }
7946
9ccd5aeb 7947 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7948 val |= D_COMP_COMP_FORCE;
7949 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7950 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7951
7952 val = I915_READ(LCPLL_CTL);
7953 val &= ~LCPLL_PLL_DISABLE;
7954 I915_WRITE(LCPLL_CTL, val);
7955
7956 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7957 DRM_ERROR("LCPLL not locked yet\n");
7958
7959 if (val & LCPLL_CD_SOURCE_FCLK) {
7960 val = I915_READ(LCPLL_CTL);
7961 val &= ~LCPLL_CD_SOURCE_FCLK;
7962 I915_WRITE(LCPLL_CTL, val);
7963
7964 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7965 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7966 DRM_ERROR("Switching back to LCPLL failed\n");
7967 }
215733fa 7968
a8a8bd54 7969 /* See the big comment above. */
d2e40e27 7970 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7971 if (--dev_priv->uncore.forcewake_count == 0)
7972 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
d2e40e27 7973 spin_unlock_irq(&dev_priv->uncore.lock);
be256dc7
PZ
7974}
7975
765dab67
PZ
7976/*
7977 * Package states C8 and deeper are really deep PC states that can only be
7978 * reached when all the devices on the system allow it, so even if the graphics
7979 * device allows PC8+, it doesn't mean the system will actually get to these
7980 * states. Our driver only allows PC8+ when going into runtime PM.
7981 *
7982 * The requirements for PC8+ are that all the outputs are disabled, the power
7983 * well is disabled and most interrupts are disabled, and these are also
7984 * requirements for runtime PM. When these conditions are met, we manually do
7985 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7986 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7987 * hang the machine.
7988 *
7989 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7990 * the state of some registers, so when we come back from PC8+ we need to
7991 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7992 * need to take care of the registers kept by RC6. Notice that this happens even
7993 * if we don't put the device in PCI D3 state (which is what currently happens
7994 * because of the runtime PM support).
7995 *
7996 * For more, read "Display Sequences for Package C8" on the hardware
7997 * documentation.
7998 */
a14cb6fc 7999void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8000{
c67a470b
PZ
8001 struct drm_device *dev = dev_priv->dev;
8002 uint32_t val;
8003
c67a470b
PZ
8004 DRM_DEBUG_KMS("Enabling package C8+\n");
8005
c67a470b
PZ
8006 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8007 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8008 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8009 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8010 }
8011
8012 lpt_disable_clkout_dp(dev);
c67a470b
PZ
8013 hsw_disable_lcpll(dev_priv, true, true);
8014}
8015
a14cb6fc 8016void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
8017{
8018 struct drm_device *dev = dev_priv->dev;
8019 uint32_t val;
8020
c67a470b
PZ
8021 DRM_DEBUG_KMS("Disabling package C8+\n");
8022
8023 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
8024 lpt_init_pch_refclk(dev);
8025
8026 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8027 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8028 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8029 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8030 }
8031
8032 intel_prepare_ddi(dev);
c67a470b
PZ
8033}
8034
797d0259 8035static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
09b4ddf9 8036{
c7653199 8037 if (!intel_ddi_pll_select(crtc))
6441ab5f 8038 return -EINVAL;
716c2e55 8039
c7653199 8040 crtc->lowfreq_avail = false;
644cef34 8041
c8f7a0db 8042 return 0;
79e53945
JB
8043}
8044
96b7dfb7
S
8045static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8046 enum port port,
8047 struct intel_crtc_config *pipe_config)
8048{
8049 u32 temp;
8050
8051 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8052 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8053
8054 switch (pipe_config->ddi_pll_sel) {
8055 case SKL_DPLL1:
8056 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8057 break;
8058 case SKL_DPLL2:
8059 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8060 break;
8061 case SKL_DPLL3:
8062 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8063 break;
96b7dfb7
S
8064 }
8065}
8066
7d2c8175
DL
8067static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8068 enum port port,
8069 struct intel_crtc_config *pipe_config)
8070{
8071 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8072
8073 switch (pipe_config->ddi_pll_sel) {
8074 case PORT_CLK_SEL_WRPLL1:
8075 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8076 break;
8077 case PORT_CLK_SEL_WRPLL2:
8078 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8079 break;
8080 }
8081}
8082
26804afd
DV
8083static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8084 struct intel_crtc_config *pipe_config)
8085{
8086 struct drm_device *dev = crtc->base.dev;
8087 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 8088 struct intel_shared_dpll *pll;
26804afd
DV
8089 enum port port;
8090 uint32_t tmp;
8091
8092 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8093
8094 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8095
96b7dfb7
S
8096 if (IS_SKYLAKE(dev))
8097 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8098 else
8099 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8100
d452c5b6
DV
8101 if (pipe_config->shared_dpll >= 0) {
8102 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8103
8104 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8105 &pipe_config->dpll_hw_state));
8106 }
8107
26804afd
DV
8108 /*
8109 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8110 * DDI E. So just check whether this pipe is wired to DDI E and whether
8111 * the PCH transcoder is on.
8112 */
ca370455
DL
8113 if (INTEL_INFO(dev)->gen < 9 &&
8114 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8115 pipe_config->has_pch_encoder = true;
8116
8117 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8118 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8119 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8120
8121 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8122 }
8123}
8124
0e8ffe1b
DV
8125static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8126 struct intel_crtc_config *pipe_config)
8127{
8128 struct drm_device *dev = crtc->base.dev;
8129 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8130 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8131 uint32_t tmp;
8132
f458ebbc 8133 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8134 POWER_DOMAIN_PIPE(crtc->pipe)))
8135 return false;
8136
e143a21c 8137 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8138 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8139
eccb140b
DV
8140 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8141 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8142 enum pipe trans_edp_pipe;
8143 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8144 default:
8145 WARN(1, "unknown pipe linked to edp transcoder\n");
8146 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8147 case TRANS_DDI_EDP_INPUT_A_ON:
8148 trans_edp_pipe = PIPE_A;
8149 break;
8150 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8151 trans_edp_pipe = PIPE_B;
8152 break;
8153 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8154 trans_edp_pipe = PIPE_C;
8155 break;
8156 }
8157
8158 if (trans_edp_pipe == crtc->pipe)
8159 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8160 }
8161
f458ebbc 8162 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8163 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8164 return false;
8165
eccb140b 8166 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8167 if (!(tmp & PIPECONF_ENABLE))
8168 return false;
8169
26804afd 8170 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8171
1bd1bd80
DV
8172 intel_get_pipe_timings(crtc, pipe_config);
8173
2fa2fe9a 8174 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
bd2e244f
JB
8175 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8176 if (IS_SKYLAKE(dev))
8177 skylake_get_pfit_config(crtc, pipe_config);
8178 else
8179 ironlake_get_pfit_config(crtc, pipe_config);
8180 }
88adfff1 8181
e59150dc
JB
8182 if (IS_HASWELL(dev))
8183 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8184 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8185
ebb69c95
CT
8186 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8187 pipe_config->pixel_multiplier =
8188 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8189 } else {
8190 pipe_config->pixel_multiplier = 1;
8191 }
6c49f241 8192
0e8ffe1b
DV
8193 return true;
8194}
8195
560b85bb
CW
8196static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8197{
8198 struct drm_device *dev = crtc->dev;
8199 struct drm_i915_private *dev_priv = dev->dev_private;
8200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8201 uint32_t cntl = 0, size = 0;
560b85bb 8202
dc41c154
VS
8203 if (base) {
8204 unsigned int width = intel_crtc->cursor_width;
8205 unsigned int height = intel_crtc->cursor_height;
8206 unsigned int stride = roundup_pow_of_two(width) * 4;
8207
8208 switch (stride) {
8209 default:
8210 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8211 width, stride);
8212 stride = 256;
8213 /* fallthrough */
8214 case 256:
8215 case 512:
8216 case 1024:
8217 case 2048:
8218 break;
4b0e333e
CW
8219 }
8220
dc41c154
VS
8221 cntl |= CURSOR_ENABLE |
8222 CURSOR_GAMMA_ENABLE |
8223 CURSOR_FORMAT_ARGB |
8224 CURSOR_STRIDE(stride);
8225
8226 size = (height << 12) | width;
4b0e333e 8227 }
560b85bb 8228
dc41c154
VS
8229 if (intel_crtc->cursor_cntl != 0 &&
8230 (intel_crtc->cursor_base != base ||
8231 intel_crtc->cursor_size != size ||
8232 intel_crtc->cursor_cntl != cntl)) {
8233 /* On these chipsets we can only modify the base/size/stride
8234 * whilst the cursor is disabled.
8235 */
8236 I915_WRITE(_CURACNTR, 0);
4b0e333e 8237 POSTING_READ(_CURACNTR);
dc41c154 8238 intel_crtc->cursor_cntl = 0;
4b0e333e 8239 }
560b85bb 8240
99d1f387 8241 if (intel_crtc->cursor_base != base) {
9db4a9c7 8242 I915_WRITE(_CURABASE, base);
99d1f387
VS
8243 intel_crtc->cursor_base = base;
8244 }
4726e0b0 8245
dc41c154
VS
8246 if (intel_crtc->cursor_size != size) {
8247 I915_WRITE(CURSIZE, size);
8248 intel_crtc->cursor_size = size;
4b0e333e 8249 }
560b85bb 8250
4b0e333e 8251 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8252 I915_WRITE(_CURACNTR, cntl);
8253 POSTING_READ(_CURACNTR);
4b0e333e 8254 intel_crtc->cursor_cntl = cntl;
560b85bb 8255 }
560b85bb
CW
8256}
8257
560b85bb 8258static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8259{
8260 struct drm_device *dev = crtc->dev;
8261 struct drm_i915_private *dev_priv = dev->dev_private;
8262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8263 int pipe = intel_crtc->pipe;
4b0e333e
CW
8264 uint32_t cntl;
8265
8266 cntl = 0;
8267 if (base) {
8268 cntl = MCURSOR_GAMMA_ENABLE;
8269 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8270 case 64:
8271 cntl |= CURSOR_MODE_64_ARGB_AX;
8272 break;
8273 case 128:
8274 cntl |= CURSOR_MODE_128_ARGB_AX;
8275 break;
8276 case 256:
8277 cntl |= CURSOR_MODE_256_ARGB_AX;
8278 break;
8279 default:
8280 WARN_ON(1);
8281 return;
65a21cd6 8282 }
4b0e333e 8283 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8284
8285 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8286 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8287 }
65a21cd6 8288
4398ad45
VS
8289 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8290 cntl |= CURSOR_ROTATE_180;
8291
4b0e333e
CW
8292 if (intel_crtc->cursor_cntl != cntl) {
8293 I915_WRITE(CURCNTR(pipe), cntl);
8294 POSTING_READ(CURCNTR(pipe));
8295 intel_crtc->cursor_cntl = cntl;
65a21cd6 8296 }
4b0e333e 8297
65a21cd6 8298 /* and commit changes on next vblank */
5efb3e28
VS
8299 I915_WRITE(CURBASE(pipe), base);
8300 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8301
8302 intel_crtc->cursor_base = base;
65a21cd6
JB
8303}
8304
cda4b7d3 8305/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8306static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8307 bool on)
cda4b7d3
CW
8308{
8309 struct drm_device *dev = crtc->dev;
8310 struct drm_i915_private *dev_priv = dev->dev_private;
8311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8312 int pipe = intel_crtc->pipe;
3d7d6510
MR
8313 int x = crtc->cursor_x;
8314 int y = crtc->cursor_y;
d6e4db15 8315 u32 base = 0, pos = 0;
cda4b7d3 8316
d6e4db15 8317 if (on)
cda4b7d3 8318 base = intel_crtc->cursor_addr;
cda4b7d3 8319
d6e4db15
VS
8320 if (x >= intel_crtc->config.pipe_src_w)
8321 base = 0;
8322
8323 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8324 base = 0;
8325
8326 if (x < 0) {
efc9064e 8327 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8328 base = 0;
8329
8330 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8331 x = -x;
8332 }
8333 pos |= x << CURSOR_X_SHIFT;
8334
8335 if (y < 0) {
efc9064e 8336 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8337 base = 0;
8338
8339 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8340 y = -y;
8341 }
8342 pos |= y << CURSOR_Y_SHIFT;
8343
4b0e333e 8344 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8345 return;
8346
5efb3e28
VS
8347 I915_WRITE(CURPOS(pipe), pos);
8348
4398ad45
VS
8349 /* ILK+ do this automagically */
8350 if (HAS_GMCH_DISPLAY(dev) &&
8351 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8352 base += (intel_crtc->cursor_height *
8353 intel_crtc->cursor_width - 1) * 4;
8354 }
8355
8ac54669 8356 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8357 i845_update_cursor(crtc, base);
8358 else
8359 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8360}
8361
dc41c154
VS
8362static bool cursor_size_ok(struct drm_device *dev,
8363 uint32_t width, uint32_t height)
8364{
8365 if (width == 0 || height == 0)
8366 return false;
8367
8368 /*
8369 * 845g/865g are special in that they are only limited by
8370 * the width of their cursors, the height is arbitrary up to
8371 * the precision of the register. Everything else requires
8372 * square cursors, limited to a few power-of-two sizes.
8373 */
8374 if (IS_845G(dev) || IS_I865G(dev)) {
8375 if ((width & 63) != 0)
8376 return false;
8377
8378 if (width > (IS_845G(dev) ? 64 : 512))
8379 return false;
8380
8381 if (height > 1023)
8382 return false;
8383 } else {
8384 switch (width | height) {
8385 case 256:
8386 case 128:
8387 if (IS_GEN2(dev))
8388 return false;
8389 case 64:
8390 break;
8391 default:
8392 return false;
8393 }
8394 }
8395
8396 return true;
8397}
8398
e3287951
MR
8399static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8400 struct drm_i915_gem_object *obj,
8401 uint32_t width, uint32_t height)
79e53945
JB
8402{
8403 struct drm_device *dev = crtc->dev;
5c6c6003 8404 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 8405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8406 enum pipe pipe = intel_crtc->pipe;
757f9a3e 8407 unsigned old_width;
cda4b7d3 8408 uint32_t addr;
3f8bc370 8409 int ret;
79e53945 8410
79e53945 8411 /* if we want to turn off the cursor ignore width and height */
e3287951 8412 if (!obj) {
28c97730 8413 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8414 addr = 0;
5004417d 8415 mutex_lock(&dev->struct_mutex);
3f8bc370 8416 goto finish;
79e53945
JB
8417 }
8418
71acb5eb 8419 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8420 mutex_lock(&dev->struct_mutex);
3d13ef2e 8421 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8422 unsigned alignment;
8423
d6dd6843
PZ
8424 /*
8425 * Global gtt pte registers are special registers which actually
8426 * forward writes to a chunk of system memory. Which means that
8427 * there is no risk that the register values disappear as soon
8428 * as we call intel_runtime_pm_put(), so it is correct to wrap
8429 * only the pin/unpin/fence and not more.
8430 */
8431 intel_runtime_pm_get(dev_priv);
8432
693db184
CW
8433 /* Note that the w/a also requires 2 PTE of padding following
8434 * the bo. We currently fill all unused PTE with the shadow
8435 * page and so we should always have valid PTE following the
8436 * cursor preventing the VT-d warning.
8437 */
8438 alignment = 0;
8439 if (need_vtd_wa(dev))
8440 alignment = 64*1024;
8441
8442 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8443 if (ret) {
3b25b31f 8444 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
d6dd6843 8445 intel_runtime_pm_put(dev_priv);
2da3b9b9 8446 goto fail_locked;
e7b526bb
CW
8447 }
8448
d9e86c0e
CW
8449 ret = i915_gem_object_put_fence(obj);
8450 if (ret) {
3b25b31f 8451 DRM_DEBUG_KMS("failed to release fence for cursor");
d6dd6843 8452 intel_runtime_pm_put(dev_priv);
d9e86c0e
CW
8453 goto fail_unpin;
8454 }
8455
f343c5f6 8456 addr = i915_gem_obj_ggtt_offset(obj);
d6dd6843
PZ
8457
8458 intel_runtime_pm_put(dev_priv);
71acb5eb 8459 } else {
6eeefaf3 8460 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8461 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8462 if (ret) {
3b25b31f 8463 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8464 goto fail_locked;
71acb5eb 8465 }
00731155 8466 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8467 }
8468
3f8bc370 8469 finish:
3f8bc370 8470 if (intel_crtc->cursor_bo) {
00731155 8471 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8472 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8473 }
80824003 8474
a071fa00
DV
8475 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8476 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8477 mutex_unlock(&dev->struct_mutex);
3f8bc370 8478
64f962e3
CW
8479 old_width = intel_crtc->cursor_width;
8480
3f8bc370 8481 intel_crtc->cursor_addr = addr;
05394f39 8482 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8483 intel_crtc->cursor_width = width;
8484 intel_crtc->cursor_height = height;
8485
64f962e3
CW
8486 if (intel_crtc->active) {
8487 if (old_width != width)
8488 intel_update_watermarks(crtc);
f2f5f771 8489 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 8490
3f20df98
GP
8491 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8492 }
f99d7069 8493
79e53945 8494 return 0;
e7b526bb 8495fail_unpin:
cc98b413 8496 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8497fail_locked:
34b8686e
DA
8498 mutex_unlock(&dev->struct_mutex);
8499 return ret;
79e53945
JB
8500}
8501
79e53945 8502static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8503 u16 *blue, uint32_t start, uint32_t size)
79e53945 8504{
7203425a 8505 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8507
7203425a 8508 for (i = start; i < end; i++) {
79e53945
JB
8509 intel_crtc->lut_r[i] = red[i] >> 8;
8510 intel_crtc->lut_g[i] = green[i] >> 8;
8511 intel_crtc->lut_b[i] = blue[i] >> 8;
8512 }
8513
8514 intel_crtc_load_lut(crtc);
8515}
8516
79e53945
JB
8517/* VESA 640x480x72Hz mode to set on the pipe */
8518static struct drm_display_mode load_detect_mode = {
8519 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8520 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8521};
8522
a8bb6818
DV
8523struct drm_framebuffer *
8524__intel_framebuffer_create(struct drm_device *dev,
8525 struct drm_mode_fb_cmd2 *mode_cmd,
8526 struct drm_i915_gem_object *obj)
d2dff872
CW
8527{
8528 struct intel_framebuffer *intel_fb;
8529 int ret;
8530
8531 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8532 if (!intel_fb) {
6ccb81f2 8533 drm_gem_object_unreference(&obj->base);
d2dff872
CW
8534 return ERR_PTR(-ENOMEM);
8535 }
8536
8537 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8538 if (ret)
8539 goto err;
d2dff872
CW
8540
8541 return &intel_fb->base;
dd4916c5 8542err:
6ccb81f2 8543 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
8544 kfree(intel_fb);
8545
8546 return ERR_PTR(ret);
d2dff872
CW
8547}
8548
b5ea642a 8549static struct drm_framebuffer *
a8bb6818
DV
8550intel_framebuffer_create(struct drm_device *dev,
8551 struct drm_mode_fb_cmd2 *mode_cmd,
8552 struct drm_i915_gem_object *obj)
8553{
8554 struct drm_framebuffer *fb;
8555 int ret;
8556
8557 ret = i915_mutex_lock_interruptible(dev);
8558 if (ret)
8559 return ERR_PTR(ret);
8560 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8561 mutex_unlock(&dev->struct_mutex);
8562
8563 return fb;
8564}
8565
d2dff872
CW
8566static u32
8567intel_framebuffer_pitch_for_width(int width, int bpp)
8568{
8569 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8570 return ALIGN(pitch, 64);
8571}
8572
8573static u32
8574intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8575{
8576 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8577 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8578}
8579
8580static struct drm_framebuffer *
8581intel_framebuffer_create_for_mode(struct drm_device *dev,
8582 struct drm_display_mode *mode,
8583 int depth, int bpp)
8584{
8585 struct drm_i915_gem_object *obj;
0fed39bd 8586 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8587
8588 obj = i915_gem_alloc_object(dev,
8589 intel_framebuffer_size_for_mode(mode, bpp));
8590 if (obj == NULL)
8591 return ERR_PTR(-ENOMEM);
8592
8593 mode_cmd.width = mode->hdisplay;
8594 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8595 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8596 bpp);
5ca0c34a 8597 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8598
8599 return intel_framebuffer_create(dev, &mode_cmd, obj);
8600}
8601
8602static struct drm_framebuffer *
8603mode_fits_in_fbdev(struct drm_device *dev,
8604 struct drm_display_mode *mode)
8605{
4520f53a 8606#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8607 struct drm_i915_private *dev_priv = dev->dev_private;
8608 struct drm_i915_gem_object *obj;
8609 struct drm_framebuffer *fb;
8610
4c0e5528 8611 if (!dev_priv->fbdev)
d2dff872
CW
8612 return NULL;
8613
4c0e5528 8614 if (!dev_priv->fbdev->fb)
d2dff872
CW
8615 return NULL;
8616
4c0e5528
DV
8617 obj = dev_priv->fbdev->fb->obj;
8618 BUG_ON(!obj);
8619
8bcd4553 8620 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8621 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8622 fb->bits_per_pixel))
d2dff872
CW
8623 return NULL;
8624
01f2c773 8625 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8626 return NULL;
8627
8628 return fb;
4520f53a
DV
8629#else
8630 return NULL;
8631#endif
d2dff872
CW
8632}
8633
d2434ab7 8634bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8635 struct drm_display_mode *mode,
51fd371b
RC
8636 struct intel_load_detect_pipe *old,
8637 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8638{
8639 struct intel_crtc *intel_crtc;
d2434ab7
DV
8640 struct intel_encoder *intel_encoder =
8641 intel_attached_encoder(connector);
79e53945 8642 struct drm_crtc *possible_crtc;
4ef69c7a 8643 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8644 struct drm_crtc *crtc = NULL;
8645 struct drm_device *dev = encoder->dev;
94352cf9 8646 struct drm_framebuffer *fb;
51fd371b
RC
8647 struct drm_mode_config *config = &dev->mode_config;
8648 int ret, i = -1;
79e53945 8649
d2dff872 8650 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8651 connector->base.id, connector->name,
8e329a03 8652 encoder->base.id, encoder->name);
d2dff872 8653
51fd371b
RC
8654retry:
8655 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8656 if (ret)
8657 goto fail_unlock;
6e9f798d 8658
79e53945
JB
8659 /*
8660 * Algorithm gets a little messy:
7a5e4805 8661 *
79e53945
JB
8662 * - if the connector already has an assigned crtc, use it (but make
8663 * sure it's on first)
7a5e4805 8664 *
79e53945
JB
8665 * - try to find the first unused crtc that can drive this connector,
8666 * and use that if we find one
79e53945
JB
8667 */
8668
8669 /* See if we already have a CRTC for this connector */
8670 if (encoder->crtc) {
8671 crtc = encoder->crtc;
8261b191 8672
51fd371b 8673 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
8674 if (ret)
8675 goto fail_unlock;
8676 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
8677 if (ret)
8678 goto fail_unlock;
7b24056b 8679
24218aac 8680 old->dpms_mode = connector->dpms;
8261b191
CW
8681 old->load_detect_temp = false;
8682
8683 /* Make sure the crtc and connector are running */
24218aac
DV
8684 if (connector->dpms != DRM_MODE_DPMS_ON)
8685 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8686
7173188d 8687 return true;
79e53945
JB
8688 }
8689
8690 /* Find an unused one (if possible) */
70e1e0ec 8691 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8692 i++;
8693 if (!(encoder->possible_crtcs & (1 << i)))
8694 continue;
a459249c
VS
8695 if (possible_crtc->enabled)
8696 continue;
8697 /* This can occur when applying the pipe A quirk on resume. */
8698 if (to_intel_crtc(possible_crtc)->new_enabled)
8699 continue;
8700
8701 crtc = possible_crtc;
8702 break;
79e53945
JB
8703 }
8704
8705 /*
8706 * If we didn't find an unused CRTC, don't use any.
8707 */
8708 if (!crtc) {
7173188d 8709 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8710 goto fail_unlock;
79e53945
JB
8711 }
8712
51fd371b
RC
8713 ret = drm_modeset_lock(&crtc->mutex, ctx);
8714 if (ret)
4d02e2de
DV
8715 goto fail_unlock;
8716 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8717 if (ret)
51fd371b 8718 goto fail_unlock;
fc303101
DV
8719 intel_encoder->new_crtc = to_intel_crtc(crtc);
8720 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8721
8722 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8723 intel_crtc->new_enabled = true;
8724 intel_crtc->new_config = &intel_crtc->config;
24218aac 8725 old->dpms_mode = connector->dpms;
8261b191 8726 old->load_detect_temp = true;
d2dff872 8727 old->release_fb = NULL;
79e53945 8728
6492711d
CW
8729 if (!mode)
8730 mode = &load_detect_mode;
79e53945 8731
d2dff872
CW
8732 /* We need a framebuffer large enough to accommodate all accesses
8733 * that the plane may generate whilst we perform load detection.
8734 * We can not rely on the fbcon either being present (we get called
8735 * during its initialisation to detect all boot displays, or it may
8736 * not even exist) or that it is large enough to satisfy the
8737 * requested mode.
8738 */
94352cf9
DV
8739 fb = mode_fits_in_fbdev(dev, mode);
8740 if (fb == NULL) {
d2dff872 8741 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8742 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8743 old->release_fb = fb;
d2dff872
CW
8744 } else
8745 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8746 if (IS_ERR(fb)) {
d2dff872 8747 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8748 goto fail;
79e53945 8749 }
79e53945 8750
c0c36b94 8751 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8752 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8753 if (old->release_fb)
8754 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8755 goto fail;
79e53945 8756 }
7173188d 8757
79e53945 8758 /* let the connector get through one full cycle before testing */
9d0498a2 8759 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8760 return true;
412b61d8
VS
8761
8762 fail:
8763 intel_crtc->new_enabled = crtc->enabled;
8764 if (intel_crtc->new_enabled)
8765 intel_crtc->new_config = &intel_crtc->config;
8766 else
8767 intel_crtc->new_config = NULL;
51fd371b
RC
8768fail_unlock:
8769 if (ret == -EDEADLK) {
8770 drm_modeset_backoff(ctx);
8771 goto retry;
8772 }
8773
412b61d8 8774 return false;
79e53945
JB
8775}
8776
d2434ab7 8777void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8778 struct intel_load_detect_pipe *old)
79e53945 8779{
d2434ab7
DV
8780 struct intel_encoder *intel_encoder =
8781 intel_attached_encoder(connector);
4ef69c7a 8782 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8783 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8785
d2dff872 8786 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8787 connector->base.id, connector->name,
8e329a03 8788 encoder->base.id, encoder->name);
d2dff872 8789
8261b191 8790 if (old->load_detect_temp) {
fc303101
DV
8791 to_intel_connector(connector)->new_encoder = NULL;
8792 intel_encoder->new_crtc = NULL;
412b61d8
VS
8793 intel_crtc->new_enabled = false;
8794 intel_crtc->new_config = NULL;
fc303101 8795 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8796
36206361
DV
8797 if (old->release_fb) {
8798 drm_framebuffer_unregister_private(old->release_fb);
8799 drm_framebuffer_unreference(old->release_fb);
8800 }
d2dff872 8801
0622a53c 8802 return;
79e53945
JB
8803 }
8804
c751ce4f 8805 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8806 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8807 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8808}
8809
da4a1efa
VS
8810static int i9xx_pll_refclk(struct drm_device *dev,
8811 const struct intel_crtc_config *pipe_config)
8812{
8813 struct drm_i915_private *dev_priv = dev->dev_private;
8814 u32 dpll = pipe_config->dpll_hw_state.dpll;
8815
8816 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8817 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8818 else if (HAS_PCH_SPLIT(dev))
8819 return 120000;
8820 else if (!IS_GEN2(dev))
8821 return 96000;
8822 else
8823 return 48000;
8824}
8825
79e53945 8826/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8827static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8828 struct intel_crtc_config *pipe_config)
79e53945 8829{
f1f644dc 8830 struct drm_device *dev = crtc->base.dev;
79e53945 8831 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8832 int pipe = pipe_config->cpu_transcoder;
293623f7 8833 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8834 u32 fp;
8835 intel_clock_t clock;
da4a1efa 8836 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8837
8838 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8839 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8840 else
293623f7 8841 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8842
8843 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8844 if (IS_PINEVIEW(dev)) {
8845 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8846 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8847 } else {
8848 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8849 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8850 }
8851
a6c45cf0 8852 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8853 if (IS_PINEVIEW(dev))
8854 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8855 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8856 else
8857 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8858 DPLL_FPA01_P1_POST_DIV_SHIFT);
8859
8860 switch (dpll & DPLL_MODE_MASK) {
8861 case DPLLB_MODE_DAC_SERIAL:
8862 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8863 5 : 10;
8864 break;
8865 case DPLLB_MODE_LVDS:
8866 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8867 7 : 14;
8868 break;
8869 default:
28c97730 8870 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8871 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8872 return;
79e53945
JB
8873 }
8874
ac58c3f0 8875 if (IS_PINEVIEW(dev))
da4a1efa 8876 pineview_clock(refclk, &clock);
ac58c3f0 8877 else
da4a1efa 8878 i9xx_clock(refclk, &clock);
79e53945 8879 } else {
0fb58223 8880 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8881 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8882
8883 if (is_lvds) {
8884 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8885 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8886
8887 if (lvds & LVDS_CLKB_POWER_UP)
8888 clock.p2 = 7;
8889 else
8890 clock.p2 = 14;
79e53945
JB
8891 } else {
8892 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8893 clock.p1 = 2;
8894 else {
8895 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8896 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8897 }
8898 if (dpll & PLL_P2_DIVIDE_BY_4)
8899 clock.p2 = 4;
8900 else
8901 clock.p2 = 2;
79e53945 8902 }
da4a1efa
VS
8903
8904 i9xx_clock(refclk, &clock);
79e53945
JB
8905 }
8906
18442d08
VS
8907 /*
8908 * This value includes pixel_multiplier. We will use
241bfc38 8909 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8910 * encoder's get_config() function.
8911 */
8912 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8913}
8914
6878da05
VS
8915int intel_dotclock_calculate(int link_freq,
8916 const struct intel_link_m_n *m_n)
f1f644dc 8917{
f1f644dc
JB
8918 /*
8919 * The calculation for the data clock is:
1041a02f 8920 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8921 * But we want to avoid losing precison if possible, so:
1041a02f 8922 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8923 *
8924 * and the link clock is simpler:
1041a02f 8925 * link_clock = (m * link_clock) / n
f1f644dc
JB
8926 */
8927
6878da05
VS
8928 if (!m_n->link_n)
8929 return 0;
f1f644dc 8930
6878da05
VS
8931 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8932}
f1f644dc 8933
18442d08
VS
8934static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8935 struct intel_crtc_config *pipe_config)
6878da05
VS
8936{
8937 struct drm_device *dev = crtc->base.dev;
79e53945 8938
18442d08
VS
8939 /* read out port_clock from the DPLL */
8940 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8941
f1f644dc 8942 /*
18442d08 8943 * This value does not include pixel_multiplier.
241bfc38 8944 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8945 * agree once we know their relationship in the encoder's
8946 * get_config() function.
79e53945 8947 */
241bfc38 8948 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8949 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8950 &pipe_config->fdi_m_n);
79e53945
JB
8951}
8952
8953/** Returns the currently programmed mode of the given pipe. */
8954struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8955 struct drm_crtc *crtc)
8956{
548f245b 8957 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8959 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8960 struct drm_display_mode *mode;
f1f644dc 8961 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8962 int htot = I915_READ(HTOTAL(cpu_transcoder));
8963 int hsync = I915_READ(HSYNC(cpu_transcoder));
8964 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8965 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8966 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8967
8968 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8969 if (!mode)
8970 return NULL;
8971
f1f644dc
JB
8972 /*
8973 * Construct a pipe_config sufficient for getting the clock info
8974 * back out of crtc_clock_get.
8975 *
8976 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8977 * to use a real value here instead.
8978 */
293623f7 8979 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8980 pipe_config.pixel_multiplier = 1;
293623f7
VS
8981 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8982 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8983 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8984 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8985
773ae034 8986 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8987 mode->hdisplay = (htot & 0xffff) + 1;
8988 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8989 mode->hsync_start = (hsync & 0xffff) + 1;
8990 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8991 mode->vdisplay = (vtot & 0xffff) + 1;
8992 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8993 mode->vsync_start = (vsync & 0xffff) + 1;
8994 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8995
8996 drm_mode_set_name(mode);
79e53945
JB
8997
8998 return mode;
8999}
9000
652c393a
JB
9001static void intel_decrease_pllclock(struct drm_crtc *crtc)
9002{
9003 struct drm_device *dev = crtc->dev;
fbee40df 9004 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 9005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 9006
baff296c 9007 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
9008 return;
9009
9010 if (!dev_priv->lvds_downclock_avail)
9011 return;
9012
9013 /*
9014 * Since this is called by a timer, we should never get here in
9015 * the manual case.
9016 */
9017 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
9018 int pipe = intel_crtc->pipe;
9019 int dpll_reg = DPLL(pipe);
9020 int dpll;
f6e5b160 9021
44d98a61 9022 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 9023
8ac5a6d5 9024 assert_panel_unlocked(dev_priv, pipe);
652c393a 9025
dc257cf1 9026 dpll = I915_READ(dpll_reg);
652c393a
JB
9027 dpll |= DISPLAY_RATE_SELECT_FPA1;
9028 I915_WRITE(dpll_reg, dpll);
9d0498a2 9029 intel_wait_for_vblank(dev, pipe);
652c393a
JB
9030 dpll = I915_READ(dpll_reg);
9031 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 9032 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
9033 }
9034
9035}
9036
f047e395
CW
9037void intel_mark_busy(struct drm_device *dev)
9038{
c67a470b
PZ
9039 struct drm_i915_private *dev_priv = dev->dev_private;
9040
f62a0076
CW
9041 if (dev_priv->mm.busy)
9042 return;
9043
43694d69 9044 intel_runtime_pm_get(dev_priv);
c67a470b 9045 i915_update_gfx_val(dev_priv);
f62a0076 9046 dev_priv->mm.busy = true;
f047e395
CW
9047}
9048
9049void intel_mark_idle(struct drm_device *dev)
652c393a 9050{
c67a470b 9051 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 9052 struct drm_crtc *crtc;
652c393a 9053
f62a0076
CW
9054 if (!dev_priv->mm.busy)
9055 return;
9056
9057 dev_priv->mm.busy = false;
9058
d330a953 9059 if (!i915.powersave)
bb4cdd53 9060 goto out;
652c393a 9061
70e1e0ec 9062 for_each_crtc(dev, crtc) {
f4510a27 9063 if (!crtc->primary->fb)
652c393a
JB
9064 continue;
9065
725a5b54 9066 intel_decrease_pllclock(crtc);
652c393a 9067 }
b29c19b6 9068
3d13ef2e 9069 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 9070 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
9071
9072out:
43694d69 9073 intel_runtime_pm_put(dev_priv);
652c393a
JB
9074}
9075
79e53945
JB
9076static void intel_crtc_destroy(struct drm_crtc *crtc)
9077{
9078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
9079 struct drm_device *dev = crtc->dev;
9080 struct intel_unpin_work *work;
67e77c5a 9081
5e2d7afc 9082 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
9083 work = intel_crtc->unpin_work;
9084 intel_crtc->unpin_work = NULL;
5e2d7afc 9085 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
9086
9087 if (work) {
9088 cancel_work_sync(&work->work);
9089 kfree(work);
9090 }
79e53945
JB
9091
9092 drm_crtc_cleanup(crtc);
67e77c5a 9093
79e53945
JB
9094 kfree(intel_crtc);
9095}
9096
6b95a207
KH
9097static void intel_unpin_work_fn(struct work_struct *__work)
9098{
9099 struct intel_unpin_work *work =
9100 container_of(__work, struct intel_unpin_work, work);
b4a98e57 9101 struct drm_device *dev = work->crtc->dev;
f99d7069 9102 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 9103
b4a98e57 9104 mutex_lock(&dev->struct_mutex);
1690e1eb 9105 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
9106 drm_gem_object_unreference(&work->pending_flip_obj->base);
9107 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9108
b4a98e57
CW
9109 intel_update_fbc(dev);
9110 mutex_unlock(&dev->struct_mutex);
9111
f99d7069
DV
9112 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9113
b4a98e57
CW
9114 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9115 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9116
6b95a207
KH
9117 kfree(work);
9118}
9119
1afe3e9d 9120static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9121 struct drm_crtc *crtc)
6b95a207 9122{
6b95a207
KH
9123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9124 struct intel_unpin_work *work;
6b95a207
KH
9125 unsigned long flags;
9126
9127 /* Ignore early vblank irqs */
9128 if (intel_crtc == NULL)
9129 return;
9130
f326038a
DV
9131 /*
9132 * This is called both by irq handlers and the reset code (to complete
9133 * lost pageflips) so needs the full irqsave spinlocks.
9134 */
6b95a207
KH
9135 spin_lock_irqsave(&dev->event_lock, flags);
9136 work = intel_crtc->unpin_work;
e7d841ca
CW
9137
9138 /* Ensure we don't miss a work->pending update ... */
9139 smp_rmb();
9140
9141 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9142 spin_unlock_irqrestore(&dev->event_lock, flags);
9143 return;
9144 }
9145
d6bbafa1 9146 page_flip_completed(intel_crtc);
0af7e4df 9147
6b95a207 9148 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9149}
9150
1afe3e9d
JB
9151void intel_finish_page_flip(struct drm_device *dev, int pipe)
9152{
fbee40df 9153 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9154 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9155
49b14a5c 9156 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9157}
9158
9159void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9160{
fbee40df 9161 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9162 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9163
49b14a5c 9164 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9165}
9166
75f7f3ec
VS
9167/* Is 'a' after or equal to 'b'? */
9168static bool g4x_flip_count_after_eq(u32 a, u32 b)
9169{
9170 return !((a - b) & 0x80000000);
9171}
9172
9173static bool page_flip_finished(struct intel_crtc *crtc)
9174{
9175 struct drm_device *dev = crtc->base.dev;
9176 struct drm_i915_private *dev_priv = dev->dev_private;
9177
bdfa7542
VS
9178 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9179 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9180 return true;
9181
75f7f3ec
VS
9182 /*
9183 * The relevant registers doen't exist on pre-ctg.
9184 * As the flip done interrupt doesn't trigger for mmio
9185 * flips on gmch platforms, a flip count check isn't
9186 * really needed there. But since ctg has the registers,
9187 * include it in the check anyway.
9188 */
9189 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9190 return true;
9191
9192 /*
9193 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9194 * used the same base address. In that case the mmio flip might
9195 * have completed, but the CS hasn't even executed the flip yet.
9196 *
9197 * A flip count check isn't enough as the CS might have updated
9198 * the base address just after start of vblank, but before we
9199 * managed to process the interrupt. This means we'd complete the
9200 * CS flip too soon.
9201 *
9202 * Combining both checks should get us a good enough result. It may
9203 * still happen that the CS flip has been executed, but has not
9204 * yet actually completed. But in case the base address is the same
9205 * anyway, we don't really care.
9206 */
9207 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9208 crtc->unpin_work->gtt_offset &&
9209 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9210 crtc->unpin_work->flip_count);
9211}
9212
6b95a207
KH
9213void intel_prepare_page_flip(struct drm_device *dev, int plane)
9214{
fbee40df 9215 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9216 struct intel_crtc *intel_crtc =
9217 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9218 unsigned long flags;
9219
f326038a
DV
9220
9221 /*
9222 * This is called both by irq handlers and the reset code (to complete
9223 * lost pageflips) so needs the full irqsave spinlocks.
9224 *
9225 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9226 * generate a page-flip completion irq, i.e. every modeset
9227 * is also accompanied by a spurious intel_prepare_page_flip().
9228 */
6b95a207 9229 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9230 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9231 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9232 spin_unlock_irqrestore(&dev->event_lock, flags);
9233}
9234
eba905b2 9235static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9236{
9237 /* Ensure that the work item is consistent when activating it ... */
9238 smp_wmb();
9239 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9240 /* and that it is marked active as soon as the irq could fire. */
9241 smp_wmb();
9242}
9243
8c9f3aaf
JB
9244static int intel_gen2_queue_flip(struct drm_device *dev,
9245 struct drm_crtc *crtc,
9246 struct drm_framebuffer *fb,
ed8d1975 9247 struct drm_i915_gem_object *obj,
a4872ba6 9248 struct intel_engine_cs *ring,
ed8d1975 9249 uint32_t flags)
8c9f3aaf 9250{
8c9f3aaf 9251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9252 u32 flip_mask;
9253 int ret;
9254
6d90c952 9255 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9256 if (ret)
4fa62c89 9257 return ret;
8c9f3aaf
JB
9258
9259 /* Can't queue multiple flips, so wait for the previous
9260 * one to finish before executing the next.
9261 */
9262 if (intel_crtc->plane)
9263 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9264 else
9265 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9266 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9267 intel_ring_emit(ring, MI_NOOP);
9268 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9269 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9270 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9271 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9272 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9273
9274 intel_mark_page_flip_active(intel_crtc);
09246732 9275 __intel_ring_advance(ring);
83d4092b 9276 return 0;
8c9f3aaf
JB
9277}
9278
9279static int intel_gen3_queue_flip(struct drm_device *dev,
9280 struct drm_crtc *crtc,
9281 struct drm_framebuffer *fb,
ed8d1975 9282 struct drm_i915_gem_object *obj,
a4872ba6 9283 struct intel_engine_cs *ring,
ed8d1975 9284 uint32_t flags)
8c9f3aaf 9285{
8c9f3aaf 9286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9287 u32 flip_mask;
9288 int ret;
9289
6d90c952 9290 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9291 if (ret)
4fa62c89 9292 return ret;
8c9f3aaf
JB
9293
9294 if (intel_crtc->plane)
9295 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9296 else
9297 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9298 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9299 intel_ring_emit(ring, MI_NOOP);
9300 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9301 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9302 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9303 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9304 intel_ring_emit(ring, MI_NOOP);
9305
e7d841ca 9306 intel_mark_page_flip_active(intel_crtc);
09246732 9307 __intel_ring_advance(ring);
83d4092b 9308 return 0;
8c9f3aaf
JB
9309}
9310
9311static int intel_gen4_queue_flip(struct drm_device *dev,
9312 struct drm_crtc *crtc,
9313 struct drm_framebuffer *fb,
ed8d1975 9314 struct drm_i915_gem_object *obj,
a4872ba6 9315 struct intel_engine_cs *ring,
ed8d1975 9316 uint32_t flags)
8c9f3aaf
JB
9317{
9318 struct drm_i915_private *dev_priv = dev->dev_private;
9319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9320 uint32_t pf, pipesrc;
9321 int ret;
9322
6d90c952 9323 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9324 if (ret)
4fa62c89 9325 return ret;
8c9f3aaf
JB
9326
9327 /* i965+ uses the linear or tiled offsets from the
9328 * Display Registers (which do not change across a page-flip)
9329 * so we need only reprogram the base address.
9330 */
6d90c952
DV
9331 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9332 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9333 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9334 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9335 obj->tiling_mode);
8c9f3aaf
JB
9336
9337 /* XXX Enabling the panel-fitter across page-flip is so far
9338 * untested on non-native modes, so ignore it for now.
9339 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9340 */
9341 pf = 0;
9342 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9343 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9344
9345 intel_mark_page_flip_active(intel_crtc);
09246732 9346 __intel_ring_advance(ring);
83d4092b 9347 return 0;
8c9f3aaf
JB
9348}
9349
9350static int intel_gen6_queue_flip(struct drm_device *dev,
9351 struct drm_crtc *crtc,
9352 struct drm_framebuffer *fb,
ed8d1975 9353 struct drm_i915_gem_object *obj,
a4872ba6 9354 struct intel_engine_cs *ring,
ed8d1975 9355 uint32_t flags)
8c9f3aaf
JB
9356{
9357 struct drm_i915_private *dev_priv = dev->dev_private;
9358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9359 uint32_t pf, pipesrc;
9360 int ret;
9361
6d90c952 9362 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9363 if (ret)
4fa62c89 9364 return ret;
8c9f3aaf 9365
6d90c952
DV
9366 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9367 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9368 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9369 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9370
dc257cf1
DV
9371 /* Contrary to the suggestions in the documentation,
9372 * "Enable Panel Fitter" does not seem to be required when page
9373 * flipping with a non-native mode, and worse causes a normal
9374 * modeset to fail.
9375 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9376 */
9377 pf = 0;
8c9f3aaf 9378 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9379 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9380
9381 intel_mark_page_flip_active(intel_crtc);
09246732 9382 __intel_ring_advance(ring);
83d4092b 9383 return 0;
8c9f3aaf
JB
9384}
9385
7c9017e5
JB
9386static int intel_gen7_queue_flip(struct drm_device *dev,
9387 struct drm_crtc *crtc,
9388 struct drm_framebuffer *fb,
ed8d1975 9389 struct drm_i915_gem_object *obj,
a4872ba6 9390 struct intel_engine_cs *ring,
ed8d1975 9391 uint32_t flags)
7c9017e5 9392{
7c9017e5 9393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9394 uint32_t plane_bit = 0;
ffe74d75
CW
9395 int len, ret;
9396
eba905b2 9397 switch (intel_crtc->plane) {
cb05d8de
DV
9398 case PLANE_A:
9399 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9400 break;
9401 case PLANE_B:
9402 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9403 break;
9404 case PLANE_C:
9405 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9406 break;
9407 default:
9408 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9409 return -ENODEV;
cb05d8de
DV
9410 }
9411
ffe74d75 9412 len = 4;
f476828a 9413 if (ring->id == RCS) {
ffe74d75 9414 len += 6;
f476828a
DL
9415 /*
9416 * On Gen 8, SRM is now taking an extra dword to accommodate
9417 * 48bits addresses, and we need a NOOP for the batch size to
9418 * stay even.
9419 */
9420 if (IS_GEN8(dev))
9421 len += 2;
9422 }
ffe74d75 9423
f66fab8e
VS
9424 /*
9425 * BSpec MI_DISPLAY_FLIP for IVB:
9426 * "The full packet must be contained within the same cache line."
9427 *
9428 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9429 * cacheline, if we ever start emitting more commands before
9430 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9431 * then do the cacheline alignment, and finally emit the
9432 * MI_DISPLAY_FLIP.
9433 */
9434 ret = intel_ring_cacheline_align(ring);
9435 if (ret)
4fa62c89 9436 return ret;
f66fab8e 9437
ffe74d75 9438 ret = intel_ring_begin(ring, len);
7c9017e5 9439 if (ret)
4fa62c89 9440 return ret;
7c9017e5 9441
ffe74d75
CW
9442 /* Unmask the flip-done completion message. Note that the bspec says that
9443 * we should do this for both the BCS and RCS, and that we must not unmask
9444 * more than one flip event at any time (or ensure that one flip message
9445 * can be sent by waiting for flip-done prior to queueing new flips).
9446 * Experimentation says that BCS works despite DERRMR masking all
9447 * flip-done completion events and that unmasking all planes at once
9448 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9449 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9450 */
9451 if (ring->id == RCS) {
9452 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9453 intel_ring_emit(ring, DERRMR);
9454 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9455 DERRMR_PIPEB_PRI_FLIP_DONE |
9456 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9457 if (IS_GEN8(dev))
9458 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9459 MI_SRM_LRM_GLOBAL_GTT);
9460 else
9461 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9462 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9463 intel_ring_emit(ring, DERRMR);
9464 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9465 if (IS_GEN8(dev)) {
9466 intel_ring_emit(ring, 0);
9467 intel_ring_emit(ring, MI_NOOP);
9468 }
ffe74d75
CW
9469 }
9470
cb05d8de 9471 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9472 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9473 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9474 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9475
9476 intel_mark_page_flip_active(intel_crtc);
09246732 9477 __intel_ring_advance(ring);
83d4092b 9478 return 0;
7c9017e5
JB
9479}
9480
84c33a64
SG
9481static bool use_mmio_flip(struct intel_engine_cs *ring,
9482 struct drm_i915_gem_object *obj)
9483{
9484 /*
9485 * This is not being used for older platforms, because
9486 * non-availability of flip done interrupt forces us to use
9487 * CS flips. Older platforms derive flip done using some clever
9488 * tricks involving the flip_pending status bits and vblank irqs.
9489 * So using MMIO flips there would disrupt this mechanism.
9490 */
9491
8e09bf83
CW
9492 if (ring == NULL)
9493 return true;
9494
84c33a64
SG
9495 if (INTEL_INFO(ring->dev)->gen < 5)
9496 return false;
9497
9498 if (i915.use_mmio_flip < 0)
9499 return false;
9500 else if (i915.use_mmio_flip > 0)
9501 return true;
14bf993e
OM
9502 else if (i915.enable_execlists)
9503 return true;
84c33a64
SG
9504 else
9505 return ring != obj->ring;
9506}
9507
9508static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9509{
9510 struct drm_device *dev = intel_crtc->base.dev;
9511 struct drm_i915_private *dev_priv = dev->dev_private;
9512 struct intel_framebuffer *intel_fb =
9513 to_intel_framebuffer(intel_crtc->base.primary->fb);
9514 struct drm_i915_gem_object *obj = intel_fb->obj;
9362c7c5
ACO
9515 bool atomic_update;
9516 u32 start_vbl_count;
84c33a64
SG
9517 u32 dspcntr;
9518 u32 reg;
9519
9520 intel_mark_page_flip_active(intel_crtc);
9521
9362c7c5
ACO
9522 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9523
84c33a64
SG
9524 reg = DSPCNTR(intel_crtc->plane);
9525 dspcntr = I915_READ(reg);
9526
c5d97472
DL
9527 if (obj->tiling_mode != I915_TILING_NONE)
9528 dspcntr |= DISPPLANE_TILED;
9529 else
9530 dspcntr &= ~DISPPLANE_TILED;
9531
84c33a64
SG
9532 I915_WRITE(reg, dspcntr);
9533
9534 I915_WRITE(DSPSURF(intel_crtc->plane),
9535 intel_crtc->unpin_work->gtt_offset);
9536 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 9537
9362c7c5
ACO
9538 if (atomic_update)
9539 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
9540}
9541
9362c7c5 9542static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 9543{
9362c7c5
ACO
9544 struct intel_crtc *intel_crtc =
9545 container_of(work, struct intel_crtc, mmio_flip.work);
84c33a64 9546 struct intel_engine_cs *ring;
536f5b5e 9547 uint32_t seqno;
84c33a64 9548
536f5b5e
ACO
9549 seqno = intel_crtc->mmio_flip.seqno;
9550 ring = intel_crtc->mmio_flip.ring;
84c33a64 9551
536f5b5e
ACO
9552 if (seqno)
9553 WARN_ON(__i915_wait_seqno(ring, seqno,
9554 intel_crtc->reset_counter,
9555 false, NULL, NULL) != 0);
84c33a64 9556
536f5b5e 9557 intel_do_mmio_flip(intel_crtc);
84c33a64
SG
9558}
9559
9560static int intel_queue_mmio_flip(struct drm_device *dev,
9561 struct drm_crtc *crtc,
9562 struct drm_framebuffer *fb,
9563 struct drm_i915_gem_object *obj,
9564 struct intel_engine_cs *ring,
9565 uint32_t flags)
9566{
84c33a64 9567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 9568
84c33a64 9569 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
536f5b5e
ACO
9570 intel_crtc->mmio_flip.ring = obj->ring;
9571
9572 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 9573
84c33a64
SG
9574 return 0;
9575}
9576
830c81db
DL
9577static int intel_gen9_queue_flip(struct drm_device *dev,
9578 struct drm_crtc *crtc,
9579 struct drm_framebuffer *fb,
9580 struct drm_i915_gem_object *obj,
9581 struct intel_engine_cs *ring,
9582 uint32_t flags)
9583{
9584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9585 uint32_t plane = 0, stride;
9586 int ret;
9587
9588 switch(intel_crtc->pipe) {
9589 case PIPE_A:
9590 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9591 break;
9592 case PIPE_B:
9593 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9594 break;
9595 case PIPE_C:
9596 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9597 break;
9598 default:
9599 WARN_ONCE(1, "unknown plane in flip command\n");
9600 return -ENODEV;
9601 }
9602
9603 switch (obj->tiling_mode) {
9604 case I915_TILING_NONE:
9605 stride = fb->pitches[0] >> 6;
9606 break;
9607 case I915_TILING_X:
9608 stride = fb->pitches[0] >> 9;
9609 break;
9610 default:
9611 WARN_ONCE(1, "unknown tiling in flip command\n");
9612 return -ENODEV;
9613 }
9614
9615 ret = intel_ring_begin(ring, 10);
9616 if (ret)
9617 return ret;
9618
9619 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9620 intel_ring_emit(ring, DERRMR);
9621 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9622 DERRMR_PIPEB_PRI_FLIP_DONE |
9623 DERRMR_PIPEC_PRI_FLIP_DONE));
9624 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9625 MI_SRM_LRM_GLOBAL_GTT);
9626 intel_ring_emit(ring, DERRMR);
9627 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9628 intel_ring_emit(ring, 0);
9629
9630 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9631 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9632 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9633
9634 intel_mark_page_flip_active(intel_crtc);
9635 __intel_ring_advance(ring);
9636
9637 return 0;
9638}
9639
8c9f3aaf
JB
9640static int intel_default_queue_flip(struct drm_device *dev,
9641 struct drm_crtc *crtc,
9642 struct drm_framebuffer *fb,
ed8d1975 9643 struct drm_i915_gem_object *obj,
a4872ba6 9644 struct intel_engine_cs *ring,
ed8d1975 9645 uint32_t flags)
8c9f3aaf
JB
9646{
9647 return -ENODEV;
9648}
9649
d6bbafa1
CW
9650static bool __intel_pageflip_stall_check(struct drm_device *dev,
9651 struct drm_crtc *crtc)
9652{
9653 struct drm_i915_private *dev_priv = dev->dev_private;
9654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9655 struct intel_unpin_work *work = intel_crtc->unpin_work;
9656 u32 addr;
9657
9658 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9659 return true;
9660
9661 if (!work->enable_stall_check)
9662 return false;
9663
9664 if (work->flip_ready_vblank == 0) {
9665 if (work->flip_queued_ring &&
9666 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9667 work->flip_queued_seqno))
9668 return false;
9669
9670 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9671 }
9672
9673 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9674 return false;
9675
9676 /* Potential stall - if we see that the flip has happened,
9677 * assume a missed interrupt. */
9678 if (INTEL_INFO(dev)->gen >= 4)
9679 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9680 else
9681 addr = I915_READ(DSPADDR(intel_crtc->plane));
9682
9683 /* There is a potential issue here with a false positive after a flip
9684 * to the same address. We could address this by checking for a
9685 * non-incrementing frame counter.
9686 */
9687 return addr == work->gtt_offset;
9688}
9689
9690void intel_check_page_flip(struct drm_device *dev, int pipe)
9691{
9692 struct drm_i915_private *dev_priv = dev->dev_private;
9693 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9695
9696 WARN_ON(!in_irq());
d6bbafa1
CW
9697
9698 if (crtc == NULL)
9699 return;
9700
f326038a 9701 spin_lock(&dev->event_lock);
d6bbafa1
CW
9702 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9703 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9704 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9705 page_flip_completed(intel_crtc);
9706 }
f326038a 9707 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9708}
9709
6b95a207
KH
9710static int intel_crtc_page_flip(struct drm_crtc *crtc,
9711 struct drm_framebuffer *fb,
ed8d1975
KP
9712 struct drm_pending_vblank_event *event,
9713 uint32_t page_flip_flags)
6b95a207
KH
9714{
9715 struct drm_device *dev = crtc->dev;
9716 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9717 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9718 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9720 enum pipe pipe = intel_crtc->pipe;
6b95a207 9721 struct intel_unpin_work *work;
a4872ba6 9722 struct intel_engine_cs *ring;
52e68630 9723 int ret;
6b95a207 9724
2ff8fde1
MR
9725 /*
9726 * drm_mode_page_flip_ioctl() should already catch this, but double
9727 * check to be safe. In the future we may enable pageflipping from
9728 * a disabled primary plane.
9729 */
9730 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9731 return -EBUSY;
9732
e6a595d2 9733 /* Can't change pixel format via MI display flips. */
f4510a27 9734 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9735 return -EINVAL;
9736
9737 /*
9738 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9739 * Note that pitch changes could also affect these register.
9740 */
9741 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9742 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9743 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9744 return -EINVAL;
9745
f900db47
CW
9746 if (i915_terminally_wedged(&dev_priv->gpu_error))
9747 goto out_hang;
9748
b14c5679 9749 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9750 if (work == NULL)
9751 return -ENOMEM;
9752
6b95a207 9753 work->event = event;
b4a98e57 9754 work->crtc = crtc;
2ff8fde1 9755 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9756 INIT_WORK(&work->work, intel_unpin_work_fn);
9757
87b6b101 9758 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9759 if (ret)
9760 goto free_work;
9761
6b95a207 9762 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9763 spin_lock_irq(&dev->event_lock);
6b95a207 9764 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9765 /* Before declaring the flip queue wedged, check if
9766 * the hardware completed the operation behind our backs.
9767 */
9768 if (__intel_pageflip_stall_check(dev, crtc)) {
9769 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9770 page_flip_completed(intel_crtc);
9771 } else {
9772 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9773 spin_unlock_irq(&dev->event_lock);
468f0b44 9774
d6bbafa1
CW
9775 drm_crtc_vblank_put(crtc);
9776 kfree(work);
9777 return -EBUSY;
9778 }
6b95a207
KH
9779 }
9780 intel_crtc->unpin_work = work;
5e2d7afc 9781 spin_unlock_irq(&dev->event_lock);
6b95a207 9782
b4a98e57
CW
9783 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9784 flush_workqueue(dev_priv->wq);
9785
79158103
CW
9786 ret = i915_mutex_lock_interruptible(dev);
9787 if (ret)
9788 goto cleanup;
6b95a207 9789
75dfca80 9790 /* Reference the objects for the scheduled work. */
05394f39
CW
9791 drm_gem_object_reference(&work->old_fb_obj->base);
9792 drm_gem_object_reference(&obj->base);
6b95a207 9793
f4510a27 9794 crtc->primary->fb = fb;
96b099fd 9795
e1f99ce6 9796 work->pending_flip_obj = obj;
e1f99ce6 9797
b4a98e57 9798 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9799 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9800
75f7f3ec 9801 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9802 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9803
4fa62c89
VS
9804 if (IS_VALLEYVIEW(dev)) {
9805 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9806 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9807 /* vlv: DISPLAY_FLIP fails to change tiling */
9808 ring = NULL;
2a92d5bc
CW
9809 } else if (IS_IVYBRIDGE(dev)) {
9810 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9811 } else if (INTEL_INFO(dev)->gen >= 7) {
9812 ring = obj->ring;
9813 if (ring == NULL || ring->id != RCS)
9814 ring = &dev_priv->ring[BCS];
9815 } else {
9816 ring = &dev_priv->ring[RCS];
9817 }
9818
850c4cdc 9819 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9820 if (ret)
9821 goto cleanup_pending;
6b95a207 9822
4fa62c89
VS
9823 work->gtt_offset =
9824 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9825
d6bbafa1 9826 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9827 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9828 page_flip_flags);
d6bbafa1
CW
9829 if (ret)
9830 goto cleanup_unpin;
9831
9832 work->flip_queued_seqno = obj->last_write_seqno;
9833 work->flip_queued_ring = obj->ring;
9834 } else {
84c33a64 9835 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9836 page_flip_flags);
9837 if (ret)
9838 goto cleanup_unpin;
9839
9840 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9841 work->flip_queued_ring = ring;
9842 }
9843
9844 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9845 work->enable_stall_check = true;
4fa62c89 9846
a071fa00
DV
9847 i915_gem_track_fb(work->old_fb_obj, obj,
9848 INTEL_FRONTBUFFER_PRIMARY(pipe));
9849
7782de3b 9850 intel_disable_fbc(dev);
f99d7069 9851 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9852 mutex_unlock(&dev->struct_mutex);
9853
e5510fac
JB
9854 trace_i915_flip_request(intel_crtc->plane, obj);
9855
6b95a207 9856 return 0;
96b099fd 9857
4fa62c89
VS
9858cleanup_unpin:
9859 intel_unpin_fb_obj(obj);
8c9f3aaf 9860cleanup_pending:
b4a98e57 9861 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9862 crtc->primary->fb = old_fb;
05394f39
CW
9863 drm_gem_object_unreference(&work->old_fb_obj->base);
9864 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9865 mutex_unlock(&dev->struct_mutex);
9866
79158103 9867cleanup:
5e2d7afc 9868 spin_lock_irq(&dev->event_lock);
96b099fd 9869 intel_crtc->unpin_work = NULL;
5e2d7afc 9870 spin_unlock_irq(&dev->event_lock);
96b099fd 9871
87b6b101 9872 drm_crtc_vblank_put(crtc);
7317c75e 9873free_work:
96b099fd
CW
9874 kfree(work);
9875
f900db47
CW
9876 if (ret == -EIO) {
9877out_hang:
9878 intel_crtc_wait_for_pending_flips(crtc);
9879 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
f0d3dad3 9880 if (ret == 0 && event) {
5e2d7afc 9881 spin_lock_irq(&dev->event_lock);
a071fa00 9882 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9883 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9884 }
f900db47 9885 }
96b099fd 9886 return ret;
6b95a207
KH
9887}
9888
f6e5b160 9889static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9890 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9891 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9892};
9893
9a935856
DV
9894/**
9895 * intel_modeset_update_staged_output_state
9896 *
9897 * Updates the staged output configuration state, e.g. after we've read out the
9898 * current hw state.
9899 */
9900static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9901{
7668851f 9902 struct intel_crtc *crtc;
9a935856
DV
9903 struct intel_encoder *encoder;
9904 struct intel_connector *connector;
f6e5b160 9905
9a935856
DV
9906 list_for_each_entry(connector, &dev->mode_config.connector_list,
9907 base.head) {
9908 connector->new_encoder =
9909 to_intel_encoder(connector->base.encoder);
9910 }
f6e5b160 9911
b2784e15 9912 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9913 encoder->new_crtc =
9914 to_intel_crtc(encoder->base.crtc);
9915 }
7668851f 9916
d3fcc808 9917 for_each_intel_crtc(dev, crtc) {
7668851f 9918 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9919
9920 if (crtc->new_enabled)
9921 crtc->new_config = &crtc->config;
9922 else
9923 crtc->new_config = NULL;
7668851f 9924 }
f6e5b160
CW
9925}
9926
9a935856
DV
9927/**
9928 * intel_modeset_commit_output_state
9929 *
9930 * This function copies the stage display pipe configuration to the real one.
9931 */
9932static void intel_modeset_commit_output_state(struct drm_device *dev)
9933{
7668851f 9934 struct intel_crtc *crtc;
9a935856
DV
9935 struct intel_encoder *encoder;
9936 struct intel_connector *connector;
f6e5b160 9937
9a935856
DV
9938 list_for_each_entry(connector, &dev->mode_config.connector_list,
9939 base.head) {
9940 connector->base.encoder = &connector->new_encoder->base;
9941 }
f6e5b160 9942
b2784e15 9943 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9944 encoder->base.crtc = &encoder->new_crtc->base;
9945 }
7668851f 9946
d3fcc808 9947 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9948 crtc->base.enabled = crtc->new_enabled;
9949 }
9a935856
DV
9950}
9951
050f7aeb 9952static void
eba905b2 9953connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9954 struct intel_crtc_config *pipe_config)
9955{
9956 int bpp = pipe_config->pipe_bpp;
9957
9958 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9959 connector->base.base.id,
c23cc417 9960 connector->base.name);
050f7aeb
DV
9961
9962 /* Don't use an invalid EDID bpc value */
9963 if (connector->base.display_info.bpc &&
9964 connector->base.display_info.bpc * 3 < bpp) {
9965 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9966 bpp, connector->base.display_info.bpc*3);
9967 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9968 }
9969
9970 /* Clamp bpp to 8 on screens without EDID 1.4 */
9971 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9972 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9973 bpp);
9974 pipe_config->pipe_bpp = 24;
9975 }
9976}
9977
4e53c2e0 9978static int
050f7aeb
DV
9979compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9980 struct drm_framebuffer *fb,
9981 struct intel_crtc_config *pipe_config)
4e53c2e0 9982{
050f7aeb
DV
9983 struct drm_device *dev = crtc->base.dev;
9984 struct intel_connector *connector;
4e53c2e0
DV
9985 int bpp;
9986
d42264b1
DV
9987 switch (fb->pixel_format) {
9988 case DRM_FORMAT_C8:
4e53c2e0
DV
9989 bpp = 8*3; /* since we go through a colormap */
9990 break;
d42264b1
DV
9991 case DRM_FORMAT_XRGB1555:
9992 case DRM_FORMAT_ARGB1555:
9993 /* checked in intel_framebuffer_init already */
9994 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9995 return -EINVAL;
9996 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9997 bpp = 6*3; /* min is 18bpp */
9998 break;
d42264b1
DV
9999 case DRM_FORMAT_XBGR8888:
10000 case DRM_FORMAT_ABGR8888:
10001 /* checked in intel_framebuffer_init already */
10002 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10003 return -EINVAL;
10004 case DRM_FORMAT_XRGB8888:
10005 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
10006 bpp = 8*3;
10007 break;
d42264b1
DV
10008 case DRM_FORMAT_XRGB2101010:
10009 case DRM_FORMAT_ARGB2101010:
10010 case DRM_FORMAT_XBGR2101010:
10011 case DRM_FORMAT_ABGR2101010:
10012 /* checked in intel_framebuffer_init already */
10013 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 10014 return -EINVAL;
4e53c2e0
DV
10015 bpp = 10*3;
10016 break;
baba133a 10017 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
10018 default:
10019 DRM_DEBUG_KMS("unsupported depth\n");
10020 return -EINVAL;
10021 }
10022
4e53c2e0
DV
10023 pipe_config->pipe_bpp = bpp;
10024
10025 /* Clamp display bpp to EDID value */
10026 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 10027 base.head) {
1b829e05
DV
10028 if (!connector->new_encoder ||
10029 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
10030 continue;
10031
050f7aeb 10032 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
10033 }
10034
10035 return bpp;
10036}
10037
644db711
DV
10038static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10039{
10040 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10041 "type: 0x%x flags: 0x%x\n",
1342830c 10042 mode->crtc_clock,
644db711
DV
10043 mode->crtc_hdisplay, mode->crtc_hsync_start,
10044 mode->crtc_hsync_end, mode->crtc_htotal,
10045 mode->crtc_vdisplay, mode->crtc_vsync_start,
10046 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10047}
10048
c0b03411
DV
10049static void intel_dump_pipe_config(struct intel_crtc *crtc,
10050 struct intel_crtc_config *pipe_config,
10051 const char *context)
10052{
10053 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10054 context, pipe_name(crtc->pipe));
10055
10056 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10057 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10058 pipe_config->pipe_bpp, pipe_config->dither);
10059 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10060 pipe_config->has_pch_encoder,
10061 pipe_config->fdi_lanes,
10062 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10063 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10064 pipe_config->fdi_m_n.tu);
eb14cb74
VS
10065 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10066 pipe_config->has_dp_encoder,
10067 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10068 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10069 pipe_config->dp_m_n.tu);
b95af8be
VK
10070
10071 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10072 pipe_config->has_dp_encoder,
10073 pipe_config->dp_m2_n2.gmch_m,
10074 pipe_config->dp_m2_n2.gmch_n,
10075 pipe_config->dp_m2_n2.link_m,
10076 pipe_config->dp_m2_n2.link_n,
10077 pipe_config->dp_m2_n2.tu);
10078
55072d19
DV
10079 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10080 pipe_config->has_audio,
10081 pipe_config->has_infoframe);
10082
c0b03411
DV
10083 DRM_DEBUG_KMS("requested mode:\n");
10084 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10085 DRM_DEBUG_KMS("adjusted mode:\n");
10086 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 10087 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 10088 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
10089 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10090 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
10091 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10092 pipe_config->gmch_pfit.control,
10093 pipe_config->gmch_pfit.pgm_ratios,
10094 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 10095 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 10096 pipe_config->pch_pfit.pos,
fd4daa9c
CW
10097 pipe_config->pch_pfit.size,
10098 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10099 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10100 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10101}
10102
bc079e8b
VS
10103static bool encoders_cloneable(const struct intel_encoder *a,
10104 const struct intel_encoder *b)
accfc0c5 10105{
bc079e8b
VS
10106 /* masks could be asymmetric, so check both ways */
10107 return a == b || (a->cloneable & (1 << b->type) &&
10108 b->cloneable & (1 << a->type));
10109}
10110
10111static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10112 struct intel_encoder *encoder)
10113{
10114 struct drm_device *dev = crtc->base.dev;
10115 struct intel_encoder *source_encoder;
10116
b2784e15 10117 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
10118 if (source_encoder->new_crtc != crtc)
10119 continue;
10120
10121 if (!encoders_cloneable(encoder, source_encoder))
10122 return false;
10123 }
10124
10125 return true;
10126}
10127
10128static bool check_encoder_cloning(struct intel_crtc *crtc)
10129{
10130 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10131 struct intel_encoder *encoder;
10132
b2784e15 10133 for_each_intel_encoder(dev, encoder) {
bc079e8b 10134 if (encoder->new_crtc != crtc)
accfc0c5
DV
10135 continue;
10136
bc079e8b
VS
10137 if (!check_single_encoder_cloning(crtc, encoder))
10138 return false;
accfc0c5
DV
10139 }
10140
bc079e8b 10141 return true;
accfc0c5
DV
10142}
10143
b8cecdf5
DV
10144static struct intel_crtc_config *
10145intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10146 struct drm_framebuffer *fb,
b8cecdf5 10147 struct drm_display_mode *mode)
ee7b9f93 10148{
7758a113 10149 struct drm_device *dev = crtc->dev;
7758a113 10150 struct intel_encoder *encoder;
b8cecdf5 10151 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10152 int plane_bpp, ret = -EINVAL;
10153 bool retry = true;
ee7b9f93 10154
bc079e8b 10155 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10156 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10157 return ERR_PTR(-EINVAL);
10158 }
10159
b8cecdf5
DV
10160 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10161 if (!pipe_config)
7758a113
DV
10162 return ERR_PTR(-ENOMEM);
10163
b8cecdf5
DV
10164 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10165 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10166
e143a21c
DV
10167 pipe_config->cpu_transcoder =
10168 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10169 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10170
2960bc9c
ID
10171 /*
10172 * Sanitize sync polarity flags based on requested ones. If neither
10173 * positive or negative polarity is requested, treat this as meaning
10174 * negative polarity.
10175 */
10176 if (!(pipe_config->adjusted_mode.flags &
10177 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10178 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10179
10180 if (!(pipe_config->adjusted_mode.flags &
10181 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10182 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10183
050f7aeb
DV
10184 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10185 * plane pixel format and any sink constraints into account. Returns the
10186 * source plane bpp so that dithering can be selected on mismatches
10187 * after encoders and crtc also have had their say. */
10188 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10189 fb, pipe_config);
4e53c2e0
DV
10190 if (plane_bpp < 0)
10191 goto fail;
10192
e41a56be
VS
10193 /*
10194 * Determine the real pipe dimensions. Note that stereo modes can
10195 * increase the actual pipe size due to the frame doubling and
10196 * insertion of additional space for blanks between the frame. This
10197 * is stored in the crtc timings. We use the requested mode to do this
10198 * computation to clearly distinguish it from the adjusted mode, which
10199 * can be changed by the connectors in the below retry loop.
10200 */
10201 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10202 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10203 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10204
e29c22c0 10205encoder_retry:
ef1b460d 10206 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10207 pipe_config->port_clock = 0;
ef1b460d 10208 pipe_config->pixel_multiplier = 1;
ff9a6750 10209
135c81b8 10210 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10211 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10212
7758a113
DV
10213 /* Pass our mode to the connectors and the CRTC to give them a chance to
10214 * adjust it according to limitations or connector properties, and also
10215 * a chance to reject the mode entirely.
47f1c6c9 10216 */
b2784e15 10217 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10218
7758a113
DV
10219 if (&encoder->new_crtc->base != crtc)
10220 continue;
7ae89233 10221
efea6e8e
DV
10222 if (!(encoder->compute_config(encoder, pipe_config))) {
10223 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10224 goto fail;
10225 }
ee7b9f93 10226 }
47f1c6c9 10227
ff9a6750
DV
10228 /* Set default port clock if not overwritten by the encoder. Needs to be
10229 * done afterwards in case the encoder adjusts the mode. */
10230 if (!pipe_config->port_clock)
241bfc38
DL
10231 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10232 * pipe_config->pixel_multiplier;
ff9a6750 10233
a43f6e0f 10234 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10235 if (ret < 0) {
7758a113
DV
10236 DRM_DEBUG_KMS("CRTC fixup failed\n");
10237 goto fail;
ee7b9f93 10238 }
e29c22c0
DV
10239
10240 if (ret == RETRY) {
10241 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10242 ret = -EINVAL;
10243 goto fail;
10244 }
10245
10246 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10247 retry = false;
10248 goto encoder_retry;
10249 }
10250
4e53c2e0
DV
10251 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10252 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10253 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10254
b8cecdf5 10255 return pipe_config;
7758a113 10256fail:
b8cecdf5 10257 kfree(pipe_config);
e29c22c0 10258 return ERR_PTR(ret);
ee7b9f93 10259}
47f1c6c9 10260
e2e1ed41
DV
10261/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10262 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10263static void
10264intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10265 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10266{
10267 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10268 struct drm_device *dev = crtc->dev;
10269 struct intel_encoder *encoder;
10270 struct intel_connector *connector;
10271 struct drm_crtc *tmp_crtc;
79e53945 10272
e2e1ed41 10273 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10274
e2e1ed41
DV
10275 /* Check which crtcs have changed outputs connected to them, these need
10276 * to be part of the prepare_pipes mask. We don't (yet) support global
10277 * modeset across multiple crtcs, so modeset_pipes will only have one
10278 * bit set at most. */
10279 list_for_each_entry(connector, &dev->mode_config.connector_list,
10280 base.head) {
10281 if (connector->base.encoder == &connector->new_encoder->base)
10282 continue;
79e53945 10283
e2e1ed41
DV
10284 if (connector->base.encoder) {
10285 tmp_crtc = connector->base.encoder->crtc;
10286
10287 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10288 }
10289
10290 if (connector->new_encoder)
10291 *prepare_pipes |=
10292 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10293 }
10294
b2784e15 10295 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10296 if (encoder->base.crtc == &encoder->new_crtc->base)
10297 continue;
10298
10299 if (encoder->base.crtc) {
10300 tmp_crtc = encoder->base.crtc;
10301
10302 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10303 }
10304
10305 if (encoder->new_crtc)
10306 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10307 }
10308
7668851f 10309 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10310 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10311 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10312 continue;
7e7d76c3 10313
7668851f 10314 if (!intel_crtc->new_enabled)
e2e1ed41 10315 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10316 else
10317 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10318 }
10319
e2e1ed41
DV
10320
10321 /* set_mode is also used to update properties on life display pipes. */
10322 intel_crtc = to_intel_crtc(crtc);
7668851f 10323 if (intel_crtc->new_enabled)
e2e1ed41
DV
10324 *prepare_pipes |= 1 << intel_crtc->pipe;
10325
b6c5164d
DV
10326 /*
10327 * For simplicity do a full modeset on any pipe where the output routing
10328 * changed. We could be more clever, but that would require us to be
10329 * more careful with calling the relevant encoder->mode_set functions.
10330 */
e2e1ed41
DV
10331 if (*prepare_pipes)
10332 *modeset_pipes = *prepare_pipes;
10333
10334 /* ... and mask these out. */
10335 *modeset_pipes &= ~(*disable_pipes);
10336 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10337
10338 /*
10339 * HACK: We don't (yet) fully support global modesets. intel_set_config
10340 * obies this rule, but the modeset restore mode of
10341 * intel_modeset_setup_hw_state does not.
10342 */
10343 *modeset_pipes &= 1 << intel_crtc->pipe;
10344 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10345
10346 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10347 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10348}
79e53945 10349
ea9d758d 10350static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10351{
ea9d758d 10352 struct drm_encoder *encoder;
f6e5b160 10353 struct drm_device *dev = crtc->dev;
f6e5b160 10354
ea9d758d
DV
10355 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10356 if (encoder->crtc == crtc)
10357 return true;
10358
10359 return false;
10360}
10361
10362static void
10363intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10364{
ba41c0de 10365 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10366 struct intel_encoder *intel_encoder;
10367 struct intel_crtc *intel_crtc;
10368 struct drm_connector *connector;
10369
ba41c0de
DV
10370 intel_shared_dpll_commit(dev_priv);
10371
b2784e15 10372 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10373 if (!intel_encoder->base.crtc)
10374 continue;
10375
10376 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10377
10378 if (prepare_pipes & (1 << intel_crtc->pipe))
10379 intel_encoder->connectors_active = false;
10380 }
10381
10382 intel_modeset_commit_output_state(dev);
10383
7668851f 10384 /* Double check state. */
d3fcc808 10385 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10386 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10387 WARN_ON(intel_crtc->new_config &&
10388 intel_crtc->new_config != &intel_crtc->config);
10389 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10390 }
10391
10392 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10393 if (!connector->encoder || !connector->encoder->crtc)
10394 continue;
10395
10396 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10397
10398 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10399 struct drm_property *dpms_property =
10400 dev->mode_config.dpms_property;
10401
ea9d758d 10402 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10403 drm_object_property_set_value(&connector->base,
68d34720
DV
10404 dpms_property,
10405 DRM_MODE_DPMS_ON);
ea9d758d
DV
10406
10407 intel_encoder = to_intel_encoder(connector->encoder);
10408 intel_encoder->connectors_active = true;
10409 }
10410 }
10411
10412}
10413
3bd26263 10414static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10415{
3bd26263 10416 int diff;
f1f644dc
JB
10417
10418 if (clock1 == clock2)
10419 return true;
10420
10421 if (!clock1 || !clock2)
10422 return false;
10423
10424 diff = abs(clock1 - clock2);
10425
10426 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10427 return true;
10428
10429 return false;
10430}
10431
25c5b266
DV
10432#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10433 list_for_each_entry((intel_crtc), \
10434 &(dev)->mode_config.crtc_list, \
10435 base.head) \
0973f18f 10436 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10437
0e8ffe1b 10438static bool
2fa2fe9a
DV
10439intel_pipe_config_compare(struct drm_device *dev,
10440 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10441 struct intel_crtc_config *pipe_config)
10442{
66e985c0
DV
10443#define PIPE_CONF_CHECK_X(name) \
10444 if (current_config->name != pipe_config->name) { \
10445 DRM_ERROR("mismatch in " #name " " \
10446 "(expected 0x%08x, found 0x%08x)\n", \
10447 current_config->name, \
10448 pipe_config->name); \
10449 return false; \
10450 }
10451
08a24034
DV
10452#define PIPE_CONF_CHECK_I(name) \
10453 if (current_config->name != pipe_config->name) { \
10454 DRM_ERROR("mismatch in " #name " " \
10455 "(expected %i, found %i)\n", \
10456 current_config->name, \
10457 pipe_config->name); \
10458 return false; \
88adfff1
DV
10459 }
10460
b95af8be
VK
10461/* This is required for BDW+ where there is only one set of registers for
10462 * switching between high and low RR.
10463 * This macro can be used whenever a comparison has to be made between one
10464 * hw state and multiple sw state variables.
10465 */
10466#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10467 if ((current_config->name != pipe_config->name) && \
10468 (current_config->alt_name != pipe_config->name)) { \
10469 DRM_ERROR("mismatch in " #name " " \
10470 "(expected %i or %i, found %i)\n", \
10471 current_config->name, \
10472 current_config->alt_name, \
10473 pipe_config->name); \
10474 return false; \
10475 }
10476
1bd1bd80
DV
10477#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10478 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10479 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10480 "(expected %i, found %i)\n", \
10481 current_config->name & (mask), \
10482 pipe_config->name & (mask)); \
10483 return false; \
10484 }
10485
5e550656
VS
10486#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10487 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10488 DRM_ERROR("mismatch in " #name " " \
10489 "(expected %i, found %i)\n", \
10490 current_config->name, \
10491 pipe_config->name); \
10492 return false; \
10493 }
10494
bb760063
DV
10495#define PIPE_CONF_QUIRK(quirk) \
10496 ((current_config->quirks | pipe_config->quirks) & (quirk))
10497
eccb140b
DV
10498 PIPE_CONF_CHECK_I(cpu_transcoder);
10499
08a24034
DV
10500 PIPE_CONF_CHECK_I(has_pch_encoder);
10501 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10502 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10503 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10504 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10505 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10506 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10507
eb14cb74 10508 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10509
10510 if (INTEL_INFO(dev)->gen < 8) {
10511 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10512 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10513 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10514 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10515 PIPE_CONF_CHECK_I(dp_m_n.tu);
10516
10517 if (current_config->has_drrs) {
10518 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10519 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10520 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10521 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10522 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10523 }
10524 } else {
10525 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10526 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10527 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10528 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10529 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10530 }
eb14cb74 10531
1bd1bd80
DV
10532 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10533 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10534 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10535 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10536 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10537 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10538
10539 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10540 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10541 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10542 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10543 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10544 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10545
c93f54cf 10546 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10547 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10548 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10549 IS_VALLEYVIEW(dev))
10550 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 10551 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 10552
9ed109a7
DV
10553 PIPE_CONF_CHECK_I(has_audio);
10554
1bd1bd80
DV
10555 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10556 DRM_MODE_FLAG_INTERLACE);
10557
bb760063
DV
10558 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10559 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10560 DRM_MODE_FLAG_PHSYNC);
10561 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10562 DRM_MODE_FLAG_NHSYNC);
10563 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10564 DRM_MODE_FLAG_PVSYNC);
10565 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10566 DRM_MODE_FLAG_NVSYNC);
10567 }
045ac3b5 10568
37327abd
VS
10569 PIPE_CONF_CHECK_I(pipe_src_w);
10570 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10571
9953599b
DV
10572 /*
10573 * FIXME: BIOS likes to set up a cloned config with lvds+external
10574 * screen. Since we don't yet re-compute the pipe config when moving
10575 * just the lvds port away to another pipe the sw tracking won't match.
10576 *
10577 * Proper atomic modesets with recomputed global state will fix this.
10578 * Until then just don't check gmch state for inherited modes.
10579 */
10580 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10581 PIPE_CONF_CHECK_I(gmch_pfit.control);
10582 /* pfit ratios are autocomputed by the hw on gen4+ */
10583 if (INTEL_INFO(dev)->gen < 4)
10584 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10585 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10586 }
10587
fd4daa9c
CW
10588 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10589 if (current_config->pch_pfit.enabled) {
10590 PIPE_CONF_CHECK_I(pch_pfit.pos);
10591 PIPE_CONF_CHECK_I(pch_pfit.size);
10592 }
2fa2fe9a 10593
e59150dc
JB
10594 /* BDW+ don't expose a synchronous way to read the state */
10595 if (IS_HASWELL(dev))
10596 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10597
282740f7
VS
10598 PIPE_CONF_CHECK_I(double_wide);
10599
26804afd
DV
10600 PIPE_CONF_CHECK_X(ddi_pll_sel);
10601
c0d43d62 10602 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10603 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10604 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10605 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10606 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10607 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
10608 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10609 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10610 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 10611
42571aef
VS
10612 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10613 PIPE_CONF_CHECK_I(pipe_bpp);
10614
a9a7e98a
JB
10615 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10616 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10617
66e985c0 10618#undef PIPE_CONF_CHECK_X
08a24034 10619#undef PIPE_CONF_CHECK_I
b95af8be 10620#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10621#undef PIPE_CONF_CHECK_FLAGS
5e550656 10622#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10623#undef PIPE_CONF_QUIRK
88adfff1 10624
0e8ffe1b
DV
10625 return true;
10626}
10627
08db6652
DL
10628static void check_wm_state(struct drm_device *dev)
10629{
10630 struct drm_i915_private *dev_priv = dev->dev_private;
10631 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10632 struct intel_crtc *intel_crtc;
10633 int plane;
10634
10635 if (INTEL_INFO(dev)->gen < 9)
10636 return;
10637
10638 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10639 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10640
10641 for_each_intel_crtc(dev, intel_crtc) {
10642 struct skl_ddb_entry *hw_entry, *sw_entry;
10643 const enum pipe pipe = intel_crtc->pipe;
10644
10645 if (!intel_crtc->active)
10646 continue;
10647
10648 /* planes */
10649 for_each_plane(pipe, plane) {
10650 hw_entry = &hw_ddb.plane[pipe][plane];
10651 sw_entry = &sw_ddb->plane[pipe][plane];
10652
10653 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10654 continue;
10655
10656 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10657 "(expected (%u,%u), found (%u,%u))\n",
10658 pipe_name(pipe), plane + 1,
10659 sw_entry->start, sw_entry->end,
10660 hw_entry->start, hw_entry->end);
10661 }
10662
10663 /* cursor */
10664 hw_entry = &hw_ddb.cursor[pipe];
10665 sw_entry = &sw_ddb->cursor[pipe];
10666
10667 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10668 continue;
10669
10670 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10671 "(expected (%u,%u), found (%u,%u))\n",
10672 pipe_name(pipe),
10673 sw_entry->start, sw_entry->end,
10674 hw_entry->start, hw_entry->end);
10675 }
10676}
10677
91d1b4bd
DV
10678static void
10679check_connector_state(struct drm_device *dev)
8af6cf88 10680{
8af6cf88
DV
10681 struct intel_connector *connector;
10682
10683 list_for_each_entry(connector, &dev->mode_config.connector_list,
10684 base.head) {
10685 /* This also checks the encoder/connector hw state with the
10686 * ->get_hw_state callbacks. */
10687 intel_connector_check_state(connector);
10688
10689 WARN(&connector->new_encoder->base != connector->base.encoder,
10690 "connector's staged encoder doesn't match current encoder\n");
10691 }
91d1b4bd
DV
10692}
10693
10694static void
10695check_encoder_state(struct drm_device *dev)
10696{
10697 struct intel_encoder *encoder;
10698 struct intel_connector *connector;
8af6cf88 10699
b2784e15 10700 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10701 bool enabled = false;
10702 bool active = false;
10703 enum pipe pipe, tracked_pipe;
10704
10705 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10706 encoder->base.base.id,
8e329a03 10707 encoder->base.name);
8af6cf88
DV
10708
10709 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10710 "encoder's stage crtc doesn't match current crtc\n");
10711 WARN(encoder->connectors_active && !encoder->base.crtc,
10712 "encoder's active_connectors set, but no crtc\n");
10713
10714 list_for_each_entry(connector, &dev->mode_config.connector_list,
10715 base.head) {
10716 if (connector->base.encoder != &encoder->base)
10717 continue;
10718 enabled = true;
10719 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10720 active = true;
10721 }
0e32b39c
DA
10722 /*
10723 * for MST connectors if we unplug the connector is gone
10724 * away but the encoder is still connected to a crtc
10725 * until a modeset happens in response to the hotplug.
10726 */
10727 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10728 continue;
10729
8af6cf88
DV
10730 WARN(!!encoder->base.crtc != enabled,
10731 "encoder's enabled state mismatch "
10732 "(expected %i, found %i)\n",
10733 !!encoder->base.crtc, enabled);
10734 WARN(active && !encoder->base.crtc,
10735 "active encoder with no crtc\n");
10736
10737 WARN(encoder->connectors_active != active,
10738 "encoder's computed active state doesn't match tracked active state "
10739 "(expected %i, found %i)\n", active, encoder->connectors_active);
10740
10741 active = encoder->get_hw_state(encoder, &pipe);
10742 WARN(active != encoder->connectors_active,
10743 "encoder's hw state doesn't match sw tracking "
10744 "(expected %i, found %i)\n",
10745 encoder->connectors_active, active);
10746
10747 if (!encoder->base.crtc)
10748 continue;
10749
10750 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10751 WARN(active && pipe != tracked_pipe,
10752 "active encoder's pipe doesn't match"
10753 "(expected %i, found %i)\n",
10754 tracked_pipe, pipe);
10755
10756 }
91d1b4bd
DV
10757}
10758
10759static void
10760check_crtc_state(struct drm_device *dev)
10761{
fbee40df 10762 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10763 struct intel_crtc *crtc;
10764 struct intel_encoder *encoder;
10765 struct intel_crtc_config pipe_config;
8af6cf88 10766
d3fcc808 10767 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10768 bool enabled = false;
10769 bool active = false;
10770
045ac3b5
JB
10771 memset(&pipe_config, 0, sizeof(pipe_config));
10772
8af6cf88
DV
10773 DRM_DEBUG_KMS("[CRTC:%d]\n",
10774 crtc->base.base.id);
10775
10776 WARN(crtc->active && !crtc->base.enabled,
10777 "active crtc, but not enabled in sw tracking\n");
10778
b2784e15 10779 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10780 if (encoder->base.crtc != &crtc->base)
10781 continue;
10782 enabled = true;
10783 if (encoder->connectors_active)
10784 active = true;
10785 }
6c49f241 10786
8af6cf88
DV
10787 WARN(active != crtc->active,
10788 "crtc's computed active state doesn't match tracked active state "
10789 "(expected %i, found %i)\n", active, crtc->active);
10790 WARN(enabled != crtc->base.enabled,
10791 "crtc's computed enabled state doesn't match tracked enabled state "
10792 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10793
0e8ffe1b
DV
10794 active = dev_priv->display.get_pipe_config(crtc,
10795 &pipe_config);
d62cf62a 10796
b6b5d049
VS
10797 /* hw state is inconsistent with the pipe quirk */
10798 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10799 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10800 active = crtc->active;
10801
b2784e15 10802 for_each_intel_encoder(dev, encoder) {
3eaba51c 10803 enum pipe pipe;
6c49f241
DV
10804 if (encoder->base.crtc != &crtc->base)
10805 continue;
1d37b689 10806 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10807 encoder->get_config(encoder, &pipe_config);
10808 }
10809
0e8ffe1b
DV
10810 WARN(crtc->active != active,
10811 "crtc active state doesn't match with hw state "
10812 "(expected %i, found %i)\n", crtc->active, active);
10813
c0b03411
DV
10814 if (active &&
10815 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10816 WARN(1, "pipe state doesn't match!\n");
10817 intel_dump_pipe_config(crtc, &pipe_config,
10818 "[hw state]");
10819 intel_dump_pipe_config(crtc, &crtc->config,
10820 "[sw state]");
10821 }
8af6cf88
DV
10822 }
10823}
10824
91d1b4bd
DV
10825static void
10826check_shared_dpll_state(struct drm_device *dev)
10827{
fbee40df 10828 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10829 struct intel_crtc *crtc;
10830 struct intel_dpll_hw_state dpll_hw_state;
10831 int i;
5358901f
DV
10832
10833 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10834 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10835 int enabled_crtcs = 0, active_crtcs = 0;
10836 bool active;
10837
10838 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10839
10840 DRM_DEBUG_KMS("%s\n", pll->name);
10841
10842 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10843
3e369b76 10844 WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10845 "more active pll users than references: %i vs %i\n",
3e369b76 10846 pll->active, hweight32(pll->config.crtc_mask));
5358901f
DV
10847 WARN(pll->active && !pll->on,
10848 "pll in active use but not on in sw tracking\n");
35c95375
DV
10849 WARN(pll->on && !pll->active,
10850 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10851 WARN(pll->on != active,
10852 "pll on state mismatch (expected %i, found %i)\n",
10853 pll->on, active);
10854
d3fcc808 10855 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10856 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10857 enabled_crtcs++;
10858 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10859 active_crtcs++;
10860 }
10861 WARN(pll->active != active_crtcs,
10862 "pll active crtcs mismatch (expected %i, found %i)\n",
10863 pll->active, active_crtcs);
3e369b76 10864 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10865 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10866 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10867
3e369b76 10868 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10869 sizeof(dpll_hw_state)),
10870 "pll hw state mismatch\n");
5358901f 10871 }
8af6cf88
DV
10872}
10873
91d1b4bd
DV
10874void
10875intel_modeset_check_state(struct drm_device *dev)
10876{
08db6652 10877 check_wm_state(dev);
91d1b4bd
DV
10878 check_connector_state(dev);
10879 check_encoder_state(dev);
10880 check_crtc_state(dev);
10881 check_shared_dpll_state(dev);
10882}
10883
18442d08
VS
10884void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10885 int dotclock)
10886{
10887 /*
10888 * FDI already provided one idea for the dotclock.
10889 * Yell if the encoder disagrees.
10890 */
241bfc38 10891 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10892 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10893 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10894}
10895
80715b2f
VS
10896static void update_scanline_offset(struct intel_crtc *crtc)
10897{
10898 struct drm_device *dev = crtc->base.dev;
10899
10900 /*
10901 * The scanline counter increments at the leading edge of hsync.
10902 *
10903 * On most platforms it starts counting from vtotal-1 on the
10904 * first active line. That means the scanline counter value is
10905 * always one less than what we would expect. Ie. just after
10906 * start of vblank, which also occurs at start of hsync (on the
10907 * last active line), the scanline counter will read vblank_start-1.
10908 *
10909 * On gen2 the scanline counter starts counting from 1 instead
10910 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10911 * to keep the value positive), instead of adding one.
10912 *
10913 * On HSW+ the behaviour of the scanline counter depends on the output
10914 * type. For DP ports it behaves like most other platforms, but on HDMI
10915 * there's an extra 1 line difference. So we need to add two instead of
10916 * one to the value.
10917 */
10918 if (IS_GEN2(dev)) {
10919 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10920 int vtotal;
10921
10922 vtotal = mode->crtc_vtotal;
10923 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10924 vtotal /= 2;
10925
10926 crtc->scanline_offset = vtotal - 1;
10927 } else if (HAS_DDI(dev) &&
409ee761 10928 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10929 crtc->scanline_offset = 2;
10930 } else
10931 crtc->scanline_offset = 1;
10932}
10933
7f27126e
JB
10934static struct intel_crtc_config *
10935intel_modeset_compute_config(struct drm_crtc *crtc,
10936 struct drm_display_mode *mode,
10937 struct drm_framebuffer *fb,
10938 unsigned *modeset_pipes,
10939 unsigned *prepare_pipes,
10940 unsigned *disable_pipes)
10941{
10942 struct intel_crtc_config *pipe_config = NULL;
10943
10944 intel_modeset_affected_pipes(crtc, modeset_pipes,
10945 prepare_pipes, disable_pipes);
10946
10947 if ((*modeset_pipes) == 0)
10948 goto out;
10949
10950 /*
10951 * Note this needs changes when we start tracking multiple modes
10952 * and crtcs. At that point we'll need to compute the whole config
10953 * (i.e. one pipe_config for each crtc) rather than just the one
10954 * for this crtc.
10955 */
10956 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10957 if (IS_ERR(pipe_config)) {
10958 goto out;
10959 }
10960 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10961 "[modeset]");
7f27126e
JB
10962
10963out:
10964 return pipe_config;
10965}
10966
f30da187
DV
10967static int __intel_set_mode(struct drm_crtc *crtc,
10968 struct drm_display_mode *mode,
7f27126e
JB
10969 int x, int y, struct drm_framebuffer *fb,
10970 struct intel_crtc_config *pipe_config,
10971 unsigned modeset_pipes,
10972 unsigned prepare_pipes,
10973 unsigned disable_pipes)
a6778b3c
DV
10974{
10975 struct drm_device *dev = crtc->dev;
fbee40df 10976 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10977 struct drm_display_mode *saved_mode;
25c5b266 10978 struct intel_crtc *intel_crtc;
c0c36b94 10979 int ret = 0;
a6778b3c 10980
4b4b9238 10981 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10982 if (!saved_mode)
10983 return -ENOMEM;
a6778b3c 10984
3ac18232 10985 *saved_mode = crtc->mode;
a6778b3c 10986
b9950a13
VS
10987 if (modeset_pipes)
10988 to_intel_crtc(crtc)->new_config = pipe_config;
10989
30a970c6
JB
10990 /*
10991 * See if the config requires any additional preparation, e.g.
10992 * to adjust global state with pipes off. We need to do this
10993 * here so we can get the modeset_pipe updated config for the new
10994 * mode set on this crtc. For other crtcs we need to use the
10995 * adjusted_mode bits in the crtc directly.
10996 */
c164f833 10997 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10998 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10999
c164f833
VS
11000 /* may have added more to prepare_pipes than we should */
11001 prepare_pipes &= ~disable_pipes;
11002 }
11003
8bd31e67
ACO
11004 if (dev_priv->display.crtc_compute_clock) {
11005 unsigned clear_pipes = modeset_pipes | disable_pipes;
11006
11007 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11008 if (ret)
11009 goto done;
11010
11011 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11012 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
11013 if (ret) {
11014 intel_shared_dpll_abort_config(dev_priv);
11015 goto done;
11016 }
11017 }
11018 }
11019
460da916
DV
11020 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11021 intel_crtc_disable(&intel_crtc->base);
11022
ea9d758d
DV
11023 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11024 if (intel_crtc->base.enabled)
11025 dev_priv->display.crtc_disable(&intel_crtc->base);
11026 }
a6778b3c 11027
6c4c86f5
DV
11028 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11029 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
11030 *
11031 * Note we'll need to fix this up when we start tracking multiple
11032 * pipes; here we assume a single modeset_pipe and only track the
11033 * single crtc and mode.
f6e5b160 11034 */
b8cecdf5 11035 if (modeset_pipes) {
25c5b266 11036 crtc->mode = *mode;
b8cecdf5
DV
11037 /* mode_set/enable/disable functions rely on a correct pipe
11038 * config. */
11039 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 11040 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
11041
11042 /*
11043 * Calculate and store various constants which
11044 * are later needed by vblank and swap-completion
11045 * timestamping. They are derived from true hwmode.
11046 */
11047 drm_calc_timestamping_constants(crtc,
11048 &pipe_config->adjusted_mode);
b8cecdf5 11049 }
7758a113 11050
ea9d758d
DV
11051 /* Only after disabling all output pipelines that will be changed can we
11052 * update the the output configuration. */
11053 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 11054
50f6e502 11055 modeset_update_crtc_power_domains(dev);
47fab737 11056
a6778b3c
DV
11057 /* Set up the DPLL and any encoders state that needs to adjust or depend
11058 * on the DPLL.
f6e5b160 11059 */
25c5b266 11060 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
11061 struct drm_framebuffer *old_fb = crtc->primary->fb;
11062 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11063 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
11064
11065 mutex_lock(&dev->struct_mutex);
850c4cdc 11066 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
4c10794f
DV
11067 if (ret != 0) {
11068 DRM_ERROR("pin & fence failed\n");
11069 mutex_unlock(&dev->struct_mutex);
11070 goto done;
11071 }
2ff8fde1 11072 if (old_fb)
a071fa00 11073 intel_unpin_fb_obj(old_obj);
a071fa00
DV
11074 i915_gem_track_fb(old_obj, obj,
11075 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
11076 mutex_unlock(&dev->struct_mutex);
11077
11078 crtc->primary->fb = fb;
11079 crtc->x = x;
11080 crtc->y = y;
a6778b3c
DV
11081 }
11082
11083 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
11084 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11085 update_scanline_offset(intel_crtc);
11086
25c5b266 11087 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 11088 }
a6778b3c 11089
a6778b3c
DV
11090 /* FIXME: add subpixel order */
11091done:
4b4b9238 11092 if (ret && crtc->enabled)
3ac18232 11093 crtc->mode = *saved_mode;
a6778b3c 11094
b8cecdf5 11095 kfree(pipe_config);
3ac18232 11096 kfree(saved_mode);
a6778b3c 11097 return ret;
f6e5b160
CW
11098}
11099
7f27126e
JB
11100static int intel_set_mode_pipes(struct drm_crtc *crtc,
11101 struct drm_display_mode *mode,
11102 int x, int y, struct drm_framebuffer *fb,
11103 struct intel_crtc_config *pipe_config,
11104 unsigned modeset_pipes,
11105 unsigned prepare_pipes,
11106 unsigned disable_pipes)
f30da187
DV
11107{
11108 int ret;
11109
7f27126e
JB
11110 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11111 prepare_pipes, disable_pipes);
f30da187
DV
11112
11113 if (ret == 0)
11114 intel_modeset_check_state(crtc->dev);
11115
11116 return ret;
11117}
11118
7f27126e
JB
11119static int intel_set_mode(struct drm_crtc *crtc,
11120 struct drm_display_mode *mode,
11121 int x, int y, struct drm_framebuffer *fb)
11122{
11123 struct intel_crtc_config *pipe_config;
11124 unsigned modeset_pipes, prepare_pipes, disable_pipes;
11125
11126 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11127 &modeset_pipes,
11128 &prepare_pipes,
11129 &disable_pipes);
11130
11131 if (IS_ERR(pipe_config))
11132 return PTR_ERR(pipe_config);
11133
11134 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11135 modeset_pipes, prepare_pipes,
11136 disable_pipes);
11137}
11138
c0c36b94
CW
11139void intel_crtc_restore_mode(struct drm_crtc *crtc)
11140{
f4510a27 11141 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
11142}
11143
25c5b266
DV
11144#undef for_each_intel_crtc_masked
11145
d9e55608
DV
11146static void intel_set_config_free(struct intel_set_config *config)
11147{
11148 if (!config)
11149 return;
11150
1aa4b628
DV
11151 kfree(config->save_connector_encoders);
11152 kfree(config->save_encoder_crtcs);
7668851f 11153 kfree(config->save_crtc_enabled);
d9e55608
DV
11154 kfree(config);
11155}
11156
85f9eb71
DV
11157static int intel_set_config_save_state(struct drm_device *dev,
11158 struct intel_set_config *config)
11159{
7668851f 11160 struct drm_crtc *crtc;
85f9eb71
DV
11161 struct drm_encoder *encoder;
11162 struct drm_connector *connector;
11163 int count;
11164
7668851f
VS
11165 config->save_crtc_enabled =
11166 kcalloc(dev->mode_config.num_crtc,
11167 sizeof(bool), GFP_KERNEL);
11168 if (!config->save_crtc_enabled)
11169 return -ENOMEM;
11170
1aa4b628
DV
11171 config->save_encoder_crtcs =
11172 kcalloc(dev->mode_config.num_encoder,
11173 sizeof(struct drm_crtc *), GFP_KERNEL);
11174 if (!config->save_encoder_crtcs)
85f9eb71
DV
11175 return -ENOMEM;
11176
1aa4b628
DV
11177 config->save_connector_encoders =
11178 kcalloc(dev->mode_config.num_connector,
11179 sizeof(struct drm_encoder *), GFP_KERNEL);
11180 if (!config->save_connector_encoders)
85f9eb71
DV
11181 return -ENOMEM;
11182
11183 /* Copy data. Note that driver private data is not affected.
11184 * Should anything bad happen only the expected state is
11185 * restored, not the drivers personal bookkeeping.
11186 */
7668851f 11187 count = 0;
70e1e0ec 11188 for_each_crtc(dev, crtc) {
7668851f
VS
11189 config->save_crtc_enabled[count++] = crtc->enabled;
11190 }
11191
85f9eb71
DV
11192 count = 0;
11193 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11194 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11195 }
11196
11197 count = 0;
11198 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11199 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11200 }
11201
11202 return 0;
11203}
11204
11205static void intel_set_config_restore_state(struct drm_device *dev,
11206 struct intel_set_config *config)
11207{
7668851f 11208 struct intel_crtc *crtc;
9a935856
DV
11209 struct intel_encoder *encoder;
11210 struct intel_connector *connector;
85f9eb71
DV
11211 int count;
11212
7668851f 11213 count = 0;
d3fcc808 11214 for_each_intel_crtc(dev, crtc) {
7668851f 11215 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11216
11217 if (crtc->new_enabled)
11218 crtc->new_config = &crtc->config;
11219 else
11220 crtc->new_config = NULL;
7668851f
VS
11221 }
11222
85f9eb71 11223 count = 0;
b2784e15 11224 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11225 encoder->new_crtc =
11226 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11227 }
11228
11229 count = 0;
9a935856
DV
11230 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11231 connector->new_encoder =
11232 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11233 }
11234}
11235
e3de42b6 11236static bool
2e57f47d 11237is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11238{
11239 int i;
11240
2e57f47d
CW
11241 if (set->num_connectors == 0)
11242 return false;
11243
11244 if (WARN_ON(set->connectors == NULL))
11245 return false;
11246
11247 for (i = 0; i < set->num_connectors; i++)
11248 if (set->connectors[i]->encoder &&
11249 set->connectors[i]->encoder->crtc == set->crtc &&
11250 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11251 return true;
11252
11253 return false;
11254}
11255
5e2b584e
DV
11256static void
11257intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11258 struct intel_set_config *config)
11259{
11260
11261 /* We should be able to check here if the fb has the same properties
11262 * and then just flip_or_move it */
2e57f47d
CW
11263 if (is_crtc_connector_off(set)) {
11264 config->mode_changed = true;
f4510a27 11265 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11266 /*
11267 * If we have no fb, we can only flip as long as the crtc is
11268 * active, otherwise we need a full mode set. The crtc may
11269 * be active if we've only disabled the primary plane, or
11270 * in fastboot situations.
11271 */
f4510a27 11272 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11273 struct intel_crtc *intel_crtc =
11274 to_intel_crtc(set->crtc);
11275
3b150f08 11276 if (intel_crtc->active) {
319d9827
JB
11277 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11278 config->fb_changed = true;
11279 } else {
11280 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11281 config->mode_changed = true;
11282 }
5e2b584e
DV
11283 } else if (set->fb == NULL) {
11284 config->mode_changed = true;
72f4901e 11285 } else if (set->fb->pixel_format !=
f4510a27 11286 set->crtc->primary->fb->pixel_format) {
5e2b584e 11287 config->mode_changed = true;
e3de42b6 11288 } else {
5e2b584e 11289 config->fb_changed = true;
e3de42b6 11290 }
5e2b584e
DV
11291 }
11292
835c5873 11293 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11294 config->fb_changed = true;
11295
11296 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11297 DRM_DEBUG_KMS("modes are different, full mode set\n");
11298 drm_mode_debug_printmodeline(&set->crtc->mode);
11299 drm_mode_debug_printmodeline(set->mode);
11300 config->mode_changed = true;
11301 }
a1d95703
CW
11302
11303 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11304 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11305}
11306
2e431051 11307static int
9a935856
DV
11308intel_modeset_stage_output_state(struct drm_device *dev,
11309 struct drm_mode_set *set,
11310 struct intel_set_config *config)
50f56119 11311{
9a935856
DV
11312 struct intel_connector *connector;
11313 struct intel_encoder *encoder;
7668851f 11314 struct intel_crtc *crtc;
f3f08572 11315 int ro;
50f56119 11316
9abdda74 11317 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11318 * of connectors. For paranoia, double-check this. */
11319 WARN_ON(!set->fb && (set->num_connectors != 0));
11320 WARN_ON(set->fb && (set->num_connectors == 0));
11321
9a935856
DV
11322 list_for_each_entry(connector, &dev->mode_config.connector_list,
11323 base.head) {
11324 /* Otherwise traverse passed in connector list and get encoders
11325 * for them. */
50f56119 11326 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11327 if (set->connectors[ro] == &connector->base) {
0e32b39c 11328 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11329 break;
11330 }
11331 }
11332
9a935856
DV
11333 /* If we disable the crtc, disable all its connectors. Also, if
11334 * the connector is on the changing crtc but not on the new
11335 * connector list, disable it. */
11336 if ((!set->fb || ro == set->num_connectors) &&
11337 connector->base.encoder &&
11338 connector->base.encoder->crtc == set->crtc) {
11339 connector->new_encoder = NULL;
11340
11341 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11342 connector->base.base.id,
c23cc417 11343 connector->base.name);
9a935856
DV
11344 }
11345
11346
11347 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11348 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11349 config->mode_changed = true;
50f56119
DV
11350 }
11351 }
9a935856 11352 /* connector->new_encoder is now updated for all connectors. */
50f56119 11353
9a935856 11354 /* Update crtc of enabled connectors. */
9a935856
DV
11355 list_for_each_entry(connector, &dev->mode_config.connector_list,
11356 base.head) {
7668851f
VS
11357 struct drm_crtc *new_crtc;
11358
9a935856 11359 if (!connector->new_encoder)
50f56119
DV
11360 continue;
11361
9a935856 11362 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11363
11364 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11365 if (set->connectors[ro] == &connector->base)
50f56119
DV
11366 new_crtc = set->crtc;
11367 }
11368
11369 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11370 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11371 new_crtc)) {
5e2b584e 11372 return -EINVAL;
50f56119 11373 }
0e32b39c 11374 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11375
11376 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11377 connector->base.base.id,
c23cc417 11378 connector->base.name,
9a935856
DV
11379 new_crtc->base.id);
11380 }
11381
11382 /* Check for any encoders that needs to be disabled. */
b2784e15 11383 for_each_intel_encoder(dev, encoder) {
5a65f358 11384 int num_connectors = 0;
9a935856
DV
11385 list_for_each_entry(connector,
11386 &dev->mode_config.connector_list,
11387 base.head) {
11388 if (connector->new_encoder == encoder) {
11389 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11390 num_connectors++;
9a935856
DV
11391 }
11392 }
5a65f358
PZ
11393
11394 if (num_connectors == 0)
11395 encoder->new_crtc = NULL;
11396 else if (num_connectors > 1)
11397 return -EINVAL;
11398
9a935856
DV
11399 /* Only now check for crtc changes so we don't miss encoders
11400 * that will be disabled. */
11401 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11402 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11403 config->mode_changed = true;
50f56119
DV
11404 }
11405 }
9a935856 11406 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11407 list_for_each_entry(connector, &dev->mode_config.connector_list,
11408 base.head) {
11409 if (connector->new_encoder)
11410 if (connector->new_encoder != connector->encoder)
11411 connector->encoder = connector->new_encoder;
11412 }
d3fcc808 11413 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11414 crtc->new_enabled = false;
11415
b2784e15 11416 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11417 if (encoder->new_crtc == crtc) {
11418 crtc->new_enabled = true;
11419 break;
11420 }
11421 }
11422
11423 if (crtc->new_enabled != crtc->base.enabled) {
11424 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11425 crtc->new_enabled ? "en" : "dis");
11426 config->mode_changed = true;
11427 }
7bd0a8e7
VS
11428
11429 if (crtc->new_enabled)
11430 crtc->new_config = &crtc->config;
11431 else
11432 crtc->new_config = NULL;
7668851f
VS
11433 }
11434
2e431051
DV
11435 return 0;
11436}
11437
7d00a1f5
VS
11438static void disable_crtc_nofb(struct intel_crtc *crtc)
11439{
11440 struct drm_device *dev = crtc->base.dev;
11441 struct intel_encoder *encoder;
11442 struct intel_connector *connector;
11443
11444 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11445 pipe_name(crtc->pipe));
11446
11447 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11448 if (connector->new_encoder &&
11449 connector->new_encoder->new_crtc == crtc)
11450 connector->new_encoder = NULL;
11451 }
11452
b2784e15 11453 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11454 if (encoder->new_crtc == crtc)
11455 encoder->new_crtc = NULL;
11456 }
11457
11458 crtc->new_enabled = false;
7bd0a8e7 11459 crtc->new_config = NULL;
7d00a1f5
VS
11460}
11461
2e431051
DV
11462static int intel_crtc_set_config(struct drm_mode_set *set)
11463{
11464 struct drm_device *dev;
2e431051
DV
11465 struct drm_mode_set save_set;
11466 struct intel_set_config *config;
50f52756
JB
11467 struct intel_crtc_config *pipe_config;
11468 unsigned modeset_pipes, prepare_pipes, disable_pipes;
2e431051 11469 int ret;
2e431051 11470
8d3e375e
DV
11471 BUG_ON(!set);
11472 BUG_ON(!set->crtc);
11473 BUG_ON(!set->crtc->helper_private);
2e431051 11474
7e53f3a4
DV
11475 /* Enforce sane interface api - has been abused by the fb helper. */
11476 BUG_ON(!set->mode && set->fb);
11477 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11478
2e431051
DV
11479 if (set->fb) {
11480 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11481 set->crtc->base.id, set->fb->base.id,
11482 (int)set->num_connectors, set->x, set->y);
11483 } else {
11484 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11485 }
11486
11487 dev = set->crtc->dev;
11488
11489 ret = -ENOMEM;
11490 config = kzalloc(sizeof(*config), GFP_KERNEL);
11491 if (!config)
11492 goto out_config;
11493
11494 ret = intel_set_config_save_state(dev, config);
11495 if (ret)
11496 goto out_config;
11497
11498 save_set.crtc = set->crtc;
11499 save_set.mode = &set->crtc->mode;
11500 save_set.x = set->crtc->x;
11501 save_set.y = set->crtc->y;
f4510a27 11502 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11503
11504 /* Compute whether we need a full modeset, only an fb base update or no
11505 * change at all. In the future we might also check whether only the
11506 * mode changed, e.g. for LVDS where we only change the panel fitter in
11507 * such cases. */
11508 intel_set_config_compute_mode_changes(set, config);
11509
9a935856 11510 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11511 if (ret)
11512 goto fail;
11513
50f52756
JB
11514 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11515 set->fb,
11516 &modeset_pipes,
11517 &prepare_pipes,
11518 &disable_pipes);
20664591 11519 if (IS_ERR(pipe_config)) {
6ac0483b 11520 ret = PTR_ERR(pipe_config);
50f52756 11521 goto fail;
20664591 11522 } else if (pipe_config) {
b9950a13 11523 if (pipe_config->has_audio !=
20664591
JB
11524 to_intel_crtc(set->crtc)->config.has_audio)
11525 config->mode_changed = true;
11526
11527 /* Force mode sets for any infoframe stuff */
b9950a13 11528 if (pipe_config->has_infoframe ||
20664591
JB
11529 to_intel_crtc(set->crtc)->config.has_infoframe)
11530 config->mode_changed = true;
11531 }
50f52756
JB
11532
11533 /* set_mode will free it in the mode_changed case */
11534 if (!config->mode_changed)
11535 kfree(pipe_config);
11536
1f9954d0
JB
11537 intel_update_pipe_size(to_intel_crtc(set->crtc));
11538
5e2b584e 11539 if (config->mode_changed) {
50f52756
JB
11540 ret = intel_set_mode_pipes(set->crtc, set->mode,
11541 set->x, set->y, set->fb, pipe_config,
11542 modeset_pipes, prepare_pipes,
11543 disable_pipes);
5e2b584e 11544 } else if (config->fb_changed) {
3b150f08
MR
11545 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11546
4878cae2
VS
11547 intel_crtc_wait_for_pending_flips(set->crtc);
11548
4f660f49 11549 ret = intel_pipe_set_base(set->crtc,
94352cf9 11550 set->x, set->y, set->fb);
3b150f08
MR
11551
11552 /*
11553 * We need to make sure the primary plane is re-enabled if it
11554 * has previously been turned off.
11555 */
11556 if (!intel_crtc->primary_enabled && ret == 0) {
11557 WARN_ON(!intel_crtc->active);
fdd508a6 11558 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11559 }
11560
7ca51a3a
JB
11561 /*
11562 * In the fastboot case this may be our only check of the
11563 * state after boot. It would be better to only do it on
11564 * the first update, but we don't have a nice way of doing that
11565 * (and really, set_config isn't used much for high freq page
11566 * flipping, so increasing its cost here shouldn't be a big
11567 * deal).
11568 */
d330a953 11569 if (i915.fastboot && ret == 0)
7ca51a3a 11570 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11571 }
11572
2d05eae1 11573 if (ret) {
bf67dfeb
DV
11574 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11575 set->crtc->base.id, ret);
50f56119 11576fail:
2d05eae1 11577 intel_set_config_restore_state(dev, config);
50f56119 11578
7d00a1f5
VS
11579 /*
11580 * HACK: if the pipe was on, but we didn't have a framebuffer,
11581 * force the pipe off to avoid oopsing in the modeset code
11582 * due to fb==NULL. This should only happen during boot since
11583 * we don't yet reconstruct the FB from the hardware state.
11584 */
11585 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11586 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11587
2d05eae1
CW
11588 /* Try to restore the config */
11589 if (config->mode_changed &&
11590 intel_set_mode(save_set.crtc, save_set.mode,
11591 save_set.x, save_set.y, save_set.fb))
11592 DRM_ERROR("failed to restore config after modeset failure\n");
11593 }
50f56119 11594
d9e55608
DV
11595out_config:
11596 intel_set_config_free(config);
50f56119
DV
11597 return ret;
11598}
f6e5b160
CW
11599
11600static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11601 .gamma_set = intel_crtc_gamma_set,
50f56119 11602 .set_config = intel_crtc_set_config,
f6e5b160
CW
11603 .destroy = intel_crtc_destroy,
11604 .page_flip = intel_crtc_page_flip,
11605};
11606
5358901f
DV
11607static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11608 struct intel_shared_dpll *pll,
11609 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11610{
5358901f 11611 uint32_t val;
ee7b9f93 11612
f458ebbc 11613 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11614 return false;
11615
5358901f 11616 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11617 hw_state->dpll = val;
11618 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11619 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11620
11621 return val & DPLL_VCO_ENABLE;
11622}
11623
15bdd4cf
DV
11624static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11625 struct intel_shared_dpll *pll)
11626{
3e369b76
ACO
11627 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11628 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11629}
11630
e7b903d2
DV
11631static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11632 struct intel_shared_dpll *pll)
11633{
e7b903d2 11634 /* PCH refclock must be enabled first */
89eff4be 11635 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11636
3e369b76 11637 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11638
11639 /* Wait for the clocks to stabilize. */
11640 POSTING_READ(PCH_DPLL(pll->id));
11641 udelay(150);
11642
11643 /* The pixel multiplier can only be updated once the
11644 * DPLL is enabled and the clocks are stable.
11645 *
11646 * So write it again.
11647 */
3e369b76 11648 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11649 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11650 udelay(200);
11651}
11652
11653static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11654 struct intel_shared_dpll *pll)
11655{
11656 struct drm_device *dev = dev_priv->dev;
11657 struct intel_crtc *crtc;
e7b903d2
DV
11658
11659 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11660 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11661 if (intel_crtc_to_shared_dpll(crtc) == pll)
11662 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11663 }
11664
15bdd4cf
DV
11665 I915_WRITE(PCH_DPLL(pll->id), 0);
11666 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11667 udelay(200);
11668}
11669
46edb027
DV
11670static char *ibx_pch_dpll_names[] = {
11671 "PCH DPLL A",
11672 "PCH DPLL B",
11673};
11674
7c74ade1 11675static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11676{
e7b903d2 11677 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11678 int i;
11679
7c74ade1 11680 dev_priv->num_shared_dpll = 2;
ee7b9f93 11681
e72f9fbf 11682 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11683 dev_priv->shared_dplls[i].id = i;
11684 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11685 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11686 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11687 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11688 dev_priv->shared_dplls[i].get_hw_state =
11689 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11690 }
11691}
11692
7c74ade1
DV
11693static void intel_shared_dpll_init(struct drm_device *dev)
11694{
e7b903d2 11695 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11696
9cd86933
DV
11697 if (HAS_DDI(dev))
11698 intel_ddi_pll_init(dev);
11699 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11700 ibx_pch_dpll_init(dev);
11701 else
11702 dev_priv->num_shared_dpll = 0;
11703
11704 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11705}
11706
465c120c
MR
11707static int
11708intel_primary_plane_disable(struct drm_plane *plane)
11709{
11710 struct drm_device *dev = plane->dev;
465c120c
MR
11711 struct intel_crtc *intel_crtc;
11712
11713 if (!plane->fb)
11714 return 0;
11715
11716 BUG_ON(!plane->crtc);
11717
11718 intel_crtc = to_intel_crtc(plane->crtc);
11719
11720 /*
11721 * Even though we checked plane->fb above, it's still possible that
11722 * the primary plane has been implicitly disabled because the crtc
11723 * coordinates given weren't visible, or because we detected
11724 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11725 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11726 * In either case, we need to unpin the FB and let the fb pointer get
11727 * updated, but otherwise we don't need to touch the hardware.
11728 */
11729 if (!intel_crtc->primary_enabled)
11730 goto disable_unpin;
11731
11732 intel_crtc_wait_for_pending_flips(plane->crtc);
fdd508a6
VS
11733 intel_disable_primary_hw_plane(plane, plane->crtc);
11734
465c120c 11735disable_unpin:
4c34574f 11736 mutex_lock(&dev->struct_mutex);
2ff8fde1 11737 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11738 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11739 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11740 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11741 plane->fb = NULL;
11742
11743 return 0;
11744}
11745
11746static int
3c692a41
GP
11747intel_check_primary_plane(struct drm_plane *plane,
11748 struct intel_plane_state *state)
11749{
11750 struct drm_crtc *crtc = state->crtc;
11751 struct drm_framebuffer *fb = state->fb;
11752 struct drm_rect *dest = &state->dst;
11753 struct drm_rect *src = &state->src;
11754 const struct drm_rect *clip = &state->clip;
ccc759dc 11755
3ead8bb2
GP
11756 return drm_plane_helper_check_update(plane, crtc, fb,
11757 src, dest, clip,
11758 DRM_PLANE_HELPER_NO_SCALING,
11759 DRM_PLANE_HELPER_NO_SCALING,
11760 false, true, &state->visible);
3c692a41
GP
11761}
11762
11763static int
14af293f
GP
11764intel_prepare_primary_plane(struct drm_plane *plane,
11765 struct intel_plane_state *state)
465c120c 11766{
3c692a41
GP
11767 struct drm_crtc *crtc = state->crtc;
11768 struct drm_framebuffer *fb = state->fb;
465c120c 11769 struct drm_device *dev = crtc->dev;
465c120c 11770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ccc759dc 11771 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
11772 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11773 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11774 int ret;
11775
465c120c
MR
11776 intel_crtc_wait_for_pending_flips(crtc);
11777
ccc759dc
GP
11778 if (intel_crtc_has_pending_flip(crtc)) {
11779 DRM_ERROR("pipe is still busy with an old pageflip\n");
11780 return -EBUSY;
11781 }
11782
14af293f 11783 if (old_obj != obj) {
4c34574f 11784 mutex_lock(&dev->struct_mutex);
850c4cdc 11785 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
ccc759dc
GP
11786 if (ret == 0)
11787 i915_gem_track_fb(old_obj, obj,
11788 INTEL_FRONTBUFFER_PRIMARY(pipe));
11789 mutex_unlock(&dev->struct_mutex);
11790 if (ret != 0) {
11791 DRM_DEBUG_KMS("pin & fence failed\n");
11792 return ret;
11793 }
11794 }
11795
14af293f
GP
11796 return 0;
11797}
11798
11799static void
11800intel_commit_primary_plane(struct drm_plane *plane,
11801 struct intel_plane_state *state)
11802{
11803 struct drm_crtc *crtc = state->crtc;
11804 struct drm_framebuffer *fb = state->fb;
11805 struct drm_device *dev = crtc->dev;
11806 struct drm_i915_private *dev_priv = dev->dev_private;
11807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11808 enum pipe pipe = intel_crtc->pipe;
11809 struct drm_framebuffer *old_fb = plane->fb;
11810 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11811 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11812 struct intel_plane *intel_plane = to_intel_plane(plane);
11813 struct drm_rect *src = &state->src;
11814
ccc759dc 11815 crtc->primary->fb = fb;
9dc806fc
MR
11816 crtc->x = src->x1 >> 16;
11817 crtc->y = src->y1 >> 16;
ccc759dc
GP
11818
11819 intel_plane->crtc_x = state->orig_dst.x1;
11820 intel_plane->crtc_y = state->orig_dst.y1;
11821 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11822 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11823 intel_plane->src_x = state->orig_src.x1;
11824 intel_plane->src_y = state->orig_src.y1;
11825 intel_plane->src_w = drm_rect_width(&state->orig_src);
11826 intel_plane->src_h = drm_rect_height(&state->orig_src);
11827 intel_plane->obj = obj;
4c34574f 11828
ccc759dc 11829 if (intel_crtc->active) {
465c120c 11830 /*
ccc759dc
GP
11831 * FBC does not work on some platforms for rotated
11832 * planes, so disable it when rotation is not 0 and
11833 * update it when rotation is set back to 0.
11834 *
11835 * FIXME: This is redundant with the fbc update done in
11836 * the primary plane enable function except that that
11837 * one is done too late. We eventually need to unify
11838 * this.
465c120c 11839 */
ccc759dc
GP
11840 if (intel_crtc->primary_enabled &&
11841 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11842 dev_priv->fbc.plane == intel_crtc->plane &&
11843 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11844 intel_disable_fbc(dev);
465c120c
MR
11845 }
11846
ccc759dc
GP
11847 if (state->visible) {
11848 bool was_enabled = intel_crtc->primary_enabled;
465c120c 11849
ccc759dc
GP
11850 /* FIXME: kill this fastboot hack */
11851 intel_update_pipe_size(intel_crtc);
465c120c 11852
ccc759dc 11853 intel_crtc->primary_enabled = true;
465c120c 11854
ccc759dc
GP
11855 dev_priv->display.update_primary_plane(crtc, plane->fb,
11856 crtc->x, crtc->y);
4c34574f 11857
48404c1e 11858 /*
ccc759dc
GP
11859 * BDW signals flip done immediately if the plane
11860 * is disabled, even if the plane enable is already
11861 * armed to occur at the next vblank :(
48404c1e 11862 */
ccc759dc
GP
11863 if (IS_BROADWELL(dev) && !was_enabled)
11864 intel_wait_for_vblank(dev, intel_crtc->pipe);
11865 } else {
11866 /*
11867 * If clipping results in a non-visible primary plane,
11868 * we'll disable the primary plane. Note that this is
11869 * a bit different than what happens if userspace
11870 * explicitly disables the plane by passing fb=0
11871 * because plane->fb still gets set and pinned.
11872 */
11873 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11874 }
465c120c 11875
ccc759dc
GP
11876 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11877
11878 mutex_lock(&dev->struct_mutex);
11879 intel_update_fbc(dev);
11880 mutex_unlock(&dev->struct_mutex);
ce54d85a 11881 }
465c120c 11882
ccc759dc
GP
11883 if (old_fb && old_fb != fb) {
11884 if (intel_crtc->active)
11885 intel_wait_for_vblank(dev, intel_crtc->pipe);
11886
11887 mutex_lock(&dev->struct_mutex);
11888 intel_unpin_fb_obj(old_obj);
11889 mutex_unlock(&dev->struct_mutex);
11890 }
465c120c
MR
11891}
11892
3c692a41
GP
11893static int
11894intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11895 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11896 unsigned int crtc_w, unsigned int crtc_h,
11897 uint32_t src_x, uint32_t src_y,
11898 uint32_t src_w, uint32_t src_h)
11899{
11900 struct intel_plane_state state;
11901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11902 int ret;
11903
11904 state.crtc = crtc;
11905 state.fb = fb;
11906
11907 /* sample coordinates in 16.16 fixed point */
11908 state.src.x1 = src_x;
11909 state.src.x2 = src_x + src_w;
11910 state.src.y1 = src_y;
11911 state.src.y2 = src_y + src_h;
11912
11913 /* integer pixels */
11914 state.dst.x1 = crtc_x;
11915 state.dst.x2 = crtc_x + crtc_w;
11916 state.dst.y1 = crtc_y;
11917 state.dst.y2 = crtc_y + crtc_h;
11918
11919 state.clip.x1 = 0;
11920 state.clip.y1 = 0;
11921 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11922 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11923
11924 state.orig_src = state.src;
11925 state.orig_dst = state.dst;
11926
11927 ret = intel_check_primary_plane(plane, &state);
11928 if (ret)
11929 return ret;
11930
14af293f
GP
11931 ret = intel_prepare_primary_plane(plane, &state);
11932 if (ret)
3c692a41
GP
11933 return ret;
11934
11935 intel_commit_primary_plane(plane, &state);
11936
11937 return 0;
11938}
11939
3d7d6510
MR
11940/* Common destruction function for both primary and cursor planes */
11941static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11942{
11943 struct intel_plane *intel_plane = to_intel_plane(plane);
11944 drm_plane_cleanup(plane);
11945 kfree(intel_plane);
11946}
11947
11948static const struct drm_plane_funcs intel_primary_plane_funcs = {
11949 .update_plane = intel_primary_plane_setplane,
11950 .disable_plane = intel_primary_plane_disable,
3d7d6510 11951 .destroy = intel_plane_destroy,
48404c1e 11952 .set_property = intel_plane_set_property
465c120c
MR
11953};
11954
11955static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11956 int pipe)
11957{
11958 struct intel_plane *primary;
11959 const uint32_t *intel_primary_formats;
11960 int num_formats;
11961
11962 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11963 if (primary == NULL)
11964 return NULL;
11965
11966 primary->can_scale = false;
11967 primary->max_downscale = 1;
11968 primary->pipe = pipe;
11969 primary->plane = pipe;
48404c1e 11970 primary->rotation = BIT(DRM_ROTATE_0);
465c120c
MR
11971 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11972 primary->plane = !pipe;
11973
11974 if (INTEL_INFO(dev)->gen <= 3) {
11975 intel_primary_formats = intel_primary_formats_gen2;
11976 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11977 } else {
11978 intel_primary_formats = intel_primary_formats_gen4;
11979 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11980 }
11981
11982 drm_universal_plane_init(dev, &primary->base, 0,
11983 &intel_primary_plane_funcs,
11984 intel_primary_formats, num_formats,
11985 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
11986
11987 if (INTEL_INFO(dev)->gen >= 4) {
11988 if (!dev->mode_config.rotation_property)
11989 dev->mode_config.rotation_property =
11990 drm_mode_create_rotation_property(dev,
11991 BIT(DRM_ROTATE_0) |
11992 BIT(DRM_ROTATE_180));
11993 if (dev->mode_config.rotation_property)
11994 drm_object_attach_property(&primary->base.base,
11995 dev->mode_config.rotation_property,
11996 primary->rotation);
11997 }
11998
465c120c
MR
11999 return &primary->base;
12000}
12001
3d7d6510
MR
12002static int
12003intel_cursor_plane_disable(struct drm_plane *plane)
12004{
12005 if (!plane->fb)
12006 return 0;
12007
12008 BUG_ON(!plane->crtc);
12009
12010 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
12011}
12012
12013static int
852e787c
GP
12014intel_check_cursor_plane(struct drm_plane *plane,
12015 struct intel_plane_state *state)
3d7d6510 12016{
852e787c 12017 struct drm_crtc *crtc = state->crtc;
757f9a3e 12018 struct drm_device *dev = crtc->dev;
852e787c
GP
12019 struct drm_framebuffer *fb = state->fb;
12020 struct drm_rect *dest = &state->dst;
12021 struct drm_rect *src = &state->src;
12022 const struct drm_rect *clip = &state->clip;
757f9a3e
GP
12023 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12024 int crtc_w, crtc_h;
12025 unsigned stride;
12026 int ret;
3d7d6510 12027
757f9a3e 12028 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 12029 src, dest, clip,
3d7d6510
MR
12030 DRM_PLANE_HELPER_NO_SCALING,
12031 DRM_PLANE_HELPER_NO_SCALING,
852e787c 12032 true, true, &state->visible);
757f9a3e
GP
12033 if (ret)
12034 return ret;
12035
12036
12037 /* if we want to turn off the cursor ignore width and height */
12038 if (!obj)
12039 return 0;
12040
757f9a3e
GP
12041 /* Check for which cursor types we support */
12042 crtc_w = drm_rect_width(&state->orig_dst);
12043 crtc_h = drm_rect_height(&state->orig_dst);
12044 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
12045 DRM_DEBUG("Cursor dimension not supported\n");
12046 return -EINVAL;
12047 }
12048
12049 stride = roundup_pow_of_two(crtc_w) * 4;
12050 if (obj->base.size < stride * crtc_h) {
12051 DRM_DEBUG_KMS("buffer is too small\n");
12052 return -ENOMEM;
12053 }
12054
e391ea88
GP
12055 if (fb == crtc->cursor->fb)
12056 return 0;
12057
757f9a3e
GP
12058 /* we only need to pin inside GTT if cursor is non-phy */
12059 mutex_lock(&dev->struct_mutex);
12060 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12061 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12062 ret = -EINVAL;
12063 }
12064 mutex_unlock(&dev->struct_mutex);
12065
12066 return ret;
852e787c 12067}
3d7d6510 12068
852e787c
GP
12069static int
12070intel_commit_cursor_plane(struct drm_plane *plane,
12071 struct intel_plane_state *state)
12072{
12073 struct drm_crtc *crtc = state->crtc;
12074 struct drm_framebuffer *fb = state->fb;
12075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a919db90 12076 struct intel_plane *intel_plane = to_intel_plane(plane);
852e787c
GP
12077 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12078 struct drm_i915_gem_object *obj = intel_fb->obj;
12079 int crtc_w, crtc_h;
12080
12081 crtc->cursor_x = state->orig_dst.x1;
12082 crtc->cursor_y = state->orig_dst.y1;
a919db90
SJ
12083
12084 intel_plane->crtc_x = state->orig_dst.x1;
12085 intel_plane->crtc_y = state->orig_dst.y1;
12086 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
12087 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
12088 intel_plane->src_x = state->orig_src.x1;
12089 intel_plane->src_y = state->orig_src.y1;
12090 intel_plane->src_w = drm_rect_width(&state->orig_src);
12091 intel_plane->src_h = drm_rect_height(&state->orig_src);
12092 intel_plane->obj = obj;
12093
3d7d6510 12094 if (fb != crtc->cursor->fb) {
852e787c
GP
12095 crtc_w = drm_rect_width(&state->orig_dst);
12096 crtc_h = drm_rect_height(&state->orig_dst);
3d7d6510
MR
12097 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12098 } else {
852e787c 12099 intel_crtc_update_cursor(crtc, state->visible);
4ed91096
DV
12100
12101 intel_frontbuffer_flip(crtc->dev,
12102 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12103
3d7d6510
MR
12104 return 0;
12105 }
12106}
852e787c
GP
12107
12108static int
12109intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12110 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12111 unsigned int crtc_w, unsigned int crtc_h,
12112 uint32_t src_x, uint32_t src_y,
12113 uint32_t src_w, uint32_t src_h)
12114{
12115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12116 struct intel_plane_state state;
12117 int ret;
12118
12119 state.crtc = crtc;
12120 state.fb = fb;
12121
12122 /* sample coordinates in 16.16 fixed point */
12123 state.src.x1 = src_x;
12124 state.src.x2 = src_x + src_w;
12125 state.src.y1 = src_y;
12126 state.src.y2 = src_y + src_h;
12127
12128 /* integer pixels */
12129 state.dst.x1 = crtc_x;
12130 state.dst.x2 = crtc_x + crtc_w;
12131 state.dst.y1 = crtc_y;
12132 state.dst.y2 = crtc_y + crtc_h;
12133
12134 state.clip.x1 = 0;
12135 state.clip.y1 = 0;
12136 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
12137 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
12138
12139 state.orig_src = state.src;
12140 state.orig_dst = state.dst;
12141
12142 ret = intel_check_cursor_plane(plane, &state);
12143 if (ret)
12144 return ret;
12145
12146 return intel_commit_cursor_plane(plane, &state);
12147}
12148
3d7d6510
MR
12149static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12150 .update_plane = intel_cursor_plane_update,
12151 .disable_plane = intel_cursor_plane_disable,
12152 .destroy = intel_plane_destroy,
4398ad45 12153 .set_property = intel_plane_set_property,
3d7d6510
MR
12154};
12155
12156static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12157 int pipe)
12158{
12159 struct intel_plane *cursor;
12160
12161 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12162 if (cursor == NULL)
12163 return NULL;
12164
12165 cursor->can_scale = false;
12166 cursor->max_downscale = 1;
12167 cursor->pipe = pipe;
12168 cursor->plane = pipe;
4398ad45 12169 cursor->rotation = BIT(DRM_ROTATE_0);
3d7d6510
MR
12170
12171 drm_universal_plane_init(dev, &cursor->base, 0,
12172 &intel_cursor_plane_funcs,
12173 intel_cursor_formats,
12174 ARRAY_SIZE(intel_cursor_formats),
12175 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
12176
12177 if (INTEL_INFO(dev)->gen >= 4) {
12178 if (!dev->mode_config.rotation_property)
12179 dev->mode_config.rotation_property =
12180 drm_mode_create_rotation_property(dev,
12181 BIT(DRM_ROTATE_0) |
12182 BIT(DRM_ROTATE_180));
12183 if (dev->mode_config.rotation_property)
12184 drm_object_attach_property(&cursor->base.base,
12185 dev->mode_config.rotation_property,
12186 cursor->rotation);
12187 }
12188
3d7d6510
MR
12189 return &cursor->base;
12190}
12191
b358d0a6 12192static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 12193{
fbee40df 12194 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 12195 struct intel_crtc *intel_crtc;
3d7d6510
MR
12196 struct drm_plane *primary = NULL;
12197 struct drm_plane *cursor = NULL;
465c120c 12198 int i, ret;
79e53945 12199
955382f3 12200 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12201 if (intel_crtc == NULL)
12202 return;
12203
465c120c 12204 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12205 if (!primary)
12206 goto fail;
12207
12208 cursor = intel_cursor_plane_create(dev, pipe);
12209 if (!cursor)
12210 goto fail;
12211
465c120c 12212 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12213 cursor, &intel_crtc_funcs);
12214 if (ret)
12215 goto fail;
79e53945
JB
12216
12217 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12218 for (i = 0; i < 256; i++) {
12219 intel_crtc->lut_r[i] = i;
12220 intel_crtc->lut_g[i] = i;
12221 intel_crtc->lut_b[i] = i;
12222 }
12223
1f1c2e24
VS
12224 /*
12225 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12226 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12227 */
80824003
JB
12228 intel_crtc->pipe = pipe;
12229 intel_crtc->plane = pipe;
3a77c4c4 12230 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12231 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12232 intel_crtc->plane = !pipe;
80824003
JB
12233 }
12234
4b0e333e
CW
12235 intel_crtc->cursor_base = ~0;
12236 intel_crtc->cursor_cntl = ~0;
dc41c154 12237 intel_crtc->cursor_size = ~0;
8d7849db 12238
22fd0fab
JB
12239 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12240 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12241 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12242 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12243
9362c7c5
ACO
12244 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12245
79e53945 12246 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12247
12248 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12249 return;
12250
12251fail:
12252 if (primary)
12253 drm_plane_cleanup(primary);
12254 if (cursor)
12255 drm_plane_cleanup(cursor);
12256 kfree(intel_crtc);
79e53945
JB
12257}
12258
752aa88a
JB
12259enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12260{
12261 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12262 struct drm_device *dev = connector->base.dev;
752aa88a 12263
51fd371b 12264 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 12265
d3babd3f 12266 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
12267 return INVALID_PIPE;
12268
12269 return to_intel_crtc(encoder->crtc)->pipe;
12270}
12271
08d7b3d1 12272int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12273 struct drm_file *file)
08d7b3d1 12274{
08d7b3d1 12275 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12276 struct drm_crtc *drmmode_crtc;
c05422d5 12277 struct intel_crtc *crtc;
08d7b3d1 12278
1cff8f6b
DV
12279 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12280 return -ENODEV;
08d7b3d1 12281
7707e653 12282 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12283
7707e653 12284 if (!drmmode_crtc) {
08d7b3d1 12285 DRM_ERROR("no such CRTC id\n");
3f2c2057 12286 return -ENOENT;
08d7b3d1
CW
12287 }
12288
7707e653 12289 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12290 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12291
c05422d5 12292 return 0;
08d7b3d1
CW
12293}
12294
66a9278e 12295static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12296{
66a9278e
DV
12297 struct drm_device *dev = encoder->base.dev;
12298 struct intel_encoder *source_encoder;
79e53945 12299 int index_mask = 0;
79e53945
JB
12300 int entry = 0;
12301
b2784e15 12302 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12303 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12304 index_mask |= (1 << entry);
12305
79e53945
JB
12306 entry++;
12307 }
4ef69c7a 12308
79e53945
JB
12309 return index_mask;
12310}
12311
4d302442
CW
12312static bool has_edp_a(struct drm_device *dev)
12313{
12314 struct drm_i915_private *dev_priv = dev->dev_private;
12315
12316 if (!IS_MOBILE(dev))
12317 return false;
12318
12319 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12320 return false;
12321
e3589908 12322 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12323 return false;
12324
12325 return true;
12326}
12327
ba0fbca4
DL
12328const char *intel_output_name(int output)
12329{
12330 static const char *names[] = {
12331 [INTEL_OUTPUT_UNUSED] = "Unused",
12332 [INTEL_OUTPUT_ANALOG] = "Analog",
12333 [INTEL_OUTPUT_DVO] = "DVO",
12334 [INTEL_OUTPUT_SDVO] = "SDVO",
12335 [INTEL_OUTPUT_LVDS] = "LVDS",
12336 [INTEL_OUTPUT_TVOUT] = "TV",
12337 [INTEL_OUTPUT_HDMI] = "HDMI",
12338 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12339 [INTEL_OUTPUT_EDP] = "eDP",
12340 [INTEL_OUTPUT_DSI] = "DSI",
12341 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12342 };
12343
12344 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12345 return "Invalid";
12346
12347 return names[output];
12348}
12349
84b4e042
JB
12350static bool intel_crt_present(struct drm_device *dev)
12351{
12352 struct drm_i915_private *dev_priv = dev->dev_private;
12353
884497ed
DL
12354 if (INTEL_INFO(dev)->gen >= 9)
12355 return false;
12356
cf404ce4 12357 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12358 return false;
12359
12360 if (IS_CHERRYVIEW(dev))
12361 return false;
12362
12363 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12364 return false;
12365
12366 return true;
12367}
12368
79e53945
JB
12369static void intel_setup_outputs(struct drm_device *dev)
12370{
725e30ad 12371 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12372 struct intel_encoder *encoder;
cb0953d7 12373 bool dpd_is_edp = false;
79e53945 12374
c9093354 12375 intel_lvds_init(dev);
79e53945 12376
84b4e042 12377 if (intel_crt_present(dev))
79935fca 12378 intel_crt_init(dev);
cb0953d7 12379
affa9354 12380 if (HAS_DDI(dev)) {
0e72a5b5
ED
12381 int found;
12382
12383 /* Haswell uses DDI functions to detect digital outputs */
12384 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12385 /* DDI A only supports eDP */
12386 if (found)
12387 intel_ddi_init(dev, PORT_A);
12388
12389 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12390 * register */
12391 found = I915_READ(SFUSE_STRAP);
12392
12393 if (found & SFUSE_STRAP_DDIB_DETECTED)
12394 intel_ddi_init(dev, PORT_B);
12395 if (found & SFUSE_STRAP_DDIC_DETECTED)
12396 intel_ddi_init(dev, PORT_C);
12397 if (found & SFUSE_STRAP_DDID_DETECTED)
12398 intel_ddi_init(dev, PORT_D);
12399 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12400 int found;
5d8a7752 12401 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12402
12403 if (has_edp_a(dev))
12404 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12405
dc0fa718 12406 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12407 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12408 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12409 if (!found)
e2debe91 12410 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12411 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12412 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12413 }
12414
dc0fa718 12415 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12416 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12417
dc0fa718 12418 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12419 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12420
5eb08b69 12421 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12422 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12423
270b3042 12424 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12425 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12426 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12427 /*
12428 * The DP_DETECTED bit is the latched state of the DDC
12429 * SDA pin at boot. However since eDP doesn't require DDC
12430 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12431 * eDP ports may have been muxed to an alternate function.
12432 * Thus we can't rely on the DP_DETECTED bit alone to detect
12433 * eDP ports. Consult the VBT as well as DP_DETECTED to
12434 * detect eDP ports.
12435 */
12436 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
585a94b8
AB
12437 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12438 PORT_B);
e17ac6db
VS
12439 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12440 intel_dp_is_edp(dev, PORT_B))
12441 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12442
e17ac6db 12443 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
6f6005a5
JB
12444 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12445 PORT_C);
e17ac6db
VS
12446 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12447 intel_dp_is_edp(dev, PORT_C))
12448 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12449
9418c1f1 12450 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12451 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12452 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12453 PORT_D);
e17ac6db
VS
12454 /* eDP not supported on port D, so don't check VBT */
12455 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12456 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12457 }
12458
3cfca973 12459 intel_dsi_init(dev);
103a196f 12460 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12461 bool found = false;
7d57382e 12462
e2debe91 12463 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12464 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12465 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12466 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12467 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12468 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12469 }
27185ae1 12470
e7281eab 12471 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12472 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12473 }
13520b05
KH
12474
12475 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12476
e2debe91 12477 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12478 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12479 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12480 }
27185ae1 12481
e2debe91 12482 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12483
b01f2c3a
JB
12484 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12485 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12486 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12487 }
e7281eab 12488 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12489 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12490 }
27185ae1 12491
b01f2c3a 12492 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12493 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12494 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12495 } else if (IS_GEN2(dev))
79e53945
JB
12496 intel_dvo_init(dev);
12497
103a196f 12498 if (SUPPORTS_TV(dev))
79e53945
JB
12499 intel_tv_init(dev);
12500
0bc12bcb 12501 intel_psr_init(dev);
7c8f8a70 12502
b2784e15 12503 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12504 encoder->base.possible_crtcs = encoder->crtc_mask;
12505 encoder->base.possible_clones =
66a9278e 12506 intel_encoder_clones(encoder);
79e53945 12507 }
47356eb6 12508
dde86e2d 12509 intel_init_pch_refclk(dev);
270b3042
DV
12510
12511 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12512}
12513
12514static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12515{
60a5ca01 12516 struct drm_device *dev = fb->dev;
79e53945 12517 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12518
ef2d633e 12519 drm_framebuffer_cleanup(fb);
60a5ca01 12520 mutex_lock(&dev->struct_mutex);
ef2d633e 12521 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12522 drm_gem_object_unreference(&intel_fb->obj->base);
12523 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12524 kfree(intel_fb);
12525}
12526
12527static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12528 struct drm_file *file,
79e53945
JB
12529 unsigned int *handle)
12530{
12531 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12532 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12533
05394f39 12534 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12535}
12536
12537static const struct drm_framebuffer_funcs intel_fb_funcs = {
12538 .destroy = intel_user_framebuffer_destroy,
12539 .create_handle = intel_user_framebuffer_create_handle,
12540};
12541
b5ea642a
DV
12542static int intel_framebuffer_init(struct drm_device *dev,
12543 struct intel_framebuffer *intel_fb,
12544 struct drm_mode_fb_cmd2 *mode_cmd,
12545 struct drm_i915_gem_object *obj)
79e53945 12546{
a57ce0b2 12547 int aligned_height;
a35cdaa0 12548 int pitch_limit;
79e53945
JB
12549 int ret;
12550
dd4916c5
DV
12551 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12552
c16ed4be
CW
12553 if (obj->tiling_mode == I915_TILING_Y) {
12554 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12555 return -EINVAL;
c16ed4be 12556 }
57cd6508 12557
c16ed4be
CW
12558 if (mode_cmd->pitches[0] & 63) {
12559 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12560 mode_cmd->pitches[0]);
57cd6508 12561 return -EINVAL;
c16ed4be 12562 }
57cd6508 12563
a35cdaa0
CW
12564 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12565 pitch_limit = 32*1024;
12566 } else if (INTEL_INFO(dev)->gen >= 4) {
12567 if (obj->tiling_mode)
12568 pitch_limit = 16*1024;
12569 else
12570 pitch_limit = 32*1024;
12571 } else if (INTEL_INFO(dev)->gen >= 3) {
12572 if (obj->tiling_mode)
12573 pitch_limit = 8*1024;
12574 else
12575 pitch_limit = 16*1024;
12576 } else
12577 /* XXX DSPC is limited to 4k tiled */
12578 pitch_limit = 8*1024;
12579
12580 if (mode_cmd->pitches[0] > pitch_limit) {
12581 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12582 obj->tiling_mode ? "tiled" : "linear",
12583 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12584 return -EINVAL;
c16ed4be 12585 }
5d7bd705
VS
12586
12587 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12588 mode_cmd->pitches[0] != obj->stride) {
12589 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12590 mode_cmd->pitches[0], obj->stride);
5d7bd705 12591 return -EINVAL;
c16ed4be 12592 }
5d7bd705 12593
57779d06 12594 /* Reject formats not supported by any plane early. */
308e5bcb 12595 switch (mode_cmd->pixel_format) {
57779d06 12596 case DRM_FORMAT_C8:
04b3924d
VS
12597 case DRM_FORMAT_RGB565:
12598 case DRM_FORMAT_XRGB8888:
12599 case DRM_FORMAT_ARGB8888:
57779d06
VS
12600 break;
12601 case DRM_FORMAT_XRGB1555:
12602 case DRM_FORMAT_ARGB1555:
c16ed4be 12603 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12604 DRM_DEBUG("unsupported pixel format: %s\n",
12605 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12606 return -EINVAL;
c16ed4be 12607 }
57779d06
VS
12608 break;
12609 case DRM_FORMAT_XBGR8888:
12610 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12611 case DRM_FORMAT_XRGB2101010:
12612 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12613 case DRM_FORMAT_XBGR2101010:
12614 case DRM_FORMAT_ABGR2101010:
c16ed4be 12615 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12616 DRM_DEBUG("unsupported pixel format: %s\n",
12617 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12618 return -EINVAL;
c16ed4be 12619 }
b5626747 12620 break;
04b3924d
VS
12621 case DRM_FORMAT_YUYV:
12622 case DRM_FORMAT_UYVY:
12623 case DRM_FORMAT_YVYU:
12624 case DRM_FORMAT_VYUY:
c16ed4be 12625 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12626 DRM_DEBUG("unsupported pixel format: %s\n",
12627 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12628 return -EINVAL;
c16ed4be 12629 }
57cd6508
CW
12630 break;
12631 default:
4ee62c76
VS
12632 DRM_DEBUG("unsupported pixel format: %s\n",
12633 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12634 return -EINVAL;
12635 }
12636
90f9a336
VS
12637 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12638 if (mode_cmd->offsets[0] != 0)
12639 return -EINVAL;
12640
a57ce0b2
JB
12641 aligned_height = intel_align_height(dev, mode_cmd->height,
12642 obj->tiling_mode);
53155c0a
DV
12643 /* FIXME drm helper for size checks (especially planar formats)? */
12644 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12645 return -EINVAL;
12646
c7d73f6a
DV
12647 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12648 intel_fb->obj = obj;
80075d49 12649 intel_fb->obj->framebuffer_references++;
c7d73f6a 12650
79e53945
JB
12651 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12652 if (ret) {
12653 DRM_ERROR("framebuffer init failed %d\n", ret);
12654 return ret;
12655 }
12656
79e53945
JB
12657 return 0;
12658}
12659
79e53945
JB
12660static struct drm_framebuffer *
12661intel_user_framebuffer_create(struct drm_device *dev,
12662 struct drm_file *filp,
308e5bcb 12663 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12664{
05394f39 12665 struct drm_i915_gem_object *obj;
79e53945 12666
308e5bcb
JB
12667 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12668 mode_cmd->handles[0]));
c8725226 12669 if (&obj->base == NULL)
cce13ff7 12670 return ERR_PTR(-ENOENT);
79e53945 12671
d2dff872 12672 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12673}
12674
4520f53a 12675#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12676static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12677{
12678}
12679#endif
12680
79e53945 12681static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12682 .fb_create = intel_user_framebuffer_create,
0632fef6 12683 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12684};
12685
e70236a8
JB
12686/* Set up chip specific display functions */
12687static void intel_init_display(struct drm_device *dev)
12688{
12689 struct drm_i915_private *dev_priv = dev->dev_private;
12690
ee9300bb
DV
12691 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12692 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12693 else if (IS_CHERRYVIEW(dev))
12694 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12695 else if (IS_VALLEYVIEW(dev))
12696 dev_priv->display.find_dpll = vlv_find_best_dpll;
12697 else if (IS_PINEVIEW(dev))
12698 dev_priv->display.find_dpll = pnv_find_best_dpll;
12699 else
12700 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12701
affa9354 12702 if (HAS_DDI(dev)) {
0e8ffe1b 12703 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12704 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12705 dev_priv->display.crtc_compute_clock =
12706 haswell_crtc_compute_clock;
4f771f10
PZ
12707 dev_priv->display.crtc_enable = haswell_crtc_enable;
12708 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12709 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12710 if (INTEL_INFO(dev)->gen >= 9)
12711 dev_priv->display.update_primary_plane =
12712 skylake_update_primary_plane;
12713 else
12714 dev_priv->display.update_primary_plane =
12715 ironlake_update_primary_plane;
09b4ddf9 12716 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12717 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12718 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12719 dev_priv->display.crtc_compute_clock =
12720 ironlake_crtc_compute_clock;
76e5a89c
DV
12721 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12722 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12723 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12724 dev_priv->display.update_primary_plane =
12725 ironlake_update_primary_plane;
89b667f8
JB
12726 } else if (IS_VALLEYVIEW(dev)) {
12727 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12728 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12729 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12730 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12731 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12732 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12733 dev_priv->display.update_primary_plane =
12734 i9xx_update_primary_plane;
f564048e 12735 } else {
0e8ffe1b 12736 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12737 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12738 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12739 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12740 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12741 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12742 dev_priv->display.update_primary_plane =
12743 i9xx_update_primary_plane;
f564048e 12744 }
e70236a8 12745
e70236a8 12746 /* Returns the core display clock speed */
25eb05fc
JB
12747 if (IS_VALLEYVIEW(dev))
12748 dev_priv->display.get_display_clock_speed =
12749 valleyview_get_display_clock_speed;
12750 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12751 dev_priv->display.get_display_clock_speed =
12752 i945_get_display_clock_speed;
12753 else if (IS_I915G(dev))
12754 dev_priv->display.get_display_clock_speed =
12755 i915_get_display_clock_speed;
257a7ffc 12756 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12757 dev_priv->display.get_display_clock_speed =
12758 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12759 else if (IS_PINEVIEW(dev))
12760 dev_priv->display.get_display_clock_speed =
12761 pnv_get_display_clock_speed;
e70236a8
JB
12762 else if (IS_I915GM(dev))
12763 dev_priv->display.get_display_clock_speed =
12764 i915gm_get_display_clock_speed;
12765 else if (IS_I865G(dev))
12766 dev_priv->display.get_display_clock_speed =
12767 i865_get_display_clock_speed;
f0f8a9ce 12768 else if (IS_I85X(dev))
e70236a8
JB
12769 dev_priv->display.get_display_clock_speed =
12770 i855_get_display_clock_speed;
12771 else /* 852, 830 */
12772 dev_priv->display.get_display_clock_speed =
12773 i830_get_display_clock_speed;
12774
7c10a2b5 12775 if (IS_GEN5(dev)) {
3bb11b53 12776 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12777 } else if (IS_GEN6(dev)) {
12778 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12779 } else if (IS_IVYBRIDGE(dev)) {
12780 /* FIXME: detect B0+ stepping and use auto training */
12781 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12782 dev_priv->display.modeset_global_resources =
12783 ivb_modeset_global_resources;
059b2fe9 12784 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12785 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
12786 } else if (IS_VALLEYVIEW(dev)) {
12787 dev_priv->display.modeset_global_resources =
12788 valleyview_modeset_global_resources;
e70236a8 12789 }
8c9f3aaf
JB
12790
12791 /* Default just returns -ENODEV to indicate unsupported */
12792 dev_priv->display.queue_flip = intel_default_queue_flip;
12793
12794 switch (INTEL_INFO(dev)->gen) {
12795 case 2:
12796 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12797 break;
12798
12799 case 3:
12800 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12801 break;
12802
12803 case 4:
12804 case 5:
12805 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12806 break;
12807
12808 case 6:
12809 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12810 break;
7c9017e5 12811 case 7:
4e0bbc31 12812 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12813 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12814 break;
830c81db
DL
12815 case 9:
12816 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12817 break;
8c9f3aaf 12818 }
7bd688cd
JN
12819
12820 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12821
12822 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12823}
12824
b690e96c
JB
12825/*
12826 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12827 * resume, or other times. This quirk makes sure that's the case for
12828 * affected systems.
12829 */
0206e353 12830static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12831{
12832 struct drm_i915_private *dev_priv = dev->dev_private;
12833
12834 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12835 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12836}
12837
b6b5d049
VS
12838static void quirk_pipeb_force(struct drm_device *dev)
12839{
12840 struct drm_i915_private *dev_priv = dev->dev_private;
12841
12842 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12843 DRM_INFO("applying pipe b force quirk\n");
12844}
12845
435793df
KP
12846/*
12847 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12848 */
12849static void quirk_ssc_force_disable(struct drm_device *dev)
12850{
12851 struct drm_i915_private *dev_priv = dev->dev_private;
12852 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12853 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12854}
12855
4dca20ef 12856/*
5a15ab5b
CE
12857 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12858 * brightness value
4dca20ef
CE
12859 */
12860static void quirk_invert_brightness(struct drm_device *dev)
12861{
12862 struct drm_i915_private *dev_priv = dev->dev_private;
12863 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12864 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12865}
12866
9c72cc6f
SD
12867/* Some VBT's incorrectly indicate no backlight is present */
12868static void quirk_backlight_present(struct drm_device *dev)
12869{
12870 struct drm_i915_private *dev_priv = dev->dev_private;
12871 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12872 DRM_INFO("applying backlight present quirk\n");
12873}
12874
b690e96c
JB
12875struct intel_quirk {
12876 int device;
12877 int subsystem_vendor;
12878 int subsystem_device;
12879 void (*hook)(struct drm_device *dev);
12880};
12881
5f85f176
EE
12882/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12883struct intel_dmi_quirk {
12884 void (*hook)(struct drm_device *dev);
12885 const struct dmi_system_id (*dmi_id_list)[];
12886};
12887
12888static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12889{
12890 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12891 return 1;
12892}
12893
12894static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12895 {
12896 .dmi_id_list = &(const struct dmi_system_id[]) {
12897 {
12898 .callback = intel_dmi_reverse_brightness,
12899 .ident = "NCR Corporation",
12900 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12901 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12902 },
12903 },
12904 { } /* terminating entry */
12905 },
12906 .hook = quirk_invert_brightness,
12907 },
12908};
12909
c43b5634 12910static struct intel_quirk intel_quirks[] = {
b690e96c 12911 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12912 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12913
b690e96c
JB
12914 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12915 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12916
b690e96c
JB
12917 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12918 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12919
5f080c0f
VS
12920 /* 830 needs to leave pipe A & dpll A up */
12921 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12922
b6b5d049
VS
12923 /* 830 needs to leave pipe B & dpll B up */
12924 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12925
435793df
KP
12926 /* Lenovo U160 cannot use SSC on LVDS */
12927 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12928
12929 /* Sony Vaio Y cannot use SSC on LVDS */
12930 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12931
be505f64
AH
12932 /* Acer Aspire 5734Z must invert backlight brightness */
12933 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12934
12935 /* Acer/eMachines G725 */
12936 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12937
12938 /* Acer/eMachines e725 */
12939 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12940
12941 /* Acer/Packard Bell NCL20 */
12942 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12943
12944 /* Acer Aspire 4736Z */
12945 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12946
12947 /* Acer Aspire 5336 */
12948 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12949
12950 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12951 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12952
dfb3d47b
SD
12953 /* Acer C720 Chromebook (Core i3 4005U) */
12954 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12955
b2a9601c 12956 /* Apple Macbook 2,1 (Core 2 T7400) */
12957 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12958
d4967d8c
SD
12959 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12960 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12961
12962 /* HP Chromebook 14 (Celeron 2955U) */
12963 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12964};
12965
12966static void intel_init_quirks(struct drm_device *dev)
12967{
12968 struct pci_dev *d = dev->pdev;
12969 int i;
12970
12971 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12972 struct intel_quirk *q = &intel_quirks[i];
12973
12974 if (d->device == q->device &&
12975 (d->subsystem_vendor == q->subsystem_vendor ||
12976 q->subsystem_vendor == PCI_ANY_ID) &&
12977 (d->subsystem_device == q->subsystem_device ||
12978 q->subsystem_device == PCI_ANY_ID))
12979 q->hook(dev);
12980 }
5f85f176
EE
12981 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12982 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12983 intel_dmi_quirks[i].hook(dev);
12984 }
b690e96c
JB
12985}
12986
9cce37f4
JB
12987/* Disable the VGA plane that we never use */
12988static void i915_disable_vga(struct drm_device *dev)
12989{
12990 struct drm_i915_private *dev_priv = dev->dev_private;
12991 u8 sr1;
766aa1c4 12992 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12993
2b37c616 12994 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12995 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12996 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12997 sr1 = inb(VGA_SR_DATA);
12998 outb(sr1 | 1<<5, VGA_SR_DATA);
12999 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13000 udelay(300);
13001
69769f9a
VS
13002 /*
13003 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
13004 * from S3 without preserving (some of?) the other bits.
13005 */
13006 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
9cce37f4
JB
13007 POSTING_READ(vga_reg);
13008}
13009
f817586c
DV
13010void intel_modeset_init_hw(struct drm_device *dev)
13011{
a8f78b58
ED
13012 intel_prepare_ddi(dev);
13013
f8bf63fd
VS
13014 if (IS_VALLEYVIEW(dev))
13015 vlv_update_cdclk(dev);
13016
f817586c
DV
13017 intel_init_clock_gating(dev);
13018
8090c6b9 13019 intel_enable_gt_powersave(dev);
f817586c
DV
13020}
13021
79e53945
JB
13022void intel_modeset_init(struct drm_device *dev)
13023{
652c393a 13024 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 13025 int sprite, ret;
8cc87b75 13026 enum pipe pipe;
46f297fb 13027 struct intel_crtc *crtc;
79e53945
JB
13028
13029 drm_mode_config_init(dev);
13030
13031 dev->mode_config.min_width = 0;
13032 dev->mode_config.min_height = 0;
13033
019d96cb
DA
13034 dev->mode_config.preferred_depth = 24;
13035 dev->mode_config.prefer_shadow = 1;
13036
e6ecefaa 13037 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 13038
b690e96c
JB
13039 intel_init_quirks(dev);
13040
1fa61106
ED
13041 intel_init_pm(dev);
13042
e3c74757
BW
13043 if (INTEL_INFO(dev)->num_pipes == 0)
13044 return;
13045
e70236a8 13046 intel_init_display(dev);
7c10a2b5 13047 intel_init_audio(dev);
e70236a8 13048
a6c45cf0
CW
13049 if (IS_GEN2(dev)) {
13050 dev->mode_config.max_width = 2048;
13051 dev->mode_config.max_height = 2048;
13052 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
13053 dev->mode_config.max_width = 4096;
13054 dev->mode_config.max_height = 4096;
79e53945 13055 } else {
a6c45cf0
CW
13056 dev->mode_config.max_width = 8192;
13057 dev->mode_config.max_height = 8192;
79e53945 13058 }
068be561 13059
dc41c154
VS
13060 if (IS_845G(dev) || IS_I865G(dev)) {
13061 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13062 dev->mode_config.cursor_height = 1023;
13063 } else if (IS_GEN2(dev)) {
068be561
DL
13064 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13065 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13066 } else {
13067 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13068 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13069 }
13070
5d4545ae 13071 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 13072
28c97730 13073 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
13074 INTEL_INFO(dev)->num_pipes,
13075 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 13076
055e393f 13077 for_each_pipe(dev_priv, pipe) {
8cc87b75 13078 intel_crtc_init(dev, pipe);
1fe47785
DL
13079 for_each_sprite(pipe, sprite) {
13080 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 13081 if (ret)
06da8da2 13082 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 13083 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 13084 }
79e53945
JB
13085 }
13086
f42bb70d
JB
13087 intel_init_dpio(dev);
13088
e72f9fbf 13089 intel_shared_dpll_init(dev);
ee7b9f93 13090
69769f9a
VS
13091 /* save the BIOS value before clobbering it */
13092 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
9cce37f4
JB
13093 /* Just disable it once at startup */
13094 i915_disable_vga(dev);
79e53945 13095 intel_setup_outputs(dev);
11be49eb
CW
13096
13097 /* Just in case the BIOS is doing something questionable. */
13098 intel_disable_fbc(dev);
fa9fa083 13099
6e9f798d 13100 drm_modeset_lock_all(dev);
fa9fa083 13101 intel_modeset_setup_hw_state(dev, false);
6e9f798d 13102 drm_modeset_unlock_all(dev);
46f297fb 13103
d3fcc808 13104 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
13105 if (!crtc->active)
13106 continue;
13107
46f297fb 13108 /*
46f297fb
JB
13109 * Note that reserving the BIOS fb up front prevents us
13110 * from stuffing other stolen allocations like the ring
13111 * on top. This prevents some ugliness at boot time, and
13112 * can even allow for smooth boot transitions if the BIOS
13113 * fb is large enough for the active pipe configuration.
13114 */
13115 if (dev_priv->display.get_plane_config) {
13116 dev_priv->display.get_plane_config(crtc,
13117 &crtc->plane_config);
13118 /*
13119 * If the fb is shared between multiple heads, we'll
13120 * just get the first one.
13121 */
484b41dd 13122 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 13123 }
46f297fb 13124 }
2c7111db
CW
13125}
13126
7fad798e
DV
13127static void intel_enable_pipe_a(struct drm_device *dev)
13128{
13129 struct intel_connector *connector;
13130 struct drm_connector *crt = NULL;
13131 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 13132 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
13133
13134 /* We can't just switch on the pipe A, we need to set things up with a
13135 * proper mode and output configuration. As a gross hack, enable pipe A
13136 * by enabling the load detect pipe once. */
13137 list_for_each_entry(connector,
13138 &dev->mode_config.connector_list,
13139 base.head) {
13140 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13141 crt = &connector->base;
13142 break;
13143 }
13144 }
13145
13146 if (!crt)
13147 return;
13148
208bf9fd
VS
13149 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13150 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
13151}
13152
fa555837
DV
13153static bool
13154intel_check_plane_mapping(struct intel_crtc *crtc)
13155{
7eb552ae
BW
13156 struct drm_device *dev = crtc->base.dev;
13157 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
13158 u32 reg, val;
13159
7eb552ae 13160 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
13161 return true;
13162
13163 reg = DSPCNTR(!crtc->plane);
13164 val = I915_READ(reg);
13165
13166 if ((val & DISPLAY_PLANE_ENABLE) &&
13167 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13168 return false;
13169
13170 return true;
13171}
13172
24929352
DV
13173static void intel_sanitize_crtc(struct intel_crtc *crtc)
13174{
13175 struct drm_device *dev = crtc->base.dev;
13176 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 13177 u32 reg;
24929352 13178
24929352 13179 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 13180 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
13181 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13182
d3eaf884 13183 /* restore vblank interrupts to correct state */
d297e103
VS
13184 if (crtc->active) {
13185 update_scanline_offset(crtc);
d3eaf884 13186 drm_vblank_on(dev, crtc->pipe);
d297e103 13187 } else
d3eaf884
VS
13188 drm_vblank_off(dev, crtc->pipe);
13189
24929352 13190 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
13191 * disable the crtc (and hence change the state) if it is wrong. Note
13192 * that gen4+ has a fixed plane -> pipe mapping. */
13193 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
13194 struct intel_connector *connector;
13195 bool plane;
13196
24929352
DV
13197 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13198 crtc->base.base.id);
13199
13200 /* Pipe has the wrong plane attached and the plane is active.
13201 * Temporarily change the plane mapping and disable everything
13202 * ... */
13203 plane = crtc->plane;
13204 crtc->plane = !plane;
9c8958bc 13205 crtc->primary_enabled = true;
24929352
DV
13206 dev_priv->display.crtc_disable(&crtc->base);
13207 crtc->plane = plane;
13208
13209 /* ... and break all links. */
13210 list_for_each_entry(connector, &dev->mode_config.connector_list,
13211 base.head) {
13212 if (connector->encoder->base.crtc != &crtc->base)
13213 continue;
13214
7f1950fb
EE
13215 connector->base.dpms = DRM_MODE_DPMS_OFF;
13216 connector->base.encoder = NULL;
24929352 13217 }
7f1950fb
EE
13218 /* multiple connectors may have the same encoder:
13219 * handle them and break crtc link separately */
13220 list_for_each_entry(connector, &dev->mode_config.connector_list,
13221 base.head)
13222 if (connector->encoder->base.crtc == &crtc->base) {
13223 connector->encoder->base.crtc = NULL;
13224 connector->encoder->connectors_active = false;
13225 }
24929352
DV
13226
13227 WARN_ON(crtc->active);
13228 crtc->base.enabled = false;
13229 }
24929352 13230
7fad798e
DV
13231 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13232 crtc->pipe == PIPE_A && !crtc->active) {
13233 /* BIOS forgot to enable pipe A, this mostly happens after
13234 * resume. Force-enable the pipe to fix this, the update_dpms
13235 * call below we restore the pipe to the right state, but leave
13236 * the required bits on. */
13237 intel_enable_pipe_a(dev);
13238 }
13239
24929352
DV
13240 /* Adjust the state of the output pipe according to whether we
13241 * have active connectors/encoders. */
13242 intel_crtc_update_dpms(&crtc->base);
13243
13244 if (crtc->active != crtc->base.enabled) {
13245 struct intel_encoder *encoder;
13246
13247 /* This can happen either due to bugs in the get_hw_state
13248 * functions or because the pipe is force-enabled due to the
13249 * pipe A quirk. */
13250 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13251 crtc->base.base.id,
13252 crtc->base.enabled ? "enabled" : "disabled",
13253 crtc->active ? "enabled" : "disabled");
13254
13255 crtc->base.enabled = crtc->active;
13256
13257 /* Because we only establish the connector -> encoder ->
13258 * crtc links if something is active, this means the
13259 * crtc is now deactivated. Break the links. connector
13260 * -> encoder links are only establish when things are
13261 * actually up, hence no need to break them. */
13262 WARN_ON(crtc->active);
13263
13264 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13265 WARN_ON(encoder->connectors_active);
13266 encoder->base.crtc = NULL;
13267 }
13268 }
c5ab3bc0 13269
a3ed6aad 13270 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13271 /*
13272 * We start out with underrun reporting disabled to avoid races.
13273 * For correct bookkeeping mark this on active crtcs.
13274 *
c5ab3bc0
DV
13275 * Also on gmch platforms we dont have any hardware bits to
13276 * disable the underrun reporting. Which means we need to start
13277 * out with underrun reporting disabled also on inactive pipes,
13278 * since otherwise we'll complain about the garbage we read when
13279 * e.g. coming up after runtime pm.
13280 *
4cc31489
DV
13281 * No protection against concurrent access is required - at
13282 * worst a fifo underrun happens which also sets this to false.
13283 */
13284 crtc->cpu_fifo_underrun_disabled = true;
13285 crtc->pch_fifo_underrun_disabled = true;
13286 }
24929352
DV
13287}
13288
13289static void intel_sanitize_encoder(struct intel_encoder *encoder)
13290{
13291 struct intel_connector *connector;
13292 struct drm_device *dev = encoder->base.dev;
13293
13294 /* We need to check both for a crtc link (meaning that the
13295 * encoder is active and trying to read from a pipe) and the
13296 * pipe itself being active. */
13297 bool has_active_crtc = encoder->base.crtc &&
13298 to_intel_crtc(encoder->base.crtc)->active;
13299
13300 if (encoder->connectors_active && !has_active_crtc) {
13301 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13302 encoder->base.base.id,
8e329a03 13303 encoder->base.name);
24929352
DV
13304
13305 /* Connector is active, but has no active pipe. This is
13306 * fallout from our resume register restoring. Disable
13307 * the encoder manually again. */
13308 if (encoder->base.crtc) {
13309 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13310 encoder->base.base.id,
8e329a03 13311 encoder->base.name);
24929352 13312 encoder->disable(encoder);
a62d1497
VS
13313 if (encoder->post_disable)
13314 encoder->post_disable(encoder);
24929352 13315 }
7f1950fb
EE
13316 encoder->base.crtc = NULL;
13317 encoder->connectors_active = false;
24929352
DV
13318
13319 /* Inconsistent output/port/pipe state happens presumably due to
13320 * a bug in one of the get_hw_state functions. Or someplace else
13321 * in our code, like the register restore mess on resume. Clamp
13322 * things to off as a safer default. */
13323 list_for_each_entry(connector,
13324 &dev->mode_config.connector_list,
13325 base.head) {
13326 if (connector->encoder != encoder)
13327 continue;
7f1950fb
EE
13328 connector->base.dpms = DRM_MODE_DPMS_OFF;
13329 connector->base.encoder = NULL;
24929352
DV
13330 }
13331 }
13332 /* Enabled encoders without active connectors will be fixed in
13333 * the crtc fixup. */
13334}
13335
04098753 13336void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13337{
13338 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13339 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13340
04098753
ID
13341 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13342 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13343 i915_disable_vga(dev);
13344 }
13345}
13346
13347void i915_redisable_vga(struct drm_device *dev)
13348{
13349 struct drm_i915_private *dev_priv = dev->dev_private;
13350
8dc8a27c
PZ
13351 /* This function can be called both from intel_modeset_setup_hw_state or
13352 * at a very early point in our resume sequence, where the power well
13353 * structures are not yet restored. Since this function is at a very
13354 * paranoid "someone might have enabled VGA while we were not looking"
13355 * level, just check if the power well is enabled instead of trying to
13356 * follow the "don't touch the power well if we don't need it" policy
13357 * the rest of the driver uses. */
f458ebbc 13358 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13359 return;
13360
04098753 13361 i915_redisable_vga_power_on(dev);
0fde901f
KM
13362}
13363
98ec7739
VS
13364static bool primary_get_hw_state(struct intel_crtc *crtc)
13365{
13366 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13367
13368 if (!crtc->active)
13369 return false;
13370
13371 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13372}
13373
30e984df 13374static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13375{
13376 struct drm_i915_private *dev_priv = dev->dev_private;
13377 enum pipe pipe;
24929352
DV
13378 struct intel_crtc *crtc;
13379 struct intel_encoder *encoder;
13380 struct intel_connector *connector;
5358901f 13381 int i;
24929352 13382
d3fcc808 13383 for_each_intel_crtc(dev, crtc) {
88adfff1 13384 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13385
9953599b
DV
13386 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13387
0e8ffe1b
DV
13388 crtc->active = dev_priv->display.get_pipe_config(crtc,
13389 &crtc->config);
24929352
DV
13390
13391 crtc->base.enabled = crtc->active;
98ec7739 13392 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13393
13394 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13395 crtc->base.base.id,
13396 crtc->active ? "enabled" : "disabled");
13397 }
13398
5358901f
DV
13399 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13400 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13401
3e369b76
ACO
13402 pll->on = pll->get_hw_state(dev_priv, pll,
13403 &pll->config.hw_state);
5358901f 13404 pll->active = 0;
3e369b76 13405 pll->config.crtc_mask = 0;
d3fcc808 13406 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13407 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13408 pll->active++;
3e369b76 13409 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13410 }
5358901f 13411 }
5358901f 13412
1e6f2ddc 13413 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13414 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13415
3e369b76 13416 if (pll->config.crtc_mask)
bd2bb1b9 13417 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13418 }
13419
b2784e15 13420 for_each_intel_encoder(dev, encoder) {
24929352
DV
13421 pipe = 0;
13422
13423 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13424 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13425 encoder->base.crtc = &crtc->base;
1d37b689 13426 encoder->get_config(encoder, &crtc->config);
24929352
DV
13427 } else {
13428 encoder->base.crtc = NULL;
13429 }
13430
13431 encoder->connectors_active = false;
6f2bcceb 13432 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13433 encoder->base.base.id,
8e329a03 13434 encoder->base.name,
24929352 13435 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13436 pipe_name(pipe));
24929352
DV
13437 }
13438
13439 list_for_each_entry(connector, &dev->mode_config.connector_list,
13440 base.head) {
13441 if (connector->get_hw_state(connector)) {
13442 connector->base.dpms = DRM_MODE_DPMS_ON;
13443 connector->encoder->connectors_active = true;
13444 connector->base.encoder = &connector->encoder->base;
13445 } else {
13446 connector->base.dpms = DRM_MODE_DPMS_OFF;
13447 connector->base.encoder = NULL;
13448 }
13449 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13450 connector->base.base.id,
c23cc417 13451 connector->base.name,
24929352
DV
13452 connector->base.encoder ? "enabled" : "disabled");
13453 }
30e984df
DV
13454}
13455
13456/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13457 * and i915 state tracking structures. */
13458void intel_modeset_setup_hw_state(struct drm_device *dev,
13459 bool force_restore)
13460{
13461 struct drm_i915_private *dev_priv = dev->dev_private;
13462 enum pipe pipe;
30e984df
DV
13463 struct intel_crtc *crtc;
13464 struct intel_encoder *encoder;
35c95375 13465 int i;
30e984df
DV
13466
13467 intel_modeset_readout_hw_state(dev);
24929352 13468
babea61d
JB
13469 /*
13470 * Now that we have the config, copy it to each CRTC struct
13471 * Note that this could go away if we move to using crtc_config
13472 * checking everywhere.
13473 */
d3fcc808 13474 for_each_intel_crtc(dev, crtc) {
d330a953 13475 if (crtc->active && i915.fastboot) {
f6a83288 13476 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13477 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13478 crtc->base.base.id);
13479 drm_mode_debug_printmodeline(&crtc->base.mode);
13480 }
13481 }
13482
24929352 13483 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13484 for_each_intel_encoder(dev, encoder) {
24929352
DV
13485 intel_sanitize_encoder(encoder);
13486 }
13487
055e393f 13488 for_each_pipe(dev_priv, pipe) {
24929352
DV
13489 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13490 intel_sanitize_crtc(crtc);
c0b03411 13491 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13492 }
9a935856 13493
35c95375
DV
13494 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13495 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13496
13497 if (!pll->on || pll->active)
13498 continue;
13499
13500 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13501
13502 pll->disable(dev_priv, pll);
13503 pll->on = false;
13504 }
13505
3078999f
PB
13506 if (IS_GEN9(dev))
13507 skl_wm_get_hw_state(dev);
13508 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13509 ilk_wm_get_hw_state(dev);
13510
45e2b5f6 13511 if (force_restore) {
7d0bc1ea
VS
13512 i915_redisable_vga(dev);
13513
f30da187
DV
13514 /*
13515 * We need to use raw interfaces for restoring state to avoid
13516 * checking (bogus) intermediate states.
13517 */
055e393f 13518 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13519 struct drm_crtc *crtc =
13520 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 13521
7f27126e
JB
13522 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13523 crtc->primary->fb);
45e2b5f6
DV
13524 }
13525 } else {
13526 intel_modeset_update_staged_output_state(dev);
13527 }
8af6cf88
DV
13528
13529 intel_modeset_check_state(dev);
2c7111db
CW
13530}
13531
13532void intel_modeset_gem_init(struct drm_device *dev)
13533{
92122789 13534 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 13535 struct drm_crtc *c;
2ff8fde1 13536 struct drm_i915_gem_object *obj;
484b41dd 13537
ae48434c
ID
13538 mutex_lock(&dev->struct_mutex);
13539 intel_init_gt_powersave(dev);
13540 mutex_unlock(&dev->struct_mutex);
13541
92122789
JB
13542 /*
13543 * There may be no VBT; and if the BIOS enabled SSC we can
13544 * just keep using it to avoid unnecessary flicker. Whereas if the
13545 * BIOS isn't using it, don't assume it will work even if the VBT
13546 * indicates as much.
13547 */
13548 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13549 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13550 DREF_SSC1_ENABLE);
13551
1833b134 13552 intel_modeset_init_hw(dev);
02e792fb
DV
13553
13554 intel_setup_overlay(dev);
484b41dd
JB
13555
13556 /*
13557 * Make sure any fbs we allocated at startup are properly
13558 * pinned & fenced. When we do the allocation it's too early
13559 * for this.
13560 */
13561 mutex_lock(&dev->struct_mutex);
70e1e0ec 13562 for_each_crtc(dev, c) {
2ff8fde1
MR
13563 obj = intel_fb_obj(c->primary->fb);
13564 if (obj == NULL)
484b41dd
JB
13565 continue;
13566
850c4cdc
TU
13567 if (intel_pin_and_fence_fb_obj(c->primary,
13568 c->primary->fb,
13569 NULL)) {
484b41dd
JB
13570 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13571 to_intel_crtc(c)->pipe);
66e514c1
DA
13572 drm_framebuffer_unreference(c->primary->fb);
13573 c->primary->fb = NULL;
484b41dd
JB
13574 }
13575 }
13576 mutex_unlock(&dev->struct_mutex);
0962c3c9
VS
13577
13578 intel_backlight_register(dev);
79e53945
JB
13579}
13580
4932e2c3
ID
13581void intel_connector_unregister(struct intel_connector *intel_connector)
13582{
13583 struct drm_connector *connector = &intel_connector->base;
13584
13585 intel_panel_destroy_backlight(connector);
34ea3d38 13586 drm_connector_unregister(connector);
4932e2c3
ID
13587}
13588
79e53945
JB
13589void intel_modeset_cleanup(struct drm_device *dev)
13590{
652c393a 13591 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13592 struct drm_connector *connector;
652c393a 13593
2eb5252e
ID
13594 intel_disable_gt_powersave(dev);
13595
0962c3c9
VS
13596 intel_backlight_unregister(dev);
13597
fd0c0642
DV
13598 /*
13599 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 13600 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
13601 * experience fancy races otherwise.
13602 */
2aeb7d3a 13603 intel_irq_uninstall(dev_priv);
eb21b92b 13604
fd0c0642
DV
13605 /*
13606 * Due to the hpd irq storm handling the hotplug work can re-arm the
13607 * poll handlers. Hence disable polling after hpd handling is shut down.
13608 */
f87ea761 13609 drm_kms_helper_poll_fini(dev);
fd0c0642 13610
652c393a
JB
13611 mutex_lock(&dev->struct_mutex);
13612
723bfd70
JB
13613 intel_unregister_dsm_handler();
13614
973d04f9 13615 intel_disable_fbc(dev);
e70236a8 13616
930ebb46
DV
13617 ironlake_teardown_rc6(dev);
13618
69341a5e
KH
13619 mutex_unlock(&dev->struct_mutex);
13620
1630fe75
CW
13621 /* flush any delayed tasks or pending work */
13622 flush_scheduled_work();
13623
db31af1d
JN
13624 /* destroy the backlight and sysfs files before encoders/connectors */
13625 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13626 struct intel_connector *intel_connector;
13627
13628 intel_connector = to_intel_connector(connector);
13629 intel_connector->unregister(intel_connector);
db31af1d 13630 }
d9255d57 13631
79e53945 13632 drm_mode_config_cleanup(dev);
4d7bb011
DV
13633
13634 intel_cleanup_overlay(dev);
ae48434c
ID
13635
13636 mutex_lock(&dev->struct_mutex);
13637 intel_cleanup_gt_powersave(dev);
13638 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13639}
13640
f1c79df3
ZW
13641/*
13642 * Return which encoder is currently attached for connector.
13643 */
df0e9248 13644struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13645{
df0e9248
CW
13646 return &intel_attached_encoder(connector)->base;
13647}
f1c79df3 13648
df0e9248
CW
13649void intel_connector_attach_encoder(struct intel_connector *connector,
13650 struct intel_encoder *encoder)
13651{
13652 connector->encoder = encoder;
13653 drm_mode_connector_attach_encoder(&connector->base,
13654 &encoder->base);
79e53945 13655}
28d52043
DA
13656
13657/*
13658 * set vga decode state - true == enable VGA decode
13659 */
13660int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13661{
13662 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13663 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13664 u16 gmch_ctrl;
13665
75fa041d
CW
13666 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13667 DRM_ERROR("failed to read control word\n");
13668 return -EIO;
13669 }
13670
c0cc8a55
CW
13671 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13672 return 0;
13673
28d52043
DA
13674 if (state)
13675 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13676 else
13677 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13678
13679 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13680 DRM_ERROR("failed to write control word\n");
13681 return -EIO;
13682 }
13683
28d52043
DA
13684 return 0;
13685}
c4a1d9e4 13686
c4a1d9e4 13687struct intel_display_error_state {
ff57f1b0
PZ
13688
13689 u32 power_well_driver;
13690
63b66e5b
CW
13691 int num_transcoders;
13692
c4a1d9e4
CW
13693 struct intel_cursor_error_state {
13694 u32 control;
13695 u32 position;
13696 u32 base;
13697 u32 size;
52331309 13698 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13699
13700 struct intel_pipe_error_state {
ddf9c536 13701 bool power_domain_on;
c4a1d9e4 13702 u32 source;
f301b1e1 13703 u32 stat;
52331309 13704 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13705
13706 struct intel_plane_error_state {
13707 u32 control;
13708 u32 stride;
13709 u32 size;
13710 u32 pos;
13711 u32 addr;
13712 u32 surface;
13713 u32 tile_offset;
52331309 13714 } plane[I915_MAX_PIPES];
63b66e5b
CW
13715
13716 struct intel_transcoder_error_state {
ddf9c536 13717 bool power_domain_on;
63b66e5b
CW
13718 enum transcoder cpu_transcoder;
13719
13720 u32 conf;
13721
13722 u32 htotal;
13723 u32 hblank;
13724 u32 hsync;
13725 u32 vtotal;
13726 u32 vblank;
13727 u32 vsync;
13728 } transcoder[4];
c4a1d9e4
CW
13729};
13730
13731struct intel_display_error_state *
13732intel_display_capture_error_state(struct drm_device *dev)
13733{
fbee40df 13734 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13735 struct intel_display_error_state *error;
63b66e5b
CW
13736 int transcoders[] = {
13737 TRANSCODER_A,
13738 TRANSCODER_B,
13739 TRANSCODER_C,
13740 TRANSCODER_EDP,
13741 };
c4a1d9e4
CW
13742 int i;
13743
63b66e5b
CW
13744 if (INTEL_INFO(dev)->num_pipes == 0)
13745 return NULL;
13746
9d1cb914 13747 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13748 if (error == NULL)
13749 return NULL;
13750
190be112 13751 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13752 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13753
055e393f 13754 for_each_pipe(dev_priv, i) {
ddf9c536 13755 error->pipe[i].power_domain_on =
f458ebbc
DV
13756 __intel_display_power_is_enabled(dev_priv,
13757 POWER_DOMAIN_PIPE(i));
ddf9c536 13758 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13759 continue;
13760
5efb3e28
VS
13761 error->cursor[i].control = I915_READ(CURCNTR(i));
13762 error->cursor[i].position = I915_READ(CURPOS(i));
13763 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13764
13765 error->plane[i].control = I915_READ(DSPCNTR(i));
13766 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13767 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13768 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13769 error->plane[i].pos = I915_READ(DSPPOS(i));
13770 }
ca291363
PZ
13771 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13772 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13773 if (INTEL_INFO(dev)->gen >= 4) {
13774 error->plane[i].surface = I915_READ(DSPSURF(i));
13775 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13776 }
13777
c4a1d9e4 13778 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13779
3abfce77 13780 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13781 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13782 }
13783
13784 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13785 if (HAS_DDI(dev_priv->dev))
13786 error->num_transcoders++; /* Account for eDP. */
13787
13788 for (i = 0; i < error->num_transcoders; i++) {
13789 enum transcoder cpu_transcoder = transcoders[i];
13790
ddf9c536 13791 error->transcoder[i].power_domain_on =
f458ebbc 13792 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13793 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13794 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13795 continue;
13796
63b66e5b
CW
13797 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13798
13799 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13800 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13801 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13802 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13803 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13804 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13805 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13806 }
13807
13808 return error;
13809}
13810
edc3d884
MK
13811#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13812
c4a1d9e4 13813void
edc3d884 13814intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13815 struct drm_device *dev,
13816 struct intel_display_error_state *error)
13817{
055e393f 13818 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13819 int i;
13820
63b66e5b
CW
13821 if (!error)
13822 return;
13823
edc3d884 13824 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13826 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13827 error->power_well_driver);
055e393f 13828 for_each_pipe(dev_priv, i) {
edc3d884 13829 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13830 err_printf(m, " Power: %s\n",
13831 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13832 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13833 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13834
13835 err_printf(m, "Plane [%d]:\n", i);
13836 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13837 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13838 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13839 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13840 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13841 }
4b71a570 13842 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13843 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13844 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13845 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13846 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13847 }
13848
edc3d884
MK
13849 err_printf(m, "Cursor [%d]:\n", i);
13850 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13851 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13852 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13853 }
63b66e5b
CW
13854
13855 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13856 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13857 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13858 err_printf(m, " Power: %s\n",
13859 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13860 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13861 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13862 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13863 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13864 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13865 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13866 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13867 }
c4a1d9e4 13868}
e2fcdaa9
VS
13869
13870void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13871{
13872 struct intel_crtc *crtc;
13873
13874 for_each_intel_crtc(dev, crtc) {
13875 struct intel_unpin_work *work;
e2fcdaa9 13876
5e2d7afc 13877 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13878
13879 work = crtc->unpin_work;
13880
13881 if (work && work->event &&
13882 work->event->base.file_priv == file) {
13883 kfree(work->event);
13884 work->event = NULL;
13885 }
13886
5e2d7afc 13887 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13888 }
13889}
This page took 2.651926 seconds and 5 git commands to generate.